1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 74e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 827203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 907203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 987203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1077203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1167203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1257203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 129e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 130e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 131e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 132e0a20ad7SShashank Sharma }; 133e0a20ad7SShashank Sharma 134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1355b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1365b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1375b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1385b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1395b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1405b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 14148ef15d3SJosé Roberto de Souza }; 14248ef15d3SJosé Roberto de Souza 14331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1445f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1455f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1465f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 147*97011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 148*97011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 149*97011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 150*97011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 151*97011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 152*97011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 15352dfdba0SLucas De Marchi }; 15452dfdba0SLucas De Marchi 155229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1565f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1575f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1585f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1595f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 160229f31e2SLucas De Marchi }; 161229f31e2SLucas De Marchi 1620398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1630398993bSVille Syrjälä { 1640398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1650398993bSVille Syrjälä 1660398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1670398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1680398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1690398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1700398993bSVille Syrjälä else 1710398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1720398993bSVille Syrjälä return; 1730398993bSVille Syrjälä } 1740398993bSVille Syrjälä 175da51e4baSVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 1760398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1770398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1780398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1790398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 1800398993bSVille Syrjälä hpd->hpd = hpd_bdw; 1810398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 1820398993bSVille Syrjälä hpd->hpd = hpd_ivb; 1830398993bSVille Syrjälä else 1840398993bSVille Syrjälä hpd->hpd = hpd_ilk; 1850398993bSVille Syrjälä 186229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 187229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 1880398993bSVille Syrjälä return; 1890398993bSVille Syrjälä 190229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 191229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 192229f31e2SLucas De Marchi else if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) || 193da51e4baSVille Syrjälä HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 1940398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 1950398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 1960398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 1970398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 1980398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 1990398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2000398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2010398993bSVille Syrjälä else 2020398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2030398993bSVille Syrjälä } 2040398993bSVille Syrjälä 205aca9310aSAnshuman Gupta static void 206aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 207aca9310aSAnshuman Gupta { 208aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 209aca9310aSAnshuman Gupta 210aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 211aca9310aSAnshuman Gupta } 212aca9310aSAnshuman Gupta 213cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 21468eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 21568eb49b1SPaulo Zanoni { 21665f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 21765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 21868eb49b1SPaulo Zanoni 21965f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 22068eb49b1SPaulo Zanoni 2215c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 22265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22668eb49b1SPaulo Zanoni } 2275c502442SPaulo Zanoni 228cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 22968eb49b1SPaulo Zanoni { 23065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 23165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 232a9d356a6SPaulo Zanoni 23365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 23468eb49b1SPaulo Zanoni 23568eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 23665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24068eb49b1SPaulo Zanoni } 24168eb49b1SPaulo Zanoni 242337ba017SPaulo Zanoni /* 243337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 244337ba017SPaulo Zanoni */ 24565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 246b51a2842SVille Syrjälä { 24765f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 248b51a2842SVille Syrjälä 249b51a2842SVille Syrjälä if (val == 0) 250b51a2842SVille Syrjälä return; 251b51a2842SVille Syrjälä 252a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 253a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 254f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 25565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 25665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 25765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 25865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 259b51a2842SVille Syrjälä } 260337ba017SPaulo Zanoni 26165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 262e9e9848aSVille Syrjälä { 26365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 264e9e9848aSVille Syrjälä 265e9e9848aSVille Syrjälä if (val == 0) 266e9e9848aSVille Syrjälä return; 267e9e9848aSVille Syrjälä 268a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 269a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2709d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 27165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 27365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 275e9e9848aSVille Syrjälä } 276e9e9848aSVille Syrjälä 277cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 27868eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 27968eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 28068eb49b1SPaulo Zanoni i915_reg_t iir) 28168eb49b1SPaulo Zanoni { 28265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 28335079899SPaulo Zanoni 28465f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 28565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 28665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 28768eb49b1SPaulo Zanoni } 28835079899SPaulo Zanoni 289cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2902918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 29168eb49b1SPaulo Zanoni { 29265f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 29368eb49b1SPaulo Zanoni 29465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 29565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 29665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 29768eb49b1SPaulo Zanoni } 29868eb49b1SPaulo Zanoni 2990706f17cSEgbert Eich /* For display hotplug interrupt */ 3000706f17cSEgbert Eich static inline void 3010706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 302a9c287c9SJani Nikula u32 mask, 303a9c287c9SJani Nikula u32 bits) 3040706f17cSEgbert Eich { 305a9c287c9SJani Nikula u32 val; 3060706f17cSEgbert Eich 30767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 30848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3090706f17cSEgbert Eich 3100706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 3110706f17cSEgbert Eich val &= ~mask; 3120706f17cSEgbert Eich val |= bits; 3130706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 3140706f17cSEgbert Eich } 3150706f17cSEgbert Eich 3160706f17cSEgbert Eich /** 3170706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3180706f17cSEgbert Eich * @dev_priv: driver private 3190706f17cSEgbert Eich * @mask: bits to update 3200706f17cSEgbert Eich * @bits: bits to enable 3210706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3220706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3230706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3240706f17cSEgbert Eich * function is usually not called from a context where the lock is 3250706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3260706f17cSEgbert Eich * version is also available. 3270706f17cSEgbert Eich */ 3280706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 329a9c287c9SJani Nikula u32 mask, 330a9c287c9SJani Nikula u32 bits) 3310706f17cSEgbert Eich { 3320706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3330706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3340706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3350706f17cSEgbert Eich } 3360706f17cSEgbert Eich 337d9dc34f1SVille Syrjälä /** 338d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 339d9dc34f1SVille Syrjälä * @dev_priv: driver private 340d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 341d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 342d9dc34f1SVille Syrjälä */ 343fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 344a9c287c9SJani Nikula u32 interrupt_mask, 345a9c287c9SJani Nikula u32 enabled_irq_mask) 346036a4a7dSZhenyu Wang { 347a9c287c9SJani Nikula u32 new_val; 348d9dc34f1SVille Syrjälä 34967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 35048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 351d9dc34f1SVille Syrjälä 352d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 353d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 354d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 355d9dc34f1SVille Syrjälä 356e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 357e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 358d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3591ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3603143a2bfSChris Wilson POSTING_READ(DEIMR); 361036a4a7dSZhenyu Wang } 362036a4a7dSZhenyu Wang } 363036a4a7dSZhenyu Wang 3640961021aSBen Widawsky /** 3653a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3663a3b3c7dSVille Syrjälä * @dev_priv: driver private 3673a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3683a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3693a3b3c7dSVille Syrjälä */ 3703a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 371a9c287c9SJani Nikula u32 interrupt_mask, 372a9c287c9SJani Nikula u32 enabled_irq_mask) 3733a3b3c7dSVille Syrjälä { 374a9c287c9SJani Nikula u32 new_val; 375a9c287c9SJani Nikula u32 old_val; 3763a3b3c7dSVille Syrjälä 37767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3783a3b3c7dSVille Syrjälä 37948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3803a3b3c7dSVille Syrjälä 38148a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3823a3b3c7dSVille Syrjälä return; 3833a3b3c7dSVille Syrjälä 3843a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3853a3b3c7dSVille Syrjälä 3863a3b3c7dSVille Syrjälä new_val = old_val; 3873a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3883a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3893a3b3c7dSVille Syrjälä 3903a3b3c7dSVille Syrjälä if (new_val != old_val) { 3913a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3923a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3933a3b3c7dSVille Syrjälä } 3943a3b3c7dSVille Syrjälä } 3953a3b3c7dSVille Syrjälä 3963a3b3c7dSVille Syrjälä /** 397013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 398013d3752SVille Syrjälä * @dev_priv: driver private 399013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 400013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 401013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 402013d3752SVille Syrjälä */ 403013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 404013d3752SVille Syrjälä enum pipe pipe, 405a9c287c9SJani Nikula u32 interrupt_mask, 406a9c287c9SJani Nikula u32 enabled_irq_mask) 407013d3752SVille Syrjälä { 408a9c287c9SJani Nikula u32 new_val; 409013d3752SVille Syrjälä 41067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 411013d3752SVille Syrjälä 41248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 413013d3752SVille Syrjälä 41448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 415013d3752SVille Syrjälä return; 416013d3752SVille Syrjälä 417013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 418013d3752SVille Syrjälä new_val &= ~interrupt_mask; 419013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 420013d3752SVille Syrjälä 421013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 422013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 423013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 424013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 425013d3752SVille Syrjälä } 426013d3752SVille Syrjälä } 427013d3752SVille Syrjälä 428013d3752SVille Syrjälä /** 429fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 430fee884edSDaniel Vetter * @dev_priv: driver private 431fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 432fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 433fee884edSDaniel Vetter */ 43447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 435a9c287c9SJani Nikula u32 interrupt_mask, 436a9c287c9SJani Nikula u32 enabled_irq_mask) 437fee884edSDaniel Vetter { 438a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 439fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 440fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 441fee884edSDaniel Vetter 44248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 44315a17aaeSDaniel Vetter 44467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 445fee884edSDaniel Vetter 44648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 447c67a470bSPaulo Zanoni return; 448c67a470bSPaulo Zanoni 449fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 450fee884edSDaniel Vetter POSTING_READ(SDEIMR); 451fee884edSDaniel Vetter } 4528664281bSPaulo Zanoni 4536b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4546b12ca56SVille Syrjälä enum pipe pipe) 4557c463586SKeith Packard { 4566b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 45710c59c51SImre Deak u32 enable_mask = status_mask << 16; 45810c59c51SImre Deak 4596b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4606b12ca56SVille Syrjälä 4616b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4626b12ca56SVille Syrjälä goto out; 4636b12ca56SVille Syrjälä 46410c59c51SImre Deak /* 465724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 466724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 46710c59c51SImre Deak */ 46848a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 46948a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 47010c59c51SImre Deak return 0; 471724a6905SVille Syrjälä /* 472724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 473724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 474724a6905SVille Syrjälä */ 47548a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 47648a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 477724a6905SVille Syrjälä return 0; 47810c59c51SImre Deak 47910c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 48010c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 48110c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 48210c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 48310c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 48410c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 48510c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 48610c59c51SImre Deak 4876b12ca56SVille Syrjälä out: 48848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 48948a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4906b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4916b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4926b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4936b12ca56SVille Syrjälä 49410c59c51SImre Deak return enable_mask; 49510c59c51SImre Deak } 49610c59c51SImre Deak 4976b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4986b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 499755e9019SImre Deak { 5006b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 501755e9019SImre Deak u32 enable_mask; 502755e9019SImre Deak 50348a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5046b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5056b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5066b12ca56SVille Syrjälä 5076b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 50848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5096b12ca56SVille Syrjälä 5106b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5116b12ca56SVille Syrjälä return; 5126b12ca56SVille Syrjälä 5136b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5146b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5156b12ca56SVille Syrjälä 5166b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5176b12ca56SVille Syrjälä POSTING_READ(reg); 518755e9019SImre Deak } 519755e9019SImre Deak 5206b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5216b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 522755e9019SImre Deak { 5236b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 524755e9019SImre Deak u32 enable_mask; 525755e9019SImre Deak 52648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5276b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5286b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5296b12ca56SVille Syrjälä 5306b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 53148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5326b12ca56SVille Syrjälä 5336b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5346b12ca56SVille Syrjälä return; 5356b12ca56SVille Syrjälä 5366b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5376b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5386b12ca56SVille Syrjälä 5396b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5406b12ca56SVille Syrjälä POSTING_READ(reg); 541755e9019SImre Deak } 542755e9019SImre Deak 543f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 544f3e30485SVille Syrjälä { 545f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 546f3e30485SVille Syrjälä return false; 547f3e30485SVille Syrjälä 548f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 549f3e30485SVille Syrjälä } 550f3e30485SVille Syrjälä 551c0e09200SDave Airlie /** 552f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 55314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 55401c66889SZhao Yakui */ 55591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 55601c66889SZhao Yakui { 557f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 558f49e38ddSJani Nikula return; 559f49e38ddSJani Nikula 56013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 56101c66889SZhao Yakui 562755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 56391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 565755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5661ec14ad3SChris Wilson 56713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 56801c66889SZhao Yakui } 56901c66889SZhao Yakui 570f75f3746SVille Syrjälä /* 571f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 572f75f3746SVille Syrjälä * around the vertical blanking period. 573f75f3746SVille Syrjälä * 574f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 575f75f3746SVille Syrjälä * vblank_start >= 3 576f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 577f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 578f75f3746SVille Syrjälä * vtotal = vblank_start + 3 579f75f3746SVille Syrjälä * 580f75f3746SVille Syrjälä * start of vblank: 581f75f3746SVille Syrjälä * latch double buffered registers 582f75f3746SVille Syrjälä * increment frame counter (ctg+) 583f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 584f75f3746SVille Syrjälä * | 585f75f3746SVille Syrjälä * | frame start: 586f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 587f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 588f75f3746SVille Syrjälä * | | 589f75f3746SVille Syrjälä * | | start of vsync: 590f75f3746SVille Syrjälä * | | generate vsync interrupt 591f75f3746SVille Syrjälä * | | | 592f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 593f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 594f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 595f75f3746SVille Syrjälä * | | <----vs-----> | 596f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 597f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 598f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 599f75f3746SVille Syrjälä * | | | 600f75f3746SVille Syrjälä * last visible pixel first visible pixel 601f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 602f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 603f75f3746SVille Syrjälä * 604f75f3746SVille Syrjälä * x = horizontal active 605f75f3746SVille Syrjälä * _ = horizontal blanking 606f75f3746SVille Syrjälä * hs = horizontal sync 607f75f3746SVille Syrjälä * va = vertical active 608f75f3746SVille Syrjälä * vb = vertical blanking 609f75f3746SVille Syrjälä * vs = vertical sync 610f75f3746SVille Syrjälä * vbs = vblank_start (number) 611f75f3746SVille Syrjälä * 612f75f3746SVille Syrjälä * Summary: 613f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 614f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 615f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 616f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 617f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 618f75f3746SVille Syrjälä */ 619f75f3746SVille Syrjälä 62042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 62142f52ef8SKeith Packard * we use as a pipe index 62242f52ef8SKeith Packard */ 62308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6240a3e67a4SJesse Barnes { 62508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 62608fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 62732db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 62808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 629f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6300b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 631694e409dSVille Syrjälä unsigned long irqflags; 632391f75e2SVille Syrjälä 63332db0b65SVille Syrjälä /* 63432db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 63532db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 63632db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 63732db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 63832db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 63932db0b65SVille Syrjälä * is still in a working state. However the core vblank code 64032db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 64132db0b65SVille Syrjälä * when we've told it that we don't have a working frame 64232db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 64332db0b65SVille Syrjälä */ 64432db0b65SVille Syrjälä if (!vblank->max_vblank_count) 64532db0b65SVille Syrjälä return 0; 64632db0b65SVille Syrjälä 6470b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6480b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6490b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6500b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6510b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 652391f75e2SVille Syrjälä 6530b2a8e09SVille Syrjälä /* Convert to pixel count */ 6540b2a8e09SVille Syrjälä vbl_start *= htotal; 6550b2a8e09SVille Syrjälä 6560b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6570b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6580b2a8e09SVille Syrjälä 6599db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6609db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6615eddb70bSChris Wilson 662694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 663694e409dSVille Syrjälä 6640a3e67a4SJesse Barnes /* 6650a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6660a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6670a3e67a4SJesse Barnes * register. 6680a3e67a4SJesse Barnes */ 6690a3e67a4SJesse Barnes do { 6708cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6718cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6728cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6730a3e67a4SJesse Barnes } while (high1 != high2); 6740a3e67a4SJesse Barnes 675694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 676694e409dSVille Syrjälä 6775eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 678391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6795eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 680391f75e2SVille Syrjälä 681391f75e2SVille Syrjälä /* 682391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 683391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 684391f75e2SVille Syrjälä * counter against vblank start. 685391f75e2SVille Syrjälä */ 686edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6870a3e67a4SJesse Barnes } 6880a3e67a4SJesse Barnes 68908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6909880b7a5SJesse Barnes { 69108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 69233267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 69308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6949880b7a5SJesse Barnes 69533267703SVandita Kulkarni if (!vblank->max_vblank_count) 69633267703SVandita Kulkarni return 0; 69733267703SVandita Kulkarni 698649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6999880b7a5SJesse Barnes } 7009880b7a5SJesse Barnes 701aec0246fSUma Shankar /* 702aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 703aec0246fSUma Shankar * scanline register will not work to get the scanline, 704aec0246fSUma Shankar * since the timings are driven from the PORT or issues 705aec0246fSUma Shankar * with scanline register updates. 706aec0246fSUma Shankar * This function will use Framestamp and current 707aec0246fSUma Shankar * timestamp registers to calculate the scanline. 708aec0246fSUma Shankar */ 709aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 710aec0246fSUma Shankar { 711aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 712aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 713aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 714aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 715aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 716aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 717aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 718aec0246fSUma Shankar u32 clock = mode->crtc_clock; 719aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 720aec0246fSUma Shankar 721aec0246fSUma Shankar /* 722aec0246fSUma Shankar * To avoid the race condition where we might cross into the 723aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 724aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 725aec0246fSUma Shankar * during the same frame. 726aec0246fSUma Shankar */ 727aec0246fSUma Shankar do { 728aec0246fSUma Shankar /* 729aec0246fSUma Shankar * This field provides read back of the display 730aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 731aec0246fSUma Shankar * is sampled at every start of vertical blank. 732aec0246fSUma Shankar */ 7338cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7348cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 735aec0246fSUma Shankar 736aec0246fSUma Shankar /* 737aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 738aec0246fSUma Shankar * time stamp value. 739aec0246fSUma Shankar */ 7408cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 741aec0246fSUma Shankar 7428cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7438cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 744aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 745aec0246fSUma Shankar 746aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 747aec0246fSUma Shankar clock), 1000 * htotal); 748aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 749aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 750aec0246fSUma Shankar 751aec0246fSUma Shankar return scanline; 752aec0246fSUma Shankar } 753aec0246fSUma Shankar 7548cbda6b2SJani Nikula /* 7558cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7568cbda6b2SJani Nikula * forcewake etc. 7578cbda6b2SJani Nikula */ 758a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 759a225f079SVille Syrjälä { 760a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 761fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7625caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7635caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 764a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 76580715b2fSVille Syrjälä int position, vtotal; 766a225f079SVille Syrjälä 76772259536SVille Syrjälä if (!crtc->active) 76872259536SVille Syrjälä return -1; 76972259536SVille Syrjälä 7705caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7715caa0feaSDaniel Vetter mode = &vblank->hwmode; 7725caa0feaSDaniel Vetter 773af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 774aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 775aec0246fSUma Shankar 77680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 777a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 778a225f079SVille Syrjälä vtotal /= 2; 779a225f079SVille Syrjälä 780cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7818cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 782a225f079SVille Syrjälä else 7838cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 784a225f079SVille Syrjälä 785a225f079SVille Syrjälä /* 78641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 78741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 78841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 78941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 79041b578fbSJesse Barnes * 79141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 79241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 79341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 79441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 79541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 79641b578fbSJesse Barnes */ 79791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 79841b578fbSJesse Barnes int i, temp; 79941b578fbSJesse Barnes 80041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 80141b578fbSJesse Barnes udelay(1); 8028cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 80341b578fbSJesse Barnes if (temp != position) { 80441b578fbSJesse Barnes position = temp; 80541b578fbSJesse Barnes break; 80641b578fbSJesse Barnes } 80741b578fbSJesse Barnes } 80841b578fbSJesse Barnes } 80941b578fbSJesse Barnes 81041b578fbSJesse Barnes /* 81180715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 81280715b2fSVille Syrjälä * scanline_offset adjustment. 813a225f079SVille Syrjälä */ 81480715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 815a225f079SVille Syrjälä } 816a225f079SVille Syrjälä 8174bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8184bbffbf3SThomas Zimmermann bool in_vblank_irq, 8194bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8203bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8213bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8220af7e4dfSMario Kleiner { 8234bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 824fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8254bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 826e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8273aa18df8SVille Syrjälä int position; 82878e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 829ad3543edSMario Kleiner unsigned long irqflags; 8308a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8318a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 832af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8330af7e4dfSMario Kleiner 83448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 83500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 83600376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8379db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8381bf6ad62SDaniel Vetter return false; 8390af7e4dfSMario Kleiner } 8400af7e4dfSMario Kleiner 841c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 843c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 844c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 845c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8460af7e4dfSMario Kleiner 847d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 848d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 849d31faf65SVille Syrjälä vbl_end /= 2; 850d31faf65SVille Syrjälä vtotal /= 2; 851d31faf65SVille Syrjälä } 852d31faf65SVille Syrjälä 853ad3543edSMario Kleiner /* 854ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 855ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 856ad3543edSMario Kleiner * following code must not block on uncore.lock. 857ad3543edSMario Kleiner */ 858ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 859ad3543edSMario Kleiner 860ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 861ad3543edSMario Kleiner 862ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 863ad3543edSMario Kleiner if (stime) 864ad3543edSMario Kleiner *stime = ktime_get(); 865ad3543edSMario Kleiner 8668a920e24SVille Syrjälä if (use_scanline_counter) { 8670af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8680af7e4dfSMario Kleiner * scanout position from Display scan line register. 8690af7e4dfSMario Kleiner */ 870e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8710af7e4dfSMario Kleiner } else { 8720af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8730af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8740af7e4dfSMario Kleiner * scanout position. 8750af7e4dfSMario Kleiner */ 8768cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8770af7e4dfSMario Kleiner 8783aa18df8SVille Syrjälä /* convert to pixel counts */ 8793aa18df8SVille Syrjälä vbl_start *= htotal; 8803aa18df8SVille Syrjälä vbl_end *= htotal; 8813aa18df8SVille Syrjälä vtotal *= htotal; 88278e8fc6bSVille Syrjälä 88378e8fc6bSVille Syrjälä /* 8847e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8857e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8867e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8877e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8887e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8897e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8907e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8917e78f1cbSVille Syrjälä */ 8927e78f1cbSVille Syrjälä if (position >= vtotal) 8937e78f1cbSVille Syrjälä position = vtotal - 1; 8947e78f1cbSVille Syrjälä 8957e78f1cbSVille Syrjälä /* 89678e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 89778e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 89878e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 89978e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90078e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 90178e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 90278e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 90378e8fc6bSVille Syrjälä */ 90478e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9053aa18df8SVille Syrjälä } 9063aa18df8SVille Syrjälä 907ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 908ad3543edSMario Kleiner if (etime) 909ad3543edSMario Kleiner *etime = ktime_get(); 910ad3543edSMario Kleiner 911ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 912ad3543edSMario Kleiner 913ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 914ad3543edSMario Kleiner 9153aa18df8SVille Syrjälä /* 9163aa18df8SVille Syrjälä * While in vblank, position will be negative 9173aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9183aa18df8SVille Syrjälä * vblank, position will be positive counting 9193aa18df8SVille Syrjälä * up since vbl_end. 9203aa18df8SVille Syrjälä */ 9213aa18df8SVille Syrjälä if (position >= vbl_start) 9223aa18df8SVille Syrjälä position -= vbl_end; 9233aa18df8SVille Syrjälä else 9243aa18df8SVille Syrjälä position += vtotal - vbl_end; 9253aa18df8SVille Syrjälä 9268a920e24SVille Syrjälä if (use_scanline_counter) { 9273aa18df8SVille Syrjälä *vpos = position; 9283aa18df8SVille Syrjälä *hpos = 0; 9293aa18df8SVille Syrjälä } else { 9300af7e4dfSMario Kleiner *vpos = position / htotal; 9310af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9320af7e4dfSMario Kleiner } 9330af7e4dfSMario Kleiner 9341bf6ad62SDaniel Vetter return true; 9350af7e4dfSMario Kleiner } 9360af7e4dfSMario Kleiner 9374bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9384bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9394bbffbf3SThomas Zimmermann { 9404bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9414bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 94248e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9434bbffbf3SThomas Zimmermann } 9444bbffbf3SThomas Zimmermann 945a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 946a225f079SVille Syrjälä { 947fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 948a225f079SVille Syrjälä unsigned long irqflags; 949a225f079SVille Syrjälä int position; 950a225f079SVille Syrjälä 951a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 952a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 953a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 954a225f079SVille Syrjälä 955a225f079SVille Syrjälä return position; 956a225f079SVille Syrjälä } 957a225f079SVille Syrjälä 958e3689190SBen Widawsky /** 95974bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 960e3689190SBen Widawsky * occurred. 961e3689190SBen Widawsky * @work: workqueue struct 962e3689190SBen Widawsky * 963e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 964e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 965e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 966e3689190SBen Widawsky */ 96774bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 968e3689190SBen Widawsky { 9692d1013ddSJani Nikula struct drm_i915_private *dev_priv = 970cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 971cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 972e3689190SBen Widawsky u32 error_status, row, bank, subbank; 97335a85ac6SBen Widawsky char *parity_event[6]; 974a9c287c9SJani Nikula u32 misccpctl; 975a9c287c9SJani Nikula u8 slice = 0; 976e3689190SBen Widawsky 977e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 978e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 979e3689190SBen Widawsky * any time we access those registers. 980e3689190SBen Widawsky */ 98191c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 982e3689190SBen Widawsky 98335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 98448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 98535a85ac6SBen Widawsky goto out; 98635a85ac6SBen Widawsky 987e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 988e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 989e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 990e3689190SBen Widawsky 99135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 992f0f59a00SVille Syrjälä i915_reg_t reg; 99335a85ac6SBen Widawsky 99435a85ac6SBen Widawsky slice--; 99548a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 99648a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 99735a85ac6SBen Widawsky break; 99835a85ac6SBen Widawsky 99935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 100035a85ac6SBen Widawsky 10016fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 100235a85ac6SBen Widawsky 100335a85ac6SBen Widawsky error_status = I915_READ(reg); 1004e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1005e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1006e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1007e3689190SBen Widawsky 100835a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 100935a85ac6SBen Widawsky POSTING_READ(reg); 1010e3689190SBen Widawsky 1011cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1012e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1013e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1014e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 101535a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 101635a85ac6SBen Widawsky parity_event[5] = NULL; 1017e3689190SBen Widawsky 101891c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1019e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1020e3689190SBen Widawsky 102135a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 102235a85ac6SBen Widawsky slice, row, bank, subbank); 1023e3689190SBen Widawsky 102435a85ac6SBen Widawsky kfree(parity_event[4]); 1025e3689190SBen Widawsky kfree(parity_event[3]); 1026e3689190SBen Widawsky kfree(parity_event[2]); 1027e3689190SBen Widawsky kfree(parity_event[1]); 1028e3689190SBen Widawsky } 1029e3689190SBen Widawsky 103035a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 103135a85ac6SBen Widawsky 103235a85ac6SBen Widawsky out: 103348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1034cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1035cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1036cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 103735a85ac6SBen Widawsky 103891c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 103935a85ac6SBen Widawsky } 104035a85ac6SBen Widawsky 1041af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1042121e758eSDhinakaran Pandiyan { 1043af92058fSVille Syrjälä switch (pin) { 1044da51e4baSVille Syrjälä case HPD_PORT_TC1: 10455b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC1); 1046da51e4baSVille Syrjälä case HPD_PORT_TC2: 10475b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC2); 1048da51e4baSVille Syrjälä case HPD_PORT_TC3: 10495b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC3); 1050da51e4baSVille Syrjälä case HPD_PORT_TC4: 10515b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC4); 1052da51e4baSVille Syrjälä case HPD_PORT_TC5: 10535b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC5); 1054da51e4baSVille Syrjälä case HPD_PORT_TC6: 10555b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC6); 105648ef15d3SJosé Roberto de Souza default: 105748ef15d3SJosé Roberto de Souza return false; 105848ef15d3SJosé Roberto de Souza } 105948ef15d3SJosé Roberto de Souza } 106048ef15d3SJosé Roberto de Souza 1061af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106263c88d22SImre Deak { 1063af92058fSVille Syrjälä switch (pin) { 1064af92058fSVille Syrjälä case HPD_PORT_A: 1065195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1066af92058fSVille Syrjälä case HPD_PORT_B: 106763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1068af92058fSVille Syrjälä case HPD_PORT_C: 106963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 107063c88d22SImre Deak default: 107163c88d22SImre Deak return false; 107263c88d22SImre Deak } 107363c88d22SImre Deak } 107463c88d22SImre Deak 1075af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107631604222SAnusha Srivatsa { 1077af92058fSVille Syrjälä switch (pin) { 1078af92058fSVille Syrjälä case HPD_PORT_A: 10795f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_A); 1080af92058fSVille Syrjälä case HPD_PORT_B: 10815f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_B); 10828ef7e340SMatt Roper case HPD_PORT_C: 10835f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_C); 1084229f31e2SLucas De Marchi case HPD_PORT_D: 10855f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_D); 108631604222SAnusha Srivatsa default: 108731604222SAnusha Srivatsa return false; 108831604222SAnusha Srivatsa } 108931604222SAnusha Srivatsa } 109031604222SAnusha Srivatsa 1091af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109231604222SAnusha Srivatsa { 1093af92058fSVille Syrjälä switch (pin) { 1094da51e4baSVille Syrjälä case HPD_PORT_TC1: 1095*97011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC1); 1096da51e4baSVille Syrjälä case HPD_PORT_TC2: 1097*97011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC2); 1098da51e4baSVille Syrjälä case HPD_PORT_TC3: 1099*97011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC3); 1100da51e4baSVille Syrjälä case HPD_PORT_TC4: 1101*97011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC4); 1102da51e4baSVille Syrjälä case HPD_PORT_TC5: 1103*97011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC5); 1104da51e4baSVille Syrjälä case HPD_PORT_TC6: 1105*97011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC6); 110652dfdba0SLucas De Marchi default: 110752dfdba0SLucas De Marchi return false; 110852dfdba0SLucas De Marchi } 110952dfdba0SLucas De Marchi } 111052dfdba0SLucas De Marchi 1111af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11126dbf30ceSVille Syrjälä { 1113af92058fSVille Syrjälä switch (pin) { 1114af92058fSVille Syrjälä case HPD_PORT_E: 11156dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11166dbf30ceSVille Syrjälä default: 11176dbf30ceSVille Syrjälä return false; 11186dbf30ceSVille Syrjälä } 11196dbf30ceSVille Syrjälä } 11206dbf30ceSVille Syrjälä 1121af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112274c0b395SVille Syrjälä { 1123af92058fSVille Syrjälä switch (pin) { 1124af92058fSVille Syrjälä case HPD_PORT_A: 112574c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1126af92058fSVille Syrjälä case HPD_PORT_B: 112774c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1128af92058fSVille Syrjälä case HPD_PORT_C: 112974c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1130af92058fSVille Syrjälä case HPD_PORT_D: 113174c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 113274c0b395SVille Syrjälä default: 113374c0b395SVille Syrjälä return false; 113474c0b395SVille Syrjälä } 113574c0b395SVille Syrjälä } 113674c0b395SVille Syrjälä 1137af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1138e4ce95aaSVille Syrjälä { 1139af92058fSVille Syrjälä switch (pin) { 1140af92058fSVille Syrjälä case HPD_PORT_A: 1141e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1142e4ce95aaSVille Syrjälä default: 1143e4ce95aaSVille Syrjälä return false; 1144e4ce95aaSVille Syrjälä } 1145e4ce95aaSVille Syrjälä } 1146e4ce95aaSVille Syrjälä 1147af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 114813cf5504SDave Airlie { 1149af92058fSVille Syrjälä switch (pin) { 1150af92058fSVille Syrjälä case HPD_PORT_B: 1151676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1152af92058fSVille Syrjälä case HPD_PORT_C: 1153676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1154af92058fSVille Syrjälä case HPD_PORT_D: 1155676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1156676574dfSJani Nikula default: 1157676574dfSJani Nikula return false; 115813cf5504SDave Airlie } 115913cf5504SDave Airlie } 116013cf5504SDave Airlie 1161af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 116213cf5504SDave Airlie { 1163af92058fSVille Syrjälä switch (pin) { 1164af92058fSVille Syrjälä case HPD_PORT_B: 1165676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1166af92058fSVille Syrjälä case HPD_PORT_C: 1167676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1168af92058fSVille Syrjälä case HPD_PORT_D: 1169676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1170676574dfSJani Nikula default: 1171676574dfSJani Nikula return false; 117213cf5504SDave Airlie } 117313cf5504SDave Airlie } 117413cf5504SDave Airlie 117542db67d6SVille Syrjälä /* 117642db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 117742db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 117842db67d6SVille Syrjälä * hotplug detection results from several registers. 117942db67d6SVille Syrjälä * 118042db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 118142db67d6SVille Syrjälä */ 1182cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1183cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11848c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1185fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1186af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1187676574dfSJani Nikula { 1188e9be2850SVille Syrjälä enum hpd_pin pin; 1189676574dfSJani Nikula 119052dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 119152dfdba0SLucas De Marchi 1192e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1193e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11948c841e57SJani Nikula continue; 11958c841e57SJani Nikula 1196e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1197676574dfSJani Nikula 1198af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1199e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1200676574dfSJani Nikula } 1201676574dfSJani Nikula 120200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 120300376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1204f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1205676574dfSJani Nikula 1206676574dfSJani Nikula } 1207676574dfSJani Nikula 120891d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1209515ac2bbSDaniel Vetter { 121028c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1211515ac2bbSDaniel Vetter } 1212515ac2bbSDaniel Vetter 121391d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1214ce99c256SDaniel Vetter { 12159ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1216ce99c256SDaniel Vetter } 1217ce99c256SDaniel Vetter 12188bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 121991d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 122091d14251STvrtko Ursulin enum pipe pipe, 1221a9c287c9SJani Nikula u32 crc0, u32 crc1, 1222a9c287c9SJani Nikula u32 crc2, u32 crc3, 1223a9c287c9SJani Nikula u32 crc4) 12248bf1e9f1SShuang He { 12258c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 122600535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12275cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12285cee6c45SVille Syrjälä 12295cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1230b2c88f5bSDamien Lespiau 1231d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12328c6b709dSTomeu Vizoso /* 12338c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12348c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12358c6b709dSTomeu Vizoso * out the buggy result. 12368c6b709dSTomeu Vizoso * 1237163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12388c6b709dSTomeu Vizoso * don't trust that one either. 12398c6b709dSTomeu Vizoso */ 1240033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1241163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12428c6b709dSTomeu Vizoso pipe_crc->skipped++; 12438c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12448c6b709dSTomeu Vizoso return; 12458c6b709dSTomeu Vizoso } 12468c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12476cc42152SMaarten Lankhorst 1248246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1249ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1250246ee524STomeu Vizoso crcs); 12518c6b709dSTomeu Vizoso } 1252277de95eSDaniel Vetter #else 1253277de95eSDaniel Vetter static inline void 125491d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125591d14251STvrtko Ursulin enum pipe pipe, 1256a9c287c9SJani Nikula u32 crc0, u32 crc1, 1257a9c287c9SJani Nikula u32 crc2, u32 crc3, 1258a9c287c9SJani Nikula u32 crc4) {} 1259277de95eSDaniel Vetter #endif 1260eba94eb9SDaniel Vetter 12611288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 12621288f9b0SKarthik B S enum pipe pipe) 12631288f9b0SKarthik B S { 12641288f9b0SKarthik B S struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 12651288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 12661288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 12671288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 12681288f9b0SKarthik B S unsigned long irqflags; 12691288f9b0SKarthik B S 12701288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 12711288f9b0SKarthik B S 12721288f9b0SKarthik B S crtc_state->event = NULL; 12731288f9b0SKarthik B S 12741288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 12751288f9b0SKarthik B S 12761288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 12771288f9b0SKarthik B S } 1278277de95eSDaniel Vetter 127991d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 128091d14251STvrtko Ursulin enum pipe pipe) 12815a69b89fSDaniel Vetter { 128291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12835a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12845a69b89fSDaniel Vetter 0, 0, 0, 0); 12855a69b89fSDaniel Vetter } 12865a69b89fSDaniel Vetter 128791d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 128891d14251STvrtko Ursulin enum pipe pipe) 1289eba94eb9SDaniel Vetter { 129091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1291eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1292eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1293eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1294eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12958bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1296eba94eb9SDaniel Vetter } 12975b3a856bSDaniel Vetter 129891d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 129991d14251STvrtko Ursulin enum pipe pipe) 13005b3a856bSDaniel Vetter { 1301a9c287c9SJani Nikula u32 res1, res2; 13020b5c5ed0SDaniel Vetter 130391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 13040b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 13050b5c5ed0SDaniel Vetter else 13060b5c5ed0SDaniel Vetter res1 = 0; 13070b5c5ed0SDaniel Vetter 130891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 13090b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 13100b5c5ed0SDaniel Vetter else 13110b5c5ed0SDaniel Vetter res2 = 0; 13125b3a856bSDaniel Vetter 131391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13140b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 13150b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 13160b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 13170b5c5ed0SDaniel Vetter res1, res2); 13185b3a856bSDaniel Vetter } 13198bf1e9f1SShuang He 132044d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 132144d9241eSVille Syrjälä { 132244d9241eSVille Syrjälä enum pipe pipe; 132344d9241eSVille Syrjälä 132444d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 132544d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 132644d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 132744d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 132844d9241eSVille Syrjälä 132944d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 133044d9241eSVille Syrjälä } 133144d9241eSVille Syrjälä } 133244d9241eSVille Syrjälä 1333eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 133491d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13357e231dbeSJesse Barnes { 1336d048a268SVille Syrjälä enum pipe pipe; 13377e231dbeSJesse Barnes 133858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13391ca993d2SVille Syrjälä 13401ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13411ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13421ca993d2SVille Syrjälä return; 13431ca993d2SVille Syrjälä } 13441ca993d2SVille Syrjälä 1345055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1346f0f59a00SVille Syrjälä i915_reg_t reg; 13476b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 134891d181ddSImre Deak 1349bbb5eebfSDaniel Vetter /* 1350bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1351bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1352bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1353bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1354bbb5eebfSDaniel Vetter * handle. 1355bbb5eebfSDaniel Vetter */ 13560f239f4cSDaniel Vetter 13570f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13586b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1359bbb5eebfSDaniel Vetter 1360bbb5eebfSDaniel Vetter switch (pipe) { 1361d048a268SVille Syrjälä default: 1362bbb5eebfSDaniel Vetter case PIPE_A: 1363bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1364bbb5eebfSDaniel Vetter break; 1365bbb5eebfSDaniel Vetter case PIPE_B: 1366bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1367bbb5eebfSDaniel Vetter break; 13683278f67fSVille Syrjälä case PIPE_C: 13693278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13703278f67fSVille Syrjälä break; 1371bbb5eebfSDaniel Vetter } 1372bbb5eebfSDaniel Vetter if (iir & iir_bit) 13736b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1374bbb5eebfSDaniel Vetter 13756b12ca56SVille Syrjälä if (!status_mask) 137691d181ddSImre Deak continue; 137791d181ddSImre Deak 137891d181ddSImre Deak reg = PIPESTAT(pipe); 13796b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13806b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13817e231dbeSJesse Barnes 13827e231dbeSJesse Barnes /* 13837e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1384132c27c9SVille Syrjälä * 1385132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1386132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1387132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1388132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1389132c27c9SVille Syrjälä * an interrupt is still pending. 13907e231dbeSJesse Barnes */ 1391132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1392132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1393132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1394132c27c9SVille Syrjälä } 13957e231dbeSJesse Barnes } 139658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13972ecb8ca4SVille Syrjälä } 13982ecb8ca4SVille Syrjälä 1399eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1400eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1401eb64343cSVille Syrjälä { 1402eb64343cSVille Syrjälä enum pipe pipe; 1403eb64343cSVille Syrjälä 1404eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1405eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1406aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1407eb64343cSVille Syrjälä 1408eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1409eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1410eb64343cSVille Syrjälä 1411eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1412eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1413eb64343cSVille Syrjälä } 1414eb64343cSVille Syrjälä } 1415eb64343cSVille Syrjälä 1416eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1417eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1418eb64343cSVille Syrjälä { 1419eb64343cSVille Syrjälä bool blc_event = false; 1420eb64343cSVille Syrjälä enum pipe pipe; 1421eb64343cSVille Syrjälä 1422eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1423eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1424aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1425eb64343cSVille Syrjälä 1426eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1427eb64343cSVille Syrjälä blc_event = true; 1428eb64343cSVille Syrjälä 1429eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1430eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1431eb64343cSVille Syrjälä 1432eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1433eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1434eb64343cSVille Syrjälä } 1435eb64343cSVille Syrjälä 1436eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1437eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1438eb64343cSVille Syrjälä } 1439eb64343cSVille Syrjälä 1440eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1441eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1442eb64343cSVille Syrjälä { 1443eb64343cSVille Syrjälä bool blc_event = false; 1444eb64343cSVille Syrjälä enum pipe pipe; 1445eb64343cSVille Syrjälä 1446eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1447eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1448aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1449eb64343cSVille Syrjälä 1450eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1451eb64343cSVille Syrjälä blc_event = true; 1452eb64343cSVille Syrjälä 1453eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1454eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1455eb64343cSVille Syrjälä 1456eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1457eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1458eb64343cSVille Syrjälä } 1459eb64343cSVille Syrjälä 1460eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1461eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1462eb64343cSVille Syrjälä 1463eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1464eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1465eb64343cSVille Syrjälä } 1466eb64343cSVille Syrjälä 146791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14682ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14692ecb8ca4SVille Syrjälä { 14702ecb8ca4SVille Syrjälä enum pipe pipe; 14717e231dbeSJesse Barnes 1472055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1473fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1474aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 14754356d586SDaniel Vetter 14764356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 147791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14782d9d2b0bSVille Syrjälä 14791f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14801f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 148131acc7f5SJesse Barnes } 148231acc7f5SJesse Barnes 1483c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 148491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1485c1874ed7SImre Deak } 1486c1874ed7SImre Deak 14871ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 148816c6c56bSVille Syrjälä { 14890ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14900ba7c51aSVille Syrjälä int i; 149116c6c56bSVille Syrjälä 14920ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14930ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14940ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14950ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14960ba7c51aSVille Syrjälä else 14970ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14980ba7c51aSVille Syrjälä 14990ba7c51aSVille Syrjälä /* 15000ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15010ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15020ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15030ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15040ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 15050ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 15060ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 15070ba7c51aSVille Syrjälä */ 15080ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 15090ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 15100ba7c51aSVille Syrjälä 15110ba7c51aSVille Syrjälä if (tmp == 0) 15120ba7c51aSVille Syrjälä return hotplug_status; 15130ba7c51aSVille Syrjälä 15140ba7c51aSVille Syrjälä hotplug_status |= tmp; 15153ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15160ba7c51aSVille Syrjälä } 15170ba7c51aSVille Syrjälä 151848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15190ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15200ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 15211ae3c34cSVille Syrjälä 15221ae3c34cSVille Syrjälä return hotplug_status; 15231ae3c34cSVille Syrjälä } 15241ae3c34cSVille Syrjälä 152591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15261ae3c34cSVille Syrjälä u32 hotplug_status) 15271ae3c34cSVille Syrjälä { 15281ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15290398993bSVille Syrjälä u32 hotplug_trigger; 15303ff60f89SOscar Mateo 15310398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15320398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15330398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15340398993bSVille Syrjälä else 15350398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 153616c6c56bSVille Syrjälä 153758f2cf24SVille Syrjälä if (hotplug_trigger) { 1538cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1539cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15400398993bSVille Syrjälä dev_priv->hotplug.hpd, 1541fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 154258f2cf24SVille Syrjälä 154391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 154458f2cf24SVille Syrjälä } 1545369712e8SJani Nikula 15460398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15470398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15480398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 154991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 155058f2cf24SVille Syrjälä } 155116c6c56bSVille Syrjälä 1552c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1553c1874ed7SImre Deak { 1554b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1555c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1556c1874ed7SImre Deak 15572dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15582dd2a883SImre Deak return IRQ_NONE; 15592dd2a883SImre Deak 15601f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15619102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15621f814dacSImre Deak 15631e1cace9SVille Syrjälä do { 15646e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15652ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15661ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1567a5e485a9SVille Syrjälä u32 ier = 0; 15683ff60f89SOscar Mateo 1569c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1570c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15713ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1572c1874ed7SImre Deak 1573c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15741e1cace9SVille Syrjälä break; 1575c1874ed7SImre Deak 1576c1874ed7SImre Deak ret = IRQ_HANDLED; 1577c1874ed7SImre Deak 1578a5e485a9SVille Syrjälä /* 1579a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1580a5e485a9SVille Syrjälä * 1581a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1582a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1583a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1584a5e485a9SVille Syrjälä * 1585a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1586a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1587a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1588a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1589a5e485a9SVille Syrjälä * bits this time around. 1590a5e485a9SVille Syrjälä */ 15914a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1592a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1593a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15944a0a0202SVille Syrjälä 15954a0a0202SVille Syrjälä if (gt_iir) 15964a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15974a0a0202SVille Syrjälä if (pm_iir) 15984a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15994a0a0202SVille Syrjälä 16007ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16011ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16027ce4d1f2SVille Syrjälä 16033ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16043ff60f89SOscar Mateo * signalled in iir */ 1605eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 16067ce4d1f2SVille Syrjälä 1607eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1608eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1609eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1610eef57324SJerome Anand 16117ce4d1f2SVille Syrjälä /* 16127ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16137ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16147ce4d1f2SVille Syrjälä */ 16157ce4d1f2SVille Syrjälä if (iir) 16167ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16174a0a0202SVille Syrjälä 1618a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 16194a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16201ae3c34cSVille Syrjälä 162152894874SVille Syrjälä if (gt_iir) 1622cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 162352894874SVille Syrjälä if (pm_iir) 16243e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 162552894874SVille Syrjälä 16261ae3c34cSVille Syrjälä if (hotplug_status) 162791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16282ecb8ca4SVille Syrjälä 162991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16301e1cace9SVille Syrjälä } while (0); 16317e231dbeSJesse Barnes 16329102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16331f814dacSImre Deak 16347e231dbeSJesse Barnes return ret; 16357e231dbeSJesse Barnes } 16367e231dbeSJesse Barnes 163743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 163843f328d7SVille Syrjälä { 1639b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 164043f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 164143f328d7SVille Syrjälä 16422dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16432dd2a883SImre Deak return IRQ_NONE; 16442dd2a883SImre Deak 16451f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16469102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16471f814dacSImre Deak 1648579de73bSChris Wilson do { 16496e814800SVille Syrjälä u32 master_ctl, iir; 16502ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16511ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1652a5e485a9SVille Syrjälä u32 ier = 0; 1653a5e485a9SVille Syrjälä 16548e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16553278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16563278f67fSVille Syrjälä 16573278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16588e5fd599SVille Syrjälä break; 165943f328d7SVille Syrjälä 166027b6c122SOscar Mateo ret = IRQ_HANDLED; 166127b6c122SOscar Mateo 1662a5e485a9SVille Syrjälä /* 1663a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1664a5e485a9SVille Syrjälä * 1665a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1666a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1667a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1668a5e485a9SVille Syrjälä * 1669a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1670a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1671a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1672a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1673a5e485a9SVille Syrjälä * bits this time around. 1674a5e485a9SVille Syrjälä */ 167543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1676a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1677a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 167843f328d7SVille Syrjälä 16796cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 168027b6c122SOscar Mateo 168127b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16821ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 168343f328d7SVille Syrjälä 168427b6c122SOscar Mateo /* Call regardless, as some status bits might not be 168527b6c122SOscar Mateo * signalled in iir */ 1686eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 168743f328d7SVille Syrjälä 1688eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1689eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1690eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1691eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1692eef57324SJerome Anand 16937ce4d1f2SVille Syrjälä /* 16947ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16957ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16967ce4d1f2SVille Syrjälä */ 16977ce4d1f2SVille Syrjälä if (iir) 16987ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16997ce4d1f2SVille Syrjälä 1700a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1701e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17021ae3c34cSVille Syrjälä 17031ae3c34cSVille Syrjälä if (hotplug_status) 170491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17052ecb8ca4SVille Syrjälä 170691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1707579de73bSChris Wilson } while (0); 17083278f67fSVille Syrjälä 17099102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17101f814dacSImre Deak 171143f328d7SVille Syrjälä return ret; 171243f328d7SVille Syrjälä } 171343f328d7SVille Syrjälä 171491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17150398993bSVille Syrjälä u32 hotplug_trigger) 1716776ad806SJesse Barnes { 171742db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1718776ad806SJesse Barnes 17196a39d7c9SJani Nikula /* 17206a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17216a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17226a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17236a39d7c9SJani Nikula * errors. 17246a39d7c9SJani Nikula */ 172513cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 17266a39d7c9SJani Nikula if (!hotplug_trigger) { 17276a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17286a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17296a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17306a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17316a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17326a39d7c9SJani Nikula } 17336a39d7c9SJani Nikula 173413cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17356a39d7c9SJani Nikula if (!hotplug_trigger) 17366a39d7c9SJani Nikula return; 173713cf5504SDave Airlie 17380398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17390398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17400398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1741fd63e2a9SImre Deak pch_port_hotplug_long_detect); 174240e56410SVille Syrjälä 174391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1744aaf5ec2eSSonika Jindal } 174591d131d2SDaniel Vetter 174691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 174740e56410SVille Syrjälä { 1748d048a268SVille Syrjälä enum pipe pipe; 174940e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 175040e56410SVille Syrjälä 17510398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 175240e56410SVille Syrjälä 1753cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1754cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1755776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 175600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1757cfc33bf7SVille Syrjälä port_name(port)); 1758cfc33bf7SVille Syrjälä } 1759776ad806SJesse Barnes 1760ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 176191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1762ce99c256SDaniel Vetter 1763776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 176491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1765776ad806SJesse Barnes 1766776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 176700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1768776ad806SJesse Barnes 1769776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 177000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1771776ad806SJesse Barnes 1772776ad806SJesse Barnes if (pch_iir & SDE_POISON) 177300376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1774776ad806SJesse Barnes 1775b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1776055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 177700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 17789db4a9c7SJesse Barnes pipe_name(pipe), 17799db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1780b8b65ccdSAnshuman Gupta } 1781776ad806SJesse Barnes 1782776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 178300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1784776ad806SJesse Barnes 1785776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 178600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 178700376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1788776ad806SJesse Barnes 1789776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1790a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17918664281bSPaulo Zanoni 17928664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1793a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17948664281bSPaulo Zanoni } 17958664281bSPaulo Zanoni 179691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17978664281bSPaulo Zanoni { 17988664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17995a69b89fSDaniel Vetter enum pipe pipe; 18008664281bSPaulo Zanoni 1801de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 180200376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1803de032bf4SPaulo Zanoni 1804055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18051f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 18061f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 18078664281bSPaulo Zanoni 18085a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 180991d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 181091d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 18115a69b89fSDaniel Vetter else 181291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18135a69b89fSDaniel Vetter } 18145a69b89fSDaniel Vetter } 18158bf1e9f1SShuang He 18168664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 18178664281bSPaulo Zanoni } 18188664281bSPaulo Zanoni 181991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18208664281bSPaulo Zanoni { 18218664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 182245c1cd87SMika Kahola enum pipe pipe; 18238664281bSPaulo Zanoni 1824de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 182500376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1826de032bf4SPaulo Zanoni 182745c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 182845c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 182945c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18308664281bSPaulo Zanoni 18318664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1832776ad806SJesse Barnes } 1833776ad806SJesse Barnes 183491d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 183523e81d69SAdam Jackson { 1836d048a268SVille Syrjälä enum pipe pipe; 18376dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1838aaf5ec2eSSonika Jindal 18390398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 184091d131d2SDaniel Vetter 1841cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1842cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 184323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 184400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1845cfc33bf7SVille Syrjälä port_name(port)); 1846cfc33bf7SVille Syrjälä } 184723e81d69SAdam Jackson 184823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 184991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 185023e81d69SAdam Jackson 185123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 185291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 185323e81d69SAdam Jackson 185423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 185500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 185623e81d69SAdam Jackson 185723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 185800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 185923e81d69SAdam Jackson 1860b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1861055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 186200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 186323e81d69SAdam Jackson pipe_name(pipe), 186423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1865b8b65ccdSAnshuman Gupta } 18668664281bSPaulo Zanoni 18678664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 186891d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 186923e81d69SAdam Jackson } 187023e81d69SAdam Jackson 187158676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 187231604222SAnusha Srivatsa { 187358676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 187431604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 187531604222SAnusha Srivatsa 1876229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) { 1877229f31e2SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_DG1; 1878229f31e2SLucas De Marchi tc_hotplug_trigger = 0; 1879229f31e2SLucas De Marchi } else if (HAS_PCH_TGP(dev_priv)) { 188058676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 188158676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 1882943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1883943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1884943682e3SMatt Roper tc_hotplug_trigger = 0; 188558676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 188653448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 1887*97011359SVille Syrjälä tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1); 18888ef7e340SMatt Roper } else { 188948a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 189048a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 189148a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1892943682e3SMatt Roper 18938ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18948ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 18958ef7e340SMatt Roper } 18968ef7e340SMatt Roper 189731604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 189831604222SAnusha Srivatsa u32 dig_hotplug_reg; 189931604222SAnusha Srivatsa 190031604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 190131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 190231604222SAnusha Srivatsa 190331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19040398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19050398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 190631604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 190731604222SAnusha Srivatsa } 190831604222SAnusha Srivatsa 190931604222SAnusha Srivatsa if (tc_hotplug_trigger) { 191031604222SAnusha Srivatsa u32 dig_hotplug_reg; 191131604222SAnusha Srivatsa 191231604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 191331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 191431604222SAnusha Srivatsa 191531604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19160398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19170398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1918da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 191952dfdba0SLucas De Marchi } 192052dfdba0SLucas De Marchi 192152dfdba0SLucas De Marchi if (pin_mask) 192252dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 192352dfdba0SLucas De Marchi 192452dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 192552dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 192652dfdba0SLucas De Marchi } 192752dfdba0SLucas De Marchi 192891d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19296dbf30ceSVille Syrjälä { 19306dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19316dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19326dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19336dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19346dbf30ceSVille Syrjälä 19356dbf30ceSVille Syrjälä if (hotplug_trigger) { 19366dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19376dbf30ceSVille Syrjälä 19386dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19396dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19406dbf30ceSVille Syrjälä 1941cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19420398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19430398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 194474c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19456dbf30ceSVille Syrjälä } 19466dbf30ceSVille Syrjälä 19476dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19486dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19496dbf30ceSVille Syrjälä 19506dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19516dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19526dbf30ceSVille Syrjälä 1953cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19540398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19550398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19566dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19576dbf30ceSVille Syrjälä } 19586dbf30ceSVille Syrjälä 19596dbf30ceSVille Syrjälä if (pin_mask) 196091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19616dbf30ceSVille Syrjälä 19626dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 196391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19646dbf30ceSVille Syrjälä } 19656dbf30ceSVille Syrjälä 196691d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19670398993bSVille Syrjälä u32 hotplug_trigger) 1968c008bc6eSPaulo Zanoni { 1969e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1970e4ce95aaSVille Syrjälä 1971e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1972e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1973e4ce95aaSVille Syrjälä 19740398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19750398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19760398993bSVille Syrjälä dev_priv->hotplug.hpd, 1977e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 197840e56410SVille Syrjälä 197991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1980e4ce95aaSVille Syrjälä } 1981c008bc6eSPaulo Zanoni 198291d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 198391d14251STvrtko Ursulin u32 de_iir) 198440e56410SVille Syrjälä { 198540e56410SVille Syrjälä enum pipe pipe; 198640e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 198740e56410SVille Syrjälä 198840e56410SVille Syrjälä if (hotplug_trigger) 19890398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 199040e56410SVille Syrjälä 1991c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 199291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1993c008bc6eSPaulo Zanoni 1994c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 199591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1996c008bc6eSPaulo Zanoni 1997c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 199800376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1999c008bc6eSPaulo Zanoni 2000055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2001fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2002aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2003c008bc6eSPaulo Zanoni 200440da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20051f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2006c008bc6eSPaulo Zanoni 200740da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 200891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2009c008bc6eSPaulo Zanoni } 2010c008bc6eSPaulo Zanoni 2011c008bc6eSPaulo Zanoni /* check event from PCH */ 2012c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2013c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2014c008bc6eSPaulo Zanoni 201591d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 201691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2017c008bc6eSPaulo Zanoni else 201891d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2019c008bc6eSPaulo Zanoni 2020c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2021c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2022c008bc6eSPaulo Zanoni } 2023c008bc6eSPaulo Zanoni 2024cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20253e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2026c008bc6eSPaulo Zanoni } 2027c008bc6eSPaulo Zanoni 202891d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 202991d14251STvrtko Ursulin u32 de_iir) 20309719fb98SPaulo Zanoni { 203107d27e20SDamien Lespiau enum pipe pipe; 203223bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 203323bb4cb5SVille Syrjälä 203440e56410SVille Syrjälä if (hotplug_trigger) 20350398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20369719fb98SPaulo Zanoni 20379719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 203891d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20399719fb98SPaulo Zanoni 204054fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 204154fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 204254fd3149SDhinakaran Pandiyan 204354fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 204454fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 204554fd3149SDhinakaran Pandiyan } 2046fc340442SDaniel Vetter 20479719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 204891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20499719fb98SPaulo Zanoni 20509719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 205191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20529719fb98SPaulo Zanoni 2053055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2054fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2055aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20569719fb98SPaulo Zanoni } 20579719fb98SPaulo Zanoni 20589719fb98SPaulo Zanoni /* check event from PCH */ 205991d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20609719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20619719fb98SPaulo Zanoni 206291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20639719fb98SPaulo Zanoni 20649719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20659719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20669719fb98SPaulo Zanoni } 20679719fb98SPaulo Zanoni } 20689719fb98SPaulo Zanoni 206972c90f62SOscar Mateo /* 207072c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 207172c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 207272c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 207372c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 207472c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 207572c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 207672c90f62SOscar Mateo */ 20779eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2078b1f14ad0SJesse Barnes { 2079c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2080c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2081f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20820e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2083b1f14ad0SJesse Barnes 2084c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 20852dd2a883SImre Deak return IRQ_NONE; 20862dd2a883SImre Deak 20871f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2088c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 20891f814dacSImre Deak 2090b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2091c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2092c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20930e43406bSChris Wilson 209444498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 209544498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 209644498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 209744498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 209844498aeaSPaulo Zanoni * due to its back queue). */ 2099c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2100c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2101c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2102ab5c608bSBen Widawsky } 210344498aeaSPaulo Zanoni 210472c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 210572c90f62SOscar Mateo 2106c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21070e43406bSChris Wilson if (gt_iir) { 2108c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2109c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2110c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2111d8fc8a47SPaulo Zanoni else 2112c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2113c48a798aSChris Wilson ret = IRQ_HANDLED; 21140e43406bSChris Wilson } 2115b1f14ad0SJesse Barnes 2116c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21170e43406bSChris Wilson if (de_iir) { 2118c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2119c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2120c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2121f1af8fc1SPaulo Zanoni else 2122c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21230e43406bSChris Wilson ret = IRQ_HANDLED; 2124c48a798aSChris Wilson } 2125c48a798aSChris Wilson 2126c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2127c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2128c48a798aSChris Wilson if (pm_iir) { 2129c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2130c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2131c48a798aSChris Wilson ret = IRQ_HANDLED; 21320e43406bSChris Wilson } 2133f1af8fc1SPaulo Zanoni } 2134b1f14ad0SJesse Barnes 2135c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2136c48a798aSChris Wilson if (sde_ier) 2137c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2138b1f14ad0SJesse Barnes 21391f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2140c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21411f814dacSImre Deak 2142b1f14ad0SJesse Barnes return ret; 2143b1f14ad0SJesse Barnes } 2144b1f14ad0SJesse Barnes 214591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21460398993bSVille Syrjälä u32 hotplug_trigger) 2147d04a492dSShashank Sharma { 2148cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2149d04a492dSShashank Sharma 2150a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2151a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2152d04a492dSShashank Sharma 21530398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21540398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21550398993bSVille Syrjälä dev_priv->hotplug.hpd, 2156cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 215740e56410SVille Syrjälä 215891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2159d04a492dSShashank Sharma } 2160d04a492dSShashank Sharma 2161121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2162121e758eSDhinakaran Pandiyan { 2163121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2164b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2165b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2166121e758eSDhinakaran Pandiyan 2167121e758eSDhinakaran Pandiyan if (trigger_tc) { 2168b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2169b796b971SDhinakaran Pandiyan 2170121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2171121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2172121e758eSDhinakaran Pandiyan 21730398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21740398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 21750398993bSVille Syrjälä dev_priv->hotplug.hpd, 2176da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2177121e758eSDhinakaran Pandiyan } 2178b796b971SDhinakaran Pandiyan 2179b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2180b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2181b796b971SDhinakaran Pandiyan 2182b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2183b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2184b796b971SDhinakaran Pandiyan 21850398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21860398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 21870398993bSVille Syrjälä dev_priv->hotplug.hpd, 2188da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2189b796b971SDhinakaran Pandiyan } 2190b796b971SDhinakaran Pandiyan 2191b796b971SDhinakaran Pandiyan if (pin_mask) 2192b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2193b796b971SDhinakaran Pandiyan else 219400376ccfSWambui Karuga drm_err(&dev_priv->drm, 219500376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2196121e758eSDhinakaran Pandiyan } 2197121e758eSDhinakaran Pandiyan 21989d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21999d17210fSLucas De Marchi { 220055523360SLucas De Marchi u32 mask; 22019d17210fSLucas De Marchi 220255523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 220355523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 220455523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2205e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2206e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2207e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2208e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2209e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2210e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2211e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2212e5df52dcSMatt Roper 221355523360SLucas De Marchi 221455523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 22159d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22169d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22179d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22189d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22199d17210fSLucas De Marchi 222055523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22219d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22229d17210fSLucas De Marchi 222355523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 222455523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22259d17210fSLucas De Marchi 22269d17210fSLucas De Marchi return mask; 22279d17210fSLucas De Marchi } 22289d17210fSLucas De Marchi 22295270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22305270130dSVille Syrjälä { 223199e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 223299e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 223399e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2234d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2235d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22365270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22375270130dSVille Syrjälä else 22385270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22395270130dSVille Syrjälä } 22405270130dSVille Syrjälä 224146c63d24SJosé Roberto de Souza static void 224246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2243abd58f01SBen Widawsky { 2244e04f7eceSVille Syrjälä bool found = false; 2245e04f7eceSVille Syrjälä 2246e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 224791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2248e04f7eceSVille Syrjälä found = true; 2249e04f7eceSVille Syrjälä } 2250e04f7eceSVille Syrjälä 2251e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22528241cfbeSJosé Roberto de Souza u32 psr_iir; 22538241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22548241cfbeSJosé Roberto de Souza 22558241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22568241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22578241cfbeSJosé Roberto de Souza else 22588241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22598241cfbeSJosé Roberto de Souza 22608241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22618241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22628241cfbeSJosé Roberto de Souza 22638241cfbeSJosé Roberto de Souza if (psr_iir) 22648241cfbeSJosé Roberto de Souza found = true; 226554fd3149SDhinakaran Pandiyan 226654fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2267e04f7eceSVille Syrjälä } 2268e04f7eceSVille Syrjälä 2269e04f7eceSVille Syrjälä if (!found) 227000376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2271abd58f01SBen Widawsky } 227246c63d24SJosé Roberto de Souza 227300acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 227400acb329SVandita Kulkarni u32 te_trigger) 227500acb329SVandita Kulkarni { 227600acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 227700acb329SVandita Kulkarni enum transcoder dsi_trans; 227800acb329SVandita Kulkarni enum port port; 227900acb329SVandita Kulkarni u32 val, tmp; 228000acb329SVandita Kulkarni 228100acb329SVandita Kulkarni /* 228200acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 228300acb329SVandita Kulkarni * this is to check if dual link is enabled 228400acb329SVandita Kulkarni */ 228500acb329SVandita Kulkarni val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 228600acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 228700acb329SVandita Kulkarni 228800acb329SVandita Kulkarni /* 228900acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 229000acb329SVandita Kulkarni * transcoder registers 229100acb329SVandita Kulkarni */ 229200acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 229300acb329SVandita Kulkarni PORT_A : PORT_B; 229400acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 229500acb329SVandita Kulkarni 229600acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 229700acb329SVandita Kulkarni val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans)); 229800acb329SVandita Kulkarni val = val & OP_MODE_MASK; 229900acb329SVandita Kulkarni 230000acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 230100acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 230200acb329SVandita Kulkarni return; 230300acb329SVandita Kulkarni } 230400acb329SVandita Kulkarni 230500acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 230600acb329SVandita Kulkarni val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans)); 230700acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 230800acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 230900acb329SVandita Kulkarni pipe = PIPE_A; 231000acb329SVandita Kulkarni break; 231100acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 231200acb329SVandita Kulkarni pipe = PIPE_B; 231300acb329SVandita Kulkarni break; 231400acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 231500acb329SVandita Kulkarni pipe = PIPE_C; 231600acb329SVandita Kulkarni break; 231700acb329SVandita Kulkarni default: 231800acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 231900acb329SVandita Kulkarni return; 232000acb329SVandita Kulkarni } 232100acb329SVandita Kulkarni 232200acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 232300acb329SVandita Kulkarni 232400acb329SVandita Kulkarni /* clear TE in dsi IIR */ 232500acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 232600acb329SVandita Kulkarni tmp = I915_READ(DSI_INTR_IDENT_REG(port)); 232700acb329SVandita Kulkarni I915_WRITE(DSI_INTR_IDENT_REG(port), tmp); 232800acb329SVandita Kulkarni } 232900acb329SVandita Kulkarni 233046c63d24SJosé Roberto de Souza static irqreturn_t 233146c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 233246c63d24SJosé Roberto de Souza { 233346c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 233446c63d24SJosé Roberto de Souza u32 iir; 233546c63d24SJosé Roberto de Souza enum pipe pipe; 233646c63d24SJosé Roberto de Souza 233746c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 233846c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 233946c63d24SJosé Roberto de Souza if (iir) { 234046c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 234146c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 234246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 234346c63d24SJosé Roberto de Souza } else { 234400376ccfSWambui Karuga drm_err(&dev_priv->drm, 234500376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2346abd58f01SBen Widawsky } 234746c63d24SJosé Roberto de Souza } 2348abd58f01SBen Widawsky 2349121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2350121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2351121e758eSDhinakaran Pandiyan if (iir) { 2352121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2353121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2354121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2355121e758eSDhinakaran Pandiyan } else { 235600376ccfSWambui Karuga drm_err(&dev_priv->drm, 235700376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2358121e758eSDhinakaran Pandiyan } 2359121e758eSDhinakaran Pandiyan } 2360121e758eSDhinakaran Pandiyan 23616d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2362e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2363e32192e1STvrtko Ursulin if (iir) { 2364e32192e1STvrtko Ursulin u32 tmp_mask; 2365d04a492dSShashank Sharma bool found = false; 2366cebd87a0SVille Syrjälä 2367e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23686d766f02SDaniel Vetter ret = IRQ_HANDLED; 236988e04703SJesse Barnes 23709d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 237191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2372d04a492dSShashank Sharma found = true; 2373d04a492dSShashank Sharma } 2374d04a492dSShashank Sharma 2375cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2376e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2377e32192e1STvrtko Ursulin if (tmp_mask) { 23780398993bSVille Syrjälä bxt_hpd_irq_handler(dev_priv, tmp_mask); 2379d04a492dSShashank Sharma found = true; 2380d04a492dSShashank Sharma } 2381e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2382e5abaab3SVille Syrjälä tmp_mask = iir & BDW_DE_PORT_HOTPLUG_MASK; 2383e32192e1STvrtko Ursulin if (tmp_mask) { 23840398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, tmp_mask); 2385e32192e1STvrtko Ursulin found = true; 2386e32192e1STvrtko Ursulin } 2387e32192e1STvrtko Ursulin } 2388d04a492dSShashank Sharma 2389cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 239091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23919e63743eSShashank Sharma found = true; 23929e63743eSShashank Sharma } 23939e63743eSShashank Sharma 239400acb329SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 239500acb329SVandita Kulkarni tmp_mask = iir & (DSI0_TE | DSI1_TE); 239600acb329SVandita Kulkarni if (tmp_mask) { 239700acb329SVandita Kulkarni gen11_dsi_te_interrupt_handler(dev_priv, tmp_mask); 239800acb329SVandita Kulkarni found = true; 239900acb329SVandita Kulkarni } 240000acb329SVandita Kulkarni } 240100acb329SVandita Kulkarni 2402d04a492dSShashank Sharma if (!found) 240300376ccfSWambui Karuga drm_err(&dev_priv->drm, 240400376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 24056d766f02SDaniel Vetter } 240638cc46d7SOscar Mateo else 240700376ccfSWambui Karuga drm_err(&dev_priv->drm, 240800376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 24096d766f02SDaniel Vetter } 24106d766f02SDaniel Vetter 2411055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2412fd3a4024SDaniel Vetter u32 fault_errors; 2413abd58f01SBen Widawsky 2414c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2415c42664ccSDaniel Vetter continue; 2416c42664ccSDaniel Vetter 2417e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2418e32192e1STvrtko Ursulin if (!iir) { 241900376ccfSWambui Karuga drm_err(&dev_priv->drm, 242000376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2421e32192e1STvrtko Ursulin continue; 2422e32192e1STvrtko Ursulin } 2423770de83dSDamien Lespiau 2424e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2425e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2426e32192e1STvrtko Ursulin 2427fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2428aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2429abd58f01SBen Widawsky 24301288f9b0SKarthik B S if (iir & GEN9_PIPE_PLANE1_FLIP_DONE) 24311288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 24321288f9b0SKarthik B S 2433e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 243491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24350fbe7870SDaniel Vetter 2436e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2437e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 243838d83c96SDaniel Vetter 24395270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2440770de83dSDamien Lespiau if (fault_errors) 244100376ccfSWambui Karuga drm_err(&dev_priv->drm, 244200376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 244330100f2bSDaniel Vetter pipe_name(pipe), 2444e32192e1STvrtko Ursulin fault_errors); 2445abd58f01SBen Widawsky } 2446abd58f01SBen Widawsky 244791d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2448266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 244992d03a80SDaniel Vetter /* 245092d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 245192d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 245292d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 245392d03a80SDaniel Vetter */ 2454e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2455e32192e1STvrtko Ursulin if (iir) { 2456e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 245792d03a80SDaniel Vetter ret = IRQ_HANDLED; 24586dbf30ceSVille Syrjälä 245958676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 246058676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2461c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 246291d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24636dbf30ceSVille Syrjälä else 246491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24652dfb0b81SJani Nikula } else { 24662dfb0b81SJani Nikula /* 24672dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24682dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24692dfb0b81SJani Nikula */ 247000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 247100376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 24722dfb0b81SJani Nikula } 247392d03a80SDaniel Vetter } 247492d03a80SDaniel Vetter 2475f11a0f46STvrtko Ursulin return ret; 2476f11a0f46STvrtko Ursulin } 2477f11a0f46STvrtko Ursulin 24784376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 24794376b9c9SMika Kuoppala { 24804376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 24814376b9c9SMika Kuoppala 24824376b9c9SMika Kuoppala /* 24834376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 24844376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 24854376b9c9SMika Kuoppala * New indications can and will light up during processing, 24864376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 24874376b9c9SMika Kuoppala */ 24884376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 24894376b9c9SMika Kuoppala } 24904376b9c9SMika Kuoppala 24914376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 24924376b9c9SMika Kuoppala { 24934376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 24944376b9c9SMika Kuoppala } 24954376b9c9SMika Kuoppala 2496f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2497f11a0f46STvrtko Ursulin { 2498b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 249925286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2500f11a0f46STvrtko Ursulin u32 master_ctl; 2501f11a0f46STvrtko Ursulin 2502f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2503f11a0f46STvrtko Ursulin return IRQ_NONE; 2504f11a0f46STvrtko Ursulin 25054376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 25064376b9c9SMika Kuoppala if (!master_ctl) { 25074376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2508f11a0f46STvrtko Ursulin return IRQ_NONE; 25094376b9c9SMika Kuoppala } 2510f11a0f46STvrtko Ursulin 25116cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25126cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2513f0fd96f5SChris Wilson 2514f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2515f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 25169102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 251755ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 25189102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2519f0fd96f5SChris Wilson } 2520f11a0f46STvrtko Ursulin 25214376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2522abd58f01SBen Widawsky 252355ef72f2SChris Wilson return IRQ_HANDLED; 2524abd58f01SBen Widawsky } 2525abd58f01SBen Widawsky 252651951ae7SMika Kuoppala static u32 25279b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2528df0d28c1SDhinakaran Pandiyan { 25299b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 25307a909383SChris Wilson u32 iir; 2531df0d28c1SDhinakaran Pandiyan 2532df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 25337a909383SChris Wilson return 0; 2534df0d28c1SDhinakaran Pandiyan 25357a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 25367a909383SChris Wilson if (likely(iir)) 25377a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 25387a909383SChris Wilson 25397a909383SChris Wilson return iir; 2540df0d28c1SDhinakaran Pandiyan } 2541df0d28c1SDhinakaran Pandiyan 2542df0d28c1SDhinakaran Pandiyan static void 25439b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2544df0d28c1SDhinakaran Pandiyan { 2545df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 25469b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2547df0d28c1SDhinakaran Pandiyan } 2548df0d28c1SDhinakaran Pandiyan 254981067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 255081067b71SMika Kuoppala { 255181067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 255281067b71SMika Kuoppala 255381067b71SMika Kuoppala /* 255481067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 255581067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 255681067b71SMika Kuoppala * New indications can and will light up during processing, 255781067b71SMika Kuoppala * and will generate new interrupt after enabling master. 255881067b71SMika Kuoppala */ 255981067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 256081067b71SMika Kuoppala } 256181067b71SMika Kuoppala 256281067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 256381067b71SMika Kuoppala { 256481067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 256581067b71SMika Kuoppala } 256681067b71SMika Kuoppala 2567a3265d85SMatt Roper static void 2568a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2569a3265d85SMatt Roper { 2570a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2571a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2572a3265d85SMatt Roper 2573a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2574a3265d85SMatt Roper /* 2575a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2576a3265d85SMatt Roper * for the display related bits. 2577a3265d85SMatt Roper */ 2578a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2579a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2580a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2581a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2582a3265d85SMatt Roper 2583a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2584a3265d85SMatt Roper } 2585a3265d85SMatt Roper 25867be8782aSLucas De Marchi static __always_inline irqreturn_t 25877be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 25887be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 25897be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 259051951ae7SMika Kuoppala { 259125286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 25929b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 259351951ae7SMika Kuoppala u32 master_ctl; 2594df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 259551951ae7SMika Kuoppala 259651951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 259751951ae7SMika Kuoppala return IRQ_NONE; 259851951ae7SMika Kuoppala 25997be8782aSLucas De Marchi master_ctl = intr_disable(regs); 260081067b71SMika Kuoppala if (!master_ctl) { 26017be8782aSLucas De Marchi intr_enable(regs); 260251951ae7SMika Kuoppala return IRQ_NONE; 260381067b71SMika Kuoppala } 260451951ae7SMika Kuoppala 26056cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26069b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 260751951ae7SMika Kuoppala 260851951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2609a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2610a3265d85SMatt Roper gen11_display_irq_handler(i915); 261151951ae7SMika Kuoppala 26129b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2613df0d28c1SDhinakaran Pandiyan 26147be8782aSLucas De Marchi intr_enable(regs); 261551951ae7SMika Kuoppala 26169b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2617df0d28c1SDhinakaran Pandiyan 261851951ae7SMika Kuoppala return IRQ_HANDLED; 261951951ae7SMika Kuoppala } 262051951ae7SMika Kuoppala 26217be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 26227be8782aSLucas De Marchi { 26237be8782aSLucas De Marchi return __gen11_irq_handler(arg, 26247be8782aSLucas De Marchi gen11_master_intr_disable, 26257be8782aSLucas De Marchi gen11_master_intr_enable); 26267be8782aSLucas De Marchi } 26277be8782aSLucas De Marchi 262897b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 262997b492f5SLucas De Marchi { 263097b492f5SLucas De Marchi u32 val; 263197b492f5SLucas De Marchi 263297b492f5SLucas De Marchi /* First disable interrupts */ 263397b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 263497b492f5SLucas De Marchi 263597b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 263697b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 263797b492f5SLucas De Marchi if (unlikely(!val)) 263897b492f5SLucas De Marchi return 0; 263997b492f5SLucas De Marchi 264097b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 264197b492f5SLucas De Marchi 264297b492f5SLucas De Marchi /* 264397b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 264497b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 264597b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 264697b492f5SLucas De Marchi */ 264797b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 264897b492f5SLucas De Marchi if (unlikely(!val)) 264997b492f5SLucas De Marchi return 0; 265097b492f5SLucas De Marchi 265197b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 265297b492f5SLucas De Marchi 265397b492f5SLucas De Marchi return val; 265497b492f5SLucas De Marchi } 265597b492f5SLucas De Marchi 265697b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 265797b492f5SLucas De Marchi { 265897b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 265997b492f5SLucas De Marchi } 266097b492f5SLucas De Marchi 266197b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 266297b492f5SLucas De Marchi { 266397b492f5SLucas De Marchi return __gen11_irq_handler(arg, 266497b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 266597b492f5SLucas De Marchi dg1_master_intr_enable); 266697b492f5SLucas De Marchi } 266797b492f5SLucas De Marchi 266842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 266942f52ef8SKeith Packard * we use as a pipe index 267042f52ef8SKeith Packard */ 267108fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 26720a3e67a4SJesse Barnes { 267308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 267408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2675e9d21d7fSKeith Packard unsigned long irqflags; 267671e0ffa5SJesse Barnes 26771ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 267886e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 267986e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 268086e83e35SChris Wilson 268186e83e35SChris Wilson return 0; 268286e83e35SChris Wilson } 268386e83e35SChris Wilson 26847d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2685d938da6bSVille Syrjälä { 268608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2687d938da6bSVille Syrjälä 26887d423af9SVille Syrjälä /* 26897d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 26907d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 26917d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 26927d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 26937d423af9SVille Syrjälä */ 26947d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 26957d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2696d938da6bSVille Syrjälä 269708fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2698d938da6bSVille Syrjälä } 2699d938da6bSVille Syrjälä 270008fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 270186e83e35SChris Wilson { 270208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 270308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 270486e83e35SChris Wilson unsigned long irqflags; 270586e83e35SChris Wilson 270686e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27077c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2708755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27091ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27108692d00eSChris Wilson 27110a3e67a4SJesse Barnes return 0; 27120a3e67a4SJesse Barnes } 27130a3e67a4SJesse Barnes 271408fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2715f796cf8fSJesse Barnes { 271608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 271708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2718f796cf8fSJesse Barnes unsigned long irqflags; 2719a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 272086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2721f796cf8fSJesse Barnes 2722f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2723fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2724b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2725b1f14ad0SJesse Barnes 27262e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 27272e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 27282e8bf223SDhinakaran Pandiyan */ 27292e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 273008fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27312e8bf223SDhinakaran Pandiyan 2732b1f14ad0SJesse Barnes return 0; 2733b1f14ad0SJesse Barnes } 2734b1f14ad0SJesse Barnes 27359c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 27369c9e97c4SVandita Kulkarni bool enable) 27379c9e97c4SVandita Kulkarni { 27389c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 27399c9e97c4SVandita Kulkarni enum port port; 27409c9e97c4SVandita Kulkarni u32 tmp; 27419c9e97c4SVandita Kulkarni 27429c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 27439c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 27449c9e97c4SVandita Kulkarni return false; 27459c9e97c4SVandita Kulkarni 27469c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 27479c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 27489c9e97c4SVandita Kulkarni port = PORT_B; 27499c9e97c4SVandita Kulkarni else 27509c9e97c4SVandita Kulkarni port = PORT_A; 27519c9e97c4SVandita Kulkarni 27529c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_MASK_REG(port)); 27539c9e97c4SVandita Kulkarni if (enable) 27549c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 27559c9e97c4SVandita Kulkarni else 27569c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 27579c9e97c4SVandita Kulkarni 27589c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_MASK_REG(port), tmp); 27599c9e97c4SVandita Kulkarni 27609c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_IDENT_REG(port)); 27619c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_IDENT_REG(port), tmp); 27629c9e97c4SVandita Kulkarni 27639c9e97c4SVandita Kulkarni return true; 27649c9e97c4SVandita Kulkarni } 27659c9e97c4SVandita Kulkarni 276608fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2767abd58f01SBen Widawsky { 276808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 27699c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 27709c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2771abd58f01SBen Widawsky unsigned long irqflags; 2772abd58f01SBen Widawsky 27739c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, true)) 27749c9e97c4SVandita Kulkarni return 0; 27759c9e97c4SVandita Kulkarni 2776abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2777013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2778abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2779013d3752SVille Syrjälä 27802e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 27812e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 27822e8bf223SDhinakaran Pandiyan */ 27832e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 278408fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27852e8bf223SDhinakaran Pandiyan 2786abd58f01SBen Widawsky return 0; 2787abd58f01SBen Widawsky } 2788abd58f01SBen Widawsky 27891288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc) 27901288f9b0SKarthik B S { 27911288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 27921288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 27931288f9b0SKarthik B S unsigned long irqflags; 27941288f9b0SKarthik B S 27951288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 27961288f9b0SKarthik B S 27971288f9b0SKarthik B S bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 27981288f9b0SKarthik B S 27991288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28001288f9b0SKarthik B S } 28011288f9b0SKarthik B S 280242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 280342f52ef8SKeith Packard * we use as a pipe index 280442f52ef8SKeith Packard */ 280508fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 280686e83e35SChris Wilson { 280708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 280808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 280986e83e35SChris Wilson unsigned long irqflags; 281086e83e35SChris Wilson 281186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 281286e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 281386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 281486e83e35SChris Wilson } 281586e83e35SChris Wilson 28167d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2817d938da6bSVille Syrjälä { 281808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2819d938da6bSVille Syrjälä 282008fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2821d938da6bSVille Syrjälä 28227d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 28237d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2824d938da6bSVille Syrjälä } 2825d938da6bSVille Syrjälä 282608fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 28270a3e67a4SJesse Barnes { 282808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 282908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2830e9d21d7fSKeith Packard unsigned long irqflags; 28310a3e67a4SJesse Barnes 28321ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28337c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2834755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28351ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28360a3e67a4SJesse Barnes } 28370a3e67a4SJesse Barnes 283808fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2839f796cf8fSJesse Barnes { 284008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 284108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2842f796cf8fSJesse Barnes unsigned long irqflags; 2843a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 284486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2845f796cf8fSJesse Barnes 2846f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2847fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2848b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2849b1f14ad0SJesse Barnes } 2850b1f14ad0SJesse Barnes 285108fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2852abd58f01SBen Widawsky { 285308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 28549c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 28559c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2856abd58f01SBen Widawsky unsigned long irqflags; 2857abd58f01SBen Widawsky 28589c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, false)) 28599c9e97c4SVandita Kulkarni return; 28609c9e97c4SVandita Kulkarni 2861abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2862013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2863abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2864abd58f01SBen Widawsky } 2865abd58f01SBen Widawsky 28661288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc) 28671288f9b0SKarthik B S { 28681288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28691288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28701288f9b0SKarthik B S unsigned long irqflags; 28711288f9b0SKarthik B S 28721288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28731288f9b0SKarthik B S 28741288f9b0SKarthik B S bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 28751288f9b0SKarthik B S 28761288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28771288f9b0SKarthik B S } 28781288f9b0SKarthik B S 2879b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 288091738a95SPaulo Zanoni { 2881b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2882b16b2a2fSPaulo Zanoni 28836e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 288491738a95SPaulo Zanoni return; 288591738a95SPaulo Zanoni 2886b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2887105b122eSPaulo Zanoni 28886e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2889105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2890622364b6SPaulo Zanoni } 2891105b122eSPaulo Zanoni 289291738a95SPaulo Zanoni /* 2893622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2894622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2895622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2896622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2897622364b6SPaulo Zanoni * 2898622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 289991738a95SPaulo Zanoni */ 2900b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2901622364b6SPaulo Zanoni { 29026e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2903622364b6SPaulo Zanoni return; 2904622364b6SPaulo Zanoni 290548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 290691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 290791738a95SPaulo Zanoni POSTING_READ(SDEIER); 290891738a95SPaulo Zanoni } 290991738a95SPaulo Zanoni 291070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 291170591a41SVille Syrjälä { 2912b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2913b16b2a2fSPaulo Zanoni 291471b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2915f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 291671b8b41dSVille Syrjälä else 2917f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 291871b8b41dSVille Syrjälä 2919ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2920f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 292170591a41SVille Syrjälä 292244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 292370591a41SVille Syrjälä 2924b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 29258bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 292670591a41SVille Syrjälä } 292770591a41SVille Syrjälä 29288bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29298bb61306SVille Syrjälä { 2930b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2931b16b2a2fSPaulo Zanoni 29328bb61306SVille Syrjälä u32 pipestat_mask; 29339ab981f2SVille Syrjälä u32 enable_mask; 29348bb61306SVille Syrjälä enum pipe pipe; 29358bb61306SVille Syrjälä 2936842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 29378bb61306SVille Syrjälä 29388bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29398bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29408bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29418bb61306SVille Syrjälä 29429ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29438bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2944ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2945ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2946ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2947ebf5f921SVille Syrjälä 29488bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2949ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2950ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 29516b7eafc1SVille Syrjälä 295248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 29536b7eafc1SVille Syrjälä 29549ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29558bb61306SVille Syrjälä 2956b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 29578bb61306SVille Syrjälä } 29588bb61306SVille Syrjälä 29598bb61306SVille Syrjälä /* drm_dma.h hooks 29608bb61306SVille Syrjälä */ 29619eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 29628bb61306SVille Syrjälä { 2963b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29648bb61306SVille Syrjälä 2965b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2966e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 2967e44adb5dSChris Wilson 2968cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2969f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 29708bb61306SVille Syrjälä 2971fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2972f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2973f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2974fc340442SDaniel Vetter } 2975fc340442SDaniel Vetter 2976cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29778bb61306SVille Syrjälä 2978b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 29798bb61306SVille Syrjälä } 29808bb61306SVille Syrjälä 2981b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 29827e231dbeSJesse Barnes { 298334c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 298434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 298534c7b8a7SVille Syrjälä 2986cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29877e231dbeSJesse Barnes 2988ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29899918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 299070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2991ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 29927e231dbeSJesse Barnes } 29937e231dbeSJesse Barnes 2994b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2995abd58f01SBen Widawsky { 2996b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2997d048a268SVille Syrjälä enum pipe pipe; 2998abd58f01SBen Widawsky 299925286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3000abd58f01SBen Widawsky 3001cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 3002abd58f01SBen Widawsky 3003f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3004f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3005e04f7eceSVille Syrjälä 3006055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3007f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3008813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3009b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3010abd58f01SBen Widawsky 3011b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3012b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3013b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3014abd58f01SBen Widawsky 30156e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3016b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3017abd58f01SBen Widawsky } 3018abd58f01SBen Widawsky 3019a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 302051951ae7SMika Kuoppala { 3021b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3022d048a268SVille Syrjälä enum pipe pipe; 3023562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3024562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 302551951ae7SMika Kuoppala 3026f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 302751951ae7SMika Kuoppala 30288241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 30298241cfbeSJosé Roberto de Souza enum transcoder trans; 30308241cfbeSJosé Roberto de Souza 3031562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 30328241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 30338241cfbeSJosé Roberto de Souza 30348241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 30358241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 30368241cfbeSJosé Roberto de Souza continue; 30378241cfbeSJosé Roberto de Souza 30388241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 30398241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 30408241cfbeSJosé Roberto de Souza } 30418241cfbeSJosé Roberto de Souza } else { 3042f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3043f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 30448241cfbeSJosé Roberto de Souza } 304562819dfdSJosé Roberto de Souza 304651951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 304751951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 304851951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3049b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 305051951ae7SMika Kuoppala 3051b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3052b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3053b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 305431604222SAnusha Srivatsa 305529b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3056b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 30579b2383a7SMatt Roper 30581e8110a6SMatt Roper /* Wa_14010685332:icl,jsl,ehl,tgl,rkl */ 30591e8110a6SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) { 30609b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30619b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 30629b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30639b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 30649b2383a7SMatt Roper } 306551951ae7SMika Kuoppala } 306651951ae7SMika Kuoppala 3067a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3068a3265d85SMatt Roper { 3069a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 3070a3265d85SMatt Roper 307197b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 307297b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 307397b492f5SLucas De Marchi else 3074a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3075a3265d85SMatt Roper 3076a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 3077a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3078a3265d85SMatt Roper 3079a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3080a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3081a3265d85SMatt Roper } 3082a3265d85SMatt Roper 30834c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3084001bd2cbSImre Deak u8 pipe_mask) 3085d49bdb0eSPaulo Zanoni { 3086b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3087b16b2a2fSPaulo Zanoni 3088a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30896831f3e3SVille Syrjälä enum pipe pipe; 3090d49bdb0eSPaulo Zanoni 30911288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 30921288f9b0SKarthik B S extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE; 30931288f9b0SKarthik B S 309413321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30959dfe2e3aSImre Deak 30969dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 30979dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 30989dfe2e3aSImre Deak return; 30999dfe2e3aSImre Deak } 31009dfe2e3aSImre Deak 31016831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3102b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 31036831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 31046831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 31059dfe2e3aSImre Deak 310613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3107d49bdb0eSPaulo Zanoni } 3108d49bdb0eSPaulo Zanoni 3109aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3110001bd2cbSImre Deak u8 pipe_mask) 3111aae8ba84SVille Syrjälä { 3112b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 31136831f3e3SVille Syrjälä enum pipe pipe; 31146831f3e3SVille Syrjälä 3115aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31169dfe2e3aSImre Deak 31179dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31189dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31199dfe2e3aSImre Deak return; 31209dfe2e3aSImre Deak } 31219dfe2e3aSImre Deak 31226831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3123b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 31249dfe2e3aSImre Deak 3125aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3126aae8ba84SVille Syrjälä 3127aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3128315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3129aae8ba84SVille Syrjälä } 3130aae8ba84SVille Syrjälä 3131b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 313243f328d7SVille Syrjälä { 3133b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 313443f328d7SVille Syrjälä 313543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 313643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 313743f328d7SVille Syrjälä 3138cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 313943f328d7SVille Syrjälä 3140b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 314143f328d7SVille Syrjälä 3142ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31439918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 314470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3145ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 314643f328d7SVille Syrjälä } 314743f328d7SVille Syrjälä 314891d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 314987a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 315087a02106SVille Syrjälä { 315187a02106SVille Syrjälä struct intel_encoder *encoder; 315287a02106SVille Syrjälä u32 enabled_irqs = 0; 315387a02106SVille Syrjälä 315491c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 315587a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 315687a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 315787a02106SVille Syrjälä 315887a02106SVille Syrjälä return enabled_irqs; 315987a02106SVille Syrjälä } 316087a02106SVille Syrjälä 31616d3144ebSVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 31626d3144ebSVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 31636d3144ebSVille Syrjälä { 31646d3144ebSVille Syrjälä struct intel_encoder *encoder; 31656d3144ebSVille Syrjälä u32 hotplug_irqs = 0; 31666d3144ebSVille Syrjälä 31676d3144ebSVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 31686d3144ebSVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 31696d3144ebSVille Syrjälä 31706d3144ebSVille Syrjälä return hotplug_irqs; 31716d3144ebSVille Syrjälä } 31726d3144ebSVille Syrjälä 31731a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 31741a56b1a2SImre Deak { 31751a56b1a2SImre Deak u32 hotplug; 31761a56b1a2SImre Deak 31771a56b1a2SImre Deak /* 31781a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31791a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 31801a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 31811a56b1a2SImre Deak */ 31821a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31831a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 31841a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31851a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31861a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31871a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31881a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31891a56b1a2SImre Deak /* 31901a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 31911a56b1a2SImre Deak * HPD must be enabled in both north and south. 31921a56b1a2SImre Deak */ 31931a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 31941a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 31951a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31961a56b1a2SImre Deak } 31971a56b1a2SImre Deak 319891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 319982a28bcfSDaniel Vetter { 32001a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 320182a28bcfSDaniel Vetter 32020398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32036d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 320482a28bcfSDaniel Vetter 3205fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 320682a28bcfSDaniel Vetter 32071a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32086dbf30ceSVille Syrjälä } 320926951cafSXiong Zhang 3210815f4ef2SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv, 3211815f4ef2SVille Syrjälä u32 enable_mask) 321231604222SAnusha Srivatsa { 321331604222SAnusha Srivatsa u32 hotplug; 321431604222SAnusha Srivatsa 321531604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 3216815f4ef2SVille Syrjälä hotplug |= enable_mask; 321731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 321831604222SAnusha Srivatsa } 3219815f4ef2SVille Syrjälä 3220815f4ef2SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv, 3221815f4ef2SVille Syrjälä u32 enable_mask) 3222815f4ef2SVille Syrjälä { 3223815f4ef2SVille Syrjälä u32 hotplug; 3224815f4ef2SVille Syrjälä 3225815f4ef2SVille Syrjälä hotplug = I915_READ(SHOTPLUG_CTL_TC); 3226815f4ef2SVille Syrjälä hotplug |= enable_mask; 3227815f4ef2SVille Syrjälä I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 32288ef7e340SMatt Roper } 322931604222SAnusha Srivatsa 323040e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 32310398993bSVille Syrjälä u32 ddi_enable_mask, u32 tc_enable_mask) 323231604222SAnusha Srivatsa { 323331604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 323431604222SAnusha Srivatsa 32350398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32366d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 323731604222SAnusha Srivatsa 3238f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 3239f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3240f49108d0SMatt Roper 324131604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 324231604222SAnusha Srivatsa 3243815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask); 3244815f4ef2SVille Syrjälä if (tc_enable_mask) 3245815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask); 324652dfdba0SLucas De Marchi } 324752dfdba0SLucas De Marchi 324840e98130SLucas De Marchi /* 324940e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 325040e98130SLucas De Marchi * equivalent of SDE. 325140e98130SLucas De Marchi */ 32528ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 32538ef7e340SMatt Roper { 325440e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 3255*97011359SVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(HPD_PORT_TC1)); 325631604222SAnusha Srivatsa } 325731604222SAnusha Srivatsa 3258943682e3SMatt Roper /* 3259943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3260943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3261943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3262943682e3SMatt Roper */ 3263943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3264943682e3SMatt Roper { 3265943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 32660398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, 0); 3267943682e3SMatt Roper } 3268943682e3SMatt Roper 3269229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3270229f31e2SLucas De Marchi { 3271b18c1eb9SClinton A Taylor u32 val; 3272b18c1eb9SClinton A Taylor 3273b18c1eb9SClinton A Taylor val = I915_READ(SOUTH_CHICKEN1); 3274b18c1eb9SClinton A Taylor val |= (INVERT_DDIA_HPD | 3275b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3276b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3277b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 3278b18c1eb9SClinton A Taylor I915_WRITE(SOUTH_CHICKEN1, val); 3279b18c1eb9SClinton A Taylor 3280229f31e2SLucas De Marchi icp_hpd_irq_setup(dev_priv, 3281229f31e2SLucas De Marchi DG1_DDI_HPD_ENABLE_MASK, 0); 3282229f31e2SLucas De Marchi } 3283229f31e2SLucas De Marchi 3284121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3285121e758eSDhinakaran Pandiyan { 3286121e758eSDhinakaran Pandiyan u32 hotplug; 3287121e758eSDhinakaran Pandiyan 3288121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 32895b76e860SVille Syrjälä hotplug |= GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 32905b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 32915b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 32925b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 32935b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 32945b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6); 3295121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3296b796b971SDhinakaran Pandiyan 3297b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 32985b76e860SVille Syrjälä hotplug |= GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 32995b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33005b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33015b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33025b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33035b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6); 3304b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3305121e758eSDhinakaran Pandiyan } 3306121e758eSDhinakaran Pandiyan 3307121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3308121e758eSDhinakaran Pandiyan { 3309121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3310121e758eSDhinakaran Pandiyan u32 val; 3311121e758eSDhinakaran Pandiyan 33120398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33136d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3314121e758eSDhinakaran Pandiyan 3315121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3316121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3317587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 3318121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3319121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3320121e758eSDhinakaran Pandiyan 3321121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 332231604222SAnusha Srivatsa 332352dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 33246d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 33250398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK); 332652dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 33276d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 33280398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK); 3329121e758eSDhinakaran Pandiyan } 3330121e758eSDhinakaran Pandiyan 33312a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33322a57d9ccSImre Deak { 33333b92e263SRodrigo Vivi u32 val, hotplug; 33343b92e263SRodrigo Vivi 33353b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 33363b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 33373b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 33383b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 33393b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 33403b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 33413b92e263SRodrigo Vivi } 33422a57d9ccSImre Deak 33432a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 33442a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 33452a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 33462a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 33472a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 33482a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 33492a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 33502a57d9ccSImre Deak 33512a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 33522a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 33532a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 33542a57d9ccSImre Deak } 33552a57d9ccSImre Deak 335691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 33576dbf30ceSVille Syrjälä { 33582a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 33596dbf30ceSVille Syrjälä 3360f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3361f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3362f49108d0SMatt Roper 33630398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33646d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33656dbf30ceSVille Syrjälä 33666dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 33676dbf30ceSVille Syrjälä 33682a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 336926951cafSXiong Zhang } 33707fe0b973SKeith Packard 33711a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 33721a56b1a2SImre Deak { 33731a56b1a2SImre Deak u32 hotplug; 33741a56b1a2SImre Deak 33751a56b1a2SImre Deak /* 33761a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 33771a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 33781a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 33791a56b1a2SImre Deak */ 33801a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 33811a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 33821a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 33831a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 33841a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 33851a56b1a2SImre Deak } 33861a56b1a2SImre Deak 338791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3388e4ce95aaSVille Syrjälä { 33891a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3390e4ce95aaSVille Syrjälä 33910398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33926d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 33933a3b3c7dSVille Syrjälä 33946d3144ebSVille Syrjälä if (INTEL_GEN(dev_priv) >= 8) 33953a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 33966d3144ebSVille Syrjälä else 33973a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3398e4ce95aaSVille Syrjälä 33991a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3400e4ce95aaSVille Syrjälä 340191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3402e4ce95aaSVille Syrjälä } 3403e4ce95aaSVille Syrjälä 34042a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 34052a57d9ccSImre Deak u32 enabled_irqs) 3406e0a20ad7SShashank Sharma { 34072a57d9ccSImre Deak u32 hotplug; 3408e0a20ad7SShashank Sharma 3409a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 34102a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 34112a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 34122a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3413d252bf68SShubhangi Shrivastava 341400376ccfSWambui Karuga drm_dbg_kms(&dev_priv->drm, 341500376ccfSWambui Karuga "Invert bit setting: hp_ctl:%x hp_port:%x\n", 3416d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3417d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3418d252bf68SShubhangi Shrivastava 3419d252bf68SShubhangi Shrivastava /* 3420d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3421d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3422d252bf68SShubhangi Shrivastava */ 3423e5abaab3SVille Syrjälä if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)) && 3424d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3425d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3426e5abaab3SVille Syrjälä if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_B)) && 3427d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3428d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3429e5abaab3SVille Syrjälä if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_C)) && 3430d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3431d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3432d252bf68SShubhangi Shrivastava 3433a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3434e0a20ad7SShashank Sharma } 3435e0a20ad7SShashank Sharma 34362a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 34372a57d9ccSImre Deak { 34382a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 34392a57d9ccSImre Deak } 34402a57d9ccSImre Deak 34412a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34422a57d9ccSImre Deak { 34432a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 34442a57d9ccSImre Deak 34450398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 34466d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 34472a57d9ccSImre Deak 34482a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 34492a57d9ccSImre Deak 34502a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 34512a57d9ccSImre Deak } 34522a57d9ccSImre Deak 3453b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3454d46da437SPaulo Zanoni { 345582a28bcfSDaniel Vetter u32 mask; 3456d46da437SPaulo Zanoni 34576e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3458692a04cfSDaniel Vetter return; 3459692a04cfSDaniel Vetter 34606e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 34615c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 34624ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 34635c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 34644ebc6509SDhinakaran Pandiyan else 34654ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 34668664281bSPaulo Zanoni 346765f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3468d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 34692a57d9ccSImre Deak 34702a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 34712a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 34721a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 34732a57d9ccSImre Deak else 34742a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3475d46da437SPaulo Zanoni } 3476d46da437SPaulo Zanoni 34779eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3478036a4a7dSZhenyu Wang { 3479b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 34808e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 34818e76f8dcSPaulo Zanoni 3482b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 34838e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3484842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 34858e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 348623bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 348723bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 34888e76f8dcSPaulo Zanoni } else { 34898e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3490842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3491842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3492c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3493e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3494e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 34958e76f8dcSPaulo Zanoni } 3496036a4a7dSZhenyu Wang 3497fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3498b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3499fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3500fc340442SDaniel Vetter } 3501fc340442SDaniel Vetter 3502c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3503c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3504c6073d4cSVille Syrjälä 35051ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3506036a4a7dSZhenyu Wang 3507b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3508622364b6SPaulo Zanoni 3509a9922912SVille Syrjälä gen5_gt_irq_postinstall(&dev_priv->gt); 3510a9922912SVille Syrjälä 3511b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3512b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3513036a4a7dSZhenyu Wang 35141a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 35151a56b1a2SImre Deak 3516b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3517036a4a7dSZhenyu Wang } 3518036a4a7dSZhenyu Wang 3519f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3520f8b79e58SImre Deak { 352167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3522f8b79e58SImre Deak 3523f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3524f8b79e58SImre Deak return; 3525f8b79e58SImre Deak 3526f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3527f8b79e58SImre Deak 3528d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3529d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3530ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3531f8b79e58SImre Deak } 3532d6c69803SVille Syrjälä } 3533f8b79e58SImre Deak 3534f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3535f8b79e58SImre Deak { 353667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3537f8b79e58SImre Deak 3538f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3539f8b79e58SImre Deak return; 3540f8b79e58SImre Deak 3541f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3542f8b79e58SImre Deak 3543950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3544ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3545f8b79e58SImre Deak } 3546f8b79e58SImre Deak 35470e6c9a9eSVille Syrjälä 3548b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 35490e6c9a9eSVille Syrjälä { 3550cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 35517e231dbeSJesse Barnes 3552ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35539918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3554ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3555ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3556ad22d106SVille Syrjälä 35577e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 355834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 355920afbda2SDaniel Vetter } 356020afbda2SDaniel Vetter 3561abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3562abd58f01SBen Widawsky { 3563b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3564b16b2a2fSPaulo Zanoni 3565869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3566869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3567a9c287c9SJani Nikula u32 de_pipe_enables; 3568054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 35693a3b3c7dSVille Syrjälä u32 de_port_enables; 3570df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3571562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3572562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 35733a3b3c7dSVille Syrjälä enum pipe pipe; 3574770de83dSDamien Lespiau 3575df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3576df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3577df0d28c1SDhinakaran Pandiyan 3578cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 35793a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3580a324fcacSRodrigo Vivi 35819c9e97c4SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 35829c9e97c4SVandita Kulkarni enum port port; 35839c9e97c4SVandita Kulkarni 35849c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 35859c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 35869c9e97c4SVandita Kulkarni } 35879c9e97c4SVandita Kulkarni 3588770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3589770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3590770de83dSDamien Lespiau 35911288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 35921288f9b0SKarthik B S de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE; 35931288f9b0SKarthik B S 35943a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3595cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3596a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3597a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3598e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 35993a3b3c7dSVille Syrjälä 36008241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 36018241cfbeSJosé Roberto de Souza enum transcoder trans; 36028241cfbeSJosé Roberto de Souza 3603562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 36048241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 36058241cfbeSJosé Roberto de Souza 36068241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 36078241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 36088241cfbeSJosé Roberto de Souza continue; 36098241cfbeSJosé Roberto de Souza 36108241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 36118241cfbeSJosé Roberto de Souza } 36128241cfbeSJosé Roberto de Souza } else { 3613b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 36148241cfbeSJosé Roberto de Souza } 3615e04f7eceSVille Syrjälä 36160a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 36170a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3618abd58f01SBen Widawsky 3619f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3620813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3621b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3622813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 362335079899SPaulo Zanoni de_pipe_enables); 36240a195c02SMika Kahola } 3625abd58f01SBen Widawsky 3626b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3627b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 36282a57d9ccSImre Deak 3629121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3630121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3631b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3632b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3633121e758eSDhinakaran Pandiyan 3634b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3635b16b2a2fSPaulo Zanoni de_hpd_enables); 3636121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3637121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 36382a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3639121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 36401a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3641abd58f01SBen Widawsky } 3642121e758eSDhinakaran Pandiyan } 3643abd58f01SBen Widawsky 3644b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3645abd58f01SBen Widawsky { 36466e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3647b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3648622364b6SPaulo Zanoni 3649cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3650abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3651abd58f01SBen Widawsky 36526e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3653b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3654abd58f01SBen Widawsky 365525286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3656abd58f01SBen Widawsky } 3657abd58f01SBen Widawsky 3658b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 365931604222SAnusha Srivatsa { 366031604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 366131604222SAnusha Srivatsa 366248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 366331604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 366431604222SAnusha Srivatsa POSTING_READ(SDEIER); 366531604222SAnusha Srivatsa 366665f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 366731604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 366831604222SAnusha Srivatsa 3669229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 3670229f31e2SLucas De Marchi icp_ddi_hpd_detection_setup(dev_priv, DG1_DDI_HPD_ENABLE_MASK); 3671229f31e2SLucas De Marchi else if (HAS_PCH_TGP(dev_priv)) { 3672815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3673815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK); 3674815f4ef2SVille Syrjälä } else if (HAS_PCH_JSP(dev_priv)) { 3675815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3676815f4ef2SVille Syrjälä } else if (HAS_PCH_MCC(dev_priv)) { 3677815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 3678*97011359SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(HPD_PORT_TC1)); 3679815f4ef2SVille Syrjälä } else { 3680815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 3681815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK); 3682815f4ef2SVille Syrjälä } 368331604222SAnusha Srivatsa } 368431604222SAnusha Srivatsa 3685b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 368651951ae7SMika Kuoppala { 3687b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3688df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 368951951ae7SMika Kuoppala 369029b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3691b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 369231604222SAnusha Srivatsa 36939b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 369451951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 369551951ae7SMika Kuoppala 3696b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3697df0d28c1SDhinakaran Pandiyan 369851951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 369951951ae7SMika Kuoppala 370097b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 370197b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 370297b492f5SLucas De Marchi POSTING_READ(DG1_MSTR_UNIT_INTR); 370397b492f5SLucas De Marchi } else { 37049b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3705c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 370651951ae7SMika Kuoppala } 370797b492f5SLucas De Marchi } 370851951ae7SMika Kuoppala 3709b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 371043f328d7SVille Syrjälä { 3711cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 371243f328d7SVille Syrjälä 3713ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37149918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3715ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3716ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3717ad22d106SVille Syrjälä 3718e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 371943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 372043f328d7SVille Syrjälä } 372143f328d7SVille Syrjälä 3722b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3723c2798b19SChris Wilson { 3724b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3725c2798b19SChris Wilson 372644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 372744d9241eSVille Syrjälä 3728b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3729e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3730c2798b19SChris Wilson } 3731c2798b19SChris Wilson 3732b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3733c2798b19SChris Wilson { 3734b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3735e9e9848aSVille Syrjälä u16 enable_mask; 3736c2798b19SChris Wilson 37374f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 37384f5fd91fSTvrtko Ursulin EMR, 37394f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3740045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3741c2798b19SChris Wilson 3742c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3743c2798b19SChris Wilson dev_priv->irq_mask = 3744c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 374516659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 374616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3747c2798b19SChris Wilson 3748e9e9848aSVille Syrjälä enable_mask = 3749c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3750c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 375116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3752e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3753e9e9848aSVille Syrjälä 3754b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3755c2798b19SChris Wilson 3756379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3757379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3758d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3759755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3760755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3761d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3762c2798b19SChris Wilson } 3763c2798b19SChris Wilson 37644f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 376578c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 376678c357ddSVille Syrjälä { 37674f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 376878c357ddSVille Syrjälä u16 emr; 376978c357ddSVille Syrjälä 37704f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 377178c357ddSVille Syrjälä 377278c357ddSVille Syrjälä if (*eir) 37734f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 377478c357ddSVille Syrjälä 37754f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 377678c357ddSVille Syrjälä if (*eir_stuck == 0) 377778c357ddSVille Syrjälä return; 377878c357ddSVille Syrjälä 377978c357ddSVille Syrjälä /* 378078c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 378178c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 378278c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 378378c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 378478c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 378578c357ddSVille Syrjälä * cleared except by handling the underlying error 378678c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 378778c357ddSVille Syrjälä * remains set. 378878c357ddSVille Syrjälä */ 37894f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 37904f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 37914f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 379278c357ddSVille Syrjälä } 379378c357ddSVille Syrjälä 379478c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 379578c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 379678c357ddSVille Syrjälä { 379778c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 379878c357ddSVille Syrjälä 379978c357ddSVille Syrjälä if (eir_stuck) 380000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 380100376ccfSWambui Karuga eir_stuck); 380278c357ddSVille Syrjälä } 380378c357ddSVille Syrjälä 380478c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 380578c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 380678c357ddSVille Syrjälä { 380778c357ddSVille Syrjälä u32 emr; 380878c357ddSVille Syrjälä 380978c357ddSVille Syrjälä *eir = I915_READ(EIR); 381078c357ddSVille Syrjälä 381178c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 381278c357ddSVille Syrjälä 381378c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 381478c357ddSVille Syrjälä if (*eir_stuck == 0) 381578c357ddSVille Syrjälä return; 381678c357ddSVille Syrjälä 381778c357ddSVille Syrjälä /* 381878c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 381978c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 382078c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 382178c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 382278c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 382378c357ddSVille Syrjälä * cleared except by handling the underlying error 382478c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 382578c357ddSVille Syrjälä * remains set. 382678c357ddSVille Syrjälä */ 382778c357ddSVille Syrjälä emr = I915_READ(EMR); 382878c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 382978c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 383078c357ddSVille Syrjälä } 383178c357ddSVille Syrjälä 383278c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 383378c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 383478c357ddSVille Syrjälä { 383578c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 383678c357ddSVille Syrjälä 383778c357ddSVille Syrjälä if (eir_stuck) 383800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 383900376ccfSWambui Karuga eir_stuck); 384078c357ddSVille Syrjälä } 384178c357ddSVille Syrjälä 3842ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3843c2798b19SChris Wilson { 3844b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3845af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3846c2798b19SChris Wilson 38472dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38482dd2a883SImre Deak return IRQ_NONE; 38492dd2a883SImre Deak 38501f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38519102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38521f814dacSImre Deak 3853af722d28SVille Syrjälä do { 3854af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 385578c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3856af722d28SVille Syrjälä u16 iir; 3857af722d28SVille Syrjälä 38584f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3859c2798b19SChris Wilson if (iir == 0) 3860af722d28SVille Syrjälä break; 3861c2798b19SChris Wilson 3862af722d28SVille Syrjälä ret = IRQ_HANDLED; 3863c2798b19SChris Wilson 3864eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3865eb64343cSVille Syrjälä * signalled in iir */ 3866eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3867c2798b19SChris Wilson 386878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 386978c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 387078c357ddSVille Syrjälä 38714f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3872c2798b19SChris Wilson 3873c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 387473c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3875c2798b19SChris Wilson 387678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 387778c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3878af722d28SVille Syrjälä 3879eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3880af722d28SVille Syrjälä } while (0); 3881c2798b19SChris Wilson 38829102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38831f814dacSImre Deak 38841f814dacSImre Deak return ret; 3885c2798b19SChris Wilson } 3886c2798b19SChris Wilson 3887b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3888a266c7d5SChris Wilson { 3889b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3890a266c7d5SChris Wilson 389156b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 38920706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3893a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3894a266c7d5SChris Wilson } 3895a266c7d5SChris Wilson 389644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 389744d9241eSVille Syrjälä 3898b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3899e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3900a266c7d5SChris Wilson } 3901a266c7d5SChris Wilson 3902b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3903a266c7d5SChris Wilson { 3904b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 390538bde180SChris Wilson u32 enable_mask; 3906a266c7d5SChris Wilson 3907045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3908045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 390938bde180SChris Wilson 391038bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 391138bde180SChris Wilson dev_priv->irq_mask = 391238bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 391338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 391416659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 391516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 391638bde180SChris Wilson 391738bde180SChris Wilson enable_mask = 391838bde180SChris Wilson I915_ASLE_INTERRUPT | 391938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 392038bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 392116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 392238bde180SChris Wilson I915_USER_INTERRUPT; 392338bde180SChris Wilson 392456b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3925a266c7d5SChris Wilson /* Enable in IER... */ 3926a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3927a266c7d5SChris Wilson /* and unmask in IMR */ 3928a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3929a266c7d5SChris Wilson } 3930a266c7d5SChris Wilson 3931b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3932a266c7d5SChris Wilson 3933379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3934379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3935d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3936755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3937755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3938d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3939379ef82dSDaniel Vetter 3940c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 394120afbda2SDaniel Vetter } 394220afbda2SDaniel Vetter 3943ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3944a266c7d5SChris Wilson { 3945b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3946af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3947a266c7d5SChris Wilson 39482dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39492dd2a883SImre Deak return IRQ_NONE; 39502dd2a883SImre Deak 39511f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39529102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39531f814dacSImre Deak 395438bde180SChris Wilson do { 3955eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 395678c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3957af722d28SVille Syrjälä u32 hotplug_status = 0; 3958af722d28SVille Syrjälä u32 iir; 3959a266c7d5SChris Wilson 39609d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3961af722d28SVille Syrjälä if (iir == 0) 3962af722d28SVille Syrjälä break; 3963af722d28SVille Syrjälä 3964af722d28SVille Syrjälä ret = IRQ_HANDLED; 3965af722d28SVille Syrjälä 3966af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3967af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3968af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3969a266c7d5SChris Wilson 3970eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3971eb64343cSVille Syrjälä * signalled in iir */ 3972eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3973a266c7d5SChris Wilson 397478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 397578c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 397678c357ddSVille Syrjälä 39779d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3978a266c7d5SChris Wilson 3979a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 398073c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3981a266c7d5SChris Wilson 398278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 398378c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3984a266c7d5SChris Wilson 3985af722d28SVille Syrjälä if (hotplug_status) 3986af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3987af722d28SVille Syrjälä 3988af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3989af722d28SVille Syrjälä } while (0); 3990a266c7d5SChris Wilson 39919102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39921f814dacSImre Deak 3993a266c7d5SChris Wilson return ret; 3994a266c7d5SChris Wilson } 3995a266c7d5SChris Wilson 3996b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3997a266c7d5SChris Wilson { 3998b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3999a266c7d5SChris Wilson 40000706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4001a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4002a266c7d5SChris Wilson 400344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 400444d9241eSVille Syrjälä 4005b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4006e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4007a266c7d5SChris Wilson } 4008a266c7d5SChris Wilson 4009b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4010a266c7d5SChris Wilson { 4011b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4012bbba0a97SChris Wilson u32 enable_mask; 4013a266c7d5SChris Wilson u32 error_mask; 4014a266c7d5SChris Wilson 4015045cebd2SVille Syrjälä /* 4016045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4017045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4018045cebd2SVille Syrjälä */ 4019045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4020045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4021045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4022045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4023045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4024045cebd2SVille Syrjälä } else { 4025045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4026045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4027045cebd2SVille Syrjälä } 4028045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4029045cebd2SVille Syrjälä 4030a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4031c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4032c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4033adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4034bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4035bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 403678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4037bbba0a97SChris Wilson 4038c30bb1fdSVille Syrjälä enable_mask = 4039c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4040c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4041c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4042c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 404378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4044c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4045bbba0a97SChris Wilson 404691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4047bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4048a266c7d5SChris Wilson 4049b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4050c30bb1fdSVille Syrjälä 4051b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4052b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4053d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4054755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4055755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4056755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4057d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4058a266c7d5SChris Wilson 405991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 406020afbda2SDaniel Vetter } 406120afbda2SDaniel Vetter 406291d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 406320afbda2SDaniel Vetter { 406420afbda2SDaniel Vetter u32 hotplug_en; 406520afbda2SDaniel Vetter 406667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4067b5ea2d56SDaniel Vetter 4068adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4069e5868a31SEgbert Eich /* enable bits are the same for all generations */ 407091d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4071a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4072a266c7d5SChris Wilson to generate a spurious hotplug event about three 4073a266c7d5SChris Wilson seconds later. So just do it once. 4074a266c7d5SChris Wilson */ 407591d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4076a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4077a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4078a266c7d5SChris Wilson 4079a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 40800706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4081f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4082f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4083f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 40840706f17cSEgbert Eich hotplug_en); 4085a266c7d5SChris Wilson } 4086a266c7d5SChris Wilson 4087ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4088a266c7d5SChris Wilson { 4089b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4090af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4091a266c7d5SChris Wilson 40922dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40932dd2a883SImre Deak return IRQ_NONE; 40942dd2a883SImre Deak 40951f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40969102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40971f814dacSImre Deak 4098af722d28SVille Syrjälä do { 4099eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 410078c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4101af722d28SVille Syrjälä u32 hotplug_status = 0; 4102af722d28SVille Syrjälä u32 iir; 41032c8ba29fSChris Wilson 41049d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4105af722d28SVille Syrjälä if (iir == 0) 4106af722d28SVille Syrjälä break; 4107af722d28SVille Syrjälä 4108af722d28SVille Syrjälä ret = IRQ_HANDLED; 4109af722d28SVille Syrjälä 4110af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4111af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4112a266c7d5SChris Wilson 4113eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4114eb64343cSVille Syrjälä * signalled in iir */ 4115eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4116a266c7d5SChris Wilson 411778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 411878c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 411978c357ddSVille Syrjälä 41209d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4121a266c7d5SChris Wilson 4122a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 412373c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4124af722d28SVille Syrjälä 4125a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 412673c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 4127a266c7d5SChris Wilson 412878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 412978c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4130515ac2bbSDaniel Vetter 4131af722d28SVille Syrjälä if (hotplug_status) 4132af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4133af722d28SVille Syrjälä 4134af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4135af722d28SVille Syrjälä } while (0); 4136a266c7d5SChris Wilson 41379102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41381f814dacSImre Deak 4139a266c7d5SChris Wilson return ret; 4140a266c7d5SChris Wilson } 4141a266c7d5SChris Wilson 4142fca52a55SDaniel Vetter /** 4143fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4144fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4145fca52a55SDaniel Vetter * 4146fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4147fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4148fca52a55SDaniel Vetter */ 4149b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4150f71d4af4SJesse Barnes { 415191c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4152cefcff8fSJoonas Lahtinen int i; 41538b2e326dSChris Wilson 41540398993bSVille Syrjälä intel_hpd_init_pins(dev_priv); 41550398993bSVille Syrjälä 415677913b39SJani Nikula intel_hpd_init_work(dev_priv); 415777913b39SJani Nikula 415874bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4159cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4160cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 41618b2e326dSChris Wilson 4162633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4163702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 41642239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 416526705e20SSagar Arun Kamble 416621da2700SVille Syrjälä dev->vblank_disable_immediate = true; 416721da2700SVille Syrjälä 4168262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4169262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4170262fd485SChris Wilson * special care to avoid writing any of the display block registers 4171262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4172262fd485SChris Wilson * in this case to the runtime pm. 4173262fd485SChris Wilson */ 4174262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4175262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4176262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4177262fd485SChris Wilson 4178317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 41799a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 41809a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 41819a64c650SLyude Paul * sideband messaging with MST. 41829a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 41839a64c650SLyude Paul * short pulses, as seen on some G4x systems. 41849a64c650SLyude Paul */ 41859a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4186317eaa95SLyude 4187b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4188b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 418943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4190b318b824SVille Syrjälä } else { 4191229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 4192229f31e2SLucas De Marchi dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup; 4193229f31e2SLucas De Marchi else if (HAS_PCH_JSP(dev_priv)) 4194943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 4195943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 41968ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 41978ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4198121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4199b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4200e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4201c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 42026dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 42036dbf30ceSVille Syrjälä else 42043a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4205f71d4af4SJesse Barnes } 4206f71d4af4SJesse Barnes } 420720afbda2SDaniel Vetter 4208fca52a55SDaniel Vetter /** 4209cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4210cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4211cefcff8fSJoonas Lahtinen * 4212cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4213cefcff8fSJoonas Lahtinen */ 4214cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4215cefcff8fSJoonas Lahtinen { 4216cefcff8fSJoonas Lahtinen int i; 4217cefcff8fSJoonas Lahtinen 4218cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4219cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4220cefcff8fSJoonas Lahtinen } 4221cefcff8fSJoonas Lahtinen 4222b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4223b318b824SVille Syrjälä { 4224b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4225b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4226b318b824SVille Syrjälä return cherryview_irq_handler; 4227b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4228b318b824SVille Syrjälä return valleyview_irq_handler; 4229b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4230b318b824SVille Syrjälä return i965_irq_handler; 4231b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4232b318b824SVille Syrjälä return i915_irq_handler; 4233b318b824SVille Syrjälä else 4234b318b824SVille Syrjälä return i8xx_irq_handler; 4235b318b824SVille Syrjälä } else { 423697b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 423797b492f5SLucas De Marchi return dg1_irq_handler; 4238b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4239b318b824SVille Syrjälä return gen11_irq_handler; 4240b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4241b318b824SVille Syrjälä return gen8_irq_handler; 4242b318b824SVille Syrjälä else 42439eae5e27SLucas De Marchi return ilk_irq_handler; 4244b318b824SVille Syrjälä } 4245b318b824SVille Syrjälä } 4246b318b824SVille Syrjälä 4247b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4248b318b824SVille Syrjälä { 4249b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4250b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4251b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4252b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4253b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4254b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4255b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4256b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4257b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4258b318b824SVille Syrjälä else 4259b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4260b318b824SVille Syrjälä } else { 4261b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4262b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4263b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4264b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4265b318b824SVille Syrjälä else 42669eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4267b318b824SVille Syrjälä } 4268b318b824SVille Syrjälä } 4269b318b824SVille Syrjälä 4270b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4271b318b824SVille Syrjälä { 4272b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4273b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4274b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4275b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4276b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4277b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4278b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4279b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4280b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4281b318b824SVille Syrjälä else 4282b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4283b318b824SVille Syrjälä } else { 4284b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4285b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4286b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4287b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4288b318b824SVille Syrjälä else 42899eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4290b318b824SVille Syrjälä } 4291b318b824SVille Syrjälä } 4292b318b824SVille Syrjälä 4293cefcff8fSJoonas Lahtinen /** 4294fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4295fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4296fca52a55SDaniel Vetter * 4297fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4298fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4299fca52a55SDaniel Vetter * 4300fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4301fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4302fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4303fca52a55SDaniel Vetter */ 43042aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43052aeb7d3aSDaniel Vetter { 4306b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4307b318b824SVille Syrjälä int ret; 4308b318b824SVille Syrjälä 43092aeb7d3aSDaniel Vetter /* 43102aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43112aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43122aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43132aeb7d3aSDaniel Vetter */ 4314ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 43152aeb7d3aSDaniel Vetter 4316b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4317b318b824SVille Syrjälä 4318b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4319b318b824SVille Syrjälä 4320b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4321b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4322b318b824SVille Syrjälä if (ret < 0) { 4323b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4324b318b824SVille Syrjälä return ret; 4325b318b824SVille Syrjälä } 4326b318b824SVille Syrjälä 4327b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4328b318b824SVille Syrjälä 4329b318b824SVille Syrjälä return ret; 43302aeb7d3aSDaniel Vetter } 43312aeb7d3aSDaniel Vetter 4332fca52a55SDaniel Vetter /** 4333fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4334fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4335fca52a55SDaniel Vetter * 4336fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4337fca52a55SDaniel Vetter * resources acquired in the init functions. 4338fca52a55SDaniel Vetter */ 43392aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 43402aeb7d3aSDaniel Vetter { 4341b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4342b318b824SVille Syrjälä 4343b318b824SVille Syrjälä /* 4344789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4345789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4346789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4347789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4348b318b824SVille Syrjälä */ 4349b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4350b318b824SVille Syrjälä return; 4351b318b824SVille Syrjälä 4352b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4353b318b824SVille Syrjälä 4354b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4355b318b824SVille Syrjälä 4356b318b824SVille Syrjälä free_irq(irq, dev_priv); 4357b318b824SVille Syrjälä 43582aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4359ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 43602aeb7d3aSDaniel Vetter } 43612aeb7d3aSDaniel Vetter 4362fca52a55SDaniel Vetter /** 4363fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4364fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4365fca52a55SDaniel Vetter * 4366fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4367fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4368fca52a55SDaniel Vetter */ 4369b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4370c67a470bSPaulo Zanoni { 4371b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4372ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4373315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4374c67a470bSPaulo Zanoni } 4375c67a470bSPaulo Zanoni 4376fca52a55SDaniel Vetter /** 4377fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4378fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4379fca52a55SDaniel Vetter * 4380fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4381fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4382fca52a55SDaniel Vetter */ 4383b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4384c67a470bSPaulo Zanoni { 4385ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4386b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4387b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4388c67a470bSPaulo Zanoni } 4389d64575eeSJani Nikula 4390d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4391d64575eeSJani Nikula { 4392d64575eeSJani Nikula /* 4393d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4394d64575eeSJani Nikula * this is the only thing we need to check. 4395d64575eeSJani Nikula */ 4396d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4397d64575eeSJani Nikula } 4398d64575eeSJani Nikula 4399d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4400d64575eeSJani Nikula { 4401d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4402d64575eeSJani Nikula } 4403