1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 824bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 91e0a20ad7SShashank Sharma /* BXT hpd list */ 92e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 93e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 94e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 95e0a20ad7SShashank Sharma }; 96e0a20ad7SShashank Sharma 975c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 98f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 995c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1005c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1015c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1025c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1035c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1045c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1055c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1065c502442SPaulo Zanoni } while (0) 1075c502442SPaulo Zanoni 108f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 109a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1105c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 111a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1125c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1135c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1145c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1155c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 116a9d356a6SPaulo Zanoni } while (0) 117a9d356a6SPaulo Zanoni 118337ba017SPaulo Zanoni /* 119337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 120337ba017SPaulo Zanoni */ 121337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 122337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 123337ba017SPaulo Zanoni if (val) { \ 124337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 125337ba017SPaulo Zanoni (reg), val); \ 126337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 127337ba017SPaulo Zanoni POSTING_READ(reg); \ 128337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 129337ba017SPaulo Zanoni POSTING_READ(reg); \ 130337ba017SPaulo Zanoni } \ 131337ba017SPaulo Zanoni } while (0) 132337ba017SPaulo Zanoni 13335079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 134337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 13535079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1367d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1377d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13835079899SPaulo Zanoni } while (0) 13935079899SPaulo Zanoni 14035079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 141337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 14235079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1437d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1447d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 14535079899SPaulo Zanoni } while (0) 14635079899SPaulo Zanoni 147c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 148c9a9a268SImre Deak 149036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 15047339cd9SDaniel Vetter void 1512d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 152036a4a7dSZhenyu Wang { 1534bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1544bc9d430SDaniel Vetter 1559df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 156c67a470bSPaulo Zanoni return; 157c67a470bSPaulo Zanoni 1581ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1591ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1601ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1613143a2bfSChris Wilson POSTING_READ(DEIMR); 162036a4a7dSZhenyu Wang } 163036a4a7dSZhenyu Wang } 164036a4a7dSZhenyu Wang 16547339cd9SDaniel Vetter void 1662d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 167036a4a7dSZhenyu Wang { 1684bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1694bc9d430SDaniel Vetter 17006ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 171c67a470bSPaulo Zanoni return; 172c67a470bSPaulo Zanoni 1731ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1741ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1751ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1763143a2bfSChris Wilson POSTING_READ(DEIMR); 177036a4a7dSZhenyu Wang } 178036a4a7dSZhenyu Wang } 179036a4a7dSZhenyu Wang 18043eaea13SPaulo Zanoni /** 18143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 18243eaea13SPaulo Zanoni * @dev_priv: driver private 18343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 18443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 18543eaea13SPaulo Zanoni */ 18643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18743eaea13SPaulo Zanoni uint32_t interrupt_mask, 18843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18943eaea13SPaulo Zanoni { 19043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 19143eaea13SPaulo Zanoni 19215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 19315a17aaeSDaniel Vetter 1949df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 195c67a470bSPaulo Zanoni return; 196c67a470bSPaulo Zanoni 19743eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19843eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19943eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 20043eaea13SPaulo Zanoni POSTING_READ(GTIMR); 20143eaea13SPaulo Zanoni } 20243eaea13SPaulo Zanoni 203480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20443eaea13SPaulo Zanoni { 20543eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 20643eaea13SPaulo Zanoni } 20743eaea13SPaulo Zanoni 208480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20943eaea13SPaulo Zanoni { 21043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 21143eaea13SPaulo Zanoni } 21243eaea13SPaulo Zanoni 213b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 214b900b949SImre Deak { 215b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 216b900b949SImre Deak } 217b900b949SImre Deak 218a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 219a72fbc3aSImre Deak { 220a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 221a72fbc3aSImre Deak } 222a72fbc3aSImre Deak 223b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 224b900b949SImre Deak { 225b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 226b900b949SImre Deak } 227b900b949SImre Deak 228edbfdb45SPaulo Zanoni /** 229edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 230edbfdb45SPaulo Zanoni * @dev_priv: driver private 231edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 232edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 233edbfdb45SPaulo Zanoni */ 234edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 235edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 236edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 237edbfdb45SPaulo Zanoni { 238605cd25bSPaulo Zanoni uint32_t new_val; 239edbfdb45SPaulo Zanoni 24015a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 24115a17aaeSDaniel Vetter 242edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 243edbfdb45SPaulo Zanoni 244605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 245f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 246f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 247f52ecbcfSPaulo Zanoni 248605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 249605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 250a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 251a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 252edbfdb45SPaulo Zanoni } 253f52ecbcfSPaulo Zanoni } 254edbfdb45SPaulo Zanoni 255480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 256edbfdb45SPaulo Zanoni { 2579939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2589939fba2SImre Deak return; 2599939fba2SImre Deak 260edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 261edbfdb45SPaulo Zanoni } 262edbfdb45SPaulo Zanoni 2639939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2649939fba2SImre Deak uint32_t mask) 2659939fba2SImre Deak { 2669939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2679939fba2SImre Deak } 2689939fba2SImre Deak 269480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 270edbfdb45SPaulo Zanoni { 2719939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2729939fba2SImre Deak return; 2739939fba2SImre Deak 2749939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 275edbfdb45SPaulo Zanoni } 276edbfdb45SPaulo Zanoni 2773cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2783cc134e3SImre Deak { 2793cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2803cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2813cc134e3SImre Deak 2823cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2833cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2843cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2853cc134e3SImre Deak POSTING_READ(reg); 286096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 2873cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2883cc134e3SImre Deak } 2893cc134e3SImre Deak 290b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 291b900b949SImre Deak { 292b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 293b900b949SImre Deak 294b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 29578e68d36SImre Deak 296b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2973cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 298d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 29978e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 30078e68d36SImre Deak dev_priv->pm_rps_events); 301b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 30278e68d36SImre Deak 303b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 304b900b949SImre Deak } 305b900b949SImre Deak 30659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 30759d02a1fSImre Deak { 30859d02a1fSImre Deak /* 309f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 31059d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 311f24eeb19SImre Deak * 312f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 31359d02a1fSImre Deak */ 31459d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 31559d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 31659d02a1fSImre Deak 31759d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 31859d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 31959d02a1fSImre Deak 32059d02a1fSImre Deak return mask; 32159d02a1fSImre Deak } 32259d02a1fSImre Deak 323b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 324b900b949SImre Deak { 325b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 326b900b949SImre Deak 327d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 328d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 329d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 330d4d70aa5SImre Deak 331d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 332d4d70aa5SImre Deak 3339939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3349939fba2SImre Deak 33559d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3369939fba2SImre Deak 3379939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 338b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 339b900b949SImre Deak ~dev_priv->pm_rps_events); 34058072ccbSImre Deak 34158072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34258072ccbSImre Deak 34358072ccbSImre Deak synchronize_irq(dev->irq); 344b900b949SImre Deak } 345b900b949SImre Deak 3460961021aSBen Widawsky /** 347fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 348fee884edSDaniel Vetter * @dev_priv: driver private 349fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 350fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 351fee884edSDaniel Vetter */ 35247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 353fee884edSDaniel Vetter uint32_t interrupt_mask, 354fee884edSDaniel Vetter uint32_t enabled_irq_mask) 355fee884edSDaniel Vetter { 356fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 357fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 358fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 359fee884edSDaniel Vetter 36015a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 36115a17aaeSDaniel Vetter 362fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 363fee884edSDaniel Vetter 3649df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 365c67a470bSPaulo Zanoni return; 366c67a470bSPaulo Zanoni 367fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 368fee884edSDaniel Vetter POSTING_READ(SDEIMR); 369fee884edSDaniel Vetter } 3708664281bSPaulo Zanoni 371b5ea642aSDaniel Vetter static void 372755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 373755e9019SImre Deak u32 enable_mask, u32 status_mask) 3747c463586SKeith Packard { 3759db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 376755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3777c463586SKeith Packard 378b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 379d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 380b79480baSDaniel Vetter 38104feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 38204feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 38304feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 38404feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 385755e9019SImre Deak return; 386755e9019SImre Deak 387755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 38846c06a30SVille Syrjälä return; 38946c06a30SVille Syrjälä 39091d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 39191d181ddSImre Deak 3927c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 393755e9019SImre Deak pipestat |= enable_mask | status_mask; 39446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3953143a2bfSChris Wilson POSTING_READ(reg); 3967c463586SKeith Packard } 3977c463586SKeith Packard 398b5ea642aSDaniel Vetter static void 399755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 400755e9019SImre Deak u32 enable_mask, u32 status_mask) 4017c463586SKeith Packard { 4029db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 403755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4047c463586SKeith Packard 405b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 406d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 407b79480baSDaniel Vetter 40804feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 40904feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 41004feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 41104feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 41246c06a30SVille Syrjälä return; 41346c06a30SVille Syrjälä 414755e9019SImre Deak if ((pipestat & enable_mask) == 0) 415755e9019SImre Deak return; 416755e9019SImre Deak 41791d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 41891d181ddSImre Deak 419755e9019SImre Deak pipestat &= ~enable_mask; 42046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4213143a2bfSChris Wilson POSTING_READ(reg); 4227c463586SKeith Packard } 4237c463586SKeith Packard 42410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 42510c59c51SImre Deak { 42610c59c51SImre Deak u32 enable_mask = status_mask << 16; 42710c59c51SImre Deak 42810c59c51SImre Deak /* 429724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 430724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 43110c59c51SImre Deak */ 43210c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 43310c59c51SImre Deak return 0; 434724a6905SVille Syrjälä /* 435724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 436724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 437724a6905SVille Syrjälä */ 438724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 439724a6905SVille Syrjälä return 0; 44010c59c51SImre Deak 44110c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44210c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 44310c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 44410c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 44510c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 44610c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 44710c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 44810c59c51SImre Deak 44910c59c51SImre Deak return enable_mask; 45010c59c51SImre Deak } 45110c59c51SImre Deak 452755e9019SImre Deak void 453755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 454755e9019SImre Deak u32 status_mask) 455755e9019SImre Deak { 456755e9019SImre Deak u32 enable_mask; 457755e9019SImre Deak 45810c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 45910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 46010c59c51SImre Deak status_mask); 46110c59c51SImre Deak else 462755e9019SImre Deak enable_mask = status_mask << 16; 463755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 464755e9019SImre Deak } 465755e9019SImre Deak 466755e9019SImre Deak void 467755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 468755e9019SImre Deak u32 status_mask) 469755e9019SImre Deak { 470755e9019SImre Deak u32 enable_mask; 471755e9019SImre Deak 47210c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 47310c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 47410c59c51SImre Deak status_mask); 47510c59c51SImre Deak else 476755e9019SImre Deak enable_mask = status_mask << 16; 477755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 478755e9019SImre Deak } 479755e9019SImre Deak 480c0e09200SDave Airlie /** 481f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 48201c66889SZhao Yakui */ 483f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 48401c66889SZhao Yakui { 4852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4861ec14ad3SChris Wilson 487f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 488f49e38ddSJani Nikula return; 489f49e38ddSJani Nikula 49013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 49101c66889SZhao Yakui 492755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 493a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4943b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 495755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4961ec14ad3SChris Wilson 49713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 49801c66889SZhao Yakui } 49901c66889SZhao Yakui 500f75f3746SVille Syrjälä /* 501f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 502f75f3746SVille Syrjälä * around the vertical blanking period. 503f75f3746SVille Syrjälä * 504f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 505f75f3746SVille Syrjälä * vblank_start >= 3 506f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 507f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 508f75f3746SVille Syrjälä * vtotal = vblank_start + 3 509f75f3746SVille Syrjälä * 510f75f3746SVille Syrjälä * start of vblank: 511f75f3746SVille Syrjälä * latch double buffered registers 512f75f3746SVille Syrjälä * increment frame counter (ctg+) 513f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 514f75f3746SVille Syrjälä * | 515f75f3746SVille Syrjälä * | frame start: 516f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 517f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 518f75f3746SVille Syrjälä * | | 519f75f3746SVille Syrjälä * | | start of vsync: 520f75f3746SVille Syrjälä * | | generate vsync interrupt 521f75f3746SVille Syrjälä * | | | 522f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 523f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 524f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 525f75f3746SVille Syrjälä * | | <----vs-----> | 526f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 527f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 528f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 529f75f3746SVille Syrjälä * | | | 530f75f3746SVille Syrjälä * last visible pixel first visible pixel 531f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 532f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 533f75f3746SVille Syrjälä * 534f75f3746SVille Syrjälä * x = horizontal active 535f75f3746SVille Syrjälä * _ = horizontal blanking 536f75f3746SVille Syrjälä * hs = horizontal sync 537f75f3746SVille Syrjälä * va = vertical active 538f75f3746SVille Syrjälä * vb = vertical blanking 539f75f3746SVille Syrjälä * vs = vertical sync 540f75f3746SVille Syrjälä * vbs = vblank_start (number) 541f75f3746SVille Syrjälä * 542f75f3746SVille Syrjälä * Summary: 543f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 544f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 545f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 546f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 547f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 548f75f3746SVille Syrjälä */ 549f75f3746SVille Syrjälä 5504cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5514cdb83ecSVille Syrjälä { 5524cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5534cdb83ecSVille Syrjälä return 0; 5544cdb83ecSVille Syrjälä } 5554cdb83ecSVille Syrjälä 55642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 55742f52ef8SKeith Packard * we use as a pipe index 55842f52ef8SKeith Packard */ 559f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5600a3e67a4SJesse Barnes { 5612d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5620a3e67a4SJesse Barnes unsigned long high_frame; 5630a3e67a4SJesse Barnes unsigned long low_frame; 5640b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 565391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 566391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 567391f75e2SVille Syrjälä const struct drm_display_mode *mode = 5686e3c9717SAnder Conselvan de Oliveira &intel_crtc->config->base.adjusted_mode; 569391f75e2SVille Syrjälä 5700b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5710b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5720b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5730b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5740b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 575391f75e2SVille Syrjälä 5760b2a8e09SVille Syrjälä /* Convert to pixel count */ 5770b2a8e09SVille Syrjälä vbl_start *= htotal; 5780b2a8e09SVille Syrjälä 5790b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 5800b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 5810b2a8e09SVille Syrjälä 5829db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5839db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5845eddb70bSChris Wilson 5850a3e67a4SJesse Barnes /* 5860a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5870a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5880a3e67a4SJesse Barnes * register. 5890a3e67a4SJesse Barnes */ 5900a3e67a4SJesse Barnes do { 5915eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 592391f75e2SVille Syrjälä low = I915_READ(low_frame); 5935eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5940a3e67a4SJesse Barnes } while (high1 != high2); 5950a3e67a4SJesse Barnes 5965eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 597391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5985eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 599391f75e2SVille Syrjälä 600391f75e2SVille Syrjälä /* 601391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 602391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 603391f75e2SVille Syrjälä * counter against vblank start. 604391f75e2SVille Syrjälä */ 605edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6060a3e67a4SJesse Barnes } 6070a3e67a4SJesse Barnes 608f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6099880b7a5SJesse Barnes { 6102d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6119db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6129880b7a5SJesse Barnes 6139880b7a5SJesse Barnes return I915_READ(reg); 6149880b7a5SJesse Barnes } 6159880b7a5SJesse Barnes 616ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 617ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 618ad3543edSMario Kleiner 619a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 620a225f079SVille Syrjälä { 621a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 622a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 6236e3c9717SAnder Conselvan de Oliveira const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode; 624a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 62580715b2fSVille Syrjälä int position, vtotal; 626a225f079SVille Syrjälä 62780715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 628a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 629a225f079SVille Syrjälä vtotal /= 2; 630a225f079SVille Syrjälä 631a225f079SVille Syrjälä if (IS_GEN2(dev)) 632a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 633a225f079SVille Syrjälä else 634a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 635a225f079SVille Syrjälä 636a225f079SVille Syrjälä /* 63780715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 63880715b2fSVille Syrjälä * scanline_offset adjustment. 639a225f079SVille Syrjälä */ 64080715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 641a225f079SVille Syrjälä } 642a225f079SVille Syrjälä 643f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 644abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 645abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6460af7e4dfSMario Kleiner { 647c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 648c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 649c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 6506e3c9717SAnder Conselvan de Oliveira const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode; 6513aa18df8SVille Syrjälä int position; 65278e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6530af7e4dfSMario Kleiner bool in_vbl = true; 6540af7e4dfSMario Kleiner int ret = 0; 655ad3543edSMario Kleiner unsigned long irqflags; 6560af7e4dfSMario Kleiner 657c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6580af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6599db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6600af7e4dfSMario Kleiner return 0; 6610af7e4dfSMario Kleiner } 6620af7e4dfSMario Kleiner 663c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 66478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 665c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 666c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 667c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6680af7e4dfSMario Kleiner 669d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 670d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 671d31faf65SVille Syrjälä vbl_end /= 2; 672d31faf65SVille Syrjälä vtotal /= 2; 673d31faf65SVille Syrjälä } 674d31faf65SVille Syrjälä 675c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 676c2baf4b7SVille Syrjälä 677ad3543edSMario Kleiner /* 678ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 679ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 680ad3543edSMario Kleiner * following code must not block on uncore.lock. 681ad3543edSMario Kleiner */ 682ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 683ad3543edSMario Kleiner 684ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 685ad3543edSMario Kleiner 686ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 687ad3543edSMario Kleiner if (stime) 688ad3543edSMario Kleiner *stime = ktime_get(); 689ad3543edSMario Kleiner 6907c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6910af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6920af7e4dfSMario Kleiner * scanout position from Display scan line register. 6930af7e4dfSMario Kleiner */ 694a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 6950af7e4dfSMario Kleiner } else { 6960af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 6970af7e4dfSMario Kleiner * We can split this into vertical and horizontal 6980af7e4dfSMario Kleiner * scanout position. 6990af7e4dfSMario Kleiner */ 700ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7010af7e4dfSMario Kleiner 7023aa18df8SVille Syrjälä /* convert to pixel counts */ 7033aa18df8SVille Syrjälä vbl_start *= htotal; 7043aa18df8SVille Syrjälä vbl_end *= htotal; 7053aa18df8SVille Syrjälä vtotal *= htotal; 70678e8fc6bSVille Syrjälä 70778e8fc6bSVille Syrjälä /* 7087e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7097e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7107e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7117e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7127e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7137e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7147e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7157e78f1cbSVille Syrjälä */ 7167e78f1cbSVille Syrjälä if (position >= vtotal) 7177e78f1cbSVille Syrjälä position = vtotal - 1; 7187e78f1cbSVille Syrjälä 7197e78f1cbSVille Syrjälä /* 72078e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 72178e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 72278e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 72378e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 72478e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 72578e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 72678e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 72778e8fc6bSVille Syrjälä */ 72878e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7293aa18df8SVille Syrjälä } 7303aa18df8SVille Syrjälä 731ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 732ad3543edSMario Kleiner if (etime) 733ad3543edSMario Kleiner *etime = ktime_get(); 734ad3543edSMario Kleiner 735ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 736ad3543edSMario Kleiner 737ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 738ad3543edSMario Kleiner 7393aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7403aa18df8SVille Syrjälä 7413aa18df8SVille Syrjälä /* 7423aa18df8SVille Syrjälä * While in vblank, position will be negative 7433aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7443aa18df8SVille Syrjälä * vblank, position will be positive counting 7453aa18df8SVille Syrjälä * up since vbl_end. 7463aa18df8SVille Syrjälä */ 7473aa18df8SVille Syrjälä if (position >= vbl_start) 7483aa18df8SVille Syrjälä position -= vbl_end; 7493aa18df8SVille Syrjälä else 7503aa18df8SVille Syrjälä position += vtotal - vbl_end; 7513aa18df8SVille Syrjälä 7527c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7533aa18df8SVille Syrjälä *vpos = position; 7543aa18df8SVille Syrjälä *hpos = 0; 7553aa18df8SVille Syrjälä } else { 7560af7e4dfSMario Kleiner *vpos = position / htotal; 7570af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7580af7e4dfSMario Kleiner } 7590af7e4dfSMario Kleiner 7600af7e4dfSMario Kleiner /* In vblank? */ 7610af7e4dfSMario Kleiner if (in_vbl) 7623d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7630af7e4dfSMario Kleiner 7640af7e4dfSMario Kleiner return ret; 7650af7e4dfSMario Kleiner } 7660af7e4dfSMario Kleiner 767a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 768a225f079SVille Syrjälä { 769a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 770a225f079SVille Syrjälä unsigned long irqflags; 771a225f079SVille Syrjälä int position; 772a225f079SVille Syrjälä 773a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 774a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 775a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 776a225f079SVille Syrjälä 777a225f079SVille Syrjälä return position; 778a225f079SVille Syrjälä } 779a225f079SVille Syrjälä 780f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 7810af7e4dfSMario Kleiner int *max_error, 7820af7e4dfSMario Kleiner struct timeval *vblank_time, 7830af7e4dfSMario Kleiner unsigned flags) 7840af7e4dfSMario Kleiner { 7854041b853SChris Wilson struct drm_crtc *crtc; 7860af7e4dfSMario Kleiner 7877eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 7884041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7890af7e4dfSMario Kleiner return -EINVAL; 7900af7e4dfSMario Kleiner } 7910af7e4dfSMario Kleiner 7920af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 7934041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 7944041b853SChris Wilson if (crtc == NULL) { 7954041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7964041b853SChris Wilson return -EINVAL; 7974041b853SChris Wilson } 7984041b853SChris Wilson 79983d65738SMatt Roper if (!crtc->state->enable) { 8004041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8014041b853SChris Wilson return -EBUSY; 8024041b853SChris Wilson } 8030af7e4dfSMario Kleiner 8040af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8054041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8064041b853SChris Wilson vblank_time, flags, 8077da903efSVille Syrjälä crtc, 8086e3c9717SAnder Conselvan de Oliveira &to_intel_crtc(crtc)->config->base.adjusted_mode); 8090af7e4dfSMario Kleiner } 8100af7e4dfSMario Kleiner 81167c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 81267c347ffSJani Nikula struct drm_connector *connector) 813321a1b30SEgbert Eich { 814321a1b30SEgbert Eich enum drm_connector_status old_status; 815321a1b30SEgbert Eich 816321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 817321a1b30SEgbert Eich old_status = connector->status; 818321a1b30SEgbert Eich 819321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 82067c347ffSJani Nikula if (old_status == connector->status) 82167c347ffSJani Nikula return false; 82267c347ffSJani Nikula 82367c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 824321a1b30SEgbert Eich connector->base.id, 825c23cc417SJani Nikula connector->name, 82667c347ffSJani Nikula drm_get_connector_status_name(old_status), 82767c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 82867c347ffSJani Nikula 82967c347ffSJani Nikula return true; 830321a1b30SEgbert Eich } 831321a1b30SEgbert Eich 83213cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 83313cf5504SDave Airlie { 83413cf5504SDave Airlie struct drm_i915_private *dev_priv = 83513cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 83613cf5504SDave Airlie u32 long_port_mask, short_port_mask; 83713cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 838b2c5c181SDaniel Vetter int i; 83913cf5504SDave Airlie u32 old_bits = 0; 84013cf5504SDave Airlie 8414cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 84213cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 84313cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 84413cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 84513cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 8464cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 84713cf5504SDave Airlie 84813cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 84913cf5504SDave Airlie bool valid = false; 85013cf5504SDave Airlie bool long_hpd = false; 85113cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 85213cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 85313cf5504SDave Airlie continue; 85413cf5504SDave Airlie 85513cf5504SDave Airlie if (long_port_mask & (1 << i)) { 85613cf5504SDave Airlie valid = true; 85713cf5504SDave Airlie long_hpd = true; 85813cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 85913cf5504SDave Airlie valid = true; 86013cf5504SDave Airlie 86113cf5504SDave Airlie if (valid) { 862b2c5c181SDaniel Vetter enum irqreturn ret; 863b2c5c181SDaniel Vetter 86413cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 865b2c5c181SDaniel Vetter if (ret == IRQ_NONE) { 866b2c5c181SDaniel Vetter /* fall back to old school hpd */ 86713cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 86813cf5504SDave Airlie } 86913cf5504SDave Airlie } 87013cf5504SDave Airlie } 87113cf5504SDave Airlie 87213cf5504SDave Airlie if (old_bits) { 8734cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 87413cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 8754cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 87613cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 87713cf5504SDave Airlie } 87813cf5504SDave Airlie } 87913cf5504SDave Airlie 8805ca58282SJesse Barnes /* 8815ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 8825ca58282SJesse Barnes */ 883ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 884ac4c16c5SEgbert Eich 8855ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 8865ca58282SJesse Barnes { 8872d1013ddSJani Nikula struct drm_i915_private *dev_priv = 8882d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 8895ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 890c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 891cd569aedSEgbert Eich struct intel_connector *intel_connector; 892cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 893cd569aedSEgbert Eich struct drm_connector *connector; 894cd569aedSEgbert Eich bool hpd_disabled = false; 895321a1b30SEgbert Eich bool changed = false; 896142e2398SEgbert Eich u32 hpd_event_bits; 8975ca58282SJesse Barnes 898a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 899e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 900e67189abSJesse Barnes 9014cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 902142e2398SEgbert Eich 903142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 904142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 905cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 906cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 90736cd7444SDave Airlie if (!intel_connector->encoder) 90836cd7444SDave Airlie continue; 909cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 910cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 911cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 912cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 913cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 914cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 915c23cc417SJani Nikula connector->name); 916cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 917cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 918cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 919cd569aedSEgbert Eich hpd_disabled = true; 920cd569aedSEgbert Eich } 921142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 922142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 923c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 924142e2398SEgbert Eich } 925cd569aedSEgbert Eich } 926cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 927cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 928cd569aedSEgbert Eich * some connectors */ 929ac4c16c5SEgbert Eich if (hpd_disabled) { 930cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 9316323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 9326323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 933ac4c16c5SEgbert Eich } 934cd569aedSEgbert Eich 9354cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 936cd569aedSEgbert Eich 937321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 938321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 93936cd7444SDave Airlie if (!intel_connector->encoder) 94036cd7444SDave Airlie continue; 941321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 942321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 943cd569aedSEgbert Eich if (intel_encoder->hot_plug) 944cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 945321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 946321a1b30SEgbert Eich changed = true; 947321a1b30SEgbert Eich } 948321a1b30SEgbert Eich } 94940ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 95040ee3381SKeith Packard 951321a1b30SEgbert Eich if (changed) 952321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9535ca58282SJesse Barnes } 9545ca58282SJesse Barnes 955d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 956f97108d1SJesse Barnes { 9572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 958b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9599270388eSDaniel Vetter u8 new_delay; 9609270388eSDaniel Vetter 961d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 962f97108d1SJesse Barnes 96373edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 96473edd18fSDaniel Vetter 96520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9669270388eSDaniel Vetter 9677648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 968b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 969b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 970f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 971f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 972f97108d1SJesse Barnes 973f97108d1SJesse Barnes /* Handle RCS change request from hw */ 974b5b72e89SMatthew Garrett if (busy_up > max_avg) { 97520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 97620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 97720e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 97820e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 979b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 98020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 98120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 98220e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 98320e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 984f97108d1SJesse Barnes } 985f97108d1SJesse Barnes 9867648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 98720e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 988f97108d1SJesse Barnes 989d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9909270388eSDaniel Vetter 991f97108d1SJesse Barnes return; 992f97108d1SJesse Barnes } 993f97108d1SJesse Barnes 99474cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring) 995549f7365SChris Wilson { 99693b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 997475553deSChris Wilson return; 998475553deSChris Wilson 999bcfcc8baSJohn Harrison trace_i915_gem_request_notify(ring); 10009862e600SChris Wilson 1001549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1002549f7365SChris Wilson } 1003549f7365SChris Wilson 100443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 100543cf3bf0SChris Wilson struct intel_rps_ei *ei) 100631685c25SDeepak S { 100743cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 100843cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 100943cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 101031685c25SDeepak S } 101131685c25SDeepak S 101243cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 101343cf3bf0SChris Wilson const struct intel_rps_ei *old, 101443cf3bf0SChris Wilson const struct intel_rps_ei *now, 101543cf3bf0SChris Wilson int threshold) 101631685c25SDeepak S { 101743cf3bf0SChris Wilson u64 time, c0; 101831685c25SDeepak S 101943cf3bf0SChris Wilson if (old->cz_clock == 0) 102043cf3bf0SChris Wilson return false; 102131685c25SDeepak S 102243cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 102343cf3bf0SChris Wilson time *= threshold * dev_priv->mem_freq; 102431685c25SDeepak S 102543cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 102643cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 102743cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 102843cf3bf0SChris Wilson */ 102943cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 103043cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 103143cf3bf0SChris Wilson c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000; 103231685c25SDeepak S 103343cf3bf0SChris Wilson return c0 >= time; 103431685c25SDeepak S } 103531685c25SDeepak S 103643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 103743cf3bf0SChris Wilson { 103843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 103943cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 104043cf3bf0SChris Wilson } 104143cf3bf0SChris Wilson 104243cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 104343cf3bf0SChris Wilson { 104443cf3bf0SChris Wilson struct intel_rps_ei now; 104543cf3bf0SChris Wilson u32 events = 0; 104643cf3bf0SChris Wilson 10476f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 104843cf3bf0SChris Wilson return 0; 104943cf3bf0SChris Wilson 105043cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 105143cf3bf0SChris Wilson if (now.cz_clock == 0) 105243cf3bf0SChris Wilson return 0; 105331685c25SDeepak S 105443cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 105543cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 105643cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10578fb55197SChris Wilson dev_priv->rps.down_threshold)) 105843cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 105943cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 106031685c25SDeepak S } 106131685c25SDeepak S 106243cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 106343cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 106443cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 10658fb55197SChris Wilson dev_priv->rps.up_threshold)) 106643cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 106743cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 106843cf3bf0SChris Wilson } 106943cf3bf0SChris Wilson 107043cf3bf0SChris Wilson return events; 107131685c25SDeepak S } 107231685c25SDeepak S 1073f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1074f5a4c67dSChris Wilson { 1075f5a4c67dSChris Wilson struct intel_engine_cs *ring; 1076f5a4c67dSChris Wilson int i; 1077f5a4c67dSChris Wilson 1078f5a4c67dSChris Wilson for_each_ring(ring, dev_priv, i) 1079f5a4c67dSChris Wilson if (ring->irq_refcount) 1080f5a4c67dSChris Wilson return true; 1081f5a4c67dSChris Wilson 1082f5a4c67dSChris Wilson return false; 1083f5a4c67dSChris Wilson } 1084f5a4c67dSChris Wilson 10854912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10863b8d8d91SJesse Barnes { 10872d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10882d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 10898d3afd7dSChris Wilson bool client_boost; 10908d3afd7dSChris Wilson int new_delay, adj, min, max; 1091edbfdb45SPaulo Zanoni u32 pm_iir; 10923b8d8d91SJesse Barnes 109359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1094d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1095d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1096d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1097d4d70aa5SImre Deak return; 1098d4d70aa5SImre Deak } 1099c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1100c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1101a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1102480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 11038d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11048d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 110559cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11064912d041SBen Widawsky 110760611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1108a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 110960611c13SPaulo Zanoni 11108d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11113b8d8d91SJesse Barnes return; 11123b8d8d91SJesse Barnes 11134fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11147b9e0ae6SChris Wilson 111543cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 111643cf3bf0SChris Wilson 1117dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1118edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11198d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11208d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 11218d3afd7dSChris Wilson 11228d3afd7dSChris Wilson if (client_boost) { 11238d3afd7dSChris Wilson new_delay = dev_priv->rps.max_freq_softlimit; 11248d3afd7dSChris Wilson adj = 0; 11258d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1126dd75fdc8SChris Wilson if (adj > 0) 1127dd75fdc8SChris Wilson adj *= 2; 1128edcf284bSChris Wilson else /* CHV needs even encode values */ 1129edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11307425034aSVille Syrjälä /* 11317425034aSVille Syrjälä * For better performance, jump directly 11327425034aSVille Syrjälä * to RPe if we're below it. 11337425034aSVille Syrjälä */ 1134edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1135b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1136edcf284bSChris Wilson adj = 0; 1137edcf284bSChris Wilson } 1138f5a4c67dSChris Wilson } else if (any_waiters(dev_priv)) { 1139f5a4c67dSChris Wilson adj = 0; 1140dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1141b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1142b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1143dd75fdc8SChris Wilson else 1144b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1145dd75fdc8SChris Wilson adj = 0; 1146dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1147dd75fdc8SChris Wilson if (adj < 0) 1148dd75fdc8SChris Wilson adj *= 2; 1149edcf284bSChris Wilson else /* CHV needs even encode values */ 1150edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1151dd75fdc8SChris Wilson } else { /* unknown event */ 1152edcf284bSChris Wilson adj = 0; 1153dd75fdc8SChris Wilson } 11543b8d8d91SJesse Barnes 1155edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1156edcf284bSChris Wilson 115779249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 115879249636SBen Widawsky * interrupt 115979249636SBen Widawsky */ 1160edcf284bSChris Wilson new_delay += adj; 11618d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 116227544369SDeepak S 1163ffe02b40SVille Syrjälä intel_set_rps(dev_priv->dev, new_delay); 11643b8d8d91SJesse Barnes 11654fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11663b8d8d91SJesse Barnes } 11673b8d8d91SJesse Barnes 1168e3689190SBen Widawsky 1169e3689190SBen Widawsky /** 1170e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1171e3689190SBen Widawsky * occurred. 1172e3689190SBen Widawsky * @work: workqueue struct 1173e3689190SBen Widawsky * 1174e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1175e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1176e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1177e3689190SBen Widawsky */ 1178e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1179e3689190SBen Widawsky { 11802d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11812d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1182e3689190SBen Widawsky u32 error_status, row, bank, subbank; 118335a85ac6SBen Widawsky char *parity_event[6]; 1184e3689190SBen Widawsky uint32_t misccpctl; 118535a85ac6SBen Widawsky uint8_t slice = 0; 1186e3689190SBen Widawsky 1187e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1188e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1189e3689190SBen Widawsky * any time we access those registers. 1190e3689190SBen Widawsky */ 1191e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1192e3689190SBen Widawsky 119335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 119435a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 119535a85ac6SBen Widawsky goto out; 119635a85ac6SBen Widawsky 1197e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1198e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1199e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1200e3689190SBen Widawsky 120135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 120235a85ac6SBen Widawsky u32 reg; 120335a85ac6SBen Widawsky 120435a85ac6SBen Widawsky slice--; 120535a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 120635a85ac6SBen Widawsky break; 120735a85ac6SBen Widawsky 120835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 120935a85ac6SBen Widawsky 121035a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 121135a85ac6SBen Widawsky 121235a85ac6SBen Widawsky error_status = I915_READ(reg); 1213e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1214e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1215e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1216e3689190SBen Widawsky 121735a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 121835a85ac6SBen Widawsky POSTING_READ(reg); 1219e3689190SBen Widawsky 1220cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1221e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1222e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1223e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 122435a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 122535a85ac6SBen Widawsky parity_event[5] = NULL; 1226e3689190SBen Widawsky 12275bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1228e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1229e3689190SBen Widawsky 123035a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 123135a85ac6SBen Widawsky slice, row, bank, subbank); 1232e3689190SBen Widawsky 123335a85ac6SBen Widawsky kfree(parity_event[4]); 1234e3689190SBen Widawsky kfree(parity_event[3]); 1235e3689190SBen Widawsky kfree(parity_event[2]); 1236e3689190SBen Widawsky kfree(parity_event[1]); 1237e3689190SBen Widawsky } 1238e3689190SBen Widawsky 123935a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 124035a85ac6SBen Widawsky 124135a85ac6SBen Widawsky out: 124235a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12434cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1244480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 12454cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 124635a85ac6SBen Widawsky 124735a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 124835a85ac6SBen Widawsky } 124935a85ac6SBen Widawsky 125035a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1251e3689190SBen Widawsky { 12522d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1253e3689190SBen Widawsky 1254040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1255e3689190SBen Widawsky return; 1256e3689190SBen Widawsky 1257d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1258480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1259d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1260e3689190SBen Widawsky 126135a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 126235a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 126335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 126435a85ac6SBen Widawsky 126535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 126635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 126735a85ac6SBen Widawsky 1268a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1269e3689190SBen Widawsky } 1270e3689190SBen Widawsky 1271f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1272f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1273f1af8fc1SPaulo Zanoni u32 gt_iir) 1274f1af8fc1SPaulo Zanoni { 1275f1af8fc1SPaulo Zanoni if (gt_iir & 1276f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 127774cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1278f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 127974cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1280f1af8fc1SPaulo Zanoni } 1281f1af8fc1SPaulo Zanoni 1282e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1283e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1284e7b4c6b1SDaniel Vetter u32 gt_iir) 1285e7b4c6b1SDaniel Vetter { 1286e7b4c6b1SDaniel Vetter 1287cc609d5dSBen Widawsky if (gt_iir & 1288cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 128974cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1290cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 129174cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1292cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 129374cdb337SChris Wilson notify_ring(&dev_priv->ring[BCS]); 1294e7b4c6b1SDaniel Vetter 1295cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1296cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1297aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1298aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1299e3689190SBen Widawsky 130035a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 130135a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1302e7b4c6b1SDaniel Vetter } 1303e7b4c6b1SDaniel Vetter 130474cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1305abd58f01SBen Widawsky u32 master_ctl) 1306abd58f01SBen Widawsky { 1307abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1308abd58f01SBen Widawsky 1309abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 131074cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(0)); 1311abd58f01SBen Widawsky if (tmp) { 1312cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(0), tmp); 1313abd58f01SBen Widawsky ret = IRQ_HANDLED; 1314e981e7b1SThomas Daniel 131574cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT)) 131674cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[RCS]); 131774cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT)) 131874cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1319e981e7b1SThomas Daniel 132074cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT)) 132174cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[BCS]); 132274cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT)) 132374cdb337SChris Wilson notify_ring(&dev_priv->ring[BCS]); 1324abd58f01SBen Widawsky } else 1325abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1326abd58f01SBen Widawsky } 1327abd58f01SBen Widawsky 132885f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 132974cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(1)); 1330abd58f01SBen Widawsky if (tmp) { 1331cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(1), tmp); 1332abd58f01SBen Widawsky ret = IRQ_HANDLED; 1333e981e7b1SThomas Daniel 133474cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT)) 133574cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VCS]); 133674cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT)) 133774cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1338e981e7b1SThomas Daniel 133974cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT)) 134074cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VCS2]); 134174cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT)) 134274cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS2]); 1343abd58f01SBen Widawsky } else 1344abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1345abd58f01SBen Widawsky } 1346abd58f01SBen Widawsky 134774cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 134874cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(3)); 134974cdb337SChris Wilson if (tmp) { 135074cdb337SChris Wilson I915_WRITE_FW(GEN8_GT_IIR(3), tmp); 135174cdb337SChris Wilson ret = IRQ_HANDLED; 135274cdb337SChris Wilson 135374cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)) 135474cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VECS]); 135574cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT)) 135674cdb337SChris Wilson notify_ring(&dev_priv->ring[VECS]); 135774cdb337SChris Wilson } else 135874cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 135974cdb337SChris Wilson } 136074cdb337SChris Wilson 13610961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 136274cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(2)); 13630961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 1364cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 13650961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 136638cc46d7SOscar Mateo ret = IRQ_HANDLED; 1367c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 13680961021aSBen Widawsky } else 13690961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13700961021aSBen Widawsky } 13710961021aSBen Widawsky 1372abd58f01SBen Widawsky return ret; 1373abd58f01SBen Widawsky } 1374abd58f01SBen Widawsky 1375b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1376b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1377b543fb04SEgbert Eich 137807c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port) 137913cf5504SDave Airlie { 138013cf5504SDave Airlie switch (port) { 138113cf5504SDave Airlie case PORT_A: 138213cf5504SDave Airlie case PORT_E: 138313cf5504SDave Airlie default: 138413cf5504SDave Airlie return -1; 138513cf5504SDave Airlie case PORT_B: 138613cf5504SDave Airlie return 0; 138713cf5504SDave Airlie case PORT_C: 138813cf5504SDave Airlie return 8; 138913cf5504SDave Airlie case PORT_D: 139013cf5504SDave Airlie return 16; 139113cf5504SDave Airlie } 139213cf5504SDave Airlie } 139313cf5504SDave Airlie 139407c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port) 139513cf5504SDave Airlie { 139613cf5504SDave Airlie switch (port) { 139713cf5504SDave Airlie case PORT_A: 139813cf5504SDave Airlie case PORT_E: 139913cf5504SDave Airlie default: 140013cf5504SDave Airlie return -1; 140113cf5504SDave Airlie case PORT_B: 140213cf5504SDave Airlie return 17; 140313cf5504SDave Airlie case PORT_C: 140413cf5504SDave Airlie return 19; 140513cf5504SDave Airlie case PORT_D: 140613cf5504SDave Airlie return 21; 140713cf5504SDave Airlie } 140813cf5504SDave Airlie } 140913cf5504SDave Airlie 14108fc3b42eSVille Syrjälä static enum port get_port_from_pin(enum hpd_pin pin) 141113cf5504SDave Airlie { 141213cf5504SDave Airlie switch (pin) { 141313cf5504SDave Airlie case HPD_PORT_B: 141413cf5504SDave Airlie return PORT_B; 141513cf5504SDave Airlie case HPD_PORT_C: 141613cf5504SDave Airlie return PORT_C; 141713cf5504SDave Airlie case HPD_PORT_D: 141813cf5504SDave Airlie return PORT_D; 141913cf5504SDave Airlie default: 142013cf5504SDave Airlie return PORT_A; /* no hpd */ 142113cf5504SDave Airlie } 142213cf5504SDave Airlie } 142313cf5504SDave Airlie 14248fc3b42eSVille Syrjälä static void intel_hpd_irq_handler(struct drm_device *dev, 1425b543fb04SEgbert Eich u32 hotplug_trigger, 142613cf5504SDave Airlie u32 dig_hotplug_reg, 14277c7e10dbSVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1428b543fb04SEgbert Eich { 14292d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1430b543fb04SEgbert Eich int i; 143113cf5504SDave Airlie enum port port; 143210a504deSDaniel Vetter bool storm_detected = false; 143313cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 143413cf5504SDave Airlie u32 dig_shift; 143513cf5504SDave Airlie u32 dig_port_mask = 0; 1436b543fb04SEgbert Eich 143791d131d2SDaniel Vetter if (!hotplug_trigger) 143891d131d2SDaniel Vetter return; 143991d131d2SDaniel Vetter 144013cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 144113cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1442cc9bd499SImre Deak 1443b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1444b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 144513cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 144613cf5504SDave Airlie continue; 1447821450c6SEgbert Eich 144813cf5504SDave Airlie port = get_port_from_pin(i); 144913cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 145013cf5504SDave Airlie bool long_hpd; 145113cf5504SDave Airlie 14526b5ad42fSImre Deak if (!HAS_GMCH_DISPLAY(dev_priv)) { 145307c338ceSJani Nikula dig_shift = pch_port_to_hotplug_shift(port); 145413cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 145507c338ceSJani Nikula } else { 145607c338ceSJani Nikula dig_shift = i915_port_to_hotplug_shift(port); 145707c338ceSJani Nikula long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 145813cf5504SDave Airlie } 145913cf5504SDave Airlie 146026fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 146126fbb774SVille Syrjälä port_name(port), 146226fbb774SVille Syrjälä long_hpd ? "long" : "short"); 146313cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 146413cf5504SDave Airlie but we still want HPD storm detection to function. */ 146513cf5504SDave Airlie if (long_hpd) { 146613cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 146713cf5504SDave Airlie dig_port_mask |= hpd[i]; 146813cf5504SDave Airlie } else { 146913cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 147013cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 147113cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 147213cf5504SDave Airlie } 147313cf5504SDave Airlie queue_dig = true; 147413cf5504SDave Airlie } 147513cf5504SDave Airlie } 147613cf5504SDave Airlie 147713cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 14783ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 14793ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 14803ff04a16SDaniel Vetter /* 14813ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 14823ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 14833ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 14843ff04a16SDaniel Vetter * interrupts on saner platforms. 14853ff04a16SDaniel Vetter */ 14863ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1487cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1488cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1489b8f102e8SEgbert Eich 14903ff04a16SDaniel Vetter continue; 14913ff04a16SDaniel Vetter } 14923ff04a16SDaniel Vetter 1493b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1494b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1495b543fb04SEgbert Eich continue; 1496b543fb04SEgbert Eich 149713cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1498bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 149913cf5504SDave Airlie queue_hp = true; 150013cf5504SDave Airlie } 150113cf5504SDave Airlie 1502b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1503b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1504b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1505b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1506b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1507b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1508b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1509b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1510142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1511b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 151210a504deSDaniel Vetter storm_detected = true; 1513b543fb04SEgbert Eich } else { 1514b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1515b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1516b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1517b543fb04SEgbert Eich } 1518b543fb04SEgbert Eich } 1519b543fb04SEgbert Eich 152010a504deSDaniel Vetter if (storm_detected) 152110a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1522b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 15235876fa0dSDaniel Vetter 1524645416f5SDaniel Vetter /* 1525645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1526645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1527645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1528645416f5SDaniel Vetter * deadlock. 1529645416f5SDaniel Vetter */ 153013cf5504SDave Airlie if (queue_dig) 15310e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 153213cf5504SDave Airlie if (queue_hp) 1533645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1534b543fb04SEgbert Eich } 1535b543fb04SEgbert Eich 1536515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1537515ac2bbSDaniel Vetter { 15382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 153928c70f16SDaniel Vetter 154028c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1541515ac2bbSDaniel Vetter } 1542515ac2bbSDaniel Vetter 1543ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1544ce99c256SDaniel Vetter { 15452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 15469ee32feaSDaniel Vetter 15479ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1548ce99c256SDaniel Vetter } 1549ce99c256SDaniel Vetter 15508bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1551277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1552eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1553eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15548bc5e955SDaniel Vetter uint32_t crc4) 15558bf1e9f1SShuang He { 15568bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 15578bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15588bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1559ac2300d4SDamien Lespiau int head, tail; 1560b2c88f5bSDamien Lespiau 1561d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1562d538bbdfSDamien Lespiau 15630c912c79SDamien Lespiau if (!pipe_crc->entries) { 1564d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 156534273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15660c912c79SDamien Lespiau return; 15670c912c79SDamien Lespiau } 15680c912c79SDamien Lespiau 1569d538bbdfSDamien Lespiau head = pipe_crc->head; 1570d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1571b2c88f5bSDamien Lespiau 1572b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1573d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1574b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1575b2c88f5bSDamien Lespiau return; 1576b2c88f5bSDamien Lespiau } 1577b2c88f5bSDamien Lespiau 1578b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15798bf1e9f1SShuang He 15808bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1581eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1582eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1583eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1584eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1585eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1586b2c88f5bSDamien Lespiau 1587b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1588d538bbdfSDamien Lespiau pipe_crc->head = head; 1589d538bbdfSDamien Lespiau 1590d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 159107144428SDamien Lespiau 159207144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15938bf1e9f1SShuang He } 1594277de95eSDaniel Vetter #else 1595277de95eSDaniel Vetter static inline void 1596277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1597277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1598277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1599277de95eSDaniel Vetter uint32_t crc4) {} 1600277de95eSDaniel Vetter #endif 1601eba94eb9SDaniel Vetter 1602277de95eSDaniel Vetter 1603277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16045a69b89fSDaniel Vetter { 16055a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16065a69b89fSDaniel Vetter 1607277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16085a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16095a69b89fSDaniel Vetter 0, 0, 0, 0); 16105a69b89fSDaniel Vetter } 16115a69b89fSDaniel Vetter 1612277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1613eba94eb9SDaniel Vetter { 1614eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1615eba94eb9SDaniel Vetter 1616277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1617eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1618eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1619eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1620eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16218bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1622eba94eb9SDaniel Vetter } 16235b3a856bSDaniel Vetter 1624277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16255b3a856bSDaniel Vetter { 16265b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16270b5c5ed0SDaniel Vetter uint32_t res1, res2; 16280b5c5ed0SDaniel Vetter 16290b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 16300b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16310b5c5ed0SDaniel Vetter else 16320b5c5ed0SDaniel Vetter res1 = 0; 16330b5c5ed0SDaniel Vetter 16340b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 16350b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16360b5c5ed0SDaniel Vetter else 16370b5c5ed0SDaniel Vetter res2 = 0; 16385b3a856bSDaniel Vetter 1639277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16400b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16410b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16420b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16430b5c5ed0SDaniel Vetter res1, res2); 16445b3a856bSDaniel Vetter } 16458bf1e9f1SShuang He 16461403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16471403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16481403c0d4SPaulo Zanoni * the work queue. */ 16491403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1650baf02a1fSBen Widawsky { 1651a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 165259cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1653480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1654d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1655d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 16562adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 165741a05a3aSDaniel Vetter } 1658d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1659d4d70aa5SImre Deak } 1660baf02a1fSBen Widawsky 1661c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1662c9a9a268SImre Deak return; 1663c9a9a268SImre Deak 16641403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 166512638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 166674cdb337SChris Wilson notify_ring(&dev_priv->ring[VECS]); 166712638c57SBen Widawsky 1668aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1669aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 167012638c57SBen Widawsky } 16711403c0d4SPaulo Zanoni } 1672baf02a1fSBen Widawsky 16738d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 16748d7849dbSVille Syrjälä { 16758d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 16768d7849dbSVille Syrjälä return false; 16778d7849dbSVille Syrjälä 16788d7849dbSVille Syrjälä return true; 16798d7849dbSVille Syrjälä } 16808d7849dbSVille Syrjälä 1681c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 16827e231dbeSJesse Barnes { 1683c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 168491d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 16857e231dbeSJesse Barnes int pipe; 16867e231dbeSJesse Barnes 168758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1688055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 168991d181ddSImre Deak int reg; 1690bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 169191d181ddSImre Deak 1692bbb5eebfSDaniel Vetter /* 1693bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1694bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1695bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1696bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1697bbb5eebfSDaniel Vetter * handle. 1698bbb5eebfSDaniel Vetter */ 16990f239f4cSDaniel Vetter 17000f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17010f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1702bbb5eebfSDaniel Vetter 1703bbb5eebfSDaniel Vetter switch (pipe) { 1704bbb5eebfSDaniel Vetter case PIPE_A: 1705bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1706bbb5eebfSDaniel Vetter break; 1707bbb5eebfSDaniel Vetter case PIPE_B: 1708bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1709bbb5eebfSDaniel Vetter break; 17103278f67fSVille Syrjälä case PIPE_C: 17113278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17123278f67fSVille Syrjälä break; 1713bbb5eebfSDaniel Vetter } 1714bbb5eebfSDaniel Vetter if (iir & iir_bit) 1715bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1716bbb5eebfSDaniel Vetter 1717bbb5eebfSDaniel Vetter if (!mask) 171891d181ddSImre Deak continue; 171991d181ddSImre Deak 172091d181ddSImre Deak reg = PIPESTAT(pipe); 1721bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1722bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 17237e231dbeSJesse Barnes 17247e231dbeSJesse Barnes /* 17257e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 17267e231dbeSJesse Barnes */ 172791d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 172891d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 17297e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 17307e231dbeSJesse Barnes } 173158ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 17327e231dbeSJesse Barnes 1733055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1734d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1735d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1736d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 173731acc7f5SJesse Barnes 1738579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 173931acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 174031acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 174131acc7f5SJesse Barnes } 17424356d586SDaniel Vetter 17434356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1744277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 17452d9d2b0bSVille Syrjälä 17461f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17471f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 174831acc7f5SJesse Barnes } 174931acc7f5SJesse Barnes 1750c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1751c1874ed7SImre Deak gmbus_irq_handler(dev); 1752c1874ed7SImre Deak } 1753c1874ed7SImre Deak 175416c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 175516c6c56bSVille Syrjälä { 175616c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 175716c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 175816c6c56bSVille Syrjälä 17593ff60f89SOscar Mateo if (hotplug_status) { 17603ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17613ff60f89SOscar Mateo /* 17623ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 17633ff60f89SOscar Mateo * may miss hotplug events. 17643ff60f89SOscar Mateo */ 17653ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 17663ff60f89SOscar Mateo 17674bca26d0SVille Syrjälä if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) { 176816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 176916c6c56bSVille Syrjälä 177013cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 177116c6c56bSVille Syrjälä } else { 177216c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 177316c6c56bSVille Syrjälä 177413cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 177516c6c56bSVille Syrjälä } 177616c6c56bSVille Syrjälä 177716c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 177816c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 177916c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 17803ff60f89SOscar Mateo } 178116c6c56bSVille Syrjälä } 178216c6c56bSVille Syrjälä 1783c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1784c1874ed7SImre Deak { 178545a83f84SDaniel Vetter struct drm_device *dev = arg; 17862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1787c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1788c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1789c1874ed7SImre Deak 17902dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17912dd2a883SImre Deak return IRQ_NONE; 17922dd2a883SImre Deak 1793c1874ed7SImre Deak while (true) { 17943ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 17953ff60f89SOscar Mateo 1796c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 17973ff60f89SOscar Mateo if (gt_iir) 17983ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 17993ff60f89SOscar Mateo 1800c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18013ff60f89SOscar Mateo if (pm_iir) 18023ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 18033ff60f89SOscar Mateo 18043ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 18053ff60f89SOscar Mateo if (iir) { 18063ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 18073ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18083ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 18093ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 18103ff60f89SOscar Mateo } 1811c1874ed7SImre Deak 1812c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1813c1874ed7SImre Deak goto out; 1814c1874ed7SImre Deak 1815c1874ed7SImre Deak ret = IRQ_HANDLED; 1816c1874ed7SImre Deak 18173ff60f89SOscar Mateo if (gt_iir) 1818c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 181960611c13SPaulo Zanoni if (pm_iir) 1820d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 18213ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18223ff60f89SOscar Mateo * signalled in iir */ 18233ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 18247e231dbeSJesse Barnes } 18257e231dbeSJesse Barnes 18267e231dbeSJesse Barnes out: 18277e231dbeSJesse Barnes return ret; 18287e231dbeSJesse Barnes } 18297e231dbeSJesse Barnes 183043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 183143f328d7SVille Syrjälä { 183245a83f84SDaniel Vetter struct drm_device *dev = arg; 183343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 183443f328d7SVille Syrjälä u32 master_ctl, iir; 183543f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 183643f328d7SVille Syrjälä 18372dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18382dd2a883SImre Deak return IRQ_NONE; 18392dd2a883SImre Deak 18408e5fd599SVille Syrjälä for (;;) { 18418e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18423278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18433278f67fSVille Syrjälä 18443278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18458e5fd599SVille Syrjälä break; 184643f328d7SVille Syrjälä 184727b6c122SOscar Mateo ret = IRQ_HANDLED; 184827b6c122SOscar Mateo 184943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 185043f328d7SVille Syrjälä 185127b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 185227b6c122SOscar Mateo 185327b6c122SOscar Mateo if (iir) { 185427b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 185527b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 185627b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 185727b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 185827b6c122SOscar Mateo } 185927b6c122SOscar Mateo 186074cdb337SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl); 186143f328d7SVille Syrjälä 186227b6c122SOscar Mateo /* Call regardless, as some status bits might not be 186327b6c122SOscar Mateo * signalled in iir */ 18643278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 186543f328d7SVille Syrjälä 186643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 186743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 18688e5fd599SVille Syrjälä } 18693278f67fSVille Syrjälä 187043f328d7SVille Syrjälä return ret; 187143f328d7SVille Syrjälä } 187243f328d7SVille Syrjälä 187323e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1874776ad806SJesse Barnes { 18752d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 18769db4a9c7SJesse Barnes int pipe; 1877b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 187813cf5504SDave Airlie u32 dig_hotplug_reg; 1879776ad806SJesse Barnes 188013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 188113cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 188213cf5504SDave Airlie 188313cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 188491d131d2SDaniel Vetter 1885cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1886cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1887776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1888cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1889cfc33bf7SVille Syrjälä port_name(port)); 1890cfc33bf7SVille Syrjälä } 1891776ad806SJesse Barnes 1892ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1893ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1894ce99c256SDaniel Vetter 1895776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1896515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1897776ad806SJesse Barnes 1898776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1899776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1900776ad806SJesse Barnes 1901776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1902776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1903776ad806SJesse Barnes 1904776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1905776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1906776ad806SJesse Barnes 19079db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1908055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19099db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19109db4a9c7SJesse Barnes pipe_name(pipe), 19119db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1912776ad806SJesse Barnes 1913776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1914776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1915776ad806SJesse Barnes 1916776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1917776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1918776ad806SJesse Barnes 1919776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19201f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19218664281bSPaulo Zanoni 19228664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19231f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19248664281bSPaulo Zanoni } 19258664281bSPaulo Zanoni 19268664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 19278664281bSPaulo Zanoni { 19288664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 19298664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 19305a69b89fSDaniel Vetter enum pipe pipe; 19318664281bSPaulo Zanoni 1932de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1933de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1934de032bf4SPaulo Zanoni 1935055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19361f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 19371f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 19388664281bSPaulo Zanoni 19395a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 19405a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1941277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 19425a69b89fSDaniel Vetter else 1943277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 19445a69b89fSDaniel Vetter } 19455a69b89fSDaniel Vetter } 19468bf1e9f1SShuang He 19478664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 19488664281bSPaulo Zanoni } 19498664281bSPaulo Zanoni 19508664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 19518664281bSPaulo Zanoni { 19528664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 19538664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 19548664281bSPaulo Zanoni 1955de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1956de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1957de032bf4SPaulo Zanoni 19588664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 19591f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19608664281bSPaulo Zanoni 19618664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 19621f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19638664281bSPaulo Zanoni 19648664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 19651f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 19668664281bSPaulo Zanoni 19678664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1968776ad806SJesse Barnes } 1969776ad806SJesse Barnes 197023e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 197123e81d69SAdam Jackson { 19722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 197323e81d69SAdam Jackson int pipe; 1974b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 197513cf5504SDave Airlie u32 dig_hotplug_reg; 197623e81d69SAdam Jackson 197713cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 197813cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 197913cf5504SDave Airlie 198013cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 198191d131d2SDaniel Vetter 1982cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1983cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 198423e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1985cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1986cfc33bf7SVille Syrjälä port_name(port)); 1987cfc33bf7SVille Syrjälä } 198823e81d69SAdam Jackson 198923e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1990ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 199123e81d69SAdam Jackson 199223e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1993515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 199423e81d69SAdam Jackson 199523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 199623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 199723e81d69SAdam Jackson 199823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 199923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 200023e81d69SAdam Jackson 200123e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2002055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 200323e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 200423e81d69SAdam Jackson pipe_name(pipe), 200523e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20068664281bSPaulo Zanoni 20078664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20088664281bSPaulo Zanoni cpt_serr_int_handler(dev); 200923e81d69SAdam Jackson } 201023e81d69SAdam Jackson 2011c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2012c008bc6eSPaulo Zanoni { 2013c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 201440da17c2SDaniel Vetter enum pipe pipe; 2015c008bc6eSPaulo Zanoni 2016c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2017c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2018c008bc6eSPaulo Zanoni 2019c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2020c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2021c008bc6eSPaulo Zanoni 2022c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2023c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2024c008bc6eSPaulo Zanoni 2025055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2026d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2027d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2028d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2029c008bc6eSPaulo Zanoni 203040da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20311f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2032c008bc6eSPaulo Zanoni 203340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 203440da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 20355b3a856bSDaniel Vetter 203640da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 203740da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 203840da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 203940da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2040c008bc6eSPaulo Zanoni } 2041c008bc6eSPaulo Zanoni } 2042c008bc6eSPaulo Zanoni 2043c008bc6eSPaulo Zanoni /* check event from PCH */ 2044c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2045c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2046c008bc6eSPaulo Zanoni 2047c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2048c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2049c008bc6eSPaulo Zanoni else 2050c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2051c008bc6eSPaulo Zanoni 2052c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2053c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2054c008bc6eSPaulo Zanoni } 2055c008bc6eSPaulo Zanoni 2056c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2057c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2058c008bc6eSPaulo Zanoni } 2059c008bc6eSPaulo Zanoni 20609719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 20619719fb98SPaulo Zanoni { 20629719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 206307d27e20SDamien Lespiau enum pipe pipe; 20649719fb98SPaulo Zanoni 20659719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 20669719fb98SPaulo Zanoni ivb_err_int_handler(dev); 20679719fb98SPaulo Zanoni 20689719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 20699719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 20709719fb98SPaulo Zanoni 20719719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 20729719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 20739719fb98SPaulo Zanoni 2074055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2075d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2076d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2077d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 207840da17c2SDaniel Vetter 207940da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 208007d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 208107d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 208207d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 20839719fb98SPaulo Zanoni } 20849719fb98SPaulo Zanoni } 20859719fb98SPaulo Zanoni 20869719fb98SPaulo Zanoni /* check event from PCH */ 20879719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 20889719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20899719fb98SPaulo Zanoni 20909719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 20919719fb98SPaulo Zanoni 20929719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20939719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20949719fb98SPaulo Zanoni } 20959719fb98SPaulo Zanoni } 20969719fb98SPaulo Zanoni 209772c90f62SOscar Mateo /* 209872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 209972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 210072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 210172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 210272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 210372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 210472c90f62SOscar Mateo */ 2105f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2106b1f14ad0SJesse Barnes { 210745a83f84SDaniel Vetter struct drm_device *dev = arg; 21082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2109f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21100e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2111b1f14ad0SJesse Barnes 21122dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21132dd2a883SImre Deak return IRQ_NONE; 21142dd2a883SImre Deak 21158664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 21168664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2117907b28c5SChris Wilson intel_uncore_check_errors(dev); 21188664281bSPaulo Zanoni 2119b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2120b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2121b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 212223a78516SPaulo Zanoni POSTING_READ(DEIER); 21230e43406bSChris Wilson 212444498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 212544498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 212644498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 212744498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 212844498aeaSPaulo Zanoni * due to its back queue). */ 2129ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 213044498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 213144498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 213244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2133ab5c608bSBen Widawsky } 213444498aeaSPaulo Zanoni 213572c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 213672c90f62SOscar Mateo 21370e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 21380e43406bSChris Wilson if (gt_iir) { 213972c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 214072c90f62SOscar Mateo ret = IRQ_HANDLED; 2141d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 21420e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2143d8fc8a47SPaulo Zanoni else 2144d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 21450e43406bSChris Wilson } 2146b1f14ad0SJesse Barnes 2147b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 21480e43406bSChris Wilson if (de_iir) { 214972c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 215072c90f62SOscar Mateo ret = IRQ_HANDLED; 2151f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 21529719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2153f1af8fc1SPaulo Zanoni else 2154f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 21550e43406bSChris Wilson } 21560e43406bSChris Wilson 2157f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2158f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 21590e43406bSChris Wilson if (pm_iir) { 2160b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 21610e43406bSChris Wilson ret = IRQ_HANDLED; 216272c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 21630e43406bSChris Wilson } 2164f1af8fc1SPaulo Zanoni } 2165b1f14ad0SJesse Barnes 2166b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2167b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2168ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 216944498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 217044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2171ab5c608bSBen Widawsky } 2172b1f14ad0SJesse Barnes 2173b1f14ad0SJesse Barnes return ret; 2174b1f14ad0SJesse Barnes } 2175b1f14ad0SJesse Barnes 2176d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status) 2177d04a492dSShashank Sharma { 2178d04a492dSShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 2179d04a492dSShashank Sharma uint32_t hp_control; 2180d04a492dSShashank Sharma uint32_t hp_trigger; 2181d04a492dSShashank Sharma 2182d04a492dSShashank Sharma /* Get the status */ 2183d04a492dSShashank Sharma hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK; 2184d04a492dSShashank Sharma hp_control = I915_READ(BXT_HOTPLUG_CTL); 2185d04a492dSShashank Sharma 2186d04a492dSShashank Sharma /* Hotplug not enabled ? */ 2187d04a492dSShashank Sharma if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) { 2188d04a492dSShashank Sharma DRM_ERROR("Interrupt when HPD disabled\n"); 2189d04a492dSShashank Sharma return; 2190d04a492dSShashank Sharma } 2191d04a492dSShashank Sharma 2192d04a492dSShashank Sharma DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2193d04a492dSShashank Sharma hp_control & BXT_HOTPLUG_CTL_MASK); 2194d04a492dSShashank Sharma 2195d04a492dSShashank Sharma /* Check for HPD storm and schedule bottom half */ 2196d04a492dSShashank Sharma intel_hpd_irq_handler(dev, hp_trigger, hp_control, hpd_bxt); 2197d04a492dSShashank Sharma 2198d04a492dSShashank Sharma /* 2199d04a492dSShashank Sharma * FIXME: Save the hot plug status for bottom half before 2200d04a492dSShashank Sharma * clearing the sticky status bits, else the status will be 2201d04a492dSShashank Sharma * lost. 2202d04a492dSShashank Sharma */ 2203d04a492dSShashank Sharma 2204d04a492dSShashank Sharma /* Clear sticky bits in hpd status */ 2205d04a492dSShashank Sharma I915_WRITE(BXT_HOTPLUG_CTL, hp_control); 2206d04a492dSShashank Sharma } 2207d04a492dSShashank Sharma 2208abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2209abd58f01SBen Widawsky { 2210abd58f01SBen Widawsky struct drm_device *dev = arg; 2211abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2212abd58f01SBen Widawsky u32 master_ctl; 2213abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2214abd58f01SBen Widawsky uint32_t tmp = 0; 2215c42664ccSDaniel Vetter enum pipe pipe; 221688e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 221788e04703SJesse Barnes 22182dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22192dd2a883SImre Deak return IRQ_NONE; 22202dd2a883SImre Deak 222188e04703SJesse Barnes if (IS_GEN9(dev)) 222288e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 222388e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2224abd58f01SBen Widawsky 2225cb0d205eSChris Wilson master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2226abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2227abd58f01SBen Widawsky if (!master_ctl) 2228abd58f01SBen Widawsky return IRQ_NONE; 2229abd58f01SBen Widawsky 2230cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2231abd58f01SBen Widawsky 223238cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 223338cc46d7SOscar Mateo 223474cdb337SChris Wilson ret = gen8_gt_irq_handler(dev_priv, master_ctl); 2235abd58f01SBen Widawsky 2236abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2237abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2238abd58f01SBen Widawsky if (tmp) { 2239abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2240abd58f01SBen Widawsky ret = IRQ_HANDLED; 224138cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 224238cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 224338cc46d7SOscar Mateo else 224438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2245abd58f01SBen Widawsky } 224638cc46d7SOscar Mateo else 224738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2248abd58f01SBen Widawsky } 2249abd58f01SBen Widawsky 22506d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 22516d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 22526d766f02SDaniel Vetter if (tmp) { 2253d04a492dSShashank Sharma bool found = false; 2254d04a492dSShashank Sharma 22556d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 22566d766f02SDaniel Vetter ret = IRQ_HANDLED; 225788e04703SJesse Barnes 2258d04a492dSShashank Sharma if (tmp & aux_mask) { 225938cc46d7SOscar Mateo dp_aux_irq_handler(dev); 2260d04a492dSShashank Sharma found = true; 2261d04a492dSShashank Sharma } 2262d04a492dSShashank Sharma 2263d04a492dSShashank Sharma if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) { 2264d04a492dSShashank Sharma bxt_hpd_handler(dev, tmp); 2265d04a492dSShashank Sharma found = true; 2266d04a492dSShashank Sharma } 2267d04a492dSShashank Sharma 22689e63743eSShashank Sharma if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) { 22699e63743eSShashank Sharma gmbus_irq_handler(dev); 22709e63743eSShashank Sharma found = true; 22719e63743eSShashank Sharma } 22729e63743eSShashank Sharma 2273d04a492dSShashank Sharma if (!found) 227438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 22756d766f02SDaniel Vetter } 227638cc46d7SOscar Mateo else 227738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 22786d766f02SDaniel Vetter } 22796d766f02SDaniel Vetter 2280055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2281770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2282abd58f01SBen Widawsky 2283c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2284c42664ccSDaniel Vetter continue; 2285c42664ccSDaniel Vetter 2286abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 228738cc46d7SOscar Mateo if (pipe_iir) { 228838cc46d7SOscar Mateo ret = IRQ_HANDLED; 228938cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2290770de83dSDamien Lespiau 2291d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2292d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2293d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2294abd58f01SBen Widawsky 2295770de83dSDamien Lespiau if (IS_GEN9(dev)) 2296770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2297770de83dSDamien Lespiau else 2298770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2299770de83dSDamien Lespiau 2300770de83dSDamien Lespiau if (flip_done) { 2301abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2302abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2303abd58f01SBen Widawsky } 2304abd58f01SBen Widawsky 23050fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 23060fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23070fbe7870SDaniel Vetter 23081f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 23091f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 23101f7247c0SDaniel Vetter pipe); 231138d83c96SDaniel Vetter 2312770de83dSDamien Lespiau 2313770de83dSDamien Lespiau if (IS_GEN9(dev)) 2314770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2315770de83dSDamien Lespiau else 2316770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2317770de83dSDamien Lespiau 2318770de83dSDamien Lespiau if (fault_errors) 231930100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 232030100f2bSDaniel Vetter pipe_name(pipe), 232130100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2322c42664ccSDaniel Vetter } else 2323abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2324abd58f01SBen Widawsky } 2325abd58f01SBen Widawsky 2326266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) && 2327266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 232892d03a80SDaniel Vetter /* 232992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 233092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 233192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 233292d03a80SDaniel Vetter */ 233392d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 233492d03a80SDaniel Vetter if (pch_iir) { 233592d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 233692d03a80SDaniel Vetter ret = IRQ_HANDLED; 233738cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 233838cc46d7SOscar Mateo } else 233938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 234038cc46d7SOscar Mateo 234192d03a80SDaniel Vetter } 234292d03a80SDaniel Vetter 2343cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2344cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2345abd58f01SBen Widawsky 2346abd58f01SBen Widawsky return ret; 2347abd58f01SBen Widawsky } 2348abd58f01SBen Widawsky 234917e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 235017e1df07SDaniel Vetter bool reset_completed) 235117e1df07SDaniel Vetter { 2352a4872ba6SOscar Mateo struct intel_engine_cs *ring; 235317e1df07SDaniel Vetter int i; 235417e1df07SDaniel Vetter 235517e1df07SDaniel Vetter /* 235617e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 235717e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 235817e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 235917e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 236017e1df07SDaniel Vetter */ 236117e1df07SDaniel Vetter 236217e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 236317e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 236417e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 236517e1df07SDaniel Vetter 236617e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 236717e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 236817e1df07SDaniel Vetter 236917e1df07SDaniel Vetter /* 237017e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 237117e1df07SDaniel Vetter * reset state is cleared. 237217e1df07SDaniel Vetter */ 237317e1df07SDaniel Vetter if (reset_completed) 237417e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 237517e1df07SDaniel Vetter } 237617e1df07SDaniel Vetter 23778a905236SJesse Barnes /** 2378b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 23798a905236SJesse Barnes * 23808a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 23818a905236SJesse Barnes * was detected. 23828a905236SJesse Barnes */ 2383b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev) 23848a905236SJesse Barnes { 2385b8d24a06SMika Kuoppala struct drm_i915_private *dev_priv = to_i915(dev); 2386b8d24a06SMika Kuoppala struct i915_gpu_error *error = &dev_priv->gpu_error; 2387cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2388cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2389cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 239017e1df07SDaniel Vetter int ret; 23918a905236SJesse Barnes 23925bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 23938a905236SJesse Barnes 23947db0ba24SDaniel Vetter /* 23957db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 23967db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 23977db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 23987db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 23997db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 24007db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 24017db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 24027db0ba24SDaniel Vetter * work we don't need to worry about any other races. 24037db0ba24SDaniel Vetter */ 24047db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 240544d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 24065bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 24077db0ba24SDaniel Vetter reset_event); 24081f83fee0SDaniel Vetter 240917e1df07SDaniel Vetter /* 2410f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2411f454c694SImre Deak * reference held, for example because there is a pending GPU 2412f454c694SImre Deak * request that won't finish until the reset is done. This 2413f454c694SImre Deak * isn't the case at least when we get here by doing a 2414f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2415f454c694SImre Deak */ 2416f454c694SImre Deak intel_runtime_pm_get(dev_priv); 24177514747dSVille Syrjälä 24187514747dSVille Syrjälä intel_prepare_reset(dev); 24197514747dSVille Syrjälä 2420f454c694SImre Deak /* 242117e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 242217e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 242317e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 242417e1df07SDaniel Vetter * deadlocks with the reset work. 242517e1df07SDaniel Vetter */ 2426f69061beSDaniel Vetter ret = i915_reset(dev); 2427f69061beSDaniel Vetter 24287514747dSVille Syrjälä intel_finish_reset(dev); 242917e1df07SDaniel Vetter 2430f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2431f454c694SImre Deak 2432f69061beSDaniel Vetter if (ret == 0) { 2433f69061beSDaniel Vetter /* 2434f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2435f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2436f69061beSDaniel Vetter * complete. 2437f69061beSDaniel Vetter * 2438f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2439f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2440f69061beSDaniel Vetter * updates before 2441f69061beSDaniel Vetter * the counter increment. 2442f69061beSDaniel Vetter */ 24434e857c58SPeter Zijlstra smp_mb__before_atomic(); 2444f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2445f69061beSDaniel Vetter 24465bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2447f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 24481f83fee0SDaniel Vetter } else { 24492ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2450f316a42cSBen Gamari } 24511f83fee0SDaniel Vetter 245217e1df07SDaniel Vetter /* 245317e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 245417e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 245517e1df07SDaniel Vetter */ 245617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2457f316a42cSBen Gamari } 24588a905236SJesse Barnes } 24598a905236SJesse Barnes 246035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2461c0e09200SDave Airlie { 24628a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2463bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 246463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2465050ee91fSBen Widawsky int pipe, i; 246663eeaf38SJesse Barnes 246735aed2e6SChris Wilson if (!eir) 246835aed2e6SChris Wilson return; 246963eeaf38SJesse Barnes 2470a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 24718a905236SJesse Barnes 2472bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2473bd9854f9SBen Widawsky 24748a905236SJesse Barnes if (IS_G4X(dev)) { 24758a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 24768a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 24778a905236SJesse Barnes 2478a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2479a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2480050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2481050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2482a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2483a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 24848a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 24853143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 24868a905236SJesse Barnes } 24878a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 24888a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2489a70491ccSJoe Perches pr_err("page table error\n"); 2490a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 24918a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 24923143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 24938a905236SJesse Barnes } 24948a905236SJesse Barnes } 24958a905236SJesse Barnes 2496a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 249763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 249863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2499a70491ccSJoe Perches pr_err("page table error\n"); 2500a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 250163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25023143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 250363eeaf38SJesse Barnes } 25048a905236SJesse Barnes } 25058a905236SJesse Barnes 250663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2507a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2508055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2509a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 25109db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 251163eeaf38SJesse Barnes /* pipestat has already been acked */ 251263eeaf38SJesse Barnes } 251363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2514a70491ccSJoe Perches pr_err("instruction error\n"); 2515a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2516050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2517050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2518a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 251963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 252063eeaf38SJesse Barnes 2521a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2522a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2523a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 252463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 25253143a2bfSChris Wilson POSTING_READ(IPEIR); 252663eeaf38SJesse Barnes } else { 252763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 252863eeaf38SJesse Barnes 2529a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2530a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2531a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2532a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 253363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25343143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 253563eeaf38SJesse Barnes } 253663eeaf38SJesse Barnes } 253763eeaf38SJesse Barnes 253863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 25393143a2bfSChris Wilson POSTING_READ(EIR); 254063eeaf38SJesse Barnes eir = I915_READ(EIR); 254163eeaf38SJesse Barnes if (eir) { 254263eeaf38SJesse Barnes /* 254363eeaf38SJesse Barnes * some errors might have become stuck, 254463eeaf38SJesse Barnes * mask them. 254563eeaf38SJesse Barnes */ 254663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 254763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 254863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 254963eeaf38SJesse Barnes } 255035aed2e6SChris Wilson } 255135aed2e6SChris Wilson 255235aed2e6SChris Wilson /** 2553b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 255435aed2e6SChris Wilson * @dev: drm device 255535aed2e6SChris Wilson * 2556b8d24a06SMika Kuoppala * Do some basic checking of regsiter state at error time and 255735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 255835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 255935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 256035aed2e6SChris Wilson * of a ring dump etc.). 256135aed2e6SChris Wilson */ 256258174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 256358174462SMika Kuoppala const char *fmt, ...) 256435aed2e6SChris Wilson { 256535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 256658174462SMika Kuoppala va_list args; 256758174462SMika Kuoppala char error_msg[80]; 256835aed2e6SChris Wilson 256958174462SMika Kuoppala va_start(args, fmt); 257058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 257158174462SMika Kuoppala va_end(args); 257258174462SMika Kuoppala 257358174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 257435aed2e6SChris Wilson i915_report_and_clear_eir(dev); 25758a905236SJesse Barnes 2576ba1234d1SBen Gamari if (wedged) { 2577f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2578f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2579ba1234d1SBen Gamari 258011ed50ecSBen Gamari /* 2581b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2582b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2583b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 258417e1df07SDaniel Vetter * processes will see a reset in progress and back off, 258517e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 258617e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 258717e1df07SDaniel Vetter * that the reset work needs to acquire. 258817e1df07SDaniel Vetter * 258917e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 259017e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 259117e1df07SDaniel Vetter * counter atomic_t. 259211ed50ecSBen Gamari */ 259317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 259411ed50ecSBen Gamari } 259511ed50ecSBen Gamari 2596b8d24a06SMika Kuoppala i915_reset_and_wakeup(dev); 25978a905236SJesse Barnes } 25988a905236SJesse Barnes 259942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 260042f52ef8SKeith Packard * we use as a pipe index 260142f52ef8SKeith Packard */ 2602f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 26030a3e67a4SJesse Barnes { 26042d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2605e9d21d7fSKeith Packard unsigned long irqflags; 260671e0ffa5SJesse Barnes 26071ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2608f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 26097c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2610755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26110a3e67a4SJesse Barnes else 26127c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2613755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 26141ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26158692d00eSChris Wilson 26160a3e67a4SJesse Barnes return 0; 26170a3e67a4SJesse Barnes } 26180a3e67a4SJesse Barnes 2619f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2620f796cf8fSJesse Barnes { 26212d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2622f796cf8fSJesse Barnes unsigned long irqflags; 2623b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 262440da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2625f796cf8fSJesse Barnes 2626f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2627b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2628b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2629b1f14ad0SJesse Barnes 2630b1f14ad0SJesse Barnes return 0; 2631b1f14ad0SJesse Barnes } 2632b1f14ad0SJesse Barnes 26337e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 26347e231dbeSJesse Barnes { 26352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26367e231dbeSJesse Barnes unsigned long irqflags; 26377e231dbeSJesse Barnes 26387e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 263931acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2640755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26417e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26427e231dbeSJesse Barnes 26437e231dbeSJesse Barnes return 0; 26447e231dbeSJesse Barnes } 26457e231dbeSJesse Barnes 2646abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2647abd58f01SBen Widawsky { 2648abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2649abd58f01SBen Widawsky unsigned long irqflags; 2650abd58f01SBen Widawsky 2651abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26527167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 26537167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2654abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2655abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2656abd58f01SBen Widawsky return 0; 2657abd58f01SBen Widawsky } 2658abd58f01SBen Widawsky 265942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 266042f52ef8SKeith Packard * we use as a pipe index 266142f52ef8SKeith Packard */ 2662f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 26630a3e67a4SJesse Barnes { 26642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2665e9d21d7fSKeith Packard unsigned long irqflags; 26660a3e67a4SJesse Barnes 26671ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26687c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2669755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2670755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26711ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26720a3e67a4SJesse Barnes } 26730a3e67a4SJesse Barnes 2674f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2675f796cf8fSJesse Barnes { 26762d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2677f796cf8fSJesse Barnes unsigned long irqflags; 2678b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 267940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2680f796cf8fSJesse Barnes 2681f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2682b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2683b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2684b1f14ad0SJesse Barnes } 2685b1f14ad0SJesse Barnes 26867e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 26877e231dbeSJesse Barnes { 26882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26897e231dbeSJesse Barnes unsigned long irqflags; 26907e231dbeSJesse Barnes 26917e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 269231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2693755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26947e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26957e231dbeSJesse Barnes } 26967e231dbeSJesse Barnes 2697abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2698abd58f01SBen Widawsky { 2699abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2700abd58f01SBen Widawsky unsigned long irqflags; 2701abd58f01SBen Widawsky 2702abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27037167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 27047167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2705abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2706abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2707abd58f01SBen Widawsky } 2708abd58f01SBen Widawsky 27099107e9d2SChris Wilson static bool 2710*94f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno) 2711893eead0SChris Wilson { 27129107e9d2SChris Wilson return (list_empty(&ring->request_list) || 2713*94f7bbe1STomas Elf i915_seqno_passed(seqno, ring->last_submitted_seqno)); 2714f65d9421SBen Gamari } 2715f65d9421SBen Gamari 2716a028c4b0SDaniel Vetter static bool 2717a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2718a028c4b0SDaniel Vetter { 2719a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2720a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2721a028c4b0SDaniel Vetter } else { 2722a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2723a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2724a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2725a028c4b0SDaniel Vetter } 2726a028c4b0SDaniel Vetter } 2727a028c4b0SDaniel Vetter 2728a4872ba6SOscar Mateo static struct intel_engine_cs * 2729a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2730921d42eaSDaniel Vetter { 2731921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2732a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2733921d42eaSDaniel Vetter int i; 2734921d42eaSDaniel Vetter 2735921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2736a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2737a6cdb93aSRodrigo Vivi if (ring == signaller) 2738a6cdb93aSRodrigo Vivi continue; 2739a6cdb93aSRodrigo Vivi 2740a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2741a6cdb93aSRodrigo Vivi return signaller; 2742a6cdb93aSRodrigo Vivi } 2743921d42eaSDaniel Vetter } else { 2744921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2745921d42eaSDaniel Vetter 2746921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2747921d42eaSDaniel Vetter if(ring == signaller) 2748921d42eaSDaniel Vetter continue; 2749921d42eaSDaniel Vetter 2750ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2751921d42eaSDaniel Vetter return signaller; 2752921d42eaSDaniel Vetter } 2753921d42eaSDaniel Vetter } 2754921d42eaSDaniel Vetter 2755a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2756a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2757921d42eaSDaniel Vetter 2758921d42eaSDaniel Vetter return NULL; 2759921d42eaSDaniel Vetter } 2760921d42eaSDaniel Vetter 2761a4872ba6SOscar Mateo static struct intel_engine_cs * 2762a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2763a24a11e6SChris Wilson { 2764a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 276588fe429dSDaniel Vetter u32 cmd, ipehr, head; 2766a6cdb93aSRodrigo Vivi u64 offset = 0; 2767a6cdb93aSRodrigo Vivi int i, backwards; 2768a24a11e6SChris Wilson 2769a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2770a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 27716274f212SChris Wilson return NULL; 2772a24a11e6SChris Wilson 277388fe429dSDaniel Vetter /* 277488fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 277588fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2776a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2777a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 277888fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 277988fe429dSDaniel Vetter * ringbuffer itself. 2780a24a11e6SChris Wilson */ 278188fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2782a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 278388fe429dSDaniel Vetter 2784a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 278588fe429dSDaniel Vetter /* 278688fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 278788fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 278888fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 278988fe429dSDaniel Vetter */ 2790ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 279188fe429dSDaniel Vetter 279288fe429dSDaniel Vetter /* This here seems to blow up */ 2793ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2794a24a11e6SChris Wilson if (cmd == ipehr) 2795a24a11e6SChris Wilson break; 2796a24a11e6SChris Wilson 279788fe429dSDaniel Vetter head -= 4; 279888fe429dSDaniel Vetter } 2799a24a11e6SChris Wilson 280088fe429dSDaniel Vetter if (!i) 280188fe429dSDaniel Vetter return NULL; 280288fe429dSDaniel Vetter 2803ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2804a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2805a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2806a6cdb93aSRodrigo Vivi offset <<= 32; 2807a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2808a6cdb93aSRodrigo Vivi } 2809a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2810a24a11e6SChris Wilson } 2811a24a11e6SChris Wilson 2812a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 28136274f212SChris Wilson { 28146274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2815a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2816a0d036b0SChris Wilson u32 seqno; 28176274f212SChris Wilson 28184be17381SChris Wilson ring->hangcheck.deadlock++; 28196274f212SChris Wilson 28206274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 28214be17381SChris Wilson if (signaller == NULL) 28224be17381SChris Wilson return -1; 28234be17381SChris Wilson 28244be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 28254be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 28266274f212SChris Wilson return -1; 28276274f212SChris Wilson 28284be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 28294be17381SChris Wilson return 1; 28304be17381SChris Wilson 2831a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2832a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2833a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 28344be17381SChris Wilson return -1; 28354be17381SChris Wilson 28364be17381SChris Wilson return 0; 28376274f212SChris Wilson } 28386274f212SChris Wilson 28396274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 28406274f212SChris Wilson { 2841a4872ba6SOscar Mateo struct intel_engine_cs *ring; 28426274f212SChris Wilson int i; 28436274f212SChris Wilson 28446274f212SChris Wilson for_each_ring(ring, dev_priv, i) 28454be17381SChris Wilson ring->hangcheck.deadlock = 0; 28466274f212SChris Wilson } 28476274f212SChris Wilson 2848ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2849a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 28501ec14ad3SChris Wilson { 28511ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 28521ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 28539107e9d2SChris Wilson u32 tmp; 28549107e9d2SChris Wilson 2855f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2856f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2857f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2858f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2859f260fe7bSMika Kuoppala } 2860f260fe7bSMika Kuoppala 2861f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2862f260fe7bSMika Kuoppala } 28636274f212SChris Wilson 28649107e9d2SChris Wilson if (IS_GEN2(dev)) 2865f2f4d82fSJani Nikula return HANGCHECK_HUNG; 28669107e9d2SChris Wilson 28679107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 28689107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 28699107e9d2SChris Wilson * and break the hang. This should work on 28709107e9d2SChris Wilson * all but the second generation chipsets. 28719107e9d2SChris Wilson */ 28729107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 28731ec14ad3SChris Wilson if (tmp & RING_WAIT) { 287458174462SMika Kuoppala i915_handle_error(dev, false, 287558174462SMika Kuoppala "Kicking stuck wait on %s", 28761ec14ad3SChris Wilson ring->name); 28771ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2878f2f4d82fSJani Nikula return HANGCHECK_KICK; 28791ec14ad3SChris Wilson } 2880a24a11e6SChris Wilson 28816274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 28826274f212SChris Wilson switch (semaphore_passed(ring)) { 28836274f212SChris Wilson default: 2884f2f4d82fSJani Nikula return HANGCHECK_HUNG; 28856274f212SChris Wilson case 1: 288658174462SMika Kuoppala i915_handle_error(dev, false, 288758174462SMika Kuoppala "Kicking stuck semaphore on %s", 2888a24a11e6SChris Wilson ring->name); 2889a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2890f2f4d82fSJani Nikula return HANGCHECK_KICK; 28916274f212SChris Wilson case 0: 2892f2f4d82fSJani Nikula return HANGCHECK_WAIT; 28936274f212SChris Wilson } 28949107e9d2SChris Wilson } 28959107e9d2SChris Wilson 2896f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2897a24a11e6SChris Wilson } 2898d1e61e7fSChris Wilson 2899737b1506SChris Wilson /* 2900f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 290105407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 290205407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 290305407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 290405407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 290505407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2906f65d9421SBen Gamari */ 2907737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 2908f65d9421SBen Gamari { 2909737b1506SChris Wilson struct drm_i915_private *dev_priv = 2910737b1506SChris Wilson container_of(work, typeof(*dev_priv), 2911737b1506SChris Wilson gpu_error.hangcheck_work.work); 2912737b1506SChris Wilson struct drm_device *dev = dev_priv->dev; 2913a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2914b4519513SChris Wilson int i; 291505407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 29169107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 29179107e9d2SChris Wilson #define BUSY 1 29189107e9d2SChris Wilson #define KICK 5 29199107e9d2SChris Wilson #define HUNG 20 2920893eead0SChris Wilson 2921d330a953SJani Nikula if (!i915.enable_hangcheck) 29223e0dc6b0SBen Widawsky return; 29233e0dc6b0SBen Widawsky 2924b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 292550877445SChris Wilson u64 acthd; 292650877445SChris Wilson u32 seqno; 29279107e9d2SChris Wilson bool busy = true; 2928b4519513SChris Wilson 29296274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 29306274f212SChris Wilson 293105407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 293205407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 293305407ff8SMika Kuoppala 293405407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 2935*94f7bbe1STomas Elf if (ring_idle(ring, seqno)) { 2936da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2937da661464SMika Kuoppala 29389107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 29399107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2940094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2941f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 29429107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 29439107e9d2SChris Wilson ring->name); 2944f4adcd24SDaniel Vetter else 2945f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2946f4adcd24SDaniel Vetter ring->name); 29479107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2948094f9a54SChris Wilson } 2949094f9a54SChris Wilson /* Safeguard against driver failure */ 2950094f9a54SChris Wilson ring->hangcheck.score += BUSY; 29519107e9d2SChris Wilson } else 29529107e9d2SChris Wilson busy = false; 295305407ff8SMika Kuoppala } else { 29546274f212SChris Wilson /* We always increment the hangcheck score 29556274f212SChris Wilson * if the ring is busy and still processing 29566274f212SChris Wilson * the same request, so that no single request 29576274f212SChris Wilson * can run indefinitely (such as a chain of 29586274f212SChris Wilson * batches). The only time we do not increment 29596274f212SChris Wilson * the hangcheck score on this ring, if this 29606274f212SChris Wilson * ring is in a legitimate wait for another 29616274f212SChris Wilson * ring. In that case the waiting ring is a 29626274f212SChris Wilson * victim and we want to be sure we catch the 29636274f212SChris Wilson * right culprit. Then every time we do kick 29646274f212SChris Wilson * the ring, add a small increment to the 29656274f212SChris Wilson * score so that we can catch a batch that is 29666274f212SChris Wilson * being repeatedly kicked and so responsible 29676274f212SChris Wilson * for stalling the machine. 29689107e9d2SChris Wilson */ 2969ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2970ad8beaeaSMika Kuoppala acthd); 2971ad8beaeaSMika Kuoppala 2972ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2973da661464SMika Kuoppala case HANGCHECK_IDLE: 2974f2f4d82fSJani Nikula case HANGCHECK_WAIT: 2975f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2976f260fe7bSMika Kuoppala break; 2977f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 2978ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 29796274f212SChris Wilson break; 2980f2f4d82fSJani Nikula case HANGCHECK_KICK: 2981ea04cb31SJani Nikula ring->hangcheck.score += KICK; 29826274f212SChris Wilson break; 2983f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2984ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 29856274f212SChris Wilson stuck[i] = true; 29866274f212SChris Wilson break; 29876274f212SChris Wilson } 298805407ff8SMika Kuoppala } 29899107e9d2SChris Wilson } else { 2990da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2991da661464SMika Kuoppala 29929107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 29939107e9d2SChris Wilson * attempts across multiple batches. 29949107e9d2SChris Wilson */ 29959107e9d2SChris Wilson if (ring->hangcheck.score > 0) 29969107e9d2SChris Wilson ring->hangcheck.score--; 2997f260fe7bSMika Kuoppala 2998f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 2999cbb465e7SChris Wilson } 3000f65d9421SBen Gamari 300105407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 300205407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 30039107e9d2SChris Wilson busy_count += busy; 300405407ff8SMika Kuoppala } 300505407ff8SMika Kuoppala 300605407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3007b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3008b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 300905407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3010a43adf07SChris Wilson ring->name); 3011a43adf07SChris Wilson rings_hung++; 301205407ff8SMika Kuoppala } 301305407ff8SMika Kuoppala } 301405407ff8SMika Kuoppala 301505407ff8SMika Kuoppala if (rings_hung) 301658174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 301705407ff8SMika Kuoppala 301805407ff8SMika Kuoppala if (busy_count) 301905407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 302005407ff8SMika Kuoppala * being added */ 302110cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 302210cd45b6SMika Kuoppala } 302310cd45b6SMika Kuoppala 302410cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 302510cd45b6SMika Kuoppala { 3026737b1506SChris Wilson struct i915_gpu_error *e = &to_i915(dev)->gpu_error; 3027672e7b7cSChris Wilson 3028d330a953SJani Nikula if (!i915.enable_hangcheck) 302910cd45b6SMika Kuoppala return; 303010cd45b6SMika Kuoppala 3031737b1506SChris Wilson /* Don't continually defer the hangcheck so that it is always run at 3032737b1506SChris Wilson * least once after work has been scheduled on any ring. Otherwise, 3033737b1506SChris Wilson * we will ignore a hung ring if a second ring is kept busy. 3034737b1506SChris Wilson */ 3035737b1506SChris Wilson 3036737b1506SChris Wilson queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work, 3037737b1506SChris Wilson round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES)); 3038f65d9421SBen Gamari } 3039f65d9421SBen Gamari 30401c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 304191738a95SPaulo Zanoni { 304291738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 304391738a95SPaulo Zanoni 304491738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 304591738a95SPaulo Zanoni return; 304691738a95SPaulo Zanoni 3047f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3048105b122eSPaulo Zanoni 3049105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3050105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3051622364b6SPaulo Zanoni } 3052105b122eSPaulo Zanoni 305391738a95SPaulo Zanoni /* 3054622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3055622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3056622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3057622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3058622364b6SPaulo Zanoni * 3059622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 306091738a95SPaulo Zanoni */ 3061622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3062622364b6SPaulo Zanoni { 3063622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3064622364b6SPaulo Zanoni 3065622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3066622364b6SPaulo Zanoni return; 3067622364b6SPaulo Zanoni 3068622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 306991738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 307091738a95SPaulo Zanoni POSTING_READ(SDEIER); 307191738a95SPaulo Zanoni } 307291738a95SPaulo Zanoni 30737c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3074d18ea1b5SDaniel Vetter { 3075d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3076d18ea1b5SDaniel Vetter 3077f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3078a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3079f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3080d18ea1b5SDaniel Vetter } 3081d18ea1b5SDaniel Vetter 3082c0e09200SDave Airlie /* drm_dma.h hooks 3083c0e09200SDave Airlie */ 3084be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3085036a4a7dSZhenyu Wang { 30862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3087036a4a7dSZhenyu Wang 30880c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3089bdfcdb63SDaniel Vetter 3090f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3091c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3092c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3093036a4a7dSZhenyu Wang 30947c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3095c650156aSZhenyu Wang 30961c69eb42SPaulo Zanoni ibx_irq_reset(dev); 30977d99163dSBen Widawsky } 30987d99163dSBen Widawsky 309970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 310070591a41SVille Syrjälä { 310170591a41SVille Syrjälä enum pipe pipe; 310270591a41SVille Syrjälä 310370591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 310470591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 310570591a41SVille Syrjälä 310670591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 310770591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 310870591a41SVille Syrjälä 310970591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 311070591a41SVille Syrjälä } 311170591a41SVille Syrjälä 31127e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 31137e231dbeSJesse Barnes { 31142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31157e231dbeSJesse Barnes 31167e231dbeSJesse Barnes /* VLV magic */ 31177e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 31187e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 31197e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 31207e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 31217e231dbeSJesse Barnes 31227c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 31237e231dbeSJesse Barnes 31247c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 31257e231dbeSJesse Barnes 312670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 31277e231dbeSJesse Barnes } 31287e231dbeSJesse Barnes 3129d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3130d6e3cca3SDaniel Vetter { 3131d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3132d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3133d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3134d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3135d6e3cca3SDaniel Vetter } 3136d6e3cca3SDaniel Vetter 3137823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3138abd58f01SBen Widawsky { 3139abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3140abd58f01SBen Widawsky int pipe; 3141abd58f01SBen Widawsky 3142abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3143abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3144abd58f01SBen Widawsky 3145d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3146abd58f01SBen Widawsky 3147055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3148f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3149813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3150f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3151abd58f01SBen Widawsky 3152f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3153f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3154f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3155abd58f01SBen Widawsky 3156266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 31571c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3158abd58f01SBen Widawsky } 3159abd58f01SBen Widawsky 31604c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 31614c6c03beSDamien Lespiau unsigned int pipe_mask) 3162d49bdb0eSPaulo Zanoni { 31631180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3164d49bdb0eSPaulo Zanoni 316513321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3166d14c0343SDamien Lespiau if (pipe_mask & 1 << PIPE_A) 3167d14c0343SDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A, 3168d14c0343SDamien Lespiau dev_priv->de_irq_mask[PIPE_A], 3169d14c0343SDamien Lespiau ~dev_priv->de_irq_mask[PIPE_A] | extra_ier); 31704c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_B) 31714c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, 31724c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_B], 31731180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 31744c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_C) 31754c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, 31764c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_C], 31771180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 317813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3179d49bdb0eSPaulo Zanoni } 3180d49bdb0eSPaulo Zanoni 318143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 318243f328d7SVille Syrjälä { 318343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 318443f328d7SVille Syrjälä 318543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 318643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 318743f328d7SVille Syrjälä 3188d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 318943f328d7SVille Syrjälä 319043f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 319143f328d7SVille Syrjälä 319243f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 319343f328d7SVille Syrjälä 319470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 319543f328d7SVille Syrjälä } 319643f328d7SVille Syrjälä 319782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 319882a28bcfSDaniel Vetter { 31992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 320082a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3201fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 320282a28bcfSDaniel Vetter 320382a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3204fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3205b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3206cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3207fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 320882a28bcfSDaniel Vetter } else { 3209fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3210b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3211cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3212fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 321382a28bcfSDaniel Vetter } 321482a28bcfSDaniel Vetter 3215fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 321682a28bcfSDaniel Vetter 32177fe0b973SKeith Packard /* 32187fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 32197fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 32207fe0b973SKeith Packard * 32217fe0b973SKeith Packard * This register is the same on all known PCH chips. 32227fe0b973SKeith Packard */ 32237fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 32247fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 32257fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 32267fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 32277fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 32287fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32297fe0b973SKeith Packard } 32307fe0b973SKeith Packard 3231e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev) 3232e0a20ad7SShashank Sharma { 3233e0a20ad7SShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 3234e0a20ad7SShashank Sharma struct intel_encoder *intel_encoder; 3235e0a20ad7SShashank Sharma u32 hotplug_port = 0; 3236e0a20ad7SShashank Sharma u32 hotplug_ctrl; 3237e0a20ad7SShashank Sharma 3238e0a20ad7SShashank Sharma /* Now, enable HPD */ 3239e0a20ad7SShashank Sharma for_each_intel_encoder(dev, intel_encoder) { 3240e0a20ad7SShashank Sharma if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark 3241e0a20ad7SShashank Sharma == HPD_ENABLED) 3242e0a20ad7SShashank Sharma hotplug_port |= hpd_bxt[intel_encoder->hpd_pin]; 3243e0a20ad7SShashank Sharma } 3244e0a20ad7SShashank Sharma 3245e0a20ad7SShashank Sharma /* Mask all HPD control bits */ 3246e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK; 3247e0a20ad7SShashank Sharma 3248e0a20ad7SShashank Sharma /* Enable requested port in hotplug control */ 3249e0a20ad7SShashank Sharma /* TODO: implement (short) HPD support on port A */ 3250e0a20ad7SShashank Sharma WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA); 3251e0a20ad7SShashank Sharma if (hotplug_port & BXT_DE_PORT_HP_DDIB) 3252e0a20ad7SShashank Sharma hotplug_ctrl |= BXT_DDIB_HPD_ENABLE; 3253e0a20ad7SShashank Sharma if (hotplug_port & BXT_DE_PORT_HP_DDIC) 3254e0a20ad7SShashank Sharma hotplug_ctrl |= BXT_DDIC_HPD_ENABLE; 3255e0a20ad7SShashank Sharma I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl); 3256e0a20ad7SShashank Sharma 3257e0a20ad7SShashank Sharma /* Unmask DDI hotplug in IMR */ 3258e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port; 3259e0a20ad7SShashank Sharma I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl); 3260e0a20ad7SShashank Sharma 3261e0a20ad7SShashank Sharma /* Enable DDI hotplug in IER */ 3262e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port; 3263e0a20ad7SShashank Sharma I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl); 3264e0a20ad7SShashank Sharma POSTING_READ(GEN8_DE_PORT_IER); 3265e0a20ad7SShashank Sharma } 3266e0a20ad7SShashank Sharma 3267d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3268d46da437SPaulo Zanoni { 32692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 327082a28bcfSDaniel Vetter u32 mask; 3271d46da437SPaulo Zanoni 3272692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3273692a04cfSDaniel Vetter return; 3274692a04cfSDaniel Vetter 3275105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 32765c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3277105b122eSPaulo Zanoni else 32785c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32798664281bSPaulo Zanoni 3280337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3281d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3282d46da437SPaulo Zanoni } 3283d46da437SPaulo Zanoni 32840a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 32850a9a8c91SDaniel Vetter { 32860a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 32870a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32880a9a8c91SDaniel Vetter 32890a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 32900a9a8c91SDaniel Vetter 32910a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3292040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 32930a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 329435a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 329535a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 32960a9a8c91SDaniel Vetter } 32970a9a8c91SDaniel Vetter 32980a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 32990a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 33000a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 33010a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 33020a9a8c91SDaniel Vetter } else { 33030a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 33040a9a8c91SDaniel Vetter } 33050a9a8c91SDaniel Vetter 330635079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33070a9a8c91SDaniel Vetter 33080a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 330978e68d36SImre Deak /* 331078e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 331178e68d36SImre Deak * itself is enabled/disabled. 331278e68d36SImre Deak */ 33130a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 33140a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 33150a9a8c91SDaniel Vetter 3316605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 331735079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 33180a9a8c91SDaniel Vetter } 33190a9a8c91SDaniel Vetter } 33200a9a8c91SDaniel Vetter 3321f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3322036a4a7dSZhenyu Wang { 33232d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33248e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33258e76f8dcSPaulo Zanoni 33268e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 33278e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33288e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33298e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33305c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33318e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 33325c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 33338e76f8dcSPaulo Zanoni } else { 33348e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3335ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33365b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33375b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33385b3a856bSDaniel Vetter DE_POISON); 33395c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 33405c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 33418e76f8dcSPaulo Zanoni } 3342036a4a7dSZhenyu Wang 33431ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3344036a4a7dSZhenyu Wang 33450c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33460c841212SPaulo Zanoni 3347622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3348622364b6SPaulo Zanoni 334935079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3350036a4a7dSZhenyu Wang 33510a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3352036a4a7dSZhenyu Wang 3353d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33547fe0b973SKeith Packard 3355f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 33566005ce42SDaniel Vetter /* Enable PCU event interrupts 33576005ce42SDaniel Vetter * 33586005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33594bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33604bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3361d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3362f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3363d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3364f97108d1SJesse Barnes } 3365f97108d1SJesse Barnes 3366036a4a7dSZhenyu Wang return 0; 3367036a4a7dSZhenyu Wang } 3368036a4a7dSZhenyu Wang 3369f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3370f8b79e58SImre Deak { 3371f8b79e58SImre Deak u32 pipestat_mask; 3372f8b79e58SImre Deak u32 iir_mask; 3373120dda4fSVille Syrjälä enum pipe pipe; 3374f8b79e58SImre Deak 3375f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3376f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3377f8b79e58SImre Deak 3378120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3379120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3380f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3381f8b79e58SImre Deak 3382f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3383f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3384f8b79e58SImre Deak 3385120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3386120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3387120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3388f8b79e58SImre Deak 3389f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3390f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3391f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3392120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3393120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3394f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3395f8b79e58SImre Deak 3396f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3397f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3398f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 339976e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 340076e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3401f8b79e58SImre Deak } 3402f8b79e58SImre Deak 3403f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3404f8b79e58SImre Deak { 3405f8b79e58SImre Deak u32 pipestat_mask; 3406f8b79e58SImre Deak u32 iir_mask; 3407120dda4fSVille Syrjälä enum pipe pipe; 3408f8b79e58SImre Deak 3409f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3410f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 34116c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3412120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3413120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3414f8b79e58SImre Deak 3415f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3416f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 341776e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3418f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3419f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3420f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3421f8b79e58SImre Deak 3422f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3423f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3424f8b79e58SImre Deak 3425120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3426120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3427120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3428f8b79e58SImre Deak 3429f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3430f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3431120dda4fSVille Syrjälä 3432120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3433120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3434f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3435f8b79e58SImre Deak } 3436f8b79e58SImre Deak 3437f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3438f8b79e58SImre Deak { 3439f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3440f8b79e58SImre Deak 3441f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3442f8b79e58SImre Deak return; 3443f8b79e58SImre Deak 3444f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3445f8b79e58SImre Deak 3446950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3447f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3448f8b79e58SImre Deak } 3449f8b79e58SImre Deak 3450f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3451f8b79e58SImre Deak { 3452f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3453f8b79e58SImre Deak 3454f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3455f8b79e58SImre Deak return; 3456f8b79e58SImre Deak 3457f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3458f8b79e58SImre Deak 3459950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3460f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3461f8b79e58SImre Deak } 3462f8b79e58SImre Deak 34630e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34647e231dbeSJesse Barnes { 3465f8b79e58SImre Deak dev_priv->irq_mask = ~0; 34667e231dbeSJesse Barnes 346720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 346820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 346920afbda2SDaniel Vetter 34707e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 347176e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 347276e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 347376e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 347476e41860SVille Syrjälä POSTING_READ(VLV_IMR); 34757e231dbeSJesse Barnes 3476b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3477b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3478d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3479f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3480f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3481d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 34820e6c9a9eSVille Syrjälä } 34830e6c9a9eSVille Syrjälä 34840e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 34850e6c9a9eSVille Syrjälä { 34860e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 34870e6c9a9eSVille Syrjälä 34880e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 34897e231dbeSJesse Barnes 34900a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 34917e231dbeSJesse Barnes 34927e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 34937e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 34947e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 34957e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 34967e231dbeSJesse Barnes #endif 34977e231dbeSJesse Barnes 34987e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 349920afbda2SDaniel Vetter 350020afbda2SDaniel Vetter return 0; 350120afbda2SDaniel Vetter } 350220afbda2SDaniel Vetter 3503abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3504abd58f01SBen Widawsky { 3505abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3506abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3507abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 350873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3509abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 351073d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 351173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3512abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 351373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 351473d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 351573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3516abd58f01SBen Widawsky 0, 351773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 351873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3519abd58f01SBen Widawsky }; 3520abd58f01SBen Widawsky 35210961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 35229a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35239a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 352478e68d36SImre Deak /* 352578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 352678e68d36SImre Deak * is enabled/disabled. 352778e68d36SImre Deak */ 352878e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 35299a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3530abd58f01SBen Widawsky } 3531abd58f01SBen Widawsky 3532abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3533abd58f01SBen Widawsky { 3534770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3535770de83dSDamien Lespiau uint32_t de_pipe_enables; 3536abd58f01SBen Widawsky int pipe; 35379e63743eSShashank Sharma u32 de_port_en = GEN8_AUX_CHANNEL_A; 3538770de83dSDamien Lespiau 353988e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3540770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3541770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 35429e63743eSShashank Sharma de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 354388e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 35449e63743eSShashank Sharma 35459e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 35469e63743eSShashank Sharma de_port_en |= BXT_DE_PORT_GMBUS; 354788e04703SJesse Barnes } else 3548770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3549770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3550770de83dSDamien Lespiau 3551770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3552770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3553770de83dSDamien Lespiau 355413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 355513b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 355613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3557abd58f01SBen Widawsky 3558055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3559f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3560813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3561813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3562813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 356335079899SPaulo Zanoni de_pipe_enables); 3564abd58f01SBen Widawsky 35659e63743eSShashank Sharma GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en); 3566abd58f01SBen Widawsky } 3567abd58f01SBen Widawsky 3568abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3569abd58f01SBen Widawsky { 3570abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3571abd58f01SBen Widawsky 3572266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3573622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3574622364b6SPaulo Zanoni 3575abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3576abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3577abd58f01SBen Widawsky 3578266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3579abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3580abd58f01SBen Widawsky 3581abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3582abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3583abd58f01SBen Widawsky 3584abd58f01SBen Widawsky return 0; 3585abd58f01SBen Widawsky } 3586abd58f01SBen Widawsky 358743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 358843f328d7SVille Syrjälä { 358943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 359043f328d7SVille Syrjälä 3591c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 359243f328d7SVille Syrjälä 359343f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 359443f328d7SVille Syrjälä 359543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 359643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 359743f328d7SVille Syrjälä 359843f328d7SVille Syrjälä return 0; 359943f328d7SVille Syrjälä } 360043f328d7SVille Syrjälä 3601abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3602abd58f01SBen Widawsky { 3603abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3604abd58f01SBen Widawsky 3605abd58f01SBen Widawsky if (!dev_priv) 3606abd58f01SBen Widawsky return; 3607abd58f01SBen Widawsky 3608823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3609abd58f01SBen Widawsky } 3610abd58f01SBen Widawsky 36118ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 36128ea0be4fSVille Syrjälä { 36138ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 36148ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 36158ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36168ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 36178ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 36188ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 36198ea0be4fSVille Syrjälä 36208ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 36218ea0be4fSVille Syrjälä 3622c352d1baSImre Deak dev_priv->irq_mask = ~0; 36238ea0be4fSVille Syrjälä } 36248ea0be4fSVille Syrjälä 36257e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 36267e231dbeSJesse Barnes { 36272d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36287e231dbeSJesse Barnes 36297e231dbeSJesse Barnes if (!dev_priv) 36307e231dbeSJesse Barnes return; 36317e231dbeSJesse Barnes 3632843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3633843d0e7dSImre Deak 3634893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3635893fce8eSVille Syrjälä 36367e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3637f8b79e58SImre Deak 36388ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 36397e231dbeSJesse Barnes } 36407e231dbeSJesse Barnes 364143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 364243f328d7SVille Syrjälä { 364343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 364443f328d7SVille Syrjälä 364543f328d7SVille Syrjälä if (!dev_priv) 364643f328d7SVille Syrjälä return; 364743f328d7SVille Syrjälä 364843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 364943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 365043f328d7SVille Syrjälä 3651a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 365243f328d7SVille Syrjälä 3653a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 365443f328d7SVille Syrjälä 3655c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 365643f328d7SVille Syrjälä } 365743f328d7SVille Syrjälä 3658f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3659036a4a7dSZhenyu Wang { 36602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36614697995bSJesse Barnes 36624697995bSJesse Barnes if (!dev_priv) 36634697995bSJesse Barnes return; 36644697995bSJesse Barnes 3665be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3666036a4a7dSZhenyu Wang } 3667036a4a7dSZhenyu Wang 3668c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3669c2798b19SChris Wilson { 36702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3671c2798b19SChris Wilson int pipe; 3672c2798b19SChris Wilson 3673055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3674c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3675c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3676c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3677c2798b19SChris Wilson POSTING_READ16(IER); 3678c2798b19SChris Wilson } 3679c2798b19SChris Wilson 3680c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3681c2798b19SChris Wilson { 36822d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3683c2798b19SChris Wilson 3684c2798b19SChris Wilson I915_WRITE16(EMR, 3685c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3686c2798b19SChris Wilson 3687c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3688c2798b19SChris Wilson dev_priv->irq_mask = 3689c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3690c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3691c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 369237ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3693c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3694c2798b19SChris Wilson 3695c2798b19SChris Wilson I915_WRITE16(IER, 3696c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3697c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3698c2798b19SChris Wilson I915_USER_INTERRUPT); 3699c2798b19SChris Wilson POSTING_READ16(IER); 3700c2798b19SChris Wilson 3701379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3702379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3703d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3704755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3705755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3706d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3707379ef82dSDaniel Vetter 3708c2798b19SChris Wilson return 0; 3709c2798b19SChris Wilson } 3710c2798b19SChris Wilson 371190a72f87SVille Syrjälä /* 371290a72f87SVille Syrjälä * Returns true when a page flip has completed. 371390a72f87SVille Syrjälä */ 371490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 37151f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 371690a72f87SVille Syrjälä { 37172d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 37181f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 371990a72f87SVille Syrjälä 37208d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 372190a72f87SVille Syrjälä return false; 372290a72f87SVille Syrjälä 372390a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3724d6bbafa1SChris Wilson goto check_page_flip; 372590a72f87SVille Syrjälä 372690a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 372790a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 372890a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 372990a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 373090a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 373190a72f87SVille Syrjälä */ 373290a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3733d6bbafa1SChris Wilson goto check_page_flip; 373490a72f87SVille Syrjälä 37357d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 373690a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 373790a72f87SVille Syrjälä return true; 3738d6bbafa1SChris Wilson 3739d6bbafa1SChris Wilson check_page_flip: 3740d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3741d6bbafa1SChris Wilson return false; 374290a72f87SVille Syrjälä } 374390a72f87SVille Syrjälä 3744ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3745c2798b19SChris Wilson { 374645a83f84SDaniel Vetter struct drm_device *dev = arg; 37472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3748c2798b19SChris Wilson u16 iir, new_iir; 3749c2798b19SChris Wilson u32 pipe_stats[2]; 3750c2798b19SChris Wilson int pipe; 3751c2798b19SChris Wilson u16 flip_mask = 3752c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3753c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3754c2798b19SChris Wilson 37552dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37562dd2a883SImre Deak return IRQ_NONE; 37572dd2a883SImre Deak 3758c2798b19SChris Wilson iir = I915_READ16(IIR); 3759c2798b19SChris Wilson if (iir == 0) 3760c2798b19SChris Wilson return IRQ_NONE; 3761c2798b19SChris Wilson 3762c2798b19SChris Wilson while (iir & ~flip_mask) { 3763c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3764c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3765c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3766c2798b19SChris Wilson * interrupts (for non-MSI). 3767c2798b19SChris Wilson */ 3768222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3769c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3770aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3771c2798b19SChris Wilson 3772055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3773c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3774c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3775c2798b19SChris Wilson 3776c2798b19SChris Wilson /* 3777c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3778c2798b19SChris Wilson */ 37792d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3780c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3781c2798b19SChris Wilson } 3782222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3783c2798b19SChris Wilson 3784c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3785c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3786c2798b19SChris Wilson 3787c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 378874cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3789c2798b19SChris Wilson 3790055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37911f1c2e24SVille Syrjälä int plane = pipe; 37923a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 37931f1c2e24SVille Syrjälä plane = !plane; 37941f1c2e24SVille Syrjälä 37954356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 37961f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 37971f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3798c2798b19SChris Wilson 37994356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3800277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 38012d9d2b0bSVille Syrjälä 38021f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 38031f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 38041f7247c0SDaniel Vetter pipe); 38054356d586SDaniel Vetter } 3806c2798b19SChris Wilson 3807c2798b19SChris Wilson iir = new_iir; 3808c2798b19SChris Wilson } 3809c2798b19SChris Wilson 3810c2798b19SChris Wilson return IRQ_HANDLED; 3811c2798b19SChris Wilson } 3812c2798b19SChris Wilson 3813c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3814c2798b19SChris Wilson { 38152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3816c2798b19SChris Wilson int pipe; 3817c2798b19SChris Wilson 3818055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3819c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3820c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3821c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3822c2798b19SChris Wilson } 3823c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3824c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3825c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3826c2798b19SChris Wilson } 3827c2798b19SChris Wilson 3828a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3829a266c7d5SChris Wilson { 38302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3831a266c7d5SChris Wilson int pipe; 3832a266c7d5SChris Wilson 3833a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3834a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3835a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3836a266c7d5SChris Wilson } 3837a266c7d5SChris Wilson 383800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3839055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3840a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3841a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3842a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3843a266c7d5SChris Wilson POSTING_READ(IER); 3844a266c7d5SChris Wilson } 3845a266c7d5SChris Wilson 3846a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3847a266c7d5SChris Wilson { 38482d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 384938bde180SChris Wilson u32 enable_mask; 3850a266c7d5SChris Wilson 385138bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 385238bde180SChris Wilson 385338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 385438bde180SChris Wilson dev_priv->irq_mask = 385538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 385638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 385738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 385838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 385937ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 386038bde180SChris Wilson 386138bde180SChris Wilson enable_mask = 386238bde180SChris Wilson I915_ASLE_INTERRUPT | 386338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 386438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 386538bde180SChris Wilson I915_USER_INTERRUPT; 386638bde180SChris Wilson 3867a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 386820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 386920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 387020afbda2SDaniel Vetter 3871a266c7d5SChris Wilson /* Enable in IER... */ 3872a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3873a266c7d5SChris Wilson /* and unmask in IMR */ 3874a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3875a266c7d5SChris Wilson } 3876a266c7d5SChris Wilson 3877a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3878a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3879a266c7d5SChris Wilson POSTING_READ(IER); 3880a266c7d5SChris Wilson 3881f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 388220afbda2SDaniel Vetter 3883379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3884379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3885d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3886755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3887755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3888d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3889379ef82dSDaniel Vetter 389020afbda2SDaniel Vetter return 0; 389120afbda2SDaniel Vetter } 389220afbda2SDaniel Vetter 389390a72f87SVille Syrjälä /* 389490a72f87SVille Syrjälä * Returns true when a page flip has completed. 389590a72f87SVille Syrjälä */ 389690a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 389790a72f87SVille Syrjälä int plane, int pipe, u32 iir) 389890a72f87SVille Syrjälä { 38992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 390090a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 390190a72f87SVille Syrjälä 39028d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 390390a72f87SVille Syrjälä return false; 390490a72f87SVille Syrjälä 390590a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3906d6bbafa1SChris Wilson goto check_page_flip; 390790a72f87SVille Syrjälä 390890a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 390990a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 391090a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 391190a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 391290a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 391390a72f87SVille Syrjälä */ 391490a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3915d6bbafa1SChris Wilson goto check_page_flip; 391690a72f87SVille Syrjälä 39177d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 391890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 391990a72f87SVille Syrjälä return true; 3920d6bbafa1SChris Wilson 3921d6bbafa1SChris Wilson check_page_flip: 3922d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3923d6bbafa1SChris Wilson return false; 392490a72f87SVille Syrjälä } 392590a72f87SVille Syrjälä 3926ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3927a266c7d5SChris Wilson { 392845a83f84SDaniel Vetter struct drm_device *dev = arg; 39292d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39308291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 393138bde180SChris Wilson u32 flip_mask = 393238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 393338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 393438bde180SChris Wilson int pipe, ret = IRQ_NONE; 3935a266c7d5SChris Wilson 39362dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39372dd2a883SImre Deak return IRQ_NONE; 39382dd2a883SImre Deak 3939a266c7d5SChris Wilson iir = I915_READ(IIR); 394038bde180SChris Wilson do { 394138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 39428291ee90SChris Wilson bool blc_event = false; 3943a266c7d5SChris Wilson 3944a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3945a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3946a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3947a266c7d5SChris Wilson * interrupts (for non-MSI). 3948a266c7d5SChris Wilson */ 3949222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3950a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3951aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3952a266c7d5SChris Wilson 3953055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3954a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3955a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3956a266c7d5SChris Wilson 395738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3958a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3959a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 396038bde180SChris Wilson irq_received = true; 3961a266c7d5SChris Wilson } 3962a266c7d5SChris Wilson } 3963222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3964a266c7d5SChris Wilson 3965a266c7d5SChris Wilson if (!irq_received) 3966a266c7d5SChris Wilson break; 3967a266c7d5SChris Wilson 3968a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 396916c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 397016c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 397116c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3972a266c7d5SChris Wilson 397338bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3974a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3975a266c7d5SChris Wilson 3976a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 397774cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3978a266c7d5SChris Wilson 3979055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 398038bde180SChris Wilson int plane = pipe; 39813a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 398238bde180SChris Wilson plane = !plane; 39835e2032d4SVille Syrjälä 398490a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 398590a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 398690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3987a266c7d5SChris Wilson 3988a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3989a266c7d5SChris Wilson blc_event = true; 39904356d586SDaniel Vetter 39914356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3992277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 39932d9d2b0bSVille Syrjälä 39941f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39951f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39961f7247c0SDaniel Vetter pipe); 3997a266c7d5SChris Wilson } 3998a266c7d5SChris Wilson 3999a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4000a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4001a266c7d5SChris Wilson 4002a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4003a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4004a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4005a266c7d5SChris Wilson * we would never get another interrupt. 4006a266c7d5SChris Wilson * 4007a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4008a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4009a266c7d5SChris Wilson * another one. 4010a266c7d5SChris Wilson * 4011a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4012a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4013a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4014a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4015a266c7d5SChris Wilson * stray interrupts. 4016a266c7d5SChris Wilson */ 401738bde180SChris Wilson ret = IRQ_HANDLED; 4018a266c7d5SChris Wilson iir = new_iir; 401938bde180SChris Wilson } while (iir & ~flip_mask); 4020a266c7d5SChris Wilson 4021a266c7d5SChris Wilson return ret; 4022a266c7d5SChris Wilson } 4023a266c7d5SChris Wilson 4024a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4025a266c7d5SChris Wilson { 40262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4027a266c7d5SChris Wilson int pipe; 4028a266c7d5SChris Wilson 4029a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4030a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4031a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4032a266c7d5SChris Wilson } 4033a266c7d5SChris Wilson 403400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4035055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 403655b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4037a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 403855b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 403955b39755SChris Wilson } 4040a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4041a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4042a266c7d5SChris Wilson 4043a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4044a266c7d5SChris Wilson } 4045a266c7d5SChris Wilson 4046a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4047a266c7d5SChris Wilson { 40482d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4049a266c7d5SChris Wilson int pipe; 4050a266c7d5SChris Wilson 4051a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4052a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4053a266c7d5SChris Wilson 4054a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4055055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4056a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4057a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4058a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4059a266c7d5SChris Wilson POSTING_READ(IER); 4060a266c7d5SChris Wilson } 4061a266c7d5SChris Wilson 4062a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4063a266c7d5SChris Wilson { 40642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4065bbba0a97SChris Wilson u32 enable_mask; 4066a266c7d5SChris Wilson u32 error_mask; 4067a266c7d5SChris Wilson 4068a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4069bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4070adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4071bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4072bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4073bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4074bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4075bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4076bbba0a97SChris Wilson 4077bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 407821ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 407921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4080bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4081bbba0a97SChris Wilson 4082bbba0a97SChris Wilson if (IS_G4X(dev)) 4083bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4084a266c7d5SChris Wilson 4085b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4086b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4087d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4088755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4089755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4090755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4091d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4092a266c7d5SChris Wilson 4093a266c7d5SChris Wilson /* 4094a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4095a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4096a266c7d5SChris Wilson */ 4097a266c7d5SChris Wilson if (IS_G4X(dev)) { 4098a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4099a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4100a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4101a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4102a266c7d5SChris Wilson } else { 4103a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4104a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4105a266c7d5SChris Wilson } 4106a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4107a266c7d5SChris Wilson 4108a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4109a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4110a266c7d5SChris Wilson POSTING_READ(IER); 4111a266c7d5SChris Wilson 411220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 411320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 411420afbda2SDaniel Vetter 4115f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 411620afbda2SDaniel Vetter 411720afbda2SDaniel Vetter return 0; 411820afbda2SDaniel Vetter } 411920afbda2SDaniel Vetter 4120bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 412120afbda2SDaniel Vetter { 41222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4123cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 412420afbda2SDaniel Vetter u32 hotplug_en; 412520afbda2SDaniel Vetter 4126b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4127b5ea2d56SDaniel Vetter 4128bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4129bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4130adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4131e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4132b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4133cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4134cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4135a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4136a266c7d5SChris Wilson to generate a spurious hotplug event about three 4137a266c7d5SChris Wilson seconds later. So just do it once. 4138a266c7d5SChris Wilson */ 4139a266c7d5SChris Wilson if (IS_G4X(dev)) 4140a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 414185fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4142a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4143a266c7d5SChris Wilson 4144a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4145a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4146a266c7d5SChris Wilson } 4147a266c7d5SChris Wilson 4148ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4149a266c7d5SChris Wilson { 415045a83f84SDaniel Vetter struct drm_device *dev = arg; 41512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4152a266c7d5SChris Wilson u32 iir, new_iir; 4153a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4154a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 415521ad8330SVille Syrjälä u32 flip_mask = 415621ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 415721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4158a266c7d5SChris Wilson 41592dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41602dd2a883SImre Deak return IRQ_NONE; 41612dd2a883SImre Deak 4162a266c7d5SChris Wilson iir = I915_READ(IIR); 4163a266c7d5SChris Wilson 4164a266c7d5SChris Wilson for (;;) { 4165501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41662c8ba29fSChris Wilson bool blc_event = false; 41672c8ba29fSChris Wilson 4168a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4169a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4170a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4171a266c7d5SChris Wilson * interrupts (for non-MSI). 4172a266c7d5SChris Wilson */ 4173222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4174a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4175aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4176a266c7d5SChris Wilson 4177055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4178a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4179a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4180a266c7d5SChris Wilson 4181a266c7d5SChris Wilson /* 4182a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4183a266c7d5SChris Wilson */ 4184a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4185a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4186501e01d7SVille Syrjälä irq_received = true; 4187a266c7d5SChris Wilson } 4188a266c7d5SChris Wilson } 4189222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4190a266c7d5SChris Wilson 4191a266c7d5SChris Wilson if (!irq_received) 4192a266c7d5SChris Wilson break; 4193a266c7d5SChris Wilson 4194a266c7d5SChris Wilson ret = IRQ_HANDLED; 4195a266c7d5SChris Wilson 4196a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 419716c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 419816c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4199a266c7d5SChris Wilson 420021ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4201a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4202a266c7d5SChris Wilson 4203a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 420474cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 4205a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 420674cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 4207a266c7d5SChris Wilson 4208055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42092c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 421090a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 421190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4212a266c7d5SChris Wilson 4213a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4214a266c7d5SChris Wilson blc_event = true; 42154356d586SDaniel Vetter 42164356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4217277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4218a266c7d5SChris Wilson 42191f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42201f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 42212d9d2b0bSVille Syrjälä } 4222a266c7d5SChris Wilson 4223a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4224a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4225a266c7d5SChris Wilson 4226515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4227515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4228515ac2bbSDaniel Vetter 4229a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4230a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4231a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4232a266c7d5SChris Wilson * we would never get another interrupt. 4233a266c7d5SChris Wilson * 4234a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4235a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4236a266c7d5SChris Wilson * another one. 4237a266c7d5SChris Wilson * 4238a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4239a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4240a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4241a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4242a266c7d5SChris Wilson * stray interrupts. 4243a266c7d5SChris Wilson */ 4244a266c7d5SChris Wilson iir = new_iir; 4245a266c7d5SChris Wilson } 4246a266c7d5SChris Wilson 4247a266c7d5SChris Wilson return ret; 4248a266c7d5SChris Wilson } 4249a266c7d5SChris Wilson 4250a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4251a266c7d5SChris Wilson { 42522d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4253a266c7d5SChris Wilson int pipe; 4254a266c7d5SChris Wilson 4255a266c7d5SChris Wilson if (!dev_priv) 4256a266c7d5SChris Wilson return; 4257a266c7d5SChris Wilson 4258a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4259a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4260a266c7d5SChris Wilson 4261a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4262055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4263a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4264a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4265a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4266a266c7d5SChris Wilson 4267055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4268a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4269a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4270a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4271a266c7d5SChris Wilson } 4272a266c7d5SChris Wilson 42734cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4274ac4c16c5SEgbert Eich { 42756323751dSImre Deak struct drm_i915_private *dev_priv = 42766323751dSImre Deak container_of(work, typeof(*dev_priv), 42776323751dSImre Deak hotplug_reenable_work.work); 4278ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4279ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4280ac4c16c5SEgbert Eich int i; 4281ac4c16c5SEgbert Eich 42826323751dSImre Deak intel_runtime_pm_get(dev_priv); 42836323751dSImre Deak 42844cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4285ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4286ac4c16c5SEgbert Eich struct drm_connector *connector; 4287ac4c16c5SEgbert Eich 4288ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4289ac4c16c5SEgbert Eich continue; 4290ac4c16c5SEgbert Eich 4291ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4292ac4c16c5SEgbert Eich 4293ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4294ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4295ac4c16c5SEgbert Eich 4296ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4297ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4298ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4299c23cc417SJani Nikula connector->name); 4300ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4301ac4c16c5SEgbert Eich if (!connector->polled) 4302ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4303ac4c16c5SEgbert Eich } 4304ac4c16c5SEgbert Eich } 4305ac4c16c5SEgbert Eich } 4306ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4307ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 43084cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 43096323751dSImre Deak 43106323751dSImre Deak intel_runtime_pm_put(dev_priv); 4311ac4c16c5SEgbert Eich } 4312ac4c16c5SEgbert Eich 4313fca52a55SDaniel Vetter /** 4314fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4315fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4316fca52a55SDaniel Vetter * 4317fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4318fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4319fca52a55SDaniel Vetter */ 4320b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4321f71d4af4SJesse Barnes { 4322b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 43238b2e326dSChris Wilson 43248b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 432513cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 4326c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4327a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 43288b2e326dSChris Wilson 4329a6706b45SDeepak S /* Let's track the enabled rps events */ 4330b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 43316c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 43326f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 433331685c25SDeepak S else 4334a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4335a6706b45SDeepak S 4336737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4337737b1506SChris Wilson i915_hangcheck_elapsed); 43386323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 43394cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 434061bac78eSDaniel Vetter 434197a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 43429ee32feaSDaniel Vetter 4343b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43444cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 43454cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4346b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4347f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4348f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4349391f75e2SVille Syrjälä } else { 4350391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4351391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4352f71d4af4SJesse Barnes } 4353f71d4af4SJesse Barnes 435421da2700SVille Syrjälä /* 435521da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 435621da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 435721da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 435821da2700SVille Syrjälä */ 4359b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 436021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 436121da2700SVille Syrjälä 4362f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4363f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4364f71d4af4SJesse Barnes 4365b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 436643f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 436743f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 436843f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 436943f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 437043f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 437143f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 437243f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4373b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43747e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43757e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43767e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43777e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 43787e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 43797e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4380fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4381b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4382abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4383723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4384abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4385abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4386abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4387abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4388e0a20ad7SShashank Sharma if (HAS_PCH_SPLIT(dev)) 4389abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4390e0a20ad7SShashank Sharma else 4391e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4392f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4393f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4394723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4395f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4396f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4397f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4398f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 439982a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4400f71d4af4SJesse Barnes } else { 4401b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4402c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4403c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4404c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4405c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4406b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4407a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4408a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4409a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4410a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4411c2798b19SChris Wilson } else { 4412a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4413a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4414a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4415a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4416c2798b19SChris Wilson } 4417778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4418778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4419f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4420f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4421f71d4af4SJesse Barnes } 4422f71d4af4SJesse Barnes } 442320afbda2SDaniel Vetter 4424fca52a55SDaniel Vetter /** 4425fca52a55SDaniel Vetter * intel_hpd_init - initializes and enables hpd support 4426fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4427fca52a55SDaniel Vetter * 4428fca52a55SDaniel Vetter * This function enables the hotplug support. It requires that interrupts have 4429fca52a55SDaniel Vetter * already been enabled with intel_irq_init_hw(). From this point on hotplug and 4430fca52a55SDaniel Vetter * poll request can run concurrently to other code, so locking rules must be 4431fca52a55SDaniel Vetter * obeyed. 4432fca52a55SDaniel Vetter * 4433fca52a55SDaniel Vetter * This is a separate step from interrupt enabling to simplify the locking rules 4434fca52a55SDaniel Vetter * in the driver load and resume code. 4435fca52a55SDaniel Vetter */ 4436b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv) 443720afbda2SDaniel Vetter { 4438b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 4439821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4440821450c6SEgbert Eich struct drm_connector *connector; 4441821450c6SEgbert Eich int i; 444220afbda2SDaniel Vetter 4443821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4444821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4445821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4446821450c6SEgbert Eich } 4447821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4448821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4449821450c6SEgbert Eich connector->polled = intel_connector->polled; 44500e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 44510e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 44520e32b39cSDave Airlie if (intel_connector->mst_port) 4453821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4454821450c6SEgbert Eich } 4455b5ea2d56SDaniel Vetter 4456b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4457b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4458d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 445920afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 446020afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4461d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 446220afbda2SDaniel Vetter } 4463c67a470bSPaulo Zanoni 4464fca52a55SDaniel Vetter /** 4465fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4466fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4467fca52a55SDaniel Vetter * 4468fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4469fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4470fca52a55SDaniel Vetter * 4471fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4472fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4473fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4474fca52a55SDaniel Vetter */ 44752aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44762aeb7d3aSDaniel Vetter { 44772aeb7d3aSDaniel Vetter /* 44782aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44792aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44802aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44812aeb7d3aSDaniel Vetter */ 44822aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44832aeb7d3aSDaniel Vetter 44842aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 44852aeb7d3aSDaniel Vetter } 44862aeb7d3aSDaniel Vetter 4487fca52a55SDaniel Vetter /** 4488fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4489fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4490fca52a55SDaniel Vetter * 4491fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4492fca52a55SDaniel Vetter * resources acquired in the init functions. 4493fca52a55SDaniel Vetter */ 44942aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44952aeb7d3aSDaniel Vetter { 44962aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 44972aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 44982aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 44992aeb7d3aSDaniel Vetter } 45002aeb7d3aSDaniel Vetter 4501fca52a55SDaniel Vetter /** 4502fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4503fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4504fca52a55SDaniel Vetter * 4505fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4506fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4507fca52a55SDaniel Vetter */ 4508b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4509c67a470bSPaulo Zanoni { 4510b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 45112aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 45122dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4513c67a470bSPaulo Zanoni } 4514c67a470bSPaulo Zanoni 4515fca52a55SDaniel Vetter /** 4516fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4517fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4518fca52a55SDaniel Vetter * 4519fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4520fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4521fca52a55SDaniel Vetter */ 4522b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4523c67a470bSPaulo Zanoni { 45242aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4525b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4526b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4527c67a470bSPaulo Zanoni } 4528