xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 93e7e61eb448318e5793c4b20b21a8fd92d4f949)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula #include <drm/drm_irq.h>
3755367a27SJani Nikula 
381d455f8dSJani Nikula #include "display/intel_display_types.h"
39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
40df0566a6SJani Nikula #include "display/intel_hotplug.h"
41df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
42df0566a6SJani Nikula #include "display/intel_psr.h"
43df0566a6SJani Nikula 
44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
483e7abf81SAndi Shyti #include "gt/intel_rps.h"
492239e6dfSDaniele Ceraolo Spurio 
50c0e09200SDave Airlie #include "i915_drv.h"
51440e2b3dSJani Nikula #include "i915_irq.h"
521c5d22f7SChris Wilson #include "i915_trace.h"
53d13616dbSJani Nikula #include "intel_pm.h"
54c0e09200SDave Airlie 
55fca52a55SDaniel Vetter /**
56fca52a55SDaniel Vetter  * DOC: interrupt handling
57fca52a55SDaniel Vetter  *
58fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
59fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
60fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
61fca52a55SDaniel Vetter  */
62fca52a55SDaniel Vetter 
639c6508b9SThomas Gleixner /*
649c6508b9SThomas Gleixner  * Interrupt statistic for PMU. Increments the counter only if the
659c6508b9SThomas Gleixner  * interrupt originated from the the GPU so interrupts from a device which
669c6508b9SThomas Gleixner  * shares the interrupt line are not accounted.
679c6508b9SThomas Gleixner  */
689c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915,
699c6508b9SThomas Gleixner 				 irqreturn_t res)
709c6508b9SThomas Gleixner {
719c6508b9SThomas Gleixner 	if (unlikely(res != IRQ_HANDLED))
729c6508b9SThomas Gleixner 		return;
739c6508b9SThomas Gleixner 
749c6508b9SThomas Gleixner 	/*
759c6508b9SThomas Gleixner 	 * A clever compiler translates that into INC. A not so clever one
769c6508b9SThomas Gleixner 	 * should at least prevent store tearing.
779c6508b9SThomas Gleixner 	 */
789c6508b9SThomas Gleixner 	WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1);
799c6508b9SThomas Gleixner }
809c6508b9SThomas Gleixner 
8148ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
822ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915,
832ea63927SVille Syrjälä 				    enum hpd_pin pin);
8448ef15d3SJosé Roberto de Souza 
85e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
86e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
87e4ce95aaSVille Syrjälä };
88e4ce95aaSVille Syrjälä 
8923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
9023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
9123bb4cb5SVille Syrjälä };
9223bb4cb5SVille Syrjälä 
933a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
94e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
953a3b3c7dSVille Syrjälä };
963a3b3c7dSVille Syrjälä 
977c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
98e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
99e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
100e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
101e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
1027203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
103e5868a31SEgbert Eich };
104e5868a31SEgbert Eich 
1057c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
106e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
10773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
108e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
109e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
1107203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
111e5868a31SEgbert Eich };
112e5868a31SEgbert Eich 
11326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
11474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
11526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
11626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
11726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
1187203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
11926951cafSXiong Zhang };
12026951cafSXiong Zhang 
1217c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
122e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
123e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
124e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
125e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
126e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1277203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
128e5868a31SEgbert Eich };
129e5868a31SEgbert Eich 
1307c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
131e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
132e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
133e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
134e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
135e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1367203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
137e5868a31SEgbert Eich };
138e5868a31SEgbert Eich 
1394bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
140e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
141e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
142e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
143e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
144e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1457203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
146e5868a31SEgbert Eich };
147e5868a31SEgbert Eich 
148e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
149e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
150e5abaab3SVille Syrjälä 	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
151e5abaab3SVille Syrjälä 	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
152e0a20ad7SShashank Sharma };
153e0a20ad7SShashank Sharma 
154b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
1555b76e860SVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
1565b76e860SVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
1575b76e860SVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
1585b76e860SVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
1595b76e860SVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
1605b76e860SVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
16148ef15d3SJosé Roberto de Souza };
16248ef15d3SJosé Roberto de Souza 
16331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
1645f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1655f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1665f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
16797011359SVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
16897011359SVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
16997011359SVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
17097011359SVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
17197011359SVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
17297011359SVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
17352dfdba0SLucas De Marchi };
17452dfdba0SLucas De Marchi 
175229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
1765f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1775f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1785f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
1795f371a81SVille Syrjälä 	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
180229f31e2SLucas De Marchi };
181229f31e2SLucas De Marchi 
1820398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1830398993bSVille Syrjälä {
1840398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1850398993bSVille Syrjälä 
1860398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1870398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1880398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1890398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1900398993bSVille Syrjälä 		else
1910398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1920398993bSVille Syrjälä 		return;
1930398993bSVille Syrjälä 	}
1940398993bSVille Syrjälä 
195373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11)
1960398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
1972446e1d6SMatt Roper 	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
1980398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
199373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 8)
2000398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
201373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 7)
2020398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
2030398993bSVille Syrjälä 	else
2040398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
2050398993bSVille Syrjälä 
206229f31e2SLucas De Marchi 	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
207229f31e2SLucas De Marchi 	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
2080398993bSVille Syrjälä 		return;
2090398993bSVille Syrjälä 
210229f31e2SLucas De Marchi 	if (HAS_PCH_DG1(dev_priv))
211229f31e2SLucas De Marchi 		hpd->pch_hpd = hpd_sde_dg1;
212fa58c9e4SAnusha Srivatsa 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2130398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
2140398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
2150398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
2160398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
2170398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
2180398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
2190398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
2200398993bSVille Syrjälä 	else
2210398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
2220398993bSVille Syrjälä }
2230398993bSVille Syrjälä 
224aca9310aSAnshuman Gupta static void
225aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
226aca9310aSAnshuman Gupta {
227aca9310aSAnshuman Gupta 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
228aca9310aSAnshuman Gupta 
229aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
230aca9310aSAnshuman Gupta }
231aca9310aSAnshuman Gupta 
232cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
23368eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
23468eb49b1SPaulo Zanoni {
23565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
23665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
23768eb49b1SPaulo Zanoni 
23865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
23968eb49b1SPaulo Zanoni 
2405c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
24165f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24265f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24465f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24568eb49b1SPaulo Zanoni }
2465c502442SPaulo Zanoni 
247cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
24868eb49b1SPaulo Zanoni {
24965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
25065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
251a9d356a6SPaulo Zanoni 
25265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
25368eb49b1SPaulo Zanoni 
25468eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
25565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25968eb49b1SPaulo Zanoni }
26068eb49b1SPaulo Zanoni 
261337ba017SPaulo Zanoni /*
262337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
263337ba017SPaulo Zanoni  */
26465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
265b51a2842SVille Syrjälä {
26665f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
267b51a2842SVille Syrjälä 
268b51a2842SVille Syrjälä 	if (val == 0)
269b51a2842SVille Syrjälä 		return;
270b51a2842SVille Syrjälä 
271a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
272a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
273f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
27465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
27665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
278b51a2842SVille Syrjälä }
279337ba017SPaulo Zanoni 
28065f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
281e9e9848aSVille Syrjälä {
28265f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
283e9e9848aSVille Syrjälä 
284e9e9848aSVille Syrjälä 	if (val == 0)
285e9e9848aSVille Syrjälä 		return;
286e9e9848aSVille Syrjälä 
287a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
288a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2899d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
29065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
29265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
294e9e9848aSVille Syrjälä }
295e9e9848aSVille Syrjälä 
296cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
29768eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
29868eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
29968eb49b1SPaulo Zanoni 		   i915_reg_t iir)
30068eb49b1SPaulo Zanoni {
30165f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
30235079899SPaulo Zanoni 
30365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
30465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
30565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
30668eb49b1SPaulo Zanoni }
30735079899SPaulo Zanoni 
308cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
3092918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
31068eb49b1SPaulo Zanoni {
31165f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
31268eb49b1SPaulo Zanoni 
31365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
31465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
31565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
31668eb49b1SPaulo Zanoni }
31768eb49b1SPaulo Zanoni 
3180706f17cSEgbert Eich /* For display hotplug interrupt */
3190706f17cSEgbert Eich static inline void
3200706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
321a9c287c9SJani Nikula 				     u32 mask,
322a9c287c9SJani Nikula 				     u32 bits)
3230706f17cSEgbert Eich {
324a9c287c9SJani Nikula 	u32 val;
3250706f17cSEgbert Eich 
32667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
32748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
3280706f17cSEgbert Eich 
3292939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN);
3300706f17cSEgbert Eich 	val &= ~mask;
3310706f17cSEgbert Eich 	val |= bits;
3322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val);
3330706f17cSEgbert Eich }
3340706f17cSEgbert Eich 
3350706f17cSEgbert Eich /**
3360706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3370706f17cSEgbert Eich  * @dev_priv: driver private
3380706f17cSEgbert Eich  * @mask: bits to update
3390706f17cSEgbert Eich  * @bits: bits to enable
3400706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3410706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3420706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3430706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3440706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3450706f17cSEgbert Eich  * version is also available.
3460706f17cSEgbert Eich  */
3470706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
348a9c287c9SJani Nikula 				   u32 mask,
349a9c287c9SJani Nikula 				   u32 bits)
3500706f17cSEgbert Eich {
3510706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3520706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3530706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3540706f17cSEgbert Eich }
3550706f17cSEgbert Eich 
356d9dc34f1SVille Syrjälä /**
357d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
358d9dc34f1SVille Syrjälä  * @dev_priv: driver private
359d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
360d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
361d9dc34f1SVille Syrjälä  */
362fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
363a9c287c9SJani Nikula 			    u32 interrupt_mask,
364a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
365036a4a7dSZhenyu Wang {
366a9c287c9SJani Nikula 	u32 new_val;
367d9dc34f1SVille Syrjälä 
36867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
36948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
370d9dc34f1SVille Syrjälä 
371d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
372d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
373d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
374d9dc34f1SVille Syrjälä 
375e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
376e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
377d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3782939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask);
3792939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DEIMR);
380036a4a7dSZhenyu Wang 	}
381036a4a7dSZhenyu Wang }
382036a4a7dSZhenyu Wang 
3830961021aSBen Widawsky /**
3843a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3853a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3863a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3873a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3883a3b3c7dSVille Syrjälä  */
3893a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
390a9c287c9SJani Nikula 				u32 interrupt_mask,
391a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3923a3b3c7dSVille Syrjälä {
393a9c287c9SJani Nikula 	u32 new_val;
394a9c287c9SJani Nikula 	u32 old_val;
3953a3b3c7dSVille Syrjälä 
39667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3973a3b3c7dSVille Syrjälä 
39848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
3993a3b3c7dSVille Syrjälä 
40048a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
4013a3b3c7dSVille Syrjälä 		return;
4023a3b3c7dSVille Syrjälä 
4032939eb06SJani Nikula 	old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4043a3b3c7dSVille Syrjälä 
4053a3b3c7dSVille Syrjälä 	new_val = old_val;
4063a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4073a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4083a3b3c7dSVille Syrjälä 
4093a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4102939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val);
4112939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4123a3b3c7dSVille Syrjälä 	}
4133a3b3c7dSVille Syrjälä }
4143a3b3c7dSVille Syrjälä 
4153a3b3c7dSVille Syrjälä /**
416013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
417013d3752SVille Syrjälä  * @dev_priv: driver private
418013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
419013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
420013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
421013d3752SVille Syrjälä  */
422013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
423013d3752SVille Syrjälä 			 enum pipe pipe,
424a9c287c9SJani Nikula 			 u32 interrupt_mask,
425a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
426013d3752SVille Syrjälä {
427a9c287c9SJani Nikula 	u32 new_val;
428013d3752SVille Syrjälä 
42967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
430013d3752SVille Syrjälä 
43148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
432013d3752SVille Syrjälä 
43348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
434013d3752SVille Syrjälä 		return;
435013d3752SVille Syrjälä 
436013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
437013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
438013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
439013d3752SVille Syrjälä 
440013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
441013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
4422939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
4432939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe));
444013d3752SVille Syrjälä 	}
445013d3752SVille Syrjälä }
446013d3752SVille Syrjälä 
447013d3752SVille Syrjälä /**
448fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
449fee884edSDaniel Vetter  * @dev_priv: driver private
450fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
451fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
452fee884edSDaniel Vetter  */
45347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
454a9c287c9SJani Nikula 				  u32 interrupt_mask,
455a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
456fee884edSDaniel Vetter {
4572939eb06SJani Nikula 	u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR);
458fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
459fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
460fee884edSDaniel Vetter 
46148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
46215a17aaeSDaniel Vetter 
46367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
464fee884edSDaniel Vetter 
46548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
466c67a470bSPaulo Zanoni 		return;
467c67a470bSPaulo Zanoni 
4682939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr);
4692939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, SDEIMR);
470fee884edSDaniel Vetter }
4718664281bSPaulo Zanoni 
4726b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
4736b12ca56SVille Syrjälä 			      enum pipe pipe)
4747c463586SKeith Packard {
4756b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
47610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
47710c59c51SImre Deak 
4786b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
4796b12ca56SVille Syrjälä 
480373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) < 5)
4816b12ca56SVille Syrjälä 		goto out;
4826b12ca56SVille Syrjälä 
48310c59c51SImre Deak 	/*
484724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
485724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
48610c59c51SImre Deak 	 */
48748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
48848a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
48910c59c51SImre Deak 		return 0;
490724a6905SVille Syrjälä 	/*
491724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
492724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
493724a6905SVille Syrjälä 	 */
49448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
49548a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
496724a6905SVille Syrjälä 		return 0;
49710c59c51SImre Deak 
49810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
49910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
50010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
50110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
50210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
50310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
50410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
50510c59c51SImre Deak 
5066b12ca56SVille Syrjälä out:
50748a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
50848a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
5096b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
5106b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
5116b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
5126b12ca56SVille Syrjälä 
51310c59c51SImre Deak 	return enable_mask;
51410c59c51SImre Deak }
51510c59c51SImre Deak 
5166b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
5176b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
518755e9019SImre Deak {
5196b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
520755e9019SImre Deak 	u32 enable_mask;
521755e9019SImre Deak 
52248a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5236b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5246b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5256b12ca56SVille Syrjälä 
5266b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
52748a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5286b12ca56SVille Syrjälä 
5296b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5306b12ca56SVille Syrjälä 		return;
5316b12ca56SVille Syrjälä 
5326b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5336b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5346b12ca56SVille Syrjälä 
5352939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5362939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
537755e9019SImre Deak }
538755e9019SImre Deak 
5396b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5406b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
541755e9019SImre Deak {
5426b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
543755e9019SImre Deak 	u32 enable_mask;
544755e9019SImre Deak 
54548a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5466b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5476b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5486b12ca56SVille Syrjälä 
5496b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
55048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5516b12ca56SVille Syrjälä 
5526b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5536b12ca56SVille Syrjälä 		return;
5546b12ca56SVille Syrjälä 
5556b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5566b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5576b12ca56SVille Syrjälä 
5582939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5592939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
560755e9019SImre Deak }
561755e9019SImre Deak 
562f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
563f3e30485SVille Syrjälä {
564f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
565f3e30485SVille Syrjälä 		return false;
566f3e30485SVille Syrjälä 
567f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
568f3e30485SVille Syrjälä }
569f3e30485SVille Syrjälä 
570c0e09200SDave Airlie /**
571f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
57214bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
57301c66889SZhao Yakui  */
57491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
57501c66889SZhao Yakui {
576f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
577f49e38ddSJani Nikula 		return;
578f49e38ddSJani Nikula 
57913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
58001c66889SZhao Yakui 
581755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
582373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 4)
5833b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
584755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5851ec14ad3SChris Wilson 
58613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
58701c66889SZhao Yakui }
58801c66889SZhao Yakui 
589f75f3746SVille Syrjälä /*
590f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
591f75f3746SVille Syrjälä  * around the vertical blanking period.
592f75f3746SVille Syrjälä  *
593f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
594f75f3746SVille Syrjälä  *  vblank_start >= 3
595f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
596f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
597f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
598f75f3746SVille Syrjälä  *
599f75f3746SVille Syrjälä  *           start of vblank:
600f75f3746SVille Syrjälä  *           latch double buffered registers
601f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
602f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
603f75f3746SVille Syrjälä  *           |
604f75f3746SVille Syrjälä  *           |          frame start:
605f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
606f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
607f75f3746SVille Syrjälä  *           |          |
608f75f3746SVille Syrjälä  *           |          |  start of vsync:
609f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
610f75f3746SVille Syrjälä  *           |          |  |
611f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
612f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
613f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
614f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
615f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
616f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
617f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
618f75f3746SVille Syrjälä  *       |          |                                         |
619f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
620f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
621f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
622f75f3746SVille Syrjälä  *
623f75f3746SVille Syrjälä  * x  = horizontal active
624f75f3746SVille Syrjälä  * _  = horizontal blanking
625f75f3746SVille Syrjälä  * hs = horizontal sync
626f75f3746SVille Syrjälä  * va = vertical active
627f75f3746SVille Syrjälä  * vb = vertical blanking
628f75f3746SVille Syrjälä  * vs = vertical sync
629f75f3746SVille Syrjälä  * vbs = vblank_start (number)
630f75f3746SVille Syrjälä  *
631f75f3746SVille Syrjälä  * Summary:
632f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
633f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
634f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
635f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
636f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
637f75f3746SVille Syrjälä  */
638f75f3746SVille Syrjälä 
63942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
64042f52ef8SKeith Packard  * we use as a pipe index
64142f52ef8SKeith Packard  */
64208fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6430a3e67a4SJesse Barnes {
64408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
64508fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
64632db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
64708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
648f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6490b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
650694e409dSVille Syrjälä 	unsigned long irqflags;
651391f75e2SVille Syrjälä 
65232db0b65SVille Syrjälä 	/*
65332db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
65432db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
65532db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
65632db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
65732db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
65832db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
65932db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
66032db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
66132db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
66232db0b65SVille Syrjälä 	 */
66332db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
66432db0b65SVille Syrjälä 		return 0;
66532db0b65SVille Syrjälä 
6660b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6670b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6680b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6690b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6700b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
671391f75e2SVille Syrjälä 
6720b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6730b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6740b2a8e09SVille Syrjälä 
6750b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6760b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6770b2a8e09SVille Syrjälä 
6789db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6799db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6805eddb70bSChris Wilson 
681694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
682694e409dSVille Syrjälä 
6830a3e67a4SJesse Barnes 	/*
6840a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6850a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6860a3e67a4SJesse Barnes 	 * register.
6870a3e67a4SJesse Barnes 	 */
6880a3e67a4SJesse Barnes 	do {
6898cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6908cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
6918cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6920a3e67a4SJesse Barnes 	} while (high1 != high2);
6930a3e67a4SJesse Barnes 
694694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
695694e409dSVille Syrjälä 
6965eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
697391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6985eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
699391f75e2SVille Syrjälä 
700391f75e2SVille Syrjälä 	/*
701391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
702391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
703391f75e2SVille Syrjälä 	 * counter against vblank start.
704391f75e2SVille Syrjälä 	 */
705edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7060a3e67a4SJesse Barnes }
7070a3e67a4SJesse Barnes 
70808fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
7099880b7a5SJesse Barnes {
71008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
71133267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
71208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
7139880b7a5SJesse Barnes 
71433267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
71533267703SVandita Kulkarni 		return 0;
71633267703SVandita Kulkarni 
7172939eb06SJani Nikula 	return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe));
7189880b7a5SJesse Barnes }
7199880b7a5SJesse Barnes 
72006d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc)
721aec0246fSUma Shankar {
722aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
723aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
724aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
725aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
726aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
727aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
72806d6fda5SVille Syrjälä 	u32 scan_prev_time, scan_curr_time, scan_post_time;
729aec0246fSUma Shankar 
730aec0246fSUma Shankar 	/*
731aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
732aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
733aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
734aec0246fSUma Shankar 	 * during the same frame.
735aec0246fSUma Shankar 	 */
736aec0246fSUma Shankar 	do {
737aec0246fSUma Shankar 		/*
738aec0246fSUma Shankar 		 * This field provides read back of the display
739aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
740aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
741aec0246fSUma Shankar 		 */
7428cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7438cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
744aec0246fSUma Shankar 
745aec0246fSUma Shankar 		/*
746aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
747aec0246fSUma Shankar 		 * time stamp value.
748aec0246fSUma Shankar 		 */
7498cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
750aec0246fSUma Shankar 
7518cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7528cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
753aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
754aec0246fSUma Shankar 
75506d6fda5SVille Syrjälä 	return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
756aec0246fSUma Shankar 				   clock), 1000 * htotal);
75706d6fda5SVille Syrjälä }
75806d6fda5SVille Syrjälä 
75906d6fda5SVille Syrjälä /*
76006d6fda5SVille Syrjälä  * On certain encoders on certain platforms, pipe
76106d6fda5SVille Syrjälä  * scanline register will not work to get the scanline,
76206d6fda5SVille Syrjälä  * since the timings are driven from the PORT or issues
76306d6fda5SVille Syrjälä  * with scanline register updates.
76406d6fda5SVille Syrjälä  * This function will use Framestamp and current
76506d6fda5SVille Syrjälä  * timestamp registers to calculate the scanline.
76606d6fda5SVille Syrjälä  */
76706d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
76806d6fda5SVille Syrjälä {
76906d6fda5SVille Syrjälä 	struct drm_vblank_crtc *vblank =
77006d6fda5SVille Syrjälä 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
77106d6fda5SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
77206d6fda5SVille Syrjälä 	u32 vblank_start = mode->crtc_vblank_start;
77306d6fda5SVille Syrjälä 	u32 vtotal = mode->crtc_vtotal;
77406d6fda5SVille Syrjälä 	u32 scanline;
77506d6fda5SVille Syrjälä 
77606d6fda5SVille Syrjälä 	scanline = intel_crtc_scanlines_since_frame_timestamp(crtc);
777aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
778aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
779aec0246fSUma Shankar 
780aec0246fSUma Shankar 	return scanline;
781aec0246fSUma Shankar }
782aec0246fSUma Shankar 
7838cbda6b2SJani Nikula /*
7848cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
7858cbda6b2SJani Nikula  * forcewake etc.
7868cbda6b2SJani Nikula  */
787a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
788a225f079SVille Syrjälä {
789a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
790fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7915caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7925caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
793a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
79480715b2fSVille Syrjälä 	int position, vtotal;
795a225f079SVille Syrjälä 
79672259536SVille Syrjälä 	if (!crtc->active)
7972c6afc36SVille Syrjälä 		return 0;
79872259536SVille Syrjälä 
7995caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8005caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8015caa0feaSDaniel Vetter 
802af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
803aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
804aec0246fSUma Shankar 
80580715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
806a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
807a225f079SVille Syrjälä 		vtotal /= 2;
808a225f079SVille Syrjälä 
809*93e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 2)
8108cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
811a225f079SVille Syrjälä 	else
8128cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
813a225f079SVille Syrjälä 
814a225f079SVille Syrjälä 	/*
81541b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
81641b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
81741b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
81841b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
81941b578fbSJesse Barnes 	 *
82041b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
82141b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
82241b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
82341b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
82441b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
82541b578fbSJesse Barnes 	 */
82691d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
82741b578fbSJesse Barnes 		int i, temp;
82841b578fbSJesse Barnes 
82941b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
83041b578fbSJesse Barnes 			udelay(1);
8318cbda6b2SJani Nikula 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
83241b578fbSJesse Barnes 			if (temp != position) {
83341b578fbSJesse Barnes 				position = temp;
83441b578fbSJesse Barnes 				break;
83541b578fbSJesse Barnes 			}
83641b578fbSJesse Barnes 		}
83741b578fbSJesse Barnes 	}
83841b578fbSJesse Barnes 
83941b578fbSJesse Barnes 	/*
84080715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
84180715b2fSVille Syrjälä 	 * scanline_offset adjustment.
842a225f079SVille Syrjälä 	 */
84380715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
844a225f079SVille Syrjälä }
845a225f079SVille Syrjälä 
8464bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8474bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8484bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8493bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8503bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8510af7e4dfSMario Kleiner {
8524bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
853fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8544bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
855e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8563aa18df8SVille Syrjälä 	int position;
85778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
858ad3543edSMario Kleiner 	unsigned long irqflags;
859373abf1aSMatt Roper 	bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 ||
860*93e7e61eSLucas De Marchi 		IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 ||
861af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8620af7e4dfSMario Kleiner 
86348a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
86400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
86500376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8669db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8671bf6ad62SDaniel Vetter 		return false;
8680af7e4dfSMario Kleiner 	}
8690af7e4dfSMario Kleiner 
870c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
87178e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
872c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
873c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
874c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8750af7e4dfSMario Kleiner 
876d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
877d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
878d31faf65SVille Syrjälä 		vbl_end /= 2;
879d31faf65SVille Syrjälä 		vtotal /= 2;
880d31faf65SVille Syrjälä 	}
881d31faf65SVille Syrjälä 
882ad3543edSMario Kleiner 	/*
883ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
884ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
885ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
886ad3543edSMario Kleiner 	 */
887ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
888ad3543edSMario Kleiner 
889ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
890ad3543edSMario Kleiner 
891ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
892ad3543edSMario Kleiner 	if (stime)
893ad3543edSMario Kleiner 		*stime = ktime_get();
894ad3543edSMario Kleiner 
8957a2ec4a0SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_VRR) {
8967a2ec4a0SVille Syrjälä 		int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc);
8977a2ec4a0SVille Syrjälä 
8987a2ec4a0SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
8997a2ec4a0SVille Syrjälä 
9007a2ec4a0SVille Syrjälä 		/*
9017a2ec4a0SVille Syrjälä 		 * Already exiting vblank? If so, shift our position
9027a2ec4a0SVille Syrjälä 		 * so it looks like we're already apporaching the full
9037a2ec4a0SVille Syrjälä 		 * vblank end. This should make the generated timestamp
9047a2ec4a0SVille Syrjälä 		 * more or less match when the active portion will start.
9057a2ec4a0SVille Syrjälä 		 */
9067a2ec4a0SVille Syrjälä 		if (position >= vbl_start && scanlines < position)
9077a2ec4a0SVille Syrjälä 			position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1);
9087a2ec4a0SVille Syrjälä 	} else if (use_scanline_counter) {
9090af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9100af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9110af7e4dfSMario Kleiner 		 */
912e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9130af7e4dfSMario Kleiner 	} else {
9140af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9150af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9160af7e4dfSMario Kleiner 		 * scanout position.
9170af7e4dfSMario Kleiner 		 */
9188cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9190af7e4dfSMario Kleiner 
9203aa18df8SVille Syrjälä 		/* convert to pixel counts */
9213aa18df8SVille Syrjälä 		vbl_start *= htotal;
9223aa18df8SVille Syrjälä 		vbl_end *= htotal;
9233aa18df8SVille Syrjälä 		vtotal *= htotal;
92478e8fc6bSVille Syrjälä 
92578e8fc6bSVille Syrjälä 		/*
9267e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9277e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9287e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9297e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9307e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9317e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9327e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9337e78f1cbSVille Syrjälä 		 */
9347e78f1cbSVille Syrjälä 		if (position >= vtotal)
9357e78f1cbSVille Syrjälä 			position = vtotal - 1;
9367e78f1cbSVille Syrjälä 
9377e78f1cbSVille Syrjälä 		/*
93878e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
93978e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
94078e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
94178e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
94278e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
94378e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
94478e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
94578e8fc6bSVille Syrjälä 		 */
94678e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9473aa18df8SVille Syrjälä 	}
9483aa18df8SVille Syrjälä 
949ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
950ad3543edSMario Kleiner 	if (etime)
951ad3543edSMario Kleiner 		*etime = ktime_get();
952ad3543edSMario Kleiner 
953ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
954ad3543edSMario Kleiner 
955ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
956ad3543edSMario Kleiner 
9573aa18df8SVille Syrjälä 	/*
9583aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9593aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9603aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9613aa18df8SVille Syrjälä 	 * up since vbl_end.
9623aa18df8SVille Syrjälä 	 */
9633aa18df8SVille Syrjälä 	if (position >= vbl_start)
9643aa18df8SVille Syrjälä 		position -= vbl_end;
9653aa18df8SVille Syrjälä 	else
9663aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9673aa18df8SVille Syrjälä 
9688a920e24SVille Syrjälä 	if (use_scanline_counter) {
9693aa18df8SVille Syrjälä 		*vpos = position;
9703aa18df8SVille Syrjälä 		*hpos = 0;
9713aa18df8SVille Syrjälä 	} else {
9720af7e4dfSMario Kleiner 		*vpos = position / htotal;
9730af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9740af7e4dfSMario Kleiner 	}
9750af7e4dfSMario Kleiner 
9761bf6ad62SDaniel Vetter 	return true;
9770af7e4dfSMario Kleiner }
9780af7e4dfSMario Kleiner 
9794bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
9804bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
9814bbffbf3SThomas Zimmermann {
9824bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
9834bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
98448e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
9854bbffbf3SThomas Zimmermann }
9864bbffbf3SThomas Zimmermann 
987a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
988a225f079SVille Syrjälä {
989fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
990a225f079SVille Syrjälä 	unsigned long irqflags;
991a225f079SVille Syrjälä 	int position;
992a225f079SVille Syrjälä 
993a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
994a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
995a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
996a225f079SVille Syrjälä 
997a225f079SVille Syrjälä 	return position;
998a225f079SVille Syrjälä }
999a225f079SVille Syrjälä 
1000e3689190SBen Widawsky /**
100174bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
1002e3689190SBen Widawsky  * occurred.
1003e3689190SBen Widawsky  * @work: workqueue struct
1004e3689190SBen Widawsky  *
1005e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1006e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1007e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1008e3689190SBen Widawsky  */
100974bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
1010e3689190SBen Widawsky {
10112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1012cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1013cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
1014e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
101535a85ac6SBen Widawsky 	char *parity_event[6];
1016a9c287c9SJani Nikula 	u32 misccpctl;
1017a9c287c9SJani Nikula 	u8 slice = 0;
1018e3689190SBen Widawsky 
1019e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1020e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1021e3689190SBen Widawsky 	 * any time we access those registers.
1022e3689190SBen Widawsky 	 */
102391c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1024e3689190SBen Widawsky 
102535a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
102648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
102735a85ac6SBen Widawsky 		goto out;
102835a85ac6SBen Widawsky 
10292939eb06SJani Nikula 	misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
10302939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
10312939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL);
1032e3689190SBen Widawsky 
103335a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1034f0f59a00SVille Syrjälä 		i915_reg_t reg;
103535a85ac6SBen Widawsky 
103635a85ac6SBen Widawsky 		slice--;
103748a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
103848a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
103935a85ac6SBen Widawsky 			break;
104035a85ac6SBen Widawsky 
104135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
104235a85ac6SBen Widawsky 
10436fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
104435a85ac6SBen Widawsky 
10452939eb06SJani Nikula 		error_status = intel_uncore_read(&dev_priv->uncore, reg);
1046e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1047e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1048e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1049e3689190SBen Widawsky 
10502939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
10512939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, reg);
1052e3689190SBen Widawsky 
1053cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1054e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1055e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1056e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
105735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
105835a85ac6SBen Widawsky 		parity_event[5] = NULL;
1059e3689190SBen Widawsky 
106091c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1061e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1062e3689190SBen Widawsky 
106335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
106435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1065e3689190SBen Widawsky 
106635a85ac6SBen Widawsky 		kfree(parity_event[4]);
1067e3689190SBen Widawsky 		kfree(parity_event[3]);
1068e3689190SBen Widawsky 		kfree(parity_event[2]);
1069e3689190SBen Widawsky 		kfree(parity_event[1]);
1070e3689190SBen Widawsky 	}
1071e3689190SBen Widawsky 
10722939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
107335a85ac6SBen Widawsky 
107435a85ac6SBen Widawsky out:
107548a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1076cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1077cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1078cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
107935a85ac6SBen Widawsky 
108091c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
108135a85ac6SBen Widawsky }
108235a85ac6SBen Widawsky 
1083af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1084121e758eSDhinakaran Pandiyan {
1085af92058fSVille Syrjälä 	switch (pin) {
1086da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1087da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1088da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1089da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1090da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1091da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
10924294fa5fSVille Syrjälä 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin);
109348ef15d3SJosé Roberto de Souza 	default:
109448ef15d3SJosé Roberto de Souza 		return false;
109548ef15d3SJosé Roberto de Souza 	}
109648ef15d3SJosé Roberto de Souza }
109748ef15d3SJosé Roberto de Souza 
1098af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
109963c88d22SImre Deak {
1100af92058fSVille Syrjälä 	switch (pin) {
1101af92058fSVille Syrjälä 	case HPD_PORT_A:
1102195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1103af92058fSVille Syrjälä 	case HPD_PORT_B:
110463c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1105af92058fSVille Syrjälä 	case HPD_PORT_C:
110663c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
110763c88d22SImre Deak 	default:
110863c88d22SImre Deak 		return false;
110963c88d22SImre Deak 	}
111063c88d22SImre Deak }
111163c88d22SImre Deak 
1112af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
111331604222SAnusha Srivatsa {
1114af92058fSVille Syrjälä 	switch (pin) {
1115af92058fSVille Syrjälä 	case HPD_PORT_A:
1116af92058fSVille Syrjälä 	case HPD_PORT_B:
11178ef7e340SMatt Roper 	case HPD_PORT_C:
1118229f31e2SLucas De Marchi 	case HPD_PORT_D:
11194294fa5fSVille Syrjälä 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin);
112031604222SAnusha Srivatsa 	default:
112131604222SAnusha Srivatsa 		return false;
112231604222SAnusha Srivatsa 	}
112331604222SAnusha Srivatsa }
112431604222SAnusha Srivatsa 
1125af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112631604222SAnusha Srivatsa {
1127af92058fSVille Syrjälä 	switch (pin) {
1128da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1129da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1130da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1131da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1132da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1133da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11344294fa5fSVille Syrjälä 		return val & ICP_TC_HPD_LONG_DETECT(pin);
113552dfdba0SLucas De Marchi 	default:
113652dfdba0SLucas De Marchi 		return false;
113752dfdba0SLucas De Marchi 	}
113852dfdba0SLucas De Marchi }
113952dfdba0SLucas De Marchi 
1140af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11416dbf30ceSVille Syrjälä {
1142af92058fSVille Syrjälä 	switch (pin) {
1143af92058fSVille Syrjälä 	case HPD_PORT_E:
11446dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11456dbf30ceSVille Syrjälä 	default:
11466dbf30ceSVille Syrjälä 		return false;
11476dbf30ceSVille Syrjälä 	}
11486dbf30ceSVille Syrjälä }
11496dbf30ceSVille Syrjälä 
1150af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115174c0b395SVille Syrjälä {
1152af92058fSVille Syrjälä 	switch (pin) {
1153af92058fSVille Syrjälä 	case HPD_PORT_A:
115474c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1155af92058fSVille Syrjälä 	case HPD_PORT_B:
115674c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1157af92058fSVille Syrjälä 	case HPD_PORT_C:
115874c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1159af92058fSVille Syrjälä 	case HPD_PORT_D:
116074c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
116174c0b395SVille Syrjälä 	default:
116274c0b395SVille Syrjälä 		return false;
116374c0b395SVille Syrjälä 	}
116474c0b395SVille Syrjälä }
116574c0b395SVille Syrjälä 
1166af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1167e4ce95aaSVille Syrjälä {
1168af92058fSVille Syrjälä 	switch (pin) {
1169af92058fSVille Syrjälä 	case HPD_PORT_A:
1170e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1171e4ce95aaSVille Syrjälä 	default:
1172e4ce95aaSVille Syrjälä 		return false;
1173e4ce95aaSVille Syrjälä 	}
1174e4ce95aaSVille Syrjälä }
1175e4ce95aaSVille Syrjälä 
1176af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
117713cf5504SDave Airlie {
1178af92058fSVille Syrjälä 	switch (pin) {
1179af92058fSVille Syrjälä 	case HPD_PORT_B:
1180676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1181af92058fSVille Syrjälä 	case HPD_PORT_C:
1182676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1183af92058fSVille Syrjälä 	case HPD_PORT_D:
1184676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1185676574dfSJani Nikula 	default:
1186676574dfSJani Nikula 		return false;
118713cf5504SDave Airlie 	}
118813cf5504SDave Airlie }
118913cf5504SDave Airlie 
1190af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
119113cf5504SDave Airlie {
1192af92058fSVille Syrjälä 	switch (pin) {
1193af92058fSVille Syrjälä 	case HPD_PORT_B:
1194676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1195af92058fSVille Syrjälä 	case HPD_PORT_C:
1196676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1197af92058fSVille Syrjälä 	case HPD_PORT_D:
1198676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1199676574dfSJani Nikula 	default:
1200676574dfSJani Nikula 		return false;
120113cf5504SDave Airlie 	}
120213cf5504SDave Airlie }
120313cf5504SDave Airlie 
120442db67d6SVille Syrjälä /*
120542db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
120642db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
120742db67d6SVille Syrjälä  * hotplug detection results from several registers.
120842db67d6SVille Syrjälä  *
120942db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
121042db67d6SVille Syrjälä  */
1211cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1212cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
12138c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1214fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1215af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1216676574dfSJani Nikula {
1217e9be2850SVille Syrjälä 	enum hpd_pin pin;
1218676574dfSJani Nikula 
121952dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
122052dfdba0SLucas De Marchi 
1221e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1222e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
12238c841e57SJani Nikula 			continue;
12248c841e57SJani Nikula 
1225e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1226676574dfSJani Nikula 
1227af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1228e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1229676574dfSJani Nikula 	}
1230676574dfSJani Nikula 
123100376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
123200376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1233f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1234676574dfSJani Nikula 
1235676574dfSJani Nikula }
1236676574dfSJani Nikula 
1237a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
1238a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1239a0e066b8SVille Syrjälä {
1240a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1241a0e066b8SVille Syrjälä 	u32 enabled_irqs = 0;
1242a0e066b8SVille Syrjälä 
1243a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1244a0e066b8SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
1245a0e066b8SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
1246a0e066b8SVille Syrjälä 
1247a0e066b8SVille Syrjälä 	return enabled_irqs;
1248a0e066b8SVille Syrjälä }
1249a0e066b8SVille Syrjälä 
1250a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
1251a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1252a0e066b8SVille Syrjälä {
1253a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1254a0e066b8SVille Syrjälä 	u32 hotplug_irqs = 0;
1255a0e066b8SVille Syrjälä 
1256a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1257a0e066b8SVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
1258a0e066b8SVille Syrjälä 
1259a0e066b8SVille Syrjälä 	return hotplug_irqs;
1260a0e066b8SVille Syrjälä }
1261a0e066b8SVille Syrjälä 
12622ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915,
12632ea63927SVille Syrjälä 				     hotplug_enables_func hotplug_enables)
12642ea63927SVille Syrjälä {
12652ea63927SVille Syrjälä 	struct intel_encoder *encoder;
12662ea63927SVille Syrjälä 	u32 hotplug = 0;
12672ea63927SVille Syrjälä 
12682ea63927SVille Syrjälä 	for_each_intel_encoder(&i915->drm, encoder)
12692ea63927SVille Syrjälä 		hotplug |= hotplug_enables(i915, encoder->hpd_pin);
12702ea63927SVille Syrjälä 
12712ea63927SVille Syrjälä 	return hotplug;
12722ea63927SVille Syrjälä }
12732ea63927SVille Syrjälä 
127491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1275515ac2bbSDaniel Vetter {
127628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1277515ac2bbSDaniel Vetter }
1278515ac2bbSDaniel Vetter 
127991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1280ce99c256SDaniel Vetter {
12819ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1282ce99c256SDaniel Vetter }
1283ce99c256SDaniel Vetter 
12848bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
128591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
128691d14251STvrtko Ursulin 					 enum pipe pipe,
1287a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1288a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1289a9c287c9SJani Nikula 					 u32 crc4)
12908bf1e9f1SShuang He {
12918c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
129200535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
12935cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
12945cee6c45SVille Syrjälä 
12955cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1296b2c88f5bSDamien Lespiau 
1297d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
12988c6b709dSTomeu Vizoso 	/*
12998c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
13008c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
13018c6b709dSTomeu Vizoso 	 * out the buggy result.
13028c6b709dSTomeu Vizoso 	 *
1303163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
13048c6b709dSTomeu Vizoso 	 * don't trust that one either.
13058c6b709dSTomeu Vizoso 	 */
1306033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1307373abf1aSMatt Roper 	    (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
13088c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
13098c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
13108c6b709dSTomeu Vizoso 		return;
13118c6b709dSTomeu Vizoso 	}
13128c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
13136cc42152SMaarten Lankhorst 
1314246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1315ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1316246ee524STomeu Vizoso 				crcs);
13178c6b709dSTomeu Vizoso }
1318277de95eSDaniel Vetter #else
1319277de95eSDaniel Vetter static inline void
132091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
132191d14251STvrtko Ursulin 			     enum pipe pipe,
1322a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1323a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1324a9c287c9SJani Nikula 			     u32 crc4) {}
1325277de95eSDaniel Vetter #endif
1326eba94eb9SDaniel Vetter 
13271288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
13281288f9b0SKarthik B S 			      enum pipe pipe)
13291288f9b0SKarthik B S {
13301288f9b0SKarthik B S 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
13311288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
13321288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
13331288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
13341288f9b0SKarthik B S 	unsigned long irqflags;
13351288f9b0SKarthik B S 
13361288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
13371288f9b0SKarthik B S 
13381288f9b0SKarthik B S 	crtc_state->event = NULL;
13391288f9b0SKarthik B S 
13401288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
13411288f9b0SKarthik B S 
13421288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
13431288f9b0SKarthik B S }
1344277de95eSDaniel Vetter 
134591d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
134691d14251STvrtko Ursulin 				     enum pipe pipe)
13475a69b89fSDaniel Vetter {
134891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13492939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13505a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13515a69b89fSDaniel Vetter }
13525a69b89fSDaniel Vetter 
135391d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
135491d14251STvrtko Ursulin 				     enum pipe pipe)
1355eba94eb9SDaniel Vetter {
135691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13572939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13582939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)),
13592939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)),
13602939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)),
13612939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe)));
1362eba94eb9SDaniel Vetter }
13635b3a856bSDaniel Vetter 
136491d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
136591d14251STvrtko Ursulin 				      enum pipe pipe)
13665b3a856bSDaniel Vetter {
1367a9c287c9SJani Nikula 	u32 res1, res2;
13680b5c5ed0SDaniel Vetter 
1369373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 3)
13702939eb06SJani Nikula 		res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe));
13710b5c5ed0SDaniel Vetter 	else
13720b5c5ed0SDaniel Vetter 		res1 = 0;
13730b5c5ed0SDaniel Vetter 
1374373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv))
13752939eb06SJani Nikula 		res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe));
13760b5c5ed0SDaniel Vetter 	else
13770b5c5ed0SDaniel Vetter 		res2 = 0;
13785b3a856bSDaniel Vetter 
137991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13802939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)),
13812939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)),
13822939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)),
13830b5c5ed0SDaniel Vetter 				     res1, res2);
13845b3a856bSDaniel Vetter }
13858bf1e9f1SShuang He 
138644d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
138744d9241eSVille Syrjälä {
138844d9241eSVille Syrjälä 	enum pipe pipe;
138944d9241eSVille Syrjälä 
139044d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
13912939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe),
139244d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
139344d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
139444d9241eSVille Syrjälä 
139544d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
139644d9241eSVille Syrjälä 	}
139744d9241eSVille Syrjälä }
139844d9241eSVille Syrjälä 
1399eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
140091d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
14017e231dbeSJesse Barnes {
1402d048a268SVille Syrjälä 	enum pipe pipe;
14037e231dbeSJesse Barnes 
140458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
14051ca993d2SVille Syrjälä 
14061ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
14071ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
14081ca993d2SVille Syrjälä 		return;
14091ca993d2SVille Syrjälä 	}
14101ca993d2SVille Syrjälä 
1411055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1412f0f59a00SVille Syrjälä 		i915_reg_t reg;
14136b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
141491d181ddSImre Deak 
1415bbb5eebfSDaniel Vetter 		/*
1416bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1417bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1418bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1419bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1420bbb5eebfSDaniel Vetter 		 * handle.
1421bbb5eebfSDaniel Vetter 		 */
14220f239f4cSDaniel Vetter 
14230f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14246b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1425bbb5eebfSDaniel Vetter 
1426bbb5eebfSDaniel Vetter 		switch (pipe) {
1427d048a268SVille Syrjälä 		default:
1428bbb5eebfSDaniel Vetter 		case PIPE_A:
1429bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1430bbb5eebfSDaniel Vetter 			break;
1431bbb5eebfSDaniel Vetter 		case PIPE_B:
1432bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1433bbb5eebfSDaniel Vetter 			break;
14343278f67fSVille Syrjälä 		case PIPE_C:
14353278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14363278f67fSVille Syrjälä 			break;
1437bbb5eebfSDaniel Vetter 		}
1438bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
14396b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1440bbb5eebfSDaniel Vetter 
14416b12ca56SVille Syrjälä 		if (!status_mask)
144291d181ddSImre Deak 			continue;
144391d181ddSImre Deak 
144491d181ddSImre Deak 		reg = PIPESTAT(pipe);
14452939eb06SJani Nikula 		pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask;
14466b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
14477e231dbeSJesse Barnes 
14487e231dbeSJesse Barnes 		/*
14497e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1450132c27c9SVille Syrjälä 		 *
1451132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1452132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1453132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1454132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1455132c27c9SVille Syrjälä 		 * an interrupt is still pending.
14567e231dbeSJesse Barnes 		 */
1457132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
14582939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]);
14592939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, enable_mask);
1460132c27c9SVille Syrjälä 		}
14617e231dbeSJesse Barnes 	}
146258ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14632ecb8ca4SVille Syrjälä }
14642ecb8ca4SVille Syrjälä 
1465eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1466eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1467eb64343cSVille Syrjälä {
1468eb64343cSVille Syrjälä 	enum pipe pipe;
1469eb64343cSVille Syrjälä 
1470eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1471eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1472aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1473eb64343cSVille Syrjälä 
1474eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1475eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1476eb64343cSVille Syrjälä 
1477eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1478eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1479eb64343cSVille Syrjälä 	}
1480eb64343cSVille Syrjälä }
1481eb64343cSVille Syrjälä 
1482eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1483eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1484eb64343cSVille Syrjälä {
1485eb64343cSVille Syrjälä 	bool blc_event = false;
1486eb64343cSVille Syrjälä 	enum pipe pipe;
1487eb64343cSVille Syrjälä 
1488eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1489eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1490aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1491eb64343cSVille Syrjälä 
1492eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1493eb64343cSVille Syrjälä 			blc_event = true;
1494eb64343cSVille Syrjälä 
1495eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1496eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1497eb64343cSVille Syrjälä 
1498eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1499eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1500eb64343cSVille Syrjälä 	}
1501eb64343cSVille Syrjälä 
1502eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1503eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1504eb64343cSVille Syrjälä }
1505eb64343cSVille Syrjälä 
1506eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1507eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1508eb64343cSVille Syrjälä {
1509eb64343cSVille Syrjälä 	bool blc_event = false;
1510eb64343cSVille Syrjälä 	enum pipe pipe;
1511eb64343cSVille Syrjälä 
1512eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1513eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1514aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1515eb64343cSVille Syrjälä 
1516eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1517eb64343cSVille Syrjälä 			blc_event = true;
1518eb64343cSVille Syrjälä 
1519eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1520eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1521eb64343cSVille Syrjälä 
1522eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1523eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1524eb64343cSVille Syrjälä 	}
1525eb64343cSVille Syrjälä 
1526eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1527eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1528eb64343cSVille Syrjälä 
1529eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1530eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1531eb64343cSVille Syrjälä }
1532eb64343cSVille Syrjälä 
153391d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
15342ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
15352ecb8ca4SVille Syrjälä {
15362ecb8ca4SVille Syrjälä 	enum pipe pipe;
15377e231dbeSJesse Barnes 
1538055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1539fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1540aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
15414356d586SDaniel Vetter 
15426ede6b06SVille Syrjälä 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
15436ede6b06SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
15446ede6b06SVille Syrjälä 
15454356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
154691d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
15472d9d2b0bSVille Syrjälä 
15481f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15491f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
155031acc7f5SJesse Barnes 	}
155131acc7f5SJesse Barnes 
1552c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
155391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1554c1874ed7SImre Deak }
1555c1874ed7SImre Deak 
15561ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
155716c6c56bSVille Syrjälä {
15580ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
15590ba7c51aSVille Syrjälä 	int i;
156016c6c56bSVille Syrjälä 
15610ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15620ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15630ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
15640ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
15650ba7c51aSVille Syrjälä 	else
15660ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
15670ba7c51aSVille Syrjälä 
15680ba7c51aSVille Syrjälä 	/*
15690ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
15700ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
15710ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
15720ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
15730ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
15740ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
15750ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
15760ba7c51aSVille Syrjälä 	 */
15770ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
15782939eb06SJani Nikula 		u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask;
15790ba7c51aSVille Syrjälä 
15800ba7c51aSVille Syrjälä 		if (tmp == 0)
15810ba7c51aSVille Syrjälä 			return hotplug_status;
15820ba7c51aSVille Syrjälä 
15830ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
15842939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status);
15850ba7c51aSVille Syrjälä 	}
15860ba7c51aSVille Syrjälä 
158748a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
15880ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
15892939eb06SJani Nikula 		      intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
15901ae3c34cSVille Syrjälä 
15911ae3c34cSVille Syrjälä 	return hotplug_status;
15921ae3c34cSVille Syrjälä }
15931ae3c34cSVille Syrjälä 
159491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
15951ae3c34cSVille Syrjälä 				 u32 hotplug_status)
15961ae3c34cSVille Syrjälä {
15971ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
15980398993bSVille Syrjälä 	u32 hotplug_trigger;
15993ff60f89SOscar Mateo 
16000398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
16010398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
16020398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16030398993bSVille Syrjälä 	else
16040398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
160516c6c56bSVille Syrjälä 
160658f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1607cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1608cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
16090398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1610fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
161158f2cf24SVille Syrjälä 
161291d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
161358f2cf24SVille Syrjälä 	}
1614369712e8SJani Nikula 
16150398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
16160398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
16170398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
161891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
161958f2cf24SVille Syrjälä }
162016c6c56bSVille Syrjälä 
1621c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1622c1874ed7SImre Deak {
1623b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1624c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1625c1874ed7SImre Deak 
16262dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16272dd2a883SImre Deak 		return IRQ_NONE;
16282dd2a883SImre Deak 
16291f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16309102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16311f814dacSImre Deak 
16321e1cace9SVille Syrjälä 	do {
16336e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
16342ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16351ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1636a5e485a9SVille Syrjälä 		u32 ier = 0;
16373ff60f89SOscar Mateo 
16382939eb06SJani Nikula 		gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR);
16392939eb06SJani Nikula 		pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR);
16402939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
1641c1874ed7SImre Deak 
1642c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
16431e1cace9SVille Syrjälä 			break;
1644c1874ed7SImre Deak 
1645c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1646c1874ed7SImre Deak 
1647a5e485a9SVille Syrjälä 		/*
1648a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1649a5e485a9SVille Syrjälä 		 *
1650a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1651a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1652a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1653a5e485a9SVille Syrjälä 		 *
1654a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1655a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1656a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1657a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1658a5e485a9SVille Syrjälä 		 * bits this time around.
1659a5e485a9SVille Syrjälä 		 */
16602939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
16612939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
16622939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
16634a0a0202SVille Syrjälä 
16644a0a0202SVille Syrjälä 		if (gt_iir)
16652939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir);
16664a0a0202SVille Syrjälä 		if (pm_iir)
16672939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir);
16684a0a0202SVille Syrjälä 
16697ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16701ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
16717ce4d1f2SVille Syrjälä 
16723ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16733ff60f89SOscar Mateo 		 * signalled in iir */
1674eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
16757ce4d1f2SVille Syrjälä 
1676eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1677eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1678eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1679eef57324SJerome Anand 
16807ce4d1f2SVille Syrjälä 		/*
16817ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16827ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16837ce4d1f2SVille Syrjälä 		 */
16847ce4d1f2SVille Syrjälä 		if (iir)
16852939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
16864a0a0202SVille Syrjälä 
16872939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
16882939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
16891ae3c34cSVille Syrjälä 
169052894874SVille Syrjälä 		if (gt_iir)
1691cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
169252894874SVille Syrjälä 		if (pm_iir)
16933e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
169452894874SVille Syrjälä 
16951ae3c34cSVille Syrjälä 		if (hotplug_status)
169691d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16972ecb8ca4SVille Syrjälä 
169891d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
16991e1cace9SVille Syrjälä 	} while (0);
17007e231dbeSJesse Barnes 
17019c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17029c6508b9SThomas Gleixner 
17039102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17041f814dacSImre Deak 
17057e231dbeSJesse Barnes 	return ret;
17067e231dbeSJesse Barnes }
17077e231dbeSJesse Barnes 
170843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
170943f328d7SVille Syrjälä {
1710b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
171143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
171243f328d7SVille Syrjälä 
17132dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17142dd2a883SImre Deak 		return IRQ_NONE;
17152dd2a883SImre Deak 
17161f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17179102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17181f814dacSImre Deak 
1719579de73bSChris Wilson 	do {
17206e814800SVille Syrjälä 		u32 master_ctl, iir;
17212ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17221ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1723a5e485a9SVille Syrjälä 		u32 ier = 0;
1724a5e485a9SVille Syrjälä 
17252939eb06SJani Nikula 		master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17262939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
17273278f67fSVille Syrjälä 
17283278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17298e5fd599SVille Syrjälä 			break;
173043f328d7SVille Syrjälä 
173127b6c122SOscar Mateo 		ret = IRQ_HANDLED;
173227b6c122SOscar Mateo 
1733a5e485a9SVille Syrjälä 		/*
1734a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1735a5e485a9SVille Syrjälä 		 *
1736a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1737a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1738a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1739a5e485a9SVille Syrjälä 		 *
1740a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1741a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1742a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1743a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1744a5e485a9SVille Syrjälä 		 * bits this time around.
1745a5e485a9SVille Syrjälä 		 */
17462939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
17472939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
17482939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
174943f328d7SVille Syrjälä 
17506cc32f15SChris Wilson 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
175127b6c122SOscar Mateo 
175227b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17531ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
175443f328d7SVille Syrjälä 
175527b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
175627b6c122SOscar Mateo 		 * signalled in iir */
1757eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
175843f328d7SVille Syrjälä 
1759eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1760eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1761eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1762eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1763eef57324SJerome Anand 
17647ce4d1f2SVille Syrjälä 		/*
17657ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17667ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17677ce4d1f2SVille Syrjälä 		 */
17687ce4d1f2SVille Syrjälä 		if (iir)
17692939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17707ce4d1f2SVille Syrjälä 
17712939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17722939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
17731ae3c34cSVille Syrjälä 
17741ae3c34cSVille Syrjälä 		if (hotplug_status)
177591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17762ecb8ca4SVille Syrjälä 
177791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1778579de73bSChris Wilson 	} while (0);
17793278f67fSVille Syrjälä 
17809c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17819c6508b9SThomas Gleixner 
17829102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17831f814dacSImre Deak 
178443f328d7SVille Syrjälä 	return ret;
178543f328d7SVille Syrjälä }
178643f328d7SVille Syrjälä 
178791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17880398993bSVille Syrjälä 				u32 hotplug_trigger)
1789776ad806SJesse Barnes {
179042db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1791776ad806SJesse Barnes 
17926a39d7c9SJani Nikula 	/*
17936a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
17946a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
17956a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
17966a39d7c9SJani Nikula 	 * errors.
17976a39d7c9SJani Nikula 	 */
17982939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
17996a39d7c9SJani Nikula 	if (!hotplug_trigger) {
18006a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
18016a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
18026a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
18036a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
18046a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
18056a39d7c9SJani Nikula 	}
18066a39d7c9SJani Nikula 
18072939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
18086a39d7c9SJani Nikula 	if (!hotplug_trigger)
18096a39d7c9SJani Nikula 		return;
181013cf5504SDave Airlie 
18110398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18120398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
18130398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1814fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
181540e56410SVille Syrjälä 
181691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1817aaf5ec2eSSonika Jindal }
181891d131d2SDaniel Vetter 
181991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
182040e56410SVille Syrjälä {
1821d048a268SVille Syrjälä 	enum pipe pipe;
182240e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
182340e56410SVille Syrjälä 
18240398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
182540e56410SVille Syrjälä 
1826cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1827cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1828776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
182900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1830cfc33bf7SVille Syrjälä 			port_name(port));
1831cfc33bf7SVille Syrjälä 	}
1832776ad806SJesse Barnes 
1833ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
183491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1835ce99c256SDaniel Vetter 
1836776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
183791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1838776ad806SJesse Barnes 
1839776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
184000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1841776ad806SJesse Barnes 
1842776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
184300376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1844776ad806SJesse Barnes 
1845776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
184600376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1847776ad806SJesse Barnes 
1848b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1849055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
185000376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
18519db4a9c7SJesse Barnes 				pipe_name(pipe),
18522939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1853b8b65ccdSAnshuman Gupta 	}
1854776ad806SJesse Barnes 
1855776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
185600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1857776ad806SJesse Barnes 
1858776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
185900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
186000376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1861776ad806SJesse Barnes 
1862776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1863a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
18648664281bSPaulo Zanoni 
18658664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1866a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
18678664281bSPaulo Zanoni }
18688664281bSPaulo Zanoni 
186991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
18708664281bSPaulo Zanoni {
18712939eb06SJani Nikula 	u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT);
18725a69b89fSDaniel Vetter 	enum pipe pipe;
18738664281bSPaulo Zanoni 
1874de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
187500376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1876de032bf4SPaulo Zanoni 
1877055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18781f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
18791f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
18808664281bSPaulo Zanoni 
18815a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
188291d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
188391d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
18845a69b89fSDaniel Vetter 			else
188591d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
18865a69b89fSDaniel Vetter 		}
18875a69b89fSDaniel Vetter 	}
18888bf1e9f1SShuang He 
18892939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int);
18908664281bSPaulo Zanoni }
18918664281bSPaulo Zanoni 
189291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
18938664281bSPaulo Zanoni {
18942939eb06SJani Nikula 	u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT);
189545c1cd87SMika Kahola 	enum pipe pipe;
18968664281bSPaulo Zanoni 
1897de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
189800376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1899de032bf4SPaulo Zanoni 
190045c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
190145c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
190245c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
19038664281bSPaulo Zanoni 
19042939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int);
1905776ad806SJesse Barnes }
1906776ad806SJesse Barnes 
190791d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
190823e81d69SAdam Jackson {
1909d048a268SVille Syrjälä 	enum pipe pipe;
19106dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1911aaf5ec2eSSonika Jindal 
19120398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
191391d131d2SDaniel Vetter 
1914cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1915cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
191623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
191700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1918cfc33bf7SVille Syrjälä 			port_name(port));
1919cfc33bf7SVille Syrjälä 	}
192023e81d69SAdam Jackson 
192123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
192291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
192323e81d69SAdam Jackson 
192423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
192591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
192623e81d69SAdam Jackson 
192723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
192800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
192923e81d69SAdam Jackson 
193023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
193100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
193223e81d69SAdam Jackson 
1933b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1934055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
193500376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
193623e81d69SAdam Jackson 				pipe_name(pipe),
19372939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1938b8b65ccdSAnshuman Gupta 	}
19398664281bSPaulo Zanoni 
19408664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
194191d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
194223e81d69SAdam Jackson }
194323e81d69SAdam Jackson 
194458676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
194531604222SAnusha Srivatsa {
1946e76ab2cfSVille Syrjälä 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP;
1947e76ab2cfSVille Syrjälä 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP;
194831604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
194931604222SAnusha Srivatsa 
195031604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
195131604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
195231604222SAnusha Srivatsa 
19532939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
19542939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg);
195531604222SAnusha Srivatsa 
195631604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19570398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
19580398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
195931604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
196031604222SAnusha Srivatsa 	}
196131604222SAnusha Srivatsa 
196231604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
196331604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
196431604222SAnusha Srivatsa 
19652939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
19662939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg);
196731604222SAnusha Srivatsa 
196831604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19690398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19700398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
1971da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
197252dfdba0SLucas De Marchi 	}
197352dfdba0SLucas De Marchi 
197452dfdba0SLucas De Marchi 	if (pin_mask)
197552dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
197652dfdba0SLucas De Marchi 
197752dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
197852dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
197952dfdba0SLucas De Marchi }
198052dfdba0SLucas De Marchi 
198191d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
19826dbf30ceSVille Syrjälä {
19836dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19846dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19856dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19866dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19876dbf30ceSVille Syrjälä 
19886dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19896dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19906dbf30ceSVille Syrjälä 
19912939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
19922939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
19936dbf30ceSVille Syrjälä 
1994cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19950398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
19960398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
199774c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19986dbf30ceSVille Syrjälä 	}
19996dbf30ceSVille Syrjälä 
20006dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20016dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20026dbf30ceSVille Syrjälä 
20032939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
20042939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg);
20056dbf30ceSVille Syrjälä 
2006cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20070398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
20080398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
20096dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20106dbf30ceSVille Syrjälä 	}
20116dbf30ceSVille Syrjälä 
20126dbf30ceSVille Syrjälä 	if (pin_mask)
201391d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
20146dbf30ceSVille Syrjälä 
20156dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
201691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
20176dbf30ceSVille Syrjälä }
20186dbf30ceSVille Syrjälä 
201991d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
20200398993bSVille Syrjälä 				u32 hotplug_trigger)
2021c008bc6eSPaulo Zanoni {
2022e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2023e4ce95aaSVille Syrjälä 
20242939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
20252939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2026e4ce95aaSVille Syrjälä 
20270398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20280398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
20290398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2030e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
203140e56410SVille Syrjälä 
203291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2033e4ce95aaSVille Syrjälä }
2034c008bc6eSPaulo Zanoni 
203591d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
203691d14251STvrtko Ursulin 				    u32 de_iir)
203740e56410SVille Syrjälä {
203840e56410SVille Syrjälä 	enum pipe pipe;
203940e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
204040e56410SVille Syrjälä 
204140e56410SVille Syrjälä 	if (hotplug_trigger)
20420398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
204340e56410SVille Syrjälä 
2044c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
204591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2046c008bc6eSPaulo Zanoni 
2047c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
204891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2049c008bc6eSPaulo Zanoni 
2050c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
205100376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
2052c008bc6eSPaulo Zanoni 
2053055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2054fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2055aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2056c008bc6eSPaulo Zanoni 
20574bb18054SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
20584bb18054SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
20594bb18054SVille Syrjälä 
206040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20611f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2062c008bc6eSPaulo Zanoni 
206340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
206491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2065c008bc6eSPaulo Zanoni 	}
2066c008bc6eSPaulo Zanoni 
2067c008bc6eSPaulo Zanoni 	/* check event from PCH */
2068c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
20692939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2070c008bc6eSPaulo Zanoni 
207191d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
207291d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2073c008bc6eSPaulo Zanoni 		else
207491d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2075c008bc6eSPaulo Zanoni 
2076c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
20772939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
2078c008bc6eSPaulo Zanoni 	}
2079c008bc6eSPaulo Zanoni 
2080*93e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT)
20813e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
2082c008bc6eSPaulo Zanoni }
2083c008bc6eSPaulo Zanoni 
208491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
208591d14251STvrtko Ursulin 				    u32 de_iir)
20869719fb98SPaulo Zanoni {
208707d27e20SDamien Lespiau 	enum pipe pipe;
208823bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
208923bb4cb5SVille Syrjälä 
209040e56410SVille Syrjälä 	if (hotplug_trigger)
20910398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
20929719fb98SPaulo Zanoni 
20939719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
209491d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
20959719fb98SPaulo Zanoni 
209654fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
2097b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
209854fd3149SDhinakaran Pandiyan 
2099a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2100b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2101b64d6c51SGwan-gyeong Mun 
2102b64d6c51SGwan-gyeong Mun 			u32 psr_iir = intel_uncore_read(&dev_priv->uncore,
2103b64d6c51SGwan-gyeong Mun 							EDP_PSR_IIR);
2104b64d6c51SGwan-gyeong Mun 
2105b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2106b64d6c51SGwan-gyeong Mun 			intel_uncore_write(&dev_priv->uncore,
2107b64d6c51SGwan-gyeong Mun 					   EDP_PSR_IIR, psr_iir);
2108b64d6c51SGwan-gyeong Mun 			break;
2109b64d6c51SGwan-gyeong Mun 		}
211054fd3149SDhinakaran Pandiyan 	}
2111fc340442SDaniel Vetter 
21129719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
211391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
21149719fb98SPaulo Zanoni 
21159719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
211691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
21179719fb98SPaulo Zanoni 
2118055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
211933ef04faSVille Syrjälä 		if (de_iir & DE_PIPE_VBLANK_IVB(pipe))
2120aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
21212a636e24SVille Syrjälä 
21222a636e24SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
21232a636e24SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
21249719fb98SPaulo Zanoni 	}
21259719fb98SPaulo Zanoni 
21269719fb98SPaulo Zanoni 	/* check event from PCH */
212791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
21282939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
21299719fb98SPaulo Zanoni 
213091d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
21319719fb98SPaulo Zanoni 
21329719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21332939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
21349719fb98SPaulo Zanoni 	}
21359719fb98SPaulo Zanoni }
21369719fb98SPaulo Zanoni 
213772c90f62SOscar Mateo /*
213872c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
213972c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
214072c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
214172c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
214272c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
214372c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
214472c90f62SOscar Mateo  */
21459eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2146b1f14ad0SJesse Barnes {
2147c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2148c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2149f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21500e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2151b1f14ad0SJesse Barnes 
2152c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
21532dd2a883SImre Deak 		return IRQ_NONE;
21542dd2a883SImre Deak 
21551f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2156c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
21571f814dacSImre Deak 
2158b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2159c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2160c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
21610e43406bSChris Wilson 
216244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
216344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
216444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
216544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
216644498aeaSPaulo Zanoni 	 * due to its back queue). */
2167c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2168c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2169c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2170ab5c608bSBen Widawsky 	}
217144498aeaSPaulo Zanoni 
217272c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
217372c90f62SOscar Mateo 
2174c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
21750e43406bSChris Wilson 	if (gt_iir) {
2176c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2177c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 6)
2178c48a798aSChris Wilson 			gen6_gt_irq_handler(&i915->gt, gt_iir);
2179d8fc8a47SPaulo Zanoni 		else
2180c48a798aSChris Wilson 			gen5_gt_irq_handler(&i915->gt, gt_iir);
2181c48a798aSChris Wilson 		ret = IRQ_HANDLED;
21820e43406bSChris Wilson 	}
2183b1f14ad0SJesse Barnes 
2184c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21850e43406bSChris Wilson 	if (de_iir) {
2186c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2187373abf1aSMatt Roper 		if (DISPLAY_VER(i915) >= 7)
2188c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2189f1af8fc1SPaulo Zanoni 		else
2190c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21910e43406bSChris Wilson 		ret = IRQ_HANDLED;
2192c48a798aSChris Wilson 	}
2193c48a798aSChris Wilson 
2194c48a798aSChris Wilson 	if (INTEL_GEN(i915) >= 6) {
2195c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2196c48a798aSChris Wilson 		if (pm_iir) {
2197c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2198c48a798aSChris Wilson 			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2199c48a798aSChris Wilson 			ret = IRQ_HANDLED;
22000e43406bSChris Wilson 		}
2201f1af8fc1SPaulo Zanoni 	}
2202b1f14ad0SJesse Barnes 
2203c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2204c48a798aSChris Wilson 	if (sde_ier)
2205c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2206b1f14ad0SJesse Barnes 
22079c6508b9SThomas Gleixner 	pmu_irq_stats(i915, ret);
22089c6508b9SThomas Gleixner 
22091f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2210c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
22111f814dacSImre Deak 
2212b1f14ad0SJesse Barnes 	return ret;
2213b1f14ad0SJesse Barnes }
2214b1f14ad0SJesse Barnes 
221591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
22160398993bSVille Syrjälä 				u32 hotplug_trigger)
2217d04a492dSShashank Sharma {
2218cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2219d04a492dSShashank Sharma 
22202939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
22212939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
2222d04a492dSShashank Sharma 
22230398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22240398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
22250398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2226cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
222740e56410SVille Syrjälä 
222891d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2229d04a492dSShashank Sharma }
2230d04a492dSShashank Sharma 
2231121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2232121e758eSDhinakaran Pandiyan {
2233121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2234b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2235b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2236121e758eSDhinakaran Pandiyan 
2237121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2238b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2239b796b971SDhinakaran Pandiyan 
22402939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
22412939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2242121e758eSDhinakaran Pandiyan 
22430398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22440398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
22450398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2246da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2247121e758eSDhinakaran Pandiyan 	}
2248b796b971SDhinakaran Pandiyan 
2249b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2250b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2251b796b971SDhinakaran Pandiyan 
22522939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
22532939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2254b796b971SDhinakaran Pandiyan 
22550398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22560398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
22570398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2258da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2259b796b971SDhinakaran Pandiyan 	}
2260b796b971SDhinakaran Pandiyan 
2261b796b971SDhinakaran Pandiyan 	if (pin_mask)
2262b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2263b796b971SDhinakaran Pandiyan 	else
226400376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
226500376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2266121e758eSDhinakaran Pandiyan }
2267121e758eSDhinakaran Pandiyan 
22689d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
22699d17210fSLucas De Marchi {
227055523360SLucas De Marchi 	u32 mask;
22719d17210fSLucas De Marchi 
2272373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12)
227355523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
227455523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2275e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2276e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2277e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2278e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2279e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2280e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2281e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2282e5df52dcSMatt Roper 
228355523360SLucas De Marchi 
228455523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
2285373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 9)
22869d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22879d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22889d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
22899d17210fSLucas De Marchi 
2290*93e7e61eSLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || DISPLAY_VER(dev_priv) == 11)
22919d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
22929d17210fSLucas De Marchi 
2293*93e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 11)
229455523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
22959d17210fSLucas De Marchi 
22969d17210fSLucas De Marchi 	return mask;
22979d17210fSLucas De Marchi }
22989d17210fSLucas De Marchi 
22995270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
23005270130dSVille Syrjälä {
2301a75816e8SJosé Roberto de Souza 	if (HAS_D12_PLANE_MINIMIZATION(dev_priv))
230299e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
2303373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 11)
2304d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2305373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 9)
23065270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
23075270130dSVille Syrjälä 	else
23085270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
23095270130dSVille Syrjälä }
23105270130dSVille Syrjälä 
231146c63d24SJosé Roberto de Souza static void
231246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2313abd58f01SBen Widawsky {
2314e04f7eceSVille Syrjälä 	bool found = false;
2315e04f7eceSVille Syrjälä 
2316e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
231791d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2318e04f7eceSVille Syrjälä 		found = true;
2319e04f7eceSVille Syrjälä 	}
2320e04f7eceSVille Syrjälä 
2321e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
2322b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
23238241cfbeSJosé Roberto de Souza 		u32 psr_iir;
23248241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
23258241cfbeSJosé Roberto de Souza 
2326a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2327b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2328b64d6c51SGwan-gyeong Mun 
2329373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 12)
2330b64d6c51SGwan-gyeong Mun 				iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder);
23318241cfbeSJosé Roberto de Souza 			else
23328241cfbeSJosé Roberto de Souza 				iir_reg = EDP_PSR_IIR;
23338241cfbeSJosé Roberto de Souza 
23342939eb06SJani Nikula 			psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg);
23352939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir);
23368241cfbeSJosé Roberto de Souza 
23378241cfbeSJosé Roberto de Souza 			if (psr_iir)
23388241cfbeSJosé Roberto de Souza 				found = true;
233954fd3149SDhinakaran Pandiyan 
2340b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2341b64d6c51SGwan-gyeong Mun 
2342b64d6c51SGwan-gyeong Mun 			/* prior GEN12 only have one EDP PSR */
2343373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) < 12)
2344b64d6c51SGwan-gyeong Mun 				break;
2345b64d6c51SGwan-gyeong Mun 		}
2346e04f7eceSVille Syrjälä 	}
2347e04f7eceSVille Syrjälä 
2348e04f7eceSVille Syrjälä 	if (!found)
234900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2350abd58f01SBen Widawsky }
235146c63d24SJosé Roberto de Souza 
235200acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
235300acb329SVandita Kulkarni 					   u32 te_trigger)
235400acb329SVandita Kulkarni {
235500acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
235600acb329SVandita Kulkarni 	enum transcoder dsi_trans;
235700acb329SVandita Kulkarni 	enum port port;
235800acb329SVandita Kulkarni 	u32 val, tmp;
235900acb329SVandita Kulkarni 
236000acb329SVandita Kulkarni 	/*
236100acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
236200acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
236300acb329SVandita Kulkarni 	 */
23642939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
236500acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
236600acb329SVandita Kulkarni 
236700acb329SVandita Kulkarni 	/*
236800acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
236900acb329SVandita Kulkarni 	 * transcoder registers
237000acb329SVandita Kulkarni 	 */
237100acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
237200acb329SVandita Kulkarni 						  PORT_A : PORT_B;
237300acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
237400acb329SVandita Kulkarni 
237500acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
23762939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans));
237700acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
237800acb329SVandita Kulkarni 
237900acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
238000acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
238100acb329SVandita Kulkarni 		return;
238200acb329SVandita Kulkarni 	}
238300acb329SVandita Kulkarni 
238400acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
23852939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans));
238600acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
238700acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
238800acb329SVandita Kulkarni 		pipe = PIPE_A;
238900acb329SVandita Kulkarni 		break;
239000acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
239100acb329SVandita Kulkarni 		pipe = PIPE_B;
239200acb329SVandita Kulkarni 		break;
239300acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
239400acb329SVandita Kulkarni 		pipe = PIPE_C;
239500acb329SVandita Kulkarni 		break;
239600acb329SVandita Kulkarni 	default:
239700acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
239800acb329SVandita Kulkarni 		return;
239900acb329SVandita Kulkarni 	}
240000acb329SVandita Kulkarni 
240100acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
240200acb329SVandita Kulkarni 
240300acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
240400acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
24052939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
24062939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
240700acb329SVandita Kulkarni }
240800acb329SVandita Kulkarni 
2409cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915)
2410cda195f1SVille Syrjälä {
2411373abf1aSMatt Roper 	if (DISPLAY_VER(i915) >= 9)
2412cda195f1SVille Syrjälä 		return GEN9_PIPE_PLANE1_FLIP_DONE;
2413cda195f1SVille Syrjälä 	else
2414cda195f1SVille Syrjälä 		return GEN8_PIPE_PRIMARY_FLIP_DONE;
2415cda195f1SVille Syrjälä }
2416cda195f1SVille Syrjälä 
241746c63d24SJosé Roberto de Souza static irqreturn_t
241846c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
241946c63d24SJosé Roberto de Souza {
242046c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
242146c63d24SJosé Roberto de Souza 	u32 iir;
242246c63d24SJosé Roberto de Souza 	enum pipe pipe;
242346c63d24SJosé Roberto de Souza 
242446c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
24252939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR);
242646c63d24SJosé Roberto de Souza 		if (iir) {
24272939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir);
242846c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
242946c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
243046c63d24SJosé Roberto de Souza 		} else {
243100376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
243200376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2433abd58f01SBen Widawsky 		}
243446c63d24SJosé Roberto de Souza 	}
2435abd58f01SBen Widawsky 
2436373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
24372939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR);
2438121e758eSDhinakaran Pandiyan 		if (iir) {
24392939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir);
2440121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2441121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2442121e758eSDhinakaran Pandiyan 		} else {
244300376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
244400376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2445121e758eSDhinakaran Pandiyan 		}
2446121e758eSDhinakaran Pandiyan 	}
2447121e758eSDhinakaran Pandiyan 
24486d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
24492939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR);
2450e32192e1STvrtko Ursulin 		if (iir) {
2451d04a492dSShashank Sharma 			bool found = false;
2452cebd87a0SVille Syrjälä 
24532939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir);
24546d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
245588e04703SJesse Barnes 
24569d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
245791d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2458d04a492dSShashank Sharma 				found = true;
2459d04a492dSShashank Sharma 			}
2460d04a492dSShashank Sharma 
24612446e1d6SMatt Roper 			if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
24629a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK;
24639a55a620SVille Syrjälä 
24649a55a620SVille Syrjälä 				if (hotplug_trigger) {
24659a55a620SVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, hotplug_trigger);
2466d04a492dSShashank Sharma 					found = true;
2467d04a492dSShashank Sharma 				}
2468e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
24699a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK;
24709a55a620SVille Syrjälä 
24719a55a620SVille Syrjälä 				if (hotplug_trigger) {
24729a55a620SVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2473e32192e1STvrtko Ursulin 					found = true;
2474e32192e1STvrtko Ursulin 				}
2475e32192e1STvrtko Ursulin 			}
2476d04a492dSShashank Sharma 
24772446e1d6SMatt Roper 			if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
24782446e1d6SMatt Roper 			    (iir & BXT_DE_PORT_GMBUS)) {
247991d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
24809e63743eSShashank Sharma 				found = true;
24819e63743eSShashank Sharma 			}
24829e63743eSShashank Sharma 
2483373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 11) {
24849a55a620SVille Syrjälä 				u32 te_trigger = iir & (DSI0_TE | DSI1_TE);
24859a55a620SVille Syrjälä 
24869a55a620SVille Syrjälä 				if (te_trigger) {
24879a55a620SVille Syrjälä 					gen11_dsi_te_interrupt_handler(dev_priv, te_trigger);
248800acb329SVandita Kulkarni 					found = true;
248900acb329SVandita Kulkarni 				}
249000acb329SVandita Kulkarni 			}
249100acb329SVandita Kulkarni 
2492d04a492dSShashank Sharma 			if (!found)
249300376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
249400376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
24956d766f02SDaniel Vetter 		}
249638cc46d7SOscar Mateo 		else
249700376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
249800376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
24996d766f02SDaniel Vetter 	}
25006d766f02SDaniel Vetter 
2501055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2502fd3a4024SDaniel Vetter 		u32 fault_errors;
2503abd58f01SBen Widawsky 
2504c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2505c42664ccSDaniel Vetter 			continue;
2506c42664ccSDaniel Vetter 
25072939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe));
2508e32192e1STvrtko Ursulin 		if (!iir) {
250900376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
251000376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2511e32192e1STvrtko Ursulin 			continue;
2512e32192e1STvrtko Ursulin 		}
2513770de83dSDamien Lespiau 
2514e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
25152939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir);
2516e32192e1STvrtko Ursulin 
2517fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2518aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2519abd58f01SBen Widawsky 
2520cda195f1SVille Syrjälä 		if (iir & gen8_de_pipe_flip_done_mask(dev_priv))
25211288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
25221288f9b0SKarthik B S 
2523e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
252491d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25250fbe7870SDaniel Vetter 
2526e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2527e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
252838d83c96SDaniel Vetter 
25295270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2530770de83dSDamien Lespiau 		if (fault_errors)
253100376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
253200376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
253330100f2bSDaniel Vetter 				pipe_name(pipe),
2534e32192e1STvrtko Ursulin 				fault_errors);
2535abd58f01SBen Widawsky 	}
2536abd58f01SBen Widawsky 
253791d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2538266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
253992d03a80SDaniel Vetter 		/*
254092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
254192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
254292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
254392d03a80SDaniel Vetter 		 */
25442939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2545e32192e1STvrtko Ursulin 		if (iir) {
25462939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, SDEIIR, iir);
254792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25486dbf30ceSVille Syrjälä 
254958676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
255058676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2551c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
255291d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25536dbf30ceSVille Syrjälä 			else
255491d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25552dfb0b81SJani Nikula 		} else {
25562dfb0b81SJani Nikula 			/*
25572dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25582dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25592dfb0b81SJani Nikula 			 */
256000376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
256100376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
25622dfb0b81SJani Nikula 		}
256392d03a80SDaniel Vetter 	}
256492d03a80SDaniel Vetter 
2565f11a0f46STvrtko Ursulin 	return ret;
2566f11a0f46STvrtko Ursulin }
2567f11a0f46STvrtko Ursulin 
25684376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
25694376b9c9SMika Kuoppala {
25704376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
25714376b9c9SMika Kuoppala 
25724376b9c9SMika Kuoppala 	/*
25734376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
25744376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
25754376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
25764376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
25774376b9c9SMika Kuoppala 	 */
25784376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
25794376b9c9SMika Kuoppala }
25804376b9c9SMika Kuoppala 
25814376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
25824376b9c9SMika Kuoppala {
25834376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
25844376b9c9SMika Kuoppala }
25854376b9c9SMika Kuoppala 
2586f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2587f11a0f46STvrtko Ursulin {
2588b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
258925286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2590f11a0f46STvrtko Ursulin 	u32 master_ctl;
2591f11a0f46STvrtko Ursulin 
2592f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2593f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2594f11a0f46STvrtko Ursulin 
25954376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
25964376b9c9SMika Kuoppala 	if (!master_ctl) {
25974376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2598f11a0f46STvrtko Ursulin 		return IRQ_NONE;
25994376b9c9SMika Kuoppala 	}
2600f11a0f46STvrtko Ursulin 
26016cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26026cc32f15SChris Wilson 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2603f0fd96f5SChris Wilson 
2604f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2605f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
26069102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
260755ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
26089102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2609f0fd96f5SChris Wilson 	}
2610f11a0f46STvrtko Ursulin 
26114376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2612abd58f01SBen Widawsky 
26139c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
26149c6508b9SThomas Gleixner 
261555ef72f2SChris Wilson 	return IRQ_HANDLED;
2616abd58f01SBen Widawsky }
2617abd58f01SBen Widawsky 
261851951ae7SMika Kuoppala static u32
26199b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2620df0d28c1SDhinakaran Pandiyan {
26219b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
26227a909383SChris Wilson 	u32 iir;
2623df0d28c1SDhinakaran Pandiyan 
2624df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
26257a909383SChris Wilson 		return 0;
2626df0d28c1SDhinakaran Pandiyan 
26277a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
26287a909383SChris Wilson 	if (likely(iir))
26297a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
26307a909383SChris Wilson 
26317a909383SChris Wilson 	return iir;
2632df0d28c1SDhinakaran Pandiyan }
2633df0d28c1SDhinakaran Pandiyan 
2634df0d28c1SDhinakaran Pandiyan static void
26359b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2636df0d28c1SDhinakaran Pandiyan {
2637df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
26389b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2639df0d28c1SDhinakaran Pandiyan }
2640df0d28c1SDhinakaran Pandiyan 
264181067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
264281067b71SMika Kuoppala {
264381067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
264481067b71SMika Kuoppala 
264581067b71SMika Kuoppala 	/*
264681067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
264781067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
264881067b71SMika Kuoppala 	 * New indications can and will light up during processing,
264981067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
265081067b71SMika Kuoppala 	 */
265181067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
265281067b71SMika Kuoppala }
265381067b71SMika Kuoppala 
265481067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
265581067b71SMika Kuoppala {
265681067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
265781067b71SMika Kuoppala }
265881067b71SMika Kuoppala 
2659a3265d85SMatt Roper static void
2660a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2661a3265d85SMatt Roper {
2662a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2663a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2664a3265d85SMatt Roper 
2665a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2666a3265d85SMatt Roper 	/*
2667a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2668a3265d85SMatt Roper 	 * for the display related bits.
2669a3265d85SMatt Roper 	 */
2670a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2671a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2672a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2673a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2674a3265d85SMatt Roper 
2675a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2676a3265d85SMatt Roper }
2677a3265d85SMatt Roper 
26787be8782aSLucas De Marchi static __always_inline irqreturn_t
26797be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915,
26807be8782aSLucas De Marchi 		    u32 (*intr_disable)(void __iomem * const regs),
26817be8782aSLucas De Marchi 		    void (*intr_enable)(void __iomem * const regs))
268251951ae7SMika Kuoppala {
268325286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
26849b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
268551951ae7SMika Kuoppala 	u32 master_ctl;
2686df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
268751951ae7SMika Kuoppala 
268851951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
268951951ae7SMika Kuoppala 		return IRQ_NONE;
269051951ae7SMika Kuoppala 
26917be8782aSLucas De Marchi 	master_ctl = intr_disable(regs);
269281067b71SMika Kuoppala 	if (!master_ctl) {
26937be8782aSLucas De Marchi 		intr_enable(regs);
269451951ae7SMika Kuoppala 		return IRQ_NONE;
269581067b71SMika Kuoppala 	}
269651951ae7SMika Kuoppala 
26976cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26989b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
269951951ae7SMika Kuoppala 
270051951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2701a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2702a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
270351951ae7SMika Kuoppala 
27049b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2705df0d28c1SDhinakaran Pandiyan 
27067be8782aSLucas De Marchi 	intr_enable(regs);
270751951ae7SMika Kuoppala 
27089b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2709df0d28c1SDhinakaran Pandiyan 
27109c6508b9SThomas Gleixner 	pmu_irq_stats(i915, IRQ_HANDLED);
27119c6508b9SThomas Gleixner 
271251951ae7SMika Kuoppala 	return IRQ_HANDLED;
271351951ae7SMika Kuoppala }
271451951ae7SMika Kuoppala 
27157be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg)
27167be8782aSLucas De Marchi {
27177be8782aSLucas De Marchi 	return __gen11_irq_handler(arg,
27187be8782aSLucas De Marchi 				   gen11_master_intr_disable,
27197be8782aSLucas De Marchi 				   gen11_master_intr_enable);
27207be8782aSLucas De Marchi }
27217be8782aSLucas De Marchi 
272297b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
272397b492f5SLucas De Marchi {
272497b492f5SLucas De Marchi 	u32 val;
272597b492f5SLucas De Marchi 
272697b492f5SLucas De Marchi 	/* First disable interrupts */
272797b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);
272897b492f5SLucas De Marchi 
272997b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
273097b492f5SLucas De Marchi 	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
273197b492f5SLucas De Marchi 	if (unlikely(!val))
273297b492f5SLucas De Marchi 		return 0;
273397b492f5SLucas De Marchi 
273497b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);
273597b492f5SLucas De Marchi 
273697b492f5SLucas De Marchi 	/*
273797b492f5SLucas De Marchi 	 * Now with master disabled, get a sample of level indications
273897b492f5SLucas De Marchi 	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
273997b492f5SLucas De Marchi 	 * out as this bit doesn't exist anymore for DG1
274097b492f5SLucas De Marchi 	 */
274197b492f5SLucas De Marchi 	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
274297b492f5SLucas De Marchi 	if (unlikely(!val))
274397b492f5SLucas De Marchi 		return 0;
274497b492f5SLucas De Marchi 
274597b492f5SLucas De Marchi 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);
274697b492f5SLucas De Marchi 
274797b492f5SLucas De Marchi 	return val;
274897b492f5SLucas De Marchi }
274997b492f5SLucas De Marchi 
275097b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
275197b492f5SLucas De Marchi {
275297b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
275397b492f5SLucas De Marchi }
275497b492f5SLucas De Marchi 
275597b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
275697b492f5SLucas De Marchi {
275797b492f5SLucas De Marchi 	return __gen11_irq_handler(arg,
275897b492f5SLucas De Marchi 				   dg1_master_intr_disable_and_ack,
275997b492f5SLucas De Marchi 				   dg1_master_intr_enable);
276097b492f5SLucas De Marchi }
276197b492f5SLucas De Marchi 
276242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
276342f52ef8SKeith Packard  * we use as a pipe index
276442f52ef8SKeith Packard  */
276508fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
27660a3e67a4SJesse Barnes {
276708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
276808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2769e9d21d7fSKeith Packard 	unsigned long irqflags;
277071e0ffa5SJesse Barnes 
27711ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
277286e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
277386e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
277486e83e35SChris Wilson 
277586e83e35SChris Wilson 	return 0;
277686e83e35SChris Wilson }
277786e83e35SChris Wilson 
27787d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2779d938da6bSVille Syrjälä {
278008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2781d938da6bSVille Syrjälä 
27827d423af9SVille Syrjälä 	/*
27837d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
27847d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
27857d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
27867d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
27877d423af9SVille Syrjälä 	 */
27887d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
27892939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2790d938da6bSVille Syrjälä 
279108fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2792d938da6bSVille Syrjälä }
2793d938da6bSVille Syrjälä 
279408fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
279586e83e35SChris Wilson {
279608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
279708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
279886e83e35SChris Wilson 	unsigned long irqflags;
279986e83e35SChris Wilson 
280086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28017c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2802755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28031ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28048692d00eSChris Wilson 
28050a3e67a4SJesse Barnes 	return 0;
28060a3e67a4SJesse Barnes }
28070a3e67a4SJesse Barnes 
280808fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2809f796cf8fSJesse Barnes {
281008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
281108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2812f796cf8fSJesse Barnes 	unsigned long irqflags;
2813373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
281486e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2815f796cf8fSJesse Barnes 
2816f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2817fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2818b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2819b1f14ad0SJesse Barnes 
28202e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
28212e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
28222e8bf223SDhinakaran Pandiyan 	 */
28232e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
282408fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28252e8bf223SDhinakaran Pandiyan 
2826b1f14ad0SJesse Barnes 	return 0;
2827b1f14ad0SJesse Barnes }
2828b1f14ad0SJesse Barnes 
28299c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
28309c9e97c4SVandita Kulkarni 				   bool enable)
28319c9e97c4SVandita Kulkarni {
28329c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
28339c9e97c4SVandita Kulkarni 	enum port port;
28349c9e97c4SVandita Kulkarni 	u32 tmp;
28359c9e97c4SVandita Kulkarni 
28369c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
28379c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
28389c9e97c4SVandita Kulkarni 		return false;
28399c9e97c4SVandita Kulkarni 
28409c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
28419c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
28429c9e97c4SVandita Kulkarni 		port = PORT_B;
28439c9e97c4SVandita Kulkarni 	else
28449c9e97c4SVandita Kulkarni 		port = PORT_A;
28459c9e97c4SVandita Kulkarni 
28462939eb06SJani Nikula 	tmp =  intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port));
28479c9e97c4SVandita Kulkarni 	if (enable)
28489c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
28499c9e97c4SVandita Kulkarni 	else
28509c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
28519c9e97c4SVandita Kulkarni 
28522939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp);
28539c9e97c4SVandita Kulkarni 
28542939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
28552939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
28569c9e97c4SVandita Kulkarni 
28579c9e97c4SVandita Kulkarni 	return true;
28589c9e97c4SVandita Kulkarni }
28599c9e97c4SVandita Kulkarni 
286008fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
2861abd58f01SBen Widawsky {
286208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
28639c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
28649c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2865abd58f01SBen Widawsky 	unsigned long irqflags;
2866abd58f01SBen Widawsky 
28679c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, true))
28689c9e97c4SVandita Kulkarni 		return 0;
28699c9e97c4SVandita Kulkarni 
2870abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2871013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2872abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2873013d3752SVille Syrjälä 
28742e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
28752e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
28762e8bf223SDhinakaran Pandiyan 	 */
28772e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
287808fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28792e8bf223SDhinakaran Pandiyan 
2880abd58f01SBen Widawsky 	return 0;
2881abd58f01SBen Widawsky }
2882abd58f01SBen Widawsky 
288342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
288442f52ef8SKeith Packard  * we use as a pipe index
288542f52ef8SKeith Packard  */
288608fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
288786e83e35SChris Wilson {
288808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
288908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
289086e83e35SChris Wilson 	unsigned long irqflags;
289186e83e35SChris Wilson 
289286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
289386e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
289486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
289586e83e35SChris Wilson }
289686e83e35SChris Wilson 
28977d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2898d938da6bSVille Syrjälä {
289908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2900d938da6bSVille Syrjälä 
290108fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2902d938da6bSVille Syrjälä 
29037d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
29042939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2905d938da6bSVille Syrjälä }
2906d938da6bSVille Syrjälä 
290708fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
29080a3e67a4SJesse Barnes {
290908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
291008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2911e9d21d7fSKeith Packard 	unsigned long irqflags;
29120a3e67a4SJesse Barnes 
29131ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29147c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2915755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29161ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29170a3e67a4SJesse Barnes }
29180a3e67a4SJesse Barnes 
291908fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2920f796cf8fSJesse Barnes {
292108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
292208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2923f796cf8fSJesse Barnes 	unsigned long irqflags;
2924373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
292586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2926f796cf8fSJesse Barnes 
2927f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2928fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2929b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2930b1f14ad0SJesse Barnes }
2931b1f14ad0SJesse Barnes 
293208fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
2933abd58f01SBen Widawsky {
293408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
29359c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
29369c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2937abd58f01SBen Widawsky 	unsigned long irqflags;
2938abd58f01SBen Widawsky 
29399c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, false))
29409c9e97c4SVandita Kulkarni 		return;
29419c9e97c4SVandita Kulkarni 
2942abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2943013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2944abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2945abd58f01SBen Widawsky }
2946abd58f01SBen Widawsky 
2947b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
294891738a95SPaulo Zanoni {
2949b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2950b16b2a2fSPaulo Zanoni 
29516e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
295291738a95SPaulo Zanoni 		return;
295391738a95SPaulo Zanoni 
2954b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2955105b122eSPaulo Zanoni 
29566e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
29572939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff);
2958622364b6SPaulo Zanoni }
2959105b122eSPaulo Zanoni 
296070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
296170591a41SVille Syrjälä {
2962b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2963b16b2a2fSPaulo Zanoni 
296471b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2965f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
296671b8b41dSVille Syrjälä 	else
2967f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
296871b8b41dSVille Syrjälä 
2969ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
29702939eb06SJani Nikula 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
297170591a41SVille Syrjälä 
297244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
297370591a41SVille Syrjälä 
2974b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
29758bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
297670591a41SVille Syrjälä }
297770591a41SVille Syrjälä 
29788bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29798bb61306SVille Syrjälä {
2980b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2981b16b2a2fSPaulo Zanoni 
29828bb61306SVille Syrjälä 	u32 pipestat_mask;
29839ab981f2SVille Syrjälä 	u32 enable_mask;
29848bb61306SVille Syrjälä 	enum pipe pipe;
29858bb61306SVille Syrjälä 
2986842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
29878bb61306SVille Syrjälä 
29888bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29898bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29908bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29918bb61306SVille Syrjälä 
29929ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29938bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2994ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2995ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
2996ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
2997ebf5f921SVille Syrjälä 
29988bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2999ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3000ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30016b7eafc1SVille Syrjälä 
300248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
30036b7eafc1SVille Syrjälä 
30049ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30058bb61306SVille Syrjälä 
3006b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
30078bb61306SVille Syrjälä }
30088bb61306SVille Syrjälä 
30098bb61306SVille Syrjälä /* drm_dma.h hooks
30108bb61306SVille Syrjälä */
30119eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
30128bb61306SVille Syrjälä {
3013b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30148bb61306SVille Syrjälä 
3015b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3016e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3017e44adb5dSChris Wilson 
3018cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
3019f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
30208bb61306SVille Syrjälä 
3021fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3022f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3023f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3024fc340442SDaniel Vetter 	}
3025fc340442SDaniel Vetter 
3026cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
30278bb61306SVille Syrjälä 
3028b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30298bb61306SVille Syrjälä }
30308bb61306SVille Syrjälä 
3031b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
30327e231dbeSJesse Barnes {
30332939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
30342939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
303534c7b8a7SVille Syrjälä 
3036cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
30377e231dbeSJesse Barnes 
3038ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30399918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
304070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3041ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30427e231dbeSJesse Barnes }
30437e231dbeSJesse Barnes 
304459b7cb44STejas Upadhyay static void cnp_display_clock_wa(struct drm_i915_private *dev_priv)
304559b7cb44STejas Upadhyay {
304659b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
304759b7cb44STejas Upadhyay 
304859b7cb44STejas Upadhyay 	/*
304959b7cb44STejas Upadhyay 	 * Wa_14010685332:cnp/cmp,tgp,adp
305059b7cb44STejas Upadhyay 	 * TODO: Clarify which platforms this applies to
305159b7cb44STejas Upadhyay 	 * TODO: Figure out if this workaround can be applied in the s0ix suspend/resume handlers as
305259b7cb44STejas Upadhyay 	 * on earlier platforms and whether the workaround is also needed for runtime suspend/resume
305359b7cb44STejas Upadhyay 	 */
305459b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP ||
305559b7cb44STejas Upadhyay 	    (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) {
305659b7cb44STejas Upadhyay 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS,
305759b7cb44STejas Upadhyay 				 SBCLK_RUN_REFCLK_DIS);
305859b7cb44STejas Upadhyay 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 0);
305959b7cb44STejas Upadhyay 	}
306059b7cb44STejas Upadhyay }
306159b7cb44STejas Upadhyay 
3062b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3063abd58f01SBen Widawsky {
3064b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3065d048a268SVille Syrjälä 	enum pipe pipe;
3066abd58f01SBen Widawsky 
306725286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3068abd58f01SBen Widawsky 
3069cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
3070abd58f01SBen Widawsky 
3071f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3072f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3073e04f7eceSVille Syrjälä 
3074055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3075f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3076813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3077b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3078abd58f01SBen Widawsky 
3079b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3080b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3081b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3082abd58f01SBen Widawsky 
30836e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3084b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
308559b7cb44STejas Upadhyay 
308659b7cb44STejas Upadhyay 	cnp_display_clock_wa(dev_priv);
3087abd58f01SBen Widawsky }
3088abd58f01SBen Widawsky 
3089a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
309051951ae7SMika Kuoppala {
3091b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3092d048a268SVille Syrjälä 	enum pipe pipe;
3093562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3094562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
309551951ae7SMika Kuoppala 
3096f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
309751951ae7SMika Kuoppala 
3098373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
30998241cfbeSJosé Roberto de Souza 		enum transcoder trans;
31008241cfbeSJosé Roberto de Souza 
3101562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
31028241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
31038241cfbeSJosé Roberto de Souza 
31048241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
31058241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
31068241cfbeSJosé Roberto de Souza 				continue;
31078241cfbeSJosé Roberto de Souza 
31088241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
31098241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
31108241cfbeSJosé Roberto de Souza 		}
31118241cfbeSJosé Roberto de Souza 	} else {
3112f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3113f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
31148241cfbeSJosé Roberto de Souza 	}
311562819dfdSJosé Roberto de Souza 
311651951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
311751951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
311851951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3119b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
312051951ae7SMika Kuoppala 
3121b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3122b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3123b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
312431604222SAnusha Srivatsa 
312529b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3126b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
31279b2383a7SMatt Roper 
312859b7cb44STejas Upadhyay 	cnp_display_clock_wa(dev_priv);
312951951ae7SMika Kuoppala }
313051951ae7SMika Kuoppala 
3131a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3132a3265d85SMatt Roper {
3133a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
3134a3265d85SMatt Roper 
313597b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv))
313697b492f5SLucas De Marchi 		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
313797b492f5SLucas De Marchi 	else
3138a3265d85SMatt Roper 		gen11_master_intr_disable(dev_priv->uncore.regs);
3139a3265d85SMatt Roper 
3140a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
3141a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3142a3265d85SMatt Roper 
3143a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3144a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3145a3265d85SMatt Roper }
3146a3265d85SMatt Roper 
31474c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3148001bd2cbSImre Deak 				     u8 pipe_mask)
3149d49bdb0eSPaulo Zanoni {
3150b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3151cda195f1SVille Syrjälä 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN |
3152cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
31536831f3e3SVille Syrjälä 	enum pipe pipe;
3154d49bdb0eSPaulo Zanoni 
315513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
31569dfe2e3aSImre Deak 
31579dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31589dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31599dfe2e3aSImre Deak 		return;
31609dfe2e3aSImre Deak 	}
31619dfe2e3aSImre Deak 
31626831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3163b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
31646831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
31656831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
31669dfe2e3aSImre Deak 
316713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3168d49bdb0eSPaulo Zanoni }
3169d49bdb0eSPaulo Zanoni 
3170aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3171001bd2cbSImre Deak 				     u8 pipe_mask)
3172aae8ba84SVille Syrjälä {
3173b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
31746831f3e3SVille Syrjälä 	enum pipe pipe;
31756831f3e3SVille Syrjälä 
3176aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31779dfe2e3aSImre Deak 
31789dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31799dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31809dfe2e3aSImre Deak 		return;
31819dfe2e3aSImre Deak 	}
31829dfe2e3aSImre Deak 
31836831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3184b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
31859dfe2e3aSImre Deak 
3186aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3187aae8ba84SVille Syrjälä 
3188aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3189315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3190aae8ba84SVille Syrjälä }
3191aae8ba84SVille Syrjälä 
3192b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
319343f328d7SVille Syrjälä {
3194b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
319543f328d7SVille Syrjälä 
31962939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
31972939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
319843f328d7SVille Syrjälä 
3199cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
320043f328d7SVille Syrjälä 
3201b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
320243f328d7SVille Syrjälä 
3203ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32049918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
320570591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3206ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
320743f328d7SVille Syrjälä }
320843f328d7SVille Syrjälä 
32092ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915,
32102ea63927SVille Syrjälä 			       enum hpd_pin pin)
32112ea63927SVille Syrjälä {
32122ea63927SVille Syrjälä 	switch (pin) {
32132ea63927SVille Syrjälä 	case HPD_PORT_A:
32142ea63927SVille Syrjälä 		/*
32152ea63927SVille Syrjälä 		 * When CPU and PCH are on the same package, port A
32162ea63927SVille Syrjälä 		 * HPD must be enabled in both north and south.
32172ea63927SVille Syrjälä 		 */
32182ea63927SVille Syrjälä 		return HAS_PCH_LPT_LP(i915) ?
32192ea63927SVille Syrjälä 			PORTA_HOTPLUG_ENABLE : 0;
32202ea63927SVille Syrjälä 	case HPD_PORT_B:
32212ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE |
32222ea63927SVille Syrjälä 			PORTB_PULSE_DURATION_2ms;
32232ea63927SVille Syrjälä 	case HPD_PORT_C:
32242ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE |
32252ea63927SVille Syrjälä 			PORTC_PULSE_DURATION_2ms;
32262ea63927SVille Syrjälä 	case HPD_PORT_D:
32272ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE |
32282ea63927SVille Syrjälä 			PORTD_PULSE_DURATION_2ms;
32292ea63927SVille Syrjälä 	default:
32302ea63927SVille Syrjälä 		return 0;
32312ea63927SVille Syrjälä 	}
32322ea63927SVille Syrjälä }
32332ea63927SVille Syrjälä 
32341a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
32351a56b1a2SImre Deak {
32361a56b1a2SImre Deak 	u32 hotplug;
32371a56b1a2SImre Deak 
32381a56b1a2SImre Deak 	/*
32391a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32401a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
32411a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
32421a56b1a2SImre Deak 	 */
32432939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
32442ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
32452ea63927SVille Syrjälä 		     PORTB_HOTPLUG_ENABLE |
32462ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
32472ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE |
32482ea63927SVille Syrjälä 		     PORTB_PULSE_DURATION_MASK |
32491a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
32501a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
32512ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables);
32522939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
32531a56b1a2SImre Deak }
32541a56b1a2SImre Deak 
325591d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
325682a28bcfSDaniel Vetter {
32571a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
325882a28bcfSDaniel Vetter 
32590398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
32606d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
326182a28bcfSDaniel Vetter 
3262fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
326382a28bcfSDaniel Vetter 
32641a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
32656dbf30ceSVille Syrjälä }
326626951cafSXiong Zhang 
32672ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915,
32682ea63927SVille Syrjälä 				   enum hpd_pin pin)
32692ea63927SVille Syrjälä {
32702ea63927SVille Syrjälä 	switch (pin) {
32712ea63927SVille Syrjälä 	case HPD_PORT_A:
32722ea63927SVille Syrjälä 	case HPD_PORT_B:
32732ea63927SVille Syrjälä 	case HPD_PORT_C:
32742ea63927SVille Syrjälä 	case HPD_PORT_D:
32752ea63927SVille Syrjälä 		return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin);
32762ea63927SVille Syrjälä 	default:
32772ea63927SVille Syrjälä 		return 0;
32782ea63927SVille Syrjälä 	}
32792ea63927SVille Syrjälä }
32802ea63927SVille Syrjälä 
32812ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915,
32822ea63927SVille Syrjälä 				  enum hpd_pin pin)
32832ea63927SVille Syrjälä {
32842ea63927SVille Syrjälä 	switch (pin) {
32852ea63927SVille Syrjälä 	case HPD_PORT_TC1:
32862ea63927SVille Syrjälä 	case HPD_PORT_TC2:
32872ea63927SVille Syrjälä 	case HPD_PORT_TC3:
32882ea63927SVille Syrjälä 	case HPD_PORT_TC4:
32892ea63927SVille Syrjälä 	case HPD_PORT_TC5:
32902ea63927SVille Syrjälä 	case HPD_PORT_TC6:
32912ea63927SVille Syrjälä 		return ICP_TC_HPD_ENABLE(pin);
32922ea63927SVille Syrjälä 	default:
32932ea63927SVille Syrjälä 		return 0;
32942ea63927SVille Syrjälä 	}
32952ea63927SVille Syrjälä }
32962ea63927SVille Syrjälä 
32972ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv)
329831604222SAnusha Srivatsa {
329931604222SAnusha Srivatsa 	u32 hotplug;
330031604222SAnusha Srivatsa 
33012939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
33022ea63927SVille Syrjälä 	hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) |
33032ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) |
33042ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) |
33052ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D));
33062ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables);
33072939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug);
330831604222SAnusha Srivatsa }
3309815f4ef2SVille Syrjälä 
33102ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3311815f4ef2SVille Syrjälä {
3312815f4ef2SVille Syrjälä 	u32 hotplug;
3313815f4ef2SVille Syrjälä 
33142939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
33152ea63927SVille Syrjälä 	hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) |
33162ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC2) |
33172ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC3) |
33182ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC4) |
33192ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC5) |
33202ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC6));
33212ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables);
33222939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug);
33238ef7e340SMatt Roper }
332431604222SAnusha Srivatsa 
33252ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
332631604222SAnusha Srivatsa {
332731604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
332831604222SAnusha Srivatsa 
33290398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33306d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
333131604222SAnusha Srivatsa 
3332f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
33332939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3334f49108d0SMatt Roper 
333531604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
333631604222SAnusha Srivatsa 
33372ea63927SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv);
33382ea63927SVille Syrjälä 	icp_tc_hpd_detection_setup(dev_priv);
333952dfdba0SLucas De Marchi }
334052dfdba0SLucas De Marchi 
33412ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915,
33422ea63927SVille Syrjälä 				 enum hpd_pin pin)
33438ef7e340SMatt Roper {
33442ea63927SVille Syrjälä 	switch (pin) {
33452ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33462ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33472ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33482ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33492ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33502ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33512ea63927SVille Syrjälä 		return GEN11_HOTPLUG_CTL_ENABLE(pin);
33522ea63927SVille Syrjälä 	default:
33532ea63927SVille Syrjälä 		return 0;
335431604222SAnusha Srivatsa 	}
3355943682e3SMatt Roper }
3356943682e3SMatt Roper 
3357229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
3358229f31e2SLucas De Marchi {
3359b18c1eb9SClinton A Taylor 	u32 val;
3360b18c1eb9SClinton A Taylor 
33612939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
3362b18c1eb9SClinton A Taylor 	val |= (INVERT_DDIA_HPD |
3363b18c1eb9SClinton A Taylor 		INVERT_DDIB_HPD |
3364b18c1eb9SClinton A Taylor 		INVERT_DDIC_HPD |
3365b18c1eb9SClinton A Taylor 		INVERT_DDID_HPD);
33662939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
3367b18c1eb9SClinton A Taylor 
33682ea63927SVille Syrjälä 	icp_hpd_irq_setup(dev_priv);
3369229f31e2SLucas De Marchi }
3370229f31e2SLucas De Marchi 
337152c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3372121e758eSDhinakaran Pandiyan {
3373121e758eSDhinakaran Pandiyan 	u32 hotplug;
3374121e758eSDhinakaran Pandiyan 
33752939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
33762ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
33775b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
33785b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
33795b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
33805b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
33812ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
33822ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
33832939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug);
338452c7f5f1SVille Syrjälä }
338552c7f5f1SVille Syrjälä 
338652c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
338752c7f5f1SVille Syrjälä {
338852c7f5f1SVille Syrjälä 	u32 hotplug;
3389b796b971SDhinakaran Pandiyan 
33902939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
33912ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
33925b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
33935b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
33945b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
33955b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
33962ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
33972ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
33982939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug);
3399121e758eSDhinakaran Pandiyan }
3400121e758eSDhinakaran Pandiyan 
3401121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3402121e758eSDhinakaran Pandiyan {
3403121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3404121e758eSDhinakaran Pandiyan 	u32 val;
3405121e758eSDhinakaran Pandiyan 
34060398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34076d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3408121e758eSDhinakaran Pandiyan 
34092939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3410121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3411587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
34122939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val);
34132939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3414121e758eSDhinakaran Pandiyan 
341552c7f5f1SVille Syrjälä 	gen11_tc_hpd_detection_setup(dev_priv);
341652c7f5f1SVille Syrjälä 	gen11_tbt_hpd_detection_setup(dev_priv);
341731604222SAnusha Srivatsa 
34182ea63927SVille Syrjälä 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
34192ea63927SVille Syrjälä 		icp_hpd_irq_setup(dev_priv);
34202ea63927SVille Syrjälä }
34212ea63927SVille Syrjälä 
34222ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915,
34232ea63927SVille Syrjälä 			       enum hpd_pin pin)
34242ea63927SVille Syrjälä {
34252ea63927SVille Syrjälä 	switch (pin) {
34262ea63927SVille Syrjälä 	case HPD_PORT_A:
34272ea63927SVille Syrjälä 		return PORTA_HOTPLUG_ENABLE;
34282ea63927SVille Syrjälä 	case HPD_PORT_B:
34292ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE;
34302ea63927SVille Syrjälä 	case HPD_PORT_C:
34312ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE;
34322ea63927SVille Syrjälä 	case HPD_PORT_D:
34332ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE;
34342ea63927SVille Syrjälä 	default:
34352ea63927SVille Syrjälä 		return 0;
34362ea63927SVille Syrjälä 	}
34372ea63927SVille Syrjälä }
34382ea63927SVille Syrjälä 
34392ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915,
34402ea63927SVille Syrjälä 				enum hpd_pin pin)
34412ea63927SVille Syrjälä {
34422ea63927SVille Syrjälä 	switch (pin) {
34432ea63927SVille Syrjälä 	case HPD_PORT_E:
34442ea63927SVille Syrjälä 		return PORTE_HOTPLUG_ENABLE;
34452ea63927SVille Syrjälä 	default:
34462ea63927SVille Syrjälä 		return 0;
34472ea63927SVille Syrjälä 	}
3448121e758eSDhinakaran Pandiyan }
3449121e758eSDhinakaran Pandiyan 
34502a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34512a57d9ccSImre Deak {
34523b92e263SRodrigo Vivi 	u32 val, hotplug;
34533b92e263SRodrigo Vivi 
34543b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
34553b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
34562939eb06SJani Nikula 		val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
34573b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
34583b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
34592939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
34603b92e263SRodrigo Vivi 	}
34612a57d9ccSImre Deak 
34622a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
34632939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
34642ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
34652a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
34662a57d9ccSImre Deak 		     PORTC_HOTPLUG_ENABLE |
34672ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE);
34682ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables);
34692939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
34702a57d9ccSImre Deak 
34712939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
34722ea63927SVille Syrjälä 	hotplug &= ~PORTE_HOTPLUG_ENABLE;
34732ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables);
34742939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug);
34752a57d9ccSImre Deak }
34762a57d9ccSImre Deak 
347791d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34786dbf30ceSVille Syrjälä {
34792a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
34806dbf30ceSVille Syrjälä 
3481f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
34822939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3483f49108d0SMatt Roper 
34840398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
34856d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
34866dbf30ceSVille Syrjälä 
34876dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
34886dbf30ceSVille Syrjälä 
34892a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
349026951cafSXiong Zhang }
34917fe0b973SKeith Packard 
34922ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915,
34932ea63927SVille Syrjälä 			       enum hpd_pin pin)
34942ea63927SVille Syrjälä {
34952ea63927SVille Syrjälä 	switch (pin) {
34962ea63927SVille Syrjälä 	case HPD_PORT_A:
34972ea63927SVille Syrjälä 		return DIGITAL_PORTA_HOTPLUG_ENABLE |
34982ea63927SVille Syrjälä 			DIGITAL_PORTA_PULSE_DURATION_2ms;
34992ea63927SVille Syrjälä 	default:
35002ea63927SVille Syrjälä 		return 0;
35012ea63927SVille Syrjälä 	}
35022ea63927SVille Syrjälä }
35032ea63927SVille Syrjälä 
35041a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
35051a56b1a2SImre Deak {
35061a56b1a2SImre Deak 	u32 hotplug;
35071a56b1a2SImre Deak 
35081a56b1a2SImre Deak 	/*
35091a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
35101a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
35111a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
35121a56b1a2SImre Deak 	 */
35132939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
35142ea63927SVille Syrjälä 	hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE |
35152ea63927SVille Syrjälä 		     DIGITAL_PORTA_PULSE_DURATION_MASK);
35162ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables);
35172939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
35181a56b1a2SImre Deak }
35191a56b1a2SImre Deak 
352091d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3521e4ce95aaSVille Syrjälä {
35221a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3523e4ce95aaSVille Syrjälä 
35240398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
35256d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
35263a3b3c7dSVille Syrjälä 
3527373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 8)
35283a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35296d3144ebSVille Syrjälä 	else
35303a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3531e4ce95aaSVille Syrjälä 
35321a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3533e4ce95aaSVille Syrjälä 
353491d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3535e4ce95aaSVille Syrjälä }
3536e4ce95aaSVille Syrjälä 
35372ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915,
35382ea63927SVille Syrjälä 			       enum hpd_pin pin)
35392ea63927SVille Syrjälä {
35402ea63927SVille Syrjälä 	u32 hotplug;
35412ea63927SVille Syrjälä 
35422ea63927SVille Syrjälä 	switch (pin) {
35432ea63927SVille Syrjälä 	case HPD_PORT_A:
35442ea63927SVille Syrjälä 		hotplug = PORTA_HOTPLUG_ENABLE;
35452ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_A))
35462ea63927SVille Syrjälä 			hotplug |= BXT_DDIA_HPD_INVERT;
35472ea63927SVille Syrjälä 		return hotplug;
35482ea63927SVille Syrjälä 	case HPD_PORT_B:
35492ea63927SVille Syrjälä 		hotplug = PORTB_HOTPLUG_ENABLE;
35502ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_B))
35512ea63927SVille Syrjälä 			hotplug |= BXT_DDIB_HPD_INVERT;
35522ea63927SVille Syrjälä 		return hotplug;
35532ea63927SVille Syrjälä 	case HPD_PORT_C:
35542ea63927SVille Syrjälä 		hotplug = PORTC_HOTPLUG_ENABLE;
35552ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_C))
35562ea63927SVille Syrjälä 			hotplug |= BXT_DDIC_HPD_INVERT;
35572ea63927SVille Syrjälä 		return hotplug;
35582ea63927SVille Syrjälä 	default:
35592ea63927SVille Syrjälä 		return 0;
35602ea63927SVille Syrjälä 	}
35612ea63927SVille Syrjälä }
35622ea63927SVille Syrjälä 
35632ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3564e0a20ad7SShashank Sharma {
35652a57d9ccSImre Deak 	u32 hotplug;
3566e0a20ad7SShashank Sharma 
35672939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
35682ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
35692a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
35702ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
35712ea63927SVille Syrjälä 		     BXT_DDIA_HPD_INVERT |
35722ea63927SVille Syrjälä 		     BXT_DDIB_HPD_INVERT |
35732ea63927SVille Syrjälä 		     BXT_DDIC_HPD_INVERT);
35742ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables);
35752939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
3576e0a20ad7SShashank Sharma }
3577e0a20ad7SShashank Sharma 
35782a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35792a57d9ccSImre Deak {
35802a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35812a57d9ccSImre Deak 
35820398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
35836d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
35842a57d9ccSImre Deak 
35852a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35862a57d9ccSImre Deak 
35872ea63927SVille Syrjälä 	bxt_hpd_detection_setup(dev_priv);
35882a57d9ccSImre Deak }
35892a57d9ccSImre Deak 
3590a0a6d8cbSVille Syrjälä /*
3591a0a6d8cbSVille Syrjälä  * SDEIER is also touched by the interrupt handler to work around missed PCH
3592a0a6d8cbSVille Syrjälä  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3593a0a6d8cbSVille Syrjälä  * instead we unconditionally enable all PCH interrupt sources here, but then
3594a0a6d8cbSVille Syrjälä  * only unmask them as needed with SDEIMR.
3595a0a6d8cbSVille Syrjälä  *
3596a0a6d8cbSVille Syrjälä  * Note that we currently do this after installing the interrupt handler,
3597a0a6d8cbSVille Syrjälä  * but before we enable the master interrupt. That should be sufficient
3598a0a6d8cbSVille Syrjälä  * to avoid races with the irq handler, assuming we have MSI. Shared legacy
3599a0a6d8cbSVille Syrjälä  * interrupts could still race.
3600a0a6d8cbSVille Syrjälä  */
3601b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3602d46da437SPaulo Zanoni {
3603a0a6d8cbSVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
360482a28bcfSDaniel Vetter 	u32 mask;
3605d46da437SPaulo Zanoni 
36066e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3607692a04cfSDaniel Vetter 		return;
3608692a04cfSDaniel Vetter 
36096e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
36105c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
36114ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
36125c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36134ebc6509SDhinakaran Pandiyan 	else
36144ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
36158664281bSPaulo Zanoni 
3616a0a6d8cbSVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
3617d46da437SPaulo Zanoni }
3618d46da437SPaulo Zanoni 
36199eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3620036a4a7dSZhenyu Wang {
3621b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36228e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36238e76f8dcSPaulo Zanoni 
3624b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
36258e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3626842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
36278e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
362823bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
36292a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_C) |
36302a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_B) |
36312a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_A) |
363223bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36338e76f8dcSPaulo Zanoni 	} else {
36348e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3635842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3636842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3637c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3638e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
36394bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_A) |
36404bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_B) |
3641e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36428e76f8dcSPaulo Zanoni 	}
3643036a4a7dSZhenyu Wang 
3644fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3645b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3646fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3647fc340442SDaniel Vetter 	}
3648fc340442SDaniel Vetter 
3649c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3650c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3651c6073d4cSVille Syrjälä 
36521ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3653036a4a7dSZhenyu Wang 
3654a0a6d8cbSVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3655622364b6SPaulo Zanoni 
3656a9922912SVille Syrjälä 	gen5_gt_irq_postinstall(&dev_priv->gt);
3657a9922912SVille Syrjälä 
3658b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3659b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3660036a4a7dSZhenyu Wang }
3661036a4a7dSZhenyu Wang 
3662f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3663f8b79e58SImre Deak {
366467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3665f8b79e58SImre Deak 
3666f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3667f8b79e58SImre Deak 		return;
3668f8b79e58SImre Deak 
3669f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3670f8b79e58SImre Deak 
3671d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3672d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3673ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3674f8b79e58SImre Deak 	}
3675d6c69803SVille Syrjälä }
3676f8b79e58SImre Deak 
3677f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3678f8b79e58SImre Deak {
367967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3680f8b79e58SImre Deak 
3681f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3682f8b79e58SImre Deak 		return;
3683f8b79e58SImre Deak 
3684f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3685f8b79e58SImre Deak 
3686950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3687ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3688f8b79e58SImre Deak }
3689f8b79e58SImre Deak 
36900e6c9a9eSVille Syrjälä 
3691b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
36920e6c9a9eSVille Syrjälä {
3693cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
36947e231dbeSJesse Barnes 
3695ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36969918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3697ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3698ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3699ad22d106SVille Syrjälä 
37002939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
37012939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
370220afbda2SDaniel Vetter }
370320afbda2SDaniel Vetter 
3704abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3705abd58f01SBen Widawsky {
3706b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3707b16b2a2fSPaulo Zanoni 
3708869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3709869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3710a9c287c9SJani Nikula 	u32 de_pipe_enables;
3711054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
37123a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3713df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3714562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3715562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
37163a3b3c7dSVille Syrjälä 	enum pipe pipe;
3717770de83dSDamien Lespiau 
3718373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) <= 10)
3719df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3720df0d28c1SDhinakaran Pandiyan 
37212446e1d6SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
37223a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3723a324fcacSRodrigo Vivi 
3724373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
37259c9e97c4SVandita Kulkarni 		enum port port;
37269c9e97c4SVandita Kulkarni 
37279c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
37289c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
37299c9e97c4SVandita Kulkarni 	}
37309c9e97c4SVandita Kulkarni 
3731cda195f1SVille Syrjälä 	de_pipe_enables = de_pipe_masked |
3732cda195f1SVille Syrjälä 		GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN |
3733cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
37341288f9b0SKarthik B S 
37353a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
37362446e1d6SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3737a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3738a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
3739e5abaab3SVille Syrjälä 		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
37403a3b3c7dSVille Syrjälä 
3741373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
37428241cfbeSJosé Roberto de Souza 		enum transcoder trans;
37438241cfbeSJosé Roberto de Souza 
3744562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
37458241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
37468241cfbeSJosé Roberto de Souza 
37478241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
37488241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
37498241cfbeSJosé Roberto de Souza 				continue;
37508241cfbeSJosé Roberto de Souza 
37518241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
37528241cfbeSJosé Roberto de Souza 		}
37538241cfbeSJosé Roberto de Souza 	} else {
3754b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
37558241cfbeSJosé Roberto de Souza 	}
3756e04f7eceSVille Syrjälä 
37570a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
37580a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3759abd58f01SBen Widawsky 
3760f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3761813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3762b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3763813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
376435079899SPaulo Zanoni 					  de_pipe_enables);
37650a195c02SMika Kahola 	}
3766abd58f01SBen Widawsky 
3767b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3768b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
37692a57d9ccSImre Deak 
3770373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
3771121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3772b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3773b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3774121e758eSDhinakaran Pandiyan 
3775b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3776b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3777abd58f01SBen Widawsky 	}
3778121e758eSDhinakaran Pandiyan }
3779abd58f01SBen Widawsky 
378059b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
378159b7cb44STejas Upadhyay {
378259b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
378359b7cb44STejas Upadhyay 	u32 mask = SDE_GMBUS_ICP;
378459b7cb44STejas Upadhyay 
378559b7cb44STejas Upadhyay 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
378659b7cb44STejas Upadhyay }
378759b7cb44STejas Upadhyay 
3788b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3789abd58f01SBen Widawsky {
379059b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
379159b7cb44STejas Upadhyay 		icp_irq_postinstall(dev_priv);
379259b7cb44STejas Upadhyay 	else if (HAS_PCH_SPLIT(dev_priv))
3793a0a6d8cbSVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3794622364b6SPaulo Zanoni 
3795cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3796abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3797abd58f01SBen Widawsky 
379825286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3799abd58f01SBen Widawsky }
3800abd58f01SBen Widawsky 
380131604222SAnusha Srivatsa 
3802b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
380351951ae7SMika Kuoppala {
3804b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3805df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
380651951ae7SMika Kuoppala 
380729b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3808b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
380931604222SAnusha Srivatsa 
38109b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
381151951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
381251951ae7SMika Kuoppala 
3813b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3814df0d28c1SDhinakaran Pandiyan 
38152939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
381651951ae7SMika Kuoppala 
381797b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
381897b492f5SLucas De Marchi 		dg1_master_intr_enable(uncore->regs);
38192939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_UNIT_INTR);
382097b492f5SLucas De Marchi 	} else {
38219b77011eSTvrtko Ursulin 		gen11_master_intr_enable(uncore->regs);
38222939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ);
382351951ae7SMika Kuoppala 	}
382497b492f5SLucas De Marchi }
382551951ae7SMika Kuoppala 
3826b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
382743f328d7SVille Syrjälä {
3828cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
382943f328d7SVille Syrjälä 
3830ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38319918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3832ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3833ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3834ad22d106SVille Syrjälä 
38352939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
38362939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
383743f328d7SVille Syrjälä }
383843f328d7SVille Syrjälä 
3839b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3840c2798b19SChris Wilson {
3841b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3842c2798b19SChris Wilson 
384344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
384444d9241eSVille Syrjälä 
3845b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3846e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3847c2798b19SChris Wilson }
3848c2798b19SChris Wilson 
3849b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3850c2798b19SChris Wilson {
3851b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3852e9e9848aSVille Syrjälä 	u16 enable_mask;
3853c2798b19SChris Wilson 
38544f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
38554f5fd91fSTvrtko Ursulin 			     EMR,
38564f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3857045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3858c2798b19SChris Wilson 
3859c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3860c2798b19SChris Wilson 	dev_priv->irq_mask =
3861c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
386216659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
386316659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3864c2798b19SChris Wilson 
3865e9e9848aSVille Syrjälä 	enable_mask =
3866c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3867c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
386816659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3869e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3870e9e9848aSVille Syrjälä 
3871b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3872c2798b19SChris Wilson 
3873379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3874379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3875d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3876755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3877755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3878d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3879c2798b19SChris Wilson }
3880c2798b19SChris Wilson 
38814f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
388278c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
388378c357ddSVille Syrjälä {
38844f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
388578c357ddSVille Syrjälä 	u16 emr;
388678c357ddSVille Syrjälä 
38874f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
388878c357ddSVille Syrjälä 
388978c357ddSVille Syrjälä 	if (*eir)
38904f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
389178c357ddSVille Syrjälä 
38924f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
389378c357ddSVille Syrjälä 	if (*eir_stuck == 0)
389478c357ddSVille Syrjälä 		return;
389578c357ddSVille Syrjälä 
389678c357ddSVille Syrjälä 	/*
389778c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
389878c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
389978c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
390078c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
390178c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
390278c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
390378c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
390478c357ddSVille Syrjälä 	 * remains set.
390578c357ddSVille Syrjälä 	 */
39064f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
39074f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
39084f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
390978c357ddSVille Syrjälä }
391078c357ddSVille Syrjälä 
391178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
391278c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
391378c357ddSVille Syrjälä {
391478c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
391578c357ddSVille Syrjälä 
391678c357ddSVille Syrjälä 	if (eir_stuck)
391700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
391800376ccfSWambui Karuga 			eir_stuck);
391978c357ddSVille Syrjälä }
392078c357ddSVille Syrjälä 
392178c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
392278c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
392378c357ddSVille Syrjälä {
392478c357ddSVille Syrjälä 	u32 emr;
392578c357ddSVille Syrjälä 
39262939eb06SJani Nikula 	*eir = intel_uncore_read(&dev_priv->uncore, EIR);
392778c357ddSVille Syrjälä 
39282939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EIR, *eir);
392978c357ddSVille Syrjälä 
39302939eb06SJani Nikula 	*eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR);
393178c357ddSVille Syrjälä 	if (*eir_stuck == 0)
393278c357ddSVille Syrjälä 		return;
393378c357ddSVille Syrjälä 
393478c357ddSVille Syrjälä 	/*
393578c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
393678c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
393778c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
393878c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
393978c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
394078c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
394178c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
394278c357ddSVille Syrjälä 	 * remains set.
394378c357ddSVille Syrjälä 	 */
39442939eb06SJani Nikula 	emr = intel_uncore_read(&dev_priv->uncore, EMR);
39452939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff);
39462939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck);
394778c357ddSVille Syrjälä }
394878c357ddSVille Syrjälä 
394978c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
395078c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
395178c357ddSVille Syrjälä {
395278c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
395378c357ddSVille Syrjälä 
395478c357ddSVille Syrjälä 	if (eir_stuck)
395500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
395600376ccfSWambui Karuga 			eir_stuck);
395778c357ddSVille Syrjälä }
395878c357ddSVille Syrjälä 
3959ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3960c2798b19SChris Wilson {
3961b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
3962af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3963c2798b19SChris Wilson 
39642dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39652dd2a883SImre Deak 		return IRQ_NONE;
39662dd2a883SImre Deak 
39671f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39689102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
39691f814dacSImre Deak 
3970af722d28SVille Syrjälä 	do {
3971af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
397278c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
3973af722d28SVille Syrjälä 		u16 iir;
3974af722d28SVille Syrjälä 
39754f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3976c2798b19SChris Wilson 		if (iir == 0)
3977af722d28SVille Syrjälä 			break;
3978c2798b19SChris Wilson 
3979af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3980c2798b19SChris Wilson 
3981eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3982eb64343cSVille Syrjälä 		 * signalled in iir */
3983eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3984c2798b19SChris Wilson 
398578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
398678c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
398778c357ddSVille Syrjälä 
39884f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3989c2798b19SChris Wilson 
3990c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
399173c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3992c2798b19SChris Wilson 
399378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
399478c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3995af722d28SVille Syrjälä 
3996eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3997af722d28SVille Syrjälä 	} while (0);
3998c2798b19SChris Wilson 
39999c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
40009c6508b9SThomas Gleixner 
40019102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40021f814dacSImre Deak 
40031f814dacSImre Deak 	return ret;
4004c2798b19SChris Wilson }
4005c2798b19SChris Wilson 
4006b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4007a266c7d5SChris Wilson {
4008b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4009a266c7d5SChris Wilson 
401056b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40110706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
40122939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4013a266c7d5SChris Wilson 	}
4014a266c7d5SChris Wilson 
401544d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
401644d9241eSVille Syrjälä 
4017b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4018e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4019a266c7d5SChris Wilson }
4020a266c7d5SChris Wilson 
4021b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4022a266c7d5SChris Wilson {
4023b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
402438bde180SChris Wilson 	u32 enable_mask;
4025a266c7d5SChris Wilson 
40262939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE |
4027045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
402838bde180SChris Wilson 
402938bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
403038bde180SChris Wilson 	dev_priv->irq_mask =
403138bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
403238bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
403316659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
403416659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
403538bde180SChris Wilson 
403638bde180SChris Wilson 	enable_mask =
403738bde180SChris Wilson 		I915_ASLE_INTERRUPT |
403838bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
403938bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
404016659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
404138bde180SChris Wilson 		I915_USER_INTERRUPT;
404238bde180SChris Wilson 
404356b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4044a266c7d5SChris Wilson 		/* Enable in IER... */
4045a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4046a266c7d5SChris Wilson 		/* and unmask in IMR */
4047a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4048a266c7d5SChris Wilson 	}
4049a266c7d5SChris Wilson 
4050b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4051a266c7d5SChris Wilson 
4052379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4053379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4054d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4055755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4056755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4057d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4058379ef82dSDaniel Vetter 
4059c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
406020afbda2SDaniel Vetter }
406120afbda2SDaniel Vetter 
4062ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4063a266c7d5SChris Wilson {
4064b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4065af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4066a266c7d5SChris Wilson 
40672dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40682dd2a883SImre Deak 		return IRQ_NONE;
40692dd2a883SImre Deak 
40701f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40719102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40721f814dacSImre Deak 
407338bde180SChris Wilson 	do {
4074eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
407578c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4076af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4077af722d28SVille Syrjälä 		u32 iir;
4078a266c7d5SChris Wilson 
40792939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4080af722d28SVille Syrjälä 		if (iir == 0)
4081af722d28SVille Syrjälä 			break;
4082af722d28SVille Syrjälä 
4083af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4084af722d28SVille Syrjälä 
4085af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4086af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4087af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4088a266c7d5SChris Wilson 
4089eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4090eb64343cSVille Syrjälä 		 * signalled in iir */
4091eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4092a266c7d5SChris Wilson 
409378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
409478c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
409578c357ddSVille Syrjälä 
40962939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4097a266c7d5SChris Wilson 
4098a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
409973c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4100a266c7d5SChris Wilson 
410178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
410278c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4103a266c7d5SChris Wilson 
4104af722d28SVille Syrjälä 		if (hotplug_status)
4105af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4106af722d28SVille Syrjälä 
4107af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4108af722d28SVille Syrjälä 	} while (0);
4109a266c7d5SChris Wilson 
41109c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
41119c6508b9SThomas Gleixner 
41129102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41131f814dacSImre Deak 
4114a266c7d5SChris Wilson 	return ret;
4115a266c7d5SChris Wilson }
4116a266c7d5SChris Wilson 
4117b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4118a266c7d5SChris Wilson {
4119b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4120a266c7d5SChris Wilson 
41210706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
41222939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4123a266c7d5SChris Wilson 
412444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
412544d9241eSVille Syrjälä 
4126b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4127e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4128a266c7d5SChris Wilson }
4129a266c7d5SChris Wilson 
4130b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4131a266c7d5SChris Wilson {
4132b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4133bbba0a97SChris Wilson 	u32 enable_mask;
4134a266c7d5SChris Wilson 	u32 error_mask;
4135a266c7d5SChris Wilson 
4136045cebd2SVille Syrjälä 	/*
4137045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4138045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4139045cebd2SVille Syrjälä 	 */
4140045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4141045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4142045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4143045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4144045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4145045cebd2SVille Syrjälä 	} else {
4146045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4147045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4148045cebd2SVille Syrjälä 	}
41492939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, error_mask);
4150045cebd2SVille Syrjälä 
4151a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4152c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4153c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4154adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4155bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4156bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
415778c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4158bbba0a97SChris Wilson 
4159c30bb1fdSVille Syrjälä 	enable_mask =
4160c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4161c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4162c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4163c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
416478c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4165c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4166bbba0a97SChris Wilson 
416791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4168bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4169a266c7d5SChris Wilson 
4170b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4171c30bb1fdSVille Syrjälä 
4172b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4173b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4174d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4175755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4176755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4177755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4178d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4179a266c7d5SChris Wilson 
418091d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
418120afbda2SDaniel Vetter }
418220afbda2SDaniel Vetter 
418391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
418420afbda2SDaniel Vetter {
418520afbda2SDaniel Vetter 	u32 hotplug_en;
418620afbda2SDaniel Vetter 
418767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4188b5ea2d56SDaniel Vetter 
4189adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4190e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
419191d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4192a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4193a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4194a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4195a266c7d5SChris Wilson 	*/
419691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4197a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4198a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4199a266c7d5SChris Wilson 
4200a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42010706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4202f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4203f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4204f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
42050706f17cSEgbert Eich 					     hotplug_en);
4206a266c7d5SChris Wilson }
4207a266c7d5SChris Wilson 
4208ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4209a266c7d5SChris Wilson {
4210b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4211af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4212a266c7d5SChris Wilson 
42132dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42142dd2a883SImre Deak 		return IRQ_NONE;
42152dd2a883SImre Deak 
42161f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42179102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42181f814dacSImre Deak 
4219af722d28SVille Syrjälä 	do {
4220eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
422178c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4222af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4223af722d28SVille Syrjälä 		u32 iir;
42242c8ba29fSChris Wilson 
42252939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4226af722d28SVille Syrjälä 		if (iir == 0)
4227af722d28SVille Syrjälä 			break;
4228af722d28SVille Syrjälä 
4229af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4230af722d28SVille Syrjälä 
4231af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4232af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4233a266c7d5SChris Wilson 
4234eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4235eb64343cSVille Syrjälä 		 * signalled in iir */
4236eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4237a266c7d5SChris Wilson 
423878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
423978c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
424078c357ddSVille Syrjälä 
42412939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4242a266c7d5SChris Wilson 
4243a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
424473c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4245af722d28SVille Syrjälä 
4246a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
424773c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4248a266c7d5SChris Wilson 
424978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
425078c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4251515ac2bbSDaniel Vetter 
4252af722d28SVille Syrjälä 		if (hotplug_status)
4253af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4254af722d28SVille Syrjälä 
4255af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4256af722d28SVille Syrjälä 	} while (0);
4257a266c7d5SChris Wilson 
42589c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
42599c6508b9SThomas Gleixner 
42609102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42611f814dacSImre Deak 
4262a266c7d5SChris Wilson 	return ret;
4263a266c7d5SChris Wilson }
4264a266c7d5SChris Wilson 
4265fca52a55SDaniel Vetter /**
4266fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4267fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4268fca52a55SDaniel Vetter  *
4269fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4270fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4271fca52a55SDaniel Vetter  */
4272b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4273f71d4af4SJesse Barnes {
427491c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4275cefcff8fSJoonas Lahtinen 	int i;
42768b2e326dSChris Wilson 
427774bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4278cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4279cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
42808b2e326dSChris Wilson 
4281633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4282702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
42832239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
428426705e20SSagar Arun Kamble 
42859a450b68SLucas De Marchi 	if (!HAS_DISPLAY(dev_priv))
42869a450b68SLucas De Marchi 		return;
42879a450b68SLucas De Marchi 
428896bd87b7SLucas De Marchi 	intel_hpd_init_pins(dev_priv);
428996bd87b7SLucas De Marchi 
429096bd87b7SLucas De Marchi 	intel_hpd_init_work(dev_priv);
429196bd87b7SLucas De Marchi 
429221da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
429321da2700SVille Syrjälä 
4294262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4295262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4296262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4297262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4298262fd485SChris Wilson 	 * in this case to the runtime pm.
4299262fd485SChris Wilson 	 */
4300262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4301262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4302262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4303262fd485SChris Wilson 
4304317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
43059a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
43069a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
43079a64c650SLyude Paul 	 * sideband messaging with MST.
43089a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
43099a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
43109a64c650SLyude Paul 	 */
43119a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4312317eaa95SLyude 
43132ccf2e03SChris Wilson 	if (HAS_GMCH(dev_priv)) {
43142ccf2e03SChris Wilson 		if (I915_HAS_HOTPLUG(dev_priv))
43152ccf2e03SChris Wilson 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
43162ccf2e03SChris Wilson 	} else {
4317229f31e2SLucas De Marchi 		if (HAS_PCH_DG1(dev_priv))
4318229f31e2SLucas De Marchi 			dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup;
4319373abf1aSMatt Roper 		else if (DISPLAY_VER(dev_priv) >= 11)
4320121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
43212446e1d6SMatt Roper 		else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4322e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4323cec3295bSLyude Paul 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
4324cec3295bSLyude Paul 			dev_priv->display.hpd_irq_setup = icp_hpd_irq_setup;
4325c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
43266dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43276dbf30ceSVille Syrjälä 		else
43283a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4329f71d4af4SJesse Barnes 	}
43302ccf2e03SChris Wilson }
433120afbda2SDaniel Vetter 
4332fca52a55SDaniel Vetter /**
4333cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4334cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4335cefcff8fSJoonas Lahtinen  *
4336cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4337cefcff8fSJoonas Lahtinen  */
4338cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4339cefcff8fSJoonas Lahtinen {
4340cefcff8fSJoonas Lahtinen 	int i;
4341cefcff8fSJoonas Lahtinen 
4342cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4343cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4344cefcff8fSJoonas Lahtinen }
4345cefcff8fSJoonas Lahtinen 
4346b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4347b318b824SVille Syrjälä {
4348b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4349b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4350b318b824SVille Syrjälä 			return cherryview_irq_handler;
4351b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4352b318b824SVille Syrjälä 			return valleyview_irq_handler;
4353b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4354b318b824SVille Syrjälä 			return i965_irq_handler;
4355b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4356b318b824SVille Syrjälä 			return i915_irq_handler;
4357b318b824SVille Syrjälä 		else
4358b318b824SVille Syrjälä 			return i8xx_irq_handler;
4359b318b824SVille Syrjälä 	} else {
436097b492f5SLucas De Marchi 		if (HAS_MASTER_UNIT_IRQ(dev_priv))
436197b492f5SLucas De Marchi 			return dg1_irq_handler;
4362b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4363b318b824SVille Syrjälä 			return gen11_irq_handler;
4364b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4365b318b824SVille Syrjälä 			return gen8_irq_handler;
4366b318b824SVille Syrjälä 		else
43679eae5e27SLucas De Marchi 			return ilk_irq_handler;
4368b318b824SVille Syrjälä 	}
4369b318b824SVille Syrjälä }
4370b318b824SVille Syrjälä 
4371b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4372b318b824SVille Syrjälä {
4373b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4374b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4375b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4376b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4377b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4378b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4379b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4380b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4381b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4382b318b824SVille Syrjälä 		else
4383b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4384b318b824SVille Syrjälä 	} else {
4385b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4386b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4387b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4388b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4389b318b824SVille Syrjälä 		else
43909eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4391b318b824SVille Syrjälä 	}
4392b318b824SVille Syrjälä }
4393b318b824SVille Syrjälä 
4394b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4395b318b824SVille Syrjälä {
4396b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4397b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4398b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4399b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4400b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4401b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4402b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4403b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4404b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4405b318b824SVille Syrjälä 		else
4406b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4407b318b824SVille Syrjälä 	} else {
4408b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4409b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4410b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4411b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4412b318b824SVille Syrjälä 		else
44139eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4414b318b824SVille Syrjälä 	}
4415b318b824SVille Syrjälä }
4416b318b824SVille Syrjälä 
4417cefcff8fSJoonas Lahtinen /**
4418fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4419fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4420fca52a55SDaniel Vetter  *
4421fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4422fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4423fca52a55SDaniel Vetter  *
4424fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4425fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4426fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4427fca52a55SDaniel Vetter  */
44282aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44292aeb7d3aSDaniel Vetter {
44308ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4431b318b824SVille Syrjälä 	int ret;
4432b318b824SVille Syrjälä 
44332aeb7d3aSDaniel Vetter 	/*
44342aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44352aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44362aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44372aeb7d3aSDaniel Vetter 	 */
4438ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
44392aeb7d3aSDaniel Vetter 
4440b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
4441b318b824SVille Syrjälä 
4442b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4443b318b824SVille Syrjälä 
4444b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4445b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4446b318b824SVille Syrjälä 	if (ret < 0) {
4447b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
4448b318b824SVille Syrjälä 		return ret;
4449b318b824SVille Syrjälä 	}
4450b318b824SVille Syrjälä 
4451b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4452b318b824SVille Syrjälä 
4453b318b824SVille Syrjälä 	return ret;
44542aeb7d3aSDaniel Vetter }
44552aeb7d3aSDaniel Vetter 
4456fca52a55SDaniel Vetter /**
4457fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4458fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4459fca52a55SDaniel Vetter  *
4460fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4461fca52a55SDaniel Vetter  * resources acquired in the init functions.
4462fca52a55SDaniel Vetter  */
44632aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44642aeb7d3aSDaniel Vetter {
44658ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4466b318b824SVille Syrjälä 
4467b318b824SVille Syrjälä 	/*
4468789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4469789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4470789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4471789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4472b318b824SVille Syrjälä 	 */
4473b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
4474b318b824SVille Syrjälä 		return;
4475b318b824SVille Syrjälä 
4476b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
4477b318b824SVille Syrjälä 
4478b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4479b318b824SVille Syrjälä 
4480b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4481b318b824SVille Syrjälä 
44822aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4483ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
44842aeb7d3aSDaniel Vetter }
44852aeb7d3aSDaniel Vetter 
4486fca52a55SDaniel Vetter /**
4487fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4488fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4489fca52a55SDaniel Vetter  *
4490fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4491fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4492fca52a55SDaniel Vetter  */
4493b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4494c67a470bSPaulo Zanoni {
4495b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4496ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4497315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4498c67a470bSPaulo Zanoni }
4499c67a470bSPaulo Zanoni 
4500fca52a55SDaniel Vetter /**
4501fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4502fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4503fca52a55SDaniel Vetter  *
4504fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4505fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4506fca52a55SDaniel Vetter  */
4507b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4508c67a470bSPaulo Zanoni {
4509ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4510b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4511b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4512c67a470bSPaulo Zanoni }
4513d64575eeSJani Nikula 
4514d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4515d64575eeSJani Nikula {
4516d64575eeSJani Nikula 	/*
4517d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
4518d64575eeSJani Nikula 	 * this is the only thing we need to check.
4519d64575eeSJani Nikula 	 */
4520d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4521d64575eeSJani Nikula }
4522d64575eeSJani Nikula 
4523d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4524d64575eeSJani Nikula {
45258ff5446aSThomas Zimmermann 	synchronize_irq(to_pci_dev(i915->drm.dev)->irq);
4526d64575eeSJani Nikula }
4527