1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c0e09200SDave Airlie #include "drmP.h" 34c0e09200SDave Airlie #include "drm.h" 35c0e09200SDave Airlie #include "i915_drm.h" 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 41995b6762SChris Wilson static void 42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 43036a4a7dSZhenyu Wang { 441ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 451ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 461ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 473143a2bfSChris Wilson POSTING_READ(DEIMR); 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang } 50036a4a7dSZhenyu Wang 51036a4a7dSZhenyu Wang static inline void 52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 53036a4a7dSZhenyu Wang { 541ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 551ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 561ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 573143a2bfSChris Wilson POSTING_READ(DEIMR); 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang } 60036a4a7dSZhenyu Wang 617c463586SKeith Packard void 627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 637c463586SKeith Packard { 647c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 659db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 667c463586SKeith Packard 677c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 687c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 697c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 703143a2bfSChris Wilson POSTING_READ(reg); 717c463586SKeith Packard } 727c463586SKeith Packard } 737c463586SKeith Packard 747c463586SKeith Packard void 757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 767c463586SKeith Packard { 777c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 789db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 797c463586SKeith Packard 807c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 817c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 823143a2bfSChris Wilson POSTING_READ(reg); 837c463586SKeith Packard } 847c463586SKeith Packard } 857c463586SKeith Packard 86c0e09200SDave Airlie /** 8701c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8801c66889SZhao Yakui */ 8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 9001c66889SZhao Yakui { 911ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 921ec14ad3SChris Wilson unsigned long irqflags; 931ec14ad3SChris Wilson 947e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 957e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 967e231dbeSJesse Barnes return; 977e231dbeSJesse Barnes 981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9901c66889SZhao Yakui 100c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 101f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 102edcb49caSZhao Yakui else { 10301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 104d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 105a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 106edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 107d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 108edcb49caSZhao Yakui } 1091ec14ad3SChris Wilson 1101ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11101c66889SZhao Yakui } 11201c66889SZhao Yakui 11301c66889SZhao Yakui /** 1140a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1150a3e67a4SJesse Barnes * @dev: DRM device 1160a3e67a4SJesse Barnes * @pipe: pipe to check 1170a3e67a4SJesse Barnes * 1180a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1190a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1200a3e67a4SJesse Barnes * before reading such registers if unsure. 1210a3e67a4SJesse Barnes */ 1220a3e67a4SJesse Barnes static int 1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1240a3e67a4SJesse Barnes { 1250a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1265eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1270a3e67a4SJesse Barnes } 1280a3e67a4SJesse Barnes 12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13042f52ef8SKeith Packard * we use as a pipe index 13142f52ef8SKeith Packard */ 132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1330a3e67a4SJesse Barnes { 1340a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1350a3e67a4SJesse Barnes unsigned long high_frame; 1360a3e67a4SJesse Barnes unsigned long low_frame; 1375eddb70bSChris Wilson u32 high1, high2, low; 1380a3e67a4SJesse Barnes 1390a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1419db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1420a3e67a4SJesse Barnes return 0; 1430a3e67a4SJesse Barnes } 1440a3e67a4SJesse Barnes 1459db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1469db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1475eddb70bSChris Wilson 1480a3e67a4SJesse Barnes /* 1490a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1500a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1510a3e67a4SJesse Barnes * register. 1520a3e67a4SJesse Barnes */ 1530a3e67a4SJesse Barnes do { 1545eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1555eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1565eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1570a3e67a4SJesse Barnes } while (high1 != high2); 1580a3e67a4SJesse Barnes 1595eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1615eddb70bSChris Wilson return (high1 << 8) | low; 1620a3e67a4SJesse Barnes } 1630a3e67a4SJesse Barnes 164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1659880b7a5SJesse Barnes { 1669880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1679db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1689880b7a5SJesse Barnes 1699880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1719db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1729880b7a5SJesse Barnes return 0; 1739880b7a5SJesse Barnes } 1749880b7a5SJesse Barnes 1759880b7a5SJesse Barnes return I915_READ(reg); 1769880b7a5SJesse Barnes } 1779880b7a5SJesse Barnes 178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1790af7e4dfSMario Kleiner int *vpos, int *hpos) 1800af7e4dfSMario Kleiner { 1810af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1820af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1830af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1840af7e4dfSMario Kleiner bool in_vbl = true; 1850af7e4dfSMario Kleiner int ret = 0; 1860af7e4dfSMario Kleiner 1870af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1880af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1899db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1900af7e4dfSMario Kleiner return 0; 1910af7e4dfSMario Kleiner } 1920af7e4dfSMario Kleiner 1930af7e4dfSMario Kleiner /* Get vtotal. */ 1940af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 1950af7e4dfSMario Kleiner 1960af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 1970af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 1980af7e4dfSMario Kleiner * scanout position from Display scan line register. 1990af7e4dfSMario Kleiner */ 2000af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2010af7e4dfSMario Kleiner 2020af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2030af7e4dfSMario Kleiner * horizontal scanout position. 2040af7e4dfSMario Kleiner */ 2050af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2060af7e4dfSMario Kleiner *hpos = 0; 2070af7e4dfSMario Kleiner } else { 2080af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2090af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2100af7e4dfSMario Kleiner * scanout position. 2110af7e4dfSMario Kleiner */ 2120af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2130af7e4dfSMario Kleiner 2140af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2150af7e4dfSMario Kleiner *vpos = position / htotal; 2160af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2170af7e4dfSMario Kleiner } 2180af7e4dfSMario Kleiner 2190af7e4dfSMario Kleiner /* Query vblank area. */ 2200af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2210af7e4dfSMario Kleiner 2220af7e4dfSMario Kleiner /* Test position against vblank region. */ 2230af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2240af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2270af7e4dfSMario Kleiner in_vbl = false; 2280af7e4dfSMario Kleiner 2290af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2300af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2310af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Readouts valid? */ 2340af7e4dfSMario Kleiner if (vbl > 0) 2350af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* In vblank? */ 2380af7e4dfSMario Kleiner if (in_vbl) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner return ret; 2420af7e4dfSMario Kleiner } 2430af7e4dfSMario Kleiner 244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2450af7e4dfSMario Kleiner int *max_error, 2460af7e4dfSMario Kleiner struct timeval *vblank_time, 2470af7e4dfSMario Kleiner unsigned flags) 2480af7e4dfSMario Kleiner { 2494041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2504041b853SChris Wilson struct drm_crtc *crtc; 2510af7e4dfSMario Kleiner 2524041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2534041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2540af7e4dfSMario Kleiner return -EINVAL; 2550af7e4dfSMario Kleiner } 2560af7e4dfSMario Kleiner 2570af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2584041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2594041b853SChris Wilson if (crtc == NULL) { 2604041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2614041b853SChris Wilson return -EINVAL; 2624041b853SChris Wilson } 2634041b853SChris Wilson 2644041b853SChris Wilson if (!crtc->enabled) { 2654041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2664041b853SChris Wilson return -EBUSY; 2674041b853SChris Wilson } 2680af7e4dfSMario Kleiner 2690af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2704041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2714041b853SChris Wilson vblank_time, flags, 2724041b853SChris Wilson crtc); 2730af7e4dfSMario Kleiner } 2740af7e4dfSMario Kleiner 2755ca58282SJesse Barnes /* 2765ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2775ca58282SJesse Barnes */ 2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2795ca58282SJesse Barnes { 2805ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2815ca58282SJesse Barnes hotplug_work); 2825ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 283c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2844ef69c7aSChris Wilson struct intel_encoder *encoder; 2855ca58282SJesse Barnes 286a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 287e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 288e67189abSJesse Barnes 2894ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2904ef69c7aSChris Wilson if (encoder->hot_plug) 2914ef69c7aSChris Wilson encoder->hot_plug(encoder); 292c31c4ba3SKeith Packard 29340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 29440ee3381SKeith Packard 2955ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 296eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2975ca58282SJesse Barnes } 2985ca58282SJesse Barnes 299*9270388eSDaniel Vetter /* defined intel_pm.c */ 300*9270388eSDaniel Vetter extern spinlock_t mchdev_lock; 301*9270388eSDaniel Vetter 30273edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 303f97108d1SJesse Barnes { 304f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 305b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 306*9270388eSDaniel Vetter u8 new_delay; 307*9270388eSDaniel Vetter unsigned long flags; 308*9270388eSDaniel Vetter 309*9270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 310f97108d1SJesse Barnes 31173edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 31273edd18fSDaniel Vetter 313*9270388eSDaniel Vetter new_delay = dev_priv->cur_delay; 314*9270388eSDaniel Vetter 3157648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 316b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 317b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 318f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 319f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 320f97108d1SJesse Barnes 321f97108d1SJesse Barnes /* Handle RCS change request from hw */ 322b5b72e89SMatthew Garrett if (busy_up > max_avg) { 323f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 324f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 325f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 326f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 327b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 328f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 329f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 330f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 331f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 332f97108d1SJesse Barnes } 333f97108d1SJesse Barnes 3347648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 335f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 336f97108d1SJesse Barnes 337*9270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 338*9270388eSDaniel Vetter 339f97108d1SJesse Barnes return; 340f97108d1SJesse Barnes } 341f97108d1SJesse Barnes 342549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 343549f7365SChris Wilson struct intel_ring_buffer *ring) 344549f7365SChris Wilson { 345549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3469862e600SChris Wilson 347475553deSChris Wilson if (ring->obj == NULL) 348475553deSChris Wilson return; 349475553deSChris Wilson 3506d171cb4SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring)); 3519862e600SChris Wilson 352549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3533e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 354549f7365SChris Wilson dev_priv->hangcheck_count = 0; 355549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 3563e0dc6b0SBen Widawsky jiffies + 3573e0dc6b0SBen Widawsky msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 3583e0dc6b0SBen Widawsky } 359549f7365SChris Wilson } 360549f7365SChris Wilson 3614912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3623b8d8d91SJesse Barnes { 3634912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 364c6a828d3SDaniel Vetter rps.work); 3654912d041SBen Widawsky u32 pm_iir, pm_imr; 3667b9e0ae6SChris Wilson u8 new_delay; 3673b8d8d91SJesse Barnes 368c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 369c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 370c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 3714912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 372a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 373c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 3744912d041SBen Widawsky 3757b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 3763b8d8d91SJesse Barnes return; 3773b8d8d91SJesse Barnes 3784912d041SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 3797b9e0ae6SChris Wilson 3807b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 381c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 3827b9e0ae6SChris Wilson else 383c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 3843b8d8d91SJesse Barnes 3854912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 3863b8d8d91SJesse Barnes 3874912d041SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 3883b8d8d91SJesse Barnes } 3893b8d8d91SJesse Barnes 390e3689190SBen Widawsky 391e3689190SBen Widawsky /** 392e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 393e3689190SBen Widawsky * occurred. 394e3689190SBen Widawsky * @work: workqueue struct 395e3689190SBen Widawsky * 396e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 397e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 398e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 399e3689190SBen Widawsky */ 400e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 401e3689190SBen Widawsky { 402e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 403e3689190SBen Widawsky parity_error_work); 404e3689190SBen Widawsky u32 error_status, row, bank, subbank; 405e3689190SBen Widawsky char *parity_event[5]; 406e3689190SBen Widawsky uint32_t misccpctl; 407e3689190SBen Widawsky unsigned long flags; 408e3689190SBen Widawsky 409e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 410e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 411e3689190SBen Widawsky * any time we access those registers. 412e3689190SBen Widawsky */ 413e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 414e3689190SBen Widawsky 415e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 416e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 417e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 418e3689190SBen Widawsky 419e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 420e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 421e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 422e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 423e3689190SBen Widawsky 424e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 425e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 426e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 427e3689190SBen Widawsky 428e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 429e3689190SBen Widawsky 430e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 431e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 432e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 433e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 434e3689190SBen Widawsky 435e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 436e3689190SBen Widawsky 437e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 438e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 439e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 440e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 441e3689190SBen Widawsky parity_event[4] = NULL; 442e3689190SBen Widawsky 443e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 444e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 445e3689190SBen Widawsky 446e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 447e3689190SBen Widawsky row, bank, subbank); 448e3689190SBen Widawsky 449e3689190SBen Widawsky kfree(parity_event[3]); 450e3689190SBen Widawsky kfree(parity_event[2]); 451e3689190SBen Widawsky kfree(parity_event[1]); 452e3689190SBen Widawsky } 453e3689190SBen Widawsky 454d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 455e3689190SBen Widawsky { 456e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 457e3689190SBen Widawsky unsigned long flags; 458e3689190SBen Widawsky 459e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 460e3689190SBen Widawsky return; 461e3689190SBen Widawsky 462e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 463e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 464e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 465e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 466e3689190SBen Widawsky 467e3689190SBen Widawsky queue_work(dev_priv->wq, &dev_priv->parity_error_work); 468e3689190SBen Widawsky } 469e3689190SBen Widawsky 470e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 471e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 472e7b4c6b1SDaniel Vetter u32 gt_iir) 473e7b4c6b1SDaniel Vetter { 474e7b4c6b1SDaniel Vetter 475e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 476e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 477e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 478e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 479e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 480e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 481e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 482e7b4c6b1SDaniel Vetter 483e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 484e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 485e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 486e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 487e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 488e7b4c6b1SDaniel Vetter } 489e3689190SBen Widawsky 490e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 491e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 492e7b4c6b1SDaniel Vetter } 493e7b4c6b1SDaniel Vetter 494fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 495fc6826d1SChris Wilson u32 pm_iir) 496fc6826d1SChris Wilson { 497fc6826d1SChris Wilson unsigned long flags; 498fc6826d1SChris Wilson 499fc6826d1SChris Wilson /* 500fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 501fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 502fc6826d1SChris Wilson * displays a case where we've unsafely cleared 503c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 504fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 505fc6826d1SChris Wilson * 506c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 507fc6826d1SChris Wilson */ 508fc6826d1SChris Wilson 509c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 510c6a828d3SDaniel Vetter WARN(dev_priv->rps.pm_iir & pm_iir, "Missed a PM interrupt\n"); 511c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 512c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 513fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 514c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 515fc6826d1SChris Wilson 516c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 517fc6826d1SChris Wilson } 518fc6826d1SChris Wilson 5197e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS) 5207e231dbeSJesse Barnes { 5217e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5227e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5237e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 5247e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 5257e231dbeSJesse Barnes unsigned long irqflags; 5267e231dbeSJesse Barnes int pipe; 5277e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 5287e231dbeSJesse Barnes bool blc_event; 5297e231dbeSJesse Barnes 5307e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 5317e231dbeSJesse Barnes 5327e231dbeSJesse Barnes while (true) { 5337e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 5347e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 5357e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 5367e231dbeSJesse Barnes 5377e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 5387e231dbeSJesse Barnes goto out; 5397e231dbeSJesse Barnes 5407e231dbeSJesse Barnes ret = IRQ_HANDLED; 5417e231dbeSJesse Barnes 542e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 5437e231dbeSJesse Barnes 5447e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 5457e231dbeSJesse Barnes for_each_pipe(pipe) { 5467e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 5477e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 5487e231dbeSJesse Barnes 5497e231dbeSJesse Barnes /* 5507e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 5517e231dbeSJesse Barnes */ 5527e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 5537e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 5547e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 5557e231dbeSJesse Barnes pipe_name(pipe)); 5567e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 5577e231dbeSJesse Barnes } 5587e231dbeSJesse Barnes } 5597e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 5607e231dbeSJesse Barnes 56131acc7f5SJesse Barnes for_each_pipe(pipe) { 56231acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 56331acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 56431acc7f5SJesse Barnes 56531acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 56631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 56731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 56831acc7f5SJesse Barnes } 56931acc7f5SJesse Barnes } 57031acc7f5SJesse Barnes 5717e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 5727e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 5737e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 5747e231dbeSJesse Barnes 5757e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 5767e231dbeSJesse Barnes hotplug_status); 5777e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5787e231dbeSJesse Barnes queue_work(dev_priv->wq, 5797e231dbeSJesse Barnes &dev_priv->hotplug_work); 5807e231dbeSJesse Barnes 5817e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5827e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5837e231dbeSJesse Barnes } 5847e231dbeSJesse Barnes 5857e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 5867e231dbeSJesse Barnes blc_event = true; 5877e231dbeSJesse Barnes 588fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 589fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 5907e231dbeSJesse Barnes 5917e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 5927e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 5937e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 5947e231dbeSJesse Barnes } 5957e231dbeSJesse Barnes 5967e231dbeSJesse Barnes out: 5977e231dbeSJesse Barnes return ret; 5987e231dbeSJesse Barnes } 5997e231dbeSJesse Barnes 60023e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 601776ad806SJesse Barnes { 602776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6039db4a9c7SJesse Barnes int pipe; 604776ad806SJesse Barnes 605776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 606776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 607776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 608776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 609776ad806SJesse Barnes 610776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 611776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 612776ad806SJesse Barnes 613776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 614776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 615776ad806SJesse Barnes 616776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 617776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 618776ad806SJesse Barnes 619776ad806SJesse Barnes if (pch_iir & SDE_POISON) 620776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 621776ad806SJesse Barnes 6229db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 6239db4a9c7SJesse Barnes for_each_pipe(pipe) 6249db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 6259db4a9c7SJesse Barnes pipe_name(pipe), 6269db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 627776ad806SJesse Barnes 628776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 629776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 630776ad806SJesse Barnes 631776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 632776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 633776ad806SJesse Barnes 634776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 635776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 636776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 637776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 638776ad806SJesse Barnes } 639776ad806SJesse Barnes 64023e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 64123e81d69SAdam Jackson { 64223e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 64323e81d69SAdam Jackson int pipe; 64423e81d69SAdam Jackson 64523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 64623e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 64723e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 64823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 64923e81d69SAdam Jackson 65023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 65123e81d69SAdam Jackson DRM_DEBUG_DRIVER("AUX channel interrupt\n"); 65223e81d69SAdam Jackson 65323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 65423e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 65523e81d69SAdam Jackson 65623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 65723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 65823e81d69SAdam Jackson 65923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 66023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 66123e81d69SAdam Jackson 66223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 66323e81d69SAdam Jackson for_each_pipe(pipe) 66423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 66523e81d69SAdam Jackson pipe_name(pipe), 66623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 66723e81d69SAdam Jackson } 66823e81d69SAdam Jackson 669f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) 670b1f14ad0SJesse Barnes { 671b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 672b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6730e43406bSChris Wilson u32 de_iir, gt_iir, de_ier, pm_iir; 6740e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 6750e43406bSChris Wilson int i; 676b1f14ad0SJesse Barnes 677b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 678b1f14ad0SJesse Barnes 679b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 680b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 681b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 6820e43406bSChris Wilson 6830e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 6840e43406bSChris Wilson if (gt_iir) { 6850e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 6860e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 6870e43406bSChris Wilson ret = IRQ_HANDLED; 6880e43406bSChris Wilson } 689b1f14ad0SJesse Barnes 690b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 6910e43406bSChris Wilson if (de_iir) { 692b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 693b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 694b1f14ad0SJesse Barnes 6950e43406bSChris Wilson for (i = 0; i < 3; i++) { 6960e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 6970e43406bSChris Wilson intel_prepare_page_flip(dev, i); 6980e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 699b1f14ad0SJesse Barnes } 7000e43406bSChris Wilson if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 7010e43406bSChris Wilson drm_handle_vblank(dev, i); 702b1f14ad0SJesse Barnes } 703b1f14ad0SJesse Barnes 704b1f14ad0SJesse Barnes /* check event from PCH */ 705b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 7060e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 7070e43406bSChris Wilson 708b1f14ad0SJesse Barnes if (pch_iir & SDE_HOTPLUG_MASK_CPT) 709b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->hotplug_work); 71023e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 7110e43406bSChris Wilson 7120e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 7130e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 714b1f14ad0SJesse Barnes } 715b1f14ad0SJesse Barnes 7160e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 7170e43406bSChris Wilson ret = IRQ_HANDLED; 7180e43406bSChris Wilson } 7190e43406bSChris Wilson 7200e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 7210e43406bSChris Wilson if (pm_iir) { 722fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 723fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 724b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 7250e43406bSChris Wilson ret = IRQ_HANDLED; 7260e43406bSChris Wilson } 727b1f14ad0SJesse Barnes 728b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 729b1f14ad0SJesse Barnes POSTING_READ(DEIER); 730b1f14ad0SJesse Barnes 731b1f14ad0SJesse Barnes return ret; 732b1f14ad0SJesse Barnes } 733b1f14ad0SJesse Barnes 734e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 735e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 736e7b4c6b1SDaniel Vetter u32 gt_iir) 737e7b4c6b1SDaniel Vetter { 738e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 739e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 740e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 741e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 742e7b4c6b1SDaniel Vetter } 743e7b4c6b1SDaniel Vetter 744f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) 745036a4a7dSZhenyu Wang { 7464697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 747036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 748036a4a7dSZhenyu Wang int ret = IRQ_NONE; 7493b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 7502d7b8366SYuanhan Liu u32 hotplug_mask; 751881f47b6SXiang, Haihao 7524697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 7534697995bSJesse Barnes 7542d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 7552d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 7562d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7573143a2bfSChris Wilson POSTING_READ(DEIER); 7582d109a84SZou, Nanhai 759036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 760036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 761c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 7623b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 763036a4a7dSZhenyu Wang 7643b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 7653b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 766c7c85101SZou Nan hai goto done; 767036a4a7dSZhenyu Wang 7682d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 7692d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 7702d7b8366SYuanhan Liu else 7712d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 7722d7b8366SYuanhan Liu 773036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 774036a4a7dSZhenyu Wang 775e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 776e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 777e7b4c6b1SDaniel Vetter else 778e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 779036a4a7dSZhenyu Wang 78001c66889SZhao Yakui if (de_iir & DE_GSE) 7813b617967SChris Wilson intel_opregion_gse_intr(dev); 78201c66889SZhao Yakui 783f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 784013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 7852bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 786013d5aa2SJesse Barnes } 787013d5aa2SJesse Barnes 788f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 789f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 7902bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 791013d5aa2SJesse Barnes } 792c062df61SLi Peng 793f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 794f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 795f072d2e7SZhenyu Wang 796f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 797f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 798f072d2e7SZhenyu Wang 799c650156aSZhenyu Wang /* check event from PCH */ 800776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 801776ad806SJesse Barnes if (pch_iir & hotplug_mask) 802c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 80323e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 80423e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 80523e81d69SAdam Jackson else 80623e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 807776ad806SJesse Barnes } 808c650156aSZhenyu Wang 80973edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 81073edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 811f97108d1SJesse Barnes 812fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 813fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 8143b8d8d91SJesse Barnes 815c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 816c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 817c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 818c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 8194912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 820036a4a7dSZhenyu Wang 821c7c85101SZou Nan hai done: 8222d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 8233143a2bfSChris Wilson POSTING_READ(DEIER); 8242d109a84SZou, Nanhai 825036a4a7dSZhenyu Wang return ret; 826036a4a7dSZhenyu Wang } 827036a4a7dSZhenyu Wang 8288a905236SJesse Barnes /** 8298a905236SJesse Barnes * i915_error_work_func - do process context error handling work 8308a905236SJesse Barnes * @work: work struct 8318a905236SJesse Barnes * 8328a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 8338a905236SJesse Barnes * was detected. 8348a905236SJesse Barnes */ 8358a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 8368a905236SJesse Barnes { 8378a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8388a905236SJesse Barnes error_work); 8398a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 840f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 841f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 842f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 8438a905236SJesse Barnes 844f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 8458a905236SJesse Barnes 846ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 84744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 848f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 849d4b8bb2aSDaniel Vetter if (!i915_reset(dev)) { 850ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 851f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 852f316a42cSBen Gamari } 85330dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 854f316a42cSBen Gamari } 8558a905236SJesse Barnes } 8568a905236SJesse Barnes 8573bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 8589df30794SChris Wilson static struct drm_i915_error_object * 859bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 86005394f39SChris Wilson struct drm_i915_gem_object *src) 8619df30794SChris Wilson { 8629df30794SChris Wilson struct drm_i915_error_object *dst; 8639df30794SChris Wilson int page, page_count; 864e56660ddSChris Wilson u32 reloc_offset; 8659df30794SChris Wilson 86605394f39SChris Wilson if (src == NULL || src->pages == NULL) 8679df30794SChris Wilson return NULL; 8689df30794SChris Wilson 86905394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 8709df30794SChris Wilson 8719df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC); 8729df30794SChris Wilson if (dst == NULL) 8739df30794SChris Wilson return NULL; 8749df30794SChris Wilson 87505394f39SChris Wilson reloc_offset = src->gtt_offset; 8769df30794SChris Wilson for (page = 0; page < page_count; page++) { 877788885aeSAndrew Morton unsigned long flags; 878e56660ddSChris Wilson void *d; 879788885aeSAndrew Morton 880e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 8819df30794SChris Wilson if (d == NULL) 8829df30794SChris Wilson goto unwind; 883e56660ddSChris Wilson 884788885aeSAndrew Morton local_irq_save(flags); 88574898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 88674898d7eSDaniel Vetter src->has_global_gtt_mapping) { 887172975aaSChris Wilson void __iomem *s; 888172975aaSChris Wilson 889172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 890172975aaSChris Wilson * It's part of the error state, and this hopefully 891172975aaSChris Wilson * captures what the GPU read. 892172975aaSChris Wilson */ 893172975aaSChris Wilson 894e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 8953e4d3af5SPeter Zijlstra reloc_offset); 896e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 8973e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 898172975aaSChris Wilson } else { 899172975aaSChris Wilson void *s; 900172975aaSChris Wilson 901172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 902172975aaSChris Wilson 903172975aaSChris Wilson s = kmap_atomic(src->pages[page]); 904172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 905172975aaSChris Wilson kunmap_atomic(s); 906172975aaSChris Wilson 907172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 908172975aaSChris Wilson } 909788885aeSAndrew Morton local_irq_restore(flags); 910e56660ddSChris Wilson 9119df30794SChris Wilson dst->pages[page] = d; 912e56660ddSChris Wilson 913e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 9149df30794SChris Wilson } 9159df30794SChris Wilson dst->page_count = page_count; 91605394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 9179df30794SChris Wilson 9189df30794SChris Wilson return dst; 9199df30794SChris Wilson 9209df30794SChris Wilson unwind: 9219df30794SChris Wilson while (page--) 9229df30794SChris Wilson kfree(dst->pages[page]); 9239df30794SChris Wilson kfree(dst); 9249df30794SChris Wilson return NULL; 9259df30794SChris Wilson } 9269df30794SChris Wilson 9279df30794SChris Wilson static void 9289df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 9299df30794SChris Wilson { 9309df30794SChris Wilson int page; 9319df30794SChris Wilson 9329df30794SChris Wilson if (obj == NULL) 9339df30794SChris Wilson return; 9349df30794SChris Wilson 9359df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 9369df30794SChris Wilson kfree(obj->pages[page]); 9379df30794SChris Wilson 9389df30794SChris Wilson kfree(obj); 9399df30794SChris Wilson } 9409df30794SChris Wilson 941742cbee8SDaniel Vetter void 942742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 9439df30794SChris Wilson { 944742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 945742cbee8SDaniel Vetter typeof(*error), ref); 946e2f973d5SChris Wilson int i; 947e2f973d5SChris Wilson 94852d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 94952d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 95052d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 95152d39a21SChris Wilson kfree(error->ring[i].requests); 95252d39a21SChris Wilson } 953e2f973d5SChris Wilson 9549df30794SChris Wilson kfree(error->active_bo); 9556ef3d427SChris Wilson kfree(error->overlay); 9569df30794SChris Wilson kfree(error); 9579df30794SChris Wilson } 9581b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 9591b50247aSChris Wilson struct drm_i915_gem_object *obj) 960c724e8a9SChris Wilson { 961c724e8a9SChris Wilson err->size = obj->base.size; 962c724e8a9SChris Wilson err->name = obj->base.name; 9630201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 9640201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 965c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 966c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 967c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 968c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 969c724e8a9SChris Wilson err->pinned = 0; 970c724e8a9SChris Wilson if (obj->pin_count > 0) 971c724e8a9SChris Wilson err->pinned = 1; 972c724e8a9SChris Wilson if (obj->user_pin_count > 0) 973c724e8a9SChris Wilson err->pinned = -1; 974c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 975c724e8a9SChris Wilson err->dirty = obj->dirty; 976c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 97796154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 97893dfb40cSChris Wilson err->cache_level = obj->cache_level; 9791b50247aSChris Wilson } 980c724e8a9SChris Wilson 9811b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 9821b50247aSChris Wilson int count, struct list_head *head) 9831b50247aSChris Wilson { 9841b50247aSChris Wilson struct drm_i915_gem_object *obj; 9851b50247aSChris Wilson int i = 0; 9861b50247aSChris Wilson 9871b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 9881b50247aSChris Wilson capture_bo(err++, obj); 989c724e8a9SChris Wilson if (++i == count) 990c724e8a9SChris Wilson break; 9911b50247aSChris Wilson } 992c724e8a9SChris Wilson 9931b50247aSChris Wilson return i; 9941b50247aSChris Wilson } 9951b50247aSChris Wilson 9961b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 9971b50247aSChris Wilson int count, struct list_head *head) 9981b50247aSChris Wilson { 9991b50247aSChris Wilson struct drm_i915_gem_object *obj; 10001b50247aSChris Wilson int i = 0; 10011b50247aSChris Wilson 10021b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 10031b50247aSChris Wilson if (obj->pin_count == 0) 10041b50247aSChris Wilson continue; 10051b50247aSChris Wilson 10061b50247aSChris Wilson capture_bo(err++, obj); 10071b50247aSChris Wilson if (++i == count) 10081b50247aSChris Wilson break; 1009c724e8a9SChris Wilson } 1010c724e8a9SChris Wilson 1011c724e8a9SChris Wilson return i; 1012c724e8a9SChris Wilson } 1013c724e8a9SChris Wilson 1014748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1015748ebc60SChris Wilson struct drm_i915_error_state *error) 1016748ebc60SChris Wilson { 1017748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1018748ebc60SChris Wilson int i; 1019748ebc60SChris Wilson 1020748ebc60SChris Wilson /* Fences */ 1021748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1022775d17b6SDaniel Vetter case 7: 1023748ebc60SChris Wilson case 6: 1024748ebc60SChris Wilson for (i = 0; i < 16; i++) 1025748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1026748ebc60SChris Wilson break; 1027748ebc60SChris Wilson case 5: 1028748ebc60SChris Wilson case 4: 1029748ebc60SChris Wilson for (i = 0; i < 16; i++) 1030748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1031748ebc60SChris Wilson break; 1032748ebc60SChris Wilson case 3: 1033748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1034748ebc60SChris Wilson for (i = 0; i < 8; i++) 1035748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1036748ebc60SChris Wilson case 2: 1037748ebc60SChris Wilson for (i = 0; i < 8; i++) 1038748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1039748ebc60SChris Wilson break; 1040748ebc60SChris Wilson 1041748ebc60SChris Wilson } 1042748ebc60SChris Wilson } 1043748ebc60SChris Wilson 1044bcfb2e28SChris Wilson static struct drm_i915_error_object * 1045bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1046bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1047bcfb2e28SChris Wilson { 1048bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1049bcfb2e28SChris Wilson u32 seqno; 1050bcfb2e28SChris Wilson 1051bcfb2e28SChris Wilson if (!ring->get_seqno) 1052bcfb2e28SChris Wilson return NULL; 1053bcfb2e28SChris Wilson 1054bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 1055bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1056bcfb2e28SChris Wilson if (obj->ring != ring) 1057bcfb2e28SChris Wilson continue; 1058bcfb2e28SChris Wilson 10590201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1060bcfb2e28SChris Wilson continue; 1061bcfb2e28SChris Wilson 1062bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1063bcfb2e28SChris Wilson continue; 1064bcfb2e28SChris Wilson 1065bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1066bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1067bcfb2e28SChris Wilson */ 1068bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1069bcfb2e28SChris Wilson } 1070bcfb2e28SChris Wilson 1071bcfb2e28SChris Wilson return NULL; 1072bcfb2e28SChris Wilson } 1073bcfb2e28SChris Wilson 1074d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1075d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1076d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1077d27b1e0eSDaniel Vetter { 1078d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1079d27b1e0eSDaniel Vetter 108033f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 108112f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 108233f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 10837e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 10847e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 10857e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 10867e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 108733f3f518SDaniel Vetter } 1088c1cd90edSDaniel Vetter 1089d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 10909d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1091d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1092d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1093d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1094c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1095d27b1e0eSDaniel Vetter if (ring->id == RCS) { 1096d27b1e0eSDaniel Vetter error->instdone1 = I915_READ(INSTDONE1); 1097d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1098d27b1e0eSDaniel Vetter } 1099d27b1e0eSDaniel Vetter } else { 11009d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1101d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1102d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1103d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1104d27b1e0eSDaniel Vetter } 1105d27b1e0eSDaniel Vetter 11069574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1107c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1108d27b1e0eSDaniel Vetter error->seqno[ring->id] = ring->get_seqno(ring); 1109d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1110c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1111c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 11127e3b8737SDaniel Vetter 11137e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 11147e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1115d27b1e0eSDaniel Vetter } 1116d27b1e0eSDaniel Vetter 111752d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 111852d39a21SChris Wilson struct drm_i915_error_state *error) 111952d39a21SChris Wilson { 112052d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1121b4519513SChris Wilson struct intel_ring_buffer *ring; 112252d39a21SChris Wilson struct drm_i915_gem_request *request; 112352d39a21SChris Wilson int i, count; 112452d39a21SChris Wilson 1125b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 112652d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 112752d39a21SChris Wilson 112852d39a21SChris Wilson error->ring[i].batchbuffer = 112952d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 113052d39a21SChris Wilson 113152d39a21SChris Wilson error->ring[i].ringbuffer = 113252d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 113352d39a21SChris Wilson 113452d39a21SChris Wilson count = 0; 113552d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 113652d39a21SChris Wilson count++; 113752d39a21SChris Wilson 113852d39a21SChris Wilson error->ring[i].num_requests = count; 113952d39a21SChris Wilson error->ring[i].requests = 114052d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 114152d39a21SChris Wilson GFP_ATOMIC); 114252d39a21SChris Wilson if (error->ring[i].requests == NULL) { 114352d39a21SChris Wilson error->ring[i].num_requests = 0; 114452d39a21SChris Wilson continue; 114552d39a21SChris Wilson } 114652d39a21SChris Wilson 114752d39a21SChris Wilson count = 0; 114852d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 114952d39a21SChris Wilson struct drm_i915_error_request *erq; 115052d39a21SChris Wilson 115152d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 115252d39a21SChris Wilson erq->seqno = request->seqno; 115352d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1154ee4f42b1SChris Wilson erq->tail = request->tail; 115552d39a21SChris Wilson } 115652d39a21SChris Wilson } 115752d39a21SChris Wilson } 115852d39a21SChris Wilson 11598a905236SJesse Barnes /** 11608a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 11618a905236SJesse Barnes * @dev: drm device 11628a905236SJesse Barnes * 11638a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 11648a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 11658a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 11668a905236SJesse Barnes * to pick up. 11678a905236SJesse Barnes */ 116863eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 116963eeaf38SJesse Barnes { 117063eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 117105394f39SChris Wilson struct drm_i915_gem_object *obj; 117263eeaf38SJesse Barnes struct drm_i915_error_state *error; 117363eeaf38SJesse Barnes unsigned long flags; 11749db4a9c7SJesse Barnes int i, pipe; 117563eeaf38SJesse Barnes 117663eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 11779df30794SChris Wilson error = dev_priv->first_error; 11789df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11799df30794SChris Wilson if (error) 11809df30794SChris Wilson return; 118163eeaf38SJesse Barnes 11829db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 118333f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 118463eeaf38SJesse Barnes if (!error) { 11859df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 11869df30794SChris Wilson return; 118763eeaf38SJesse Barnes } 118863eeaf38SJesse Barnes 1189b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1190b6f7833bSChris Wilson dev->primary->index); 11912fa772f3SChris Wilson 1192742cbee8SDaniel Vetter kref_init(&error->ref); 119363eeaf38SJesse Barnes error->eir = I915_READ(EIR); 119463eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1195b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1196be998e2eSBen Widawsky 1197be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1198be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1199be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1200be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1201be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1202be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1203be998e2eSBen Widawsky else 1204be998e2eSBen Widawsky error->ier = I915_READ(IER); 1205be998e2eSBen Widawsky 12069db4a9c7SJesse Barnes for_each_pipe(pipe) 12079db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1208d27b1e0eSDaniel Vetter 120933f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1210f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 121133f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 121233f3f518SDaniel Vetter } 1213add354ddSChris Wilson 1214748ebc60SChris Wilson i915_gem_record_fences(dev, error); 121552d39a21SChris Wilson i915_gem_record_rings(dev, error); 12169df30794SChris Wilson 1217c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 12189df30794SChris Wilson error->active_bo = NULL; 1219c724e8a9SChris Wilson error->pinned_bo = NULL; 12209df30794SChris Wilson 1221bcfb2e28SChris Wilson i = 0; 1222bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1223bcfb2e28SChris Wilson i++; 1224bcfb2e28SChris Wilson error->active_bo_count = i; 12251b50247aSChris Wilson list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) 12261b50247aSChris Wilson if (obj->pin_count) 1227bcfb2e28SChris Wilson i++; 1228bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1229c724e8a9SChris Wilson 12308e934dbfSChris Wilson error->active_bo = NULL; 12318e934dbfSChris Wilson error->pinned_bo = NULL; 1232bcfb2e28SChris Wilson if (i) { 1233bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 12349df30794SChris Wilson GFP_ATOMIC); 1235c724e8a9SChris Wilson if (error->active_bo) 1236c724e8a9SChris Wilson error->pinned_bo = 1237c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 12389df30794SChris Wilson } 1239c724e8a9SChris Wilson 1240c724e8a9SChris Wilson if (error->active_bo) 1241c724e8a9SChris Wilson error->active_bo_count = 12421b50247aSChris Wilson capture_active_bo(error->active_bo, 1243c724e8a9SChris Wilson error->active_bo_count, 1244c724e8a9SChris Wilson &dev_priv->mm.active_list); 1245c724e8a9SChris Wilson 1246c724e8a9SChris Wilson if (error->pinned_bo) 1247c724e8a9SChris Wilson error->pinned_bo_count = 12481b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1249c724e8a9SChris Wilson error->pinned_bo_count, 12501b50247aSChris Wilson &dev_priv->mm.gtt_list); 125163eeaf38SJesse Barnes 12528a905236SJesse Barnes do_gettimeofday(&error->time); 12538a905236SJesse Barnes 12546ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1255c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 12566ef3d427SChris Wilson 12579df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 12589df30794SChris Wilson if (dev_priv->first_error == NULL) { 125963eeaf38SJesse Barnes dev_priv->first_error = error; 12609df30794SChris Wilson error = NULL; 12619df30794SChris Wilson } 126263eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12639df30794SChris Wilson 12649df30794SChris Wilson if (error) 1265742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 12669df30794SChris Wilson } 12679df30794SChris Wilson 12689df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 12699df30794SChris Wilson { 12709df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 12719df30794SChris Wilson struct drm_i915_error_state *error; 12726dc0e816SBen Widawsky unsigned long flags; 12739df30794SChris Wilson 12746dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 12759df30794SChris Wilson error = dev_priv->first_error; 12769df30794SChris Wilson dev_priv->first_error = NULL; 12776dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12789df30794SChris Wilson 12799df30794SChris Wilson if (error) 1280742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 128163eeaf38SJesse Barnes } 12823bd3c932SChris Wilson #else 12833bd3c932SChris Wilson #define i915_capture_error_state(x) 12843bd3c932SChris Wilson #endif 128563eeaf38SJesse Barnes 128635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1287c0e09200SDave Airlie { 12888a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 128963eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 12909db4a9c7SJesse Barnes int pipe; 129163eeaf38SJesse Barnes 129235aed2e6SChris Wilson if (!eir) 129335aed2e6SChris Wilson return; 129463eeaf38SJesse Barnes 1295a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 12968a905236SJesse Barnes 12978a905236SJesse Barnes if (IS_G4X(dev)) { 12988a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 12998a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 13008a905236SJesse Barnes 1301a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1302a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1303a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 13048a905236SJesse Barnes I915_READ(INSTDONE_I965)); 1305a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1306a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1307a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 13088a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 13093143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 13108a905236SJesse Barnes } 13118a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 13128a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1313a70491ccSJoe Perches pr_err("page table error\n"); 1314a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 13158a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13163143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 13178a905236SJesse Barnes } 13188a905236SJesse Barnes } 13198a905236SJesse Barnes 1320a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 132163eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 132263eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1323a70491ccSJoe Perches pr_err("page table error\n"); 1324a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 132563eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13263143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 132763eeaf38SJesse Barnes } 13288a905236SJesse Barnes } 13298a905236SJesse Barnes 133063eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1331a70491ccSJoe Perches pr_err("memory refresh error:\n"); 13329db4a9c7SJesse Barnes for_each_pipe(pipe) 1333a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 13349db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 133563eeaf38SJesse Barnes /* pipestat has already been acked */ 133663eeaf38SJesse Barnes } 133763eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1338a70491ccSJoe Perches pr_err("instruction error\n"); 1339a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1340a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 134163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 134263eeaf38SJesse Barnes 1343a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1344a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1345a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE)); 1346a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 134763eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 13483143a2bfSChris Wilson POSTING_READ(IPEIR); 134963eeaf38SJesse Barnes } else { 135063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 135163eeaf38SJesse Barnes 1352a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1353a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1354a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 135563eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 1356a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1357a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1358a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 135963eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 13603143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 136163eeaf38SJesse Barnes } 136263eeaf38SJesse Barnes } 136363eeaf38SJesse Barnes 136463eeaf38SJesse Barnes I915_WRITE(EIR, eir); 13653143a2bfSChris Wilson POSTING_READ(EIR); 136663eeaf38SJesse Barnes eir = I915_READ(EIR); 136763eeaf38SJesse Barnes if (eir) { 136863eeaf38SJesse Barnes /* 136963eeaf38SJesse Barnes * some errors might have become stuck, 137063eeaf38SJesse Barnes * mask them. 137163eeaf38SJesse Barnes */ 137263eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 137363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 137463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 137563eeaf38SJesse Barnes } 137635aed2e6SChris Wilson } 137735aed2e6SChris Wilson 137835aed2e6SChris Wilson /** 137935aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 138035aed2e6SChris Wilson * @dev: drm device 138135aed2e6SChris Wilson * 138235aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 138335aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 138435aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 138535aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 138635aed2e6SChris Wilson * of a ring dump etc.). 138735aed2e6SChris Wilson */ 1388527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 138935aed2e6SChris Wilson { 139035aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1391b4519513SChris Wilson struct intel_ring_buffer *ring; 1392b4519513SChris Wilson int i; 139335aed2e6SChris Wilson 139435aed2e6SChris Wilson i915_capture_error_state(dev); 139535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 13968a905236SJesse Barnes 1397ba1234d1SBen Gamari if (wedged) { 139830dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1399ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1400ba1234d1SBen Gamari 140111ed50ecSBen Gamari /* 140211ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 140311ed50ecSBen Gamari */ 1404b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1405b4519513SChris Wilson wake_up_all(&ring->irq_queue); 140611ed50ecSBen Gamari } 140711ed50ecSBen Gamari 14089c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 14098a905236SJesse Barnes } 14108a905236SJesse Barnes 14114e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 14124e5359cdSSimon Farnsworth { 14134e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 14144e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 14154e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 141605394f39SChris Wilson struct drm_i915_gem_object *obj; 14174e5359cdSSimon Farnsworth struct intel_unpin_work *work; 14184e5359cdSSimon Farnsworth unsigned long flags; 14194e5359cdSSimon Farnsworth bool stall_detected; 14204e5359cdSSimon Farnsworth 14214e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 14224e5359cdSSimon Farnsworth if (intel_crtc == NULL) 14234e5359cdSSimon Farnsworth return; 14244e5359cdSSimon Farnsworth 14254e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 14264e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 14274e5359cdSSimon Farnsworth 14284e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 14294e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 14304e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14314e5359cdSSimon Farnsworth return; 14324e5359cdSSimon Farnsworth } 14334e5359cdSSimon Farnsworth 14344e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 143505394f39SChris Wilson obj = work->pending_flip_obj; 1436a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 14379db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1438446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1439446f2545SArmin Reese obj->gtt_offset; 14404e5359cdSSimon Farnsworth } else { 14419db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 144205394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 144301f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 14444e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 14454e5359cdSSimon Farnsworth } 14464e5359cdSSimon Farnsworth 14474e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14484e5359cdSSimon Farnsworth 14494e5359cdSSimon Farnsworth if (stall_detected) { 14504e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 14514e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 14524e5359cdSSimon Farnsworth } 14534e5359cdSSimon Farnsworth } 14544e5359cdSSimon Farnsworth 145542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 145642f52ef8SKeith Packard * we use as a pipe index 145742f52ef8SKeith Packard */ 1458f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 14590a3e67a4SJesse Barnes { 14600a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1461e9d21d7fSKeith Packard unsigned long irqflags; 146271e0ffa5SJesse Barnes 14635eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 146471e0ffa5SJesse Barnes return -EINVAL; 14650a3e67a4SJesse Barnes 14661ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1467f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 14687c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 14697c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 14700a3e67a4SJesse Barnes else 14717c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 14727c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 14738692d00eSChris Wilson 14748692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 14758692d00eSChris Wilson if (dev_priv->info->gen == 3) 14766b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 14771ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14788692d00eSChris Wilson 14790a3e67a4SJesse Barnes return 0; 14800a3e67a4SJesse Barnes } 14810a3e67a4SJesse Barnes 1482f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1483f796cf8fSJesse Barnes { 1484f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1485f796cf8fSJesse Barnes unsigned long irqflags; 1486f796cf8fSJesse Barnes 1487f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1488f796cf8fSJesse Barnes return -EINVAL; 1489f796cf8fSJesse Barnes 1490f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1491f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1492f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1493f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1494f796cf8fSJesse Barnes 1495f796cf8fSJesse Barnes return 0; 1496f796cf8fSJesse Barnes } 1497f796cf8fSJesse Barnes 1498f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1499b1f14ad0SJesse Barnes { 1500b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1501b1f14ad0SJesse Barnes unsigned long irqflags; 1502b1f14ad0SJesse Barnes 1503b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1504b1f14ad0SJesse Barnes return -EINVAL; 1505b1f14ad0SJesse Barnes 1506b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1507b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1508b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1509b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1510b1f14ad0SJesse Barnes 1511b1f14ad0SJesse Barnes return 0; 1512b1f14ad0SJesse Barnes } 1513b1f14ad0SJesse Barnes 15147e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 15157e231dbeSJesse Barnes { 15167e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15177e231dbeSJesse Barnes unsigned long irqflags; 151831acc7f5SJesse Barnes u32 imr; 15197e231dbeSJesse Barnes 15207e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 15217e231dbeSJesse Barnes return -EINVAL; 15227e231dbeSJesse Barnes 15237e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15247e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 152531acc7f5SJesse Barnes if (pipe == 0) 15267e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 152731acc7f5SJesse Barnes else 15287e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 15297e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 153031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 153131acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 15327e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15337e231dbeSJesse Barnes 15347e231dbeSJesse Barnes return 0; 15357e231dbeSJesse Barnes } 15367e231dbeSJesse Barnes 153742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 153842f52ef8SKeith Packard * we use as a pipe index 153942f52ef8SKeith Packard */ 1540f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 15410a3e67a4SJesse Barnes { 15420a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1543e9d21d7fSKeith Packard unsigned long irqflags; 15440a3e67a4SJesse Barnes 15451ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15468692d00eSChris Wilson if (dev_priv->info->gen == 3) 15476b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 15488692d00eSChris Wilson 15497c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 15507c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 15517c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15521ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15530a3e67a4SJesse Barnes } 15540a3e67a4SJesse Barnes 1555f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1556f796cf8fSJesse Barnes { 1557f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1558f796cf8fSJesse Barnes unsigned long irqflags; 1559f796cf8fSJesse Barnes 1560f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1561f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1562f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1563f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1564f796cf8fSJesse Barnes } 1565f796cf8fSJesse Barnes 1566f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1567b1f14ad0SJesse Barnes { 1568b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1569b1f14ad0SJesse Barnes unsigned long irqflags; 1570b1f14ad0SJesse Barnes 1571b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1572b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1573b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1574b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1575b1f14ad0SJesse Barnes } 1576b1f14ad0SJesse Barnes 15777e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 15787e231dbeSJesse Barnes { 15797e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15807e231dbeSJesse Barnes unsigned long irqflags; 158131acc7f5SJesse Barnes u32 imr; 15827e231dbeSJesse Barnes 15837e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 158431acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 158531acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 15867e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 158731acc7f5SJesse Barnes if (pipe == 0) 15887e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 158931acc7f5SJesse Barnes else 15907e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 15917e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 15927e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15937e231dbeSJesse Barnes } 15947e231dbeSJesse Barnes 1595893eead0SChris Wilson static u32 1596893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1597852835f3SZou Nan hai { 1598893eead0SChris Wilson return list_entry(ring->request_list.prev, 1599893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1600893eead0SChris Wilson } 1601893eead0SChris Wilson 1602893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1603893eead0SChris Wilson { 1604893eead0SChris Wilson if (list_empty(&ring->request_list) || 1605893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1606893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 16079574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 16089574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 16099574b3feSBen Widawsky ring->name); 1610893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1611893eead0SChris Wilson *err = true; 1612893eead0SChris Wilson } 1613893eead0SChris Wilson return true; 1614893eead0SChris Wilson } 1615893eead0SChris Wilson return false; 1616f65d9421SBen Gamari } 1617f65d9421SBen Gamari 16181ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 16191ec14ad3SChris Wilson { 16201ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 16211ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 16221ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 16231ec14ad3SChris Wilson if (tmp & RING_WAIT) { 16241ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 16251ec14ad3SChris Wilson ring->name); 16261ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 16271ec14ad3SChris Wilson return true; 16281ec14ad3SChris Wilson } 16291ec14ad3SChris Wilson return false; 16301ec14ad3SChris Wilson } 16311ec14ad3SChris Wilson 1632d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1633d1e61e7fSChris Wilson { 1634d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1635d1e61e7fSChris Wilson 1636d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1637b4519513SChris Wilson bool hung = true; 1638b4519513SChris Wilson 1639d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1640d1e61e7fSChris Wilson i915_handle_error(dev, true); 1641d1e61e7fSChris Wilson 1642d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1643b4519513SChris Wilson struct intel_ring_buffer *ring; 1644b4519513SChris Wilson int i; 1645b4519513SChris Wilson 1646d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1647d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1648d1e61e7fSChris Wilson * and break the hang. This should work on 1649d1e61e7fSChris Wilson * all but the second generation chipsets. 1650d1e61e7fSChris Wilson */ 1651b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1652b4519513SChris Wilson hung &= !kick_ring(ring); 1653d1e61e7fSChris Wilson } 1654d1e61e7fSChris Wilson 1655b4519513SChris Wilson return hung; 1656d1e61e7fSChris Wilson } 1657d1e61e7fSChris Wilson 1658d1e61e7fSChris Wilson return false; 1659d1e61e7fSChris Wilson } 1660d1e61e7fSChris Wilson 1661f65d9421SBen Gamari /** 1662f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1663f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1664f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1665f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1666f65d9421SBen Gamari */ 1667f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1668f65d9421SBen Gamari { 1669f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1670f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1671b4519513SChris Wilson uint32_t acthd[I915_NUM_RINGS], instdone, instdone1; 1672b4519513SChris Wilson struct intel_ring_buffer *ring; 1673b4519513SChris Wilson bool err = false, idle; 1674b4519513SChris Wilson int i; 1675893eead0SChris Wilson 16763e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 16773e0dc6b0SBen Widawsky return; 16783e0dc6b0SBen Widawsky 1679b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1680b4519513SChris Wilson idle = true; 1681b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1682b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1683b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1684b4519513SChris Wilson } 1685b4519513SChris Wilson 1686893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1687b4519513SChris Wilson if (idle) { 1688d1e61e7fSChris Wilson if (err) { 1689d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1690d1e61e7fSChris Wilson return; 1691d1e61e7fSChris Wilson 1692893eead0SChris Wilson goto repeat; 1693d1e61e7fSChris Wilson } 1694d1e61e7fSChris Wilson 1695d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1696893eead0SChris Wilson return; 1697893eead0SChris Wilson } 1698f65d9421SBen Gamari 1699a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1700cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1701cbb465e7SChris Wilson instdone1 = 0; 1702cbb465e7SChris Wilson } else { 1703cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1704cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1705cbb465e7SChris Wilson } 1706f65d9421SBen Gamari 1707b4519513SChris Wilson if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 && 1708cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1709cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1710d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1711f65d9421SBen Gamari return; 1712cbb465e7SChris Wilson } else { 1713cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1714cbb465e7SChris Wilson 1715b4519513SChris Wilson memcpy(dev_priv->last_acthd, acthd, sizeof(acthd)); 1716cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1717cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1718cbb465e7SChris Wilson } 1719f65d9421SBen Gamari 1720893eead0SChris Wilson repeat: 1721f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1722b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1723b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1724f65d9421SBen Gamari } 1725f65d9421SBen Gamari 1726c0e09200SDave Airlie /* drm_dma.h hooks 1727c0e09200SDave Airlie */ 1728f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1729036a4a7dSZhenyu Wang { 1730036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1731036a4a7dSZhenyu Wang 17324697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17334697995bSJesse Barnes 1734036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1735bdfcdb63SDaniel Vetter 1736036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1737036a4a7dSZhenyu Wang 1738036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1739036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 17403143a2bfSChris Wilson POSTING_READ(DEIER); 1741036a4a7dSZhenyu Wang 1742036a4a7dSZhenyu Wang /* and GT */ 1743036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1744036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 17453143a2bfSChris Wilson POSTING_READ(GTIER); 1746c650156aSZhenyu Wang 1747c650156aSZhenyu Wang /* south display irq */ 1748c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1749c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 17503143a2bfSChris Wilson POSTING_READ(SDEIER); 1751036a4a7dSZhenyu Wang } 1752036a4a7dSZhenyu Wang 17537e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 17547e231dbeSJesse Barnes { 17557e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17567e231dbeSJesse Barnes int pipe; 17577e231dbeSJesse Barnes 17587e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17597e231dbeSJesse Barnes 17607e231dbeSJesse Barnes /* VLV magic */ 17617e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 17627e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 17637e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 17647e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 17657e231dbeSJesse Barnes 17667e231dbeSJesse Barnes /* and GT */ 17677e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 17687e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 17697e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 17707e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 17717e231dbeSJesse Barnes POSTING_READ(GTIER); 17727e231dbeSJesse Barnes 17737e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 17747e231dbeSJesse Barnes 17757e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 17767e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 17777e231dbeSJesse Barnes for_each_pipe(pipe) 17787e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 17797e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 17807e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 17817e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 17827e231dbeSJesse Barnes POSTING_READ(VLV_IER); 17837e231dbeSJesse Barnes } 17847e231dbeSJesse Barnes 17857fe0b973SKeith Packard /* 17867fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 17877fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 17887fe0b973SKeith Packard * 17897fe0b973SKeith Packard * This register is the same on all known PCH chips. 17907fe0b973SKeith Packard */ 17917fe0b973SKeith Packard 17927fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 17937fe0b973SKeith Packard { 17947fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17957fe0b973SKeith Packard u32 hotplug; 17967fe0b973SKeith Packard 17977fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 17987fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 17997fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 18007fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 18017fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 18027fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 18037fe0b973SKeith Packard } 18047fe0b973SKeith Packard 1805f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1806036a4a7dSZhenyu Wang { 1807036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1808036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1809013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1810013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 18111ec14ad3SChris Wilson u32 render_irqs; 18122d7b8366SYuanhan Liu u32 hotplug_mask; 1813036a4a7dSZhenyu Wang 18141ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1815036a4a7dSZhenyu Wang 1816036a4a7dSZhenyu Wang /* should always can generate irq */ 1817036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 18181ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 18191ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 18203143a2bfSChris Wilson POSTING_READ(DEIER); 1821036a4a7dSZhenyu Wang 18221ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1823036a4a7dSZhenyu Wang 1824036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 18251ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1826881f47b6SXiang, Haihao 18271ec14ad3SChris Wilson if (IS_GEN6(dev)) 18281ec14ad3SChris Wilson render_irqs = 18291ec14ad3SChris Wilson GT_USER_INTERRUPT | 1830e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1831e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 18321ec14ad3SChris Wilson else 18331ec14ad3SChris Wilson render_irqs = 183488f23b8fSChris Wilson GT_USER_INTERRUPT | 1835c6df541cSChris Wilson GT_PIPE_NOTIFY | 18361ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 18371ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 18383143a2bfSChris Wilson POSTING_READ(GTIER); 1839036a4a7dSZhenyu Wang 18402d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 18419035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 18429035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 18439035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 18449035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 18452d7b8366SYuanhan Liu } else { 18469035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 18479035a97aSChris Wilson SDE_PORTB_HOTPLUG | 18489035a97aSChris Wilson SDE_PORTC_HOTPLUG | 18499035a97aSChris Wilson SDE_PORTD_HOTPLUG | 18509035a97aSChris Wilson SDE_AUX_MASK); 18512d7b8366SYuanhan Liu } 18522d7b8366SYuanhan Liu 18531ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1854c650156aSZhenyu Wang 1855c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 18561ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 18571ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 18583143a2bfSChris Wilson POSTING_READ(SDEIER); 1859c650156aSZhenyu Wang 18607fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 18617fe0b973SKeith Packard 1862f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1863f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1864f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1865f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1866f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1867f97108d1SJesse Barnes } 1868f97108d1SJesse Barnes 1869036a4a7dSZhenyu Wang return 0; 1870036a4a7dSZhenyu Wang } 1871036a4a7dSZhenyu Wang 1872f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1873b1f14ad0SJesse Barnes { 1874b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1875b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1876b615b57aSChris Wilson u32 display_mask = 1877b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 1878b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 1879b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 1880b615b57aSChris Wilson DE_PLANEA_FLIP_DONE_IVB; 1881b1f14ad0SJesse Barnes u32 render_irqs; 1882b1f14ad0SJesse Barnes u32 hotplug_mask; 1883b1f14ad0SJesse Barnes 1884b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1885b1f14ad0SJesse Barnes 1886b1f14ad0SJesse Barnes /* should always can generate irq */ 1887b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1888b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1889b615b57aSChris Wilson I915_WRITE(DEIER, 1890b615b57aSChris Wilson display_mask | 1891b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 1892b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 1893b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 1894b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1895b1f14ad0SJesse Barnes 189615b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1897b1f14ad0SJesse Barnes 1898b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1899b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1900b1f14ad0SJesse Barnes 1901e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 190215b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1903b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1904b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1905b1f14ad0SJesse Barnes 1906b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1907b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1908b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1909b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 1910b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1911b1f14ad0SJesse Barnes 1912b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1913b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1914b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1915b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1916b1f14ad0SJesse Barnes 19177fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 19187fe0b973SKeith Packard 1919b1f14ad0SJesse Barnes return 0; 1920b1f14ad0SJesse Barnes } 1921b1f14ad0SJesse Barnes 19227e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 19237e231dbeSJesse Barnes { 19247e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19257e231dbeSJesse Barnes u32 enable_mask; 19267e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 192731acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 19287e231dbeSJesse Barnes u16 msid; 19297e231dbeSJesse Barnes 19307e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 193131acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 193231acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 193331acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 19347e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19357e231dbeSJesse Barnes 193631acc7f5SJesse Barnes /* 193731acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 193831acc7f5SJesse Barnes * toggle them based on usage. 193931acc7f5SJesse Barnes */ 194031acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 194131acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 194231acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19437e231dbeSJesse Barnes 19447e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 19457e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 19467e231dbeSJesse Barnes 19477e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 19487e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 19497e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 19507e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 19517e231dbeSJesse Barnes msid |= (1<<14); 19527e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 19537e231dbeSJesse Barnes 19547e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 19557e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 19567e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19577e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 19587e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 19597e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19607e231dbeSJesse Barnes 196131acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 196231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 196331acc7f5SJesse Barnes 19647e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19657e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19667e231dbeSJesse Barnes 196731acc7f5SJesse Barnes dev_priv->gt_irq_mask = ~0; 196831acc7f5SJesse Barnes 196931acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 197031acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 197131acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 197231acc7f5SJesse Barnes I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT | 19737e231dbeSJesse Barnes GT_GEN6_BLT_CS_ERROR_INTERRUPT | 1974e2a1e2f0SBen Widawsky GT_GEN6_BLT_USER_INTERRUPT | 19757e231dbeSJesse Barnes GT_GEN6_BSD_USER_INTERRUPT | 19767e231dbeSJesse Barnes GT_GEN6_BSD_CS_ERROR_INTERRUPT | 19777e231dbeSJesse Barnes GT_GEN7_L3_PARITY_ERROR_INTERRUPT | 19787e231dbeSJesse Barnes GT_PIPE_NOTIFY | 19797e231dbeSJesse Barnes GT_RENDER_CS_ERROR_INTERRUPT | 19807e231dbeSJesse Barnes GT_SYNC_STATUS | 198131acc7f5SJesse Barnes GT_USER_INTERRUPT); 19827e231dbeSJesse Barnes POSTING_READ(GTIER); 19837e231dbeSJesse Barnes 19847e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 19857e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 19867e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 19877e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 19887e231dbeSJesse Barnes #endif 19897e231dbeSJesse Barnes 19907e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19917e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */ 19927e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 19937e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 19947e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 19957e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 19967e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 19977e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 19987e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 19997e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 20007e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 20017e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 20027e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 20037e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 20047e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 20057e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 20067e231dbeSJesse Barnes } 20077e231dbeSJesse Barnes #endif 20087e231dbeSJesse Barnes 20097e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 20107e231dbeSJesse Barnes 20117e231dbeSJesse Barnes return 0; 20127e231dbeSJesse Barnes } 20137e231dbeSJesse Barnes 20147e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 20157e231dbeSJesse Barnes { 20167e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20177e231dbeSJesse Barnes int pipe; 20187e231dbeSJesse Barnes 20197e231dbeSJesse Barnes if (!dev_priv) 20207e231dbeSJesse Barnes return; 20217e231dbeSJesse Barnes 20227e231dbeSJesse Barnes for_each_pipe(pipe) 20237e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20247e231dbeSJesse Barnes 20257e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 20267e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20277e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20287e231dbeSJesse Barnes for_each_pipe(pipe) 20297e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20307e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20317e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 20327e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 20337e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20347e231dbeSJesse Barnes } 20357e231dbeSJesse Barnes 2036f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2037036a4a7dSZhenyu Wang { 2038036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20394697995bSJesse Barnes 20404697995bSJesse Barnes if (!dev_priv) 20414697995bSJesse Barnes return; 20424697995bSJesse Barnes 2043036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2044036a4a7dSZhenyu Wang 2045036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2046036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2047036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2048036a4a7dSZhenyu Wang 2049036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2050036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2051036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2052192aac1fSKeith Packard 2053192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2054192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2055192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2056036a4a7dSZhenyu Wang } 2057036a4a7dSZhenyu Wang 2058c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2059c2798b19SChris Wilson { 2060c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2061c2798b19SChris Wilson int pipe; 2062c2798b19SChris Wilson 2063c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2064c2798b19SChris Wilson 2065c2798b19SChris Wilson for_each_pipe(pipe) 2066c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2067c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2068c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2069c2798b19SChris Wilson POSTING_READ16(IER); 2070c2798b19SChris Wilson } 2071c2798b19SChris Wilson 2072c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2073c2798b19SChris Wilson { 2074c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2075c2798b19SChris Wilson 2076c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2077c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2078c2798b19SChris Wilson 2079c2798b19SChris Wilson I915_WRITE16(EMR, 2080c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2081c2798b19SChris Wilson 2082c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2083c2798b19SChris Wilson dev_priv->irq_mask = 2084c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2085c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2086c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2087c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2088c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2089c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2090c2798b19SChris Wilson 2091c2798b19SChris Wilson I915_WRITE16(IER, 2092c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2093c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2094c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2095c2798b19SChris Wilson I915_USER_INTERRUPT); 2096c2798b19SChris Wilson POSTING_READ16(IER); 2097c2798b19SChris Wilson 2098c2798b19SChris Wilson return 0; 2099c2798b19SChris Wilson } 2100c2798b19SChris Wilson 2101c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS) 2102c2798b19SChris Wilson { 2103c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2104c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2105c2798b19SChris Wilson u16 iir, new_iir; 2106c2798b19SChris Wilson u32 pipe_stats[2]; 2107c2798b19SChris Wilson unsigned long irqflags; 2108c2798b19SChris Wilson int irq_received; 2109c2798b19SChris Wilson int pipe; 2110c2798b19SChris Wilson u16 flip_mask = 2111c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2112c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2113c2798b19SChris Wilson 2114c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2115c2798b19SChris Wilson 2116c2798b19SChris Wilson iir = I915_READ16(IIR); 2117c2798b19SChris Wilson if (iir == 0) 2118c2798b19SChris Wilson return IRQ_NONE; 2119c2798b19SChris Wilson 2120c2798b19SChris Wilson while (iir & ~flip_mask) { 2121c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2122c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2123c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2124c2798b19SChris Wilson * interrupts (for non-MSI). 2125c2798b19SChris Wilson */ 2126c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2127c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2128c2798b19SChris Wilson i915_handle_error(dev, false); 2129c2798b19SChris Wilson 2130c2798b19SChris Wilson for_each_pipe(pipe) { 2131c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2132c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2133c2798b19SChris Wilson 2134c2798b19SChris Wilson /* 2135c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2136c2798b19SChris Wilson */ 2137c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2138c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2139c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2140c2798b19SChris Wilson pipe_name(pipe)); 2141c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2142c2798b19SChris Wilson irq_received = 1; 2143c2798b19SChris Wilson } 2144c2798b19SChris Wilson } 2145c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2146c2798b19SChris Wilson 2147c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2148c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2149c2798b19SChris Wilson 2150d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2151c2798b19SChris Wilson 2152c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2153c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2154c2798b19SChris Wilson 2155c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2156c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2157c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2158c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2159c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2160c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2161c2798b19SChris Wilson } 2162c2798b19SChris Wilson } 2163c2798b19SChris Wilson 2164c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2165c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2166c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2167c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2168c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2169c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2170c2798b19SChris Wilson } 2171c2798b19SChris Wilson } 2172c2798b19SChris Wilson 2173c2798b19SChris Wilson iir = new_iir; 2174c2798b19SChris Wilson } 2175c2798b19SChris Wilson 2176c2798b19SChris Wilson return IRQ_HANDLED; 2177c2798b19SChris Wilson } 2178c2798b19SChris Wilson 2179c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2180c2798b19SChris Wilson { 2181c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2182c2798b19SChris Wilson int pipe; 2183c2798b19SChris Wilson 2184c2798b19SChris Wilson for_each_pipe(pipe) { 2185c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2186c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2187c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2188c2798b19SChris Wilson } 2189c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2190c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2191c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2192c2798b19SChris Wilson } 2193c2798b19SChris Wilson 2194a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2195a266c7d5SChris Wilson { 2196a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2197a266c7d5SChris Wilson int pipe; 2198a266c7d5SChris Wilson 2199a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2200a266c7d5SChris Wilson 2201a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2202a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2203a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2204a266c7d5SChris Wilson } 2205a266c7d5SChris Wilson 220600d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2207a266c7d5SChris Wilson for_each_pipe(pipe) 2208a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2209a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2210a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2211a266c7d5SChris Wilson POSTING_READ(IER); 2212a266c7d5SChris Wilson } 2213a266c7d5SChris Wilson 2214a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2215a266c7d5SChris Wilson { 2216a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 221738bde180SChris Wilson u32 enable_mask; 2218a266c7d5SChris Wilson 2219a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2220a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2221a266c7d5SChris Wilson 222238bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 222338bde180SChris Wilson 222438bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 222538bde180SChris Wilson dev_priv->irq_mask = 222638bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 222738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 222838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 222938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 223038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 223138bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 223238bde180SChris Wilson 223338bde180SChris Wilson enable_mask = 223438bde180SChris Wilson I915_ASLE_INTERRUPT | 223538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 223638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 223738bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 223838bde180SChris Wilson I915_USER_INTERRUPT; 223938bde180SChris Wilson 2240a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2241a266c7d5SChris Wilson /* Enable in IER... */ 2242a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2243a266c7d5SChris Wilson /* and unmask in IMR */ 2244a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2245a266c7d5SChris Wilson } 2246a266c7d5SChris Wilson 2247a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2248a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2249a266c7d5SChris Wilson POSTING_READ(IER); 2250a266c7d5SChris Wilson 2251a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2252a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2253a266c7d5SChris Wilson 2254a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2255a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2256a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2257a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2258a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2259a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2260084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 2261a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2262084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 2263a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2264a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2265a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2266a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2267a266c7d5SChris Wilson } 2268a266c7d5SChris Wilson 2269a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2270a266c7d5SChris Wilson 2271a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2272a266c7d5SChris Wilson } 2273a266c7d5SChris Wilson 2274a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2275a266c7d5SChris Wilson 2276a266c7d5SChris Wilson return 0; 2277a266c7d5SChris Wilson } 2278a266c7d5SChris Wilson 2279a266c7d5SChris Wilson static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS) 2280a266c7d5SChris Wilson { 2281a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2282a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22838291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2284a266c7d5SChris Wilson unsigned long irqflags; 228538bde180SChris Wilson u32 flip_mask = 228638bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 228738bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 228838bde180SChris Wilson u32 flip[2] = { 228938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 229038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 229138bde180SChris Wilson }; 229238bde180SChris Wilson int pipe, ret = IRQ_NONE; 2293a266c7d5SChris Wilson 2294a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2295a266c7d5SChris Wilson 2296a266c7d5SChris Wilson iir = I915_READ(IIR); 229738bde180SChris Wilson do { 229838bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 22998291ee90SChris Wilson bool blc_event = false; 2300a266c7d5SChris Wilson 2301a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2302a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2303a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2304a266c7d5SChris Wilson * interrupts (for non-MSI). 2305a266c7d5SChris Wilson */ 2306a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2307a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2308a266c7d5SChris Wilson i915_handle_error(dev, false); 2309a266c7d5SChris Wilson 2310a266c7d5SChris Wilson for_each_pipe(pipe) { 2311a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2312a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2313a266c7d5SChris Wilson 231438bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2315a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2316a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2317a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2318a266c7d5SChris Wilson pipe_name(pipe)); 2319a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 232038bde180SChris Wilson irq_received = true; 2321a266c7d5SChris Wilson } 2322a266c7d5SChris Wilson } 2323a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2324a266c7d5SChris Wilson 2325a266c7d5SChris Wilson if (!irq_received) 2326a266c7d5SChris Wilson break; 2327a266c7d5SChris Wilson 2328a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2329a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2330a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2331a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2332a266c7d5SChris Wilson 2333a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2334a266c7d5SChris Wilson hotplug_status); 2335a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2336a266c7d5SChris Wilson queue_work(dev_priv->wq, 2337a266c7d5SChris Wilson &dev_priv->hotplug_work); 2338a266c7d5SChris Wilson 2339a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 234038bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2341a266c7d5SChris Wilson } 2342a266c7d5SChris Wilson 234338bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2344a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2345a266c7d5SChris Wilson 2346a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2347a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2348a266c7d5SChris Wilson 2349a266c7d5SChris Wilson for_each_pipe(pipe) { 235038bde180SChris Wilson int plane = pipe; 235138bde180SChris Wilson if (IS_MOBILE(dev)) 235238bde180SChris Wilson plane = !plane; 23538291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2354a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 235538bde180SChris Wilson if (iir & flip[plane]) { 235638bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2357a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 235838bde180SChris Wilson flip_mask &= ~flip[plane]; 235938bde180SChris Wilson } 2360a266c7d5SChris Wilson } 2361a266c7d5SChris Wilson 2362a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2363a266c7d5SChris Wilson blc_event = true; 2364a266c7d5SChris Wilson } 2365a266c7d5SChris Wilson 2366a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2367a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2368a266c7d5SChris Wilson 2369a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2370a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2371a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2372a266c7d5SChris Wilson * we would never get another interrupt. 2373a266c7d5SChris Wilson * 2374a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2375a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2376a266c7d5SChris Wilson * another one. 2377a266c7d5SChris Wilson * 2378a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2379a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2380a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2381a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2382a266c7d5SChris Wilson * stray interrupts. 2383a266c7d5SChris Wilson */ 238438bde180SChris Wilson ret = IRQ_HANDLED; 2385a266c7d5SChris Wilson iir = new_iir; 238638bde180SChris Wilson } while (iir & ~flip_mask); 2387a266c7d5SChris Wilson 2388d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 23898291ee90SChris Wilson 2390a266c7d5SChris Wilson return ret; 2391a266c7d5SChris Wilson } 2392a266c7d5SChris Wilson 2393a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2394a266c7d5SChris Wilson { 2395a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2396a266c7d5SChris Wilson int pipe; 2397a266c7d5SChris Wilson 2398a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2399a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2400a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2401a266c7d5SChris Wilson } 2402a266c7d5SChris Wilson 240300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 240455b39755SChris Wilson for_each_pipe(pipe) { 240555b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2406a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 240755b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 240855b39755SChris Wilson } 2409a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2410a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2411a266c7d5SChris Wilson 2412a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2413a266c7d5SChris Wilson } 2414a266c7d5SChris Wilson 2415a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2416a266c7d5SChris Wilson { 2417a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2418a266c7d5SChris Wilson int pipe; 2419a266c7d5SChris Wilson 2420a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2421a266c7d5SChris Wilson 2422a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2423a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2424a266c7d5SChris Wilson 2425a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2426a266c7d5SChris Wilson for_each_pipe(pipe) 2427a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2428a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2429a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2430a266c7d5SChris Wilson POSTING_READ(IER); 2431a266c7d5SChris Wilson } 2432a266c7d5SChris Wilson 2433a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2434a266c7d5SChris Wilson { 2435a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2436adca4730SChris Wilson u32 hotplug_en; 2437bbba0a97SChris Wilson u32 enable_mask; 2438a266c7d5SChris Wilson u32 error_mask; 2439a266c7d5SChris Wilson 2440a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2441bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2442adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2443bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2444bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2445bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2446bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2447bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2448bbba0a97SChris Wilson 2449bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2450bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2451bbba0a97SChris Wilson 2452bbba0a97SChris Wilson if (IS_G4X(dev)) 2453bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2454a266c7d5SChris Wilson 2455a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2456a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2457a266c7d5SChris Wilson 2458a266c7d5SChris Wilson /* 2459a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2460a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2461a266c7d5SChris Wilson */ 2462a266c7d5SChris Wilson if (IS_G4X(dev)) { 2463a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2464a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2465a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2466a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2467a266c7d5SChris Wilson } else { 2468a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2469a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2470a266c7d5SChris Wilson } 2471a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2472a266c7d5SChris Wilson 2473a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2474a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2475a266c7d5SChris Wilson POSTING_READ(IER); 2476a266c7d5SChris Wilson 2477adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2478adca4730SChris Wilson hotplug_en = 0; 2479a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2480a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2481a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2482a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2483a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2484a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2485084b612eSChris Wilson if (IS_G4X(dev)) { 2486084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) 2487a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2488084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) 2489a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2490084b612eSChris Wilson } else { 2491084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) 2492084b612eSChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2493084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) 2494084b612eSChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2495084b612eSChris Wilson } 2496a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2497a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2498a266c7d5SChris Wilson 2499a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2500a266c7d5SChris Wilson to generate a spurious hotplug event about three 2501a266c7d5SChris Wilson seconds later. So just do it once. 2502a266c7d5SChris Wilson */ 2503a266c7d5SChris Wilson if (IS_G4X(dev)) 2504a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2505a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2506a266c7d5SChris Wilson } 2507a266c7d5SChris Wilson 2508a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2509a266c7d5SChris Wilson 2510a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2511a266c7d5SChris Wilson 2512a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2513a266c7d5SChris Wilson 2514a266c7d5SChris Wilson return 0; 2515a266c7d5SChris Wilson } 2516a266c7d5SChris Wilson 2517a266c7d5SChris Wilson static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS) 2518a266c7d5SChris Wilson { 2519a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2520a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2521a266c7d5SChris Wilson u32 iir, new_iir; 2522a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2523a266c7d5SChris Wilson unsigned long irqflags; 2524a266c7d5SChris Wilson int irq_received; 2525a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2526a266c7d5SChris Wilson 2527a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2528a266c7d5SChris Wilson 2529a266c7d5SChris Wilson iir = I915_READ(IIR); 2530a266c7d5SChris Wilson 2531a266c7d5SChris Wilson for (;;) { 25322c8ba29fSChris Wilson bool blc_event = false; 25332c8ba29fSChris Wilson 2534a266c7d5SChris Wilson irq_received = iir != 0; 2535a266c7d5SChris Wilson 2536a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2537a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2538a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2539a266c7d5SChris Wilson * interrupts (for non-MSI). 2540a266c7d5SChris Wilson */ 2541a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2542a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2543a266c7d5SChris Wilson i915_handle_error(dev, false); 2544a266c7d5SChris Wilson 2545a266c7d5SChris Wilson for_each_pipe(pipe) { 2546a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2547a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2548a266c7d5SChris Wilson 2549a266c7d5SChris Wilson /* 2550a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2551a266c7d5SChris Wilson */ 2552a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2553a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2554a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2555a266c7d5SChris Wilson pipe_name(pipe)); 2556a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2557a266c7d5SChris Wilson irq_received = 1; 2558a266c7d5SChris Wilson } 2559a266c7d5SChris Wilson } 2560a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2561a266c7d5SChris Wilson 2562a266c7d5SChris Wilson if (!irq_received) 2563a266c7d5SChris Wilson break; 2564a266c7d5SChris Wilson 2565a266c7d5SChris Wilson ret = IRQ_HANDLED; 2566a266c7d5SChris Wilson 2567a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2568adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2569a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2570a266c7d5SChris Wilson 2571a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2572a266c7d5SChris Wilson hotplug_status); 2573a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2574a266c7d5SChris Wilson queue_work(dev_priv->wq, 2575a266c7d5SChris Wilson &dev_priv->hotplug_work); 2576a266c7d5SChris Wilson 2577a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2578a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2579a266c7d5SChris Wilson } 2580a266c7d5SChris Wilson 2581a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2582a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2583a266c7d5SChris Wilson 2584a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2585a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2586a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2587a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2588a266c7d5SChris Wilson 25894f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2590a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2591a266c7d5SChris Wilson 25924f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2593a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2594a266c7d5SChris Wilson 2595a266c7d5SChris Wilson for_each_pipe(pipe) { 25962c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2597a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2598a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2599a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2600a266c7d5SChris Wilson } 2601a266c7d5SChris Wilson 2602a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2603a266c7d5SChris Wilson blc_event = true; 2604a266c7d5SChris Wilson } 2605a266c7d5SChris Wilson 2606a266c7d5SChris Wilson 2607a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2608a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2609a266c7d5SChris Wilson 2610a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2611a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2612a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2613a266c7d5SChris Wilson * we would never get another interrupt. 2614a266c7d5SChris Wilson * 2615a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2616a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2617a266c7d5SChris Wilson * another one. 2618a266c7d5SChris Wilson * 2619a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2620a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2621a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2622a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2623a266c7d5SChris Wilson * stray interrupts. 2624a266c7d5SChris Wilson */ 2625a266c7d5SChris Wilson iir = new_iir; 2626a266c7d5SChris Wilson } 2627a266c7d5SChris Wilson 2628d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 26292c8ba29fSChris Wilson 2630a266c7d5SChris Wilson return ret; 2631a266c7d5SChris Wilson } 2632a266c7d5SChris Wilson 2633a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2634a266c7d5SChris Wilson { 2635a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2636a266c7d5SChris Wilson int pipe; 2637a266c7d5SChris Wilson 2638a266c7d5SChris Wilson if (!dev_priv) 2639a266c7d5SChris Wilson return; 2640a266c7d5SChris Wilson 2641a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2642a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2643a266c7d5SChris Wilson 2644a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2645a266c7d5SChris Wilson for_each_pipe(pipe) 2646a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2647a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2648a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2649a266c7d5SChris Wilson 2650a266c7d5SChris Wilson for_each_pipe(pipe) 2651a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2652a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2653a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2654a266c7d5SChris Wilson } 2655a266c7d5SChris Wilson 2656f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2657f71d4af4SJesse Barnes { 26588b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 26598b2e326dSChris Wilson 26608b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 26618b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 2662c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 266398fd81cdSDaniel Vetter INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work); 26648b2e326dSChris Wilson 2665f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2666f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 26677d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2668f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2669f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2670f71d4af4SJesse Barnes } 2671f71d4af4SJesse Barnes 2672c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2673f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2674c3613de9SKeith Packard else 2675c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2676f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2677f71d4af4SJesse Barnes 26787e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 26797e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 26807e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 26817e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 26827e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 26837e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 26847e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 26857e231dbeSJesse Barnes } else if (IS_IVYBRIDGE(dev)) { 2686f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2687f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2688f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2689f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2690f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2691f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2692f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 26937d4e146fSEugeni Dodonov } else if (IS_HASWELL(dev)) { 26947d4e146fSEugeni Dodonov /* Share interrupts handling with IVB */ 26957d4e146fSEugeni Dodonov dev->driver->irq_handler = ivybridge_irq_handler; 26967d4e146fSEugeni Dodonov dev->driver->irq_preinstall = ironlake_irq_preinstall; 26977d4e146fSEugeni Dodonov dev->driver->irq_postinstall = ivybridge_irq_postinstall; 26987d4e146fSEugeni Dodonov dev->driver->irq_uninstall = ironlake_irq_uninstall; 26997d4e146fSEugeni Dodonov dev->driver->enable_vblank = ivybridge_enable_vblank; 27007d4e146fSEugeni Dodonov dev->driver->disable_vblank = ivybridge_disable_vblank; 2701f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2702f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2703f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2704f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2705f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2706f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2707f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2708f71d4af4SJesse Barnes } else { 2709c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2710c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2711c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2712c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2713c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2714a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 27154f7d1e79SChris Wilson /* IIR "flip pending" means done if this bit is set */ 27164f7d1e79SChris Wilson I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE)); 27174f7d1e79SChris Wilson 2718a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2719a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2720a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2721a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 2722c2798b19SChris Wilson } else { 2723a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2724a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2725a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2726a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 2727c2798b19SChris Wilson } 2728f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2729f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2730f71d4af4SJesse Barnes } 2731f71d4af4SJesse Barnes } 2732