xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 921d42ead788c1dab520634c693ff8887765182c)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
83036a4a7dSZhenyu Wang /* For display hotplug interrupt */
84995b6762SChris Wilson static void
852d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
86036a4a7dSZhenyu Wang {
874bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
884bc9d430SDaniel Vetter 
895d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
90c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
915d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr &= ~mask;
92c67a470bSPaulo Zanoni 		return;
93c67a470bSPaulo Zanoni 	}
94c67a470bSPaulo Zanoni 
951ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
961ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
971ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
983143a2bfSChris Wilson 		POSTING_READ(DEIMR);
99036a4a7dSZhenyu Wang 	}
100036a4a7dSZhenyu Wang }
101036a4a7dSZhenyu Wang 
1020ff9800aSPaulo Zanoni static void
1032d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
104036a4a7dSZhenyu Wang {
1054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1064bc9d430SDaniel Vetter 
1075d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
108c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1095d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr |= mask;
110c67a470bSPaulo Zanoni 		return;
111c67a470bSPaulo Zanoni 	}
112c67a470bSPaulo Zanoni 
1131ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1141ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1151ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1163143a2bfSChris Wilson 		POSTING_READ(DEIMR);
117036a4a7dSZhenyu Wang 	}
118036a4a7dSZhenyu Wang }
119036a4a7dSZhenyu Wang 
12043eaea13SPaulo Zanoni /**
12143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12243eaea13SPaulo Zanoni  * @dev_priv: driver private
12343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
12443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
12543eaea13SPaulo Zanoni  */
12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
12743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
12843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
12943eaea13SPaulo Zanoni {
13043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13143eaea13SPaulo Zanoni 
1325d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
133c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1345d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
1355d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
136c67a470bSPaulo Zanoni 						interrupt_mask);
137c67a470bSPaulo Zanoni 		return;
138c67a470bSPaulo Zanoni 	}
139c67a470bSPaulo Zanoni 
14043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14343eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
14443eaea13SPaulo Zanoni }
14543eaea13SPaulo Zanoni 
14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
14743eaea13SPaulo Zanoni {
14843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
14943eaea13SPaulo Zanoni }
15043eaea13SPaulo Zanoni 
15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15243eaea13SPaulo Zanoni {
15343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
15443eaea13SPaulo Zanoni }
15543eaea13SPaulo Zanoni 
156edbfdb45SPaulo Zanoni /**
157edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
158edbfdb45SPaulo Zanoni   * @dev_priv: driver private
159edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
160edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
161edbfdb45SPaulo Zanoni   */
162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
164edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
165edbfdb45SPaulo Zanoni {
166605cd25bSPaulo Zanoni 	uint32_t new_val;
167edbfdb45SPaulo Zanoni 
168edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
169edbfdb45SPaulo Zanoni 
1705d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
171c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1725d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
1735d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
174c67a470bSPaulo Zanoni 						     interrupt_mask);
175c67a470bSPaulo Zanoni 		return;
176c67a470bSPaulo Zanoni 	}
177c67a470bSPaulo Zanoni 
178605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
179f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
180f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
181f52ecbcfSPaulo Zanoni 
182605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
183605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
184605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
185edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
186edbfdb45SPaulo Zanoni 	}
187f52ecbcfSPaulo Zanoni }
188edbfdb45SPaulo Zanoni 
189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190edbfdb45SPaulo Zanoni {
191edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
192edbfdb45SPaulo Zanoni }
193edbfdb45SPaulo Zanoni 
194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195edbfdb45SPaulo Zanoni {
196edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
197edbfdb45SPaulo Zanoni }
198edbfdb45SPaulo Zanoni 
1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2008664281bSPaulo Zanoni {
2018664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2028664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2038664281bSPaulo Zanoni 	enum pipe pipe;
2048664281bSPaulo Zanoni 
2054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2064bc9d430SDaniel Vetter 
2078664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2088664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2098664281bSPaulo Zanoni 
2108664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2118664281bSPaulo Zanoni 			return false;
2128664281bSPaulo Zanoni 	}
2138664281bSPaulo Zanoni 
2148664281bSPaulo Zanoni 	return true;
2158664281bSPaulo Zanoni }
2168664281bSPaulo Zanoni 
2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2188664281bSPaulo Zanoni {
2198664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2208664281bSPaulo Zanoni 	enum pipe pipe;
2218664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2228664281bSPaulo Zanoni 
223fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
224fee884edSDaniel Vetter 
2258664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2268664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2278664281bSPaulo Zanoni 
2288664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2298664281bSPaulo Zanoni 			return false;
2308664281bSPaulo Zanoni 	}
2318664281bSPaulo Zanoni 
2328664281bSPaulo Zanoni 	return true;
2338664281bSPaulo Zanoni }
2348664281bSPaulo Zanoni 
2352d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
2362d9d2b0bSVille Syrjälä {
2372d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
2382d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
2392d9d2b0bSVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
2402d9d2b0bSVille Syrjälä 
2412d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
2422d9d2b0bSVille Syrjälä 
2432d9d2b0bSVille Syrjälä 	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
2442d9d2b0bSVille Syrjälä 	POSTING_READ(reg);
2452d9d2b0bSVille Syrjälä }
2462d9d2b0bSVille Syrjälä 
2478664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2488664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2498664281bSPaulo Zanoni {
2508664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2518664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2528664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2538664281bSPaulo Zanoni 
2548664281bSPaulo Zanoni 	if (enable)
2558664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2568664281bSPaulo Zanoni 	else
2578664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2588664281bSPaulo Zanoni }
2598664281bSPaulo Zanoni 
2608664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2617336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2628664281bSPaulo Zanoni {
2638664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2648664281bSPaulo Zanoni 	if (enable) {
2657336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2667336df65SDaniel Vetter 
2678664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2688664281bSPaulo Zanoni 			return;
2698664281bSPaulo Zanoni 
2708664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2718664281bSPaulo Zanoni 	} else {
2727336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2737336df65SDaniel Vetter 
2747336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2758664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2767336df65SDaniel Vetter 
2777336df65SDaniel Vetter 		if (!was_enabled &&
2787336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2797336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2807336df65SDaniel Vetter 				      pipe_name(pipe));
2817336df65SDaniel Vetter 		}
2828664281bSPaulo Zanoni 	}
2838664281bSPaulo Zanoni }
2848664281bSPaulo Zanoni 
28538d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
28638d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
28738d83c96SDaniel Vetter {
28838d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
28938d83c96SDaniel Vetter 
29038d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
29138d83c96SDaniel Vetter 
29238d83c96SDaniel Vetter 	if (enable)
29338d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
29438d83c96SDaniel Vetter 	else
29538d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
29638d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
29738d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
29838d83c96SDaniel Vetter }
29938d83c96SDaniel Vetter 
300fee884edSDaniel Vetter /**
301fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
302fee884edSDaniel Vetter  * @dev_priv: driver private
303fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
304fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
305fee884edSDaniel Vetter  */
306fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
308fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
309fee884edSDaniel Vetter {
310fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
311fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
312fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
313fee884edSDaniel Vetter 
314fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
315fee884edSDaniel Vetter 
3165d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled &&
317c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
3195d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
3205d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
321c67a470bSPaulo Zanoni 						 interrupt_mask);
322c67a470bSPaulo Zanoni 		return;
323c67a470bSPaulo Zanoni 	}
324c67a470bSPaulo Zanoni 
325fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
326fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
327fee884edSDaniel Vetter }
328fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
329fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
330fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
331fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
332fee884edSDaniel Vetter 
333de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3358664281bSPaulo Zanoni 					    bool enable)
3368664281bSPaulo Zanoni {
3378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
338de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3408664281bSPaulo Zanoni 
3418664281bSPaulo Zanoni 	if (enable)
342fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3438664281bSPaulo Zanoni 	else
344fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3458664281bSPaulo Zanoni }
3468664281bSPaulo Zanoni 
3478664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3488664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3498664281bSPaulo Zanoni 					    bool enable)
3508664281bSPaulo Zanoni {
3518664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3528664281bSPaulo Zanoni 
3538664281bSPaulo Zanoni 	if (enable) {
3541dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3551dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3561dd246fbSDaniel Vetter 
3578664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3588664281bSPaulo Zanoni 			return;
3598664281bSPaulo Zanoni 
360fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3618664281bSPaulo Zanoni 	} else {
3621dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3631dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3641dd246fbSDaniel Vetter 
3651dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
366fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3671dd246fbSDaniel Vetter 
3681dd246fbSDaniel Vetter 		if (!was_enabled &&
3691dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3701dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3711dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3721dd246fbSDaniel Vetter 		}
3738664281bSPaulo Zanoni 	}
3748664281bSPaulo Zanoni }
3758664281bSPaulo Zanoni 
3768664281bSPaulo Zanoni /**
3778664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3788664281bSPaulo Zanoni  * @dev: drm device
3798664281bSPaulo Zanoni  * @pipe: pipe
3808664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3818664281bSPaulo Zanoni  *
3828664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3838664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3848664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3858664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3868664281bSPaulo Zanoni  * bit for all the pipes.
3878664281bSPaulo Zanoni  *
3888664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3898664281bSPaulo Zanoni  */
390f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3918664281bSPaulo Zanoni 					     enum pipe pipe, bool enable)
3928664281bSPaulo Zanoni {
3938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3948664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3958664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3968664281bSPaulo Zanoni 	bool ret;
3978664281bSPaulo Zanoni 
39877961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
39977961eb9SImre Deak 
4008664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4018664281bSPaulo Zanoni 
4028664281bSPaulo Zanoni 	if (enable == ret)
4038664281bSPaulo Zanoni 		goto done;
4048664281bSPaulo Zanoni 
4058664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4068664281bSPaulo Zanoni 
4072d9d2b0bSVille Syrjälä 	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
4082d9d2b0bSVille Syrjälä 		i9xx_clear_fifo_underrun(dev, pipe);
4092d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4108664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4118664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4127336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
41338d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
41438d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4158664281bSPaulo Zanoni 
4168664281bSPaulo Zanoni done:
417f88d42f1SImre Deak 	return ret;
418f88d42f1SImre Deak }
419f88d42f1SImre Deak 
420f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
421f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
422f88d42f1SImre Deak {
423f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
424f88d42f1SImre Deak 	unsigned long flags;
425f88d42f1SImre Deak 	bool ret;
426f88d42f1SImre Deak 
427f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
428f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
4298664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
430f88d42f1SImre Deak 
4318664281bSPaulo Zanoni 	return ret;
4328664281bSPaulo Zanoni }
4338664281bSPaulo Zanoni 
43491d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
43591d181ddSImre Deak 						  enum pipe pipe)
43691d181ddSImre Deak {
43791d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
43891d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
43991d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
44091d181ddSImre Deak 
44191d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
44291d181ddSImre Deak }
44391d181ddSImre Deak 
4448664281bSPaulo Zanoni /**
4458664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
4468664281bSPaulo Zanoni  * @dev: drm device
4478664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
4488664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4498664281bSPaulo Zanoni  *
4508664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
4518664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
4528664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4538664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4548664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4558664281bSPaulo Zanoni  *
4568664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4578664281bSPaulo Zanoni  */
4588664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4598664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4608664281bSPaulo Zanoni 					   bool enable)
4618664281bSPaulo Zanoni {
4628664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
463de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
464de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4658664281bSPaulo Zanoni 	unsigned long flags;
4668664281bSPaulo Zanoni 	bool ret;
4678664281bSPaulo Zanoni 
468de28075dSDaniel Vetter 	/*
469de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
470de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
471de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
472de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
473de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
474de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
475de28075dSDaniel Vetter 	 */
4768664281bSPaulo Zanoni 
4778664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4788664281bSPaulo Zanoni 
4798664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4808664281bSPaulo Zanoni 
4818664281bSPaulo Zanoni 	if (enable == ret)
4828664281bSPaulo Zanoni 		goto done;
4838664281bSPaulo Zanoni 
4848664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4858664281bSPaulo Zanoni 
4868664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
487de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4888664281bSPaulo Zanoni 	else
4898664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4908664281bSPaulo Zanoni 
4918664281bSPaulo Zanoni done:
4928664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4938664281bSPaulo Zanoni 	return ret;
4948664281bSPaulo Zanoni }
4958664281bSPaulo Zanoni 
4968664281bSPaulo Zanoni 
497b5ea642aSDaniel Vetter static void
498755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5007c463586SKeith Packard {
5019db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
502755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5037c463586SKeith Packard 
504b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
505b79480baSDaniel Vetter 
506755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
507755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
508755e9019SImre Deak 		return;
509755e9019SImre Deak 
510755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
51146c06a30SVille Syrjälä 		return;
51246c06a30SVille Syrjälä 
51391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
51491d181ddSImre Deak 
5157c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
516755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
51746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5183143a2bfSChris Wilson 	POSTING_READ(reg);
5197c463586SKeith Packard }
5207c463586SKeith Packard 
521b5ea642aSDaniel Vetter static void
522755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
523755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5247c463586SKeith Packard {
5259db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
526755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5277c463586SKeith Packard 
528b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
529b79480baSDaniel Vetter 
530755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
531755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
53246c06a30SVille Syrjälä 		return;
53346c06a30SVille Syrjälä 
534755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
535755e9019SImre Deak 		return;
536755e9019SImre Deak 
53791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
53891d181ddSImre Deak 
539755e9019SImre Deak 	pipestat &= ~enable_mask;
54046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5413143a2bfSChris Wilson 	POSTING_READ(reg);
5427c463586SKeith Packard }
5437c463586SKeith Packard 
54410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
54510c59c51SImre Deak {
54610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
54710c59c51SImre Deak 
54810c59c51SImre Deak 	/*
54910c59c51SImre Deak 	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
55010c59c51SImre Deak 	 * same bit MBZ.
55110c59c51SImre Deak 	 */
55210c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
55310c59c51SImre Deak 		return 0;
55410c59c51SImre Deak 
55510c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
55610c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
55710c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
55810c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
55910c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
56010c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
56110c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
56210c59c51SImre Deak 
56310c59c51SImre Deak 	return enable_mask;
56410c59c51SImre Deak }
56510c59c51SImre Deak 
566755e9019SImre Deak void
567755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
568755e9019SImre Deak 		     u32 status_mask)
569755e9019SImre Deak {
570755e9019SImre Deak 	u32 enable_mask;
571755e9019SImre Deak 
57210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
57310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
57410c59c51SImre Deak 							   status_mask);
57510c59c51SImre Deak 	else
576755e9019SImre Deak 		enable_mask = status_mask << 16;
577755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
578755e9019SImre Deak }
579755e9019SImre Deak 
580755e9019SImre Deak void
581755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
582755e9019SImre Deak 		      u32 status_mask)
583755e9019SImre Deak {
584755e9019SImre Deak 	u32 enable_mask;
585755e9019SImre Deak 
58610c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
58710c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58810c59c51SImre Deak 							   status_mask);
58910c59c51SImre Deak 	else
590755e9019SImre Deak 		enable_mask = status_mask << 16;
591755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
592755e9019SImre Deak }
593755e9019SImre Deak 
594c0e09200SDave Airlie /**
595f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
59601c66889SZhao Yakui  */
597f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
59801c66889SZhao Yakui {
5992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6001ec14ad3SChris Wilson 	unsigned long irqflags;
6011ec14ad3SChris Wilson 
602f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
603f49e38ddSJani Nikula 		return;
604f49e38ddSJani Nikula 
6051ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
60601c66889SZhao Yakui 
607755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
608a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6093b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
610755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6111ec14ad3SChris Wilson 
6121ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
61301c66889SZhao Yakui }
61401c66889SZhao Yakui 
61501c66889SZhao Yakui /**
6160a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
6170a3e67a4SJesse Barnes  * @dev: DRM device
6180a3e67a4SJesse Barnes  * @pipe: pipe to check
6190a3e67a4SJesse Barnes  *
6200a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
6210a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
6220a3e67a4SJesse Barnes  * before reading such registers if unsure.
6230a3e67a4SJesse Barnes  */
6240a3e67a4SJesse Barnes static int
6250a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
6260a3e67a4SJesse Barnes {
6272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
628702e7a56SPaulo Zanoni 
629a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
630a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
631a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
632a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
63371f8ba6bSPaulo Zanoni 
634a01025afSDaniel Vetter 		return intel_crtc->active;
635a01025afSDaniel Vetter 	} else {
636a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
637a01025afSDaniel Vetter 	}
6380a3e67a4SJesse Barnes }
6390a3e67a4SJesse Barnes 
6404cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6414cdb83ecSVille Syrjälä {
6424cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6434cdb83ecSVille Syrjälä 	return 0;
6444cdb83ecSVille Syrjälä }
6454cdb83ecSVille Syrjälä 
64642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
64742f52ef8SKeith Packard  * we use as a pipe index
64842f52ef8SKeith Packard  */
649f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6500a3e67a4SJesse Barnes {
6512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6520a3e67a4SJesse Barnes 	unsigned long high_frame;
6530a3e67a4SJesse Barnes 	unsigned long low_frame;
654391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
6550a3e67a4SJesse Barnes 
6560a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
65744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6589db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
6590a3e67a4SJesse Barnes 		return 0;
6600a3e67a4SJesse Barnes 	}
6610a3e67a4SJesse Barnes 
662391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
664391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
665391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
666391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
667391f75e2SVille Syrjälä 
668391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
669391f75e2SVille Syrjälä 	} else {
670a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
671391f75e2SVille Syrjälä 		u32 htotal;
672391f75e2SVille Syrjälä 
673391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
674391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
675391f75e2SVille Syrjälä 
676391f75e2SVille Syrjälä 		vbl_start *= htotal;
677391f75e2SVille Syrjälä 	}
678391f75e2SVille Syrjälä 
6799db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6809db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6815eddb70bSChris Wilson 
6820a3e67a4SJesse Barnes 	/*
6830a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6840a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6850a3e67a4SJesse Barnes 	 * register.
6860a3e67a4SJesse Barnes 	 */
6870a3e67a4SJesse Barnes 	do {
6885eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
689391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6905eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6910a3e67a4SJesse Barnes 	} while (high1 != high2);
6920a3e67a4SJesse Barnes 
6935eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
694391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6955eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
696391f75e2SVille Syrjälä 
697391f75e2SVille Syrjälä 	/*
698391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
699391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
700391f75e2SVille Syrjälä 	 * counter against vblank start.
701391f75e2SVille Syrjälä 	 */
702edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7030a3e67a4SJesse Barnes }
7040a3e67a4SJesse Barnes 
705f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7069880b7a5SJesse Barnes {
7072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7089db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7099880b7a5SJesse Barnes 
7109880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
71144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7129db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7139880b7a5SJesse Barnes 		return 0;
7149880b7a5SJesse Barnes 	}
7159880b7a5SJesse Barnes 
7169880b7a5SJesse Barnes 	return I915_READ(reg);
7179880b7a5SJesse Barnes }
7189880b7a5SJesse Barnes 
719ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
720ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
721ad3543edSMario Kleiner 
722095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
72354ddcbd2SVille Syrjälä {
72454ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
72554ddcbd2SVille Syrjälä 	uint32_t status;
72624302624SVille Syrjälä 	int reg;
72754ddcbd2SVille Syrjälä 
72824302624SVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
72924302624SVille Syrjälä 		status = GEN8_PIPE_VBLANK;
73024302624SVille Syrjälä 		reg = GEN8_DE_PIPE_ISR(pipe);
73124302624SVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
73224302624SVille Syrjälä 		status = DE_PIPE_VBLANK_IVB(pipe);
73324302624SVille Syrjälä 		reg = DEISR;
73454ddcbd2SVille Syrjälä 	} else {
73524302624SVille Syrjälä 		status = DE_PIPE_VBLANK(pipe);
73624302624SVille Syrjälä 		reg = DEISR;
73754ddcbd2SVille Syrjälä 	}
738ad3543edSMario Kleiner 
73924302624SVille Syrjälä 	return __raw_i915_read32(dev_priv, reg) & status;
74054ddcbd2SVille Syrjälä }
74154ddcbd2SVille Syrjälä 
742f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
743abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
744abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7450af7e4dfSMario Kleiner {
746c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
747c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
748c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
749c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
7503aa18df8SVille Syrjälä 	int position;
7510af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
7520af7e4dfSMario Kleiner 	bool in_vbl = true;
7530af7e4dfSMario Kleiner 	int ret = 0;
754ad3543edSMario Kleiner 	unsigned long irqflags;
7550af7e4dfSMario Kleiner 
756c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7570af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7589db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7590af7e4dfSMario Kleiner 		return 0;
7600af7e4dfSMario Kleiner 	}
7610af7e4dfSMario Kleiner 
762c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
763c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
764c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
765c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7660af7e4dfSMario Kleiner 
767d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
768d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
769d31faf65SVille Syrjälä 		vbl_end /= 2;
770d31faf65SVille Syrjälä 		vtotal /= 2;
771d31faf65SVille Syrjälä 	}
772d31faf65SVille Syrjälä 
773c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
774c2baf4b7SVille Syrjälä 
775ad3543edSMario Kleiner 	/*
776ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
777ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
778ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
779ad3543edSMario Kleiner 	 */
780ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
781ad3543edSMario Kleiner 
782ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
783ad3543edSMario Kleiner 
784ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
785ad3543edSMario Kleiner 	if (stime)
786ad3543edSMario Kleiner 		*stime = ktime_get();
787ad3543edSMario Kleiner 
7887c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7890af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
7900af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7910af7e4dfSMario Kleiner 		 */
7927c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
793ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7947c06b08aSVille Syrjälä 		else
795ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
79654ddcbd2SVille Syrjälä 
797fcb81823SVille Syrjälä 		if (HAS_DDI(dev)) {
798fcb81823SVille Syrjälä 			/*
799fcb81823SVille Syrjälä 			 * On HSW HDMI outputs there seems to be a 2 line
800fcb81823SVille Syrjälä 			 * difference, whereas eDP has the normal 1 line
801fcb81823SVille Syrjälä 			 * difference that earlier platforms have. External
802fcb81823SVille Syrjälä 			 * DP is unknown. For now just check for the 2 line
803fcb81823SVille Syrjälä 			 * difference case on all output types on HSW+.
804fcb81823SVille Syrjälä 			 *
805fcb81823SVille Syrjälä 			 * This might misinterpret the scanline counter being
806fcb81823SVille Syrjälä 			 * one line too far along on eDP, but that's less
807fcb81823SVille Syrjälä 			 * dangerous than the alternative since that would lead
808fcb81823SVille Syrjälä 			 * the vblank timestamp code astray when it sees a
809fcb81823SVille Syrjälä 			 * scanline count before vblank_start during a vblank
810fcb81823SVille Syrjälä 			 * interrupt.
811fcb81823SVille Syrjälä 			 */
812fcb81823SVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
813fcb81823SVille Syrjälä 			if ((in_vbl && (position == vbl_start - 2 ||
814fcb81823SVille Syrjälä 					position == vbl_start - 1)) ||
815fcb81823SVille Syrjälä 			    (!in_vbl && (position == vbl_end - 2 ||
816fcb81823SVille Syrjälä 					 position == vbl_end - 1)))
817fcb81823SVille Syrjälä 				position = (position + 2) % vtotal;
818fcb81823SVille Syrjälä 		} else if (HAS_PCH_SPLIT(dev)) {
81954ddcbd2SVille Syrjälä 			/*
82054ddcbd2SVille Syrjälä 			 * The scanline counter increments at the leading edge
82154ddcbd2SVille Syrjälä 			 * of hsync, ie. it completely misses the active portion
82254ddcbd2SVille Syrjälä 			 * of the line. Fix up the counter at both edges of vblank
82354ddcbd2SVille Syrjälä 			 * to get a more accurate picture whether we're in vblank
82454ddcbd2SVille Syrjälä 			 * or not.
82554ddcbd2SVille Syrjälä 			 */
826095163baSVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
82754ddcbd2SVille Syrjälä 			if ((in_vbl && position == vbl_start - 1) ||
82854ddcbd2SVille Syrjälä 			    (!in_vbl && position == vbl_end - 1))
82954ddcbd2SVille Syrjälä 				position = (position + 1) % vtotal;
8300af7e4dfSMario Kleiner 		} else {
831095163baSVille Syrjälä 			/*
832095163baSVille Syrjälä 			 * ISR vblank status bits don't work the way we'd want
833095163baSVille Syrjälä 			 * them to work on non-PCH platforms (for
834095163baSVille Syrjälä 			 * ilk_pipe_in_vblank_locked()), and there doesn't
835095163baSVille Syrjälä 			 * appear any other way to determine if we're currently
836095163baSVille Syrjälä 			 * in vblank.
837095163baSVille Syrjälä 			 *
838095163baSVille Syrjälä 			 * Instead let's assume that we're already in vblank if
839095163baSVille Syrjälä 			 * we got called from the vblank interrupt and the
840095163baSVille Syrjälä 			 * scanline counter value indicates that we're on the
841095163baSVille Syrjälä 			 * line just prior to vblank start. This should result
842095163baSVille Syrjälä 			 * in the correct answer, unless the vblank interrupt
843095163baSVille Syrjälä 			 * delivery really got delayed for almost exactly one
844095163baSVille Syrjälä 			 * full frame/field.
845095163baSVille Syrjälä 			 */
846095163baSVille Syrjälä 			if (flags & DRM_CALLED_FROM_VBLIRQ &&
847095163baSVille Syrjälä 			    position == vbl_start - 1) {
848095163baSVille Syrjälä 				position = (position + 1) % vtotal;
849095163baSVille Syrjälä 
850095163baSVille Syrjälä 				/* Signal this correction as "applied". */
851095163baSVille Syrjälä 				ret |= 0x8;
852095163baSVille Syrjälä 			}
853095163baSVille Syrjälä 		}
854095163baSVille Syrjälä 	} else {
8550af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8560af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8570af7e4dfSMario Kleiner 		 * scanout position.
8580af7e4dfSMario Kleiner 		 */
859ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8600af7e4dfSMario Kleiner 
8613aa18df8SVille Syrjälä 		/* convert to pixel counts */
8623aa18df8SVille Syrjälä 		vbl_start *= htotal;
8633aa18df8SVille Syrjälä 		vbl_end *= htotal;
8643aa18df8SVille Syrjälä 		vtotal *= htotal;
8653aa18df8SVille Syrjälä 	}
8663aa18df8SVille Syrjälä 
867ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
868ad3543edSMario Kleiner 	if (etime)
869ad3543edSMario Kleiner 		*etime = ktime_get();
870ad3543edSMario Kleiner 
871ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
872ad3543edSMario Kleiner 
873ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
874ad3543edSMario Kleiner 
8753aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8763aa18df8SVille Syrjälä 
8773aa18df8SVille Syrjälä 	/*
8783aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8793aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8803aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8813aa18df8SVille Syrjälä 	 * up since vbl_end.
8823aa18df8SVille Syrjälä 	 */
8833aa18df8SVille Syrjälä 	if (position >= vbl_start)
8843aa18df8SVille Syrjälä 		position -= vbl_end;
8853aa18df8SVille Syrjälä 	else
8863aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8873aa18df8SVille Syrjälä 
8887c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8893aa18df8SVille Syrjälä 		*vpos = position;
8903aa18df8SVille Syrjälä 		*hpos = 0;
8913aa18df8SVille Syrjälä 	} else {
8920af7e4dfSMario Kleiner 		*vpos = position / htotal;
8930af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8940af7e4dfSMario Kleiner 	}
8950af7e4dfSMario Kleiner 
8960af7e4dfSMario Kleiner 	/* In vblank? */
8970af7e4dfSMario Kleiner 	if (in_vbl)
8980af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
8990af7e4dfSMario Kleiner 
9000af7e4dfSMario Kleiner 	return ret;
9010af7e4dfSMario Kleiner }
9020af7e4dfSMario Kleiner 
903f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9040af7e4dfSMario Kleiner 			      int *max_error,
9050af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9060af7e4dfSMario Kleiner 			      unsigned flags)
9070af7e4dfSMario Kleiner {
9084041b853SChris Wilson 	struct drm_crtc *crtc;
9090af7e4dfSMario Kleiner 
9107eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9114041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9120af7e4dfSMario Kleiner 		return -EINVAL;
9130af7e4dfSMario Kleiner 	}
9140af7e4dfSMario Kleiner 
9150af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9164041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9174041b853SChris Wilson 	if (crtc == NULL) {
9184041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9194041b853SChris Wilson 		return -EINVAL;
9204041b853SChris Wilson 	}
9214041b853SChris Wilson 
9224041b853SChris Wilson 	if (!crtc->enabled) {
9234041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9244041b853SChris Wilson 		return -EBUSY;
9254041b853SChris Wilson 	}
9260af7e4dfSMario Kleiner 
9270af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9284041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9294041b853SChris Wilson 						     vblank_time, flags,
9307da903efSVille Syrjälä 						     crtc,
9317da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
9320af7e4dfSMario Kleiner }
9330af7e4dfSMario Kleiner 
93467c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
93567c347ffSJani Nikula 				struct drm_connector *connector)
936321a1b30SEgbert Eich {
937321a1b30SEgbert Eich 	enum drm_connector_status old_status;
938321a1b30SEgbert Eich 
939321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
940321a1b30SEgbert Eich 	old_status = connector->status;
941321a1b30SEgbert Eich 
942321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
94367c347ffSJani Nikula 	if (old_status == connector->status)
94467c347ffSJani Nikula 		return false;
94567c347ffSJani Nikula 
94667c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
947321a1b30SEgbert Eich 		      connector->base.id,
948321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
94967c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
95067c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
95167c347ffSJani Nikula 
95267c347ffSJani Nikula 	return true;
953321a1b30SEgbert Eich }
954321a1b30SEgbert Eich 
9555ca58282SJesse Barnes /*
9565ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9575ca58282SJesse Barnes  */
958ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
959ac4c16c5SEgbert Eich 
9605ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9615ca58282SJesse Barnes {
9622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9632d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9645ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
965c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
966cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
967cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
968cd569aedSEgbert Eich 	struct drm_connector *connector;
969cd569aedSEgbert Eich 	unsigned long irqflags;
970cd569aedSEgbert Eich 	bool hpd_disabled = false;
971321a1b30SEgbert Eich 	bool changed = false;
972142e2398SEgbert Eich 	u32 hpd_event_bits;
9735ca58282SJesse Barnes 
97452d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
97552d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
97652d7ecedSDaniel Vetter 		return;
97752d7ecedSDaniel Vetter 
978a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
979e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
980e67189abSJesse Barnes 
981cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
982142e2398SEgbert Eich 
983142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
984142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
985cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
986cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
987cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
988cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
989cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
990cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
991cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
992cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
993cd569aedSEgbert Eich 				drm_get_connector_name(connector));
994cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
995cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
996cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
997cd569aedSEgbert Eich 			hpd_disabled = true;
998cd569aedSEgbert Eich 		}
999142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1000142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1001142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1002142e2398SEgbert Eich 		}
1003cd569aedSEgbert Eich 	}
1004cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1005cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1006cd569aedSEgbert Eich 	  * some connectors */
1007ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1008cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1009ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1010ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1011ac4c16c5SEgbert Eich 	}
1012cd569aedSEgbert Eich 
1013cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1014cd569aedSEgbert Eich 
1015321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1016321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1017321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1018321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1019cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1020cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1021321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1022321a1b30SEgbert Eich 				changed = true;
1023321a1b30SEgbert Eich 		}
1024321a1b30SEgbert Eich 	}
102540ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
102640ee3381SKeith Packard 
1027321a1b30SEgbert Eich 	if (changed)
1028321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
10295ca58282SJesse Barnes }
10305ca58282SJesse Barnes 
10313ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
10323ca1ccedSVille Syrjälä {
10333ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
10343ca1ccedSVille Syrjälä }
10353ca1ccedSVille Syrjälä 
1036d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1037f97108d1SJesse Barnes {
10382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1039b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10409270388eSDaniel Vetter 	u8 new_delay;
10419270388eSDaniel Vetter 
1042d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1043f97108d1SJesse Barnes 
104473edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
104573edd18fSDaniel Vetter 
104620e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10479270388eSDaniel Vetter 
10487648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1049b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1050b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1051f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1052f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1053f97108d1SJesse Barnes 
1054f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1055b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
105620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
105720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
105820e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
105920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1060b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
106120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
106220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
106320e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
106420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1065f97108d1SJesse Barnes 	}
1066f97108d1SJesse Barnes 
10677648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
106820e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1069f97108d1SJesse Barnes 
1070d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10719270388eSDaniel Vetter 
1072f97108d1SJesse Barnes 	return;
1073f97108d1SJesse Barnes }
1074f97108d1SJesse Barnes 
1075549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1076549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1077549f7365SChris Wilson {
1078475553deSChris Wilson 	if (ring->obj == NULL)
1079475553deSChris Wilson 		return;
1080475553deSChris Wilson 
1081814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
10829862e600SChris Wilson 
1083549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
108410cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1085549f7365SChris Wilson }
1086549f7365SChris Wilson 
10874912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10883b8d8d91SJesse Barnes {
10892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10902d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1091edbfdb45SPaulo Zanoni 	u32 pm_iir;
1092dd75fdc8SChris Wilson 	int new_delay, adj;
10933b8d8d91SJesse Barnes 
109459cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1095c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1096c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
10974848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1098a6706b45SDeepak S 	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
109959cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11004912d041SBen Widawsky 
110160611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1102a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
110360611c13SPaulo Zanoni 
1104a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11053b8d8d91SJesse Barnes 		return;
11063b8d8d91SJesse Barnes 
11074fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11087b9e0ae6SChris Wilson 
1109dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11107425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1111dd75fdc8SChris Wilson 		if (adj > 0)
1112dd75fdc8SChris Wilson 			adj *= 2;
1113dd75fdc8SChris Wilson 		else
1114dd75fdc8SChris Wilson 			adj = 1;
1115b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11167425034aSVille Syrjälä 
11177425034aSVille Syrjälä 		/*
11187425034aSVille Syrjälä 		 * For better performance, jump directly
11197425034aSVille Syrjälä 		 * to RPe if we're below it.
11207425034aSVille Syrjälä 		 */
1121b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1122b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1123dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1124b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1125b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1126dd75fdc8SChris Wilson 		else
1127b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1128dd75fdc8SChris Wilson 		adj = 0;
1129dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1130dd75fdc8SChris Wilson 		if (adj < 0)
1131dd75fdc8SChris Wilson 			adj *= 2;
1132dd75fdc8SChris Wilson 		else
1133dd75fdc8SChris Wilson 			adj = -1;
1134b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1135dd75fdc8SChris Wilson 	} else { /* unknown event */
1136b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1137dd75fdc8SChris Wilson 	}
11383b8d8d91SJesse Barnes 
113979249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
114079249636SBen Widawsky 	 * interrupt
114179249636SBen Widawsky 	 */
11421272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1143b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1144b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
114527544369SDeepak S 
1146b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1147dd75fdc8SChris Wilson 
11480a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11490a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11500a073b84SJesse Barnes 	else
11514912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11523b8d8d91SJesse Barnes 
11534fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11543b8d8d91SJesse Barnes }
11553b8d8d91SJesse Barnes 
1156e3689190SBen Widawsky 
1157e3689190SBen Widawsky /**
1158e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1159e3689190SBen Widawsky  * occurred.
1160e3689190SBen Widawsky  * @work: workqueue struct
1161e3689190SBen Widawsky  *
1162e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1163e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1164e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1165e3689190SBen Widawsky  */
1166e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1167e3689190SBen Widawsky {
11682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11692d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1170e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
117135a85ac6SBen Widawsky 	char *parity_event[6];
1172e3689190SBen Widawsky 	uint32_t misccpctl;
1173e3689190SBen Widawsky 	unsigned long flags;
117435a85ac6SBen Widawsky 	uint8_t slice = 0;
1175e3689190SBen Widawsky 
1176e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1177e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1178e3689190SBen Widawsky 	 * any time we access those registers.
1179e3689190SBen Widawsky 	 */
1180e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1181e3689190SBen Widawsky 
118235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
118335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
118435a85ac6SBen Widawsky 		goto out;
118535a85ac6SBen Widawsky 
1186e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1187e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1188e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1189e3689190SBen Widawsky 
119035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
119135a85ac6SBen Widawsky 		u32 reg;
119235a85ac6SBen Widawsky 
119335a85ac6SBen Widawsky 		slice--;
119435a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
119535a85ac6SBen Widawsky 			break;
119635a85ac6SBen Widawsky 
119735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
119835a85ac6SBen Widawsky 
119935a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
120035a85ac6SBen Widawsky 
120135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1202e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1203e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1204e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1205e3689190SBen Widawsky 
120635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
120735a85ac6SBen Widawsky 		POSTING_READ(reg);
1208e3689190SBen Widawsky 
1209cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1210e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1211e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1212e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
121335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
121435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1215e3689190SBen Widawsky 
12165bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1217e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1218e3689190SBen Widawsky 
121935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
122035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1221e3689190SBen Widawsky 
122235a85ac6SBen Widawsky 		kfree(parity_event[4]);
1223e3689190SBen Widawsky 		kfree(parity_event[3]);
1224e3689190SBen Widawsky 		kfree(parity_event[2]);
1225e3689190SBen Widawsky 		kfree(parity_event[1]);
1226e3689190SBen Widawsky 	}
1227e3689190SBen Widawsky 
122835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
122935a85ac6SBen Widawsky 
123035a85ac6SBen Widawsky out:
123135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
123235a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
123335a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
123435a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
123535a85ac6SBen Widawsky 
123635a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
123735a85ac6SBen Widawsky }
123835a85ac6SBen Widawsky 
123935a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1240e3689190SBen Widawsky {
12412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1242e3689190SBen Widawsky 
1243040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1244e3689190SBen Widawsky 		return;
1245e3689190SBen Widawsky 
1246d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
124735a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1248d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1249e3689190SBen Widawsky 
125035a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
125135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
125235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
125335a85ac6SBen Widawsky 
125435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
125535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
125635a85ac6SBen Widawsky 
1257a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1258e3689190SBen Widawsky }
1259e3689190SBen Widawsky 
1260f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1261f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1262f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1263f1af8fc1SPaulo Zanoni {
1264f1af8fc1SPaulo Zanoni 	if (gt_iir &
1265f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1266f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1267f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1268f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1269f1af8fc1SPaulo Zanoni }
1270f1af8fc1SPaulo Zanoni 
1271e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1272e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1273e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1274e7b4c6b1SDaniel Vetter {
1275e7b4c6b1SDaniel Vetter 
1276cc609d5dSBen Widawsky 	if (gt_iir &
1277cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1278e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1279cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1280e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1281cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1282e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1283e7b4c6b1SDaniel Vetter 
1284cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1285cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1286cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
128758174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
128858174462SMika Kuoppala 				  gt_iir);
1289e7b4c6b1SDaniel Vetter 	}
1290e3689190SBen Widawsky 
129135a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
129235a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1293e7b4c6b1SDaniel Vetter }
1294e7b4c6b1SDaniel Vetter 
1295abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1296abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1297abd58f01SBen Widawsky 				       u32 master_ctl)
1298abd58f01SBen Widawsky {
1299abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1300abd58f01SBen Widawsky 	uint32_t tmp = 0;
1301abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1302abd58f01SBen Widawsky 
1303abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1304abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1305abd58f01SBen Widawsky 		if (tmp) {
1306abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1307abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1308abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1309abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1310abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1311abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1312abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1313abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1314abd58f01SBen Widawsky 		} else
1315abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1316abd58f01SBen Widawsky 	}
1317abd58f01SBen Widawsky 
1318abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VCS1_IRQ) {
1319abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1320abd58f01SBen Widawsky 		if (tmp) {
1321abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1322abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1323abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1324abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
1325abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1326abd58f01SBen Widawsky 		} else
1327abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1328abd58f01SBen Widawsky 	}
1329abd58f01SBen Widawsky 
1330abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1331abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1332abd58f01SBen Widawsky 		if (tmp) {
1333abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1334abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1335abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1336abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1337abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1338abd58f01SBen Widawsky 		} else
1339abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1340abd58f01SBen Widawsky 	}
1341abd58f01SBen Widawsky 
1342abd58f01SBen Widawsky 	return ret;
1343abd58f01SBen Widawsky }
1344abd58f01SBen Widawsky 
1345b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1346b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1347b543fb04SEgbert Eich 
134810a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1349b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1350b543fb04SEgbert Eich 					 const u32 *hpd)
1351b543fb04SEgbert Eich {
13522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1353b543fb04SEgbert Eich 	int i;
135410a504deSDaniel Vetter 	bool storm_detected = false;
1355b543fb04SEgbert Eich 
135691d131d2SDaniel Vetter 	if (!hotplug_trigger)
135791d131d2SDaniel Vetter 		return;
135891d131d2SDaniel Vetter 
1359cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1360cc9bd499SImre Deak 			  hotplug_trigger);
1361cc9bd499SImre Deak 
1362b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1363b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1364821450c6SEgbert Eich 
13653432087eSChris Wilson 		WARN_ONCE(hpd[i] & hotplug_trigger &&
13668b5565b8SChris Wilson 			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1367cba1c073SChris Wilson 			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1368cba1c073SChris Wilson 			  hotplug_trigger, i, hpd[i]);
1369b8f102e8SEgbert Eich 
1370b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1371b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1372b543fb04SEgbert Eich 			continue;
1373b543fb04SEgbert Eich 
1374bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1375b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1376b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1377b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1378b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1379b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1380b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1381b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1382b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1383142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1384b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
138510a504deSDaniel Vetter 			storm_detected = true;
1386b543fb04SEgbert Eich 		} else {
1387b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1388b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1389b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1390b543fb04SEgbert Eich 		}
1391b543fb04SEgbert Eich 	}
1392b543fb04SEgbert Eich 
139310a504deSDaniel Vetter 	if (storm_detected)
139410a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1395b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
13965876fa0dSDaniel Vetter 
1397645416f5SDaniel Vetter 	/*
1398645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1399645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1400645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1401645416f5SDaniel Vetter 	 * deadlock.
1402645416f5SDaniel Vetter 	 */
1403645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1404b543fb04SEgbert Eich }
1405b543fb04SEgbert Eich 
1406515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1407515ac2bbSDaniel Vetter {
14082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
140928c70f16SDaniel Vetter 
141028c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1411515ac2bbSDaniel Vetter }
1412515ac2bbSDaniel Vetter 
1413ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1414ce99c256SDaniel Vetter {
14152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14169ee32feaSDaniel Vetter 
14179ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1418ce99c256SDaniel Vetter }
1419ce99c256SDaniel Vetter 
14208bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1421277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1422eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1423eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14248bc5e955SDaniel Vetter 					 uint32_t crc4)
14258bf1e9f1SShuang He {
14268bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14278bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14288bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1429ac2300d4SDamien Lespiau 	int head, tail;
1430b2c88f5bSDamien Lespiau 
1431d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1432d538bbdfSDamien Lespiau 
14330c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1434d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
14350c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
14360c912c79SDamien Lespiau 		return;
14370c912c79SDamien Lespiau 	}
14380c912c79SDamien Lespiau 
1439d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1440d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1441b2c88f5bSDamien Lespiau 
1442b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1443d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1444b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1445b2c88f5bSDamien Lespiau 		return;
1446b2c88f5bSDamien Lespiau 	}
1447b2c88f5bSDamien Lespiau 
1448b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14498bf1e9f1SShuang He 
14508bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1451eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1452eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1453eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1454eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1455eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1456b2c88f5bSDamien Lespiau 
1457b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1458d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1459d538bbdfSDamien Lespiau 
1460d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
146107144428SDamien Lespiau 
146207144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14638bf1e9f1SShuang He }
1464277de95eSDaniel Vetter #else
1465277de95eSDaniel Vetter static inline void
1466277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1467277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1468277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1469277de95eSDaniel Vetter 			     uint32_t crc4) {}
1470277de95eSDaniel Vetter #endif
1471eba94eb9SDaniel Vetter 
1472277de95eSDaniel Vetter 
1473277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14745a69b89fSDaniel Vetter {
14755a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14765a69b89fSDaniel Vetter 
1477277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14785a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
14795a69b89fSDaniel Vetter 				     0, 0, 0, 0);
14805a69b89fSDaniel Vetter }
14815a69b89fSDaniel Vetter 
1482277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1483eba94eb9SDaniel Vetter {
1484eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1485eba94eb9SDaniel Vetter 
1486277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1487eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1488eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1489eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1490eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
14918bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1492eba94eb9SDaniel Vetter }
14935b3a856bSDaniel Vetter 
1494277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14955b3a856bSDaniel Vetter {
14965b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14970b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14980b5c5ed0SDaniel Vetter 
14990b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15000b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15010b5c5ed0SDaniel Vetter 	else
15020b5c5ed0SDaniel Vetter 		res1 = 0;
15030b5c5ed0SDaniel Vetter 
15040b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15050b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15060b5c5ed0SDaniel Vetter 	else
15070b5c5ed0SDaniel Vetter 		res2 = 0;
15085b3a856bSDaniel Vetter 
1509277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15100b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15110b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15120b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15130b5c5ed0SDaniel Vetter 				     res1, res2);
15145b3a856bSDaniel Vetter }
15158bf1e9f1SShuang He 
15161403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15171403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15181403c0d4SPaulo Zanoni  * the work queue. */
15191403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1520baf02a1fSBen Widawsky {
1521a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
152259cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1523a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1524a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
152559cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
15262adbee62SDaniel Vetter 
15272adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
152841a05a3aSDaniel Vetter 	}
1529baf02a1fSBen Widawsky 
15301403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
153112638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
153212638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
153312638c57SBen Widawsky 
153412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
153558174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
153658174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
153758174462SMika Kuoppala 					  pm_iir);
153812638c57SBen Widawsky 		}
153912638c57SBen Widawsky 	}
15401403c0d4SPaulo Zanoni }
1541baf02a1fSBen Widawsky 
1542c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15437e231dbeSJesse Barnes {
1544c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
154591d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
15467e231dbeSJesse Barnes 	int pipe;
15477e231dbeSJesse Barnes 
154858ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
15497e231dbeSJesse Barnes 	for_each_pipe(pipe) {
155091d181ddSImre Deak 		int reg;
1551bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
155291d181ddSImre Deak 
1553bbb5eebfSDaniel Vetter 		/*
1554bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1555bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1556bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1557bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1558bbb5eebfSDaniel Vetter 		 * handle.
1559bbb5eebfSDaniel Vetter 		 */
1560bbb5eebfSDaniel Vetter 		mask = 0;
1561bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1562bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1563bbb5eebfSDaniel Vetter 
1564bbb5eebfSDaniel Vetter 		switch (pipe) {
1565bbb5eebfSDaniel Vetter 		case PIPE_A:
1566bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1567bbb5eebfSDaniel Vetter 			break;
1568bbb5eebfSDaniel Vetter 		case PIPE_B:
1569bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1570bbb5eebfSDaniel Vetter 			break;
1571bbb5eebfSDaniel Vetter 		}
1572bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1573bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1574bbb5eebfSDaniel Vetter 
1575bbb5eebfSDaniel Vetter 		if (!mask)
157691d181ddSImre Deak 			continue;
157791d181ddSImre Deak 
157891d181ddSImre Deak 		reg = PIPESTAT(pipe);
1579bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1580bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
15817e231dbeSJesse Barnes 
15827e231dbeSJesse Barnes 		/*
15837e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15847e231dbeSJesse Barnes 		 */
158591d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
158691d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15877e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15887e231dbeSJesse Barnes 	}
158958ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15907e231dbeSJesse Barnes 
159131acc7f5SJesse Barnes 	for_each_pipe(pipe) {
15927b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
159331acc7f5SJesse Barnes 			drm_handle_vblank(dev, pipe);
159431acc7f5SJesse Barnes 
1595579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
159631acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
159731acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
159831acc7f5SJesse Barnes 		}
15994356d586SDaniel Vetter 
16004356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1601277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16022d9d2b0bSVille Syrjälä 
16032d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
16042d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1605fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
160631acc7f5SJesse Barnes 	}
160731acc7f5SJesse Barnes 
1608c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1609c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1610c1874ed7SImre Deak }
1611c1874ed7SImre Deak 
1612c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1613c1874ed7SImre Deak {
1614c1874ed7SImre Deak 	struct drm_device *dev = (struct drm_device *) arg;
16152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1616c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1617c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1618c1874ed7SImre Deak 
1619c1874ed7SImre Deak 	while (true) {
1620c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1621c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1622c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1623c1874ed7SImre Deak 
1624c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1625c1874ed7SImre Deak 			goto out;
1626c1874ed7SImre Deak 
1627c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1628c1874ed7SImre Deak 
1629c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1630c1874ed7SImre Deak 
1631c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1632c1874ed7SImre Deak 
16337e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
16347e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
16357e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1636b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
16377e231dbeSJesse Barnes 
163810a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
163991d131d2SDaniel Vetter 
16404aeebd74SDaniel Vetter 			if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
16414aeebd74SDaniel Vetter 				dp_aux_irq_handler(dev);
16424aeebd74SDaniel Vetter 
16437e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
16447e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
16457e231dbeSJesse Barnes 		}
16467e231dbeSJesse Barnes 
16477e231dbeSJesse Barnes 
164860611c13SPaulo Zanoni 		if (pm_iir)
1649d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16507e231dbeSJesse Barnes 
16517e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
16527e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
16537e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
16547e231dbeSJesse Barnes 	}
16557e231dbeSJesse Barnes 
16567e231dbeSJesse Barnes out:
16577e231dbeSJesse Barnes 	return ret;
16587e231dbeSJesse Barnes }
16597e231dbeSJesse Barnes 
166023e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1661776ad806SJesse Barnes {
16622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16639db4a9c7SJesse Barnes 	int pipe;
1664b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1665776ad806SJesse Barnes 
166610a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
166791d131d2SDaniel Vetter 
1668cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1669cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1670776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1671cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1672cfc33bf7SVille Syrjälä 				 port_name(port));
1673cfc33bf7SVille Syrjälä 	}
1674776ad806SJesse Barnes 
1675ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1676ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1677ce99c256SDaniel Vetter 
1678776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1679515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1680776ad806SJesse Barnes 
1681776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1682776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1683776ad806SJesse Barnes 
1684776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1685776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1686776ad806SJesse Barnes 
1687776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1688776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1689776ad806SJesse Barnes 
16909db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
16919db4a9c7SJesse Barnes 		for_each_pipe(pipe)
16929db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
16939db4a9c7SJesse Barnes 					 pipe_name(pipe),
16949db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1695776ad806SJesse Barnes 
1696776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1697776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1698776ad806SJesse Barnes 
1699776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1700776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1701776ad806SJesse Barnes 
1702776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17038664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17048664281bSPaulo Zanoni 							  false))
1705fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17068664281bSPaulo Zanoni 
17078664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17088664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17098664281bSPaulo Zanoni 							  false))
1710fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17118664281bSPaulo Zanoni }
17128664281bSPaulo Zanoni 
17138664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17148664281bSPaulo Zanoni {
17158664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17168664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17175a69b89fSDaniel Vetter 	enum pipe pipe;
17188664281bSPaulo Zanoni 
1719de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1720de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1721de032bf4SPaulo Zanoni 
17225a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
17235a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
17245a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
17255a69b89fSDaniel Vetter 								  false))
1726fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
17275a69b89fSDaniel Vetter 					  pipe_name(pipe));
17285a69b89fSDaniel Vetter 		}
17298664281bSPaulo Zanoni 
17305a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17315a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1732277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17335a69b89fSDaniel Vetter 			else
1734277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17355a69b89fSDaniel Vetter 		}
17365a69b89fSDaniel Vetter 	}
17378bf1e9f1SShuang He 
17388664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17398664281bSPaulo Zanoni }
17408664281bSPaulo Zanoni 
17418664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17428664281bSPaulo Zanoni {
17438664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17448664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17458664281bSPaulo Zanoni 
1746de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1747de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1748de032bf4SPaulo Zanoni 
17498664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17508664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17518664281bSPaulo Zanoni 							  false))
1752fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17538664281bSPaulo Zanoni 
17548664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17558664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17568664281bSPaulo Zanoni 							  false))
1757fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17588664281bSPaulo Zanoni 
17598664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17608664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
17618664281bSPaulo Zanoni 							  false))
1762fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
17638664281bSPaulo Zanoni 
17648664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1765776ad806SJesse Barnes }
1766776ad806SJesse Barnes 
176723e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
176823e81d69SAdam Jackson {
17692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
177023e81d69SAdam Jackson 	int pipe;
1771b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
177223e81d69SAdam Jackson 
177310a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
177491d131d2SDaniel Vetter 
1775cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1776cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
177723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1778cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1779cfc33bf7SVille Syrjälä 				 port_name(port));
1780cfc33bf7SVille Syrjälä 	}
178123e81d69SAdam Jackson 
178223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1783ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
178423e81d69SAdam Jackson 
178523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1786515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
178723e81d69SAdam Jackson 
178823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
178923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
179023e81d69SAdam Jackson 
179123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
179223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
179323e81d69SAdam Jackson 
179423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
179523e81d69SAdam Jackson 		for_each_pipe(pipe)
179623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
179723e81d69SAdam Jackson 					 pipe_name(pipe),
179823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
17998664281bSPaulo Zanoni 
18008664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18018664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
180223e81d69SAdam Jackson }
180323e81d69SAdam Jackson 
1804c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1805c008bc6eSPaulo Zanoni {
1806c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
180740da17c2SDaniel Vetter 	enum pipe pipe;
1808c008bc6eSPaulo Zanoni 
1809c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1810c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1811c008bc6eSPaulo Zanoni 
1812c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1813c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1814c008bc6eSPaulo Zanoni 
1815c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1816c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1817c008bc6eSPaulo Zanoni 
181840da17c2SDaniel Vetter 	for_each_pipe(pipe) {
181940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
182040da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1821c008bc6eSPaulo Zanoni 
182240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
182340da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1824fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
182540da17c2SDaniel Vetter 					  pipe_name(pipe));
1826c008bc6eSPaulo Zanoni 
182740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
182840da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18295b3a856bSDaniel Vetter 
183040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
183140da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
183240da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
183340da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1834c008bc6eSPaulo Zanoni 		}
1835c008bc6eSPaulo Zanoni 	}
1836c008bc6eSPaulo Zanoni 
1837c008bc6eSPaulo Zanoni 	/* check event from PCH */
1838c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1839c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1840c008bc6eSPaulo Zanoni 
1841c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1842c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1843c008bc6eSPaulo Zanoni 		else
1844c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1845c008bc6eSPaulo Zanoni 
1846c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1847c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1848c008bc6eSPaulo Zanoni 	}
1849c008bc6eSPaulo Zanoni 
1850c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1851c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1852c008bc6eSPaulo Zanoni }
1853c008bc6eSPaulo Zanoni 
18549719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18559719fb98SPaulo Zanoni {
18569719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
185707d27e20SDamien Lespiau 	enum pipe pipe;
18589719fb98SPaulo Zanoni 
18599719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18609719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18619719fb98SPaulo Zanoni 
18629719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18639719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18649719fb98SPaulo Zanoni 
18659719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18669719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18679719fb98SPaulo Zanoni 
186807d27e20SDamien Lespiau 	for_each_pipe(pipe) {
186907d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
187007d27e20SDamien Lespiau 			drm_handle_vblank(dev, pipe);
187140da17c2SDaniel Vetter 
187240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
187307d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
187407d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
187507d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
18769719fb98SPaulo Zanoni 		}
18779719fb98SPaulo Zanoni 	}
18789719fb98SPaulo Zanoni 
18799719fb98SPaulo Zanoni 	/* check event from PCH */
18809719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
18819719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
18829719fb98SPaulo Zanoni 
18839719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
18849719fb98SPaulo Zanoni 
18859719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
18869719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
18879719fb98SPaulo Zanoni 	}
18889719fb98SPaulo Zanoni }
18899719fb98SPaulo Zanoni 
1890f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1891b1f14ad0SJesse Barnes {
1892b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
18932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1894f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
18950e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1896b1f14ad0SJesse Barnes 
18978664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
18988664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1899907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
19008664281bSPaulo Zanoni 
1901b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1902b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1903b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
190423a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19050e43406bSChris Wilson 
190644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
190744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
190844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
190944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
191044498aeaSPaulo Zanoni 	 * due to its back queue). */
1911ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
191244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
191344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
191444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1915ab5c608bSBen Widawsky 	}
191644498aeaSPaulo Zanoni 
19170e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19180e43406bSChris Wilson 	if (gt_iir) {
1919d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19200e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1921d8fc8a47SPaulo Zanoni 		else
1922d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19230e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
19240e43406bSChris Wilson 		ret = IRQ_HANDLED;
19250e43406bSChris Wilson 	}
1926b1f14ad0SJesse Barnes 
1927b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19280e43406bSChris Wilson 	if (de_iir) {
1929f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19309719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1931f1af8fc1SPaulo Zanoni 		else
1932f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19330e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
19340e43406bSChris Wilson 		ret = IRQ_HANDLED;
19350e43406bSChris Wilson 	}
19360e43406bSChris Wilson 
1937f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1938f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19390e43406bSChris Wilson 		if (pm_iir) {
1940d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1941b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19420e43406bSChris Wilson 			ret = IRQ_HANDLED;
19430e43406bSChris Wilson 		}
1944f1af8fc1SPaulo Zanoni 	}
1945b1f14ad0SJesse Barnes 
1946b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1947b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1948ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
194944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
195044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1951ab5c608bSBen Widawsky 	}
1952b1f14ad0SJesse Barnes 
1953b1f14ad0SJesse Barnes 	return ret;
1954b1f14ad0SJesse Barnes }
1955b1f14ad0SJesse Barnes 
1956abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1957abd58f01SBen Widawsky {
1958abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1959abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1960abd58f01SBen Widawsky 	u32 master_ctl;
1961abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1962abd58f01SBen Widawsky 	uint32_t tmp = 0;
1963c42664ccSDaniel Vetter 	enum pipe pipe;
1964abd58f01SBen Widawsky 
1965abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
1966abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1967abd58f01SBen Widawsky 	if (!master_ctl)
1968abd58f01SBen Widawsky 		return IRQ_NONE;
1969abd58f01SBen Widawsky 
1970abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
1971abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1972abd58f01SBen Widawsky 
1973abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1974abd58f01SBen Widawsky 
1975abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
1976abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
1977abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
1978abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
1979abd58f01SBen Widawsky 		else if (tmp)
1980abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
1981abd58f01SBen Widawsky 		else
1982abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1983abd58f01SBen Widawsky 
1984abd58f01SBen Widawsky 		if (tmp) {
1985abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1986abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1987abd58f01SBen Widawsky 		}
1988abd58f01SBen Widawsky 	}
1989abd58f01SBen Widawsky 
19906d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
19916d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
19926d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
19936d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
19946d766f02SDaniel Vetter 		else if (tmp)
19956d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
19966d766f02SDaniel Vetter 		else
19976d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
19986d766f02SDaniel Vetter 
19996d766f02SDaniel Vetter 		if (tmp) {
20006d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20016d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
20026d766f02SDaniel Vetter 		}
20036d766f02SDaniel Vetter 	}
20046d766f02SDaniel Vetter 
2005abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2006abd58f01SBen Widawsky 		uint32_t pipe_iir;
2007abd58f01SBen Widawsky 
2008c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2009c42664ccSDaniel Vetter 			continue;
2010c42664ccSDaniel Vetter 
2011abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2012abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
2013abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
2014abd58f01SBen Widawsky 
2015abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2016abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2017abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2018abd58f01SBen Widawsky 		}
2019abd58f01SBen Widawsky 
20200fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
20210fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
20220fbe7870SDaniel Vetter 
202338d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
202438d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
202538d83c96SDaniel Vetter 								  false))
2026fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
202738d83c96SDaniel Vetter 					  pipe_name(pipe));
202838d83c96SDaniel Vetter 		}
202938d83c96SDaniel Vetter 
203030100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
203130100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
203230100f2bSDaniel Vetter 				  pipe_name(pipe),
203330100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
203430100f2bSDaniel Vetter 		}
2035abd58f01SBen Widawsky 
2036abd58f01SBen Widawsky 		if (pipe_iir) {
2037abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2038abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2039c42664ccSDaniel Vetter 		} else
2040abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2041abd58f01SBen Widawsky 	}
2042abd58f01SBen Widawsky 
204392d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
204492d03a80SDaniel Vetter 		/*
204592d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
204692d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
204792d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
204892d03a80SDaniel Vetter 		 */
204992d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
205092d03a80SDaniel Vetter 
205192d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
205292d03a80SDaniel Vetter 
205392d03a80SDaniel Vetter 		if (pch_iir) {
205492d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
205592d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
205692d03a80SDaniel Vetter 		}
205792d03a80SDaniel Vetter 	}
205892d03a80SDaniel Vetter 
2059abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2060abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2061abd58f01SBen Widawsky 
2062abd58f01SBen Widawsky 	return ret;
2063abd58f01SBen Widawsky }
2064abd58f01SBen Widawsky 
206517e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
206617e1df07SDaniel Vetter 			       bool reset_completed)
206717e1df07SDaniel Vetter {
206817e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
206917e1df07SDaniel Vetter 	int i;
207017e1df07SDaniel Vetter 
207117e1df07SDaniel Vetter 	/*
207217e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
207317e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
207417e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
207517e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
207617e1df07SDaniel Vetter 	 */
207717e1df07SDaniel Vetter 
207817e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
207917e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
208017e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
208117e1df07SDaniel Vetter 
208217e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
208317e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
208417e1df07SDaniel Vetter 
208517e1df07SDaniel Vetter 	/*
208617e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
208717e1df07SDaniel Vetter 	 * reset state is cleared.
208817e1df07SDaniel Vetter 	 */
208917e1df07SDaniel Vetter 	if (reset_completed)
209017e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
209117e1df07SDaniel Vetter }
209217e1df07SDaniel Vetter 
20938a905236SJesse Barnes /**
20948a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
20958a905236SJesse Barnes  * @work: work struct
20968a905236SJesse Barnes  *
20978a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
20988a905236SJesse Barnes  * was detected.
20998a905236SJesse Barnes  */
21008a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
21018a905236SJesse Barnes {
21021f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
21031f83fee0SDaniel Vetter 						    work);
21042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
21052d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
21068a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2107cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2108cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2109cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
211017e1df07SDaniel Vetter 	int ret;
21118a905236SJesse Barnes 
21125bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
21138a905236SJesse Barnes 
21147db0ba24SDaniel Vetter 	/*
21157db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
21167db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
21177db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
21187db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
21197db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
21207db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
21217db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
21227db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
21237db0ba24SDaniel Vetter 	 */
21247db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
212544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
21265bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
21277db0ba24SDaniel Vetter 				   reset_event);
21281f83fee0SDaniel Vetter 
212917e1df07SDaniel Vetter 		/*
213017e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
213117e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
213217e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
213317e1df07SDaniel Vetter 		 * deadlocks with the reset work.
213417e1df07SDaniel Vetter 		 */
2135f69061beSDaniel Vetter 		ret = i915_reset(dev);
2136f69061beSDaniel Vetter 
213717e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
213817e1df07SDaniel Vetter 
2139f69061beSDaniel Vetter 		if (ret == 0) {
2140f69061beSDaniel Vetter 			/*
2141f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2142f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2143f69061beSDaniel Vetter 			 * complete.
2144f69061beSDaniel Vetter 			 *
2145f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2146f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2147f69061beSDaniel Vetter 			 * updates before
2148f69061beSDaniel Vetter 			 * the counter increment.
2149f69061beSDaniel Vetter 			 */
2150f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2151f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2152f69061beSDaniel Vetter 
21535bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2154f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
21551f83fee0SDaniel Vetter 		} else {
21562ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2157f316a42cSBen Gamari 		}
21581f83fee0SDaniel Vetter 
215917e1df07SDaniel Vetter 		/*
216017e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
216117e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
216217e1df07SDaniel Vetter 		 */
216317e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2164f316a42cSBen Gamari 	}
21658a905236SJesse Barnes }
21668a905236SJesse Barnes 
216735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2168c0e09200SDave Airlie {
21698a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2170bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
217163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2172050ee91fSBen Widawsky 	int pipe, i;
217363eeaf38SJesse Barnes 
217435aed2e6SChris Wilson 	if (!eir)
217535aed2e6SChris Wilson 		return;
217663eeaf38SJesse Barnes 
2177a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
21788a905236SJesse Barnes 
2179bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2180bd9854f9SBen Widawsky 
21818a905236SJesse Barnes 	if (IS_G4X(dev)) {
21828a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
21838a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
21848a905236SJesse Barnes 
2185a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2186a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2187050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2188050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2189a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2190a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
21918a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
21923143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
21938a905236SJesse Barnes 		}
21948a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
21958a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2196a70491ccSJoe Perches 			pr_err("page table error\n");
2197a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
21988a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
21993143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
22008a905236SJesse Barnes 		}
22018a905236SJesse Barnes 	}
22028a905236SJesse Barnes 
2203a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
220463eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
220563eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2206a70491ccSJoe Perches 			pr_err("page table error\n");
2207a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
220863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22093143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
221063eeaf38SJesse Barnes 		}
22118a905236SJesse Barnes 	}
22128a905236SJesse Barnes 
221363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2214a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
22159db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2216a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
22179db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
221863eeaf38SJesse Barnes 		/* pipestat has already been acked */
221963eeaf38SJesse Barnes 	}
222063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2221a70491ccSJoe Perches 		pr_err("instruction error\n");
2222a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2223050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2224050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2225a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
222663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
222763eeaf38SJesse Barnes 
2228a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2229a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2230a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
223163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22323143a2bfSChris Wilson 			POSTING_READ(IPEIR);
223363eeaf38SJesse Barnes 		} else {
223463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
223563eeaf38SJesse Barnes 
2236a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2237a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2238a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2239a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
224063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22413143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
224263eeaf38SJesse Barnes 		}
224363eeaf38SJesse Barnes 	}
224463eeaf38SJesse Barnes 
224563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
22463143a2bfSChris Wilson 	POSTING_READ(EIR);
224763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
224863eeaf38SJesse Barnes 	if (eir) {
224963eeaf38SJesse Barnes 		/*
225063eeaf38SJesse Barnes 		 * some errors might have become stuck,
225163eeaf38SJesse Barnes 		 * mask them.
225263eeaf38SJesse Barnes 		 */
225363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
225463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
225563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
225663eeaf38SJesse Barnes 	}
225735aed2e6SChris Wilson }
225835aed2e6SChris Wilson 
225935aed2e6SChris Wilson /**
226035aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
226135aed2e6SChris Wilson  * @dev: drm device
226235aed2e6SChris Wilson  *
226335aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
226435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
226535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
226635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
226735aed2e6SChris Wilson  * of a ring dump etc.).
226835aed2e6SChris Wilson  */
226958174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
227058174462SMika Kuoppala 		       const char *fmt, ...)
227135aed2e6SChris Wilson {
227235aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
227358174462SMika Kuoppala 	va_list args;
227458174462SMika Kuoppala 	char error_msg[80];
227535aed2e6SChris Wilson 
227658174462SMika Kuoppala 	va_start(args, fmt);
227758174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
227858174462SMika Kuoppala 	va_end(args);
227958174462SMika Kuoppala 
228058174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
228135aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
22828a905236SJesse Barnes 
2283ba1234d1SBen Gamari 	if (wedged) {
2284f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2285f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2286ba1234d1SBen Gamari 
228711ed50ecSBen Gamari 		/*
228817e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
228917e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
229017e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
229117e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
229217e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
229317e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
229417e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
229517e1df07SDaniel Vetter 		 *
229617e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
229717e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
229817e1df07SDaniel Vetter 		 * counter atomic_t.
229911ed50ecSBen Gamari 		 */
230017e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
230111ed50ecSBen Gamari 	}
230211ed50ecSBen Gamari 
2303122f46baSDaniel Vetter 	/*
2304122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2305122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2306122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2307122f46baSDaniel Vetter 	 * code will deadlock.
2308122f46baSDaniel Vetter 	 */
2309122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
23108a905236SJesse Barnes }
23118a905236SJesse Barnes 
231221ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
23134e5359cdSSimon Farnsworth {
23142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
23154e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
23164e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
231705394f39SChris Wilson 	struct drm_i915_gem_object *obj;
23184e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
23194e5359cdSSimon Farnsworth 	unsigned long flags;
23204e5359cdSSimon Farnsworth 	bool stall_detected;
23214e5359cdSSimon Farnsworth 
23224e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
23234e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
23244e5359cdSSimon Farnsworth 		return;
23254e5359cdSSimon Farnsworth 
23264e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
23274e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
23284e5359cdSSimon Farnsworth 
2329e7d841caSChris Wilson 	if (work == NULL ||
2330e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2331e7d841caSChris Wilson 	    !work->enable_stall_check) {
23324e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
23334e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
23344e5359cdSSimon Farnsworth 		return;
23354e5359cdSSimon Farnsworth 	}
23364e5359cdSSimon Farnsworth 
23374e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
233805394f39SChris Wilson 	obj = work->pending_flip_obj;
2339a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
23409db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2341446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2342f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
23434e5359cdSSimon Farnsworth 	} else {
23449db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2345f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
234601f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
23474e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
23484e5359cdSSimon Farnsworth 	}
23494e5359cdSSimon Farnsworth 
23504e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
23514e5359cdSSimon Farnsworth 
23524e5359cdSSimon Farnsworth 	if (stall_detected) {
23534e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
23544e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
23554e5359cdSSimon Farnsworth 	}
23564e5359cdSSimon Farnsworth }
23574e5359cdSSimon Farnsworth 
235842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
235942f52ef8SKeith Packard  * we use as a pipe index
236042f52ef8SKeith Packard  */
2361f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
23620a3e67a4SJesse Barnes {
23632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2364e9d21d7fSKeith Packard 	unsigned long irqflags;
236571e0ffa5SJesse Barnes 
23665eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
236771e0ffa5SJesse Barnes 		return -EINVAL;
23680a3e67a4SJesse Barnes 
23691ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2370f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
23717c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2372755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
23730a3e67a4SJesse Barnes 	else
23747c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2375755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
23768692d00eSChris Wilson 
23778692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
23783d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
23796b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
23801ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23818692d00eSChris Wilson 
23820a3e67a4SJesse Barnes 	return 0;
23830a3e67a4SJesse Barnes }
23840a3e67a4SJesse Barnes 
2385f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2386f796cf8fSJesse Barnes {
23872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2388f796cf8fSJesse Barnes 	unsigned long irqflags;
2389b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
239040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2391f796cf8fSJesse Barnes 
2392f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2393f796cf8fSJesse Barnes 		return -EINVAL;
2394f796cf8fSJesse Barnes 
2395f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2396b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2397b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2398b1f14ad0SJesse Barnes 
2399b1f14ad0SJesse Barnes 	return 0;
2400b1f14ad0SJesse Barnes }
2401b1f14ad0SJesse Barnes 
24027e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24037e231dbeSJesse Barnes {
24042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24057e231dbeSJesse Barnes 	unsigned long irqflags;
24067e231dbeSJesse Barnes 
24077e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
24087e231dbeSJesse Barnes 		return -EINVAL;
24097e231dbeSJesse Barnes 
24107e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
241131acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2412755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24137e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24147e231dbeSJesse Barnes 
24157e231dbeSJesse Barnes 	return 0;
24167e231dbeSJesse Barnes }
24177e231dbeSJesse Barnes 
2418abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2419abd58f01SBen Widawsky {
2420abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2421abd58f01SBen Widawsky 	unsigned long irqflags;
2422abd58f01SBen Widawsky 
2423abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2424abd58f01SBen Widawsky 		return -EINVAL;
2425abd58f01SBen Widawsky 
2426abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24277167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24287167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2429abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2430abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2431abd58f01SBen Widawsky 	return 0;
2432abd58f01SBen Widawsky }
2433abd58f01SBen Widawsky 
243442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
243542f52ef8SKeith Packard  * we use as a pipe index
243642f52ef8SKeith Packard  */
2437f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24380a3e67a4SJesse Barnes {
24392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2440e9d21d7fSKeith Packard 	unsigned long irqflags;
24410a3e67a4SJesse Barnes 
24421ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24433d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24446b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
24458692d00eSChris Wilson 
24467c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2447755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2448755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24491ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24500a3e67a4SJesse Barnes }
24510a3e67a4SJesse Barnes 
2452f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2453f796cf8fSJesse Barnes {
24542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2455f796cf8fSJesse Barnes 	unsigned long irqflags;
2456b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
245740da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2458f796cf8fSJesse Barnes 
2459f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2460b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2461b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2462b1f14ad0SJesse Barnes }
2463b1f14ad0SJesse Barnes 
24647e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24657e231dbeSJesse Barnes {
24662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24677e231dbeSJesse Barnes 	unsigned long irqflags;
24687e231dbeSJesse Barnes 
24697e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
247031acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2471755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24727e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24737e231dbeSJesse Barnes }
24747e231dbeSJesse Barnes 
2475abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2476abd58f01SBen Widawsky {
2477abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2478abd58f01SBen Widawsky 	unsigned long irqflags;
2479abd58f01SBen Widawsky 
2480abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2481abd58f01SBen Widawsky 		return;
2482abd58f01SBen Widawsky 
2483abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24847167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
24857167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2486abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2487abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2488abd58f01SBen Widawsky }
2489abd58f01SBen Widawsky 
2490893eead0SChris Wilson static u32
2491893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2492852835f3SZou Nan hai {
2493893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2494893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2495893eead0SChris Wilson }
2496893eead0SChris Wilson 
24979107e9d2SChris Wilson static bool
24989107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2499893eead0SChris Wilson {
25009107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
25019107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2502f65d9421SBen Gamari }
2503f65d9421SBen Gamari 
2504a028c4b0SDaniel Vetter static bool
2505a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2506a028c4b0SDaniel Vetter {
2507a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2508a028c4b0SDaniel Vetter 		/*
2509a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2510a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2511a028c4b0SDaniel Vetter 		 * we merge that code.
2512a028c4b0SDaniel Vetter 		 */
2513a028c4b0SDaniel Vetter 		return false;
2514a028c4b0SDaniel Vetter 	} else {
2515a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2516a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2517a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2518a028c4b0SDaniel Vetter 	}
2519a028c4b0SDaniel Vetter }
2520a028c4b0SDaniel Vetter 
25216274f212SChris Wilson static struct intel_ring_buffer *
2522*921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2523*921d42eaSDaniel Vetter {
2524*921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2525*921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2526*921d42eaSDaniel Vetter 	int i;
2527*921d42eaSDaniel Vetter 
2528*921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2529*921d42eaSDaniel Vetter 		/*
2530*921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2531*921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2532*921d42eaSDaniel Vetter 		 * we merge that code.
2533*921d42eaSDaniel Vetter 		 */
2534*921d42eaSDaniel Vetter 		return NULL;
2535*921d42eaSDaniel Vetter 	} else {
2536*921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2537*921d42eaSDaniel Vetter 
2538*921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2539*921d42eaSDaniel Vetter 			if(ring == signaller)
2540*921d42eaSDaniel Vetter 				continue;
2541*921d42eaSDaniel Vetter 
2542*921d42eaSDaniel Vetter 			if (sync_bits ==
2543*921d42eaSDaniel Vetter 			    signaller->semaphore_register[ring->id])
2544*921d42eaSDaniel Vetter 				return signaller;
2545*921d42eaSDaniel Vetter 		}
2546*921d42eaSDaniel Vetter 	}
2547*921d42eaSDaniel Vetter 
2548*921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2549*921d42eaSDaniel Vetter 		  ring->id, ipehr);
2550*921d42eaSDaniel Vetter 
2551*921d42eaSDaniel Vetter 	return NULL;
2552*921d42eaSDaniel Vetter }
2553*921d42eaSDaniel Vetter 
2554*921d42eaSDaniel Vetter static struct intel_ring_buffer *
25556274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2556a24a11e6SChris Wilson {
2557a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
255888fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
255988fe429dSDaniel Vetter 	int i;
2560a24a11e6SChris Wilson 
2561a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2562a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
25636274f212SChris Wilson 		return NULL;
2564a24a11e6SChris Wilson 
256588fe429dSDaniel Vetter 	/*
256688fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
256788fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
256888fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
256988fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
257088fe429dSDaniel Vetter 	 * ringbuffer itself.
2571a24a11e6SChris Wilson 	 */
257288fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
257388fe429dSDaniel Vetter 
257488fe429dSDaniel Vetter 	for (i = 4; i; --i) {
257588fe429dSDaniel Vetter 		/*
257688fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
257788fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
257888fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
257988fe429dSDaniel Vetter 		 */
258088fe429dSDaniel Vetter 		head &= ring->size - 1;
258188fe429dSDaniel Vetter 
258288fe429dSDaniel Vetter 		/* This here seems to blow up */
258388fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2584a24a11e6SChris Wilson 		if (cmd == ipehr)
2585a24a11e6SChris Wilson 			break;
2586a24a11e6SChris Wilson 
258788fe429dSDaniel Vetter 		head -= 4;
258888fe429dSDaniel Vetter 	}
2589a24a11e6SChris Wilson 
259088fe429dSDaniel Vetter 	if (!i)
259188fe429dSDaniel Vetter 		return NULL;
259288fe429dSDaniel Vetter 
259388fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2594*921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2595a24a11e6SChris Wilson }
2596a24a11e6SChris Wilson 
25976274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
25986274f212SChris Wilson {
25996274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
26006274f212SChris Wilson 	struct intel_ring_buffer *signaller;
26016274f212SChris Wilson 	u32 seqno, ctl;
26026274f212SChris Wilson 
26036274f212SChris Wilson 	ring->hangcheck.deadlock = true;
26046274f212SChris Wilson 
26056274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
26066274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
26076274f212SChris Wilson 		return -1;
26086274f212SChris Wilson 
26096274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
26106274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
26116274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
26126274f212SChris Wilson 		return -1;
26136274f212SChris Wilson 
26146274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
26156274f212SChris Wilson }
26166274f212SChris Wilson 
26176274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26186274f212SChris Wilson {
26196274f212SChris Wilson 	struct intel_ring_buffer *ring;
26206274f212SChris Wilson 	int i;
26216274f212SChris Wilson 
26226274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26236274f212SChris Wilson 		ring->hangcheck.deadlock = false;
26246274f212SChris Wilson }
26256274f212SChris Wilson 
2626ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
262750877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
26281ec14ad3SChris Wilson {
26291ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26301ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26319107e9d2SChris Wilson 	u32 tmp;
26329107e9d2SChris Wilson 
26336274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2634f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
26356274f212SChris Wilson 
26369107e9d2SChris Wilson 	if (IS_GEN2(dev))
2637f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26389107e9d2SChris Wilson 
26399107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26409107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26419107e9d2SChris Wilson 	 * and break the hang. This should work on
26429107e9d2SChris Wilson 	 * all but the second generation chipsets.
26439107e9d2SChris Wilson 	 */
26449107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26451ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
264658174462SMika Kuoppala 		i915_handle_error(dev, false,
264758174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26481ec14ad3SChris Wilson 				  ring->name);
26491ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2650f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26511ec14ad3SChris Wilson 	}
2652a24a11e6SChris Wilson 
26536274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26546274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26556274f212SChris Wilson 		default:
2656f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26576274f212SChris Wilson 		case 1:
265858174462SMika Kuoppala 			i915_handle_error(dev, false,
265958174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2660a24a11e6SChris Wilson 					  ring->name);
2661a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2662f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
26636274f212SChris Wilson 		case 0:
2664f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
26656274f212SChris Wilson 		}
26669107e9d2SChris Wilson 	}
26679107e9d2SChris Wilson 
2668f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2669a24a11e6SChris Wilson }
2670d1e61e7fSChris Wilson 
2671f65d9421SBen Gamari /**
2672f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
267305407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
267405407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
267505407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
267605407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
267705407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2678f65d9421SBen Gamari  */
2679a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2680f65d9421SBen Gamari {
2681f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
26822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2683b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2684b4519513SChris Wilson 	int i;
268505407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
26869107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
26879107e9d2SChris Wilson #define BUSY 1
26889107e9d2SChris Wilson #define KICK 5
26899107e9d2SChris Wilson #define HUNG 20
2690893eead0SChris Wilson 
2691d330a953SJani Nikula 	if (!i915.enable_hangcheck)
26923e0dc6b0SBen Widawsky 		return;
26933e0dc6b0SBen Widawsky 
2694b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
269550877445SChris Wilson 		u64 acthd;
269650877445SChris Wilson 		u32 seqno;
26979107e9d2SChris Wilson 		bool busy = true;
2698b4519513SChris Wilson 
26996274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27006274f212SChris Wilson 
270105407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
270205407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
270305407ff8SMika Kuoppala 
270405407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
27059107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2706da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2707da661464SMika Kuoppala 
27089107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27099107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2710094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2711f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27129107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27139107e9d2SChris Wilson 								  ring->name);
2714f4adcd24SDaniel Vetter 						else
2715f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2716f4adcd24SDaniel Vetter 								 ring->name);
27179107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2718094f9a54SChris Wilson 					}
2719094f9a54SChris Wilson 					/* Safeguard against driver failure */
2720094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27219107e9d2SChris Wilson 				} else
27229107e9d2SChris Wilson 					busy = false;
272305407ff8SMika Kuoppala 			} else {
27246274f212SChris Wilson 				/* We always increment the hangcheck score
27256274f212SChris Wilson 				 * if the ring is busy and still processing
27266274f212SChris Wilson 				 * the same request, so that no single request
27276274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27286274f212SChris Wilson 				 * batches). The only time we do not increment
27296274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27306274f212SChris Wilson 				 * ring is in a legitimate wait for another
27316274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27326274f212SChris Wilson 				 * victim and we want to be sure we catch the
27336274f212SChris Wilson 				 * right culprit. Then every time we do kick
27346274f212SChris Wilson 				 * the ring, add a small increment to the
27356274f212SChris Wilson 				 * score so that we can catch a batch that is
27366274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27376274f212SChris Wilson 				 * for stalling the machine.
27389107e9d2SChris Wilson 				 */
2739ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2740ad8beaeaSMika Kuoppala 								    acthd);
2741ad8beaeaSMika Kuoppala 
2742ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2743da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2744f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
27456274f212SChris Wilson 					break;
2746f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2747ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27486274f212SChris Wilson 					break;
2749f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2750ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27516274f212SChris Wilson 					break;
2752f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2753ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27546274f212SChris Wilson 					stuck[i] = true;
27556274f212SChris Wilson 					break;
27566274f212SChris Wilson 				}
275705407ff8SMika Kuoppala 			}
27589107e9d2SChris Wilson 		} else {
2759da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2760da661464SMika Kuoppala 
27619107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
27629107e9d2SChris Wilson 			 * attempts across multiple batches.
27639107e9d2SChris Wilson 			 */
27649107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
27659107e9d2SChris Wilson 				ring->hangcheck.score--;
2766cbb465e7SChris Wilson 		}
2767f65d9421SBen Gamari 
276805407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
276905407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
27709107e9d2SChris Wilson 		busy_count += busy;
277105407ff8SMika Kuoppala 	}
277205407ff8SMika Kuoppala 
277305407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2774b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2775b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
277605407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2777a43adf07SChris Wilson 				 ring->name);
2778a43adf07SChris Wilson 			rings_hung++;
277905407ff8SMika Kuoppala 		}
278005407ff8SMika Kuoppala 	}
278105407ff8SMika Kuoppala 
278205407ff8SMika Kuoppala 	if (rings_hung)
278358174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
278405407ff8SMika Kuoppala 
278505407ff8SMika Kuoppala 	if (busy_count)
278605407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
278705407ff8SMika Kuoppala 		 * being added */
278810cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
278910cd45b6SMika Kuoppala }
279010cd45b6SMika Kuoppala 
279110cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
279210cd45b6SMika Kuoppala {
279310cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2794d330a953SJani Nikula 	if (!i915.enable_hangcheck)
279510cd45b6SMika Kuoppala 		return;
279610cd45b6SMika Kuoppala 
279799584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
279810cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2799f65d9421SBen Gamari }
2800f65d9421SBen Gamari 
280191738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
280291738a95SPaulo Zanoni {
280391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
280491738a95SPaulo Zanoni 
280591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
280691738a95SPaulo Zanoni 		return;
280791738a95SPaulo Zanoni 
280891738a95SPaulo Zanoni 	/* south display irq */
280991738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
281091738a95SPaulo Zanoni 	/*
281191738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
281291738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
281391738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
281491738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
281591738a95SPaulo Zanoni 	 */
281691738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
281791738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
281891738a95SPaulo Zanoni }
281991738a95SPaulo Zanoni 
2820d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2821d18ea1b5SDaniel Vetter {
2822d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2823d18ea1b5SDaniel Vetter 
2824d18ea1b5SDaniel Vetter 	/* and GT */
2825d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2826d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2827d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2828d18ea1b5SDaniel Vetter 
2829d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2830d18ea1b5SDaniel Vetter 		/* and PM */
2831d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2832d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2833d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2834d18ea1b5SDaniel Vetter 	}
2835d18ea1b5SDaniel Vetter }
2836d18ea1b5SDaniel Vetter 
2837c0e09200SDave Airlie /* drm_dma.h hooks
2838c0e09200SDave Airlie */
2839f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2840036a4a7dSZhenyu Wang {
28412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2842036a4a7dSZhenyu Wang 
2843036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2844bdfcdb63SDaniel Vetter 
2845036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2846036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
28473143a2bfSChris Wilson 	POSTING_READ(DEIER);
2848036a4a7dSZhenyu Wang 
2849d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2850c650156aSZhenyu Wang 
285191738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
28527d99163dSBen Widawsky }
28537d99163dSBen Widawsky 
28547e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
28557e231dbeSJesse Barnes {
28562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28577e231dbeSJesse Barnes 	int pipe;
28587e231dbeSJesse Barnes 
28597e231dbeSJesse Barnes 	/* VLV magic */
28607e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
28617e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
28627e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
28637e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
28647e231dbeSJesse Barnes 
28657e231dbeSJesse Barnes 	/* and GT */
28667e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
28677e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2868d18ea1b5SDaniel Vetter 
2869d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
28707e231dbeSJesse Barnes 
28717e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
28727e231dbeSJesse Barnes 
28737e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
28747e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
28757e231dbeSJesse Barnes 	for_each_pipe(pipe)
28767e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
28777e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28787e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
28797e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
28807e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
28817e231dbeSJesse Barnes }
28827e231dbeSJesse Barnes 
2883abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev)
2884abd58f01SBen Widawsky {
2885abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2886abd58f01SBen Widawsky 	int pipe;
2887abd58f01SBen Widawsky 
2888abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2889abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2890abd58f01SBen Widawsky 
2891abd58f01SBen Widawsky 	/* IIR can theoretically queue up two events. Be paranoid */
2892abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \
2893abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2894abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR(which)); \
2895abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
2896abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2897abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR(which)); \
2898abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2899abd58f01SBen Widawsky 	} while (0)
2900abd58f01SBen Widawsky 
2901abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \
2902abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2903abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR); \
2904abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
2905abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2906abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR); \
2907abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2908abd58f01SBen Widawsky 	} while (0)
2909abd58f01SBen Widawsky 
2910abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 0);
2911abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 1);
2912abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 2);
2913abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 3);
2914abd58f01SBen Widawsky 
2915abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2916abd58f01SBen Widawsky 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2917abd58f01SBen Widawsky 	}
2918abd58f01SBen Widawsky 
2919abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_PORT);
2920abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_MISC);
2921abd58f01SBen Widawsky 	GEN8_IRQ_INIT(PCU);
2922abd58f01SBen Widawsky #undef GEN8_IRQ_INIT
2923abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX
2924abd58f01SBen Widawsky 
2925abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
292609f2344dSJesse Barnes 
292709f2344dSJesse Barnes 	ibx_irq_preinstall(dev);
2928abd58f01SBen Widawsky }
2929abd58f01SBen Widawsky 
293082a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
293182a28bcfSDaniel Vetter {
29322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
293382a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
293482a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2935fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
293682a28bcfSDaniel Vetter 
293782a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2938fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
293982a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2940cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2941fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
294282a28bcfSDaniel Vetter 	} else {
2943fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
294482a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2945cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2946fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
294782a28bcfSDaniel Vetter 	}
294882a28bcfSDaniel Vetter 
2949fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
295082a28bcfSDaniel Vetter 
29517fe0b973SKeith Packard 	/*
29527fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29537fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
29547fe0b973SKeith Packard 	 *
29557fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
29567fe0b973SKeith Packard 	 */
29577fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
29587fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
29597fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
29607fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
29617fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
29627fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
29637fe0b973SKeith Packard }
29647fe0b973SKeith Packard 
2965d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2966d46da437SPaulo Zanoni {
29672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
296882a28bcfSDaniel Vetter 	u32 mask;
2969d46da437SPaulo Zanoni 
2970692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2971692a04cfSDaniel Vetter 		return;
2972692a04cfSDaniel Vetter 
29738664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
29745c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
29758664281bSPaulo Zanoni 	} else {
29765c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
29778664281bSPaulo Zanoni 
29788664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
29798664281bSPaulo Zanoni 	}
2980ab5c608bSBen Widawsky 
2981d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2982d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2983d46da437SPaulo Zanoni }
2984d46da437SPaulo Zanoni 
29850a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
29860a9a8c91SDaniel Vetter {
29870a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
29880a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
29890a9a8c91SDaniel Vetter 
29900a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
29910a9a8c91SDaniel Vetter 
29920a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2993040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
29940a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
299535a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
299635a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
29970a9a8c91SDaniel Vetter 	}
29980a9a8c91SDaniel Vetter 
29990a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
30000a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
30010a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
30020a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
30030a9a8c91SDaniel Vetter 	} else {
30040a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
30050a9a8c91SDaniel Vetter 	}
30060a9a8c91SDaniel Vetter 
30070a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
30080a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
30090a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
30100a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
30110a9a8c91SDaniel Vetter 
30120a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3013a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
30140a9a8c91SDaniel Vetter 
30150a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
30160a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
30170a9a8c91SDaniel Vetter 
3018605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
30190a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
3020605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
30210a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
30220a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
30230a9a8c91SDaniel Vetter 	}
30240a9a8c91SDaniel Vetter }
30250a9a8c91SDaniel Vetter 
3026f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3027036a4a7dSZhenyu Wang {
30284bc9d430SDaniel Vetter 	unsigned long irqflags;
30292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30308e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
30318e76f8dcSPaulo Zanoni 
30328e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
30338e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
30348e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
30358e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
30365c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
30378e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
30385c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
30398e76f8dcSPaulo Zanoni 
30408e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
30418e76f8dcSPaulo Zanoni 	} else {
30428e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3043ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
30445b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
30455b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
30465b3a856bSDaniel Vetter 				DE_POISON);
30475c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
30485c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
30498e76f8dcSPaulo Zanoni 	}
3050036a4a7dSZhenyu Wang 
30511ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3052036a4a7dSZhenyu Wang 
3053036a4a7dSZhenyu Wang 	/* should always can generate irq */
3054036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
30551ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
30568e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
30573143a2bfSChris Wilson 	POSTING_READ(DEIER);
3058036a4a7dSZhenyu Wang 
30590a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3060036a4a7dSZhenyu Wang 
3061d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
30627fe0b973SKeith Packard 
3063f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
30646005ce42SDaniel Vetter 		/* Enable PCU event interrupts
30656005ce42SDaniel Vetter 		 *
30666005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
30674bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
30684bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
30694bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3070f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
30714bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3072f97108d1SJesse Barnes 	}
3073f97108d1SJesse Barnes 
3074036a4a7dSZhenyu Wang 	return 0;
3075036a4a7dSZhenyu Wang }
3076036a4a7dSZhenyu Wang 
3077f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3078f8b79e58SImre Deak {
3079f8b79e58SImre Deak 	u32 pipestat_mask;
3080f8b79e58SImre Deak 	u32 iir_mask;
3081f8b79e58SImre Deak 
3082f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3083f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3084f8b79e58SImre Deak 
3085f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3086f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3087f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3088f8b79e58SImre Deak 
3089f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3090f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3091f8b79e58SImre Deak 
3092f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3093f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3094f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3095f8b79e58SImre Deak 
3096f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3097f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3098f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3099f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3100f8b79e58SImre Deak 
3101f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3102f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3103f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3104f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3105f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3106f8b79e58SImre Deak }
3107f8b79e58SImre Deak 
3108f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3109f8b79e58SImre Deak {
3110f8b79e58SImre Deak 	u32 pipestat_mask;
3111f8b79e58SImre Deak 	u32 iir_mask;
3112f8b79e58SImre Deak 
3113f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3114f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
31156c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3116f8b79e58SImre Deak 
3117f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3118f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3119f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3120f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3121f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3122f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3123f8b79e58SImre Deak 
3124f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3125f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3126f8b79e58SImre Deak 
3127f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3128f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3129f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3130f8b79e58SImre Deak 
3131f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3132f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3133f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3134f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3135f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3136f8b79e58SImre Deak }
3137f8b79e58SImre Deak 
3138f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3139f8b79e58SImre Deak {
3140f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3141f8b79e58SImre Deak 
3142f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3143f8b79e58SImre Deak 		return;
3144f8b79e58SImre Deak 
3145f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3146f8b79e58SImre Deak 
3147f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3148f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3149f8b79e58SImre Deak }
3150f8b79e58SImre Deak 
3151f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3152f8b79e58SImre Deak {
3153f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3154f8b79e58SImre Deak 
3155f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3156f8b79e58SImre Deak 		return;
3157f8b79e58SImre Deak 
3158f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3159f8b79e58SImre Deak 
3160f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3161f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3162f8b79e58SImre Deak }
3163f8b79e58SImre Deak 
31647e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
31657e231dbeSJesse Barnes {
31662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3167b79480baSDaniel Vetter 	unsigned long irqflags;
31687e231dbeSJesse Barnes 
3169f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
31707e231dbeSJesse Barnes 
317120afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
317220afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
317320afbda2SDaniel Vetter 
31747e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3175f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
31767e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31777e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
31787e231dbeSJesse Barnes 
3179b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3180b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3181b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3182f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3183f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3184b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
318531acc7f5SJesse Barnes 
31867e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31877e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31887e231dbeSJesse Barnes 
31890a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
31907e231dbeSJesse Barnes 
31917e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
31927e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
31937e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31947e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
31957e231dbeSJesse Barnes #endif
31967e231dbeSJesse Barnes 
31977e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
319820afbda2SDaniel Vetter 
319920afbda2SDaniel Vetter 	return 0;
320020afbda2SDaniel Vetter }
320120afbda2SDaniel Vetter 
3202abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3203abd58f01SBen Widawsky {
3204abd58f01SBen Widawsky 	int i;
3205abd58f01SBen Widawsky 
3206abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3207abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3208abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3209abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3210abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3211abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3212abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3213abd58f01SBen Widawsky 		0,
3214abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3215abd58f01SBen Widawsky 		};
3216abd58f01SBen Widawsky 
3217abd58f01SBen Widawsky 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3218abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_GT_IIR(i));
3219abd58f01SBen Widawsky 		if (tmp)
3220abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3221abd58f01SBen Widawsky 				  i, tmp);
3222abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3223abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3224abd58f01SBen Widawsky 	}
3225abd58f01SBen Widawsky 	POSTING_READ(GEN8_GT_IER(0));
3226abd58f01SBen Widawsky }
3227abd58f01SBen Widawsky 
3228abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3229abd58f01SBen Widawsky {
3230abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
323113b3a0a7SDaniel Vetter 	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
32320fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
323330100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
32345c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
32355c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3236abd58f01SBen Widawsky 	int pipe;
323713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
323813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
323913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3240abd58f01SBen Widawsky 
3241abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3242abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3243abd58f01SBen Widawsky 		if (tmp)
3244abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3245abd58f01SBen Widawsky 				  pipe, tmp);
3246abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3247abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3248abd58f01SBen Widawsky 	}
3249abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_ISR(0));
3250abd58f01SBen Widawsky 
32516d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
32526d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
3253abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PORT_IER);
3254abd58f01SBen Widawsky }
3255abd58f01SBen Widawsky 
3256abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3257abd58f01SBen Widawsky {
3258abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3259abd58f01SBen Widawsky 
3260abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3261abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3262abd58f01SBen Widawsky 
3263abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3264abd58f01SBen Widawsky 
3265abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3266abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3267abd58f01SBen Widawsky 
3268abd58f01SBen Widawsky 	return 0;
3269abd58f01SBen Widawsky }
3270abd58f01SBen Widawsky 
3271abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3272abd58f01SBen Widawsky {
3273abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3274abd58f01SBen Widawsky 	int pipe;
3275abd58f01SBen Widawsky 
3276abd58f01SBen Widawsky 	if (!dev_priv)
3277abd58f01SBen Widawsky 		return;
3278abd58f01SBen Widawsky 
3279abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3280abd58f01SBen Widawsky 
3281abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \
3282abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3283abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
3284abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3285abd58f01SBen Widawsky 	} while (0)
3286abd58f01SBen Widawsky 
3287abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \
3288abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3289abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
3290abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3291abd58f01SBen Widawsky 	} while (0)
3292abd58f01SBen Widawsky 
3293abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 0);
3294abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 1);
3295abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 2);
3296abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 3);
3297abd58f01SBen Widawsky 
3298abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3299abd58f01SBen Widawsky 		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3300abd58f01SBen Widawsky 	}
3301abd58f01SBen Widawsky 
3302abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_PORT);
3303abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_MISC);
3304abd58f01SBen Widawsky 	GEN8_IRQ_FINI(PCU);
3305abd58f01SBen Widawsky #undef GEN8_IRQ_FINI
3306abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX
3307abd58f01SBen Widawsky 
3308abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
3309abd58f01SBen Widawsky }
3310abd58f01SBen Widawsky 
33117e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
33127e231dbeSJesse Barnes {
33132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3314f8b79e58SImre Deak 	unsigned long irqflags;
33157e231dbeSJesse Barnes 	int pipe;
33167e231dbeSJesse Barnes 
33177e231dbeSJesse Barnes 	if (!dev_priv)
33187e231dbeSJesse Barnes 		return;
33197e231dbeSJesse Barnes 
33203ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3321ac4c16c5SEgbert Eich 
33227e231dbeSJesse Barnes 	for_each_pipe(pipe)
33237e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
33247e231dbeSJesse Barnes 
33257e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
33267e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
33277e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3328f8b79e58SImre Deak 
3329f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3330f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3331f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3332f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3333f8b79e58SImre Deak 
3334f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3335f8b79e58SImre Deak 
33367e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33377e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
33387e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
33397e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33407e231dbeSJesse Barnes }
33417e231dbeSJesse Barnes 
3342f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3343036a4a7dSZhenyu Wang {
33442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33454697995bSJesse Barnes 
33464697995bSJesse Barnes 	if (!dev_priv)
33474697995bSJesse Barnes 		return;
33484697995bSJesse Barnes 
33493ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3350ac4c16c5SEgbert Eich 
3351036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
3352036a4a7dSZhenyu Wang 
3353036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
3354036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
3355036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
33568664281bSPaulo Zanoni 	if (IS_GEN7(dev))
33578664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3358036a4a7dSZhenyu Wang 
3359036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
3360036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
3361036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3362192aac1fSKeith Packard 
3363ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
3364ab5c608bSBen Widawsky 		return;
3365ab5c608bSBen Widawsky 
3366192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
3367192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
3368192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
33698664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
33708664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3371036a4a7dSZhenyu Wang }
3372036a4a7dSZhenyu Wang 
3373c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3374c2798b19SChris Wilson {
33752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3376c2798b19SChris Wilson 	int pipe;
3377c2798b19SChris Wilson 
3378c2798b19SChris Wilson 	for_each_pipe(pipe)
3379c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3380c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3381c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3382c2798b19SChris Wilson 	POSTING_READ16(IER);
3383c2798b19SChris Wilson }
3384c2798b19SChris Wilson 
3385c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3386c2798b19SChris Wilson {
33872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3388379ef82dSDaniel Vetter 	unsigned long irqflags;
3389c2798b19SChris Wilson 
3390c2798b19SChris Wilson 	I915_WRITE16(EMR,
3391c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3392c2798b19SChris Wilson 
3393c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3394c2798b19SChris Wilson 	dev_priv->irq_mask =
3395c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3396c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3397c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3398c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3399c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3400c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3401c2798b19SChris Wilson 
3402c2798b19SChris Wilson 	I915_WRITE16(IER,
3403c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3404c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3405c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3406c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3407c2798b19SChris Wilson 	POSTING_READ16(IER);
3408c2798b19SChris Wilson 
3409379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3410379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3411379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3412755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3413755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3414379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3415379ef82dSDaniel Vetter 
3416c2798b19SChris Wilson 	return 0;
3417c2798b19SChris Wilson }
3418c2798b19SChris Wilson 
341990a72f87SVille Syrjälä /*
342090a72f87SVille Syrjälä  * Returns true when a page flip has completed.
342190a72f87SVille Syrjälä  */
342290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
34231f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
342490a72f87SVille Syrjälä {
34252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34261f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
342790a72f87SVille Syrjälä 
342890a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
342990a72f87SVille Syrjälä 		return false;
343090a72f87SVille Syrjälä 
343190a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
343290a72f87SVille Syrjälä 		return false;
343390a72f87SVille Syrjälä 
34341f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
343590a72f87SVille Syrjälä 
343690a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
343790a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
343890a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
343990a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
344090a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
344190a72f87SVille Syrjälä 	 */
344290a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
344390a72f87SVille Syrjälä 		return false;
344490a72f87SVille Syrjälä 
344590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
344690a72f87SVille Syrjälä 
344790a72f87SVille Syrjälä 	return true;
344890a72f87SVille Syrjälä }
344990a72f87SVille Syrjälä 
3450ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3451c2798b19SChris Wilson {
3452c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
34532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3454c2798b19SChris Wilson 	u16 iir, new_iir;
3455c2798b19SChris Wilson 	u32 pipe_stats[2];
3456c2798b19SChris Wilson 	unsigned long irqflags;
3457c2798b19SChris Wilson 	int pipe;
3458c2798b19SChris Wilson 	u16 flip_mask =
3459c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3460c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3461c2798b19SChris Wilson 
3462c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3463c2798b19SChris Wilson 	if (iir == 0)
3464c2798b19SChris Wilson 		return IRQ_NONE;
3465c2798b19SChris Wilson 
3466c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3467c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3468c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3469c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3470c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3471c2798b19SChris Wilson 		 */
3472c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3473c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
347458174462SMika Kuoppala 			i915_handle_error(dev, false,
347558174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
347658174462SMika Kuoppala 					  iir);
3477c2798b19SChris Wilson 
3478c2798b19SChris Wilson 		for_each_pipe(pipe) {
3479c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3480c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3481c2798b19SChris Wilson 
3482c2798b19SChris Wilson 			/*
3483c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3484c2798b19SChris Wilson 			 */
34852d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3486c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3487c2798b19SChris Wilson 		}
3488c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3489c2798b19SChris Wilson 
3490c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3491c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3492c2798b19SChris Wilson 
3493d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3494c2798b19SChris Wilson 
3495c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3496c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3497c2798b19SChris Wilson 
34984356d586SDaniel Vetter 		for_each_pipe(pipe) {
34991f1c2e24SVille Syrjälä 			int plane = pipe;
35003a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
35011f1c2e24SVille Syrjälä 				plane = !plane;
35021f1c2e24SVille Syrjälä 
35034356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
35041f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
35051f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3506c2798b19SChris Wilson 
35074356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3508277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
35092d9d2b0bSVille Syrjälä 
35102d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
35112d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3512fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
35134356d586SDaniel Vetter 		}
3514c2798b19SChris Wilson 
3515c2798b19SChris Wilson 		iir = new_iir;
3516c2798b19SChris Wilson 	}
3517c2798b19SChris Wilson 
3518c2798b19SChris Wilson 	return IRQ_HANDLED;
3519c2798b19SChris Wilson }
3520c2798b19SChris Wilson 
3521c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3522c2798b19SChris Wilson {
35232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3524c2798b19SChris Wilson 	int pipe;
3525c2798b19SChris Wilson 
3526c2798b19SChris Wilson 	for_each_pipe(pipe) {
3527c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3528c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3529c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3530c2798b19SChris Wilson 	}
3531c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3532c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3533c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3534c2798b19SChris Wilson }
3535c2798b19SChris Wilson 
3536a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3537a266c7d5SChris Wilson {
35382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3539a266c7d5SChris Wilson 	int pipe;
3540a266c7d5SChris Wilson 
3541a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3542a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3543a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3544a266c7d5SChris Wilson 	}
3545a266c7d5SChris Wilson 
354600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3547a266c7d5SChris Wilson 	for_each_pipe(pipe)
3548a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3549a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3550a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3551a266c7d5SChris Wilson 	POSTING_READ(IER);
3552a266c7d5SChris Wilson }
3553a266c7d5SChris Wilson 
3554a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3555a266c7d5SChris Wilson {
35562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
355738bde180SChris Wilson 	u32 enable_mask;
3558379ef82dSDaniel Vetter 	unsigned long irqflags;
3559a266c7d5SChris Wilson 
356038bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
356138bde180SChris Wilson 
356238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
356338bde180SChris Wilson 	dev_priv->irq_mask =
356438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
356538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
356638bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
356738bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
356838bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
356938bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
357038bde180SChris Wilson 
357138bde180SChris Wilson 	enable_mask =
357238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
357338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
357438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
357538bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
357638bde180SChris Wilson 		I915_USER_INTERRUPT;
357738bde180SChris Wilson 
3578a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
357920afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
358020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
358120afbda2SDaniel Vetter 
3582a266c7d5SChris Wilson 		/* Enable in IER... */
3583a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3584a266c7d5SChris Wilson 		/* and unmask in IMR */
3585a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3586a266c7d5SChris Wilson 	}
3587a266c7d5SChris Wilson 
3588a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3589a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3590a266c7d5SChris Wilson 	POSTING_READ(IER);
3591a266c7d5SChris Wilson 
3592f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
359320afbda2SDaniel Vetter 
3594379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3595379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3596379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3597755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3598755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3599379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3600379ef82dSDaniel Vetter 
360120afbda2SDaniel Vetter 	return 0;
360220afbda2SDaniel Vetter }
360320afbda2SDaniel Vetter 
360490a72f87SVille Syrjälä /*
360590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
360690a72f87SVille Syrjälä  */
360790a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
360890a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
360990a72f87SVille Syrjälä {
36102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
361190a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
361290a72f87SVille Syrjälä 
361390a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
361490a72f87SVille Syrjälä 		return false;
361590a72f87SVille Syrjälä 
361690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
361790a72f87SVille Syrjälä 		return false;
361890a72f87SVille Syrjälä 
361990a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
362090a72f87SVille Syrjälä 
362190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
362290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
362390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
362490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
362590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
362690a72f87SVille Syrjälä 	 */
362790a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
362890a72f87SVille Syrjälä 		return false;
362990a72f87SVille Syrjälä 
363090a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
363190a72f87SVille Syrjälä 
363290a72f87SVille Syrjälä 	return true;
363390a72f87SVille Syrjälä }
363490a72f87SVille Syrjälä 
3635ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3636a266c7d5SChris Wilson {
3637a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
36382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36398291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3640a266c7d5SChris Wilson 	unsigned long irqflags;
364138bde180SChris Wilson 	u32 flip_mask =
364238bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
364338bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
364438bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3645a266c7d5SChris Wilson 
3646a266c7d5SChris Wilson 	iir = I915_READ(IIR);
364738bde180SChris Wilson 	do {
364838bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
36498291ee90SChris Wilson 		bool blc_event = false;
3650a266c7d5SChris Wilson 
3651a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3652a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3653a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3654a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3655a266c7d5SChris Wilson 		 */
3656a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3657a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
365858174462SMika Kuoppala 			i915_handle_error(dev, false,
365958174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
366058174462SMika Kuoppala 					  iir);
3661a266c7d5SChris Wilson 
3662a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3663a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3664a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3665a266c7d5SChris Wilson 
366638bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3667a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3668a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
366938bde180SChris Wilson 				irq_received = true;
3670a266c7d5SChris Wilson 			}
3671a266c7d5SChris Wilson 		}
3672a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3673a266c7d5SChris Wilson 
3674a266c7d5SChris Wilson 		if (!irq_received)
3675a266c7d5SChris Wilson 			break;
3676a266c7d5SChris Wilson 
3677a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3678a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
3679a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3680a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3681b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3682a266c7d5SChris Wilson 
368310a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
368491d131d2SDaniel Vetter 
3685a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
368638bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3687a266c7d5SChris Wilson 		}
3688a266c7d5SChris Wilson 
368938bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3690a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3691a266c7d5SChris Wilson 
3692a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3693a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3694a266c7d5SChris Wilson 
3695a266c7d5SChris Wilson 		for_each_pipe(pipe) {
369638bde180SChris Wilson 			int plane = pipe;
36973a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
369838bde180SChris Wilson 				plane = !plane;
36995e2032d4SVille Syrjälä 
370090a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
370190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
370290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3703a266c7d5SChris Wilson 
3704a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3705a266c7d5SChris Wilson 				blc_event = true;
37064356d586SDaniel Vetter 
37074356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3708277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37092d9d2b0bSVille Syrjälä 
37102d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37112d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3712fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3713a266c7d5SChris Wilson 		}
3714a266c7d5SChris Wilson 
3715a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3716a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3717a266c7d5SChris Wilson 
3718a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3719a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3720a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3721a266c7d5SChris Wilson 		 * we would never get another interrupt.
3722a266c7d5SChris Wilson 		 *
3723a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3724a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3725a266c7d5SChris Wilson 		 * another one.
3726a266c7d5SChris Wilson 		 *
3727a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3728a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3729a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3730a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3731a266c7d5SChris Wilson 		 * stray interrupts.
3732a266c7d5SChris Wilson 		 */
373338bde180SChris Wilson 		ret = IRQ_HANDLED;
3734a266c7d5SChris Wilson 		iir = new_iir;
373538bde180SChris Wilson 	} while (iir & ~flip_mask);
3736a266c7d5SChris Wilson 
3737d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
37388291ee90SChris Wilson 
3739a266c7d5SChris Wilson 	return ret;
3740a266c7d5SChris Wilson }
3741a266c7d5SChris Wilson 
3742a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3743a266c7d5SChris Wilson {
37442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3745a266c7d5SChris Wilson 	int pipe;
3746a266c7d5SChris Wilson 
37473ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3748ac4c16c5SEgbert Eich 
3749a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3750a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3751a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3752a266c7d5SChris Wilson 	}
3753a266c7d5SChris Wilson 
375400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
375555b39755SChris Wilson 	for_each_pipe(pipe) {
375655b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3757a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
375855b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
375955b39755SChris Wilson 	}
3760a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3761a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3762a266c7d5SChris Wilson 
3763a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3764a266c7d5SChris Wilson }
3765a266c7d5SChris Wilson 
3766a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3767a266c7d5SChris Wilson {
37682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3769a266c7d5SChris Wilson 	int pipe;
3770a266c7d5SChris Wilson 
3771a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3772a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3773a266c7d5SChris Wilson 
3774a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3775a266c7d5SChris Wilson 	for_each_pipe(pipe)
3776a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3777a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3778a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3779a266c7d5SChris Wilson 	POSTING_READ(IER);
3780a266c7d5SChris Wilson }
3781a266c7d5SChris Wilson 
3782a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3783a266c7d5SChris Wilson {
37842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3785bbba0a97SChris Wilson 	u32 enable_mask;
3786a266c7d5SChris Wilson 	u32 error_mask;
3787b79480baSDaniel Vetter 	unsigned long irqflags;
3788a266c7d5SChris Wilson 
3789a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3790bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3791adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3792bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3793bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3794bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3795bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3796bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3797bbba0a97SChris Wilson 
3798bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
379921ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
380021ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3801bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3802bbba0a97SChris Wilson 
3803bbba0a97SChris Wilson 	if (IS_G4X(dev))
3804bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3805a266c7d5SChris Wilson 
3806b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3807b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3808b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3809755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3810755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3811755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3812b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3813a266c7d5SChris Wilson 
3814a266c7d5SChris Wilson 	/*
3815a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3816a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3817a266c7d5SChris Wilson 	 */
3818a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3819a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3820a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3821a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3822a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3823a266c7d5SChris Wilson 	} else {
3824a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3825a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3826a266c7d5SChris Wilson 	}
3827a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3828a266c7d5SChris Wilson 
3829a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3830a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3831a266c7d5SChris Wilson 	POSTING_READ(IER);
3832a266c7d5SChris Wilson 
383320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
383420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
383520afbda2SDaniel Vetter 
3836f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
383720afbda2SDaniel Vetter 
383820afbda2SDaniel Vetter 	return 0;
383920afbda2SDaniel Vetter }
384020afbda2SDaniel Vetter 
3841bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
384220afbda2SDaniel Vetter {
38432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3844e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3845cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
384620afbda2SDaniel Vetter 	u32 hotplug_en;
384720afbda2SDaniel Vetter 
3848b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3849b5ea2d56SDaniel Vetter 
3850bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3851bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3852bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3853adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3854e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3855cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3856cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3857cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3858a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3859a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3860a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3861a266c7d5SChris Wilson 		*/
3862a266c7d5SChris Wilson 		if (IS_G4X(dev))
3863a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
386485fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3865a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3866a266c7d5SChris Wilson 
3867a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3868a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3869a266c7d5SChris Wilson 	}
3870bac56d5bSEgbert Eich }
3871a266c7d5SChris Wilson 
3872ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3873a266c7d5SChris Wilson {
3874a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
38752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3876a266c7d5SChris Wilson 	u32 iir, new_iir;
3877a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3878a266c7d5SChris Wilson 	unsigned long irqflags;
3879a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
388021ad8330SVille Syrjälä 	u32 flip_mask =
388121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
388221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3883a266c7d5SChris Wilson 
3884a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3885a266c7d5SChris Wilson 
3886a266c7d5SChris Wilson 	for (;;) {
3887501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
38882c8ba29fSChris Wilson 		bool blc_event = false;
38892c8ba29fSChris Wilson 
3890a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3891a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3892a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3893a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3894a266c7d5SChris Wilson 		 */
3895a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3896a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
389758174462SMika Kuoppala 			i915_handle_error(dev, false,
389858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
389958174462SMika Kuoppala 					  iir);
3900a266c7d5SChris Wilson 
3901a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3902a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3903a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3904a266c7d5SChris Wilson 
3905a266c7d5SChris Wilson 			/*
3906a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3907a266c7d5SChris Wilson 			 */
3908a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3909a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3910501e01d7SVille Syrjälä 				irq_received = true;
3911a266c7d5SChris Wilson 			}
3912a266c7d5SChris Wilson 		}
3913a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3914a266c7d5SChris Wilson 
3915a266c7d5SChris Wilson 		if (!irq_received)
3916a266c7d5SChris Wilson 			break;
3917a266c7d5SChris Wilson 
3918a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3919a266c7d5SChris Wilson 
3920a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3921adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3922a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3923b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3924b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
39254f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3926a266c7d5SChris Wilson 
392710a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
3928704cfb87SDaniel Vetter 					      IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
392991d131d2SDaniel Vetter 
39304aeebd74SDaniel Vetter 			if (IS_G4X(dev) &&
39314aeebd74SDaniel Vetter 			    (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
39324aeebd74SDaniel Vetter 				dp_aux_irq_handler(dev);
39334aeebd74SDaniel Vetter 
3934a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3935a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3936a266c7d5SChris Wilson 		}
3937a266c7d5SChris Wilson 
393821ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3939a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3940a266c7d5SChris Wilson 
3941a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3942a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3943a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3944a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3945a266c7d5SChris Wilson 
3946a266c7d5SChris Wilson 		for_each_pipe(pipe) {
39472c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
394890a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
394990a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3950a266c7d5SChris Wilson 
3951a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3952a266c7d5SChris Wilson 				blc_event = true;
39534356d586SDaniel Vetter 
39544356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3955277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3956a266c7d5SChris Wilson 
39572d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39582d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3959fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
39602d9d2b0bSVille Syrjälä 		}
3961a266c7d5SChris Wilson 
3962a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3963a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3964a266c7d5SChris Wilson 
3965515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3966515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3967515ac2bbSDaniel Vetter 
3968a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3969a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3970a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3971a266c7d5SChris Wilson 		 * we would never get another interrupt.
3972a266c7d5SChris Wilson 		 *
3973a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3974a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3975a266c7d5SChris Wilson 		 * another one.
3976a266c7d5SChris Wilson 		 *
3977a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3978a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3979a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3980a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3981a266c7d5SChris Wilson 		 * stray interrupts.
3982a266c7d5SChris Wilson 		 */
3983a266c7d5SChris Wilson 		iir = new_iir;
3984a266c7d5SChris Wilson 	}
3985a266c7d5SChris Wilson 
3986d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39872c8ba29fSChris Wilson 
3988a266c7d5SChris Wilson 	return ret;
3989a266c7d5SChris Wilson }
3990a266c7d5SChris Wilson 
3991a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3992a266c7d5SChris Wilson {
39932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3994a266c7d5SChris Wilson 	int pipe;
3995a266c7d5SChris Wilson 
3996a266c7d5SChris Wilson 	if (!dev_priv)
3997a266c7d5SChris Wilson 		return;
3998a266c7d5SChris Wilson 
39993ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4000ac4c16c5SEgbert Eich 
4001a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4002a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4003a266c7d5SChris Wilson 
4004a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4005a266c7d5SChris Wilson 	for_each_pipe(pipe)
4006a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4007a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4008a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 	for_each_pipe(pipe)
4011a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4012a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4013a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4014a266c7d5SChris Wilson }
4015a266c7d5SChris Wilson 
40163ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4017ac4c16c5SEgbert Eich {
40182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4019ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4020ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4021ac4c16c5SEgbert Eich 	unsigned long irqflags;
4022ac4c16c5SEgbert Eich 	int i;
4023ac4c16c5SEgbert Eich 
4024ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4025ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4026ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4027ac4c16c5SEgbert Eich 
4028ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4029ac4c16c5SEgbert Eich 			continue;
4030ac4c16c5SEgbert Eich 
4031ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4032ac4c16c5SEgbert Eich 
4033ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4034ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4035ac4c16c5SEgbert Eich 
4036ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4037ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4038ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4039ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4040ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4041ac4c16c5SEgbert Eich 				if (!connector->polled)
4042ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4043ac4c16c5SEgbert Eich 			}
4044ac4c16c5SEgbert Eich 		}
4045ac4c16c5SEgbert Eich 	}
4046ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4047ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4048ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4049ac4c16c5SEgbert Eich }
4050ac4c16c5SEgbert Eich 
4051f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4052f71d4af4SJesse Barnes {
40538b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
40548b2e326dSChris Wilson 
40558b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
405699584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4057c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4058a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
40598b2e326dSChris Wilson 
4060a6706b45SDeepak S 	/* Let's track the enabled rps events */
4061a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4062a6706b45SDeepak S 
406399584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
406499584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
406561bac78eSDaniel Vetter 		    (unsigned long) dev);
40663ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4067ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
406861bac78eSDaniel Vetter 
406997a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
40709ee32feaSDaniel Vetter 
40714cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
40724cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
40734cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
40744cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4075f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4076f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4077391f75e2SVille Syrjälä 	} else {
4078391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4079391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4080f71d4af4SJesse Barnes 	}
4081f71d4af4SJesse Barnes 
4082c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4083f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4084f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4085c2baf4b7SVille Syrjälä 	}
4086f71d4af4SJesse Barnes 
40877e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
40887e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
40897e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
40907e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
40917e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
40927e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
40937e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4094fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4095abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4096abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4097abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4098abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4099abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4100abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4101abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4102abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4103f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4104f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4105f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4106f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4107f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4108f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4109f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
411082a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4111f71d4af4SJesse Barnes 	} else {
4112c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4113c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4114c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4115c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4116c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4117a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4118a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4119a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4120a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4121a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
412220afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4123c2798b19SChris Wilson 		} else {
4124a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4125a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4126a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4127a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4128bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4129c2798b19SChris Wilson 		}
4130f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4131f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4132f71d4af4SJesse Barnes 	}
4133f71d4af4SJesse Barnes }
413420afbda2SDaniel Vetter 
413520afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
413620afbda2SDaniel Vetter {
413720afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4138821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4139821450c6SEgbert Eich 	struct drm_connector *connector;
4140b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4141821450c6SEgbert Eich 	int i;
414220afbda2SDaniel Vetter 
4143821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4144821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4145821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4146821450c6SEgbert Eich 	}
4147821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4148821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4149821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4150821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4151821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4152821450c6SEgbert Eich 	}
4153b5ea2d56SDaniel Vetter 
4154b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4155b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4156b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
415720afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
415820afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4159b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
416020afbda2SDaniel Vetter }
4161c67a470bSPaulo Zanoni 
41625d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
41635d584b2eSPaulo Zanoni void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
4164c67a470bSPaulo Zanoni {
4165c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4166c67a470bSPaulo Zanoni 	unsigned long irqflags;
4167c67a470bSPaulo Zanoni 
4168c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4169c67a470bSPaulo Zanoni 
41705d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
41715d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
41725d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
41735d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtier = I915_READ(GTIER);
41745d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4175c67a470bSPaulo Zanoni 
41761f2d4531SPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, 0xffffffff);
41771f2d4531SPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
4178c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
4179c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
4180c67a470bSPaulo Zanoni 
41815d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4182c67a470bSPaulo Zanoni 
4183c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4184c67a470bSPaulo Zanoni }
4185c67a470bSPaulo Zanoni 
41865d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
41875d584b2eSPaulo Zanoni void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
4188c67a470bSPaulo Zanoni {
4189c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4190c67a470bSPaulo Zanoni 	unsigned long irqflags;
41911f2d4531SPaulo Zanoni 	uint32_t val;
4192c67a470bSPaulo Zanoni 
4193c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4194c67a470bSPaulo Zanoni 
4195c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
41961f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
4197c67a470bSPaulo Zanoni 
41981f2d4531SPaulo Zanoni 	val = I915_READ(SDEIMR);
41991f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
4200c67a470bSPaulo Zanoni 
4201c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
42021f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
4203c67a470bSPaulo Zanoni 
4204c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
42051f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
4206c67a470bSPaulo Zanoni 
42075d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4208c67a470bSPaulo Zanoni 
42095d584b2eSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
42105d584b2eSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
42115d584b2eSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
42125d584b2eSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
42135d584b2eSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
4214c67a470bSPaulo Zanoni 
4215c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4216c67a470bSPaulo Zanoni }
4217