xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 91d14251bb3bf01d7a6e8abe898dc0f1889ebf22)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173c9a9a268SImre Deak 
1740706f17cSEgbert Eich /* For display hotplug interrupt */
1750706f17cSEgbert Eich static inline void
1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1770706f17cSEgbert Eich 				     uint32_t mask,
1780706f17cSEgbert Eich 				     uint32_t bits)
1790706f17cSEgbert Eich {
1800706f17cSEgbert Eich 	uint32_t val;
1810706f17cSEgbert Eich 
1820706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1830706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1840706f17cSEgbert Eich 
1850706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1860706f17cSEgbert Eich 	val &= ~mask;
1870706f17cSEgbert Eich 	val |= bits;
1880706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1890706f17cSEgbert Eich }
1900706f17cSEgbert Eich 
1910706f17cSEgbert Eich /**
1920706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1930706f17cSEgbert Eich  * @dev_priv: driver private
1940706f17cSEgbert Eich  * @mask: bits to update
1950706f17cSEgbert Eich  * @bits: bits to enable
1960706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1970706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1980706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
1990706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2000706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2010706f17cSEgbert Eich  * version is also available.
2020706f17cSEgbert Eich  */
2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2040706f17cSEgbert Eich 				   uint32_t mask,
2050706f17cSEgbert Eich 				   uint32_t bits)
2060706f17cSEgbert Eich {
2070706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2080706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2090706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2100706f17cSEgbert Eich }
2110706f17cSEgbert Eich 
212d9dc34f1SVille Syrjälä /**
213d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
214d9dc34f1SVille Syrjälä  * @dev_priv: driver private
215d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
216d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
217d9dc34f1SVille Syrjälä  */
218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
220d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
221036a4a7dSZhenyu Wang {
222d9dc34f1SVille Syrjälä 	uint32_t new_val;
223d9dc34f1SVille Syrjälä 
2244bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2254bc9d430SDaniel Vetter 
226d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
227d9dc34f1SVille Syrjälä 
2289df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229c67a470bSPaulo Zanoni 		return;
230c67a470bSPaulo Zanoni 
231d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
232d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
233d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
234d9dc34f1SVille Syrjälä 
235d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
236d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2371ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2383143a2bfSChris Wilson 		POSTING_READ(DEIMR);
239036a4a7dSZhenyu Wang 	}
240036a4a7dSZhenyu Wang }
241036a4a7dSZhenyu Wang 
24243eaea13SPaulo Zanoni /**
24343eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24443eaea13SPaulo Zanoni  * @dev_priv: driver private
24543eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24643eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24743eaea13SPaulo Zanoni  */
24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
24943eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25043eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25143eaea13SPaulo Zanoni {
25243eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
25343eaea13SPaulo Zanoni 
25415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25515a17aaeSDaniel Vetter 
2569df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257c67a470bSPaulo Zanoni 		return;
258c67a470bSPaulo Zanoni 
25943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26843eaea13SPaulo Zanoni }
26943eaea13SPaulo Zanoni 
270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27143eaea13SPaulo Zanoni {
27243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27343eaea13SPaulo Zanoni }
27443eaea13SPaulo Zanoni 
275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276b900b949SImre Deak {
277b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278b900b949SImre Deak }
279b900b949SImre Deak 
280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281a72fbc3aSImre Deak {
282a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283a72fbc3aSImre Deak }
284a72fbc3aSImre Deak 
285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286b900b949SImre Deak {
287b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288b900b949SImre Deak }
289b900b949SImre Deak 
290edbfdb45SPaulo Zanoni /**
291edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
292edbfdb45SPaulo Zanoni  * @dev_priv: driver private
293edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
294edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
295edbfdb45SPaulo Zanoni  */
296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
298edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
299edbfdb45SPaulo Zanoni {
300605cd25bSPaulo Zanoni 	uint32_t new_val;
301edbfdb45SPaulo Zanoni 
30215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30315a17aaeSDaniel Vetter 
304edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
305edbfdb45SPaulo Zanoni 
306605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
307f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
308f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
309f52ecbcfSPaulo Zanoni 
310605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
311605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
312a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
314edbfdb45SPaulo Zanoni 	}
315f52ecbcfSPaulo Zanoni }
316edbfdb45SPaulo Zanoni 
317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
318edbfdb45SPaulo Zanoni {
3199939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3209939fba2SImre Deak 		return;
3219939fba2SImre Deak 
322edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
323edbfdb45SPaulo Zanoni }
324edbfdb45SPaulo Zanoni 
3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3269939fba2SImre Deak 				  uint32_t mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
3369939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
337edbfdb45SPaulo Zanoni }
338edbfdb45SPaulo Zanoni 
3393cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3403cc134e3SImre Deak {
3413cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
342f0f59a00SVille Syrjälä 	i915_reg_t reg = gen6_pm_iir(dev_priv);
3433cc134e3SImre Deak 
3443cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3453cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3463cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3473cc134e3SImre Deak 	POSTING_READ(reg);
348096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3493cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3503cc134e3SImre Deak }
3513cc134e3SImre Deak 
352*91d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
353b900b949SImre Deak {
354b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
35578e68d36SImre Deak 
356b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3573cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
358d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
35978e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
36078e68d36SImre Deak 				dev_priv->pm_rps_events);
361b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
36278e68d36SImre Deak 
363b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
364b900b949SImre Deak }
365b900b949SImre Deak 
36659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
36759d02a1fSImre Deak {
36859d02a1fSImre Deak 	/*
369f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
37059d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
371f24eeb19SImre Deak 	 *
372f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
37359d02a1fSImre Deak 	 */
37459d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
37559d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
37659d02a1fSImre Deak 
37759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
37859d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
37959d02a1fSImre Deak 
38059d02a1fSImre Deak 	return mask;
38159d02a1fSImre Deak }
38259d02a1fSImre Deak 
383*91d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
384b900b949SImre Deak {
385d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
386d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
387d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
388d4d70aa5SImre Deak 
389d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
390d4d70aa5SImre Deak 
3919939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3929939fba2SImre Deak 
39359d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3949939fba2SImre Deak 
3959939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
396b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
397b900b949SImre Deak 				~dev_priv->pm_rps_events);
39858072ccbSImre Deak 
39958072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
40058072ccbSImre Deak 
401*91d14251STvrtko Ursulin 	synchronize_irq(dev_priv->dev->irq);
402b900b949SImre Deak }
403b900b949SImre Deak 
4040961021aSBen Widawsky /**
4053a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4063a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4073a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4083a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4093a3b3c7dSVille Syrjälä  */
4103a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4113a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4123a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4133a3b3c7dSVille Syrjälä {
4143a3b3c7dSVille Syrjälä 	uint32_t new_val;
4153a3b3c7dSVille Syrjälä 	uint32_t old_val;
4163a3b3c7dSVille Syrjälä 
4173a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4183a3b3c7dSVille Syrjälä 
4193a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4203a3b3c7dSVille Syrjälä 
4213a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4223a3b3c7dSVille Syrjälä 		return;
4233a3b3c7dSVille Syrjälä 
4243a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4253a3b3c7dSVille Syrjälä 
4263a3b3c7dSVille Syrjälä 	new_val = old_val;
4273a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4283a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4293a3b3c7dSVille Syrjälä 
4303a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4313a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4323a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4333a3b3c7dSVille Syrjälä 	}
4343a3b3c7dSVille Syrjälä }
4353a3b3c7dSVille Syrjälä 
4363a3b3c7dSVille Syrjälä /**
437013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
438013d3752SVille Syrjälä  * @dev_priv: driver private
439013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
440013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
441013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
442013d3752SVille Syrjälä  */
443013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
444013d3752SVille Syrjälä 			 enum pipe pipe,
445013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
446013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
447013d3752SVille Syrjälä {
448013d3752SVille Syrjälä 	uint32_t new_val;
449013d3752SVille Syrjälä 
450013d3752SVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
451013d3752SVille Syrjälä 
452013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
453013d3752SVille Syrjälä 
454013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
455013d3752SVille Syrjälä 		return;
456013d3752SVille Syrjälä 
457013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
458013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
459013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
460013d3752SVille Syrjälä 
461013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
462013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
463013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
464013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
465013d3752SVille Syrjälä 	}
466013d3752SVille Syrjälä }
467013d3752SVille Syrjälä 
468013d3752SVille Syrjälä /**
469fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
470fee884edSDaniel Vetter  * @dev_priv: driver private
471fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
472fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
473fee884edSDaniel Vetter  */
47447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
475fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
476fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
477fee884edSDaniel Vetter {
478fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
479fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
480fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
481fee884edSDaniel Vetter 
48215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
48315a17aaeSDaniel Vetter 
484fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
485fee884edSDaniel Vetter 
4869df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
487c67a470bSPaulo Zanoni 		return;
488c67a470bSPaulo Zanoni 
489fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
490fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
491fee884edSDaniel Vetter }
4928664281bSPaulo Zanoni 
493b5ea642aSDaniel Vetter static void
494755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
495755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4967c463586SKeith Packard {
497f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
498755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4997c463586SKeith Packard 
500b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
501d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
502b79480baSDaniel Vetter 
50304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
50404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
50504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
50604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
507755e9019SImre Deak 		return;
508755e9019SImre Deak 
509755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
51046c06a30SVille Syrjälä 		return;
51146c06a30SVille Syrjälä 
51291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
51391d181ddSImre Deak 
5147c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
515755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
51646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5173143a2bfSChris Wilson 	POSTING_READ(reg);
5187c463586SKeith Packard }
5197c463586SKeith Packard 
520b5ea642aSDaniel Vetter static void
521755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
522755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5237c463586SKeith Packard {
524f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
525755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5267c463586SKeith Packard 
527b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
528d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
529b79480baSDaniel Vetter 
53004feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
53104feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
53204feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
53304feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
53446c06a30SVille Syrjälä 		return;
53546c06a30SVille Syrjälä 
536755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
537755e9019SImre Deak 		return;
538755e9019SImre Deak 
53991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
54091d181ddSImre Deak 
541755e9019SImre Deak 	pipestat &= ~enable_mask;
54246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5433143a2bfSChris Wilson 	POSTING_READ(reg);
5447c463586SKeith Packard }
5457c463586SKeith Packard 
54610c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
54710c59c51SImre Deak {
54810c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
54910c59c51SImre Deak 
55010c59c51SImre Deak 	/*
551724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
552724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
55310c59c51SImre Deak 	 */
55410c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
55510c59c51SImre Deak 		return 0;
556724a6905SVille Syrjälä 	/*
557724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
558724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
559724a6905SVille Syrjälä 	 */
560724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
561724a6905SVille Syrjälä 		return 0;
56210c59c51SImre Deak 
56310c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
56410c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
56510c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
56610c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
56710c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
56810c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
56910c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
57010c59c51SImre Deak 
57110c59c51SImre Deak 	return enable_mask;
57210c59c51SImre Deak }
57310c59c51SImre Deak 
574755e9019SImre Deak void
575755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
576755e9019SImre Deak 		     u32 status_mask)
577755e9019SImre Deak {
578755e9019SImre Deak 	u32 enable_mask;
579755e9019SImre Deak 
580666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
58110c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58210c59c51SImre Deak 							   status_mask);
58310c59c51SImre Deak 	else
584755e9019SImre Deak 		enable_mask = status_mask << 16;
585755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
586755e9019SImre Deak }
587755e9019SImre Deak 
588755e9019SImre Deak void
589755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
590755e9019SImre Deak 		      u32 status_mask)
591755e9019SImre Deak {
592755e9019SImre Deak 	u32 enable_mask;
593755e9019SImre Deak 
594666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
59510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
59610c59c51SImre Deak 							   status_mask);
59710c59c51SImre Deak 	else
598755e9019SImre Deak 		enable_mask = status_mask << 16;
599755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
600755e9019SImre Deak }
601755e9019SImre Deak 
602c0e09200SDave Airlie /**
603f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
604468f9d29SJavier Martinez Canillas  * @dev: drm device
60501c66889SZhao Yakui  */
606*91d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
60701c66889SZhao Yakui {
608*91d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
609f49e38ddSJani Nikula 		return;
610f49e38ddSJani Nikula 
61113321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
61201c66889SZhao Yakui 
613755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
614*91d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6153b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
616755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6171ec14ad3SChris Wilson 
61813321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
61901c66889SZhao Yakui }
62001c66889SZhao Yakui 
621f75f3746SVille Syrjälä /*
622f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
623f75f3746SVille Syrjälä  * around the vertical blanking period.
624f75f3746SVille Syrjälä  *
625f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
626f75f3746SVille Syrjälä  *  vblank_start >= 3
627f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
628f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
629f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
630f75f3746SVille Syrjälä  *
631f75f3746SVille Syrjälä  *           start of vblank:
632f75f3746SVille Syrjälä  *           latch double buffered registers
633f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
634f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
635f75f3746SVille Syrjälä  *           |
636f75f3746SVille Syrjälä  *           |          frame start:
637f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
638f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
639f75f3746SVille Syrjälä  *           |          |
640f75f3746SVille Syrjälä  *           |          |  start of vsync:
641f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
642f75f3746SVille Syrjälä  *           |          |  |
643f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
644f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
645f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
646f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
647f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
648f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
649f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
650f75f3746SVille Syrjälä  *       |          |                                         |
651f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
652f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
653f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
654f75f3746SVille Syrjälä  *
655f75f3746SVille Syrjälä  * x  = horizontal active
656f75f3746SVille Syrjälä  * _  = horizontal blanking
657f75f3746SVille Syrjälä  * hs = horizontal sync
658f75f3746SVille Syrjälä  * va = vertical active
659f75f3746SVille Syrjälä  * vb = vertical blanking
660f75f3746SVille Syrjälä  * vs = vertical sync
661f75f3746SVille Syrjälä  * vbs = vblank_start (number)
662f75f3746SVille Syrjälä  *
663f75f3746SVille Syrjälä  * Summary:
664f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
665f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
666f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
667f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
668f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
669f75f3746SVille Syrjälä  */
670f75f3746SVille Syrjälä 
67188e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6724cdb83ecSVille Syrjälä {
6734cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6744cdb83ecSVille Syrjälä 	return 0;
6754cdb83ecSVille Syrjälä }
6764cdb83ecSVille Syrjälä 
67742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
67842f52ef8SKeith Packard  * we use as a pipe index
67942f52ef8SKeith Packard  */
68088e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6810a3e67a4SJesse Barnes {
6822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
683f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6840b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
685391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
686391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
687fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
688391f75e2SVille Syrjälä 
6890b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6900b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6910b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6920b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6930b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
694391f75e2SVille Syrjälä 
6950b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6960b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6970b2a8e09SVille Syrjälä 
6980b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6990b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7000b2a8e09SVille Syrjälä 
7019db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7029db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7035eddb70bSChris Wilson 
7040a3e67a4SJesse Barnes 	/*
7050a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7060a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7070a3e67a4SJesse Barnes 	 * register.
7080a3e67a4SJesse Barnes 	 */
7090a3e67a4SJesse Barnes 	do {
7105eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
711391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7125eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7130a3e67a4SJesse Barnes 	} while (high1 != high2);
7140a3e67a4SJesse Barnes 
7155eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
716391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7175eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
718391f75e2SVille Syrjälä 
719391f75e2SVille Syrjälä 	/*
720391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
721391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
722391f75e2SVille Syrjälä 	 * counter against vblank start.
723391f75e2SVille Syrjälä 	 */
724edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7250a3e67a4SJesse Barnes }
7260a3e67a4SJesse Barnes 
727974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7289880b7a5SJesse Barnes {
7292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7309880b7a5SJesse Barnes 
731649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7329880b7a5SJesse Barnes }
7339880b7a5SJesse Barnes 
73475aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
735a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
736a225f079SVille Syrjälä {
737a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
738a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
739fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
740a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
74180715b2fSVille Syrjälä 	int position, vtotal;
742a225f079SVille Syrjälä 
74380715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
744a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
745a225f079SVille Syrjälä 		vtotal /= 2;
746a225f079SVille Syrjälä 
747*91d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
74875aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
749a225f079SVille Syrjälä 	else
75075aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
751a225f079SVille Syrjälä 
752a225f079SVille Syrjälä 	/*
75341b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
75441b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
75541b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
75641b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
75741b578fbSJesse Barnes 	 *
75841b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
75941b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
76041b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
76141b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
76241b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
76341b578fbSJesse Barnes 	 */
764*91d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
76541b578fbSJesse Barnes 		int i, temp;
76641b578fbSJesse Barnes 
76741b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
76841b578fbSJesse Barnes 			udelay(1);
76941b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
77041b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
77141b578fbSJesse Barnes 			if (temp != position) {
77241b578fbSJesse Barnes 				position = temp;
77341b578fbSJesse Barnes 				break;
77441b578fbSJesse Barnes 			}
77541b578fbSJesse Barnes 		}
77641b578fbSJesse Barnes 	}
77741b578fbSJesse Barnes 
77841b578fbSJesse Barnes 	/*
77980715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
78080715b2fSVille Syrjälä 	 * scanline_offset adjustment.
781a225f079SVille Syrjälä 	 */
78280715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
783a225f079SVille Syrjälä }
784a225f079SVille Syrjälä 
78588e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
786abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
7873bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
7883bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
7890af7e4dfSMario Kleiner {
790c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
791c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
792c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7933aa18df8SVille Syrjälä 	int position;
79478e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7950af7e4dfSMario Kleiner 	bool in_vbl = true;
7960af7e4dfSMario Kleiner 	int ret = 0;
797ad3543edSMario Kleiner 	unsigned long irqflags;
7980af7e4dfSMario Kleiner 
799fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8000af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8019db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8020af7e4dfSMario Kleiner 		return 0;
8030af7e4dfSMario Kleiner 	}
8040af7e4dfSMario Kleiner 
805c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
80678e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
807c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
808c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
809c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8100af7e4dfSMario Kleiner 
811d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
812d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
813d31faf65SVille Syrjälä 		vbl_end /= 2;
814d31faf65SVille Syrjälä 		vtotal /= 2;
815d31faf65SVille Syrjälä 	}
816d31faf65SVille Syrjälä 
817c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
818c2baf4b7SVille Syrjälä 
819ad3543edSMario Kleiner 	/*
820ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
821ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
822ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
823ad3543edSMario Kleiner 	 */
824ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
825ad3543edSMario Kleiner 
826ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
827ad3543edSMario Kleiner 
828ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
829ad3543edSMario Kleiner 	if (stime)
830ad3543edSMario Kleiner 		*stime = ktime_get();
831ad3543edSMario Kleiner 
832*91d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8330af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8340af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8350af7e4dfSMario Kleiner 		 */
836a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8370af7e4dfSMario Kleiner 	} else {
8380af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8390af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8400af7e4dfSMario Kleiner 		 * scanout position.
8410af7e4dfSMario Kleiner 		 */
84275aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8430af7e4dfSMario Kleiner 
8443aa18df8SVille Syrjälä 		/* convert to pixel counts */
8453aa18df8SVille Syrjälä 		vbl_start *= htotal;
8463aa18df8SVille Syrjälä 		vbl_end *= htotal;
8473aa18df8SVille Syrjälä 		vtotal *= htotal;
84878e8fc6bSVille Syrjälä 
84978e8fc6bSVille Syrjälä 		/*
8507e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8517e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8527e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8537e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8547e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8557e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8567e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8577e78f1cbSVille Syrjälä 		 */
8587e78f1cbSVille Syrjälä 		if (position >= vtotal)
8597e78f1cbSVille Syrjälä 			position = vtotal - 1;
8607e78f1cbSVille Syrjälä 
8617e78f1cbSVille Syrjälä 		/*
86278e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
86378e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
86478e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
86578e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
86678e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
86778e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
86878e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
86978e8fc6bSVille Syrjälä 		 */
87078e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8713aa18df8SVille Syrjälä 	}
8723aa18df8SVille Syrjälä 
873ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
874ad3543edSMario Kleiner 	if (etime)
875ad3543edSMario Kleiner 		*etime = ktime_get();
876ad3543edSMario Kleiner 
877ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
878ad3543edSMario Kleiner 
879ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
880ad3543edSMario Kleiner 
8813aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8823aa18df8SVille Syrjälä 
8833aa18df8SVille Syrjälä 	/*
8843aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8853aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8863aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8873aa18df8SVille Syrjälä 	 * up since vbl_end.
8883aa18df8SVille Syrjälä 	 */
8893aa18df8SVille Syrjälä 	if (position >= vbl_start)
8903aa18df8SVille Syrjälä 		position -= vbl_end;
8913aa18df8SVille Syrjälä 	else
8923aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8933aa18df8SVille Syrjälä 
894*91d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8953aa18df8SVille Syrjälä 		*vpos = position;
8963aa18df8SVille Syrjälä 		*hpos = 0;
8973aa18df8SVille Syrjälä 	} else {
8980af7e4dfSMario Kleiner 		*vpos = position / htotal;
8990af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9000af7e4dfSMario Kleiner 	}
9010af7e4dfSMario Kleiner 
9020af7e4dfSMario Kleiner 	/* In vblank? */
9030af7e4dfSMario Kleiner 	if (in_vbl)
9043d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
9050af7e4dfSMario Kleiner 
9060af7e4dfSMario Kleiner 	return ret;
9070af7e4dfSMario Kleiner }
9080af7e4dfSMario Kleiner 
909a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
910a225f079SVille Syrjälä {
911a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
912a225f079SVille Syrjälä 	unsigned long irqflags;
913a225f079SVille Syrjälä 	int position;
914a225f079SVille Syrjälä 
915a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
916a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
917a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
918a225f079SVille Syrjälä 
919a225f079SVille Syrjälä 	return position;
920a225f079SVille Syrjälä }
921a225f079SVille Syrjälä 
92288e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9230af7e4dfSMario Kleiner 			      int *max_error,
9240af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9250af7e4dfSMario Kleiner 			      unsigned flags)
9260af7e4dfSMario Kleiner {
9274041b853SChris Wilson 	struct drm_crtc *crtc;
9280af7e4dfSMario Kleiner 
92988e72717SThierry Reding 	if (pipe >= INTEL_INFO(dev)->num_pipes) {
93088e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9310af7e4dfSMario Kleiner 		return -EINVAL;
9320af7e4dfSMario Kleiner 	}
9330af7e4dfSMario Kleiner 
9340af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9354041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9364041b853SChris Wilson 	if (crtc == NULL) {
93788e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9384041b853SChris Wilson 		return -EINVAL;
9394041b853SChris Wilson 	}
9404041b853SChris Wilson 
941fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
94288e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9434041b853SChris Wilson 		return -EBUSY;
9444041b853SChris Wilson 	}
9450af7e4dfSMario Kleiner 
9460af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9474041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9484041b853SChris Wilson 						     vblank_time, flags,
949fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9500af7e4dfSMario Kleiner }
9510af7e4dfSMario Kleiner 
952*91d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
953f97108d1SJesse Barnes {
954b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9559270388eSDaniel Vetter 	u8 new_delay;
9569270388eSDaniel Vetter 
957d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
958f97108d1SJesse Barnes 
95973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
96073edd18fSDaniel Vetter 
96120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9629270388eSDaniel Vetter 
9637648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
964b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
965b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
966f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
967f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
968f97108d1SJesse Barnes 
969f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
970b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
97120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
97220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
97320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
97420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
975b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
97620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
97720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
97820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
97920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
980f97108d1SJesse Barnes 	}
981f97108d1SJesse Barnes 
982*91d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
98320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
984f97108d1SJesse Barnes 
985d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9869270388eSDaniel Vetter 
987f97108d1SJesse Barnes 	return;
988f97108d1SJesse Barnes }
989f97108d1SJesse Barnes 
9900bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
991549f7365SChris Wilson {
992117897f4STvrtko Ursulin 	if (!intel_engine_initialized(engine))
993475553deSChris Wilson 		return;
994475553deSChris Wilson 
9950bc40be8STvrtko Ursulin 	trace_i915_gem_request_notify(engine);
99612471ba8SChris Wilson 	engine->user_interrupts++;
9979862e600SChris Wilson 
9980bc40be8STvrtko Ursulin 	wake_up_all(&engine->irq_queue);
999549f7365SChris Wilson }
1000549f7365SChris Wilson 
100143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
100243cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
100331685c25SDeepak S {
100443cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
100543cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
100643cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
100731685c25SDeepak S }
100831685c25SDeepak S 
100943cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
101043cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
101143cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
101243cf3bf0SChris Wilson 			 int threshold)
101331685c25SDeepak S {
101443cf3bf0SChris Wilson 	u64 time, c0;
10157bad74d5SVille Syrjälä 	unsigned int mul = 100;
101631685c25SDeepak S 
101743cf3bf0SChris Wilson 	if (old->cz_clock == 0)
101843cf3bf0SChris Wilson 		return false;
101931685c25SDeepak S 
10207bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10217bad74d5SVille Syrjälä 		mul <<= 8;
10227bad74d5SVille Syrjälä 
102343cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10247bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
102531685c25SDeepak S 
102643cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
102743cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
102843cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
102943cf3bf0SChris Wilson 	 */
103043cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
103143cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10327bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
103331685c25SDeepak S 
103443cf3bf0SChris Wilson 	return c0 >= time;
103531685c25SDeepak S }
103631685c25SDeepak S 
103743cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
103843cf3bf0SChris Wilson {
103943cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
104043cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
104143cf3bf0SChris Wilson }
104243cf3bf0SChris Wilson 
104343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
104443cf3bf0SChris Wilson {
104543cf3bf0SChris Wilson 	struct intel_rps_ei now;
104643cf3bf0SChris Wilson 	u32 events = 0;
104743cf3bf0SChris Wilson 
10486f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
104943cf3bf0SChris Wilson 		return 0;
105043cf3bf0SChris Wilson 
105143cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
105243cf3bf0SChris Wilson 	if (now.cz_clock == 0)
105343cf3bf0SChris Wilson 		return 0;
105431685c25SDeepak S 
105543cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
105643cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
105743cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10588fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
105943cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
106043cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
106131685c25SDeepak S 	}
106231685c25SDeepak S 
106343cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
106443cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
106543cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10668fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
106743cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
106843cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
106943cf3bf0SChris Wilson 	}
107043cf3bf0SChris Wilson 
107143cf3bf0SChris Wilson 	return events;
107231685c25SDeepak S }
107331685c25SDeepak S 
1074f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1075f5a4c67dSChris Wilson {
1076e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
1077f5a4c67dSChris Wilson 
1078b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
1079e2f80391STvrtko Ursulin 		if (engine->irq_refcount)
1080f5a4c67dSChris Wilson 			return true;
1081f5a4c67dSChris Wilson 
1082f5a4c67dSChris Wilson 	return false;
1083f5a4c67dSChris Wilson }
1084f5a4c67dSChris Wilson 
10854912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10863b8d8d91SJesse Barnes {
10872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10882d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10898d3afd7dSChris Wilson 	bool client_boost;
10908d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1091edbfdb45SPaulo Zanoni 	u32 pm_iir;
10923b8d8d91SJesse Barnes 
109359cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1094d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1095d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1096d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1097d4d70aa5SImre Deak 		return;
1098d4d70aa5SImre Deak 	}
10991f814dacSImre Deak 
11001f814dacSImre Deak 	/*
11011f814dacSImre Deak 	 * The RPS work is synced during runtime suspend, we don't require a
11021f814dacSImre Deak 	 * wakeref. TODO: instead of disabling the asserts make sure that we
11031f814dacSImre Deak 	 * always hold an RPM reference while the work is running.
11041f814dacSImre Deak 	 */
11051f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11061f814dacSImre Deak 
1107c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1108c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1109a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1110480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11118d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11128d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
111359cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11144912d041SBen Widawsky 
111560611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1116a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
111760611c13SPaulo Zanoni 
11188d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11191f814dacSImre Deak 		goto out;
11203b8d8d91SJesse Barnes 
11214fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11227b9e0ae6SChris Wilson 
112343cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
112443cf3bf0SChris Wilson 
1125dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1126edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11278d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11288d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11298d3afd7dSChris Wilson 
11308d3afd7dSChris Wilson 	if (client_boost) {
11318d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11328d3afd7dSChris Wilson 		adj = 0;
11338d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1134dd75fdc8SChris Wilson 		if (adj > 0)
1135dd75fdc8SChris Wilson 			adj *= 2;
1136edcf284bSChris Wilson 		else /* CHV needs even encode values */
1137edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11387425034aSVille Syrjälä 		/*
11397425034aSVille Syrjälä 		 * For better performance, jump directly
11407425034aSVille Syrjälä 		 * to RPe if we're below it.
11417425034aSVille Syrjälä 		 */
1142edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1143b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1144edcf284bSChris Wilson 			adj = 0;
1145edcf284bSChris Wilson 		}
1146f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1147f5a4c67dSChris Wilson 		adj = 0;
1148dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1149b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1150b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1151dd75fdc8SChris Wilson 		else
1152b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1153dd75fdc8SChris Wilson 		adj = 0;
1154dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1155dd75fdc8SChris Wilson 		if (adj < 0)
1156dd75fdc8SChris Wilson 			adj *= 2;
1157edcf284bSChris Wilson 		else /* CHV needs even encode values */
1158edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1159dd75fdc8SChris Wilson 	} else { /* unknown event */
1160edcf284bSChris Wilson 		adj = 0;
1161dd75fdc8SChris Wilson 	}
11623b8d8d91SJesse Barnes 
1163edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1164edcf284bSChris Wilson 
116579249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
116679249636SBen Widawsky 	 * interrupt
116779249636SBen Widawsky 	 */
1168edcf284bSChris Wilson 	new_delay += adj;
11698d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
117027544369SDeepak S 
1171ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11723b8d8d91SJesse Barnes 
11734fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11741f814dacSImre Deak out:
11751f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11763b8d8d91SJesse Barnes }
11773b8d8d91SJesse Barnes 
1178e3689190SBen Widawsky 
1179e3689190SBen Widawsky /**
1180e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1181e3689190SBen Widawsky  * occurred.
1182e3689190SBen Widawsky  * @work: workqueue struct
1183e3689190SBen Widawsky  *
1184e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1185e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1186e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1187e3689190SBen Widawsky  */
1188e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1189e3689190SBen Widawsky {
11902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11912d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1192e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
119335a85ac6SBen Widawsky 	char *parity_event[6];
1194e3689190SBen Widawsky 	uint32_t misccpctl;
119535a85ac6SBen Widawsky 	uint8_t slice = 0;
1196e3689190SBen Widawsky 
1197e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1198e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1199e3689190SBen Widawsky 	 * any time we access those registers.
1200e3689190SBen Widawsky 	 */
1201e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1202e3689190SBen Widawsky 
120335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
120435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
120535a85ac6SBen Widawsky 		goto out;
120635a85ac6SBen Widawsky 
1207e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1208e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1209e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1210e3689190SBen Widawsky 
121135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1212f0f59a00SVille Syrjälä 		i915_reg_t reg;
121335a85ac6SBen Widawsky 
121435a85ac6SBen Widawsky 		slice--;
12152d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
121635a85ac6SBen Widawsky 			break;
121735a85ac6SBen Widawsky 
121835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
121935a85ac6SBen Widawsky 
12206fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
122135a85ac6SBen Widawsky 
122235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1223e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1224e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1225e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1226e3689190SBen Widawsky 
122735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
122835a85ac6SBen Widawsky 		POSTING_READ(reg);
1229e3689190SBen Widawsky 
1230cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1231e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1232e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1233e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
123435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
123535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1236e3689190SBen Widawsky 
12375bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1238e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1239e3689190SBen Widawsky 
124035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
124135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1242e3689190SBen Widawsky 
124335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1244e3689190SBen Widawsky 		kfree(parity_event[3]);
1245e3689190SBen Widawsky 		kfree(parity_event[2]);
1246e3689190SBen Widawsky 		kfree(parity_event[1]);
1247e3689190SBen Widawsky 	}
1248e3689190SBen Widawsky 
124935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
125035a85ac6SBen Widawsky 
125135a85ac6SBen Widawsky out:
125235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12534cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12542d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12554cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
125635a85ac6SBen Widawsky 
125735a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
125835a85ac6SBen Widawsky }
125935a85ac6SBen Widawsky 
1260261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1261261e40b8SVille Syrjälä 					       u32 iir)
1262e3689190SBen Widawsky {
1263261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1264e3689190SBen Widawsky 		return;
1265e3689190SBen Widawsky 
1266d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1267261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1268d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1269e3689190SBen Widawsky 
1270261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
127135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
127235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
127335a85ac6SBen Widawsky 
127435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
127535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
127635a85ac6SBen Widawsky 
1277a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1278e3689190SBen Widawsky }
1279e3689190SBen Widawsky 
1280261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1281f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1282f1af8fc1SPaulo Zanoni {
1283f1af8fc1SPaulo Zanoni 	if (gt_iir &
1284f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
12854a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1286f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12874a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1288f1af8fc1SPaulo Zanoni }
1289f1af8fc1SPaulo Zanoni 
1290261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1291e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1292e7b4c6b1SDaniel Vetter {
1293e7b4c6b1SDaniel Vetter 
1294cc609d5dSBen Widawsky 	if (gt_iir &
1295cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
12964a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1297cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
12984a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1299cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13004a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[BCS]);
1301e7b4c6b1SDaniel Vetter 
1302cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1303cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1304aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1305aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1306e3689190SBen Widawsky 
1307261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1308261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1309e7b4c6b1SDaniel Vetter }
1310e7b4c6b1SDaniel Vetter 
1311fbcc1a0cSNick Hoath static __always_inline void
13120bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1313fbcc1a0cSNick Hoath {
1314fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
13150bc40be8STvrtko Ursulin 		notify_ring(engine);
1316fbcc1a0cSNick Hoath 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
131727af5eeaSTvrtko Ursulin 		tasklet_schedule(&engine->irq_tasklet);
1318fbcc1a0cSNick Hoath }
1319fbcc1a0cSNick Hoath 
1320e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1321e30e251aSVille Syrjälä 				   u32 master_ctl,
1322e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1323abd58f01SBen Widawsky {
1324abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1325abd58f01SBen Widawsky 
1326abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1327e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1328e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1329e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1330abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1331abd58f01SBen Widawsky 		} else
1332abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1333abd58f01SBen Widawsky 	}
1334abd58f01SBen Widawsky 
133585f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1336e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1337e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1338e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1339abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1340abd58f01SBen Widawsky 		} else
1341abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1342abd58f01SBen Widawsky 	}
1343abd58f01SBen Widawsky 
134474cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1345e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1346e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1347e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
134874cdb337SChris Wilson 			ret = IRQ_HANDLED;
134974cdb337SChris Wilson 		} else
135074cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
135174cdb337SChris Wilson 	}
135274cdb337SChris Wilson 
13530961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
1354e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1355e30e251aSVille Syrjälä 		if (gt_iir[2] & dev_priv->pm_rps_events) {
1356cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
1357e30e251aSVille Syrjälä 				      gt_iir[2] & dev_priv->pm_rps_events);
135838cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13590961021aSBen Widawsky 		} else
13600961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13610961021aSBen Widawsky 	}
13620961021aSBen Widawsky 
1363abd58f01SBen Widawsky 	return ret;
1364abd58f01SBen Widawsky }
1365abd58f01SBen Widawsky 
1366e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1367e30e251aSVille Syrjälä 				u32 gt_iir[4])
1368e30e251aSVille Syrjälä {
1369e30e251aSVille Syrjälä 	if (gt_iir[0]) {
1370e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[RCS],
1371e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1372e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[BCS],
1373e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1374e30e251aSVille Syrjälä 	}
1375e30e251aSVille Syrjälä 
1376e30e251aSVille Syrjälä 	if (gt_iir[1]) {
1377e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS],
1378e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1379e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1380e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1381e30e251aSVille Syrjälä 	}
1382e30e251aSVille Syrjälä 
1383e30e251aSVille Syrjälä 	if (gt_iir[3])
1384e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VECS],
1385e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1386e30e251aSVille Syrjälä 
1387e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1388e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1389e30e251aSVille Syrjälä }
1390e30e251aSVille Syrjälä 
139163c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
139263c88d22SImre Deak {
139363c88d22SImre Deak 	switch (port) {
139463c88d22SImre Deak 	case PORT_A:
1395195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
139663c88d22SImre Deak 	case PORT_B:
139763c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
139863c88d22SImre Deak 	case PORT_C:
139963c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
140063c88d22SImre Deak 	default:
140163c88d22SImre Deak 		return false;
140263c88d22SImre Deak 	}
140363c88d22SImre Deak }
140463c88d22SImre Deak 
14056dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14066dbf30ceSVille Syrjälä {
14076dbf30ceSVille Syrjälä 	switch (port) {
14086dbf30ceSVille Syrjälä 	case PORT_E:
14096dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14106dbf30ceSVille Syrjälä 	default:
14116dbf30ceSVille Syrjälä 		return false;
14126dbf30ceSVille Syrjälä 	}
14136dbf30ceSVille Syrjälä }
14146dbf30ceSVille Syrjälä 
141574c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
141674c0b395SVille Syrjälä {
141774c0b395SVille Syrjälä 	switch (port) {
141874c0b395SVille Syrjälä 	case PORT_A:
141974c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
142074c0b395SVille Syrjälä 	case PORT_B:
142174c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
142274c0b395SVille Syrjälä 	case PORT_C:
142374c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
142474c0b395SVille Syrjälä 	case PORT_D:
142574c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
142674c0b395SVille Syrjälä 	default:
142774c0b395SVille Syrjälä 		return false;
142874c0b395SVille Syrjälä 	}
142974c0b395SVille Syrjälä }
143074c0b395SVille Syrjälä 
1431e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1432e4ce95aaSVille Syrjälä {
1433e4ce95aaSVille Syrjälä 	switch (port) {
1434e4ce95aaSVille Syrjälä 	case PORT_A:
1435e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1436e4ce95aaSVille Syrjälä 	default:
1437e4ce95aaSVille Syrjälä 		return false;
1438e4ce95aaSVille Syrjälä 	}
1439e4ce95aaSVille Syrjälä }
1440e4ce95aaSVille Syrjälä 
1441676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
144213cf5504SDave Airlie {
144313cf5504SDave Airlie 	switch (port) {
144413cf5504SDave Airlie 	case PORT_B:
1445676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
144613cf5504SDave Airlie 	case PORT_C:
1447676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
144813cf5504SDave Airlie 	case PORT_D:
1449676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1450676574dfSJani Nikula 	default:
1451676574dfSJani Nikula 		return false;
145213cf5504SDave Airlie 	}
145313cf5504SDave Airlie }
145413cf5504SDave Airlie 
1455676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
145613cf5504SDave Airlie {
145713cf5504SDave Airlie 	switch (port) {
145813cf5504SDave Airlie 	case PORT_B:
1459676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
146013cf5504SDave Airlie 	case PORT_C:
1461676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
146213cf5504SDave Airlie 	case PORT_D:
1463676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1464676574dfSJani Nikula 	default:
1465676574dfSJani Nikula 		return false;
146613cf5504SDave Airlie 	}
146713cf5504SDave Airlie }
146813cf5504SDave Airlie 
146942db67d6SVille Syrjälä /*
147042db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
147142db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
147242db67d6SVille Syrjälä  * hotplug detection results from several registers.
147342db67d6SVille Syrjälä  *
147442db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
147542db67d6SVille Syrjälä  */
1476fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14778c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1478fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1479fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1480676574dfSJani Nikula {
14818c841e57SJani Nikula 	enum port port;
1482676574dfSJani Nikula 	int i;
1483676574dfSJani Nikula 
1484676574dfSJani Nikula 	for_each_hpd_pin(i) {
14858c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14868c841e57SJani Nikula 			continue;
14878c841e57SJani Nikula 
1488676574dfSJani Nikula 		*pin_mask |= BIT(i);
1489676574dfSJani Nikula 
1490cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1491cc24fcdcSImre Deak 			continue;
1492cc24fcdcSImre Deak 
1493fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1494676574dfSJani Nikula 			*long_mask |= BIT(i);
1495676574dfSJani Nikula 	}
1496676574dfSJani Nikula 
1497676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1498676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1499676574dfSJani Nikula 
1500676574dfSJani Nikula }
1501676574dfSJani Nikula 
1502*91d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1503515ac2bbSDaniel Vetter {
150428c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1505515ac2bbSDaniel Vetter }
1506515ac2bbSDaniel Vetter 
1507*91d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1508ce99c256SDaniel Vetter {
15099ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1510ce99c256SDaniel Vetter }
1511ce99c256SDaniel Vetter 
15128bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1513*91d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1514*91d14251STvrtko Ursulin 					 enum pipe pipe,
1515eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1516eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15178bc5e955SDaniel Vetter 					 uint32_t crc4)
15188bf1e9f1SShuang He {
15198bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15208bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1521ac2300d4SDamien Lespiau 	int head, tail;
1522b2c88f5bSDamien Lespiau 
1523d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1524d538bbdfSDamien Lespiau 
15250c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1526d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
152734273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15280c912c79SDamien Lespiau 		return;
15290c912c79SDamien Lespiau 	}
15300c912c79SDamien Lespiau 
1531d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1532d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1533b2c88f5bSDamien Lespiau 
1534b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1535d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1536b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1537b2c88f5bSDamien Lespiau 		return;
1538b2c88f5bSDamien Lespiau 	}
1539b2c88f5bSDamien Lespiau 
1540b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15418bf1e9f1SShuang He 
1542*91d14251STvrtko Ursulin 	entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
1543*91d14251STvrtko Ursulin 								 pipe);
1544eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1545eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1546eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1547eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1548eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1549b2c88f5bSDamien Lespiau 
1550b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1551d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1552d538bbdfSDamien Lespiau 
1553d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
155407144428SDamien Lespiau 
155507144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15568bf1e9f1SShuang He }
1557277de95eSDaniel Vetter #else
1558277de95eSDaniel Vetter static inline void
1559*91d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1560*91d14251STvrtko Ursulin 			     enum pipe pipe,
1561277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1562277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1563277de95eSDaniel Vetter 			     uint32_t crc4) {}
1564277de95eSDaniel Vetter #endif
1565eba94eb9SDaniel Vetter 
1566277de95eSDaniel Vetter 
1567*91d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1568*91d14251STvrtko Ursulin 				     enum pipe pipe)
15695a69b89fSDaniel Vetter {
1570*91d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
15715a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15725a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15735a69b89fSDaniel Vetter }
15745a69b89fSDaniel Vetter 
1575*91d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1576*91d14251STvrtko Ursulin 				     enum pipe pipe)
1577eba94eb9SDaniel Vetter {
1578*91d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1579eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1580eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1581eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1582eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15838bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1584eba94eb9SDaniel Vetter }
15855b3a856bSDaniel Vetter 
1586*91d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1587*91d14251STvrtko Ursulin 				      enum pipe pipe)
15885b3a856bSDaniel Vetter {
15890b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15900b5c5ed0SDaniel Vetter 
1591*91d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
15920b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15930b5c5ed0SDaniel Vetter 	else
15940b5c5ed0SDaniel Vetter 		res1 = 0;
15950b5c5ed0SDaniel Vetter 
1596*91d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
15970b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15980b5c5ed0SDaniel Vetter 	else
15990b5c5ed0SDaniel Vetter 		res2 = 0;
16005b3a856bSDaniel Vetter 
1601*91d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16020b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16030b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16040b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16050b5c5ed0SDaniel Vetter 				     res1, res2);
16065b3a856bSDaniel Vetter }
16078bf1e9f1SShuang He 
16081403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16091403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16101403c0d4SPaulo Zanoni  * the work queue. */
16111403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1612baf02a1fSBen Widawsky {
1613a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
161459cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1615480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1616d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1617d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16182adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
161941a05a3aSDaniel Vetter 		}
1620d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1621d4d70aa5SImre Deak 	}
1622baf02a1fSBen Widawsky 
1623c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1624c9a9a268SImre Deak 		return;
1625c9a9a268SImre Deak 
16262d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
162712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16284a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VECS]);
162912638c57SBen Widawsky 
1630aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1631aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
163212638c57SBen Widawsky 	}
16331403c0d4SPaulo Zanoni }
1634baf02a1fSBen Widawsky 
1635*91d14251STvrtko Ursulin static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
1636*91d14251STvrtko Ursulin 				     enum pipe pipe)
16378d7849dbSVille Syrjälä {
1638*91d14251STvrtko Ursulin 	return drm_handle_vblank(dev_priv->dev, pipe);
16398d7849dbSVille Syrjälä }
16408d7849dbSVille Syrjälä 
1641*91d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1642*91d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
16437e231dbeSJesse Barnes {
16447e231dbeSJesse Barnes 	int pipe;
16457e231dbeSJesse Barnes 
164658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16471ca993d2SVille Syrjälä 
16481ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
16491ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
16501ca993d2SVille Syrjälä 		return;
16511ca993d2SVille Syrjälä 	}
16521ca993d2SVille Syrjälä 
1653055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1654f0f59a00SVille Syrjälä 		i915_reg_t reg;
1655bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
165691d181ddSImre Deak 
1657bbb5eebfSDaniel Vetter 		/*
1658bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1659bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1660bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1661bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1662bbb5eebfSDaniel Vetter 		 * handle.
1663bbb5eebfSDaniel Vetter 		 */
16640f239f4cSDaniel Vetter 
16650f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16660f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1667bbb5eebfSDaniel Vetter 
1668bbb5eebfSDaniel Vetter 		switch (pipe) {
1669bbb5eebfSDaniel Vetter 		case PIPE_A:
1670bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1671bbb5eebfSDaniel Vetter 			break;
1672bbb5eebfSDaniel Vetter 		case PIPE_B:
1673bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1674bbb5eebfSDaniel Vetter 			break;
16753278f67fSVille Syrjälä 		case PIPE_C:
16763278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16773278f67fSVille Syrjälä 			break;
1678bbb5eebfSDaniel Vetter 		}
1679bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1680bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1681bbb5eebfSDaniel Vetter 
1682bbb5eebfSDaniel Vetter 		if (!mask)
168391d181ddSImre Deak 			continue;
168491d181ddSImre Deak 
168591d181ddSImre Deak 		reg = PIPESTAT(pipe);
1686bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1687bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16887e231dbeSJesse Barnes 
16897e231dbeSJesse Barnes 		/*
16907e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16917e231dbeSJesse Barnes 		 */
169291d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
169391d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16947e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16957e231dbeSJesse Barnes 	}
169658ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16972ecb8ca4SVille Syrjälä }
16982ecb8ca4SVille Syrjälä 
1699*91d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
17002ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
17012ecb8ca4SVille Syrjälä {
17022ecb8ca4SVille Syrjälä 	enum pipe pipe;
17037e231dbeSJesse Barnes 
1704055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1705d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1706*91d14251STvrtko Ursulin 		    intel_pipe_handle_vblank(dev_priv, pipe))
1707*91d14251STvrtko Ursulin 			intel_check_page_flip(dev_priv, pipe);
170831acc7f5SJesse Barnes 
1709579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1710*91d14251STvrtko Ursulin 			intel_prepare_page_flip(dev_priv, pipe);
1711*91d14251STvrtko Ursulin 			intel_finish_page_flip(dev_priv, pipe);
171231acc7f5SJesse Barnes 		}
17134356d586SDaniel Vetter 
17144356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1715*91d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
17162d9d2b0bSVille Syrjälä 
17171f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17181f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
171931acc7f5SJesse Barnes 	}
172031acc7f5SJesse Barnes 
1721c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1722*91d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1723c1874ed7SImre Deak }
1724c1874ed7SImre Deak 
17251ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
172616c6c56bSVille Syrjälä {
172716c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
172816c6c56bSVille Syrjälä 
17291ae3c34cSVille Syrjälä 	if (hotplug_status)
17303ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17311ae3c34cSVille Syrjälä 
17321ae3c34cSVille Syrjälä 	return hotplug_status;
17331ae3c34cSVille Syrjälä }
17341ae3c34cSVille Syrjälä 
1735*91d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17361ae3c34cSVille Syrjälä 				 u32 hotplug_status)
17371ae3c34cSVille Syrjälä {
17381ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
17393ff60f89SOscar Mateo 
1740*91d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1741*91d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
174216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
174316c6c56bSVille Syrjälä 
174458f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1745fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1746fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1747fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
174858f2cf24SVille Syrjälä 
1749*91d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
175058f2cf24SVille Syrjälä 		}
1751369712e8SJani Nikula 
1752369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1753*91d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
175416c6c56bSVille Syrjälä 	} else {
175516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
175616c6c56bSVille Syrjälä 
175758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1758fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
17594e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1760fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
1761*91d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
176216c6c56bSVille Syrjälä 		}
17633ff60f89SOscar Mateo 	}
176458f2cf24SVille Syrjälä }
176516c6c56bSVille Syrjälä 
1766c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1767c1874ed7SImre Deak {
176845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1770c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1771c1874ed7SImre Deak 
17722dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17732dd2a883SImre Deak 		return IRQ_NONE;
17742dd2a883SImre Deak 
17751f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17761f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
17771f814dacSImre Deak 
17781e1cace9SVille Syrjälä 	do {
17796e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
17802ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17811ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1782a5e485a9SVille Syrjälä 		u32 ier = 0;
17833ff60f89SOscar Mateo 
1784c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1785c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17863ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1787c1874ed7SImre Deak 
1788c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
17891e1cace9SVille Syrjälä 			break;
1790c1874ed7SImre Deak 
1791c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1792c1874ed7SImre Deak 
1793a5e485a9SVille Syrjälä 		/*
1794a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1795a5e485a9SVille Syrjälä 		 *
1796a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1797a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1798a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1799a5e485a9SVille Syrjälä 		 *
1800a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1801a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1802a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1803a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1804a5e485a9SVille Syrjälä 		 * bits this time around.
1805a5e485a9SVille Syrjälä 		 */
18064a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1807a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1808a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
18094a0a0202SVille Syrjälä 
18104a0a0202SVille Syrjälä 		if (gt_iir)
18114a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
18124a0a0202SVille Syrjälä 		if (pm_iir)
18134a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
18144a0a0202SVille Syrjälä 
18157ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18161ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
18177ce4d1f2SVille Syrjälä 
18183ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18193ff60f89SOscar Mateo 		 * signalled in iir */
1820*91d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
18217ce4d1f2SVille Syrjälä 
18227ce4d1f2SVille Syrjälä 		/*
18237ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
18247ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
18257ce4d1f2SVille Syrjälä 		 */
18267ce4d1f2SVille Syrjälä 		if (iir)
18277ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
18284a0a0202SVille Syrjälä 
1829a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
18304a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
18314a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
18321ae3c34cSVille Syrjälä 
183352894874SVille Syrjälä 		if (gt_iir)
1834261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
183552894874SVille Syrjälä 		if (pm_iir)
183652894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
183752894874SVille Syrjälä 
18381ae3c34cSVille Syrjälä 		if (hotplug_status)
1839*91d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
18402ecb8ca4SVille Syrjälä 
1841*91d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
18421e1cace9SVille Syrjälä 	} while (0);
18437e231dbeSJesse Barnes 
18441f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
18451f814dacSImre Deak 
18467e231dbeSJesse Barnes 	return ret;
18477e231dbeSJesse Barnes }
18487e231dbeSJesse Barnes 
184943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
185043f328d7SVille Syrjälä {
185145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
185243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
185343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
185443f328d7SVille Syrjälä 
18552dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18562dd2a883SImre Deak 		return IRQ_NONE;
18572dd2a883SImre Deak 
18581f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18591f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18601f814dacSImre Deak 
1861579de73bSChris Wilson 	do {
18626e814800SVille Syrjälä 		u32 master_ctl, iir;
1863e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
18642ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18651ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1866a5e485a9SVille Syrjälä 		u32 ier = 0;
1867a5e485a9SVille Syrjälä 
18688e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18693278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18703278f67fSVille Syrjälä 
18713278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18728e5fd599SVille Syrjälä 			break;
187343f328d7SVille Syrjälä 
187427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
187527b6c122SOscar Mateo 
1876a5e485a9SVille Syrjälä 		/*
1877a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1878a5e485a9SVille Syrjälä 		 *
1879a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1880a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1881a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1882a5e485a9SVille Syrjälä 		 *
1883a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1884a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1885a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1886a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1887a5e485a9SVille Syrjälä 		 * bits this time around.
1888a5e485a9SVille Syrjälä 		 */
188943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1890a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1891a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
189243f328d7SVille Syrjälä 
1893e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
189427b6c122SOscar Mateo 
189527b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18961ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
189743f328d7SVille Syrjälä 
189827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
189927b6c122SOscar Mateo 		 * signalled in iir */
1900*91d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
190143f328d7SVille Syrjälä 
19027ce4d1f2SVille Syrjälä 		/*
19037ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19047ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19057ce4d1f2SVille Syrjälä 		 */
19067ce4d1f2SVille Syrjälä 		if (iir)
19077ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19087ce4d1f2SVille Syrjälä 
1909a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1910e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
191143f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19121ae3c34cSVille Syrjälä 
1913e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
1914e30e251aSVille Syrjälä 
19151ae3c34cSVille Syrjälä 		if (hotplug_status)
1916*91d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19172ecb8ca4SVille Syrjälä 
1918*91d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1919579de73bSChris Wilson 	} while (0);
19203278f67fSVille Syrjälä 
19211f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19221f814dacSImre Deak 
192343f328d7SVille Syrjälä 	return ret;
192443f328d7SVille Syrjälä }
192543f328d7SVille Syrjälä 
1926*91d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1927*91d14251STvrtko Ursulin 				u32 hotplug_trigger,
192840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1929776ad806SJesse Barnes {
193042db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1931776ad806SJesse Barnes 
19326a39d7c9SJani Nikula 	/*
19336a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
19346a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
19356a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
19366a39d7c9SJani Nikula 	 * errors.
19376a39d7c9SJani Nikula 	 */
193813cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19396a39d7c9SJani Nikula 	if (!hotplug_trigger) {
19406a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
19416a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
19426a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
19436a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
19446a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
19456a39d7c9SJani Nikula 	}
19466a39d7c9SJani Nikula 
194713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19486a39d7c9SJani Nikula 	if (!hotplug_trigger)
19496a39d7c9SJani Nikula 		return;
195013cf5504SDave Airlie 
1951fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
195240e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1953fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
195440e56410SVille Syrjälä 
1955*91d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1956aaf5ec2eSSonika Jindal }
195791d131d2SDaniel Vetter 
1958*91d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
195940e56410SVille Syrjälä {
196040e56410SVille Syrjälä 	int pipe;
196140e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
196240e56410SVille Syrjälä 
1963*91d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
196440e56410SVille Syrjälä 
1965cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1966cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1967776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1968cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1969cfc33bf7SVille Syrjälä 				 port_name(port));
1970cfc33bf7SVille Syrjälä 	}
1971776ad806SJesse Barnes 
1972ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1973*91d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1974ce99c256SDaniel Vetter 
1975776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1976*91d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1977776ad806SJesse Barnes 
1978776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1979776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1980776ad806SJesse Barnes 
1981776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1982776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1983776ad806SJesse Barnes 
1984776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1985776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1986776ad806SJesse Barnes 
19879db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1988055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19899db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19909db4a9c7SJesse Barnes 					 pipe_name(pipe),
19919db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1992776ad806SJesse Barnes 
1993776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1994776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1995776ad806SJesse Barnes 
1996776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1997776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1998776ad806SJesse Barnes 
1999776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
20001f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20018664281bSPaulo Zanoni 
20028664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
20031f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20048664281bSPaulo Zanoni }
20058664281bSPaulo Zanoni 
2006*91d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
20078664281bSPaulo Zanoni {
20088664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20095a69b89fSDaniel Vetter 	enum pipe pipe;
20108664281bSPaulo Zanoni 
2011de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2012de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2013de032bf4SPaulo Zanoni 
2014055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20151f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20161f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20178664281bSPaulo Zanoni 
20185a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2019*91d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
2020*91d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
20215a69b89fSDaniel Vetter 			else
2022*91d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
20235a69b89fSDaniel Vetter 		}
20245a69b89fSDaniel Vetter 	}
20258bf1e9f1SShuang He 
20268664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20278664281bSPaulo Zanoni }
20288664281bSPaulo Zanoni 
2029*91d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
20308664281bSPaulo Zanoni {
20318664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20328664281bSPaulo Zanoni 
2033de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2034de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2035de032bf4SPaulo Zanoni 
20368664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20371f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20388664281bSPaulo Zanoni 
20398664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20401f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20418664281bSPaulo Zanoni 
20428664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20431f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20448664281bSPaulo Zanoni 
20458664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2046776ad806SJesse Barnes }
2047776ad806SJesse Barnes 
2048*91d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
204923e81d69SAdam Jackson {
205023e81d69SAdam Jackson 	int pipe;
20516dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2052aaf5ec2eSSonika Jindal 
2053*91d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
205491d131d2SDaniel Vetter 
2055cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2056cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
205723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2058cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2059cfc33bf7SVille Syrjälä 				 port_name(port));
2060cfc33bf7SVille Syrjälä 	}
206123e81d69SAdam Jackson 
206223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2063*91d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
206423e81d69SAdam Jackson 
206523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2066*91d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
206723e81d69SAdam Jackson 
206823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
206923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
207023e81d69SAdam Jackson 
207123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
207223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
207323e81d69SAdam Jackson 
207423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2075055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
207623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
207723e81d69SAdam Jackson 					 pipe_name(pipe),
207823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20798664281bSPaulo Zanoni 
20808664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
2081*91d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
208223e81d69SAdam Jackson }
208323e81d69SAdam Jackson 
2084*91d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
20856dbf30ceSVille Syrjälä {
20866dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20876dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20886dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20896dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20906dbf30ceSVille Syrjälä 
20916dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20926dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20936dbf30ceSVille Syrjälä 
20946dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20956dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20966dbf30ceSVille Syrjälä 
20976dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
20986dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
209974c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
21006dbf30ceSVille Syrjälä 	}
21016dbf30ceSVille Syrjälä 
21026dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
21036dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21046dbf30ceSVille Syrjälä 
21056dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
21066dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
21076dbf30ceSVille Syrjälä 
21086dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
21096dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
21106dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
21116dbf30ceSVille Syrjälä 	}
21126dbf30ceSVille Syrjälä 
21136dbf30ceSVille Syrjälä 	if (pin_mask)
2114*91d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
21156dbf30ceSVille Syrjälä 
21166dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
2117*91d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
21186dbf30ceSVille Syrjälä }
21196dbf30ceSVille Syrjälä 
2120*91d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2121*91d14251STvrtko Ursulin 				u32 hotplug_trigger,
212240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2123c008bc6eSPaulo Zanoni {
2124e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2125e4ce95aaSVille Syrjälä 
2126e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2127e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2128e4ce95aaSVille Syrjälä 
2129e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
213040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2131e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
213240e56410SVille Syrjälä 
2133*91d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2134e4ce95aaSVille Syrjälä }
2135c008bc6eSPaulo Zanoni 
2136*91d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2137*91d14251STvrtko Ursulin 				    u32 de_iir)
213840e56410SVille Syrjälä {
213940e56410SVille Syrjälä 	enum pipe pipe;
214040e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
214140e56410SVille Syrjälä 
214240e56410SVille Syrjälä 	if (hotplug_trigger)
2143*91d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
214440e56410SVille Syrjälä 
2145c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2146*91d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2147c008bc6eSPaulo Zanoni 
2148c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2149*91d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2150c008bc6eSPaulo Zanoni 
2151c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2152c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2153c008bc6eSPaulo Zanoni 
2154055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2155d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2156*91d14251STvrtko Ursulin 		    intel_pipe_handle_vblank(dev_priv, pipe))
2157*91d14251STvrtko Ursulin 			intel_check_page_flip(dev_priv, pipe);
2158c008bc6eSPaulo Zanoni 
215940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21601f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2161c008bc6eSPaulo Zanoni 
216240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2163*91d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
21645b3a856bSDaniel Vetter 
216540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
216640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2167*91d14251STvrtko Ursulin 			intel_prepare_page_flip(dev_priv, pipe);
2168*91d14251STvrtko Ursulin 			intel_finish_page_flip_plane(dev_priv, pipe);
2169c008bc6eSPaulo Zanoni 		}
2170c008bc6eSPaulo Zanoni 	}
2171c008bc6eSPaulo Zanoni 
2172c008bc6eSPaulo Zanoni 	/* check event from PCH */
2173c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2174c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2175c008bc6eSPaulo Zanoni 
2176*91d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
2177*91d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2178c008bc6eSPaulo Zanoni 		else
2179*91d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2180c008bc6eSPaulo Zanoni 
2181c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2182c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2183c008bc6eSPaulo Zanoni 	}
2184c008bc6eSPaulo Zanoni 
2185*91d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2186*91d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2187c008bc6eSPaulo Zanoni }
2188c008bc6eSPaulo Zanoni 
2189*91d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2190*91d14251STvrtko Ursulin 				    u32 de_iir)
21919719fb98SPaulo Zanoni {
219207d27e20SDamien Lespiau 	enum pipe pipe;
219323bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
219423bb4cb5SVille Syrjälä 
219540e56410SVille Syrjälä 	if (hotplug_trigger)
2196*91d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
21979719fb98SPaulo Zanoni 
21989719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
2199*91d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
22009719fb98SPaulo Zanoni 
22019719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2202*91d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
22039719fb98SPaulo Zanoni 
22049719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
2205*91d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
22069719fb98SPaulo Zanoni 
2207055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2208d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2209*91d14251STvrtko Ursulin 		    intel_pipe_handle_vblank(dev_priv, pipe))
2210*91d14251STvrtko Ursulin 			intel_check_page_flip(dev_priv, pipe);
221140da17c2SDaniel Vetter 
221240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
221307d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2214*91d14251STvrtko Ursulin 			intel_prepare_page_flip(dev_priv, pipe);
2215*91d14251STvrtko Ursulin 			intel_finish_page_flip_plane(dev_priv, pipe);
22169719fb98SPaulo Zanoni 		}
22179719fb98SPaulo Zanoni 	}
22189719fb98SPaulo Zanoni 
22199719fb98SPaulo Zanoni 	/* check event from PCH */
2220*91d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
22219719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
22229719fb98SPaulo Zanoni 
2223*91d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
22249719fb98SPaulo Zanoni 
22259719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
22269719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
22279719fb98SPaulo Zanoni 	}
22289719fb98SPaulo Zanoni }
22299719fb98SPaulo Zanoni 
223072c90f62SOscar Mateo /*
223172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
223272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
223372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
223472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
223572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
223672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
223772c90f62SOscar Mateo  */
2238f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2239b1f14ad0SJesse Barnes {
224045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
22412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2242f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
22430e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2244b1f14ad0SJesse Barnes 
22452dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22462dd2a883SImre Deak 		return IRQ_NONE;
22472dd2a883SImre Deak 
22481f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22491f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22501f814dacSImre Deak 
2251b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2252b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2253b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
225423a78516SPaulo Zanoni 	POSTING_READ(DEIER);
22550e43406bSChris Wilson 
225644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
225744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
225844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
225944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
226044498aeaSPaulo Zanoni 	 * due to its back queue). */
2261*91d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
226244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
226344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
226444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2265ab5c608bSBen Widawsky 	}
226644498aeaSPaulo Zanoni 
226772c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
226872c90f62SOscar Mateo 
22690e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22700e43406bSChris Wilson 	if (gt_iir) {
227172c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
227272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2273*91d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2274261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2275d8fc8a47SPaulo Zanoni 		else
2276261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
22770e43406bSChris Wilson 	}
2278b1f14ad0SJesse Barnes 
2279b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22800e43406bSChris Wilson 	if (de_iir) {
228172c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
228272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2283*91d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
2284*91d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2285f1af8fc1SPaulo Zanoni 		else
2286*91d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
22870e43406bSChris Wilson 	}
22880e43406bSChris Wilson 
2289*91d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2290f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22910e43406bSChris Wilson 		if (pm_iir) {
2292b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22930e43406bSChris Wilson 			ret = IRQ_HANDLED;
229472c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22950e43406bSChris Wilson 		}
2296f1af8fc1SPaulo Zanoni 	}
2297b1f14ad0SJesse Barnes 
2298b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2299b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2300*91d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
230144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
230244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2303ab5c608bSBen Widawsky 	}
2304b1f14ad0SJesse Barnes 
23051f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23061f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
23071f814dacSImre Deak 
2308b1f14ad0SJesse Barnes 	return ret;
2309b1f14ad0SJesse Barnes }
2310b1f14ad0SJesse Barnes 
2311*91d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2312*91d14251STvrtko Ursulin 				u32 hotplug_trigger,
231340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2314d04a492dSShashank Sharma {
2315cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2316d04a492dSShashank Sharma 
2317a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2318a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2319d04a492dSShashank Sharma 
2320cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
232140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2322cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
232340e56410SVille Syrjälä 
2324*91d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2325d04a492dSShashank Sharma }
2326d04a492dSShashank Sharma 
2327f11a0f46STvrtko Ursulin static irqreturn_t
2328f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2329abd58f01SBen Widawsky {
2330abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2331f11a0f46STvrtko Ursulin 	u32 iir;
2332c42664ccSDaniel Vetter 	enum pipe pipe;
233388e04703SJesse Barnes 
2334abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2335e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2336e32192e1STvrtko Ursulin 		if (iir) {
2337e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2338abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2339e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
2340*91d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
234138cc46d7SOscar Mateo 			else
234238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2343abd58f01SBen Widawsky 		}
234438cc46d7SOscar Mateo 		else
234538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2346abd58f01SBen Widawsky 	}
2347abd58f01SBen Widawsky 
23486d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2349e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2350e32192e1STvrtko Ursulin 		if (iir) {
2351e32192e1STvrtko Ursulin 			u32 tmp_mask;
2352d04a492dSShashank Sharma 			bool found = false;
2353cebd87a0SVille Syrjälä 
2354e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23556d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
235688e04703SJesse Barnes 
2357e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2358e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2359e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2360e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2361e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2362e32192e1STvrtko Ursulin 
2363e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
2364*91d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2365d04a492dSShashank Sharma 				found = true;
2366d04a492dSShashank Sharma 			}
2367d04a492dSShashank Sharma 
2368e32192e1STvrtko Ursulin 			if (IS_BROXTON(dev_priv)) {
2369e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2370e32192e1STvrtko Ursulin 				if (tmp_mask) {
2371*91d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
2372*91d14251STvrtko Ursulin 							    hpd_bxt);
2373d04a492dSShashank Sharma 					found = true;
2374d04a492dSShashank Sharma 				}
2375e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2376e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2377e32192e1STvrtko Ursulin 				if (tmp_mask) {
2378*91d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
2379*91d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2380e32192e1STvrtko Ursulin 					found = true;
2381e32192e1STvrtko Ursulin 				}
2382e32192e1STvrtko Ursulin 			}
2383d04a492dSShashank Sharma 
2384*91d14251STvrtko Ursulin 			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2385*91d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
23869e63743eSShashank Sharma 				found = true;
23879e63743eSShashank Sharma 			}
23889e63743eSShashank Sharma 
2389d04a492dSShashank Sharma 			if (!found)
239038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23916d766f02SDaniel Vetter 		}
239238cc46d7SOscar Mateo 		else
239338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23946d766f02SDaniel Vetter 	}
23956d766f02SDaniel Vetter 
2396055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2397e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2398abd58f01SBen Widawsky 
2399c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2400c42664ccSDaniel Vetter 			continue;
2401c42664ccSDaniel Vetter 
2402e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2403e32192e1STvrtko Ursulin 		if (!iir) {
2404e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2405e32192e1STvrtko Ursulin 			continue;
2406e32192e1STvrtko Ursulin 		}
2407770de83dSDamien Lespiau 
2408e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2409e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2410e32192e1STvrtko Ursulin 
2411e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_VBLANK &&
2412*91d14251STvrtko Ursulin 		    intel_pipe_handle_vblank(dev_priv, pipe))
2413*91d14251STvrtko Ursulin 			intel_check_page_flip(dev_priv, pipe);
2414abd58f01SBen Widawsky 
2415e32192e1STvrtko Ursulin 		flip_done = iir;
2416b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2417e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2418770de83dSDamien Lespiau 		else
2419e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2420770de83dSDamien Lespiau 
2421770de83dSDamien Lespiau 		if (flip_done) {
2422*91d14251STvrtko Ursulin 			intel_prepare_page_flip(dev_priv, pipe);
2423*91d14251STvrtko Ursulin 			intel_finish_page_flip_plane(dev_priv, pipe);
2424abd58f01SBen Widawsky 		}
2425abd58f01SBen Widawsky 
2426e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2427*91d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24280fbe7870SDaniel Vetter 
2429e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2430e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
243138d83c96SDaniel Vetter 
2432e32192e1STvrtko Ursulin 		fault_errors = iir;
2433b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2434e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2435770de83dSDamien Lespiau 		else
2436e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2437770de83dSDamien Lespiau 
2438770de83dSDamien Lespiau 		if (fault_errors)
243930100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
244030100f2bSDaniel Vetter 				  pipe_name(pipe),
2441e32192e1STvrtko Ursulin 				  fault_errors);
2442abd58f01SBen Widawsky 	}
2443abd58f01SBen Widawsky 
2444*91d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2445266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
244692d03a80SDaniel Vetter 		/*
244792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
244892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
244992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
245092d03a80SDaniel Vetter 		 */
2451e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2452e32192e1STvrtko Ursulin 		if (iir) {
2453e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
245492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24556dbf30ceSVille Syrjälä 
24566dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
2457*91d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
24586dbf30ceSVille Syrjälä 			else
2459*91d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
24602dfb0b81SJani Nikula 		} else {
24612dfb0b81SJani Nikula 			/*
24622dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24632dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24642dfb0b81SJani Nikula 			 */
24652dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
24662dfb0b81SJani Nikula 		}
246792d03a80SDaniel Vetter 	}
246892d03a80SDaniel Vetter 
2469f11a0f46STvrtko Ursulin 	return ret;
2470f11a0f46STvrtko Ursulin }
2471f11a0f46STvrtko Ursulin 
2472f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2473f11a0f46STvrtko Ursulin {
2474f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2475f11a0f46STvrtko Ursulin 	struct drm_i915_private *dev_priv = dev->dev_private;
2476f11a0f46STvrtko Ursulin 	u32 master_ctl;
2477e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2478f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2479f11a0f46STvrtko Ursulin 
2480f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2481f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2482f11a0f46STvrtko Ursulin 
2483f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2484f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2485f11a0f46STvrtko Ursulin 	if (!master_ctl)
2486f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2487f11a0f46STvrtko Ursulin 
2488f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2489f11a0f46STvrtko Ursulin 
2490f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2491f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2492f11a0f46STvrtko Ursulin 
2493f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2494e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2495e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2496f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2497f11a0f46STvrtko Ursulin 
2498cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2499cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2500abd58f01SBen Widawsky 
25011f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
25021f814dacSImre Deak 
2503abd58f01SBen Widawsky 	return ret;
2504abd58f01SBen Widawsky }
2505abd58f01SBen Widawsky 
250617e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
250717e1df07SDaniel Vetter 			       bool reset_completed)
250817e1df07SDaniel Vetter {
2509e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
251017e1df07SDaniel Vetter 
251117e1df07SDaniel Vetter 	/*
251217e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
251317e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
251417e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
251517e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
251617e1df07SDaniel Vetter 	 */
251717e1df07SDaniel Vetter 
251817e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2519b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
2520e2f80391STvrtko Ursulin 		wake_up_all(&engine->irq_queue);
252117e1df07SDaniel Vetter 
252217e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
252317e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
252417e1df07SDaniel Vetter 
252517e1df07SDaniel Vetter 	/*
252617e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
252717e1df07SDaniel Vetter 	 * reset state is cleared.
252817e1df07SDaniel Vetter 	 */
252917e1df07SDaniel Vetter 	if (reset_completed)
253017e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
253117e1df07SDaniel Vetter }
253217e1df07SDaniel Vetter 
25338a905236SJesse Barnes /**
2534b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
2535468f9d29SJavier Martinez Canillas  * @dev: drm device
25368a905236SJesse Barnes  *
25378a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
25388a905236SJesse Barnes  * was detected.
25398a905236SJesse Barnes  */
2540b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
25418a905236SJesse Barnes {
2542b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2543cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2544cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2545cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
254617e1df07SDaniel Vetter 	int ret;
25478a905236SJesse Barnes 
25485bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
25498a905236SJesse Barnes 
25507db0ba24SDaniel Vetter 	/*
25517db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
25527db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
25537db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
25547db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
25557db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
25567db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
25577db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
25587db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
25597db0ba24SDaniel Vetter 	 */
2560d98c52cfSChris Wilson 	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
256144d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
25625bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
25637db0ba24SDaniel Vetter 				   reset_event);
25641f83fee0SDaniel Vetter 
256517e1df07SDaniel Vetter 		/*
2566f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2567f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2568f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2569f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2570f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2571f454c694SImre Deak 		 */
2572f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
25737514747dSVille Syrjälä 
25747514747dSVille Syrjälä 		intel_prepare_reset(dev);
25757514747dSVille Syrjälä 
2576f454c694SImre Deak 		/*
257717e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
257817e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
257917e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
258017e1df07SDaniel Vetter 		 * deadlocks with the reset work.
258117e1df07SDaniel Vetter 		 */
2582f69061beSDaniel Vetter 		ret = i915_reset(dev);
2583f69061beSDaniel Vetter 
25847514747dSVille Syrjälä 		intel_finish_reset(dev);
258517e1df07SDaniel Vetter 
2586f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2587f454c694SImre Deak 
2588d98c52cfSChris Wilson 		if (ret == 0)
25895bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2590f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
25911f83fee0SDaniel Vetter 
259217e1df07SDaniel Vetter 		/*
259317e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
259417e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
259517e1df07SDaniel Vetter 		 */
259617e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2597f316a42cSBen Gamari 	}
25988a905236SJesse Barnes }
25998a905236SJesse Barnes 
260035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2601c0e09200SDave Airlie {
26028a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2603bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
260463eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2605050ee91fSBen Widawsky 	int pipe, i;
260663eeaf38SJesse Barnes 
260735aed2e6SChris Wilson 	if (!eir)
260835aed2e6SChris Wilson 		return;
260963eeaf38SJesse Barnes 
2610a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
26118a905236SJesse Barnes 
2612bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2613bd9854f9SBen Widawsky 
26148a905236SJesse Barnes 	if (IS_G4X(dev)) {
26158a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
26168a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
26178a905236SJesse Barnes 
2618a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2619a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2620050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2621050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2622a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2623a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
26248a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26253143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
26268a905236SJesse Barnes 		}
26278a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
26288a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2629a70491ccSJoe Perches 			pr_err("page table error\n");
2630a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
26318a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26323143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
26338a905236SJesse Barnes 		}
26348a905236SJesse Barnes 	}
26358a905236SJesse Barnes 
2636a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
263763eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
263863eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2639a70491ccSJoe Perches 			pr_err("page table error\n");
2640a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
264163eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26423143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
264363eeaf38SJesse Barnes 		}
26448a905236SJesse Barnes 	}
26458a905236SJesse Barnes 
264663eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2647a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2648055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2649a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
26509db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
265163eeaf38SJesse Barnes 		/* pipestat has already been acked */
265263eeaf38SJesse Barnes 	}
265363eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2654a70491ccSJoe Perches 		pr_err("instruction error\n");
2655a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2656050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2657050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2658a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
265963eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
266063eeaf38SJesse Barnes 
2661a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2662a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2663a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
266463eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
26653143a2bfSChris Wilson 			POSTING_READ(IPEIR);
266663eeaf38SJesse Barnes 		} else {
266763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
266863eeaf38SJesse Barnes 
2669a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2670a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2671a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2672a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
267363eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26743143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
267563eeaf38SJesse Barnes 		}
267663eeaf38SJesse Barnes 	}
267763eeaf38SJesse Barnes 
267863eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
26793143a2bfSChris Wilson 	POSTING_READ(EIR);
268063eeaf38SJesse Barnes 	eir = I915_READ(EIR);
268163eeaf38SJesse Barnes 	if (eir) {
268263eeaf38SJesse Barnes 		/*
268363eeaf38SJesse Barnes 		 * some errors might have become stuck,
268463eeaf38SJesse Barnes 		 * mask them.
268563eeaf38SJesse Barnes 		 */
268663eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
268763eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
268863eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
268963eeaf38SJesse Barnes 	}
269035aed2e6SChris Wilson }
269135aed2e6SChris Wilson 
269235aed2e6SChris Wilson /**
2693b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
269435aed2e6SChris Wilson  * @dev: drm device
269514b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
2696aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
269735aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
269835aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
269935aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
270035aed2e6SChris Wilson  * of a ring dump etc.).
270135aed2e6SChris Wilson  */
270214b730fcSarun.siluvery@linux.intel.com void i915_handle_error(struct drm_device *dev, u32 engine_mask,
270358174462SMika Kuoppala 		       const char *fmt, ...)
270435aed2e6SChris Wilson {
270535aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
270658174462SMika Kuoppala 	va_list args;
270758174462SMika Kuoppala 	char error_msg[80];
270835aed2e6SChris Wilson 
270958174462SMika Kuoppala 	va_start(args, fmt);
271058174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
271158174462SMika Kuoppala 	va_end(args);
271258174462SMika Kuoppala 
271314b730fcSarun.siluvery@linux.intel.com 	i915_capture_error_state(dev, engine_mask, error_msg);
271435aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
27158a905236SJesse Barnes 
271614b730fcSarun.siluvery@linux.intel.com 	if (engine_mask) {
2717805de8f4SPeter Zijlstra 		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2718f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2719ba1234d1SBen Gamari 
272011ed50ecSBen Gamari 		/*
2721b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2722b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2723b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
272417e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
272517e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
272617e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
272717e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
272817e1df07SDaniel Vetter 		 *
272917e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
273017e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
273117e1df07SDaniel Vetter 		 * counter atomic_t.
273211ed50ecSBen Gamari 		 */
273317e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
273411ed50ecSBen Gamari 	}
273511ed50ecSBen Gamari 
2736b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
27378a905236SJesse Barnes }
27388a905236SJesse Barnes 
273942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
274042f52ef8SKeith Packard  * we use as a pipe index
274142f52ef8SKeith Packard  */
274288e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
27430a3e67a4SJesse Barnes {
27442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2745e9d21d7fSKeith Packard 	unsigned long irqflags;
274671e0ffa5SJesse Barnes 
27471ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2748f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
27497c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2750755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
27510a3e67a4SJesse Barnes 	else
27527c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2753755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
27541ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27558692d00eSChris Wilson 
27560a3e67a4SJesse Barnes 	return 0;
27570a3e67a4SJesse Barnes }
27580a3e67a4SJesse Barnes 
275988e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2760f796cf8fSJesse Barnes {
27612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2762f796cf8fSJesse Barnes 	unsigned long irqflags;
2763b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
276440da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2765f796cf8fSJesse Barnes 
2766f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2767fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2768b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2769b1f14ad0SJesse Barnes 
2770b1f14ad0SJesse Barnes 	return 0;
2771b1f14ad0SJesse Barnes }
2772b1f14ad0SJesse Barnes 
277388e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
27747e231dbeSJesse Barnes {
27752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27767e231dbeSJesse Barnes 	unsigned long irqflags;
27777e231dbeSJesse Barnes 
27787e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
277931acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2780755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
27817e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27827e231dbeSJesse Barnes 
27837e231dbeSJesse Barnes 	return 0;
27847e231dbeSJesse Barnes }
27857e231dbeSJesse Barnes 
278688e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2787abd58f01SBen Widawsky {
2788abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2789abd58f01SBen Widawsky 	unsigned long irqflags;
2790abd58f01SBen Widawsky 
2791abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2792013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2793abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2794013d3752SVille Syrjälä 
2795abd58f01SBen Widawsky 	return 0;
2796abd58f01SBen Widawsky }
2797abd58f01SBen Widawsky 
279842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
279942f52ef8SKeith Packard  * we use as a pipe index
280042f52ef8SKeith Packard  */
280188e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
28020a3e67a4SJesse Barnes {
28032d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2804e9d21d7fSKeith Packard 	unsigned long irqflags;
28050a3e67a4SJesse Barnes 
28061ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28077c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2808755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2809755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28101ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28110a3e67a4SJesse Barnes }
28120a3e67a4SJesse Barnes 
281388e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2814f796cf8fSJesse Barnes {
28152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2816f796cf8fSJesse Barnes 	unsigned long irqflags;
2817b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
281840da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2819f796cf8fSJesse Barnes 
2820f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2821fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2822b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2823b1f14ad0SJesse Barnes }
2824b1f14ad0SJesse Barnes 
282588e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
28267e231dbeSJesse Barnes {
28272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28287e231dbeSJesse Barnes 	unsigned long irqflags;
28297e231dbeSJesse Barnes 
28307e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
283131acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2832755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28337e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28347e231dbeSJesse Barnes }
28357e231dbeSJesse Barnes 
283688e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2837abd58f01SBen Widawsky {
2838abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2839abd58f01SBen Widawsky 	unsigned long irqflags;
2840abd58f01SBen Widawsky 
2841abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2842013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2843abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2844abd58f01SBen Widawsky }
2845abd58f01SBen Widawsky 
28469107e9d2SChris Wilson static bool
28470bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno)
2848893eead0SChris Wilson {
2849cffa781eSChris Wilson 	return i915_seqno_passed(seqno,
2850cffa781eSChris Wilson 				 READ_ONCE(engine->last_submitted_seqno));
2851f65d9421SBen Gamari }
2852f65d9421SBen Gamari 
2853a028c4b0SDaniel Vetter static bool
2854a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2855a028c4b0SDaniel Vetter {
2856a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2857a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2858a028c4b0SDaniel Vetter 	} else {
2859a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2860a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2861a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2862a028c4b0SDaniel Vetter 	}
2863a028c4b0SDaniel Vetter }
2864a028c4b0SDaniel Vetter 
2865a4872ba6SOscar Mateo static struct intel_engine_cs *
28660bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
28670bc40be8STvrtko Ursulin 				 u64 offset)
2868921d42eaSDaniel Vetter {
28690bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2870a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2871921d42eaSDaniel Vetter 
28722d1fe073SJoonas Lahtinen 	if (INTEL_INFO(dev_priv)->gen >= 8) {
2873b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28740bc40be8STvrtko Ursulin 			if (engine == signaller)
2875a6cdb93aSRodrigo Vivi 				continue;
2876a6cdb93aSRodrigo Vivi 
28770bc40be8STvrtko Ursulin 			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2878a6cdb93aSRodrigo Vivi 				return signaller;
2879a6cdb93aSRodrigo Vivi 		}
2880921d42eaSDaniel Vetter 	} else {
2881921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2882921d42eaSDaniel Vetter 
2883b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28840bc40be8STvrtko Ursulin 			if(engine == signaller)
2885921d42eaSDaniel Vetter 				continue;
2886921d42eaSDaniel Vetter 
28870bc40be8STvrtko Ursulin 			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2888921d42eaSDaniel Vetter 				return signaller;
2889921d42eaSDaniel Vetter 		}
2890921d42eaSDaniel Vetter 	}
2891921d42eaSDaniel Vetter 
2892a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
28930bc40be8STvrtko Ursulin 		  engine->id, ipehr, offset);
2894921d42eaSDaniel Vetter 
2895921d42eaSDaniel Vetter 	return NULL;
2896921d42eaSDaniel Vetter }
2897921d42eaSDaniel Vetter 
2898a4872ba6SOscar Mateo static struct intel_engine_cs *
28990bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2900a24a11e6SChris Wilson {
29010bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
290288fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2903a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2904a6cdb93aSRodrigo Vivi 	int i, backwards;
2905a24a11e6SChris Wilson 
2906381e8ae3STomas Elf 	/*
2907381e8ae3STomas Elf 	 * This function does not support execlist mode - any attempt to
2908381e8ae3STomas Elf 	 * proceed further into this function will result in a kernel panic
2909381e8ae3STomas Elf 	 * when dereferencing ring->buffer, which is not set up in execlist
2910381e8ae3STomas Elf 	 * mode.
2911381e8ae3STomas Elf 	 *
2912381e8ae3STomas Elf 	 * The correct way of doing it would be to derive the currently
2913381e8ae3STomas Elf 	 * executing ring buffer from the current context, which is derived
2914381e8ae3STomas Elf 	 * from the currently running request. Unfortunately, to get the
2915381e8ae3STomas Elf 	 * current request we would have to grab the struct_mutex before doing
2916381e8ae3STomas Elf 	 * anything else, which would be ill-advised since some other thread
2917381e8ae3STomas Elf 	 * might have grabbed it already and managed to hang itself, causing
2918381e8ae3STomas Elf 	 * the hang checker to deadlock.
2919381e8ae3STomas Elf 	 *
2920381e8ae3STomas Elf 	 * Therefore, this function does not support execlist mode in its
2921381e8ae3STomas Elf 	 * current form. Just return NULL and move on.
2922381e8ae3STomas Elf 	 */
29230bc40be8STvrtko Ursulin 	if (engine->buffer == NULL)
2924381e8ae3STomas Elf 		return NULL;
2925381e8ae3STomas Elf 
29260bc40be8STvrtko Ursulin 	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
29270bc40be8STvrtko Ursulin 	if (!ipehr_is_semaphore_wait(engine->dev, ipehr))
29286274f212SChris Wilson 		return NULL;
2929a24a11e6SChris Wilson 
293088fe429dSDaniel Vetter 	/*
293188fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
293288fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2933a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2934a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
293588fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
293688fe429dSDaniel Vetter 	 * ringbuffer itself.
2937a24a11e6SChris Wilson 	 */
29380bc40be8STvrtko Ursulin 	head = I915_READ_HEAD(engine) & HEAD_ADDR;
29390bc40be8STvrtko Ursulin 	backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4;
294088fe429dSDaniel Vetter 
2941a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
294288fe429dSDaniel Vetter 		/*
294388fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
294488fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
294588fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
294688fe429dSDaniel Vetter 		 */
29470bc40be8STvrtko Ursulin 		head &= engine->buffer->size - 1;
294888fe429dSDaniel Vetter 
294988fe429dSDaniel Vetter 		/* This here seems to blow up */
29500bc40be8STvrtko Ursulin 		cmd = ioread32(engine->buffer->virtual_start + head);
2951a24a11e6SChris Wilson 		if (cmd == ipehr)
2952a24a11e6SChris Wilson 			break;
2953a24a11e6SChris Wilson 
295488fe429dSDaniel Vetter 		head -= 4;
295588fe429dSDaniel Vetter 	}
2956a24a11e6SChris Wilson 
295788fe429dSDaniel Vetter 	if (!i)
295888fe429dSDaniel Vetter 		return NULL;
295988fe429dSDaniel Vetter 
29600bc40be8STvrtko Ursulin 	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
29610bc40be8STvrtko Ursulin 	if (INTEL_INFO(engine->dev)->gen >= 8) {
29620bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 12);
2963a6cdb93aSRodrigo Vivi 		offset <<= 32;
29640bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 8);
2965a6cdb93aSRodrigo Vivi 	}
29660bc40be8STvrtko Ursulin 	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2967a24a11e6SChris Wilson }
2968a24a11e6SChris Wilson 
29690bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine)
29706274f212SChris Wilson {
29710bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2972a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2973a0d036b0SChris Wilson 	u32 seqno;
29746274f212SChris Wilson 
29750bc40be8STvrtko Ursulin 	engine->hangcheck.deadlock++;
29766274f212SChris Wilson 
29770bc40be8STvrtko Ursulin 	signaller = semaphore_waits_for(engine, &seqno);
29784be17381SChris Wilson 	if (signaller == NULL)
29794be17381SChris Wilson 		return -1;
29804be17381SChris Wilson 
29814be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
2982666796daSTvrtko Ursulin 	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
29836274f212SChris Wilson 		return -1;
29846274f212SChris Wilson 
2985c04e0f3bSChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
29864be17381SChris Wilson 		return 1;
29874be17381SChris Wilson 
2988a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2989a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2990a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
29914be17381SChris Wilson 		return -1;
29924be17381SChris Wilson 
29934be17381SChris Wilson 	return 0;
29946274f212SChris Wilson }
29956274f212SChris Wilson 
29966274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
29976274f212SChris Wilson {
2998e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
29996274f212SChris Wilson 
3000b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
3001e2f80391STvrtko Ursulin 		engine->hangcheck.deadlock = 0;
30026274f212SChris Wilson }
30036274f212SChris Wilson 
30040bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine)
30051ec14ad3SChris Wilson {
300661642ff0SMika Kuoppala 	u32 instdone[I915_NUM_INSTDONE_REG];
300761642ff0SMika Kuoppala 	bool stuck;
300861642ff0SMika Kuoppala 	int i;
30099107e9d2SChris Wilson 
30100bc40be8STvrtko Ursulin 	if (engine->id != RCS)
301161642ff0SMika Kuoppala 		return true;
301261642ff0SMika Kuoppala 
30130bc40be8STvrtko Ursulin 	i915_get_extra_instdone(engine->dev, instdone);
301461642ff0SMika Kuoppala 
301561642ff0SMika Kuoppala 	/* There might be unstable subunit states even when
301661642ff0SMika Kuoppala 	 * actual head is not moving. Filter out the unstable ones by
301761642ff0SMika Kuoppala 	 * accumulating the undone -> done transitions and only
301861642ff0SMika Kuoppala 	 * consider those as progress.
301961642ff0SMika Kuoppala 	 */
302061642ff0SMika Kuoppala 	stuck = true;
302161642ff0SMika Kuoppala 	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
30220bc40be8STvrtko Ursulin 		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
302361642ff0SMika Kuoppala 
30240bc40be8STvrtko Ursulin 		if (tmp != engine->hangcheck.instdone[i])
302561642ff0SMika Kuoppala 			stuck = false;
302661642ff0SMika Kuoppala 
30270bc40be8STvrtko Ursulin 		engine->hangcheck.instdone[i] |= tmp;
302861642ff0SMika Kuoppala 	}
302961642ff0SMika Kuoppala 
303061642ff0SMika Kuoppala 	return stuck;
303161642ff0SMika Kuoppala }
303261642ff0SMika Kuoppala 
303361642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30340bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd)
303561642ff0SMika Kuoppala {
30360bc40be8STvrtko Ursulin 	if (acthd != engine->hangcheck.acthd) {
303761642ff0SMika Kuoppala 
303861642ff0SMika Kuoppala 		/* Clear subunit states on head movement */
30390bc40be8STvrtko Ursulin 		memset(engine->hangcheck.instdone, 0,
30400bc40be8STvrtko Ursulin 		       sizeof(engine->hangcheck.instdone));
304161642ff0SMika Kuoppala 
3042f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
3043f260fe7bSMika Kuoppala 	}
3044f260fe7bSMika Kuoppala 
30450bc40be8STvrtko Ursulin 	if (!subunits_stuck(engine))
304661642ff0SMika Kuoppala 		return HANGCHECK_ACTIVE;
304761642ff0SMika Kuoppala 
304861642ff0SMika Kuoppala 	return HANGCHECK_HUNG;
304961642ff0SMika Kuoppala }
305061642ff0SMika Kuoppala 
305161642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30520bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd)
305361642ff0SMika Kuoppala {
30540bc40be8STvrtko Ursulin 	struct drm_device *dev = engine->dev;
305561642ff0SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
305661642ff0SMika Kuoppala 	enum intel_ring_hangcheck_action ha;
305761642ff0SMika Kuoppala 	u32 tmp;
305861642ff0SMika Kuoppala 
30590bc40be8STvrtko Ursulin 	ha = head_stuck(engine, acthd);
306061642ff0SMika Kuoppala 	if (ha != HANGCHECK_HUNG)
306161642ff0SMika Kuoppala 		return ha;
306261642ff0SMika Kuoppala 
30639107e9d2SChris Wilson 	if (IS_GEN2(dev))
3064f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
30659107e9d2SChris Wilson 
30669107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
30679107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
30689107e9d2SChris Wilson 	 * and break the hang. This should work on
30699107e9d2SChris Wilson 	 * all but the second generation chipsets.
30709107e9d2SChris Wilson 	 */
30710bc40be8STvrtko Ursulin 	tmp = I915_READ_CTL(engine);
30721ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
307314b730fcSarun.siluvery@linux.intel.com 		i915_handle_error(dev, 0,
307458174462SMika Kuoppala 				  "Kicking stuck wait on %s",
30750bc40be8STvrtko Ursulin 				  engine->name);
30760bc40be8STvrtko Ursulin 		I915_WRITE_CTL(engine, tmp);
3077f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
30781ec14ad3SChris Wilson 	}
3079a24a11e6SChris Wilson 
30806274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
30810bc40be8STvrtko Ursulin 		switch (semaphore_passed(engine)) {
30826274f212SChris Wilson 		default:
3083f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
30846274f212SChris Wilson 		case 1:
308514b730fcSarun.siluvery@linux.intel.com 			i915_handle_error(dev, 0,
308658174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
30870bc40be8STvrtko Ursulin 					  engine->name);
30880bc40be8STvrtko Ursulin 			I915_WRITE_CTL(engine, tmp);
3089f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
30906274f212SChris Wilson 		case 0:
3091f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
30926274f212SChris Wilson 		}
30939107e9d2SChris Wilson 	}
30949107e9d2SChris Wilson 
3095f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
3096a24a11e6SChris Wilson }
3097d1e61e7fSChris Wilson 
309812471ba8SChris Wilson static unsigned kick_waiters(struct intel_engine_cs *engine)
309912471ba8SChris Wilson {
310012471ba8SChris Wilson 	struct drm_i915_private *i915 = to_i915(engine->dev);
310112471ba8SChris Wilson 	unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
310212471ba8SChris Wilson 
310312471ba8SChris Wilson 	if (engine->hangcheck.user_interrupts == user_interrupts &&
310412471ba8SChris Wilson 	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
310512471ba8SChris Wilson 		if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
310612471ba8SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
310712471ba8SChris Wilson 				  engine->name);
310812471ba8SChris Wilson 		else
310912471ba8SChris Wilson 			DRM_INFO("Fake missed irq on %s\n",
311012471ba8SChris Wilson 				 engine->name);
311112471ba8SChris Wilson 		wake_up_all(&engine->irq_queue);
311212471ba8SChris Wilson 	}
311312471ba8SChris Wilson 
311412471ba8SChris Wilson 	return user_interrupts;
311512471ba8SChris Wilson }
3116737b1506SChris Wilson /*
3117f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
311805407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
311905407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
312005407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
312105407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
312205407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
3123f65d9421SBen Gamari  */
3124737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
3125f65d9421SBen Gamari {
3126737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
3127737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
3128737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
3129737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
3130e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
3131c3232b18SDave Gordon 	enum intel_engine_id id;
313205407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
3133666796daSTvrtko Ursulin 	bool stuck[I915_NUM_ENGINES] = { 0 };
31349107e9d2SChris Wilson #define BUSY 1
31359107e9d2SChris Wilson #define KICK 5
31369107e9d2SChris Wilson #define HUNG 20
313724a65e62SMika Kuoppala #define ACTIVE_DECAY 15
3138893eead0SChris Wilson 
3139d330a953SJani Nikula 	if (!i915.enable_hangcheck)
31403e0dc6b0SBen Widawsky 		return;
31413e0dc6b0SBen Widawsky 
31421f814dacSImre Deak 	/*
31431f814dacSImre Deak 	 * The hangcheck work is synced during runtime suspend, we don't
31441f814dacSImre Deak 	 * require a wakeref. TODO: instead of disabling the asserts make
31451f814dacSImre Deak 	 * sure that we hold a reference when this work is running.
31461f814dacSImre Deak 	 */
31471f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
31481f814dacSImre Deak 
314975714940SMika Kuoppala 	/* As enabling the GPU requires fairly extensive mmio access,
315075714940SMika Kuoppala 	 * periodically arm the mmio checker to see if we are triggering
315175714940SMika Kuoppala 	 * any invalid access.
315275714940SMika Kuoppala 	 */
315375714940SMika Kuoppala 	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
315475714940SMika Kuoppala 
3155c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
315650877445SChris Wilson 		u64 acthd;
315750877445SChris Wilson 		u32 seqno;
315812471ba8SChris Wilson 		unsigned user_interrupts;
31599107e9d2SChris Wilson 		bool busy = true;
3160b4519513SChris Wilson 
31616274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
31626274f212SChris Wilson 
3163c04e0f3bSChris Wilson 		/* We don't strictly need an irq-barrier here, as we are not
3164c04e0f3bSChris Wilson 		 * serving an interrupt request, be paranoid in case the
3165c04e0f3bSChris Wilson 		 * barrier has side-effects (such as preventing a broken
3166c04e0f3bSChris Wilson 		 * cacheline snoop) and so be sure that we can see the seqno
3167c04e0f3bSChris Wilson 		 * advance. If the seqno should stick, due to a stale
3168c04e0f3bSChris Wilson 		 * cacheline, we would erroneously declare the GPU hung.
3169c04e0f3bSChris Wilson 		 */
3170c04e0f3bSChris Wilson 		if (engine->irq_seqno_barrier)
3171c04e0f3bSChris Wilson 			engine->irq_seqno_barrier(engine);
3172c04e0f3bSChris Wilson 
3173e2f80391STvrtko Ursulin 		acthd = intel_ring_get_active_head(engine);
3174c04e0f3bSChris Wilson 		seqno = engine->get_seqno(engine);
317505407ff8SMika Kuoppala 
317612471ba8SChris Wilson 		/* Reset stuck interrupts between batch advances */
317712471ba8SChris Wilson 		user_interrupts = 0;
317812471ba8SChris Wilson 
3179e2f80391STvrtko Ursulin 		if (engine->hangcheck.seqno == seqno) {
3180e2f80391STvrtko Ursulin 			if (ring_idle(engine, seqno)) {
3181e2f80391STvrtko Ursulin 				engine->hangcheck.action = HANGCHECK_IDLE;
3182e2f80391STvrtko Ursulin 				if (waitqueue_active(&engine->irq_queue)) {
3183094f9a54SChris Wilson 					/* Safeguard against driver failure */
318412471ba8SChris Wilson 					user_interrupts = kick_waiters(engine);
3185e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
31869107e9d2SChris Wilson 				} else
31879107e9d2SChris Wilson 					busy = false;
318805407ff8SMika Kuoppala 			} else {
31896274f212SChris Wilson 				/* We always increment the hangcheck score
31906274f212SChris Wilson 				 * if the ring is busy and still processing
31916274f212SChris Wilson 				 * the same request, so that no single request
31926274f212SChris Wilson 				 * can run indefinitely (such as a chain of
31936274f212SChris Wilson 				 * batches). The only time we do not increment
31946274f212SChris Wilson 				 * the hangcheck score on this ring, if this
31956274f212SChris Wilson 				 * ring is in a legitimate wait for another
31966274f212SChris Wilson 				 * ring. In that case the waiting ring is a
31976274f212SChris Wilson 				 * victim and we want to be sure we catch the
31986274f212SChris Wilson 				 * right culprit. Then every time we do kick
31996274f212SChris Wilson 				 * the ring, add a small increment to the
32006274f212SChris Wilson 				 * score so that we can catch a batch that is
32016274f212SChris Wilson 				 * being repeatedly kicked and so responsible
32026274f212SChris Wilson 				 * for stalling the machine.
32039107e9d2SChris Wilson 				 */
3204e2f80391STvrtko Ursulin 				engine->hangcheck.action = ring_stuck(engine,
3205ad8beaeaSMika Kuoppala 								      acthd);
3206ad8beaeaSMika Kuoppala 
3207e2f80391STvrtko Ursulin 				switch (engine->hangcheck.action) {
3208da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3209f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3210f260fe7bSMika Kuoppala 					break;
321124a65e62SMika Kuoppala 				case HANGCHECK_ACTIVE:
3212e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
32136274f212SChris Wilson 					break;
3214f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3215e2f80391STvrtko Ursulin 					engine->hangcheck.score += KICK;
32166274f212SChris Wilson 					break;
3217f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3218e2f80391STvrtko Ursulin 					engine->hangcheck.score += HUNG;
3219c3232b18SDave Gordon 					stuck[id] = true;
32206274f212SChris Wilson 					break;
32216274f212SChris Wilson 				}
322205407ff8SMika Kuoppala 			}
32239107e9d2SChris Wilson 		} else {
3224e2f80391STvrtko Ursulin 			engine->hangcheck.action = HANGCHECK_ACTIVE;
3225da661464SMika Kuoppala 
32269107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
32279107e9d2SChris Wilson 			 * attempts across multiple batches.
32289107e9d2SChris Wilson 			 */
3229e2f80391STvrtko Ursulin 			if (engine->hangcheck.score > 0)
3230e2f80391STvrtko Ursulin 				engine->hangcheck.score -= ACTIVE_DECAY;
3231e2f80391STvrtko Ursulin 			if (engine->hangcheck.score < 0)
3232e2f80391STvrtko Ursulin 				engine->hangcheck.score = 0;
3233f260fe7bSMika Kuoppala 
323461642ff0SMika Kuoppala 			/* Clear head and subunit states on seqno movement */
323512471ba8SChris Wilson 			acthd = 0;
323661642ff0SMika Kuoppala 
3237e2f80391STvrtko Ursulin 			memset(engine->hangcheck.instdone, 0,
3238e2f80391STvrtko Ursulin 			       sizeof(engine->hangcheck.instdone));
3239cbb465e7SChris Wilson 		}
3240f65d9421SBen Gamari 
3241e2f80391STvrtko Ursulin 		engine->hangcheck.seqno = seqno;
3242e2f80391STvrtko Ursulin 		engine->hangcheck.acthd = acthd;
324312471ba8SChris Wilson 		engine->hangcheck.user_interrupts = user_interrupts;
32449107e9d2SChris Wilson 		busy_count += busy;
324505407ff8SMika Kuoppala 	}
324605407ff8SMika Kuoppala 
3247c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
3248e2f80391STvrtko Ursulin 		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3249b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
3250c3232b18SDave Gordon 				 stuck[id] ? "stuck" : "no progress",
3251e2f80391STvrtko Ursulin 				 engine->name);
325214b730fcSarun.siluvery@linux.intel.com 			rings_hung |= intel_engine_flag(engine);
325305407ff8SMika Kuoppala 		}
325405407ff8SMika Kuoppala 	}
325505407ff8SMika Kuoppala 
32561f814dacSImre Deak 	if (rings_hung) {
325714b730fcSarun.siluvery@linux.intel.com 		i915_handle_error(dev, rings_hung, "Engine(s) hung");
32581f814dacSImre Deak 		goto out;
32591f814dacSImre Deak 	}
326005407ff8SMika Kuoppala 
326105407ff8SMika Kuoppala 	if (busy_count)
326205407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
326305407ff8SMika Kuoppala 		 * being added */
326410cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
32651f814dacSImre Deak 
32661f814dacSImre Deak out:
32671f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
326810cd45b6SMika Kuoppala }
326910cd45b6SMika Kuoppala 
327010cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
327110cd45b6SMika Kuoppala {
3272737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3273672e7b7cSChris Wilson 
3274d330a953SJani Nikula 	if (!i915.enable_hangcheck)
327510cd45b6SMika Kuoppala 		return;
327610cd45b6SMika Kuoppala 
3277737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3278737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3279737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3280737b1506SChris Wilson 	 */
3281737b1506SChris Wilson 
3282737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3283737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3284f65d9421SBen Gamari }
3285f65d9421SBen Gamari 
32861c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
328791738a95SPaulo Zanoni {
328891738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
328991738a95SPaulo Zanoni 
329091738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
329191738a95SPaulo Zanoni 		return;
329291738a95SPaulo Zanoni 
3293f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3294105b122eSPaulo Zanoni 
3295105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3296105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3297622364b6SPaulo Zanoni }
3298105b122eSPaulo Zanoni 
329991738a95SPaulo Zanoni /*
3300622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3301622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3302622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3303622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3304622364b6SPaulo Zanoni  *
3305622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
330691738a95SPaulo Zanoni  */
3307622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3308622364b6SPaulo Zanoni {
3309622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3310622364b6SPaulo Zanoni 
3311622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3312622364b6SPaulo Zanoni 		return;
3313622364b6SPaulo Zanoni 
3314622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
331591738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
331691738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
331791738a95SPaulo Zanoni }
331891738a95SPaulo Zanoni 
33197c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3320d18ea1b5SDaniel Vetter {
3321d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3322d18ea1b5SDaniel Vetter 
3323f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3324a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3325f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3326d18ea1b5SDaniel Vetter }
3327d18ea1b5SDaniel Vetter 
332870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
332970591a41SVille Syrjälä {
333070591a41SVille Syrjälä 	enum pipe pipe;
333170591a41SVille Syrjälä 
333271b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
333371b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
333471b8b41dSVille Syrjälä 	else
333571b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
333671b8b41dSVille Syrjälä 
3337ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
333870591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
333970591a41SVille Syrjälä 
3340ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
3341ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
3342ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
3343ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
3344ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
3345ad22d106SVille Syrjälä 	}
334670591a41SVille Syrjälä 
334770591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
3348ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
334970591a41SVille Syrjälä }
335070591a41SVille Syrjälä 
33518bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33528bb61306SVille Syrjälä {
33538bb61306SVille Syrjälä 	u32 pipestat_mask;
33549ab981f2SVille Syrjälä 	u32 enable_mask;
33558bb61306SVille Syrjälä 	enum pipe pipe;
33568bb61306SVille Syrjälä 
33578bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
33588bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
33598bb61306SVille Syrjälä 
33608bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
33618bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
33628bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
33638bb61306SVille Syrjälä 
33649ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
33658bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33668bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
33678bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
33689ab981f2SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
33696b7eafc1SVille Syrjälä 
33706b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
33716b7eafc1SVille Syrjälä 
33729ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
33738bb61306SVille Syrjälä 
33749ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
33758bb61306SVille Syrjälä }
33768bb61306SVille Syrjälä 
33778bb61306SVille Syrjälä /* drm_dma.h hooks
33788bb61306SVille Syrjälä */
33798bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
33808bb61306SVille Syrjälä {
33818bb61306SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
33828bb61306SVille Syrjälä 
33838bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
33848bb61306SVille Syrjälä 
33858bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
33868bb61306SVille Syrjälä 	if (IS_GEN7(dev))
33878bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
33888bb61306SVille Syrjälä 
33898bb61306SVille Syrjälä 	gen5_gt_irq_reset(dev);
33908bb61306SVille Syrjälä 
33918bb61306SVille Syrjälä 	ibx_irq_reset(dev);
33928bb61306SVille Syrjälä }
33938bb61306SVille Syrjälä 
33947e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
33957e231dbeSJesse Barnes {
33962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33977e231dbeSJesse Barnes 
339834c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
339934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
340034c7b8a7SVille Syrjälä 
34017c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
34027e231dbeSJesse Barnes 
3403ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34049918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
340570591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3406ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34077e231dbeSJesse Barnes }
34087e231dbeSJesse Barnes 
3409d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3410d6e3cca3SDaniel Vetter {
3411d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3412d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3413d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3414d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3415d6e3cca3SDaniel Vetter }
3416d6e3cca3SDaniel Vetter 
3417823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3418abd58f01SBen Widawsky {
3419abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3420abd58f01SBen Widawsky 	int pipe;
3421abd58f01SBen Widawsky 
3422abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3423abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3424abd58f01SBen Widawsky 
3425d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3426abd58f01SBen Widawsky 
3427055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3428f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3429813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3430f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3431abd58f01SBen Widawsky 
3432f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3433f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3434f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3435abd58f01SBen Widawsky 
3436266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
34371c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3438abd58f01SBen Widawsky }
3439abd58f01SBen Widawsky 
34404c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
34414c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3442d49bdb0eSPaulo Zanoni {
34431180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
34446831f3e3SVille Syrjälä 	enum pipe pipe;
3445d49bdb0eSPaulo Zanoni 
344613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
34476831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34486831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
34496831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
34506831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
345113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3452d49bdb0eSPaulo Zanoni }
3453d49bdb0eSPaulo Zanoni 
3454aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3455aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3456aae8ba84SVille Syrjälä {
34576831f3e3SVille Syrjälä 	enum pipe pipe;
34586831f3e3SVille Syrjälä 
3459aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34606831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34616831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3462aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3463aae8ba84SVille Syrjälä 
3464aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3465aae8ba84SVille Syrjälä 	synchronize_irq(dev_priv->dev->irq);
3466aae8ba84SVille Syrjälä }
3467aae8ba84SVille Syrjälä 
346843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
346943f328d7SVille Syrjälä {
347043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
347143f328d7SVille Syrjälä 
347243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
347343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
347443f328d7SVille Syrjälä 
3475d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
347643f328d7SVille Syrjälä 
347743f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
347843f328d7SVille Syrjälä 
3479ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34809918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
348170591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3482ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
348343f328d7SVille Syrjälä }
348443f328d7SVille Syrjälä 
3485*91d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
348687a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
348787a02106SVille Syrjälä {
348887a02106SVille Syrjälä 	struct intel_encoder *encoder;
348987a02106SVille Syrjälä 	u32 enabled_irqs = 0;
349087a02106SVille Syrjälä 
3491*91d14251STvrtko Ursulin 	for_each_intel_encoder(dev_priv->dev, encoder)
349287a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
349387a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
349487a02106SVille Syrjälä 
349587a02106SVille Syrjälä 	return enabled_irqs;
349687a02106SVille Syrjälä }
349787a02106SVille Syrjälä 
3498*91d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
349982a28bcfSDaniel Vetter {
350087a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
350182a28bcfSDaniel Vetter 
3502*91d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3503fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3504*91d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
350582a28bcfSDaniel Vetter 	} else {
3506fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3507*91d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
350882a28bcfSDaniel Vetter 	}
350982a28bcfSDaniel Vetter 
3510fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
351182a28bcfSDaniel Vetter 
35127fe0b973SKeith Packard 	/*
35137fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
35146dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
35156dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
35167fe0b973SKeith Packard 	 */
35177fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35187fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
35197fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
35207fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
35217fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
35220b2eb33eSVille Syrjälä 	/*
35230b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
35240b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
35250b2eb33eSVille Syrjälä 	 */
3526*91d14251STvrtko Ursulin 	if (HAS_PCH_LPT_LP(dev_priv))
35270b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
35287fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35296dbf30ceSVille Syrjälä }
353026951cafSXiong Zhang 
3531*91d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35326dbf30ceSVille Syrjälä {
35336dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
35346dbf30ceSVille Syrjälä 
35356dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3536*91d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
35376dbf30ceSVille Syrjälä 
35386dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
35396dbf30ceSVille Syrjälä 
35406dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
35416dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35426dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
354374c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
35446dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35456dbf30ceSVille Syrjälä 
354626951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
354726951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
354826951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
354926951cafSXiong Zhang }
35507fe0b973SKeith Packard 
3551*91d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3552e4ce95aaSVille Syrjälä {
3553e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3554e4ce95aaSVille Syrjälä 
3555*91d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
35563a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3557*91d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
35583a3b3c7dSVille Syrjälä 
35593a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3560*91d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
356123bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3562*91d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
35633a3b3c7dSVille Syrjälä 
35643a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
356523bb4cb5SVille Syrjälä 	} else {
3566e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
3567*91d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3568e4ce95aaSVille Syrjälä 
3569e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
35703a3b3c7dSVille Syrjälä 	}
3571e4ce95aaSVille Syrjälä 
3572e4ce95aaSVille Syrjälä 	/*
3573e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3574e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
357523bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3576e4ce95aaSVille Syrjälä 	 */
3577e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3578e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3579e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3580e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3581e4ce95aaSVille Syrjälä 
3582*91d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3583e4ce95aaSVille Syrjälä }
3584e4ce95aaSVille Syrjälä 
3585*91d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3586e0a20ad7SShashank Sharma {
3587a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3588e0a20ad7SShashank Sharma 
3589*91d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3590a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3591e0a20ad7SShashank Sharma 
3592a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3593e0a20ad7SShashank Sharma 
3594a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3595a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3596a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3597d252bf68SShubhangi Shrivastava 
3598d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3599d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3600d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3601d252bf68SShubhangi Shrivastava 
3602d252bf68SShubhangi Shrivastava 	/*
3603d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3604d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3605d252bf68SShubhangi Shrivastava 	 */
3606d252bf68SShubhangi Shrivastava 
3607d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3608d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3609d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3610d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3611d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3612d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3613d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3614d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3615d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3616d252bf68SShubhangi Shrivastava 
3617a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3618e0a20ad7SShashank Sharma }
3619e0a20ad7SShashank Sharma 
3620d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3621d46da437SPaulo Zanoni {
36222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
362382a28bcfSDaniel Vetter 	u32 mask;
3624d46da437SPaulo Zanoni 
3625692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3626692a04cfSDaniel Vetter 		return;
3627692a04cfSDaniel Vetter 
3628105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
36295c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3630105b122eSPaulo Zanoni 	else
36315c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36328664281bSPaulo Zanoni 
3633b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3634d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3635d46da437SPaulo Zanoni }
3636d46da437SPaulo Zanoni 
36370a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
36380a9a8c91SDaniel Vetter {
36390a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
36400a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
36410a9a8c91SDaniel Vetter 
36420a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
36430a9a8c91SDaniel Vetter 
36440a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3645040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
36460a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
364735a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
364835a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
36490a9a8c91SDaniel Vetter 	}
36500a9a8c91SDaniel Vetter 
36510a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
36520a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
36530a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
36540a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
36550a9a8c91SDaniel Vetter 	} else {
36560a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
36570a9a8c91SDaniel Vetter 	}
36580a9a8c91SDaniel Vetter 
365935079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
36600a9a8c91SDaniel Vetter 
36610a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
366278e68d36SImre Deak 		/*
366378e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
366478e68d36SImre Deak 		 * itself is enabled/disabled.
366578e68d36SImre Deak 		 */
36660a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
36670a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
36680a9a8c91SDaniel Vetter 
3669605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
367035079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
36710a9a8c91SDaniel Vetter 	}
36720a9a8c91SDaniel Vetter }
36730a9a8c91SDaniel Vetter 
3674f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3675036a4a7dSZhenyu Wang {
36762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36778e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36788e76f8dcSPaulo Zanoni 
36798e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
36808e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
36818e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
36828e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
36835c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
36848e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
368523bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
368623bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36878e76f8dcSPaulo Zanoni 	} else {
36888e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3689ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
36905b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
36915b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
36925b3a856bSDaniel Vetter 				DE_POISON);
3693e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3694e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3695e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36968e76f8dcSPaulo Zanoni 	}
3697036a4a7dSZhenyu Wang 
36981ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3699036a4a7dSZhenyu Wang 
37000c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
37010c841212SPaulo Zanoni 
3702622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3703622364b6SPaulo Zanoni 
370435079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3705036a4a7dSZhenyu Wang 
37060a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3707036a4a7dSZhenyu Wang 
3708d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
37097fe0b973SKeith Packard 
3710f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
37116005ce42SDaniel Vetter 		/* Enable PCU event interrupts
37126005ce42SDaniel Vetter 		 *
37136005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
37144bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
37154bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3716d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3717fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3718d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3719f97108d1SJesse Barnes 	}
3720f97108d1SJesse Barnes 
3721036a4a7dSZhenyu Wang 	return 0;
3722036a4a7dSZhenyu Wang }
3723036a4a7dSZhenyu Wang 
3724f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3725f8b79e58SImre Deak {
3726f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3727f8b79e58SImre Deak 
3728f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3729f8b79e58SImre Deak 		return;
3730f8b79e58SImre Deak 
3731f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3732f8b79e58SImre Deak 
3733d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3734d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3735ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3736f8b79e58SImre Deak 	}
3737d6c69803SVille Syrjälä }
3738f8b79e58SImre Deak 
3739f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3740f8b79e58SImre Deak {
3741f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3742f8b79e58SImre Deak 
3743f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3744f8b79e58SImre Deak 		return;
3745f8b79e58SImre Deak 
3746f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3747f8b79e58SImre Deak 
3748950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3749ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3750f8b79e58SImre Deak }
3751f8b79e58SImre Deak 
37520e6c9a9eSVille Syrjälä 
37530e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
37540e6c9a9eSVille Syrjälä {
37550e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
37560e6c9a9eSVille Syrjälä 
37570a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
37587e231dbeSJesse Barnes 
3759ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37609918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3761ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3762ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3763ad22d106SVille Syrjälä 
37647e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
376534c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
376620afbda2SDaniel Vetter 
376720afbda2SDaniel Vetter 	return 0;
376820afbda2SDaniel Vetter }
376920afbda2SDaniel Vetter 
3770abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3771abd58f01SBen Widawsky {
3772abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3773abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3774abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
377573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
377673d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
377773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3778abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
377973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
378073d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
378173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3782abd58f01SBen Widawsky 		0,
378373d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
378473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3785abd58f01SBen Widawsky 		};
3786abd58f01SBen Widawsky 
378798735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
378898735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
378998735739STvrtko Ursulin 
37900961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
37919a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
37929a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
379378e68d36SImre Deak 	/*
379478e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
379578e68d36SImre Deak 	 * is enabled/disabled.
379678e68d36SImre Deak 	 */
379778e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
37989a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3799abd58f01SBen Widawsky }
3800abd58f01SBen Widawsky 
3801abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3802abd58f01SBen Widawsky {
3803770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3804770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
38053a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
38063a3b3c7dSVille Syrjälä 	u32 de_port_enables;
38073a3b3c7dSVille Syrjälä 	enum pipe pipe;
3808770de83dSDamien Lespiau 
3809b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3810770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3811770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
38123a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
381388e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
38149e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
38153a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
38163a3b3c7dSVille Syrjälä 	} else {
3817770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3818770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
38193a3b3c7dSVille Syrjälä 	}
3820770de83dSDamien Lespiau 
3821770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3822770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3823770de83dSDamien Lespiau 
38243a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3825a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3826a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3827a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
38283a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
38293a3b3c7dSVille Syrjälä 
383013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
383113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
383213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3833abd58f01SBen Widawsky 
3834055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3835f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3836813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3837813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3838813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
383935079899SPaulo Zanoni 					  de_pipe_enables);
3840abd58f01SBen Widawsky 
38413a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3842abd58f01SBen Widawsky }
3843abd58f01SBen Widawsky 
3844abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3845abd58f01SBen Widawsky {
3846abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3847abd58f01SBen Widawsky 
3848266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3849622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3850622364b6SPaulo Zanoni 
3851abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3852abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3853abd58f01SBen Widawsky 
3854266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3855abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3856abd58f01SBen Widawsky 
3857e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3858abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3859abd58f01SBen Widawsky 
3860abd58f01SBen Widawsky 	return 0;
3861abd58f01SBen Widawsky }
3862abd58f01SBen Widawsky 
386343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
386443f328d7SVille Syrjälä {
386543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
386643f328d7SVille Syrjälä 
386743f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
386843f328d7SVille Syrjälä 
3869ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38709918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3871ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3872ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3873ad22d106SVille Syrjälä 
3874e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
387543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
387643f328d7SVille Syrjälä 
387743f328d7SVille Syrjälä 	return 0;
387843f328d7SVille Syrjälä }
387943f328d7SVille Syrjälä 
3880abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3881abd58f01SBen Widawsky {
3882abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3883abd58f01SBen Widawsky 
3884abd58f01SBen Widawsky 	if (!dev_priv)
3885abd58f01SBen Widawsky 		return;
3886abd58f01SBen Widawsky 
3887823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3888abd58f01SBen Widawsky }
3889abd58f01SBen Widawsky 
38907e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
38917e231dbeSJesse Barnes {
38922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38937e231dbeSJesse Barnes 
38947e231dbeSJesse Barnes 	if (!dev_priv)
38957e231dbeSJesse Barnes 		return;
38967e231dbeSJesse Barnes 
3897843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
389834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3899843d0e7dSImre Deak 
3900893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3901893fce8eSVille Syrjälä 
39027e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3903f8b79e58SImre Deak 
3904ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39059918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3906ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3907ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
39087e231dbeSJesse Barnes }
39097e231dbeSJesse Barnes 
391043f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
391143f328d7SVille Syrjälä {
391243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
391343f328d7SVille Syrjälä 
391443f328d7SVille Syrjälä 	if (!dev_priv)
391543f328d7SVille Syrjälä 		return;
391643f328d7SVille Syrjälä 
391743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
391843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
391943f328d7SVille Syrjälä 
3920a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
392143f328d7SVille Syrjälä 
3922a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
392343f328d7SVille Syrjälä 
3924ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39259918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3926ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3927ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
392843f328d7SVille Syrjälä }
392943f328d7SVille Syrjälä 
3930f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3931036a4a7dSZhenyu Wang {
39322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39334697995bSJesse Barnes 
39344697995bSJesse Barnes 	if (!dev_priv)
39354697995bSJesse Barnes 		return;
39364697995bSJesse Barnes 
3937be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3938036a4a7dSZhenyu Wang }
3939036a4a7dSZhenyu Wang 
3940c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3941c2798b19SChris Wilson {
39422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3943c2798b19SChris Wilson 	int pipe;
3944c2798b19SChris Wilson 
3945055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3946c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3947c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3948c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3949c2798b19SChris Wilson 	POSTING_READ16(IER);
3950c2798b19SChris Wilson }
3951c2798b19SChris Wilson 
3952c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3953c2798b19SChris Wilson {
39542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3955c2798b19SChris Wilson 
3956c2798b19SChris Wilson 	I915_WRITE16(EMR,
3957c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3958c2798b19SChris Wilson 
3959c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3960c2798b19SChris Wilson 	dev_priv->irq_mask =
3961c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3962c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3963c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
396437ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3965c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3966c2798b19SChris Wilson 
3967c2798b19SChris Wilson 	I915_WRITE16(IER,
3968c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3969c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3970c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3971c2798b19SChris Wilson 	POSTING_READ16(IER);
3972c2798b19SChris Wilson 
3973379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3974379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3975d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3976755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3977755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3978d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3979379ef82dSDaniel Vetter 
3980c2798b19SChris Wilson 	return 0;
3981c2798b19SChris Wilson }
3982c2798b19SChris Wilson 
398390a72f87SVille Syrjälä /*
398490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
398590a72f87SVille Syrjälä  */
3986*91d14251STvrtko Ursulin static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
39871f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
398890a72f87SVille Syrjälä {
39891f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
399090a72f87SVille Syrjälä 
3991*91d14251STvrtko Ursulin 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
399290a72f87SVille Syrjälä 		return false;
399390a72f87SVille Syrjälä 
399490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3995d6bbafa1SChris Wilson 		goto check_page_flip;
399690a72f87SVille Syrjälä 
399790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
399890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
399990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
400090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
400190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
400290a72f87SVille Syrjälä 	 */
400390a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
4004d6bbafa1SChris Wilson 		goto check_page_flip;
400590a72f87SVille Syrjälä 
4006*91d14251STvrtko Ursulin 	intel_prepare_page_flip(dev_priv, plane);
4007*91d14251STvrtko Ursulin 	intel_finish_page_flip(dev_priv, pipe);
400890a72f87SVille Syrjälä 	return true;
4009d6bbafa1SChris Wilson 
4010d6bbafa1SChris Wilson check_page_flip:
4011*91d14251STvrtko Ursulin 	intel_check_page_flip(dev_priv, pipe);
4012d6bbafa1SChris Wilson 	return false;
401390a72f87SVille Syrjälä }
401490a72f87SVille Syrjälä 
4015ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4016c2798b19SChris Wilson {
401745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4019c2798b19SChris Wilson 	u16 iir, new_iir;
4020c2798b19SChris Wilson 	u32 pipe_stats[2];
4021c2798b19SChris Wilson 	int pipe;
4022c2798b19SChris Wilson 	u16 flip_mask =
4023c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4024c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
40251f814dacSImre Deak 	irqreturn_t ret;
4026c2798b19SChris Wilson 
40272dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40282dd2a883SImre Deak 		return IRQ_NONE;
40292dd2a883SImre Deak 
40301f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40311f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
40321f814dacSImre Deak 
40331f814dacSImre Deak 	ret = IRQ_NONE;
4034c2798b19SChris Wilson 	iir = I915_READ16(IIR);
4035c2798b19SChris Wilson 	if (iir == 0)
40361f814dacSImre Deak 		goto out;
4037c2798b19SChris Wilson 
4038c2798b19SChris Wilson 	while (iir & ~flip_mask) {
4039c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4040c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4041c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4042c2798b19SChris Wilson 		 * interrupts (for non-MSI).
4043c2798b19SChris Wilson 		 */
4044222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4045c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4046aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4047c2798b19SChris Wilson 
4048055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4049f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4050c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4051c2798b19SChris Wilson 
4052c2798b19SChris Wilson 			/*
4053c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4054c2798b19SChris Wilson 			 */
40552d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
4056c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4057c2798b19SChris Wilson 		}
4058222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4059c2798b19SChris Wilson 
4060c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
4061c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
4062c2798b19SChris Wilson 
4063c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40644a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4065c2798b19SChris Wilson 
4066055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
40671f1c2e24SVille Syrjälä 			int plane = pipe;
4068*91d14251STvrtko Ursulin 			if (HAS_FBC(dev_priv))
40691f1c2e24SVille Syrjälä 				plane = !plane;
40701f1c2e24SVille Syrjälä 
40714356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4072*91d14251STvrtko Ursulin 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
40731f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4074c2798b19SChris Wilson 
40754356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4076*91d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
40772d9d2b0bSVille Syrjälä 
40781f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40791f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40801f7247c0SDaniel Vetter 								    pipe);
40814356d586SDaniel Vetter 		}
4082c2798b19SChris Wilson 
4083c2798b19SChris Wilson 		iir = new_iir;
4084c2798b19SChris Wilson 	}
40851f814dacSImre Deak 	ret = IRQ_HANDLED;
4086c2798b19SChris Wilson 
40871f814dacSImre Deak out:
40881f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
40891f814dacSImre Deak 
40901f814dacSImre Deak 	return ret;
4091c2798b19SChris Wilson }
4092c2798b19SChris Wilson 
4093c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
4094c2798b19SChris Wilson {
40952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4096c2798b19SChris Wilson 	int pipe;
4097c2798b19SChris Wilson 
4098055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
4099c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
4100c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4101c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4102c2798b19SChris Wilson 	}
4103c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
4104c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
4105c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
4106c2798b19SChris Wilson }
4107c2798b19SChris Wilson 
4108a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
4109a266c7d5SChris Wilson {
41102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4111a266c7d5SChris Wilson 	int pipe;
4112a266c7d5SChris Wilson 
4113a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41140706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4115a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4116a266c7d5SChris Wilson 	}
4117a266c7d5SChris Wilson 
411800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
4119055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4120a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4121a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4122a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4123a266c7d5SChris Wilson 	POSTING_READ(IER);
4124a266c7d5SChris Wilson }
4125a266c7d5SChris Wilson 
4126a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4127a266c7d5SChris Wilson {
41282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
412938bde180SChris Wilson 	u32 enable_mask;
4130a266c7d5SChris Wilson 
413138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
413238bde180SChris Wilson 
413338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
413438bde180SChris Wilson 	dev_priv->irq_mask =
413538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
413638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
413738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
413838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
413937ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
414038bde180SChris Wilson 
414138bde180SChris Wilson 	enable_mask =
414238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
414338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
414438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
414538bde180SChris Wilson 		I915_USER_INTERRUPT;
414638bde180SChris Wilson 
4147a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41480706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
414920afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
415020afbda2SDaniel Vetter 
4151a266c7d5SChris Wilson 		/* Enable in IER... */
4152a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4153a266c7d5SChris Wilson 		/* and unmask in IMR */
4154a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4155a266c7d5SChris Wilson 	}
4156a266c7d5SChris Wilson 
4157a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4158a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4159a266c7d5SChris Wilson 	POSTING_READ(IER);
4160a266c7d5SChris Wilson 
4161*91d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
416220afbda2SDaniel Vetter 
4163379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4164379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4165d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4166755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4167755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4168d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4169379ef82dSDaniel Vetter 
417020afbda2SDaniel Vetter 	return 0;
417120afbda2SDaniel Vetter }
417220afbda2SDaniel Vetter 
417390a72f87SVille Syrjälä /*
417490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
417590a72f87SVille Syrjälä  */
4176*91d14251STvrtko Ursulin static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
417790a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
417890a72f87SVille Syrjälä {
417990a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
418090a72f87SVille Syrjälä 
4181*91d14251STvrtko Ursulin 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
418290a72f87SVille Syrjälä 		return false;
418390a72f87SVille Syrjälä 
418490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
4185d6bbafa1SChris Wilson 		goto check_page_flip;
418690a72f87SVille Syrjälä 
418790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
418890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
418990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
419090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
419190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
419290a72f87SVille Syrjälä 	 */
419390a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
4194d6bbafa1SChris Wilson 		goto check_page_flip;
419590a72f87SVille Syrjälä 
4196*91d14251STvrtko Ursulin 	intel_prepare_page_flip(dev_priv, plane);
4197*91d14251STvrtko Ursulin 	intel_finish_page_flip(dev_priv, pipe);
419890a72f87SVille Syrjälä 	return true;
4199d6bbafa1SChris Wilson 
4200d6bbafa1SChris Wilson check_page_flip:
4201*91d14251STvrtko Ursulin 	intel_check_page_flip(dev_priv, pipe);
4202d6bbafa1SChris Wilson 	return false;
420390a72f87SVille Syrjälä }
420490a72f87SVille Syrjälä 
4205ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4206a266c7d5SChris Wilson {
420745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
42082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
42098291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
421038bde180SChris Wilson 	u32 flip_mask =
421138bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
421238bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
421338bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4214a266c7d5SChris Wilson 
42152dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42162dd2a883SImre Deak 		return IRQ_NONE;
42172dd2a883SImre Deak 
42181f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42191f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
42201f814dacSImre Deak 
4221a266c7d5SChris Wilson 	iir = I915_READ(IIR);
422238bde180SChris Wilson 	do {
422338bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
42248291ee90SChris Wilson 		bool blc_event = false;
4225a266c7d5SChris Wilson 
4226a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4227a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4228a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4229a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4230a266c7d5SChris Wilson 		 */
4231222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4232a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4233aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4234a266c7d5SChris Wilson 
4235055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4236f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4237a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4238a266c7d5SChris Wilson 
423938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4240a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4241a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
424238bde180SChris Wilson 				irq_received = true;
4243a266c7d5SChris Wilson 			}
4244a266c7d5SChris Wilson 		}
4245222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4246a266c7d5SChris Wilson 
4247a266c7d5SChris Wilson 		if (!irq_received)
4248a266c7d5SChris Wilson 			break;
4249a266c7d5SChris Wilson 
4250a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
4251*91d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
42521ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
42531ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
42541ae3c34cSVille Syrjälä 			if (hotplug_status)
4255*91d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
42561ae3c34cSVille Syrjälä 		}
4257a266c7d5SChris Wilson 
425838bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4259a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4260a266c7d5SChris Wilson 
4261a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42624a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4263a266c7d5SChris Wilson 
4264055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
426538bde180SChris Wilson 			int plane = pipe;
4266*91d14251STvrtko Ursulin 			if (HAS_FBC(dev_priv))
426738bde180SChris Wilson 				plane = !plane;
42685e2032d4SVille Syrjälä 
426990a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4270*91d14251STvrtko Ursulin 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
427190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4272a266c7d5SChris Wilson 
4273a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4274a266c7d5SChris Wilson 				blc_event = true;
42754356d586SDaniel Vetter 
42764356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4277*91d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
42782d9d2b0bSVille Syrjälä 
42791f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42801f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
42811f7247c0SDaniel Vetter 								    pipe);
4282a266c7d5SChris Wilson 		}
4283a266c7d5SChris Wilson 
4284a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4285*91d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4286a266c7d5SChris Wilson 
4287a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4288a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4289a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4290a266c7d5SChris Wilson 		 * we would never get another interrupt.
4291a266c7d5SChris Wilson 		 *
4292a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4293a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4294a266c7d5SChris Wilson 		 * another one.
4295a266c7d5SChris Wilson 		 *
4296a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4297a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4298a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4299a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4300a266c7d5SChris Wilson 		 * stray interrupts.
4301a266c7d5SChris Wilson 		 */
430238bde180SChris Wilson 		ret = IRQ_HANDLED;
4303a266c7d5SChris Wilson 		iir = new_iir;
430438bde180SChris Wilson 	} while (iir & ~flip_mask);
4305a266c7d5SChris Wilson 
43061f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
43071f814dacSImre Deak 
4308a266c7d5SChris Wilson 	return ret;
4309a266c7d5SChris Wilson }
4310a266c7d5SChris Wilson 
4311a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4312a266c7d5SChris Wilson {
43132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4314a266c7d5SChris Wilson 	int pipe;
4315a266c7d5SChris Wilson 
4316a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
43170706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4318a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4319a266c7d5SChris Wilson 	}
4320a266c7d5SChris Wilson 
432100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4322055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
432355b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4324a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
432555b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
432655b39755SChris Wilson 	}
4327a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4328a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4329a266c7d5SChris Wilson 
4330a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4331a266c7d5SChris Wilson }
4332a266c7d5SChris Wilson 
4333a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4334a266c7d5SChris Wilson {
43352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4336a266c7d5SChris Wilson 	int pipe;
4337a266c7d5SChris Wilson 
43380706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4339a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4340a266c7d5SChris Wilson 
4341a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4342055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4343a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4344a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4345a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4346a266c7d5SChris Wilson 	POSTING_READ(IER);
4347a266c7d5SChris Wilson }
4348a266c7d5SChris Wilson 
4349a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4350a266c7d5SChris Wilson {
43512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4352bbba0a97SChris Wilson 	u32 enable_mask;
4353a266c7d5SChris Wilson 	u32 error_mask;
4354a266c7d5SChris Wilson 
4355a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4356bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4357adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4358bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4359bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4360bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4361bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4362bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4363bbba0a97SChris Wilson 
4364bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
436521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
436621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4367bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4368bbba0a97SChris Wilson 
4369*91d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4370bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4371a266c7d5SChris Wilson 
4372b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4373b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4374d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4375755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4376755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4377755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4378d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4379a266c7d5SChris Wilson 
4380a266c7d5SChris Wilson 	/*
4381a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4382a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4383a266c7d5SChris Wilson 	 */
4384*91d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
4385a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4386a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4387a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4388a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4389a266c7d5SChris Wilson 	} else {
4390a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4391a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4392a266c7d5SChris Wilson 	}
4393a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4394a266c7d5SChris Wilson 
4395a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4396a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4397a266c7d5SChris Wilson 	POSTING_READ(IER);
4398a266c7d5SChris Wilson 
43990706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
440020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
440120afbda2SDaniel Vetter 
4402*91d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
440320afbda2SDaniel Vetter 
440420afbda2SDaniel Vetter 	return 0;
440520afbda2SDaniel Vetter }
440620afbda2SDaniel Vetter 
4407*91d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
440820afbda2SDaniel Vetter {
440920afbda2SDaniel Vetter 	u32 hotplug_en;
441020afbda2SDaniel Vetter 
4411b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4412b5ea2d56SDaniel Vetter 
4413adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4414e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
4415*91d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4416a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4417a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4418a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4419a266c7d5SChris Wilson 	*/
4420*91d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4421a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4422a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4423a266c7d5SChris Wilson 
4424a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
44250706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4426f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4427f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4428f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
44290706f17cSEgbert Eich 					     hotplug_en);
4430a266c7d5SChris Wilson }
4431a266c7d5SChris Wilson 
4432ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4433a266c7d5SChris Wilson {
443445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
44352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4436a266c7d5SChris Wilson 	u32 iir, new_iir;
4437a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4438a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
443921ad8330SVille Syrjälä 	u32 flip_mask =
444021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
444121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4442a266c7d5SChris Wilson 
44432dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44442dd2a883SImre Deak 		return IRQ_NONE;
44452dd2a883SImre Deak 
44461f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44471f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44481f814dacSImre Deak 
4449a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4450a266c7d5SChris Wilson 
4451a266c7d5SChris Wilson 	for (;;) {
4452501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
44532c8ba29fSChris Wilson 		bool blc_event = false;
44542c8ba29fSChris Wilson 
4455a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4456a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4457a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4458a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4459a266c7d5SChris Wilson 		 */
4460222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4461a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4462aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4463a266c7d5SChris Wilson 
4464055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4465f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4466a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4467a266c7d5SChris Wilson 
4468a266c7d5SChris Wilson 			/*
4469a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4470a266c7d5SChris Wilson 			 */
4471a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4472a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4473501e01d7SVille Syrjälä 				irq_received = true;
4474a266c7d5SChris Wilson 			}
4475a266c7d5SChris Wilson 		}
4476222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4477a266c7d5SChris Wilson 
4478a266c7d5SChris Wilson 		if (!irq_received)
4479a266c7d5SChris Wilson 			break;
4480a266c7d5SChris Wilson 
4481a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4482a266c7d5SChris Wilson 
4483a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
44841ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
44851ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
44861ae3c34cSVille Syrjälä 			if (hotplug_status)
4487*91d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
44881ae3c34cSVille Syrjälä 		}
4489a266c7d5SChris Wilson 
449021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4491a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4492a266c7d5SChris Wilson 
4493a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44944a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4495a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
44964a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VCS]);
4497a266c7d5SChris Wilson 
4498055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
44992c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4500*91d14251STvrtko Ursulin 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
450190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4502a266c7d5SChris Wilson 
4503a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4504a266c7d5SChris Wilson 				blc_event = true;
45054356d586SDaniel Vetter 
45064356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4507*91d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4508a266c7d5SChris Wilson 
45091f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
45101f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
45112d9d2b0bSVille Syrjälä 		}
4512a266c7d5SChris Wilson 
4513a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4514*91d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4515a266c7d5SChris Wilson 
4516515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4517*91d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4518515ac2bbSDaniel Vetter 
4519a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4520a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4521a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4522a266c7d5SChris Wilson 		 * we would never get another interrupt.
4523a266c7d5SChris Wilson 		 *
4524a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4525a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4526a266c7d5SChris Wilson 		 * another one.
4527a266c7d5SChris Wilson 		 *
4528a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4529a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4530a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4531a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4532a266c7d5SChris Wilson 		 * stray interrupts.
4533a266c7d5SChris Wilson 		 */
4534a266c7d5SChris Wilson 		iir = new_iir;
4535a266c7d5SChris Wilson 	}
4536a266c7d5SChris Wilson 
45371f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45381f814dacSImre Deak 
4539a266c7d5SChris Wilson 	return ret;
4540a266c7d5SChris Wilson }
4541a266c7d5SChris Wilson 
4542a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4543a266c7d5SChris Wilson {
45442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4545a266c7d5SChris Wilson 	int pipe;
4546a266c7d5SChris Wilson 
4547a266c7d5SChris Wilson 	if (!dev_priv)
4548a266c7d5SChris Wilson 		return;
4549a266c7d5SChris Wilson 
45500706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4551a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4552a266c7d5SChris Wilson 
4553a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4554055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4555a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4556a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4557a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4558a266c7d5SChris Wilson 
4559055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4560a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4561a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4562a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4563a266c7d5SChris Wilson }
4564a266c7d5SChris Wilson 
4565fca52a55SDaniel Vetter /**
4566fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4567fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4568fca52a55SDaniel Vetter  *
4569fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4570fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4571fca52a55SDaniel Vetter  */
4572b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4573f71d4af4SJesse Barnes {
4574b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
45758b2e326dSChris Wilson 
457677913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
457777913b39SJani Nikula 
4578c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4579a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
45808b2e326dSChris Wilson 
4581a6706b45SDeepak S 	/* Let's track the enabled rps events */
4582666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
45836c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
45846f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
458531685c25SDeepak S 	else
4586a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4587a6706b45SDeepak S 
4588737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4589737b1506SChris Wilson 			  i915_hangcheck_elapsed);
459061bac78eSDaniel Vetter 
4591b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
45924cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
45934cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4594b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4595f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4596fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4597391f75e2SVille Syrjälä 	} else {
4598391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4599391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4600f71d4af4SJesse Barnes 	}
4601f71d4af4SJesse Barnes 
460221da2700SVille Syrjälä 	/*
460321da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
460421da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
460521da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
460621da2700SVille Syrjälä 	 */
4607b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
460821da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
460921da2700SVille Syrjälä 
4610f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4611f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4612f71d4af4SJesse Barnes 
4613b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
461443f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
461543f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
461643f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
461743f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
461843f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
461943f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
462043f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4621b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
46227e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
46237e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
46247e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
46257e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
46267e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
46277e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4628fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4629b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4630abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4631723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4632abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4633abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4634abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4635abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
46366dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4637e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
46386dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
46396dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
46406dbf30ceSVille Syrjälä 		else
46413a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4642f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4643f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4644723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4645f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4646f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4647f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4648f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4649e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4650f71d4af4SJesse Barnes 	} else {
4651b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4652c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4653c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4654c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4655c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4656b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4657a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4658a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4659a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4660a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4661c2798b19SChris Wilson 		} else {
4662a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4663a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4664a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4665a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4666c2798b19SChris Wilson 		}
4667778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4668778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4669f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4670f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4671f71d4af4SJesse Barnes 	}
4672f71d4af4SJesse Barnes }
467320afbda2SDaniel Vetter 
4674fca52a55SDaniel Vetter /**
4675fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4676fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4677fca52a55SDaniel Vetter  *
4678fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4679fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4680fca52a55SDaniel Vetter  *
4681fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4682fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4683fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4684fca52a55SDaniel Vetter  */
46852aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
46862aeb7d3aSDaniel Vetter {
46872aeb7d3aSDaniel Vetter 	/*
46882aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
46892aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
46902aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
46912aeb7d3aSDaniel Vetter 	 */
46922aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
46932aeb7d3aSDaniel Vetter 
46942aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
46952aeb7d3aSDaniel Vetter }
46962aeb7d3aSDaniel Vetter 
4697fca52a55SDaniel Vetter /**
4698fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4699fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4700fca52a55SDaniel Vetter  *
4701fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4702fca52a55SDaniel Vetter  * resources acquired in the init functions.
4703fca52a55SDaniel Vetter  */
47042aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
47052aeb7d3aSDaniel Vetter {
47062aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
47072aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
47082aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
47092aeb7d3aSDaniel Vetter }
47102aeb7d3aSDaniel Vetter 
4711fca52a55SDaniel Vetter /**
4712fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4713fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4714fca52a55SDaniel Vetter  *
4715fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4716fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4717fca52a55SDaniel Vetter  */
4718b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4719c67a470bSPaulo Zanoni {
4720b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
47212aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
47222dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4723c67a470bSPaulo Zanoni }
4724c67a470bSPaulo Zanoni 
4725fca52a55SDaniel Vetter /**
4726fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4727fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4728fca52a55SDaniel Vetter  *
4729fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4730fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4731fca52a55SDaniel Vetter  */
4732b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4733c67a470bSPaulo Zanoni {
47342aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4735b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4736b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4737c67a470bSPaulo Zanoni }
4738