1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40c0e09200SDave Airlie #include "i915_drv.h" 411c5d22f7SChris Wilson #include "i915_trace.h" 4279e53945SJesse Barnes #include "intel_drv.h" 4355367a27SJani Nikula #include "intel_psr.h" 44c0e09200SDave Airlie 45fca52a55SDaniel Vetter /** 46fca52a55SDaniel Vetter * DOC: interrupt handling 47fca52a55SDaniel Vetter * 48fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 49fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 50fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 51fca52a55SDaniel Vetter */ 52fca52a55SDaniel Vetter 53e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 54e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 55e4ce95aaSVille Syrjälä }; 56e4ce95aaSVille Syrjälä 5723bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5823bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5923bb4cb5SVille Syrjälä }; 6023bb4cb5SVille Syrjälä 613a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 623a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 633a3b3c7dSVille Syrjälä }; 643a3b3c7dSVille Syrjälä 657c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 66e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 68e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 69e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 70e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 737c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7573c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 76e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 77e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 78e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 79e5868a31SEgbert Eich }; 80e5868a31SEgbert Eich 8126951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8274c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8326951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 8426951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8526951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8626951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8726951cafSXiong Zhang }; 8826951cafSXiong Zhang 897c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 90e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 91e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 92e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 93e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 94e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 95e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 96e5868a31SEgbert Eich }; 97e5868a31SEgbert Eich 987c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 99e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 100e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 101e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 102e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 103e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 105e5868a31SEgbert Eich }; 106e5868a31SEgbert Eich 1074bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 108e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 110e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 111e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 113e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 114e5868a31SEgbert Eich }; 115e5868a31SEgbert Eich 116e0a20ad7SShashank Sharma /* BXT hpd list */ 117e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1187f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 119e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 120e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 121e0a20ad7SShashank Sharma }; 122e0a20ad7SShashank Sharma 123b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 124b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 125b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 126b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 127b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 128121e758eSDhinakaran Pandiyan }; 129121e758eSDhinakaran Pandiyan 13031604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13131604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13231604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13331604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 13431604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 13531604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 13631604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 13731604222SAnusha Srivatsa }; 13831604222SAnusha Srivatsa 1395c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 140f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1415c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1425c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1435c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1445c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1455c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1465c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1475c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1485c502442SPaulo Zanoni } while (0) 1495c502442SPaulo Zanoni 1503488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 151a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1525c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 153a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1545c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1555c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1565c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1575c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 158a9d356a6SPaulo Zanoni } while (0) 159a9d356a6SPaulo Zanoni 160e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 161e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 162e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 163e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 164e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 165e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 166e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 167e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 168e9e9848aSVille Syrjälä } while (0) 169e9e9848aSVille Syrjälä 170337ba017SPaulo Zanoni /* 171337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 172337ba017SPaulo Zanoni */ 1733488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 174f0f59a00SVille Syrjälä i915_reg_t reg) 175b51a2842SVille Syrjälä { 176b51a2842SVille Syrjälä u32 val = I915_READ(reg); 177b51a2842SVille Syrjälä 178b51a2842SVille Syrjälä if (val == 0) 179b51a2842SVille Syrjälä return; 180b51a2842SVille Syrjälä 181b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 182f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 183b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 184b51a2842SVille Syrjälä POSTING_READ(reg); 185b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 186b51a2842SVille Syrjälä POSTING_READ(reg); 187b51a2842SVille Syrjälä } 188337ba017SPaulo Zanoni 189e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 190e9e9848aSVille Syrjälä i915_reg_t reg) 191e9e9848aSVille Syrjälä { 192e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 193e9e9848aSVille Syrjälä 194e9e9848aSVille Syrjälä if (val == 0) 195e9e9848aSVille Syrjälä return; 196e9e9848aSVille Syrjälä 197e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 198e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 199e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 200e9e9848aSVille Syrjälä POSTING_READ16(reg); 201e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 202e9e9848aSVille Syrjälä POSTING_READ16(reg); 203e9e9848aSVille Syrjälä } 204e9e9848aSVille Syrjälä 20535079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 2063488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 20735079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 2087d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 2097d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 21035079899SPaulo Zanoni } while (0) 21135079899SPaulo Zanoni 2123488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 2133488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 21435079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 2157d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 2167d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 21735079899SPaulo Zanoni } while (0) 21835079899SPaulo Zanoni 219e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 220e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 221e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 222e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 223e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 224e9e9848aSVille Syrjälä } while (0) 225e9e9848aSVille Syrjälä 226c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 22726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 228c9a9a268SImre Deak 2290706f17cSEgbert Eich /* For display hotplug interrupt */ 2300706f17cSEgbert Eich static inline void 2310706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 232a9c287c9SJani Nikula u32 mask, 233a9c287c9SJani Nikula u32 bits) 2340706f17cSEgbert Eich { 235a9c287c9SJani Nikula u32 val; 2360706f17cSEgbert Eich 23767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2380706f17cSEgbert Eich WARN_ON(bits & ~mask); 2390706f17cSEgbert Eich 2400706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2410706f17cSEgbert Eich val &= ~mask; 2420706f17cSEgbert Eich val |= bits; 2430706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2440706f17cSEgbert Eich } 2450706f17cSEgbert Eich 2460706f17cSEgbert Eich /** 2470706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2480706f17cSEgbert Eich * @dev_priv: driver private 2490706f17cSEgbert Eich * @mask: bits to update 2500706f17cSEgbert Eich * @bits: bits to enable 2510706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2520706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2530706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2540706f17cSEgbert Eich * function is usually not called from a context where the lock is 2550706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2560706f17cSEgbert Eich * version is also available. 2570706f17cSEgbert Eich */ 2580706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 259a9c287c9SJani Nikula u32 mask, 260a9c287c9SJani Nikula u32 bits) 2610706f17cSEgbert Eich { 2620706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2630706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2640706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2650706f17cSEgbert Eich } 2660706f17cSEgbert Eich 26796606f3bSOscar Mateo static u32 26896606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 26996606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 27096606f3bSOscar Mateo 27160a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 27296606f3bSOscar Mateo const unsigned int bank, 27396606f3bSOscar Mateo const unsigned int bit) 27496606f3bSOscar Mateo { 27525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 27696606f3bSOscar Mateo u32 dw; 27796606f3bSOscar Mateo 27896606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 27996606f3bSOscar Mateo 28096606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 28196606f3bSOscar Mateo if (dw & BIT(bit)) { 28296606f3bSOscar Mateo /* 28396606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 28496606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 28596606f3bSOscar Mateo */ 28696606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 28796606f3bSOscar Mateo 28896606f3bSOscar Mateo /* 28996606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 29096606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 29196606f3bSOscar Mateo * our bit, otherwise we are locking the register for 29296606f3bSOscar Mateo * everybody. 29396606f3bSOscar Mateo */ 29496606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 29596606f3bSOscar Mateo 29696606f3bSOscar Mateo return true; 29796606f3bSOscar Mateo } 29896606f3bSOscar Mateo 29996606f3bSOscar Mateo return false; 30096606f3bSOscar Mateo } 30196606f3bSOscar Mateo 302d9dc34f1SVille Syrjälä /** 303d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 304d9dc34f1SVille Syrjälä * @dev_priv: driver private 305d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 306d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 307d9dc34f1SVille Syrjälä */ 308fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 309a9c287c9SJani Nikula u32 interrupt_mask, 310a9c287c9SJani Nikula u32 enabled_irq_mask) 311036a4a7dSZhenyu Wang { 312a9c287c9SJani Nikula u32 new_val; 313d9dc34f1SVille Syrjälä 31467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3154bc9d430SDaniel Vetter 316d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 317d9dc34f1SVille Syrjälä 3189df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 319c67a470bSPaulo Zanoni return; 320c67a470bSPaulo Zanoni 321d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 322d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 323d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 324d9dc34f1SVille Syrjälä 325d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 326d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3271ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3283143a2bfSChris Wilson POSTING_READ(DEIMR); 329036a4a7dSZhenyu Wang } 330036a4a7dSZhenyu Wang } 331036a4a7dSZhenyu Wang 33243eaea13SPaulo Zanoni /** 33343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 33443eaea13SPaulo Zanoni * @dev_priv: driver private 33543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 33643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 33743eaea13SPaulo Zanoni */ 33843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 339a9c287c9SJani Nikula u32 interrupt_mask, 340a9c287c9SJani Nikula u32 enabled_irq_mask) 34143eaea13SPaulo Zanoni { 34267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 34343eaea13SPaulo Zanoni 34415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 34515a17aaeSDaniel Vetter 3469df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 347c67a470bSPaulo Zanoni return; 348c67a470bSPaulo Zanoni 34943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 35043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 35143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 35243eaea13SPaulo Zanoni } 35343eaea13SPaulo Zanoni 354a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 35543eaea13SPaulo Zanoni { 35643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 35731bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 35843eaea13SPaulo Zanoni } 35943eaea13SPaulo Zanoni 360a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 36143eaea13SPaulo Zanoni { 36243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 36343eaea13SPaulo Zanoni } 36443eaea13SPaulo Zanoni 365f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 366b900b949SImre Deak { 367d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 368d02b98b8SOscar Mateo 369bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 370b900b949SImre Deak } 371b900b949SImre Deak 372*917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 373a72fbc3aSImre Deak { 374*917dc6b5SMika Kuoppala i915_reg_t reg; 375*917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 376*917dc6b5SMika Kuoppala 377*917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 378*917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 379*917dc6b5SMika Kuoppala /* pm is in upper half */ 380*917dc6b5SMika Kuoppala mask = mask << 16; 381*917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 382*917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 383*917dc6b5SMika Kuoppala } else { 384*917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 385a72fbc3aSImre Deak } 386a72fbc3aSImre Deak 387*917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 388*917dc6b5SMika Kuoppala POSTING_READ(reg); 389*917dc6b5SMika Kuoppala } 390*917dc6b5SMika Kuoppala 391*917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 392b900b949SImre Deak { 393*917dc6b5SMika Kuoppala i915_reg_t reg; 394*917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 395*917dc6b5SMika Kuoppala 396*917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 397*917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 398*917dc6b5SMika Kuoppala /* pm is in upper half */ 399*917dc6b5SMika Kuoppala mask = mask << 16; 400*917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 401*917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 402*917dc6b5SMika Kuoppala } else { 403*917dc6b5SMika Kuoppala reg = GEN6_PMIER; 404*917dc6b5SMika Kuoppala } 405*917dc6b5SMika Kuoppala 406*917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 407b900b949SImre Deak } 408b900b949SImre Deak 409edbfdb45SPaulo Zanoni /** 410edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 411edbfdb45SPaulo Zanoni * @dev_priv: driver private 412edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 413edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 414edbfdb45SPaulo Zanoni */ 415edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 416a9c287c9SJani Nikula u32 interrupt_mask, 417a9c287c9SJani Nikula u32 enabled_irq_mask) 418edbfdb45SPaulo Zanoni { 419a9c287c9SJani Nikula u32 new_val; 420edbfdb45SPaulo Zanoni 42115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 42215a17aaeSDaniel Vetter 42367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 424edbfdb45SPaulo Zanoni 425f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 426f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 427f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 428f52ecbcfSPaulo Zanoni 429f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 430f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 431*917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 432edbfdb45SPaulo Zanoni } 433f52ecbcfSPaulo Zanoni } 434edbfdb45SPaulo Zanoni 435f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 436edbfdb45SPaulo Zanoni { 4379939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4389939fba2SImre Deak return; 4399939fba2SImre Deak 440edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 441edbfdb45SPaulo Zanoni } 442edbfdb45SPaulo Zanoni 443f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4449939fba2SImre Deak { 4459939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4469939fba2SImre Deak } 4479939fba2SImre Deak 448f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 449edbfdb45SPaulo Zanoni { 4509939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4519939fba2SImre Deak return; 4529939fba2SImre Deak 453f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 454f4e9af4fSAkash Goel } 455f4e9af4fSAkash Goel 4563814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 457f4e9af4fSAkash Goel { 458f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 459f4e9af4fSAkash Goel 46067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 461f4e9af4fSAkash Goel 462f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 463f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 464f4e9af4fSAkash Goel POSTING_READ(reg); 465f4e9af4fSAkash Goel } 466f4e9af4fSAkash Goel 4673814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 468f4e9af4fSAkash Goel { 46967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 470f4e9af4fSAkash Goel 471f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 472*917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 473f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 474f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 475f4e9af4fSAkash Goel } 476f4e9af4fSAkash Goel 4773814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 478f4e9af4fSAkash Goel { 47967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 480f4e9af4fSAkash Goel 481f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 482f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 483*917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 484f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 485edbfdb45SPaulo Zanoni } 486edbfdb45SPaulo Zanoni 487d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 488d02b98b8SOscar Mateo { 489d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 490d02b98b8SOscar Mateo 49196606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 49296606f3bSOscar Mateo ; 493d02b98b8SOscar Mateo 494d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 495d02b98b8SOscar Mateo 496d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 497d02b98b8SOscar Mateo } 498d02b98b8SOscar Mateo 499dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5003cc134e3SImre Deak { 5013cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5024668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 503562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5043cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5053cc134e3SImre Deak } 5063cc134e3SImre Deak 50791d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 508b900b949SImre Deak { 509562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 510562d9baeSSagar Arun Kamble 511562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 512f2a91d1aSChris Wilson return; 513f2a91d1aSChris Wilson 514b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 515562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 51696606f3bSOscar Mateo 517d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 51896606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 519d02b98b8SOscar Mateo else 520c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 52196606f3bSOscar Mateo 522562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 523b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 52478e68d36SImre Deak 525b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 526b900b949SImre Deak } 527b900b949SImre Deak 52891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 529b900b949SImre Deak { 530562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 531562d9baeSSagar Arun Kamble 532562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 533f2a91d1aSChris Wilson return; 534f2a91d1aSChris Wilson 535d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 536562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5379939fba2SImre Deak 538b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5399939fba2SImre Deak 5404668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 54158072ccbSImre Deak 54258072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 54391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 544c33d247dSChris Wilson 545c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5463814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 547c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 548c33d247dSChris Wilson * state of the worker can be discarded. 549c33d247dSChris Wilson */ 550562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 551d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 552d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 553d02b98b8SOscar Mateo else 554c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 555b900b949SImre Deak } 556b900b949SImre Deak 55726705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 55826705e20SSagar Arun Kamble { 5591be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5601be333d3SSagar Arun Kamble 56126705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 56226705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 56326705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 56426705e20SSagar Arun Kamble } 56526705e20SSagar Arun Kamble 56626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 56726705e20SSagar Arun Kamble { 5681be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5691be333d3SSagar Arun Kamble 57026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 57126705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 57226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 57326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 57426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 57526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 57626705e20SSagar Arun Kamble } 57726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 57826705e20SSagar Arun Kamble } 57926705e20SSagar Arun Kamble 58026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 58126705e20SSagar Arun Kamble { 5821be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5831be333d3SSagar Arun Kamble 58426705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 58526705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 58626705e20SSagar Arun Kamble 58726705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 58826705e20SSagar Arun Kamble 58926705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 59026705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 59126705e20SSagar Arun Kamble 59226705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 59326705e20SSagar Arun Kamble } 59426705e20SSagar Arun Kamble 5950961021aSBen Widawsky /** 5963a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 5973a3b3c7dSVille Syrjälä * @dev_priv: driver private 5983a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5993a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6003a3b3c7dSVille Syrjälä */ 6013a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 602a9c287c9SJani Nikula u32 interrupt_mask, 603a9c287c9SJani Nikula u32 enabled_irq_mask) 6043a3b3c7dSVille Syrjälä { 605a9c287c9SJani Nikula u32 new_val; 606a9c287c9SJani Nikula u32 old_val; 6073a3b3c7dSVille Syrjälä 60867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6093a3b3c7dSVille Syrjälä 6103a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6113a3b3c7dSVille Syrjälä 6123a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6133a3b3c7dSVille Syrjälä return; 6143a3b3c7dSVille Syrjälä 6153a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6163a3b3c7dSVille Syrjälä 6173a3b3c7dSVille Syrjälä new_val = old_val; 6183a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6193a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6203a3b3c7dSVille Syrjälä 6213a3b3c7dSVille Syrjälä if (new_val != old_val) { 6223a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6233a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6243a3b3c7dSVille Syrjälä } 6253a3b3c7dSVille Syrjälä } 6263a3b3c7dSVille Syrjälä 6273a3b3c7dSVille Syrjälä /** 628013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 629013d3752SVille Syrjälä * @dev_priv: driver private 630013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 631013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 632013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 633013d3752SVille Syrjälä */ 634013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 635013d3752SVille Syrjälä enum pipe pipe, 636a9c287c9SJani Nikula u32 interrupt_mask, 637a9c287c9SJani Nikula u32 enabled_irq_mask) 638013d3752SVille Syrjälä { 639a9c287c9SJani Nikula u32 new_val; 640013d3752SVille Syrjälä 64167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 642013d3752SVille Syrjälä 643013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 644013d3752SVille Syrjälä 645013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 646013d3752SVille Syrjälä return; 647013d3752SVille Syrjälä 648013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 649013d3752SVille Syrjälä new_val &= ~interrupt_mask; 650013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 651013d3752SVille Syrjälä 652013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 653013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 654013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 655013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 656013d3752SVille Syrjälä } 657013d3752SVille Syrjälä } 658013d3752SVille Syrjälä 659013d3752SVille Syrjälä /** 660fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 661fee884edSDaniel Vetter * @dev_priv: driver private 662fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 663fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 664fee884edSDaniel Vetter */ 66547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 666a9c287c9SJani Nikula u32 interrupt_mask, 667a9c287c9SJani Nikula u32 enabled_irq_mask) 668fee884edSDaniel Vetter { 669a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 670fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 671fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 672fee884edSDaniel Vetter 67315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 67415a17aaeSDaniel Vetter 67567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 676fee884edSDaniel Vetter 6779df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 678c67a470bSPaulo Zanoni return; 679c67a470bSPaulo Zanoni 680fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 681fee884edSDaniel Vetter POSTING_READ(SDEIMR); 682fee884edSDaniel Vetter } 6838664281bSPaulo Zanoni 6846b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 6856b12ca56SVille Syrjälä enum pipe pipe) 6867c463586SKeith Packard { 6876b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 68810c59c51SImre Deak u32 enable_mask = status_mask << 16; 68910c59c51SImre Deak 6906b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6916b12ca56SVille Syrjälä 6926b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 6936b12ca56SVille Syrjälä goto out; 6946b12ca56SVille Syrjälä 69510c59c51SImre Deak /* 696724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 697724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 69810c59c51SImre Deak */ 69910c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 70010c59c51SImre Deak return 0; 701724a6905SVille Syrjälä /* 702724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 703724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 704724a6905SVille Syrjälä */ 705724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 706724a6905SVille Syrjälä return 0; 70710c59c51SImre Deak 70810c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 70910c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 71010c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 71110c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 71210c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 71310c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 71410c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 71510c59c51SImre Deak 7166b12ca56SVille Syrjälä out: 7176b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7186b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7196b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7206b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7216b12ca56SVille Syrjälä 72210c59c51SImre Deak return enable_mask; 72310c59c51SImre Deak } 72410c59c51SImre Deak 7256b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7266b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 727755e9019SImre Deak { 7286b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 729755e9019SImre Deak u32 enable_mask; 730755e9019SImre Deak 7316b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7326b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7336b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7346b12ca56SVille Syrjälä 7356b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7366b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7376b12ca56SVille Syrjälä 7386b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 7396b12ca56SVille Syrjälä return; 7406b12ca56SVille Syrjälä 7416b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 7426b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7436b12ca56SVille Syrjälä 7446b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7456b12ca56SVille Syrjälä POSTING_READ(reg); 746755e9019SImre Deak } 747755e9019SImre Deak 7486b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 7496b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 750755e9019SImre Deak { 7516b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 752755e9019SImre Deak u32 enable_mask; 753755e9019SImre Deak 7546b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7556b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7566b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7576b12ca56SVille Syrjälä 7586b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7596b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7606b12ca56SVille Syrjälä 7616b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7626b12ca56SVille Syrjälä return; 7636b12ca56SVille Syrjälä 7646b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7656b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7666b12ca56SVille Syrjälä 7676b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7686b12ca56SVille Syrjälä POSTING_READ(reg); 769755e9019SImre Deak } 770755e9019SImre Deak 771f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 772f3e30485SVille Syrjälä { 773f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 774f3e30485SVille Syrjälä return false; 775f3e30485SVille Syrjälä 776f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 777f3e30485SVille Syrjälä } 778f3e30485SVille Syrjälä 779c0e09200SDave Airlie /** 780f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 78114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 78201c66889SZhao Yakui */ 78391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 78401c66889SZhao Yakui { 785f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 786f49e38ddSJani Nikula return; 787f49e38ddSJani Nikula 78813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 78901c66889SZhao Yakui 790755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 79191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 7923b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 793755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7941ec14ad3SChris Wilson 79513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 79601c66889SZhao Yakui } 79701c66889SZhao Yakui 798f75f3746SVille Syrjälä /* 799f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 800f75f3746SVille Syrjälä * around the vertical blanking period. 801f75f3746SVille Syrjälä * 802f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 803f75f3746SVille Syrjälä * vblank_start >= 3 804f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 805f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 806f75f3746SVille Syrjälä * vtotal = vblank_start + 3 807f75f3746SVille Syrjälä * 808f75f3746SVille Syrjälä * start of vblank: 809f75f3746SVille Syrjälä * latch double buffered registers 810f75f3746SVille Syrjälä * increment frame counter (ctg+) 811f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 812f75f3746SVille Syrjälä * | 813f75f3746SVille Syrjälä * | frame start: 814f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 815f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 816f75f3746SVille Syrjälä * | | 817f75f3746SVille Syrjälä * | | start of vsync: 818f75f3746SVille Syrjälä * | | generate vsync interrupt 819f75f3746SVille Syrjälä * | | | 820f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 821f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 822f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 823f75f3746SVille Syrjälä * | | <----vs-----> | 824f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 825f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 826f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 827f75f3746SVille Syrjälä * | | | 828f75f3746SVille Syrjälä * last visible pixel first visible pixel 829f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 830f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 831f75f3746SVille Syrjälä * 832f75f3746SVille Syrjälä * x = horizontal active 833f75f3746SVille Syrjälä * _ = horizontal blanking 834f75f3746SVille Syrjälä * hs = horizontal sync 835f75f3746SVille Syrjälä * va = vertical active 836f75f3746SVille Syrjälä * vb = vertical blanking 837f75f3746SVille Syrjälä * vs = vertical sync 838f75f3746SVille Syrjälä * vbs = vblank_start (number) 839f75f3746SVille Syrjälä * 840f75f3746SVille Syrjälä * Summary: 841f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 842f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 843f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 844f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 845f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 846f75f3746SVille Syrjälä */ 847f75f3746SVille Syrjälä 84842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 84942f52ef8SKeith Packard * we use as a pipe index 85042f52ef8SKeith Packard */ 85188e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8520a3e67a4SJesse Barnes { 853fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 85432db0b65SVille Syrjälä struct drm_vblank_crtc *vblank = &dev->vblank[pipe]; 85532db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 856f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 8570b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 858694e409dSVille Syrjälä unsigned long irqflags; 859391f75e2SVille Syrjälä 86032db0b65SVille Syrjälä /* 86132db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 86232db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 86332db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 86432db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 86532db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 86632db0b65SVille Syrjälä * is still in a working state. However the core vblank code 86732db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 86832db0b65SVille Syrjälä * when we've told it that we don't have a working frame 86932db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 87032db0b65SVille Syrjälä */ 87132db0b65SVille Syrjälä if (!vblank->max_vblank_count) 87232db0b65SVille Syrjälä return 0; 87332db0b65SVille Syrjälä 8740b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 8750b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 8760b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 8770b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 8780b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 879391f75e2SVille Syrjälä 8800b2a8e09SVille Syrjälä /* Convert to pixel count */ 8810b2a8e09SVille Syrjälä vbl_start *= htotal; 8820b2a8e09SVille Syrjälä 8830b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 8840b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 8850b2a8e09SVille Syrjälä 8869db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 8879db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 8885eddb70bSChris Wilson 889694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 890694e409dSVille Syrjälä 8910a3e67a4SJesse Barnes /* 8920a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8930a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8940a3e67a4SJesse Barnes * register. 8950a3e67a4SJesse Barnes */ 8960a3e67a4SJesse Barnes do { 897694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 898694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 899694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9000a3e67a4SJesse Barnes } while (high1 != high2); 9010a3e67a4SJesse Barnes 902694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 903694e409dSVille Syrjälä 9045eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 905391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9065eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 907391f75e2SVille Syrjälä 908391f75e2SVille Syrjälä /* 909391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 910391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 911391f75e2SVille Syrjälä * counter against vblank start. 912391f75e2SVille Syrjälä */ 913edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9140a3e67a4SJesse Barnes } 9150a3e67a4SJesse Barnes 916974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9179880b7a5SJesse Barnes { 918fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9199880b7a5SJesse Barnes 920649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9219880b7a5SJesse Barnes } 9229880b7a5SJesse Barnes 923aec0246fSUma Shankar /* 924aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 925aec0246fSUma Shankar * scanline register will not work to get the scanline, 926aec0246fSUma Shankar * since the timings are driven from the PORT or issues 927aec0246fSUma Shankar * with scanline register updates. 928aec0246fSUma Shankar * This function will use Framestamp and current 929aec0246fSUma Shankar * timestamp registers to calculate the scanline. 930aec0246fSUma Shankar */ 931aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 932aec0246fSUma Shankar { 933aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 934aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 935aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 936aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 937aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 938aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 939aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 940aec0246fSUma Shankar u32 clock = mode->crtc_clock; 941aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 942aec0246fSUma Shankar 943aec0246fSUma Shankar /* 944aec0246fSUma Shankar * To avoid the race condition where we might cross into the 945aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 946aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 947aec0246fSUma Shankar * during the same frame. 948aec0246fSUma Shankar */ 949aec0246fSUma Shankar do { 950aec0246fSUma Shankar /* 951aec0246fSUma Shankar * This field provides read back of the display 952aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 953aec0246fSUma Shankar * is sampled at every start of vertical blank. 954aec0246fSUma Shankar */ 955aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 956aec0246fSUma Shankar 957aec0246fSUma Shankar /* 958aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 959aec0246fSUma Shankar * time stamp value. 960aec0246fSUma Shankar */ 961aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 962aec0246fSUma Shankar 963aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 964aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 965aec0246fSUma Shankar 966aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 967aec0246fSUma Shankar clock), 1000 * htotal); 968aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 969aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 970aec0246fSUma Shankar 971aec0246fSUma Shankar return scanline; 972aec0246fSUma Shankar } 973aec0246fSUma Shankar 97475aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 975a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 976a225f079SVille Syrjälä { 977a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 978fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9795caa0feaSDaniel Vetter const struct drm_display_mode *mode; 9805caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 981a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 98280715b2fSVille Syrjälä int position, vtotal; 983a225f079SVille Syrjälä 98472259536SVille Syrjälä if (!crtc->active) 98572259536SVille Syrjälä return -1; 98672259536SVille Syrjälä 9875caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 9885caa0feaSDaniel Vetter mode = &vblank->hwmode; 9895caa0feaSDaniel Vetter 990aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 991aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 992aec0246fSUma Shankar 99380715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 994a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 995a225f079SVille Syrjälä vtotal /= 2; 996a225f079SVille Syrjälä 997cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 99875aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 999a225f079SVille Syrjälä else 100075aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1001a225f079SVille Syrjälä 1002a225f079SVille Syrjälä /* 100341b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 100441b578fbSJesse Barnes * read it just before the start of vblank. So try it again 100541b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 100641b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 100741b578fbSJesse Barnes * 100841b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 100941b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 101041b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 101141b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 101241b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 101341b578fbSJesse Barnes */ 101491d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 101541b578fbSJesse Barnes int i, temp; 101641b578fbSJesse Barnes 101741b578fbSJesse Barnes for (i = 0; i < 100; i++) { 101841b578fbSJesse Barnes udelay(1); 1019707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 102041b578fbSJesse Barnes if (temp != position) { 102141b578fbSJesse Barnes position = temp; 102241b578fbSJesse Barnes break; 102341b578fbSJesse Barnes } 102441b578fbSJesse Barnes } 102541b578fbSJesse Barnes } 102641b578fbSJesse Barnes 102741b578fbSJesse Barnes /* 102880715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 102980715b2fSVille Syrjälä * scanline_offset adjustment. 1030a225f079SVille Syrjälä */ 103180715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1032a225f079SVille Syrjälä } 1033a225f079SVille Syrjälä 10341bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 10351bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 10363bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 10373bb403bfSVille Syrjälä const struct drm_display_mode *mode) 10380af7e4dfSMario Kleiner { 1039fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 104098187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 104198187836SVille Syrjälä pipe); 10423aa18df8SVille Syrjälä int position; 104378e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1044ad3543edSMario Kleiner unsigned long irqflags; 10458a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 10468a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 10478a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 10480af7e4dfSMario Kleiner 1049fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 10500af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 10519db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 10521bf6ad62SDaniel Vetter return false; 10530af7e4dfSMario Kleiner } 10540af7e4dfSMario Kleiner 1055c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 105678e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1057c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1058c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1059c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 10600af7e4dfSMario Kleiner 1061d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1062d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1063d31faf65SVille Syrjälä vbl_end /= 2; 1064d31faf65SVille Syrjälä vtotal /= 2; 1065d31faf65SVille Syrjälä } 1066d31faf65SVille Syrjälä 1067ad3543edSMario Kleiner /* 1068ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1069ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1070ad3543edSMario Kleiner * following code must not block on uncore.lock. 1071ad3543edSMario Kleiner */ 1072ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1073ad3543edSMario Kleiner 1074ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1075ad3543edSMario Kleiner 1076ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1077ad3543edSMario Kleiner if (stime) 1078ad3543edSMario Kleiner *stime = ktime_get(); 1079ad3543edSMario Kleiner 10808a920e24SVille Syrjälä if (use_scanline_counter) { 10810af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 10820af7e4dfSMario Kleiner * scanout position from Display scan line register. 10830af7e4dfSMario Kleiner */ 1084a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 10850af7e4dfSMario Kleiner } else { 10860af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 10870af7e4dfSMario Kleiner * We can split this into vertical and horizontal 10880af7e4dfSMario Kleiner * scanout position. 10890af7e4dfSMario Kleiner */ 109075aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 10910af7e4dfSMario Kleiner 10923aa18df8SVille Syrjälä /* convert to pixel counts */ 10933aa18df8SVille Syrjälä vbl_start *= htotal; 10943aa18df8SVille Syrjälä vbl_end *= htotal; 10953aa18df8SVille Syrjälä vtotal *= htotal; 109678e8fc6bSVille Syrjälä 109778e8fc6bSVille Syrjälä /* 10987e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 10997e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11007e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11017e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11027e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11037e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11047e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11057e78f1cbSVille Syrjälä */ 11067e78f1cbSVille Syrjälä if (position >= vtotal) 11077e78f1cbSVille Syrjälä position = vtotal - 1; 11087e78f1cbSVille Syrjälä 11097e78f1cbSVille Syrjälä /* 111078e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 111178e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 111278e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 111378e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 111478e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 111578e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 111678e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 111778e8fc6bSVille Syrjälä */ 111878e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11193aa18df8SVille Syrjälä } 11203aa18df8SVille Syrjälä 1121ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1122ad3543edSMario Kleiner if (etime) 1123ad3543edSMario Kleiner *etime = ktime_get(); 1124ad3543edSMario Kleiner 1125ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1126ad3543edSMario Kleiner 1127ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1128ad3543edSMario Kleiner 11293aa18df8SVille Syrjälä /* 11303aa18df8SVille Syrjälä * While in vblank, position will be negative 11313aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 11323aa18df8SVille Syrjälä * vblank, position will be positive counting 11333aa18df8SVille Syrjälä * up since vbl_end. 11343aa18df8SVille Syrjälä */ 11353aa18df8SVille Syrjälä if (position >= vbl_start) 11363aa18df8SVille Syrjälä position -= vbl_end; 11373aa18df8SVille Syrjälä else 11383aa18df8SVille Syrjälä position += vtotal - vbl_end; 11393aa18df8SVille Syrjälä 11408a920e24SVille Syrjälä if (use_scanline_counter) { 11413aa18df8SVille Syrjälä *vpos = position; 11423aa18df8SVille Syrjälä *hpos = 0; 11433aa18df8SVille Syrjälä } else { 11440af7e4dfSMario Kleiner *vpos = position / htotal; 11450af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 11460af7e4dfSMario Kleiner } 11470af7e4dfSMario Kleiner 11481bf6ad62SDaniel Vetter return true; 11490af7e4dfSMario Kleiner } 11500af7e4dfSMario Kleiner 1151a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1152a225f079SVille Syrjälä { 1153fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1154a225f079SVille Syrjälä unsigned long irqflags; 1155a225f079SVille Syrjälä int position; 1156a225f079SVille Syrjälä 1157a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1158a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1159a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1160a225f079SVille Syrjälä 1161a225f079SVille Syrjälä return position; 1162a225f079SVille Syrjälä } 1163a225f079SVille Syrjälä 116491d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1165f97108d1SJesse Barnes { 1166b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 11679270388eSDaniel Vetter u8 new_delay; 11689270388eSDaniel Vetter 1169d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1170f97108d1SJesse Barnes 117173edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 117273edd18fSDaniel Vetter 117320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 11749270388eSDaniel Vetter 11757648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1176b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1177b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1178f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1179f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1180f97108d1SJesse Barnes 1181f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1182b5b72e89SMatthew Garrett if (busy_up > max_avg) { 118320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 118420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 118520e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 118620e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1187b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 118820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 118920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 119020e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 119120e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1192f97108d1SJesse Barnes } 1193f97108d1SJesse Barnes 119491d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 119520e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1196f97108d1SJesse Barnes 1197d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 11989270388eSDaniel Vetter 1199f97108d1SJesse Barnes return; 1200f97108d1SJesse Barnes } 1201f97108d1SJesse Barnes 120243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 120343cf3bf0SChris Wilson struct intel_rps_ei *ei) 120431685c25SDeepak S { 1205679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 120643cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 120743cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 120831685c25SDeepak S } 120931685c25SDeepak S 121043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 121143cf3bf0SChris Wilson { 1212562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 121343cf3bf0SChris Wilson } 121443cf3bf0SChris Wilson 121543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 121643cf3bf0SChris Wilson { 1217562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1218562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 121943cf3bf0SChris Wilson struct intel_rps_ei now; 122043cf3bf0SChris Wilson u32 events = 0; 122143cf3bf0SChris Wilson 1222e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 122343cf3bf0SChris Wilson return 0; 122443cf3bf0SChris Wilson 122543cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 122631685c25SDeepak S 1227679cb6c1SMika Kuoppala if (prev->ktime) { 1228e0e8c7cbSChris Wilson u64 time, c0; 1229569884e3SChris Wilson u32 render, media; 1230e0e8c7cbSChris Wilson 1231679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12328f68d591SChris Wilson 1233e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1234e0e8c7cbSChris Wilson 1235e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1236e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1237e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1238e0e8c7cbSChris Wilson * into our activity counter. 1239e0e8c7cbSChris Wilson */ 1240569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1241569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1242569884e3SChris Wilson c0 = max(render, media); 12436b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1244e0e8c7cbSChris Wilson 124560548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1246e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 124760548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1248e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 124931685c25SDeepak S } 125031685c25SDeepak S 1251562d9baeSSagar Arun Kamble rps->ei = now; 125243cf3bf0SChris Wilson return events; 125331685c25SDeepak S } 125431685c25SDeepak S 12554912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12563b8d8d91SJesse Barnes { 12572d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1258562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1259562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12607c0a16adSChris Wilson bool client_boost = false; 12618d3afd7dSChris Wilson int new_delay, adj, min, max; 12627c0a16adSChris Wilson u32 pm_iir = 0; 12633b8d8d91SJesse Barnes 126459cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1265562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1266562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1267562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1268d4d70aa5SImre Deak } 126959cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12704912d041SBen Widawsky 127160611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1272a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 12738d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 12747c0a16adSChris Wilson goto out; 12753b8d8d91SJesse Barnes 12769f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 12777b9e0ae6SChris Wilson 127843cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 127943cf3bf0SChris Wilson 1280562d9baeSSagar Arun Kamble adj = rps->last_adj; 1281562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1282562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1283562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 12847b92c1bdSChris Wilson if (client_boost) 1285562d9baeSSagar Arun Kamble max = rps->max_freq; 1286562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1287562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 12888d3afd7dSChris Wilson adj = 0; 12898d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1290dd75fdc8SChris Wilson if (adj > 0) 1291dd75fdc8SChris Wilson adj *= 2; 1292edcf284bSChris Wilson else /* CHV needs even encode values */ 1293edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 12947e79a683SSagar Arun Kamble 1295562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 12967e79a683SSagar Arun Kamble adj = 0; 12977b92c1bdSChris Wilson } else if (client_boost) { 1298f5a4c67dSChris Wilson adj = 0; 1299dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1300562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1301562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1302562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1303562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1304dd75fdc8SChris Wilson adj = 0; 1305dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1306dd75fdc8SChris Wilson if (adj < 0) 1307dd75fdc8SChris Wilson adj *= 2; 1308edcf284bSChris Wilson else /* CHV needs even encode values */ 1309edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13107e79a683SSagar Arun Kamble 1311562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13127e79a683SSagar Arun Kamble adj = 0; 1313dd75fdc8SChris Wilson } else { /* unknown event */ 1314edcf284bSChris Wilson adj = 0; 1315dd75fdc8SChris Wilson } 13163b8d8d91SJesse Barnes 1317562d9baeSSagar Arun Kamble rps->last_adj = adj; 1318edcf284bSChris Wilson 13192a8862d2SChris Wilson /* 13202a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 13212a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 13222a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 13232a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 13242a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 13252a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 13262a8862d2SChris Wilson */ 13272a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 13282a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 13292a8862d2SChris Wilson rps->last_adj = 0; 13302a8862d2SChris Wilson 133179249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 133279249636SBen Widawsky * interrupt 133379249636SBen Widawsky */ 1334edcf284bSChris Wilson new_delay += adj; 13358d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 133627544369SDeepak S 13379fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 13389fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1339562d9baeSSagar Arun Kamble rps->last_adj = 0; 13409fcee2f7SChris Wilson } 13413b8d8d91SJesse Barnes 13429f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13437c0a16adSChris Wilson 13447c0a16adSChris Wilson out: 13457c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13467c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1347562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13487c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13497c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13503b8d8d91SJesse Barnes } 13513b8d8d91SJesse Barnes 1352e3689190SBen Widawsky 1353e3689190SBen Widawsky /** 1354e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1355e3689190SBen Widawsky * occurred. 1356e3689190SBen Widawsky * @work: workqueue struct 1357e3689190SBen Widawsky * 1358e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1359e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1360e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1361e3689190SBen Widawsky */ 1362e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1363e3689190SBen Widawsky { 13642d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1365cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1366e3689190SBen Widawsky u32 error_status, row, bank, subbank; 136735a85ac6SBen Widawsky char *parity_event[6]; 1368a9c287c9SJani Nikula u32 misccpctl; 1369a9c287c9SJani Nikula u8 slice = 0; 1370e3689190SBen Widawsky 1371e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1372e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1373e3689190SBen Widawsky * any time we access those registers. 1374e3689190SBen Widawsky */ 137591c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1376e3689190SBen Widawsky 137735a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 137835a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 137935a85ac6SBen Widawsky goto out; 138035a85ac6SBen Widawsky 1381e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1382e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1383e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1384e3689190SBen Widawsky 138535a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1386f0f59a00SVille Syrjälä i915_reg_t reg; 138735a85ac6SBen Widawsky 138835a85ac6SBen Widawsky slice--; 13892d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 139035a85ac6SBen Widawsky break; 139135a85ac6SBen Widawsky 139235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 139335a85ac6SBen Widawsky 13946fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 139535a85ac6SBen Widawsky 139635a85ac6SBen Widawsky error_status = I915_READ(reg); 1397e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1398e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1399e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1400e3689190SBen Widawsky 140135a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 140235a85ac6SBen Widawsky POSTING_READ(reg); 1403e3689190SBen Widawsky 1404cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1405e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1406e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1407e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 140835a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 140935a85ac6SBen Widawsky parity_event[5] = NULL; 1410e3689190SBen Widawsky 141191c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1412e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1413e3689190SBen Widawsky 141435a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 141535a85ac6SBen Widawsky slice, row, bank, subbank); 1416e3689190SBen Widawsky 141735a85ac6SBen Widawsky kfree(parity_event[4]); 1418e3689190SBen Widawsky kfree(parity_event[3]); 1419e3689190SBen Widawsky kfree(parity_event[2]); 1420e3689190SBen Widawsky kfree(parity_event[1]); 1421e3689190SBen Widawsky } 1422e3689190SBen Widawsky 142335a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 142435a85ac6SBen Widawsky 142535a85ac6SBen Widawsky out: 142635a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 14274cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 14282d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 14294cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 143035a85ac6SBen Widawsky 143191c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 143235a85ac6SBen Widawsky } 143335a85ac6SBen Widawsky 1434261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1435261e40b8SVille Syrjälä u32 iir) 1436e3689190SBen Widawsky { 1437261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1438e3689190SBen Widawsky return; 1439e3689190SBen Widawsky 1440d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1441261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1442d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1443e3689190SBen Widawsky 1444261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 144535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 144635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 144735a85ac6SBen Widawsky 144835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 144935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 145035a85ac6SBen Widawsky 1451a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1452e3689190SBen Widawsky } 1453e3689190SBen Widawsky 1454261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1455f1af8fc1SPaulo Zanoni u32 gt_iir) 1456f1af8fc1SPaulo Zanoni { 1457f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14588a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1459f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 14608a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1461f1af8fc1SPaulo Zanoni } 1462f1af8fc1SPaulo Zanoni 1463261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1464e7b4c6b1SDaniel Vetter u32 gt_iir) 1465e7b4c6b1SDaniel Vetter { 1466f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14678a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1468cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 14698a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1470cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 14718a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1472e7b4c6b1SDaniel Vetter 1473cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1474cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1475aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1476aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1477e3689190SBen Widawsky 1478261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1479261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1480e7b4c6b1SDaniel Vetter } 1481e7b4c6b1SDaniel Vetter 14825d3d69d5SChris Wilson static void 148351f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1484fbcc1a0cSNick Hoath { 148531de7350SChris Wilson bool tasklet = false; 1486f747026cSChris Wilson 1487fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 14888ea397faSChris Wilson tasklet = true; 148931de7350SChris Wilson 149051f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 149152c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 14924c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 149331de7350SChris Wilson } 149431de7350SChris Wilson 149531de7350SChris Wilson if (tasklet) 1496fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1497fbcc1a0cSNick Hoath } 1498fbcc1a0cSNick Hoath 14992e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 150055ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1501abd58f01SBen Widawsky { 150225286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15032e4a5b25SChris Wilson 1504f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1505f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15068a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1507f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1508f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1509f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1510f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1511f0fd96f5SChris Wilson 1512abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15132e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15142e4a5b25SChris Wilson if (likely(gt_iir[0])) 15152e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1516abd58f01SBen Widawsky } 1517abd58f01SBen Widawsky 15188a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15192e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15202e4a5b25SChris Wilson if (likely(gt_iir[1])) 15212e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 152274cdb337SChris Wilson } 152374cdb337SChris Wilson 152426705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15252e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1526f4de7794SChris Wilson if (likely(gt_iir[2])) 1527f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 15280961021aSBen Widawsky } 15292e4a5b25SChris Wilson 15302e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15312e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 15322e4a5b25SChris Wilson if (likely(gt_iir[3])) 15332e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 153455ef72f2SChris Wilson } 1535abd58f01SBen Widawsky } 1536abd58f01SBen Widawsky 15372e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1538f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1539e30e251aSVille Syrjälä { 1540f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15418a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 154251f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15438a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 154451f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1545e30e251aSVille Syrjälä } 1546e30e251aSVille Syrjälä 15478a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15488a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 15498a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 15508a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 155151f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1552e30e251aSVille Syrjälä } 1553e30e251aSVille Syrjälä 1554f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15558a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 155651f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1557f0fd96f5SChris Wilson } 1558e30e251aSVille Syrjälä 1559f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15602e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15612e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1562e30e251aSVille Syrjälä } 1563f0fd96f5SChris Wilson } 1564e30e251aSVille Syrjälä 1565af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1566121e758eSDhinakaran Pandiyan { 1567af92058fSVille Syrjälä switch (pin) { 1568af92058fSVille Syrjälä case HPD_PORT_C: 1569121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1570af92058fSVille Syrjälä case HPD_PORT_D: 1571121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1572af92058fSVille Syrjälä case HPD_PORT_E: 1573121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1574af92058fSVille Syrjälä case HPD_PORT_F: 1575121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1576121e758eSDhinakaran Pandiyan default: 1577121e758eSDhinakaran Pandiyan return false; 1578121e758eSDhinakaran Pandiyan } 1579121e758eSDhinakaran Pandiyan } 1580121e758eSDhinakaran Pandiyan 1581af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 158263c88d22SImre Deak { 1583af92058fSVille Syrjälä switch (pin) { 1584af92058fSVille Syrjälä case HPD_PORT_A: 1585195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1586af92058fSVille Syrjälä case HPD_PORT_B: 158763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1588af92058fSVille Syrjälä case HPD_PORT_C: 158963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 159063c88d22SImre Deak default: 159163c88d22SImre Deak return false; 159263c88d22SImre Deak } 159363c88d22SImre Deak } 159463c88d22SImre Deak 1595af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 159631604222SAnusha Srivatsa { 1597af92058fSVille Syrjälä switch (pin) { 1598af92058fSVille Syrjälä case HPD_PORT_A: 159931604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1600af92058fSVille Syrjälä case HPD_PORT_B: 160131604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 160231604222SAnusha Srivatsa default: 160331604222SAnusha Srivatsa return false; 160431604222SAnusha Srivatsa } 160531604222SAnusha Srivatsa } 160631604222SAnusha Srivatsa 1607af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 160831604222SAnusha Srivatsa { 1609af92058fSVille Syrjälä switch (pin) { 1610af92058fSVille Syrjälä case HPD_PORT_C: 161131604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1612af92058fSVille Syrjälä case HPD_PORT_D: 161331604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1614af92058fSVille Syrjälä case HPD_PORT_E: 161531604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1616af92058fSVille Syrjälä case HPD_PORT_F: 161731604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 161831604222SAnusha Srivatsa default: 161931604222SAnusha Srivatsa return false; 162031604222SAnusha Srivatsa } 162131604222SAnusha Srivatsa } 162231604222SAnusha Srivatsa 1623af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 16246dbf30ceSVille Syrjälä { 1625af92058fSVille Syrjälä switch (pin) { 1626af92058fSVille Syrjälä case HPD_PORT_E: 16276dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 16286dbf30ceSVille Syrjälä default: 16296dbf30ceSVille Syrjälä return false; 16306dbf30ceSVille Syrjälä } 16316dbf30ceSVille Syrjälä } 16326dbf30ceSVille Syrjälä 1633af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 163474c0b395SVille Syrjälä { 1635af92058fSVille Syrjälä switch (pin) { 1636af92058fSVille Syrjälä case HPD_PORT_A: 163774c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1638af92058fSVille Syrjälä case HPD_PORT_B: 163974c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1640af92058fSVille Syrjälä case HPD_PORT_C: 164174c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1642af92058fSVille Syrjälä case HPD_PORT_D: 164374c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 164474c0b395SVille Syrjälä default: 164574c0b395SVille Syrjälä return false; 164674c0b395SVille Syrjälä } 164774c0b395SVille Syrjälä } 164874c0b395SVille Syrjälä 1649af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1650e4ce95aaSVille Syrjälä { 1651af92058fSVille Syrjälä switch (pin) { 1652af92058fSVille Syrjälä case HPD_PORT_A: 1653e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1654e4ce95aaSVille Syrjälä default: 1655e4ce95aaSVille Syrjälä return false; 1656e4ce95aaSVille Syrjälä } 1657e4ce95aaSVille Syrjälä } 1658e4ce95aaSVille Syrjälä 1659af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166013cf5504SDave Airlie { 1661af92058fSVille Syrjälä switch (pin) { 1662af92058fSVille Syrjälä case HPD_PORT_B: 1663676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1664af92058fSVille Syrjälä case HPD_PORT_C: 1665676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1666af92058fSVille Syrjälä case HPD_PORT_D: 1667676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1668676574dfSJani Nikula default: 1669676574dfSJani Nikula return false; 167013cf5504SDave Airlie } 167113cf5504SDave Airlie } 167213cf5504SDave Airlie 1673af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 167413cf5504SDave Airlie { 1675af92058fSVille Syrjälä switch (pin) { 1676af92058fSVille Syrjälä case HPD_PORT_B: 1677676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1678af92058fSVille Syrjälä case HPD_PORT_C: 1679676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1680af92058fSVille Syrjälä case HPD_PORT_D: 1681676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1682676574dfSJani Nikula default: 1683676574dfSJani Nikula return false; 168413cf5504SDave Airlie } 168513cf5504SDave Airlie } 168613cf5504SDave Airlie 168742db67d6SVille Syrjälä /* 168842db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 168942db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 169042db67d6SVille Syrjälä * hotplug detection results from several registers. 169142db67d6SVille Syrjälä * 169242db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 169342db67d6SVille Syrjälä */ 1694cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1695cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 16968c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1697fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1698af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1699676574dfSJani Nikula { 1700e9be2850SVille Syrjälä enum hpd_pin pin; 1701676574dfSJani Nikula 1702e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1703e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17048c841e57SJani Nikula continue; 17058c841e57SJani Nikula 1706e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1707676574dfSJani Nikula 1708af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1709e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1710676574dfSJani Nikula } 1711676574dfSJani Nikula 1712f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1713f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1714676574dfSJani Nikula 1715676574dfSJani Nikula } 1716676574dfSJani Nikula 171791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1718515ac2bbSDaniel Vetter { 171928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1720515ac2bbSDaniel Vetter } 1721515ac2bbSDaniel Vetter 172291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1723ce99c256SDaniel Vetter { 17249ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1725ce99c256SDaniel Vetter } 1726ce99c256SDaniel Vetter 17278bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 172891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 172991d14251STvrtko Ursulin enum pipe pipe, 1730a9c287c9SJani Nikula u32 crc0, u32 crc1, 1731a9c287c9SJani Nikula u32 crc2, u32 crc3, 1732a9c287c9SJani Nikula u32 crc4) 17338bf1e9f1SShuang He { 17348bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 17358c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 17365cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 17375cee6c45SVille Syrjälä 17385cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1739b2c88f5bSDamien Lespiau 1740d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 17418c6b709dSTomeu Vizoso /* 17428c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 17438c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 17448c6b709dSTomeu Vizoso * out the buggy result. 17458c6b709dSTomeu Vizoso * 1746163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 17478c6b709dSTomeu Vizoso * don't trust that one either. 17488c6b709dSTomeu Vizoso */ 1749033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1750163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 17518c6b709dSTomeu Vizoso pipe_crc->skipped++; 17528c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17538c6b709dSTomeu Vizoso return; 17548c6b709dSTomeu Vizoso } 17558c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17566cc42152SMaarten Lankhorst 1757246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1758ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1759246ee524STomeu Vizoso crcs); 17608c6b709dSTomeu Vizoso } 1761277de95eSDaniel Vetter #else 1762277de95eSDaniel Vetter static inline void 176391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 176491d14251STvrtko Ursulin enum pipe pipe, 1765a9c287c9SJani Nikula u32 crc0, u32 crc1, 1766a9c287c9SJani Nikula u32 crc2, u32 crc3, 1767a9c287c9SJani Nikula u32 crc4) {} 1768277de95eSDaniel Vetter #endif 1769eba94eb9SDaniel Vetter 1770277de95eSDaniel Vetter 177191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 177291d14251STvrtko Ursulin enum pipe pipe) 17735a69b89fSDaniel Vetter { 177491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17755a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 17765a69b89fSDaniel Vetter 0, 0, 0, 0); 17775a69b89fSDaniel Vetter } 17785a69b89fSDaniel Vetter 177991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 178091d14251STvrtko Ursulin enum pipe pipe) 1781eba94eb9SDaniel Vetter { 178291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1783eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1784eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1785eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1786eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 17878bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1788eba94eb9SDaniel Vetter } 17895b3a856bSDaniel Vetter 179091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 179191d14251STvrtko Ursulin enum pipe pipe) 17925b3a856bSDaniel Vetter { 1793a9c287c9SJani Nikula u32 res1, res2; 17940b5c5ed0SDaniel Vetter 179591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 17960b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17970b5c5ed0SDaniel Vetter else 17980b5c5ed0SDaniel Vetter res1 = 0; 17990b5c5ed0SDaniel Vetter 180091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18010b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18020b5c5ed0SDaniel Vetter else 18030b5c5ed0SDaniel Vetter res2 = 0; 18045b3a856bSDaniel Vetter 180591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18060b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18070b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18080b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18090b5c5ed0SDaniel Vetter res1, res2); 18105b3a856bSDaniel Vetter } 18118bf1e9f1SShuang He 18121403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18131403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18141403c0d4SPaulo Zanoni * the work queue. */ 1815a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1816a087bafeSMika Kuoppala { 1817a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1818a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1819a087bafeSMika Kuoppala 1820a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1821a087bafeSMika Kuoppala 1822a087bafeSMika Kuoppala if (unlikely(!events)) 1823a087bafeSMika Kuoppala return; 1824a087bafeSMika Kuoppala 1825a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1826a087bafeSMika Kuoppala 1827a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1828a087bafeSMika Kuoppala return; 1829a087bafeSMika Kuoppala 1830a087bafeSMika Kuoppala rps->pm_iir |= events; 1831a087bafeSMika Kuoppala schedule_work(&rps->work); 1832a087bafeSMika Kuoppala } 1833a087bafeSMika Kuoppala 18341403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1835baf02a1fSBen Widawsky { 1836562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1837562d9baeSSagar Arun Kamble 1838a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 183959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1840f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1841562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1842562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1843562d9baeSSagar Arun Kamble schedule_work(&rps->work); 184441a05a3aSDaniel Vetter } 1845d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1846d4d70aa5SImre Deak } 1847baf02a1fSBen Widawsky 1848bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1849c9a9a268SImre Deak return; 1850c9a9a268SImre Deak 185112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 18528a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 185312638c57SBen Widawsky 1854aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1855aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 185612638c57SBen Widawsky } 1857baf02a1fSBen Widawsky 185826705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 185926705e20SSagar Arun Kamble { 186093bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 186193bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 186226705e20SSagar Arun Kamble } 186326705e20SSagar Arun Kamble 186444d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 186544d9241eSVille Syrjälä { 186644d9241eSVille Syrjälä enum pipe pipe; 186744d9241eSVille Syrjälä 186844d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 186944d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 187044d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 187144d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 187244d9241eSVille Syrjälä 187344d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 187444d9241eSVille Syrjälä } 187544d9241eSVille Syrjälä } 187644d9241eSVille Syrjälä 1877eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 187891d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 18797e231dbeSJesse Barnes { 18807e231dbeSJesse Barnes int pipe; 18817e231dbeSJesse Barnes 188258ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 18831ca993d2SVille Syrjälä 18841ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 18851ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 18861ca993d2SVille Syrjälä return; 18871ca993d2SVille Syrjälä } 18881ca993d2SVille Syrjälä 1889055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1890f0f59a00SVille Syrjälä i915_reg_t reg; 18916b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 189291d181ddSImre Deak 1893bbb5eebfSDaniel Vetter /* 1894bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1895bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1896bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1897bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1898bbb5eebfSDaniel Vetter * handle. 1899bbb5eebfSDaniel Vetter */ 19000f239f4cSDaniel Vetter 19010f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19026b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1903bbb5eebfSDaniel Vetter 1904bbb5eebfSDaniel Vetter switch (pipe) { 1905bbb5eebfSDaniel Vetter case PIPE_A: 1906bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1907bbb5eebfSDaniel Vetter break; 1908bbb5eebfSDaniel Vetter case PIPE_B: 1909bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1910bbb5eebfSDaniel Vetter break; 19113278f67fSVille Syrjälä case PIPE_C: 19123278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19133278f67fSVille Syrjälä break; 1914bbb5eebfSDaniel Vetter } 1915bbb5eebfSDaniel Vetter if (iir & iir_bit) 19166b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1917bbb5eebfSDaniel Vetter 19186b12ca56SVille Syrjälä if (!status_mask) 191991d181ddSImre Deak continue; 192091d181ddSImre Deak 192191d181ddSImre Deak reg = PIPESTAT(pipe); 19226b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 19236b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 19247e231dbeSJesse Barnes 19257e231dbeSJesse Barnes /* 19267e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1927132c27c9SVille Syrjälä * 1928132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1929132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1930132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1931132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1932132c27c9SVille Syrjälä * an interrupt is still pending. 19337e231dbeSJesse Barnes */ 1934132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1935132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1936132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1937132c27c9SVille Syrjälä } 19387e231dbeSJesse Barnes } 193958ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 19402ecb8ca4SVille Syrjälä } 19412ecb8ca4SVille Syrjälä 1942eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1943eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1944eb64343cSVille Syrjälä { 1945eb64343cSVille Syrjälä enum pipe pipe; 1946eb64343cSVille Syrjälä 1947eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1948eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1949eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1950eb64343cSVille Syrjälä 1951eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1952eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1953eb64343cSVille Syrjälä 1954eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1955eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1956eb64343cSVille Syrjälä } 1957eb64343cSVille Syrjälä } 1958eb64343cSVille Syrjälä 1959eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1960eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1961eb64343cSVille Syrjälä { 1962eb64343cSVille Syrjälä bool blc_event = false; 1963eb64343cSVille Syrjälä enum pipe pipe; 1964eb64343cSVille Syrjälä 1965eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1966eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1967eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1968eb64343cSVille Syrjälä 1969eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1970eb64343cSVille Syrjälä blc_event = true; 1971eb64343cSVille Syrjälä 1972eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1973eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1974eb64343cSVille Syrjälä 1975eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1976eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1977eb64343cSVille Syrjälä } 1978eb64343cSVille Syrjälä 1979eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1980eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1981eb64343cSVille Syrjälä } 1982eb64343cSVille Syrjälä 1983eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1984eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1985eb64343cSVille Syrjälä { 1986eb64343cSVille Syrjälä bool blc_event = false; 1987eb64343cSVille Syrjälä enum pipe pipe; 1988eb64343cSVille Syrjälä 1989eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1990eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1991eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1992eb64343cSVille Syrjälä 1993eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1994eb64343cSVille Syrjälä blc_event = true; 1995eb64343cSVille Syrjälä 1996eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1997eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1998eb64343cSVille Syrjälä 1999eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2000eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2001eb64343cSVille Syrjälä } 2002eb64343cSVille Syrjälä 2003eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2004eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2005eb64343cSVille Syrjälä 2006eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2007eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2008eb64343cSVille Syrjälä } 2009eb64343cSVille Syrjälä 201091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20112ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20122ecb8ca4SVille Syrjälä { 20132ecb8ca4SVille Syrjälä enum pipe pipe; 20147e231dbeSJesse Barnes 2015055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2016fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2017fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20184356d586SDaniel Vetter 20194356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 202091d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 20212d9d2b0bSVille Syrjälä 20221f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 20231f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 202431acc7f5SJesse Barnes } 202531acc7f5SJesse Barnes 2026c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 202791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2028c1874ed7SImre Deak } 2029c1874ed7SImre Deak 20301ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 203116c6c56bSVille Syrjälä { 20320ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 20330ba7c51aSVille Syrjälä int i; 203416c6c56bSVille Syrjälä 20350ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 20360ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 20370ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 20380ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 20390ba7c51aSVille Syrjälä else 20400ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 20410ba7c51aSVille Syrjälä 20420ba7c51aSVille Syrjälä /* 20430ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 20440ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 20450ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 20460ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 20470ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 20480ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 20490ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 20500ba7c51aSVille Syrjälä */ 20510ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 20520ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 20530ba7c51aSVille Syrjälä 20540ba7c51aSVille Syrjälä if (tmp == 0) 20550ba7c51aSVille Syrjälä return hotplug_status; 20560ba7c51aSVille Syrjälä 20570ba7c51aSVille Syrjälä hotplug_status |= tmp; 20583ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 20590ba7c51aSVille Syrjälä } 20600ba7c51aSVille Syrjälä 20610ba7c51aSVille Syrjälä WARN_ONCE(1, 20620ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 20630ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 20641ae3c34cSVille Syrjälä 20651ae3c34cSVille Syrjälä return hotplug_status; 20661ae3c34cSVille Syrjälä } 20671ae3c34cSVille Syrjälä 206891d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 20691ae3c34cSVille Syrjälä u32 hotplug_status) 20701ae3c34cSVille Syrjälä { 20711ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20723ff60f89SOscar Mateo 207391d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 207491d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 207516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 207616c6c56bSVille Syrjälä 207758f2cf24SVille Syrjälä if (hotplug_trigger) { 2078cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2079cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2080cf53902fSRodrigo Vivi hpd_status_g4x, 2081fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 208258f2cf24SVille Syrjälä 208391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 208458f2cf24SVille Syrjälä } 2085369712e8SJani Nikula 2086369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 208791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 208816c6c56bSVille Syrjälä } else { 208916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 209016c6c56bSVille Syrjälä 209158f2cf24SVille Syrjälä if (hotplug_trigger) { 2092cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2093cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2094cf53902fSRodrigo Vivi hpd_status_i915, 2095fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 209691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 209716c6c56bSVille Syrjälä } 20983ff60f89SOscar Mateo } 209958f2cf24SVille Syrjälä } 210016c6c56bSVille Syrjälä 2101c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2102c1874ed7SImre Deak { 210345a83f84SDaniel Vetter struct drm_device *dev = arg; 2104fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2105c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2106c1874ed7SImre Deak 21072dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21082dd2a883SImre Deak return IRQ_NONE; 21092dd2a883SImre Deak 21101f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21111f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21121f814dacSImre Deak 21131e1cace9SVille Syrjälä do { 21146e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21152ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21161ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2117a5e485a9SVille Syrjälä u32 ier = 0; 21183ff60f89SOscar Mateo 2119c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2120c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21213ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2122c1874ed7SImre Deak 2123c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 21241e1cace9SVille Syrjälä break; 2125c1874ed7SImre Deak 2126c1874ed7SImre Deak ret = IRQ_HANDLED; 2127c1874ed7SImre Deak 2128a5e485a9SVille Syrjälä /* 2129a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2130a5e485a9SVille Syrjälä * 2131a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2132a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2133a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2134a5e485a9SVille Syrjälä * 2135a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2136a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2137a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2138a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2139a5e485a9SVille Syrjälä * bits this time around. 2140a5e485a9SVille Syrjälä */ 21414a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2142a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2143a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 21444a0a0202SVille Syrjälä 21454a0a0202SVille Syrjälä if (gt_iir) 21464a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 21474a0a0202SVille Syrjälä if (pm_iir) 21484a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 21494a0a0202SVille Syrjälä 21507ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 21511ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 21527ce4d1f2SVille Syrjälä 21533ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 21543ff60f89SOscar Mateo * signalled in iir */ 2155eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 21567ce4d1f2SVille Syrjälä 2157eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2158eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2159eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2160eef57324SJerome Anand 21617ce4d1f2SVille Syrjälä /* 21627ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21637ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21647ce4d1f2SVille Syrjälä */ 21657ce4d1f2SVille Syrjälä if (iir) 21667ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21674a0a0202SVille Syrjälä 2168a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 21694a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 21701ae3c34cSVille Syrjälä 217152894874SVille Syrjälä if (gt_iir) 2172261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 217352894874SVille Syrjälä if (pm_iir) 217452894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 217552894874SVille Syrjälä 21761ae3c34cSVille Syrjälä if (hotplug_status) 217791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21782ecb8ca4SVille Syrjälä 217991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 21801e1cace9SVille Syrjälä } while (0); 21817e231dbeSJesse Barnes 21821f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 21831f814dacSImre Deak 21847e231dbeSJesse Barnes return ret; 21857e231dbeSJesse Barnes } 21867e231dbeSJesse Barnes 218743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 218843f328d7SVille Syrjälä { 218945a83f84SDaniel Vetter struct drm_device *dev = arg; 2190fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 219143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 219243f328d7SVille Syrjälä 21932dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21942dd2a883SImre Deak return IRQ_NONE; 21952dd2a883SImre Deak 21961f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21971f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21981f814dacSImre Deak 2199579de73bSChris Wilson do { 22006e814800SVille Syrjälä u32 master_ctl, iir; 22012ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22021ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2203f0fd96f5SChris Wilson u32 gt_iir[4]; 2204a5e485a9SVille Syrjälä u32 ier = 0; 2205a5e485a9SVille Syrjälä 22068e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22073278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22083278f67fSVille Syrjälä 22093278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22108e5fd599SVille Syrjälä break; 221143f328d7SVille Syrjälä 221227b6c122SOscar Mateo ret = IRQ_HANDLED; 221327b6c122SOscar Mateo 2214a5e485a9SVille Syrjälä /* 2215a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2216a5e485a9SVille Syrjälä * 2217a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2218a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2219a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2220a5e485a9SVille Syrjälä * 2221a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2222a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2223a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2224a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2225a5e485a9SVille Syrjälä * bits this time around. 2226a5e485a9SVille Syrjälä */ 222743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2228a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2229a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 223043f328d7SVille Syrjälä 2231e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 223227b6c122SOscar Mateo 223327b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 22341ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 223543f328d7SVille Syrjälä 223627b6c122SOscar Mateo /* Call regardless, as some status bits might not be 223727b6c122SOscar Mateo * signalled in iir */ 2238eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 223943f328d7SVille Syrjälä 2240eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2241eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2242eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2243eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2244eef57324SJerome Anand 22457ce4d1f2SVille Syrjälä /* 22467ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22477ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22487ce4d1f2SVille Syrjälä */ 22497ce4d1f2SVille Syrjälä if (iir) 22507ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22517ce4d1f2SVille Syrjälä 2252a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2253e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 22541ae3c34cSVille Syrjälä 2255f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2256e30e251aSVille Syrjälä 22571ae3c34cSVille Syrjälä if (hotplug_status) 225891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22592ecb8ca4SVille Syrjälä 226091d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2261579de73bSChris Wilson } while (0); 22623278f67fSVille Syrjälä 22631f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22641f814dacSImre Deak 226543f328d7SVille Syrjälä return ret; 226643f328d7SVille Syrjälä } 226743f328d7SVille Syrjälä 226891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 226991d14251STvrtko Ursulin u32 hotplug_trigger, 227040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2271776ad806SJesse Barnes { 227242db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2273776ad806SJesse Barnes 22746a39d7c9SJani Nikula /* 22756a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 22766a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 22776a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 22786a39d7c9SJani Nikula * errors. 22796a39d7c9SJani Nikula */ 228013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22816a39d7c9SJani Nikula if (!hotplug_trigger) { 22826a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 22836a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 22846a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 22856a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 22866a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 22876a39d7c9SJani Nikula } 22886a39d7c9SJani Nikula 228913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 22906a39d7c9SJani Nikula if (!hotplug_trigger) 22916a39d7c9SJani Nikula return; 229213cf5504SDave Airlie 2293cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 229440e56410SVille Syrjälä dig_hotplug_reg, hpd, 2295fd63e2a9SImre Deak pch_port_hotplug_long_detect); 229640e56410SVille Syrjälä 229791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2298aaf5ec2eSSonika Jindal } 229991d131d2SDaniel Vetter 230091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 230140e56410SVille Syrjälä { 230240e56410SVille Syrjälä int pipe; 230340e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 230440e56410SVille Syrjälä 230591d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 230640e56410SVille Syrjälä 2307cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2308cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2309776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2310cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2311cfc33bf7SVille Syrjälä port_name(port)); 2312cfc33bf7SVille Syrjälä } 2313776ad806SJesse Barnes 2314ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 231591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2316ce99c256SDaniel Vetter 2317776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 231891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2319776ad806SJesse Barnes 2320776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2321776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2322776ad806SJesse Barnes 2323776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2324776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2325776ad806SJesse Barnes 2326776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2327776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2328776ad806SJesse Barnes 23299db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2330055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 23319db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 23329db4a9c7SJesse Barnes pipe_name(pipe), 23339db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2334776ad806SJesse Barnes 2335776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2336776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2337776ad806SJesse Barnes 2338776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2339776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2340776ad806SJesse Barnes 2341776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2342a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 23438664281bSPaulo Zanoni 23448664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2345a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 23468664281bSPaulo Zanoni } 23478664281bSPaulo Zanoni 234891d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 23498664281bSPaulo Zanoni { 23508664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 23515a69b89fSDaniel Vetter enum pipe pipe; 23528664281bSPaulo Zanoni 2353de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2354de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2355de032bf4SPaulo Zanoni 2356055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23571f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 23581f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 23598664281bSPaulo Zanoni 23605a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 236191d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 236291d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 23635a69b89fSDaniel Vetter else 236491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23655a69b89fSDaniel Vetter } 23665a69b89fSDaniel Vetter } 23678bf1e9f1SShuang He 23688664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 23698664281bSPaulo Zanoni } 23708664281bSPaulo Zanoni 237191d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 23728664281bSPaulo Zanoni { 23738664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 237445c1cd87SMika Kahola enum pipe pipe; 23758664281bSPaulo Zanoni 2376de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2377de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2378de032bf4SPaulo Zanoni 237945c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 238045c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 238145c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 23828664281bSPaulo Zanoni 23838664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2384776ad806SJesse Barnes } 2385776ad806SJesse Barnes 238691d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 238723e81d69SAdam Jackson { 238823e81d69SAdam Jackson int pipe; 23896dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2390aaf5ec2eSSonika Jindal 239191d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 239291d131d2SDaniel Vetter 2393cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2394cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 239523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2396cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2397cfc33bf7SVille Syrjälä port_name(port)); 2398cfc33bf7SVille Syrjälä } 239923e81d69SAdam Jackson 240023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 240191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 240223e81d69SAdam Jackson 240323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 240491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 240523e81d69SAdam Jackson 240623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 240723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 240823e81d69SAdam Jackson 240923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 241023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 241123e81d69SAdam Jackson 241223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2413055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 241423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 241523e81d69SAdam Jackson pipe_name(pipe), 241623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24178664281bSPaulo Zanoni 24188664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 241991d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 242023e81d69SAdam Jackson } 242123e81d69SAdam Jackson 242231604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 242331604222SAnusha Srivatsa { 242431604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 242531604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 242631604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 242731604222SAnusha Srivatsa 242831604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 242931604222SAnusha Srivatsa u32 dig_hotplug_reg; 243031604222SAnusha Srivatsa 243131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 243231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 243331604222SAnusha Srivatsa 243431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 243531604222SAnusha Srivatsa ddi_hotplug_trigger, 243631604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 243731604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 243831604222SAnusha Srivatsa } 243931604222SAnusha Srivatsa 244031604222SAnusha Srivatsa if (tc_hotplug_trigger) { 244131604222SAnusha Srivatsa u32 dig_hotplug_reg; 244231604222SAnusha Srivatsa 244331604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 244431604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 244531604222SAnusha Srivatsa 244631604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 244731604222SAnusha Srivatsa tc_hotplug_trigger, 244831604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 244931604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 245031604222SAnusha Srivatsa } 245131604222SAnusha Srivatsa 245231604222SAnusha Srivatsa if (pin_mask) 245331604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 245431604222SAnusha Srivatsa 245531604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 245631604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 245731604222SAnusha Srivatsa } 245831604222SAnusha Srivatsa 245991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 24606dbf30ceSVille Syrjälä { 24616dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 24626dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 24636dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 24646dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 24656dbf30ceSVille Syrjälä 24666dbf30ceSVille Syrjälä if (hotplug_trigger) { 24676dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24686dbf30ceSVille Syrjälä 24696dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 24706dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 24716dbf30ceSVille Syrjälä 2472cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2473cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 247474c0b395SVille Syrjälä spt_port_hotplug_long_detect); 24756dbf30ceSVille Syrjälä } 24766dbf30ceSVille Syrjälä 24776dbf30ceSVille Syrjälä if (hotplug2_trigger) { 24786dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24796dbf30ceSVille Syrjälä 24806dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 24816dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 24826dbf30ceSVille Syrjälä 2483cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2484cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 24856dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 24866dbf30ceSVille Syrjälä } 24876dbf30ceSVille Syrjälä 24886dbf30ceSVille Syrjälä if (pin_mask) 248991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 24906dbf30ceSVille Syrjälä 24916dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 249291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24936dbf30ceSVille Syrjälä } 24946dbf30ceSVille Syrjälä 249591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 249691d14251STvrtko Ursulin u32 hotplug_trigger, 249740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2498c008bc6eSPaulo Zanoni { 2499e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2500e4ce95aaSVille Syrjälä 2501e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2502e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2503e4ce95aaSVille Syrjälä 2504cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 250540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2506e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 250740e56410SVille Syrjälä 250891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2509e4ce95aaSVille Syrjälä } 2510c008bc6eSPaulo Zanoni 251191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 251291d14251STvrtko Ursulin u32 de_iir) 251340e56410SVille Syrjälä { 251440e56410SVille Syrjälä enum pipe pipe; 251540e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 251640e56410SVille Syrjälä 251740e56410SVille Syrjälä if (hotplug_trigger) 251891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 251940e56410SVille Syrjälä 2520c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 252191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2522c008bc6eSPaulo Zanoni 2523c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 252491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2525c008bc6eSPaulo Zanoni 2526c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2527c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2528c008bc6eSPaulo Zanoni 2529055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2530fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2531fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2532c008bc6eSPaulo Zanoni 253340da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 25341f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2535c008bc6eSPaulo Zanoni 253640da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 253791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2538c008bc6eSPaulo Zanoni } 2539c008bc6eSPaulo Zanoni 2540c008bc6eSPaulo Zanoni /* check event from PCH */ 2541c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2542c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2543c008bc6eSPaulo Zanoni 254491d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 254591d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2546c008bc6eSPaulo Zanoni else 254791d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2548c008bc6eSPaulo Zanoni 2549c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2550c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2551c008bc6eSPaulo Zanoni } 2552c008bc6eSPaulo Zanoni 2553cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 255491d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2555c008bc6eSPaulo Zanoni } 2556c008bc6eSPaulo Zanoni 255791d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 255891d14251STvrtko Ursulin u32 de_iir) 25599719fb98SPaulo Zanoni { 256007d27e20SDamien Lespiau enum pipe pipe; 256123bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 256223bb4cb5SVille Syrjälä 256340e56410SVille Syrjälä if (hotplug_trigger) 256491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 25659719fb98SPaulo Zanoni 25669719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 256791d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 25689719fb98SPaulo Zanoni 256954fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 257054fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 257154fd3149SDhinakaran Pandiyan 257254fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 257354fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 257454fd3149SDhinakaran Pandiyan } 2575fc340442SDaniel Vetter 25769719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 257791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 25789719fb98SPaulo Zanoni 25799719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 258091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 25819719fb98SPaulo Zanoni 2582055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2583fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2584fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 25859719fb98SPaulo Zanoni } 25869719fb98SPaulo Zanoni 25879719fb98SPaulo Zanoni /* check event from PCH */ 258891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 25899719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 25909719fb98SPaulo Zanoni 259191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 25929719fb98SPaulo Zanoni 25939719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 25949719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 25959719fb98SPaulo Zanoni } 25969719fb98SPaulo Zanoni } 25979719fb98SPaulo Zanoni 259872c90f62SOscar Mateo /* 259972c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 260072c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 260172c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 260272c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 260372c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 260472c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 260572c90f62SOscar Mateo */ 2606f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2607b1f14ad0SJesse Barnes { 260845a83f84SDaniel Vetter struct drm_device *dev = arg; 2609fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2610f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26110e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2612b1f14ad0SJesse Barnes 26132dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26142dd2a883SImre Deak return IRQ_NONE; 26152dd2a883SImre Deak 26161f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26171f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 26181f814dacSImre Deak 2619b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2620b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2621b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 26220e43406bSChris Wilson 262344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 262444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 262544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 262644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 262744498aeaSPaulo Zanoni * due to its back queue). */ 262891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 262944498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 263044498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2631ab5c608bSBen Widawsky } 263244498aeaSPaulo Zanoni 263372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 263472c90f62SOscar Mateo 26350e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 26360e43406bSChris Wilson if (gt_iir) { 263772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 263872c90f62SOscar Mateo ret = IRQ_HANDLED; 263991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2640261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2641d8fc8a47SPaulo Zanoni else 2642261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 26430e43406bSChris Wilson } 2644b1f14ad0SJesse Barnes 2645b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 26460e43406bSChris Wilson if (de_iir) { 264772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 264872c90f62SOscar Mateo ret = IRQ_HANDLED; 264991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 265091d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2651f1af8fc1SPaulo Zanoni else 265291d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 26530e43406bSChris Wilson } 26540e43406bSChris Wilson 265591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2656f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 26570e43406bSChris Wilson if (pm_iir) { 2658b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 26590e43406bSChris Wilson ret = IRQ_HANDLED; 266072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 26610e43406bSChris Wilson } 2662f1af8fc1SPaulo Zanoni } 2663b1f14ad0SJesse Barnes 2664b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 266574093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 266644498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2667b1f14ad0SJesse Barnes 26681f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26691f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26701f814dacSImre Deak 2671b1f14ad0SJesse Barnes return ret; 2672b1f14ad0SJesse Barnes } 2673b1f14ad0SJesse Barnes 267491d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 267591d14251STvrtko Ursulin u32 hotplug_trigger, 267640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2677d04a492dSShashank Sharma { 2678cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2679d04a492dSShashank Sharma 2680a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2681a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2682d04a492dSShashank Sharma 2683cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 268440e56410SVille Syrjälä dig_hotplug_reg, hpd, 2685cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 268640e56410SVille Syrjälä 268791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2688d04a492dSShashank Sharma } 2689d04a492dSShashank Sharma 2690121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2691121e758eSDhinakaran Pandiyan { 2692121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2693b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2694b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2695121e758eSDhinakaran Pandiyan 2696121e758eSDhinakaran Pandiyan if (trigger_tc) { 2697b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2698b796b971SDhinakaran Pandiyan 2699121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2700121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2701121e758eSDhinakaran Pandiyan 2702121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2703b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2704121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2705121e758eSDhinakaran Pandiyan } 2706b796b971SDhinakaran Pandiyan 2707b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2708b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2709b796b971SDhinakaran Pandiyan 2710b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2711b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2712b796b971SDhinakaran Pandiyan 2713b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2714b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2715b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2716b796b971SDhinakaran Pandiyan } 2717b796b971SDhinakaran Pandiyan 2718b796b971SDhinakaran Pandiyan if (pin_mask) 2719b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2720b796b971SDhinakaran Pandiyan else 2721b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2722121e758eSDhinakaran Pandiyan } 2723121e758eSDhinakaran Pandiyan 27249d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 27259d17210fSLucas De Marchi { 27269d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 27279d17210fSLucas De Marchi 27289d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 27299d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 27309d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 27319d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 27329d17210fSLucas De Marchi 27339d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 27349d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 27359d17210fSLucas De Marchi 27369d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 27379d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 27389d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 27399d17210fSLucas De Marchi 27409d17210fSLucas De Marchi return mask; 27419d17210fSLucas De Marchi } 27429d17210fSLucas De Marchi 2743f11a0f46STvrtko Ursulin static irqreturn_t 2744f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2745abd58f01SBen Widawsky { 2746abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2747f11a0f46STvrtko Ursulin u32 iir; 2748c42664ccSDaniel Vetter enum pipe pipe; 274988e04703SJesse Barnes 2750abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2751e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2752e32192e1STvrtko Ursulin if (iir) { 2753e04f7eceSVille Syrjälä bool found = false; 2754e04f7eceSVille Syrjälä 2755e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2756abd58f01SBen Widawsky ret = IRQ_HANDLED; 2757e04f7eceSVille Syrjälä 2758e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 275991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2760e04f7eceSVille Syrjälä found = true; 2761e04f7eceSVille Syrjälä } 2762e04f7eceSVille Syrjälä 2763e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 276454fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 276554fd3149SDhinakaran Pandiyan 276654fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 276754fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2768e04f7eceSVille Syrjälä found = true; 2769e04f7eceSVille Syrjälä } 2770e04f7eceSVille Syrjälä 2771e04f7eceSVille Syrjälä if (!found) 277238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2773abd58f01SBen Widawsky } 277438cc46d7SOscar Mateo else 277538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2776abd58f01SBen Widawsky } 2777abd58f01SBen Widawsky 2778121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2779121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2780121e758eSDhinakaran Pandiyan if (iir) { 2781121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2782121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2783121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2784121e758eSDhinakaran Pandiyan } else { 2785121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2786121e758eSDhinakaran Pandiyan } 2787121e758eSDhinakaran Pandiyan } 2788121e758eSDhinakaran Pandiyan 27896d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2790e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2791e32192e1STvrtko Ursulin if (iir) { 2792e32192e1STvrtko Ursulin u32 tmp_mask; 2793d04a492dSShashank Sharma bool found = false; 2794cebd87a0SVille Syrjälä 2795e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 27966d766f02SDaniel Vetter ret = IRQ_HANDLED; 279788e04703SJesse Barnes 27989d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 279991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2800d04a492dSShashank Sharma found = true; 2801d04a492dSShashank Sharma } 2802d04a492dSShashank Sharma 2803cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2804e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2805e32192e1STvrtko Ursulin if (tmp_mask) { 280691d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 280791d14251STvrtko Ursulin hpd_bxt); 2808d04a492dSShashank Sharma found = true; 2809d04a492dSShashank Sharma } 2810e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2811e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2812e32192e1STvrtko Ursulin if (tmp_mask) { 281391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 281491d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2815e32192e1STvrtko Ursulin found = true; 2816e32192e1STvrtko Ursulin } 2817e32192e1STvrtko Ursulin } 2818d04a492dSShashank Sharma 2819cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 282091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 28219e63743eSShashank Sharma found = true; 28229e63743eSShashank Sharma } 28239e63743eSShashank Sharma 2824d04a492dSShashank Sharma if (!found) 282538cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 28266d766f02SDaniel Vetter } 282738cc46d7SOscar Mateo else 282838cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 28296d766f02SDaniel Vetter } 28306d766f02SDaniel Vetter 2831055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2832fd3a4024SDaniel Vetter u32 fault_errors; 2833abd58f01SBen Widawsky 2834c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2835c42664ccSDaniel Vetter continue; 2836c42664ccSDaniel Vetter 2837e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2838e32192e1STvrtko Ursulin if (!iir) { 2839e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2840e32192e1STvrtko Ursulin continue; 2841e32192e1STvrtko Ursulin } 2842770de83dSDamien Lespiau 2843e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2844e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2845e32192e1STvrtko Ursulin 2846fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2847fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2848abd58f01SBen Widawsky 2849e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 285091d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 28510fbe7870SDaniel Vetter 2852e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2853e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 285438d83c96SDaniel Vetter 2855e32192e1STvrtko Ursulin fault_errors = iir; 2856bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2857e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2858770de83dSDamien Lespiau else 2859e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2860770de83dSDamien Lespiau 2861770de83dSDamien Lespiau if (fault_errors) 28621353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 286330100f2bSDaniel Vetter pipe_name(pipe), 2864e32192e1STvrtko Ursulin fault_errors); 2865abd58f01SBen Widawsky } 2866abd58f01SBen Widawsky 286791d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2868266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 286992d03a80SDaniel Vetter /* 287092d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 287192d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 287292d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 287392d03a80SDaniel Vetter */ 2874e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2875e32192e1STvrtko Ursulin if (iir) { 2876e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 287792d03a80SDaniel Vetter ret = IRQ_HANDLED; 28786dbf30ceSVille Syrjälä 287929b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 288031604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 2881c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 288291d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 28836dbf30ceSVille Syrjälä else 288491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 28852dfb0b81SJani Nikula } else { 28862dfb0b81SJani Nikula /* 28872dfb0b81SJani Nikula * Like on previous PCH there seems to be something 28882dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 28892dfb0b81SJani Nikula */ 28902dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 28912dfb0b81SJani Nikula } 289292d03a80SDaniel Vetter } 289392d03a80SDaniel Vetter 2894f11a0f46STvrtko Ursulin return ret; 2895f11a0f46STvrtko Ursulin } 2896f11a0f46STvrtko Ursulin 28974376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 28984376b9c9SMika Kuoppala { 28994376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29004376b9c9SMika Kuoppala 29014376b9c9SMika Kuoppala /* 29024376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29034376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29044376b9c9SMika Kuoppala * New indications can and will light up during processing, 29054376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29064376b9c9SMika Kuoppala */ 29074376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29084376b9c9SMika Kuoppala } 29094376b9c9SMika Kuoppala 29104376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 29114376b9c9SMika Kuoppala { 29124376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 29134376b9c9SMika Kuoppala } 29144376b9c9SMika Kuoppala 2915f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2916f11a0f46STvrtko Ursulin { 2917f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 291825286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2919f11a0f46STvrtko Ursulin u32 master_ctl; 2920f0fd96f5SChris Wilson u32 gt_iir[4]; 2921f11a0f46STvrtko Ursulin 2922f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2923f11a0f46STvrtko Ursulin return IRQ_NONE; 2924f11a0f46STvrtko Ursulin 29254376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 29264376b9c9SMika Kuoppala if (!master_ctl) { 29274376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2928f11a0f46STvrtko Ursulin return IRQ_NONE; 29294376b9c9SMika Kuoppala } 2930f11a0f46STvrtko Ursulin 2931f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 293255ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2933f0fd96f5SChris Wilson 2934f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2935f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2936f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 293755ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2938f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2939f0fd96f5SChris Wilson } 2940f11a0f46STvrtko Ursulin 29414376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2942abd58f01SBen Widawsky 2943f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 29441f814dacSImre Deak 294555ef72f2SChris Wilson return IRQ_HANDLED; 2946abd58f01SBen Widawsky } 2947abd58f01SBen Widawsky 294851951ae7SMika Kuoppala static u32 2949f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 295051951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 295151951ae7SMika Kuoppala { 295225286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 295351951ae7SMika Kuoppala u32 timeout_ts; 295451951ae7SMika Kuoppala u32 ident; 295551951ae7SMika Kuoppala 295696606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 295796606f3bSOscar Mateo 295851951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 295951951ae7SMika Kuoppala 296051951ae7SMika Kuoppala /* 296151951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 296251951ae7SMika Kuoppala * so we do ~100us as an educated guess. 296351951ae7SMika Kuoppala */ 296451951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 296551951ae7SMika Kuoppala do { 296651951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 296751951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 296851951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 296951951ae7SMika Kuoppala 297051951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 297151951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 297251951ae7SMika Kuoppala bank, bit, ident); 297351951ae7SMika Kuoppala return 0; 297451951ae7SMika Kuoppala } 297551951ae7SMika Kuoppala 297651951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 297751951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 297851951ae7SMika Kuoppala 2979f744dbc2SMika Kuoppala return ident; 2980f744dbc2SMika Kuoppala } 2981f744dbc2SMika Kuoppala 2982f744dbc2SMika Kuoppala static void 2983f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 2984f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 2985f744dbc2SMika Kuoppala { 2986d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 2987a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 2988d02b98b8SOscar Mateo 2989f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 2990f744dbc2SMika Kuoppala instance, iir); 2991f744dbc2SMika Kuoppala } 2992f744dbc2SMika Kuoppala 2993f744dbc2SMika Kuoppala static void 2994f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 2995f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 2996f744dbc2SMika Kuoppala { 2997f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 2998f744dbc2SMika Kuoppala 2999f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3000f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3001f744dbc2SMika Kuoppala else 3002f744dbc2SMika Kuoppala engine = NULL; 3003f744dbc2SMika Kuoppala 3004f744dbc2SMika Kuoppala if (likely(engine)) 3005f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3006f744dbc2SMika Kuoppala 3007f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3008f744dbc2SMika Kuoppala class, instance); 3009f744dbc2SMika Kuoppala } 3010f744dbc2SMika Kuoppala 3011f744dbc2SMika Kuoppala static void 3012f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3013f744dbc2SMika Kuoppala const u32 identity) 3014f744dbc2SMika Kuoppala { 3015f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3016f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3017f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3018f744dbc2SMika Kuoppala 3019f744dbc2SMika Kuoppala if (unlikely(!intr)) 3020f744dbc2SMika Kuoppala return; 3021f744dbc2SMika Kuoppala 3022f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3023f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3024f744dbc2SMika Kuoppala 3025f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3026f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3027f744dbc2SMika Kuoppala 3028f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3029f744dbc2SMika Kuoppala class, instance, intr); 303051951ae7SMika Kuoppala } 303151951ae7SMika Kuoppala 303251951ae7SMika Kuoppala static void 303396606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 303496606f3bSOscar Mateo const unsigned int bank) 303551951ae7SMika Kuoppala { 303625286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 303751951ae7SMika Kuoppala unsigned long intr_dw; 303851951ae7SMika Kuoppala unsigned int bit; 303951951ae7SMika Kuoppala 304096606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 304151951ae7SMika Kuoppala 304251951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 304351951ae7SMika Kuoppala 304451951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 30458455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 304651951ae7SMika Kuoppala 3047f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 304851951ae7SMika Kuoppala } 304951951ae7SMika Kuoppala 305051951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 305151951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 305251951ae7SMika Kuoppala } 305396606f3bSOscar Mateo 305496606f3bSOscar Mateo static void 305596606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 305696606f3bSOscar Mateo const u32 master_ctl) 305796606f3bSOscar Mateo { 305896606f3bSOscar Mateo unsigned int bank; 305996606f3bSOscar Mateo 306096606f3bSOscar Mateo spin_lock(&i915->irq_lock); 306196606f3bSOscar Mateo 306296606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 306396606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 306496606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 306596606f3bSOscar Mateo } 306696606f3bSOscar Mateo 306796606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 306851951ae7SMika Kuoppala } 306951951ae7SMika Kuoppala 30707a909383SChris Wilson static u32 30717a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3072df0d28c1SDhinakaran Pandiyan { 307325286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 30747a909383SChris Wilson u32 iir; 3075df0d28c1SDhinakaran Pandiyan 3076df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 30777a909383SChris Wilson return 0; 3078df0d28c1SDhinakaran Pandiyan 30797a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 30807a909383SChris Wilson if (likely(iir)) 30817a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 30827a909383SChris Wilson 30837a909383SChris Wilson return iir; 3084df0d28c1SDhinakaran Pandiyan } 3085df0d28c1SDhinakaran Pandiyan 3086df0d28c1SDhinakaran Pandiyan static void 30877a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3088df0d28c1SDhinakaran Pandiyan { 3089df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3090df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3091df0d28c1SDhinakaran Pandiyan } 3092df0d28c1SDhinakaran Pandiyan 309381067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 309481067b71SMika Kuoppala { 309581067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 309681067b71SMika Kuoppala 309781067b71SMika Kuoppala /* 309881067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 309981067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 310081067b71SMika Kuoppala * New indications can and will light up during processing, 310181067b71SMika Kuoppala * and will generate new interrupt after enabling master. 310281067b71SMika Kuoppala */ 310381067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 310481067b71SMika Kuoppala } 310581067b71SMika Kuoppala 310681067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 310781067b71SMika Kuoppala { 310881067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 310981067b71SMika Kuoppala } 311081067b71SMika Kuoppala 311151951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 311251951ae7SMika Kuoppala { 311351951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 311425286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 311551951ae7SMika Kuoppala u32 master_ctl; 3116df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 311751951ae7SMika Kuoppala 311851951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 311951951ae7SMika Kuoppala return IRQ_NONE; 312051951ae7SMika Kuoppala 312181067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 312281067b71SMika Kuoppala if (!master_ctl) { 312381067b71SMika Kuoppala gen11_master_intr_enable(regs); 312451951ae7SMika Kuoppala return IRQ_NONE; 312581067b71SMika Kuoppala } 312651951ae7SMika Kuoppala 312751951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 312851951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 312951951ae7SMika Kuoppala 313051951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 313151951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 313251951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 313351951ae7SMika Kuoppala 313451951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 313551951ae7SMika Kuoppala /* 313651951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 313751951ae7SMika Kuoppala * for the display related bits. 313851951ae7SMika Kuoppala */ 313951951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 314051951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 314151951ae7SMika Kuoppala } 314251951ae7SMika Kuoppala 31437a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3144df0d28c1SDhinakaran Pandiyan 314581067b71SMika Kuoppala gen11_master_intr_enable(regs); 314651951ae7SMika Kuoppala 31477a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3148df0d28c1SDhinakaran Pandiyan 314951951ae7SMika Kuoppala return IRQ_HANDLED; 315051951ae7SMika Kuoppala } 315151951ae7SMika Kuoppala 315242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 315342f52ef8SKeith Packard * we use as a pipe index 315442f52ef8SKeith Packard */ 315586e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 31560a3e67a4SJesse Barnes { 3157fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3158e9d21d7fSKeith Packard unsigned long irqflags; 315971e0ffa5SJesse Barnes 31601ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 316186e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 316286e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 316386e83e35SChris Wilson 316486e83e35SChris Wilson return 0; 316586e83e35SChris Wilson } 316686e83e35SChris Wilson 3167d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe) 3168d938da6bSVille Syrjälä { 3169d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3170d938da6bSVille Syrjälä 3171d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3172d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3173d938da6bSVille Syrjälä 3174d938da6bSVille Syrjälä return i8xx_enable_vblank(dev, pipe); 3175d938da6bSVille Syrjälä } 3176d938da6bSVille Syrjälä 317786e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 317886e83e35SChris Wilson { 317986e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 318086e83e35SChris Wilson unsigned long irqflags; 318186e83e35SChris Wilson 318286e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31837c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3184755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 31851ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 31868692d00eSChris Wilson 31870a3e67a4SJesse Barnes return 0; 31880a3e67a4SJesse Barnes } 31890a3e67a4SJesse Barnes 319088e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3191f796cf8fSJesse Barnes { 3192fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3193f796cf8fSJesse Barnes unsigned long irqflags; 3194a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 319586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3196f796cf8fSJesse Barnes 3197f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3198fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3199b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3200b1f14ad0SJesse Barnes 32012e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32022e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32032e8bf223SDhinakaran Pandiyan */ 32042e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32052e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32062e8bf223SDhinakaran Pandiyan 3207b1f14ad0SJesse Barnes return 0; 3208b1f14ad0SJesse Barnes } 3209b1f14ad0SJesse Barnes 321088e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3211abd58f01SBen Widawsky { 3212fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3213abd58f01SBen Widawsky unsigned long irqflags; 3214abd58f01SBen Widawsky 3215abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3216013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3217abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3218013d3752SVille Syrjälä 32192e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 32202e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 32212e8bf223SDhinakaran Pandiyan */ 32222e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32232e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32242e8bf223SDhinakaran Pandiyan 3225abd58f01SBen Widawsky return 0; 3226abd58f01SBen Widawsky } 3227abd58f01SBen Widawsky 322842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 322942f52ef8SKeith Packard * we use as a pipe index 323042f52ef8SKeith Packard */ 323186e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 323286e83e35SChris Wilson { 323386e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 323486e83e35SChris Wilson unsigned long irqflags; 323586e83e35SChris Wilson 323686e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 323786e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 323886e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 323986e83e35SChris Wilson } 324086e83e35SChris Wilson 3241d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe) 3242d938da6bSVille Syrjälä { 3243d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3244d938da6bSVille Syrjälä 3245d938da6bSVille Syrjälä i8xx_disable_vblank(dev, pipe); 3246d938da6bSVille Syrjälä 3247d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3248d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3249d938da6bSVille Syrjälä } 3250d938da6bSVille Syrjälä 325186e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 32520a3e67a4SJesse Barnes { 3253fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3254e9d21d7fSKeith Packard unsigned long irqflags; 32550a3e67a4SJesse Barnes 32561ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32577c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3258755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32591ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32600a3e67a4SJesse Barnes } 32610a3e67a4SJesse Barnes 326288e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3263f796cf8fSJesse Barnes { 3264fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3265f796cf8fSJesse Barnes unsigned long irqflags; 3266a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 326786e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3268f796cf8fSJesse Barnes 3269f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3270fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3271b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3272b1f14ad0SJesse Barnes } 3273b1f14ad0SJesse Barnes 327488e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3275abd58f01SBen Widawsky { 3276fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3277abd58f01SBen Widawsky unsigned long irqflags; 3278abd58f01SBen Widawsky 3279abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3280013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3281abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3282abd58f01SBen Widawsky } 3283abd58f01SBen Widawsky 3284d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work) 3285d938da6bSVille Syrjälä { 3286d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3287d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3288d938da6bSVille Syrjälä 3289d938da6bSVille Syrjälä /* 3290d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3291d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3292d938da6bSVille Syrjälä * are enabled. 3293d938da6bSVille Syrjälä */ 3294d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3295d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3296d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3297d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3298d938da6bSVille Syrjälä } 3299d938da6bSVille Syrjälä 3300d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3301d938da6bSVille Syrjälä { 3302d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3303d938da6bSVille Syrjälä int i; 3304d938da6bSVille Syrjälä 3305d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3306d938da6bSVille Syrjälä if (!drv) 3307d938da6bSVille Syrjälä return 0; 3308d938da6bSVille Syrjälä 3309d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3310d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3311d938da6bSVille Syrjälä 3312d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3313d938da6bSVille Syrjälä return state->exit_latency ? 3314d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3315d938da6bSVille Syrjälä } 3316d938da6bSVille Syrjälä 3317d938da6bSVille Syrjälä return 0; 3318d938da6bSVille Syrjälä } 3319d938da6bSVille Syrjälä 3320d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3321d938da6bSVille Syrjälä { 3322d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3323d938da6bSVille Syrjälä i945gm_vblank_work_func); 3324d938da6bSVille Syrjälä 3325d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3326d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3327d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3328d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3329d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3330d938da6bSVille Syrjälä } 3331d938da6bSVille Syrjälä 3332d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3333d938da6bSVille Syrjälä { 3334d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3335d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3336d938da6bSVille Syrjälä } 3337d938da6bSVille Syrjälä 3338b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 333991738a95SPaulo Zanoni { 33406e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 334191738a95SPaulo Zanoni return; 334291738a95SPaulo Zanoni 33433488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3344105b122eSPaulo Zanoni 33456e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3346105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3347622364b6SPaulo Zanoni } 3348105b122eSPaulo Zanoni 334991738a95SPaulo Zanoni /* 3350622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3351622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3352622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3353622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3354622364b6SPaulo Zanoni * 3355622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 335691738a95SPaulo Zanoni */ 3357622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3358622364b6SPaulo Zanoni { 3359fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3360622364b6SPaulo Zanoni 33616e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3362622364b6SPaulo Zanoni return; 3363622364b6SPaulo Zanoni 3364622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 336591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 336691738a95SPaulo Zanoni POSTING_READ(SDEIER); 336791738a95SPaulo Zanoni } 336891738a95SPaulo Zanoni 3369b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3370d18ea1b5SDaniel Vetter { 33713488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3372b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 33733488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3374d18ea1b5SDaniel Vetter } 3375d18ea1b5SDaniel Vetter 337670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 337770591a41SVille Syrjälä { 337871b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 337971b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 338071b8b41dSVille Syrjälä else 338171b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 338271b8b41dSVille Syrjälä 3383ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 338470591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 338570591a41SVille Syrjälä 338644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 338770591a41SVille Syrjälä 33883488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 33898bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 339070591a41SVille Syrjälä } 339170591a41SVille Syrjälä 33928bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 33938bb61306SVille Syrjälä { 33948bb61306SVille Syrjälä u32 pipestat_mask; 33959ab981f2SVille Syrjälä u32 enable_mask; 33968bb61306SVille Syrjälä enum pipe pipe; 33978bb61306SVille Syrjälä 3398842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 33998bb61306SVille Syrjälä 34008bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 34018bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 34028bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 34038bb61306SVille Syrjälä 34049ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 34058bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3406ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3407ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3408ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3409ebf5f921SVille Syrjälä 34108bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3411ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3412ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 34136b7eafc1SVille Syrjälä 34148bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 34156b7eafc1SVille Syrjälä 34169ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 34178bb61306SVille Syrjälä 34183488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 34198bb61306SVille Syrjälä } 34208bb61306SVille Syrjälä 34218bb61306SVille Syrjälä /* drm_dma.h hooks 34228bb61306SVille Syrjälä */ 34238bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 34248bb61306SVille Syrjälä { 3425fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34268bb61306SVille Syrjälä 34273488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 3428cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 34298bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 34308bb61306SVille Syrjälä 3431fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3432fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3433fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3434fc340442SDaniel Vetter } 3435fc340442SDaniel Vetter 3436b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 34378bb61306SVille Syrjälä 3438b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 34398bb61306SVille Syrjälä } 34408bb61306SVille Syrjälä 34416bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 34427e231dbeSJesse Barnes { 3443fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34447e231dbeSJesse Barnes 344534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 344634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 344734c7b8a7SVille Syrjälä 3448b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 34497e231dbeSJesse Barnes 3450ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34519918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 345270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3453ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 34547e231dbeSJesse Barnes } 34557e231dbeSJesse Barnes 3456d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3457d6e3cca3SDaniel Vetter { 3458d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3459d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3460d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3461d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3462d6e3cca3SDaniel Vetter } 3463d6e3cca3SDaniel Vetter 3464823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3465abd58f01SBen Widawsky { 3466fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3467abd58f01SBen Widawsky int pipe; 3468abd58f01SBen Widawsky 346925286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3470abd58f01SBen Widawsky 3471d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3472abd58f01SBen Widawsky 3473e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3474e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3475e04f7eceSVille Syrjälä 3476055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3477f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3478813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3479f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3480abd58f01SBen Widawsky 34813488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 34823488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 34833488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3484abd58f01SBen Widawsky 34856e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3486b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3487abd58f01SBen Widawsky } 3488abd58f01SBen Widawsky 348951951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 349051951ae7SMika Kuoppala { 349151951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 349251951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 349351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 349451951ae7SMika Kuoppala 349551951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 349651951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 349751951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 349851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 349951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 350051951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3501d02b98b8SOscar Mateo 3502d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3503d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 350451951ae7SMika Kuoppala } 350551951ae7SMika Kuoppala 350651951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 350751951ae7SMika Kuoppala { 350851951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 350951951ae7SMika Kuoppala int pipe; 351051951ae7SMika Kuoppala 351125286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 351251951ae7SMika Kuoppala 351351951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 351451951ae7SMika Kuoppala 351551951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 351651951ae7SMika Kuoppala 351762819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 351862819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 351962819dfdSJosé Roberto de Souza 352051951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 352151951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 352251951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 352351951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 352451951ae7SMika Kuoppala 352551951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 352651951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3527121e758eSDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_DE_HPD_); 3528df0d28c1SDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_GU_MISC_); 352951951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 353031604222SAnusha Srivatsa 353129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 353231604222SAnusha Srivatsa GEN3_IRQ_RESET(SDE); 353351951ae7SMika Kuoppala } 353451951ae7SMika Kuoppala 35354c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3536001bd2cbSImre Deak u8 pipe_mask) 3537d49bdb0eSPaulo Zanoni { 3538a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 35396831f3e3SVille Syrjälä enum pipe pipe; 3540d49bdb0eSPaulo Zanoni 354113321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 35429dfe2e3aSImre Deak 35439dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 35449dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 35459dfe2e3aSImre Deak return; 35469dfe2e3aSImre Deak } 35479dfe2e3aSImre Deak 35486831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 35496831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 35506831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 35516831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 35529dfe2e3aSImre Deak 355313321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3554d49bdb0eSPaulo Zanoni } 3555d49bdb0eSPaulo Zanoni 3556aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3557001bd2cbSImre Deak u8 pipe_mask) 3558aae8ba84SVille Syrjälä { 35596831f3e3SVille Syrjälä enum pipe pipe; 35606831f3e3SVille Syrjälä 3561aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35629dfe2e3aSImre Deak 35639dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 35649dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 35659dfe2e3aSImre Deak return; 35669dfe2e3aSImre Deak } 35679dfe2e3aSImre Deak 35686831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 35696831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 35709dfe2e3aSImre Deak 3571aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3572aae8ba84SVille Syrjälä 3573aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 357491c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3575aae8ba84SVille Syrjälä } 3576aae8ba84SVille Syrjälä 35776bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 357843f328d7SVille Syrjälä { 3579fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 358043f328d7SVille Syrjälä 358143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 358243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 358343f328d7SVille Syrjälä 3584d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 358543f328d7SVille Syrjälä 35863488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 358743f328d7SVille Syrjälä 3588ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35899918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 359070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3591ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 359243f328d7SVille Syrjälä } 359343f328d7SVille Syrjälä 359491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 359587a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 359687a02106SVille Syrjälä { 359787a02106SVille Syrjälä struct intel_encoder *encoder; 359887a02106SVille Syrjälä u32 enabled_irqs = 0; 359987a02106SVille Syrjälä 360091c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 360187a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 360287a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 360387a02106SVille Syrjälä 360487a02106SVille Syrjälä return enabled_irqs; 360587a02106SVille Syrjälä } 360687a02106SVille Syrjälä 36071a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 36081a56b1a2SImre Deak { 36091a56b1a2SImre Deak u32 hotplug; 36101a56b1a2SImre Deak 36111a56b1a2SImre Deak /* 36121a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 36131a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 36141a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 36151a56b1a2SImre Deak */ 36161a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 36171a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 36181a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 36191a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 36201a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 36211a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 36221a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 36231a56b1a2SImre Deak /* 36241a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 36251a56b1a2SImre Deak * HPD must be enabled in both north and south. 36261a56b1a2SImre Deak */ 36271a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 36281a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 36291a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 36301a56b1a2SImre Deak } 36311a56b1a2SImre Deak 363291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 363382a28bcfSDaniel Vetter { 36341a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 363582a28bcfSDaniel Vetter 363691d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3637fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 363891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 363982a28bcfSDaniel Vetter } else { 3640fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 364191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 364282a28bcfSDaniel Vetter } 364382a28bcfSDaniel Vetter 3644fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 364582a28bcfSDaniel Vetter 36461a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 36476dbf30ceSVille Syrjälä } 364826951cafSXiong Zhang 364931604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 365031604222SAnusha Srivatsa { 365131604222SAnusha Srivatsa u32 hotplug; 365231604222SAnusha Srivatsa 365331604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 365431604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 365531604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 365631604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 365731604222SAnusha Srivatsa 365831604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 365931604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 366031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 366131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 366231604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 366331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 366431604222SAnusha Srivatsa } 366531604222SAnusha Srivatsa 366631604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 366731604222SAnusha Srivatsa { 366831604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 366931604222SAnusha Srivatsa 367031604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 367131604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 367231604222SAnusha Srivatsa 367331604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 367431604222SAnusha Srivatsa 367531604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 367631604222SAnusha Srivatsa } 367731604222SAnusha Srivatsa 3678121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3679121e758eSDhinakaran Pandiyan { 3680121e758eSDhinakaran Pandiyan u32 hotplug; 3681121e758eSDhinakaran Pandiyan 3682121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3683121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3684121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3685121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3686121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3687121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3688b796b971SDhinakaran Pandiyan 3689b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3690b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3691b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3692b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3693b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3694b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3695121e758eSDhinakaran Pandiyan } 3696121e758eSDhinakaran Pandiyan 3697121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3698121e758eSDhinakaran Pandiyan { 3699121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3700121e758eSDhinakaran Pandiyan u32 val; 3701121e758eSDhinakaran Pandiyan 3702b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3703b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3704121e758eSDhinakaran Pandiyan 3705121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3706121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3707121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3708121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3709121e758eSDhinakaran Pandiyan 3710121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 371131604222SAnusha Srivatsa 371229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 371331604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3714121e758eSDhinakaran Pandiyan } 3715121e758eSDhinakaran Pandiyan 37162a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 37172a57d9ccSImre Deak { 37183b92e263SRodrigo Vivi u32 val, hotplug; 37193b92e263SRodrigo Vivi 37203b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 37213b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 37223b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 37233b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 37243b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 37253b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 37263b92e263SRodrigo Vivi } 37272a57d9ccSImre Deak 37282a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 37292a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37302a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 37312a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 37322a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 37332a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 37342a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37352a57d9ccSImre Deak 37362a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 37372a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 37382a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 37392a57d9ccSImre Deak } 37402a57d9ccSImre Deak 374191d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 37426dbf30ceSVille Syrjälä { 37432a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 37446dbf30ceSVille Syrjälä 37456dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 374691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 37476dbf30ceSVille Syrjälä 37486dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 37496dbf30ceSVille Syrjälä 37502a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 375126951cafSXiong Zhang } 37527fe0b973SKeith Packard 37531a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 37541a56b1a2SImre Deak { 37551a56b1a2SImre Deak u32 hotplug; 37561a56b1a2SImre Deak 37571a56b1a2SImre Deak /* 37581a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 37591a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 37601a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 37611a56b1a2SImre Deak */ 37621a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 37631a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 37641a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 37651a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 37661a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 37671a56b1a2SImre Deak } 37681a56b1a2SImre Deak 376991d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3770e4ce95aaSVille Syrjälä { 37711a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3772e4ce95aaSVille Syrjälä 377391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 37743a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 377591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 37763a3b3c7dSVille Syrjälä 37773a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 377891d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 377923bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 378091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 37813a3b3c7dSVille Syrjälä 37823a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 378323bb4cb5SVille Syrjälä } else { 3784e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 378591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3786e4ce95aaSVille Syrjälä 3787e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 37883a3b3c7dSVille Syrjälä } 3789e4ce95aaSVille Syrjälä 37901a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3791e4ce95aaSVille Syrjälä 379291d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3793e4ce95aaSVille Syrjälä } 3794e4ce95aaSVille Syrjälä 37952a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 37962a57d9ccSImre Deak u32 enabled_irqs) 3797e0a20ad7SShashank Sharma { 37982a57d9ccSImre Deak u32 hotplug; 3799e0a20ad7SShashank Sharma 3800a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 38012a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38022a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38032a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3804d252bf68SShubhangi Shrivastava 3805d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3806d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3807d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3808d252bf68SShubhangi Shrivastava 3809d252bf68SShubhangi Shrivastava /* 3810d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3811d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3812d252bf68SShubhangi Shrivastava */ 3813d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3814d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3815d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3816d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3817d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3818d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3819d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3820d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3821d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3822d252bf68SShubhangi Shrivastava 3823a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3824e0a20ad7SShashank Sharma } 3825e0a20ad7SShashank Sharma 38262a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38272a57d9ccSImre Deak { 38282a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 38292a57d9ccSImre Deak } 38302a57d9ccSImre Deak 38312a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38322a57d9ccSImre Deak { 38332a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38342a57d9ccSImre Deak 38352a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 38362a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 38372a57d9ccSImre Deak 38382a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 38392a57d9ccSImre Deak 38402a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 38412a57d9ccSImre Deak } 38422a57d9ccSImre Deak 3843d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3844d46da437SPaulo Zanoni { 3845fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 384682a28bcfSDaniel Vetter u32 mask; 3847d46da437SPaulo Zanoni 38486e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3849692a04cfSDaniel Vetter return; 3850692a04cfSDaniel Vetter 38516e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 38525c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 38534ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 38545c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 38554ebc6509SDhinakaran Pandiyan else 38564ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 38578664281bSPaulo Zanoni 38583488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 3859d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 38602a57d9ccSImre Deak 38612a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 38622a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 38631a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 38642a57d9ccSImre Deak else 38652a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3866d46da437SPaulo Zanoni } 3867d46da437SPaulo Zanoni 38680a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 38690a9a8c91SDaniel Vetter { 3870fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38710a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 38720a9a8c91SDaniel Vetter 38730a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 38740a9a8c91SDaniel Vetter 38750a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 38763c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 38770a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3878772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3879772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 38800a9a8c91SDaniel Vetter } 38810a9a8c91SDaniel Vetter 38820a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3883cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3884f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 38850a9a8c91SDaniel Vetter } else { 38860a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 38870a9a8c91SDaniel Vetter } 38880a9a8c91SDaniel Vetter 38893488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 38900a9a8c91SDaniel Vetter 3891b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 389278e68d36SImre Deak /* 389378e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 389478e68d36SImre Deak * itself is enabled/disabled. 389578e68d36SImre Deak */ 38968a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 38970a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3898f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3899f4e9af4fSAkash Goel } 39000a9a8c91SDaniel Vetter 3901f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 39023488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 39030a9a8c91SDaniel Vetter } 39040a9a8c91SDaniel Vetter } 39050a9a8c91SDaniel Vetter 3906f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3907036a4a7dSZhenyu Wang { 3908fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 39098e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 39108e76f8dcSPaulo Zanoni 3911b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 39128e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3913842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 39148e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 391523bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 391623bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 39178e76f8dcSPaulo Zanoni } else { 39188e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3919842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3920842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3921e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3922e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3923e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 39248e76f8dcSPaulo Zanoni } 3925036a4a7dSZhenyu Wang 3926fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3927fc340442SDaniel Vetter gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 39281aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 3929fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3930fc340442SDaniel Vetter } 3931fc340442SDaniel Vetter 39321ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3933036a4a7dSZhenyu Wang 3934622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3935622364b6SPaulo Zanoni 39363488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3937036a4a7dSZhenyu Wang 39380a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3939036a4a7dSZhenyu Wang 39401a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 39411a56b1a2SImre Deak 3942d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 39437fe0b973SKeith Packard 394450a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 39456005ce42SDaniel Vetter /* Enable PCU event interrupts 39466005ce42SDaniel Vetter * 39476005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 39484bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 39494bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3950d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3951fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3952d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3953f97108d1SJesse Barnes } 3954f97108d1SJesse Barnes 3955036a4a7dSZhenyu Wang return 0; 3956036a4a7dSZhenyu Wang } 3957036a4a7dSZhenyu Wang 3958f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3959f8b79e58SImre Deak { 396067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3961f8b79e58SImre Deak 3962f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3963f8b79e58SImre Deak return; 3964f8b79e58SImre Deak 3965f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3966f8b79e58SImre Deak 3967d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3968d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3969ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3970f8b79e58SImre Deak } 3971d6c69803SVille Syrjälä } 3972f8b79e58SImre Deak 3973f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3974f8b79e58SImre Deak { 397567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3976f8b79e58SImre Deak 3977f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3978f8b79e58SImre Deak return; 3979f8b79e58SImre Deak 3980f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3981f8b79e58SImre Deak 3982950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3983ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3984f8b79e58SImre Deak } 3985f8b79e58SImre Deak 39860e6c9a9eSVille Syrjälä 39870e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 39880e6c9a9eSVille Syrjälä { 3989fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 39900e6c9a9eSVille Syrjälä 39910a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 39927e231dbeSJesse Barnes 3993ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39949918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3995ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3996ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3997ad22d106SVille Syrjälä 39987e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 399934c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 400020afbda2SDaniel Vetter 400120afbda2SDaniel Vetter return 0; 400220afbda2SDaniel Vetter } 400320afbda2SDaniel Vetter 4004abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4005abd58f01SBen Widawsky { 4006abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4007a9c287c9SJani Nikula u32 gt_interrupts[] = { 40088a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 400973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 401073d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 40118a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 40128a68d464SChris Wilson 40138a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 40148a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4015abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 40168a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 40178a68d464SChris Wilson 4018abd58f01SBen Widawsky 0, 40198a68d464SChris Wilson 40208a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 40218a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4022abd58f01SBen Widawsky }; 4023abd58f01SBen Widawsky 4024f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4025f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 40269a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 40279a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 402878e68d36SImre Deak /* 402978e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 403026705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 403178e68d36SImre Deak */ 4032f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 40339a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4034abd58f01SBen Widawsky } 4035abd58f01SBen Widawsky 4036abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4037abd58f01SBen Widawsky { 4038a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4039a9c287c9SJani Nikula u32 de_pipe_enables; 40403a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 40413a3b3c7dSVille Syrjälä u32 de_port_enables; 4042df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 40433a3b3c7dSVille Syrjälä enum pipe pipe; 4044770de83dSDamien Lespiau 4045df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4046df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4047df0d28c1SDhinakaran Pandiyan 4048bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4049842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 40503a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 405188e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4052cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 40533a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 40543a3b3c7dSVille Syrjälä } else { 4055842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 40563a3b3c7dSVille Syrjälä } 4057770de83dSDamien Lespiau 4058bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4059bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4060bb187e93SJames Ausmus 40619bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4062a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4063a324fcacSRodrigo Vivi 4064770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4065770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4066770de83dSDamien Lespiau 40673a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4068cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4069a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4070a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 40713a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 40723a3b3c7dSVille Syrjälä 4073e04f7eceSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 407454fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4075e04f7eceSVille Syrjälä 40760a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 40770a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4078abd58f01SBen Widawsky 4079f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4080813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4081813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 4082813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 408335079899SPaulo Zanoni de_pipe_enables); 40840a195c02SMika Kahola } 4085abd58f01SBen Widawsky 40863488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 40873488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 40882a57d9ccSImre Deak 4089121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4090121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4091b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4092b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4093121e758eSDhinakaran Pandiyan 4094121e758eSDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables); 4095121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4096121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 40972a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4098121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 40991a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4100abd58f01SBen Widawsky } 4101121e758eSDhinakaran Pandiyan } 4102abd58f01SBen Widawsky 4103abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4104abd58f01SBen Widawsky { 4105fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4106abd58f01SBen Widawsky 41076e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4108622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4109622364b6SPaulo Zanoni 4110abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4111abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4112abd58f01SBen Widawsky 41136e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4114abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4115abd58f01SBen Widawsky 411625286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4117abd58f01SBen Widawsky 4118abd58f01SBen Widawsky return 0; 4119abd58f01SBen Widawsky } 4120abd58f01SBen Widawsky 412151951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 412251951ae7SMika Kuoppala { 412351951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 412451951ae7SMika Kuoppala 412551951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 412651951ae7SMika Kuoppala 412751951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 412851951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 412951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 413051951ae7SMika Kuoppala 413151951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 413251951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 413351951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 413451951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 413551951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 413651951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 413751951ae7SMika Kuoppala 4138d02b98b8SOscar Mateo /* 4139d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4140d02b98b8SOscar Mateo * is enabled/disabled. 4141d02b98b8SOscar Mateo */ 4142d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4143d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4144d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4145d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 414651951ae7SMika Kuoppala } 414751951ae7SMika Kuoppala 414831604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 414931604222SAnusha Srivatsa { 415031604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 415131604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 415231604222SAnusha Srivatsa 415331604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 415431604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 415531604222SAnusha Srivatsa POSTING_READ(SDEIER); 415631604222SAnusha Srivatsa 415731604222SAnusha Srivatsa gen3_assert_iir_is_zero(dev_priv, SDEIIR); 415831604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 415931604222SAnusha Srivatsa 416031604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 416131604222SAnusha Srivatsa } 416231604222SAnusha Srivatsa 416351951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 416451951ae7SMika Kuoppala { 416551951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4166df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 416751951ae7SMika Kuoppala 416829b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 416931604222SAnusha Srivatsa icp_irq_postinstall(dev); 417031604222SAnusha Srivatsa 417151951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 417251951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 417351951ae7SMika Kuoppala 4174df0d28c1SDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4175df0d28c1SDhinakaran Pandiyan 417651951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 417751951ae7SMika Kuoppala 417825286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4179c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 418051951ae7SMika Kuoppala 418151951ae7SMika Kuoppala return 0; 418251951ae7SMika Kuoppala } 418351951ae7SMika Kuoppala 418443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 418543f328d7SVille Syrjälä { 4186fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 418743f328d7SVille Syrjälä 418843f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 418943f328d7SVille Syrjälä 4190ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 41919918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4192ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4193ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4194ad22d106SVille Syrjälä 4195e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 419643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 419743f328d7SVille Syrjälä 419843f328d7SVille Syrjälä return 0; 419943f328d7SVille Syrjälä } 420043f328d7SVille Syrjälä 42016bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4202c2798b19SChris Wilson { 4203fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4204c2798b19SChris Wilson 420544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 420644d9241eSVille Syrjälä 4207e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 4208c2798b19SChris Wilson } 4209c2798b19SChris Wilson 4210c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4211c2798b19SChris Wilson { 4212fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4213e9e9848aSVille Syrjälä u16 enable_mask; 4214c2798b19SChris Wilson 4215045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4216045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4217c2798b19SChris Wilson 4218c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4219c2798b19SChris Wilson dev_priv->irq_mask = 4220c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 422116659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 422216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4223c2798b19SChris Wilson 4224e9e9848aSVille Syrjälä enable_mask = 4225c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4226c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 422716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4228e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4229e9e9848aSVille Syrjälä 4230e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4231c2798b19SChris Wilson 4232379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4233379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4234d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4235755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4236755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4237d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4238379ef82dSDaniel Vetter 4239c2798b19SChris Wilson return 0; 4240c2798b19SChris Wilson } 4241c2798b19SChris Wilson 424278c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv, 424378c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 424478c357ddSVille Syrjälä { 424578c357ddSVille Syrjälä u16 emr; 424678c357ddSVille Syrjälä 424778c357ddSVille Syrjälä *eir = I915_READ16(EIR); 424878c357ddSVille Syrjälä 424978c357ddSVille Syrjälä if (*eir) 425078c357ddSVille Syrjälä I915_WRITE16(EIR, *eir); 425178c357ddSVille Syrjälä 425278c357ddSVille Syrjälä *eir_stuck = I915_READ16(EIR); 425378c357ddSVille Syrjälä if (*eir_stuck == 0) 425478c357ddSVille Syrjälä return; 425578c357ddSVille Syrjälä 425678c357ddSVille Syrjälä /* 425778c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 425878c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 425978c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 426078c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 426178c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 426278c357ddSVille Syrjälä * cleared except by handling the underlying error 426378c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 426478c357ddSVille Syrjälä * remains set. 426578c357ddSVille Syrjälä */ 426678c357ddSVille Syrjälä emr = I915_READ16(EMR); 426778c357ddSVille Syrjälä I915_WRITE16(EMR, 0xffff); 426878c357ddSVille Syrjälä I915_WRITE16(EMR, emr | *eir_stuck); 426978c357ddSVille Syrjälä } 427078c357ddSVille Syrjälä 427178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 427278c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 427378c357ddSVille Syrjälä { 427478c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 427578c357ddSVille Syrjälä 427678c357ddSVille Syrjälä if (eir_stuck) 427778c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 427878c357ddSVille Syrjälä } 427978c357ddSVille Syrjälä 428078c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 428178c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 428278c357ddSVille Syrjälä { 428378c357ddSVille Syrjälä u32 emr; 428478c357ddSVille Syrjälä 428578c357ddSVille Syrjälä *eir = I915_READ(EIR); 428678c357ddSVille Syrjälä 428778c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 428878c357ddSVille Syrjälä 428978c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 429078c357ddSVille Syrjälä if (*eir_stuck == 0) 429178c357ddSVille Syrjälä return; 429278c357ddSVille Syrjälä 429378c357ddSVille Syrjälä /* 429478c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 429578c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 429678c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 429778c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 429878c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 429978c357ddSVille Syrjälä * cleared except by handling the underlying error 430078c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 430178c357ddSVille Syrjälä * remains set. 430278c357ddSVille Syrjälä */ 430378c357ddSVille Syrjälä emr = I915_READ(EMR); 430478c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 430578c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 430678c357ddSVille Syrjälä } 430778c357ddSVille Syrjälä 430878c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 430978c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 431078c357ddSVille Syrjälä { 431178c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 431278c357ddSVille Syrjälä 431378c357ddSVille Syrjälä if (eir_stuck) 431478c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 431578c357ddSVille Syrjälä } 431678c357ddSVille Syrjälä 4317ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4318c2798b19SChris Wilson { 431945a83f84SDaniel Vetter struct drm_device *dev = arg; 4320fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4321af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4322c2798b19SChris Wilson 43232dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43242dd2a883SImre Deak return IRQ_NONE; 43252dd2a883SImre Deak 43261f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43271f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43281f814dacSImre Deak 4329af722d28SVille Syrjälä do { 4330af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 433178c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4332af722d28SVille Syrjälä u16 iir; 4333af722d28SVille Syrjälä 4334c2798b19SChris Wilson iir = I915_READ16(IIR); 4335c2798b19SChris Wilson if (iir == 0) 4336af722d28SVille Syrjälä break; 4337c2798b19SChris Wilson 4338af722d28SVille Syrjälä ret = IRQ_HANDLED; 4339c2798b19SChris Wilson 4340eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4341eb64343cSVille Syrjälä * signalled in iir */ 4342eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4343c2798b19SChris Wilson 434478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 434578c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 434678c357ddSVille Syrjälä 4347fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 4348c2798b19SChris Wilson 4349c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 43508a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4351c2798b19SChris Wilson 435278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 435378c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4354af722d28SVille Syrjälä 4355eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4356af722d28SVille Syrjälä } while (0); 4357c2798b19SChris Wilson 43581f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 43591f814dacSImre Deak 43601f814dacSImre Deak return ret; 4361c2798b19SChris Wilson } 4362c2798b19SChris Wilson 43636bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4364a266c7d5SChris Wilson { 4365fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4366a266c7d5SChris Wilson 436756b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 43680706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4369a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4370a266c7d5SChris Wilson } 4371a266c7d5SChris Wilson 437244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 437344d9241eSVille Syrjälä 4374ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4375a266c7d5SChris Wilson } 4376a266c7d5SChris Wilson 4377a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4378a266c7d5SChris Wilson { 4379fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 438038bde180SChris Wilson u32 enable_mask; 4381a266c7d5SChris Wilson 4382045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4383045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 438438bde180SChris Wilson 438538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 438638bde180SChris Wilson dev_priv->irq_mask = 438738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 438838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 438916659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 439016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 439138bde180SChris Wilson 439238bde180SChris Wilson enable_mask = 439338bde180SChris Wilson I915_ASLE_INTERRUPT | 439438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 439538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 439616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 439738bde180SChris Wilson I915_USER_INTERRUPT; 439838bde180SChris Wilson 439956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4400a266c7d5SChris Wilson /* Enable in IER... */ 4401a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4402a266c7d5SChris Wilson /* and unmask in IMR */ 4403a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4404a266c7d5SChris Wilson } 4405a266c7d5SChris Wilson 4406ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4407a266c7d5SChris Wilson 4408379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4409379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4410d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4411755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4412755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4413d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4414379ef82dSDaniel Vetter 4415c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4416c30bb1fdSVille Syrjälä 441720afbda2SDaniel Vetter return 0; 441820afbda2SDaniel Vetter } 441920afbda2SDaniel Vetter 4420ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4421a266c7d5SChris Wilson { 442245a83f84SDaniel Vetter struct drm_device *dev = arg; 4423fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4424af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4425a266c7d5SChris Wilson 44262dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44272dd2a883SImre Deak return IRQ_NONE; 44282dd2a883SImre Deak 44291f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44301f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44311f814dacSImre Deak 443238bde180SChris Wilson do { 4433eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 443478c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4435af722d28SVille Syrjälä u32 hotplug_status = 0; 4436af722d28SVille Syrjälä u32 iir; 4437a266c7d5SChris Wilson 4438af722d28SVille Syrjälä iir = I915_READ(IIR); 4439af722d28SVille Syrjälä if (iir == 0) 4440af722d28SVille Syrjälä break; 4441af722d28SVille Syrjälä 4442af722d28SVille Syrjälä ret = IRQ_HANDLED; 4443af722d28SVille Syrjälä 4444af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4445af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4446af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4447a266c7d5SChris Wilson 4448eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4449eb64343cSVille Syrjälä * signalled in iir */ 4450eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4451a266c7d5SChris Wilson 445278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 445378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 445478c357ddSVille Syrjälä 4455fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4456a266c7d5SChris Wilson 4457a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 44588a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4459a266c7d5SChris Wilson 446078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 446178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4462a266c7d5SChris Wilson 4463af722d28SVille Syrjälä if (hotplug_status) 4464af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4465af722d28SVille Syrjälä 4466af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4467af722d28SVille Syrjälä } while (0); 4468a266c7d5SChris Wilson 44691f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44701f814dacSImre Deak 4471a266c7d5SChris Wilson return ret; 4472a266c7d5SChris Wilson } 4473a266c7d5SChris Wilson 44746bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4475a266c7d5SChris Wilson { 4476fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4477a266c7d5SChris Wilson 44780706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4479a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4480a266c7d5SChris Wilson 448144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 448244d9241eSVille Syrjälä 4483ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4484a266c7d5SChris Wilson } 4485a266c7d5SChris Wilson 4486a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4487a266c7d5SChris Wilson { 4488fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4489bbba0a97SChris Wilson u32 enable_mask; 4490a266c7d5SChris Wilson u32 error_mask; 4491a266c7d5SChris Wilson 4492045cebd2SVille Syrjälä /* 4493045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4494045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4495045cebd2SVille Syrjälä */ 4496045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4497045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4498045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4499045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4500045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4501045cebd2SVille Syrjälä } else { 4502045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4503045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4504045cebd2SVille Syrjälä } 4505045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4506045cebd2SVille Syrjälä 4507a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4508c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4509c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4510adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4511bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4512bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 451378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4514bbba0a97SChris Wilson 4515c30bb1fdSVille Syrjälä enable_mask = 4516c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4517c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4518c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4519c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 452078c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4521c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4522bbba0a97SChris Wilson 452391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4524bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4525a266c7d5SChris Wilson 4526c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4527c30bb1fdSVille Syrjälä 4528b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4529b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4530d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4531755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4532755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4533755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4534d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4535a266c7d5SChris Wilson 453691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 453720afbda2SDaniel Vetter 453820afbda2SDaniel Vetter return 0; 453920afbda2SDaniel Vetter } 454020afbda2SDaniel Vetter 454191d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 454220afbda2SDaniel Vetter { 454320afbda2SDaniel Vetter u32 hotplug_en; 454420afbda2SDaniel Vetter 454567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4546b5ea2d56SDaniel Vetter 4547adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4548e5868a31SEgbert Eich /* enable bits are the same for all generations */ 454991d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4550a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4551a266c7d5SChris Wilson to generate a spurious hotplug event about three 4552a266c7d5SChris Wilson seconds later. So just do it once. 4553a266c7d5SChris Wilson */ 455491d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4555a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4556a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4557a266c7d5SChris Wilson 4558a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 45590706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4560f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4561f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4562f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 45630706f17cSEgbert Eich hotplug_en); 4564a266c7d5SChris Wilson } 4565a266c7d5SChris Wilson 4566ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4567a266c7d5SChris Wilson { 456845a83f84SDaniel Vetter struct drm_device *dev = arg; 4569fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4570af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4571a266c7d5SChris Wilson 45722dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 45732dd2a883SImre Deak return IRQ_NONE; 45742dd2a883SImre Deak 45751f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 45761f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 45771f814dacSImre Deak 4578af722d28SVille Syrjälä do { 4579eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 458078c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4581af722d28SVille Syrjälä u32 hotplug_status = 0; 4582af722d28SVille Syrjälä u32 iir; 45832c8ba29fSChris Wilson 4584af722d28SVille Syrjälä iir = I915_READ(IIR); 4585af722d28SVille Syrjälä if (iir == 0) 4586af722d28SVille Syrjälä break; 4587af722d28SVille Syrjälä 4588af722d28SVille Syrjälä ret = IRQ_HANDLED; 4589af722d28SVille Syrjälä 4590af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4591af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4592a266c7d5SChris Wilson 4593eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4594eb64343cSVille Syrjälä * signalled in iir */ 4595eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4596a266c7d5SChris Wilson 459778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 459878c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 459978c357ddSVille Syrjälä 4600fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4601a266c7d5SChris Wilson 4602a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 46038a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4604af722d28SVille Syrjälä 4605a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 46068a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4607a266c7d5SChris Wilson 460878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 460978c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4610515ac2bbSDaniel Vetter 4611af722d28SVille Syrjälä if (hotplug_status) 4612af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4613af722d28SVille Syrjälä 4614af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4615af722d28SVille Syrjälä } while (0); 4616a266c7d5SChris Wilson 46171f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 46181f814dacSImre Deak 4619a266c7d5SChris Wilson return ret; 4620a266c7d5SChris Wilson } 4621a266c7d5SChris Wilson 4622fca52a55SDaniel Vetter /** 4623fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4624fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4625fca52a55SDaniel Vetter * 4626fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4627fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4628fca52a55SDaniel Vetter */ 4629b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4630f71d4af4SJesse Barnes { 463191c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4632562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4633cefcff8fSJoonas Lahtinen int i; 46348b2e326dSChris Wilson 4635d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4636d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4637d938da6bSVille Syrjälä 463877913b39SJani Nikula intel_hpd_init_work(dev_priv); 463977913b39SJani Nikula 4640562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4641cefcff8fSJoonas Lahtinen 4642a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4643cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4644cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 46458b2e326dSChris Wilson 46464805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 464726705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 464826705e20SSagar Arun Kamble 4649a6706b45SDeepak S /* Let's track the enabled rps events */ 4650666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 46516c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4652e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 465331685c25SDeepak S else 46544668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 46554668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 46564668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4657a6706b45SDeepak S 4658*917dc6b5SMika Kuoppala /* We share the register with other engine */ 4659*917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4660*917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4661*917dc6b5SMika Kuoppala 4662562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 46631800ad25SSagar Arun Kamble 46641800ad25SSagar Arun Kamble /* 4665acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 46661800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 46671800ad25SSagar Arun Kamble * 46681800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 46691800ad25SSagar Arun Kamble */ 4670bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4671562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 46721800ad25SSagar Arun Kamble 4673bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4674562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 46751800ad25SSagar Arun Kamble 467632db0b65SVille Syrjälä if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 4677fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 467832db0b65SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 3) 4679391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4680f71d4af4SJesse Barnes 468121da2700SVille Syrjälä dev->vblank_disable_immediate = true; 468221da2700SVille Syrjälä 4683262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4684262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4685262fd485SChris Wilson * special care to avoid writing any of the display block registers 4686262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4687262fd485SChris Wilson * in this case to the runtime pm. 4688262fd485SChris Wilson */ 4689262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4690262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4691262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4692262fd485SChris Wilson 4693317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 46949a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 46959a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 46969a64c650SLyude Paul * sideband messaging with MST. 46979a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 46989a64c650SLyude Paul * short pulses, as seen on some G4x systems. 46999a64c650SLyude Paul */ 47009a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4701317eaa95SLyude 47021bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4703f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4704f71d4af4SJesse Barnes 4705b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 470643f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 47076bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 470843f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 47096bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 471086e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 471186e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 471243f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4713b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 47147e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 47156bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 47167e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 47176bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 471886e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 471986e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4720fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 472151951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 472251951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 472351951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 472451951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 472551951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 472651951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 472751951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4728121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4729bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4730abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4731723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4732abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 47336bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4734abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4735abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4736cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4737e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4738c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 47396dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 47406dbf30ceSVille Syrjälä else 47413a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 47426e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4743f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4744723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4745f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 47466bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4747f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4748f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4749e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4750f71d4af4SJesse Barnes } else { 4751cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 47526bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4753c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4754c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 47556bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 475686e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 475786e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4758d938da6bSVille Syrjälä } else if (IS_I945GM(dev_priv)) { 4759d938da6bSVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4760d938da6bSVille Syrjälä dev->driver->irq_postinstall = i915_irq_postinstall; 4761d938da6bSVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4762d938da6bSVille Syrjälä dev->driver->irq_handler = i915_irq_handler; 4763d938da6bSVille Syrjälä dev->driver->enable_vblank = i945gm_enable_vblank; 4764d938da6bSVille Syrjälä dev->driver->disable_vblank = i945gm_disable_vblank; 4765cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 47666bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4767a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 47686bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4769a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 477086e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 477186e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4772c2798b19SChris Wilson } else { 47736bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4774a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 47756bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4776a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 477786e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 477886e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4779c2798b19SChris Wilson } 4780778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4781778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4782f71d4af4SJesse Barnes } 4783f71d4af4SJesse Barnes } 478420afbda2SDaniel Vetter 4785fca52a55SDaniel Vetter /** 4786cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4787cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4788cefcff8fSJoonas Lahtinen * 4789cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4790cefcff8fSJoonas Lahtinen */ 4791cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4792cefcff8fSJoonas Lahtinen { 4793cefcff8fSJoonas Lahtinen int i; 4794cefcff8fSJoonas Lahtinen 4795d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4796d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4797d938da6bSVille Syrjälä 4798cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4799cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4800cefcff8fSJoonas Lahtinen } 4801cefcff8fSJoonas Lahtinen 4802cefcff8fSJoonas Lahtinen /** 4803fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4804fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4805fca52a55SDaniel Vetter * 4806fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4807fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4808fca52a55SDaniel Vetter * 4809fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4810fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4811fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4812fca52a55SDaniel Vetter */ 48132aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 48142aeb7d3aSDaniel Vetter { 48152aeb7d3aSDaniel Vetter /* 48162aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 48172aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 48182aeb7d3aSDaniel Vetter * special cases in our ordering checks. 48192aeb7d3aSDaniel Vetter */ 4820ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 48212aeb7d3aSDaniel Vetter 482291c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 48232aeb7d3aSDaniel Vetter } 48242aeb7d3aSDaniel Vetter 4825fca52a55SDaniel Vetter /** 4826fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4827fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4828fca52a55SDaniel Vetter * 4829fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4830fca52a55SDaniel Vetter * resources acquired in the init functions. 4831fca52a55SDaniel Vetter */ 48322aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 48332aeb7d3aSDaniel Vetter { 483491c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 48352aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4836ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 48372aeb7d3aSDaniel Vetter } 48382aeb7d3aSDaniel Vetter 4839fca52a55SDaniel Vetter /** 4840fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4841fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4842fca52a55SDaniel Vetter * 4843fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4844fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4845fca52a55SDaniel Vetter */ 4846b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4847c67a470bSPaulo Zanoni { 484891c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4849ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 485091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4851c67a470bSPaulo Zanoni } 4852c67a470bSPaulo Zanoni 4853fca52a55SDaniel Vetter /** 4854fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4855fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4856fca52a55SDaniel Vetter * 4857fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4858fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4859fca52a55SDaniel Vetter */ 4860b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4861c67a470bSPaulo Zanoni { 4862ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 486391c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 486491c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4865c67a470bSPaulo Zanoni } 4866