xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 9102650fb97548f8a08120c7d0174b39092257d6)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/cpuidle.h>
3355367a27SJani Nikula #include <linux/slab.h>
3455367a27SJani Nikula #include <linux/sysrq.h>
3555367a27SJani Nikula 
36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3755367a27SJani Nikula #include <drm/drm_irq.h>
38760285e7SDavid Howells #include <drm/i915_drm.h>
3955367a27SJani Nikula 
40c0e09200SDave Airlie #include "i915_drv.h"
41440e2b3dSJani Nikula #include "i915_irq.h"
421c5d22f7SChris Wilson #include "i915_trace.h"
4379e53945SJesse Barnes #include "intel_drv.h"
448834e365SJani Nikula #include "intel_fifo_underrun.h"
45dbeb38d9SJani Nikula #include "intel_hotplug.h"
46a2649b34SJani Nikula #include "intel_lpe_audio.h"
47d13616dbSJani Nikula #include "intel_pm.h"
4855367a27SJani Nikula #include "intel_psr.h"
49c0e09200SDave Airlie 
50fca52a55SDaniel Vetter /**
51fca52a55SDaniel Vetter  * DOC: interrupt handling
52fca52a55SDaniel Vetter  *
53fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
54fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
55fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
56fca52a55SDaniel Vetter  */
57fca52a55SDaniel Vetter 
58e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
59e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
60e4ce95aaSVille Syrjälä };
61e4ce95aaSVille Syrjälä 
6223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
6323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
6423bb4cb5SVille Syrjälä };
6523bb4cb5SVille Syrjälä 
663a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
673a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
683a3b3c7dSVille Syrjälä };
693a3b3c7dSVille Syrjälä 
707c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
71e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
72e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
73e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
74e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
75e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
76e5868a31SEgbert Eich };
77e5868a31SEgbert Eich 
787c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
79e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
81e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
82e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
83e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
84e5868a31SEgbert Eich };
85e5868a31SEgbert Eich 
8626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
8774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
8826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
8926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
9126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
9226951cafSXiong Zhang };
9326951cafSXiong Zhang 
947c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
95e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
96e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
97e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
98e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
99e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
100e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
101e5868a31SEgbert Eich };
102e5868a31SEgbert Eich 
1037c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
104e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
105e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
106e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
107e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
109e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
110e5868a31SEgbert Eich };
111e5868a31SEgbert Eich 
1124bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
113e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
114e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
115e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
116e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
117e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
118e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
119e5868a31SEgbert Eich };
120e5868a31SEgbert Eich 
121e0a20ad7SShashank Sharma /* BXT hpd list */
122e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1237f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
124e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
125e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
126e0a20ad7SShashank Sharma };
127e0a20ad7SShashank Sharma 
128b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
129b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
130b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
131b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
132b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
133121e758eSDhinakaran Pandiyan };
134121e758eSDhinakaran Pandiyan 
13531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
13631604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
13731604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
13831604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
13931604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
14031604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
14131604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
14231604222SAnusha Srivatsa };
14331604222SAnusha Srivatsa 
14465f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
14568eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
14668eb49b1SPaulo Zanoni {
14765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
14865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
14968eb49b1SPaulo Zanoni 
15065f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
15168eb49b1SPaulo Zanoni 
1525c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
15365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
15465f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
15565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
15665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
15768eb49b1SPaulo Zanoni }
1585c502442SPaulo Zanoni 
15965f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore)
16068eb49b1SPaulo Zanoni {
16165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
16265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
163a9d356a6SPaulo Zanoni 
16465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
16568eb49b1SPaulo Zanoni 
16668eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
16765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
16865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
16965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
17065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
17168eb49b1SPaulo Zanoni }
17268eb49b1SPaulo Zanoni 
173b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \
17468eb49b1SPaulo Zanoni ({ \
17568eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
176b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \
17768eb49b1SPaulo Zanoni 		       GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
17868eb49b1SPaulo Zanoni })
17968eb49b1SPaulo Zanoni 
180b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \
181b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER)
18268eb49b1SPaulo Zanoni 
183b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \
184b16b2a2fSPaulo Zanoni 	gen2_irq_reset(uncore)
185e9e9848aSVille Syrjälä 
186337ba017SPaulo Zanoni /*
187337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
188337ba017SPaulo Zanoni  */
18965f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
190b51a2842SVille Syrjälä {
19165f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
192b51a2842SVille Syrjälä 
193b51a2842SVille Syrjälä 	if (val == 0)
194b51a2842SVille Syrjälä 		return;
195b51a2842SVille Syrjälä 
196b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
197f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
19865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
19965f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
20065f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
20165f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
202b51a2842SVille Syrjälä }
203337ba017SPaulo Zanoni 
20465f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
205e9e9848aSVille Syrjälä {
20665f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
207e9e9848aSVille Syrjälä 
208e9e9848aSVille Syrjälä 	if (val == 0)
209e9e9848aSVille Syrjälä 		return;
210e9e9848aSVille Syrjälä 
211e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
2129d9523d8SPaulo Zanoni 	     i915_mmio_reg_offset(GEN2_IIR), val);
21365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
21465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
21565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
21665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
217e9e9848aSVille Syrjälä }
218e9e9848aSVille Syrjälä 
21965f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore,
22068eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
22168eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
22268eb49b1SPaulo Zanoni 			  i915_reg_t iir)
22368eb49b1SPaulo Zanoni {
22465f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
22535079899SPaulo Zanoni 
22665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
22765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
22865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
22968eb49b1SPaulo Zanoni }
23035079899SPaulo Zanoni 
23165f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore,
2322918c3caSPaulo Zanoni 			  u32 imr_val, u32 ier_val)
23368eb49b1SPaulo Zanoni {
23465f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
23568eb49b1SPaulo Zanoni 
23665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
23765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
23865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
23968eb49b1SPaulo Zanoni }
24068eb49b1SPaulo Zanoni 
241b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \
24268eb49b1SPaulo Zanoni ({ \
24368eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
244b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
24568eb49b1SPaulo Zanoni 		      GEN8_##type##_IMR(which_), imr_val, \
24668eb49b1SPaulo Zanoni 		      GEN8_##type##_IER(which_), ier_val, \
24768eb49b1SPaulo Zanoni 		      GEN8_##type##_IIR(which_)); \
24868eb49b1SPaulo Zanoni })
24968eb49b1SPaulo Zanoni 
250b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \
251b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
25268eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
25368eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
25468eb49b1SPaulo Zanoni 		      type##IIR)
25568eb49b1SPaulo Zanoni 
256b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \
257b16b2a2fSPaulo Zanoni 	gen2_irq_init((uncore), imr_val, ier_val)
258e9e9848aSVille Syrjälä 
259c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
26026705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
261c9a9a268SImre Deak 
2620706f17cSEgbert Eich /* For display hotplug interrupt */
2630706f17cSEgbert Eich static inline void
2640706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
265a9c287c9SJani Nikula 				     u32 mask,
266a9c287c9SJani Nikula 				     u32 bits)
2670706f17cSEgbert Eich {
268a9c287c9SJani Nikula 	u32 val;
2690706f17cSEgbert Eich 
27067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2710706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2720706f17cSEgbert Eich 
2730706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2740706f17cSEgbert Eich 	val &= ~mask;
2750706f17cSEgbert Eich 	val |= bits;
2760706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2770706f17cSEgbert Eich }
2780706f17cSEgbert Eich 
2790706f17cSEgbert Eich /**
2800706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2810706f17cSEgbert Eich  * @dev_priv: driver private
2820706f17cSEgbert Eich  * @mask: bits to update
2830706f17cSEgbert Eich  * @bits: bits to enable
2840706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2850706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2860706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2870706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2880706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2890706f17cSEgbert Eich  * version is also available.
2900706f17cSEgbert Eich  */
2910706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
292a9c287c9SJani Nikula 				   u32 mask,
293a9c287c9SJani Nikula 				   u32 bits)
2940706f17cSEgbert Eich {
2950706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2960706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2970706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2980706f17cSEgbert Eich }
2990706f17cSEgbert Eich 
30096606f3bSOscar Mateo static u32
30196606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915,
30296606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
30396606f3bSOscar Mateo 
30460a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
30596606f3bSOscar Mateo 				const unsigned int bank,
30696606f3bSOscar Mateo 				const unsigned int bit)
30796606f3bSOscar Mateo {
30825286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
30996606f3bSOscar Mateo 	u32 dw;
31096606f3bSOscar Mateo 
31196606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
31296606f3bSOscar Mateo 
31396606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
31496606f3bSOscar Mateo 	if (dw & BIT(bit)) {
31596606f3bSOscar Mateo 		/*
31696606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
31796606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
31896606f3bSOscar Mateo 		 */
31996606f3bSOscar Mateo 		gen11_gt_engine_identity(i915, bank, bit);
32096606f3bSOscar Mateo 
32196606f3bSOscar Mateo 		/*
32296606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
32396606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
32496606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
32596606f3bSOscar Mateo 		 * everybody.
32696606f3bSOscar Mateo 		 */
32796606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
32896606f3bSOscar Mateo 
32996606f3bSOscar Mateo 		return true;
33096606f3bSOscar Mateo 	}
33196606f3bSOscar Mateo 
33296606f3bSOscar Mateo 	return false;
33396606f3bSOscar Mateo }
33496606f3bSOscar Mateo 
335d9dc34f1SVille Syrjälä /**
336d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
337d9dc34f1SVille Syrjälä  * @dev_priv: driver private
338d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
339d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
340d9dc34f1SVille Syrjälä  */
341fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
342a9c287c9SJani Nikula 			    u32 interrupt_mask,
343a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
344036a4a7dSZhenyu Wang {
345a9c287c9SJani Nikula 	u32 new_val;
346d9dc34f1SVille Syrjälä 
34767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3484bc9d430SDaniel Vetter 
349d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
350d9dc34f1SVille Syrjälä 
3519df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
352c67a470bSPaulo Zanoni 		return;
353c67a470bSPaulo Zanoni 
354d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
355d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
356d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
357d9dc34f1SVille Syrjälä 
358d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
359d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3601ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3613143a2bfSChris Wilson 		POSTING_READ(DEIMR);
362036a4a7dSZhenyu Wang 	}
363036a4a7dSZhenyu Wang }
364036a4a7dSZhenyu Wang 
36543eaea13SPaulo Zanoni /**
36643eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
36743eaea13SPaulo Zanoni  * @dev_priv: driver private
36843eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
36943eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
37043eaea13SPaulo Zanoni  */
37143eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
372a9c287c9SJani Nikula 			      u32 interrupt_mask,
373a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
37443eaea13SPaulo Zanoni {
37567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
37643eaea13SPaulo Zanoni 
37715a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
37815a17aaeSDaniel Vetter 
3799df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
380c67a470bSPaulo Zanoni 		return;
381c67a470bSPaulo Zanoni 
38243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
38343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
38443eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
38543eaea13SPaulo Zanoni }
38643eaea13SPaulo Zanoni 
387a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
38843eaea13SPaulo Zanoni {
38943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
390e33a4be8STvrtko Ursulin 	intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR);
39143eaea13SPaulo Zanoni }
39243eaea13SPaulo Zanoni 
393a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
39443eaea13SPaulo Zanoni {
39543eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
39643eaea13SPaulo Zanoni }
39743eaea13SPaulo Zanoni 
398f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
399b900b949SImre Deak {
400d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
401d02b98b8SOscar Mateo 
402bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
403b900b949SImre Deak }
404b900b949SImre Deak 
405917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv)
406a72fbc3aSImre Deak {
407917dc6b5SMika Kuoppala 	i915_reg_t reg;
408917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_imr;
409917dc6b5SMika Kuoppala 
410917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
411917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
412917dc6b5SMika Kuoppala 		/* pm is in upper half */
413917dc6b5SMika Kuoppala 		mask = mask << 16;
414917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
415917dc6b5SMika Kuoppala 		reg = GEN8_GT_IMR(2);
416917dc6b5SMika Kuoppala 	} else {
417917dc6b5SMika Kuoppala 		reg = GEN6_PMIMR;
418a72fbc3aSImre Deak 	}
419a72fbc3aSImre Deak 
420917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
421917dc6b5SMika Kuoppala 	POSTING_READ(reg);
422917dc6b5SMika Kuoppala }
423917dc6b5SMika Kuoppala 
424917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv)
425b900b949SImre Deak {
426917dc6b5SMika Kuoppala 	i915_reg_t reg;
427917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_ier;
428917dc6b5SMika Kuoppala 
429917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
430917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
431917dc6b5SMika Kuoppala 		/* pm is in upper half */
432917dc6b5SMika Kuoppala 		mask = mask << 16;
433917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
434917dc6b5SMika Kuoppala 		reg = GEN8_GT_IER(2);
435917dc6b5SMika Kuoppala 	} else {
436917dc6b5SMika Kuoppala 		reg = GEN6_PMIER;
437917dc6b5SMika Kuoppala 	}
438917dc6b5SMika Kuoppala 
439917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
440b900b949SImre Deak }
441b900b949SImre Deak 
442edbfdb45SPaulo Zanoni /**
443edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
444edbfdb45SPaulo Zanoni  * @dev_priv: driver private
445edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
446edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
447edbfdb45SPaulo Zanoni  */
448edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
449a9c287c9SJani Nikula 			      u32 interrupt_mask,
450a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
451edbfdb45SPaulo Zanoni {
452a9c287c9SJani Nikula 	u32 new_val;
453edbfdb45SPaulo Zanoni 
45415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
45515a17aaeSDaniel Vetter 
45667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
457edbfdb45SPaulo Zanoni 
458f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
459f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
460f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
461f52ecbcfSPaulo Zanoni 
462f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
463f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
464917dc6b5SMika Kuoppala 		write_pm_imr(dev_priv);
465edbfdb45SPaulo Zanoni 	}
466f52ecbcfSPaulo Zanoni }
467edbfdb45SPaulo Zanoni 
468f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
469edbfdb45SPaulo Zanoni {
4709939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4719939fba2SImre Deak 		return;
4729939fba2SImre Deak 
473edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
474edbfdb45SPaulo Zanoni }
475edbfdb45SPaulo Zanoni 
476f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
4779939fba2SImre Deak {
4789939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
4799939fba2SImre Deak }
4809939fba2SImre Deak 
481f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
482edbfdb45SPaulo Zanoni {
4839939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4849939fba2SImre Deak 		return;
4859939fba2SImre Deak 
486f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
487f4e9af4fSAkash Goel }
488f4e9af4fSAkash Goel 
4893814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
490f4e9af4fSAkash Goel {
491f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
492f4e9af4fSAkash Goel 
49367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
494f4e9af4fSAkash Goel 
495f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
496f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
497f4e9af4fSAkash Goel 	POSTING_READ(reg);
498f4e9af4fSAkash Goel }
499f4e9af4fSAkash Goel 
5003814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
501f4e9af4fSAkash Goel {
50267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
503f4e9af4fSAkash Goel 
504f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
505917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
506f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
507f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
508f4e9af4fSAkash Goel }
509f4e9af4fSAkash Goel 
5103814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
511f4e9af4fSAkash Goel {
51267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
513f4e9af4fSAkash Goel 
514f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
515f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
516917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
517f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
518edbfdb45SPaulo Zanoni }
519edbfdb45SPaulo Zanoni 
520d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
521d02b98b8SOscar Mateo {
522d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
523d02b98b8SOscar Mateo 
52496606f3bSOscar Mateo 	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
52596606f3bSOscar Mateo 		;
526d02b98b8SOscar Mateo 
527d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
528d02b98b8SOscar Mateo 
529d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
530d02b98b8SOscar Mateo }
531d02b98b8SOscar Mateo 
532dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
5333cc134e3SImre Deak {
5343cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
5354668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
536562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
5373cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
5383cc134e3SImre Deak }
5393cc134e3SImre Deak 
54091d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
541b900b949SImre Deak {
542562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
543562d9baeSSagar Arun Kamble 
544562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
545f2a91d1aSChris Wilson 		return;
546f2a91d1aSChris Wilson 
547b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
548562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
54996606f3bSOscar Mateo 
550d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
55196606f3bSOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
552d02b98b8SOscar Mateo 	else
553c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
55496606f3bSOscar Mateo 
555562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
556b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
55778e68d36SImre Deak 
558b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
559b900b949SImre Deak }
560b900b949SImre Deak 
56191d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
562b900b949SImre Deak {
563562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
564562d9baeSSagar Arun Kamble 
565562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
566f2a91d1aSChris Wilson 		return;
567f2a91d1aSChris Wilson 
568d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
569562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5709939fba2SImre Deak 
571b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5729939fba2SImre Deak 
5734668f695SChris Wilson 	gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
57458072ccbSImre Deak 
57558072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
57691c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
577c33d247dSChris Wilson 
578c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
5793814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
580c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
581c33d247dSChris Wilson 	 * state of the worker can be discarded.
582c33d247dSChris Wilson 	 */
583562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
584d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
585d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
586d02b98b8SOscar Mateo 	else
587c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
588b900b949SImre Deak }
589b900b949SImre Deak 
59026705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
59126705e20SSagar Arun Kamble {
59287b391b9SDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&dev_priv->runtime_pm);
5931be333d3SSagar Arun Kamble 
59426705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
59526705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
59626705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
59726705e20SSagar Arun Kamble }
59826705e20SSagar Arun Kamble 
59926705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
60026705e20SSagar Arun Kamble {
60187b391b9SDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&dev_priv->runtime_pm);
6021be333d3SSagar Arun Kamble 
60326705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
6041e83e7a6SOscar Mateo 	if (!dev_priv->guc.interrupts.enabled) {
60526705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
60626705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
6071e83e7a6SOscar Mateo 		dev_priv->guc.interrupts.enabled = true;
60826705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
60926705e20SSagar Arun Kamble 	}
61026705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
61126705e20SSagar Arun Kamble }
61226705e20SSagar Arun Kamble 
61326705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
61426705e20SSagar Arun Kamble {
61587b391b9SDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&dev_priv->runtime_pm);
6161be333d3SSagar Arun Kamble 
61726705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
6181e83e7a6SOscar Mateo 	dev_priv->guc.interrupts.enabled = false;
61926705e20SSagar Arun Kamble 
62026705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
62126705e20SSagar Arun Kamble 
62226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
62326705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
62426705e20SSagar Arun Kamble 
62526705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
62626705e20SSagar Arun Kamble }
62726705e20SSagar Arun Kamble 
62854c52a84SOscar Mateo void gen11_reset_guc_interrupts(struct drm_i915_private *i915)
62954c52a84SOscar Mateo {
63054c52a84SOscar Mateo 	spin_lock_irq(&i915->irq_lock);
63154c52a84SOscar Mateo 	gen11_reset_one_iir(i915, 0, GEN11_GUC);
63254c52a84SOscar Mateo 	spin_unlock_irq(&i915->irq_lock);
63354c52a84SOscar Mateo }
63454c52a84SOscar Mateo 
63554c52a84SOscar Mateo void gen11_enable_guc_interrupts(struct drm_i915_private *dev_priv)
63654c52a84SOscar Mateo {
63754c52a84SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
63854c52a84SOscar Mateo 	if (!dev_priv->guc.interrupts.enabled) {
63954c52a84SOscar Mateo 		u32 events = REG_FIELD_PREP(ENGINE1_MASK,
64054c52a84SOscar Mateo 					    GEN11_GUC_INTR_GUC2HOST);
64154c52a84SOscar Mateo 
64254c52a84SOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GUC));
64354c52a84SOscar Mateo 		I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, events);
64454c52a84SOscar Mateo 		I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~events);
64554c52a84SOscar Mateo 		dev_priv->guc.interrupts.enabled = true;
64654c52a84SOscar Mateo 	}
64754c52a84SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
64854c52a84SOscar Mateo }
64954c52a84SOscar Mateo 
65054c52a84SOscar Mateo void gen11_disable_guc_interrupts(struct drm_i915_private *dev_priv)
65154c52a84SOscar Mateo {
65254c52a84SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
65354c52a84SOscar Mateo 	dev_priv->guc.interrupts.enabled = false;
65454c52a84SOscar Mateo 
65554c52a84SOscar Mateo 	I915_WRITE(GEN11_GUC_SG_INTR_MASK, ~0);
65654c52a84SOscar Mateo 	I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0);
65754c52a84SOscar Mateo 
65854c52a84SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
65954c52a84SOscar Mateo 	synchronize_irq(dev_priv->drm.irq);
66054c52a84SOscar Mateo 
66154c52a84SOscar Mateo 	gen11_reset_guc_interrupts(dev_priv);
66254c52a84SOscar Mateo }
66354c52a84SOscar Mateo 
6640961021aSBen Widawsky /**
6653a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
6663a3b3c7dSVille Syrjälä  * @dev_priv: driver private
6673a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
6683a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
6693a3b3c7dSVille Syrjälä  */
6703a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
671a9c287c9SJani Nikula 				u32 interrupt_mask,
672a9c287c9SJani Nikula 				u32 enabled_irq_mask)
6733a3b3c7dSVille Syrjälä {
674a9c287c9SJani Nikula 	u32 new_val;
675a9c287c9SJani Nikula 	u32 old_val;
6763a3b3c7dSVille Syrjälä 
67767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
6783a3b3c7dSVille Syrjälä 
6793a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
6803a3b3c7dSVille Syrjälä 
6813a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
6823a3b3c7dSVille Syrjälä 		return;
6833a3b3c7dSVille Syrjälä 
6843a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
6853a3b3c7dSVille Syrjälä 
6863a3b3c7dSVille Syrjälä 	new_val = old_val;
6873a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
6883a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
6893a3b3c7dSVille Syrjälä 
6903a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
6913a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
6923a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
6933a3b3c7dSVille Syrjälä 	}
6943a3b3c7dSVille Syrjälä }
6953a3b3c7dSVille Syrjälä 
6963a3b3c7dSVille Syrjälä /**
697013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
698013d3752SVille Syrjälä  * @dev_priv: driver private
699013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
700013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
701013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
702013d3752SVille Syrjälä  */
703013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
704013d3752SVille Syrjälä 			 enum pipe pipe,
705a9c287c9SJani Nikula 			 u32 interrupt_mask,
706a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
707013d3752SVille Syrjälä {
708a9c287c9SJani Nikula 	u32 new_val;
709013d3752SVille Syrjälä 
71067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
711013d3752SVille Syrjälä 
712013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
713013d3752SVille Syrjälä 
714013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
715013d3752SVille Syrjälä 		return;
716013d3752SVille Syrjälä 
717013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
718013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
719013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
720013d3752SVille Syrjälä 
721013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
722013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
723013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
724013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
725013d3752SVille Syrjälä 	}
726013d3752SVille Syrjälä }
727013d3752SVille Syrjälä 
728013d3752SVille Syrjälä /**
729fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
730fee884edSDaniel Vetter  * @dev_priv: driver private
731fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
732fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
733fee884edSDaniel Vetter  */
73447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
735a9c287c9SJani Nikula 				  u32 interrupt_mask,
736a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
737fee884edSDaniel Vetter {
738a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
739fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
740fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
741fee884edSDaniel Vetter 
74215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
74315a17aaeSDaniel Vetter 
74467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
745fee884edSDaniel Vetter 
7469df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
747c67a470bSPaulo Zanoni 		return;
748c67a470bSPaulo Zanoni 
749fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
750fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
751fee884edSDaniel Vetter }
7528664281bSPaulo Zanoni 
7536b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
7546b12ca56SVille Syrjälä 			      enum pipe pipe)
7557c463586SKeith Packard {
7566b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
75710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
75810c59c51SImre Deak 
7596b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7606b12ca56SVille Syrjälä 
7616b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
7626b12ca56SVille Syrjälä 		goto out;
7636b12ca56SVille Syrjälä 
76410c59c51SImre Deak 	/*
765724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
766724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
76710c59c51SImre Deak 	 */
76810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
76910c59c51SImre Deak 		return 0;
770724a6905SVille Syrjälä 	/*
771724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
772724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
773724a6905SVille Syrjälä 	 */
774724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
775724a6905SVille Syrjälä 		return 0;
77610c59c51SImre Deak 
77710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
77810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
77910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
78010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
78110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
78210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
78310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
78410c59c51SImre Deak 
7856b12ca56SVille Syrjälä out:
7866b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
7876b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
7886b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
7896b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
7906b12ca56SVille Syrjälä 
79110c59c51SImre Deak 	return enable_mask;
79210c59c51SImre Deak }
79310c59c51SImre Deak 
7946b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
7956b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
796755e9019SImre Deak {
7976b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
798755e9019SImre Deak 	u32 enable_mask;
799755e9019SImre Deak 
8006b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8016b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8026b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8036b12ca56SVille Syrjälä 
8046b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8056b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8066b12ca56SVille Syrjälä 
8076b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
8086b12ca56SVille Syrjälä 		return;
8096b12ca56SVille Syrjälä 
8106b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
8116b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8126b12ca56SVille Syrjälä 
8136b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8146b12ca56SVille Syrjälä 	POSTING_READ(reg);
815755e9019SImre Deak }
816755e9019SImre Deak 
8176b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
8186b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
819755e9019SImre Deak {
8206b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
821755e9019SImre Deak 	u32 enable_mask;
822755e9019SImre Deak 
8236b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8246b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8256b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8266b12ca56SVille Syrjälä 
8276b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8286b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8296b12ca56SVille Syrjälä 
8306b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
8316b12ca56SVille Syrjälä 		return;
8326b12ca56SVille Syrjälä 
8336b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
8346b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8356b12ca56SVille Syrjälä 
8366b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8376b12ca56SVille Syrjälä 	POSTING_READ(reg);
838755e9019SImre Deak }
839755e9019SImre Deak 
840f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
841f3e30485SVille Syrjälä {
842f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
843f3e30485SVille Syrjälä 		return false;
844f3e30485SVille Syrjälä 
845f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
846f3e30485SVille Syrjälä }
847f3e30485SVille Syrjälä 
848c0e09200SDave Airlie /**
849f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
85014bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
85101c66889SZhao Yakui  */
85291d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
85301c66889SZhao Yakui {
854f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
855f49e38ddSJani Nikula 		return;
856f49e38ddSJani Nikula 
85713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
85801c66889SZhao Yakui 
859755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
86091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
8613b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
862755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
8631ec14ad3SChris Wilson 
86413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
86501c66889SZhao Yakui }
86601c66889SZhao Yakui 
867f75f3746SVille Syrjälä /*
868f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
869f75f3746SVille Syrjälä  * around the vertical blanking period.
870f75f3746SVille Syrjälä  *
871f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
872f75f3746SVille Syrjälä  *  vblank_start >= 3
873f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
874f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
875f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
876f75f3746SVille Syrjälä  *
877f75f3746SVille Syrjälä  *           start of vblank:
878f75f3746SVille Syrjälä  *           latch double buffered registers
879f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
880f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
881f75f3746SVille Syrjälä  *           |
882f75f3746SVille Syrjälä  *           |          frame start:
883f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
884f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
885f75f3746SVille Syrjälä  *           |          |
886f75f3746SVille Syrjälä  *           |          |  start of vsync:
887f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
888f75f3746SVille Syrjälä  *           |          |  |
889f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
890f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
891f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
892f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
893f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
894f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
895f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
896f75f3746SVille Syrjälä  *       |          |                                         |
897f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
898f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
899f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
900f75f3746SVille Syrjälä  *
901f75f3746SVille Syrjälä  * x  = horizontal active
902f75f3746SVille Syrjälä  * _  = horizontal blanking
903f75f3746SVille Syrjälä  * hs = horizontal sync
904f75f3746SVille Syrjälä  * va = vertical active
905f75f3746SVille Syrjälä  * vb = vertical blanking
906f75f3746SVille Syrjälä  * vs = vertical sync
907f75f3746SVille Syrjälä  * vbs = vblank_start (number)
908f75f3746SVille Syrjälä  *
909f75f3746SVille Syrjälä  * Summary:
910f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
911f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
912f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
913f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
914f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
915f75f3746SVille Syrjälä  */
916f75f3746SVille Syrjälä 
91742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
91842f52ef8SKeith Packard  * we use as a pipe index
91942f52ef8SKeith Packard  */
92088e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
9210a3e67a4SJesse Barnes {
922fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
92332db0b65SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev->vblank[pipe];
92432db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
925f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
9260b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
927694e409dSVille Syrjälä 	unsigned long irqflags;
928391f75e2SVille Syrjälä 
92932db0b65SVille Syrjälä 	/*
93032db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
93132db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
93232db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
93332db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
93432db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
93532db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
93632db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
93732db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
93832db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
93932db0b65SVille Syrjälä 	 */
94032db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
94132db0b65SVille Syrjälä 		return 0;
94232db0b65SVille Syrjälä 
9430b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
9440b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
9450b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
9460b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
9470b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
948391f75e2SVille Syrjälä 
9490b2a8e09SVille Syrjälä 	/* Convert to pixel count */
9500b2a8e09SVille Syrjälä 	vbl_start *= htotal;
9510b2a8e09SVille Syrjälä 
9520b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
9530b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
9540b2a8e09SVille Syrjälä 
9559db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
9569db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
9575eddb70bSChris Wilson 
958694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959694e409dSVille Syrjälä 
9600a3e67a4SJesse Barnes 	/*
9610a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
9620a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
9630a3e67a4SJesse Barnes 	 * register.
9640a3e67a4SJesse Barnes 	 */
9650a3e67a4SJesse Barnes 	do {
966694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
967694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
968694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
9690a3e67a4SJesse Barnes 	} while (high1 != high2);
9700a3e67a4SJesse Barnes 
971694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
972694e409dSVille Syrjälä 
9735eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
974391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
9755eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
976391f75e2SVille Syrjälä 
977391f75e2SVille Syrjälä 	/*
978391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
979391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
980391f75e2SVille Syrjälä 	 * counter against vblank start.
981391f75e2SVille Syrjälä 	 */
982edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
9830a3e67a4SJesse Barnes }
9840a3e67a4SJesse Barnes 
985974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
9869880b7a5SJesse Barnes {
987fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
9889880b7a5SJesse Barnes 
989649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
9909880b7a5SJesse Barnes }
9919880b7a5SJesse Barnes 
992aec0246fSUma Shankar /*
993aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
994aec0246fSUma Shankar  * scanline register will not work to get the scanline,
995aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
996aec0246fSUma Shankar  * with scanline register updates.
997aec0246fSUma Shankar  * This function will use Framestamp and current
998aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
999aec0246fSUma Shankar  */
1000aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
1001aec0246fSUma Shankar {
1002aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1003aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
1004aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
1005aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
1006aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
1007aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
1008aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
1009aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
1010aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
1011aec0246fSUma Shankar 
1012aec0246fSUma Shankar 	/*
1013aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
1014aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
1015aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
1016aec0246fSUma Shankar 	 * during the same frame.
1017aec0246fSUma Shankar 	 */
1018aec0246fSUma Shankar 	do {
1019aec0246fSUma Shankar 		/*
1020aec0246fSUma Shankar 		 * This field provides read back of the display
1021aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
1022aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
1023aec0246fSUma Shankar 		 */
1024aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1025aec0246fSUma Shankar 
1026aec0246fSUma Shankar 		/*
1027aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
1028aec0246fSUma Shankar 		 * time stamp value.
1029aec0246fSUma Shankar 		 */
1030aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
1031aec0246fSUma Shankar 
1032aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1033aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
1034aec0246fSUma Shankar 
1035aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
1036aec0246fSUma Shankar 					clock), 1000 * htotal);
1037aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
1038aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
1039aec0246fSUma Shankar 
1040aec0246fSUma Shankar 	return scanline;
1041aec0246fSUma Shankar }
1042aec0246fSUma Shankar 
104375aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
1044a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
1045a225f079SVille Syrjälä {
1046a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
1047fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
10485caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
10495caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
1050a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
105180715b2fSVille Syrjälä 	int position, vtotal;
1052a225f079SVille Syrjälä 
105372259536SVille Syrjälä 	if (!crtc->active)
105472259536SVille Syrjälä 		return -1;
105572259536SVille Syrjälä 
10565caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
10575caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
10585caa0feaSDaniel Vetter 
1059aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
1060aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
1061aec0246fSUma Shankar 
106280715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
1063a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1064a225f079SVille Syrjälä 		vtotal /= 2;
1065a225f079SVille Syrjälä 
1066cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
106775aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
1068a225f079SVille Syrjälä 	else
106975aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
1070a225f079SVille Syrjälä 
1071a225f079SVille Syrjälä 	/*
107241b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
107341b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
107441b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
107541b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
107641b578fbSJesse Barnes 	 *
107741b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
107841b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
107941b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
108041b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
108141b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
108241b578fbSJesse Barnes 	 */
108391d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
108441b578fbSJesse Barnes 		int i, temp;
108541b578fbSJesse Barnes 
108641b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
108741b578fbSJesse Barnes 			udelay(1);
1088707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
108941b578fbSJesse Barnes 			if (temp != position) {
109041b578fbSJesse Barnes 				position = temp;
109141b578fbSJesse Barnes 				break;
109241b578fbSJesse Barnes 			}
109341b578fbSJesse Barnes 		}
109441b578fbSJesse Barnes 	}
109541b578fbSJesse Barnes 
109641b578fbSJesse Barnes 	/*
109780715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
109880715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1099a225f079SVille Syrjälä 	 */
110080715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1101a225f079SVille Syrjälä }
1102a225f079SVille Syrjälä 
11031bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
11041bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
11053bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
11063bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
11070af7e4dfSMario Kleiner {
1108fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
110998187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
111098187836SVille Syrjälä 								pipe);
11113aa18df8SVille Syrjälä 	int position;
111278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1113ad3543edSMario Kleiner 	unsigned long irqflags;
11148a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
11158a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
11168a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
11170af7e4dfSMario Kleiner 
1118fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
11190af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
11209db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
11211bf6ad62SDaniel Vetter 		return false;
11220af7e4dfSMario Kleiner 	}
11230af7e4dfSMario Kleiner 
1124c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
112578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1126c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1127c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1128c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
11290af7e4dfSMario Kleiner 
1130d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1131d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1132d31faf65SVille Syrjälä 		vbl_end /= 2;
1133d31faf65SVille Syrjälä 		vtotal /= 2;
1134d31faf65SVille Syrjälä 	}
1135d31faf65SVille Syrjälä 
1136ad3543edSMario Kleiner 	/*
1137ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1138ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1139ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1140ad3543edSMario Kleiner 	 */
1141ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1142ad3543edSMario Kleiner 
1143ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1144ad3543edSMario Kleiner 
1145ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1146ad3543edSMario Kleiner 	if (stime)
1147ad3543edSMario Kleiner 		*stime = ktime_get();
1148ad3543edSMario Kleiner 
11498a920e24SVille Syrjälä 	if (use_scanline_counter) {
11500af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
11510af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
11520af7e4dfSMario Kleiner 		 */
1153a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
11540af7e4dfSMario Kleiner 	} else {
11550af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
11560af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
11570af7e4dfSMario Kleiner 		 * scanout position.
11580af7e4dfSMario Kleiner 		 */
115975aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
11600af7e4dfSMario Kleiner 
11613aa18df8SVille Syrjälä 		/* convert to pixel counts */
11623aa18df8SVille Syrjälä 		vbl_start *= htotal;
11633aa18df8SVille Syrjälä 		vbl_end *= htotal;
11643aa18df8SVille Syrjälä 		vtotal *= htotal;
116578e8fc6bSVille Syrjälä 
116678e8fc6bSVille Syrjälä 		/*
11677e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
11687e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
11697e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
11707e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
11717e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
11727e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
11737e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
11747e78f1cbSVille Syrjälä 		 */
11757e78f1cbSVille Syrjälä 		if (position >= vtotal)
11767e78f1cbSVille Syrjälä 			position = vtotal - 1;
11777e78f1cbSVille Syrjälä 
11787e78f1cbSVille Syrjälä 		/*
117978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
118078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
118178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
118278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
118378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
118478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
118578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
118678e8fc6bSVille Syrjälä 		 */
118778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
11883aa18df8SVille Syrjälä 	}
11893aa18df8SVille Syrjälä 
1190ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1191ad3543edSMario Kleiner 	if (etime)
1192ad3543edSMario Kleiner 		*etime = ktime_get();
1193ad3543edSMario Kleiner 
1194ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1195ad3543edSMario Kleiner 
1196ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1197ad3543edSMario Kleiner 
11983aa18df8SVille Syrjälä 	/*
11993aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
12003aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
12013aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
12023aa18df8SVille Syrjälä 	 * up since vbl_end.
12033aa18df8SVille Syrjälä 	 */
12043aa18df8SVille Syrjälä 	if (position >= vbl_start)
12053aa18df8SVille Syrjälä 		position -= vbl_end;
12063aa18df8SVille Syrjälä 	else
12073aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
12083aa18df8SVille Syrjälä 
12098a920e24SVille Syrjälä 	if (use_scanline_counter) {
12103aa18df8SVille Syrjälä 		*vpos = position;
12113aa18df8SVille Syrjälä 		*hpos = 0;
12123aa18df8SVille Syrjälä 	} else {
12130af7e4dfSMario Kleiner 		*vpos = position / htotal;
12140af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
12150af7e4dfSMario Kleiner 	}
12160af7e4dfSMario Kleiner 
12171bf6ad62SDaniel Vetter 	return true;
12180af7e4dfSMario Kleiner }
12190af7e4dfSMario Kleiner 
1220a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1221a225f079SVille Syrjälä {
1222fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1223a225f079SVille Syrjälä 	unsigned long irqflags;
1224a225f079SVille Syrjälä 	int position;
1225a225f079SVille Syrjälä 
1226a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1227a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1228a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1229a225f079SVille Syrjälä 
1230a225f079SVille Syrjälä 	return position;
1231a225f079SVille Syrjälä }
1232a225f079SVille Syrjälä 
123391d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1234f97108d1SJesse Barnes {
12354f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &dev_priv->uncore;
1236b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
12379270388eSDaniel Vetter 	u8 new_delay;
12389270388eSDaniel Vetter 
1239d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1240f97108d1SJesse Barnes 
12414f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
12424f5fd91fSTvrtko Ursulin 			     MEMINTRSTS,
12434f5fd91fSTvrtko Ursulin 			     intel_uncore_read(uncore, MEMINTRSTS));
124473edd18fSDaniel Vetter 
124520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
12469270388eSDaniel Vetter 
12474f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG);
12484f5fd91fSTvrtko Ursulin 	busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG);
12494f5fd91fSTvrtko Ursulin 	busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG);
12504f5fd91fSTvrtko Ursulin 	max_avg = intel_uncore_read(uncore, RCBMAXAVG);
12514f5fd91fSTvrtko Ursulin 	min_avg = intel_uncore_read(uncore, RCBMINAVG);
1252f97108d1SJesse Barnes 
1253f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1254b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
125520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
125620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
125720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
125820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1259b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
126020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
126120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
126220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
126320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1264f97108d1SJesse Barnes 	}
1265f97108d1SJesse Barnes 
126691d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
126720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1268f97108d1SJesse Barnes 
1269d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
12709270388eSDaniel Vetter 
1271f97108d1SJesse Barnes 	return;
1272f97108d1SJesse Barnes }
1273f97108d1SJesse Barnes 
127443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
127543cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
127631685c25SDeepak S {
1277679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
127843cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
127943cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
128031685c25SDeepak S }
128131685c25SDeepak S 
128243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
128343cf3bf0SChris Wilson {
1284562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
128543cf3bf0SChris Wilson }
128643cf3bf0SChris Wilson 
128743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
128843cf3bf0SChris Wilson {
1289562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1290562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
129143cf3bf0SChris Wilson 	struct intel_rps_ei now;
129243cf3bf0SChris Wilson 	u32 events = 0;
129343cf3bf0SChris Wilson 
1294e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
129543cf3bf0SChris Wilson 		return 0;
129643cf3bf0SChris Wilson 
129743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
129831685c25SDeepak S 
1299679cb6c1SMika Kuoppala 	if (prev->ktime) {
1300e0e8c7cbSChris Wilson 		u64 time, c0;
1301569884e3SChris Wilson 		u32 render, media;
1302e0e8c7cbSChris Wilson 
1303679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
13048f68d591SChris Wilson 
1305e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1306e0e8c7cbSChris Wilson 
1307e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1308e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1309e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1310e0e8c7cbSChris Wilson 		 * into our activity counter.
1311e0e8c7cbSChris Wilson 		 */
1312569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1313569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1314569884e3SChris Wilson 		c0 = max(render, media);
13156b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1316e0e8c7cbSChris Wilson 
131760548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1318e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
131960548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1320e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
132131685c25SDeepak S 	}
132231685c25SDeepak S 
1323562d9baeSSagar Arun Kamble 	rps->ei = now;
132443cf3bf0SChris Wilson 	return events;
132531685c25SDeepak S }
132631685c25SDeepak S 
13274912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
13283b8d8d91SJesse Barnes {
13292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1330562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1331562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
13327c0a16adSChris Wilson 	bool client_boost = false;
13338d3afd7dSChris Wilson 	int new_delay, adj, min, max;
13347c0a16adSChris Wilson 	u32 pm_iir = 0;
13353b8d8d91SJesse Barnes 
133659cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1337562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1338562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1339562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1340d4d70aa5SImre Deak 	}
134159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
13424912d041SBen Widawsky 
134360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1344a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
13458d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
13467c0a16adSChris Wilson 		goto out;
13473b8d8d91SJesse Barnes 
1348ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
13497b9e0ae6SChris Wilson 
135043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
135143cf3bf0SChris Wilson 
1352562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1353562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1354562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1355562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
13567b92c1bdSChris Wilson 	if (client_boost)
1357562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1358562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1359562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
13608d3afd7dSChris Wilson 		adj = 0;
13618d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1362dd75fdc8SChris Wilson 		if (adj > 0)
1363dd75fdc8SChris Wilson 			adj *= 2;
1364edcf284bSChris Wilson 		else /* CHV needs even encode values */
1365edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
13667e79a683SSagar Arun Kamble 
1367562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
13687e79a683SSagar Arun Kamble 			adj = 0;
13697b92c1bdSChris Wilson 	} else if (client_boost) {
1370f5a4c67dSChris Wilson 		adj = 0;
1371dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1372562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1373562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1374562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1375562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1376dd75fdc8SChris Wilson 		adj = 0;
1377dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1378dd75fdc8SChris Wilson 		if (adj < 0)
1379dd75fdc8SChris Wilson 			adj *= 2;
1380edcf284bSChris Wilson 		else /* CHV needs even encode values */
1381edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
13827e79a683SSagar Arun Kamble 
1383562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
13847e79a683SSagar Arun Kamble 			adj = 0;
1385dd75fdc8SChris Wilson 	} else { /* unknown event */
1386edcf284bSChris Wilson 		adj = 0;
1387dd75fdc8SChris Wilson 	}
13883b8d8d91SJesse Barnes 
1389562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1390edcf284bSChris Wilson 
13912a8862d2SChris Wilson 	/*
13922a8862d2SChris Wilson 	 * Limit deboosting and boosting to keep ourselves at the extremes
13932a8862d2SChris Wilson 	 * when in the respective power modes (i.e. slowly decrease frequencies
13942a8862d2SChris Wilson 	 * while in the HIGH_POWER zone and slowly increase frequencies while
13952a8862d2SChris Wilson 	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
13962a8862d2SChris Wilson 	 * to the next level quickly, and conversely if busy we expect to
13972a8862d2SChris Wilson 	 * hit a waitboost and rapidly switch into max power.
13982a8862d2SChris Wilson 	 */
13992a8862d2SChris Wilson 	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
14002a8862d2SChris Wilson 	    (adj > 0 && rps->power.mode == LOW_POWER))
14012a8862d2SChris Wilson 		rps->last_adj = 0;
14022a8862d2SChris Wilson 
140379249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
140479249636SBen Widawsky 	 * interrupt
140579249636SBen Widawsky 	 */
1406edcf284bSChris Wilson 	new_delay += adj;
14078d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
140827544369SDeepak S 
14099fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
14109fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1411562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
14129fcee2f7SChris Wilson 	}
14133b8d8d91SJesse Barnes 
1414ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
14157c0a16adSChris Wilson 
14167c0a16adSChris Wilson out:
14177c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
14187c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1419562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
14207c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
14217c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
14223b8d8d91SJesse Barnes }
14233b8d8d91SJesse Barnes 
1424e3689190SBen Widawsky 
1425e3689190SBen Widawsky /**
1426e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1427e3689190SBen Widawsky  * occurred.
1428e3689190SBen Widawsky  * @work: workqueue struct
1429e3689190SBen Widawsky  *
1430e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1431e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1432e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1433e3689190SBen Widawsky  */
1434e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1435e3689190SBen Widawsky {
14362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1437cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1438e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
143935a85ac6SBen Widawsky 	char *parity_event[6];
1440a9c287c9SJani Nikula 	u32 misccpctl;
1441a9c287c9SJani Nikula 	u8 slice = 0;
1442e3689190SBen Widawsky 
1443e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1444e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1445e3689190SBen Widawsky 	 * any time we access those registers.
1446e3689190SBen Widawsky 	 */
144791c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1448e3689190SBen Widawsky 
144935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
145035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
145135a85ac6SBen Widawsky 		goto out;
145235a85ac6SBen Widawsky 
1453e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1454e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1455e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1456e3689190SBen Widawsky 
145735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1458f0f59a00SVille Syrjälä 		i915_reg_t reg;
145935a85ac6SBen Widawsky 
146035a85ac6SBen Widawsky 		slice--;
14612d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
146235a85ac6SBen Widawsky 			break;
146335a85ac6SBen Widawsky 
146435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
146535a85ac6SBen Widawsky 
14666fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
146735a85ac6SBen Widawsky 
146835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1469e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1470e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1471e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1472e3689190SBen Widawsky 
147335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
147435a85ac6SBen Widawsky 		POSTING_READ(reg);
1475e3689190SBen Widawsky 
1476cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1477e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1478e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1479e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
148035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
148135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1482e3689190SBen Widawsky 
148391c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1484e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1485e3689190SBen Widawsky 
148635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
148735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1488e3689190SBen Widawsky 
148935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1490e3689190SBen Widawsky 		kfree(parity_event[3]);
1491e3689190SBen Widawsky 		kfree(parity_event[2]);
1492e3689190SBen Widawsky 		kfree(parity_event[1]);
1493e3689190SBen Widawsky 	}
1494e3689190SBen Widawsky 
149535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
149635a85ac6SBen Widawsky 
149735a85ac6SBen Widawsky out:
149835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
14994cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
15002d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
15014cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
150235a85ac6SBen Widawsky 
150391c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
150435a85ac6SBen Widawsky }
150535a85ac6SBen Widawsky 
1506261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1507261e40b8SVille Syrjälä 					       u32 iir)
1508e3689190SBen Widawsky {
1509261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1510e3689190SBen Widawsky 		return;
1511e3689190SBen Widawsky 
1512d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1513261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1514d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1515e3689190SBen Widawsky 
1516261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
151735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
151835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
151935a85ac6SBen Widawsky 
152035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
152135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
152235a85ac6SBen Widawsky 
1523a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1524e3689190SBen Widawsky }
1525e3689190SBen Widawsky 
1526261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1527f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1528f1af8fc1SPaulo Zanoni {
1529f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15308a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1531f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
15328a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1533f1af8fc1SPaulo Zanoni }
1534f1af8fc1SPaulo Zanoni 
1535261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1536e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1537e7b4c6b1SDaniel Vetter {
1538f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15398a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1540cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
15418a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1542cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
15438a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]);
1544e7b4c6b1SDaniel Vetter 
1545cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1546cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1547aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1548aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1549e3689190SBen Widawsky 
1550261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1551261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1552e7b4c6b1SDaniel Vetter }
1553e7b4c6b1SDaniel Vetter 
15545d3d69d5SChris Wilson static void
155551f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1556fbcc1a0cSNick Hoath {
155731de7350SChris Wilson 	bool tasklet = false;
1558f747026cSChris Wilson 
1559fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
15608ea397faSChris Wilson 		tasklet = true;
156131de7350SChris Wilson 
156251f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
156352c0fdb2SChris Wilson 		intel_engine_breadcrumbs_irq(engine);
15644c6ce5c9SChris Wilson 		tasklet |= intel_engine_needs_breadcrumb_tasklet(engine);
156531de7350SChris Wilson 	}
156631de7350SChris Wilson 
156731de7350SChris Wilson 	if (tasklet)
1568fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1569fbcc1a0cSNick Hoath }
1570fbcc1a0cSNick Hoath 
15712e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
157255ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1573abd58f01SBen Widawsky {
157425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
15752e4a5b25SChris Wilson 
1576f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1577f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
15788a68d464SChris Wilson 		      GEN8_GT_VCS0_IRQ | \
1579f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1580f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1581f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1582f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1583f0fd96f5SChris Wilson 
1584abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15852e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
15862e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
15872e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1588abd58f01SBen Widawsky 	}
1589abd58f01SBen Widawsky 
15908a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
15912e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
15922e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
15932e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
159474cdb337SChris Wilson 	}
159574cdb337SChris Wilson 
159626705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15972e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1598f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1599f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
16000961021aSBen Widawsky 	}
16012e4a5b25SChris Wilson 
16022e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16032e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
16042e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
16052e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
160655ef72f2SChris Wilson 	}
1607abd58f01SBen Widawsky }
1608abd58f01SBen Widawsky 
16092e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1610f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1611e30e251aSVille Syrjälä {
1612f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
16138a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS0],
161451f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
16158a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS0],
161651f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1617e30e251aSVille Syrjälä 	}
1618e30e251aSVille Syrjälä 
16198a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
16208a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS0],
16218a68d464SChris Wilson 				    gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT);
16228a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS1],
162351f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1624e30e251aSVille Syrjälä 	}
1625e30e251aSVille Syrjälä 
1626f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16278a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS0],
162851f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1629f0fd96f5SChris Wilson 	}
1630e30e251aSVille Syrjälä 
1631f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
16322e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
16332e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1634e30e251aSVille Syrjälä 	}
1635f0fd96f5SChris Wilson }
1636e30e251aSVille Syrjälä 
1637af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1638121e758eSDhinakaran Pandiyan {
1639af92058fSVille Syrjälä 	switch (pin) {
1640af92058fSVille Syrjälä 	case HPD_PORT_C:
1641121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1642af92058fSVille Syrjälä 	case HPD_PORT_D:
1643121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1644af92058fSVille Syrjälä 	case HPD_PORT_E:
1645121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1646af92058fSVille Syrjälä 	case HPD_PORT_F:
1647121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1648121e758eSDhinakaran Pandiyan 	default:
1649121e758eSDhinakaran Pandiyan 		return false;
1650121e758eSDhinakaran Pandiyan 	}
1651121e758eSDhinakaran Pandiyan }
1652121e758eSDhinakaran Pandiyan 
1653af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
165463c88d22SImre Deak {
1655af92058fSVille Syrjälä 	switch (pin) {
1656af92058fSVille Syrjälä 	case HPD_PORT_A:
1657195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1658af92058fSVille Syrjälä 	case HPD_PORT_B:
165963c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1660af92058fSVille Syrjälä 	case HPD_PORT_C:
166163c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
166263c88d22SImre Deak 	default:
166363c88d22SImre Deak 		return false;
166463c88d22SImre Deak 	}
166563c88d22SImre Deak }
166663c88d22SImre Deak 
1667af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
166831604222SAnusha Srivatsa {
1669af92058fSVille Syrjälä 	switch (pin) {
1670af92058fSVille Syrjälä 	case HPD_PORT_A:
167131604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1672af92058fSVille Syrjälä 	case HPD_PORT_B:
167331604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
167431604222SAnusha Srivatsa 	default:
167531604222SAnusha Srivatsa 		return false;
167631604222SAnusha Srivatsa 	}
167731604222SAnusha Srivatsa }
167831604222SAnusha Srivatsa 
1679af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
168031604222SAnusha Srivatsa {
1681af92058fSVille Syrjälä 	switch (pin) {
1682af92058fSVille Syrjälä 	case HPD_PORT_C:
168331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1684af92058fSVille Syrjälä 	case HPD_PORT_D:
168531604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1686af92058fSVille Syrjälä 	case HPD_PORT_E:
168731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1688af92058fSVille Syrjälä 	case HPD_PORT_F:
168931604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
169031604222SAnusha Srivatsa 	default:
169131604222SAnusha Srivatsa 		return false;
169231604222SAnusha Srivatsa 	}
169331604222SAnusha Srivatsa }
169431604222SAnusha Srivatsa 
1695af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
16966dbf30ceSVille Syrjälä {
1697af92058fSVille Syrjälä 	switch (pin) {
1698af92058fSVille Syrjälä 	case HPD_PORT_E:
16996dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
17006dbf30ceSVille Syrjälä 	default:
17016dbf30ceSVille Syrjälä 		return false;
17026dbf30ceSVille Syrjälä 	}
17036dbf30ceSVille Syrjälä }
17046dbf30ceSVille Syrjälä 
1705af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
170674c0b395SVille Syrjälä {
1707af92058fSVille Syrjälä 	switch (pin) {
1708af92058fSVille Syrjälä 	case HPD_PORT_A:
170974c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1710af92058fSVille Syrjälä 	case HPD_PORT_B:
171174c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1712af92058fSVille Syrjälä 	case HPD_PORT_C:
171374c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1714af92058fSVille Syrjälä 	case HPD_PORT_D:
171574c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
171674c0b395SVille Syrjälä 	default:
171774c0b395SVille Syrjälä 		return false;
171874c0b395SVille Syrjälä 	}
171974c0b395SVille Syrjälä }
172074c0b395SVille Syrjälä 
1721af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1722e4ce95aaSVille Syrjälä {
1723af92058fSVille Syrjälä 	switch (pin) {
1724af92058fSVille Syrjälä 	case HPD_PORT_A:
1725e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1726e4ce95aaSVille Syrjälä 	default:
1727e4ce95aaSVille Syrjälä 		return false;
1728e4ce95aaSVille Syrjälä 	}
1729e4ce95aaSVille Syrjälä }
1730e4ce95aaSVille Syrjälä 
1731af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
173213cf5504SDave Airlie {
1733af92058fSVille Syrjälä 	switch (pin) {
1734af92058fSVille Syrjälä 	case HPD_PORT_B:
1735676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1736af92058fSVille Syrjälä 	case HPD_PORT_C:
1737676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1738af92058fSVille Syrjälä 	case HPD_PORT_D:
1739676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1740676574dfSJani Nikula 	default:
1741676574dfSJani Nikula 		return false;
174213cf5504SDave Airlie 	}
174313cf5504SDave Airlie }
174413cf5504SDave Airlie 
1745af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
174613cf5504SDave Airlie {
1747af92058fSVille Syrjälä 	switch (pin) {
1748af92058fSVille Syrjälä 	case HPD_PORT_B:
1749676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1750af92058fSVille Syrjälä 	case HPD_PORT_C:
1751676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1752af92058fSVille Syrjälä 	case HPD_PORT_D:
1753676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1754676574dfSJani Nikula 	default:
1755676574dfSJani Nikula 		return false;
175613cf5504SDave Airlie 	}
175713cf5504SDave Airlie }
175813cf5504SDave Airlie 
175942db67d6SVille Syrjälä /*
176042db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
176142db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
176242db67d6SVille Syrjälä  * hotplug detection results from several registers.
176342db67d6SVille Syrjälä  *
176442db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
176542db67d6SVille Syrjälä  */
1766cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1767cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
17688c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1769fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1770af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1771676574dfSJani Nikula {
1772e9be2850SVille Syrjälä 	enum hpd_pin pin;
1773676574dfSJani Nikula 
1774e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1775e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
17768c841e57SJani Nikula 			continue;
17778c841e57SJani Nikula 
1778e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1779676574dfSJani Nikula 
1780af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1781e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1782676574dfSJani Nikula 	}
1783676574dfSJani Nikula 
1784f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1785f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1786676574dfSJani Nikula 
1787676574dfSJani Nikula }
1788676574dfSJani Nikula 
178991d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1790515ac2bbSDaniel Vetter {
179128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1792515ac2bbSDaniel Vetter }
1793515ac2bbSDaniel Vetter 
179491d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1795ce99c256SDaniel Vetter {
17969ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1797ce99c256SDaniel Vetter }
1798ce99c256SDaniel Vetter 
17998bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
180091d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
180191d14251STvrtko Ursulin 					 enum pipe pipe,
1802a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1803a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1804a9c287c9SJani Nikula 					 u32 crc4)
18058bf1e9f1SShuang He {
18068bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
18078c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
18085cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
18095cee6c45SVille Syrjälä 
18105cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1811b2c88f5bSDamien Lespiau 
1812d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
18138c6b709dSTomeu Vizoso 	/*
18148c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
18158c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
18168c6b709dSTomeu Vizoso 	 * out the buggy result.
18178c6b709dSTomeu Vizoso 	 *
1818163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
18198c6b709dSTomeu Vizoso 	 * don't trust that one either.
18208c6b709dSTomeu Vizoso 	 */
1821033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1822163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
18238c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
18248c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
18258c6b709dSTomeu Vizoso 		return;
18268c6b709dSTomeu Vizoso 	}
18278c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
18286cc42152SMaarten Lankhorst 
1829246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1830ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1831246ee524STomeu Vizoso 				crcs);
18328c6b709dSTomeu Vizoso }
1833277de95eSDaniel Vetter #else
1834277de95eSDaniel Vetter static inline void
183591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
183691d14251STvrtko Ursulin 			     enum pipe pipe,
1837a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1838a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1839a9c287c9SJani Nikula 			     u32 crc4) {}
1840277de95eSDaniel Vetter #endif
1841eba94eb9SDaniel Vetter 
1842277de95eSDaniel Vetter 
184391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
184491d14251STvrtko Ursulin 				     enum pipe pipe)
18455a69b89fSDaniel Vetter {
184691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18475a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
18485a69b89fSDaniel Vetter 				     0, 0, 0, 0);
18495a69b89fSDaniel Vetter }
18505a69b89fSDaniel Vetter 
185191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
185291d14251STvrtko Ursulin 				     enum pipe pipe)
1853eba94eb9SDaniel Vetter {
185491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1855eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1856eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1857eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1858eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18598bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1860eba94eb9SDaniel Vetter }
18615b3a856bSDaniel Vetter 
186291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
186391d14251STvrtko Ursulin 				      enum pipe pipe)
18645b3a856bSDaniel Vetter {
1865a9c287c9SJani Nikula 	u32 res1, res2;
18660b5c5ed0SDaniel Vetter 
186791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
18680b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18690b5c5ed0SDaniel Vetter 	else
18700b5c5ed0SDaniel Vetter 		res1 = 0;
18710b5c5ed0SDaniel Vetter 
187291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
18730b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18740b5c5ed0SDaniel Vetter 	else
18750b5c5ed0SDaniel Vetter 		res2 = 0;
18765b3a856bSDaniel Vetter 
187791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18780b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18790b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18800b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18810b5c5ed0SDaniel Vetter 				     res1, res2);
18825b3a856bSDaniel Vetter }
18838bf1e9f1SShuang He 
18841403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18851403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18861403c0d4SPaulo Zanoni  * the work queue. */
1887a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir)
1888a087bafeSMika Kuoppala {
1889a087bafeSMika Kuoppala 	struct intel_rps *rps = &i915->gt_pm.rps;
1890a087bafeSMika Kuoppala 	const u32 events = i915->pm_rps_events & pm_iir;
1891a087bafeSMika Kuoppala 
1892a087bafeSMika Kuoppala 	lockdep_assert_held(&i915->irq_lock);
1893a087bafeSMika Kuoppala 
1894a087bafeSMika Kuoppala 	if (unlikely(!events))
1895a087bafeSMika Kuoppala 		return;
1896a087bafeSMika Kuoppala 
1897a087bafeSMika Kuoppala 	gen6_mask_pm_irq(i915, events);
1898a087bafeSMika Kuoppala 
1899a087bafeSMika Kuoppala 	if (!rps->interrupts_enabled)
1900a087bafeSMika Kuoppala 		return;
1901a087bafeSMika Kuoppala 
1902a087bafeSMika Kuoppala 	rps->pm_iir |= events;
1903a087bafeSMika Kuoppala 	schedule_work(&rps->work);
1904a087bafeSMika Kuoppala }
1905a087bafeSMika Kuoppala 
19061403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1907baf02a1fSBen Widawsky {
1908562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1909562d9baeSSagar Arun Kamble 
1910a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
191159cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1912f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1913562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1914562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1915562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
191641a05a3aSDaniel Vetter 		}
1917d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1918d4d70aa5SImre Deak 	}
1919baf02a1fSBen Widawsky 
1920bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1921c9a9a268SImre Deak 		return;
1922c9a9a268SImre Deak 
192312638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
19248a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
192512638c57SBen Widawsky 
1926aaecdf61SDaniel Vetter 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1927aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
192812638c57SBen Widawsky }
1929baf02a1fSBen Widawsky 
193026705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
193126705e20SSagar Arun Kamble {
193293bf8096SMichal Wajdeczko 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
193393bf8096SMichal Wajdeczko 		intel_guc_to_host_event_handler(&dev_priv->guc);
193426705e20SSagar Arun Kamble }
193526705e20SSagar Arun Kamble 
193654c52a84SOscar Mateo static void gen11_guc_irq_handler(struct drm_i915_private *i915, u16 iir)
193754c52a84SOscar Mateo {
193854c52a84SOscar Mateo 	if (iir & GEN11_GUC_INTR_GUC2HOST)
193954c52a84SOscar Mateo 		intel_guc_to_host_event_handler(&i915->guc);
194054c52a84SOscar Mateo }
194154c52a84SOscar Mateo 
194244d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
194344d9241eSVille Syrjälä {
194444d9241eSVille Syrjälä 	enum pipe pipe;
194544d9241eSVille Syrjälä 
194644d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
194744d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
194844d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
194944d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
195044d9241eSVille Syrjälä 
195144d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
195244d9241eSVille Syrjälä 	}
195344d9241eSVille Syrjälä }
195444d9241eSVille Syrjälä 
1955eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
195691d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
19577e231dbeSJesse Barnes {
19587e231dbeSJesse Barnes 	int pipe;
19597e231dbeSJesse Barnes 
196058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
19611ca993d2SVille Syrjälä 
19621ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
19631ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
19641ca993d2SVille Syrjälä 		return;
19651ca993d2SVille Syrjälä 	}
19661ca993d2SVille Syrjälä 
1967055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1968f0f59a00SVille Syrjälä 		i915_reg_t reg;
19696b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
197091d181ddSImre Deak 
1971bbb5eebfSDaniel Vetter 		/*
1972bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1973bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1974bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1975bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1976bbb5eebfSDaniel Vetter 		 * handle.
1977bbb5eebfSDaniel Vetter 		 */
19780f239f4cSDaniel Vetter 
19790f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
19806b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1981bbb5eebfSDaniel Vetter 
1982bbb5eebfSDaniel Vetter 		switch (pipe) {
1983bbb5eebfSDaniel Vetter 		case PIPE_A:
1984bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1985bbb5eebfSDaniel Vetter 			break;
1986bbb5eebfSDaniel Vetter 		case PIPE_B:
1987bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1988bbb5eebfSDaniel Vetter 			break;
19893278f67fSVille Syrjälä 		case PIPE_C:
19903278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19913278f67fSVille Syrjälä 			break;
1992bbb5eebfSDaniel Vetter 		}
1993bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
19946b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1995bbb5eebfSDaniel Vetter 
19966b12ca56SVille Syrjälä 		if (!status_mask)
199791d181ddSImre Deak 			continue;
199891d181ddSImre Deak 
199991d181ddSImre Deak 		reg = PIPESTAT(pipe);
20006b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
20016b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
20027e231dbeSJesse Barnes 
20037e231dbeSJesse Barnes 		/*
20047e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
2005132c27c9SVille Syrjälä 		 *
2006132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
2007132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
2008132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
2009132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
2010132c27c9SVille Syrjälä 		 * an interrupt is still pending.
20117e231dbeSJesse Barnes 		 */
2012132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
2013132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
2014132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
2015132c27c9SVille Syrjälä 		}
20167e231dbeSJesse Barnes 	}
201758ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
20182ecb8ca4SVille Syrjälä }
20192ecb8ca4SVille Syrjälä 
2020eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2021eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
2022eb64343cSVille Syrjälä {
2023eb64343cSVille Syrjälä 	enum pipe pipe;
2024eb64343cSVille Syrjälä 
2025eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2026eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2027eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2028eb64343cSVille Syrjälä 
2029eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2030eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2031eb64343cSVille Syrjälä 
2032eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2033eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2034eb64343cSVille Syrjälä 	}
2035eb64343cSVille Syrjälä }
2036eb64343cSVille Syrjälä 
2037eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2038eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2039eb64343cSVille Syrjälä {
2040eb64343cSVille Syrjälä 	bool blc_event = false;
2041eb64343cSVille Syrjälä 	enum pipe pipe;
2042eb64343cSVille Syrjälä 
2043eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2044eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2045eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2046eb64343cSVille Syrjälä 
2047eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2048eb64343cSVille Syrjälä 			blc_event = true;
2049eb64343cSVille Syrjälä 
2050eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2051eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2052eb64343cSVille Syrjälä 
2053eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2054eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2055eb64343cSVille Syrjälä 	}
2056eb64343cSVille Syrjälä 
2057eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2058eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2059eb64343cSVille Syrjälä }
2060eb64343cSVille Syrjälä 
2061eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2062eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2063eb64343cSVille Syrjälä {
2064eb64343cSVille Syrjälä 	bool blc_event = false;
2065eb64343cSVille Syrjälä 	enum pipe pipe;
2066eb64343cSVille Syrjälä 
2067eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2068eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2069eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2070eb64343cSVille Syrjälä 
2071eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2072eb64343cSVille Syrjälä 			blc_event = true;
2073eb64343cSVille Syrjälä 
2074eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2075eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2076eb64343cSVille Syrjälä 
2077eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2078eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2079eb64343cSVille Syrjälä 	}
2080eb64343cSVille Syrjälä 
2081eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2082eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2083eb64343cSVille Syrjälä 
2084eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2085eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2086eb64343cSVille Syrjälä }
2087eb64343cSVille Syrjälä 
208891d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
20892ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
20902ecb8ca4SVille Syrjälä {
20912ecb8ca4SVille Syrjälä 	enum pipe pipe;
20927e231dbeSJesse Barnes 
2093055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2094fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2095fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20964356d586SDaniel Vetter 
20974356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
209891d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
20992d9d2b0bSVille Syrjälä 
21001f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
21011f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
210231acc7f5SJesse Barnes 	}
210331acc7f5SJesse Barnes 
2104c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
210591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2106c1874ed7SImre Deak }
2107c1874ed7SImre Deak 
21081ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
210916c6c56bSVille Syrjälä {
21100ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
21110ba7c51aSVille Syrjälä 	int i;
211216c6c56bSVille Syrjälä 
21130ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
21140ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
21150ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
21160ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
21170ba7c51aSVille Syrjälä 	else
21180ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
21190ba7c51aSVille Syrjälä 
21200ba7c51aSVille Syrjälä 	/*
21210ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
21220ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
21230ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
21240ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
21250ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
21260ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
21270ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
21280ba7c51aSVille Syrjälä 	 */
21290ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
21300ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
21310ba7c51aSVille Syrjälä 
21320ba7c51aSVille Syrjälä 		if (tmp == 0)
21330ba7c51aSVille Syrjälä 			return hotplug_status;
21340ba7c51aSVille Syrjälä 
21350ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
21363ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
21370ba7c51aSVille Syrjälä 	}
21380ba7c51aSVille Syrjälä 
21390ba7c51aSVille Syrjälä 	WARN_ONCE(1,
21400ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
21410ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
21421ae3c34cSVille Syrjälä 
21431ae3c34cSVille Syrjälä 	return hotplug_status;
21441ae3c34cSVille Syrjälä }
21451ae3c34cSVille Syrjälä 
214691d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
21471ae3c34cSVille Syrjälä 				 u32 hotplug_status)
21481ae3c34cSVille Syrjälä {
21491ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21503ff60f89SOscar Mateo 
215191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
215291d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
215316c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
215416c6c56bSVille Syrjälä 
215558f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2156cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2157cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2158cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2159fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
216058f2cf24SVille Syrjälä 
216191d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
216258f2cf24SVille Syrjälä 		}
2163369712e8SJani Nikula 
2164369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
216591d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
216616c6c56bSVille Syrjälä 	} else {
216716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
216816c6c56bSVille Syrjälä 
216958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2170cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2171cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2172cf53902fSRodrigo Vivi 					   hpd_status_i915,
2173fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
217491d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
217516c6c56bSVille Syrjälä 		}
21763ff60f89SOscar Mateo 	}
217758f2cf24SVille Syrjälä }
217816c6c56bSVille Syrjälä 
2179c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2180c1874ed7SImre Deak {
218145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2182fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2183c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2184c1874ed7SImre Deak 
21852dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21862dd2a883SImre Deak 		return IRQ_NONE;
21872dd2a883SImre Deak 
21881f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2189*9102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
21901f814dacSImre Deak 
21911e1cace9SVille Syrjälä 	do {
21926e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
21932ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21941ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2195a5e485a9SVille Syrjälä 		u32 ier = 0;
21963ff60f89SOscar Mateo 
2197c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2198c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
21993ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2200c1874ed7SImre Deak 
2201c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
22021e1cace9SVille Syrjälä 			break;
2203c1874ed7SImre Deak 
2204c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2205c1874ed7SImre Deak 
2206a5e485a9SVille Syrjälä 		/*
2207a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2208a5e485a9SVille Syrjälä 		 *
2209a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2210a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2211a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2212a5e485a9SVille Syrjälä 		 *
2213a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2214a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2215a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2216a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2217a5e485a9SVille Syrjälä 		 * bits this time around.
2218a5e485a9SVille Syrjälä 		 */
22194a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2220a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2221a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
22224a0a0202SVille Syrjälä 
22234a0a0202SVille Syrjälä 		if (gt_iir)
22244a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
22254a0a0202SVille Syrjälä 		if (pm_iir)
22264a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
22274a0a0202SVille Syrjälä 
22287ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
22291ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
22307ce4d1f2SVille Syrjälä 
22313ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
22323ff60f89SOscar Mateo 		 * signalled in iir */
2233eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
22347ce4d1f2SVille Syrjälä 
2235eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2236eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2237eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2238eef57324SJerome Anand 
22397ce4d1f2SVille Syrjälä 		/*
22407ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
22417ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22427ce4d1f2SVille Syrjälä 		 */
22437ce4d1f2SVille Syrjälä 		if (iir)
22447ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22454a0a0202SVille Syrjälä 
2246a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
22474a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
22481ae3c34cSVille Syrjälä 
224952894874SVille Syrjälä 		if (gt_iir)
2250261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
225152894874SVille Syrjälä 		if (pm_iir)
225252894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
225352894874SVille Syrjälä 
22541ae3c34cSVille Syrjälä 		if (hotplug_status)
225591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22562ecb8ca4SVille Syrjälä 
225791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
22581e1cace9SVille Syrjälä 	} while (0);
22597e231dbeSJesse Barnes 
2260*9102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
22611f814dacSImre Deak 
22627e231dbeSJesse Barnes 	return ret;
22637e231dbeSJesse Barnes }
22647e231dbeSJesse Barnes 
226543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
226643f328d7SVille Syrjälä {
226745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2268fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
226943f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
227043f328d7SVille Syrjälä 
22712dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22722dd2a883SImre Deak 		return IRQ_NONE;
22732dd2a883SImre Deak 
22741f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2275*9102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
22761f814dacSImre Deak 
2277579de73bSChris Wilson 	do {
22786e814800SVille Syrjälä 		u32 master_ctl, iir;
22792ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22801ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2281f0fd96f5SChris Wilson 		u32 gt_iir[4];
2282a5e485a9SVille Syrjälä 		u32 ier = 0;
2283a5e485a9SVille Syrjälä 
22848e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
22853278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
22863278f67fSVille Syrjälä 
22873278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
22888e5fd599SVille Syrjälä 			break;
228943f328d7SVille Syrjälä 
229027b6c122SOscar Mateo 		ret = IRQ_HANDLED;
229127b6c122SOscar Mateo 
2292a5e485a9SVille Syrjälä 		/*
2293a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2294a5e485a9SVille Syrjälä 		 *
2295a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2296a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2297a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2298a5e485a9SVille Syrjälä 		 *
2299a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2300a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2301a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2302a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2303a5e485a9SVille Syrjälä 		 * bits this time around.
2304a5e485a9SVille Syrjälä 		 */
230543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2306a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2307a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
230843f328d7SVille Syrjälä 
2309e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
231027b6c122SOscar Mateo 
231127b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
23121ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
231343f328d7SVille Syrjälä 
231427b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
231527b6c122SOscar Mateo 		 * signalled in iir */
2316eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
231743f328d7SVille Syrjälä 
2318eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2319eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2320eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2321eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2322eef57324SJerome Anand 
23237ce4d1f2SVille Syrjälä 		/*
23247ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
23257ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
23267ce4d1f2SVille Syrjälä 		 */
23277ce4d1f2SVille Syrjälä 		if (iir)
23287ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
23297ce4d1f2SVille Syrjälä 
2330a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2331e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
23321ae3c34cSVille Syrjälä 
2333f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2334e30e251aSVille Syrjälä 
23351ae3c34cSVille Syrjälä 		if (hotplug_status)
233691d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
23372ecb8ca4SVille Syrjälä 
233891d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2339579de73bSChris Wilson 	} while (0);
23403278f67fSVille Syrjälä 
2341*9102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23421f814dacSImre Deak 
234343f328d7SVille Syrjälä 	return ret;
234443f328d7SVille Syrjälä }
234543f328d7SVille Syrjälä 
234691d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
234791d14251STvrtko Ursulin 				u32 hotplug_trigger,
234840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2349776ad806SJesse Barnes {
235042db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2351776ad806SJesse Barnes 
23526a39d7c9SJani Nikula 	/*
23536a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
23546a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
23556a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
23566a39d7c9SJani Nikula 	 * errors.
23576a39d7c9SJani Nikula 	 */
235813cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
23596a39d7c9SJani Nikula 	if (!hotplug_trigger) {
23606a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
23616a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
23626a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
23636a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
23646a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
23656a39d7c9SJani Nikula 	}
23666a39d7c9SJani Nikula 
236713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23686a39d7c9SJani Nikula 	if (!hotplug_trigger)
23696a39d7c9SJani Nikula 		return;
237013cf5504SDave Airlie 
2371cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
237240e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2373fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
237440e56410SVille Syrjälä 
237591d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2376aaf5ec2eSSonika Jindal }
237791d131d2SDaniel Vetter 
237891d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
237940e56410SVille Syrjälä {
238040e56410SVille Syrjälä 	int pipe;
238140e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
238240e56410SVille Syrjälä 
238391d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
238440e56410SVille Syrjälä 
2385cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2386cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2387776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2388cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2389cfc33bf7SVille Syrjälä 				 port_name(port));
2390cfc33bf7SVille Syrjälä 	}
2391776ad806SJesse Barnes 
2392ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
239391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2394ce99c256SDaniel Vetter 
2395776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
239691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2397776ad806SJesse Barnes 
2398776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2399776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2400776ad806SJesse Barnes 
2401776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2402776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2403776ad806SJesse Barnes 
2404776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2405776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2406776ad806SJesse Barnes 
24079db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2408055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
24099db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
24109db4a9c7SJesse Barnes 					 pipe_name(pipe),
24119db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2412776ad806SJesse Barnes 
2413776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2414776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2415776ad806SJesse Barnes 
2416776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2417776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2418776ad806SJesse Barnes 
2419776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2420a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
24218664281bSPaulo Zanoni 
24228664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2423a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
24248664281bSPaulo Zanoni }
24258664281bSPaulo Zanoni 
242691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
24278664281bSPaulo Zanoni {
24288664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
24295a69b89fSDaniel Vetter 	enum pipe pipe;
24308664281bSPaulo Zanoni 
2431de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2432de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2433de032bf4SPaulo Zanoni 
2434055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
24351f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
24361f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
24378664281bSPaulo Zanoni 
24385a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
243991d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
244091d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
24415a69b89fSDaniel Vetter 			else
244291d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
24435a69b89fSDaniel Vetter 		}
24445a69b89fSDaniel Vetter 	}
24458bf1e9f1SShuang He 
24468664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
24478664281bSPaulo Zanoni }
24488664281bSPaulo Zanoni 
244991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
24508664281bSPaulo Zanoni {
24518664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
245245c1cd87SMika Kahola 	enum pipe pipe;
24538664281bSPaulo Zanoni 
2454de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2455de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2456de032bf4SPaulo Zanoni 
245745c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
245845c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
245945c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
24608664281bSPaulo Zanoni 
24618664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2462776ad806SJesse Barnes }
2463776ad806SJesse Barnes 
246491d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
246523e81d69SAdam Jackson {
246623e81d69SAdam Jackson 	int pipe;
24676dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2468aaf5ec2eSSonika Jindal 
246991d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
247091d131d2SDaniel Vetter 
2471cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2472cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
247323e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2474cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2475cfc33bf7SVille Syrjälä 				 port_name(port));
2476cfc33bf7SVille Syrjälä 	}
247723e81d69SAdam Jackson 
247823e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
247991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
248023e81d69SAdam Jackson 
248123e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
248291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
248323e81d69SAdam Jackson 
248423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
248523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
248623e81d69SAdam Jackson 
248723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
248823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
248923e81d69SAdam Jackson 
249023e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2491055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
249223e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
249323e81d69SAdam Jackson 					 pipe_name(pipe),
249423e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
24958664281bSPaulo Zanoni 
24968664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
249791d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
249823e81d69SAdam Jackson }
249923e81d69SAdam Jackson 
250031604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
250131604222SAnusha Srivatsa {
250231604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
250331604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
250431604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
250531604222SAnusha Srivatsa 
250631604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
250731604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
250831604222SAnusha Srivatsa 
250931604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
251031604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
251131604222SAnusha Srivatsa 
251231604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
251331604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
251431604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
251531604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
251631604222SAnusha Srivatsa 	}
251731604222SAnusha Srivatsa 
251831604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
251931604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
252031604222SAnusha Srivatsa 
252131604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
252231604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
252331604222SAnusha Srivatsa 
252431604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
252531604222SAnusha Srivatsa 				   tc_hotplug_trigger,
252631604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
252731604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
252831604222SAnusha Srivatsa 	}
252931604222SAnusha Srivatsa 
253031604222SAnusha Srivatsa 	if (pin_mask)
253131604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
253231604222SAnusha Srivatsa 
253331604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
253431604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
253531604222SAnusha Srivatsa }
253631604222SAnusha Srivatsa 
253791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
25386dbf30ceSVille Syrjälä {
25396dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
25406dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
25416dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
25426dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
25436dbf30ceSVille Syrjälä 
25446dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
25456dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
25466dbf30ceSVille Syrjälä 
25476dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
25486dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
25496dbf30ceSVille Syrjälä 
2550cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2551cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
255274c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
25536dbf30ceSVille Syrjälä 	}
25546dbf30ceSVille Syrjälä 
25556dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
25566dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
25576dbf30ceSVille Syrjälä 
25586dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
25596dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
25606dbf30ceSVille Syrjälä 
2561cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2562cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
25636dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
25646dbf30ceSVille Syrjälä 	}
25656dbf30ceSVille Syrjälä 
25666dbf30ceSVille Syrjälä 	if (pin_mask)
256791d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
25686dbf30ceSVille Syrjälä 
25696dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
257091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
25716dbf30ceSVille Syrjälä }
25726dbf30ceSVille Syrjälä 
257391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
257491d14251STvrtko Ursulin 				u32 hotplug_trigger,
257540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2576c008bc6eSPaulo Zanoni {
2577e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2578e4ce95aaSVille Syrjälä 
2579e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2580e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2581e4ce95aaSVille Syrjälä 
2582cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
258340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2584e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
258540e56410SVille Syrjälä 
258691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2587e4ce95aaSVille Syrjälä }
2588c008bc6eSPaulo Zanoni 
258991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
259091d14251STvrtko Ursulin 				    u32 de_iir)
259140e56410SVille Syrjälä {
259240e56410SVille Syrjälä 	enum pipe pipe;
259340e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
259440e56410SVille Syrjälä 
259540e56410SVille Syrjälä 	if (hotplug_trigger)
259691d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
259740e56410SVille Syrjälä 
2598c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
259991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2600c008bc6eSPaulo Zanoni 
2601c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
260291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2603c008bc6eSPaulo Zanoni 
2604c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2605c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2606c008bc6eSPaulo Zanoni 
2607055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2608fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2609fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2610c008bc6eSPaulo Zanoni 
261140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
26121f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2613c008bc6eSPaulo Zanoni 
261440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
261591d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2616c008bc6eSPaulo Zanoni 	}
2617c008bc6eSPaulo Zanoni 
2618c008bc6eSPaulo Zanoni 	/* check event from PCH */
2619c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2620c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2621c008bc6eSPaulo Zanoni 
262291d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
262391d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2624c008bc6eSPaulo Zanoni 		else
262591d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2626c008bc6eSPaulo Zanoni 
2627c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2628c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2629c008bc6eSPaulo Zanoni 	}
2630c008bc6eSPaulo Zanoni 
2631cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
263291d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2633c008bc6eSPaulo Zanoni }
2634c008bc6eSPaulo Zanoni 
263591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
263691d14251STvrtko Ursulin 				    u32 de_iir)
26379719fb98SPaulo Zanoni {
263807d27e20SDamien Lespiau 	enum pipe pipe;
263923bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
264023bb4cb5SVille Syrjälä 
264140e56410SVille Syrjälä 	if (hotplug_trigger)
264291d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
26439719fb98SPaulo Zanoni 
26449719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
264591d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
26469719fb98SPaulo Zanoni 
264754fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
264854fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
264954fd3149SDhinakaran Pandiyan 
265054fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
265154fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
265254fd3149SDhinakaran Pandiyan 	}
2653fc340442SDaniel Vetter 
26549719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
265591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
26569719fb98SPaulo Zanoni 
26579719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
265891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
26599719fb98SPaulo Zanoni 
2660055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2661fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2662fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
26639719fb98SPaulo Zanoni 	}
26649719fb98SPaulo Zanoni 
26659719fb98SPaulo Zanoni 	/* check event from PCH */
266691d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
26679719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
26689719fb98SPaulo Zanoni 
266991d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
26709719fb98SPaulo Zanoni 
26719719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
26729719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
26739719fb98SPaulo Zanoni 	}
26749719fb98SPaulo Zanoni }
26759719fb98SPaulo Zanoni 
267672c90f62SOscar Mateo /*
267772c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
267872c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
267972c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
268072c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
268172c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
268272c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
268372c90f62SOscar Mateo  */
2684f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2685b1f14ad0SJesse Barnes {
268645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2687fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2688f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
26890e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2690b1f14ad0SJesse Barnes 
26912dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
26922dd2a883SImre Deak 		return IRQ_NONE;
26932dd2a883SImre Deak 
26941f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2695*9102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
26961f814dacSImre Deak 
2697b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2698b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2699b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
27000e43406bSChris Wilson 
270144498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
270244498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
270344498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
270444498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
270544498aeaSPaulo Zanoni 	 * due to its back queue). */
270691d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
270744498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
270844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2709ab5c608bSBen Widawsky 	}
271044498aeaSPaulo Zanoni 
271172c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
271272c90f62SOscar Mateo 
27130e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
27140e43406bSChris Wilson 	if (gt_iir) {
271572c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
271672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
271791d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2718261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2719d8fc8a47SPaulo Zanoni 		else
2720261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
27210e43406bSChris Wilson 	}
2722b1f14ad0SJesse Barnes 
2723b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
27240e43406bSChris Wilson 	if (de_iir) {
272572c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
272672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
272791d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
272891d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2729f1af8fc1SPaulo Zanoni 		else
273091d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
27310e43406bSChris Wilson 	}
27320e43406bSChris Wilson 
273391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2734f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
27350e43406bSChris Wilson 		if (pm_iir) {
2736b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
27370e43406bSChris Wilson 			ret = IRQ_HANDLED;
273872c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
27390e43406bSChris Wilson 		}
2740f1af8fc1SPaulo Zanoni 	}
2741b1f14ad0SJesse Barnes 
2742b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
274374093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
274444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2745b1f14ad0SJesse Barnes 
27461f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2747*9102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
27481f814dacSImre Deak 
2749b1f14ad0SJesse Barnes 	return ret;
2750b1f14ad0SJesse Barnes }
2751b1f14ad0SJesse Barnes 
275291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
275391d14251STvrtko Ursulin 				u32 hotplug_trigger,
275440e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2755d04a492dSShashank Sharma {
2756cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2757d04a492dSShashank Sharma 
2758a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2759a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2760d04a492dSShashank Sharma 
2761cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
276240e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2763cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
276440e56410SVille Syrjälä 
276591d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2766d04a492dSShashank Sharma }
2767d04a492dSShashank Sharma 
2768121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2769121e758eSDhinakaran Pandiyan {
2770121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2771b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2772b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2773121e758eSDhinakaran Pandiyan 
2774121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2775b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2776b796b971SDhinakaran Pandiyan 
2777121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2778121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2779121e758eSDhinakaran Pandiyan 
2780121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2781b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2782121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2783121e758eSDhinakaran Pandiyan 	}
2784b796b971SDhinakaran Pandiyan 
2785b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2786b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2787b796b971SDhinakaran Pandiyan 
2788b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2789b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2790b796b971SDhinakaran Pandiyan 
2791b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2792b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2793b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2794b796b971SDhinakaran Pandiyan 	}
2795b796b971SDhinakaran Pandiyan 
2796b796b971SDhinakaran Pandiyan 	if (pin_mask)
2797b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2798b796b971SDhinakaran Pandiyan 	else
2799b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2800121e758eSDhinakaran Pandiyan }
2801121e758eSDhinakaran Pandiyan 
28029d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
28039d17210fSLucas De Marchi {
28049d17210fSLucas De Marchi 	u32 mask = GEN8_AUX_CHANNEL_A;
28059d17210fSLucas De Marchi 
28069d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
28079d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
28089d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
28099d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
28109d17210fSLucas De Marchi 
28119d17210fSLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv))
28129d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
28139d17210fSLucas De Marchi 
28149d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 11)
28159d17210fSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E |
28169d17210fSLucas De Marchi 			CNL_AUX_CHANNEL_F;
28179d17210fSLucas De Marchi 
28189d17210fSLucas De Marchi 	return mask;
28199d17210fSLucas De Marchi }
28209d17210fSLucas De Marchi 
2821f11a0f46STvrtko Ursulin static irqreturn_t
2822f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2823abd58f01SBen Widawsky {
2824abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2825f11a0f46STvrtko Ursulin 	u32 iir;
2826c42664ccSDaniel Vetter 	enum pipe pipe;
282788e04703SJesse Barnes 
2828abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2829e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2830e32192e1STvrtko Ursulin 		if (iir) {
2831e04f7eceSVille Syrjälä 			bool found = false;
2832e04f7eceSVille Syrjälä 
2833e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2834abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2835e04f7eceSVille Syrjälä 
2836e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
283791d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2838e04f7eceSVille Syrjälä 				found = true;
2839e04f7eceSVille Syrjälä 			}
2840e04f7eceSVille Syrjälä 
2841e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
284254fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
284354fd3149SDhinakaran Pandiyan 
284454fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
284554fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2846e04f7eceSVille Syrjälä 				found = true;
2847e04f7eceSVille Syrjälä 			}
2848e04f7eceSVille Syrjälä 
2849e04f7eceSVille Syrjälä 			if (!found)
285038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2851abd58f01SBen Widawsky 		}
285238cc46d7SOscar Mateo 		else
285338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2854abd58f01SBen Widawsky 	}
2855abd58f01SBen Widawsky 
2856121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2857121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2858121e758eSDhinakaran Pandiyan 		if (iir) {
2859121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2860121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2861121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2862121e758eSDhinakaran Pandiyan 		} else {
2863121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2864121e758eSDhinakaran Pandiyan 		}
2865121e758eSDhinakaran Pandiyan 	}
2866121e758eSDhinakaran Pandiyan 
28676d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2868e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2869e32192e1STvrtko Ursulin 		if (iir) {
2870e32192e1STvrtko Ursulin 			u32 tmp_mask;
2871d04a492dSShashank Sharma 			bool found = false;
2872cebd87a0SVille Syrjälä 
2873e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
28746d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
287588e04703SJesse Barnes 
28769d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
287791d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2878d04a492dSShashank Sharma 				found = true;
2879d04a492dSShashank Sharma 			}
2880d04a492dSShashank Sharma 
2881cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2882e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2883e32192e1STvrtko Ursulin 				if (tmp_mask) {
288491d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
288591d14251STvrtko Ursulin 							    hpd_bxt);
2886d04a492dSShashank Sharma 					found = true;
2887d04a492dSShashank Sharma 				}
2888e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2889e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2890e32192e1STvrtko Ursulin 				if (tmp_mask) {
289191d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
289291d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2893e32192e1STvrtko Ursulin 					found = true;
2894e32192e1STvrtko Ursulin 				}
2895e32192e1STvrtko Ursulin 			}
2896d04a492dSShashank Sharma 
2897cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
289891d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
28999e63743eSShashank Sharma 				found = true;
29009e63743eSShashank Sharma 			}
29019e63743eSShashank Sharma 
2902d04a492dSShashank Sharma 			if (!found)
290338cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
29046d766f02SDaniel Vetter 		}
290538cc46d7SOscar Mateo 		else
290638cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
29076d766f02SDaniel Vetter 	}
29086d766f02SDaniel Vetter 
2909055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2910fd3a4024SDaniel Vetter 		u32 fault_errors;
2911abd58f01SBen Widawsky 
2912c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2913c42664ccSDaniel Vetter 			continue;
2914c42664ccSDaniel Vetter 
2915e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2916e32192e1STvrtko Ursulin 		if (!iir) {
2917e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2918e32192e1STvrtko Ursulin 			continue;
2919e32192e1STvrtko Ursulin 		}
2920770de83dSDamien Lespiau 
2921e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2922e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2923e32192e1STvrtko Ursulin 
2924fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2925fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2926abd58f01SBen Widawsky 
2927e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
292891d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
29290fbe7870SDaniel Vetter 
2930e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2931e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
293238d83c96SDaniel Vetter 
2933e32192e1STvrtko Ursulin 		fault_errors = iir;
2934bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2935e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2936770de83dSDamien Lespiau 		else
2937e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2938770de83dSDamien Lespiau 
2939770de83dSDamien Lespiau 		if (fault_errors)
29401353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
294130100f2bSDaniel Vetter 				  pipe_name(pipe),
2942e32192e1STvrtko Ursulin 				  fault_errors);
2943abd58f01SBen Widawsky 	}
2944abd58f01SBen Widawsky 
294591d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2946266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
294792d03a80SDaniel Vetter 		/*
294892d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
294992d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
295092d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
295192d03a80SDaniel Vetter 		 */
2952e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2953e32192e1STvrtko Ursulin 		if (iir) {
2954e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
295592d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
29566dbf30ceSVille Syrjälä 
295729b43ae2SRodrigo Vivi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
295831604222SAnusha Srivatsa 				icp_irq_handler(dev_priv, iir);
2959c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
296091d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
29616dbf30ceSVille Syrjälä 			else
296291d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
29632dfb0b81SJani Nikula 		} else {
29642dfb0b81SJani Nikula 			/*
29652dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
29662dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
29672dfb0b81SJani Nikula 			 */
29682dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
29692dfb0b81SJani Nikula 		}
297092d03a80SDaniel Vetter 	}
297192d03a80SDaniel Vetter 
2972f11a0f46STvrtko Ursulin 	return ret;
2973f11a0f46STvrtko Ursulin }
2974f11a0f46STvrtko Ursulin 
29754376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
29764376b9c9SMika Kuoppala {
29774376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
29784376b9c9SMika Kuoppala 
29794376b9c9SMika Kuoppala 	/*
29804376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
29814376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
29824376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
29834376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
29844376b9c9SMika Kuoppala 	 */
29854376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
29864376b9c9SMika Kuoppala }
29874376b9c9SMika Kuoppala 
29884376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
29894376b9c9SMika Kuoppala {
29904376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
29914376b9c9SMika Kuoppala }
29924376b9c9SMika Kuoppala 
2993f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2994f11a0f46STvrtko Ursulin {
2995f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
299625286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2997f11a0f46STvrtko Ursulin 	u32 master_ctl;
2998f0fd96f5SChris Wilson 	u32 gt_iir[4];
2999f11a0f46STvrtko Ursulin 
3000f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
3001f11a0f46STvrtko Ursulin 		return IRQ_NONE;
3002f11a0f46STvrtko Ursulin 
30034376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
30044376b9c9SMika Kuoppala 	if (!master_ctl) {
30054376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
3006f11a0f46STvrtko Ursulin 		return IRQ_NONE;
30074376b9c9SMika Kuoppala 	}
3008f11a0f46STvrtko Ursulin 
3009f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
301055ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
3011f0fd96f5SChris Wilson 
3012f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3013f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
3014*9102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
301555ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
3016*9102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3017f0fd96f5SChris Wilson 	}
3018f11a0f46STvrtko Ursulin 
30194376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
3020abd58f01SBen Widawsky 
3021f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
30221f814dacSImre Deak 
302355ef72f2SChris Wilson 	return IRQ_HANDLED;
3024abd58f01SBen Widawsky }
3025abd58f01SBen Widawsky 
302651951ae7SMika Kuoppala static u32
3027f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915,
302851951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
302951951ae7SMika Kuoppala {
303025286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
303151951ae7SMika Kuoppala 	u32 timeout_ts;
303251951ae7SMika Kuoppala 	u32 ident;
303351951ae7SMika Kuoppala 
303496606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
303596606f3bSOscar Mateo 
303651951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
303751951ae7SMika Kuoppala 
303851951ae7SMika Kuoppala 	/*
303951951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
304051951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
304151951ae7SMika Kuoppala 	 */
304251951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
304351951ae7SMika Kuoppala 	do {
304451951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
304551951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
304651951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
304751951ae7SMika Kuoppala 
304851951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
304951951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
305051951ae7SMika Kuoppala 			  bank, bit, ident);
305151951ae7SMika Kuoppala 		return 0;
305251951ae7SMika Kuoppala 	}
305351951ae7SMika Kuoppala 
305451951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
305551951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
305651951ae7SMika Kuoppala 
3057f744dbc2SMika Kuoppala 	return ident;
3058f744dbc2SMika Kuoppala }
3059f744dbc2SMika Kuoppala 
3060f744dbc2SMika Kuoppala static void
3061f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915,
3062f744dbc2SMika Kuoppala 			const u8 instance, const u16 iir)
3063f744dbc2SMika Kuoppala {
306454c52a84SOscar Mateo 	if (instance == OTHER_GUC_INSTANCE)
306554c52a84SOscar Mateo 		return gen11_guc_irq_handler(i915, iir);
306654c52a84SOscar Mateo 
3067d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
3068a087bafeSMika Kuoppala 		return gen11_rps_irq_handler(i915, iir);
3069d02b98b8SOscar Mateo 
3070f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3071f744dbc2SMika Kuoppala 		  instance, iir);
3072f744dbc2SMika Kuoppala }
3073f744dbc2SMika Kuoppala 
3074f744dbc2SMika Kuoppala static void
3075f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915,
3076f744dbc2SMika Kuoppala 			 const u8 class, const u8 instance, const u16 iir)
3077f744dbc2SMika Kuoppala {
3078f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3079f744dbc2SMika Kuoppala 
3080f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3081f744dbc2SMika Kuoppala 		engine = i915->engine_class[class][instance];
3082f744dbc2SMika Kuoppala 	else
3083f744dbc2SMika Kuoppala 		engine = NULL;
3084f744dbc2SMika Kuoppala 
3085f744dbc2SMika Kuoppala 	if (likely(engine))
3086f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3087f744dbc2SMika Kuoppala 
3088f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3089f744dbc2SMika Kuoppala 		  class, instance);
3090f744dbc2SMika Kuoppala }
3091f744dbc2SMika Kuoppala 
3092f744dbc2SMika Kuoppala static void
3093f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915,
3094f744dbc2SMika Kuoppala 			  const u32 identity)
3095f744dbc2SMika Kuoppala {
3096f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3097f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3098f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3099f744dbc2SMika Kuoppala 
3100f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3101f744dbc2SMika Kuoppala 		return;
3102f744dbc2SMika Kuoppala 
3103f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
3104f744dbc2SMika Kuoppala 		return gen11_engine_irq_handler(i915, class, instance, intr);
3105f744dbc2SMika Kuoppala 
3106f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
3107f744dbc2SMika Kuoppala 		return gen11_other_irq_handler(i915, instance, intr);
3108f744dbc2SMika Kuoppala 
3109f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3110f744dbc2SMika Kuoppala 		  class, instance, intr);
311151951ae7SMika Kuoppala }
311251951ae7SMika Kuoppala 
311351951ae7SMika Kuoppala static void
311496606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915,
311596606f3bSOscar Mateo 		      const unsigned int bank)
311651951ae7SMika Kuoppala {
311725286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
311851951ae7SMika Kuoppala 	unsigned long intr_dw;
311951951ae7SMika Kuoppala 	unsigned int bit;
312051951ae7SMika Kuoppala 
312196606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
312251951ae7SMika Kuoppala 
312351951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
312451951ae7SMika Kuoppala 
312551951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
31268455dad7SMika Kuoppala 		const u32 ident = gen11_gt_engine_identity(i915, bank, bit);
312751951ae7SMika Kuoppala 
3128f744dbc2SMika Kuoppala 		gen11_gt_identity_handler(i915, ident);
312951951ae7SMika Kuoppala 	}
313051951ae7SMika Kuoppala 
313151951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
313251951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
313351951ae7SMika Kuoppala }
313496606f3bSOscar Mateo 
313596606f3bSOscar Mateo static void
313696606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915,
313796606f3bSOscar Mateo 		     const u32 master_ctl)
313896606f3bSOscar Mateo {
313996606f3bSOscar Mateo 	unsigned int bank;
314096606f3bSOscar Mateo 
314196606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
314296606f3bSOscar Mateo 
314396606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
314496606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
314596606f3bSOscar Mateo 			gen11_gt_bank_handler(i915, bank);
314696606f3bSOscar Mateo 	}
314796606f3bSOscar Mateo 
314896606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
314951951ae7SMika Kuoppala }
315051951ae7SMika Kuoppala 
31517a909383SChris Wilson static u32
31527a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
3153df0d28c1SDhinakaran Pandiyan {
315425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
31557a909383SChris Wilson 	u32 iir;
3156df0d28c1SDhinakaran Pandiyan 
3157df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
31587a909383SChris Wilson 		return 0;
3159df0d28c1SDhinakaran Pandiyan 
31607a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
31617a909383SChris Wilson 	if (likely(iir))
31627a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
31637a909383SChris Wilson 
31647a909383SChris Wilson 	return iir;
3165df0d28c1SDhinakaran Pandiyan }
3166df0d28c1SDhinakaran Pandiyan 
3167df0d28c1SDhinakaran Pandiyan static void
31687a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
3169df0d28c1SDhinakaran Pandiyan {
3170df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
3171df0d28c1SDhinakaran Pandiyan 		intel_opregion_asle_intr(dev_priv);
3172df0d28c1SDhinakaran Pandiyan }
3173df0d28c1SDhinakaran Pandiyan 
317481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
317581067b71SMika Kuoppala {
317681067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
317781067b71SMika Kuoppala 
317881067b71SMika Kuoppala 	/*
317981067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
318081067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
318181067b71SMika Kuoppala 	 * New indications can and will light up during processing,
318281067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
318381067b71SMika Kuoppala 	 */
318481067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
318581067b71SMika Kuoppala }
318681067b71SMika Kuoppala 
318781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
318881067b71SMika Kuoppala {
318981067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
319081067b71SMika Kuoppala }
319181067b71SMika Kuoppala 
319251951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
319351951ae7SMika Kuoppala {
319451951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
319525286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
319651951ae7SMika Kuoppala 	u32 master_ctl;
3197df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
319851951ae7SMika Kuoppala 
319951951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
320051951ae7SMika Kuoppala 		return IRQ_NONE;
320151951ae7SMika Kuoppala 
320281067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
320381067b71SMika Kuoppala 	if (!master_ctl) {
320481067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
320551951ae7SMika Kuoppala 		return IRQ_NONE;
320681067b71SMika Kuoppala 	}
320751951ae7SMika Kuoppala 
320851951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
320951951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
321051951ae7SMika Kuoppala 
321151951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
321251951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
321351951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
321451951ae7SMika Kuoppala 
3215*9102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&i915->runtime_pm);
321651951ae7SMika Kuoppala 		/*
321751951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
321851951ae7SMika Kuoppala 		 * for the display related bits.
321951951ae7SMika Kuoppala 		 */
322051951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
3221*9102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&i915->runtime_pm);
322251951ae7SMika Kuoppala 	}
322351951ae7SMika Kuoppala 
32247a909383SChris Wilson 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
3225df0d28c1SDhinakaran Pandiyan 
322681067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
322751951ae7SMika Kuoppala 
32287a909383SChris Wilson 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
3229df0d28c1SDhinakaran Pandiyan 
323051951ae7SMika Kuoppala 	return IRQ_HANDLED;
323151951ae7SMika Kuoppala }
323251951ae7SMika Kuoppala 
323342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
323442f52ef8SKeith Packard  * we use as a pipe index
323542f52ef8SKeith Packard  */
323686e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
32370a3e67a4SJesse Barnes {
3238fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3239e9d21d7fSKeith Packard 	unsigned long irqflags;
324071e0ffa5SJesse Barnes 
32411ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
324286e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
324386e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
324486e83e35SChris Wilson 
324586e83e35SChris Wilson 	return 0;
324686e83e35SChris Wilson }
324786e83e35SChris Wilson 
3248d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe)
3249d938da6bSVille Syrjälä {
3250d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3251d938da6bSVille Syrjälä 
3252d938da6bSVille Syrjälä 	if (dev_priv->i945gm_vblank.enabled++ == 0)
3253d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3254d938da6bSVille Syrjälä 
3255d938da6bSVille Syrjälä 	return i8xx_enable_vblank(dev, pipe);
3256d938da6bSVille Syrjälä }
3257d938da6bSVille Syrjälä 
325886e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
325986e83e35SChris Wilson {
326086e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
326186e83e35SChris Wilson 	unsigned long irqflags;
326286e83e35SChris Wilson 
326386e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32647c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3265755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
32661ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32678692d00eSChris Wilson 
32680a3e67a4SJesse Barnes 	return 0;
32690a3e67a4SJesse Barnes }
32700a3e67a4SJesse Barnes 
327188e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3272f796cf8fSJesse Barnes {
3273fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3274f796cf8fSJesse Barnes 	unsigned long irqflags;
3275a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
327686e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3277f796cf8fSJesse Barnes 
3278f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3279fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3280b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3281b1f14ad0SJesse Barnes 
32822e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
32832e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
32842e8bf223SDhinakaran Pandiyan 	 */
32852e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32862e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32872e8bf223SDhinakaran Pandiyan 
3288b1f14ad0SJesse Barnes 	return 0;
3289b1f14ad0SJesse Barnes }
3290b1f14ad0SJesse Barnes 
329188e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3292abd58f01SBen Widawsky {
3293fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3294abd58f01SBen Widawsky 	unsigned long irqflags;
3295abd58f01SBen Widawsky 
3296abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3297013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3298abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3299013d3752SVille Syrjälä 
33002e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
33012e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
33022e8bf223SDhinakaran Pandiyan 	 */
33032e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
33042e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
33052e8bf223SDhinakaran Pandiyan 
3306abd58f01SBen Widawsky 	return 0;
3307abd58f01SBen Widawsky }
3308abd58f01SBen Widawsky 
330942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
331042f52ef8SKeith Packard  * we use as a pipe index
331142f52ef8SKeith Packard  */
331286e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
331386e83e35SChris Wilson {
331486e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
331586e83e35SChris Wilson 	unsigned long irqflags;
331686e83e35SChris Wilson 
331786e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
331886e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
331986e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
332086e83e35SChris Wilson }
332186e83e35SChris Wilson 
3322d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe)
3323d938da6bSVille Syrjälä {
3324d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3325d938da6bSVille Syrjälä 
3326d938da6bSVille Syrjälä 	i8xx_disable_vblank(dev, pipe);
3327d938da6bSVille Syrjälä 
3328d938da6bSVille Syrjälä 	if (--dev_priv->i945gm_vblank.enabled == 0)
3329d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3330d938da6bSVille Syrjälä }
3331d938da6bSVille Syrjälä 
333286e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
33330a3e67a4SJesse Barnes {
3334fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3335e9d21d7fSKeith Packard 	unsigned long irqflags;
33360a3e67a4SJesse Barnes 
33371ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
33387c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3339755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
33401ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
33410a3e67a4SJesse Barnes }
33420a3e67a4SJesse Barnes 
334388e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3344f796cf8fSJesse Barnes {
3345fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3346f796cf8fSJesse Barnes 	unsigned long irqflags;
3347a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
334886e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3349f796cf8fSJesse Barnes 
3350f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3351fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3352b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3353b1f14ad0SJesse Barnes }
3354b1f14ad0SJesse Barnes 
335588e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3356abd58f01SBen Widawsky {
3357fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3358abd58f01SBen Widawsky 	unsigned long irqflags;
3359abd58f01SBen Widawsky 
3360abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3361013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3362abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3363abd58f01SBen Widawsky }
3364abd58f01SBen Widawsky 
3365d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work)
3366d938da6bSVille Syrjälä {
3367d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv =
3368d938da6bSVille Syrjälä 		container_of(work, struct drm_i915_private, i945gm_vblank.work);
3369d938da6bSVille Syrjälä 
3370d938da6bSVille Syrjälä 	/*
3371d938da6bSVille Syrjälä 	 * Vblank interrupts fail to wake up the device from C3,
3372d938da6bSVille Syrjälä 	 * hence we want to prevent C3 usage while vblank interrupts
3373d938da6bSVille Syrjälä 	 * are enabled.
3374d938da6bSVille Syrjälä 	 */
3375d938da6bSVille Syrjälä 	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
3376d938da6bSVille Syrjälä 			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
3377d938da6bSVille Syrjälä 			      dev_priv->i945gm_vblank.c3_disable_latency :
3378d938da6bSVille Syrjälä 			      PM_QOS_DEFAULT_VALUE);
3379d938da6bSVille Syrjälä }
3380d938da6bSVille Syrjälä 
3381d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name)
3382d938da6bSVille Syrjälä {
3383d938da6bSVille Syrjälä 	const struct cpuidle_driver *drv;
3384d938da6bSVille Syrjälä 	int i;
3385d938da6bSVille Syrjälä 
3386d938da6bSVille Syrjälä 	drv = cpuidle_get_driver();
3387d938da6bSVille Syrjälä 	if (!drv)
3388d938da6bSVille Syrjälä 		return 0;
3389d938da6bSVille Syrjälä 
3390d938da6bSVille Syrjälä 	for (i = 0; i < drv->state_count; i++) {
3391d938da6bSVille Syrjälä 		const struct cpuidle_state *state = &drv->states[i];
3392d938da6bSVille Syrjälä 
3393d938da6bSVille Syrjälä 		if (!strcmp(state->name, name))
3394d938da6bSVille Syrjälä 			return state->exit_latency ?
3395d938da6bSVille Syrjälä 				state->exit_latency - 1 : 0;
3396d938da6bSVille Syrjälä 	}
3397d938da6bSVille Syrjälä 
3398d938da6bSVille Syrjälä 	return 0;
3399d938da6bSVille Syrjälä }
3400d938da6bSVille Syrjälä 
3401d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
3402d938da6bSVille Syrjälä {
3403d938da6bSVille Syrjälä 	INIT_WORK(&dev_priv->i945gm_vblank.work,
3404d938da6bSVille Syrjälä 		  i945gm_vblank_work_func);
3405d938da6bSVille Syrjälä 
3406d938da6bSVille Syrjälä 	dev_priv->i945gm_vblank.c3_disable_latency =
3407d938da6bSVille Syrjälä 		cstate_disable_latency("C3");
3408d938da6bSVille Syrjälä 	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
3409d938da6bSVille Syrjälä 			   PM_QOS_CPU_DMA_LATENCY,
3410d938da6bSVille Syrjälä 			   PM_QOS_DEFAULT_VALUE);
3411d938da6bSVille Syrjälä }
3412d938da6bSVille Syrjälä 
3413d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
3414d938da6bSVille Syrjälä {
3415d938da6bSVille Syrjälä 	cancel_work_sync(&dev_priv->i945gm_vblank.work);
3416d938da6bSVille Syrjälä 	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
3417d938da6bSVille Syrjälä }
3418d938da6bSVille Syrjälä 
3419b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
342091738a95SPaulo Zanoni {
3421b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3422b16b2a2fSPaulo Zanoni 
34236e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
342491738a95SPaulo Zanoni 		return;
342591738a95SPaulo Zanoni 
3426b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3427105b122eSPaulo Zanoni 
34286e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3429105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3430622364b6SPaulo Zanoni }
3431105b122eSPaulo Zanoni 
343291738a95SPaulo Zanoni /*
3433622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3434622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3435622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3436622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3437622364b6SPaulo Zanoni  *
3438622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
343991738a95SPaulo Zanoni  */
3440622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3441622364b6SPaulo Zanoni {
3442fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3443622364b6SPaulo Zanoni 
34446e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3445622364b6SPaulo Zanoni 		return;
3446622364b6SPaulo Zanoni 
3447622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
344891738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
344991738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
345091738a95SPaulo Zanoni }
345191738a95SPaulo Zanoni 
3452b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3453d18ea1b5SDaniel Vetter {
3454b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3455b16b2a2fSPaulo Zanoni 
3456b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GT);
3457b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
3458b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, GEN6_PM);
3459d18ea1b5SDaniel Vetter }
3460d18ea1b5SDaniel Vetter 
346170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
346270591a41SVille Syrjälä {
3463b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3464b16b2a2fSPaulo Zanoni 
346571b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
346671b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
346771b8b41dSVille Syrjälä 	else
346871b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
346971b8b41dSVille Syrjälä 
3470ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
347170591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
347270591a41SVille Syrjälä 
347344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
347470591a41SVille Syrjälä 
3475b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
34768bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
347770591a41SVille Syrjälä }
347870591a41SVille Syrjälä 
34798bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34808bb61306SVille Syrjälä {
3481b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3482b16b2a2fSPaulo Zanoni 
34838bb61306SVille Syrjälä 	u32 pipestat_mask;
34849ab981f2SVille Syrjälä 	u32 enable_mask;
34858bb61306SVille Syrjälä 	enum pipe pipe;
34868bb61306SVille Syrjälä 
3487842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
34888bb61306SVille Syrjälä 
34898bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
34908bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
34918bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
34928bb61306SVille Syrjälä 
34939ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
34948bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3495ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3496ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3497ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3498ebf5f921SVille Syrjälä 
34998bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3500ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3501ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
35026b7eafc1SVille Syrjälä 
35038bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
35046b7eafc1SVille Syrjälä 
35059ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
35068bb61306SVille Syrjälä 
3507b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
35088bb61306SVille Syrjälä }
35098bb61306SVille Syrjälä 
35108bb61306SVille Syrjälä /* drm_dma.h hooks
35118bb61306SVille Syrjälä */
35128bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
35138bb61306SVille Syrjälä {
3514fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3515b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
35168bb61306SVille Syrjälä 
3517b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3518cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
35198bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
35208bb61306SVille Syrjälä 
3521fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3522fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3523fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3524fc340442SDaniel Vetter 	}
3525fc340442SDaniel Vetter 
3526b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
35278bb61306SVille Syrjälä 
3528b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
35298bb61306SVille Syrjälä }
35308bb61306SVille Syrjälä 
35316bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
35327e231dbeSJesse Barnes {
3533fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35347e231dbeSJesse Barnes 
353534c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
353634c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
353734c7b8a7SVille Syrjälä 
3538b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
35397e231dbeSJesse Barnes 
3540ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35419918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
354270591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3543ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35447e231dbeSJesse Barnes }
35457e231dbeSJesse Barnes 
3546d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3547d6e3cca3SDaniel Vetter {
3548b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3549b16b2a2fSPaulo Zanoni 
3550b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 0);
3551b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 1);
3552b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 2);
3553b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 3);
3554d6e3cca3SDaniel Vetter }
3555d6e3cca3SDaniel Vetter 
3556823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3557abd58f01SBen Widawsky {
3558fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3559b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3560abd58f01SBen Widawsky 	int pipe;
3561abd58f01SBen Widawsky 
356225286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3563abd58f01SBen Widawsky 
3564d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3565abd58f01SBen Widawsky 
3566e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3567e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3568e04f7eceSVille Syrjälä 
3569055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3570f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3571813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3572b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3573abd58f01SBen Widawsky 
3574b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3575b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3576b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3577abd58f01SBen Widawsky 
35786e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3579b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3580abd58f01SBen Widawsky }
3581abd58f01SBen Widawsky 
358251951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
358351951ae7SMika Kuoppala {
358451951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
358551951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
358651951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
358751951ae7SMika Kuoppala 
358851951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
358951951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
359051951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
359151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
359251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
359351951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3594d02b98b8SOscar Mateo 
3595d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3596d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
359754c52a84SOscar Mateo 	I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0);
359854c52a84SOscar Mateo 	I915_WRITE(GEN11_GUC_SG_INTR_MASK,  ~0);
359951951ae7SMika Kuoppala }
360051951ae7SMika Kuoppala 
360151951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
360251951ae7SMika Kuoppala {
360351951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3604b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
360551951ae7SMika Kuoppala 	int pipe;
360651951ae7SMika Kuoppala 
360725286aacSDaniele Ceraolo Spurio 	gen11_master_intr_disable(dev_priv->uncore.regs);
360851951ae7SMika Kuoppala 
360951951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
361051951ae7SMika Kuoppala 
361151951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
361251951ae7SMika Kuoppala 
361362819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
361462819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
361562819dfdSJosé Roberto de Souza 
361651951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
361751951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
361851951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3619b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
362051951ae7SMika Kuoppala 
3621b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3622b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3623b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3624b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3625b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
362631604222SAnusha Srivatsa 
362729b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3628b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
362951951ae7SMika Kuoppala }
363051951ae7SMika Kuoppala 
36314c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3632001bd2cbSImre Deak 				     u8 pipe_mask)
3633d49bdb0eSPaulo Zanoni {
3634b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3635b16b2a2fSPaulo Zanoni 
3636a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
36376831f3e3SVille Syrjälä 	enum pipe pipe;
3638d49bdb0eSPaulo Zanoni 
363913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
36409dfe2e3aSImre Deak 
36419dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
36429dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
36439dfe2e3aSImre Deak 		return;
36449dfe2e3aSImre Deak 	}
36459dfe2e3aSImre Deak 
36466831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3647b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
36486831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
36496831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
36509dfe2e3aSImre Deak 
365113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3652d49bdb0eSPaulo Zanoni }
3653d49bdb0eSPaulo Zanoni 
3654aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3655001bd2cbSImre Deak 				     u8 pipe_mask)
3656aae8ba84SVille Syrjälä {
3657b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36586831f3e3SVille Syrjälä 	enum pipe pipe;
36596831f3e3SVille Syrjälä 
3660aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36619dfe2e3aSImre Deak 
36629dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
36639dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
36649dfe2e3aSImre Deak 		return;
36659dfe2e3aSImre Deak 	}
36669dfe2e3aSImre Deak 
36676831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3668b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
36699dfe2e3aSImre Deak 
3670aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3671aae8ba84SVille Syrjälä 
3672aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
367391c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3674aae8ba84SVille Syrjälä }
3675aae8ba84SVille Syrjälä 
36766bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
367743f328d7SVille Syrjälä {
3678fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3679b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
368043f328d7SVille Syrjälä 
368143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
368243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
368343f328d7SVille Syrjälä 
3684d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
368543f328d7SVille Syrjälä 
3686b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
368743f328d7SVille Syrjälä 
3688ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36899918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
369070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3691ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
369243f328d7SVille Syrjälä }
369343f328d7SVille Syrjälä 
369491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
369587a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
369687a02106SVille Syrjälä {
369787a02106SVille Syrjälä 	struct intel_encoder *encoder;
369887a02106SVille Syrjälä 	u32 enabled_irqs = 0;
369987a02106SVille Syrjälä 
370091c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
370187a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
370287a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
370387a02106SVille Syrjälä 
370487a02106SVille Syrjälä 	return enabled_irqs;
370587a02106SVille Syrjälä }
370687a02106SVille Syrjälä 
37071a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
37081a56b1a2SImre Deak {
37091a56b1a2SImre Deak 	u32 hotplug;
37101a56b1a2SImre Deak 
37111a56b1a2SImre Deak 	/*
37121a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
37131a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
37141a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
37151a56b1a2SImre Deak 	 */
37161a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
37171a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
37181a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
37191a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
37201a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
37211a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
37221a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
37231a56b1a2SImre Deak 	/*
37241a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
37251a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
37261a56b1a2SImre Deak 	 */
37271a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
37281a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
37291a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
37301a56b1a2SImre Deak }
37311a56b1a2SImre Deak 
373291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
373382a28bcfSDaniel Vetter {
37341a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
373582a28bcfSDaniel Vetter 
373691d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3737fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
373891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
373982a28bcfSDaniel Vetter 	} else {
3740fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
374191d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
374282a28bcfSDaniel Vetter 	}
374382a28bcfSDaniel Vetter 
3744fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
374582a28bcfSDaniel Vetter 
37461a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
37476dbf30ceSVille Syrjälä }
374826951cafSXiong Zhang 
374931604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
375031604222SAnusha Srivatsa {
375131604222SAnusha Srivatsa 	u32 hotplug;
375231604222SAnusha Srivatsa 
375331604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
375431604222SAnusha Srivatsa 	hotplug |= ICP_DDIA_HPD_ENABLE |
375531604222SAnusha Srivatsa 		   ICP_DDIB_HPD_ENABLE;
375631604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
375731604222SAnusha Srivatsa 
375831604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
375931604222SAnusha Srivatsa 	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
376031604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC2) |
376131604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC3) |
376231604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC4);
376331604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
376431604222SAnusha Srivatsa }
376531604222SAnusha Srivatsa 
376631604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
376731604222SAnusha Srivatsa {
376831604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
376931604222SAnusha Srivatsa 
377031604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
377131604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
377231604222SAnusha Srivatsa 
377331604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
377431604222SAnusha Srivatsa 
377531604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
377631604222SAnusha Srivatsa }
377731604222SAnusha Srivatsa 
3778121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3779121e758eSDhinakaran Pandiyan {
3780121e758eSDhinakaran Pandiyan 	u32 hotplug;
3781121e758eSDhinakaran Pandiyan 
3782121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3783121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3784121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3785121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3786121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3787121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3788b796b971SDhinakaran Pandiyan 
3789b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3790b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3791b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3792b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3793b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3794b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3795121e758eSDhinakaran Pandiyan }
3796121e758eSDhinakaran Pandiyan 
3797121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3798121e758eSDhinakaran Pandiyan {
3799121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3800121e758eSDhinakaran Pandiyan 	u32 val;
3801121e758eSDhinakaran Pandiyan 
3802b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3803b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3804121e758eSDhinakaran Pandiyan 
3805121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3806121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3807121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3808121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3809121e758eSDhinakaran Pandiyan 
3810121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
381131604222SAnusha Srivatsa 
381229b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
381331604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3814121e758eSDhinakaran Pandiyan }
3815121e758eSDhinakaran Pandiyan 
38162a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
38172a57d9ccSImre Deak {
38183b92e263SRodrigo Vivi 	u32 val, hotplug;
38193b92e263SRodrigo Vivi 
38203b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
38213b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
38223b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
38233b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
38243b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
38253b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
38263b92e263SRodrigo Vivi 	}
38272a57d9ccSImre Deak 
38282a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
38292a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38302a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
38312a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
38322a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
38332a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
38342a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
38352a57d9ccSImre Deak 
38362a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
38372a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
38382a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
38392a57d9ccSImre Deak }
38402a57d9ccSImre Deak 
384191d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
38426dbf30ceSVille Syrjälä {
38432a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
38446dbf30ceSVille Syrjälä 
38456dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
384691d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
38476dbf30ceSVille Syrjälä 
38486dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
38496dbf30ceSVille Syrjälä 
38502a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
385126951cafSXiong Zhang }
38527fe0b973SKeith Packard 
38531a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
38541a56b1a2SImre Deak {
38551a56b1a2SImre Deak 	u32 hotplug;
38561a56b1a2SImre Deak 
38571a56b1a2SImre Deak 	/*
38581a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
38591a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
38601a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
38611a56b1a2SImre Deak 	 */
38621a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
38631a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
38641a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
38651a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
38661a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
38671a56b1a2SImre Deak }
38681a56b1a2SImre Deak 
386991d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3870e4ce95aaSVille Syrjälä {
38711a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3872e4ce95aaSVille Syrjälä 
387391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
38743a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
387591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
38763a3b3c7dSVille Syrjälä 
38773a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
387891d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
387923bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
388091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
38813a3b3c7dSVille Syrjälä 
38823a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
388323bb4cb5SVille Syrjälä 	} else {
3884e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
388591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3886e4ce95aaSVille Syrjälä 
3887e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
38883a3b3c7dSVille Syrjälä 	}
3889e4ce95aaSVille Syrjälä 
38901a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3891e4ce95aaSVille Syrjälä 
389291d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3893e4ce95aaSVille Syrjälä }
3894e4ce95aaSVille Syrjälä 
38952a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
38962a57d9ccSImre Deak 				      u32 enabled_irqs)
3897e0a20ad7SShashank Sharma {
38982a57d9ccSImre Deak 	u32 hotplug;
3899e0a20ad7SShashank Sharma 
3900a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
39012a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
39022a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
39032a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3904d252bf68SShubhangi Shrivastava 
3905d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3906d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3907d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3908d252bf68SShubhangi Shrivastava 
3909d252bf68SShubhangi Shrivastava 	/*
3910d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3911d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3912d252bf68SShubhangi Shrivastava 	 */
3913d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3914d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3915d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3916d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3917d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3918d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3919d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3920d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3921d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3922d252bf68SShubhangi Shrivastava 
3923a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3924e0a20ad7SShashank Sharma }
3925e0a20ad7SShashank Sharma 
39262a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
39272a57d9ccSImre Deak {
39282a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
39292a57d9ccSImre Deak }
39302a57d9ccSImre Deak 
39312a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
39322a57d9ccSImre Deak {
39332a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
39342a57d9ccSImre Deak 
39352a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
39362a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
39372a57d9ccSImre Deak 
39382a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
39392a57d9ccSImre Deak 
39402a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
39412a57d9ccSImre Deak }
39422a57d9ccSImre Deak 
3943d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3944d46da437SPaulo Zanoni {
3945fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
394682a28bcfSDaniel Vetter 	u32 mask;
3947d46da437SPaulo Zanoni 
39486e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3949692a04cfSDaniel Vetter 		return;
3950692a04cfSDaniel Vetter 
39516e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
39525c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
39534ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
39545c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
39554ebc6509SDhinakaran Pandiyan 	else
39564ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
39578664281bSPaulo Zanoni 
395865f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3959d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
39602a57d9ccSImre Deak 
39612a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
39622a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
39631a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
39642a57d9ccSImre Deak 	else
39652a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3966d46da437SPaulo Zanoni }
3967d46da437SPaulo Zanoni 
39680a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
39690a9a8c91SDaniel Vetter {
3970fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3971b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
39720a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
39730a9a8c91SDaniel Vetter 
39740a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
39750a9a8c91SDaniel Vetter 
39760a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
39773c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
39780a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3979772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3980772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
39810a9a8c91SDaniel Vetter 	}
39820a9a8c91SDaniel Vetter 
39830a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3984cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
3985f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
39860a9a8c91SDaniel Vetter 	} else {
39870a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
39880a9a8c91SDaniel Vetter 	}
39890a9a8c91SDaniel Vetter 
3990b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs);
39910a9a8c91SDaniel Vetter 
3992b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
399378e68d36SImre Deak 		/*
399478e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
399578e68d36SImre Deak 		 * itself is enabled/disabled.
399678e68d36SImre Deak 		 */
39978a68d464SChris Wilson 		if (HAS_ENGINE(dev_priv, VECS0)) {
39980a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3999f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
4000f4e9af4fSAkash Goel 		}
40010a9a8c91SDaniel Vetter 
4002f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
4003b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs);
40040a9a8c91SDaniel Vetter 	}
40050a9a8c91SDaniel Vetter }
40060a9a8c91SDaniel Vetter 
4007f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
4008036a4a7dSZhenyu Wang {
4009fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4010b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
40118e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
40128e76f8dcSPaulo Zanoni 
4013b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
40148e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
4015842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
40168e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
401723bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
401823bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
40198e76f8dcSPaulo Zanoni 	} else {
40208e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
4021842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
4022842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
4023e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
4024e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
4025e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
40268e76f8dcSPaulo Zanoni 	}
4027036a4a7dSZhenyu Wang 
4028fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
4029b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
40301aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4031fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
4032fc340442SDaniel Vetter 	}
4033fc340442SDaniel Vetter 
40341ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
4035036a4a7dSZhenyu Wang 
4036622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
4037622364b6SPaulo Zanoni 
4038b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
4039b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
4040036a4a7dSZhenyu Wang 
40410a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
4042036a4a7dSZhenyu Wang 
40431a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
40441a56b1a2SImre Deak 
4045d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
40467fe0b973SKeith Packard 
404750a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
40486005ce42SDaniel Vetter 		/* Enable PCU event interrupts
40496005ce42SDaniel Vetter 		 *
40506005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
40514bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
40524bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
4053d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
4054fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
4055d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
4056f97108d1SJesse Barnes 	}
4057f97108d1SJesse Barnes 
4058036a4a7dSZhenyu Wang 	return 0;
4059036a4a7dSZhenyu Wang }
4060036a4a7dSZhenyu Wang 
4061f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
4062f8b79e58SImre Deak {
406367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4064f8b79e58SImre Deak 
4065f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
4066f8b79e58SImre Deak 		return;
4067f8b79e58SImre Deak 
4068f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4069f8b79e58SImre Deak 
4070d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4071d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4072ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4073f8b79e58SImre Deak 	}
4074d6c69803SVille Syrjälä }
4075f8b79e58SImre Deak 
4076f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4077f8b79e58SImre Deak {
407867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4079f8b79e58SImre Deak 
4080f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4081f8b79e58SImre Deak 		return;
4082f8b79e58SImre Deak 
4083f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4084f8b79e58SImre Deak 
4085950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4086ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4087f8b79e58SImre Deak }
4088f8b79e58SImre Deak 
40890e6c9a9eSVille Syrjälä 
40900e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
40910e6c9a9eSVille Syrjälä {
4092fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
40930e6c9a9eSVille Syrjälä 
40940a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
40957e231dbeSJesse Barnes 
4096ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
40979918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4098ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4099ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4100ad22d106SVille Syrjälä 
41017e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
410234c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
410320afbda2SDaniel Vetter 
410420afbda2SDaniel Vetter 	return 0;
410520afbda2SDaniel Vetter }
410620afbda2SDaniel Vetter 
4107abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
4108abd58f01SBen Widawsky {
4109b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4110b16b2a2fSPaulo Zanoni 
4111abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4112a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
41138a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
411473d477f6SOscar Mateo 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
411573d477f6SOscar Mateo 		 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
41168a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT),
41178a68d464SChris Wilson 
41188a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
41198a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
4120abd58f01SBen Widawsky 		 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
41218a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT),
41228a68d464SChris Wilson 
4123abd58f01SBen Widawsky 		0,
41248a68d464SChris Wilson 
41258a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
41268a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)
4127abd58f01SBen Widawsky 	};
4128abd58f01SBen Widawsky 
4129f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
4130f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4131b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
4132b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
413378e68d36SImre Deak 	/*
413478e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
413526705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
413678e68d36SImre Deak 	 */
4137b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
4138b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4139abd58f01SBen Widawsky }
4140abd58f01SBen Widawsky 
4141abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4142abd58f01SBen Widawsky {
4143b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4144b16b2a2fSPaulo Zanoni 
4145a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4146a9c287c9SJani Nikula 	u32 de_pipe_enables;
41473a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
41483a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4149df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
41503a3b3c7dSVille Syrjälä 	enum pipe pipe;
4151770de83dSDamien Lespiau 
4152df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4153df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4154df0d28c1SDhinakaran Pandiyan 
4155bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4156842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
41573a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
415888e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4159cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
41603a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
41613a3b3c7dSVille Syrjälä 	} else {
4162842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
41633a3b3c7dSVille Syrjälä 	}
4164770de83dSDamien Lespiau 
4165bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4166bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4167bb187e93SJames Ausmus 
41689bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4169a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4170a324fcacSRodrigo Vivi 
4171770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4172770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4173770de83dSDamien Lespiau 
41743a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4175cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4176a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4177a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
41783a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
41793a3b3c7dSVille Syrjälä 
4180b16b2a2fSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
418154fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4182e04f7eceSVille Syrjälä 
41830a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
41840a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4185abd58f01SBen Widawsky 
4186f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4187813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4188b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
4189813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
419035079899SPaulo Zanoni 					  de_pipe_enables);
41910a195c02SMika Kahola 	}
4192abd58f01SBen Widawsky 
4193b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
4194b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
41952a57d9ccSImre Deak 
4196121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4197121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4198b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4199b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4200121e758eSDhinakaran Pandiyan 
4201b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
4202b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
4203121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4204121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
42052a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4206121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
42071a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4208abd58f01SBen Widawsky 	}
4209121e758eSDhinakaran Pandiyan }
4210abd58f01SBen Widawsky 
4211abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
4212abd58f01SBen Widawsky {
4213fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4214abd58f01SBen Widawsky 
42156e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4216622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
4217622364b6SPaulo Zanoni 
4218abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4219abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4220abd58f01SBen Widawsky 
42216e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4222abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
4223abd58f01SBen Widawsky 
422425286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
4225abd58f01SBen Widawsky 
4226abd58f01SBen Widawsky 	return 0;
4227abd58f01SBen Widawsky }
4228abd58f01SBen Widawsky 
422951951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
423051951ae7SMika Kuoppala {
423151951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
423251951ae7SMika Kuoppala 
423351951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
423451951ae7SMika Kuoppala 
423551951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
423651951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
423751951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
423851951ae7SMika Kuoppala 
423951951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
424051951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
424151951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
424251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
424351951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
424451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
424551951ae7SMika Kuoppala 
4246d02b98b8SOscar Mateo 	/*
4247d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4248d02b98b8SOscar Mateo 	 * is enabled/disabled.
4249d02b98b8SOscar Mateo 	 */
4250d02b98b8SOscar Mateo 	dev_priv->pm_ier = 0x0;
4251d02b98b8SOscar Mateo 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4252d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4253d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
425454c52a84SOscar Mateo 
425554c52a84SOscar Mateo 	/* Same thing for GuC interrupts */
425654c52a84SOscar Mateo 	I915_WRITE(GEN11_GUC_SG_INTR_ENABLE, 0);
425754c52a84SOscar Mateo 	I915_WRITE(GEN11_GUC_SG_INTR_MASK,  ~0);
425851951ae7SMika Kuoppala }
425951951ae7SMika Kuoppala 
426031604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev)
426131604222SAnusha Srivatsa {
426231604222SAnusha Srivatsa 	struct drm_i915_private *dev_priv = to_i915(dev);
426331604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
426431604222SAnusha Srivatsa 
426531604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
426631604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
426731604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
426831604222SAnusha Srivatsa 
426965f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
427031604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
427131604222SAnusha Srivatsa 
427231604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
427331604222SAnusha Srivatsa }
427431604222SAnusha Srivatsa 
427551951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
427651951ae7SMika Kuoppala {
427751951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
4278b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4279df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
428051951ae7SMika Kuoppala 
428129b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
428231604222SAnusha Srivatsa 		icp_irq_postinstall(dev);
428331604222SAnusha Srivatsa 
428451951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
428551951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
428651951ae7SMika Kuoppala 
4287b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4288df0d28c1SDhinakaran Pandiyan 
428951951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
429051951ae7SMika Kuoppala 
429125286aacSDaniele Ceraolo Spurio 	gen11_master_intr_enable(dev_priv->uncore.regs);
4292c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
429351951ae7SMika Kuoppala 
429451951ae7SMika Kuoppala 	return 0;
429551951ae7SMika Kuoppala }
429651951ae7SMika Kuoppala 
429743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
429843f328d7SVille Syrjälä {
4299fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
430043f328d7SVille Syrjälä 
430143f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
430243f328d7SVille Syrjälä 
4303ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
43049918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4305ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4306ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4307ad22d106SVille Syrjälä 
4308e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
430943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
431043f328d7SVille Syrjälä 
431143f328d7SVille Syrjälä 	return 0;
431243f328d7SVille Syrjälä }
431343f328d7SVille Syrjälä 
43146bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
4315c2798b19SChris Wilson {
4316fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4317b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4318c2798b19SChris Wilson 
431944d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
432044d9241eSVille Syrjälä 
4321b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
4322c2798b19SChris Wilson }
4323c2798b19SChris Wilson 
4324c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
4325c2798b19SChris Wilson {
4326fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4327b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4328e9e9848aSVille Syrjälä 	u16 enable_mask;
4329c2798b19SChris Wilson 
43304f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
43314f5fd91fSTvrtko Ursulin 			     EMR,
43324f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
4333045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
4334c2798b19SChris Wilson 
4335c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4336c2798b19SChris Wilson 	dev_priv->irq_mask =
4337c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
433816659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
433916659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4340c2798b19SChris Wilson 
4341e9e9848aSVille Syrjälä 	enable_mask =
4342c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4343c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
434416659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4345e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4346e9e9848aSVille Syrjälä 
4347b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
4348c2798b19SChris Wilson 
4349379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4350379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4351d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4352755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4353755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4354d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4355379ef82dSDaniel Vetter 
4356c2798b19SChris Wilson 	return 0;
4357c2798b19SChris Wilson }
4358c2798b19SChris Wilson 
43594f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
436078c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
436178c357ddSVille Syrjälä {
43624f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
436378c357ddSVille Syrjälä 	u16 emr;
436478c357ddSVille Syrjälä 
43654f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
436678c357ddSVille Syrjälä 
436778c357ddSVille Syrjälä 	if (*eir)
43684f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
436978c357ddSVille Syrjälä 
43704f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
437178c357ddSVille Syrjälä 	if (*eir_stuck == 0)
437278c357ddSVille Syrjälä 		return;
437378c357ddSVille Syrjälä 
437478c357ddSVille Syrjälä 	/*
437578c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
437678c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
437778c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
437878c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
437978c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
438078c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
438178c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
438278c357ddSVille Syrjälä 	 * remains set.
438378c357ddSVille Syrjälä 	 */
43844f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
43854f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
43864f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
438778c357ddSVille Syrjälä }
438878c357ddSVille Syrjälä 
438978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
439078c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
439178c357ddSVille Syrjälä {
439278c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
439378c357ddSVille Syrjälä 
439478c357ddSVille Syrjälä 	if (eir_stuck)
439578c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
439678c357ddSVille Syrjälä }
439778c357ddSVille Syrjälä 
439878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
439978c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
440078c357ddSVille Syrjälä {
440178c357ddSVille Syrjälä 	u32 emr;
440278c357ddSVille Syrjälä 
440378c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
440478c357ddSVille Syrjälä 
440578c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
440678c357ddSVille Syrjälä 
440778c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
440878c357ddSVille Syrjälä 	if (*eir_stuck == 0)
440978c357ddSVille Syrjälä 		return;
441078c357ddSVille Syrjälä 
441178c357ddSVille Syrjälä 	/*
441278c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
441378c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
441478c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
441578c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
441678c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
441778c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
441878c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
441978c357ddSVille Syrjälä 	 * remains set.
442078c357ddSVille Syrjälä 	 */
442178c357ddSVille Syrjälä 	emr = I915_READ(EMR);
442278c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
442378c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
442478c357ddSVille Syrjälä }
442578c357ddSVille Syrjälä 
442678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
442778c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
442878c357ddSVille Syrjälä {
442978c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
443078c357ddSVille Syrjälä 
443178c357ddSVille Syrjälä 	if (eir_stuck)
443278c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
443378c357ddSVille Syrjälä }
443478c357ddSVille Syrjälä 
4435ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4436c2798b19SChris Wilson {
443745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4438fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4439af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4440c2798b19SChris Wilson 
44412dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44422dd2a883SImre Deak 		return IRQ_NONE;
44432dd2a883SImre Deak 
44441f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4445*9102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
44461f814dacSImre Deak 
4447af722d28SVille Syrjälä 	do {
4448af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
444978c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4450af722d28SVille Syrjälä 		u16 iir;
4451af722d28SVille Syrjälä 
44524f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4453c2798b19SChris Wilson 		if (iir == 0)
4454af722d28SVille Syrjälä 			break;
4455c2798b19SChris Wilson 
4456af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4457c2798b19SChris Wilson 
4458eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4459eb64343cSVille Syrjälä 		 * signalled in iir */
4460eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4461c2798b19SChris Wilson 
446278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
446378c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
446478c357ddSVille Syrjälä 
44654f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4466c2798b19SChris Wilson 
4467c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44688a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4469c2798b19SChris Wilson 
447078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
447178c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4472af722d28SVille Syrjälä 
4473eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4474af722d28SVille Syrjälä 	} while (0);
4475c2798b19SChris Wilson 
4476*9102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
44771f814dacSImre Deak 
44781f814dacSImre Deak 	return ret;
4479c2798b19SChris Wilson }
4480c2798b19SChris Wilson 
44816bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4482a266c7d5SChris Wilson {
4483fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4484b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4485a266c7d5SChris Wilson 
448656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
44870706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4488a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4489a266c7d5SChris Wilson 	}
4490a266c7d5SChris Wilson 
449144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
449244d9241eSVille Syrjälä 
4493b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4494a266c7d5SChris Wilson }
4495a266c7d5SChris Wilson 
4496a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4497a266c7d5SChris Wilson {
4498fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4499b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
450038bde180SChris Wilson 	u32 enable_mask;
4501a266c7d5SChris Wilson 
4502045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4503045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
450438bde180SChris Wilson 
450538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
450638bde180SChris Wilson 	dev_priv->irq_mask =
450738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
450838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
450916659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
451016659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
451138bde180SChris Wilson 
451238bde180SChris Wilson 	enable_mask =
451338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
451438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
451538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
451616659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
451738bde180SChris Wilson 		I915_USER_INTERRUPT;
451838bde180SChris Wilson 
451956b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4520a266c7d5SChris Wilson 		/* Enable in IER... */
4521a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4522a266c7d5SChris Wilson 		/* and unmask in IMR */
4523a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4524a266c7d5SChris Wilson 	}
4525a266c7d5SChris Wilson 
4526b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4527a266c7d5SChris Wilson 
4528379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4529379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4530d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4531755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4532755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4533d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4534379ef82dSDaniel Vetter 
4535c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4536c30bb1fdSVille Syrjälä 
453720afbda2SDaniel Vetter 	return 0;
453820afbda2SDaniel Vetter }
453920afbda2SDaniel Vetter 
4540ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4541a266c7d5SChris Wilson {
454245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4543fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4544af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4545a266c7d5SChris Wilson 
45462dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
45472dd2a883SImre Deak 		return IRQ_NONE;
45482dd2a883SImre Deak 
45491f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4550*9102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
45511f814dacSImre Deak 
455238bde180SChris Wilson 	do {
4553eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
455478c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4555af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4556af722d28SVille Syrjälä 		u32 iir;
4557a266c7d5SChris Wilson 
45589d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4559af722d28SVille Syrjälä 		if (iir == 0)
4560af722d28SVille Syrjälä 			break;
4561af722d28SVille Syrjälä 
4562af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4563af722d28SVille Syrjälä 
4564af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4565af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4566af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4567a266c7d5SChris Wilson 
4568eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4569eb64343cSVille Syrjälä 		 * signalled in iir */
4570eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4571a266c7d5SChris Wilson 
457278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
457378c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
457478c357ddSVille Syrjälä 
45759d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4576a266c7d5SChris Wilson 
4577a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45788a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4579a266c7d5SChris Wilson 
458078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
458178c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4582a266c7d5SChris Wilson 
4583af722d28SVille Syrjälä 		if (hotplug_status)
4584af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4585af722d28SVille Syrjälä 
4586af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4587af722d28SVille Syrjälä 	} while (0);
4588a266c7d5SChris Wilson 
4589*9102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
45901f814dacSImre Deak 
4591a266c7d5SChris Wilson 	return ret;
4592a266c7d5SChris Wilson }
4593a266c7d5SChris Wilson 
45946bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4595a266c7d5SChris Wilson {
4596fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4597b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4598a266c7d5SChris Wilson 
45990706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4600a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4601a266c7d5SChris Wilson 
460244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
460344d9241eSVille Syrjälä 
4604b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4605a266c7d5SChris Wilson }
4606a266c7d5SChris Wilson 
4607a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4608a266c7d5SChris Wilson {
4609fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4610b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4611bbba0a97SChris Wilson 	u32 enable_mask;
4612a266c7d5SChris Wilson 	u32 error_mask;
4613a266c7d5SChris Wilson 
4614045cebd2SVille Syrjälä 	/*
4615045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4616045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4617045cebd2SVille Syrjälä 	 */
4618045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4619045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4620045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4621045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4622045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4623045cebd2SVille Syrjälä 	} else {
4624045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4625045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4626045cebd2SVille Syrjälä 	}
4627045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4628045cebd2SVille Syrjälä 
4629a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4630c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4631c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4632adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4633bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4634bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
463578c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4636bbba0a97SChris Wilson 
4637c30bb1fdSVille Syrjälä 	enable_mask =
4638c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4639c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4640c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4641c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
464278c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4643c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4644bbba0a97SChris Wilson 
464591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4646bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4647a266c7d5SChris Wilson 
4648b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4649c30bb1fdSVille Syrjälä 
4650b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4651b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4652d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4653755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4654755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4655755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4656d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4657a266c7d5SChris Wilson 
465891d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
465920afbda2SDaniel Vetter 
466020afbda2SDaniel Vetter 	return 0;
466120afbda2SDaniel Vetter }
466220afbda2SDaniel Vetter 
466391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
466420afbda2SDaniel Vetter {
466520afbda2SDaniel Vetter 	u32 hotplug_en;
466620afbda2SDaniel Vetter 
466767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4668b5ea2d56SDaniel Vetter 
4669adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4670e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
467191d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4672a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4673a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4674a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4675a266c7d5SChris Wilson 	*/
467691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4677a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4678a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4679a266c7d5SChris Wilson 
4680a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
46810706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4682f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4683f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4684f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
46850706f17cSEgbert Eich 					     hotplug_en);
4686a266c7d5SChris Wilson }
4687a266c7d5SChris Wilson 
4688ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4689a266c7d5SChris Wilson {
469045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4691fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4692af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4693a266c7d5SChris Wilson 
46942dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46952dd2a883SImre Deak 		return IRQ_NONE;
46962dd2a883SImre Deak 
46971f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4698*9102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
46991f814dacSImre Deak 
4700af722d28SVille Syrjälä 	do {
4701eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
470278c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4703af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4704af722d28SVille Syrjälä 		u32 iir;
47052c8ba29fSChris Wilson 
47069d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4707af722d28SVille Syrjälä 		if (iir == 0)
4708af722d28SVille Syrjälä 			break;
4709af722d28SVille Syrjälä 
4710af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4711af722d28SVille Syrjälä 
4712af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4713af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4714a266c7d5SChris Wilson 
4715eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4716eb64343cSVille Syrjälä 		 * signalled in iir */
4717eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4718a266c7d5SChris Wilson 
471978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
472078c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
472178c357ddSVille Syrjälä 
47229d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4723a266c7d5SChris Wilson 
4724a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
47258a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4726af722d28SVille Syrjälä 
4727a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
47288a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4729a266c7d5SChris Wilson 
473078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
473178c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4732515ac2bbSDaniel Vetter 
4733af722d28SVille Syrjälä 		if (hotplug_status)
4734af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4735af722d28SVille Syrjälä 
4736af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4737af722d28SVille Syrjälä 	} while (0);
4738a266c7d5SChris Wilson 
4739*9102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
47401f814dacSImre Deak 
4741a266c7d5SChris Wilson 	return ret;
4742a266c7d5SChris Wilson }
4743a266c7d5SChris Wilson 
4744fca52a55SDaniel Vetter /**
4745fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4746fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4747fca52a55SDaniel Vetter  *
4748fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4749fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4750fca52a55SDaniel Vetter  */
4751b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4752f71d4af4SJesse Barnes {
475391c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4754562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4755cefcff8fSJoonas Lahtinen 	int i;
47568b2e326dSChris Wilson 
4757d938da6bSVille Syrjälä 	if (IS_I945GM(dev_priv))
4758d938da6bSVille Syrjälä 		i945gm_vblank_work_init(dev_priv);
4759d938da6bSVille Syrjälä 
476077913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
476177913b39SJani Nikula 
4762562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4763cefcff8fSJoonas Lahtinen 
4764a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4765cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4766cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
47678b2e326dSChris Wilson 
476854c52a84SOscar Mateo 	if (HAS_GUC_SCHED(dev_priv) && INTEL_GEN(dev_priv) < 11)
476926705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
477026705e20SSagar Arun Kamble 
4771a6706b45SDeepak S 	/* Let's track the enabled rps events */
4772666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
47736c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4774e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
477531685c25SDeepak S 	else
47764668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
47774668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
47784668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4779a6706b45SDeepak S 
4780917dc6b5SMika Kuoppala 	/* We share the register with other engine */
4781917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) > 9)
4782917dc6b5SMika Kuoppala 		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);
4783917dc6b5SMika Kuoppala 
4784562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
47851800ad25SSagar Arun Kamble 
47861800ad25SSagar Arun Kamble 	/*
4787acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
47881800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
47891800ad25SSagar Arun Kamble 	 *
47901800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
47911800ad25SSagar Arun Kamble 	 */
4792bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4793562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
47941800ad25SSagar Arun Kamble 
4795bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4796562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
47971800ad25SSagar Arun Kamble 
479832db0b65SVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
4799fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
480032db0b65SVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 3)
4801391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4802f71d4af4SJesse Barnes 
480321da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
480421da2700SVille Syrjälä 
4805262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4806262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4807262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4808262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4809262fd485SChris Wilson 	 * in this case to the runtime pm.
4810262fd485SChris Wilson 	 */
4811262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4812262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4813262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4814262fd485SChris Wilson 
4815317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
48169a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
48179a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
48189a64c650SLyude Paul 	 * sideband messaging with MST.
48199a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
48209a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
48219a64c650SLyude Paul 	 */
48229a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4823317eaa95SLyude 
48241bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4825f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4826f71d4af4SJesse Barnes 
4827b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
482843f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
48296bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
483043f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
48316bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
483286e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
483386e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
483443f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4835b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
48367e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
48376bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
48387e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
48396bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
484086e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
484186e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4842fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
484351951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
484451951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
484551951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
484651951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
484751951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
484851951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
484951951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
4850121e758eSDhinakaran Pandiyan 		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4851bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4852abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4853723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4854abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
48556bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4856abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4857abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4858cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4859e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4860c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
48616dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
48626dbf30ceSVille Syrjälä 		else
48633a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
48646e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4865f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4866723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4867f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
48686bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4869f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4870f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4871e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4872f71d4af4SJesse Barnes 	} else {
4873cf819effSLucas De Marchi 		if (IS_GEN(dev_priv, 2)) {
48746bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4875c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4876c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
48776bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
487886e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
487986e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4880d938da6bSVille Syrjälä 		} else if (IS_I945GM(dev_priv)) {
4881d938da6bSVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4882d938da6bSVille Syrjälä 			dev->driver->irq_postinstall = i915_irq_postinstall;
4883d938da6bSVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4884d938da6bSVille Syrjälä 			dev->driver->irq_handler = i915_irq_handler;
4885d938da6bSVille Syrjälä 			dev->driver->enable_vblank = i945gm_enable_vblank;
4886d938da6bSVille Syrjälä 			dev->driver->disable_vblank = i945gm_disable_vblank;
4887cf819effSLucas De Marchi 		} else if (IS_GEN(dev_priv, 3)) {
48886bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4889a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
48906bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4891a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
489286e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
489386e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4894c2798b19SChris Wilson 		} else {
48956bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4896a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
48976bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4898a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
489986e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
490086e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4901c2798b19SChris Wilson 		}
4902778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4903778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4904f71d4af4SJesse Barnes 	}
4905f71d4af4SJesse Barnes }
490620afbda2SDaniel Vetter 
4907fca52a55SDaniel Vetter /**
4908cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4909cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4910cefcff8fSJoonas Lahtinen  *
4911cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4912cefcff8fSJoonas Lahtinen  */
4913cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4914cefcff8fSJoonas Lahtinen {
4915cefcff8fSJoonas Lahtinen 	int i;
4916cefcff8fSJoonas Lahtinen 
4917d938da6bSVille Syrjälä 	if (IS_I945GM(i915))
4918d938da6bSVille Syrjälä 		i945gm_vblank_work_fini(i915);
4919d938da6bSVille Syrjälä 
4920cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4921cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4922cefcff8fSJoonas Lahtinen }
4923cefcff8fSJoonas Lahtinen 
4924cefcff8fSJoonas Lahtinen /**
4925fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4926fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4927fca52a55SDaniel Vetter  *
4928fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4929fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4930fca52a55SDaniel Vetter  *
4931fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4932fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4933fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4934fca52a55SDaniel Vetter  */
49352aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
49362aeb7d3aSDaniel Vetter {
49372aeb7d3aSDaniel Vetter 	/*
49382aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
49392aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
49402aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
49412aeb7d3aSDaniel Vetter 	 */
4942ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
49432aeb7d3aSDaniel Vetter 
494491c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
49452aeb7d3aSDaniel Vetter }
49462aeb7d3aSDaniel Vetter 
4947fca52a55SDaniel Vetter /**
4948fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4949fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4950fca52a55SDaniel Vetter  *
4951fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4952fca52a55SDaniel Vetter  * resources acquired in the init functions.
4953fca52a55SDaniel Vetter  */
49542aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
49552aeb7d3aSDaniel Vetter {
495691c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
49572aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4958ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
49592aeb7d3aSDaniel Vetter }
49602aeb7d3aSDaniel Vetter 
4961fca52a55SDaniel Vetter /**
4962fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4963fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4964fca52a55SDaniel Vetter  *
4965fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4966fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4967fca52a55SDaniel Vetter  */
4968b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4969c67a470bSPaulo Zanoni {
497091c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4971ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
497291c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4973c67a470bSPaulo Zanoni }
4974c67a470bSPaulo Zanoni 
4975fca52a55SDaniel Vetter /**
4976fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4977fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4978fca52a55SDaniel Vetter  *
4979fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4980fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4981fca52a55SDaniel Vetter  */
4982b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4983c67a470bSPaulo Zanoni {
4984ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
498591c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
498691c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4987c67a470bSPaulo Zanoni }
4988