1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 118b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 119b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 120b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 121b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 122b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 123121e758eSDhinakaran Pandiyan }; 124121e758eSDhinakaran Pandiyan 12531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 12631604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 12731604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 12831604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 12931604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 13031604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 13131604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 13231604222SAnusha Srivatsa }; 13331604222SAnusha Srivatsa 1345c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 135f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1365c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1375c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1385c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1395c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1405c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1415c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1425c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1435c502442SPaulo Zanoni } while (0) 1445c502442SPaulo Zanoni 1453488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 146a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1475c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 148a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1495c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1505c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1515c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1525c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 153a9d356a6SPaulo Zanoni } while (0) 154a9d356a6SPaulo Zanoni 155e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 156e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 157e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 158e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 159e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 160e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 161e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 162e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 163e9e9848aSVille Syrjälä } while (0) 164e9e9848aSVille Syrjälä 165337ba017SPaulo Zanoni /* 166337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 167337ba017SPaulo Zanoni */ 1683488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 169f0f59a00SVille Syrjälä i915_reg_t reg) 170b51a2842SVille Syrjälä { 171b51a2842SVille Syrjälä u32 val = I915_READ(reg); 172b51a2842SVille Syrjälä 173b51a2842SVille Syrjälä if (val == 0) 174b51a2842SVille Syrjälä return; 175b51a2842SVille Syrjälä 176b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 177f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 178b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 179b51a2842SVille Syrjälä POSTING_READ(reg); 180b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 181b51a2842SVille Syrjälä POSTING_READ(reg); 182b51a2842SVille Syrjälä } 183337ba017SPaulo Zanoni 184e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 185e9e9848aSVille Syrjälä i915_reg_t reg) 186e9e9848aSVille Syrjälä { 187e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 188e9e9848aSVille Syrjälä 189e9e9848aSVille Syrjälä if (val == 0) 190e9e9848aSVille Syrjälä return; 191e9e9848aSVille Syrjälä 192e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 193e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 194e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 195e9e9848aSVille Syrjälä POSTING_READ16(reg); 196e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 197e9e9848aSVille Syrjälä POSTING_READ16(reg); 198e9e9848aSVille Syrjälä } 199e9e9848aSVille Syrjälä 20035079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 2013488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 20235079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 2037d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 2047d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 20535079899SPaulo Zanoni } while (0) 20635079899SPaulo Zanoni 2073488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 2083488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 20935079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 2107d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 2117d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 21235079899SPaulo Zanoni } while (0) 21335079899SPaulo Zanoni 214e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 215e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 216e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 217e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 218e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 219e9e9848aSVille Syrjälä } while (0) 220e9e9848aSVille Syrjälä 221c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 22226705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 223c9a9a268SImre Deak 2240706f17cSEgbert Eich /* For display hotplug interrupt */ 2250706f17cSEgbert Eich static inline void 2260706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 2270706f17cSEgbert Eich uint32_t mask, 2280706f17cSEgbert Eich uint32_t bits) 2290706f17cSEgbert Eich { 2300706f17cSEgbert Eich uint32_t val; 2310706f17cSEgbert Eich 23267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2330706f17cSEgbert Eich WARN_ON(bits & ~mask); 2340706f17cSEgbert Eich 2350706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2360706f17cSEgbert Eich val &= ~mask; 2370706f17cSEgbert Eich val |= bits; 2380706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2390706f17cSEgbert Eich } 2400706f17cSEgbert Eich 2410706f17cSEgbert Eich /** 2420706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2430706f17cSEgbert Eich * @dev_priv: driver private 2440706f17cSEgbert Eich * @mask: bits to update 2450706f17cSEgbert Eich * @bits: bits to enable 2460706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2470706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2480706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2490706f17cSEgbert Eich * function is usually not called from a context where the lock is 2500706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2510706f17cSEgbert Eich * version is also available. 2520706f17cSEgbert Eich */ 2530706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2540706f17cSEgbert Eich uint32_t mask, 2550706f17cSEgbert Eich uint32_t bits) 2560706f17cSEgbert Eich { 2570706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2580706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2590706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2600706f17cSEgbert Eich } 2610706f17cSEgbert Eich 26296606f3bSOscar Mateo static u32 26396606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 26496606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 26596606f3bSOscar Mateo 266ff047a87SOscar Mateo bool gen11_reset_one_iir(struct drm_i915_private * const i915, 26796606f3bSOscar Mateo const unsigned int bank, 26896606f3bSOscar Mateo const unsigned int bit) 26996606f3bSOscar Mateo { 27096606f3bSOscar Mateo void __iomem * const regs = i915->regs; 27196606f3bSOscar Mateo u32 dw; 27296606f3bSOscar Mateo 27396606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 27496606f3bSOscar Mateo 27596606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 27696606f3bSOscar Mateo if (dw & BIT(bit)) { 27796606f3bSOscar Mateo /* 27896606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 27996606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 28096606f3bSOscar Mateo */ 28196606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 28296606f3bSOscar Mateo 28396606f3bSOscar Mateo /* 28496606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 28596606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 28696606f3bSOscar Mateo * our bit, otherwise we are locking the register for 28796606f3bSOscar Mateo * everybody. 28896606f3bSOscar Mateo */ 28996606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 29096606f3bSOscar Mateo 29196606f3bSOscar Mateo return true; 29296606f3bSOscar Mateo } 29396606f3bSOscar Mateo 29496606f3bSOscar Mateo return false; 29596606f3bSOscar Mateo } 29696606f3bSOscar Mateo 297d9dc34f1SVille Syrjälä /** 298d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 299d9dc34f1SVille Syrjälä * @dev_priv: driver private 300d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 301d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 302d9dc34f1SVille Syrjälä */ 303fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 304d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 305d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 306036a4a7dSZhenyu Wang { 307d9dc34f1SVille Syrjälä uint32_t new_val; 308d9dc34f1SVille Syrjälä 30967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3104bc9d430SDaniel Vetter 311d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 312d9dc34f1SVille Syrjälä 3139df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 314c67a470bSPaulo Zanoni return; 315c67a470bSPaulo Zanoni 316d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 317d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 318d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 319d9dc34f1SVille Syrjälä 320d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 321d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3221ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3233143a2bfSChris Wilson POSTING_READ(DEIMR); 324036a4a7dSZhenyu Wang } 325036a4a7dSZhenyu Wang } 326036a4a7dSZhenyu Wang 32743eaea13SPaulo Zanoni /** 32843eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 32943eaea13SPaulo Zanoni * @dev_priv: driver private 33043eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 33143eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 33243eaea13SPaulo Zanoni */ 33343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 33443eaea13SPaulo Zanoni uint32_t interrupt_mask, 33543eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 33643eaea13SPaulo Zanoni { 33767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 33843eaea13SPaulo Zanoni 33915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 34015a17aaeSDaniel Vetter 3419df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 342c67a470bSPaulo Zanoni return; 343c67a470bSPaulo Zanoni 34443eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 34543eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 34643eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 34743eaea13SPaulo Zanoni } 34843eaea13SPaulo Zanoni 349480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 35043eaea13SPaulo Zanoni { 35143eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 35231bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 35343eaea13SPaulo Zanoni } 35443eaea13SPaulo Zanoni 355480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 35643eaea13SPaulo Zanoni { 35743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 35843eaea13SPaulo Zanoni } 35943eaea13SPaulo Zanoni 360f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 361b900b949SImre Deak { 362d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 363d02b98b8SOscar Mateo 364bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 365b900b949SImre Deak } 366b900b949SImre Deak 367f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 368a72fbc3aSImre Deak { 369d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 370d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_MASK; 371d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 372d02b98b8SOscar Mateo return GEN8_GT_IMR(2); 373d02b98b8SOscar Mateo else 374d02b98b8SOscar Mateo return GEN6_PMIMR; 375a72fbc3aSImre Deak } 376a72fbc3aSImre Deak 377f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 378b900b949SImre Deak { 379d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 380d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_ENABLE; 381d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 382d02b98b8SOscar Mateo return GEN8_GT_IER(2); 383d02b98b8SOscar Mateo else 384d02b98b8SOscar Mateo return GEN6_PMIER; 385b900b949SImre Deak } 386b900b949SImre Deak 387edbfdb45SPaulo Zanoni /** 388edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 389edbfdb45SPaulo Zanoni * @dev_priv: driver private 390edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 391edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 392edbfdb45SPaulo Zanoni */ 393edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 394edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 395edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 396edbfdb45SPaulo Zanoni { 397605cd25bSPaulo Zanoni uint32_t new_val; 398edbfdb45SPaulo Zanoni 39915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 40015a17aaeSDaniel Vetter 40167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 402edbfdb45SPaulo Zanoni 403f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 404f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 405f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 406f52ecbcfSPaulo Zanoni 407f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 408f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 409f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 410a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 411edbfdb45SPaulo Zanoni } 412f52ecbcfSPaulo Zanoni } 413edbfdb45SPaulo Zanoni 414f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 415edbfdb45SPaulo Zanoni { 4169939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4179939fba2SImre Deak return; 4189939fba2SImre Deak 419edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 420edbfdb45SPaulo Zanoni } 421edbfdb45SPaulo Zanoni 422f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4239939fba2SImre Deak { 4249939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4259939fba2SImre Deak } 4269939fba2SImre Deak 427f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 428edbfdb45SPaulo Zanoni { 4299939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4309939fba2SImre Deak return; 4319939fba2SImre Deak 432f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 433f4e9af4fSAkash Goel } 434f4e9af4fSAkash Goel 4353814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 436f4e9af4fSAkash Goel { 437f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 438f4e9af4fSAkash Goel 43967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 440f4e9af4fSAkash Goel 441f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 442f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 443f4e9af4fSAkash Goel POSTING_READ(reg); 444f4e9af4fSAkash Goel } 445f4e9af4fSAkash Goel 4463814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 447f4e9af4fSAkash Goel { 44867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 449f4e9af4fSAkash Goel 450f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 451f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 452f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 453f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 454f4e9af4fSAkash Goel } 455f4e9af4fSAkash Goel 4563814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 457f4e9af4fSAkash Goel { 45867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 459f4e9af4fSAkash Goel 460f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 461f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 462f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 463f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 464edbfdb45SPaulo Zanoni } 465edbfdb45SPaulo Zanoni 466d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 467d02b98b8SOscar Mateo { 468d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 469d02b98b8SOscar Mateo 47096606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 47196606f3bSOscar Mateo ; 472d02b98b8SOscar Mateo 473d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 474d02b98b8SOscar Mateo 475d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 476d02b98b8SOscar Mateo } 477d02b98b8SOscar Mateo 478dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4793cc134e3SImre Deak { 4803cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 481f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 482562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 4833cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4843cc134e3SImre Deak } 4853cc134e3SImre Deak 48691d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 487b900b949SImre Deak { 488562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 489562d9baeSSagar Arun Kamble 490562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 491f2a91d1aSChris Wilson return; 492f2a91d1aSChris Wilson 493b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 494562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 49596606f3bSOscar Mateo 496d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 49796606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 498d02b98b8SOscar Mateo else 499c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 50096606f3bSOscar Mateo 501562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 502b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 50378e68d36SImre Deak 504b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 505b900b949SImre Deak } 506b900b949SImre Deak 50791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 508b900b949SImre Deak { 509562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 510562d9baeSSagar Arun Kamble 511562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 512f2a91d1aSChris Wilson return; 513f2a91d1aSChris Wilson 514d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 515562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5169939fba2SImre Deak 517b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5189939fba2SImre Deak 519f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 52058072ccbSImre Deak 52158072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 52291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 523c33d247dSChris Wilson 524c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5253814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 526c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 527c33d247dSChris Wilson * state of the worker can be discarded. 528c33d247dSChris Wilson */ 529562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 530d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 531d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 532d02b98b8SOscar Mateo else 533c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 534b900b949SImre Deak } 535b900b949SImre Deak 53626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 53726705e20SSagar Arun Kamble { 5381be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5391be333d3SSagar Arun Kamble 54026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 54126705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 54226705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 54326705e20SSagar Arun Kamble } 54426705e20SSagar Arun Kamble 54526705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 54626705e20SSagar Arun Kamble { 5471be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5481be333d3SSagar Arun Kamble 54926705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 55026705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 55126705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 55226705e20SSagar Arun Kamble dev_priv->pm_guc_events); 55326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 55426705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 55526705e20SSagar Arun Kamble } 55626705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 55726705e20SSagar Arun Kamble } 55826705e20SSagar Arun Kamble 55926705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 56026705e20SSagar Arun Kamble { 5611be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5621be333d3SSagar Arun Kamble 56326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 56426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 56526705e20SSagar Arun Kamble 56626705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 56726705e20SSagar Arun Kamble 56826705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 56926705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 57026705e20SSagar Arun Kamble 57126705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 57226705e20SSagar Arun Kamble } 57326705e20SSagar Arun Kamble 5740961021aSBen Widawsky /** 5753a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 5763a3b3c7dSVille Syrjälä * @dev_priv: driver private 5773a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5783a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 5793a3b3c7dSVille Syrjälä */ 5803a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 5813a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 5823a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 5833a3b3c7dSVille Syrjälä { 5843a3b3c7dSVille Syrjälä uint32_t new_val; 5853a3b3c7dSVille Syrjälä uint32_t old_val; 5863a3b3c7dSVille Syrjälä 58767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 5883a3b3c7dSVille Syrjälä 5893a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 5903a3b3c7dSVille Syrjälä 5913a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 5923a3b3c7dSVille Syrjälä return; 5933a3b3c7dSVille Syrjälä 5943a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5953a3b3c7dSVille Syrjälä 5963a3b3c7dSVille Syrjälä new_val = old_val; 5973a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5983a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5993a3b3c7dSVille Syrjälä 6003a3b3c7dSVille Syrjälä if (new_val != old_val) { 6013a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6023a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6033a3b3c7dSVille Syrjälä } 6043a3b3c7dSVille Syrjälä } 6053a3b3c7dSVille Syrjälä 6063a3b3c7dSVille Syrjälä /** 607013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 608013d3752SVille Syrjälä * @dev_priv: driver private 609013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 610013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 611013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 612013d3752SVille Syrjälä */ 613013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 614013d3752SVille Syrjälä enum pipe pipe, 615013d3752SVille Syrjälä uint32_t interrupt_mask, 616013d3752SVille Syrjälä uint32_t enabled_irq_mask) 617013d3752SVille Syrjälä { 618013d3752SVille Syrjälä uint32_t new_val; 619013d3752SVille Syrjälä 62067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 621013d3752SVille Syrjälä 622013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 623013d3752SVille Syrjälä 624013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 625013d3752SVille Syrjälä return; 626013d3752SVille Syrjälä 627013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 628013d3752SVille Syrjälä new_val &= ~interrupt_mask; 629013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 630013d3752SVille Syrjälä 631013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 632013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 633013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 634013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 635013d3752SVille Syrjälä } 636013d3752SVille Syrjälä } 637013d3752SVille Syrjälä 638013d3752SVille Syrjälä /** 639fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 640fee884edSDaniel Vetter * @dev_priv: driver private 641fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 642fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 643fee884edSDaniel Vetter */ 64447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 645fee884edSDaniel Vetter uint32_t interrupt_mask, 646fee884edSDaniel Vetter uint32_t enabled_irq_mask) 647fee884edSDaniel Vetter { 648fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 649fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 650fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 651fee884edSDaniel Vetter 65215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 65315a17aaeSDaniel Vetter 65467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 655fee884edSDaniel Vetter 6569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 657c67a470bSPaulo Zanoni return; 658c67a470bSPaulo Zanoni 659fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 660fee884edSDaniel Vetter POSTING_READ(SDEIMR); 661fee884edSDaniel Vetter } 6628664281bSPaulo Zanoni 6636b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 6646b12ca56SVille Syrjälä enum pipe pipe) 6657c463586SKeith Packard { 6666b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 66710c59c51SImre Deak u32 enable_mask = status_mask << 16; 66810c59c51SImre Deak 6696b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6706b12ca56SVille Syrjälä 6716b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 6726b12ca56SVille Syrjälä goto out; 6736b12ca56SVille Syrjälä 67410c59c51SImre Deak /* 675724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 676724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 67710c59c51SImre Deak */ 67810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 67910c59c51SImre Deak return 0; 680724a6905SVille Syrjälä /* 681724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 682724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 683724a6905SVille Syrjälä */ 684724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 685724a6905SVille Syrjälä return 0; 68610c59c51SImre Deak 68710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 68810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 68910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 69010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 69110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 69210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 69310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 69410c59c51SImre Deak 6956b12ca56SVille Syrjälä out: 6966b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6976b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6986b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6996b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7006b12ca56SVille Syrjälä 70110c59c51SImre Deak return enable_mask; 70210c59c51SImre Deak } 70310c59c51SImre Deak 7046b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7056b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 706755e9019SImre Deak { 7076b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 708755e9019SImre Deak u32 enable_mask; 709755e9019SImre Deak 7106b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7116b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7126b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7136b12ca56SVille Syrjälä 7146b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7156b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7166b12ca56SVille Syrjälä 7176b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 7186b12ca56SVille Syrjälä return; 7196b12ca56SVille Syrjälä 7206b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 7216b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7226b12ca56SVille Syrjälä 7236b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7246b12ca56SVille Syrjälä POSTING_READ(reg); 725755e9019SImre Deak } 726755e9019SImre Deak 7276b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 7286b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 729755e9019SImre Deak { 7306b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 731755e9019SImre Deak u32 enable_mask; 732755e9019SImre Deak 7336b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7346b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7356b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7366b12ca56SVille Syrjälä 7376b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7386b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7396b12ca56SVille Syrjälä 7406b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7416b12ca56SVille Syrjälä return; 7426b12ca56SVille Syrjälä 7436b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7446b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7456b12ca56SVille Syrjälä 7466b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7476b12ca56SVille Syrjälä POSTING_READ(reg); 748755e9019SImre Deak } 749755e9019SImre Deak 750c0e09200SDave Airlie /** 751f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 75214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 75301c66889SZhao Yakui */ 75491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 75501c66889SZhao Yakui { 75691d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 757f49e38ddSJani Nikula return; 758f49e38ddSJani Nikula 75913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 76001c66889SZhao Yakui 761755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 76291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 7633b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 764755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7651ec14ad3SChris Wilson 76613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 76701c66889SZhao Yakui } 76801c66889SZhao Yakui 769f75f3746SVille Syrjälä /* 770f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 771f75f3746SVille Syrjälä * around the vertical blanking period. 772f75f3746SVille Syrjälä * 773f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 774f75f3746SVille Syrjälä * vblank_start >= 3 775f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 776f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 777f75f3746SVille Syrjälä * vtotal = vblank_start + 3 778f75f3746SVille Syrjälä * 779f75f3746SVille Syrjälä * start of vblank: 780f75f3746SVille Syrjälä * latch double buffered registers 781f75f3746SVille Syrjälä * increment frame counter (ctg+) 782f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 783f75f3746SVille Syrjälä * | 784f75f3746SVille Syrjälä * | frame start: 785f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 786f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 787f75f3746SVille Syrjälä * | | 788f75f3746SVille Syrjälä * | | start of vsync: 789f75f3746SVille Syrjälä * | | generate vsync interrupt 790f75f3746SVille Syrjälä * | | | 791f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 792f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 793f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 794f75f3746SVille Syrjälä * | | <----vs-----> | 795f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 796f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 797f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 798f75f3746SVille Syrjälä * | | | 799f75f3746SVille Syrjälä * last visible pixel first visible pixel 800f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 801f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 802f75f3746SVille Syrjälä * 803f75f3746SVille Syrjälä * x = horizontal active 804f75f3746SVille Syrjälä * _ = horizontal blanking 805f75f3746SVille Syrjälä * hs = horizontal sync 806f75f3746SVille Syrjälä * va = vertical active 807f75f3746SVille Syrjälä * vb = vertical blanking 808f75f3746SVille Syrjälä * vs = vertical sync 809f75f3746SVille Syrjälä * vbs = vblank_start (number) 810f75f3746SVille Syrjälä * 811f75f3746SVille Syrjälä * Summary: 812f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 813f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 814f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 815f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 816f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 817f75f3746SVille Syrjälä */ 818f75f3746SVille Syrjälä 81942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 82042f52ef8SKeith Packard * we use as a pipe index 82142f52ef8SKeith Packard */ 82288e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8230a3e67a4SJesse Barnes { 824fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 825f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 8260b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 8275caa0feaSDaniel Vetter const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode; 828694e409dSVille Syrjälä unsigned long irqflags; 829391f75e2SVille Syrjälä 8300b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 8310b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 8320b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 8330b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 8340b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 835391f75e2SVille Syrjälä 8360b2a8e09SVille Syrjälä /* Convert to pixel count */ 8370b2a8e09SVille Syrjälä vbl_start *= htotal; 8380b2a8e09SVille Syrjälä 8390b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 8400b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 8410b2a8e09SVille Syrjälä 8429db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 8439db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 8445eddb70bSChris Wilson 845694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 846694e409dSVille Syrjälä 8470a3e67a4SJesse Barnes /* 8480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8500a3e67a4SJesse Barnes * register. 8510a3e67a4SJesse Barnes */ 8520a3e67a4SJesse Barnes do { 853694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 854694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 855694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 8560a3e67a4SJesse Barnes } while (high1 != high2); 8570a3e67a4SJesse Barnes 858694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 859694e409dSVille Syrjälä 8605eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 861391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 8625eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 863391f75e2SVille Syrjälä 864391f75e2SVille Syrjälä /* 865391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 866391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 867391f75e2SVille Syrjälä * counter against vblank start. 868391f75e2SVille Syrjälä */ 869edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 8700a3e67a4SJesse Barnes } 8710a3e67a4SJesse Barnes 872974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8739880b7a5SJesse Barnes { 874fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8759880b7a5SJesse Barnes 876649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8779880b7a5SJesse Barnes } 8789880b7a5SJesse Barnes 879aec0246fSUma Shankar /* 880aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 881aec0246fSUma Shankar * scanline register will not work to get the scanline, 882aec0246fSUma Shankar * since the timings are driven from the PORT or issues 883aec0246fSUma Shankar * with scanline register updates. 884aec0246fSUma Shankar * This function will use Framestamp and current 885aec0246fSUma Shankar * timestamp registers to calculate the scanline. 886aec0246fSUma Shankar */ 887aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 888aec0246fSUma Shankar { 889aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 890aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 891aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 892aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 893aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 894aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 895aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 896aec0246fSUma Shankar u32 clock = mode->crtc_clock; 897aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 898aec0246fSUma Shankar 899aec0246fSUma Shankar /* 900aec0246fSUma Shankar * To avoid the race condition where we might cross into the 901aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 902aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 903aec0246fSUma Shankar * during the same frame. 904aec0246fSUma Shankar */ 905aec0246fSUma Shankar do { 906aec0246fSUma Shankar /* 907aec0246fSUma Shankar * This field provides read back of the display 908aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 909aec0246fSUma Shankar * is sampled at every start of vertical blank. 910aec0246fSUma Shankar */ 911aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 912aec0246fSUma Shankar 913aec0246fSUma Shankar /* 914aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 915aec0246fSUma Shankar * time stamp value. 916aec0246fSUma Shankar */ 917aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 918aec0246fSUma Shankar 919aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 920aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 921aec0246fSUma Shankar 922aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 923aec0246fSUma Shankar clock), 1000 * htotal); 924aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 925aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 926aec0246fSUma Shankar 927aec0246fSUma Shankar return scanline; 928aec0246fSUma Shankar } 929aec0246fSUma Shankar 93075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 931a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 932a225f079SVille Syrjälä { 933a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 934fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9355caa0feaSDaniel Vetter const struct drm_display_mode *mode; 9365caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 937a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 93880715b2fSVille Syrjälä int position, vtotal; 939a225f079SVille Syrjälä 94072259536SVille Syrjälä if (!crtc->active) 94172259536SVille Syrjälä return -1; 94272259536SVille Syrjälä 9435caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 9445caa0feaSDaniel Vetter mode = &vblank->hwmode; 9455caa0feaSDaniel Vetter 946aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 947aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 948aec0246fSUma Shankar 94980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 950a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 951a225f079SVille Syrjälä vtotal /= 2; 952a225f079SVille Syrjälä 95391d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 95475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 955a225f079SVille Syrjälä else 95675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä /* 95941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 96041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 96141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 96241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 96341b578fbSJesse Barnes * 96441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 96541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 96641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 96741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 96841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 96941b578fbSJesse Barnes */ 97091d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 97141b578fbSJesse Barnes int i, temp; 97241b578fbSJesse Barnes 97341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 97441b578fbSJesse Barnes udelay(1); 975707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 97641b578fbSJesse Barnes if (temp != position) { 97741b578fbSJesse Barnes position = temp; 97841b578fbSJesse Barnes break; 97941b578fbSJesse Barnes } 98041b578fbSJesse Barnes } 98141b578fbSJesse Barnes } 98241b578fbSJesse Barnes 98341b578fbSJesse Barnes /* 98480715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 98580715b2fSVille Syrjälä * scanline_offset adjustment. 986a225f079SVille Syrjälä */ 98780715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 988a225f079SVille Syrjälä } 989a225f079SVille Syrjälä 9901bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 9911bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 9923bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 9933bb403bfSVille Syrjälä const struct drm_display_mode *mode) 9940af7e4dfSMario Kleiner { 995fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 99698187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 99798187836SVille Syrjälä pipe); 9983aa18df8SVille Syrjälä int position; 99978e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1000ad3543edSMario Kleiner unsigned long irqflags; 10010af7e4dfSMario Kleiner 1002fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 10030af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 10049db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 10051bf6ad62SDaniel Vetter return false; 10060af7e4dfSMario Kleiner } 10070af7e4dfSMario Kleiner 1008c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 100978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1010c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1011c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1012c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 10130af7e4dfSMario Kleiner 1014d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1015d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1016d31faf65SVille Syrjälä vbl_end /= 2; 1017d31faf65SVille Syrjälä vtotal /= 2; 1018d31faf65SVille Syrjälä } 1019d31faf65SVille Syrjälä 1020ad3543edSMario Kleiner /* 1021ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1022ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1023ad3543edSMario Kleiner * following code must not block on uncore.lock. 1024ad3543edSMario Kleiner */ 1025ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1026ad3543edSMario Kleiner 1027ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1028ad3543edSMario Kleiner 1029ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1030ad3543edSMario Kleiner if (stime) 1031ad3543edSMario Kleiner *stime = ktime_get(); 1032ad3543edSMario Kleiner 103391d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10340af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 10350af7e4dfSMario Kleiner * scanout position from Display scan line register. 10360af7e4dfSMario Kleiner */ 1037a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 10380af7e4dfSMario Kleiner } else { 10390af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 10400af7e4dfSMario Kleiner * We can split this into vertical and horizontal 10410af7e4dfSMario Kleiner * scanout position. 10420af7e4dfSMario Kleiner */ 104375aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 10440af7e4dfSMario Kleiner 10453aa18df8SVille Syrjälä /* convert to pixel counts */ 10463aa18df8SVille Syrjälä vbl_start *= htotal; 10473aa18df8SVille Syrjälä vbl_end *= htotal; 10483aa18df8SVille Syrjälä vtotal *= htotal; 104978e8fc6bSVille Syrjälä 105078e8fc6bSVille Syrjälä /* 10517e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 10527e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 10537e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 10547e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 10557e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 10567e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 10577e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 10587e78f1cbSVille Syrjälä */ 10597e78f1cbSVille Syrjälä if (position >= vtotal) 10607e78f1cbSVille Syrjälä position = vtotal - 1; 10617e78f1cbSVille Syrjälä 10627e78f1cbSVille Syrjälä /* 106378e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 106478e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 106578e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 106678e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 106778e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 106878e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 106978e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 107078e8fc6bSVille Syrjälä */ 107178e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 10723aa18df8SVille Syrjälä } 10733aa18df8SVille Syrjälä 1074ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1075ad3543edSMario Kleiner if (etime) 1076ad3543edSMario Kleiner *etime = ktime_get(); 1077ad3543edSMario Kleiner 1078ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1079ad3543edSMario Kleiner 1080ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1081ad3543edSMario Kleiner 10823aa18df8SVille Syrjälä /* 10833aa18df8SVille Syrjälä * While in vblank, position will be negative 10843aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 10853aa18df8SVille Syrjälä * vblank, position will be positive counting 10863aa18df8SVille Syrjälä * up since vbl_end. 10873aa18df8SVille Syrjälä */ 10883aa18df8SVille Syrjälä if (position >= vbl_start) 10893aa18df8SVille Syrjälä position -= vbl_end; 10903aa18df8SVille Syrjälä else 10913aa18df8SVille Syrjälä position += vtotal - vbl_end; 10923aa18df8SVille Syrjälä 109391d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10943aa18df8SVille Syrjälä *vpos = position; 10953aa18df8SVille Syrjälä *hpos = 0; 10963aa18df8SVille Syrjälä } else { 10970af7e4dfSMario Kleiner *vpos = position / htotal; 10980af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10990af7e4dfSMario Kleiner } 11000af7e4dfSMario Kleiner 11011bf6ad62SDaniel Vetter return true; 11020af7e4dfSMario Kleiner } 11030af7e4dfSMario Kleiner 1104a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1105a225f079SVille Syrjälä { 1106fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1107a225f079SVille Syrjälä unsigned long irqflags; 1108a225f079SVille Syrjälä int position; 1109a225f079SVille Syrjälä 1110a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1111a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1112a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1113a225f079SVille Syrjälä 1114a225f079SVille Syrjälä return position; 1115a225f079SVille Syrjälä } 1116a225f079SVille Syrjälä 111791d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1118f97108d1SJesse Barnes { 1119b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 11209270388eSDaniel Vetter u8 new_delay; 11219270388eSDaniel Vetter 1122d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1123f97108d1SJesse Barnes 112473edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 112573edd18fSDaniel Vetter 112620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 11279270388eSDaniel Vetter 11287648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1129b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1130b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1131f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1132f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1133f97108d1SJesse Barnes 1134f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1135b5b72e89SMatthew Garrett if (busy_up > max_avg) { 113620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 113720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 113820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 113920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1140b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 114120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 114220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 114320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 114420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1145f97108d1SJesse Barnes } 1146f97108d1SJesse Barnes 114791d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 114820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1149f97108d1SJesse Barnes 1150d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 11519270388eSDaniel Vetter 1152f97108d1SJesse Barnes return; 1153f97108d1SJesse Barnes } 1154f97108d1SJesse Barnes 11550bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1156549f7365SChris Wilson { 11573f88325cSChris Wilson const u32 seqno = intel_engine_get_seqno(engine); 1158e61e0f51SChris Wilson struct i915_request *rq = NULL; 11593f88325cSChris Wilson struct task_struct *tsk = NULL; 116056299fb7SChris Wilson struct intel_wait *wait; 1161dffabc8fSTvrtko Ursulin 11623f88325cSChris Wilson if (unlikely(!engine->breadcrumbs.irq_armed)) 1163bcbd5c33SChris Wilson return; 1164bcbd5c33SChris Wilson 11653f88325cSChris Wilson rcu_read_lock(); 116656299fb7SChris Wilson 116761d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 116861d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 116956299fb7SChris Wilson if (wait) { 11703f88325cSChris Wilson /* 11713f88325cSChris Wilson * We use a callback from the dma-fence to submit 117256299fb7SChris Wilson * requests after waiting on our own requests. To 117356299fb7SChris Wilson * ensure minimum delay in queuing the next request to 117456299fb7SChris Wilson * hardware, signal the fence now rather than wait for 117556299fb7SChris Wilson * the signaler to be woken up. We still wake up the 117656299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 117756299fb7SChris Wilson * issues (we may receive the interrupt before the 117856299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 117956299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 118056299fb7SChris Wilson * and many waiters. 118156299fb7SChris Wilson */ 11823f88325cSChris Wilson if (i915_seqno_passed(seqno, wait->seqno)) { 1183e61e0f51SChris Wilson struct i915_request *waiter = wait->request; 1184de4d2106SChris Wilson 1185e3be4079SChris Wilson if (waiter && 1186e3be4079SChris Wilson !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, 1187de4d2106SChris Wilson &waiter->fence.flags) && 1188de4d2106SChris Wilson intel_wait_check_request(wait, waiter)) 1189e61e0f51SChris Wilson rq = i915_request_get(waiter); 119056299fb7SChris Wilson 11913f88325cSChris Wilson tsk = wait->tsk; 11923f88325cSChris Wilson } else { 119369dc4d00SChris Wilson if (engine->irq_seqno_barrier && 119469dc4d00SChris Wilson i915_seqno_passed(seqno, wait->seqno - 1)) { 11953f88325cSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, 11963f88325cSChris Wilson &engine->irq_posted); 11973f88325cSChris Wilson tsk = wait->tsk; 11983f88325cSChris Wilson } 11993f88325cSChris Wilson } 120078796877SChris Wilson 120178796877SChris Wilson engine->breadcrumbs.irq_count++; 120267b807a8SChris Wilson } else { 1203bcbd5c33SChris Wilson if (engine->breadcrumbs.irq_armed) 120467b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 120556299fb7SChris Wilson } 120661d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 120756299fb7SChris Wilson 120824754d75SChris Wilson if (rq) { 1209e3be4079SChris Wilson spin_lock(&rq->lock); 1210e3be4079SChris Wilson dma_fence_signal_locked(&rq->fence); 12114e9a8befSChris Wilson GEM_BUG_ON(!i915_request_completed(rq)); 1212e3be4079SChris Wilson spin_unlock(&rq->lock); 1213e3be4079SChris Wilson 1214e61e0f51SChris Wilson i915_request_put(rq); 121524754d75SChris Wilson } 121656299fb7SChris Wilson 12173f88325cSChris Wilson if (tsk && tsk->state & TASK_NORMAL) 12183f88325cSChris Wilson wake_up_process(tsk); 12193f88325cSChris Wilson 12203f88325cSChris Wilson rcu_read_unlock(); 12213f88325cSChris Wilson 122256299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1223549f7365SChris Wilson } 1224549f7365SChris Wilson 122543cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 122643cf3bf0SChris Wilson struct intel_rps_ei *ei) 122731685c25SDeepak S { 1228679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 122943cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 123043cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 123131685c25SDeepak S } 123231685c25SDeepak S 123343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 123443cf3bf0SChris Wilson { 1235562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 123643cf3bf0SChris Wilson } 123743cf3bf0SChris Wilson 123843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 123943cf3bf0SChris Wilson { 1240562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1241562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 124243cf3bf0SChris Wilson struct intel_rps_ei now; 124343cf3bf0SChris Wilson u32 events = 0; 124443cf3bf0SChris Wilson 1245e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 124643cf3bf0SChris Wilson return 0; 124743cf3bf0SChris Wilson 124843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 124931685c25SDeepak S 1250679cb6c1SMika Kuoppala if (prev->ktime) { 1251e0e8c7cbSChris Wilson u64 time, c0; 1252569884e3SChris Wilson u32 render, media; 1253e0e8c7cbSChris Wilson 1254679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12558f68d591SChris Wilson 1256e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1257e0e8c7cbSChris Wilson 1258e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1259e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1260e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1261e0e8c7cbSChris Wilson * into our activity counter. 1262e0e8c7cbSChris Wilson */ 1263569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1264569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1265569884e3SChris Wilson c0 = max(render, media); 12666b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1267e0e8c7cbSChris Wilson 1268562d9baeSSagar Arun Kamble if (c0 > time * rps->up_threshold) 1269e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1270562d9baeSSagar Arun Kamble else if (c0 < time * rps->down_threshold) 1271e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 127231685c25SDeepak S } 127331685c25SDeepak S 1274562d9baeSSagar Arun Kamble rps->ei = now; 127543cf3bf0SChris Wilson return events; 127631685c25SDeepak S } 127731685c25SDeepak S 12784912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12793b8d8d91SJesse Barnes { 12802d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1281562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1282562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12837c0a16adSChris Wilson bool client_boost = false; 12848d3afd7dSChris Wilson int new_delay, adj, min, max; 12857c0a16adSChris Wilson u32 pm_iir = 0; 12863b8d8d91SJesse Barnes 128759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1288562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1289562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1290562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1291d4d70aa5SImre Deak } 129259cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12934912d041SBen Widawsky 129460611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1295a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 12968d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 12977c0a16adSChris Wilson goto out; 12983b8d8d91SJesse Barnes 12999f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 13007b9e0ae6SChris Wilson 130143cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 130243cf3bf0SChris Wilson 1303562d9baeSSagar Arun Kamble adj = rps->last_adj; 1304562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1305562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1306562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13077b92c1bdSChris Wilson if (client_boost) 1308562d9baeSSagar Arun Kamble max = rps->max_freq; 1309562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1310562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13118d3afd7dSChris Wilson adj = 0; 13128d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1313dd75fdc8SChris Wilson if (adj > 0) 1314dd75fdc8SChris Wilson adj *= 2; 1315edcf284bSChris Wilson else /* CHV needs even encode values */ 1316edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13177e79a683SSagar Arun Kamble 1318562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13197e79a683SSagar Arun Kamble adj = 0; 13207b92c1bdSChris Wilson } else if (client_boost) { 1321f5a4c67dSChris Wilson adj = 0; 1322dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1323562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1324562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1325562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1326562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1327dd75fdc8SChris Wilson adj = 0; 1328dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1329dd75fdc8SChris Wilson if (adj < 0) 1330dd75fdc8SChris Wilson adj *= 2; 1331edcf284bSChris Wilson else /* CHV needs even encode values */ 1332edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13337e79a683SSagar Arun Kamble 1334562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13357e79a683SSagar Arun Kamble adj = 0; 1336dd75fdc8SChris Wilson } else { /* unknown event */ 1337edcf284bSChris Wilson adj = 0; 1338dd75fdc8SChris Wilson } 13393b8d8d91SJesse Barnes 1340562d9baeSSagar Arun Kamble rps->last_adj = adj; 1341edcf284bSChris Wilson 134279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 134379249636SBen Widawsky * interrupt 134479249636SBen Widawsky */ 1345edcf284bSChris Wilson new_delay += adj; 13468d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 134727544369SDeepak S 13489fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 13499fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1350562d9baeSSagar Arun Kamble rps->last_adj = 0; 13519fcee2f7SChris Wilson } 13523b8d8d91SJesse Barnes 13539f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13547c0a16adSChris Wilson 13557c0a16adSChris Wilson out: 13567c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13577c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1358562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13597c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13607c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13613b8d8d91SJesse Barnes } 13623b8d8d91SJesse Barnes 1363e3689190SBen Widawsky 1364e3689190SBen Widawsky /** 1365e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1366e3689190SBen Widawsky * occurred. 1367e3689190SBen Widawsky * @work: workqueue struct 1368e3689190SBen Widawsky * 1369e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1370e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1371e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1372e3689190SBen Widawsky */ 1373e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1374e3689190SBen Widawsky { 13752d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1376cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1377e3689190SBen Widawsky u32 error_status, row, bank, subbank; 137835a85ac6SBen Widawsky char *parity_event[6]; 1379e3689190SBen Widawsky uint32_t misccpctl; 138035a85ac6SBen Widawsky uint8_t slice = 0; 1381e3689190SBen Widawsky 1382e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1383e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1384e3689190SBen Widawsky * any time we access those registers. 1385e3689190SBen Widawsky */ 138691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1387e3689190SBen Widawsky 138835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 138935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 139035a85ac6SBen Widawsky goto out; 139135a85ac6SBen Widawsky 1392e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1393e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1394e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1395e3689190SBen Widawsky 139635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1397f0f59a00SVille Syrjälä i915_reg_t reg; 139835a85ac6SBen Widawsky 139935a85ac6SBen Widawsky slice--; 14002d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 140135a85ac6SBen Widawsky break; 140235a85ac6SBen Widawsky 140335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 140435a85ac6SBen Widawsky 14056fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 140635a85ac6SBen Widawsky 140735a85ac6SBen Widawsky error_status = I915_READ(reg); 1408e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1409e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1410e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1411e3689190SBen Widawsky 141235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 141335a85ac6SBen Widawsky POSTING_READ(reg); 1414e3689190SBen Widawsky 1415cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1416e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1417e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1418e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 141935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 142035a85ac6SBen Widawsky parity_event[5] = NULL; 1421e3689190SBen Widawsky 142291c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1423e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1424e3689190SBen Widawsky 142535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 142635a85ac6SBen Widawsky slice, row, bank, subbank); 1427e3689190SBen Widawsky 142835a85ac6SBen Widawsky kfree(parity_event[4]); 1429e3689190SBen Widawsky kfree(parity_event[3]); 1430e3689190SBen Widawsky kfree(parity_event[2]); 1431e3689190SBen Widawsky kfree(parity_event[1]); 1432e3689190SBen Widawsky } 1433e3689190SBen Widawsky 143435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 143535a85ac6SBen Widawsky 143635a85ac6SBen Widawsky out: 143735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 14384cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 14392d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 14404cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 144135a85ac6SBen Widawsky 144291c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 144335a85ac6SBen Widawsky } 144435a85ac6SBen Widawsky 1445261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1446261e40b8SVille Syrjälä u32 iir) 1447e3689190SBen Widawsky { 1448261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1449e3689190SBen Widawsky return; 1450e3689190SBen Widawsky 1451d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1452261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1453d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1454e3689190SBen Widawsky 1455261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 145635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 145735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 145835a85ac6SBen Widawsky 145935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 146035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 146135a85ac6SBen Widawsky 1462a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1463e3689190SBen Widawsky } 1464e3689190SBen Widawsky 1465261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1466f1af8fc1SPaulo Zanoni u32 gt_iir) 1467f1af8fc1SPaulo Zanoni { 1468f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14693b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1470f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 14713b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1472f1af8fc1SPaulo Zanoni } 1473f1af8fc1SPaulo Zanoni 1474261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1475e7b4c6b1SDaniel Vetter u32 gt_iir) 1476e7b4c6b1SDaniel Vetter { 1477f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14783b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1479cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 14803b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1481cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 14823b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1483e7b4c6b1SDaniel Vetter 1484cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1485cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1486aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1487aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1488e3689190SBen Widawsky 1489261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1490261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1491e7b4c6b1SDaniel Vetter } 1492e7b4c6b1SDaniel Vetter 14935d3d69d5SChris Wilson static void 149451f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1495fbcc1a0cSNick Hoath { 1496b620e870SMika Kuoppala struct intel_engine_execlists * const execlists = &engine->execlists; 149731de7350SChris Wilson bool tasklet = false; 1498f747026cSChris Wilson 149951f6b0f9SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) { 1500*8ea397faSChris Wilson if (READ_ONCE(engine->execlists.active)) { 1501*8ea397faSChris Wilson set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); 1502*8ea397faSChris Wilson tasklet = true; 1503*8ea397faSChris Wilson } 15044a118ecbSChris Wilson } 150531de7350SChris Wilson 150651f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 150731de7350SChris Wilson notify_ring(engine); 150893ffbe8eSMichal Wajdeczko tasklet |= USES_GUC_SUBMISSION(engine->i915); 150931de7350SChris Wilson } 151031de7350SChris Wilson 151131de7350SChris Wilson if (tasklet) 1512c6dce8f1SSagar Arun Kamble tasklet_hi_schedule(&execlists->tasklet); 1513fbcc1a0cSNick Hoath } 1514fbcc1a0cSNick Hoath 15152e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 151655ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1517abd58f01SBen Widawsky { 15182e4a5b25SChris Wilson void __iomem * const regs = i915->regs; 15192e4a5b25SChris Wilson 1520f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1521f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 1522f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1523f0fd96f5SChris Wilson GEN8_GT_VCS2_IRQ | \ 1524f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1525f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1526f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1527f0fd96f5SChris Wilson 1528abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15292e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15302e4a5b25SChris Wilson if (likely(gt_iir[0])) 15312e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1532abd58f01SBen Widawsky } 1533abd58f01SBen Widawsky 153485f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15352e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15362e4a5b25SChris Wilson if (likely(gt_iir[1])) 15372e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 153874cdb337SChris Wilson } 153974cdb337SChris Wilson 154026705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15412e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 15422e4a5b25SChris Wilson if (likely(gt_iir[2] & (i915->pm_rps_events | 15432e4a5b25SChris Wilson i915->pm_guc_events))) 15442e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), 15452e4a5b25SChris Wilson gt_iir[2] & (i915->pm_rps_events | 15462e4a5b25SChris Wilson i915->pm_guc_events)); 15470961021aSBen Widawsky } 15482e4a5b25SChris Wilson 15492e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15502e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 15512e4a5b25SChris Wilson if (likely(gt_iir[3])) 15522e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 155355ef72f2SChris Wilson } 1554abd58f01SBen Widawsky } 1555abd58f01SBen Widawsky 15562e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1557f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1558e30e251aSVille Syrjälä { 1559f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15602e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[RCS], 156151f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15622e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[BCS], 156351f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1564e30e251aSVille Syrjälä } 1565e30e251aSVille Syrjälä 1566f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15672e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS], 156851f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 15692e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS2], 157051f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT); 1571e30e251aSVille Syrjälä } 1572e30e251aSVille Syrjälä 1573f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15742e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VECS], 157551f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1576f0fd96f5SChris Wilson } 1577e30e251aSVille Syrjälä 1578f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15792e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15802e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1581e30e251aSVille Syrjälä } 1582f0fd96f5SChris Wilson } 1583e30e251aSVille Syrjälä 1584121e758eSDhinakaran Pandiyan static bool gen11_port_hotplug_long_detect(enum port port, u32 val) 1585121e758eSDhinakaran Pandiyan { 1586121e758eSDhinakaran Pandiyan switch (port) { 1587121e758eSDhinakaran Pandiyan case PORT_C: 1588121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1589121e758eSDhinakaran Pandiyan case PORT_D: 1590121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1591121e758eSDhinakaran Pandiyan case PORT_E: 1592121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1593121e758eSDhinakaran Pandiyan case PORT_F: 1594121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1595121e758eSDhinakaran Pandiyan default: 1596121e758eSDhinakaran Pandiyan return false; 1597121e758eSDhinakaran Pandiyan } 1598121e758eSDhinakaran Pandiyan } 1599121e758eSDhinakaran Pandiyan 160063c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 160163c88d22SImre Deak { 160263c88d22SImre Deak switch (port) { 160363c88d22SImre Deak case PORT_A: 1604195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 160563c88d22SImre Deak case PORT_B: 160663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 160763c88d22SImre Deak case PORT_C: 160863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 160963c88d22SImre Deak default: 161063c88d22SImre Deak return false; 161163c88d22SImre Deak } 161263c88d22SImre Deak } 161363c88d22SImre Deak 161431604222SAnusha Srivatsa static bool icp_ddi_port_hotplug_long_detect(enum port port, u32 val) 161531604222SAnusha Srivatsa { 161631604222SAnusha Srivatsa switch (port) { 161731604222SAnusha Srivatsa case PORT_A: 161831604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 161931604222SAnusha Srivatsa case PORT_B: 162031604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 162131604222SAnusha Srivatsa default: 162231604222SAnusha Srivatsa return false; 162331604222SAnusha Srivatsa } 162431604222SAnusha Srivatsa } 162531604222SAnusha Srivatsa 162631604222SAnusha Srivatsa static bool icp_tc_port_hotplug_long_detect(enum port port, u32 val) 162731604222SAnusha Srivatsa { 162831604222SAnusha Srivatsa switch (port) { 162931604222SAnusha Srivatsa case PORT_C: 163031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 163131604222SAnusha Srivatsa case PORT_D: 163231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 163331604222SAnusha Srivatsa case PORT_E: 163431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 163531604222SAnusha Srivatsa case PORT_F: 163631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 163731604222SAnusha Srivatsa default: 163831604222SAnusha Srivatsa return false; 163931604222SAnusha Srivatsa } 164031604222SAnusha Srivatsa } 164131604222SAnusha Srivatsa 16426dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 16436dbf30ceSVille Syrjälä { 16446dbf30ceSVille Syrjälä switch (port) { 16456dbf30ceSVille Syrjälä case PORT_E: 16466dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 16476dbf30ceSVille Syrjälä default: 16486dbf30ceSVille Syrjälä return false; 16496dbf30ceSVille Syrjälä } 16506dbf30ceSVille Syrjälä } 16516dbf30ceSVille Syrjälä 165274c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 165374c0b395SVille Syrjälä { 165474c0b395SVille Syrjälä switch (port) { 165574c0b395SVille Syrjälä case PORT_A: 165674c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 165774c0b395SVille Syrjälä case PORT_B: 165874c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 165974c0b395SVille Syrjälä case PORT_C: 166074c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 166174c0b395SVille Syrjälä case PORT_D: 166274c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 166374c0b395SVille Syrjälä default: 166474c0b395SVille Syrjälä return false; 166574c0b395SVille Syrjälä } 166674c0b395SVille Syrjälä } 166774c0b395SVille Syrjälä 1668e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1669e4ce95aaSVille Syrjälä { 1670e4ce95aaSVille Syrjälä switch (port) { 1671e4ce95aaSVille Syrjälä case PORT_A: 1672e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1673e4ce95aaSVille Syrjälä default: 1674e4ce95aaSVille Syrjälä return false; 1675e4ce95aaSVille Syrjälä } 1676e4ce95aaSVille Syrjälä } 1677e4ce95aaSVille Syrjälä 1678676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 167913cf5504SDave Airlie { 168013cf5504SDave Airlie switch (port) { 168113cf5504SDave Airlie case PORT_B: 1682676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 168313cf5504SDave Airlie case PORT_C: 1684676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 168513cf5504SDave Airlie case PORT_D: 1686676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1687676574dfSJani Nikula default: 1688676574dfSJani Nikula return false; 168913cf5504SDave Airlie } 169013cf5504SDave Airlie } 169113cf5504SDave Airlie 1692676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 169313cf5504SDave Airlie { 169413cf5504SDave Airlie switch (port) { 169513cf5504SDave Airlie case PORT_B: 1696676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 169713cf5504SDave Airlie case PORT_C: 1698676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 169913cf5504SDave Airlie case PORT_D: 1700676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1701676574dfSJani Nikula default: 1702676574dfSJani Nikula return false; 170313cf5504SDave Airlie } 170413cf5504SDave Airlie } 170513cf5504SDave Airlie 170642db67d6SVille Syrjälä /* 170742db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 170842db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 170942db67d6SVille Syrjälä * hotplug detection results from several registers. 171042db67d6SVille Syrjälä * 171142db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 171242db67d6SVille Syrjälä */ 1713cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1714cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17158c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1716fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1717fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1718676574dfSJani Nikula { 17198c841e57SJani Nikula enum port port; 1720676574dfSJani Nikula int i; 1721676574dfSJani Nikula 1722676574dfSJani Nikula for_each_hpd_pin(i) { 17238c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 17248c841e57SJani Nikula continue; 17258c841e57SJani Nikula 1726676574dfSJani Nikula *pin_mask |= BIT(i); 1727676574dfSJani Nikula 1728cf53902fSRodrigo Vivi port = intel_hpd_pin_to_port(dev_priv, i); 1729256cfddeSRodrigo Vivi if (port == PORT_NONE) 1730cc24fcdcSImre Deak continue; 1731cc24fcdcSImre Deak 1732fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1733676574dfSJani Nikula *long_mask |= BIT(i); 1734676574dfSJani Nikula } 1735676574dfSJani Nikula 1736676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1737676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1738676574dfSJani Nikula 1739676574dfSJani Nikula } 1740676574dfSJani Nikula 174191d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1742515ac2bbSDaniel Vetter { 174328c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1744515ac2bbSDaniel Vetter } 1745515ac2bbSDaniel Vetter 174691d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1747ce99c256SDaniel Vetter { 17489ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1749ce99c256SDaniel Vetter } 1750ce99c256SDaniel Vetter 17518bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 175291d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 175391d14251STvrtko Ursulin enum pipe pipe, 1754eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1755eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 17568bc5e955SDaniel Vetter uint32_t crc4) 17578bf1e9f1SShuang He { 17588bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 17598bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 17608c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 17618c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 17628c6b709dSTomeu Vizoso uint32_t crcs[5]; 1763ac2300d4SDamien Lespiau int head, tail; 1764b2c88f5bSDamien Lespiau 1765d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1766033b7a23SMaarten Lankhorst if (pipe_crc->source && !crtc->base.crc.opened) { 17670c912c79SDamien Lespiau if (!pipe_crc->entries) { 1768d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 176934273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 17700c912c79SDamien Lespiau return; 17710c912c79SDamien Lespiau } 17720c912c79SDamien Lespiau 1773d538bbdfSDamien Lespiau head = pipe_crc->head; 1774d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1775b2c88f5bSDamien Lespiau 1776b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1777d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1778b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1779b2c88f5bSDamien Lespiau return; 1780b2c88f5bSDamien Lespiau } 1781b2c88f5bSDamien Lespiau 1782b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 17838bf1e9f1SShuang He 17848c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1785eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1786eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1787eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1788eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1789eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1790b2c88f5bSDamien Lespiau 1791b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1792d538bbdfSDamien Lespiau pipe_crc->head = head; 1793d538bbdfSDamien Lespiau 1794d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 179507144428SDamien Lespiau 179607144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 17978c6b709dSTomeu Vizoso } else { 17988c6b709dSTomeu Vizoso /* 17998c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 18008c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 18018c6b709dSTomeu Vizoso * out the buggy result. 18028c6b709dSTomeu Vizoso * 1803163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 18048c6b709dSTomeu Vizoso * don't trust that one either. 18058c6b709dSTomeu Vizoso */ 1806033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1807163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 18088c6b709dSTomeu Vizoso pipe_crc->skipped++; 18098c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18108c6b709dSTomeu Vizoso return; 18118c6b709dSTomeu Vizoso } 18128c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 18138c6b709dSTomeu Vizoso crcs[0] = crc0; 18148c6b709dSTomeu Vizoso crcs[1] = crc1; 18158c6b709dSTomeu Vizoso crcs[2] = crc2; 18168c6b709dSTomeu Vizoso crcs[3] = crc3; 18178c6b709dSTomeu Vizoso crcs[4] = crc4; 1818246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1819ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1820246ee524STomeu Vizoso crcs); 18218c6b709dSTomeu Vizoso } 18228bf1e9f1SShuang He } 1823277de95eSDaniel Vetter #else 1824277de95eSDaniel Vetter static inline void 182591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 182691d14251STvrtko Ursulin enum pipe pipe, 1827277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1828277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1829277de95eSDaniel Vetter uint32_t crc4) {} 1830277de95eSDaniel Vetter #endif 1831eba94eb9SDaniel Vetter 1832277de95eSDaniel Vetter 183391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 183491d14251STvrtko Ursulin enum pipe pipe) 18355a69b89fSDaniel Vetter { 183691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18375a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18385a69b89fSDaniel Vetter 0, 0, 0, 0); 18395a69b89fSDaniel Vetter } 18405a69b89fSDaniel Vetter 184191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 184291d14251STvrtko Ursulin enum pipe pipe) 1843eba94eb9SDaniel Vetter { 184491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1845eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1846eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1847eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1848eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18498bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1850eba94eb9SDaniel Vetter } 18515b3a856bSDaniel Vetter 185291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 185391d14251STvrtko Ursulin enum pipe pipe) 18545b3a856bSDaniel Vetter { 18550b5c5ed0SDaniel Vetter uint32_t res1, res2; 18560b5c5ed0SDaniel Vetter 185791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18580b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18590b5c5ed0SDaniel Vetter else 18600b5c5ed0SDaniel Vetter res1 = 0; 18610b5c5ed0SDaniel Vetter 186291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18630b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18640b5c5ed0SDaniel Vetter else 18650b5c5ed0SDaniel Vetter res2 = 0; 18665b3a856bSDaniel Vetter 186791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18680b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18690b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18700b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18710b5c5ed0SDaniel Vetter res1, res2); 18725b3a856bSDaniel Vetter } 18738bf1e9f1SShuang He 18741403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18751403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18761403c0d4SPaulo Zanoni * the work queue. */ 18771403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1878baf02a1fSBen Widawsky { 1879562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1880562d9baeSSagar Arun Kamble 1881a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 188259cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1883f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1884562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1885562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1886562d9baeSSagar Arun Kamble schedule_work(&rps->work); 188741a05a3aSDaniel Vetter } 1888d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1889d4d70aa5SImre Deak } 1890baf02a1fSBen Widawsky 1891bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1892c9a9a268SImre Deak return; 1893c9a9a268SImre Deak 18942d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 189512638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 18963b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 189712638c57SBen Widawsky 1898aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1899aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 190012638c57SBen Widawsky } 19011403c0d4SPaulo Zanoni } 1902baf02a1fSBen Widawsky 190326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 190426705e20SSagar Arun Kamble { 190593bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 190693bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 190726705e20SSagar Arun Kamble } 190826705e20SSagar Arun Kamble 190944d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 191044d9241eSVille Syrjälä { 191144d9241eSVille Syrjälä enum pipe pipe; 191244d9241eSVille Syrjälä 191344d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 191444d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 191544d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 191644d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 191744d9241eSVille Syrjälä 191844d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 191944d9241eSVille Syrjälä } 192044d9241eSVille Syrjälä } 192144d9241eSVille Syrjälä 1922eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 192391d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19247e231dbeSJesse Barnes { 19257e231dbeSJesse Barnes int pipe; 19267e231dbeSJesse Barnes 192758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19281ca993d2SVille Syrjälä 19291ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19301ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19311ca993d2SVille Syrjälä return; 19321ca993d2SVille Syrjälä } 19331ca993d2SVille Syrjälä 1934055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1935f0f59a00SVille Syrjälä i915_reg_t reg; 19366b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 193791d181ddSImre Deak 1938bbb5eebfSDaniel Vetter /* 1939bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1940bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1941bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1942bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1943bbb5eebfSDaniel Vetter * handle. 1944bbb5eebfSDaniel Vetter */ 19450f239f4cSDaniel Vetter 19460f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19476b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1948bbb5eebfSDaniel Vetter 1949bbb5eebfSDaniel Vetter switch (pipe) { 1950bbb5eebfSDaniel Vetter case PIPE_A: 1951bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1952bbb5eebfSDaniel Vetter break; 1953bbb5eebfSDaniel Vetter case PIPE_B: 1954bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1955bbb5eebfSDaniel Vetter break; 19563278f67fSVille Syrjälä case PIPE_C: 19573278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19583278f67fSVille Syrjälä break; 1959bbb5eebfSDaniel Vetter } 1960bbb5eebfSDaniel Vetter if (iir & iir_bit) 19616b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1962bbb5eebfSDaniel Vetter 19636b12ca56SVille Syrjälä if (!status_mask) 196491d181ddSImre Deak continue; 196591d181ddSImre Deak 196691d181ddSImre Deak reg = PIPESTAT(pipe); 19676b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 19686b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 19697e231dbeSJesse Barnes 19707e231dbeSJesse Barnes /* 19717e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1972132c27c9SVille Syrjälä * 1973132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1974132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1975132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1976132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1977132c27c9SVille Syrjälä * an interrupt is still pending. 19787e231dbeSJesse Barnes */ 1979132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1980132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1981132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1982132c27c9SVille Syrjälä } 19837e231dbeSJesse Barnes } 198458ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 19852ecb8ca4SVille Syrjälä } 19862ecb8ca4SVille Syrjälä 1987eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1988eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1989eb64343cSVille Syrjälä { 1990eb64343cSVille Syrjälä enum pipe pipe; 1991eb64343cSVille Syrjälä 1992eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1993eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1994eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1995eb64343cSVille Syrjälä 1996eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1997eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1998eb64343cSVille Syrjälä 1999eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2000eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2001eb64343cSVille Syrjälä } 2002eb64343cSVille Syrjälä } 2003eb64343cSVille Syrjälä 2004eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2005eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2006eb64343cSVille Syrjälä { 2007eb64343cSVille Syrjälä bool blc_event = false; 2008eb64343cSVille Syrjälä enum pipe pipe; 2009eb64343cSVille Syrjälä 2010eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2011eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 2012eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2013eb64343cSVille Syrjälä 2014eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2015eb64343cSVille Syrjälä blc_event = true; 2016eb64343cSVille Syrjälä 2017eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2018eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2019eb64343cSVille Syrjälä 2020eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2021eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2022eb64343cSVille Syrjälä } 2023eb64343cSVille Syrjälä 2024eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2025eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2026eb64343cSVille Syrjälä } 2027eb64343cSVille Syrjälä 2028eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2029eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2030eb64343cSVille Syrjälä { 2031eb64343cSVille Syrjälä bool blc_event = false; 2032eb64343cSVille Syrjälä enum pipe pipe; 2033eb64343cSVille Syrjälä 2034eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2035eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2036eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2037eb64343cSVille Syrjälä 2038eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2039eb64343cSVille Syrjälä blc_event = true; 2040eb64343cSVille Syrjälä 2041eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2042eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2043eb64343cSVille Syrjälä 2044eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2045eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2046eb64343cSVille Syrjälä } 2047eb64343cSVille Syrjälä 2048eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2049eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2050eb64343cSVille Syrjälä 2051eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2052eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2053eb64343cSVille Syrjälä } 2054eb64343cSVille Syrjälä 205591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20562ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20572ecb8ca4SVille Syrjälä { 20582ecb8ca4SVille Syrjälä enum pipe pipe; 20597e231dbeSJesse Barnes 2060055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2061fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2062fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20634356d586SDaniel Vetter 20644356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 206591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 20662d9d2b0bSVille Syrjälä 20671f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 20681f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 206931acc7f5SJesse Barnes } 207031acc7f5SJesse Barnes 2071c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 207291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2073c1874ed7SImre Deak } 2074c1874ed7SImre Deak 20751ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 207616c6c56bSVille Syrjälä { 207716c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 207816c6c56bSVille Syrjälä 20791ae3c34cSVille Syrjälä if (hotplug_status) 20803ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 20811ae3c34cSVille Syrjälä 20821ae3c34cSVille Syrjälä return hotplug_status; 20831ae3c34cSVille Syrjälä } 20841ae3c34cSVille Syrjälä 208591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 20861ae3c34cSVille Syrjälä u32 hotplug_status) 20871ae3c34cSVille Syrjälä { 20881ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20893ff60f89SOscar Mateo 209091d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 209191d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 209216c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 209316c6c56bSVille Syrjälä 209458f2cf24SVille Syrjälä if (hotplug_trigger) { 2095cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2096cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2097cf53902fSRodrigo Vivi hpd_status_g4x, 2098fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 209958f2cf24SVille Syrjälä 210091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 210158f2cf24SVille Syrjälä } 2102369712e8SJani Nikula 2103369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 210491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 210516c6c56bSVille Syrjälä } else { 210616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 210716c6c56bSVille Syrjälä 210858f2cf24SVille Syrjälä if (hotplug_trigger) { 2109cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2110cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2111cf53902fSRodrigo Vivi hpd_status_i915, 2112fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 211391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 211416c6c56bSVille Syrjälä } 21153ff60f89SOscar Mateo } 211658f2cf24SVille Syrjälä } 211716c6c56bSVille Syrjälä 2118c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2119c1874ed7SImre Deak { 212045a83f84SDaniel Vetter struct drm_device *dev = arg; 2121fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2122c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2123c1874ed7SImre Deak 21242dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21252dd2a883SImre Deak return IRQ_NONE; 21262dd2a883SImre Deak 21271f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21281f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21291f814dacSImre Deak 21301e1cace9SVille Syrjälä do { 21316e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21322ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21331ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2134a5e485a9SVille Syrjälä u32 ier = 0; 21353ff60f89SOscar Mateo 2136c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2137c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21383ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2139c1874ed7SImre Deak 2140c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 21411e1cace9SVille Syrjälä break; 2142c1874ed7SImre Deak 2143c1874ed7SImre Deak ret = IRQ_HANDLED; 2144c1874ed7SImre Deak 2145a5e485a9SVille Syrjälä /* 2146a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2147a5e485a9SVille Syrjälä * 2148a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2149a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2150a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2151a5e485a9SVille Syrjälä * 2152a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2153a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2154a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2155a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2156a5e485a9SVille Syrjälä * bits this time around. 2157a5e485a9SVille Syrjälä */ 21584a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2159a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2160a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 21614a0a0202SVille Syrjälä 21624a0a0202SVille Syrjälä if (gt_iir) 21634a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 21644a0a0202SVille Syrjälä if (pm_iir) 21654a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 21664a0a0202SVille Syrjälä 21677ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 21681ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 21697ce4d1f2SVille Syrjälä 21703ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 21713ff60f89SOscar Mateo * signalled in iir */ 2172eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 21737ce4d1f2SVille Syrjälä 2174eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2175eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2176eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2177eef57324SJerome Anand 21787ce4d1f2SVille Syrjälä /* 21797ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21807ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21817ce4d1f2SVille Syrjälä */ 21827ce4d1f2SVille Syrjälä if (iir) 21837ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21844a0a0202SVille Syrjälä 2185a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 21864a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 21871ae3c34cSVille Syrjälä 218852894874SVille Syrjälä if (gt_iir) 2189261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 219052894874SVille Syrjälä if (pm_iir) 219152894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 219252894874SVille Syrjälä 21931ae3c34cSVille Syrjälä if (hotplug_status) 219491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21952ecb8ca4SVille Syrjälä 219691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 21971e1cace9SVille Syrjälä } while (0); 21987e231dbeSJesse Barnes 21991f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22001f814dacSImre Deak 22017e231dbeSJesse Barnes return ret; 22027e231dbeSJesse Barnes } 22037e231dbeSJesse Barnes 220443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 220543f328d7SVille Syrjälä { 220645a83f84SDaniel Vetter struct drm_device *dev = arg; 2207fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 220843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 220943f328d7SVille Syrjälä 22102dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22112dd2a883SImre Deak return IRQ_NONE; 22122dd2a883SImre Deak 22131f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22141f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22151f814dacSImre Deak 2216579de73bSChris Wilson do { 22176e814800SVille Syrjälä u32 master_ctl, iir; 22182ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22191ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2220f0fd96f5SChris Wilson u32 gt_iir[4]; 2221a5e485a9SVille Syrjälä u32 ier = 0; 2222a5e485a9SVille Syrjälä 22238e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22243278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22253278f67fSVille Syrjälä 22263278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22278e5fd599SVille Syrjälä break; 222843f328d7SVille Syrjälä 222927b6c122SOscar Mateo ret = IRQ_HANDLED; 223027b6c122SOscar Mateo 2231a5e485a9SVille Syrjälä /* 2232a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2233a5e485a9SVille Syrjälä * 2234a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2235a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2236a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2237a5e485a9SVille Syrjälä * 2238a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2239a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2240a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2241a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2242a5e485a9SVille Syrjälä * bits this time around. 2243a5e485a9SVille Syrjälä */ 224443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2245a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2246a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 224743f328d7SVille Syrjälä 2248e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 224927b6c122SOscar Mateo 225027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 22511ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 225243f328d7SVille Syrjälä 225327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 225427b6c122SOscar Mateo * signalled in iir */ 2255eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 225643f328d7SVille Syrjälä 2257eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2258eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2259eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2260eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2261eef57324SJerome Anand 22627ce4d1f2SVille Syrjälä /* 22637ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22647ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22657ce4d1f2SVille Syrjälä */ 22667ce4d1f2SVille Syrjälä if (iir) 22677ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22687ce4d1f2SVille Syrjälä 2269a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2270e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 22711ae3c34cSVille Syrjälä 2272f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2273e30e251aSVille Syrjälä 22741ae3c34cSVille Syrjälä if (hotplug_status) 227591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22762ecb8ca4SVille Syrjälä 227791d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2278579de73bSChris Wilson } while (0); 22793278f67fSVille Syrjälä 22801f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22811f814dacSImre Deak 228243f328d7SVille Syrjälä return ret; 228343f328d7SVille Syrjälä } 228443f328d7SVille Syrjälä 228591d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 228691d14251STvrtko Ursulin u32 hotplug_trigger, 228740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2288776ad806SJesse Barnes { 228942db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2290776ad806SJesse Barnes 22916a39d7c9SJani Nikula /* 22926a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 22936a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 22946a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 22956a39d7c9SJani Nikula * errors. 22966a39d7c9SJani Nikula */ 229713cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22986a39d7c9SJani Nikula if (!hotplug_trigger) { 22996a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23006a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23016a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23026a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23036a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23046a39d7c9SJani Nikula } 23056a39d7c9SJani Nikula 230613cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23076a39d7c9SJani Nikula if (!hotplug_trigger) 23086a39d7c9SJani Nikula return; 230913cf5504SDave Airlie 2310cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 231140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2312fd63e2a9SImre Deak pch_port_hotplug_long_detect); 231340e56410SVille Syrjälä 231491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2315aaf5ec2eSSonika Jindal } 231691d131d2SDaniel Vetter 231791d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 231840e56410SVille Syrjälä { 231940e56410SVille Syrjälä int pipe; 232040e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 232140e56410SVille Syrjälä 232291d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 232340e56410SVille Syrjälä 2324cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2325cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2326776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2327cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2328cfc33bf7SVille Syrjälä port_name(port)); 2329cfc33bf7SVille Syrjälä } 2330776ad806SJesse Barnes 2331ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 233291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2333ce99c256SDaniel Vetter 2334776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 233591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2336776ad806SJesse Barnes 2337776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2338776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2339776ad806SJesse Barnes 2340776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2341776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2342776ad806SJesse Barnes 2343776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2344776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2345776ad806SJesse Barnes 23469db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2347055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 23489db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 23499db4a9c7SJesse Barnes pipe_name(pipe), 23509db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2351776ad806SJesse Barnes 2352776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2353776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2354776ad806SJesse Barnes 2355776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2356776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2357776ad806SJesse Barnes 2358776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2359a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 23608664281bSPaulo Zanoni 23618664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2362a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 23638664281bSPaulo Zanoni } 23648664281bSPaulo Zanoni 236591d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 23668664281bSPaulo Zanoni { 23678664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 23685a69b89fSDaniel Vetter enum pipe pipe; 23698664281bSPaulo Zanoni 2370de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2371de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2372de032bf4SPaulo Zanoni 2373055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23741f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 23751f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 23768664281bSPaulo Zanoni 23775a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 237891d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 237991d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 23805a69b89fSDaniel Vetter else 238191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23825a69b89fSDaniel Vetter } 23835a69b89fSDaniel Vetter } 23848bf1e9f1SShuang He 23858664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 23868664281bSPaulo Zanoni } 23878664281bSPaulo Zanoni 238891d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 23898664281bSPaulo Zanoni { 23908664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 239145c1cd87SMika Kahola enum pipe pipe; 23928664281bSPaulo Zanoni 2393de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2394de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2395de032bf4SPaulo Zanoni 239645c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 239745c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 239845c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 23998664281bSPaulo Zanoni 24008664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2401776ad806SJesse Barnes } 2402776ad806SJesse Barnes 240391d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 240423e81d69SAdam Jackson { 240523e81d69SAdam Jackson int pipe; 24066dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2407aaf5ec2eSSonika Jindal 240891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 240991d131d2SDaniel Vetter 2410cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2411cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 241223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2413cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2414cfc33bf7SVille Syrjälä port_name(port)); 2415cfc33bf7SVille Syrjälä } 241623e81d69SAdam Jackson 241723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 241891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 241923e81d69SAdam Jackson 242023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 242191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 242223e81d69SAdam Jackson 242323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 242423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 242523e81d69SAdam Jackson 242623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 242723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 242823e81d69SAdam Jackson 242923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2430055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 243123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 243223e81d69SAdam Jackson pipe_name(pipe), 243323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24348664281bSPaulo Zanoni 24358664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 243691d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 243723e81d69SAdam Jackson } 243823e81d69SAdam Jackson 243931604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 244031604222SAnusha Srivatsa { 244131604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 244231604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 244331604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 244431604222SAnusha Srivatsa 244531604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 244631604222SAnusha Srivatsa u32 dig_hotplug_reg; 244731604222SAnusha Srivatsa 244831604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 244931604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 245031604222SAnusha Srivatsa 245131604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 245231604222SAnusha Srivatsa ddi_hotplug_trigger, 245331604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 245431604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 245531604222SAnusha Srivatsa } 245631604222SAnusha Srivatsa 245731604222SAnusha Srivatsa if (tc_hotplug_trigger) { 245831604222SAnusha Srivatsa u32 dig_hotplug_reg; 245931604222SAnusha Srivatsa 246031604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 246131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 246231604222SAnusha Srivatsa 246331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 246431604222SAnusha Srivatsa tc_hotplug_trigger, 246531604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 246631604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 246731604222SAnusha Srivatsa } 246831604222SAnusha Srivatsa 246931604222SAnusha Srivatsa if (pin_mask) 247031604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 247131604222SAnusha Srivatsa 247231604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 247331604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 247431604222SAnusha Srivatsa } 247531604222SAnusha Srivatsa 247691d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 24776dbf30ceSVille Syrjälä { 24786dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 24796dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 24806dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 24816dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 24826dbf30ceSVille Syrjälä 24836dbf30ceSVille Syrjälä if (hotplug_trigger) { 24846dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24856dbf30ceSVille Syrjälä 24866dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 24876dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 24886dbf30ceSVille Syrjälä 2489cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2490cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 249174c0b395SVille Syrjälä spt_port_hotplug_long_detect); 24926dbf30ceSVille Syrjälä } 24936dbf30ceSVille Syrjälä 24946dbf30ceSVille Syrjälä if (hotplug2_trigger) { 24956dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24966dbf30ceSVille Syrjälä 24976dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 24986dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 24996dbf30ceSVille Syrjälä 2500cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2501cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25026dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25036dbf30ceSVille Syrjälä } 25046dbf30ceSVille Syrjälä 25056dbf30ceSVille Syrjälä if (pin_mask) 250691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25076dbf30ceSVille Syrjälä 25086dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 250991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25106dbf30ceSVille Syrjälä } 25116dbf30ceSVille Syrjälä 251291d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 251391d14251STvrtko Ursulin u32 hotplug_trigger, 251440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2515c008bc6eSPaulo Zanoni { 2516e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2517e4ce95aaSVille Syrjälä 2518e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2519e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2520e4ce95aaSVille Syrjälä 2521cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 252240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2523e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 252440e56410SVille Syrjälä 252591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2526e4ce95aaSVille Syrjälä } 2527c008bc6eSPaulo Zanoni 252891d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 252991d14251STvrtko Ursulin u32 de_iir) 253040e56410SVille Syrjälä { 253140e56410SVille Syrjälä enum pipe pipe; 253240e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 253340e56410SVille Syrjälä 253440e56410SVille Syrjälä if (hotplug_trigger) 253591d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 253640e56410SVille Syrjälä 2537c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 253891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2539c008bc6eSPaulo Zanoni 2540c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 254191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2542c008bc6eSPaulo Zanoni 2543c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2544c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2545c008bc6eSPaulo Zanoni 2546055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2547fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2548fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2549c008bc6eSPaulo Zanoni 255040da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 25511f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2552c008bc6eSPaulo Zanoni 255340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 255491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2555c008bc6eSPaulo Zanoni } 2556c008bc6eSPaulo Zanoni 2557c008bc6eSPaulo Zanoni /* check event from PCH */ 2558c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2559c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2560c008bc6eSPaulo Zanoni 256191d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 256291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2563c008bc6eSPaulo Zanoni else 256491d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2565c008bc6eSPaulo Zanoni 2566c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2567c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2568c008bc6eSPaulo Zanoni } 2569c008bc6eSPaulo Zanoni 257091d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 257191d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2572c008bc6eSPaulo Zanoni } 2573c008bc6eSPaulo Zanoni 257491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 257591d14251STvrtko Ursulin u32 de_iir) 25769719fb98SPaulo Zanoni { 257707d27e20SDamien Lespiau enum pipe pipe; 257823bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 257923bb4cb5SVille Syrjälä 258040e56410SVille Syrjälä if (hotplug_trigger) 258191d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 25829719fb98SPaulo Zanoni 25839719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 258491d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 25859719fb98SPaulo Zanoni 258654fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 258754fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 258854fd3149SDhinakaran Pandiyan 258954fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 259054fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 259154fd3149SDhinakaran Pandiyan } 2592fc340442SDaniel Vetter 25939719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 259491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 25959719fb98SPaulo Zanoni 25969719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 259791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 25989719fb98SPaulo Zanoni 2599055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2600fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2601fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26029719fb98SPaulo Zanoni } 26039719fb98SPaulo Zanoni 26049719fb98SPaulo Zanoni /* check event from PCH */ 260591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26069719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26079719fb98SPaulo Zanoni 260891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26099719fb98SPaulo Zanoni 26109719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26119719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26129719fb98SPaulo Zanoni } 26139719fb98SPaulo Zanoni } 26149719fb98SPaulo Zanoni 261572c90f62SOscar Mateo /* 261672c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 261772c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 261872c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 261972c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 262072c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 262172c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 262272c90f62SOscar Mateo */ 2623f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2624b1f14ad0SJesse Barnes { 262545a83f84SDaniel Vetter struct drm_device *dev = arg; 2626fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2627f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26280e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2629b1f14ad0SJesse Barnes 26302dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26312dd2a883SImre Deak return IRQ_NONE; 26322dd2a883SImre Deak 26331f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26341f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 26351f814dacSImre Deak 2636b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2637b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2638b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 26390e43406bSChris Wilson 264044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 264144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 264244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 264344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 264444498aeaSPaulo Zanoni * due to its back queue). */ 264591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 264644498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 264744498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2648ab5c608bSBen Widawsky } 264944498aeaSPaulo Zanoni 265072c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 265172c90f62SOscar Mateo 26520e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 26530e43406bSChris Wilson if (gt_iir) { 265472c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 265572c90f62SOscar Mateo ret = IRQ_HANDLED; 265691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2657261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2658d8fc8a47SPaulo Zanoni else 2659261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 26600e43406bSChris Wilson } 2661b1f14ad0SJesse Barnes 2662b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 26630e43406bSChris Wilson if (de_iir) { 266472c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 266572c90f62SOscar Mateo ret = IRQ_HANDLED; 266691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 266791d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2668f1af8fc1SPaulo Zanoni else 266991d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 26700e43406bSChris Wilson } 26710e43406bSChris Wilson 267291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2673f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 26740e43406bSChris Wilson if (pm_iir) { 2675b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 26760e43406bSChris Wilson ret = IRQ_HANDLED; 267772c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 26780e43406bSChris Wilson } 2679f1af8fc1SPaulo Zanoni } 2680b1f14ad0SJesse Barnes 2681b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 268274093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 268344498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2684b1f14ad0SJesse Barnes 26851f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26861f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26871f814dacSImre Deak 2688b1f14ad0SJesse Barnes return ret; 2689b1f14ad0SJesse Barnes } 2690b1f14ad0SJesse Barnes 269191d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 269291d14251STvrtko Ursulin u32 hotplug_trigger, 269340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2694d04a492dSShashank Sharma { 2695cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2696d04a492dSShashank Sharma 2697a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2698a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2699d04a492dSShashank Sharma 2700cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 270140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2702cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 270340e56410SVille Syrjälä 270491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2705d04a492dSShashank Sharma } 2706d04a492dSShashank Sharma 2707121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2708121e758eSDhinakaran Pandiyan { 2709121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2710b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2711b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2712121e758eSDhinakaran Pandiyan 2713121e758eSDhinakaran Pandiyan if (trigger_tc) { 2714b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2715b796b971SDhinakaran Pandiyan 2716121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2717121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2718121e758eSDhinakaran Pandiyan 2719121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2720b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2721121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2722121e758eSDhinakaran Pandiyan } 2723b796b971SDhinakaran Pandiyan 2724b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2725b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2726b796b971SDhinakaran Pandiyan 2727b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2728b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2729b796b971SDhinakaran Pandiyan 2730b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2731b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2732b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2733b796b971SDhinakaran Pandiyan } 2734b796b971SDhinakaran Pandiyan 2735b796b971SDhinakaran Pandiyan if (pin_mask) 2736b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2737b796b971SDhinakaran Pandiyan else 2738b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2739121e758eSDhinakaran Pandiyan } 2740121e758eSDhinakaran Pandiyan 2741f11a0f46STvrtko Ursulin static irqreturn_t 2742f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2743abd58f01SBen Widawsky { 2744abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2745f11a0f46STvrtko Ursulin u32 iir; 2746c42664ccSDaniel Vetter enum pipe pipe; 274788e04703SJesse Barnes 2748abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2749e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2750e32192e1STvrtko Ursulin if (iir) { 2751e04f7eceSVille Syrjälä bool found = false; 2752e04f7eceSVille Syrjälä 2753e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2754abd58f01SBen Widawsky ret = IRQ_HANDLED; 2755e04f7eceSVille Syrjälä 2756e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 275791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2758e04f7eceSVille Syrjälä found = true; 2759e04f7eceSVille Syrjälä } 2760e04f7eceSVille Syrjälä 2761e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 276254fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 276354fd3149SDhinakaran Pandiyan 276454fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 276554fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2766e04f7eceSVille Syrjälä found = true; 2767e04f7eceSVille Syrjälä } 2768e04f7eceSVille Syrjälä 2769e04f7eceSVille Syrjälä if (!found) 277038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2771abd58f01SBen Widawsky } 277238cc46d7SOscar Mateo else 277338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2774abd58f01SBen Widawsky } 2775abd58f01SBen Widawsky 2776121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2777121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2778121e758eSDhinakaran Pandiyan if (iir) { 2779121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2780121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2781121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2782121e758eSDhinakaran Pandiyan } else { 2783121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2784121e758eSDhinakaran Pandiyan } 2785121e758eSDhinakaran Pandiyan } 2786121e758eSDhinakaran Pandiyan 27876d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2788e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2789e32192e1STvrtko Ursulin if (iir) { 2790e32192e1STvrtko Ursulin u32 tmp_mask; 2791d04a492dSShashank Sharma bool found = false; 2792cebd87a0SVille Syrjälä 2793e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 27946d766f02SDaniel Vetter ret = IRQ_HANDLED; 279588e04703SJesse Barnes 2796e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2797bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2798e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2799e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2800e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2801e32192e1STvrtko Ursulin 2802bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 2803bb187e93SJames Ausmus tmp_mask |= ICL_AUX_CHANNEL_E; 2804bb187e93SJames Ausmus 28059bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || 28069bb635d9SDhinakaran Pandiyan INTEL_GEN(dev_priv) >= 11) 2807a324fcacSRodrigo Vivi tmp_mask |= CNL_AUX_CHANNEL_F; 2808a324fcacSRodrigo Vivi 2809e32192e1STvrtko Ursulin if (iir & tmp_mask) { 281091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2811d04a492dSShashank Sharma found = true; 2812d04a492dSShashank Sharma } 2813d04a492dSShashank Sharma 2814cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2815e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2816e32192e1STvrtko Ursulin if (tmp_mask) { 281791d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 281891d14251STvrtko Ursulin hpd_bxt); 2819d04a492dSShashank Sharma found = true; 2820d04a492dSShashank Sharma } 2821e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2822e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2823e32192e1STvrtko Ursulin if (tmp_mask) { 282491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 282591d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2826e32192e1STvrtko Ursulin found = true; 2827e32192e1STvrtko Ursulin } 2828e32192e1STvrtko Ursulin } 2829d04a492dSShashank Sharma 2830cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 283191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 28329e63743eSShashank Sharma found = true; 28339e63743eSShashank Sharma } 28349e63743eSShashank Sharma 2835d04a492dSShashank Sharma if (!found) 283638cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 28376d766f02SDaniel Vetter } 283838cc46d7SOscar Mateo else 283938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 28406d766f02SDaniel Vetter } 28416d766f02SDaniel Vetter 2842055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2843fd3a4024SDaniel Vetter u32 fault_errors; 2844abd58f01SBen Widawsky 2845c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2846c42664ccSDaniel Vetter continue; 2847c42664ccSDaniel Vetter 2848e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2849e32192e1STvrtko Ursulin if (!iir) { 2850e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2851e32192e1STvrtko Ursulin continue; 2852e32192e1STvrtko Ursulin } 2853770de83dSDamien Lespiau 2854e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2855e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2856e32192e1STvrtko Ursulin 2857fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2858fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2859abd58f01SBen Widawsky 2860e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 286191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 28620fbe7870SDaniel Vetter 2863e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2864e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 286538d83c96SDaniel Vetter 2866e32192e1STvrtko Ursulin fault_errors = iir; 2867bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2868e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2869770de83dSDamien Lespiau else 2870e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2871770de83dSDamien Lespiau 2872770de83dSDamien Lespiau if (fault_errors) 28731353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 287430100f2bSDaniel Vetter pipe_name(pipe), 2875e32192e1STvrtko Ursulin fault_errors); 2876abd58f01SBen Widawsky } 2877abd58f01SBen Widawsky 287891d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2879266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 288092d03a80SDaniel Vetter /* 288192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 288292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 288392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 288492d03a80SDaniel Vetter */ 2885e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2886e32192e1STvrtko Ursulin if (iir) { 2887e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 288892d03a80SDaniel Vetter ret = IRQ_HANDLED; 28896dbf30ceSVille Syrjälä 289031604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 289131604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 289231604222SAnusha Srivatsa else if (HAS_PCH_SPT(dev_priv) || 289331604222SAnusha Srivatsa HAS_PCH_KBP(dev_priv) || 28947b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 289591d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 28966dbf30ceSVille Syrjälä else 289791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 28982dfb0b81SJani Nikula } else { 28992dfb0b81SJani Nikula /* 29002dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29012dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29022dfb0b81SJani Nikula */ 29032dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29042dfb0b81SJani Nikula } 290592d03a80SDaniel Vetter } 290692d03a80SDaniel Vetter 2907f11a0f46STvrtko Ursulin return ret; 2908f11a0f46STvrtko Ursulin } 2909f11a0f46STvrtko Ursulin 2910f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2911f11a0f46STvrtko Ursulin { 2912f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 2913f11a0f46STvrtko Ursulin u32 master_ctl; 2914f0fd96f5SChris Wilson u32 gt_iir[4]; 2915f11a0f46STvrtko Ursulin 2916f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2917f11a0f46STvrtko Ursulin return IRQ_NONE; 2918f11a0f46STvrtko Ursulin 2919f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2920f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2921f11a0f46STvrtko Ursulin if (!master_ctl) 2922f11a0f46STvrtko Ursulin return IRQ_NONE; 2923f11a0f46STvrtko Ursulin 2924f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2925f11a0f46STvrtko Ursulin 2926f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 292755ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2928f0fd96f5SChris Wilson 2929f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2930f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2931f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 293255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2933f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2934f0fd96f5SChris Wilson } 2935f11a0f46STvrtko Ursulin 2936cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2937abd58f01SBen Widawsky 2938f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 29391f814dacSImre Deak 294055ef72f2SChris Wilson return IRQ_HANDLED; 2941abd58f01SBen Widawsky } 2942abd58f01SBen Widawsky 294336703e79SChris Wilson struct wedge_me { 294436703e79SChris Wilson struct delayed_work work; 294536703e79SChris Wilson struct drm_i915_private *i915; 294636703e79SChris Wilson const char *name; 294736703e79SChris Wilson }; 294836703e79SChris Wilson 294936703e79SChris Wilson static void wedge_me(struct work_struct *work) 295036703e79SChris Wilson { 295136703e79SChris Wilson struct wedge_me *w = container_of(work, typeof(*w), work.work); 295236703e79SChris Wilson 295336703e79SChris Wilson dev_err(w->i915->drm.dev, 295436703e79SChris Wilson "%s timed out, cancelling all in-flight rendering.\n", 295536703e79SChris Wilson w->name); 295636703e79SChris Wilson i915_gem_set_wedged(w->i915); 295736703e79SChris Wilson } 295836703e79SChris Wilson 295936703e79SChris Wilson static void __init_wedge(struct wedge_me *w, 296036703e79SChris Wilson struct drm_i915_private *i915, 296136703e79SChris Wilson long timeout, 296236703e79SChris Wilson const char *name) 296336703e79SChris Wilson { 296436703e79SChris Wilson w->i915 = i915; 296536703e79SChris Wilson w->name = name; 296636703e79SChris Wilson 296736703e79SChris Wilson INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me); 296836703e79SChris Wilson schedule_delayed_work(&w->work, timeout); 296936703e79SChris Wilson } 297036703e79SChris Wilson 297136703e79SChris Wilson static void __fini_wedge(struct wedge_me *w) 297236703e79SChris Wilson { 297336703e79SChris Wilson cancel_delayed_work_sync(&w->work); 297436703e79SChris Wilson destroy_delayed_work_on_stack(&w->work); 297536703e79SChris Wilson w->i915 = NULL; 297636703e79SChris Wilson } 297736703e79SChris Wilson 297836703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \ 297936703e79SChris Wilson for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \ 298036703e79SChris Wilson (W)->i915; \ 298136703e79SChris Wilson __fini_wedge((W))) 298236703e79SChris Wilson 298351951ae7SMika Kuoppala static u32 2984f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 298551951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 298651951ae7SMika Kuoppala { 298751951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 298851951ae7SMika Kuoppala u32 timeout_ts; 298951951ae7SMika Kuoppala u32 ident; 299051951ae7SMika Kuoppala 299196606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 299296606f3bSOscar Mateo 299351951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 299451951ae7SMika Kuoppala 299551951ae7SMika Kuoppala /* 299651951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 299751951ae7SMika Kuoppala * so we do ~100us as an educated guess. 299851951ae7SMika Kuoppala */ 299951951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 300051951ae7SMika Kuoppala do { 300151951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 300251951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 300351951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 300451951ae7SMika Kuoppala 300551951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 300651951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 300751951ae7SMika Kuoppala bank, bit, ident); 300851951ae7SMika Kuoppala return 0; 300951951ae7SMika Kuoppala } 301051951ae7SMika Kuoppala 301151951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 301251951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 301351951ae7SMika Kuoppala 3014f744dbc2SMika Kuoppala return ident; 3015f744dbc2SMika Kuoppala } 3016f744dbc2SMika Kuoppala 3017f744dbc2SMika Kuoppala static void 3018f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3019f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3020f744dbc2SMika Kuoppala { 3021d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3022d02b98b8SOscar Mateo return gen6_rps_irq_handler(i915, iir); 3023d02b98b8SOscar Mateo 3024f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3025f744dbc2SMika Kuoppala instance, iir); 3026f744dbc2SMika Kuoppala } 3027f744dbc2SMika Kuoppala 3028f744dbc2SMika Kuoppala static void 3029f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3030f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3031f744dbc2SMika Kuoppala { 3032f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3033f744dbc2SMika Kuoppala 3034f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3035f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3036f744dbc2SMika Kuoppala else 3037f744dbc2SMika Kuoppala engine = NULL; 3038f744dbc2SMika Kuoppala 3039f744dbc2SMika Kuoppala if (likely(engine)) 3040f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3041f744dbc2SMika Kuoppala 3042f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3043f744dbc2SMika Kuoppala class, instance); 3044f744dbc2SMika Kuoppala } 3045f744dbc2SMika Kuoppala 3046f744dbc2SMika Kuoppala static void 3047f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3048f744dbc2SMika Kuoppala const u32 identity) 3049f744dbc2SMika Kuoppala { 3050f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3051f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3052f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3053f744dbc2SMika Kuoppala 3054f744dbc2SMika Kuoppala if (unlikely(!intr)) 3055f744dbc2SMika Kuoppala return; 3056f744dbc2SMika Kuoppala 3057f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3058f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3059f744dbc2SMika Kuoppala 3060f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3061f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3062f744dbc2SMika Kuoppala 3063f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3064f744dbc2SMika Kuoppala class, instance, intr); 306551951ae7SMika Kuoppala } 306651951ae7SMika Kuoppala 306751951ae7SMika Kuoppala static void 306896606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 306996606f3bSOscar Mateo const unsigned int bank) 307051951ae7SMika Kuoppala { 307151951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 307251951ae7SMika Kuoppala unsigned long intr_dw; 307351951ae7SMika Kuoppala unsigned int bit; 307451951ae7SMika Kuoppala 307596606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 307651951ae7SMika Kuoppala 307751951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 307851951ae7SMika Kuoppala 307951951ae7SMika Kuoppala if (unlikely(!intr_dw)) { 308051951ae7SMika Kuoppala DRM_ERROR("GT_INTR_DW%u blank!\n", bank); 308196606f3bSOscar Mateo return; 308251951ae7SMika Kuoppala } 308351951ae7SMika Kuoppala 308451951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 3085f744dbc2SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, 3086f744dbc2SMika Kuoppala bank, bit); 308751951ae7SMika Kuoppala 3088f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 308951951ae7SMika Kuoppala } 309051951ae7SMika Kuoppala 309151951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 309251951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 309351951ae7SMika Kuoppala } 309496606f3bSOscar Mateo 309596606f3bSOscar Mateo static void 309696606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 309796606f3bSOscar Mateo const u32 master_ctl) 309896606f3bSOscar Mateo { 309996606f3bSOscar Mateo unsigned int bank; 310096606f3bSOscar Mateo 310196606f3bSOscar Mateo spin_lock(&i915->irq_lock); 310296606f3bSOscar Mateo 310396606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 310496606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 310596606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 310696606f3bSOscar Mateo } 310796606f3bSOscar Mateo 310896606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 310951951ae7SMika Kuoppala } 311051951ae7SMika Kuoppala 3111df0d28c1SDhinakaran Pandiyan static void 3112df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl, 3113df0d28c1SDhinakaran Pandiyan u32 *iir) 3114df0d28c1SDhinakaran Pandiyan { 3115df0d28c1SDhinakaran Pandiyan void __iomem * const regs = dev_priv->regs; 3116df0d28c1SDhinakaran Pandiyan 3117df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 3118df0d28c1SDhinakaran Pandiyan return; 3119df0d28c1SDhinakaran Pandiyan 3120df0d28c1SDhinakaran Pandiyan *iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 3121df0d28c1SDhinakaran Pandiyan if (likely(*iir)) 3122df0d28c1SDhinakaran Pandiyan raw_reg_write(regs, GEN11_GU_MISC_IIR, *iir); 3123df0d28c1SDhinakaran Pandiyan } 3124df0d28c1SDhinakaran Pandiyan 3125df0d28c1SDhinakaran Pandiyan static void 3126df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, 3127df0d28c1SDhinakaran Pandiyan const u32 master_ctl, const u32 iir) 3128df0d28c1SDhinakaran Pandiyan { 3129df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 3130df0d28c1SDhinakaran Pandiyan return; 3131df0d28c1SDhinakaran Pandiyan 3132df0d28c1SDhinakaran Pandiyan if (unlikely(!iir)) { 3133df0d28c1SDhinakaran Pandiyan DRM_ERROR("GU_MISC iir blank!\n"); 3134df0d28c1SDhinakaran Pandiyan return; 3135df0d28c1SDhinakaran Pandiyan } 3136df0d28c1SDhinakaran Pandiyan 3137df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3138df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3139df0d28c1SDhinakaran Pandiyan else 3140df0d28c1SDhinakaran Pandiyan DRM_ERROR("Unexpected GU_MISC interrupt 0x%x\n", iir); 3141df0d28c1SDhinakaran Pandiyan } 3142df0d28c1SDhinakaran Pandiyan 314351951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 314451951ae7SMika Kuoppala { 314551951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 314651951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 314751951ae7SMika Kuoppala u32 master_ctl; 3148df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 314951951ae7SMika Kuoppala 315051951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 315151951ae7SMika Kuoppala return IRQ_NONE; 315251951ae7SMika Kuoppala 315351951ae7SMika Kuoppala master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 315451951ae7SMika Kuoppala master_ctl &= ~GEN11_MASTER_IRQ; 315551951ae7SMika Kuoppala if (!master_ctl) 315651951ae7SMika Kuoppala return IRQ_NONE; 315751951ae7SMika Kuoppala 315851951ae7SMika Kuoppala /* Disable interrupts. */ 315951951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 316051951ae7SMika Kuoppala 316151951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 316251951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 316351951ae7SMika Kuoppala 316451951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 316551951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 316651951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 316751951ae7SMika Kuoppala 316851951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 316951951ae7SMika Kuoppala /* 317051951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 317151951ae7SMika Kuoppala * for the display related bits. 317251951ae7SMika Kuoppala */ 317351951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 317451951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 317551951ae7SMika Kuoppala } 317651951ae7SMika Kuoppala 3177df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_ack(i915, master_ctl, &gu_misc_iir); 3178df0d28c1SDhinakaran Pandiyan 317951951ae7SMika Kuoppala /* Acknowledge and enable interrupts. */ 318051951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl); 318151951ae7SMika Kuoppala 3182df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_handler(i915, master_ctl, gu_misc_iir); 3183df0d28c1SDhinakaran Pandiyan 318451951ae7SMika Kuoppala return IRQ_HANDLED; 318551951ae7SMika Kuoppala } 318651951ae7SMika Kuoppala 3187ce800754SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv, 3188d0667e9cSChris Wilson u32 engine_mask, 3189d0667e9cSChris Wilson const char *reason) 31908a905236SJesse Barnes { 3191ce800754SChris Wilson struct i915_gpu_error *error = &dev_priv->gpu_error; 319291c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 3193cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 3194cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 3195cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 319636703e79SChris Wilson struct wedge_me w; 31978a905236SJesse Barnes 3198c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 31998a905236SJesse Barnes 320044d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 3201c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 32021f83fee0SDaniel Vetter 320336703e79SChris Wilson /* Use a watchdog to ensure that our reset completes */ 320436703e79SChris Wilson i915_wedge_on_timeout(&w, dev_priv, 5*HZ) { 3205c033666aSChris Wilson intel_prepare_reset(dev_priv); 32067514747dSVille Syrjälä 3207d0667e9cSChris Wilson error->reason = reason; 3208d0667e9cSChris Wilson error->stalled_mask = engine_mask; 3209ce800754SChris Wilson 321036703e79SChris Wilson /* Signal that locked waiters should reset the GPU */ 3211d0667e9cSChris Wilson smp_mb__before_atomic(); 3212ce800754SChris Wilson set_bit(I915_RESET_HANDOFF, &error->flags); 3213ce800754SChris Wilson wake_up_all(&error->wait_queue); 32148c185ecaSChris Wilson 321536703e79SChris Wilson /* Wait for anyone holding the lock to wakeup, without 321636703e79SChris Wilson * blocking indefinitely on struct_mutex. 321717e1df07SDaniel Vetter */ 321836703e79SChris Wilson do { 3219780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 3220d0667e9cSChris Wilson i915_reset(dev_priv, engine_mask, reason); 3221221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 3222780f262aSChris Wilson } 3223ce800754SChris Wilson } while (wait_on_bit_timeout(&error->flags, 32248c185ecaSChris Wilson I915_RESET_HANDOFF, 3225780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 322636703e79SChris Wilson 1)); 3227f69061beSDaniel Vetter 3228d0667e9cSChris Wilson error->stalled_mask = 0; 3229ce800754SChris Wilson error->reason = NULL; 3230ce800754SChris Wilson 3231c033666aSChris Wilson intel_finish_reset(dev_priv); 323236703e79SChris Wilson } 3233f454c694SImre Deak 3234ce800754SChris Wilson if (!test_bit(I915_WEDGED, &error->flags)) 3235ce800754SChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event); 3236f316a42cSBen Gamari } 32378a905236SJesse Barnes 3238eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 3239c0e09200SDave Airlie { 3240eaa14c24SChris Wilson u32 eir; 324163eeaf38SJesse Barnes 3242eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 3243eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 324463eeaf38SJesse Barnes 3245eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 3246eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 3247eaa14c24SChris Wilson else 3248eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 32498a905236SJesse Barnes 3250eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 325163eeaf38SJesse Barnes eir = I915_READ(EIR); 325263eeaf38SJesse Barnes if (eir) { 325363eeaf38SJesse Barnes /* 325463eeaf38SJesse Barnes * some errors might have become stuck, 325563eeaf38SJesse Barnes * mask them. 325663eeaf38SJesse Barnes */ 3257eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 325863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 325963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 326063eeaf38SJesse Barnes } 326135aed2e6SChris Wilson } 326235aed2e6SChris Wilson 326335aed2e6SChris Wilson /** 3264b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 326514bb2c11STvrtko Ursulin * @dev_priv: i915 device private 326614b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 3267ce800754SChris Wilson * @flags: control flags 326887c390b6SMichel Thierry * @fmt: Error message format string 326987c390b6SMichel Thierry * 3270aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 327135aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 327235aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 327335aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 327435aed2e6SChris Wilson * of a ring dump etc.). 327535aed2e6SChris Wilson */ 3276c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 3277c033666aSChris Wilson u32 engine_mask, 3278ce800754SChris Wilson unsigned long flags, 327958174462SMika Kuoppala const char *fmt, ...) 328035aed2e6SChris Wilson { 3281142bc7d9SMichel Thierry struct intel_engine_cs *engine; 3282142bc7d9SMichel Thierry unsigned int tmp; 328358174462SMika Kuoppala char error_msg[80]; 3284ce800754SChris Wilson char *msg = NULL; 3285ce800754SChris Wilson 3286ce800754SChris Wilson if (fmt) { 3287ce800754SChris Wilson va_list args; 328835aed2e6SChris Wilson 328958174462SMika Kuoppala va_start(args, fmt); 329058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 329158174462SMika Kuoppala va_end(args); 329258174462SMika Kuoppala 3293ce800754SChris Wilson msg = error_msg; 3294ce800754SChris Wilson } 3295ce800754SChris Wilson 32961604a86dSChris Wilson /* 32971604a86dSChris Wilson * In most cases it's guaranteed that we get here with an RPM 32981604a86dSChris Wilson * reference held, for example because there is a pending GPU 32991604a86dSChris Wilson * request that won't finish until the reset is done. This 33001604a86dSChris Wilson * isn't the case at least when we get here by doing a 33011604a86dSChris Wilson * simulated reset via debugfs, so get an RPM reference. 33021604a86dSChris Wilson */ 33031604a86dSChris Wilson intel_runtime_pm_get(dev_priv); 33041604a86dSChris Wilson 3305873d66fbSChris Wilson engine_mask &= INTEL_INFO(dev_priv)->ring_mask; 3306ce800754SChris Wilson 3307ce800754SChris Wilson if (flags & I915_ERROR_CAPTURE) { 3308ce800754SChris Wilson i915_capture_error_state(dev_priv, engine_mask, msg); 3309eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 3310ce800754SChris Wilson } 33118a905236SJesse Barnes 3312142bc7d9SMichel Thierry /* 3313142bc7d9SMichel Thierry * Try engine reset when available. We fall back to full reset if 3314142bc7d9SMichel Thierry * single reset fails. 3315142bc7d9SMichel Thierry */ 3316142bc7d9SMichel Thierry if (intel_has_reset_engine(dev_priv)) { 3317142bc7d9SMichel Thierry for_each_engine_masked(engine, dev_priv, engine_mask, tmp) { 33189db529aaSDaniel Vetter BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE); 3319142bc7d9SMichel Thierry if (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3320142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3321142bc7d9SMichel Thierry continue; 3322142bc7d9SMichel Thierry 3323ce800754SChris Wilson if (i915_reset_engine(engine, msg) == 0) 3324142bc7d9SMichel Thierry engine_mask &= ~intel_engine_flag(engine); 3325142bc7d9SMichel Thierry 3326142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3327142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3328142bc7d9SMichel Thierry wake_up_bit(&dev_priv->gpu_error.flags, 3329142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id); 3330142bc7d9SMichel Thierry } 3331142bc7d9SMichel Thierry } 3332142bc7d9SMichel Thierry 33338af29b0cSChris Wilson if (!engine_mask) 33341604a86dSChris Wilson goto out; 33358af29b0cSChris Wilson 3336142bc7d9SMichel Thierry /* Full reset needs the mutex, stop any other user trying to do so. */ 3337d5367307SChris Wilson if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) { 3338d5367307SChris Wilson wait_event(dev_priv->gpu_error.reset_queue, 3339d5367307SChris Wilson !test_bit(I915_RESET_BACKOFF, 3340d5367307SChris Wilson &dev_priv->gpu_error.flags)); 33411604a86dSChris Wilson goto out; 3342d5367307SChris Wilson } 3343ba1234d1SBen Gamari 3344142bc7d9SMichel Thierry /* Prevent any other reset-engine attempt. */ 3345142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3346142bc7d9SMichel Thierry while (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3347142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3348142bc7d9SMichel Thierry wait_on_bit(&dev_priv->gpu_error.flags, 3349142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id, 3350142bc7d9SMichel Thierry TASK_UNINTERRUPTIBLE); 3351142bc7d9SMichel Thierry } 3352142bc7d9SMichel Thierry 3353d0667e9cSChris Wilson i915_reset_device(dev_priv, engine_mask, msg); 3354d5367307SChris Wilson 3355142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3356142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3357142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3358142bc7d9SMichel Thierry } 3359142bc7d9SMichel Thierry 3360d5367307SChris Wilson clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags); 3361d5367307SChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 33621604a86dSChris Wilson 33631604a86dSChris Wilson out: 33641604a86dSChris Wilson intel_runtime_pm_put(dev_priv); 33658a905236SJesse Barnes } 33668a905236SJesse Barnes 336742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 336842f52ef8SKeith Packard * we use as a pipe index 336942f52ef8SKeith Packard */ 337086e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 33710a3e67a4SJesse Barnes { 3372fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3373e9d21d7fSKeith Packard unsigned long irqflags; 337471e0ffa5SJesse Barnes 33751ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 337686e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 337786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 337886e83e35SChris Wilson 337986e83e35SChris Wilson return 0; 338086e83e35SChris Wilson } 338186e83e35SChris Wilson 338286e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 338386e83e35SChris Wilson { 338486e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 338586e83e35SChris Wilson unsigned long irqflags; 338686e83e35SChris Wilson 338786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33887c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3389755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 33901ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 33918692d00eSChris Wilson 33920a3e67a4SJesse Barnes return 0; 33930a3e67a4SJesse Barnes } 33940a3e67a4SJesse Barnes 339588e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3396f796cf8fSJesse Barnes { 3397fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3398f796cf8fSJesse Barnes unsigned long irqflags; 339955b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 340086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3401f796cf8fSJesse Barnes 3402f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3403fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3404b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3405b1f14ad0SJesse Barnes 34062e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 34072e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 34082e8bf223SDhinakaran Pandiyan */ 34092e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 34102e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 34112e8bf223SDhinakaran Pandiyan 3412b1f14ad0SJesse Barnes return 0; 3413b1f14ad0SJesse Barnes } 3414b1f14ad0SJesse Barnes 341588e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3416abd58f01SBen Widawsky { 3417fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3418abd58f01SBen Widawsky unsigned long irqflags; 3419abd58f01SBen Widawsky 3420abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3421013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3422abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3423013d3752SVille Syrjälä 34242e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 34252e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 34262e8bf223SDhinakaran Pandiyan */ 34272e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 34282e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 34292e8bf223SDhinakaran Pandiyan 3430abd58f01SBen Widawsky return 0; 3431abd58f01SBen Widawsky } 3432abd58f01SBen Widawsky 343342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 343442f52ef8SKeith Packard * we use as a pipe index 343542f52ef8SKeith Packard */ 343686e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 343786e83e35SChris Wilson { 343886e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 343986e83e35SChris Wilson unsigned long irqflags; 344086e83e35SChris Wilson 344186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 344286e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 344386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 344486e83e35SChris Wilson } 344586e83e35SChris Wilson 344686e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 34470a3e67a4SJesse Barnes { 3448fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3449e9d21d7fSKeith Packard unsigned long irqflags; 34500a3e67a4SJesse Barnes 34511ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 34527c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3453755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 34541ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 34550a3e67a4SJesse Barnes } 34560a3e67a4SJesse Barnes 345788e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3458f796cf8fSJesse Barnes { 3459fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3460f796cf8fSJesse Barnes unsigned long irqflags; 346155b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 346286e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3463f796cf8fSJesse Barnes 3464f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3465fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3466b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3467b1f14ad0SJesse Barnes } 3468b1f14ad0SJesse Barnes 346988e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3470abd58f01SBen Widawsky { 3471fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3472abd58f01SBen Widawsky unsigned long irqflags; 3473abd58f01SBen Widawsky 3474abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3475013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3476abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3477abd58f01SBen Widawsky } 3478abd58f01SBen Widawsky 3479b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 348091738a95SPaulo Zanoni { 34816e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 348291738a95SPaulo Zanoni return; 348391738a95SPaulo Zanoni 34843488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3485105b122eSPaulo Zanoni 34866e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3487105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3488622364b6SPaulo Zanoni } 3489105b122eSPaulo Zanoni 349091738a95SPaulo Zanoni /* 3491622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3492622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3493622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3494622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3495622364b6SPaulo Zanoni * 3496622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 349791738a95SPaulo Zanoni */ 3498622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3499622364b6SPaulo Zanoni { 3500fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3501622364b6SPaulo Zanoni 35026e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3503622364b6SPaulo Zanoni return; 3504622364b6SPaulo Zanoni 3505622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 350691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 350791738a95SPaulo Zanoni POSTING_READ(SDEIER); 350891738a95SPaulo Zanoni } 350991738a95SPaulo Zanoni 3510b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3511d18ea1b5SDaniel Vetter { 35123488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3513b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 35143488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3515d18ea1b5SDaniel Vetter } 3516d18ea1b5SDaniel Vetter 351770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 351870591a41SVille Syrjälä { 351971b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 352071b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 352171b8b41dSVille Syrjälä else 352271b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 352371b8b41dSVille Syrjälä 3524ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 352570591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 352670591a41SVille Syrjälä 352744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 352870591a41SVille Syrjälä 35293488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 35308bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 353170591a41SVille Syrjälä } 353270591a41SVille Syrjälä 35338bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 35348bb61306SVille Syrjälä { 35358bb61306SVille Syrjälä u32 pipestat_mask; 35369ab981f2SVille Syrjälä u32 enable_mask; 35378bb61306SVille Syrjälä enum pipe pipe; 35388bb61306SVille Syrjälä 3539842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 35408bb61306SVille Syrjälä 35418bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 35428bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 35438bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 35448bb61306SVille Syrjälä 35459ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 35468bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3547ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3548ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3549ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3550ebf5f921SVille Syrjälä 35518bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3552ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3553ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 35546b7eafc1SVille Syrjälä 35558bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 35566b7eafc1SVille Syrjälä 35579ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 35588bb61306SVille Syrjälä 35593488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 35608bb61306SVille Syrjälä } 35618bb61306SVille Syrjälä 35628bb61306SVille Syrjälä /* drm_dma.h hooks 35638bb61306SVille Syrjälä */ 35648bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 35658bb61306SVille Syrjälä { 3566fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35678bb61306SVille Syrjälä 3568d420a50cSVille Syrjälä if (IS_GEN5(dev_priv)) 35698bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 35708bb61306SVille Syrjälä 35713488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 35725db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 35738bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 35748bb61306SVille Syrjälä 3575fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3576fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3577fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3578fc340442SDaniel Vetter } 3579fc340442SDaniel Vetter 3580b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35818bb61306SVille Syrjälä 3582b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 35838bb61306SVille Syrjälä } 35848bb61306SVille Syrjälä 35856bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 35867e231dbeSJesse Barnes { 3587fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35887e231dbeSJesse Barnes 358934c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 359034c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 359134c7b8a7SVille Syrjälä 3592b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 35937e231dbeSJesse Barnes 3594ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35959918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 359670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3597ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35987e231dbeSJesse Barnes } 35997e231dbeSJesse Barnes 3600d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3601d6e3cca3SDaniel Vetter { 3602d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3603d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3604d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3605d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3606d6e3cca3SDaniel Vetter } 3607d6e3cca3SDaniel Vetter 3608823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3609abd58f01SBen Widawsky { 3610fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3611abd58f01SBen Widawsky int pipe; 3612abd58f01SBen Widawsky 3613abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3614abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3615abd58f01SBen Widawsky 3616d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3617abd58f01SBen Widawsky 3618e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3619e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3620e04f7eceSVille Syrjälä 3621055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3622f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3623813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3624f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3625abd58f01SBen Widawsky 36263488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 36273488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 36283488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3629abd58f01SBen Widawsky 36306e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3631b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3632abd58f01SBen Widawsky } 3633abd58f01SBen Widawsky 363451951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 363551951ae7SMika Kuoppala { 363651951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 363751951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 363851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 363951951ae7SMika Kuoppala 364051951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 364151951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 364251951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 364351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 364451951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 364551951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3646d02b98b8SOscar Mateo 3647d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3648d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 364951951ae7SMika Kuoppala } 365051951ae7SMika Kuoppala 365151951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 365251951ae7SMika Kuoppala { 365351951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 365451951ae7SMika Kuoppala int pipe; 365551951ae7SMika Kuoppala 365651951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, 0); 365751951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 365851951ae7SMika Kuoppala 365951951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 366051951ae7SMika Kuoppala 366151951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 366251951ae7SMika Kuoppala 366351951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 366451951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 366551951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 366651951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 366751951ae7SMika Kuoppala 366851951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 366951951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3670121e758eSDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_DE_HPD_); 3671df0d28c1SDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_GU_MISC_); 367251951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 367331604222SAnusha Srivatsa 367431604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 367531604222SAnusha Srivatsa GEN3_IRQ_RESET(SDE); 367651951ae7SMika Kuoppala } 367751951ae7SMika Kuoppala 36784c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3679001bd2cbSImre Deak u8 pipe_mask) 3680d49bdb0eSPaulo Zanoni { 36811180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 36826831f3e3SVille Syrjälä enum pipe pipe; 3683d49bdb0eSPaulo Zanoni 368413321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 36859dfe2e3aSImre Deak 36869dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 36879dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 36889dfe2e3aSImre Deak return; 36899dfe2e3aSImre Deak } 36909dfe2e3aSImre Deak 36916831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 36926831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 36936831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 36946831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 36959dfe2e3aSImre Deak 369613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3697d49bdb0eSPaulo Zanoni } 3698d49bdb0eSPaulo Zanoni 3699aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3700001bd2cbSImre Deak u8 pipe_mask) 3701aae8ba84SVille Syrjälä { 37026831f3e3SVille Syrjälä enum pipe pipe; 37036831f3e3SVille Syrjälä 3704aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37059dfe2e3aSImre Deak 37069dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 37079dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 37089dfe2e3aSImre Deak return; 37099dfe2e3aSImre Deak } 37109dfe2e3aSImre Deak 37116831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 37126831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 37139dfe2e3aSImre Deak 3714aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3715aae8ba84SVille Syrjälä 3716aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 371791c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3718aae8ba84SVille Syrjälä } 3719aae8ba84SVille Syrjälä 37206bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 372143f328d7SVille Syrjälä { 3722fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 372343f328d7SVille Syrjälä 372443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 372543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 372643f328d7SVille Syrjälä 3727d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 372843f328d7SVille Syrjälä 37293488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 373043f328d7SVille Syrjälä 3731ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37329918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 373370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3734ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 373543f328d7SVille Syrjälä } 373643f328d7SVille Syrjälä 373791d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 373887a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 373987a02106SVille Syrjälä { 374087a02106SVille Syrjälä struct intel_encoder *encoder; 374187a02106SVille Syrjälä u32 enabled_irqs = 0; 374287a02106SVille Syrjälä 374391c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 374487a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 374587a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 374687a02106SVille Syrjälä 374787a02106SVille Syrjälä return enabled_irqs; 374887a02106SVille Syrjälä } 374987a02106SVille Syrjälä 37501a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 37511a56b1a2SImre Deak { 37521a56b1a2SImre Deak u32 hotplug; 37531a56b1a2SImre Deak 37541a56b1a2SImre Deak /* 37551a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 37561a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 37571a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 37581a56b1a2SImre Deak */ 37591a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37601a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 37611a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 37621a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 37631a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 37641a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 37651a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 37661a56b1a2SImre Deak /* 37671a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 37681a56b1a2SImre Deak * HPD must be enabled in both north and south. 37691a56b1a2SImre Deak */ 37701a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 37711a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 37721a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37731a56b1a2SImre Deak } 37741a56b1a2SImre Deak 377591d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 377682a28bcfSDaniel Vetter { 37771a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 377882a28bcfSDaniel Vetter 377991d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3780fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 378191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 378282a28bcfSDaniel Vetter } else { 3783fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 378491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 378582a28bcfSDaniel Vetter } 378682a28bcfSDaniel Vetter 3787fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 378882a28bcfSDaniel Vetter 37891a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37906dbf30ceSVille Syrjälä } 379126951cafSXiong Zhang 379231604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 379331604222SAnusha Srivatsa { 379431604222SAnusha Srivatsa u32 hotplug; 379531604222SAnusha Srivatsa 379631604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 379731604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 379831604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 379931604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 380031604222SAnusha Srivatsa 380131604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 380231604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 380331604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 380431604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 380531604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 380631604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 380731604222SAnusha Srivatsa } 380831604222SAnusha Srivatsa 380931604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 381031604222SAnusha Srivatsa { 381131604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 381231604222SAnusha Srivatsa 381331604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 381431604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 381531604222SAnusha Srivatsa 381631604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 381731604222SAnusha Srivatsa 381831604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 381931604222SAnusha Srivatsa } 382031604222SAnusha Srivatsa 3821121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3822121e758eSDhinakaran Pandiyan { 3823121e758eSDhinakaran Pandiyan u32 hotplug; 3824121e758eSDhinakaran Pandiyan 3825121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3826121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3827121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3828121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3829121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3830121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3831b796b971SDhinakaran Pandiyan 3832b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3833b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3834b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3835b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3836b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3837b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3838121e758eSDhinakaran Pandiyan } 3839121e758eSDhinakaran Pandiyan 3840121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3841121e758eSDhinakaran Pandiyan { 3842121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3843121e758eSDhinakaran Pandiyan u32 val; 3844121e758eSDhinakaran Pandiyan 3845b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3846b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3847121e758eSDhinakaran Pandiyan 3848121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3849121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3850121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3851121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3852121e758eSDhinakaran Pandiyan 3853121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 385431604222SAnusha Srivatsa 385531604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 385631604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3857121e758eSDhinakaran Pandiyan } 3858121e758eSDhinakaran Pandiyan 38592a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38602a57d9ccSImre Deak { 38613b92e263SRodrigo Vivi u32 val, hotplug; 38623b92e263SRodrigo Vivi 38633b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 38643b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 38653b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 38663b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 38673b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 38683b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 38693b92e263SRodrigo Vivi } 38702a57d9ccSImre Deak 38712a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 38722a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 38732a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38742a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38752a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 38762a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 38772a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 38782a57d9ccSImre Deak 38792a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 38802a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 38812a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 38822a57d9ccSImre Deak } 38832a57d9ccSImre Deak 388491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38856dbf30ceSVille Syrjälä { 38862a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38876dbf30ceSVille Syrjälä 38886dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 388991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 38906dbf30ceSVille Syrjälä 38916dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 38926dbf30ceSVille Syrjälä 38932a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 389426951cafSXiong Zhang } 38957fe0b973SKeith Packard 38961a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 38971a56b1a2SImre Deak { 38981a56b1a2SImre Deak u32 hotplug; 38991a56b1a2SImre Deak 39001a56b1a2SImre Deak /* 39011a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 39021a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 39031a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 39041a56b1a2SImre Deak */ 39051a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 39061a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 39071a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 39081a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 39091a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 39101a56b1a2SImre Deak } 39111a56b1a2SImre Deak 391291d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3913e4ce95aaSVille Syrjälä { 39141a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3915e4ce95aaSVille Syrjälä 391691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 39173a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 391891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 39193a3b3c7dSVille Syrjälä 39203a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 392191d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 392223bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 392391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 39243a3b3c7dSVille Syrjälä 39253a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 392623bb4cb5SVille Syrjälä } else { 3927e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 392891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3929e4ce95aaSVille Syrjälä 3930e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 39313a3b3c7dSVille Syrjälä } 3932e4ce95aaSVille Syrjälä 39331a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3934e4ce95aaSVille Syrjälä 393591d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3936e4ce95aaSVille Syrjälä } 3937e4ce95aaSVille Syrjälä 39382a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 39392a57d9ccSImre Deak u32 enabled_irqs) 3940e0a20ad7SShashank Sharma { 39412a57d9ccSImre Deak u32 hotplug; 3942e0a20ad7SShashank Sharma 3943a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 39442a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 39452a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 39462a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3947d252bf68SShubhangi Shrivastava 3948d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3949d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3950d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3951d252bf68SShubhangi Shrivastava 3952d252bf68SShubhangi Shrivastava /* 3953d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3954d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3955d252bf68SShubhangi Shrivastava */ 3956d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3957d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3958d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3959d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3960d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3961d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3962d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3963d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3964d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3965d252bf68SShubhangi Shrivastava 3966a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3967e0a20ad7SShashank Sharma } 3968e0a20ad7SShashank Sharma 39692a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 39702a57d9ccSImre Deak { 39712a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 39722a57d9ccSImre Deak } 39732a57d9ccSImre Deak 39742a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 39752a57d9ccSImre Deak { 39762a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 39772a57d9ccSImre Deak 39782a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 39792a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 39802a57d9ccSImre Deak 39812a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 39822a57d9ccSImre Deak 39832a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 39842a57d9ccSImre Deak } 39852a57d9ccSImre Deak 3986d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3987d46da437SPaulo Zanoni { 3988fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 398982a28bcfSDaniel Vetter u32 mask; 3990d46da437SPaulo Zanoni 39916e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3992692a04cfSDaniel Vetter return; 3993692a04cfSDaniel Vetter 39946e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 39955c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 39964ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 39975c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 39984ebc6509SDhinakaran Pandiyan else 39994ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 40008664281bSPaulo Zanoni 40013488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 4002d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 40032a57d9ccSImre Deak 40042a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 40052a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 40061a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 40072a57d9ccSImre Deak else 40082a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 4009d46da437SPaulo Zanoni } 4010d46da437SPaulo Zanoni 40110a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 40120a9a8c91SDaniel Vetter { 4013fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40140a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 40150a9a8c91SDaniel Vetter 40160a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 40170a9a8c91SDaniel Vetter 40180a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 40193c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 40200a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 4021772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 4022772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 40230a9a8c91SDaniel Vetter } 40240a9a8c91SDaniel Vetter 40250a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 40265db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 4027f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 40280a9a8c91SDaniel Vetter } else { 40290a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 40300a9a8c91SDaniel Vetter } 40310a9a8c91SDaniel Vetter 40323488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 40330a9a8c91SDaniel Vetter 4034b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 403578e68d36SImre Deak /* 403678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 403778e68d36SImre Deak * itself is enabled/disabled. 403878e68d36SImre Deak */ 4039f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 40400a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 4041f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 4042f4e9af4fSAkash Goel } 40430a9a8c91SDaniel Vetter 4044f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 40453488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 40460a9a8c91SDaniel Vetter } 40470a9a8c91SDaniel Vetter } 40480a9a8c91SDaniel Vetter 4049f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 4050036a4a7dSZhenyu Wang { 4051fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40528e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 40538e76f8dcSPaulo Zanoni 4054b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 40558e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 4056842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 40578e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 405823bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 405923bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 40608e76f8dcSPaulo Zanoni } else { 40618e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 4062842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 4063842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 4064e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 4065e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 4066e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 40678e76f8dcSPaulo Zanoni } 4068036a4a7dSZhenyu Wang 4069fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 4070fc340442SDaniel Vetter gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 407154fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4072fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 4073fc340442SDaniel Vetter } 4074fc340442SDaniel Vetter 40751ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 4076036a4a7dSZhenyu Wang 4077622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4078622364b6SPaulo Zanoni 40793488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 4080036a4a7dSZhenyu Wang 40810a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 4082036a4a7dSZhenyu Wang 40831a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 40841a56b1a2SImre Deak 4085d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 40867fe0b973SKeith Packard 408750a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 40886005ce42SDaniel Vetter /* Enable PCU event interrupts 40896005ce42SDaniel Vetter * 40906005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 40914bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 40924bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 4093d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4094fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 4095d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4096f97108d1SJesse Barnes } 4097f97108d1SJesse Barnes 4098036a4a7dSZhenyu Wang return 0; 4099036a4a7dSZhenyu Wang } 4100036a4a7dSZhenyu Wang 4101f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 4102f8b79e58SImre Deak { 410367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4104f8b79e58SImre Deak 4105f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 4106f8b79e58SImre Deak return; 4107f8b79e58SImre Deak 4108f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 4109f8b79e58SImre Deak 4110d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 4111d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 4112ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4113f8b79e58SImre Deak } 4114d6c69803SVille Syrjälä } 4115f8b79e58SImre Deak 4116f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4117f8b79e58SImre Deak { 411867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4119f8b79e58SImre Deak 4120f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4121f8b79e58SImre Deak return; 4122f8b79e58SImre Deak 4123f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4124f8b79e58SImre Deak 4125950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4126ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4127f8b79e58SImre Deak } 4128f8b79e58SImre Deak 41290e6c9a9eSVille Syrjälä 41300e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 41310e6c9a9eSVille Syrjälä { 4132fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41330e6c9a9eSVille Syrjälä 41340a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 41357e231dbeSJesse Barnes 4136ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 41379918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4138ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4139ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4140ad22d106SVille Syrjälä 41417e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 414234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 414320afbda2SDaniel Vetter 414420afbda2SDaniel Vetter return 0; 414520afbda2SDaniel Vetter } 414620afbda2SDaniel Vetter 4147abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4148abd58f01SBen Widawsky { 4149abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4150abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 4151abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 415273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 415373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 415473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 4155abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 415673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 415773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 415873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 4159abd58f01SBen Widawsky 0, 416073d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 416173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 4162abd58f01SBen Widawsky }; 4163abd58f01SBen Widawsky 416498735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 416598735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 416698735739STvrtko Ursulin 4167f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4168f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 41699a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 41709a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 417178e68d36SImre Deak /* 417278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 417326705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 417478e68d36SImre Deak */ 4175f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 41769a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4177abd58f01SBen Widawsky } 4178abd58f01SBen Widawsky 4179abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4180abd58f01SBen Widawsky { 4181770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4182770de83dSDamien Lespiau uint32_t de_pipe_enables; 41833a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 41843a3b3c7dSVille Syrjälä u32 de_port_enables; 4185df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 41863a3b3c7dSVille Syrjälä enum pipe pipe; 4187770de83dSDamien Lespiau 4188df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4189df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4190df0d28c1SDhinakaran Pandiyan 4191bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4192842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 41933a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 419488e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4195cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 41963a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 41973a3b3c7dSVille Syrjälä } else { 4198842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 41993a3b3c7dSVille Syrjälä } 4200770de83dSDamien Lespiau 4201bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4202bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4203bb187e93SJames Ausmus 42049bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4205a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4206a324fcacSRodrigo Vivi 4207770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4208770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4209770de83dSDamien Lespiau 42103a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4211cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4212a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4213a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 42143a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 42153a3b3c7dSVille Syrjälä 4216e04f7eceSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 421754fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4218e04f7eceSVille Syrjälä 42190a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 42200a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4221abd58f01SBen Widawsky 4222f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4223813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4224813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 4225813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 422635079899SPaulo Zanoni de_pipe_enables); 42270a195c02SMika Kahola } 4228abd58f01SBen Widawsky 42293488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 42303488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 42312a57d9ccSImre Deak 4232121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4233121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4234b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4235b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4236121e758eSDhinakaran Pandiyan 4237121e758eSDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables); 4238121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4239121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 42402a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4241121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 42421a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4243abd58f01SBen Widawsky } 4244121e758eSDhinakaran Pandiyan } 4245abd58f01SBen Widawsky 4246abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4247abd58f01SBen Widawsky { 4248fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4249abd58f01SBen Widawsky 42506e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4251622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4252622364b6SPaulo Zanoni 4253abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4254abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4255abd58f01SBen Widawsky 42566e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4257abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4258abd58f01SBen Widawsky 4259e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 4260abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 4261abd58f01SBen Widawsky 4262abd58f01SBen Widawsky return 0; 4263abd58f01SBen Widawsky } 4264abd58f01SBen Widawsky 426551951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 426651951ae7SMika Kuoppala { 426751951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 426851951ae7SMika Kuoppala 426951951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 427051951ae7SMika Kuoppala 427151951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 427251951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 427351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 427451951ae7SMika Kuoppala 427551951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 427651951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 427751951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 427851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 427951951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 428051951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 428151951ae7SMika Kuoppala 4282d02b98b8SOscar Mateo /* 4283d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4284d02b98b8SOscar Mateo * is enabled/disabled. 4285d02b98b8SOscar Mateo */ 4286d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4287d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4288d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4289d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 429051951ae7SMika Kuoppala } 429151951ae7SMika Kuoppala 429231604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 429331604222SAnusha Srivatsa { 429431604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 429531604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 429631604222SAnusha Srivatsa 429731604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 429831604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 429931604222SAnusha Srivatsa POSTING_READ(SDEIER); 430031604222SAnusha Srivatsa 430131604222SAnusha Srivatsa gen3_assert_iir_is_zero(dev_priv, SDEIIR); 430231604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 430331604222SAnusha Srivatsa 430431604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 430531604222SAnusha Srivatsa } 430631604222SAnusha Srivatsa 430751951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 430851951ae7SMika Kuoppala { 430951951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4310df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 431151951ae7SMika Kuoppala 431231604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 431331604222SAnusha Srivatsa icp_irq_postinstall(dev); 431431604222SAnusha Srivatsa 431551951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 431651951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 431751951ae7SMika Kuoppala 4318df0d28c1SDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4319df0d28c1SDhinakaran Pandiyan 432051951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 432151951ae7SMika Kuoppala 432251951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 432351951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 432451951ae7SMika Kuoppala 432551951ae7SMika Kuoppala return 0; 432651951ae7SMika Kuoppala } 432751951ae7SMika Kuoppala 432843f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 432943f328d7SVille Syrjälä { 4330fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 433143f328d7SVille Syrjälä 433243f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 433343f328d7SVille Syrjälä 4334ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 43359918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4336ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4337ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4338ad22d106SVille Syrjälä 4339e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 434043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 434143f328d7SVille Syrjälä 434243f328d7SVille Syrjälä return 0; 434343f328d7SVille Syrjälä } 434443f328d7SVille Syrjälä 43456bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4346c2798b19SChris Wilson { 4347fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4348c2798b19SChris Wilson 434944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 435044d9241eSVille Syrjälä 4351d420a50cSVille Syrjälä I915_WRITE16(HWSTAM, 0xffff); 4352d420a50cSVille Syrjälä 4353e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 4354c2798b19SChris Wilson } 4355c2798b19SChris Wilson 4356c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4357c2798b19SChris Wilson { 4358fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4359e9e9848aSVille Syrjälä u16 enable_mask; 4360c2798b19SChris Wilson 4361045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4362045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4363c2798b19SChris Wilson 4364c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4365c2798b19SChris Wilson dev_priv->irq_mask = 4366c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4367842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 4368c2798b19SChris Wilson 4369e9e9848aSVille Syrjälä enable_mask = 4370c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4371c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4372e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4373e9e9848aSVille Syrjälä 4374e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4375c2798b19SChris Wilson 4376379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4377379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4378d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4379755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4380755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4381d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4382379ef82dSDaniel Vetter 4383c2798b19SChris Wilson return 0; 4384c2798b19SChris Wilson } 4385c2798b19SChris Wilson 4386ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4387c2798b19SChris Wilson { 438845a83f84SDaniel Vetter struct drm_device *dev = arg; 4389fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4390af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4391c2798b19SChris Wilson 43922dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43932dd2a883SImre Deak return IRQ_NONE; 43942dd2a883SImre Deak 43951f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43961f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43971f814dacSImre Deak 4398af722d28SVille Syrjälä do { 4399af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4400af722d28SVille Syrjälä u16 iir; 4401af722d28SVille Syrjälä 4402c2798b19SChris Wilson iir = I915_READ16(IIR); 4403c2798b19SChris Wilson if (iir == 0) 4404af722d28SVille Syrjälä break; 4405c2798b19SChris Wilson 4406af722d28SVille Syrjälä ret = IRQ_HANDLED; 4407c2798b19SChris Wilson 4408eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4409eb64343cSVille Syrjälä * signalled in iir */ 4410eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4411c2798b19SChris Wilson 4412fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 4413c2798b19SChris Wilson 4414c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 44153b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4416c2798b19SChris Wilson 4417af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4418af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4419af722d28SVille Syrjälä 4420eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4421af722d28SVille Syrjälä } while (0); 4422c2798b19SChris Wilson 44231f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44241f814dacSImre Deak 44251f814dacSImre Deak return ret; 4426c2798b19SChris Wilson } 4427c2798b19SChris Wilson 44286bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4429a266c7d5SChris Wilson { 4430fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4431a266c7d5SChris Wilson 443256b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 44330706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4434a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4435a266c7d5SChris Wilson } 4436a266c7d5SChris Wilson 443744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 443844d9241eSVille Syrjälä 4439d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 444044d9241eSVille Syrjälä 4441ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4442a266c7d5SChris Wilson } 4443a266c7d5SChris Wilson 4444a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4445a266c7d5SChris Wilson { 4446fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 444738bde180SChris Wilson u32 enable_mask; 4448a266c7d5SChris Wilson 4449045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4450045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 445138bde180SChris Wilson 445238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 445338bde180SChris Wilson dev_priv->irq_mask = 445438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 445538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4456842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 445738bde180SChris Wilson 445838bde180SChris Wilson enable_mask = 445938bde180SChris Wilson I915_ASLE_INTERRUPT | 446038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 446138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 446238bde180SChris Wilson I915_USER_INTERRUPT; 446338bde180SChris Wilson 446456b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4465a266c7d5SChris Wilson /* Enable in IER... */ 4466a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4467a266c7d5SChris Wilson /* and unmask in IMR */ 4468a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4469a266c7d5SChris Wilson } 4470a266c7d5SChris Wilson 4471ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4472a266c7d5SChris Wilson 4473379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4474379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4475d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4476755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4477755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4478d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4479379ef82dSDaniel Vetter 4480c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4481c30bb1fdSVille Syrjälä 448220afbda2SDaniel Vetter return 0; 448320afbda2SDaniel Vetter } 448420afbda2SDaniel Vetter 4485ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4486a266c7d5SChris Wilson { 448745a83f84SDaniel Vetter struct drm_device *dev = arg; 4488fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4489af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4490a266c7d5SChris Wilson 44912dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44922dd2a883SImre Deak return IRQ_NONE; 44932dd2a883SImre Deak 44941f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44951f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44961f814dacSImre Deak 449738bde180SChris Wilson do { 4498eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4499af722d28SVille Syrjälä u32 hotplug_status = 0; 4500af722d28SVille Syrjälä u32 iir; 4501a266c7d5SChris Wilson 4502af722d28SVille Syrjälä iir = I915_READ(IIR); 4503af722d28SVille Syrjälä if (iir == 0) 4504af722d28SVille Syrjälä break; 4505af722d28SVille Syrjälä 4506af722d28SVille Syrjälä ret = IRQ_HANDLED; 4507af722d28SVille Syrjälä 4508af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4509af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4510af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4511a266c7d5SChris Wilson 4512eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4513eb64343cSVille Syrjälä * signalled in iir */ 4514eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4515a266c7d5SChris Wilson 4516fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4517a266c7d5SChris Wilson 4518a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45193b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4520a266c7d5SChris Wilson 4521af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4522af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4523a266c7d5SChris Wilson 4524af722d28SVille Syrjälä if (hotplug_status) 4525af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4526af722d28SVille Syrjälä 4527af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4528af722d28SVille Syrjälä } while (0); 4529a266c7d5SChris Wilson 45301f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 45311f814dacSImre Deak 4532a266c7d5SChris Wilson return ret; 4533a266c7d5SChris Wilson } 4534a266c7d5SChris Wilson 45356bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4536a266c7d5SChris Wilson { 4537fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4538a266c7d5SChris Wilson 45390706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4540a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4541a266c7d5SChris Wilson 454244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 454344d9241eSVille Syrjälä 4544d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 454544d9241eSVille Syrjälä 4546ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4547a266c7d5SChris Wilson } 4548a266c7d5SChris Wilson 4549a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4550a266c7d5SChris Wilson { 4551fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4552bbba0a97SChris Wilson u32 enable_mask; 4553a266c7d5SChris Wilson u32 error_mask; 4554a266c7d5SChris Wilson 4555045cebd2SVille Syrjälä /* 4556045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4557045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4558045cebd2SVille Syrjälä */ 4559045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4560045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4561045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4562045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4563045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4564045cebd2SVille Syrjälä } else { 4565045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4566045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4567045cebd2SVille Syrjälä } 4568045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4569045cebd2SVille Syrjälä 4570a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4571c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4572c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4573adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4574bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4575bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4576bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4577bbba0a97SChris Wilson 4578c30bb1fdSVille Syrjälä enable_mask = 4579c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4580c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4581c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4582c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4583c30bb1fdSVille Syrjälä I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 4584c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4585bbba0a97SChris Wilson 458691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4587bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4588a266c7d5SChris Wilson 4589c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4590c30bb1fdSVille Syrjälä 4591b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4592b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4593d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4594755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4595755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4596755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4597d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4598a266c7d5SChris Wilson 459991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 460020afbda2SDaniel Vetter 460120afbda2SDaniel Vetter return 0; 460220afbda2SDaniel Vetter } 460320afbda2SDaniel Vetter 460491d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 460520afbda2SDaniel Vetter { 460620afbda2SDaniel Vetter u32 hotplug_en; 460720afbda2SDaniel Vetter 460867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4609b5ea2d56SDaniel Vetter 4610adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4611e5868a31SEgbert Eich /* enable bits are the same for all generations */ 461291d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4613a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4614a266c7d5SChris Wilson to generate a spurious hotplug event about three 4615a266c7d5SChris Wilson seconds later. So just do it once. 4616a266c7d5SChris Wilson */ 461791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4618a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4619a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4620a266c7d5SChris Wilson 4621a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 46220706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4623f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4624f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4625f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 46260706f17cSEgbert Eich hotplug_en); 4627a266c7d5SChris Wilson } 4628a266c7d5SChris Wilson 4629ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4630a266c7d5SChris Wilson { 463145a83f84SDaniel Vetter struct drm_device *dev = arg; 4632fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4633af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4634a266c7d5SChris Wilson 46352dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 46362dd2a883SImre Deak return IRQ_NONE; 46372dd2a883SImre Deak 46381f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46391f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 46401f814dacSImre Deak 4641af722d28SVille Syrjälä do { 4642eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4643af722d28SVille Syrjälä u32 hotplug_status = 0; 4644af722d28SVille Syrjälä u32 iir; 46452c8ba29fSChris Wilson 4646af722d28SVille Syrjälä iir = I915_READ(IIR); 4647af722d28SVille Syrjälä if (iir == 0) 4648af722d28SVille Syrjälä break; 4649af722d28SVille Syrjälä 4650af722d28SVille Syrjälä ret = IRQ_HANDLED; 4651af722d28SVille Syrjälä 4652af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4653af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4654a266c7d5SChris Wilson 4655eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4656eb64343cSVille Syrjälä * signalled in iir */ 4657eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4658a266c7d5SChris Wilson 4659fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4660a266c7d5SChris Wilson 4661a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 46623b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4663af722d28SVille Syrjälä 4664a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 46653b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4666a266c7d5SChris Wilson 4667af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4668af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4669515ac2bbSDaniel Vetter 4670af722d28SVille Syrjälä if (hotplug_status) 4671af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4672af722d28SVille Syrjälä 4673af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4674af722d28SVille Syrjälä } while (0); 4675a266c7d5SChris Wilson 46761f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 46771f814dacSImre Deak 4678a266c7d5SChris Wilson return ret; 4679a266c7d5SChris Wilson } 4680a266c7d5SChris Wilson 4681fca52a55SDaniel Vetter /** 4682fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4683fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4684fca52a55SDaniel Vetter * 4685fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4686fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4687fca52a55SDaniel Vetter */ 4688b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4689f71d4af4SJesse Barnes { 469091c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4691562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4692cefcff8fSJoonas Lahtinen int i; 46938b2e326dSChris Wilson 469477913b39SJani Nikula intel_hpd_init_work(dev_priv); 469577913b39SJani Nikula 4696562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4697cefcff8fSJoonas Lahtinen 4698a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4699cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4700cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 47018b2e326dSChris Wilson 47024805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 470326705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 470426705e20SSagar Arun Kamble 4705a6706b45SDeepak S /* Let's track the enabled rps events */ 4706666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 47076c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4708e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 470931685c25SDeepak S else 4710a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4711a6706b45SDeepak S 4712562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 47131800ad25SSagar Arun Kamble 47141800ad25SSagar Arun Kamble /* 4715acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 47161800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 47171800ad25SSagar Arun Kamble * 47181800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 47191800ad25SSagar Arun Kamble */ 4720bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4721562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 47221800ad25SSagar Arun Kamble 4723bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4724562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 47251800ad25SSagar Arun Kamble 4726b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 47274194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 47284cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4729bca2bf2aSPandiyan, Dhinakaran } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 4730f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4731fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4732391f75e2SVille Syrjälä } else { 4733391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4734391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4735f71d4af4SJesse Barnes } 4736f71d4af4SJesse Barnes 473721da2700SVille Syrjälä /* 473821da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 473921da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 474021da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 474121da2700SVille Syrjälä */ 4742b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 474321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 474421da2700SVille Syrjälä 4745262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4746262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4747262fd485SChris Wilson * special care to avoid writing any of the display block registers 4748262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4749262fd485SChris Wilson * in this case to the runtime pm. 4750262fd485SChris Wilson */ 4751262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4752262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4753262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4754262fd485SChris Wilson 4755317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4756317eaa95SLyude 47571bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4758f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4759f71d4af4SJesse Barnes 4760b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 476143f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 47626bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 476343f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 47646bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 476586e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 476686e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 476743f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4768b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 47697e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 47706bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 47717e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 47726bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 477386e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 477486e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4775fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 477651951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 477751951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 477851951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 477951951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 478051951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 478151951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 478251951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4783121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4784bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4785abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4786723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4787abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 47886bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4789abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4790abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4791cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4792e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 47937b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 47947b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 47956dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 47966dbf30ceSVille Syrjälä else 47973a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 47986e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4799f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4800723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4801f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 48026bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4803f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4804f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4805e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4806f71d4af4SJesse Barnes } else { 48077e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 48086bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4809c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4810c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 48116bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 481286e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 481386e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 48147e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 48156bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4816a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 48176bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4818a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 481986e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 482086e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4821c2798b19SChris Wilson } else { 48226bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4823a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 48246bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4825a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 482686e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 482786e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4828c2798b19SChris Wilson } 4829778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4830778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4831f71d4af4SJesse Barnes } 4832f71d4af4SJesse Barnes } 483320afbda2SDaniel Vetter 4834fca52a55SDaniel Vetter /** 4835cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4836cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4837cefcff8fSJoonas Lahtinen * 4838cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4839cefcff8fSJoonas Lahtinen */ 4840cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4841cefcff8fSJoonas Lahtinen { 4842cefcff8fSJoonas Lahtinen int i; 4843cefcff8fSJoonas Lahtinen 4844cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4845cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4846cefcff8fSJoonas Lahtinen } 4847cefcff8fSJoonas Lahtinen 4848cefcff8fSJoonas Lahtinen /** 4849fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4850fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4851fca52a55SDaniel Vetter * 4852fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4853fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4854fca52a55SDaniel Vetter * 4855fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4856fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4857fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4858fca52a55SDaniel Vetter */ 48592aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 48602aeb7d3aSDaniel Vetter { 48612aeb7d3aSDaniel Vetter /* 48622aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 48632aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 48642aeb7d3aSDaniel Vetter * special cases in our ordering checks. 48652aeb7d3aSDaniel Vetter */ 4866ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 48672aeb7d3aSDaniel Vetter 486891c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 48692aeb7d3aSDaniel Vetter } 48702aeb7d3aSDaniel Vetter 4871fca52a55SDaniel Vetter /** 4872fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4873fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4874fca52a55SDaniel Vetter * 4875fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4876fca52a55SDaniel Vetter * resources acquired in the init functions. 4877fca52a55SDaniel Vetter */ 48782aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 48792aeb7d3aSDaniel Vetter { 488091c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 48812aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4882ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 48832aeb7d3aSDaniel Vetter } 48842aeb7d3aSDaniel Vetter 4885fca52a55SDaniel Vetter /** 4886fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4887fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4888fca52a55SDaniel Vetter * 4889fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4890fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4891fca52a55SDaniel Vetter */ 4892b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4893c67a470bSPaulo Zanoni { 489491c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4895ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 489691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4897c67a470bSPaulo Zanoni } 4898c67a470bSPaulo Zanoni 4899fca52a55SDaniel Vetter /** 4900fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4901fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4902fca52a55SDaniel Vetter * 4903fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4904fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4905fca52a55SDaniel Vetter */ 4906b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4907c67a470bSPaulo Zanoni { 4908ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 490991c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 491091c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4911c67a470bSPaulo Zanoni } 4912