1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 855c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 865c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 875c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 885c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 895c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 905c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 915c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 925c502442SPaulo Zanoni } while (0) 935c502442SPaulo Zanoni 94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 95a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 965c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 97a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 985c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1005c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1015c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 102a9d356a6SPaulo Zanoni } while (0) 103a9d356a6SPaulo Zanoni 104337ba017SPaulo Zanoni /* 105337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 106337ba017SPaulo Zanoni */ 107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 108337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 109337ba017SPaulo Zanoni if (val) { \ 110337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 111337ba017SPaulo Zanoni (reg), val); \ 112337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 113337ba017SPaulo Zanoni POSTING_READ(reg); \ 114337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 115337ba017SPaulo Zanoni POSTING_READ(reg); \ 116337ba017SPaulo Zanoni } \ 117337ba017SPaulo Zanoni } while (0) 118337ba017SPaulo Zanoni 11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 120337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12135079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 12235079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 12335079899SPaulo Zanoni POSTING_READ(GEN8_##type##_IER(which)); \ 12435079899SPaulo Zanoni } while (0) 12535079899SPaulo Zanoni 12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 127337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 12835079899SPaulo Zanoni I915_WRITE(type##IMR, (imr_val)); \ 12935079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 13035079899SPaulo Zanoni POSTING_READ(type##IER); \ 13135079899SPaulo Zanoni } while (0) 13235079899SPaulo Zanoni 133036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 134995b6762SChris Wilson static void 1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 136036a4a7dSZhenyu Wang { 1374bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1384bc9d430SDaniel Vetter 139730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 140c67a470bSPaulo Zanoni return; 141c67a470bSPaulo Zanoni 1421ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1431ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1441ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1453143a2bfSChris Wilson POSTING_READ(DEIMR); 146036a4a7dSZhenyu Wang } 147036a4a7dSZhenyu Wang } 148036a4a7dSZhenyu Wang 1490ff9800aSPaulo Zanoni static void 1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 151036a4a7dSZhenyu Wang { 1524bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1534bc9d430SDaniel Vetter 154730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 155c67a470bSPaulo Zanoni return; 156c67a470bSPaulo Zanoni 1571ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1581ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1591ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1603143a2bfSChris Wilson POSTING_READ(DEIMR); 161036a4a7dSZhenyu Wang } 162036a4a7dSZhenyu Wang } 163036a4a7dSZhenyu Wang 16443eaea13SPaulo Zanoni /** 16543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 16643eaea13SPaulo Zanoni * @dev_priv: driver private 16743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 16843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 16943eaea13SPaulo Zanoni */ 17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 17143eaea13SPaulo Zanoni uint32_t interrupt_mask, 17243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 17343eaea13SPaulo Zanoni { 17443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 17543eaea13SPaulo Zanoni 176730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 177c67a470bSPaulo Zanoni return; 178c67a470bSPaulo Zanoni 17943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 18043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 18143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 18243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 18343eaea13SPaulo Zanoni } 18443eaea13SPaulo Zanoni 18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 18643eaea13SPaulo Zanoni { 18743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 18843eaea13SPaulo Zanoni } 18943eaea13SPaulo Zanoni 19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19143eaea13SPaulo Zanoni { 19243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 19343eaea13SPaulo Zanoni } 19443eaea13SPaulo Zanoni 195edbfdb45SPaulo Zanoni /** 196edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 197edbfdb45SPaulo Zanoni * @dev_priv: driver private 198edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 199edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 200edbfdb45SPaulo Zanoni */ 201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 202edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 203edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 204edbfdb45SPaulo Zanoni { 205605cd25bSPaulo Zanoni uint32_t new_val; 206edbfdb45SPaulo Zanoni 207edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 208edbfdb45SPaulo Zanoni 209730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 210c67a470bSPaulo Zanoni return; 211c67a470bSPaulo Zanoni 212605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 213f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 214f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 215f52ecbcfSPaulo Zanoni 216605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 217605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 218605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 219edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 220edbfdb45SPaulo Zanoni } 221f52ecbcfSPaulo Zanoni } 222edbfdb45SPaulo Zanoni 223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 224edbfdb45SPaulo Zanoni { 225edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 226edbfdb45SPaulo Zanoni } 227edbfdb45SPaulo Zanoni 228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 229edbfdb45SPaulo Zanoni { 230edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 231edbfdb45SPaulo Zanoni } 232edbfdb45SPaulo Zanoni 2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2348664281bSPaulo Zanoni { 2358664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2368664281bSPaulo Zanoni struct intel_crtc *crtc; 2378664281bSPaulo Zanoni enum pipe pipe; 2388664281bSPaulo Zanoni 2394bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2404bc9d430SDaniel Vetter 2418664281bSPaulo Zanoni for_each_pipe(pipe) { 2428664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2438664281bSPaulo Zanoni 2448664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2458664281bSPaulo Zanoni return false; 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni return true; 2498664281bSPaulo Zanoni } 2508664281bSPaulo Zanoni 2518664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2528664281bSPaulo Zanoni { 2538664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2548664281bSPaulo Zanoni enum pipe pipe; 2558664281bSPaulo Zanoni struct intel_crtc *crtc; 2568664281bSPaulo Zanoni 257fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 258fee884edSDaniel Vetter 2598664281bSPaulo Zanoni for_each_pipe(pipe) { 2608664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2618664281bSPaulo Zanoni 2628664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2638664281bSPaulo Zanoni return false; 2648664281bSPaulo Zanoni } 2658664281bSPaulo Zanoni 2668664281bSPaulo Zanoni return true; 2678664281bSPaulo Zanoni } 2688664281bSPaulo Zanoni 2692d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe) 2702d9d2b0bSVille Syrjälä { 2712d9d2b0bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 2722d9d2b0bSVille Syrjälä u32 reg = PIPESTAT(pipe); 2732d9d2b0bSVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 2742d9d2b0bSVille Syrjälä 2752d9d2b0bSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 2762d9d2b0bSVille Syrjälä 2772d9d2b0bSVille Syrjälä I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS); 2782d9d2b0bSVille Syrjälä POSTING_READ(reg); 2792d9d2b0bSVille Syrjälä } 2802d9d2b0bSVille Syrjälä 2818664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2828664281bSPaulo Zanoni enum pipe pipe, bool enable) 2838664281bSPaulo Zanoni { 2848664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2858664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2868664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2878664281bSPaulo Zanoni 2888664281bSPaulo Zanoni if (enable) 2898664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2908664281bSPaulo Zanoni else 2918664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2928664281bSPaulo Zanoni } 2938664281bSPaulo Zanoni 2948664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2957336df65SDaniel Vetter enum pipe pipe, bool enable) 2968664281bSPaulo Zanoni { 2978664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2988664281bSPaulo Zanoni if (enable) { 2997336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 3007336df65SDaniel Vetter 3018664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 3028664281bSPaulo Zanoni return; 3038664281bSPaulo Zanoni 3048664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 3058664281bSPaulo Zanoni } else { 3067336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 3077336df65SDaniel Vetter 3087336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 3098664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 3107336df65SDaniel Vetter 3117336df65SDaniel Vetter if (!was_enabled && 3127336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 3137336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 3147336df65SDaniel Vetter pipe_name(pipe)); 3157336df65SDaniel Vetter } 3168664281bSPaulo Zanoni } 3178664281bSPaulo Zanoni } 3188664281bSPaulo Zanoni 31938d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 32038d83c96SDaniel Vetter enum pipe pipe, bool enable) 32138d83c96SDaniel Vetter { 32238d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 32338d83c96SDaniel Vetter 32438d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 32538d83c96SDaniel Vetter 32638d83c96SDaniel Vetter if (enable) 32738d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 32838d83c96SDaniel Vetter else 32938d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 33038d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 33138d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 33238d83c96SDaniel Vetter } 33338d83c96SDaniel Vetter 334fee884edSDaniel Vetter /** 335fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 336fee884edSDaniel Vetter * @dev_priv: driver private 337fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 338fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 339fee884edSDaniel Vetter */ 340fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 341fee884edSDaniel Vetter uint32_t interrupt_mask, 342fee884edSDaniel Vetter uint32_t enabled_irq_mask) 343fee884edSDaniel Vetter { 344fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 345fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 346fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 347fee884edSDaniel Vetter 348fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 349fee884edSDaniel Vetter 350730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 351c67a470bSPaulo Zanoni return; 352c67a470bSPaulo Zanoni 353fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 354fee884edSDaniel Vetter POSTING_READ(SDEIMR); 355fee884edSDaniel Vetter } 356fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 357fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 358fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 359fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 360fee884edSDaniel Vetter 361de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 362de28075dSDaniel Vetter enum transcoder pch_transcoder, 3638664281bSPaulo Zanoni bool enable) 3648664281bSPaulo Zanoni { 3658664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 366de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 367de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3688664281bSPaulo Zanoni 3698664281bSPaulo Zanoni if (enable) 370fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3718664281bSPaulo Zanoni else 372fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3738664281bSPaulo Zanoni } 3748664281bSPaulo Zanoni 3758664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3768664281bSPaulo Zanoni enum transcoder pch_transcoder, 3778664281bSPaulo Zanoni bool enable) 3788664281bSPaulo Zanoni { 3798664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3808664281bSPaulo Zanoni 3818664281bSPaulo Zanoni if (enable) { 3821dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3831dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3841dd246fbSDaniel Vetter 3858664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3868664281bSPaulo Zanoni return; 3878664281bSPaulo Zanoni 388fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3898664281bSPaulo Zanoni } else { 3901dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3911dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3921dd246fbSDaniel Vetter 3931dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 394fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3951dd246fbSDaniel Vetter 3961dd246fbSDaniel Vetter if (!was_enabled && 3971dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3981dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3991dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 4001dd246fbSDaniel Vetter } 4018664281bSPaulo Zanoni } 4028664281bSPaulo Zanoni } 4038664281bSPaulo Zanoni 4048664281bSPaulo Zanoni /** 4058664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 4068664281bSPaulo Zanoni * @dev: drm device 4078664281bSPaulo Zanoni * @pipe: pipe 4088664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4098664281bSPaulo Zanoni * 4108664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 4118664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 4128664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 4138664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 4148664281bSPaulo Zanoni * bit for all the pipes. 4158664281bSPaulo Zanoni * 4168664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4178664281bSPaulo Zanoni */ 418f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 4198664281bSPaulo Zanoni enum pipe pipe, bool enable) 4208664281bSPaulo Zanoni { 4218664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4228664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 4238664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4248664281bSPaulo Zanoni bool ret; 4258664281bSPaulo Zanoni 42677961eb9SImre Deak assert_spin_locked(&dev_priv->irq_lock); 42777961eb9SImre Deak 4288664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 4298664281bSPaulo Zanoni 4308664281bSPaulo Zanoni if (enable == ret) 4318664281bSPaulo Zanoni goto done; 4328664281bSPaulo Zanoni 4338664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 4348664281bSPaulo Zanoni 4352d9d2b0bSVille Syrjälä if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))) 4362d9d2b0bSVille Syrjälä i9xx_clear_fifo_underrun(dev, pipe); 4372d9d2b0bSVille Syrjälä else if (IS_GEN5(dev) || IS_GEN6(dev)) 4388664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 4398664281bSPaulo Zanoni else if (IS_GEN7(dev)) 4407336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 44138d83c96SDaniel Vetter else if (IS_GEN8(dev)) 44238d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 4438664281bSPaulo Zanoni 4448664281bSPaulo Zanoni done: 445f88d42f1SImre Deak return ret; 446f88d42f1SImre Deak } 447f88d42f1SImre Deak 448f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 449f88d42f1SImre Deak enum pipe pipe, bool enable) 450f88d42f1SImre Deak { 451f88d42f1SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 452f88d42f1SImre Deak unsigned long flags; 453f88d42f1SImre Deak bool ret; 454f88d42f1SImre Deak 455f88d42f1SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, flags); 456f88d42f1SImre Deak ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable); 4578664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 458f88d42f1SImre Deak 4598664281bSPaulo Zanoni return ret; 4608664281bSPaulo Zanoni } 4618664281bSPaulo Zanoni 46291d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev, 46391d181ddSImre Deak enum pipe pipe) 46491d181ddSImre Deak { 46591d181ddSImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 46691d181ddSImre Deak struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 46791d181ddSImre Deak struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 46891d181ddSImre Deak 46991d181ddSImre Deak return !intel_crtc->cpu_fifo_underrun_disabled; 47091d181ddSImre Deak } 47191d181ddSImre Deak 4728664281bSPaulo Zanoni /** 4738664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 4748664281bSPaulo Zanoni * @dev: drm device 4758664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 4768664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4778664281bSPaulo Zanoni * 4788664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 4798664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 4808664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4818664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4828664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4838664281bSPaulo Zanoni * 4848664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4858664281bSPaulo Zanoni */ 4868664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4878664281bSPaulo Zanoni enum transcoder pch_transcoder, 4888664281bSPaulo Zanoni bool enable) 4898664281bSPaulo Zanoni { 4908664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 491de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 492de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4938664281bSPaulo Zanoni unsigned long flags; 4948664281bSPaulo Zanoni bool ret; 4958664281bSPaulo Zanoni 496de28075dSDaniel Vetter /* 497de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 498de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 499de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 500de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 501de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 502de28075dSDaniel Vetter * crtc on LPT won't cause issues. 503de28075dSDaniel Vetter */ 5048664281bSPaulo Zanoni 5058664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 5068664281bSPaulo Zanoni 5078664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 5088664281bSPaulo Zanoni 5098664281bSPaulo Zanoni if (enable == ret) 5108664281bSPaulo Zanoni goto done; 5118664281bSPaulo Zanoni 5128664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 5138664281bSPaulo Zanoni 5148664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 515de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 5168664281bSPaulo Zanoni else 5178664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 5188664281bSPaulo Zanoni 5198664281bSPaulo Zanoni done: 5208664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 5218664281bSPaulo Zanoni return ret; 5228664281bSPaulo Zanoni } 5238664281bSPaulo Zanoni 5248664281bSPaulo Zanoni 525b5ea642aSDaniel Vetter static void 526755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 527755e9019SImre Deak u32 enable_mask, u32 status_mask) 5287c463586SKeith Packard { 5299db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 530755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5317c463586SKeith Packard 532b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 533b79480baSDaniel Vetter 53404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 53504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 53604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 53704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 538755e9019SImre Deak return; 539755e9019SImre Deak 540755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 54146c06a30SVille Syrjälä return; 54246c06a30SVille Syrjälä 54391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 54491d181ddSImre Deak 5457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 546755e9019SImre Deak pipestat |= enable_mask | status_mask; 54746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5483143a2bfSChris Wilson POSTING_READ(reg); 5497c463586SKeith Packard } 5507c463586SKeith Packard 551b5ea642aSDaniel Vetter static void 552755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 553755e9019SImre Deak u32 enable_mask, u32 status_mask) 5547c463586SKeith Packard { 5559db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 556755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5577c463586SKeith Packard 558b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 559b79480baSDaniel Vetter 56004feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 56104feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 56204feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 56304feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 56446c06a30SVille Syrjälä return; 56546c06a30SVille Syrjälä 566755e9019SImre Deak if ((pipestat & enable_mask) == 0) 567755e9019SImre Deak return; 568755e9019SImre Deak 56991d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 57091d181ddSImre Deak 571755e9019SImre Deak pipestat &= ~enable_mask; 57246c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5733143a2bfSChris Wilson POSTING_READ(reg); 5747c463586SKeith Packard } 5757c463586SKeith Packard 57610c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 57710c59c51SImre Deak { 57810c59c51SImre Deak u32 enable_mask = status_mask << 16; 57910c59c51SImre Deak 58010c59c51SImre Deak /* 58110c59c51SImre Deak * On pipe A we don't support the PSR interrupt yet, on pipe B the 58210c59c51SImre Deak * same bit MBZ. 58310c59c51SImre Deak */ 58410c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 58510c59c51SImre Deak return 0; 58610c59c51SImre Deak 58710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 58810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 58910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 59010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 59110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 59210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 59310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 59410c59c51SImre Deak 59510c59c51SImre Deak return enable_mask; 59610c59c51SImre Deak } 59710c59c51SImre Deak 598755e9019SImre Deak void 599755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 600755e9019SImre Deak u32 status_mask) 601755e9019SImre Deak { 602755e9019SImre Deak u32 enable_mask; 603755e9019SImre Deak 60410c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 60510c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 60610c59c51SImre Deak status_mask); 60710c59c51SImre Deak else 608755e9019SImre Deak enable_mask = status_mask << 16; 609755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 610755e9019SImre Deak } 611755e9019SImre Deak 612755e9019SImre Deak void 613755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 614755e9019SImre Deak u32 status_mask) 615755e9019SImre Deak { 616755e9019SImre Deak u32 enable_mask; 617755e9019SImre Deak 61810c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 61910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 62010c59c51SImre Deak status_mask); 62110c59c51SImre Deak else 622755e9019SImre Deak enable_mask = status_mask << 16; 623755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 624755e9019SImre Deak } 625755e9019SImre Deak 626c0e09200SDave Airlie /** 627f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 62801c66889SZhao Yakui */ 629f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 63001c66889SZhao Yakui { 6312d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6321ec14ad3SChris Wilson unsigned long irqflags; 6331ec14ad3SChris Wilson 634f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 635f49e38ddSJani Nikula return; 636f49e38ddSJani Nikula 6371ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 63801c66889SZhao Yakui 639755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 640a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 6413b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 642755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6431ec14ad3SChris Wilson 6441ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 64501c66889SZhao Yakui } 64601c66889SZhao Yakui 64701c66889SZhao Yakui /** 6480a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 6490a3e67a4SJesse Barnes * @dev: DRM device 6500a3e67a4SJesse Barnes * @pipe: pipe to check 6510a3e67a4SJesse Barnes * 6520a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 6530a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 6540a3e67a4SJesse Barnes * before reading such registers if unsure. 6550a3e67a4SJesse Barnes */ 6560a3e67a4SJesse Barnes static int 6570a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 6580a3e67a4SJesse Barnes { 6592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 660702e7a56SPaulo Zanoni 661a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 662a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 663a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 664a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 66571f8ba6bSPaulo Zanoni 666a01025afSDaniel Vetter return intel_crtc->active; 667a01025afSDaniel Vetter } else { 668a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 669a01025afSDaniel Vetter } 6700a3e67a4SJesse Barnes } 6710a3e67a4SJesse Barnes 6724cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 6734cdb83ecSVille Syrjälä { 6744cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6754cdb83ecSVille Syrjälä return 0; 6764cdb83ecSVille Syrjälä } 6774cdb83ecSVille Syrjälä 67842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 67942f52ef8SKeith Packard * we use as a pipe index 68042f52ef8SKeith Packard */ 681f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 6820a3e67a4SJesse Barnes { 6832d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6840a3e67a4SJesse Barnes unsigned long high_frame; 6850a3e67a4SJesse Barnes unsigned long low_frame; 686391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 6870a3e67a4SJesse Barnes 6880a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 68944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6909db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6910a3e67a4SJesse Barnes return 0; 6920a3e67a4SJesse Barnes } 6930a3e67a4SJesse Barnes 694391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 695391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 696391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 697391f75e2SVille Syrjälä const struct drm_display_mode *mode = 698391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 699391f75e2SVille Syrjälä 700391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 701391f75e2SVille Syrjälä } else { 702a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 703391f75e2SVille Syrjälä u32 htotal; 704391f75e2SVille Syrjälä 705391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 706391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 707391f75e2SVille Syrjälä 708391f75e2SVille Syrjälä vbl_start *= htotal; 709391f75e2SVille Syrjälä } 710391f75e2SVille Syrjälä 7119db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7129db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7135eddb70bSChris Wilson 7140a3e67a4SJesse Barnes /* 7150a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7160a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7170a3e67a4SJesse Barnes * register. 7180a3e67a4SJesse Barnes */ 7190a3e67a4SJesse Barnes do { 7205eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 721391f75e2SVille Syrjälä low = I915_READ(low_frame); 7225eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7230a3e67a4SJesse Barnes } while (high1 != high2); 7240a3e67a4SJesse Barnes 7255eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 726391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7275eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 728391f75e2SVille Syrjälä 729391f75e2SVille Syrjälä /* 730391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 731391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 732391f75e2SVille Syrjälä * counter against vblank start. 733391f75e2SVille Syrjälä */ 734edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7350a3e67a4SJesse Barnes } 7360a3e67a4SJesse Barnes 737f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 7389880b7a5SJesse Barnes { 7392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 7409db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 7419880b7a5SJesse Barnes 7429880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 74344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 7449db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7459880b7a5SJesse Barnes return 0; 7469880b7a5SJesse Barnes } 7479880b7a5SJesse Barnes 7489880b7a5SJesse Barnes return I915_READ(reg); 7499880b7a5SJesse Barnes } 7509880b7a5SJesse Barnes 751ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 752ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 753ad3543edSMario Kleiner 754a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 755a225f079SVille Syrjälä { 756a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 757a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 758a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 759a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 760a225f079SVille Syrjälä int vtotal = mode->crtc_vtotal; 761a225f079SVille Syrjälä int position; 762a225f079SVille Syrjälä 763a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 764a225f079SVille Syrjälä vtotal /= 2; 765a225f079SVille Syrjälä 766a225f079SVille Syrjälä if (IS_GEN2(dev)) 767a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 768a225f079SVille Syrjälä else 769a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 770a225f079SVille Syrjälä 771a225f079SVille Syrjälä /* 772a225f079SVille Syrjälä * Scanline counter increments at leading edge of hsync, and 773a225f079SVille Syrjälä * it starts counting from vtotal-1 on the first active line. 774a225f079SVille Syrjälä * That means the scanline counter value is always one less 775a225f079SVille Syrjälä * than what we would expect. Ie. just after start of vblank, 776a225f079SVille Syrjälä * which also occurs at start of hsync (on the last active line), 777a225f079SVille Syrjälä * the scanline counter will read vblank_start-1. 778a225f079SVille Syrjälä */ 779a225f079SVille Syrjälä return (position + 1) % vtotal; 780a225f079SVille Syrjälä } 781a225f079SVille Syrjälä 782f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 783abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 784abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 7850af7e4dfSMario Kleiner { 786c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 787c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 788c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 789c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 7903aa18df8SVille Syrjälä int position; 79178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 7920af7e4dfSMario Kleiner bool in_vbl = true; 7930af7e4dfSMario Kleiner int ret = 0; 794ad3543edSMario Kleiner unsigned long irqflags; 7950af7e4dfSMario Kleiner 796c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 7970af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7989db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7990af7e4dfSMario Kleiner return 0; 8000af7e4dfSMario Kleiner } 8010af7e4dfSMario Kleiner 802c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 80378e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 804c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 805c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 806c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8070af7e4dfSMario Kleiner 808d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 809d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 810d31faf65SVille Syrjälä vbl_end /= 2; 811d31faf65SVille Syrjälä vtotal /= 2; 812d31faf65SVille Syrjälä } 813d31faf65SVille Syrjälä 814c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 815c2baf4b7SVille Syrjälä 816ad3543edSMario Kleiner /* 817ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 818ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 819ad3543edSMario Kleiner * following code must not block on uncore.lock. 820ad3543edSMario Kleiner */ 821ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 822ad3543edSMario Kleiner 823ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 824ad3543edSMario Kleiner 825ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 826ad3543edSMario Kleiner if (stime) 827ad3543edSMario Kleiner *stime = ktime_get(); 828ad3543edSMario Kleiner 8297c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8300af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8310af7e4dfSMario Kleiner * scanout position from Display scan line register. 8320af7e4dfSMario Kleiner */ 833a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8340af7e4dfSMario Kleiner } else { 8350af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8360af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8370af7e4dfSMario Kleiner * scanout position. 8380af7e4dfSMario Kleiner */ 839ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8400af7e4dfSMario Kleiner 8413aa18df8SVille Syrjälä /* convert to pixel counts */ 8423aa18df8SVille Syrjälä vbl_start *= htotal; 8433aa18df8SVille Syrjälä vbl_end *= htotal; 8443aa18df8SVille Syrjälä vtotal *= htotal; 84578e8fc6bSVille Syrjälä 84678e8fc6bSVille Syrjälä /* 84778e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 84878e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 84978e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 85078e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 85178e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 85278e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 85378e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85478e8fc6bSVille Syrjälä */ 85578e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8563aa18df8SVille Syrjälä } 8573aa18df8SVille Syrjälä 858ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 859ad3543edSMario Kleiner if (etime) 860ad3543edSMario Kleiner *etime = ktime_get(); 861ad3543edSMario Kleiner 862ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 863ad3543edSMario Kleiner 864ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 865ad3543edSMario Kleiner 8663aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8673aa18df8SVille Syrjälä 8683aa18df8SVille Syrjälä /* 8693aa18df8SVille Syrjälä * While in vblank, position will be negative 8703aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8713aa18df8SVille Syrjälä * vblank, position will be positive counting 8723aa18df8SVille Syrjälä * up since vbl_end. 8733aa18df8SVille Syrjälä */ 8743aa18df8SVille Syrjälä if (position >= vbl_start) 8753aa18df8SVille Syrjälä position -= vbl_end; 8763aa18df8SVille Syrjälä else 8773aa18df8SVille Syrjälä position += vtotal - vbl_end; 8783aa18df8SVille Syrjälä 8797c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8803aa18df8SVille Syrjälä *vpos = position; 8813aa18df8SVille Syrjälä *hpos = 0; 8823aa18df8SVille Syrjälä } else { 8830af7e4dfSMario Kleiner *vpos = position / htotal; 8840af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8850af7e4dfSMario Kleiner } 8860af7e4dfSMario Kleiner 8870af7e4dfSMario Kleiner /* In vblank? */ 8880af7e4dfSMario Kleiner if (in_vbl) 8890af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 8900af7e4dfSMario Kleiner 8910af7e4dfSMario Kleiner return ret; 8920af7e4dfSMario Kleiner } 8930af7e4dfSMario Kleiner 894a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 895a225f079SVille Syrjälä { 896a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 897a225f079SVille Syrjälä unsigned long irqflags; 898a225f079SVille Syrjälä int position; 899a225f079SVille Syrjälä 900a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 901a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 902a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 903a225f079SVille Syrjälä 904a225f079SVille Syrjälä return position; 905a225f079SVille Syrjälä } 906a225f079SVille Syrjälä 907f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 9080af7e4dfSMario Kleiner int *max_error, 9090af7e4dfSMario Kleiner struct timeval *vblank_time, 9100af7e4dfSMario Kleiner unsigned flags) 9110af7e4dfSMario Kleiner { 9124041b853SChris Wilson struct drm_crtc *crtc; 9130af7e4dfSMario Kleiner 9147eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 9154041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 9160af7e4dfSMario Kleiner return -EINVAL; 9170af7e4dfSMario Kleiner } 9180af7e4dfSMario Kleiner 9190af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9204041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9214041b853SChris Wilson if (crtc == NULL) { 9224041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 9234041b853SChris Wilson return -EINVAL; 9244041b853SChris Wilson } 9254041b853SChris Wilson 9264041b853SChris Wilson if (!crtc->enabled) { 9274041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 9284041b853SChris Wilson return -EBUSY; 9294041b853SChris Wilson } 9300af7e4dfSMario Kleiner 9310af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9324041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9334041b853SChris Wilson vblank_time, flags, 9347da903efSVille Syrjälä crtc, 9357da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 9360af7e4dfSMario Kleiner } 9370af7e4dfSMario Kleiner 93867c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 93967c347ffSJani Nikula struct drm_connector *connector) 940321a1b30SEgbert Eich { 941321a1b30SEgbert Eich enum drm_connector_status old_status; 942321a1b30SEgbert Eich 943321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 944321a1b30SEgbert Eich old_status = connector->status; 945321a1b30SEgbert Eich 946321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 94767c347ffSJani Nikula if (old_status == connector->status) 94867c347ffSJani Nikula return false; 94967c347ffSJani Nikula 95067c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 951321a1b30SEgbert Eich connector->base.id, 952321a1b30SEgbert Eich drm_get_connector_name(connector), 95367c347ffSJani Nikula drm_get_connector_status_name(old_status), 95467c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 95567c347ffSJani Nikula 95667c347ffSJani Nikula return true; 957321a1b30SEgbert Eich } 958321a1b30SEgbert Eich 9595ca58282SJesse Barnes /* 9605ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 9615ca58282SJesse Barnes */ 962ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 963ac4c16c5SEgbert Eich 9645ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 9655ca58282SJesse Barnes { 9662d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9672d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 9685ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 969c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 970cd569aedSEgbert Eich struct intel_connector *intel_connector; 971cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 972cd569aedSEgbert Eich struct drm_connector *connector; 973cd569aedSEgbert Eich unsigned long irqflags; 974cd569aedSEgbert Eich bool hpd_disabled = false; 975321a1b30SEgbert Eich bool changed = false; 976142e2398SEgbert Eich u32 hpd_event_bits; 9775ca58282SJesse Barnes 97852d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 97952d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 98052d7ecedSDaniel Vetter return; 98152d7ecedSDaniel Vetter 982a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 983e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 984e67189abSJesse Barnes 985cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 986142e2398SEgbert Eich 987142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 988142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 989cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 990cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 991cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 992cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 993cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 994cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 995cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 996cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 997cd569aedSEgbert Eich drm_get_connector_name(connector)); 998cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 999cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 1000cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 1001cd569aedSEgbert Eich hpd_disabled = true; 1002cd569aedSEgbert Eich } 1003142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1004142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 1005142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 1006142e2398SEgbert Eich } 1007cd569aedSEgbert Eich } 1008cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 1009cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 1010cd569aedSEgbert Eich * some connectors */ 1011ac4c16c5SEgbert Eich if (hpd_disabled) { 1012cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 1013ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 1014ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 1015ac4c16c5SEgbert Eich } 1016cd569aedSEgbert Eich 1017cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1018cd569aedSEgbert Eich 1019321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 1020321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 1021321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 1022321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1023cd569aedSEgbert Eich if (intel_encoder->hot_plug) 1024cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 1025321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 1026321a1b30SEgbert Eich changed = true; 1027321a1b30SEgbert Eich } 1028321a1b30SEgbert Eich } 102940ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 103040ee3381SKeith Packard 1031321a1b30SEgbert Eich if (changed) 1032321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 10335ca58282SJesse Barnes } 10345ca58282SJesse Barnes 10353ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv) 10363ca1ccedSVille Syrjälä { 10373ca1ccedSVille Syrjälä del_timer_sync(&dev_priv->hotplug_reenable_timer); 10383ca1ccedSVille Syrjälä } 10393ca1ccedSVille Syrjälä 1040d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 1041f97108d1SJesse Barnes { 10422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1043b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10449270388eSDaniel Vetter u8 new_delay; 10459270388eSDaniel Vetter 1046d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1047f97108d1SJesse Barnes 104873edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 104973edd18fSDaniel Vetter 105020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10519270388eSDaniel Vetter 10527648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1053b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1054b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1055f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1056f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1057f97108d1SJesse Barnes 1058f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1059b5b72e89SMatthew Garrett if (busy_up > max_avg) { 106020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 106120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 106220e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 106320e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1064b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 106520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 106620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 106720e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 106820e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1069f97108d1SJesse Barnes } 1070f97108d1SJesse Barnes 10717648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 107220e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1073f97108d1SJesse Barnes 1074d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10759270388eSDaniel Vetter 1076f97108d1SJesse Barnes return; 1077f97108d1SJesse Barnes } 1078f97108d1SJesse Barnes 1079549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1080549f7365SChris Wilson struct intel_ring_buffer *ring) 1081549f7365SChris Wilson { 1082475553deSChris Wilson if (ring->obj == NULL) 1083475553deSChris Wilson return; 1084475553deSChris Wilson 1085814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10869862e600SChris Wilson 1087549f7365SChris Wilson wake_up_all(&ring->irq_queue); 108810cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 1089549f7365SChris Wilson } 1090549f7365SChris Wilson 10914912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10923b8d8d91SJesse Barnes { 10932d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10942d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1095edbfdb45SPaulo Zanoni u32 pm_iir; 1096dd75fdc8SChris Wilson int new_delay, adj; 10973b8d8d91SJesse Barnes 109859cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1099c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1100c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 11014848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 1102a6706b45SDeepak S snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 110359cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11044912d041SBen Widawsky 110560611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1106a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 110760611c13SPaulo Zanoni 1108a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11093b8d8d91SJesse Barnes return; 11103b8d8d91SJesse Barnes 11114fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11127b9e0ae6SChris Wilson 1113dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11147425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1115dd75fdc8SChris Wilson if (adj > 0) 1116dd75fdc8SChris Wilson adj *= 2; 1117dd75fdc8SChris Wilson else 1118dd75fdc8SChris Wilson adj = 1; 1119b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 11207425034aSVille Syrjälä 11217425034aSVille Syrjälä /* 11227425034aSVille Syrjälä * For better performance, jump directly 11237425034aSVille Syrjälä * to RPe if we're below it. 11247425034aSVille Syrjälä */ 1125b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1126b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1127dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1128b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1129b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1130dd75fdc8SChris Wilson else 1131b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1132dd75fdc8SChris Wilson adj = 0; 1133dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1134dd75fdc8SChris Wilson if (adj < 0) 1135dd75fdc8SChris Wilson adj *= 2; 1136dd75fdc8SChris Wilson else 1137dd75fdc8SChris Wilson adj = -1; 1138b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1139dd75fdc8SChris Wilson } else { /* unknown event */ 1140b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1141dd75fdc8SChris Wilson } 11423b8d8d91SJesse Barnes 114379249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 114479249636SBen Widawsky * interrupt 114579249636SBen Widawsky */ 11461272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1147b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1148b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 114927544369SDeepak S 1150b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1151dd75fdc8SChris Wilson 11520a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 11530a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 11540a073b84SJesse Barnes else 11554912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 11563b8d8d91SJesse Barnes 11574fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11583b8d8d91SJesse Barnes } 11593b8d8d91SJesse Barnes 1160e3689190SBen Widawsky 1161e3689190SBen Widawsky /** 1162e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1163e3689190SBen Widawsky * occurred. 1164e3689190SBen Widawsky * @work: workqueue struct 1165e3689190SBen Widawsky * 1166e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1167e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1168e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1169e3689190SBen Widawsky */ 1170e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1171e3689190SBen Widawsky { 11722d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11732d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1174e3689190SBen Widawsky u32 error_status, row, bank, subbank; 117535a85ac6SBen Widawsky char *parity_event[6]; 1176e3689190SBen Widawsky uint32_t misccpctl; 1177e3689190SBen Widawsky unsigned long flags; 117835a85ac6SBen Widawsky uint8_t slice = 0; 1179e3689190SBen Widawsky 1180e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1181e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1182e3689190SBen Widawsky * any time we access those registers. 1183e3689190SBen Widawsky */ 1184e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1185e3689190SBen Widawsky 118635a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 118735a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 118835a85ac6SBen Widawsky goto out; 118935a85ac6SBen Widawsky 1190e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1191e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1192e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1193e3689190SBen Widawsky 119435a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 119535a85ac6SBen Widawsky u32 reg; 119635a85ac6SBen Widawsky 119735a85ac6SBen Widawsky slice--; 119835a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 119935a85ac6SBen Widawsky break; 120035a85ac6SBen Widawsky 120135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 120235a85ac6SBen Widawsky 120335a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 120435a85ac6SBen Widawsky 120535a85ac6SBen Widawsky error_status = I915_READ(reg); 1206e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1207e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1208e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1209e3689190SBen Widawsky 121035a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 121135a85ac6SBen Widawsky POSTING_READ(reg); 1212e3689190SBen Widawsky 1213cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1214e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1215e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1216e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 121735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 121835a85ac6SBen Widawsky parity_event[5] = NULL; 1219e3689190SBen Widawsky 12205bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1221e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1222e3689190SBen Widawsky 122335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 122435a85ac6SBen Widawsky slice, row, bank, subbank); 1225e3689190SBen Widawsky 122635a85ac6SBen Widawsky kfree(parity_event[4]); 1227e3689190SBen Widawsky kfree(parity_event[3]); 1228e3689190SBen Widawsky kfree(parity_event[2]); 1229e3689190SBen Widawsky kfree(parity_event[1]); 1230e3689190SBen Widawsky } 1231e3689190SBen Widawsky 123235a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 123335a85ac6SBen Widawsky 123435a85ac6SBen Widawsky out: 123535a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 123635a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 123735a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 123835a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 123935a85ac6SBen Widawsky 124035a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 124135a85ac6SBen Widawsky } 124235a85ac6SBen Widawsky 124335a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1244e3689190SBen Widawsky { 12452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1246e3689190SBen Widawsky 1247040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1248e3689190SBen Widawsky return; 1249e3689190SBen Widawsky 1250d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 125135a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1252d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1253e3689190SBen Widawsky 125435a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 125535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 125635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 125735a85ac6SBen Widawsky 125835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 125935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 126035a85ac6SBen Widawsky 1261a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1262e3689190SBen Widawsky } 1263e3689190SBen Widawsky 1264f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1265f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1266f1af8fc1SPaulo Zanoni u32 gt_iir) 1267f1af8fc1SPaulo Zanoni { 1268f1af8fc1SPaulo Zanoni if (gt_iir & 1269f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1270f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1271f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1272f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1273f1af8fc1SPaulo Zanoni } 1274f1af8fc1SPaulo Zanoni 1275e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1276e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1277e7b4c6b1SDaniel Vetter u32 gt_iir) 1278e7b4c6b1SDaniel Vetter { 1279e7b4c6b1SDaniel Vetter 1280cc609d5dSBen Widawsky if (gt_iir & 1281cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1282e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1283cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1284e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1285cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1286e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1287e7b4c6b1SDaniel Vetter 1288cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1289cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1290cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 129158174462SMika Kuoppala i915_handle_error(dev, false, "GT error interrupt 0x%08x", 129258174462SMika Kuoppala gt_iir); 1293e7b4c6b1SDaniel Vetter } 1294e3689190SBen Widawsky 129535a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 129635a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1297e7b4c6b1SDaniel Vetter } 1298e7b4c6b1SDaniel Vetter 1299abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1300abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1301abd58f01SBen Widawsky u32 master_ctl) 1302abd58f01SBen Widawsky { 1303abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1304abd58f01SBen Widawsky uint32_t tmp = 0; 1305abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1306abd58f01SBen Widawsky 1307abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1308abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1309abd58f01SBen Widawsky if (tmp) { 1310abd58f01SBen Widawsky ret = IRQ_HANDLED; 1311abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1312abd58f01SBen Widawsky bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1313abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1314abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[RCS]); 1315abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1316abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[BCS]); 1317abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(0), tmp); 1318abd58f01SBen Widawsky } else 1319abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1320abd58f01SBen Widawsky } 1321abd58f01SBen Widawsky 132285f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1323abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1324abd58f01SBen Widawsky if (tmp) { 1325abd58f01SBen Widawsky ret = IRQ_HANDLED; 1326abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1327abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1328abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VCS]); 132985f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 133085f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 133185f9b5f9SZhao Yakui notify_ring(dev, &dev_priv->ring[VCS2]); 1332abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(1), tmp); 1333abd58f01SBen Widawsky } else 1334abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1335abd58f01SBen Widawsky } 1336abd58f01SBen Widawsky 1337abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1338abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1339abd58f01SBen Widawsky if (tmp) { 1340abd58f01SBen Widawsky ret = IRQ_HANDLED; 1341abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1342abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1343abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VECS]); 1344abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(3), tmp); 1345abd58f01SBen Widawsky } else 1346abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1347abd58f01SBen Widawsky } 1348abd58f01SBen Widawsky 1349abd58f01SBen Widawsky return ret; 1350abd58f01SBen Widawsky } 1351abd58f01SBen Widawsky 1352b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1353b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1354b543fb04SEgbert Eich 135510a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1356b543fb04SEgbert Eich u32 hotplug_trigger, 1357b543fb04SEgbert Eich const u32 *hpd) 1358b543fb04SEgbert Eich { 13592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1360b543fb04SEgbert Eich int i; 136110a504deSDaniel Vetter bool storm_detected = false; 1362b543fb04SEgbert Eich 136391d131d2SDaniel Vetter if (!hotplug_trigger) 136491d131d2SDaniel Vetter return; 136591d131d2SDaniel Vetter 1366cc9bd499SImre Deak DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 1367cc9bd499SImre Deak hotplug_trigger); 1368cc9bd499SImre Deak 1369b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1370b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1371821450c6SEgbert Eich 13723ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 13733ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 13743ff04a16SDaniel Vetter /* 13753ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 13763ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 13773ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 13783ff04a16SDaniel Vetter * interrupts on saner platforms. 13793ff04a16SDaniel Vetter */ 13803ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1381cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1382cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1383b8f102e8SEgbert Eich 13843ff04a16SDaniel Vetter continue; 13853ff04a16SDaniel Vetter } 13863ff04a16SDaniel Vetter 1387b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1388b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1389b543fb04SEgbert Eich continue; 1390b543fb04SEgbert Eich 1391bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1392b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1393b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1394b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1395b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1396b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1397b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1398b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1399b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1400142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1401b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 140210a504deSDaniel Vetter storm_detected = true; 1403b543fb04SEgbert Eich } else { 1404b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1405b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1406b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1407b543fb04SEgbert Eich } 1408b543fb04SEgbert Eich } 1409b543fb04SEgbert Eich 141010a504deSDaniel Vetter if (storm_detected) 141110a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1412b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 14135876fa0dSDaniel Vetter 1414645416f5SDaniel Vetter /* 1415645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1416645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1417645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1418645416f5SDaniel Vetter * deadlock. 1419645416f5SDaniel Vetter */ 1420645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1421b543fb04SEgbert Eich } 1422b543fb04SEgbert Eich 1423515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1424515ac2bbSDaniel Vetter { 14252d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 142628c70f16SDaniel Vetter 142728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1428515ac2bbSDaniel Vetter } 1429515ac2bbSDaniel Vetter 1430ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1431ce99c256SDaniel Vetter { 14322d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 14339ee32feaSDaniel Vetter 14349ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1435ce99c256SDaniel Vetter } 1436ce99c256SDaniel Vetter 14378bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1438277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1439eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1440eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 14418bc5e955SDaniel Vetter uint32_t crc4) 14428bf1e9f1SShuang He { 14438bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 14448bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 14458bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1446ac2300d4SDamien Lespiau int head, tail; 1447b2c88f5bSDamien Lespiau 1448d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1449d538bbdfSDamien Lespiau 14500c912c79SDamien Lespiau if (!pipe_crc->entries) { 1451d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 14520c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 14530c912c79SDamien Lespiau return; 14540c912c79SDamien Lespiau } 14550c912c79SDamien Lespiau 1456d538bbdfSDamien Lespiau head = pipe_crc->head; 1457d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1458b2c88f5bSDamien Lespiau 1459b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1460d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1461b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1462b2c88f5bSDamien Lespiau return; 1463b2c88f5bSDamien Lespiau } 1464b2c88f5bSDamien Lespiau 1465b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 14668bf1e9f1SShuang He 14678bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1468eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1469eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1470eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1471eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1472eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1473b2c88f5bSDamien Lespiau 1474b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1475d538bbdfSDamien Lespiau pipe_crc->head = head; 1476d538bbdfSDamien Lespiau 1477d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 147807144428SDamien Lespiau 147907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 14808bf1e9f1SShuang He } 1481277de95eSDaniel Vetter #else 1482277de95eSDaniel Vetter static inline void 1483277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1484277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1485277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1486277de95eSDaniel Vetter uint32_t crc4) {} 1487277de95eSDaniel Vetter #endif 1488eba94eb9SDaniel Vetter 1489277de95eSDaniel Vetter 1490277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 14915a69b89fSDaniel Vetter { 14925a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 14935a69b89fSDaniel Vetter 1494277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14955a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 14965a69b89fSDaniel Vetter 0, 0, 0, 0); 14975a69b89fSDaniel Vetter } 14985a69b89fSDaniel Vetter 1499277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1500eba94eb9SDaniel Vetter { 1501eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1502eba94eb9SDaniel Vetter 1503277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1504eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1505eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1506eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1507eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15088bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1509eba94eb9SDaniel Vetter } 15105b3a856bSDaniel Vetter 1511277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15125b3a856bSDaniel Vetter { 15135b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15140b5c5ed0SDaniel Vetter uint32_t res1, res2; 15150b5c5ed0SDaniel Vetter 15160b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 15170b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15180b5c5ed0SDaniel Vetter else 15190b5c5ed0SDaniel Vetter res1 = 0; 15200b5c5ed0SDaniel Vetter 15210b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 15220b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 15230b5c5ed0SDaniel Vetter else 15240b5c5ed0SDaniel Vetter res2 = 0; 15255b3a856bSDaniel Vetter 1526277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 15270b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 15280b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 15290b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 15300b5c5ed0SDaniel Vetter res1, res2); 15315b3a856bSDaniel Vetter } 15328bf1e9f1SShuang He 15331403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 15341403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 15351403c0d4SPaulo Zanoni * the work queue. */ 15361403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1537baf02a1fSBen Widawsky { 1538a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 153959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1540a6706b45SDeepak S dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1541a6706b45SDeepak S snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 154259cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 15432adbee62SDaniel Vetter 15442adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 154541a05a3aSDaniel Vetter } 1546baf02a1fSBen Widawsky 15471403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 154812638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 154912638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 155012638c57SBen Widawsky 155112638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 155258174462SMika Kuoppala i915_handle_error(dev_priv->dev, false, 155358174462SMika Kuoppala "VEBOX CS error interrupt 0x%08x", 155458174462SMika Kuoppala pm_iir); 155512638c57SBen Widawsky } 155612638c57SBen Widawsky } 15571403c0d4SPaulo Zanoni } 1558baf02a1fSBen Widawsky 1559*8d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 1560*8d7849dbSVille Syrjälä { 1561*8d7849dbSVille Syrjälä struct intel_crtc *crtc; 1562*8d7849dbSVille Syrjälä 1563*8d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 1564*8d7849dbSVille Syrjälä return false; 1565*8d7849dbSVille Syrjälä 1566*8d7849dbSVille Syrjälä crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe)); 1567*8d7849dbSVille Syrjälä wake_up(&crtc->vbl_wait); 1568*8d7849dbSVille Syrjälä 1569*8d7849dbSVille Syrjälä return true; 1570*8d7849dbSVille Syrjälä } 1571*8d7849dbSVille Syrjälä 1572c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 15737e231dbeSJesse Barnes { 1574c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 157591d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 15767e231dbeSJesse Barnes int pipe; 15777e231dbeSJesse Barnes 157858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 15797e231dbeSJesse Barnes for_each_pipe(pipe) { 158091d181ddSImre Deak int reg; 1581bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 158291d181ddSImre Deak 1583bbb5eebfSDaniel Vetter /* 1584bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1585bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1586bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1587bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1588bbb5eebfSDaniel Vetter * handle. 1589bbb5eebfSDaniel Vetter */ 1590bbb5eebfSDaniel Vetter mask = 0; 1591bbb5eebfSDaniel Vetter if (__cpu_fifo_underrun_reporting_enabled(dev, pipe)) 1592bbb5eebfSDaniel Vetter mask |= PIPE_FIFO_UNDERRUN_STATUS; 1593bbb5eebfSDaniel Vetter 1594bbb5eebfSDaniel Vetter switch (pipe) { 1595bbb5eebfSDaniel Vetter case PIPE_A: 1596bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1597bbb5eebfSDaniel Vetter break; 1598bbb5eebfSDaniel Vetter case PIPE_B: 1599bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1600bbb5eebfSDaniel Vetter break; 1601bbb5eebfSDaniel Vetter } 1602bbb5eebfSDaniel Vetter if (iir & iir_bit) 1603bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1604bbb5eebfSDaniel Vetter 1605bbb5eebfSDaniel Vetter if (!mask) 160691d181ddSImre Deak continue; 160791d181ddSImre Deak 160891d181ddSImre Deak reg = PIPESTAT(pipe); 1609bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1610bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16117e231dbeSJesse Barnes 16127e231dbeSJesse Barnes /* 16137e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16147e231dbeSJesse Barnes */ 161591d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 161691d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 16177e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 16187e231dbeSJesse Barnes } 161958ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 16207e231dbeSJesse Barnes 162131acc7f5SJesse Barnes for_each_pipe(pipe) { 16227b5562d4SJesse Barnes if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1623*8d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 162431acc7f5SJesse Barnes 1625579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 162631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 162731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 162831acc7f5SJesse Barnes } 16294356d586SDaniel Vetter 16304356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1631277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 16322d9d2b0bSVille Syrjälä 16332d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 16342d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1635fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 163631acc7f5SJesse Barnes } 163731acc7f5SJesse Barnes 1638c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1639c1874ed7SImre Deak gmbus_irq_handler(dev); 1640c1874ed7SImre Deak } 1641c1874ed7SImre Deak 164216c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 164316c6c56bSVille Syrjälä { 164416c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 164516c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 164616c6c56bSVille Syrjälä 164716c6c56bSVille Syrjälä if (IS_G4X(dev)) { 164816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 164916c6c56bSVille Syrjälä 165016c6c56bSVille Syrjälä intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x); 165116c6c56bSVille Syrjälä } else { 165216c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 165316c6c56bSVille Syrjälä 165416c6c56bSVille Syrjälä intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 165516c6c56bSVille Syrjälä } 165616c6c56bSVille Syrjälä 165716c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 165816c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 165916c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 166016c6c56bSVille Syrjälä 166116c6c56bSVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 166216c6c56bSVille Syrjälä /* 166316c6c56bSVille Syrjälä * Make sure hotplug status is cleared before we clear IIR, or else we 166416c6c56bSVille Syrjälä * may miss hotplug events. 166516c6c56bSVille Syrjälä */ 166616c6c56bSVille Syrjälä POSTING_READ(PORT_HOTPLUG_STAT); 166716c6c56bSVille Syrjälä } 166816c6c56bSVille Syrjälä 1669c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1670c1874ed7SImre Deak { 1671c1874ed7SImre Deak struct drm_device *dev = (struct drm_device *) arg; 16722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1673c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1674c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1675c1874ed7SImre Deak 1676c1874ed7SImre Deak while (true) { 1677c1874ed7SImre Deak iir = I915_READ(VLV_IIR); 1678c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1679c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 1680c1874ed7SImre Deak 1681c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1682c1874ed7SImre Deak goto out; 1683c1874ed7SImre Deak 1684c1874ed7SImre Deak ret = IRQ_HANDLED; 1685c1874ed7SImre Deak 1686c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 1687c1874ed7SImre Deak 1688c1874ed7SImre Deak valleyview_pipestat_irq_handler(dev, iir); 1689c1874ed7SImre Deak 16907e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 169116c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 169216c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 16937e231dbeSJesse Barnes 169460611c13SPaulo Zanoni if (pm_iir) 1695d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 16967e231dbeSJesse Barnes 16977e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 16987e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 16997e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 17007e231dbeSJesse Barnes } 17017e231dbeSJesse Barnes 17027e231dbeSJesse Barnes out: 17037e231dbeSJesse Barnes return ret; 17047e231dbeSJesse Barnes } 17057e231dbeSJesse Barnes 170623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1707776ad806SJesse Barnes { 17082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 17099db4a9c7SJesse Barnes int pipe; 1710b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1711776ad806SJesse Barnes 171210a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 171391d131d2SDaniel Vetter 1714cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1715cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1716776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1717cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1718cfc33bf7SVille Syrjälä port_name(port)); 1719cfc33bf7SVille Syrjälä } 1720776ad806SJesse Barnes 1721ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1722ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1723ce99c256SDaniel Vetter 1724776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1725515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1726776ad806SJesse Barnes 1727776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1728776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1729776ad806SJesse Barnes 1730776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1731776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1732776ad806SJesse Barnes 1733776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1734776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1735776ad806SJesse Barnes 17369db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 17379db4a9c7SJesse Barnes for_each_pipe(pipe) 17389db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 17399db4a9c7SJesse Barnes pipe_name(pipe), 17409db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1741776ad806SJesse Barnes 1742776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1743776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1744776ad806SJesse Barnes 1745776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1746776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1747776ad806SJesse Barnes 1748776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 17498664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 17508664281bSPaulo Zanoni false)) 1751fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 17528664281bSPaulo Zanoni 17538664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 17548664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 17558664281bSPaulo Zanoni false)) 1756fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 17578664281bSPaulo Zanoni } 17588664281bSPaulo Zanoni 17598664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 17608664281bSPaulo Zanoni { 17618664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17628664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17635a69b89fSDaniel Vetter enum pipe pipe; 17648664281bSPaulo Zanoni 1765de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1766de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1767de032bf4SPaulo Zanoni 17685a69b89fSDaniel Vetter for_each_pipe(pipe) { 17695a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 17705a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 17715a69b89fSDaniel Vetter false)) 1772fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 17735a69b89fSDaniel Vetter pipe_name(pipe)); 17745a69b89fSDaniel Vetter } 17758664281bSPaulo Zanoni 17765a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 17775a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1778277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 17795a69b89fSDaniel Vetter else 1780277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 17815a69b89fSDaniel Vetter } 17825a69b89fSDaniel Vetter } 17838bf1e9f1SShuang He 17848664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17858664281bSPaulo Zanoni } 17868664281bSPaulo Zanoni 17878664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 17888664281bSPaulo Zanoni { 17898664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17908664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 17918664281bSPaulo Zanoni 1792de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1793de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1794de032bf4SPaulo Zanoni 17958664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 17968664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 17978664281bSPaulo Zanoni false)) 1798fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 17998664281bSPaulo Zanoni 18008664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 18018664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 18028664281bSPaulo Zanoni false)) 1803fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 18048664281bSPaulo Zanoni 18058664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 18068664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 18078664281bSPaulo Zanoni false)) 1808fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder C FIFO underrun\n"); 18098664281bSPaulo Zanoni 18108664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1811776ad806SJesse Barnes } 1812776ad806SJesse Barnes 181323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 181423e81d69SAdam Jackson { 18152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 181623e81d69SAdam Jackson int pipe; 1817b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 181823e81d69SAdam Jackson 181910a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 182091d131d2SDaniel Vetter 1821cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1822cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 182323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1824cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1825cfc33bf7SVille Syrjälä port_name(port)); 1826cfc33bf7SVille Syrjälä } 182723e81d69SAdam Jackson 182823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1829ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 183023e81d69SAdam Jackson 183123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1832515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 183323e81d69SAdam Jackson 183423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 183523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 183623e81d69SAdam Jackson 183723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 183823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 183923e81d69SAdam Jackson 184023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 184123e81d69SAdam Jackson for_each_pipe(pipe) 184223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 184323e81d69SAdam Jackson pipe_name(pipe), 184423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 18458664281bSPaulo Zanoni 18468664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 18478664281bSPaulo Zanoni cpt_serr_int_handler(dev); 184823e81d69SAdam Jackson } 184923e81d69SAdam Jackson 1850c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1851c008bc6eSPaulo Zanoni { 1852c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 185340da17c2SDaniel Vetter enum pipe pipe; 1854c008bc6eSPaulo Zanoni 1855c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1856c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1857c008bc6eSPaulo Zanoni 1858c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1859c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1860c008bc6eSPaulo Zanoni 1861c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1862c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1863c008bc6eSPaulo Zanoni 186440da17c2SDaniel Vetter for_each_pipe(pipe) { 186540da17c2SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1866*8d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 1867c008bc6eSPaulo Zanoni 186840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 186940da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1870fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 187140da17c2SDaniel Vetter pipe_name(pipe)); 1872c008bc6eSPaulo Zanoni 187340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 187440da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18755b3a856bSDaniel Vetter 187640da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 187740da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 187840da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 187940da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1880c008bc6eSPaulo Zanoni } 1881c008bc6eSPaulo Zanoni } 1882c008bc6eSPaulo Zanoni 1883c008bc6eSPaulo Zanoni /* check event from PCH */ 1884c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1885c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1886c008bc6eSPaulo Zanoni 1887c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1888c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1889c008bc6eSPaulo Zanoni else 1890c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1891c008bc6eSPaulo Zanoni 1892c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1893c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1894c008bc6eSPaulo Zanoni } 1895c008bc6eSPaulo Zanoni 1896c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1897c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1898c008bc6eSPaulo Zanoni } 1899c008bc6eSPaulo Zanoni 19009719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 19019719fb98SPaulo Zanoni { 19029719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 190307d27e20SDamien Lespiau enum pipe pipe; 19049719fb98SPaulo Zanoni 19059719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 19069719fb98SPaulo Zanoni ivb_err_int_handler(dev); 19079719fb98SPaulo Zanoni 19089719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 19099719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 19109719fb98SPaulo Zanoni 19119719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 19129719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 19139719fb98SPaulo Zanoni 191407d27e20SDamien Lespiau for_each_pipe(pipe) { 191507d27e20SDamien Lespiau if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 1916*8d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 191740da17c2SDaniel Vetter 191840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 191907d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 192007d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 192107d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 19229719fb98SPaulo Zanoni } 19239719fb98SPaulo Zanoni } 19249719fb98SPaulo Zanoni 19259719fb98SPaulo Zanoni /* check event from PCH */ 19269719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 19279719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 19289719fb98SPaulo Zanoni 19299719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 19309719fb98SPaulo Zanoni 19319719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 19329719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 19339719fb98SPaulo Zanoni } 19349719fb98SPaulo Zanoni } 19359719fb98SPaulo Zanoni 1936f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1937b1f14ad0SJesse Barnes { 1938b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 19392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1940f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 19410e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1942b1f14ad0SJesse Barnes 19438664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 19448664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1945907b28c5SChris Wilson intel_uncore_check_errors(dev); 19468664281bSPaulo Zanoni 1947b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1948b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1949b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 195023a78516SPaulo Zanoni POSTING_READ(DEIER); 19510e43406bSChris Wilson 195244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 195344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 195444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 195544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 195644498aeaSPaulo Zanoni * due to its back queue). */ 1957ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 195844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 195944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 196044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1961ab5c608bSBen Widawsky } 196244498aeaSPaulo Zanoni 19630e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 19640e43406bSChris Wilson if (gt_iir) { 1965d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 19660e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1967d8fc8a47SPaulo Zanoni else 1968d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 19690e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 19700e43406bSChris Wilson ret = IRQ_HANDLED; 19710e43406bSChris Wilson } 1972b1f14ad0SJesse Barnes 1973b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 19740e43406bSChris Wilson if (de_iir) { 1975f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 19769719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1977f1af8fc1SPaulo Zanoni else 1978f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 19790e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 19800e43406bSChris Wilson ret = IRQ_HANDLED; 19810e43406bSChris Wilson } 19820e43406bSChris Wilson 1983f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1984f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 19850e43406bSChris Wilson if (pm_iir) { 1986d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1987b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 19880e43406bSChris Wilson ret = IRQ_HANDLED; 19890e43406bSChris Wilson } 1990f1af8fc1SPaulo Zanoni } 1991b1f14ad0SJesse Barnes 1992b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1993b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1994ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 199544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 199644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1997ab5c608bSBen Widawsky } 1998b1f14ad0SJesse Barnes 1999b1f14ad0SJesse Barnes return ret; 2000b1f14ad0SJesse Barnes } 2001b1f14ad0SJesse Barnes 2002abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2003abd58f01SBen Widawsky { 2004abd58f01SBen Widawsky struct drm_device *dev = arg; 2005abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2006abd58f01SBen Widawsky u32 master_ctl; 2007abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2008abd58f01SBen Widawsky uint32_t tmp = 0; 2009c42664ccSDaniel Vetter enum pipe pipe; 2010abd58f01SBen Widawsky 2011abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2012abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2013abd58f01SBen Widawsky if (!master_ctl) 2014abd58f01SBen Widawsky return IRQ_NONE; 2015abd58f01SBen Widawsky 2016abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2017abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2018abd58f01SBen Widawsky 2019abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2020abd58f01SBen Widawsky 2021abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2022abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2023abd58f01SBen Widawsky if (tmp & GEN8_DE_MISC_GSE) 2024abd58f01SBen Widawsky intel_opregion_asle_intr(dev); 2025abd58f01SBen Widawsky else if (tmp) 2026abd58f01SBen Widawsky DRM_ERROR("Unexpected DE Misc interrupt\n"); 2027abd58f01SBen Widawsky else 2028abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2029abd58f01SBen Widawsky 2030abd58f01SBen Widawsky if (tmp) { 2031abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2032abd58f01SBen Widawsky ret = IRQ_HANDLED; 2033abd58f01SBen Widawsky } 2034abd58f01SBen Widawsky } 2035abd58f01SBen Widawsky 20366d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 20376d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 20386d766f02SDaniel Vetter if (tmp & GEN8_AUX_CHANNEL_A) 20396d766f02SDaniel Vetter dp_aux_irq_handler(dev); 20406d766f02SDaniel Vetter else if (tmp) 20416d766f02SDaniel Vetter DRM_ERROR("Unexpected DE Port interrupt\n"); 20426d766f02SDaniel Vetter else 20436d766f02SDaniel Vetter DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 20446d766f02SDaniel Vetter 20456d766f02SDaniel Vetter if (tmp) { 20466d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 20476d766f02SDaniel Vetter ret = IRQ_HANDLED; 20486d766f02SDaniel Vetter } 20496d766f02SDaniel Vetter } 20506d766f02SDaniel Vetter 2051abd58f01SBen Widawsky for_each_pipe(pipe) { 2052abd58f01SBen Widawsky uint32_t pipe_iir; 2053abd58f01SBen Widawsky 2054c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2055c42664ccSDaniel Vetter continue; 2056c42664ccSDaniel Vetter 2057abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2058abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_VBLANK) 2059*8d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 2060abd58f01SBen Widawsky 2061d0e1f1cbSDamien Lespiau if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) { 2062abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2063abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2064abd58f01SBen Widawsky } 2065abd58f01SBen Widawsky 20660fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 20670fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20680fbe7870SDaniel Vetter 206938d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 207038d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 207138d83c96SDaniel Vetter false)) 2072fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 207338d83c96SDaniel Vetter pipe_name(pipe)); 207438d83c96SDaniel Vetter } 207538d83c96SDaniel Vetter 207630100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 207730100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 207830100f2bSDaniel Vetter pipe_name(pipe), 207930100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 208030100f2bSDaniel Vetter } 2081abd58f01SBen Widawsky 2082abd58f01SBen Widawsky if (pipe_iir) { 2083abd58f01SBen Widawsky ret = IRQ_HANDLED; 2084abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2085c42664ccSDaniel Vetter } else 2086abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2087abd58f01SBen Widawsky } 2088abd58f01SBen Widawsky 208992d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 209092d03a80SDaniel Vetter /* 209192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 209292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 209392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 209492d03a80SDaniel Vetter */ 209592d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 209692d03a80SDaniel Vetter 209792d03a80SDaniel Vetter cpt_irq_handler(dev, pch_iir); 209892d03a80SDaniel Vetter 209992d03a80SDaniel Vetter if (pch_iir) { 210092d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 210192d03a80SDaniel Vetter ret = IRQ_HANDLED; 210292d03a80SDaniel Vetter } 210392d03a80SDaniel Vetter } 210492d03a80SDaniel Vetter 2105abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2106abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2107abd58f01SBen Widawsky 2108abd58f01SBen Widawsky return ret; 2109abd58f01SBen Widawsky } 2110abd58f01SBen Widawsky 211117e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 211217e1df07SDaniel Vetter bool reset_completed) 211317e1df07SDaniel Vetter { 211417e1df07SDaniel Vetter struct intel_ring_buffer *ring; 211517e1df07SDaniel Vetter int i; 211617e1df07SDaniel Vetter 211717e1df07SDaniel Vetter /* 211817e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 211917e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 212017e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 212117e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 212217e1df07SDaniel Vetter */ 212317e1df07SDaniel Vetter 212417e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 212517e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 212617e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 212717e1df07SDaniel Vetter 212817e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 212917e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 213017e1df07SDaniel Vetter 213117e1df07SDaniel Vetter /* 213217e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 213317e1df07SDaniel Vetter * reset state is cleared. 213417e1df07SDaniel Vetter */ 213517e1df07SDaniel Vetter if (reset_completed) 213617e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 213717e1df07SDaniel Vetter } 213817e1df07SDaniel Vetter 21398a905236SJesse Barnes /** 21408a905236SJesse Barnes * i915_error_work_func - do process context error handling work 21418a905236SJesse Barnes * @work: work struct 21428a905236SJesse Barnes * 21438a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 21448a905236SJesse Barnes * was detected. 21458a905236SJesse Barnes */ 21468a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 21478a905236SJesse Barnes { 21481f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 21491f83fee0SDaniel Vetter work); 21502d1013ddSJani Nikula struct drm_i915_private *dev_priv = 21512d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 21528a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2153cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2154cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2155cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 215617e1df07SDaniel Vetter int ret; 21578a905236SJesse Barnes 21585bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 21598a905236SJesse Barnes 21607db0ba24SDaniel Vetter /* 21617db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 21627db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 21637db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 21647db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 21657db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 21667db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 21677db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 21687db0ba24SDaniel Vetter * work we don't need to worry about any other races. 21697db0ba24SDaniel Vetter */ 21707db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 217144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 21725bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 21737db0ba24SDaniel Vetter reset_event); 21741f83fee0SDaniel Vetter 217517e1df07SDaniel Vetter /* 2176f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2177f454c694SImre Deak * reference held, for example because there is a pending GPU 2178f454c694SImre Deak * request that won't finish until the reset is done. This 2179f454c694SImre Deak * isn't the case at least when we get here by doing a 2180f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2181f454c694SImre Deak */ 2182f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2183f454c694SImre Deak /* 218417e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 218517e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 218617e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 218717e1df07SDaniel Vetter * deadlocks with the reset work. 218817e1df07SDaniel Vetter */ 2189f69061beSDaniel Vetter ret = i915_reset(dev); 2190f69061beSDaniel Vetter 219117e1df07SDaniel Vetter intel_display_handle_reset(dev); 219217e1df07SDaniel Vetter 2193f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2194f454c694SImre Deak 2195f69061beSDaniel Vetter if (ret == 0) { 2196f69061beSDaniel Vetter /* 2197f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2198f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2199f69061beSDaniel Vetter * complete. 2200f69061beSDaniel Vetter * 2201f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2202f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2203f69061beSDaniel Vetter * updates before 2204f69061beSDaniel Vetter * the counter increment. 2205f69061beSDaniel Vetter */ 2206f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 2207f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2208f69061beSDaniel Vetter 22095bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2210f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 22111f83fee0SDaniel Vetter } else { 22122ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2213f316a42cSBen Gamari } 22141f83fee0SDaniel Vetter 221517e1df07SDaniel Vetter /* 221617e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 221717e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 221817e1df07SDaniel Vetter */ 221917e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2220f316a42cSBen Gamari } 22218a905236SJesse Barnes } 22228a905236SJesse Barnes 222335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2224c0e09200SDave Airlie { 22258a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2226bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 222763eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2228050ee91fSBen Widawsky int pipe, i; 222963eeaf38SJesse Barnes 223035aed2e6SChris Wilson if (!eir) 223135aed2e6SChris Wilson return; 223263eeaf38SJesse Barnes 2233a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 22348a905236SJesse Barnes 2235bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2236bd9854f9SBen Widawsky 22378a905236SJesse Barnes if (IS_G4X(dev)) { 22388a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 22398a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 22408a905236SJesse Barnes 2241a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2242a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2243050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2244050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2245a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2246a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 22478a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 22483143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 22498a905236SJesse Barnes } 22508a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 22518a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2252a70491ccSJoe Perches pr_err("page table error\n"); 2253a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 22548a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22553143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 22568a905236SJesse Barnes } 22578a905236SJesse Barnes } 22588a905236SJesse Barnes 2259a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 226063eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 226163eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2262a70491ccSJoe Perches pr_err("page table error\n"); 2263a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 226463eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22653143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 226663eeaf38SJesse Barnes } 22678a905236SJesse Barnes } 22688a905236SJesse Barnes 226963eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2270a70491ccSJoe Perches pr_err("memory refresh error:\n"); 22719db4a9c7SJesse Barnes for_each_pipe(pipe) 2272a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 22739db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 227463eeaf38SJesse Barnes /* pipestat has already been acked */ 227563eeaf38SJesse Barnes } 227663eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2277a70491ccSJoe Perches pr_err("instruction error\n"); 2278a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2279050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2280050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2281a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 228263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 228363eeaf38SJesse Barnes 2284a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2285a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2286a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 228763eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 22883143a2bfSChris Wilson POSTING_READ(IPEIR); 228963eeaf38SJesse Barnes } else { 229063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 229163eeaf38SJesse Barnes 2292a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2293a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2294a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2295a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 229663eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 22973143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 229863eeaf38SJesse Barnes } 229963eeaf38SJesse Barnes } 230063eeaf38SJesse Barnes 230163eeaf38SJesse Barnes I915_WRITE(EIR, eir); 23023143a2bfSChris Wilson POSTING_READ(EIR); 230363eeaf38SJesse Barnes eir = I915_READ(EIR); 230463eeaf38SJesse Barnes if (eir) { 230563eeaf38SJesse Barnes /* 230663eeaf38SJesse Barnes * some errors might have become stuck, 230763eeaf38SJesse Barnes * mask them. 230863eeaf38SJesse Barnes */ 230963eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 231063eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 231163eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 231263eeaf38SJesse Barnes } 231335aed2e6SChris Wilson } 231435aed2e6SChris Wilson 231535aed2e6SChris Wilson /** 231635aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 231735aed2e6SChris Wilson * @dev: drm device 231835aed2e6SChris Wilson * 231935aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 232035aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 232135aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 232235aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 232335aed2e6SChris Wilson * of a ring dump etc.). 232435aed2e6SChris Wilson */ 232558174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 232658174462SMika Kuoppala const char *fmt, ...) 232735aed2e6SChris Wilson { 232835aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 232958174462SMika Kuoppala va_list args; 233058174462SMika Kuoppala char error_msg[80]; 233135aed2e6SChris Wilson 233258174462SMika Kuoppala va_start(args, fmt); 233358174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 233458174462SMika Kuoppala va_end(args); 233558174462SMika Kuoppala 233658174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 233735aed2e6SChris Wilson i915_report_and_clear_eir(dev); 23388a905236SJesse Barnes 2339ba1234d1SBen Gamari if (wedged) { 2340f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2341f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2342ba1234d1SBen Gamari 234311ed50ecSBen Gamari /* 234417e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 234517e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 234617e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 234717e1df07SDaniel Vetter * processes will see a reset in progress and back off, 234817e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 234917e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 235017e1df07SDaniel Vetter * that the reset work needs to acquire. 235117e1df07SDaniel Vetter * 235217e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 235317e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 235417e1df07SDaniel Vetter * counter atomic_t. 235511ed50ecSBen Gamari */ 235617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 235711ed50ecSBen Gamari } 235811ed50ecSBen Gamari 2359122f46baSDaniel Vetter /* 2360122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2361122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2362122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2363122f46baSDaniel Vetter * code will deadlock. 2364122f46baSDaniel Vetter */ 2365122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 23668a905236SJesse Barnes } 23678a905236SJesse Barnes 236821ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 23694e5359cdSSimon Farnsworth { 23702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 23714e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 23724e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 237305394f39SChris Wilson struct drm_i915_gem_object *obj; 23744e5359cdSSimon Farnsworth struct intel_unpin_work *work; 23754e5359cdSSimon Farnsworth unsigned long flags; 23764e5359cdSSimon Farnsworth bool stall_detected; 23774e5359cdSSimon Farnsworth 23784e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 23794e5359cdSSimon Farnsworth if (intel_crtc == NULL) 23804e5359cdSSimon Farnsworth return; 23814e5359cdSSimon Farnsworth 23824e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 23834e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 23844e5359cdSSimon Farnsworth 2385e7d841caSChris Wilson if (work == NULL || 2386e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2387e7d841caSChris Wilson !work->enable_stall_check) { 23884e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 23894e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 23904e5359cdSSimon Farnsworth return; 23914e5359cdSSimon Farnsworth } 23924e5359cdSSimon Farnsworth 23934e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 239405394f39SChris Wilson obj = work->pending_flip_obj; 2395a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 23969db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2397446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2398f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 23994e5359cdSSimon Farnsworth } else { 24009db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2401f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 2402f4510a27SMatt Roper crtc->y * crtc->primary->fb->pitches[0] + 2403f4510a27SMatt Roper crtc->x * crtc->primary->fb->bits_per_pixel/8); 24044e5359cdSSimon Farnsworth } 24054e5359cdSSimon Farnsworth 24064e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 24074e5359cdSSimon Farnsworth 24084e5359cdSSimon Farnsworth if (stall_detected) { 24094e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 24104e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 24114e5359cdSSimon Farnsworth } 24124e5359cdSSimon Farnsworth } 24134e5359cdSSimon Farnsworth 241442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 241542f52ef8SKeith Packard * we use as a pipe index 241642f52ef8SKeith Packard */ 2417f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 24180a3e67a4SJesse Barnes { 24192d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2420e9d21d7fSKeith Packard unsigned long irqflags; 242171e0ffa5SJesse Barnes 24225eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 242371e0ffa5SJesse Barnes return -EINVAL; 24240a3e67a4SJesse Barnes 24251ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2426f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 24277c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2428755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24290a3e67a4SJesse Barnes else 24307c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2431755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 24328692d00eSChris Wilson 24338692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 24343d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 24356b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 24361ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24378692d00eSChris Wilson 24380a3e67a4SJesse Barnes return 0; 24390a3e67a4SJesse Barnes } 24400a3e67a4SJesse Barnes 2441f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2442f796cf8fSJesse Barnes { 24432d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2444f796cf8fSJesse Barnes unsigned long irqflags; 2445b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 244640da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2447f796cf8fSJesse Barnes 2448f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2449f796cf8fSJesse Barnes return -EINVAL; 2450f796cf8fSJesse Barnes 2451f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2452b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2453b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2454b1f14ad0SJesse Barnes 2455b1f14ad0SJesse Barnes return 0; 2456b1f14ad0SJesse Barnes } 2457b1f14ad0SJesse Barnes 24587e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 24597e231dbeSJesse Barnes { 24602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24617e231dbeSJesse Barnes unsigned long irqflags; 24627e231dbeSJesse Barnes 24637e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 24647e231dbeSJesse Barnes return -EINVAL; 24657e231dbeSJesse Barnes 24667e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 246731acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2468755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24697e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24707e231dbeSJesse Barnes 24717e231dbeSJesse Barnes return 0; 24727e231dbeSJesse Barnes } 24737e231dbeSJesse Barnes 2474abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2475abd58f01SBen Widawsky { 2476abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2477abd58f01SBen Widawsky unsigned long irqflags; 2478abd58f01SBen Widawsky 2479abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2480abd58f01SBen Widawsky return -EINVAL; 2481abd58f01SBen Widawsky 2482abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24837167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 24847167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2485abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2486abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2487abd58f01SBen Widawsky return 0; 2488abd58f01SBen Widawsky } 2489abd58f01SBen Widawsky 249042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 249142f52ef8SKeith Packard * we use as a pipe index 249242f52ef8SKeith Packard */ 2493f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 24940a3e67a4SJesse Barnes { 24952d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2496e9d21d7fSKeith Packard unsigned long irqflags; 24970a3e67a4SJesse Barnes 24981ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24993d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 25006b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 25018692d00eSChris Wilson 25027c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2503755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2504755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25051ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25060a3e67a4SJesse Barnes } 25070a3e67a4SJesse Barnes 2508f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2509f796cf8fSJesse Barnes { 25102d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2511f796cf8fSJesse Barnes unsigned long irqflags; 2512b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 251340da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2514f796cf8fSJesse Barnes 2515f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2516b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2517b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2518b1f14ad0SJesse Barnes } 2519b1f14ad0SJesse Barnes 25207e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 25217e231dbeSJesse Barnes { 25222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 25237e231dbeSJesse Barnes unsigned long irqflags; 25247e231dbeSJesse Barnes 25257e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 252631acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2527755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25287e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25297e231dbeSJesse Barnes } 25307e231dbeSJesse Barnes 2531abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2532abd58f01SBen Widawsky { 2533abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2534abd58f01SBen Widawsky unsigned long irqflags; 2535abd58f01SBen Widawsky 2536abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2537abd58f01SBen Widawsky return; 2538abd58f01SBen Widawsky 2539abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25407167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 25417167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2542abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2543abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2544abd58f01SBen Widawsky } 2545abd58f01SBen Widawsky 2546893eead0SChris Wilson static u32 2547893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2548852835f3SZou Nan hai { 2549893eead0SChris Wilson return list_entry(ring->request_list.prev, 2550893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2551893eead0SChris Wilson } 2552893eead0SChris Wilson 25539107e9d2SChris Wilson static bool 25549107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2555893eead0SChris Wilson { 25569107e9d2SChris Wilson return (list_empty(&ring->request_list) || 25579107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2558f65d9421SBen Gamari } 2559f65d9421SBen Gamari 2560a028c4b0SDaniel Vetter static bool 2561a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2562a028c4b0SDaniel Vetter { 2563a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2564a028c4b0SDaniel Vetter /* 2565a028c4b0SDaniel Vetter * FIXME: gen8 semaphore support - currently we don't emit 2566a028c4b0SDaniel Vetter * semaphores on bdw anyway, but this needs to be addressed when 2567a028c4b0SDaniel Vetter * we merge that code. 2568a028c4b0SDaniel Vetter */ 2569a028c4b0SDaniel Vetter return false; 2570a028c4b0SDaniel Vetter } else { 2571a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2572a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2573a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2574a028c4b0SDaniel Vetter } 2575a028c4b0SDaniel Vetter } 2576a028c4b0SDaniel Vetter 25776274f212SChris Wilson static struct intel_ring_buffer * 2578921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr) 2579921d42eaSDaniel Vetter { 2580921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2581921d42eaSDaniel Vetter struct intel_ring_buffer *signaller; 2582921d42eaSDaniel Vetter int i; 2583921d42eaSDaniel Vetter 2584921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2585921d42eaSDaniel Vetter /* 2586921d42eaSDaniel Vetter * FIXME: gen8 semaphore support - currently we don't emit 2587921d42eaSDaniel Vetter * semaphores on bdw anyway, but this needs to be addressed when 2588921d42eaSDaniel Vetter * we merge that code. 2589921d42eaSDaniel Vetter */ 2590921d42eaSDaniel Vetter return NULL; 2591921d42eaSDaniel Vetter } else { 2592921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2593921d42eaSDaniel Vetter 2594921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2595921d42eaSDaniel Vetter if(ring == signaller) 2596921d42eaSDaniel Vetter continue; 2597921d42eaSDaniel Vetter 2598ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2599921d42eaSDaniel Vetter return signaller; 2600921d42eaSDaniel Vetter } 2601921d42eaSDaniel Vetter } 2602921d42eaSDaniel Vetter 2603921d42eaSDaniel Vetter DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n", 2604921d42eaSDaniel Vetter ring->id, ipehr); 2605921d42eaSDaniel Vetter 2606921d42eaSDaniel Vetter return NULL; 2607921d42eaSDaniel Vetter } 2608921d42eaSDaniel Vetter 26096274f212SChris Wilson static struct intel_ring_buffer * 26106274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2611a24a11e6SChris Wilson { 2612a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 261388fe429dSDaniel Vetter u32 cmd, ipehr, head; 261488fe429dSDaniel Vetter int i; 2615a24a11e6SChris Wilson 2616a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2617a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 26186274f212SChris Wilson return NULL; 2619a24a11e6SChris Wilson 262088fe429dSDaniel Vetter /* 262188fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 262288fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 262388fe429dSDaniel Vetter * dwords. Note that we don't care about ACTHD here since that might 262488fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 262588fe429dSDaniel Vetter * ringbuffer itself. 2626a24a11e6SChris Wilson */ 262788fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 262888fe429dSDaniel Vetter 262988fe429dSDaniel Vetter for (i = 4; i; --i) { 263088fe429dSDaniel Vetter /* 263188fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 263288fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 263388fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 263488fe429dSDaniel Vetter */ 263588fe429dSDaniel Vetter head &= ring->size - 1; 263688fe429dSDaniel Vetter 263788fe429dSDaniel Vetter /* This here seems to blow up */ 263888fe429dSDaniel Vetter cmd = ioread32(ring->virtual_start + head); 2639a24a11e6SChris Wilson if (cmd == ipehr) 2640a24a11e6SChris Wilson break; 2641a24a11e6SChris Wilson 264288fe429dSDaniel Vetter head -= 4; 264388fe429dSDaniel Vetter } 2644a24a11e6SChris Wilson 264588fe429dSDaniel Vetter if (!i) 264688fe429dSDaniel Vetter return NULL; 264788fe429dSDaniel Vetter 264888fe429dSDaniel Vetter *seqno = ioread32(ring->virtual_start + head + 4) + 1; 2649921d42eaSDaniel Vetter return semaphore_wait_to_signaller_ring(ring, ipehr); 2650a24a11e6SChris Wilson } 2651a24a11e6SChris Wilson 26526274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 26536274f212SChris Wilson { 26546274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 26556274f212SChris Wilson struct intel_ring_buffer *signaller; 26566274f212SChris Wilson u32 seqno, ctl; 26576274f212SChris Wilson 26586274f212SChris Wilson ring->hangcheck.deadlock = true; 26596274f212SChris Wilson 26606274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 26616274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 26626274f212SChris Wilson return -1; 26636274f212SChris Wilson 26646274f212SChris Wilson /* cursory check for an unkickable deadlock */ 26656274f212SChris Wilson ctl = I915_READ_CTL(signaller); 26666274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 26676274f212SChris Wilson return -1; 26686274f212SChris Wilson 26696274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 26706274f212SChris Wilson } 26716274f212SChris Wilson 26726274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 26736274f212SChris Wilson { 26746274f212SChris Wilson struct intel_ring_buffer *ring; 26756274f212SChris Wilson int i; 26766274f212SChris Wilson 26776274f212SChris Wilson for_each_ring(ring, dev_priv, i) 26786274f212SChris Wilson ring->hangcheck.deadlock = false; 26796274f212SChris Wilson } 26806274f212SChris Wilson 2681ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 268250877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd) 26831ec14ad3SChris Wilson { 26841ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 26851ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 26869107e9d2SChris Wilson u32 tmp; 26879107e9d2SChris Wilson 26886274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2689f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 26906274f212SChris Wilson 26919107e9d2SChris Wilson if (IS_GEN2(dev)) 2692f2f4d82fSJani Nikula return HANGCHECK_HUNG; 26939107e9d2SChris Wilson 26949107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 26959107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 26969107e9d2SChris Wilson * and break the hang. This should work on 26979107e9d2SChris Wilson * all but the second generation chipsets. 26989107e9d2SChris Wilson */ 26999107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 27001ec14ad3SChris Wilson if (tmp & RING_WAIT) { 270158174462SMika Kuoppala i915_handle_error(dev, false, 270258174462SMika Kuoppala "Kicking stuck wait on %s", 27031ec14ad3SChris Wilson ring->name); 27041ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2705f2f4d82fSJani Nikula return HANGCHECK_KICK; 27061ec14ad3SChris Wilson } 2707a24a11e6SChris Wilson 27086274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 27096274f212SChris Wilson switch (semaphore_passed(ring)) { 27106274f212SChris Wilson default: 2711f2f4d82fSJani Nikula return HANGCHECK_HUNG; 27126274f212SChris Wilson case 1: 271358174462SMika Kuoppala i915_handle_error(dev, false, 271458174462SMika Kuoppala "Kicking stuck semaphore on %s", 2715a24a11e6SChris Wilson ring->name); 2716a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2717f2f4d82fSJani Nikula return HANGCHECK_KICK; 27186274f212SChris Wilson case 0: 2719f2f4d82fSJani Nikula return HANGCHECK_WAIT; 27206274f212SChris Wilson } 27219107e9d2SChris Wilson } 27229107e9d2SChris Wilson 2723f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2724a24a11e6SChris Wilson } 2725d1e61e7fSChris Wilson 2726f65d9421SBen Gamari /** 2727f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 272805407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 272905407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 273005407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 273105407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 273205407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2733f65d9421SBen Gamari */ 2734a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2735f65d9421SBen Gamari { 2736f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 27372d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2738b4519513SChris Wilson struct intel_ring_buffer *ring; 2739b4519513SChris Wilson int i; 274005407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 27419107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 27429107e9d2SChris Wilson #define BUSY 1 27439107e9d2SChris Wilson #define KICK 5 27449107e9d2SChris Wilson #define HUNG 20 2745893eead0SChris Wilson 2746d330a953SJani Nikula if (!i915.enable_hangcheck) 27473e0dc6b0SBen Widawsky return; 27483e0dc6b0SBen Widawsky 2749b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 275050877445SChris Wilson u64 acthd; 275150877445SChris Wilson u32 seqno; 27529107e9d2SChris Wilson bool busy = true; 2753b4519513SChris Wilson 27546274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 27556274f212SChris Wilson 275605407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 275705407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 275805407ff8SMika Kuoppala 275905407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 27609107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2761da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2762da661464SMika Kuoppala 27639107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 27649107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2765094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2766f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 27679107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 27689107e9d2SChris Wilson ring->name); 2769f4adcd24SDaniel Vetter else 2770f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2771f4adcd24SDaniel Vetter ring->name); 27729107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2773094f9a54SChris Wilson } 2774094f9a54SChris Wilson /* Safeguard against driver failure */ 2775094f9a54SChris Wilson ring->hangcheck.score += BUSY; 27769107e9d2SChris Wilson } else 27779107e9d2SChris Wilson busy = false; 277805407ff8SMika Kuoppala } else { 27796274f212SChris Wilson /* We always increment the hangcheck score 27806274f212SChris Wilson * if the ring is busy and still processing 27816274f212SChris Wilson * the same request, so that no single request 27826274f212SChris Wilson * can run indefinitely (such as a chain of 27836274f212SChris Wilson * batches). The only time we do not increment 27846274f212SChris Wilson * the hangcheck score on this ring, if this 27856274f212SChris Wilson * ring is in a legitimate wait for another 27866274f212SChris Wilson * ring. In that case the waiting ring is a 27876274f212SChris Wilson * victim and we want to be sure we catch the 27886274f212SChris Wilson * right culprit. Then every time we do kick 27896274f212SChris Wilson * the ring, add a small increment to the 27906274f212SChris Wilson * score so that we can catch a batch that is 27916274f212SChris Wilson * being repeatedly kicked and so responsible 27926274f212SChris Wilson * for stalling the machine. 27939107e9d2SChris Wilson */ 2794ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2795ad8beaeaSMika Kuoppala acthd); 2796ad8beaeaSMika Kuoppala 2797ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2798da661464SMika Kuoppala case HANGCHECK_IDLE: 2799f2f4d82fSJani Nikula case HANGCHECK_WAIT: 28006274f212SChris Wilson break; 2801f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2802ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 28036274f212SChris Wilson break; 2804f2f4d82fSJani Nikula case HANGCHECK_KICK: 2805ea04cb31SJani Nikula ring->hangcheck.score += KICK; 28066274f212SChris Wilson break; 2807f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2808ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 28096274f212SChris Wilson stuck[i] = true; 28106274f212SChris Wilson break; 28116274f212SChris Wilson } 281205407ff8SMika Kuoppala } 28139107e9d2SChris Wilson } else { 2814da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2815da661464SMika Kuoppala 28169107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 28179107e9d2SChris Wilson * attempts across multiple batches. 28189107e9d2SChris Wilson */ 28199107e9d2SChris Wilson if (ring->hangcheck.score > 0) 28209107e9d2SChris Wilson ring->hangcheck.score--; 2821cbb465e7SChris Wilson } 2822f65d9421SBen Gamari 282305407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 282405407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 28259107e9d2SChris Wilson busy_count += busy; 282605407ff8SMika Kuoppala } 282705407ff8SMika Kuoppala 282805407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 2829b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 2830b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 283105407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2832a43adf07SChris Wilson ring->name); 2833a43adf07SChris Wilson rings_hung++; 283405407ff8SMika Kuoppala } 283505407ff8SMika Kuoppala } 283605407ff8SMika Kuoppala 283705407ff8SMika Kuoppala if (rings_hung) 283858174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 283905407ff8SMika Kuoppala 284005407ff8SMika Kuoppala if (busy_count) 284105407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 284205407ff8SMika Kuoppala * being added */ 284310cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 284410cd45b6SMika Kuoppala } 284510cd45b6SMika Kuoppala 284610cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 284710cd45b6SMika Kuoppala { 284810cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 2849d330a953SJani Nikula if (!i915.enable_hangcheck) 285010cd45b6SMika Kuoppala return; 285110cd45b6SMika Kuoppala 285299584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 285310cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2854f65d9421SBen Gamari } 2855f65d9421SBen Gamari 28561c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 285791738a95SPaulo Zanoni { 285891738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 285991738a95SPaulo Zanoni 286091738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 286191738a95SPaulo Zanoni return; 286291738a95SPaulo Zanoni 2863f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2864105b122eSPaulo Zanoni 2865105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 2866105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2867622364b6SPaulo Zanoni } 2868105b122eSPaulo Zanoni 286991738a95SPaulo Zanoni /* 2870622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2871622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2872622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2873622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2874622364b6SPaulo Zanoni * 2875622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 287691738a95SPaulo Zanoni */ 2877622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2878622364b6SPaulo Zanoni { 2879622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2880622364b6SPaulo Zanoni 2881622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 2882622364b6SPaulo Zanoni return; 2883622364b6SPaulo Zanoni 2884622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 288591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 288691738a95SPaulo Zanoni POSTING_READ(SDEIER); 288791738a95SPaulo Zanoni } 288891738a95SPaulo Zanoni 28897c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 2890d18ea1b5SDaniel Vetter { 2891d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2892d18ea1b5SDaniel Vetter 2893f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2894a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 2895f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2896d18ea1b5SDaniel Vetter } 2897d18ea1b5SDaniel Vetter 2898c0e09200SDave Airlie /* drm_dma.h hooks 2899c0e09200SDave Airlie */ 2900be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 2901036a4a7dSZhenyu Wang { 29022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2903036a4a7dSZhenyu Wang 29040c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 2905bdfcdb63SDaniel Vetter 2906f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 2907c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 2908c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 2909036a4a7dSZhenyu Wang 29107c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 2911c650156aSZhenyu Wang 29121c69eb42SPaulo Zanoni ibx_irq_reset(dev); 29137d99163dSBen Widawsky } 29147d99163dSBen Widawsky 2915be30b29fSPaulo Zanoni static void ironlake_irq_preinstall(struct drm_device *dev) 2916be30b29fSPaulo Zanoni { 2917be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 29187d99163dSBen Widawsky } 29197d99163dSBen Widawsky 29207e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 29217e231dbeSJesse Barnes { 29222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 29237e231dbeSJesse Barnes int pipe; 29247e231dbeSJesse Barnes 29257e231dbeSJesse Barnes /* VLV magic */ 29267e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 29277e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 29287e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 29297e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 29307e231dbeSJesse Barnes 29317e231dbeSJesse Barnes /* and GT */ 29327e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 29337e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2934d18ea1b5SDaniel Vetter 29357c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 29367e231dbeSJesse Barnes 29377e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 29387e231dbeSJesse Barnes 29397e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 29407e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 29417e231dbeSJesse Barnes for_each_pipe(pipe) 29427e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 29437e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29447e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 29457e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 29467e231dbeSJesse Barnes POSTING_READ(VLV_IER); 29477e231dbeSJesse Barnes } 29487e231dbeSJesse Barnes 2949823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 2950abd58f01SBen Widawsky { 2951abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2952abd58f01SBen Widawsky int pipe; 2953abd58f01SBen Widawsky 2954abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2955abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2956abd58f01SBen Widawsky 2957f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 0); 2958f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 1); 2959f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 2); 2960f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 3); 2961abd58f01SBen Widawsky 2962823f6b38SPaulo Zanoni for_each_pipe(pipe) 2963f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 2964abd58f01SBen Widawsky 2965f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 2966f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 2967f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 2968abd58f01SBen Widawsky 29691c69eb42SPaulo Zanoni ibx_irq_reset(dev); 2970abd58f01SBen Widawsky } 2971abd58f01SBen Widawsky 2972823f6b38SPaulo Zanoni static void gen8_irq_preinstall(struct drm_device *dev) 2973823f6b38SPaulo Zanoni { 2974823f6b38SPaulo Zanoni gen8_irq_reset(dev); 2975abd58f01SBen Widawsky } 2976abd58f01SBen Widawsky 297782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 297882a28bcfSDaniel Vetter { 29792d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 298082a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 298182a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2982fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 298382a28bcfSDaniel Vetter 298482a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2985fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 298682a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2987cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2988fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 298982a28bcfSDaniel Vetter } else { 2990fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 299182a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2992cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2993fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 299482a28bcfSDaniel Vetter } 299582a28bcfSDaniel Vetter 2996fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 299782a28bcfSDaniel Vetter 29987fe0b973SKeith Packard /* 29997fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 30007fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 30017fe0b973SKeith Packard * 30027fe0b973SKeith Packard * This register is the same on all known PCH chips. 30037fe0b973SKeith Packard */ 30047fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 30057fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 30067fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 30077fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 30087fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 30097fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30107fe0b973SKeith Packard } 30117fe0b973SKeith Packard 3012d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3013d46da437SPaulo Zanoni { 30142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 301582a28bcfSDaniel Vetter u32 mask; 3016d46da437SPaulo Zanoni 3017692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3018692a04cfSDaniel Vetter return; 3019692a04cfSDaniel Vetter 3020105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 30215c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3022105b122eSPaulo Zanoni else 30235c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 30248664281bSPaulo Zanoni 3025337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3026d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3027d46da437SPaulo Zanoni } 3028d46da437SPaulo Zanoni 30290a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 30300a9a8c91SDaniel Vetter { 30310a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 30320a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 30330a9a8c91SDaniel Vetter 30340a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 30350a9a8c91SDaniel Vetter 30360a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3037040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 30380a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 303935a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 304035a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 30410a9a8c91SDaniel Vetter } 30420a9a8c91SDaniel Vetter 30430a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 30440a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 30450a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 30460a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 30470a9a8c91SDaniel Vetter } else { 30480a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 30490a9a8c91SDaniel Vetter } 30500a9a8c91SDaniel Vetter 305135079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 30520a9a8c91SDaniel Vetter 30530a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 3054a6706b45SDeepak S pm_irqs |= dev_priv->pm_rps_events; 30550a9a8c91SDaniel Vetter 30560a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 30570a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 30580a9a8c91SDaniel Vetter 3059605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 306035079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 30610a9a8c91SDaniel Vetter } 30620a9a8c91SDaniel Vetter } 30630a9a8c91SDaniel Vetter 3064f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3065036a4a7dSZhenyu Wang { 30664bc9d430SDaniel Vetter unsigned long irqflags; 30672d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 30688e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 30698e76f8dcSPaulo Zanoni 30708e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 30718e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 30728e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 30738e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 30745c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 30758e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 30765c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 30778e76f8dcSPaulo Zanoni } else { 30788e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3079ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 30805b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 30815b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 30825b3a856bSDaniel Vetter DE_POISON); 30835c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 30845c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 30858e76f8dcSPaulo Zanoni } 3086036a4a7dSZhenyu Wang 30871ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3088036a4a7dSZhenyu Wang 30890c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 30900c841212SPaulo Zanoni 3091622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3092622364b6SPaulo Zanoni 309335079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3094036a4a7dSZhenyu Wang 30950a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3096036a4a7dSZhenyu Wang 3097d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 30987fe0b973SKeith Packard 3099f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 31006005ce42SDaniel Vetter /* Enable PCU event interrupts 31016005ce42SDaniel Vetter * 31026005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 31034bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 31044bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 31054bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3106f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 31074bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3108f97108d1SJesse Barnes } 3109f97108d1SJesse Barnes 3110036a4a7dSZhenyu Wang return 0; 3111036a4a7dSZhenyu Wang } 3112036a4a7dSZhenyu Wang 3113f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3114f8b79e58SImre Deak { 3115f8b79e58SImre Deak u32 pipestat_mask; 3116f8b79e58SImre Deak u32 iir_mask; 3117f8b79e58SImre Deak 3118f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3119f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3120f8b79e58SImre Deak 3121f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3122f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3123f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3124f8b79e58SImre Deak 3125f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3126f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3127f8b79e58SImre Deak 3128f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3129f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3130f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3131f8b79e58SImre Deak 3132f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3133f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3134f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3135f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3136f8b79e58SImre Deak 3137f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3138f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3139f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3140f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3141f8b79e58SImre Deak POSTING_READ(VLV_IER); 3142f8b79e58SImre Deak } 3143f8b79e58SImre Deak 3144f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3145f8b79e58SImre Deak { 3146f8b79e58SImre Deak u32 pipestat_mask; 3147f8b79e58SImre Deak u32 iir_mask; 3148f8b79e58SImre Deak 3149f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3150f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 31516c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3152f8b79e58SImre Deak 3153f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3154f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3155f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3156f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3157f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3158f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3159f8b79e58SImre Deak 3160f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3161f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3162f8b79e58SImre Deak 3163f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3164f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3165f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3166f8b79e58SImre Deak 3167f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3168f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3169f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3170f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3171f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3172f8b79e58SImre Deak } 3173f8b79e58SImre Deak 3174f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3175f8b79e58SImre Deak { 3176f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3177f8b79e58SImre Deak 3178f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3179f8b79e58SImre Deak return; 3180f8b79e58SImre Deak 3181f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3182f8b79e58SImre Deak 3183f8b79e58SImre Deak if (dev_priv->dev->irq_enabled) 3184f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3185f8b79e58SImre Deak } 3186f8b79e58SImre Deak 3187f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3188f8b79e58SImre Deak { 3189f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3190f8b79e58SImre Deak 3191f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3192f8b79e58SImre Deak return; 3193f8b79e58SImre Deak 3194f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3195f8b79e58SImre Deak 3196f8b79e58SImre Deak if (dev_priv->dev->irq_enabled) 3197f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3198f8b79e58SImre Deak } 3199f8b79e58SImre Deak 32007e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 32017e231dbeSJesse Barnes { 32022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3203b79480baSDaniel Vetter unsigned long irqflags; 32047e231dbeSJesse Barnes 3205f8b79e58SImre Deak dev_priv->irq_mask = ~0; 32067e231dbeSJesse Barnes 320720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 320820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 320920afbda2SDaniel Vetter 32107e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3211f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 32127e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 32137e231dbeSJesse Barnes POSTING_READ(VLV_IER); 32147e231dbeSJesse Barnes 3215b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3216b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3217b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3218f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3219f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3220b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 322131acc7f5SJesse Barnes 32227e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 32237e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 32247e231dbeSJesse Barnes 32250a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 32267e231dbeSJesse Barnes 32277e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 32287e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 32297e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 32307e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 32317e231dbeSJesse Barnes #endif 32327e231dbeSJesse Barnes 32337e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 323420afbda2SDaniel Vetter 323520afbda2SDaniel Vetter return 0; 323620afbda2SDaniel Vetter } 323720afbda2SDaniel Vetter 3238abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3239abd58f01SBen Widawsky { 3240abd58f01SBen Widawsky int i; 3241abd58f01SBen Widawsky 3242abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3243abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3244abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3245abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 3246abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3247abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 3248abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3249abd58f01SBen Widawsky 0, 3250abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3251abd58f01SBen Widawsky }; 3252abd58f01SBen Widawsky 3253337ba017SPaulo Zanoni for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) 325435079899SPaulo Zanoni GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]); 3255abd58f01SBen Widawsky } 3256abd58f01SBen Widawsky 3257abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3258abd58f01SBen Widawsky { 3259abd58f01SBen Widawsky struct drm_device *dev = dev_priv->dev; 3260d0e1f1cbSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE | 32610fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 326230100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 32635c673b60SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 32645c673b60SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN; 3265abd58f01SBen Widawsky int pipe; 326613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 326713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 326813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3269abd58f01SBen Widawsky 3270337ba017SPaulo Zanoni for_each_pipe(pipe) 327135079899SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe], 327235079899SPaulo Zanoni de_pipe_enables); 3273abd58f01SBen Widawsky 327435079899SPaulo Zanoni GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A); 3275abd58f01SBen Widawsky } 3276abd58f01SBen Widawsky 3277abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3278abd58f01SBen Widawsky { 3279abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3280abd58f01SBen Widawsky 3281622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3282622364b6SPaulo Zanoni 3283abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3284abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3285abd58f01SBen Widawsky 3286abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3287abd58f01SBen Widawsky 3288abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3289abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3290abd58f01SBen Widawsky 3291abd58f01SBen Widawsky return 0; 3292abd58f01SBen Widawsky } 3293abd58f01SBen Widawsky 3294abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3295abd58f01SBen Widawsky { 3296abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3297abd58f01SBen Widawsky 3298abd58f01SBen Widawsky if (!dev_priv) 3299abd58f01SBen Widawsky return; 3300abd58f01SBen Widawsky 3301d4eb6b10SPaulo Zanoni intel_hpd_irq_uninstall(dev_priv); 3302abd58f01SBen Widawsky 3303823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3304abd58f01SBen Widawsky } 3305abd58f01SBen Widawsky 33067e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 33077e231dbeSJesse Barnes { 33082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3309f8b79e58SImre Deak unsigned long irqflags; 33107e231dbeSJesse Barnes int pipe; 33117e231dbeSJesse Barnes 33127e231dbeSJesse Barnes if (!dev_priv) 33137e231dbeSJesse Barnes return; 33147e231dbeSJesse Barnes 3315843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3316843d0e7dSImre Deak 33173ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3318ac4c16c5SEgbert Eich 33197e231dbeSJesse Barnes for_each_pipe(pipe) 33207e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 33217e231dbeSJesse Barnes 33227e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 33237e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 33247e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3325f8b79e58SImre Deak 3326f8b79e58SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3327f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3328f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3329f8b79e58SImre Deak spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3330f8b79e58SImre Deak 3331f8b79e58SImre Deak dev_priv->irq_mask = 0; 3332f8b79e58SImre Deak 33337e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 33347e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 33357e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 33367e231dbeSJesse Barnes POSTING_READ(VLV_IER); 33377e231dbeSJesse Barnes } 33387e231dbeSJesse Barnes 3339f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3340036a4a7dSZhenyu Wang { 33412d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33424697995bSJesse Barnes 33434697995bSJesse Barnes if (!dev_priv) 33444697995bSJesse Barnes return; 33454697995bSJesse Barnes 33463ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3347ac4c16c5SEgbert Eich 3348be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3349036a4a7dSZhenyu Wang } 3350036a4a7dSZhenyu Wang 3351c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3352c2798b19SChris Wilson { 33532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3354c2798b19SChris Wilson int pipe; 3355c2798b19SChris Wilson 3356c2798b19SChris Wilson for_each_pipe(pipe) 3357c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3358c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3359c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3360c2798b19SChris Wilson POSTING_READ16(IER); 3361c2798b19SChris Wilson } 3362c2798b19SChris Wilson 3363c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3364c2798b19SChris Wilson { 33652d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3366379ef82dSDaniel Vetter unsigned long irqflags; 3367c2798b19SChris Wilson 3368c2798b19SChris Wilson I915_WRITE16(EMR, 3369c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3370c2798b19SChris Wilson 3371c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3372c2798b19SChris Wilson dev_priv->irq_mask = 3373c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3374c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3375c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3376c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3377c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3378c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3379c2798b19SChris Wilson 3380c2798b19SChris Wilson I915_WRITE16(IER, 3381c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3382c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3383c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3384c2798b19SChris Wilson I915_USER_INTERRUPT); 3385c2798b19SChris Wilson POSTING_READ16(IER); 3386c2798b19SChris Wilson 3387379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3388379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3389379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3390755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3391755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3392379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3393379ef82dSDaniel Vetter 3394c2798b19SChris Wilson return 0; 3395c2798b19SChris Wilson } 3396c2798b19SChris Wilson 339790a72f87SVille Syrjälä /* 339890a72f87SVille Syrjälä * Returns true when a page flip has completed. 339990a72f87SVille Syrjälä */ 340090a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 34011f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 340290a72f87SVille Syrjälä { 34032d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34041f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 340590a72f87SVille Syrjälä 3406*8d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 340790a72f87SVille Syrjälä return false; 340890a72f87SVille Syrjälä 340990a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 341090a72f87SVille Syrjälä return false; 341190a72f87SVille Syrjälä 34121f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 341390a72f87SVille Syrjälä 341490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 341590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 341690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 341790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 341890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 341990a72f87SVille Syrjälä */ 342090a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 342190a72f87SVille Syrjälä return false; 342290a72f87SVille Syrjälä 342390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 342490a72f87SVille Syrjälä 342590a72f87SVille Syrjälä return true; 342690a72f87SVille Syrjälä } 342790a72f87SVille Syrjälä 3428ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3429c2798b19SChris Wilson { 3430c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 34312d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3432c2798b19SChris Wilson u16 iir, new_iir; 3433c2798b19SChris Wilson u32 pipe_stats[2]; 3434c2798b19SChris Wilson unsigned long irqflags; 3435c2798b19SChris Wilson int pipe; 3436c2798b19SChris Wilson u16 flip_mask = 3437c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3438c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3439c2798b19SChris Wilson 3440c2798b19SChris Wilson iir = I915_READ16(IIR); 3441c2798b19SChris Wilson if (iir == 0) 3442c2798b19SChris Wilson return IRQ_NONE; 3443c2798b19SChris Wilson 3444c2798b19SChris Wilson while (iir & ~flip_mask) { 3445c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3446c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3447c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3448c2798b19SChris Wilson * interrupts (for non-MSI). 3449c2798b19SChris Wilson */ 3450c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3451c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 345258174462SMika Kuoppala i915_handle_error(dev, false, 345358174462SMika Kuoppala "Command parser error, iir 0x%08x", 345458174462SMika Kuoppala iir); 3455c2798b19SChris Wilson 3456c2798b19SChris Wilson for_each_pipe(pipe) { 3457c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3458c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3459c2798b19SChris Wilson 3460c2798b19SChris Wilson /* 3461c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3462c2798b19SChris Wilson */ 34632d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3464c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3465c2798b19SChris Wilson } 3466c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3467c2798b19SChris Wilson 3468c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3469c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3470c2798b19SChris Wilson 3471d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3472c2798b19SChris Wilson 3473c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3474c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3475c2798b19SChris Wilson 34764356d586SDaniel Vetter for_each_pipe(pipe) { 34771f1c2e24SVille Syrjälä int plane = pipe; 34783a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 34791f1c2e24SVille Syrjälä plane = !plane; 34801f1c2e24SVille Syrjälä 34814356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 34821f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 34831f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3484c2798b19SChris Wilson 34854356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3486277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 34872d9d2b0bSVille Syrjälä 34882d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 34892d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3490fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 34914356d586SDaniel Vetter } 3492c2798b19SChris Wilson 3493c2798b19SChris Wilson iir = new_iir; 3494c2798b19SChris Wilson } 3495c2798b19SChris Wilson 3496c2798b19SChris Wilson return IRQ_HANDLED; 3497c2798b19SChris Wilson } 3498c2798b19SChris Wilson 3499c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3500c2798b19SChris Wilson { 35012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3502c2798b19SChris Wilson int pipe; 3503c2798b19SChris Wilson 3504c2798b19SChris Wilson for_each_pipe(pipe) { 3505c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3506c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3507c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3508c2798b19SChris Wilson } 3509c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3510c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3511c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3512c2798b19SChris Wilson } 3513c2798b19SChris Wilson 3514a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3515a266c7d5SChris Wilson { 35162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3517a266c7d5SChris Wilson int pipe; 3518a266c7d5SChris Wilson 3519a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3520a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3521a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3522a266c7d5SChris Wilson } 3523a266c7d5SChris Wilson 352400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3525a266c7d5SChris Wilson for_each_pipe(pipe) 3526a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3527a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3528a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3529a266c7d5SChris Wilson POSTING_READ(IER); 3530a266c7d5SChris Wilson } 3531a266c7d5SChris Wilson 3532a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3533a266c7d5SChris Wilson { 35342d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 353538bde180SChris Wilson u32 enable_mask; 3536379ef82dSDaniel Vetter unsigned long irqflags; 3537a266c7d5SChris Wilson 353838bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 353938bde180SChris Wilson 354038bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 354138bde180SChris Wilson dev_priv->irq_mask = 354238bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 354338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 354438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 354538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 354638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 354738bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 354838bde180SChris Wilson 354938bde180SChris Wilson enable_mask = 355038bde180SChris Wilson I915_ASLE_INTERRUPT | 355138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 355238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 355338bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 355438bde180SChris Wilson I915_USER_INTERRUPT; 355538bde180SChris Wilson 3556a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 355720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 355820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 355920afbda2SDaniel Vetter 3560a266c7d5SChris Wilson /* Enable in IER... */ 3561a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3562a266c7d5SChris Wilson /* and unmask in IMR */ 3563a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3564a266c7d5SChris Wilson } 3565a266c7d5SChris Wilson 3566a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3567a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3568a266c7d5SChris Wilson POSTING_READ(IER); 3569a266c7d5SChris Wilson 3570f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 357120afbda2SDaniel Vetter 3572379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3573379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3574379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3575755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3576755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3577379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3578379ef82dSDaniel Vetter 357920afbda2SDaniel Vetter return 0; 358020afbda2SDaniel Vetter } 358120afbda2SDaniel Vetter 358290a72f87SVille Syrjälä /* 358390a72f87SVille Syrjälä * Returns true when a page flip has completed. 358490a72f87SVille Syrjälä */ 358590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 358690a72f87SVille Syrjälä int plane, int pipe, u32 iir) 358790a72f87SVille Syrjälä { 35882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 358990a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 359090a72f87SVille Syrjälä 3591*8d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 359290a72f87SVille Syrjälä return false; 359390a72f87SVille Syrjälä 359490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 359590a72f87SVille Syrjälä return false; 359690a72f87SVille Syrjälä 359790a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 359890a72f87SVille Syrjälä 359990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 360090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 360190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 360290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 360390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 360490a72f87SVille Syrjälä */ 360590a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 360690a72f87SVille Syrjälä return false; 360790a72f87SVille Syrjälä 360890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 360990a72f87SVille Syrjälä 361090a72f87SVille Syrjälä return true; 361190a72f87SVille Syrjälä } 361290a72f87SVille Syrjälä 3613ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3614a266c7d5SChris Wilson { 3615a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 36162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36178291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3618a266c7d5SChris Wilson unsigned long irqflags; 361938bde180SChris Wilson u32 flip_mask = 362038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 362138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 362238bde180SChris Wilson int pipe, ret = IRQ_NONE; 3623a266c7d5SChris Wilson 3624a266c7d5SChris Wilson iir = I915_READ(IIR); 362538bde180SChris Wilson do { 362638bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 36278291ee90SChris Wilson bool blc_event = false; 3628a266c7d5SChris Wilson 3629a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3630a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3631a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3632a266c7d5SChris Wilson * interrupts (for non-MSI). 3633a266c7d5SChris Wilson */ 3634a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3635a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 363658174462SMika Kuoppala i915_handle_error(dev, false, 363758174462SMika Kuoppala "Command parser error, iir 0x%08x", 363858174462SMika Kuoppala iir); 3639a266c7d5SChris Wilson 3640a266c7d5SChris Wilson for_each_pipe(pipe) { 3641a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3642a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3643a266c7d5SChris Wilson 364438bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3645a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3646a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 364738bde180SChris Wilson irq_received = true; 3648a266c7d5SChris Wilson } 3649a266c7d5SChris Wilson } 3650a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3651a266c7d5SChris Wilson 3652a266c7d5SChris Wilson if (!irq_received) 3653a266c7d5SChris Wilson break; 3654a266c7d5SChris Wilson 3655a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 365616c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 365716c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 365816c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3659a266c7d5SChris Wilson 366038bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3661a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3662a266c7d5SChris Wilson 3663a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3664a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3665a266c7d5SChris Wilson 3666a266c7d5SChris Wilson for_each_pipe(pipe) { 366738bde180SChris Wilson int plane = pipe; 36683a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 366938bde180SChris Wilson plane = !plane; 36705e2032d4SVille Syrjälä 367190a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 367290a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 367390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3674a266c7d5SChris Wilson 3675a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3676a266c7d5SChris Wilson blc_event = true; 36774356d586SDaniel Vetter 36784356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3679277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 36802d9d2b0bSVille Syrjälä 36812d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 36822d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3683fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 3684a266c7d5SChris Wilson } 3685a266c7d5SChris Wilson 3686a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3687a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3688a266c7d5SChris Wilson 3689a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3690a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3691a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3692a266c7d5SChris Wilson * we would never get another interrupt. 3693a266c7d5SChris Wilson * 3694a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3695a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3696a266c7d5SChris Wilson * another one. 3697a266c7d5SChris Wilson * 3698a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3699a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3700a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3701a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3702a266c7d5SChris Wilson * stray interrupts. 3703a266c7d5SChris Wilson */ 370438bde180SChris Wilson ret = IRQ_HANDLED; 3705a266c7d5SChris Wilson iir = new_iir; 370638bde180SChris Wilson } while (iir & ~flip_mask); 3707a266c7d5SChris Wilson 3708d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 37098291ee90SChris Wilson 3710a266c7d5SChris Wilson return ret; 3711a266c7d5SChris Wilson } 3712a266c7d5SChris Wilson 3713a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3714a266c7d5SChris Wilson { 37152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3716a266c7d5SChris Wilson int pipe; 3717a266c7d5SChris Wilson 37183ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3719ac4c16c5SEgbert Eich 3720a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3721a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3722a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3723a266c7d5SChris Wilson } 3724a266c7d5SChris Wilson 372500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 372655b39755SChris Wilson for_each_pipe(pipe) { 372755b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3728a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 372955b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 373055b39755SChris Wilson } 3731a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3732a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3733a266c7d5SChris Wilson 3734a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3735a266c7d5SChris Wilson } 3736a266c7d5SChris Wilson 3737a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3738a266c7d5SChris Wilson { 37392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3740a266c7d5SChris Wilson int pipe; 3741a266c7d5SChris Wilson 3742a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3743a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3744a266c7d5SChris Wilson 3745a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3746a266c7d5SChris Wilson for_each_pipe(pipe) 3747a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3748a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3749a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3750a266c7d5SChris Wilson POSTING_READ(IER); 3751a266c7d5SChris Wilson } 3752a266c7d5SChris Wilson 3753a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3754a266c7d5SChris Wilson { 37552d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3756bbba0a97SChris Wilson u32 enable_mask; 3757a266c7d5SChris Wilson u32 error_mask; 3758b79480baSDaniel Vetter unsigned long irqflags; 3759a266c7d5SChris Wilson 3760a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3761bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3762adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3763bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3764bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3765bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3766bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3767bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3768bbba0a97SChris Wilson 3769bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 377021ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 377121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3772bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3773bbba0a97SChris Wilson 3774bbba0a97SChris Wilson if (IS_G4X(dev)) 3775bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3776a266c7d5SChris Wilson 3777b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3778b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3779b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3780755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3781755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3782755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3783b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3784a266c7d5SChris Wilson 3785a266c7d5SChris Wilson /* 3786a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3787a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3788a266c7d5SChris Wilson */ 3789a266c7d5SChris Wilson if (IS_G4X(dev)) { 3790a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3791a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3792a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3793a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3794a266c7d5SChris Wilson } else { 3795a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3796a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3797a266c7d5SChris Wilson } 3798a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3799a266c7d5SChris Wilson 3800a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3801a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3802a266c7d5SChris Wilson POSTING_READ(IER); 3803a266c7d5SChris Wilson 380420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 380520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 380620afbda2SDaniel Vetter 3807f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 380820afbda2SDaniel Vetter 380920afbda2SDaniel Vetter return 0; 381020afbda2SDaniel Vetter } 381120afbda2SDaniel Vetter 3812bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 381320afbda2SDaniel Vetter { 38142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3815e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3816cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 381720afbda2SDaniel Vetter u32 hotplug_en; 381820afbda2SDaniel Vetter 3819b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3820b5ea2d56SDaniel Vetter 3821bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3822bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3823bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3824adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3825e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3826cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3827cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3828cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3829a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3830a266c7d5SChris Wilson to generate a spurious hotplug event about three 3831a266c7d5SChris Wilson seconds later. So just do it once. 3832a266c7d5SChris Wilson */ 3833a266c7d5SChris Wilson if (IS_G4X(dev)) 3834a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 383585fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3836a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3837a266c7d5SChris Wilson 3838a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3839a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3840a266c7d5SChris Wilson } 3841bac56d5bSEgbert Eich } 3842a266c7d5SChris Wilson 3843ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3844a266c7d5SChris Wilson { 3845a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 38462d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3847a266c7d5SChris Wilson u32 iir, new_iir; 3848a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3849a266c7d5SChris Wilson unsigned long irqflags; 3850a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 385121ad8330SVille Syrjälä u32 flip_mask = 385221ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 385321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3854a266c7d5SChris Wilson 3855a266c7d5SChris Wilson iir = I915_READ(IIR); 3856a266c7d5SChris Wilson 3857a266c7d5SChris Wilson for (;;) { 3858501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 38592c8ba29fSChris Wilson bool blc_event = false; 38602c8ba29fSChris Wilson 3861a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3862a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3863a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3864a266c7d5SChris Wilson * interrupts (for non-MSI). 3865a266c7d5SChris Wilson */ 3866a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3867a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 386858174462SMika Kuoppala i915_handle_error(dev, false, 386958174462SMika Kuoppala "Command parser error, iir 0x%08x", 387058174462SMika Kuoppala iir); 3871a266c7d5SChris Wilson 3872a266c7d5SChris Wilson for_each_pipe(pipe) { 3873a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3874a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3875a266c7d5SChris Wilson 3876a266c7d5SChris Wilson /* 3877a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3878a266c7d5SChris Wilson */ 3879a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3880a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3881501e01d7SVille Syrjälä irq_received = true; 3882a266c7d5SChris Wilson } 3883a266c7d5SChris Wilson } 3884a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3885a266c7d5SChris Wilson 3886a266c7d5SChris Wilson if (!irq_received) 3887a266c7d5SChris Wilson break; 3888a266c7d5SChris Wilson 3889a266c7d5SChris Wilson ret = IRQ_HANDLED; 3890a266c7d5SChris Wilson 3891a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 389216c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 389316c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3894a266c7d5SChris Wilson 389521ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3896a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3897a266c7d5SChris Wilson 3898a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3899a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3900a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3901a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3902a266c7d5SChris Wilson 3903a266c7d5SChris Wilson for_each_pipe(pipe) { 39042c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 390590a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 390690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3907a266c7d5SChris Wilson 3908a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3909a266c7d5SChris Wilson blc_event = true; 39104356d586SDaniel Vetter 39114356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3912277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3913a266c7d5SChris Wilson 39142d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 39152d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3916fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 39172d9d2b0bSVille Syrjälä } 3918a266c7d5SChris Wilson 3919a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3920a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3921a266c7d5SChris Wilson 3922515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3923515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3924515ac2bbSDaniel Vetter 3925a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3926a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3927a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3928a266c7d5SChris Wilson * we would never get another interrupt. 3929a266c7d5SChris Wilson * 3930a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3931a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3932a266c7d5SChris Wilson * another one. 3933a266c7d5SChris Wilson * 3934a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3935a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3936a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3937a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3938a266c7d5SChris Wilson * stray interrupts. 3939a266c7d5SChris Wilson */ 3940a266c7d5SChris Wilson iir = new_iir; 3941a266c7d5SChris Wilson } 3942a266c7d5SChris Wilson 3943d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 39442c8ba29fSChris Wilson 3945a266c7d5SChris Wilson return ret; 3946a266c7d5SChris Wilson } 3947a266c7d5SChris Wilson 3948a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3949a266c7d5SChris Wilson { 39502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3951a266c7d5SChris Wilson int pipe; 3952a266c7d5SChris Wilson 3953a266c7d5SChris Wilson if (!dev_priv) 3954a266c7d5SChris Wilson return; 3955a266c7d5SChris Wilson 39563ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3957ac4c16c5SEgbert Eich 3958a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3959a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3960a266c7d5SChris Wilson 3961a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3962a266c7d5SChris Wilson for_each_pipe(pipe) 3963a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3964a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3965a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3966a266c7d5SChris Wilson 3967a266c7d5SChris Wilson for_each_pipe(pipe) 3968a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3969a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3970a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3971a266c7d5SChris Wilson } 3972a266c7d5SChris Wilson 39733ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data) 3974ac4c16c5SEgbert Eich { 39752d1013ddSJani Nikula struct drm_i915_private *dev_priv = (struct drm_i915_private *)data; 3976ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3977ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3978ac4c16c5SEgbert Eich unsigned long irqflags; 3979ac4c16c5SEgbert Eich int i; 3980ac4c16c5SEgbert Eich 3981ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3982ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3983ac4c16c5SEgbert Eich struct drm_connector *connector; 3984ac4c16c5SEgbert Eich 3985ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3986ac4c16c5SEgbert Eich continue; 3987ac4c16c5SEgbert Eich 3988ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3989ac4c16c5SEgbert Eich 3990ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3991ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3992ac4c16c5SEgbert Eich 3993ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3994ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3995ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3996ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3997ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3998ac4c16c5SEgbert Eich if (!connector->polled) 3999ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4000ac4c16c5SEgbert Eich } 4001ac4c16c5SEgbert Eich } 4002ac4c16c5SEgbert Eich } 4003ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4004ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 4005ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4006ac4c16c5SEgbert Eich } 4007ac4c16c5SEgbert Eich 4008f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 4009f71d4af4SJesse Barnes { 40108b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 40118b2e326dSChris Wilson 40128b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 401399584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4014c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4015a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 40168b2e326dSChris Wilson 4017a6706b45SDeepak S /* Let's track the enabled rps events */ 4018a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4019a6706b45SDeepak S 402099584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 402199584db3SDaniel Vetter i915_hangcheck_elapsed, 402261bac78eSDaniel Vetter (unsigned long) dev); 40233ca1ccedSVille Syrjälä setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable, 4024ac4c16c5SEgbert Eich (unsigned long) dev_priv); 402561bac78eSDaniel Vetter 402697a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 40279ee32feaSDaniel Vetter 40284cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 40294cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 40304cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 40314cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 4032f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4033f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4034391f75e2SVille Syrjälä } else { 4035391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4036391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4037f71d4af4SJesse Barnes } 4038f71d4af4SJesse Barnes 4039c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4040f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4041f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4042c2baf4b7SVille Syrjälä } 4043f71d4af4SJesse Barnes 40447e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 40457e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 40467e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 40477e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 40487e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 40497e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 40507e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4051fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4052abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 4053abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4054abd58f01SBen Widawsky dev->driver->irq_preinstall = gen8_irq_preinstall; 4055abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4056abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4057abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4058abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4059abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4060f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4061f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4062f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 4063f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4064f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4065f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4066f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 406782a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4068f71d4af4SJesse Barnes } else { 4069c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 4070c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4071c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4072c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4073c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4074a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 4075a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4076a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4077a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4078a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 407920afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4080c2798b19SChris Wilson } else { 4081a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4082a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4083a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4084a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4085bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4086c2798b19SChris Wilson } 4087f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4088f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4089f71d4af4SJesse Barnes } 4090f71d4af4SJesse Barnes } 409120afbda2SDaniel Vetter 409220afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 409320afbda2SDaniel Vetter { 409420afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 4095821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4096821450c6SEgbert Eich struct drm_connector *connector; 4097b5ea2d56SDaniel Vetter unsigned long irqflags; 4098821450c6SEgbert Eich int i; 409920afbda2SDaniel Vetter 4100821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4101821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4102821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4103821450c6SEgbert Eich } 4104821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4105821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4106821450c6SEgbert Eich connector->polled = intel_connector->polled; 4107821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 4108821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4109821450c6SEgbert Eich } 4110b5ea2d56SDaniel Vetter 4111b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4112b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4113b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 411420afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 411520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4116b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 411720afbda2SDaniel Vetter } 4118c67a470bSPaulo Zanoni 41195d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */ 4120730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev) 4121c67a470bSPaulo Zanoni { 4122c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4123c67a470bSPaulo Zanoni 4124730488b2SPaulo Zanoni dev->driver->irq_uninstall(dev); 41255d584b2eSPaulo Zanoni dev_priv->pm.irqs_disabled = true; 4126c67a470bSPaulo Zanoni } 4127c67a470bSPaulo Zanoni 41285d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */ 4129730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev) 4130c67a470bSPaulo Zanoni { 4131c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4132c67a470bSPaulo Zanoni 41335d584b2eSPaulo Zanoni dev_priv->pm.irqs_disabled = false; 4134730488b2SPaulo Zanoni dev->driver->irq_preinstall(dev); 4135730488b2SPaulo Zanoni dev->driver->irq_postinstall(dev); 4136c67a470bSPaulo Zanoni } 4137