xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 8bd099a71db660f3bd000dd2256032dbf49a6e84)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
1293488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \
140e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, 0xffff); \
141e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
142e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, 0); \
143e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
144e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
145e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
146e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
147e9e9848aSVille Syrjälä } while (0)
148e9e9848aSVille Syrjälä 
149337ba017SPaulo Zanoni /*
150337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
151337ba017SPaulo Zanoni  */
1523488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
153f0f59a00SVille Syrjälä 				    i915_reg_t reg)
154b51a2842SVille Syrjälä {
155b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
156b51a2842SVille Syrjälä 
157b51a2842SVille Syrjälä 	if (val == 0)
158b51a2842SVille Syrjälä 		return;
159b51a2842SVille Syrjälä 
160b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
161f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
162b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
163b51a2842SVille Syrjälä 	POSTING_READ(reg);
164b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
165b51a2842SVille Syrjälä 	POSTING_READ(reg);
166b51a2842SVille Syrjälä }
167337ba017SPaulo Zanoni 
168e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169e9e9848aSVille Syrjälä 				    i915_reg_t reg)
170e9e9848aSVille Syrjälä {
171e9e9848aSVille Syrjälä 	u16 val = I915_READ16(reg);
172e9e9848aSVille Syrjälä 
173e9e9848aSVille Syrjälä 	if (val == 0)
174e9e9848aSVille Syrjälä 		return;
175e9e9848aSVille Syrjälä 
176e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177e9e9848aSVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
178e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
179e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
180e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
181e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
182e9e9848aSVille Syrjälä }
183e9e9848aSVille Syrjälä 
18435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
1853488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
18635079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1877d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1887d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
18935079899SPaulo Zanoni } while (0)
19035079899SPaulo Zanoni 
1913488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
1923488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
19335079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1947d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1957d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
19635079899SPaulo Zanoni } while (0)
19735079899SPaulo Zanoni 
198e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
199e9e9848aSVille Syrjälä 	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
200e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, (ier_val)); \
201e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, (imr_val)); \
202e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
203e9e9848aSVille Syrjälä } while (0)
204e9e9848aSVille Syrjälä 
205c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
20626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
207c9a9a268SImre Deak 
2080706f17cSEgbert Eich /* For display hotplug interrupt */
2090706f17cSEgbert Eich static inline void
2100706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
2110706f17cSEgbert Eich 				     uint32_t mask,
2120706f17cSEgbert Eich 				     uint32_t bits)
2130706f17cSEgbert Eich {
2140706f17cSEgbert Eich 	uint32_t val;
2150706f17cSEgbert Eich 
21667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2170706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2180706f17cSEgbert Eich 
2190706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2200706f17cSEgbert Eich 	val &= ~mask;
2210706f17cSEgbert Eich 	val |= bits;
2220706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2230706f17cSEgbert Eich }
2240706f17cSEgbert Eich 
2250706f17cSEgbert Eich /**
2260706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2270706f17cSEgbert Eich  * @dev_priv: driver private
2280706f17cSEgbert Eich  * @mask: bits to update
2290706f17cSEgbert Eich  * @bits: bits to enable
2300706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2310706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2320706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2330706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2340706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2350706f17cSEgbert Eich  * version is also available.
2360706f17cSEgbert Eich  */
2370706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2380706f17cSEgbert Eich 				   uint32_t mask,
2390706f17cSEgbert Eich 				   uint32_t bits)
2400706f17cSEgbert Eich {
2410706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2420706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2430706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2440706f17cSEgbert Eich }
2450706f17cSEgbert Eich 
246d9dc34f1SVille Syrjälä /**
247d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
248d9dc34f1SVille Syrjälä  * @dev_priv: driver private
249d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
250d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
251d9dc34f1SVille Syrjälä  */
252fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
253d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
254d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
255036a4a7dSZhenyu Wang {
256d9dc34f1SVille Syrjälä 	uint32_t new_val;
257d9dc34f1SVille Syrjälä 
25867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2594bc9d430SDaniel Vetter 
260d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
261d9dc34f1SVille Syrjälä 
2629df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
263c67a470bSPaulo Zanoni 		return;
264c67a470bSPaulo Zanoni 
265d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
266d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
267d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
268d9dc34f1SVille Syrjälä 
269d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
270d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2711ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2723143a2bfSChris Wilson 		POSTING_READ(DEIMR);
273036a4a7dSZhenyu Wang 	}
274036a4a7dSZhenyu Wang }
275036a4a7dSZhenyu Wang 
27643eaea13SPaulo Zanoni /**
27743eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
27843eaea13SPaulo Zanoni  * @dev_priv: driver private
27943eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
28043eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
28143eaea13SPaulo Zanoni  */
28243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
28343eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
28443eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
28543eaea13SPaulo Zanoni {
28667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
28743eaea13SPaulo Zanoni 
28815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
28915a17aaeSDaniel Vetter 
2909df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
291c67a470bSPaulo Zanoni 		return;
292c67a470bSPaulo Zanoni 
29343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
29443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
29543eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
29643eaea13SPaulo Zanoni }
29743eaea13SPaulo Zanoni 
298480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
29943eaea13SPaulo Zanoni {
30043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
30131bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
30243eaea13SPaulo Zanoni }
30343eaea13SPaulo Zanoni 
304480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
30543eaea13SPaulo Zanoni {
30643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
30743eaea13SPaulo Zanoni }
30843eaea13SPaulo Zanoni 
309f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
310b900b949SImre Deak {
311bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
312b900b949SImre Deak }
313b900b949SImre Deak 
314f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
315a72fbc3aSImre Deak {
316bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
317a72fbc3aSImre Deak }
318a72fbc3aSImre Deak 
319f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
320b900b949SImre Deak {
321bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
322b900b949SImre Deak }
323b900b949SImre Deak 
324edbfdb45SPaulo Zanoni /**
325edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
326edbfdb45SPaulo Zanoni  * @dev_priv: driver private
327edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
328edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
329edbfdb45SPaulo Zanoni  */
330edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
331edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
332edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
333edbfdb45SPaulo Zanoni {
334605cd25bSPaulo Zanoni 	uint32_t new_val;
335edbfdb45SPaulo Zanoni 
33615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
33715a17aaeSDaniel Vetter 
33867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
339edbfdb45SPaulo Zanoni 
340f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
341f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
342f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
343f52ecbcfSPaulo Zanoni 
344f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
345f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
346f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
347a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
348edbfdb45SPaulo Zanoni 	}
349f52ecbcfSPaulo Zanoni }
350edbfdb45SPaulo Zanoni 
351f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
352edbfdb45SPaulo Zanoni {
3539939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3549939fba2SImre Deak 		return;
3559939fba2SImre Deak 
356edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
357edbfdb45SPaulo Zanoni }
358edbfdb45SPaulo Zanoni 
359f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3609939fba2SImre Deak {
3619939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3629939fba2SImre Deak }
3639939fba2SImre Deak 
364f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
365edbfdb45SPaulo Zanoni {
3669939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3679939fba2SImre Deak 		return;
3689939fba2SImre Deak 
369f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
370f4e9af4fSAkash Goel }
371f4e9af4fSAkash Goel 
3723814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
373f4e9af4fSAkash Goel {
374f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
375f4e9af4fSAkash Goel 
37667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
377f4e9af4fSAkash Goel 
378f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
379f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
380f4e9af4fSAkash Goel 	POSTING_READ(reg);
381f4e9af4fSAkash Goel }
382f4e9af4fSAkash Goel 
3833814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
384f4e9af4fSAkash Goel {
38567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
386f4e9af4fSAkash Goel 
387f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
388f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
389f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
390f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
391f4e9af4fSAkash Goel }
392f4e9af4fSAkash Goel 
3933814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
394f4e9af4fSAkash Goel {
39567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
396f4e9af4fSAkash Goel 
397f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
398f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
399f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
400f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
401edbfdb45SPaulo Zanoni }
402edbfdb45SPaulo Zanoni 
403dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
4043cc134e3SImre Deak {
4053cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
406f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
407562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
4083cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
4093cc134e3SImre Deak }
4103cc134e3SImre Deak 
41191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
412b900b949SImre Deak {
413562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
414562d9baeSSagar Arun Kamble 
415562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
416f2a91d1aSChris Wilson 		return;
417f2a91d1aSChris Wilson 
418b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
419562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
420c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
421562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
422b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
42378e68d36SImre Deak 
424b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
425b900b949SImre Deak }
426b900b949SImre Deak 
42791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
428b900b949SImre Deak {
429562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
430562d9baeSSagar Arun Kamble 
431562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
432f2a91d1aSChris Wilson 		return;
433f2a91d1aSChris Wilson 
434d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
435562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
4369939fba2SImre Deak 
437b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4389939fba2SImre Deak 
439f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
44058072ccbSImre Deak 
44158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
44291c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
443c33d247dSChris Wilson 
444c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
4453814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
446c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
447c33d247dSChris Wilson 	 * state of the worker can be discarded.
448c33d247dSChris Wilson 	 */
449562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
450c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
451b900b949SImre Deak }
452b900b949SImre Deak 
45326705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
45426705e20SSagar Arun Kamble {
45526705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
45626705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
45726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
45826705e20SSagar Arun Kamble }
45926705e20SSagar Arun Kamble 
46026705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
46126705e20SSagar Arun Kamble {
46226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
46326705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
46426705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
46526705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
46626705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
46726705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
46826705e20SSagar Arun Kamble 	}
46926705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
47026705e20SSagar Arun Kamble }
47126705e20SSagar Arun Kamble 
47226705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
47326705e20SSagar Arun Kamble {
47426705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
47526705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
47626705e20SSagar Arun Kamble 
47726705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
47826705e20SSagar Arun Kamble 
47926705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
48026705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
48126705e20SSagar Arun Kamble 
48226705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
48326705e20SSagar Arun Kamble }
48426705e20SSagar Arun Kamble 
4850961021aSBen Widawsky /**
4863a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4873a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4883a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4893a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4903a3b3c7dSVille Syrjälä  */
4913a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4923a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4933a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4943a3b3c7dSVille Syrjälä {
4953a3b3c7dSVille Syrjälä 	uint32_t new_val;
4963a3b3c7dSVille Syrjälä 	uint32_t old_val;
4973a3b3c7dSVille Syrjälä 
49867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4993a3b3c7dSVille Syrjälä 
5003a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
5013a3b3c7dSVille Syrjälä 
5023a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
5033a3b3c7dSVille Syrjälä 		return;
5043a3b3c7dSVille Syrjälä 
5053a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
5063a3b3c7dSVille Syrjälä 
5073a3b3c7dSVille Syrjälä 	new_val = old_val;
5083a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
5093a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
5103a3b3c7dSVille Syrjälä 
5113a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
5123a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
5133a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
5143a3b3c7dSVille Syrjälä 	}
5153a3b3c7dSVille Syrjälä }
5163a3b3c7dSVille Syrjälä 
5173a3b3c7dSVille Syrjälä /**
518013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
519013d3752SVille Syrjälä  * @dev_priv: driver private
520013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
521013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
522013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
523013d3752SVille Syrjälä  */
524013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
525013d3752SVille Syrjälä 			 enum pipe pipe,
526013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
527013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
528013d3752SVille Syrjälä {
529013d3752SVille Syrjälä 	uint32_t new_val;
530013d3752SVille Syrjälä 
53167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
532013d3752SVille Syrjälä 
533013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
534013d3752SVille Syrjälä 
535013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536013d3752SVille Syrjälä 		return;
537013d3752SVille Syrjälä 
538013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
539013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
540013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
541013d3752SVille Syrjälä 
542013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
543013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
544013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
545013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
546013d3752SVille Syrjälä 	}
547013d3752SVille Syrjälä }
548013d3752SVille Syrjälä 
549013d3752SVille Syrjälä /**
550fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
551fee884edSDaniel Vetter  * @dev_priv: driver private
552fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
553fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
554fee884edSDaniel Vetter  */
55547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
556fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
557fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
558fee884edSDaniel Vetter {
559fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
560fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
561fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
562fee884edSDaniel Vetter 
56315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
56415a17aaeSDaniel Vetter 
56567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
566fee884edSDaniel Vetter 
5679df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
568c67a470bSPaulo Zanoni 		return;
569c67a470bSPaulo Zanoni 
570fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
571fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
572fee884edSDaniel Vetter }
5738664281bSPaulo Zanoni 
5746b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
5756b12ca56SVille Syrjälä 			      enum pipe pipe)
5767c463586SKeith Packard {
5776b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
57810c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
57910c59c51SImre Deak 
5806b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
5816b12ca56SVille Syrjälä 
5826b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
5836b12ca56SVille Syrjälä 		goto out;
5846b12ca56SVille Syrjälä 
58510c59c51SImre Deak 	/*
586724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
587724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
58810c59c51SImre Deak 	 */
58910c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
59010c59c51SImre Deak 		return 0;
591724a6905SVille Syrjälä 	/*
592724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
593724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
594724a6905SVille Syrjälä 	 */
595724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
596724a6905SVille Syrjälä 		return 0;
59710c59c51SImre Deak 
59810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
59910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
60010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
60110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
60210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
60310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
60410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
60510c59c51SImre Deak 
6066b12ca56SVille Syrjälä out:
6076b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
6086b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
6096b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
6106b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
6116b12ca56SVille Syrjälä 
61210c59c51SImre Deak 	return enable_mask;
61310c59c51SImre Deak }
61410c59c51SImre Deak 
6156b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
6166b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
617755e9019SImre Deak {
6186b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
619755e9019SImre Deak 	u32 enable_mask;
620755e9019SImre Deak 
6216b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
6226b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
6236b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
6246b12ca56SVille Syrjälä 
6256b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
6266b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
6276b12ca56SVille Syrjälä 
6286b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
6296b12ca56SVille Syrjälä 		return;
6306b12ca56SVille Syrjälä 
6316b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
6326b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
6336b12ca56SVille Syrjälä 
6346b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
6356b12ca56SVille Syrjälä 	POSTING_READ(reg);
636755e9019SImre Deak }
637755e9019SImre Deak 
6386b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
6396b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
640755e9019SImre Deak {
6416b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
642755e9019SImre Deak 	u32 enable_mask;
643755e9019SImre Deak 
6446b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
6456b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
6466b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
6476b12ca56SVille Syrjälä 
6486b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
6496b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
6506b12ca56SVille Syrjälä 
6516b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
6526b12ca56SVille Syrjälä 		return;
6536b12ca56SVille Syrjälä 
6546b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
6556b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
6566b12ca56SVille Syrjälä 
6576b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
6586b12ca56SVille Syrjälä 	POSTING_READ(reg);
659755e9019SImre Deak }
660755e9019SImre Deak 
661c0e09200SDave Airlie /**
662f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
66314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
66401c66889SZhao Yakui  */
66591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
66601c66889SZhao Yakui {
66791d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
668f49e38ddSJani Nikula 		return;
669f49e38ddSJani Nikula 
67013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
67101c66889SZhao Yakui 
672755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
67391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6743b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
675755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6761ec14ad3SChris Wilson 
67713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
67801c66889SZhao Yakui }
67901c66889SZhao Yakui 
680f75f3746SVille Syrjälä /*
681f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
682f75f3746SVille Syrjälä  * around the vertical blanking period.
683f75f3746SVille Syrjälä  *
684f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
685f75f3746SVille Syrjälä  *  vblank_start >= 3
686f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
687f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
688f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
689f75f3746SVille Syrjälä  *
690f75f3746SVille Syrjälä  *           start of vblank:
691f75f3746SVille Syrjälä  *           latch double buffered registers
692f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
693f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
694f75f3746SVille Syrjälä  *           |
695f75f3746SVille Syrjälä  *           |          frame start:
696f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
697f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
698f75f3746SVille Syrjälä  *           |          |
699f75f3746SVille Syrjälä  *           |          |  start of vsync:
700f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
701f75f3746SVille Syrjälä  *           |          |  |
702f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
703f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
704f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
705f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
706f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
707f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
708f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
709f75f3746SVille Syrjälä  *       |          |                                         |
710f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
711f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
712f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
713f75f3746SVille Syrjälä  *
714f75f3746SVille Syrjälä  * x  = horizontal active
715f75f3746SVille Syrjälä  * _  = horizontal blanking
716f75f3746SVille Syrjälä  * hs = horizontal sync
717f75f3746SVille Syrjälä  * va = vertical active
718f75f3746SVille Syrjälä  * vb = vertical blanking
719f75f3746SVille Syrjälä  * vs = vertical sync
720f75f3746SVille Syrjälä  * vbs = vblank_start (number)
721f75f3746SVille Syrjälä  *
722f75f3746SVille Syrjälä  * Summary:
723f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
724f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
725f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
726f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
727f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
728f75f3746SVille Syrjälä  */
729f75f3746SVille Syrjälä 
73042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
73142f52ef8SKeith Packard  * we use as a pipe index
73242f52ef8SKeith Packard  */
73388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7340a3e67a4SJesse Barnes {
735fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
736f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7370b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
7385caa0feaSDaniel Vetter 	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
739694e409dSVille Syrjälä 	unsigned long irqflags;
740391f75e2SVille Syrjälä 
7410b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7420b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7430b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7440b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7450b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
746391f75e2SVille Syrjälä 
7470b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7480b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7490b2a8e09SVille Syrjälä 
7500b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7510b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7520b2a8e09SVille Syrjälä 
7539db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7549db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7555eddb70bSChris Wilson 
756694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
757694e409dSVille Syrjälä 
7580a3e67a4SJesse Barnes 	/*
7590a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7600a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7610a3e67a4SJesse Barnes 	 * register.
7620a3e67a4SJesse Barnes 	 */
7630a3e67a4SJesse Barnes 	do {
764694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
765694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
766694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
7670a3e67a4SJesse Barnes 	} while (high1 != high2);
7680a3e67a4SJesse Barnes 
769694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
770694e409dSVille Syrjälä 
7715eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
772391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7735eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
774391f75e2SVille Syrjälä 
775391f75e2SVille Syrjälä 	/*
776391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
777391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
778391f75e2SVille Syrjälä 	 * counter against vblank start.
779391f75e2SVille Syrjälä 	 */
780edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7810a3e67a4SJesse Barnes }
7820a3e67a4SJesse Barnes 
783974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7849880b7a5SJesse Barnes {
785fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7869880b7a5SJesse Barnes 
787649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7889880b7a5SJesse Barnes }
7899880b7a5SJesse Barnes 
790aec0246fSUma Shankar /*
791aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
792aec0246fSUma Shankar  * scanline register will not work to get the scanline,
793aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
794aec0246fSUma Shankar  * with scanline register updates.
795aec0246fSUma Shankar  * This function will use Framestamp and current
796aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
797aec0246fSUma Shankar  */
798aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
799aec0246fSUma Shankar {
800aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
801aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
802aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
803aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
804aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
805aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
806aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
807aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
808aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
809aec0246fSUma Shankar 
810aec0246fSUma Shankar 	/*
811aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
812aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
813aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
814aec0246fSUma Shankar 	 * during the same frame.
815aec0246fSUma Shankar 	 */
816aec0246fSUma Shankar 	do {
817aec0246fSUma Shankar 		/*
818aec0246fSUma Shankar 		 * This field provides read back of the display
819aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
820aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
821aec0246fSUma Shankar 		 */
822aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
823aec0246fSUma Shankar 
824aec0246fSUma Shankar 		/*
825aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
826aec0246fSUma Shankar 		 * time stamp value.
827aec0246fSUma Shankar 		 */
828aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
829aec0246fSUma Shankar 
830aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
831aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
832aec0246fSUma Shankar 
833aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
834aec0246fSUma Shankar 					clock), 1000 * htotal);
835aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
836aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
837aec0246fSUma Shankar 
838aec0246fSUma Shankar 	return scanline;
839aec0246fSUma Shankar }
840aec0246fSUma Shankar 
84175aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
842a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
843a225f079SVille Syrjälä {
844a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
845fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8465caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
8475caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
848a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
84980715b2fSVille Syrjälä 	int position, vtotal;
850a225f079SVille Syrjälä 
85172259536SVille Syrjälä 	if (!crtc->active)
85272259536SVille Syrjälä 		return -1;
85372259536SVille Syrjälä 
8545caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8555caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8565caa0feaSDaniel Vetter 
857aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
858aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
859aec0246fSUma Shankar 
86080715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
861a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
862a225f079SVille Syrjälä 		vtotal /= 2;
863a225f079SVille Syrjälä 
86491d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
86575aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
866a225f079SVille Syrjälä 	else
86775aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
868a225f079SVille Syrjälä 
869a225f079SVille Syrjälä 	/*
87041b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
87141b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
87241b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
87341b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
87441b578fbSJesse Barnes 	 *
87541b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
87641b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
87741b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
87841b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
87941b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
88041b578fbSJesse Barnes 	 */
88191d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
88241b578fbSJesse Barnes 		int i, temp;
88341b578fbSJesse Barnes 
88441b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
88541b578fbSJesse Barnes 			udelay(1);
886707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
88741b578fbSJesse Barnes 			if (temp != position) {
88841b578fbSJesse Barnes 				position = temp;
88941b578fbSJesse Barnes 				break;
89041b578fbSJesse Barnes 			}
89141b578fbSJesse Barnes 		}
89241b578fbSJesse Barnes 	}
89341b578fbSJesse Barnes 
89441b578fbSJesse Barnes 	/*
89580715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
89680715b2fSVille Syrjälä 	 * scanline_offset adjustment.
897a225f079SVille Syrjälä 	 */
89880715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
899a225f079SVille Syrjälä }
900a225f079SVille Syrjälä 
9011bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
9021bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
9033bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
9043bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
9050af7e4dfSMario Kleiner {
906fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
90798187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
90898187836SVille Syrjälä 								pipe);
9093aa18df8SVille Syrjälä 	int position;
91078e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
911ad3543edSMario Kleiner 	unsigned long irqflags;
9120af7e4dfSMario Kleiner 
913fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
9140af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9159db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
9161bf6ad62SDaniel Vetter 		return false;
9170af7e4dfSMario Kleiner 	}
9180af7e4dfSMario Kleiner 
919c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
92078e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
921c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
922c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
923c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9240af7e4dfSMario Kleiner 
925d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
926d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
927d31faf65SVille Syrjälä 		vbl_end /= 2;
928d31faf65SVille Syrjälä 		vtotal /= 2;
929d31faf65SVille Syrjälä 	}
930d31faf65SVille Syrjälä 
931ad3543edSMario Kleiner 	/*
932ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
933ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
934ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
935ad3543edSMario Kleiner 	 */
936ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
937ad3543edSMario Kleiner 
938ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
939ad3543edSMario Kleiner 
940ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
941ad3543edSMario Kleiner 	if (stime)
942ad3543edSMario Kleiner 		*stime = ktime_get();
943ad3543edSMario Kleiner 
94491d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9450af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9460af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9470af7e4dfSMario Kleiner 		 */
948a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
9490af7e4dfSMario Kleiner 	} else {
9500af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9510af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9520af7e4dfSMario Kleiner 		 * scanout position.
9530af7e4dfSMario Kleiner 		 */
95475aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9550af7e4dfSMario Kleiner 
9563aa18df8SVille Syrjälä 		/* convert to pixel counts */
9573aa18df8SVille Syrjälä 		vbl_start *= htotal;
9583aa18df8SVille Syrjälä 		vbl_end *= htotal;
9593aa18df8SVille Syrjälä 		vtotal *= htotal;
96078e8fc6bSVille Syrjälä 
96178e8fc6bSVille Syrjälä 		/*
9627e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9637e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9647e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9657e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9667e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9677e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9687e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9697e78f1cbSVille Syrjälä 		 */
9707e78f1cbSVille Syrjälä 		if (position >= vtotal)
9717e78f1cbSVille Syrjälä 			position = vtotal - 1;
9727e78f1cbSVille Syrjälä 
9737e78f1cbSVille Syrjälä 		/*
97478e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
97578e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
97678e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
97778e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
97878e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
97978e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
98078e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
98178e8fc6bSVille Syrjälä 		 */
98278e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9833aa18df8SVille Syrjälä 	}
9843aa18df8SVille Syrjälä 
985ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
986ad3543edSMario Kleiner 	if (etime)
987ad3543edSMario Kleiner 		*etime = ktime_get();
988ad3543edSMario Kleiner 
989ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
990ad3543edSMario Kleiner 
991ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
992ad3543edSMario Kleiner 
9933aa18df8SVille Syrjälä 	/*
9943aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9953aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9963aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9973aa18df8SVille Syrjälä 	 * up since vbl_end.
9983aa18df8SVille Syrjälä 	 */
9993aa18df8SVille Syrjälä 	if (position >= vbl_start)
10003aa18df8SVille Syrjälä 		position -= vbl_end;
10013aa18df8SVille Syrjälä 	else
10023aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
10033aa18df8SVille Syrjälä 
100491d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
10053aa18df8SVille Syrjälä 		*vpos = position;
10063aa18df8SVille Syrjälä 		*hpos = 0;
10073aa18df8SVille Syrjälä 	} else {
10080af7e4dfSMario Kleiner 		*vpos = position / htotal;
10090af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10100af7e4dfSMario Kleiner 	}
10110af7e4dfSMario Kleiner 
10121bf6ad62SDaniel Vetter 	return true;
10130af7e4dfSMario Kleiner }
10140af7e4dfSMario Kleiner 
1015a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1016a225f079SVille Syrjälä {
1017fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1018a225f079SVille Syrjälä 	unsigned long irqflags;
1019a225f079SVille Syrjälä 	int position;
1020a225f079SVille Syrjälä 
1021a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1022a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1023a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1024a225f079SVille Syrjälä 
1025a225f079SVille Syrjälä 	return position;
1026a225f079SVille Syrjälä }
1027a225f079SVille Syrjälä 
102891d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1029f97108d1SJesse Barnes {
1030b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10319270388eSDaniel Vetter 	u8 new_delay;
10329270388eSDaniel Vetter 
1033d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1034f97108d1SJesse Barnes 
103573edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
103673edd18fSDaniel Vetter 
103720e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10389270388eSDaniel Vetter 
10397648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1040b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1041b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1042f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1043f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1044f97108d1SJesse Barnes 
1045f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1046b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
104720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
104820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
104920e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
105020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1051b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
105220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
105320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
105420e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
105520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1056f97108d1SJesse Barnes 	}
1057f97108d1SJesse Barnes 
105891d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
105920e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1060f97108d1SJesse Barnes 
1061d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10629270388eSDaniel Vetter 
1063f97108d1SJesse Barnes 	return;
1064f97108d1SJesse Barnes }
1065f97108d1SJesse Barnes 
10660bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1067549f7365SChris Wilson {
106856299fb7SChris Wilson 	struct drm_i915_gem_request *rq = NULL;
106956299fb7SChris Wilson 	struct intel_wait *wait;
1070dffabc8fSTvrtko Ursulin 
1071bcbd5c33SChris Wilson 	if (!engine->breadcrumbs.irq_armed)
1072bcbd5c33SChris Wilson 		return;
1073bcbd5c33SChris Wilson 
10742246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1075538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
107656299fb7SChris Wilson 
107761d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
107861d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
107956299fb7SChris Wilson 	if (wait) {
108017b51ad8SChris Wilson 		bool wakeup = engine->irq_seqno_barrier;
108117b51ad8SChris Wilson 
108256299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
108356299fb7SChris Wilson 		 * requests after waiting on our own requests. To
108456299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
108556299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
108656299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
108756299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
108856299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
108956299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
109056299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
109156299fb7SChris Wilson 		 * and many waiters.
109256299fb7SChris Wilson 		 */
109356299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
109417b51ad8SChris Wilson 				      wait->seqno)) {
1095de4d2106SChris Wilson 			struct drm_i915_gem_request *waiter = wait->request;
1096de4d2106SChris Wilson 
109717b51ad8SChris Wilson 			wakeup = true;
109817b51ad8SChris Wilson 			if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1099de4d2106SChris Wilson 				      &waiter->fence.flags) &&
1100de4d2106SChris Wilson 			    intel_wait_check_request(wait, waiter))
1101de4d2106SChris Wilson 				rq = i915_gem_request_get(waiter);
110217b51ad8SChris Wilson 		}
110356299fb7SChris Wilson 
110417b51ad8SChris Wilson 		if (wakeup)
110556299fb7SChris Wilson 			wake_up_process(wait->tsk);
110667b807a8SChris Wilson 	} else {
1107bcbd5c33SChris Wilson 		if (engine->breadcrumbs.irq_armed)
110867b807a8SChris Wilson 			__intel_engine_disarm_breadcrumbs(engine);
110956299fb7SChris Wilson 	}
111061d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
111156299fb7SChris Wilson 
111224754d75SChris Wilson 	if (rq) {
111356299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
111424754d75SChris Wilson 		i915_gem_request_put(rq);
111524754d75SChris Wilson 	}
111656299fb7SChris Wilson 
111756299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1118549f7365SChris Wilson }
1119549f7365SChris Wilson 
112043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
112143cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
112231685c25SDeepak S {
1123679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
112443cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
112543cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
112631685c25SDeepak S }
112731685c25SDeepak S 
112843cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
112943cf3bf0SChris Wilson {
1130562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
113143cf3bf0SChris Wilson }
113243cf3bf0SChris Wilson 
113343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
113443cf3bf0SChris Wilson {
1135562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1136562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
113743cf3bf0SChris Wilson 	struct intel_rps_ei now;
113843cf3bf0SChris Wilson 	u32 events = 0;
113943cf3bf0SChris Wilson 
1140e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
114143cf3bf0SChris Wilson 		return 0;
114243cf3bf0SChris Wilson 
114343cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
114431685c25SDeepak S 
1145679cb6c1SMika Kuoppala 	if (prev->ktime) {
1146e0e8c7cbSChris Wilson 		u64 time, c0;
1147569884e3SChris Wilson 		u32 render, media;
1148e0e8c7cbSChris Wilson 
1149679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
11508f68d591SChris Wilson 
1151e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1152e0e8c7cbSChris Wilson 
1153e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1154e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1155e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1156e0e8c7cbSChris Wilson 		 * into our activity counter.
1157e0e8c7cbSChris Wilson 		 */
1158569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1159569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1160569884e3SChris Wilson 		c0 = max(render, media);
11616b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1162e0e8c7cbSChris Wilson 
1163562d9baeSSagar Arun Kamble 		if (c0 > time * rps->up_threshold)
1164e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
1165562d9baeSSagar Arun Kamble 		else if (c0 < time * rps->down_threshold)
1166e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
116731685c25SDeepak S 	}
116831685c25SDeepak S 
1169562d9baeSSagar Arun Kamble 	rps->ei = now;
117043cf3bf0SChris Wilson 	return events;
117131685c25SDeepak S }
117231685c25SDeepak S 
11734912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11743b8d8d91SJesse Barnes {
11752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1176562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1177562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
11787c0a16adSChris Wilson 	bool client_boost = false;
11798d3afd7dSChris Wilson 	int new_delay, adj, min, max;
11807c0a16adSChris Wilson 	u32 pm_iir = 0;
11813b8d8d91SJesse Barnes 
118259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1183562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1184562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1185562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1186d4d70aa5SImre Deak 	}
118759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11884912d041SBen Widawsky 
118960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1190a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
11918d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11927c0a16adSChris Wilson 		goto out;
11933b8d8d91SJesse Barnes 
11949f817501SSagar Arun Kamble 	mutex_lock(&dev_priv->pcu_lock);
11957b9e0ae6SChris Wilson 
119643cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
119743cf3bf0SChris Wilson 
1198562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1199562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1200562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1201562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
12027b92c1bdSChris Wilson 	if (client_boost)
1203562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1204562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1205562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
12068d3afd7dSChris Wilson 		adj = 0;
12078d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1208dd75fdc8SChris Wilson 		if (adj > 0)
1209dd75fdc8SChris Wilson 			adj *= 2;
1210edcf284bSChris Wilson 		else /* CHV needs even encode values */
1211edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
12127e79a683SSagar Arun Kamble 
1213562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
12147e79a683SSagar Arun Kamble 			adj = 0;
12157b92c1bdSChris Wilson 	} else if (client_boost) {
1216f5a4c67dSChris Wilson 		adj = 0;
1217dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1218562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1219562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1220562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1221562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1222dd75fdc8SChris Wilson 		adj = 0;
1223dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1224dd75fdc8SChris Wilson 		if (adj < 0)
1225dd75fdc8SChris Wilson 			adj *= 2;
1226edcf284bSChris Wilson 		else /* CHV needs even encode values */
1227edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
12287e79a683SSagar Arun Kamble 
1229562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
12307e79a683SSagar Arun Kamble 			adj = 0;
1231dd75fdc8SChris Wilson 	} else { /* unknown event */
1232edcf284bSChris Wilson 		adj = 0;
1233dd75fdc8SChris Wilson 	}
12343b8d8d91SJesse Barnes 
1235562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1236edcf284bSChris Wilson 
123779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
123879249636SBen Widawsky 	 * interrupt
123979249636SBen Widawsky 	 */
1240edcf284bSChris Wilson 	new_delay += adj;
12418d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
124227544369SDeepak S 
12439fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
12449fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1245562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
12469fcee2f7SChris Wilson 	}
12473b8d8d91SJesse Barnes 
12489f817501SSagar Arun Kamble 	mutex_unlock(&dev_priv->pcu_lock);
12497c0a16adSChris Wilson 
12507c0a16adSChris Wilson out:
12517c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
12527c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1253562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
12547c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
12557c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
12563b8d8d91SJesse Barnes }
12573b8d8d91SJesse Barnes 
1258e3689190SBen Widawsky 
1259e3689190SBen Widawsky /**
1260e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1261e3689190SBen Widawsky  * occurred.
1262e3689190SBen Widawsky  * @work: workqueue struct
1263e3689190SBen Widawsky  *
1264e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1265e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1266e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1267e3689190SBen Widawsky  */
1268e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1269e3689190SBen Widawsky {
12702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1271cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1272e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
127335a85ac6SBen Widawsky 	char *parity_event[6];
1274e3689190SBen Widawsky 	uint32_t misccpctl;
127535a85ac6SBen Widawsky 	uint8_t slice = 0;
1276e3689190SBen Widawsky 
1277e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1278e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1279e3689190SBen Widawsky 	 * any time we access those registers.
1280e3689190SBen Widawsky 	 */
128191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1282e3689190SBen Widawsky 
128335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
128435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
128535a85ac6SBen Widawsky 		goto out;
128635a85ac6SBen Widawsky 
1287e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1288e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1289e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1290e3689190SBen Widawsky 
129135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1292f0f59a00SVille Syrjälä 		i915_reg_t reg;
129335a85ac6SBen Widawsky 
129435a85ac6SBen Widawsky 		slice--;
12952d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
129635a85ac6SBen Widawsky 			break;
129735a85ac6SBen Widawsky 
129835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
129935a85ac6SBen Widawsky 
13006fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
130135a85ac6SBen Widawsky 
130235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1303e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1304e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1305e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1306e3689190SBen Widawsky 
130735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
130835a85ac6SBen Widawsky 		POSTING_READ(reg);
1309e3689190SBen Widawsky 
1310cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1311e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1312e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1313e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
131435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
131535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1316e3689190SBen Widawsky 
131791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1318e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1319e3689190SBen Widawsky 
132035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
132135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1322e3689190SBen Widawsky 
132335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1324e3689190SBen Widawsky 		kfree(parity_event[3]);
1325e3689190SBen Widawsky 		kfree(parity_event[2]);
1326e3689190SBen Widawsky 		kfree(parity_event[1]);
1327e3689190SBen Widawsky 	}
1328e3689190SBen Widawsky 
132935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
133035a85ac6SBen Widawsky 
133135a85ac6SBen Widawsky out:
133235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13334cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
13342d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
13354cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
133635a85ac6SBen Widawsky 
133791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
133835a85ac6SBen Widawsky }
133935a85ac6SBen Widawsky 
1340261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1341261e40b8SVille Syrjälä 					       u32 iir)
1342e3689190SBen Widawsky {
1343261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1344e3689190SBen Widawsky 		return;
1345e3689190SBen Widawsky 
1346d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1347261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1348d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1349e3689190SBen Widawsky 
1350261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
135135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
135235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
135335a85ac6SBen Widawsky 
135435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
135535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
135635a85ac6SBen Widawsky 
1357a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1358e3689190SBen Widawsky }
1359e3689190SBen Widawsky 
1360261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1361f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1362f1af8fc1SPaulo Zanoni {
1363f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13643b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1365f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
13663b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1367f1af8fc1SPaulo Zanoni }
1368f1af8fc1SPaulo Zanoni 
1369261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1370e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1371e7b4c6b1SDaniel Vetter {
1372f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13733b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1374cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13753b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1376cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13773b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1378e7b4c6b1SDaniel Vetter 
1379cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1380cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1381aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1382aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1383e3689190SBen Widawsky 
1384261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1385261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1386e7b4c6b1SDaniel Vetter }
1387e7b4c6b1SDaniel Vetter 
13885d3d69d5SChris Wilson static void
13890bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1390fbcc1a0cSNick Hoath {
1391b620e870SMika Kuoppala 	struct intel_engine_execlists * const execlists = &engine->execlists;
139231de7350SChris Wilson 	bool tasklet = false;
1393f747026cSChris Wilson 
1394f747026cSChris Wilson 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
13954a118ecbSChris Wilson 		if (READ_ONCE(engine->execlists.active)) {
1396955a4b89SChris Wilson 			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
139731de7350SChris Wilson 			tasklet = true;
1398f747026cSChris Wilson 		}
13994a118ecbSChris Wilson 	}
140031de7350SChris Wilson 
140131de7350SChris Wilson 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
140231de7350SChris Wilson 		notify_ring(engine);
14034f044a88SMichal Wajdeczko 		tasklet |= i915_modparams.enable_guc_submission;
140431de7350SChris Wilson 	}
140531de7350SChris Wilson 
140631de7350SChris Wilson 	if (tasklet)
1407c6dce8f1SSagar Arun Kamble 		tasklet_hi_schedule(&execlists->tasklet);
1408fbcc1a0cSNick Hoath }
1409fbcc1a0cSNick Hoath 
1410e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1411e30e251aSVille Syrjälä 				   u32 master_ctl,
1412e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1413abd58f01SBen Widawsky {
1414abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1415abd58f01SBen Widawsky 
1416abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1417e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1418e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1419e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1420abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1421abd58f01SBen Widawsky 		} else
1422abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1423abd58f01SBen Widawsky 	}
1424abd58f01SBen Widawsky 
142585f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1426e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1427e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1428e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1429abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1430abd58f01SBen Widawsky 		} else
1431abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1432abd58f01SBen Widawsky 	}
1433abd58f01SBen Widawsky 
143474cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1435e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1436e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1437e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
143874cdb337SChris Wilson 			ret = IRQ_HANDLED;
143974cdb337SChris Wilson 		} else
144074cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
144174cdb337SChris Wilson 	}
144274cdb337SChris Wilson 
144326705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1444e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
144526705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
144626705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1447cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
144826705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
144926705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
145038cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
14510961021aSBen Widawsky 		} else
14520961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14530961021aSBen Widawsky 	}
14540961021aSBen Widawsky 
1455abd58f01SBen Widawsky 	return ret;
1456abd58f01SBen Widawsky }
1457abd58f01SBen Widawsky 
1458e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1459e30e251aSVille Syrjälä 				u32 gt_iir[4])
1460e30e251aSVille Syrjälä {
1461e30e251aSVille Syrjälä 	if (gt_iir[0]) {
14623b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1463e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
14643b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1465e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1466e30e251aSVille Syrjälä 	}
1467e30e251aSVille Syrjälä 
1468e30e251aSVille Syrjälä 	if (gt_iir[1]) {
14693b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1470e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
14713b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1472e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1473e30e251aSVille Syrjälä 	}
1474e30e251aSVille Syrjälä 
1475e30e251aSVille Syrjälä 	if (gt_iir[3])
14763b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1477e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1478e30e251aSVille Syrjälä 
1479e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1480e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
148126705e20SSagar Arun Kamble 
148226705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
148326705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1484e30e251aSVille Syrjälä }
1485e30e251aSVille Syrjälä 
148663c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
148763c88d22SImre Deak {
148863c88d22SImre Deak 	switch (port) {
148963c88d22SImre Deak 	case PORT_A:
1490195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
149163c88d22SImre Deak 	case PORT_B:
149263c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
149363c88d22SImre Deak 	case PORT_C:
149463c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
149563c88d22SImre Deak 	default:
149663c88d22SImre Deak 		return false;
149763c88d22SImre Deak 	}
149863c88d22SImre Deak }
149963c88d22SImre Deak 
15006dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
15016dbf30ceSVille Syrjälä {
15026dbf30ceSVille Syrjälä 	switch (port) {
15036dbf30ceSVille Syrjälä 	case PORT_E:
15046dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
15056dbf30ceSVille Syrjälä 	default:
15066dbf30ceSVille Syrjälä 		return false;
15076dbf30ceSVille Syrjälä 	}
15086dbf30ceSVille Syrjälä }
15096dbf30ceSVille Syrjälä 
151074c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
151174c0b395SVille Syrjälä {
151274c0b395SVille Syrjälä 	switch (port) {
151374c0b395SVille Syrjälä 	case PORT_A:
151474c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
151574c0b395SVille Syrjälä 	case PORT_B:
151674c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
151774c0b395SVille Syrjälä 	case PORT_C:
151874c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
151974c0b395SVille Syrjälä 	case PORT_D:
152074c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
152174c0b395SVille Syrjälä 	default:
152274c0b395SVille Syrjälä 		return false;
152374c0b395SVille Syrjälä 	}
152474c0b395SVille Syrjälä }
152574c0b395SVille Syrjälä 
1526e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1527e4ce95aaSVille Syrjälä {
1528e4ce95aaSVille Syrjälä 	switch (port) {
1529e4ce95aaSVille Syrjälä 	case PORT_A:
1530e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1531e4ce95aaSVille Syrjälä 	default:
1532e4ce95aaSVille Syrjälä 		return false;
1533e4ce95aaSVille Syrjälä 	}
1534e4ce95aaSVille Syrjälä }
1535e4ce95aaSVille Syrjälä 
1536676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
153713cf5504SDave Airlie {
153813cf5504SDave Airlie 	switch (port) {
153913cf5504SDave Airlie 	case PORT_B:
1540676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
154113cf5504SDave Airlie 	case PORT_C:
1542676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
154313cf5504SDave Airlie 	case PORT_D:
1544676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1545676574dfSJani Nikula 	default:
1546676574dfSJani Nikula 		return false;
154713cf5504SDave Airlie 	}
154813cf5504SDave Airlie }
154913cf5504SDave Airlie 
1550676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
155113cf5504SDave Airlie {
155213cf5504SDave Airlie 	switch (port) {
155313cf5504SDave Airlie 	case PORT_B:
1554676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
155513cf5504SDave Airlie 	case PORT_C:
1556676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
155713cf5504SDave Airlie 	case PORT_D:
1558676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1559676574dfSJani Nikula 	default:
1560676574dfSJani Nikula 		return false;
156113cf5504SDave Airlie 	}
156213cf5504SDave Airlie }
156313cf5504SDave Airlie 
156442db67d6SVille Syrjälä /*
156542db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
156642db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
156742db67d6SVille Syrjälä  * hotplug detection results from several registers.
156842db67d6SVille Syrjälä  *
156942db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
157042db67d6SVille Syrjälä  */
1571fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
15728c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1573fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1574fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1575676574dfSJani Nikula {
15768c841e57SJani Nikula 	enum port port;
1577676574dfSJani Nikula 	int i;
1578676574dfSJani Nikula 
1579676574dfSJani Nikula 	for_each_hpd_pin(i) {
15808c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15818c841e57SJani Nikula 			continue;
15828c841e57SJani Nikula 
1583676574dfSJani Nikula 		*pin_mask |= BIT(i);
1584676574dfSJani Nikula 
1585256cfddeSRodrigo Vivi 		port = intel_hpd_pin_to_port(i);
1586256cfddeSRodrigo Vivi 		if (port == PORT_NONE)
1587cc24fcdcSImre Deak 			continue;
1588cc24fcdcSImre Deak 
1589fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1590676574dfSJani Nikula 			*long_mask |= BIT(i);
1591676574dfSJani Nikula 	}
1592676574dfSJani Nikula 
1593676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1594676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1595676574dfSJani Nikula 
1596676574dfSJani Nikula }
1597676574dfSJani Nikula 
159891d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1599515ac2bbSDaniel Vetter {
160028c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1601515ac2bbSDaniel Vetter }
1602515ac2bbSDaniel Vetter 
160391d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1604ce99c256SDaniel Vetter {
16059ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1606ce99c256SDaniel Vetter }
1607ce99c256SDaniel Vetter 
16088bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
160991d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
161091d14251STvrtko Ursulin 					 enum pipe pipe,
1611eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1612eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
16138bc5e955SDaniel Vetter 					 uint32_t crc4)
16148bf1e9f1SShuang He {
16158bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16168bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
16178c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
16188c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
16198c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1620ac2300d4SDamien Lespiau 	int head, tail;
1621b2c88f5bSDamien Lespiau 
1622d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
16238c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
16240c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1625d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
162634273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
16270c912c79SDamien Lespiau 			return;
16280c912c79SDamien Lespiau 		}
16290c912c79SDamien Lespiau 
1630d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1631d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1632b2c88f5bSDamien Lespiau 
1633b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1634d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1635b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1636b2c88f5bSDamien Lespiau 			return;
1637b2c88f5bSDamien Lespiau 		}
1638b2c88f5bSDamien Lespiau 
1639b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
16408bf1e9f1SShuang He 
16418c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1642eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1643eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1644eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1645eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1646eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1647b2c88f5bSDamien Lespiau 
1648b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1649d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1650d538bbdfSDamien Lespiau 
1651d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
165207144428SDamien Lespiau 
165307144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
16548c6b709dSTomeu Vizoso 	} else {
16558c6b709dSTomeu Vizoso 		/*
16568c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
16578c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
16588c6b709dSTomeu Vizoso 		 * out the buggy result.
16598c6b709dSTomeu Vizoso 		 *
1660163e8aecSRodrigo Vivi 		 * On GEN8+ sometimes the second CRC is bonkers as well, so
16618c6b709dSTomeu Vizoso 		 * don't trust that one either.
16628c6b709dSTomeu Vizoso 		 */
16638c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
1664163e8aecSRodrigo Vivi 		    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
16658c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
16668c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
16678c6b709dSTomeu Vizoso 			return;
16688c6b709dSTomeu Vizoso 		}
16698c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
16708c6b709dSTomeu Vizoso 		crcs[0] = crc0;
16718c6b709dSTomeu Vizoso 		crcs[1] = crc1;
16728c6b709dSTomeu Vizoso 		crcs[2] = crc2;
16738c6b709dSTomeu Vizoso 		crcs[3] = crc3;
16748c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1675246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1676ca814b25SDaniel Vetter 				       drm_crtc_accurate_vblank_count(&crtc->base),
1677246ee524STomeu Vizoso 				       crcs);
16788c6b709dSTomeu Vizoso 	}
16798bf1e9f1SShuang He }
1680277de95eSDaniel Vetter #else
1681277de95eSDaniel Vetter static inline void
168291d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
168391d14251STvrtko Ursulin 			     enum pipe pipe,
1684277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1685277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1686277de95eSDaniel Vetter 			     uint32_t crc4) {}
1687277de95eSDaniel Vetter #endif
1688eba94eb9SDaniel Vetter 
1689277de95eSDaniel Vetter 
169091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
169191d14251STvrtko Ursulin 				     enum pipe pipe)
16925a69b89fSDaniel Vetter {
169391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16945a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16955a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16965a69b89fSDaniel Vetter }
16975a69b89fSDaniel Vetter 
169891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
169991d14251STvrtko Ursulin 				     enum pipe pipe)
1700eba94eb9SDaniel Vetter {
170191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1702eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1703eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1704eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1705eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
17068bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1707eba94eb9SDaniel Vetter }
17085b3a856bSDaniel Vetter 
170991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
171091d14251STvrtko Ursulin 				      enum pipe pipe)
17115b3a856bSDaniel Vetter {
17120b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
17130b5c5ed0SDaniel Vetter 
171491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
17150b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
17160b5c5ed0SDaniel Vetter 	else
17170b5c5ed0SDaniel Vetter 		res1 = 0;
17180b5c5ed0SDaniel Vetter 
171991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
17200b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
17210b5c5ed0SDaniel Vetter 	else
17220b5c5ed0SDaniel Vetter 		res2 = 0;
17235b3a856bSDaniel Vetter 
172491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
17250b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17260b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17270b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17280b5c5ed0SDaniel Vetter 				     res1, res2);
17295b3a856bSDaniel Vetter }
17308bf1e9f1SShuang He 
17311403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17321403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17331403c0d4SPaulo Zanoni  * the work queue. */
17341403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1735baf02a1fSBen Widawsky {
1736562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1737562d9baeSSagar Arun Kamble 
1738a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
173959cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1740f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1741562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1742562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1743562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
174441a05a3aSDaniel Vetter 		}
1745d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1746d4d70aa5SImre Deak 	}
1747baf02a1fSBen Widawsky 
1748bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1749c9a9a268SImre Deak 		return;
1750c9a9a268SImre Deak 
17512d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
175212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
17533b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
175412638c57SBen Widawsky 
1755aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1756aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
175712638c57SBen Widawsky 	}
17581403c0d4SPaulo Zanoni }
1759baf02a1fSBen Widawsky 
176026705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
176126705e20SSagar Arun Kamble {
176226705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
17634100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
17644100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
17654100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
17664100b2abSSagar Arun Kamble 		 * to back flush interrupts.
17674100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
17684100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
17694100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
17704100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
17714100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
17724100b2abSSagar Arun Kamble 		 */
17734100b2abSSagar Arun Kamble 		u32 msg, flush;
17744100b2abSSagar Arun Kamble 
17754100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1776a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1777a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
17784100b2abSSagar Arun Kamble 		if (flush) {
17794100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
17804100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
17814100b2abSSagar Arun Kamble 
17824100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
1783e7465473SOscar Mateo 			queue_work(dev_priv->guc.log.runtime.flush_wq,
1784e7465473SOscar Mateo 				   &dev_priv->guc.log.runtime.flush_work);
17855aa1ee4bSAkash Goel 
17865aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17874100b2abSSagar Arun Kamble 		} else {
17884100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17894100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17904100b2abSSagar Arun Kamble 			 */
17914100b2abSSagar Arun Kamble 		}
179226705e20SSagar Arun Kamble 	}
179326705e20SSagar Arun Kamble }
179426705e20SSagar Arun Kamble 
179544d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
179644d9241eSVille Syrjälä {
179744d9241eSVille Syrjälä 	enum pipe pipe;
179844d9241eSVille Syrjälä 
179944d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
180044d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
180144d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
180244d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
180344d9241eSVille Syrjälä 
180444d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
180544d9241eSVille Syrjälä 	}
180644d9241eSVille Syrjälä }
180744d9241eSVille Syrjälä 
1808eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
180991d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
18107e231dbeSJesse Barnes {
18117e231dbeSJesse Barnes 	int pipe;
18127e231dbeSJesse Barnes 
181358ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
18141ca993d2SVille Syrjälä 
18151ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
18161ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
18171ca993d2SVille Syrjälä 		return;
18181ca993d2SVille Syrjälä 	}
18191ca993d2SVille Syrjälä 
1820055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1821f0f59a00SVille Syrjälä 		i915_reg_t reg;
18226b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
182391d181ddSImre Deak 
1824bbb5eebfSDaniel Vetter 		/*
1825bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1826bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1827bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1828bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1829bbb5eebfSDaniel Vetter 		 * handle.
1830bbb5eebfSDaniel Vetter 		 */
18310f239f4cSDaniel Vetter 
18320f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
18336b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1834bbb5eebfSDaniel Vetter 
1835bbb5eebfSDaniel Vetter 		switch (pipe) {
1836bbb5eebfSDaniel Vetter 		case PIPE_A:
1837bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1838bbb5eebfSDaniel Vetter 			break;
1839bbb5eebfSDaniel Vetter 		case PIPE_B:
1840bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1841bbb5eebfSDaniel Vetter 			break;
18423278f67fSVille Syrjälä 		case PIPE_C:
18433278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
18443278f67fSVille Syrjälä 			break;
1845bbb5eebfSDaniel Vetter 		}
1846bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
18476b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1848bbb5eebfSDaniel Vetter 
18496b12ca56SVille Syrjälä 		if (!status_mask)
185091d181ddSImre Deak 			continue;
185191d181ddSImre Deak 
185291d181ddSImre Deak 		reg = PIPESTAT(pipe);
18536b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
18546b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
18557e231dbeSJesse Barnes 
18567e231dbeSJesse Barnes 		/*
18577e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18587e231dbeSJesse Barnes 		 */
18596b12ca56SVille Syrjälä 		if (pipe_stats[pipe])
18606b12ca56SVille Syrjälä 			I915_WRITE(reg, enable_mask | pipe_stats[pipe]);
18617e231dbeSJesse Barnes 	}
186258ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18632ecb8ca4SVille Syrjälä }
18642ecb8ca4SVille Syrjälä 
1865eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1866eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1867eb64343cSVille Syrjälä {
1868eb64343cSVille Syrjälä 	enum pipe pipe;
1869eb64343cSVille Syrjälä 
1870eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1871eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1872eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1873eb64343cSVille Syrjälä 
1874eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1875eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1876eb64343cSVille Syrjälä 
1877eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1878eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1879eb64343cSVille Syrjälä 	}
1880eb64343cSVille Syrjälä }
1881eb64343cSVille Syrjälä 
1882eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1883eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1884eb64343cSVille Syrjälä {
1885eb64343cSVille Syrjälä 	bool blc_event = false;
1886eb64343cSVille Syrjälä 	enum pipe pipe;
1887eb64343cSVille Syrjälä 
1888eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1889eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1890eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1891eb64343cSVille Syrjälä 
1892eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1893eb64343cSVille Syrjälä 			blc_event = true;
1894eb64343cSVille Syrjälä 
1895eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1896eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1897eb64343cSVille Syrjälä 
1898eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1899eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1900eb64343cSVille Syrjälä 	}
1901eb64343cSVille Syrjälä 
1902eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1903eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1904eb64343cSVille Syrjälä }
1905eb64343cSVille Syrjälä 
1906eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1907eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1908eb64343cSVille Syrjälä {
1909eb64343cSVille Syrjälä 	bool blc_event = false;
1910eb64343cSVille Syrjälä 	enum pipe pipe;
1911eb64343cSVille Syrjälä 
1912eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1913eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1914eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1915eb64343cSVille Syrjälä 
1916eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1917eb64343cSVille Syrjälä 			blc_event = true;
1918eb64343cSVille Syrjälä 
1919eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1920eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1921eb64343cSVille Syrjälä 
1922eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1923eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1924eb64343cSVille Syrjälä 	}
1925eb64343cSVille Syrjälä 
1926eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1927eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1928eb64343cSVille Syrjälä 
1929eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1930eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1931eb64343cSVille Syrjälä }
1932eb64343cSVille Syrjälä 
193391d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
19342ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
19352ecb8ca4SVille Syrjälä {
19362ecb8ca4SVille Syrjälä 	enum pipe pipe;
19377e231dbeSJesse Barnes 
1938055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1939fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1940fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
19414356d586SDaniel Vetter 
19424356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
194391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
19442d9d2b0bSVille Syrjälä 
19451f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
19461f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
194731acc7f5SJesse Barnes 	}
194831acc7f5SJesse Barnes 
1949c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
195091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1951c1874ed7SImre Deak }
1952c1874ed7SImre Deak 
19531ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
195416c6c56bSVille Syrjälä {
195516c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
195616c6c56bSVille Syrjälä 
19571ae3c34cSVille Syrjälä 	if (hotplug_status)
19583ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
19591ae3c34cSVille Syrjälä 
19601ae3c34cSVille Syrjälä 	return hotplug_status;
19611ae3c34cSVille Syrjälä }
19621ae3c34cSVille Syrjälä 
196391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
19641ae3c34cSVille Syrjälä 				 u32 hotplug_status)
19651ae3c34cSVille Syrjälä {
19661ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19673ff60f89SOscar Mateo 
196891d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
196991d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
197016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
197116c6c56bSVille Syrjälä 
197258f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1973fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1974fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1975fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
197658f2cf24SVille Syrjälä 
197791d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
197858f2cf24SVille Syrjälä 		}
1979369712e8SJani Nikula 
1980369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
198191d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
198216c6c56bSVille Syrjälä 	} else {
198316c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
198416c6c56bSVille Syrjälä 
198558f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1986fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
19874e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1988fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
198991d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
199016c6c56bSVille Syrjälä 		}
19913ff60f89SOscar Mateo 	}
199258f2cf24SVille Syrjälä }
199316c6c56bSVille Syrjälä 
1994c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1995c1874ed7SImre Deak {
199645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1997fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1998c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1999c1874ed7SImre Deak 
20002dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20012dd2a883SImre Deak 		return IRQ_NONE;
20022dd2a883SImre Deak 
20031f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
20041f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
20051f814dacSImre Deak 
20061e1cace9SVille Syrjälä 	do {
20076e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
20082ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
20091ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2010a5e485a9SVille Syrjälä 		u32 ier = 0;
20113ff60f89SOscar Mateo 
2012c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2013c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
20143ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2015c1874ed7SImre Deak 
2016c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
20171e1cace9SVille Syrjälä 			break;
2018c1874ed7SImre Deak 
2019c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2020c1874ed7SImre Deak 
2021a5e485a9SVille Syrjälä 		/*
2022a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2023a5e485a9SVille Syrjälä 		 *
2024a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2025a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2026a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2027a5e485a9SVille Syrjälä 		 *
2028a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2029a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2030a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2031a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2032a5e485a9SVille Syrjälä 		 * bits this time around.
2033a5e485a9SVille Syrjälä 		 */
20344a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2035a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2036a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
20374a0a0202SVille Syrjälä 
20384a0a0202SVille Syrjälä 		if (gt_iir)
20394a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
20404a0a0202SVille Syrjälä 		if (pm_iir)
20414a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
20424a0a0202SVille Syrjälä 
20437ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
20441ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
20457ce4d1f2SVille Syrjälä 
20463ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
20473ff60f89SOscar Mateo 		 * signalled in iir */
2048eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
20497ce4d1f2SVille Syrjälä 
2050eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2051eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2052eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2053eef57324SJerome Anand 
20547ce4d1f2SVille Syrjälä 		/*
20557ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
20567ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
20577ce4d1f2SVille Syrjälä 		 */
20587ce4d1f2SVille Syrjälä 		if (iir)
20597ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
20604a0a0202SVille Syrjälä 
2061a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
20624a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20634a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
20641ae3c34cSVille Syrjälä 
206552894874SVille Syrjälä 		if (gt_iir)
2066261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
206752894874SVille Syrjälä 		if (pm_iir)
206852894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
206952894874SVille Syrjälä 
20701ae3c34cSVille Syrjälä 		if (hotplug_status)
207191d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20722ecb8ca4SVille Syrjälä 
207391d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
20741e1cace9SVille Syrjälä 	} while (0);
20757e231dbeSJesse Barnes 
20761f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20771f814dacSImre Deak 
20787e231dbeSJesse Barnes 	return ret;
20797e231dbeSJesse Barnes }
20807e231dbeSJesse Barnes 
208143f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
208243f328d7SVille Syrjälä {
208345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2084fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
208543f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
208643f328d7SVille Syrjälä 
20872dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20882dd2a883SImre Deak 		return IRQ_NONE;
20892dd2a883SImre Deak 
20901f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
20911f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
20921f814dacSImre Deak 
2093579de73bSChris Wilson 	do {
20946e814800SVille Syrjälä 		u32 master_ctl, iir;
2095e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
20962ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
20971ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2098a5e485a9SVille Syrjälä 		u32 ier = 0;
2099a5e485a9SVille Syrjälä 
21008e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
21013278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
21023278f67fSVille Syrjälä 
21033278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
21048e5fd599SVille Syrjälä 			break;
210543f328d7SVille Syrjälä 
210627b6c122SOscar Mateo 		ret = IRQ_HANDLED;
210727b6c122SOscar Mateo 
2108a5e485a9SVille Syrjälä 		/*
2109a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2110a5e485a9SVille Syrjälä 		 *
2111a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2112a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2113a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2114a5e485a9SVille Syrjälä 		 *
2115a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2116a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2117a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2118a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2119a5e485a9SVille Syrjälä 		 * bits this time around.
2120a5e485a9SVille Syrjälä 		 */
212143f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2122a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2123a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
212443f328d7SVille Syrjälä 
2125e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
212627b6c122SOscar Mateo 
212727b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21281ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
212943f328d7SVille Syrjälä 
213027b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
213127b6c122SOscar Mateo 		 * signalled in iir */
2132eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
213343f328d7SVille Syrjälä 
2134eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2135eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2136eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2137eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2138eef57324SJerome Anand 
21397ce4d1f2SVille Syrjälä 		/*
21407ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21417ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
21427ce4d1f2SVille Syrjälä 		 */
21437ce4d1f2SVille Syrjälä 		if (iir)
21447ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
21457ce4d1f2SVille Syrjälä 
2146a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2147e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
214843f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
21491ae3c34cSVille Syrjälä 
2150e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
2151e30e251aSVille Syrjälä 
21521ae3c34cSVille Syrjälä 		if (hotplug_status)
215391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
21542ecb8ca4SVille Syrjälä 
215591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2156579de73bSChris Wilson 	} while (0);
21573278f67fSVille Syrjälä 
21581f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
21591f814dacSImre Deak 
216043f328d7SVille Syrjälä 	return ret;
216143f328d7SVille Syrjälä }
216243f328d7SVille Syrjälä 
216391d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
216491d14251STvrtko Ursulin 				u32 hotplug_trigger,
216540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2166776ad806SJesse Barnes {
216742db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2168776ad806SJesse Barnes 
21696a39d7c9SJani Nikula 	/*
21706a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
21716a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
21726a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
21736a39d7c9SJani Nikula 	 * errors.
21746a39d7c9SJani Nikula 	 */
217513cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
21766a39d7c9SJani Nikula 	if (!hotplug_trigger) {
21776a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
21786a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
21796a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
21806a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
21816a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
21826a39d7c9SJani Nikula 	}
21836a39d7c9SJani Nikula 
218413cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
21856a39d7c9SJani Nikula 	if (!hotplug_trigger)
21866a39d7c9SJani Nikula 		return;
218713cf5504SDave Airlie 
2188fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
218940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2190fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
219140e56410SVille Syrjälä 
219291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2193aaf5ec2eSSonika Jindal }
219491d131d2SDaniel Vetter 
219591d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
219640e56410SVille Syrjälä {
219740e56410SVille Syrjälä 	int pipe;
219840e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
219940e56410SVille Syrjälä 
220091d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
220140e56410SVille Syrjälä 
2202cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2203cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2204776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2205cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2206cfc33bf7SVille Syrjälä 				 port_name(port));
2207cfc33bf7SVille Syrjälä 	}
2208776ad806SJesse Barnes 
2209ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
221091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2211ce99c256SDaniel Vetter 
2212776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
221391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2214776ad806SJesse Barnes 
2215776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2216776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2217776ad806SJesse Barnes 
2218776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2219776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2220776ad806SJesse Barnes 
2221776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2222776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2223776ad806SJesse Barnes 
22249db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2225055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
22269db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
22279db4a9c7SJesse Barnes 					 pipe_name(pipe),
22289db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2229776ad806SJesse Barnes 
2230776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2231776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2232776ad806SJesse Barnes 
2233776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2234776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2235776ad806SJesse Barnes 
2236776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2237a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
22388664281bSPaulo Zanoni 
22398664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2240a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
22418664281bSPaulo Zanoni }
22428664281bSPaulo Zanoni 
224391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
22448664281bSPaulo Zanoni {
22458664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
22465a69b89fSDaniel Vetter 	enum pipe pipe;
22478664281bSPaulo Zanoni 
2248de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2249de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2250de032bf4SPaulo Zanoni 
2251055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22521f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
22531f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
22548664281bSPaulo Zanoni 
22555a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
225691d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
225791d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
22585a69b89fSDaniel Vetter 			else
225991d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
22605a69b89fSDaniel Vetter 		}
22615a69b89fSDaniel Vetter 	}
22628bf1e9f1SShuang He 
22638664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
22648664281bSPaulo Zanoni }
22658664281bSPaulo Zanoni 
226691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
22678664281bSPaulo Zanoni {
22688664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
226945c1cd87SMika Kahola 	enum pipe pipe;
22708664281bSPaulo Zanoni 
2271de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2272de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2273de032bf4SPaulo Zanoni 
227445c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
227545c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
227645c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
22778664281bSPaulo Zanoni 
22788664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2279776ad806SJesse Barnes }
2280776ad806SJesse Barnes 
228191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
228223e81d69SAdam Jackson {
228323e81d69SAdam Jackson 	int pipe;
22846dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2285aaf5ec2eSSonika Jindal 
228691d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
228791d131d2SDaniel Vetter 
2288cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2289cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
229023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2291cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2292cfc33bf7SVille Syrjälä 				 port_name(port));
2293cfc33bf7SVille Syrjälä 	}
229423e81d69SAdam Jackson 
229523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
229691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
229723e81d69SAdam Jackson 
229823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
229991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
230023e81d69SAdam Jackson 
230123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
230223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
230323e81d69SAdam Jackson 
230423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
230523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
230623e81d69SAdam Jackson 
230723e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2308055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
230923e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
231023e81d69SAdam Jackson 					 pipe_name(pipe),
231123e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
23128664281bSPaulo Zanoni 
23138664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
231491d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
231523e81d69SAdam Jackson }
231623e81d69SAdam Jackson 
231791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
23186dbf30ceSVille Syrjälä {
23196dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
23206dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
23216dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
23226dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
23236dbf30ceSVille Syrjälä 
23246dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
23256dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
23266dbf30ceSVille Syrjälä 
23276dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
23286dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23296dbf30ceSVille Syrjälä 
23306dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
23316dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
233274c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
23336dbf30ceSVille Syrjälä 	}
23346dbf30ceSVille Syrjälä 
23356dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
23366dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
23376dbf30ceSVille Syrjälä 
23386dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
23396dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
23406dbf30ceSVille Syrjälä 
23416dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
23426dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
23436dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
23446dbf30ceSVille Syrjälä 	}
23456dbf30ceSVille Syrjälä 
23466dbf30ceSVille Syrjälä 	if (pin_mask)
234791d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
23486dbf30ceSVille Syrjälä 
23496dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
235091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
23516dbf30ceSVille Syrjälä }
23526dbf30ceSVille Syrjälä 
235391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
235491d14251STvrtko Ursulin 				u32 hotplug_trigger,
235540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2356c008bc6eSPaulo Zanoni {
2357e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2358e4ce95aaSVille Syrjälä 
2359e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2360e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2361e4ce95aaSVille Syrjälä 
2362e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
236340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2364e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
236540e56410SVille Syrjälä 
236691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2367e4ce95aaSVille Syrjälä }
2368c008bc6eSPaulo Zanoni 
236991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
237091d14251STvrtko Ursulin 				    u32 de_iir)
237140e56410SVille Syrjälä {
237240e56410SVille Syrjälä 	enum pipe pipe;
237340e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
237440e56410SVille Syrjälä 
237540e56410SVille Syrjälä 	if (hotplug_trigger)
237691d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
237740e56410SVille Syrjälä 
2378c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
237991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2380c008bc6eSPaulo Zanoni 
2381c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
238291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2383c008bc6eSPaulo Zanoni 
2384c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2385c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2386c008bc6eSPaulo Zanoni 
2387055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2388fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2389fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2390c008bc6eSPaulo Zanoni 
239140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
23921f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2393c008bc6eSPaulo Zanoni 
239440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
239591d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2396c008bc6eSPaulo Zanoni 	}
2397c008bc6eSPaulo Zanoni 
2398c008bc6eSPaulo Zanoni 	/* check event from PCH */
2399c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2400c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2401c008bc6eSPaulo Zanoni 
240291d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
240391d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2404c008bc6eSPaulo Zanoni 		else
240591d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2406c008bc6eSPaulo Zanoni 
2407c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2408c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2409c008bc6eSPaulo Zanoni 	}
2410c008bc6eSPaulo Zanoni 
241191d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
241291d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2413c008bc6eSPaulo Zanoni }
2414c008bc6eSPaulo Zanoni 
241591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
241691d14251STvrtko Ursulin 				    u32 de_iir)
24179719fb98SPaulo Zanoni {
241807d27e20SDamien Lespiau 	enum pipe pipe;
241923bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
242023bb4cb5SVille Syrjälä 
242140e56410SVille Syrjälä 	if (hotplug_trigger)
242291d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
24239719fb98SPaulo Zanoni 
24249719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
242591d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
24269719fb98SPaulo Zanoni 
24279719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
242891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
24299719fb98SPaulo Zanoni 
24309719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
243191d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
24329719fb98SPaulo Zanoni 
2433055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2434fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2435fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
24369719fb98SPaulo Zanoni 	}
24379719fb98SPaulo Zanoni 
24389719fb98SPaulo Zanoni 	/* check event from PCH */
243991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
24409719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
24419719fb98SPaulo Zanoni 
244291d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
24439719fb98SPaulo Zanoni 
24449719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
24459719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
24469719fb98SPaulo Zanoni 	}
24479719fb98SPaulo Zanoni }
24489719fb98SPaulo Zanoni 
244972c90f62SOscar Mateo /*
245072c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
245172c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
245272c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
245372c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
245472c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
245572c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
245672c90f62SOscar Mateo  */
2457f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2458b1f14ad0SJesse Barnes {
245945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2460fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2461f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
24620e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2463b1f14ad0SJesse Barnes 
24642dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
24652dd2a883SImre Deak 		return IRQ_NONE;
24662dd2a883SImre Deak 
24671f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24681f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
24691f814dacSImre Deak 
2470b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2471b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2472b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
247323a78516SPaulo Zanoni 	POSTING_READ(DEIER);
24740e43406bSChris Wilson 
247544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
247644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
247744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
247844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
247944498aeaSPaulo Zanoni 	 * due to its back queue). */
248091d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
248144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
248244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
248344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2484ab5c608bSBen Widawsky 	}
248544498aeaSPaulo Zanoni 
248672c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
248772c90f62SOscar Mateo 
24880e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
24890e43406bSChris Wilson 	if (gt_iir) {
249072c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
249172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
249291d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2493261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2494d8fc8a47SPaulo Zanoni 		else
2495261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
24960e43406bSChris Wilson 	}
2497b1f14ad0SJesse Barnes 
2498b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
24990e43406bSChris Wilson 	if (de_iir) {
250072c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
250172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
250291d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
250391d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2504f1af8fc1SPaulo Zanoni 		else
250591d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
25060e43406bSChris Wilson 	}
25070e43406bSChris Wilson 
250891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2509f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
25100e43406bSChris Wilson 		if (pm_iir) {
2511b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
25120e43406bSChris Wilson 			ret = IRQ_HANDLED;
251372c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
25140e43406bSChris Wilson 		}
2515f1af8fc1SPaulo Zanoni 	}
2516b1f14ad0SJesse Barnes 
2517b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2518b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
251991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
252044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
252144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2522ab5c608bSBen Widawsky 	}
2523b1f14ad0SJesse Barnes 
25241f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
25251f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
25261f814dacSImre Deak 
2527b1f14ad0SJesse Barnes 	return ret;
2528b1f14ad0SJesse Barnes }
2529b1f14ad0SJesse Barnes 
253091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
253191d14251STvrtko Ursulin 				u32 hotplug_trigger,
253240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2533d04a492dSShashank Sharma {
2534cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2535d04a492dSShashank Sharma 
2536a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2537a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2538d04a492dSShashank Sharma 
2539cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
254040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2541cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
254240e56410SVille Syrjälä 
254391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2544d04a492dSShashank Sharma }
2545d04a492dSShashank Sharma 
2546f11a0f46STvrtko Ursulin static irqreturn_t
2547f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2548abd58f01SBen Widawsky {
2549abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2550f11a0f46STvrtko Ursulin 	u32 iir;
2551c42664ccSDaniel Vetter 	enum pipe pipe;
255288e04703SJesse Barnes 
2553abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2554e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2555e32192e1STvrtko Ursulin 		if (iir) {
2556e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2557abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2558e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
255991d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
256038cc46d7SOscar Mateo 			else
256138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2562abd58f01SBen Widawsky 		}
256338cc46d7SOscar Mateo 		else
256438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2565abd58f01SBen Widawsky 	}
2566abd58f01SBen Widawsky 
25676d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2568e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2569e32192e1STvrtko Ursulin 		if (iir) {
2570e32192e1STvrtko Ursulin 			u32 tmp_mask;
2571d04a492dSShashank Sharma 			bool found = false;
2572cebd87a0SVille Syrjälä 
2573e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
25746d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
257588e04703SJesse Barnes 
2576e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2577bca2bf2aSPandiyan, Dhinakaran 			if (INTEL_GEN(dev_priv) >= 9)
2578e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2579e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2580e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2581e32192e1STvrtko Ursulin 
2582e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
258391d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2584d04a492dSShashank Sharma 				found = true;
2585d04a492dSShashank Sharma 			}
2586d04a492dSShashank Sharma 
2587cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2588e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2589e32192e1STvrtko Ursulin 				if (tmp_mask) {
259091d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
259191d14251STvrtko Ursulin 							    hpd_bxt);
2592d04a492dSShashank Sharma 					found = true;
2593d04a492dSShashank Sharma 				}
2594e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2595e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2596e32192e1STvrtko Ursulin 				if (tmp_mask) {
259791d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
259891d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2599e32192e1STvrtko Ursulin 					found = true;
2600e32192e1STvrtko Ursulin 				}
2601e32192e1STvrtko Ursulin 			}
2602d04a492dSShashank Sharma 
2603cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
260491d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
26059e63743eSShashank Sharma 				found = true;
26069e63743eSShashank Sharma 			}
26079e63743eSShashank Sharma 
2608d04a492dSShashank Sharma 			if (!found)
260938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
26106d766f02SDaniel Vetter 		}
261138cc46d7SOscar Mateo 		else
261238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
26136d766f02SDaniel Vetter 	}
26146d766f02SDaniel Vetter 
2615055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2616fd3a4024SDaniel Vetter 		u32 fault_errors;
2617abd58f01SBen Widawsky 
2618c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2619c42664ccSDaniel Vetter 			continue;
2620c42664ccSDaniel Vetter 
2621e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2622e32192e1STvrtko Ursulin 		if (!iir) {
2623e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2624e32192e1STvrtko Ursulin 			continue;
2625e32192e1STvrtko Ursulin 		}
2626770de83dSDamien Lespiau 
2627e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2628e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2629e32192e1STvrtko Ursulin 
2630fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2631fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2632abd58f01SBen Widawsky 
2633e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
263491d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
26350fbe7870SDaniel Vetter 
2636e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2637e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
263838d83c96SDaniel Vetter 
2639e32192e1STvrtko Ursulin 		fault_errors = iir;
2640bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2641e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2642770de83dSDamien Lespiau 		else
2643e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2644770de83dSDamien Lespiau 
2645770de83dSDamien Lespiau 		if (fault_errors)
26461353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
264730100f2bSDaniel Vetter 				  pipe_name(pipe),
2648e32192e1STvrtko Ursulin 				  fault_errors);
2649abd58f01SBen Widawsky 	}
2650abd58f01SBen Widawsky 
265191d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2652266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
265392d03a80SDaniel Vetter 		/*
265492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
265592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
265692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
265792d03a80SDaniel Vetter 		 */
2658e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2659e32192e1STvrtko Ursulin 		if (iir) {
2660e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
266192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
26626dbf30ceSVille Syrjälä 
26637b22b8c4SRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
26647b22b8c4SRodrigo Vivi 			    HAS_PCH_CNP(dev_priv))
266591d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
26666dbf30ceSVille Syrjälä 			else
266791d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
26682dfb0b81SJani Nikula 		} else {
26692dfb0b81SJani Nikula 			/*
26702dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
26712dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
26722dfb0b81SJani Nikula 			 */
26732dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
26742dfb0b81SJani Nikula 		}
267592d03a80SDaniel Vetter 	}
267692d03a80SDaniel Vetter 
2677f11a0f46STvrtko Ursulin 	return ret;
2678f11a0f46STvrtko Ursulin }
2679f11a0f46STvrtko Ursulin 
2680f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2681f11a0f46STvrtko Ursulin {
2682f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2683fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2684f11a0f46STvrtko Ursulin 	u32 master_ctl;
2685e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2686f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2687f11a0f46STvrtko Ursulin 
2688f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2689f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2690f11a0f46STvrtko Ursulin 
2691f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2692f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2693f11a0f46STvrtko Ursulin 	if (!master_ctl)
2694f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2695f11a0f46STvrtko Ursulin 
2696f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2697f11a0f46STvrtko Ursulin 
2698f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2699f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2700f11a0f46STvrtko Ursulin 
2701f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2702e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2703e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2704f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2705f11a0f46STvrtko Ursulin 
2706cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2707cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2708abd58f01SBen Widawsky 
27091f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
27101f814dacSImre Deak 
2711abd58f01SBen Widawsky 	return ret;
2712abd58f01SBen Widawsky }
2713abd58f01SBen Widawsky 
271436703e79SChris Wilson struct wedge_me {
271536703e79SChris Wilson 	struct delayed_work work;
271636703e79SChris Wilson 	struct drm_i915_private *i915;
271736703e79SChris Wilson 	const char *name;
271836703e79SChris Wilson };
271936703e79SChris Wilson 
272036703e79SChris Wilson static void wedge_me(struct work_struct *work)
272136703e79SChris Wilson {
272236703e79SChris Wilson 	struct wedge_me *w = container_of(work, typeof(*w), work.work);
272336703e79SChris Wilson 
272436703e79SChris Wilson 	dev_err(w->i915->drm.dev,
272536703e79SChris Wilson 		"%s timed out, cancelling all in-flight rendering.\n",
272636703e79SChris Wilson 		w->name);
272736703e79SChris Wilson 	i915_gem_set_wedged(w->i915);
272836703e79SChris Wilson }
272936703e79SChris Wilson 
273036703e79SChris Wilson static void __init_wedge(struct wedge_me *w,
273136703e79SChris Wilson 			 struct drm_i915_private *i915,
273236703e79SChris Wilson 			 long timeout,
273336703e79SChris Wilson 			 const char *name)
273436703e79SChris Wilson {
273536703e79SChris Wilson 	w->i915 = i915;
273636703e79SChris Wilson 	w->name = name;
273736703e79SChris Wilson 
273836703e79SChris Wilson 	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
273936703e79SChris Wilson 	schedule_delayed_work(&w->work, timeout);
274036703e79SChris Wilson }
274136703e79SChris Wilson 
274236703e79SChris Wilson static void __fini_wedge(struct wedge_me *w)
274336703e79SChris Wilson {
274436703e79SChris Wilson 	cancel_delayed_work_sync(&w->work);
274536703e79SChris Wilson 	destroy_delayed_work_on_stack(&w->work);
274636703e79SChris Wilson 	w->i915 = NULL;
274736703e79SChris Wilson }
274836703e79SChris Wilson 
274936703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
275036703e79SChris Wilson 	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
275136703e79SChris Wilson 	     (W)->i915;							\
275236703e79SChris Wilson 	     __fini_wedge((W)))
275336703e79SChris Wilson 
27548a905236SJesse Barnes /**
2755d5367307SChris Wilson  * i915_reset_device - do process context error handling work
275614bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
27578a905236SJesse Barnes  *
27588a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
27598a905236SJesse Barnes  * was detected.
27608a905236SJesse Barnes  */
2761d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv)
27628a905236SJesse Barnes {
276391c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2764cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2765cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2766cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
276736703e79SChris Wilson 	struct wedge_me w;
27688a905236SJesse Barnes 
2769c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
27708a905236SJesse Barnes 
277144d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2772c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
27731f83fee0SDaniel Vetter 
277436703e79SChris Wilson 	/* Use a watchdog to ensure that our reset completes */
277536703e79SChris Wilson 	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2776c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
27777514747dSVille Syrjälä 
277836703e79SChris Wilson 		/* Signal that locked waiters should reset the GPU */
27798c185ecaSChris Wilson 		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
27808c185ecaSChris Wilson 		wake_up_all(&dev_priv->gpu_error.wait_queue);
27818c185ecaSChris Wilson 
278236703e79SChris Wilson 		/* Wait for anyone holding the lock to wakeup, without
278336703e79SChris Wilson 		 * blocking indefinitely on struct_mutex.
278417e1df07SDaniel Vetter 		 */
278536703e79SChris Wilson 		do {
2786780f262aSChris Wilson 			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2787535275d3SChris Wilson 				i915_reset(dev_priv, 0);
2788221fe799SChris Wilson 				mutex_unlock(&dev_priv->drm.struct_mutex);
2789780f262aSChris Wilson 			}
2790780f262aSChris Wilson 		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
27918c185ecaSChris Wilson 					     I915_RESET_HANDOFF,
2792780f262aSChris Wilson 					     TASK_UNINTERRUPTIBLE,
279336703e79SChris Wilson 					     1));
2794f69061beSDaniel Vetter 
2795c033666aSChris Wilson 		intel_finish_reset(dev_priv);
279636703e79SChris Wilson 	}
2797f454c694SImre Deak 
2798780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2799c033666aSChris Wilson 		kobject_uevent_env(kobj,
2800f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
2801f316a42cSBen Gamari }
28028a905236SJesse Barnes 
2803eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2804c0e09200SDave Airlie {
2805eaa14c24SChris Wilson 	u32 eir;
280663eeaf38SJesse Barnes 
2807eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2808eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
280963eeaf38SJesse Barnes 
2810eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2811eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2812eaa14c24SChris Wilson 	else
2813eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
28148a905236SJesse Barnes 
2815eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
281663eeaf38SJesse Barnes 	eir = I915_READ(EIR);
281763eeaf38SJesse Barnes 	if (eir) {
281863eeaf38SJesse Barnes 		/*
281963eeaf38SJesse Barnes 		 * some errors might have become stuck,
282063eeaf38SJesse Barnes 		 * mask them.
282163eeaf38SJesse Barnes 		 */
2822eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
282363eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
282463eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
282563eeaf38SJesse Barnes 	}
282635aed2e6SChris Wilson }
282735aed2e6SChris Wilson 
282835aed2e6SChris Wilson /**
2829b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
283014bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
283114b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
283287c390b6SMichel Thierry  * @fmt: Error message format string
283387c390b6SMichel Thierry  *
2834aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
283535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
283635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
283735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
283835aed2e6SChris Wilson  * of a ring dump etc.).
283935aed2e6SChris Wilson  */
2840c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2841c033666aSChris Wilson 		       u32 engine_mask,
284258174462SMika Kuoppala 		       const char *fmt, ...)
284335aed2e6SChris Wilson {
2844142bc7d9SMichel Thierry 	struct intel_engine_cs *engine;
2845142bc7d9SMichel Thierry 	unsigned int tmp;
284658174462SMika Kuoppala 	va_list args;
284758174462SMika Kuoppala 	char error_msg[80];
284835aed2e6SChris Wilson 
284958174462SMika Kuoppala 	va_start(args, fmt);
285058174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
285158174462SMika Kuoppala 	va_end(args);
285258174462SMika Kuoppala 
28531604a86dSChris Wilson 	/*
28541604a86dSChris Wilson 	 * In most cases it's guaranteed that we get here with an RPM
28551604a86dSChris Wilson 	 * reference held, for example because there is a pending GPU
28561604a86dSChris Wilson 	 * request that won't finish until the reset is done. This
28571604a86dSChris Wilson 	 * isn't the case at least when we get here by doing a
28581604a86dSChris Wilson 	 * simulated reset via debugfs, so get an RPM reference.
28591604a86dSChris Wilson 	 */
28601604a86dSChris Wilson 	intel_runtime_pm_get(dev_priv);
28611604a86dSChris Wilson 
2862c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2863eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
28648a905236SJesse Barnes 
2865142bc7d9SMichel Thierry 	/*
2866142bc7d9SMichel Thierry 	 * Try engine reset when available. We fall back to full reset if
2867142bc7d9SMichel Thierry 	 * single reset fails.
2868142bc7d9SMichel Thierry 	 */
2869142bc7d9SMichel Thierry 	if (intel_has_reset_engine(dev_priv)) {
2870142bc7d9SMichel Thierry 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
28719db529aaSDaniel Vetter 			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
2872142bc7d9SMichel Thierry 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2873142bc7d9SMichel Thierry 					     &dev_priv->gpu_error.flags))
2874142bc7d9SMichel Thierry 				continue;
2875142bc7d9SMichel Thierry 
2876535275d3SChris Wilson 			if (i915_reset_engine(engine, 0) == 0)
2877142bc7d9SMichel Thierry 				engine_mask &= ~intel_engine_flag(engine);
2878142bc7d9SMichel Thierry 
2879142bc7d9SMichel Thierry 			clear_bit(I915_RESET_ENGINE + engine->id,
2880142bc7d9SMichel Thierry 				  &dev_priv->gpu_error.flags);
2881142bc7d9SMichel Thierry 			wake_up_bit(&dev_priv->gpu_error.flags,
2882142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id);
2883142bc7d9SMichel Thierry 		}
2884142bc7d9SMichel Thierry 	}
2885142bc7d9SMichel Thierry 
28868af29b0cSChris Wilson 	if (!engine_mask)
28871604a86dSChris Wilson 		goto out;
28888af29b0cSChris Wilson 
2889142bc7d9SMichel Thierry 	/* Full reset needs the mutex, stop any other user trying to do so. */
2890d5367307SChris Wilson 	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2891d5367307SChris Wilson 		wait_event(dev_priv->gpu_error.reset_queue,
2892d5367307SChris Wilson 			   !test_bit(I915_RESET_BACKOFF,
2893d5367307SChris Wilson 				     &dev_priv->gpu_error.flags));
28941604a86dSChris Wilson 		goto out;
2895d5367307SChris Wilson 	}
2896ba1234d1SBen Gamari 
2897142bc7d9SMichel Thierry 	/* Prevent any other reset-engine attempt. */
2898142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2899142bc7d9SMichel Thierry 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2900142bc7d9SMichel Thierry 					&dev_priv->gpu_error.flags))
2901142bc7d9SMichel Thierry 			wait_on_bit(&dev_priv->gpu_error.flags,
2902142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id,
2903142bc7d9SMichel Thierry 				    TASK_UNINTERRUPTIBLE);
2904142bc7d9SMichel Thierry 	}
2905142bc7d9SMichel Thierry 
2906d5367307SChris Wilson 	i915_reset_device(dev_priv);
2907d5367307SChris Wilson 
2908142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2909142bc7d9SMichel Thierry 		clear_bit(I915_RESET_ENGINE + engine->id,
2910142bc7d9SMichel Thierry 			  &dev_priv->gpu_error.flags);
2911142bc7d9SMichel Thierry 	}
2912142bc7d9SMichel Thierry 
2913d5367307SChris Wilson 	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2914d5367307SChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
29151604a86dSChris Wilson 
29161604a86dSChris Wilson out:
29171604a86dSChris Wilson 	intel_runtime_pm_put(dev_priv);
29188a905236SJesse Barnes }
29198a905236SJesse Barnes 
292042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
292142f52ef8SKeith Packard  * we use as a pipe index
292242f52ef8SKeith Packard  */
292386e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
29240a3e67a4SJesse Barnes {
2925fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2926e9d21d7fSKeith Packard 	unsigned long irqflags;
292771e0ffa5SJesse Barnes 
29281ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
292986e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
293086e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
293186e83e35SChris Wilson 
293286e83e35SChris Wilson 	return 0;
293386e83e35SChris Wilson }
293486e83e35SChris Wilson 
293586e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
293686e83e35SChris Wilson {
293786e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
293886e83e35SChris Wilson 	unsigned long irqflags;
293986e83e35SChris Wilson 
294086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29417c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2942755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
29431ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29448692d00eSChris Wilson 
29450a3e67a4SJesse Barnes 	return 0;
29460a3e67a4SJesse Barnes }
29470a3e67a4SJesse Barnes 
294888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2949f796cf8fSJesse Barnes {
2950fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2951f796cf8fSJesse Barnes 	unsigned long irqflags;
295255b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
295386e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2954f796cf8fSJesse Barnes 
2955f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2956fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2957b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2958b1f14ad0SJesse Barnes 
2959b1f14ad0SJesse Barnes 	return 0;
2960b1f14ad0SJesse Barnes }
2961b1f14ad0SJesse Barnes 
296288e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2963abd58f01SBen Widawsky {
2964fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2965abd58f01SBen Widawsky 	unsigned long irqflags;
2966abd58f01SBen Widawsky 
2967abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2968013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2969abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2970013d3752SVille Syrjälä 
2971abd58f01SBen Widawsky 	return 0;
2972abd58f01SBen Widawsky }
2973abd58f01SBen Widawsky 
297442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
297542f52ef8SKeith Packard  * we use as a pipe index
297642f52ef8SKeith Packard  */
297786e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
297886e83e35SChris Wilson {
297986e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
298086e83e35SChris Wilson 	unsigned long irqflags;
298186e83e35SChris Wilson 
298286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
298386e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
298486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
298586e83e35SChris Wilson }
298686e83e35SChris Wilson 
298786e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
29880a3e67a4SJesse Barnes {
2989fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2990e9d21d7fSKeith Packard 	unsigned long irqflags;
29910a3e67a4SJesse Barnes 
29921ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29937c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2994755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29951ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29960a3e67a4SJesse Barnes }
29970a3e67a4SJesse Barnes 
299888e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2999f796cf8fSJesse Barnes {
3000fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3001f796cf8fSJesse Barnes 	unsigned long irqflags;
300255b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
300386e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3004f796cf8fSJesse Barnes 
3005f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3006fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3007b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3008b1f14ad0SJesse Barnes }
3009b1f14ad0SJesse Barnes 
301088e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3011abd58f01SBen Widawsky {
3012fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3013abd58f01SBen Widawsky 	unsigned long irqflags;
3014abd58f01SBen Widawsky 
3015abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3016013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3017abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3018abd58f01SBen Widawsky }
3019abd58f01SBen Widawsky 
3020b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
302191738a95SPaulo Zanoni {
30226e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
302391738a95SPaulo Zanoni 		return;
302491738a95SPaulo Zanoni 
30253488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(SDE);
3026105b122eSPaulo Zanoni 
30276e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3028105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3029622364b6SPaulo Zanoni }
3030105b122eSPaulo Zanoni 
303191738a95SPaulo Zanoni /*
3032622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3033622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3034622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3035622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3036622364b6SPaulo Zanoni  *
3037622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
303891738a95SPaulo Zanoni  */
3039622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3040622364b6SPaulo Zanoni {
3041fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3042622364b6SPaulo Zanoni 
30436e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3044622364b6SPaulo Zanoni 		return;
3045622364b6SPaulo Zanoni 
3046622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
304791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
304891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
304991738a95SPaulo Zanoni }
305091738a95SPaulo Zanoni 
3051b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3052d18ea1b5SDaniel Vetter {
30533488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GT);
3054b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
30553488d4ebSVille Syrjälä 		GEN3_IRQ_RESET(GEN6_PM);
3056d18ea1b5SDaniel Vetter }
3057d18ea1b5SDaniel Vetter 
305870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
305970591a41SVille Syrjälä {
306071b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
306171b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
306271b8b41dSVille Syrjälä 	else
306371b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
306471b8b41dSVille Syrjälä 
3065ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
306670591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
306770591a41SVille Syrjälä 
306844d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
306970591a41SVille Syrjälä 
30703488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(VLV_);
3071*8bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
307270591a41SVille Syrjälä }
307370591a41SVille Syrjälä 
30748bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
30758bb61306SVille Syrjälä {
30768bb61306SVille Syrjälä 	u32 pipestat_mask;
30779ab981f2SVille Syrjälä 	u32 enable_mask;
30788bb61306SVille Syrjälä 	enum pipe pipe;
30798bb61306SVille Syrjälä 
3080842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
30818bb61306SVille Syrjälä 
30828bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30838bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30848bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30858bb61306SVille Syrjälä 
30869ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30878bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3088ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3089ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3090ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3091ebf5f921SVille Syrjälä 
30928bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3093ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3094ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30956b7eafc1SVille Syrjälä 
3096*8bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
30976b7eafc1SVille Syrjälä 
30989ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30998bb61306SVille Syrjälä 
31003488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
31018bb61306SVille Syrjälä }
31028bb61306SVille Syrjälä 
31038bb61306SVille Syrjälä /* drm_dma.h hooks
31048bb61306SVille Syrjälä */
31058bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
31068bb61306SVille Syrjälä {
3107fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
31088bb61306SVille Syrjälä 
3109d420a50cSVille Syrjälä 	if (IS_GEN5(dev_priv))
31108bb61306SVille Syrjälä 		I915_WRITE(HWSTAM, 0xffffffff);
31118bb61306SVille Syrjälä 
31123488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(DE);
31135db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
31148bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
31158bb61306SVille Syrjälä 
3116b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
31178bb61306SVille Syrjälä 
3118b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
31198bb61306SVille Syrjälä }
31208bb61306SVille Syrjälä 
31216bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
31227e231dbeSJesse Barnes {
3123fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
31247e231dbeSJesse Barnes 
312534c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
312634c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
312734c7b8a7SVille Syrjälä 
3128b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
31297e231dbeSJesse Barnes 
3130ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31319918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
313270591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3133ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
31347e231dbeSJesse Barnes }
31357e231dbeSJesse Barnes 
3136d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3137d6e3cca3SDaniel Vetter {
3138d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3139d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3140d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3141d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3142d6e3cca3SDaniel Vetter }
3143d6e3cca3SDaniel Vetter 
3144823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3145abd58f01SBen Widawsky {
3146fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3147abd58f01SBen Widawsky 	int pipe;
3148abd58f01SBen Widawsky 
3149abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3150abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3151abd58f01SBen Widawsky 
3152d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3153abd58f01SBen Widawsky 
3154055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3155f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3156813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3157f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3158abd58f01SBen Widawsky 
31593488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
31603488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
31613488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
3162abd58f01SBen Widawsky 
31636e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3164b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3165abd58f01SBen Widawsky }
3166abd58f01SBen Widawsky 
31674c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3168001bd2cbSImre Deak 				     u8 pipe_mask)
3169d49bdb0eSPaulo Zanoni {
31701180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
31716831f3e3SVille Syrjälä 	enum pipe pipe;
3172d49bdb0eSPaulo Zanoni 
317313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
31749dfe2e3aSImre Deak 
31759dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31769dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31779dfe2e3aSImre Deak 		return;
31789dfe2e3aSImre Deak 	}
31799dfe2e3aSImre Deak 
31806831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
31816831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
31826831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
31836831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
31849dfe2e3aSImre Deak 
318513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3186d49bdb0eSPaulo Zanoni }
3187d49bdb0eSPaulo Zanoni 
3188aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3189001bd2cbSImre Deak 				     u8 pipe_mask)
3190aae8ba84SVille Syrjälä {
31916831f3e3SVille Syrjälä 	enum pipe pipe;
31926831f3e3SVille Syrjälä 
3193aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31949dfe2e3aSImre Deak 
31959dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31969dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31979dfe2e3aSImre Deak 		return;
31989dfe2e3aSImre Deak 	}
31999dfe2e3aSImre Deak 
32006831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
32016831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
32029dfe2e3aSImre Deak 
3203aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3204aae8ba84SVille Syrjälä 
3205aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
320691c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3207aae8ba84SVille Syrjälä }
3208aae8ba84SVille Syrjälä 
32096bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
321043f328d7SVille Syrjälä {
3211fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
321243f328d7SVille Syrjälä 
321343f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
321443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
321543f328d7SVille Syrjälä 
3216d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
321743f328d7SVille Syrjälä 
32183488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
321943f328d7SVille Syrjälä 
3220ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32219918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
322270591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3223ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
322443f328d7SVille Syrjälä }
322543f328d7SVille Syrjälä 
322691d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
322787a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
322887a02106SVille Syrjälä {
322987a02106SVille Syrjälä 	struct intel_encoder *encoder;
323087a02106SVille Syrjälä 	u32 enabled_irqs = 0;
323187a02106SVille Syrjälä 
323291c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
323387a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
323487a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
323587a02106SVille Syrjälä 
323687a02106SVille Syrjälä 	return enabled_irqs;
323787a02106SVille Syrjälä }
323887a02106SVille Syrjälä 
32391a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
32401a56b1a2SImre Deak {
32411a56b1a2SImre Deak 	u32 hotplug;
32421a56b1a2SImre Deak 
32431a56b1a2SImre Deak 	/*
32441a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32451a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
32461a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
32471a56b1a2SImre Deak 	 */
32481a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32491a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
32501a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
32511a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
32521a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32531a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32541a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32551a56b1a2SImre Deak 	/*
32561a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
32571a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
32581a56b1a2SImre Deak 	 */
32591a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
32601a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
32611a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32621a56b1a2SImre Deak }
32631a56b1a2SImre Deak 
326491d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
326582a28bcfSDaniel Vetter {
32661a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
326782a28bcfSDaniel Vetter 
326891d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3269fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
327091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
327182a28bcfSDaniel Vetter 	} else {
3272fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
327391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
327482a28bcfSDaniel Vetter 	}
327582a28bcfSDaniel Vetter 
3276fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
327782a28bcfSDaniel Vetter 
32781a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
32796dbf30ceSVille Syrjälä }
328026951cafSXiong Zhang 
32812a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32822a57d9ccSImre Deak {
32833b92e263SRodrigo Vivi 	u32 val, hotplug;
32843b92e263SRodrigo Vivi 
32853b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
32863b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
32873b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
32883b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
32893b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
32903b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
32913b92e263SRodrigo Vivi 	}
32922a57d9ccSImre Deak 
32932a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
32942a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32952a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
32962a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
32972a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
32982a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
32992a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
33002a57d9ccSImre Deak 
33012a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
33022a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
33032a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
33042a57d9ccSImre Deak }
33052a57d9ccSImre Deak 
330691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
33076dbf30ceSVille Syrjälä {
33082a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
33096dbf30ceSVille Syrjälä 
33106dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
331191d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
33126dbf30ceSVille Syrjälä 
33136dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
33146dbf30ceSVille Syrjälä 
33152a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
331626951cafSXiong Zhang }
33177fe0b973SKeith Packard 
33181a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
33191a56b1a2SImre Deak {
33201a56b1a2SImre Deak 	u32 hotplug;
33211a56b1a2SImre Deak 
33221a56b1a2SImre Deak 	/*
33231a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
33241a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
33251a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
33261a56b1a2SImre Deak 	 */
33271a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
33281a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
33291a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
33301a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
33311a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
33321a56b1a2SImre Deak }
33331a56b1a2SImre Deak 
333491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3335e4ce95aaSVille Syrjälä {
33361a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3337e4ce95aaSVille Syrjälä 
333891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
33393a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
334091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
33413a3b3c7dSVille Syrjälä 
33423a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
334391d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
334423bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
334591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
33463a3b3c7dSVille Syrjälä 
33473a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
334823bb4cb5SVille Syrjälä 	} else {
3349e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
335091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3351e4ce95aaSVille Syrjälä 
3352e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
33533a3b3c7dSVille Syrjälä 	}
3354e4ce95aaSVille Syrjälä 
33551a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3356e4ce95aaSVille Syrjälä 
335791d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3358e4ce95aaSVille Syrjälä }
3359e4ce95aaSVille Syrjälä 
33602a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
33612a57d9ccSImre Deak 				      u32 enabled_irqs)
3362e0a20ad7SShashank Sharma {
33632a57d9ccSImre Deak 	u32 hotplug;
3364e0a20ad7SShashank Sharma 
3365a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33662a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
33672a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
33682a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3369d252bf68SShubhangi Shrivastava 
3370d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3371d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3372d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3373d252bf68SShubhangi Shrivastava 
3374d252bf68SShubhangi Shrivastava 	/*
3375d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3376d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3377d252bf68SShubhangi Shrivastava 	 */
3378d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3379d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3380d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3381d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3382d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3383d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3384d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3385d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3386d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3387d252bf68SShubhangi Shrivastava 
3388a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3389e0a20ad7SShashank Sharma }
3390e0a20ad7SShashank Sharma 
33912a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
33922a57d9ccSImre Deak {
33932a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
33942a57d9ccSImre Deak }
33952a57d9ccSImre Deak 
33962a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
33972a57d9ccSImre Deak {
33982a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
33992a57d9ccSImre Deak 
34002a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
34012a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
34022a57d9ccSImre Deak 
34032a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
34042a57d9ccSImre Deak 
34052a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
34062a57d9ccSImre Deak }
34072a57d9ccSImre Deak 
3408d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3409d46da437SPaulo Zanoni {
3410fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
341182a28bcfSDaniel Vetter 	u32 mask;
3412d46da437SPaulo Zanoni 
34136e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3414692a04cfSDaniel Vetter 		return;
3415692a04cfSDaniel Vetter 
34166e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
34175c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
34184ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
34195c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
34204ebc6509SDhinakaran Pandiyan 	else
34214ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
34228664281bSPaulo Zanoni 
34233488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
3424d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
34252a57d9ccSImre Deak 
34262a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
34272a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
34281a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
34292a57d9ccSImre Deak 	else
34302a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3431d46da437SPaulo Zanoni }
3432d46da437SPaulo Zanoni 
34330a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
34340a9a8c91SDaniel Vetter {
3435fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34360a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
34370a9a8c91SDaniel Vetter 
34380a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
34390a9a8c91SDaniel Vetter 
34400a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
34413c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
34420a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3443772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3444772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
34450a9a8c91SDaniel Vetter 	}
34460a9a8c91SDaniel Vetter 
34470a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
34485db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3449f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
34500a9a8c91SDaniel Vetter 	} else {
34510a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
34520a9a8c91SDaniel Vetter 	}
34530a9a8c91SDaniel Vetter 
34543488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
34550a9a8c91SDaniel Vetter 
3456b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
345778e68d36SImre Deak 		/*
345878e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
345978e68d36SImre Deak 		 * itself is enabled/disabled.
346078e68d36SImre Deak 		 */
3461f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
34620a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3463f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3464f4e9af4fSAkash Goel 		}
34650a9a8c91SDaniel Vetter 
3466f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
34673488d4ebSVille Syrjälä 		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
34680a9a8c91SDaniel Vetter 	}
34690a9a8c91SDaniel Vetter }
34700a9a8c91SDaniel Vetter 
3471f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3472036a4a7dSZhenyu Wang {
3473fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34748e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
34758e76f8dcSPaulo Zanoni 
3476b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
34778e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3478842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
34798e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
348023bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
348123bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
34828e76f8dcSPaulo Zanoni 	} else {
34838e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3484842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3485842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3486e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3487e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3488e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
34898e76f8dcSPaulo Zanoni 	}
3490036a4a7dSZhenyu Wang 
34911ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3492036a4a7dSZhenyu Wang 
3493622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3494622364b6SPaulo Zanoni 
34953488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3496036a4a7dSZhenyu Wang 
34970a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3498036a4a7dSZhenyu Wang 
34991a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
35001a56b1a2SImre Deak 
3501d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
35027fe0b973SKeith Packard 
350350a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
35046005ce42SDaniel Vetter 		/* Enable PCU event interrupts
35056005ce42SDaniel Vetter 		 *
35066005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
35074bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
35084bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3509d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3510fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3511d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3512f97108d1SJesse Barnes 	}
3513f97108d1SJesse Barnes 
3514036a4a7dSZhenyu Wang 	return 0;
3515036a4a7dSZhenyu Wang }
3516036a4a7dSZhenyu Wang 
3517f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3518f8b79e58SImre Deak {
351967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3520f8b79e58SImre Deak 
3521f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3522f8b79e58SImre Deak 		return;
3523f8b79e58SImre Deak 
3524f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3525f8b79e58SImre Deak 
3526d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3527d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3528ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3529f8b79e58SImre Deak 	}
3530d6c69803SVille Syrjälä }
3531f8b79e58SImre Deak 
3532f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3533f8b79e58SImre Deak {
353467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3535f8b79e58SImre Deak 
3536f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3537f8b79e58SImre Deak 		return;
3538f8b79e58SImre Deak 
3539f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3540f8b79e58SImre Deak 
3541950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3542ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3543f8b79e58SImre Deak }
3544f8b79e58SImre Deak 
35450e6c9a9eSVille Syrjälä 
35460e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
35470e6c9a9eSVille Syrjälä {
3548fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35490e6c9a9eSVille Syrjälä 
35500a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
35517e231dbeSJesse Barnes 
3552ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35539918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3554ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3555ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3556ad22d106SVille Syrjälä 
35577e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
355834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
355920afbda2SDaniel Vetter 
356020afbda2SDaniel Vetter 	return 0;
356120afbda2SDaniel Vetter }
356220afbda2SDaniel Vetter 
3563abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3564abd58f01SBen Widawsky {
3565abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3566abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3567abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
356873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
356973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
357073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3571abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
357273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
357373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
357473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3575abd58f01SBen Widawsky 		0,
357673d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
357773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3578abd58f01SBen Widawsky 		};
3579abd58f01SBen Widawsky 
358098735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
358198735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
358298735739STvrtko Ursulin 
3583f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3584f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
35859a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35869a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
358778e68d36SImre Deak 	/*
358878e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
358926705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
359078e68d36SImre Deak 	 */
3591f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
35929a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3593abd58f01SBen Widawsky }
3594abd58f01SBen Widawsky 
3595abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3596abd58f01SBen Widawsky {
3597770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3598770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
35993a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
36003a3b3c7dSVille Syrjälä 	u32 de_port_enables;
360111825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
36023a3b3c7dSVille Syrjälä 	enum pipe pipe;
3603770de83dSDamien Lespiau 
3604bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
3605842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
36063a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
360788e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3608cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
36093a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
36103a3b3c7dSVille Syrjälä 	} else {
3611842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
36123a3b3c7dSVille Syrjälä 	}
3613770de83dSDamien Lespiau 
3614770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3615770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3616770de83dSDamien Lespiau 
36173a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3618cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3619a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3620a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
36213a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
36223a3b3c7dSVille Syrjälä 
36230a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
36240a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3625abd58f01SBen Widawsky 
3626f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3627813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3628813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3629813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
363035079899SPaulo Zanoni 					  de_pipe_enables);
36310a195c02SMika Kahola 	}
3632abd58f01SBen Widawsky 
36333488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
36343488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
36352a57d9ccSImre Deak 
36362a57d9ccSImre Deak 	if (IS_GEN9_LP(dev_priv))
36372a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
36381a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
36391a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3640abd58f01SBen Widawsky }
3641abd58f01SBen Widawsky 
3642abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3643abd58f01SBen Widawsky {
3644fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3645abd58f01SBen Widawsky 
36466e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3647622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3648622364b6SPaulo Zanoni 
3649abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3650abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3651abd58f01SBen Widawsky 
36526e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3653abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3654abd58f01SBen Widawsky 
3655e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3656abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3657abd58f01SBen Widawsky 
3658abd58f01SBen Widawsky 	return 0;
3659abd58f01SBen Widawsky }
3660abd58f01SBen Widawsky 
366143f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
366243f328d7SVille Syrjälä {
3663fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
366443f328d7SVille Syrjälä 
366543f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
366643f328d7SVille Syrjälä 
3667ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36689918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3669ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3670ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3671ad22d106SVille Syrjälä 
3672e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
367343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
367443f328d7SVille Syrjälä 
367543f328d7SVille Syrjälä 	return 0;
367643f328d7SVille Syrjälä }
367743f328d7SVille Syrjälä 
36786bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
3679c2798b19SChris Wilson {
3680fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3681c2798b19SChris Wilson 
368244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
368344d9241eSVille Syrjälä 
3684d420a50cSVille Syrjälä 	I915_WRITE16(HWSTAM, 0xffff);
3685d420a50cSVille Syrjälä 
3686e9e9848aSVille Syrjälä 	GEN2_IRQ_RESET();
3687c2798b19SChris Wilson }
3688c2798b19SChris Wilson 
3689c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3690c2798b19SChris Wilson {
3691fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3692e9e9848aSVille Syrjälä 	u16 enable_mask;
3693c2798b19SChris Wilson 
3694045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
3695045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
3696c2798b19SChris Wilson 
3697c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3698c2798b19SChris Wilson 	dev_priv->irq_mask =
3699c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3700842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
3701c2798b19SChris Wilson 
3702e9e9848aSVille Syrjälä 	enable_mask =
3703c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3704c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3705e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3706e9e9848aSVille Syrjälä 
3707e9e9848aSVille Syrjälä 	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3708c2798b19SChris Wilson 
3709379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3710379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3711d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3712755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3713755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3714d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3715379ef82dSDaniel Vetter 
3716c2798b19SChris Wilson 	return 0;
3717c2798b19SChris Wilson }
3718c2798b19SChris Wilson 
3719ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3720c2798b19SChris Wilson {
372145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3722fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3723af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3724c2798b19SChris Wilson 
37252dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37262dd2a883SImre Deak 		return IRQ_NONE;
37272dd2a883SImre Deak 
37281f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37291f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
37301f814dacSImre Deak 
3731af722d28SVille Syrjälä 	do {
3732af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
3733af722d28SVille Syrjälä 		u16 iir;
3734af722d28SVille Syrjälä 
3735c2798b19SChris Wilson 		iir = I915_READ16(IIR);
3736c2798b19SChris Wilson 		if (iir == 0)
3737af722d28SVille Syrjälä 			break;
3738c2798b19SChris Wilson 
3739af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3740c2798b19SChris Wilson 
3741eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3742eb64343cSVille Syrjälä 		 * signalled in iir */
3743eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3744c2798b19SChris Wilson 
3745fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
3746c2798b19SChris Wilson 
3747c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
37483b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3749c2798b19SChris Wilson 
3750af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3751af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3752af722d28SVille Syrjälä 
3753eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3754af722d28SVille Syrjälä 	} while (0);
3755c2798b19SChris Wilson 
37561f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
37571f814dacSImre Deak 
37581f814dacSImre Deak 	return ret;
3759c2798b19SChris Wilson }
3760c2798b19SChris Wilson 
37616bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
3762a266c7d5SChris Wilson {
3763fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3764a266c7d5SChris Wilson 
376556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
37660706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3767a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3768a266c7d5SChris Wilson 	}
3769a266c7d5SChris Wilson 
377044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
377144d9241eSVille Syrjälä 
3772d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
377344d9241eSVille Syrjälä 
3774ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
3775a266c7d5SChris Wilson }
3776a266c7d5SChris Wilson 
3777a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3778a266c7d5SChris Wilson {
3779fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
378038bde180SChris Wilson 	u32 enable_mask;
3781a266c7d5SChris Wilson 
3782045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3783045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
378438bde180SChris Wilson 
378538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
378638bde180SChris Wilson 	dev_priv->irq_mask =
378738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
378838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3789842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
379038bde180SChris Wilson 
379138bde180SChris Wilson 	enable_mask =
379238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
379338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
379438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
379538bde180SChris Wilson 		I915_USER_INTERRUPT;
379638bde180SChris Wilson 
379756b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
3798a266c7d5SChris Wilson 		/* Enable in IER... */
3799a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3800a266c7d5SChris Wilson 		/* and unmask in IMR */
3801a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3802a266c7d5SChris Wilson 	}
3803a266c7d5SChris Wilson 
3804ba7eb789SVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3805a266c7d5SChris Wilson 
3806379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3807379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3808d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3809755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3810755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3811d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3812379ef82dSDaniel Vetter 
3813c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
3814c30bb1fdSVille Syrjälä 
381520afbda2SDaniel Vetter 	return 0;
381620afbda2SDaniel Vetter }
381720afbda2SDaniel Vetter 
3818ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3819a266c7d5SChris Wilson {
382045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3821fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3822af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3823a266c7d5SChris Wilson 
38242dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38252dd2a883SImre Deak 		return IRQ_NONE;
38262dd2a883SImre Deak 
38271f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38281f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
38291f814dacSImre Deak 
383038bde180SChris Wilson 	do {
3831eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
3832af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3833af722d28SVille Syrjälä 		u32 iir;
3834a266c7d5SChris Wilson 
3835af722d28SVille Syrjälä 		iir = I915_READ(IIR);
3836af722d28SVille Syrjälä 		if (iir == 0)
3837af722d28SVille Syrjälä 			break;
3838af722d28SVille Syrjälä 
3839af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3840af722d28SVille Syrjälä 
3841af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
3842af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
3843af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3844a266c7d5SChris Wilson 
3845eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3846eb64343cSVille Syrjälä 		 * signalled in iir */
3847eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3848a266c7d5SChris Wilson 
3849fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
3850a266c7d5SChris Wilson 
3851a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
38523b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3853a266c7d5SChris Wilson 
3854af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3855af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3856a266c7d5SChris Wilson 
3857af722d28SVille Syrjälä 		if (hotplug_status)
3858af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3859af722d28SVille Syrjälä 
3860af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3861af722d28SVille Syrjälä 	} while (0);
3862a266c7d5SChris Wilson 
38631f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
38641f814dacSImre Deak 
3865a266c7d5SChris Wilson 	return ret;
3866a266c7d5SChris Wilson }
3867a266c7d5SChris Wilson 
38686bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
3869a266c7d5SChris Wilson {
3870fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3871a266c7d5SChris Wilson 
38720706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3873a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3874a266c7d5SChris Wilson 
387544d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
387644d9241eSVille Syrjälä 
3877d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
387844d9241eSVille Syrjälä 
3879ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
3880a266c7d5SChris Wilson }
3881a266c7d5SChris Wilson 
3882a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3883a266c7d5SChris Wilson {
3884fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3885bbba0a97SChris Wilson 	u32 enable_mask;
3886a266c7d5SChris Wilson 	u32 error_mask;
3887a266c7d5SChris Wilson 
3888045cebd2SVille Syrjälä 	/*
3889045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
3890045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
3891045cebd2SVille Syrjälä 	 */
3892045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
3893045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3894045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
3895045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
3896045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3897045cebd2SVille Syrjälä 	} else {
3898045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3899045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3900045cebd2SVille Syrjälä 	}
3901045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
3902045cebd2SVille Syrjälä 
3903a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3904c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
3905c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
3906adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
3907bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3908bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3909bbba0a97SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3910bbba0a97SChris Wilson 
3911c30bb1fdSVille Syrjälä 	enable_mask =
3912c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
3913c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
3914c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3915c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3916c30bb1fdSVille Syrjälä 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3917c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
3918bbba0a97SChris Wilson 
391991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3920bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3921a266c7d5SChris Wilson 
3922c30bb1fdSVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3923c30bb1fdSVille Syrjälä 
3924b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3925b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3926d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3927755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3928755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3929755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3930d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3931a266c7d5SChris Wilson 
393291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
393320afbda2SDaniel Vetter 
393420afbda2SDaniel Vetter 	return 0;
393520afbda2SDaniel Vetter }
393620afbda2SDaniel Vetter 
393791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
393820afbda2SDaniel Vetter {
393920afbda2SDaniel Vetter 	u32 hotplug_en;
394020afbda2SDaniel Vetter 
394167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3942b5ea2d56SDaniel Vetter 
3943adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3944e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
394591d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3946a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3947a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3948a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3949a266c7d5SChris Wilson 	*/
395091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3951a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3952a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3953a266c7d5SChris Wilson 
3954a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
39550706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
3956f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
3957f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3958f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
39590706f17cSEgbert Eich 					     hotplug_en);
3960a266c7d5SChris Wilson }
3961a266c7d5SChris Wilson 
3962ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3963a266c7d5SChris Wilson {
396445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3965fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3966af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3967a266c7d5SChris Wilson 
39682dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39692dd2a883SImre Deak 		return IRQ_NONE;
39702dd2a883SImre Deak 
39711f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39721f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
39731f814dacSImre Deak 
3974af722d28SVille Syrjälä 	do {
3975eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
3976af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3977af722d28SVille Syrjälä 		u32 iir;
39782c8ba29fSChris Wilson 
3979af722d28SVille Syrjälä 		iir = I915_READ(IIR);
3980af722d28SVille Syrjälä 		if (iir == 0)
3981af722d28SVille Syrjälä 			break;
3982af722d28SVille Syrjälä 
3983af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3984af722d28SVille Syrjälä 
3985af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
3986af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3987a266c7d5SChris Wilson 
3988eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3989eb64343cSVille Syrjälä 		 * signalled in iir */
3990eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3991a266c7d5SChris Wilson 
3992fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
3993a266c7d5SChris Wilson 
3994a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
39953b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3996af722d28SVille Syrjälä 
3997a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
39983b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
3999a266c7d5SChris Wilson 
4000af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4001af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4002515ac2bbSDaniel Vetter 
4003af722d28SVille Syrjälä 		if (hotplug_status)
4004af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4005af722d28SVille Syrjälä 
4006af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4007af722d28SVille Syrjälä 	} while (0);
4008a266c7d5SChris Wilson 
40091f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
40101f814dacSImre Deak 
4011a266c7d5SChris Wilson 	return ret;
4012a266c7d5SChris Wilson }
4013a266c7d5SChris Wilson 
4014fca52a55SDaniel Vetter /**
4015fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4016fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4017fca52a55SDaniel Vetter  *
4018fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4019fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4020fca52a55SDaniel Vetter  */
4021b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4022f71d4af4SJesse Barnes {
402391c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4024562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4025cefcff8fSJoonas Lahtinen 	int i;
40268b2e326dSChris Wilson 
402777913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
402877913b39SJani Nikula 
4029562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4030cefcff8fSJoonas Lahtinen 
4031a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4032cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4033cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
40348b2e326dSChris Wilson 
40354805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
403626705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
403726705e20SSagar Arun Kamble 
4038a6706b45SDeepak S 	/* Let's track the enabled rps events */
4039666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
40406c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4041e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
404231685c25SDeepak S 	else
4043a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4044a6706b45SDeepak S 
4045562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
40461800ad25SSagar Arun Kamble 
40471800ad25SSagar Arun Kamble 	/*
4048acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
40491800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
40501800ad25SSagar Arun Kamble 	 *
40511800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
40521800ad25SSagar Arun Kamble 	 */
4053bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4054562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
40551800ad25SSagar Arun Kamble 
4056bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4057562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
40581800ad25SSagar Arun Kamble 
4059b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
40604194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
40614cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
4062bca2bf2aSPandiyan, Dhinakaran 	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
4063f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4064fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4065391f75e2SVille Syrjälä 	} else {
4066391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4067391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4068f71d4af4SJesse Barnes 	}
4069f71d4af4SJesse Barnes 
407021da2700SVille Syrjälä 	/*
407121da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
407221da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
407321da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
407421da2700SVille Syrjälä 	 */
4075b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
407621da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
407721da2700SVille Syrjälä 
4078262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4079262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4080262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4081262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4082262fd485SChris Wilson 	 * in this case to the runtime pm.
4083262fd485SChris Wilson 	 */
4084262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4085262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4086262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4087262fd485SChris Wilson 
4088317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4089317eaa95SLyude 
40901bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4091f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4092f71d4af4SJesse Barnes 
4093b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
409443f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
40956bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
409643f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
40976bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
409886e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
409986e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
410043f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4101b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
41027e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
41036bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
41047e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
41056bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
410686e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
410786e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4108fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4109bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4110abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4111723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4112abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
41136bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4114abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4115abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4116cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4117e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
41187b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
41197b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
41206dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
41216dbf30ceSVille Syrjälä 		else
41223a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
41236e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4124f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4125723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4126f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
41276bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4128f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4129f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4130e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4131f71d4af4SJesse Barnes 	} else {
41327e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
41336bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4134c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4135c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
41366bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
413786e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
413886e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
41397e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
41406bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4141a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
41426bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4143a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
414486e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
414586e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4146c2798b19SChris Wilson 		} else {
41476bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4148a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
41496bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4150a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
415186e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
415286e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4153c2798b19SChris Wilson 		}
4154778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4155778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4156f71d4af4SJesse Barnes 	}
4157f71d4af4SJesse Barnes }
415820afbda2SDaniel Vetter 
4159fca52a55SDaniel Vetter /**
4160cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4161cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4162cefcff8fSJoonas Lahtinen  *
4163cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4164cefcff8fSJoonas Lahtinen  */
4165cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4166cefcff8fSJoonas Lahtinen {
4167cefcff8fSJoonas Lahtinen 	int i;
4168cefcff8fSJoonas Lahtinen 
4169cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4170cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4171cefcff8fSJoonas Lahtinen }
4172cefcff8fSJoonas Lahtinen 
4173cefcff8fSJoonas Lahtinen /**
4174fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4175fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4176fca52a55SDaniel Vetter  *
4177fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4178fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4179fca52a55SDaniel Vetter  *
4180fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4181fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4182fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4183fca52a55SDaniel Vetter  */
41842aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
41852aeb7d3aSDaniel Vetter {
41862aeb7d3aSDaniel Vetter 	/*
41872aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
41882aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
41892aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
41902aeb7d3aSDaniel Vetter 	 */
4191ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
41922aeb7d3aSDaniel Vetter 
419391c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
41942aeb7d3aSDaniel Vetter }
41952aeb7d3aSDaniel Vetter 
4196fca52a55SDaniel Vetter /**
4197fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4198fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4199fca52a55SDaniel Vetter  *
4200fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4201fca52a55SDaniel Vetter  * resources acquired in the init functions.
4202fca52a55SDaniel Vetter  */
42032aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
42042aeb7d3aSDaniel Vetter {
420591c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
42062aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4207ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
42082aeb7d3aSDaniel Vetter }
42092aeb7d3aSDaniel Vetter 
4210fca52a55SDaniel Vetter /**
4211fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4212fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4213fca52a55SDaniel Vetter  *
4214fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4215fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4216fca52a55SDaniel Vetter  */
4217b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4218c67a470bSPaulo Zanoni {
421991c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4220ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
422191c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4222c67a470bSPaulo Zanoni }
4223c67a470bSPaulo Zanoni 
4224fca52a55SDaniel Vetter /**
4225fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4226fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4227fca52a55SDaniel Vetter  *
4228fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4229fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4230fca52a55SDaniel Vetter  */
4231b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4232c67a470bSPaulo Zanoni {
4233ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
423491c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
423591c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4236c67a470bSPaulo Zanoni }
4237