xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 8bcc0840cf7ccf40db5e03cafe11c1cb28a0a73c)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula #include <drm/drm_irq.h>
3755367a27SJani Nikula 
387785ae0bSVille Syrjälä #include "display/intel_de.h"
391d455f8dSJani Nikula #include "display/intel_display_types.h"
40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
41df0566a6SJani Nikula #include "display/intel_hotplug.h"
42df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
43df0566a6SJani Nikula #include "display/intel_psr.h"
44df0566a6SJani Nikula 
45b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
462239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
47cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
48d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
493e7abf81SAndi Shyti #include "gt/intel_rps.h"
502239e6dfSDaniele Ceraolo Spurio 
51c0e09200SDave Airlie #include "i915_drv.h"
52440e2b3dSJani Nikula #include "i915_irq.h"
531c5d22f7SChris Wilson #include "i915_trace.h"
54d13616dbSJani Nikula #include "intel_pm.h"
55c0e09200SDave Airlie 
56fca52a55SDaniel Vetter /**
57fca52a55SDaniel Vetter  * DOC: interrupt handling
58fca52a55SDaniel Vetter  *
59fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
60fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
61fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
62fca52a55SDaniel Vetter  */
63fca52a55SDaniel Vetter 
649c6508b9SThomas Gleixner /*
659c6508b9SThomas Gleixner  * Interrupt statistic for PMU. Increments the counter only if the
669c6508b9SThomas Gleixner  * interrupt originated from the the GPU so interrupts from a device which
679c6508b9SThomas Gleixner  * shares the interrupt line are not accounted.
689c6508b9SThomas Gleixner  */
699c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915,
709c6508b9SThomas Gleixner 				 irqreturn_t res)
719c6508b9SThomas Gleixner {
729c6508b9SThomas Gleixner 	if (unlikely(res != IRQ_HANDLED))
739c6508b9SThomas Gleixner 		return;
749c6508b9SThomas Gleixner 
759c6508b9SThomas Gleixner 	/*
769c6508b9SThomas Gleixner 	 * A clever compiler translates that into INC. A not so clever one
779c6508b9SThomas Gleixner 	 * should at least prevent store tearing.
789c6508b9SThomas Gleixner 	 */
799c6508b9SThomas Gleixner 	WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1);
809c6508b9SThomas Gleixner }
819c6508b9SThomas Gleixner 
8248ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
832ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915,
842ea63927SVille Syrjälä 				    enum hpd_pin pin);
8548ef15d3SJosé Roberto de Souza 
86e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
87e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
88e4ce95aaSVille Syrjälä };
89e4ce95aaSVille Syrjälä 
9023bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
9123bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
9223bb4cb5SVille Syrjälä };
9323bb4cb5SVille Syrjälä 
943a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
95e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
963a3b3c7dSVille Syrjälä };
973a3b3c7dSVille Syrjälä 
987c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
99e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
100e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
101e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
102e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
1037203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
104e5868a31SEgbert Eich };
105e5868a31SEgbert Eich 
1067c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
107e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
10873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
109e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
110e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
1117203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
112e5868a31SEgbert Eich };
113e5868a31SEgbert Eich 
11426951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
11574c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
11626951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
11726951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
11826951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
1197203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
12026951cafSXiong Zhang };
12126951cafSXiong Zhang 
1227c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
123e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
124e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
125e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
126e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
127e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1287203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
129e5868a31SEgbert Eich };
130e5868a31SEgbert Eich 
1317c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
132e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
133e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
134e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
135e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
136e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1377203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
138e5868a31SEgbert Eich };
139e5868a31SEgbert Eich 
1404bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
141e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
142e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
143e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
144e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
145e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1467203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
147e5868a31SEgbert Eich };
148e5868a31SEgbert Eich 
149e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
150e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
151e5abaab3SVille Syrjälä 	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
152e5abaab3SVille Syrjälä 	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
153e0a20ad7SShashank Sharma };
154e0a20ad7SShashank Sharma 
155b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
1565b76e860SVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
1575b76e860SVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
1585b76e860SVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
1595b76e860SVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
1605b76e860SVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
1615b76e860SVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
16248ef15d3SJosé Roberto de Souza };
16348ef15d3SJosé Roberto de Souza 
16431604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
1655f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1665f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1675f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
16897011359SVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
16997011359SVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
17097011359SVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
17197011359SVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
17297011359SVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
17397011359SVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
17452dfdba0SLucas De Marchi };
17552dfdba0SLucas De Marchi 
176229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
1775f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1785f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1795f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
1805f371a81SVille Syrjälä 	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
181229f31e2SLucas De Marchi };
182229f31e2SLucas De Marchi 
1830398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1840398993bSVille Syrjälä {
1850398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1860398993bSVille Syrjälä 
1870398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1880398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1890398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1900398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1910398993bSVille Syrjälä 		else
1920398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1930398993bSVille Syrjälä 		return;
1940398993bSVille Syrjälä 	}
1950398993bSVille Syrjälä 
196373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11)
1970398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
19870bfb307SMatt Roper 	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
1990398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
200373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 8)
2010398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
202373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 7)
2030398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
2040398993bSVille Syrjälä 	else
2050398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
2060398993bSVille Syrjälä 
207229f31e2SLucas De Marchi 	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
208229f31e2SLucas De Marchi 	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
2090398993bSVille Syrjälä 		return;
2100398993bSVille Syrjälä 
211229f31e2SLucas De Marchi 	if (HAS_PCH_DG1(dev_priv))
212229f31e2SLucas De Marchi 		hpd->pch_hpd = hpd_sde_dg1;
213fa58c9e4SAnusha Srivatsa 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2140398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
2150398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
2160398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
2170398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
2180398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
2190398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
2200398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
2210398993bSVille Syrjälä 	else
2220398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
2230398993bSVille Syrjälä }
2240398993bSVille Syrjälä 
225aca9310aSAnshuman Gupta static void
226aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
227aca9310aSAnshuman Gupta {
228aca9310aSAnshuman Gupta 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
229aca9310aSAnshuman Gupta 
230aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
231aca9310aSAnshuman Gupta }
232aca9310aSAnshuman Gupta 
233cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
23468eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
23568eb49b1SPaulo Zanoni {
23665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
23765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
23868eb49b1SPaulo Zanoni 
23965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
24068eb49b1SPaulo Zanoni 
2415c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
24265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24668eb49b1SPaulo Zanoni }
2475c502442SPaulo Zanoni 
248cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
24968eb49b1SPaulo Zanoni {
25065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
25165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
252a9d356a6SPaulo Zanoni 
25365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
25468eb49b1SPaulo Zanoni 
25568eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
25665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26068eb49b1SPaulo Zanoni }
26168eb49b1SPaulo Zanoni 
262337ba017SPaulo Zanoni /*
263337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
264337ba017SPaulo Zanoni  */
26565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
266b51a2842SVille Syrjälä {
26765f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
268b51a2842SVille Syrjälä 
269b51a2842SVille Syrjälä 	if (val == 0)
270b51a2842SVille Syrjälä 		return;
271b51a2842SVille Syrjälä 
272a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
273a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
274f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
27565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
27765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
279b51a2842SVille Syrjälä }
280337ba017SPaulo Zanoni 
28165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
282e9e9848aSVille Syrjälä {
28365f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
284e9e9848aSVille Syrjälä 
285e9e9848aSVille Syrjälä 	if (val == 0)
286e9e9848aSVille Syrjälä 		return;
287e9e9848aSVille Syrjälä 
288a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
289a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2909d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
29165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
29365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
295e9e9848aSVille Syrjälä }
296e9e9848aSVille Syrjälä 
297cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
29868eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
29968eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
30068eb49b1SPaulo Zanoni 		   i915_reg_t iir)
30168eb49b1SPaulo Zanoni {
30265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
30335079899SPaulo Zanoni 
30465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
30565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
30665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
30768eb49b1SPaulo Zanoni }
30835079899SPaulo Zanoni 
309cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
3102918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
31168eb49b1SPaulo Zanoni {
31265f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
31368eb49b1SPaulo Zanoni 
31465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
31565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
31665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
31768eb49b1SPaulo Zanoni }
31868eb49b1SPaulo Zanoni 
3190706f17cSEgbert Eich /* For display hotplug interrupt */
3200706f17cSEgbert Eich static inline void
3210706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
322a9c287c9SJani Nikula 				     u32 mask,
323a9c287c9SJani Nikula 				     u32 bits)
3240706f17cSEgbert Eich {
325a9c287c9SJani Nikula 	u32 val;
3260706f17cSEgbert Eich 
32767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
32848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
3290706f17cSEgbert Eich 
3302939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN);
3310706f17cSEgbert Eich 	val &= ~mask;
3320706f17cSEgbert Eich 	val |= bits;
3332939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val);
3340706f17cSEgbert Eich }
3350706f17cSEgbert Eich 
3360706f17cSEgbert Eich /**
3370706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3380706f17cSEgbert Eich  * @dev_priv: driver private
3390706f17cSEgbert Eich  * @mask: bits to update
3400706f17cSEgbert Eich  * @bits: bits to enable
3410706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3420706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3430706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3440706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3450706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3460706f17cSEgbert Eich  * version is also available.
3470706f17cSEgbert Eich  */
3480706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
349a9c287c9SJani Nikula 				   u32 mask,
350a9c287c9SJani Nikula 				   u32 bits)
3510706f17cSEgbert Eich {
3520706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3530706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3540706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3550706f17cSEgbert Eich }
3560706f17cSEgbert Eich 
357d9dc34f1SVille Syrjälä /**
358d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
359d9dc34f1SVille Syrjälä  * @dev_priv: driver private
360d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
361d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
362d9dc34f1SVille Syrjälä  */
363fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
364a9c287c9SJani Nikula 			    u32 interrupt_mask,
365a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
366036a4a7dSZhenyu Wang {
367a9c287c9SJani Nikula 	u32 new_val;
368d9dc34f1SVille Syrjälä 
36967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
37048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
371d9dc34f1SVille Syrjälä 
372d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
373d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
374d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
375d9dc34f1SVille Syrjälä 
376e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
377e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
378d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3792939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask);
3802939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DEIMR);
381036a4a7dSZhenyu Wang 	}
382036a4a7dSZhenyu Wang }
383036a4a7dSZhenyu Wang 
3840961021aSBen Widawsky /**
3853a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3863a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3873a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3883a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3893a3b3c7dSVille Syrjälä  */
3903a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
391a9c287c9SJani Nikula 				u32 interrupt_mask,
392a9c287c9SJani Nikula 				u32 enabled_irq_mask)
3933a3b3c7dSVille Syrjälä {
394a9c287c9SJani Nikula 	u32 new_val;
395a9c287c9SJani Nikula 	u32 old_val;
3963a3b3c7dSVille Syrjälä 
39767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3983a3b3c7dSVille Syrjälä 
39948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
4003a3b3c7dSVille Syrjälä 
40148a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
4023a3b3c7dSVille Syrjälä 		return;
4033a3b3c7dSVille Syrjälä 
4042939eb06SJani Nikula 	old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4053a3b3c7dSVille Syrjälä 
4063a3b3c7dSVille Syrjälä 	new_val = old_val;
4073a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4083a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4093a3b3c7dSVille Syrjälä 
4103a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4112939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val);
4122939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4133a3b3c7dSVille Syrjälä 	}
4143a3b3c7dSVille Syrjälä }
4153a3b3c7dSVille Syrjälä 
4163a3b3c7dSVille Syrjälä /**
417013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
418013d3752SVille Syrjälä  * @dev_priv: driver private
419013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
420013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
421013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
422013d3752SVille Syrjälä  */
423013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
424013d3752SVille Syrjälä 			 enum pipe pipe,
425a9c287c9SJani Nikula 			 u32 interrupt_mask,
426a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
427013d3752SVille Syrjälä {
428a9c287c9SJani Nikula 	u32 new_val;
429013d3752SVille Syrjälä 
43067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
431013d3752SVille Syrjälä 
43248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
433013d3752SVille Syrjälä 
43448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
435013d3752SVille Syrjälä 		return;
436013d3752SVille Syrjälä 
437013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
438013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
439013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
440013d3752SVille Syrjälä 
441013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
442013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
4432939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
4442939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe));
445013d3752SVille Syrjälä 	}
446013d3752SVille Syrjälä }
447013d3752SVille Syrjälä 
448013d3752SVille Syrjälä /**
449fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
450fee884edSDaniel Vetter  * @dev_priv: driver private
451fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
452fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
453fee884edSDaniel Vetter  */
45447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
455a9c287c9SJani Nikula 				  u32 interrupt_mask,
456a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
457fee884edSDaniel Vetter {
4582939eb06SJani Nikula 	u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR);
459fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
460fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
461fee884edSDaniel Vetter 
46248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
46315a17aaeSDaniel Vetter 
46467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
465fee884edSDaniel Vetter 
46648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
467c67a470bSPaulo Zanoni 		return;
468c67a470bSPaulo Zanoni 
4692939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr);
4702939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, SDEIMR);
471fee884edSDaniel Vetter }
4728664281bSPaulo Zanoni 
4736b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
4746b12ca56SVille Syrjälä 			      enum pipe pipe)
4757c463586SKeith Packard {
4766b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
47710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
47810c59c51SImre Deak 
4796b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
4806b12ca56SVille Syrjälä 
481373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) < 5)
4826b12ca56SVille Syrjälä 		goto out;
4836b12ca56SVille Syrjälä 
48410c59c51SImre Deak 	/*
485724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
486724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
48710c59c51SImre Deak 	 */
48848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
48948a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
49010c59c51SImre Deak 		return 0;
491724a6905SVille Syrjälä 	/*
492724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
493724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
494724a6905SVille Syrjälä 	 */
49548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
49648a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
497724a6905SVille Syrjälä 		return 0;
49810c59c51SImre Deak 
49910c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
50010c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
50110c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
50210c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
50310c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
50410c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
50510c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
50610c59c51SImre Deak 
5076b12ca56SVille Syrjälä out:
50848a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
50948a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
5106b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
5116b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
5126b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
5136b12ca56SVille Syrjälä 
51410c59c51SImre Deak 	return enable_mask;
51510c59c51SImre Deak }
51610c59c51SImre Deak 
5176b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
5186b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
519755e9019SImre Deak {
5206b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
521755e9019SImre Deak 	u32 enable_mask;
522755e9019SImre Deak 
52348a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5246b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5256b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5266b12ca56SVille Syrjälä 
5276b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
52848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5296b12ca56SVille Syrjälä 
5306b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5316b12ca56SVille Syrjälä 		return;
5326b12ca56SVille Syrjälä 
5336b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5346b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5356b12ca56SVille Syrjälä 
5362939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5372939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
538755e9019SImre Deak }
539755e9019SImre Deak 
5406b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5416b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
542755e9019SImre Deak {
5436b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
544755e9019SImre Deak 	u32 enable_mask;
545755e9019SImre Deak 
54648a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5476b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5486b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5496b12ca56SVille Syrjälä 
5506b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
55148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5526b12ca56SVille Syrjälä 
5536b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5546b12ca56SVille Syrjälä 		return;
5556b12ca56SVille Syrjälä 
5566b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5576b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5586b12ca56SVille Syrjälä 
5592939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5602939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
561755e9019SImre Deak }
562755e9019SImre Deak 
563f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
564f3e30485SVille Syrjälä {
565f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
566f3e30485SVille Syrjälä 		return false;
567f3e30485SVille Syrjälä 
568f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
569f3e30485SVille Syrjälä }
570f3e30485SVille Syrjälä 
571c0e09200SDave Airlie /**
572f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
57314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
57401c66889SZhao Yakui  */
57591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
57601c66889SZhao Yakui {
577f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
578f49e38ddSJani Nikula 		return;
579f49e38ddSJani Nikula 
58013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
58101c66889SZhao Yakui 
582755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
583373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 4)
5843b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
585755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5861ec14ad3SChris Wilson 
58713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
58801c66889SZhao Yakui }
58901c66889SZhao Yakui 
590f75f3746SVille Syrjälä /*
591f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
592f75f3746SVille Syrjälä  * around the vertical blanking period.
593f75f3746SVille Syrjälä  *
594f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
595f75f3746SVille Syrjälä  *  vblank_start >= 3
596f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
597f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
598f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
599f75f3746SVille Syrjälä  *
600f75f3746SVille Syrjälä  *           start of vblank:
601f75f3746SVille Syrjälä  *           latch double buffered registers
602f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
603f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
604f75f3746SVille Syrjälä  *           |
605f75f3746SVille Syrjälä  *           |          frame start:
606f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
607f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
608f75f3746SVille Syrjälä  *           |          |
609f75f3746SVille Syrjälä  *           |          |  start of vsync:
610f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
611f75f3746SVille Syrjälä  *           |          |  |
612f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
613f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
614f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
615f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
616f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
617f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
618f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
619f75f3746SVille Syrjälä  *       |          |                                         |
620f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
621f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
622f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
623f75f3746SVille Syrjälä  *
624f75f3746SVille Syrjälä  * x  = horizontal active
625f75f3746SVille Syrjälä  * _  = horizontal blanking
626f75f3746SVille Syrjälä  * hs = horizontal sync
627f75f3746SVille Syrjälä  * va = vertical active
628f75f3746SVille Syrjälä  * vb = vertical blanking
629f75f3746SVille Syrjälä  * vs = vertical sync
630f75f3746SVille Syrjälä  * vbs = vblank_start (number)
631f75f3746SVille Syrjälä  *
632f75f3746SVille Syrjälä  * Summary:
633f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
634f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
635f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
636f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
637f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
638f75f3746SVille Syrjälä  */
639f75f3746SVille Syrjälä 
64042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
64142f52ef8SKeith Packard  * we use as a pipe index
64242f52ef8SKeith Packard  */
64308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6440a3e67a4SJesse Barnes {
64508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
64608fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
64732db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
64808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
649f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6500b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
651694e409dSVille Syrjälä 	unsigned long irqflags;
652391f75e2SVille Syrjälä 
65332db0b65SVille Syrjälä 	/*
65432db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
65532db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
65632db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
65732db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
65832db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
65932db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
66032db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
66132db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
66232db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
66332db0b65SVille Syrjälä 	 */
66432db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
66532db0b65SVille Syrjälä 		return 0;
66632db0b65SVille Syrjälä 
6670b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6680b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6690b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6700b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6710b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
672391f75e2SVille Syrjälä 
6730b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6740b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6750b2a8e09SVille Syrjälä 
6760b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6770b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6780b2a8e09SVille Syrjälä 
6799db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6809db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6815eddb70bSChris Wilson 
682694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
683694e409dSVille Syrjälä 
6840a3e67a4SJesse Barnes 	/*
6850a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6860a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6870a3e67a4SJesse Barnes 	 * register.
6880a3e67a4SJesse Barnes 	 */
6890a3e67a4SJesse Barnes 	do {
6908cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6918cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
6928cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
6930a3e67a4SJesse Barnes 	} while (high1 != high2);
6940a3e67a4SJesse Barnes 
695694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
696694e409dSVille Syrjälä 
6975eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
698391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6995eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
700391f75e2SVille Syrjälä 
701391f75e2SVille Syrjälä 	/*
702391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
703391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
704391f75e2SVille Syrjälä 	 * counter against vblank start.
705391f75e2SVille Syrjälä 	 */
706edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7070a3e67a4SJesse Barnes }
7080a3e67a4SJesse Barnes 
70908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
7109880b7a5SJesse Barnes {
71108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
71233267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
71308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
7149880b7a5SJesse Barnes 
71533267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
71633267703SVandita Kulkarni 		return 0;
71733267703SVandita Kulkarni 
7182939eb06SJani Nikula 	return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe));
7199880b7a5SJesse Barnes }
7209880b7a5SJesse Barnes 
72106d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc)
722aec0246fSUma Shankar {
723aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
724aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
725aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
726aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
727aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
728aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
72906d6fda5SVille Syrjälä 	u32 scan_prev_time, scan_curr_time, scan_post_time;
730aec0246fSUma Shankar 
731aec0246fSUma Shankar 	/*
732aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
733aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
734aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
735aec0246fSUma Shankar 	 * during the same frame.
736aec0246fSUma Shankar 	 */
737aec0246fSUma Shankar 	do {
738aec0246fSUma Shankar 		/*
739aec0246fSUma Shankar 		 * This field provides read back of the display
740aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
741aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
742aec0246fSUma Shankar 		 */
7438cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7448cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
745aec0246fSUma Shankar 
746aec0246fSUma Shankar 		/*
747aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
748aec0246fSUma Shankar 		 * time stamp value.
749aec0246fSUma Shankar 		 */
7508cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
751aec0246fSUma Shankar 
7528cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7538cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
754aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
755aec0246fSUma Shankar 
75606d6fda5SVille Syrjälä 	return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
757aec0246fSUma Shankar 				   clock), 1000 * htotal);
75806d6fda5SVille Syrjälä }
75906d6fda5SVille Syrjälä 
76006d6fda5SVille Syrjälä /*
76106d6fda5SVille Syrjälä  * On certain encoders on certain platforms, pipe
76206d6fda5SVille Syrjälä  * scanline register will not work to get the scanline,
76306d6fda5SVille Syrjälä  * since the timings are driven from the PORT or issues
76406d6fda5SVille Syrjälä  * with scanline register updates.
76506d6fda5SVille Syrjälä  * This function will use Framestamp and current
76606d6fda5SVille Syrjälä  * timestamp registers to calculate the scanline.
76706d6fda5SVille Syrjälä  */
76806d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
76906d6fda5SVille Syrjälä {
77006d6fda5SVille Syrjälä 	struct drm_vblank_crtc *vblank =
77106d6fda5SVille Syrjälä 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
77206d6fda5SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
77306d6fda5SVille Syrjälä 	u32 vblank_start = mode->crtc_vblank_start;
77406d6fda5SVille Syrjälä 	u32 vtotal = mode->crtc_vtotal;
77506d6fda5SVille Syrjälä 	u32 scanline;
77606d6fda5SVille Syrjälä 
77706d6fda5SVille Syrjälä 	scanline = intel_crtc_scanlines_since_frame_timestamp(crtc);
778aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
779aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
780aec0246fSUma Shankar 
781aec0246fSUma Shankar 	return scanline;
782aec0246fSUma Shankar }
783aec0246fSUma Shankar 
7848cbda6b2SJani Nikula /*
7858cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
7868cbda6b2SJani Nikula  * forcewake etc.
7878cbda6b2SJani Nikula  */
788a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
789a225f079SVille Syrjälä {
790a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
791fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7925caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7935caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
794a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
79580715b2fSVille Syrjälä 	int position, vtotal;
796a225f079SVille Syrjälä 
79772259536SVille Syrjälä 	if (!crtc->active)
7982c6afc36SVille Syrjälä 		return 0;
79972259536SVille Syrjälä 
8005caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8015caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8025caa0feaSDaniel Vetter 
803af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
804aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
805aec0246fSUma Shankar 
80680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
807a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
808a225f079SVille Syrjälä 		vtotal /= 2;
809a225f079SVille Syrjälä 
81093e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 2)
8118cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
812a225f079SVille Syrjälä 	else
8138cbda6b2SJani Nikula 		position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
814a225f079SVille Syrjälä 
815a225f079SVille Syrjälä 	/*
81641b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
81741b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
81841b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
81941b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
82041b578fbSJesse Barnes 	 *
82141b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
82241b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
82341b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
82441b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
82541b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
82641b578fbSJesse Barnes 	 */
82791d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
82841b578fbSJesse Barnes 		int i, temp;
82941b578fbSJesse Barnes 
83041b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
83141b578fbSJesse Barnes 			udelay(1);
8328cbda6b2SJani Nikula 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
83341b578fbSJesse Barnes 			if (temp != position) {
83441b578fbSJesse Barnes 				position = temp;
83541b578fbSJesse Barnes 				break;
83641b578fbSJesse Barnes 			}
83741b578fbSJesse Barnes 		}
83841b578fbSJesse Barnes 	}
83941b578fbSJesse Barnes 
84041b578fbSJesse Barnes 	/*
84180715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
84280715b2fSVille Syrjälä 	 * scanline_offset adjustment.
843a225f079SVille Syrjälä 	 */
84480715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
845a225f079SVille Syrjälä }
846a225f079SVille Syrjälä 
8474bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8484bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8494bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8503bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8513bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8520af7e4dfSMario Kleiner {
8534bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
854fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8554bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
856e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8573aa18df8SVille Syrjälä 	int position;
85878e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
859ad3543edSMario Kleiner 	unsigned long irqflags;
860373abf1aSMatt Roper 	bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 ||
86193e7e61eSLucas De Marchi 		IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 ||
862af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8630af7e4dfSMario Kleiner 
86448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
86500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
86600376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8679db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8681bf6ad62SDaniel Vetter 		return false;
8690af7e4dfSMario Kleiner 	}
8700af7e4dfSMario Kleiner 
871c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
87278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
873c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
874c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
875c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8760af7e4dfSMario Kleiner 
877d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
878d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
879d31faf65SVille Syrjälä 		vbl_end /= 2;
880d31faf65SVille Syrjälä 		vtotal /= 2;
881d31faf65SVille Syrjälä 	}
882d31faf65SVille Syrjälä 
883ad3543edSMario Kleiner 	/*
884ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
885ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
886ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
887ad3543edSMario Kleiner 	 */
888ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
889ad3543edSMario Kleiner 
890ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
891ad3543edSMario Kleiner 
892ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
893ad3543edSMario Kleiner 	if (stime)
894ad3543edSMario Kleiner 		*stime = ktime_get();
895ad3543edSMario Kleiner 
8967a2ec4a0SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_VRR) {
8977a2ec4a0SVille Syrjälä 		int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc);
8987a2ec4a0SVille Syrjälä 
8997a2ec4a0SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9007a2ec4a0SVille Syrjälä 
9017a2ec4a0SVille Syrjälä 		/*
9027a2ec4a0SVille Syrjälä 		 * Already exiting vblank? If so, shift our position
9037a2ec4a0SVille Syrjälä 		 * so it looks like we're already apporaching the full
9047a2ec4a0SVille Syrjälä 		 * vblank end. This should make the generated timestamp
9057a2ec4a0SVille Syrjälä 		 * more or less match when the active portion will start.
9067a2ec4a0SVille Syrjälä 		 */
9077a2ec4a0SVille Syrjälä 		if (position >= vbl_start && scanlines < position)
9087a2ec4a0SVille Syrjälä 			position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1);
9097a2ec4a0SVille Syrjälä 	} else if (use_scanline_counter) {
9100af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9110af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9120af7e4dfSMario Kleiner 		 */
913e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9140af7e4dfSMario Kleiner 	} else {
9150af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9160af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9170af7e4dfSMario Kleiner 		 * scanout position.
9180af7e4dfSMario Kleiner 		 */
9198cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9200af7e4dfSMario Kleiner 
9213aa18df8SVille Syrjälä 		/* convert to pixel counts */
9223aa18df8SVille Syrjälä 		vbl_start *= htotal;
9233aa18df8SVille Syrjälä 		vbl_end *= htotal;
9243aa18df8SVille Syrjälä 		vtotal *= htotal;
92578e8fc6bSVille Syrjälä 
92678e8fc6bSVille Syrjälä 		/*
9277e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9287e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9297e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9307e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9317e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9327e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9337e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9347e78f1cbSVille Syrjälä 		 */
9357e78f1cbSVille Syrjälä 		if (position >= vtotal)
9367e78f1cbSVille Syrjälä 			position = vtotal - 1;
9377e78f1cbSVille Syrjälä 
9387e78f1cbSVille Syrjälä 		/*
93978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
94078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
94178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
94278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
94378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
94478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
94578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
94678e8fc6bSVille Syrjälä 		 */
94778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9483aa18df8SVille Syrjälä 	}
9493aa18df8SVille Syrjälä 
950ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
951ad3543edSMario Kleiner 	if (etime)
952ad3543edSMario Kleiner 		*etime = ktime_get();
953ad3543edSMario Kleiner 
954ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
955ad3543edSMario Kleiner 
956ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
957ad3543edSMario Kleiner 
9583aa18df8SVille Syrjälä 	/*
9593aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9603aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9613aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9623aa18df8SVille Syrjälä 	 * up since vbl_end.
9633aa18df8SVille Syrjälä 	 */
9643aa18df8SVille Syrjälä 	if (position >= vbl_start)
9653aa18df8SVille Syrjälä 		position -= vbl_end;
9663aa18df8SVille Syrjälä 	else
9673aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9683aa18df8SVille Syrjälä 
9698a920e24SVille Syrjälä 	if (use_scanline_counter) {
9703aa18df8SVille Syrjälä 		*vpos = position;
9713aa18df8SVille Syrjälä 		*hpos = 0;
9723aa18df8SVille Syrjälä 	} else {
9730af7e4dfSMario Kleiner 		*vpos = position / htotal;
9740af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9750af7e4dfSMario Kleiner 	}
9760af7e4dfSMario Kleiner 
9771bf6ad62SDaniel Vetter 	return true;
9780af7e4dfSMario Kleiner }
9790af7e4dfSMario Kleiner 
9804bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
9814bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
9824bbffbf3SThomas Zimmermann {
9834bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
9844bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
98548e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
9864bbffbf3SThomas Zimmermann }
9874bbffbf3SThomas Zimmermann 
988a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
989a225f079SVille Syrjälä {
990fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
991a225f079SVille Syrjälä 	unsigned long irqflags;
992a225f079SVille Syrjälä 	int position;
993a225f079SVille Syrjälä 
994a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
995a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
996a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
997a225f079SVille Syrjälä 
998a225f079SVille Syrjälä 	return position;
999a225f079SVille Syrjälä }
1000a225f079SVille Syrjälä 
1001e3689190SBen Widawsky /**
100274bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
1003e3689190SBen Widawsky  * occurred.
1004e3689190SBen Widawsky  * @work: workqueue struct
1005e3689190SBen Widawsky  *
1006e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1007e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1008e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1009e3689190SBen Widawsky  */
101074bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
1011e3689190SBen Widawsky {
10122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1013cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1014cf1c97dcSAndi Shyti 	struct intel_gt *gt = &dev_priv->gt;
1015e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
101635a85ac6SBen Widawsky 	char *parity_event[6];
1017a9c287c9SJani Nikula 	u32 misccpctl;
1018a9c287c9SJani Nikula 	u8 slice = 0;
1019e3689190SBen Widawsky 
1020e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1021e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1022e3689190SBen Widawsky 	 * any time we access those registers.
1023e3689190SBen Widawsky 	 */
102491c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1025e3689190SBen Widawsky 
102635a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
102748a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
102835a85ac6SBen Widawsky 		goto out;
102935a85ac6SBen Widawsky 
10302939eb06SJani Nikula 	misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
10312939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
10322939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL);
1033e3689190SBen Widawsky 
103435a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1035f0f59a00SVille Syrjälä 		i915_reg_t reg;
103635a85ac6SBen Widawsky 
103735a85ac6SBen Widawsky 		slice--;
103848a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
103948a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
104035a85ac6SBen Widawsky 			break;
104135a85ac6SBen Widawsky 
104235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
104335a85ac6SBen Widawsky 
10446fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
104535a85ac6SBen Widawsky 
10462939eb06SJani Nikula 		error_status = intel_uncore_read(&dev_priv->uncore, reg);
1047e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1048e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1049e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1050e3689190SBen Widawsky 
10512939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
10522939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, reg);
1053e3689190SBen Widawsky 
1054cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1055e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1056e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1057e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
105835a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
105935a85ac6SBen Widawsky 		parity_event[5] = NULL;
1060e3689190SBen Widawsky 
106191c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1062e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1063e3689190SBen Widawsky 
106435a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
106535a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1066e3689190SBen Widawsky 
106735a85ac6SBen Widawsky 		kfree(parity_event[4]);
1068e3689190SBen Widawsky 		kfree(parity_event[3]);
1069e3689190SBen Widawsky 		kfree(parity_event[2]);
1070e3689190SBen Widawsky 		kfree(parity_event[1]);
1071e3689190SBen Widawsky 	}
1072e3689190SBen Widawsky 
10732939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
107435a85ac6SBen Widawsky 
107535a85ac6SBen Widawsky out:
107648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1077cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1078cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1079cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
108035a85ac6SBen Widawsky 
108191c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
108235a85ac6SBen Widawsky }
108335a85ac6SBen Widawsky 
1084af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1085121e758eSDhinakaran Pandiyan {
1086af92058fSVille Syrjälä 	switch (pin) {
1087da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1088da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1089da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1090da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1091da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1092da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
10934294fa5fSVille Syrjälä 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin);
109448ef15d3SJosé Roberto de Souza 	default:
109548ef15d3SJosé Roberto de Souza 		return false;
109648ef15d3SJosé Roberto de Souza 	}
109748ef15d3SJosé Roberto de Souza }
109848ef15d3SJosé Roberto de Souza 
1099af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
110063c88d22SImre Deak {
1101af92058fSVille Syrjälä 	switch (pin) {
1102af92058fSVille Syrjälä 	case HPD_PORT_A:
1103195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1104af92058fSVille Syrjälä 	case HPD_PORT_B:
110563c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1106af92058fSVille Syrjälä 	case HPD_PORT_C:
110763c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
110863c88d22SImre Deak 	default:
110963c88d22SImre Deak 		return false;
111063c88d22SImre Deak 	}
111163c88d22SImre Deak }
111263c88d22SImre Deak 
1113af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
111431604222SAnusha Srivatsa {
1115af92058fSVille Syrjälä 	switch (pin) {
1116af92058fSVille Syrjälä 	case HPD_PORT_A:
1117af92058fSVille Syrjälä 	case HPD_PORT_B:
11188ef7e340SMatt Roper 	case HPD_PORT_C:
1119229f31e2SLucas De Marchi 	case HPD_PORT_D:
11204294fa5fSVille Syrjälä 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin);
112131604222SAnusha Srivatsa 	default:
112231604222SAnusha Srivatsa 		return false;
112331604222SAnusha Srivatsa 	}
112431604222SAnusha Srivatsa }
112531604222SAnusha Srivatsa 
1126af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112731604222SAnusha Srivatsa {
1128af92058fSVille Syrjälä 	switch (pin) {
1129da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1130da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1131da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1132da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1133da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1134da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11354294fa5fSVille Syrjälä 		return val & ICP_TC_HPD_LONG_DETECT(pin);
113652dfdba0SLucas De Marchi 	default:
113752dfdba0SLucas De Marchi 		return false;
113852dfdba0SLucas De Marchi 	}
113952dfdba0SLucas De Marchi }
114052dfdba0SLucas De Marchi 
1141af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11426dbf30ceSVille Syrjälä {
1143af92058fSVille Syrjälä 	switch (pin) {
1144af92058fSVille Syrjälä 	case HPD_PORT_E:
11456dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11466dbf30ceSVille Syrjälä 	default:
11476dbf30ceSVille Syrjälä 		return false;
11486dbf30ceSVille Syrjälä 	}
11496dbf30ceSVille Syrjälä }
11506dbf30ceSVille Syrjälä 
1151af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115274c0b395SVille Syrjälä {
1153af92058fSVille Syrjälä 	switch (pin) {
1154af92058fSVille Syrjälä 	case HPD_PORT_A:
115574c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1156af92058fSVille Syrjälä 	case HPD_PORT_B:
115774c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1158af92058fSVille Syrjälä 	case HPD_PORT_C:
115974c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1160af92058fSVille Syrjälä 	case HPD_PORT_D:
116174c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
116274c0b395SVille Syrjälä 	default:
116374c0b395SVille Syrjälä 		return false;
116474c0b395SVille Syrjälä 	}
116574c0b395SVille Syrjälä }
116674c0b395SVille Syrjälä 
1167af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1168e4ce95aaSVille Syrjälä {
1169af92058fSVille Syrjälä 	switch (pin) {
1170af92058fSVille Syrjälä 	case HPD_PORT_A:
1171e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1172e4ce95aaSVille Syrjälä 	default:
1173e4ce95aaSVille Syrjälä 		return false;
1174e4ce95aaSVille Syrjälä 	}
1175e4ce95aaSVille Syrjälä }
1176e4ce95aaSVille Syrjälä 
1177af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
117813cf5504SDave Airlie {
1179af92058fSVille Syrjälä 	switch (pin) {
1180af92058fSVille Syrjälä 	case HPD_PORT_B:
1181676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1182af92058fSVille Syrjälä 	case HPD_PORT_C:
1183676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1184af92058fSVille Syrjälä 	case HPD_PORT_D:
1185676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1186676574dfSJani Nikula 	default:
1187676574dfSJani Nikula 		return false;
118813cf5504SDave Airlie 	}
118913cf5504SDave Airlie }
119013cf5504SDave Airlie 
1191af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
119213cf5504SDave Airlie {
1193af92058fSVille Syrjälä 	switch (pin) {
1194af92058fSVille Syrjälä 	case HPD_PORT_B:
1195676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1196af92058fSVille Syrjälä 	case HPD_PORT_C:
1197676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1198af92058fSVille Syrjälä 	case HPD_PORT_D:
1199676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1200676574dfSJani Nikula 	default:
1201676574dfSJani Nikula 		return false;
120213cf5504SDave Airlie 	}
120313cf5504SDave Airlie }
120413cf5504SDave Airlie 
120542db67d6SVille Syrjälä /*
120642db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
120742db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
120842db67d6SVille Syrjälä  * hotplug detection results from several registers.
120942db67d6SVille Syrjälä  *
121042db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
121142db67d6SVille Syrjälä  */
1212cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1213cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
12148c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1215fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1216af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1217676574dfSJani Nikula {
1218e9be2850SVille Syrjälä 	enum hpd_pin pin;
1219676574dfSJani Nikula 
122052dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
122152dfdba0SLucas De Marchi 
1222e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1223e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
12248c841e57SJani Nikula 			continue;
12258c841e57SJani Nikula 
1226e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1227676574dfSJani Nikula 
1228af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1229e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1230676574dfSJani Nikula 	}
1231676574dfSJani Nikula 
123200376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
123300376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1234f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1235676574dfSJani Nikula 
1236676574dfSJani Nikula }
1237676574dfSJani Nikula 
1238a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
1239a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1240a0e066b8SVille Syrjälä {
1241a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1242a0e066b8SVille Syrjälä 	u32 enabled_irqs = 0;
1243a0e066b8SVille Syrjälä 
1244a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1245a0e066b8SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
1246a0e066b8SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
1247a0e066b8SVille Syrjälä 
1248a0e066b8SVille Syrjälä 	return enabled_irqs;
1249a0e066b8SVille Syrjälä }
1250a0e066b8SVille Syrjälä 
1251a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
1252a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1253a0e066b8SVille Syrjälä {
1254a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1255a0e066b8SVille Syrjälä 	u32 hotplug_irqs = 0;
1256a0e066b8SVille Syrjälä 
1257a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1258a0e066b8SVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
1259a0e066b8SVille Syrjälä 
1260a0e066b8SVille Syrjälä 	return hotplug_irqs;
1261a0e066b8SVille Syrjälä }
1262a0e066b8SVille Syrjälä 
12632ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915,
12642ea63927SVille Syrjälä 				     hotplug_enables_func hotplug_enables)
12652ea63927SVille Syrjälä {
12662ea63927SVille Syrjälä 	struct intel_encoder *encoder;
12672ea63927SVille Syrjälä 	u32 hotplug = 0;
12682ea63927SVille Syrjälä 
12692ea63927SVille Syrjälä 	for_each_intel_encoder(&i915->drm, encoder)
12702ea63927SVille Syrjälä 		hotplug |= hotplug_enables(i915, encoder->hpd_pin);
12712ea63927SVille Syrjälä 
12722ea63927SVille Syrjälä 	return hotplug;
12732ea63927SVille Syrjälä }
12742ea63927SVille Syrjälä 
127591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1276515ac2bbSDaniel Vetter {
127728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1278515ac2bbSDaniel Vetter }
1279515ac2bbSDaniel Vetter 
128091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1281ce99c256SDaniel Vetter {
12829ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1283ce99c256SDaniel Vetter }
1284ce99c256SDaniel Vetter 
12858bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
128691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
128791d14251STvrtko Ursulin 					 enum pipe pipe,
1288a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1289a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1290a9c287c9SJani Nikula 					 u32 crc4)
12918bf1e9f1SShuang He {
12928c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
129300535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
12945cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
12955cee6c45SVille Syrjälä 
12965cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1297b2c88f5bSDamien Lespiau 
1298d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
12998c6b709dSTomeu Vizoso 	/*
13008c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
13018c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
13028c6b709dSTomeu Vizoso 	 * out the buggy result.
13038c6b709dSTomeu Vizoso 	 *
1304163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
13058c6b709dSTomeu Vizoso 	 * don't trust that one either.
13068c6b709dSTomeu Vizoso 	 */
1307033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1308373abf1aSMatt Roper 	    (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
13098c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
13108c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
13118c6b709dSTomeu Vizoso 		return;
13128c6b709dSTomeu Vizoso 	}
13138c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
13146cc42152SMaarten Lankhorst 
1315246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1316ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1317246ee524STomeu Vizoso 				crcs);
13188c6b709dSTomeu Vizoso }
1319277de95eSDaniel Vetter #else
1320277de95eSDaniel Vetter static inline void
132191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
132291d14251STvrtko Ursulin 			     enum pipe pipe,
1323a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1324a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1325a9c287c9SJani Nikula 			     u32 crc4) {}
1326277de95eSDaniel Vetter #endif
1327eba94eb9SDaniel Vetter 
13281288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
13291288f9b0SKarthik B S 			      enum pipe pipe)
13301288f9b0SKarthik B S {
13311288f9b0SKarthik B S 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe);
13321288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
13331288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
13341288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
13351288f9b0SKarthik B S 	unsigned long irqflags;
13361288f9b0SKarthik B S 
13371288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
13381288f9b0SKarthik B S 
13391288f9b0SKarthik B S 	crtc_state->event = NULL;
13401288f9b0SKarthik B S 
13411288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
13421288f9b0SKarthik B S 
13431288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
13441288f9b0SKarthik B S }
1345277de95eSDaniel Vetter 
134691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
134791d14251STvrtko Ursulin 				     enum pipe pipe)
13485a69b89fSDaniel Vetter {
134991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13502939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13515a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13525a69b89fSDaniel Vetter }
13535a69b89fSDaniel Vetter 
135491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
135591d14251STvrtko Ursulin 				     enum pipe pipe)
1356eba94eb9SDaniel Vetter {
135791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13582939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13592939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)),
13602939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)),
13612939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)),
13622939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe)));
1363eba94eb9SDaniel Vetter }
13645b3a856bSDaniel Vetter 
136591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
136691d14251STvrtko Ursulin 				      enum pipe pipe)
13675b3a856bSDaniel Vetter {
1368a9c287c9SJani Nikula 	u32 res1, res2;
13690b5c5ed0SDaniel Vetter 
1370373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 3)
13712939eb06SJani Nikula 		res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe));
13720b5c5ed0SDaniel Vetter 	else
13730b5c5ed0SDaniel Vetter 		res1 = 0;
13740b5c5ed0SDaniel Vetter 
1375373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv))
13762939eb06SJani Nikula 		res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe));
13770b5c5ed0SDaniel Vetter 	else
13780b5c5ed0SDaniel Vetter 		res2 = 0;
13795b3a856bSDaniel Vetter 
138091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13812939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)),
13822939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)),
13832939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)),
13840b5c5ed0SDaniel Vetter 				     res1, res2);
13855b3a856bSDaniel Vetter }
13868bf1e9f1SShuang He 
138744d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
138844d9241eSVille Syrjälä {
138944d9241eSVille Syrjälä 	enum pipe pipe;
139044d9241eSVille Syrjälä 
139144d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
13922939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe),
139344d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
139444d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
139544d9241eSVille Syrjälä 
139644d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
139744d9241eSVille Syrjälä 	}
139844d9241eSVille Syrjälä }
139944d9241eSVille Syrjälä 
1400eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
140191d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
14027e231dbeSJesse Barnes {
1403d048a268SVille Syrjälä 	enum pipe pipe;
14047e231dbeSJesse Barnes 
140558ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
14061ca993d2SVille Syrjälä 
14071ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
14081ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
14091ca993d2SVille Syrjälä 		return;
14101ca993d2SVille Syrjälä 	}
14111ca993d2SVille Syrjälä 
1412055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1413f0f59a00SVille Syrjälä 		i915_reg_t reg;
14146b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
141591d181ddSImre Deak 
1416bbb5eebfSDaniel Vetter 		/*
1417bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1418bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1419bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1420bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1421bbb5eebfSDaniel Vetter 		 * handle.
1422bbb5eebfSDaniel Vetter 		 */
14230f239f4cSDaniel Vetter 
14240f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14256b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1426bbb5eebfSDaniel Vetter 
1427bbb5eebfSDaniel Vetter 		switch (pipe) {
1428d048a268SVille Syrjälä 		default:
1429bbb5eebfSDaniel Vetter 		case PIPE_A:
1430bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1431bbb5eebfSDaniel Vetter 			break;
1432bbb5eebfSDaniel Vetter 		case PIPE_B:
1433bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1434bbb5eebfSDaniel Vetter 			break;
14353278f67fSVille Syrjälä 		case PIPE_C:
14363278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14373278f67fSVille Syrjälä 			break;
1438bbb5eebfSDaniel Vetter 		}
1439bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
14406b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1441bbb5eebfSDaniel Vetter 
14426b12ca56SVille Syrjälä 		if (!status_mask)
144391d181ddSImre Deak 			continue;
144491d181ddSImre Deak 
144591d181ddSImre Deak 		reg = PIPESTAT(pipe);
14462939eb06SJani Nikula 		pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask;
14476b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
14487e231dbeSJesse Barnes 
14497e231dbeSJesse Barnes 		/*
14507e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1451132c27c9SVille Syrjälä 		 *
1452132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1453132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1454132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1455132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1456132c27c9SVille Syrjälä 		 * an interrupt is still pending.
14577e231dbeSJesse Barnes 		 */
1458132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
14592939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]);
14602939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, enable_mask);
1461132c27c9SVille Syrjälä 		}
14627e231dbeSJesse Barnes 	}
146358ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14642ecb8ca4SVille Syrjälä }
14652ecb8ca4SVille Syrjälä 
1466eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1467eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1468eb64343cSVille Syrjälä {
1469eb64343cSVille Syrjälä 	enum pipe pipe;
1470eb64343cSVille Syrjälä 
1471eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1472eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1473aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1474eb64343cSVille Syrjälä 
1475eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1476eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1477eb64343cSVille Syrjälä 
1478eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1479eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1480eb64343cSVille Syrjälä 	}
1481eb64343cSVille Syrjälä }
1482eb64343cSVille Syrjälä 
1483eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1484eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1485eb64343cSVille Syrjälä {
1486eb64343cSVille Syrjälä 	bool blc_event = false;
1487eb64343cSVille Syrjälä 	enum pipe pipe;
1488eb64343cSVille Syrjälä 
1489eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1490eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1491aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1492eb64343cSVille Syrjälä 
1493eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1494eb64343cSVille Syrjälä 			blc_event = true;
1495eb64343cSVille Syrjälä 
1496eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1497eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1498eb64343cSVille Syrjälä 
1499eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1500eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1501eb64343cSVille Syrjälä 	}
1502eb64343cSVille Syrjälä 
1503eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1504eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1505eb64343cSVille Syrjälä }
1506eb64343cSVille Syrjälä 
1507eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1508eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1509eb64343cSVille Syrjälä {
1510eb64343cSVille Syrjälä 	bool blc_event = false;
1511eb64343cSVille Syrjälä 	enum pipe pipe;
1512eb64343cSVille Syrjälä 
1513eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1514eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1515aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1516eb64343cSVille Syrjälä 
1517eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1518eb64343cSVille Syrjälä 			blc_event = true;
1519eb64343cSVille Syrjälä 
1520eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1521eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1522eb64343cSVille Syrjälä 
1523eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1524eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1525eb64343cSVille Syrjälä 	}
1526eb64343cSVille Syrjälä 
1527eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1528eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1529eb64343cSVille Syrjälä 
1530eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1531eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1532eb64343cSVille Syrjälä }
1533eb64343cSVille Syrjälä 
153491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
15352ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
15362ecb8ca4SVille Syrjälä {
15372ecb8ca4SVille Syrjälä 	enum pipe pipe;
15387e231dbeSJesse Barnes 
1539055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1540fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1541aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
15424356d586SDaniel Vetter 
15436ede6b06SVille Syrjälä 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
15446ede6b06SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
15456ede6b06SVille Syrjälä 
15464356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
154791d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
15482d9d2b0bSVille Syrjälä 
15491f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15501f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
155131acc7f5SJesse Barnes 	}
155231acc7f5SJesse Barnes 
1553c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
155491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1555c1874ed7SImre Deak }
1556c1874ed7SImre Deak 
15571ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
155816c6c56bSVille Syrjälä {
15590ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
15600ba7c51aSVille Syrjälä 	int i;
156116c6c56bSVille Syrjälä 
15620ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15630ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15640ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
15650ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
15660ba7c51aSVille Syrjälä 	else
15670ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
15680ba7c51aSVille Syrjälä 
15690ba7c51aSVille Syrjälä 	/*
15700ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
15710ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
15720ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
15730ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
15740ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
15750ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
15760ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
15770ba7c51aSVille Syrjälä 	 */
15780ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
15792939eb06SJani Nikula 		u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask;
15800ba7c51aSVille Syrjälä 
15810ba7c51aSVille Syrjälä 		if (tmp == 0)
15820ba7c51aSVille Syrjälä 			return hotplug_status;
15830ba7c51aSVille Syrjälä 
15840ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
15852939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status);
15860ba7c51aSVille Syrjälä 	}
15870ba7c51aSVille Syrjälä 
158848a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
15890ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
15902939eb06SJani Nikula 		      intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
15911ae3c34cSVille Syrjälä 
15921ae3c34cSVille Syrjälä 	return hotplug_status;
15931ae3c34cSVille Syrjälä }
15941ae3c34cSVille Syrjälä 
159591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
15961ae3c34cSVille Syrjälä 				 u32 hotplug_status)
15971ae3c34cSVille Syrjälä {
15981ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
15990398993bSVille Syrjälä 	u32 hotplug_trigger;
16003ff60f89SOscar Mateo 
16010398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
16020398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
16030398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16040398993bSVille Syrjälä 	else
16050398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
160616c6c56bSVille Syrjälä 
160758f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1608cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1609cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
16100398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1611fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
161258f2cf24SVille Syrjälä 
161391d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
161458f2cf24SVille Syrjälä 	}
1615369712e8SJani Nikula 
16160398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
16170398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
16180398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
161991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
162058f2cf24SVille Syrjälä }
162116c6c56bSVille Syrjälä 
1622c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1623c1874ed7SImre Deak {
1624b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1625c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1626c1874ed7SImre Deak 
16272dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16282dd2a883SImre Deak 		return IRQ_NONE;
16292dd2a883SImre Deak 
16301f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16319102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16321f814dacSImre Deak 
16331e1cace9SVille Syrjälä 	do {
16346e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
16352ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16361ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1637a5e485a9SVille Syrjälä 		u32 ier = 0;
16383ff60f89SOscar Mateo 
16392939eb06SJani Nikula 		gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR);
16402939eb06SJani Nikula 		pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR);
16412939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
1642c1874ed7SImre Deak 
1643c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
16441e1cace9SVille Syrjälä 			break;
1645c1874ed7SImre Deak 
1646c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1647c1874ed7SImre Deak 
1648a5e485a9SVille Syrjälä 		/*
1649a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1650a5e485a9SVille Syrjälä 		 *
1651a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1652a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1653a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1654a5e485a9SVille Syrjälä 		 *
1655a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1656a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1657a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1658a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1659a5e485a9SVille Syrjälä 		 * bits this time around.
1660a5e485a9SVille Syrjälä 		 */
16612939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
16622939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
16632939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
16644a0a0202SVille Syrjälä 
16654a0a0202SVille Syrjälä 		if (gt_iir)
16662939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir);
16674a0a0202SVille Syrjälä 		if (pm_iir)
16682939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir);
16694a0a0202SVille Syrjälä 
16707ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16711ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
16727ce4d1f2SVille Syrjälä 
16733ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16743ff60f89SOscar Mateo 		 * signalled in iir */
1675eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
16767ce4d1f2SVille Syrjälä 
1677eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1678eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1679eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1680eef57324SJerome Anand 
16817ce4d1f2SVille Syrjälä 		/*
16827ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
16837ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
16847ce4d1f2SVille Syrjälä 		 */
16857ce4d1f2SVille Syrjälä 		if (iir)
16862939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
16874a0a0202SVille Syrjälä 
16882939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
16892939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
16901ae3c34cSVille Syrjälä 
169152894874SVille Syrjälä 		if (gt_iir)
1692cf1c97dcSAndi Shyti 			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
169352894874SVille Syrjälä 		if (pm_iir)
16943e7abf81SAndi Shyti 			gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
169552894874SVille Syrjälä 
16961ae3c34cSVille Syrjälä 		if (hotplug_status)
169791d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
16982ecb8ca4SVille Syrjälä 
169991d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
17001e1cace9SVille Syrjälä 	} while (0);
17017e231dbeSJesse Barnes 
17029c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17039c6508b9SThomas Gleixner 
17049102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17051f814dacSImre Deak 
17067e231dbeSJesse Barnes 	return ret;
17077e231dbeSJesse Barnes }
17087e231dbeSJesse Barnes 
170943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
171043f328d7SVille Syrjälä {
1711b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
171243f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
171343f328d7SVille Syrjälä 
17142dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17152dd2a883SImre Deak 		return IRQ_NONE;
17162dd2a883SImre Deak 
17171f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17189102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17191f814dacSImre Deak 
1720579de73bSChris Wilson 	do {
17216e814800SVille Syrjälä 		u32 master_ctl, iir;
17222ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17231ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1724a5e485a9SVille Syrjälä 		u32 ier = 0;
1725a5e485a9SVille Syrjälä 
17262939eb06SJani Nikula 		master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17272939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
17283278f67fSVille Syrjälä 
17293278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17308e5fd599SVille Syrjälä 			break;
173143f328d7SVille Syrjälä 
173227b6c122SOscar Mateo 		ret = IRQ_HANDLED;
173327b6c122SOscar Mateo 
1734a5e485a9SVille Syrjälä 		/*
1735a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1736a5e485a9SVille Syrjälä 		 *
1737a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1738a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1739a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1740a5e485a9SVille Syrjälä 		 *
1741a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1742a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1743a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1744a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1745a5e485a9SVille Syrjälä 		 * bits this time around.
1746a5e485a9SVille Syrjälä 		 */
17472939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
17482939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
17492939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
175043f328d7SVille Syrjälä 
17516cc32f15SChris Wilson 		gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
175227b6c122SOscar Mateo 
175327b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17541ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
175543f328d7SVille Syrjälä 
175627b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
175727b6c122SOscar Mateo 		 * signalled in iir */
1758eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
175943f328d7SVille Syrjälä 
1760eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1761eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1762eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1763eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1764eef57324SJerome Anand 
17657ce4d1f2SVille Syrjälä 		/*
17667ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17677ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17687ce4d1f2SVille Syrjälä 		 */
17697ce4d1f2SVille Syrjälä 		if (iir)
17702939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17717ce4d1f2SVille Syrjälä 
17722939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17732939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
17741ae3c34cSVille Syrjälä 
17751ae3c34cSVille Syrjälä 		if (hotplug_status)
177691d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17772ecb8ca4SVille Syrjälä 
177891d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1779579de73bSChris Wilson 	} while (0);
17803278f67fSVille Syrjälä 
17819c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17829c6508b9SThomas Gleixner 
17839102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17841f814dacSImre Deak 
178543f328d7SVille Syrjälä 	return ret;
178643f328d7SVille Syrjälä }
178743f328d7SVille Syrjälä 
178891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17890398993bSVille Syrjälä 				u32 hotplug_trigger)
1790776ad806SJesse Barnes {
179142db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1792776ad806SJesse Barnes 
17936a39d7c9SJani Nikula 	/*
17946a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
17956a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
17966a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
17976a39d7c9SJani Nikula 	 * errors.
17986a39d7c9SJani Nikula 	 */
17992939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
18006a39d7c9SJani Nikula 	if (!hotplug_trigger) {
18016a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
18026a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
18036a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
18046a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
18056a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
18066a39d7c9SJani Nikula 	}
18076a39d7c9SJani Nikula 
18082939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
18096a39d7c9SJani Nikula 	if (!hotplug_trigger)
18106a39d7c9SJani Nikula 		return;
181113cf5504SDave Airlie 
18120398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18130398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
18140398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1815fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
181640e56410SVille Syrjälä 
181791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1818aaf5ec2eSSonika Jindal }
181991d131d2SDaniel Vetter 
182091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
182140e56410SVille Syrjälä {
1822d048a268SVille Syrjälä 	enum pipe pipe;
182340e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
182440e56410SVille Syrjälä 
18250398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
182640e56410SVille Syrjälä 
1827cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1828cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1829776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
183000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1831cfc33bf7SVille Syrjälä 			port_name(port));
1832cfc33bf7SVille Syrjälä 	}
1833776ad806SJesse Barnes 
1834ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
183591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1836ce99c256SDaniel Vetter 
1837776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
183891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1839776ad806SJesse Barnes 
1840776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
184100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1842776ad806SJesse Barnes 
1843776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
184400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1845776ad806SJesse Barnes 
1846776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
184700376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1848776ad806SJesse Barnes 
1849b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1850055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
185100376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
18529db4a9c7SJesse Barnes 				pipe_name(pipe),
18532939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1854b8b65ccdSAnshuman Gupta 	}
1855776ad806SJesse Barnes 
1856776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
185700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1858776ad806SJesse Barnes 
1859776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
186000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
186100376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1862776ad806SJesse Barnes 
1863776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1864a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
18658664281bSPaulo Zanoni 
18668664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1867a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
18688664281bSPaulo Zanoni }
18698664281bSPaulo Zanoni 
187091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
18718664281bSPaulo Zanoni {
18722939eb06SJani Nikula 	u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT);
18735a69b89fSDaniel Vetter 	enum pipe pipe;
18748664281bSPaulo Zanoni 
1875de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
187600376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1877de032bf4SPaulo Zanoni 
1878055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18791f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
18801f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
18818664281bSPaulo Zanoni 
18825a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
188391d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
188491d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
18855a69b89fSDaniel Vetter 			else
188691d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
18875a69b89fSDaniel Vetter 		}
18885a69b89fSDaniel Vetter 	}
18898bf1e9f1SShuang He 
18902939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int);
18918664281bSPaulo Zanoni }
18928664281bSPaulo Zanoni 
189391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
18948664281bSPaulo Zanoni {
18952939eb06SJani Nikula 	u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT);
189645c1cd87SMika Kahola 	enum pipe pipe;
18978664281bSPaulo Zanoni 
1898de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
189900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1900de032bf4SPaulo Zanoni 
190145c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
190245c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
190345c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
19048664281bSPaulo Zanoni 
19052939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int);
1906776ad806SJesse Barnes }
1907776ad806SJesse Barnes 
190891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
190923e81d69SAdam Jackson {
1910d048a268SVille Syrjälä 	enum pipe pipe;
19116dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1912aaf5ec2eSSonika Jindal 
19130398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
191491d131d2SDaniel Vetter 
1915cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1916cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
191723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
191800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1919cfc33bf7SVille Syrjälä 			port_name(port));
1920cfc33bf7SVille Syrjälä 	}
192123e81d69SAdam Jackson 
192223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
192391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
192423e81d69SAdam Jackson 
192523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
192691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
192723e81d69SAdam Jackson 
192823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
192900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
193023e81d69SAdam Jackson 
193123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
193200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
193323e81d69SAdam Jackson 
1934b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1935055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
193600376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
193723e81d69SAdam Jackson 				pipe_name(pipe),
19382939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1939b8b65ccdSAnshuman Gupta 	}
19408664281bSPaulo Zanoni 
19418664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
194291d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
194323e81d69SAdam Jackson }
194423e81d69SAdam Jackson 
194558676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
194631604222SAnusha Srivatsa {
1947e76ab2cfSVille Syrjälä 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP;
1948e76ab2cfSVille Syrjälä 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP;
194931604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
195031604222SAnusha Srivatsa 
195131604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
195231604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
195331604222SAnusha Srivatsa 
19542939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
19552939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg);
195631604222SAnusha Srivatsa 
195731604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19580398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
19590398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
196031604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
196131604222SAnusha Srivatsa 	}
196231604222SAnusha Srivatsa 
196331604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
196431604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
196531604222SAnusha Srivatsa 
19662939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
19672939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg);
196831604222SAnusha Srivatsa 
196931604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19700398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19710398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
1972da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
197352dfdba0SLucas De Marchi 	}
197452dfdba0SLucas De Marchi 
197552dfdba0SLucas De Marchi 	if (pin_mask)
197652dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
197752dfdba0SLucas De Marchi 
197852dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
197952dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
198052dfdba0SLucas De Marchi }
198152dfdba0SLucas De Marchi 
198291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
19836dbf30ceSVille Syrjälä {
19846dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19856dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19866dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19876dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19886dbf30ceSVille Syrjälä 
19896dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19906dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19916dbf30ceSVille Syrjälä 
19922939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
19932939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
19946dbf30ceSVille Syrjälä 
1995cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19960398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
19970398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
199874c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
19996dbf30ceSVille Syrjälä 	}
20006dbf30ceSVille Syrjälä 
20016dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20026dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20036dbf30ceSVille Syrjälä 
20042939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
20052939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg);
20066dbf30ceSVille Syrjälä 
2007cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20080398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
20090398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
20106dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20116dbf30ceSVille Syrjälä 	}
20126dbf30ceSVille Syrjälä 
20136dbf30ceSVille Syrjälä 	if (pin_mask)
201491d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
20156dbf30ceSVille Syrjälä 
20166dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
201791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
20186dbf30ceSVille Syrjälä }
20196dbf30ceSVille Syrjälä 
202091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
20210398993bSVille Syrjälä 				u32 hotplug_trigger)
2022c008bc6eSPaulo Zanoni {
2023e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2024e4ce95aaSVille Syrjälä 
20252939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
20262939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2027e4ce95aaSVille Syrjälä 
20280398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20290398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
20300398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2031e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
203240e56410SVille Syrjälä 
203391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2034e4ce95aaSVille Syrjälä }
2035c008bc6eSPaulo Zanoni 
203691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
203791d14251STvrtko Ursulin 				    u32 de_iir)
203840e56410SVille Syrjälä {
203940e56410SVille Syrjälä 	enum pipe pipe;
204040e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
204140e56410SVille Syrjälä 
204240e56410SVille Syrjälä 	if (hotplug_trigger)
20430398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
204440e56410SVille Syrjälä 
2045c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
204691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2047c008bc6eSPaulo Zanoni 
2048c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
204991d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2050c008bc6eSPaulo Zanoni 
2051c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
205200376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
2053c008bc6eSPaulo Zanoni 
2054055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2055fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2056aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2057c008bc6eSPaulo Zanoni 
20584bb18054SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
20594bb18054SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
20604bb18054SVille Syrjälä 
206140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20621f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2063c008bc6eSPaulo Zanoni 
206440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
206591d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2066c008bc6eSPaulo Zanoni 	}
2067c008bc6eSPaulo Zanoni 
2068c008bc6eSPaulo Zanoni 	/* check event from PCH */
2069c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
20702939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2071c008bc6eSPaulo Zanoni 
207291d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
207391d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2074c008bc6eSPaulo Zanoni 		else
207591d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2076c008bc6eSPaulo Zanoni 
2077c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
20782939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
2079c008bc6eSPaulo Zanoni 	}
2080c008bc6eSPaulo Zanoni 
208193e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT)
20823e7abf81SAndi Shyti 		gen5_rps_irq_handler(&dev_priv->gt.rps);
2083c008bc6eSPaulo Zanoni }
2084c008bc6eSPaulo Zanoni 
208591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
208691d14251STvrtko Ursulin 				    u32 de_iir)
20879719fb98SPaulo Zanoni {
208807d27e20SDamien Lespiau 	enum pipe pipe;
208923bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
209023bb4cb5SVille Syrjälä 
209140e56410SVille Syrjälä 	if (hotplug_trigger)
20920398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
20939719fb98SPaulo Zanoni 
20949719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
209591d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
20969719fb98SPaulo Zanoni 
209754fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
2098b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
209954fd3149SDhinakaran Pandiyan 
2100a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2101b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2102b64d6c51SGwan-gyeong Mun 
2103b64d6c51SGwan-gyeong Mun 			u32 psr_iir = intel_uncore_read(&dev_priv->uncore,
2104b64d6c51SGwan-gyeong Mun 							EDP_PSR_IIR);
2105b64d6c51SGwan-gyeong Mun 
2106b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2107b64d6c51SGwan-gyeong Mun 			intel_uncore_write(&dev_priv->uncore,
2108b64d6c51SGwan-gyeong Mun 					   EDP_PSR_IIR, psr_iir);
2109b64d6c51SGwan-gyeong Mun 			break;
2110b64d6c51SGwan-gyeong Mun 		}
211154fd3149SDhinakaran Pandiyan 	}
2112fc340442SDaniel Vetter 
21139719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
211491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
21159719fb98SPaulo Zanoni 
21169719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
211791d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
21189719fb98SPaulo Zanoni 
2119055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
212033ef04faSVille Syrjälä 		if (de_iir & DE_PIPE_VBLANK_IVB(pipe))
2121aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
21222a636e24SVille Syrjälä 
21232a636e24SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
21242a636e24SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
21259719fb98SPaulo Zanoni 	}
21269719fb98SPaulo Zanoni 
21279719fb98SPaulo Zanoni 	/* check event from PCH */
212891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
21292939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
21309719fb98SPaulo Zanoni 
213191d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
21329719fb98SPaulo Zanoni 
21339719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21342939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
21359719fb98SPaulo Zanoni 	}
21369719fb98SPaulo Zanoni }
21379719fb98SPaulo Zanoni 
213872c90f62SOscar Mateo /*
213972c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
214072c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
214172c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
214272c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
214372c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
214472c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
214572c90f62SOscar Mateo  */
21469eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2147b1f14ad0SJesse Barnes {
2148c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2149c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2150f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21510e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2152b1f14ad0SJesse Barnes 
2153c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
21542dd2a883SImre Deak 		return IRQ_NONE;
21552dd2a883SImre Deak 
21561f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2157c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
21581f814dacSImre Deak 
2159b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2160c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2161c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
21620e43406bSChris Wilson 
216344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
216444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
216544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
216644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
216744498aeaSPaulo Zanoni 	 * due to its back queue). */
2168c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2169c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2170c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2171ab5c608bSBen Widawsky 	}
217244498aeaSPaulo Zanoni 
217372c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
217472c90f62SOscar Mateo 
2175c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
21760e43406bSChris Wilson 	if (gt_iir) {
2177c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2178c48a798aSChris Wilson 		if (INTEL_GEN(i915) >= 6)
2179c48a798aSChris Wilson 			gen6_gt_irq_handler(&i915->gt, gt_iir);
2180d8fc8a47SPaulo Zanoni 		else
2181c48a798aSChris Wilson 			gen5_gt_irq_handler(&i915->gt, gt_iir);
2182c48a798aSChris Wilson 		ret = IRQ_HANDLED;
21830e43406bSChris Wilson 	}
2184b1f14ad0SJesse Barnes 
2185c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21860e43406bSChris Wilson 	if (de_iir) {
2187c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2188373abf1aSMatt Roper 		if (DISPLAY_VER(i915) >= 7)
2189c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2190f1af8fc1SPaulo Zanoni 		else
2191c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
21920e43406bSChris Wilson 		ret = IRQ_HANDLED;
2193c48a798aSChris Wilson 	}
2194c48a798aSChris Wilson 
2195c48a798aSChris Wilson 	if (INTEL_GEN(i915) >= 6) {
2196c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2197c48a798aSChris Wilson 		if (pm_iir) {
2198c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
2199c48a798aSChris Wilson 			gen6_rps_irq_handler(&i915->gt.rps, pm_iir);
2200c48a798aSChris Wilson 			ret = IRQ_HANDLED;
22010e43406bSChris Wilson 		}
2202f1af8fc1SPaulo Zanoni 	}
2203b1f14ad0SJesse Barnes 
2204c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2205c48a798aSChris Wilson 	if (sde_ier)
2206c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2207b1f14ad0SJesse Barnes 
22089c6508b9SThomas Gleixner 	pmu_irq_stats(i915, ret);
22099c6508b9SThomas Gleixner 
22101f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2211c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
22121f814dacSImre Deak 
2213b1f14ad0SJesse Barnes 	return ret;
2214b1f14ad0SJesse Barnes }
2215b1f14ad0SJesse Barnes 
221691d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
22170398993bSVille Syrjälä 				u32 hotplug_trigger)
2218d04a492dSShashank Sharma {
2219cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2220d04a492dSShashank Sharma 
22212939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
22222939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
2223d04a492dSShashank Sharma 
22240398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22250398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
22260398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2227cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
222840e56410SVille Syrjälä 
222991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2230d04a492dSShashank Sharma }
2231d04a492dSShashank Sharma 
2232121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2233121e758eSDhinakaran Pandiyan {
2234121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2235b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2236b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2237121e758eSDhinakaran Pandiyan 
2238121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2239b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2240b796b971SDhinakaran Pandiyan 
22412939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
22422939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2243121e758eSDhinakaran Pandiyan 
22440398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22450398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
22460398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2247da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2248121e758eSDhinakaran Pandiyan 	}
2249b796b971SDhinakaran Pandiyan 
2250b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2251b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2252b796b971SDhinakaran Pandiyan 
22532939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
22542939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2255b796b971SDhinakaran Pandiyan 
22560398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22570398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
22580398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2259da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2260b796b971SDhinakaran Pandiyan 	}
2261b796b971SDhinakaran Pandiyan 
2262b796b971SDhinakaran Pandiyan 	if (pin_mask)
2263b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2264b796b971SDhinakaran Pandiyan 	else
226500376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
226600376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2267121e758eSDhinakaran Pandiyan }
2268121e758eSDhinakaran Pandiyan 
22699d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
22709d17210fSLucas De Marchi {
227155523360SLucas De Marchi 	u32 mask;
22729d17210fSLucas De Marchi 
227320fe778fSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
227420fe778fSMatt Roper 		return TGL_DE_PORT_AUX_DDIA |
227520fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIB |
227620fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
227720fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDID |
227820fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDIE |
227920fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
228020fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
228120fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
228220fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC4;
228320fe778fSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 12)
228455523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
228555523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2286e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2287e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2288e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2289e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2290e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2291e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2292e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2293e5df52dcSMatt Roper 
229455523360SLucas De Marchi 
229555523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
2296373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 9)
22979d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
22989d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
22999d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
23009d17210fSLucas De Marchi 
230193e7e61eSLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || DISPLAY_VER(dev_priv) == 11)
23029d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
23039d17210fSLucas De Marchi 
230493e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 11)
230555523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
23069d17210fSLucas De Marchi 
23079d17210fSLucas De Marchi 	return mask;
23089d17210fSLucas De Marchi }
23099d17210fSLucas De Marchi 
23105270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
23115270130dSVille Syrjälä {
23121649a4ccSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv))
231399e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
2314373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 11)
2315d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2316373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 9)
23175270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
23185270130dSVille Syrjälä 	else
23195270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
23205270130dSVille Syrjälä }
23215270130dSVille Syrjälä 
232246c63d24SJosé Roberto de Souza static void
232346c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2324abd58f01SBen Widawsky {
2325e04f7eceSVille Syrjälä 	bool found = false;
2326e04f7eceSVille Syrjälä 
2327e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
232891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2329e04f7eceSVille Syrjälä 		found = true;
2330e04f7eceSVille Syrjälä 	}
2331e04f7eceSVille Syrjälä 
2332e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
2333b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
23348241cfbeSJosé Roberto de Souza 		u32 psr_iir;
23358241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
23368241cfbeSJosé Roberto de Souza 
2337a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2338b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2339b64d6c51SGwan-gyeong Mun 
2340373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 12)
2341b64d6c51SGwan-gyeong Mun 				iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder);
23428241cfbeSJosé Roberto de Souza 			else
23438241cfbeSJosé Roberto de Souza 				iir_reg = EDP_PSR_IIR;
23448241cfbeSJosé Roberto de Souza 
23452939eb06SJani Nikula 			psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg);
23462939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir);
23478241cfbeSJosé Roberto de Souza 
23488241cfbeSJosé Roberto de Souza 			if (psr_iir)
23498241cfbeSJosé Roberto de Souza 				found = true;
235054fd3149SDhinakaran Pandiyan 
2351b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2352b64d6c51SGwan-gyeong Mun 
2353b64d6c51SGwan-gyeong Mun 			/* prior GEN12 only have one EDP PSR */
2354373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) < 12)
2355b64d6c51SGwan-gyeong Mun 				break;
2356b64d6c51SGwan-gyeong Mun 		}
2357e04f7eceSVille Syrjälä 	}
2358e04f7eceSVille Syrjälä 
2359e04f7eceSVille Syrjälä 	if (!found)
236000376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2361abd58f01SBen Widawsky }
236246c63d24SJosé Roberto de Souza 
236300acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
236400acb329SVandita Kulkarni 					   u32 te_trigger)
236500acb329SVandita Kulkarni {
236600acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
236700acb329SVandita Kulkarni 	enum transcoder dsi_trans;
236800acb329SVandita Kulkarni 	enum port port;
236900acb329SVandita Kulkarni 	u32 val, tmp;
237000acb329SVandita Kulkarni 
237100acb329SVandita Kulkarni 	/*
237200acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
237300acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
237400acb329SVandita Kulkarni 	 */
23752939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
237600acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
237700acb329SVandita Kulkarni 
237800acb329SVandita Kulkarni 	/*
237900acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
238000acb329SVandita Kulkarni 	 * transcoder registers
238100acb329SVandita Kulkarni 	 */
238200acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
238300acb329SVandita Kulkarni 						  PORT_A : PORT_B;
238400acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
238500acb329SVandita Kulkarni 
238600acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
23872939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans));
238800acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
238900acb329SVandita Kulkarni 
239000acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
239100acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
239200acb329SVandita Kulkarni 		return;
239300acb329SVandita Kulkarni 	}
239400acb329SVandita Kulkarni 
239500acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
23962939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans));
239700acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
239800acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
239900acb329SVandita Kulkarni 		pipe = PIPE_A;
240000acb329SVandita Kulkarni 		break;
240100acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
240200acb329SVandita Kulkarni 		pipe = PIPE_B;
240300acb329SVandita Kulkarni 		break;
240400acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
240500acb329SVandita Kulkarni 		pipe = PIPE_C;
240600acb329SVandita Kulkarni 		break;
240700acb329SVandita Kulkarni 	default:
240800acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
240900acb329SVandita Kulkarni 		return;
241000acb329SVandita Kulkarni 	}
241100acb329SVandita Kulkarni 
241200acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
241300acb329SVandita Kulkarni 
241400acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
241500acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
24162939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
24172939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
241800acb329SVandita Kulkarni }
241900acb329SVandita Kulkarni 
2420cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915)
2421cda195f1SVille Syrjälä {
2422373abf1aSMatt Roper 	if (DISPLAY_VER(i915) >= 9)
2423cda195f1SVille Syrjälä 		return GEN9_PIPE_PLANE1_FLIP_DONE;
2424cda195f1SVille Syrjälä 	else
2425cda195f1SVille Syrjälä 		return GEN8_PIPE_PRIMARY_FLIP_DONE;
2426cda195f1SVille Syrjälä }
2427cda195f1SVille Syrjälä 
2428*8bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv)
2429*8bcc0840SMatt Roper {
2430*8bcc0840SMatt Roper 	u32 mask = GEN8_PIPE_FIFO_UNDERRUN;
2431*8bcc0840SMatt Roper 
2432*8bcc0840SMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
2433*8bcc0840SMatt Roper 		mask |= XELPD_PIPE_SOFT_UNDERRUN |
2434*8bcc0840SMatt Roper 			XELPD_PIPE_HARD_UNDERRUN;
2435*8bcc0840SMatt Roper 
2436*8bcc0840SMatt Roper 	return mask;
2437*8bcc0840SMatt Roper }
2438*8bcc0840SMatt Roper 
243946c63d24SJosé Roberto de Souza static irqreturn_t
244046c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
244146c63d24SJosé Roberto de Souza {
244246c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
244346c63d24SJosé Roberto de Souza 	u32 iir;
244446c63d24SJosé Roberto de Souza 	enum pipe pipe;
244546c63d24SJosé Roberto de Souza 
2446a844cfbeSJosé Roberto de Souza 	drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv));
2447a844cfbeSJosé Roberto de Souza 
244846c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
24492939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR);
245046c63d24SJosé Roberto de Souza 		if (iir) {
24512939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir);
245246c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
245346c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
245446c63d24SJosé Roberto de Souza 		} else {
245500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
245600376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2457abd58f01SBen Widawsky 		}
245846c63d24SJosé Roberto de Souza 	}
2459abd58f01SBen Widawsky 
2460373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
24612939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR);
2462121e758eSDhinakaran Pandiyan 		if (iir) {
24632939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir);
2464121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2465121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2466121e758eSDhinakaran Pandiyan 		} else {
246700376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
246800376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2469121e758eSDhinakaran Pandiyan 		}
2470121e758eSDhinakaran Pandiyan 	}
2471121e758eSDhinakaran Pandiyan 
24726d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
24732939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR);
2474e32192e1STvrtko Ursulin 		if (iir) {
2475d04a492dSShashank Sharma 			bool found = false;
2476cebd87a0SVille Syrjälä 
24772939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir);
24786d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
247988e04703SJesse Barnes 
24809d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
248191d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2482d04a492dSShashank Sharma 				found = true;
2483d04a492dSShashank Sharma 			}
2484d04a492dSShashank Sharma 
248570bfb307SMatt Roper 			if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
24869a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK;
24879a55a620SVille Syrjälä 
24889a55a620SVille Syrjälä 				if (hotplug_trigger) {
24899a55a620SVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, hotplug_trigger);
2490d04a492dSShashank Sharma 					found = true;
2491d04a492dSShashank Sharma 				}
2492e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
24939a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK;
24949a55a620SVille Syrjälä 
24959a55a620SVille Syrjälä 				if (hotplug_trigger) {
24969a55a620SVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2497e32192e1STvrtko Ursulin 					found = true;
2498e32192e1STvrtko Ursulin 				}
2499e32192e1STvrtko Ursulin 			}
2500d04a492dSShashank Sharma 
250170bfb307SMatt Roper 			if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
250270bfb307SMatt Roper 			    (iir & BXT_DE_PORT_GMBUS)) {
250391d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
25049e63743eSShashank Sharma 				found = true;
25059e63743eSShashank Sharma 			}
25069e63743eSShashank Sharma 
2507373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 11) {
25089a55a620SVille Syrjälä 				u32 te_trigger = iir & (DSI0_TE | DSI1_TE);
25099a55a620SVille Syrjälä 
25109a55a620SVille Syrjälä 				if (te_trigger) {
25119a55a620SVille Syrjälä 					gen11_dsi_te_interrupt_handler(dev_priv, te_trigger);
251200acb329SVandita Kulkarni 					found = true;
251300acb329SVandita Kulkarni 				}
251400acb329SVandita Kulkarni 			}
251500acb329SVandita Kulkarni 
2516d04a492dSShashank Sharma 			if (!found)
251700376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
251800376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
25196d766f02SDaniel Vetter 		}
252038cc46d7SOscar Mateo 		else
252100376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
252200376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
25236d766f02SDaniel Vetter 	}
25246d766f02SDaniel Vetter 
2525055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2526fd3a4024SDaniel Vetter 		u32 fault_errors;
2527abd58f01SBen Widawsky 
2528c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2529c42664ccSDaniel Vetter 			continue;
2530c42664ccSDaniel Vetter 
25312939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe));
2532e32192e1STvrtko Ursulin 		if (!iir) {
253300376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
253400376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2535e32192e1STvrtko Ursulin 			continue;
2536e32192e1STvrtko Ursulin 		}
2537770de83dSDamien Lespiau 
2538e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
25392939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir);
2540e32192e1STvrtko Ursulin 
2541fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2542aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2543abd58f01SBen Widawsky 
2544cda195f1SVille Syrjälä 		if (iir & gen8_de_pipe_flip_done_mask(dev_priv))
25451288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
25461288f9b0SKarthik B S 
2547e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
254891d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25490fbe7870SDaniel Vetter 
2550*8bcc0840SMatt Roper 		if (iir & gen8_de_pipe_underrun_mask(dev_priv))
2551e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
255238d83c96SDaniel Vetter 
25535270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2554770de83dSDamien Lespiau 		if (fault_errors)
255500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
255600376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
255730100f2bSDaniel Vetter 				pipe_name(pipe),
2558e32192e1STvrtko Ursulin 				fault_errors);
2559abd58f01SBen Widawsky 	}
2560abd58f01SBen Widawsky 
256191d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2562266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
256392d03a80SDaniel Vetter 		/*
256492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
256592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
256692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
256792d03a80SDaniel Vetter 		 */
25682939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2569e32192e1STvrtko Ursulin 		if (iir) {
25702939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, SDEIIR, iir);
257192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25726dbf30ceSVille Syrjälä 
257358676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
257458676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2575c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
257691d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25776dbf30ceSVille Syrjälä 			else
257891d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25792dfb0b81SJani Nikula 		} else {
25802dfb0b81SJani Nikula 			/*
25812dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25822dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25832dfb0b81SJani Nikula 			 */
258400376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
258500376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
25862dfb0b81SJani Nikula 		}
258792d03a80SDaniel Vetter 	}
258892d03a80SDaniel Vetter 
2589f11a0f46STvrtko Ursulin 	return ret;
2590f11a0f46STvrtko Ursulin }
2591f11a0f46STvrtko Ursulin 
25924376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
25934376b9c9SMika Kuoppala {
25944376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
25954376b9c9SMika Kuoppala 
25964376b9c9SMika Kuoppala 	/*
25974376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
25984376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
25994376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
26004376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
26014376b9c9SMika Kuoppala 	 */
26024376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
26034376b9c9SMika Kuoppala }
26044376b9c9SMika Kuoppala 
26054376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
26064376b9c9SMika Kuoppala {
26074376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
26084376b9c9SMika Kuoppala }
26094376b9c9SMika Kuoppala 
2610f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2611f11a0f46STvrtko Ursulin {
2612b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
261325286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2614f11a0f46STvrtko Ursulin 	u32 master_ctl;
2615f11a0f46STvrtko Ursulin 
2616f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2617f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2618f11a0f46STvrtko Ursulin 
26194376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
26204376b9c9SMika Kuoppala 	if (!master_ctl) {
26214376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2622f11a0f46STvrtko Ursulin 		return IRQ_NONE;
26234376b9c9SMika Kuoppala 	}
2624f11a0f46STvrtko Ursulin 
26256cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26266cc32f15SChris Wilson 	gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2627f0fd96f5SChris Wilson 
2628f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2629f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
26309102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
263155ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
26329102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2633f0fd96f5SChris Wilson 	}
2634f11a0f46STvrtko Ursulin 
26354376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2636abd58f01SBen Widawsky 
26379c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
26389c6508b9SThomas Gleixner 
263955ef72f2SChris Wilson 	return IRQ_HANDLED;
2640abd58f01SBen Widawsky }
2641abd58f01SBen Widawsky 
264251951ae7SMika Kuoppala static u32
26439b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2644df0d28c1SDhinakaran Pandiyan {
26459b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
26467a909383SChris Wilson 	u32 iir;
2647df0d28c1SDhinakaran Pandiyan 
2648df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
26497a909383SChris Wilson 		return 0;
2650df0d28c1SDhinakaran Pandiyan 
26517a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
26527a909383SChris Wilson 	if (likely(iir))
26537a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
26547a909383SChris Wilson 
26557a909383SChris Wilson 	return iir;
2656df0d28c1SDhinakaran Pandiyan }
2657df0d28c1SDhinakaran Pandiyan 
2658df0d28c1SDhinakaran Pandiyan static void
26599b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2660df0d28c1SDhinakaran Pandiyan {
2661df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
26629b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2663df0d28c1SDhinakaran Pandiyan }
2664df0d28c1SDhinakaran Pandiyan 
266581067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
266681067b71SMika Kuoppala {
266781067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
266881067b71SMika Kuoppala 
266981067b71SMika Kuoppala 	/*
267081067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
267181067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
267281067b71SMika Kuoppala 	 * New indications can and will light up during processing,
267381067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
267481067b71SMika Kuoppala 	 */
267581067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
267681067b71SMika Kuoppala }
267781067b71SMika Kuoppala 
267881067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
267981067b71SMika Kuoppala {
268081067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
268181067b71SMika Kuoppala }
268281067b71SMika Kuoppala 
2683a3265d85SMatt Roper static void
2684a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2685a3265d85SMatt Roper {
2686a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2687a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2688a3265d85SMatt Roper 
2689a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2690a3265d85SMatt Roper 	/*
2691a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2692a3265d85SMatt Roper 	 * for the display related bits.
2693a3265d85SMatt Roper 	 */
2694a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2695a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2696a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2697a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2698a3265d85SMatt Roper 
2699a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2700a3265d85SMatt Roper }
2701a3265d85SMatt Roper 
27027be8782aSLucas De Marchi static __always_inline irqreturn_t
27037be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915,
27047be8782aSLucas De Marchi 		    u32 (*intr_disable)(void __iomem * const regs),
27057be8782aSLucas De Marchi 		    void (*intr_enable)(void __iomem * const regs))
270651951ae7SMika Kuoppala {
270725286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
27089b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
270951951ae7SMika Kuoppala 	u32 master_ctl;
2710df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
271151951ae7SMika Kuoppala 
271251951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
271351951ae7SMika Kuoppala 		return IRQ_NONE;
271451951ae7SMika Kuoppala 
27157be8782aSLucas De Marchi 	master_ctl = intr_disable(regs);
271681067b71SMika Kuoppala 	if (!master_ctl) {
27177be8782aSLucas De Marchi 		intr_enable(regs);
271851951ae7SMika Kuoppala 		return IRQ_NONE;
271981067b71SMika Kuoppala 	}
272051951ae7SMika Kuoppala 
27216cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
27229b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
272351951ae7SMika Kuoppala 
272451951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2725a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2726a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
272751951ae7SMika Kuoppala 
27289b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2729df0d28c1SDhinakaran Pandiyan 
27307be8782aSLucas De Marchi 	intr_enable(regs);
273151951ae7SMika Kuoppala 
27329b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2733df0d28c1SDhinakaran Pandiyan 
27349c6508b9SThomas Gleixner 	pmu_irq_stats(i915, IRQ_HANDLED);
27359c6508b9SThomas Gleixner 
273651951ae7SMika Kuoppala 	return IRQ_HANDLED;
273751951ae7SMika Kuoppala }
273851951ae7SMika Kuoppala 
27397be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg)
27407be8782aSLucas De Marchi {
27417be8782aSLucas De Marchi 	return __gen11_irq_handler(arg,
27427be8782aSLucas De Marchi 				   gen11_master_intr_disable,
27437be8782aSLucas De Marchi 				   gen11_master_intr_enable);
27447be8782aSLucas De Marchi }
27457be8782aSLucas De Marchi 
274697b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs)
274797b492f5SLucas De Marchi {
274897b492f5SLucas De Marchi 	u32 val;
274997b492f5SLucas De Marchi 
275097b492f5SLucas De Marchi 	/* First disable interrupts */
275197b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0);
275297b492f5SLucas De Marchi 
275397b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
275497b492f5SLucas De Marchi 	val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR);
275597b492f5SLucas De Marchi 	if (unlikely(!val))
275697b492f5SLucas De Marchi 		return 0;
275797b492f5SLucas De Marchi 
275897b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val);
275997b492f5SLucas De Marchi 
276097b492f5SLucas De Marchi 	/*
276197b492f5SLucas De Marchi 	 * Now with master disabled, get a sample of level indications
276297b492f5SLucas De Marchi 	 * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ
276397b492f5SLucas De Marchi 	 * out as this bit doesn't exist anymore for DG1
276497b492f5SLucas De Marchi 	 */
276597b492f5SLucas De Marchi 	val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ;
276697b492f5SLucas De Marchi 	if (unlikely(!val))
276797b492f5SLucas De Marchi 		return 0;
276897b492f5SLucas De Marchi 
276997b492f5SLucas De Marchi 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val);
277097b492f5SLucas De Marchi 
277197b492f5SLucas De Marchi 	return val;
277297b492f5SLucas De Marchi }
277397b492f5SLucas De Marchi 
277497b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
277597b492f5SLucas De Marchi {
277697b492f5SLucas De Marchi 	raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ);
277797b492f5SLucas De Marchi }
277897b492f5SLucas De Marchi 
277997b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
278097b492f5SLucas De Marchi {
278197b492f5SLucas De Marchi 	return __gen11_irq_handler(arg,
278297b492f5SLucas De Marchi 				   dg1_master_intr_disable_and_ack,
278397b492f5SLucas De Marchi 				   dg1_master_intr_enable);
278497b492f5SLucas De Marchi }
278597b492f5SLucas De Marchi 
278642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
278742f52ef8SKeith Packard  * we use as a pipe index
278842f52ef8SKeith Packard  */
278908fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
27900a3e67a4SJesse Barnes {
279108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
279208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2793e9d21d7fSKeith Packard 	unsigned long irqflags;
279471e0ffa5SJesse Barnes 
27951ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
279686e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
279786e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
279886e83e35SChris Wilson 
279986e83e35SChris Wilson 	return 0;
280086e83e35SChris Wilson }
280186e83e35SChris Wilson 
28027d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2803d938da6bSVille Syrjälä {
280408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2805d938da6bSVille Syrjälä 
28067d423af9SVille Syrjälä 	/*
28077d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
28087d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
28097d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
28107d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
28117d423af9SVille Syrjälä 	 */
28127d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
28132939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2814d938da6bSVille Syrjälä 
281508fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2816d938da6bSVille Syrjälä }
2817d938da6bSVille Syrjälä 
281808fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
281986e83e35SChris Wilson {
282008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
282108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
282286e83e35SChris Wilson 	unsigned long irqflags;
282386e83e35SChris Wilson 
282486e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28257c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2826755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28271ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28288692d00eSChris Wilson 
28290a3e67a4SJesse Barnes 	return 0;
28300a3e67a4SJesse Barnes }
28310a3e67a4SJesse Barnes 
283208fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2833f796cf8fSJesse Barnes {
283408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
283508fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2836f796cf8fSJesse Barnes 	unsigned long irqflags;
2837373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
283886e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2839f796cf8fSJesse Barnes 
2840f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2841fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2842b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2843b1f14ad0SJesse Barnes 
28442e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
28452e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
28462e8bf223SDhinakaran Pandiyan 	 */
28472e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
284808fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28492e8bf223SDhinakaran Pandiyan 
2850b1f14ad0SJesse Barnes 	return 0;
2851b1f14ad0SJesse Barnes }
2852b1f14ad0SJesse Barnes 
28539c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
28549c9e97c4SVandita Kulkarni 				   bool enable)
28559c9e97c4SVandita Kulkarni {
28569c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
28579c9e97c4SVandita Kulkarni 	enum port port;
28589c9e97c4SVandita Kulkarni 	u32 tmp;
28599c9e97c4SVandita Kulkarni 
28609c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
28619c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
28629c9e97c4SVandita Kulkarni 		return false;
28639c9e97c4SVandita Kulkarni 
28649c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
28659c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
28669c9e97c4SVandita Kulkarni 		port = PORT_B;
28679c9e97c4SVandita Kulkarni 	else
28689c9e97c4SVandita Kulkarni 		port = PORT_A;
28699c9e97c4SVandita Kulkarni 
28702939eb06SJani Nikula 	tmp =  intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port));
28719c9e97c4SVandita Kulkarni 	if (enable)
28729c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
28739c9e97c4SVandita Kulkarni 	else
28749c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
28759c9e97c4SVandita Kulkarni 
28762939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp);
28779c9e97c4SVandita Kulkarni 
28782939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
28792939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
28809c9e97c4SVandita Kulkarni 
28819c9e97c4SVandita Kulkarni 	return true;
28829c9e97c4SVandita Kulkarni }
28839c9e97c4SVandita Kulkarni 
288408fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
2885abd58f01SBen Widawsky {
288608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
28879c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
28889c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2889abd58f01SBen Widawsky 	unsigned long irqflags;
2890abd58f01SBen Widawsky 
28919c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, true))
28929c9e97c4SVandita Kulkarni 		return 0;
28939c9e97c4SVandita Kulkarni 
2894abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2895013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2896abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2897013d3752SVille Syrjälä 
28982e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
28992e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
29002e8bf223SDhinakaran Pandiyan 	 */
29012e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
290208fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
29032e8bf223SDhinakaran Pandiyan 
2904abd58f01SBen Widawsky 	return 0;
2905abd58f01SBen Widawsky }
2906abd58f01SBen Widawsky 
290742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
290842f52ef8SKeith Packard  * we use as a pipe index
290942f52ef8SKeith Packard  */
291008fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
291186e83e35SChris Wilson {
291208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
291308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
291486e83e35SChris Wilson 	unsigned long irqflags;
291586e83e35SChris Wilson 
291686e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
291786e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
291886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
291986e83e35SChris Wilson }
292086e83e35SChris Wilson 
29217d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2922d938da6bSVille Syrjälä {
292308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2924d938da6bSVille Syrjälä 
292508fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2926d938da6bSVille Syrjälä 
29277d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
29282939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2929d938da6bSVille Syrjälä }
2930d938da6bSVille Syrjälä 
293108fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
29320a3e67a4SJesse Barnes {
293308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
293408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2935e9d21d7fSKeith Packard 	unsigned long irqflags;
29360a3e67a4SJesse Barnes 
29371ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29387c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2939755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29401ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29410a3e67a4SJesse Barnes }
29420a3e67a4SJesse Barnes 
294308fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2944f796cf8fSJesse Barnes {
294508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
294608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2947f796cf8fSJesse Barnes 	unsigned long irqflags;
2948373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
294986e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2950f796cf8fSJesse Barnes 
2951f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2952fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2953b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2954b1f14ad0SJesse Barnes }
2955b1f14ad0SJesse Barnes 
295608fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
2957abd58f01SBen Widawsky {
295808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
29599c9e97c4SVandita Kulkarni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
29609c9e97c4SVandita Kulkarni 	enum pipe pipe = intel_crtc->pipe;
2961abd58f01SBen Widawsky 	unsigned long irqflags;
2962abd58f01SBen Widawsky 
29639c9e97c4SVandita Kulkarni 	if (gen11_dsi_configure_te(intel_crtc, false))
29649c9e97c4SVandita Kulkarni 		return;
29659c9e97c4SVandita Kulkarni 
2966abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2967013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2968abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2969abd58f01SBen Widawsky }
2970abd58f01SBen Widawsky 
2971b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
297291738a95SPaulo Zanoni {
2973b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2974b16b2a2fSPaulo Zanoni 
29756e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
297691738a95SPaulo Zanoni 		return;
297791738a95SPaulo Zanoni 
2978b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
2979105b122eSPaulo Zanoni 
29806e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
29812939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff);
2982622364b6SPaulo Zanoni }
2983105b122eSPaulo Zanoni 
298470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
298570591a41SVille Syrjälä {
2986b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
2987b16b2a2fSPaulo Zanoni 
298871b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
2989f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
299071b8b41dSVille Syrjälä 	else
2991f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
299271b8b41dSVille Syrjälä 
2993ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
29942939eb06SJani Nikula 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
299570591a41SVille Syrjälä 
299644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
299770591a41SVille Syrjälä 
2998b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
29998bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
300070591a41SVille Syrjälä }
300170591a41SVille Syrjälä 
30028bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
30038bb61306SVille Syrjälä {
3004b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3005b16b2a2fSPaulo Zanoni 
30068bb61306SVille Syrjälä 	u32 pipestat_mask;
30079ab981f2SVille Syrjälä 	u32 enable_mask;
30088bb61306SVille Syrjälä 	enum pipe pipe;
30098bb61306SVille Syrjälä 
3010842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
30118bb61306SVille Syrjälä 
30128bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30138bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30148bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30158bb61306SVille Syrjälä 
30169ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30178bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3018ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3019ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3020ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3021ebf5f921SVille Syrjälä 
30228bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3023ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3024ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30256b7eafc1SVille Syrjälä 
302648a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
30276b7eafc1SVille Syrjälä 
30289ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30298bb61306SVille Syrjälä 
3030b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
30318bb61306SVille Syrjälä }
30328bb61306SVille Syrjälä 
30338bb61306SVille Syrjälä /* drm_dma.h hooks
30348bb61306SVille Syrjälä */
30359eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
30368bb61306SVille Syrjälä {
3037b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30388bb61306SVille Syrjälä 
3039b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3040e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3041e44adb5dSChris Wilson 
3042cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
3043f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
30448bb61306SVille Syrjälä 
3045fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3046f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3047f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3048fc340442SDaniel Vetter 	}
3049fc340442SDaniel Vetter 
3050cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
30518bb61306SVille Syrjälä 
3052b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30538bb61306SVille Syrjälä }
30548bb61306SVille Syrjälä 
3055b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
30567e231dbeSJesse Barnes {
30572939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
30582939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
305934c7b8a7SVille Syrjälä 
3060cf1c97dcSAndi Shyti 	gen5_gt_irq_reset(&dev_priv->gt);
30617e231dbeSJesse Barnes 
3062ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30639918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
306470591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3065ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30667e231dbeSJesse Barnes }
30677e231dbeSJesse Barnes 
306859b7cb44STejas Upadhyay static void cnp_display_clock_wa(struct drm_i915_private *dev_priv)
306959b7cb44STejas Upadhyay {
307059b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
307159b7cb44STejas Upadhyay 
307259b7cb44STejas Upadhyay 	/*
307359b7cb44STejas Upadhyay 	 * Wa_14010685332:cnp/cmp,tgp,adp
307459b7cb44STejas Upadhyay 	 * TODO: Clarify which platforms this applies to
307559b7cb44STejas Upadhyay 	 * TODO: Figure out if this workaround can be applied in the s0ix suspend/resume handlers as
307659b7cb44STejas Upadhyay 	 * on earlier platforms and whether the workaround is also needed for runtime suspend/resume
307759b7cb44STejas Upadhyay 	 */
307859b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP ||
307959b7cb44STejas Upadhyay 	    (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) {
308059b7cb44STejas Upadhyay 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS,
308159b7cb44STejas Upadhyay 				 SBCLK_RUN_REFCLK_DIS);
308259b7cb44STejas Upadhyay 		intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 0);
308359b7cb44STejas Upadhyay 	}
308459b7cb44STejas Upadhyay }
308559b7cb44STejas Upadhyay 
3086a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv)
3087abd58f01SBen Widawsky {
3088b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3089d048a268SVille Syrjälä 	enum pipe pipe;
3090abd58f01SBen Widawsky 
3091a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3092a844cfbeSJosé Roberto de Souza 		return;
3093abd58f01SBen Widawsky 
3094f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3095f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3096e04f7eceSVille Syrjälä 
3097055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3098f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3099813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3100b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3101abd58f01SBen Widawsky 
3102b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3103b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3104a844cfbeSJosé Roberto de Souza }
3105a844cfbeSJosé Roberto de Souza 
3106a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3107a844cfbeSJosé Roberto de Souza {
3108a844cfbeSJosé Roberto de Souza 	struct intel_uncore *uncore = &dev_priv->uncore;
3109a844cfbeSJosé Roberto de Souza 
3110a844cfbeSJosé Roberto de Souza 	gen8_master_intr_disable(dev_priv->uncore.regs);
3111a844cfbeSJosé Roberto de Souza 
3112a844cfbeSJosé Roberto de Souza 	gen8_gt_irq_reset(&dev_priv->gt);
3113a844cfbeSJosé Roberto de Souza 	gen8_display_irq_reset(dev_priv);
3114b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3115abd58f01SBen Widawsky 
31166e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3117b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
311859b7cb44STejas Upadhyay 
311959b7cb44STejas Upadhyay 	cnp_display_clock_wa(dev_priv);
3120abd58f01SBen Widawsky }
3121abd58f01SBen Widawsky 
3122a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
312351951ae7SMika Kuoppala {
3124b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3125d048a268SVille Syrjälä 	enum pipe pipe;
3126562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3127562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
312851951ae7SMika Kuoppala 
3129a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3130a844cfbeSJosé Roberto de Souza 		return;
3131a844cfbeSJosé Roberto de Souza 
3132f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
313351951ae7SMika Kuoppala 
3134373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
31358241cfbeSJosé Roberto de Souza 		enum transcoder trans;
31368241cfbeSJosé Roberto de Souza 
3137562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
31388241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
31398241cfbeSJosé Roberto de Souza 
31408241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
31418241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
31428241cfbeSJosé Roberto de Souza 				continue;
31438241cfbeSJosé Roberto de Souza 
31448241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
31458241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
31468241cfbeSJosé Roberto de Souza 		}
31478241cfbeSJosé Roberto de Souza 	} else {
3148f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3149f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
31508241cfbeSJosé Roberto de Souza 	}
315162819dfdSJosé Roberto de Souza 
315251951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
315351951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
315451951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3155b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
315651951ae7SMika Kuoppala 
3157b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3158b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3159b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
316031604222SAnusha Srivatsa 
316129b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3162b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
31639b2383a7SMatt Roper 
316459b7cb44STejas Upadhyay 	cnp_display_clock_wa(dev_priv);
316551951ae7SMika Kuoppala }
316651951ae7SMika Kuoppala 
3167a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3168a3265d85SMatt Roper {
3169a3265d85SMatt Roper 	struct intel_uncore *uncore = &dev_priv->uncore;
3170a3265d85SMatt Roper 
317197b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv))
317297b492f5SLucas De Marchi 		dg1_master_intr_disable_and_ack(dev_priv->uncore.regs);
317397b492f5SLucas De Marchi 	else
3174a3265d85SMatt Roper 		gen11_master_intr_disable(dev_priv->uncore.regs);
3175a3265d85SMatt Roper 
3176a3265d85SMatt Roper 	gen11_gt_irq_reset(&dev_priv->gt);
3177a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3178a3265d85SMatt Roper 
3179a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3180a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3181a3265d85SMatt Roper }
3182a3265d85SMatt Roper 
31834c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3184001bd2cbSImre Deak 				     u8 pipe_mask)
3185d49bdb0eSPaulo Zanoni {
3186b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3187*8bcc0840SMatt Roper 	u32 extra_ier = GEN8_PIPE_VBLANK |
3188*8bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3189cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
31906831f3e3SVille Syrjälä 	enum pipe pipe;
3191d49bdb0eSPaulo Zanoni 
319213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
31939dfe2e3aSImre Deak 
31949dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
31959dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
31969dfe2e3aSImre Deak 		return;
31979dfe2e3aSImre Deak 	}
31989dfe2e3aSImre Deak 
31996831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3200b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
32016831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
32026831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
32039dfe2e3aSImre Deak 
320413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3205d49bdb0eSPaulo Zanoni }
3206d49bdb0eSPaulo Zanoni 
3207aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3208001bd2cbSImre Deak 				     u8 pipe_mask)
3209aae8ba84SVille Syrjälä {
3210b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32116831f3e3SVille Syrjälä 	enum pipe pipe;
32126831f3e3SVille Syrjälä 
3213aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32149dfe2e3aSImre Deak 
32159dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
32169dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
32179dfe2e3aSImre Deak 		return;
32189dfe2e3aSImre Deak 	}
32199dfe2e3aSImre Deak 
32206831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3221b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
32229dfe2e3aSImre Deak 
3223aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3224aae8ba84SVille Syrjälä 
3225aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3226315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3227aae8ba84SVille Syrjälä }
3228aae8ba84SVille Syrjälä 
3229b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
323043f328d7SVille Syrjälä {
3231b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
323243f328d7SVille Syrjälä 
32332939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
32342939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
323543f328d7SVille Syrjälä 
3236cf1c97dcSAndi Shyti 	gen8_gt_irq_reset(&dev_priv->gt);
323743f328d7SVille Syrjälä 
3238b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
323943f328d7SVille Syrjälä 
3240ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32419918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
324270591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3243ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
324443f328d7SVille Syrjälä }
324543f328d7SVille Syrjälä 
32462ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915,
32472ea63927SVille Syrjälä 			       enum hpd_pin pin)
32482ea63927SVille Syrjälä {
32492ea63927SVille Syrjälä 	switch (pin) {
32502ea63927SVille Syrjälä 	case HPD_PORT_A:
32512ea63927SVille Syrjälä 		/*
32522ea63927SVille Syrjälä 		 * When CPU and PCH are on the same package, port A
32532ea63927SVille Syrjälä 		 * HPD must be enabled in both north and south.
32542ea63927SVille Syrjälä 		 */
32552ea63927SVille Syrjälä 		return HAS_PCH_LPT_LP(i915) ?
32562ea63927SVille Syrjälä 			PORTA_HOTPLUG_ENABLE : 0;
32572ea63927SVille Syrjälä 	case HPD_PORT_B:
32582ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE |
32592ea63927SVille Syrjälä 			PORTB_PULSE_DURATION_2ms;
32602ea63927SVille Syrjälä 	case HPD_PORT_C:
32612ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE |
32622ea63927SVille Syrjälä 			PORTC_PULSE_DURATION_2ms;
32632ea63927SVille Syrjälä 	case HPD_PORT_D:
32642ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE |
32652ea63927SVille Syrjälä 			PORTD_PULSE_DURATION_2ms;
32662ea63927SVille Syrjälä 	default:
32672ea63927SVille Syrjälä 		return 0;
32682ea63927SVille Syrjälä 	}
32692ea63927SVille Syrjälä }
32702ea63927SVille Syrjälä 
32711a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
32721a56b1a2SImre Deak {
32731a56b1a2SImre Deak 	u32 hotplug;
32741a56b1a2SImre Deak 
32751a56b1a2SImre Deak 	/*
32761a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32771a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
32781a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
32791a56b1a2SImre Deak 	 */
32802939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
32812ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
32822ea63927SVille Syrjälä 		     PORTB_HOTPLUG_ENABLE |
32832ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
32842ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE |
32852ea63927SVille Syrjälä 		     PORTB_PULSE_DURATION_MASK |
32861a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
32871a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
32882ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables);
32892939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
32901a56b1a2SImre Deak }
32911a56b1a2SImre Deak 
329291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
329382a28bcfSDaniel Vetter {
32941a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
329582a28bcfSDaniel Vetter 
32960398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
32976d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
329882a28bcfSDaniel Vetter 
3299fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
330082a28bcfSDaniel Vetter 
33011a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
33026dbf30ceSVille Syrjälä }
330326951cafSXiong Zhang 
33042ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915,
33052ea63927SVille Syrjälä 				   enum hpd_pin pin)
33062ea63927SVille Syrjälä {
33072ea63927SVille Syrjälä 	switch (pin) {
33082ea63927SVille Syrjälä 	case HPD_PORT_A:
33092ea63927SVille Syrjälä 	case HPD_PORT_B:
33102ea63927SVille Syrjälä 	case HPD_PORT_C:
33112ea63927SVille Syrjälä 	case HPD_PORT_D:
33122ea63927SVille Syrjälä 		return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin);
33132ea63927SVille Syrjälä 	default:
33142ea63927SVille Syrjälä 		return 0;
33152ea63927SVille Syrjälä 	}
33162ea63927SVille Syrjälä }
33172ea63927SVille Syrjälä 
33182ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915,
33192ea63927SVille Syrjälä 				  enum hpd_pin pin)
33202ea63927SVille Syrjälä {
33212ea63927SVille Syrjälä 	switch (pin) {
33222ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33232ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33242ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33252ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33262ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33272ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33282ea63927SVille Syrjälä 		return ICP_TC_HPD_ENABLE(pin);
33292ea63927SVille Syrjälä 	default:
33302ea63927SVille Syrjälä 		return 0;
33312ea63927SVille Syrjälä 	}
33322ea63927SVille Syrjälä }
33332ea63927SVille Syrjälä 
33342ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv)
333531604222SAnusha Srivatsa {
333631604222SAnusha Srivatsa 	u32 hotplug;
333731604222SAnusha Srivatsa 
33382939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
33392ea63927SVille Syrjälä 	hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) |
33402ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) |
33412ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) |
33422ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D));
33432ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables);
33442939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug);
334531604222SAnusha Srivatsa }
3346815f4ef2SVille Syrjälä 
33472ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3348815f4ef2SVille Syrjälä {
3349815f4ef2SVille Syrjälä 	u32 hotplug;
3350815f4ef2SVille Syrjälä 
33512939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
33522ea63927SVille Syrjälä 	hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) |
33532ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC2) |
33542ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC3) |
33552ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC4) |
33562ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC5) |
33572ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC6));
33582ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables);
33592939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug);
33608ef7e340SMatt Roper }
336131604222SAnusha Srivatsa 
33622ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
336331604222SAnusha Srivatsa {
336431604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
336531604222SAnusha Srivatsa 
33660398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33676d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
336831604222SAnusha Srivatsa 
3369f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
33702939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3371f49108d0SMatt Roper 
337231604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
337331604222SAnusha Srivatsa 
33742ea63927SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv);
33752ea63927SVille Syrjälä 	icp_tc_hpd_detection_setup(dev_priv);
337652dfdba0SLucas De Marchi }
337752dfdba0SLucas De Marchi 
33782ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915,
33792ea63927SVille Syrjälä 				 enum hpd_pin pin)
33808ef7e340SMatt Roper {
33812ea63927SVille Syrjälä 	switch (pin) {
33822ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33832ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33842ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33852ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33862ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33872ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33882ea63927SVille Syrjälä 		return GEN11_HOTPLUG_CTL_ENABLE(pin);
33892ea63927SVille Syrjälä 	default:
33902ea63927SVille Syrjälä 		return 0;
339131604222SAnusha Srivatsa 	}
3392943682e3SMatt Roper }
3393943682e3SMatt Roper 
3394229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
3395229f31e2SLucas De Marchi {
3396b18c1eb9SClinton A Taylor 	u32 val;
3397b18c1eb9SClinton A Taylor 
33982939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
3399b18c1eb9SClinton A Taylor 	val |= (INVERT_DDIA_HPD |
3400b18c1eb9SClinton A Taylor 		INVERT_DDIB_HPD |
3401b18c1eb9SClinton A Taylor 		INVERT_DDIC_HPD |
3402b18c1eb9SClinton A Taylor 		INVERT_DDID_HPD);
34032939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
3404b18c1eb9SClinton A Taylor 
34052ea63927SVille Syrjälä 	icp_hpd_irq_setup(dev_priv);
3406229f31e2SLucas De Marchi }
3407229f31e2SLucas De Marchi 
340852c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3409121e758eSDhinakaran Pandiyan {
3410121e758eSDhinakaran Pandiyan 	u32 hotplug;
3411121e758eSDhinakaran Pandiyan 
34122939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
34132ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34145b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34155b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34165b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34175b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34182ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
34192ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
34202939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug);
342152c7f5f1SVille Syrjälä }
342252c7f5f1SVille Syrjälä 
342352c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
342452c7f5f1SVille Syrjälä {
342552c7f5f1SVille Syrjälä 	u32 hotplug;
3426b796b971SDhinakaran Pandiyan 
34272939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
34282ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34295b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34305b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34315b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34325b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34332ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
34342ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
34352939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug);
3436121e758eSDhinakaran Pandiyan }
3437121e758eSDhinakaran Pandiyan 
3438121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3439121e758eSDhinakaran Pandiyan {
3440121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3441121e758eSDhinakaran Pandiyan 	u32 val;
3442121e758eSDhinakaran Pandiyan 
34430398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34446d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3445121e758eSDhinakaran Pandiyan 
34462939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3447121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3448587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
34492939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val);
34502939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3451121e758eSDhinakaran Pandiyan 
345252c7f5f1SVille Syrjälä 	gen11_tc_hpd_detection_setup(dev_priv);
345352c7f5f1SVille Syrjälä 	gen11_tbt_hpd_detection_setup(dev_priv);
345431604222SAnusha Srivatsa 
34552ea63927SVille Syrjälä 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
34562ea63927SVille Syrjälä 		icp_hpd_irq_setup(dev_priv);
34572ea63927SVille Syrjälä }
34582ea63927SVille Syrjälä 
34592ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915,
34602ea63927SVille Syrjälä 			       enum hpd_pin pin)
34612ea63927SVille Syrjälä {
34622ea63927SVille Syrjälä 	switch (pin) {
34632ea63927SVille Syrjälä 	case HPD_PORT_A:
34642ea63927SVille Syrjälä 		return PORTA_HOTPLUG_ENABLE;
34652ea63927SVille Syrjälä 	case HPD_PORT_B:
34662ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE;
34672ea63927SVille Syrjälä 	case HPD_PORT_C:
34682ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE;
34692ea63927SVille Syrjälä 	case HPD_PORT_D:
34702ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE;
34712ea63927SVille Syrjälä 	default:
34722ea63927SVille Syrjälä 		return 0;
34732ea63927SVille Syrjälä 	}
34742ea63927SVille Syrjälä }
34752ea63927SVille Syrjälä 
34762ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915,
34772ea63927SVille Syrjälä 				enum hpd_pin pin)
34782ea63927SVille Syrjälä {
34792ea63927SVille Syrjälä 	switch (pin) {
34802ea63927SVille Syrjälä 	case HPD_PORT_E:
34812ea63927SVille Syrjälä 		return PORTE_HOTPLUG_ENABLE;
34822ea63927SVille Syrjälä 	default:
34832ea63927SVille Syrjälä 		return 0;
34842ea63927SVille Syrjälä 	}
3485121e758eSDhinakaran Pandiyan }
3486121e758eSDhinakaran Pandiyan 
34872a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34882a57d9ccSImre Deak {
34893b92e263SRodrigo Vivi 	u32 val, hotplug;
34903b92e263SRodrigo Vivi 
34913b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
34923b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
34932939eb06SJani Nikula 		val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
34943b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
34953b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
34962939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
34973b92e263SRodrigo Vivi 	}
34982a57d9ccSImre Deak 
34992a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
35002939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
35012ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
35022a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
35032a57d9ccSImre Deak 		     PORTC_HOTPLUG_ENABLE |
35042ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE);
35052ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables);
35062939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
35072a57d9ccSImre Deak 
35082939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
35092ea63927SVille Syrjälä 	hotplug &= ~PORTE_HOTPLUG_ENABLE;
35102ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables);
35112939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug);
35122a57d9ccSImre Deak }
35132a57d9ccSImre Deak 
351491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35156dbf30ceSVille Syrjälä {
35162a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35176dbf30ceSVille Syrjälä 
3518f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
35192939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3520f49108d0SMatt Roper 
35210398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
35226d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
35236dbf30ceSVille Syrjälä 
35246dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
35256dbf30ceSVille Syrjälä 
35262a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
352726951cafSXiong Zhang }
35287fe0b973SKeith Packard 
35292ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915,
35302ea63927SVille Syrjälä 			       enum hpd_pin pin)
35312ea63927SVille Syrjälä {
35322ea63927SVille Syrjälä 	switch (pin) {
35332ea63927SVille Syrjälä 	case HPD_PORT_A:
35342ea63927SVille Syrjälä 		return DIGITAL_PORTA_HOTPLUG_ENABLE |
35352ea63927SVille Syrjälä 			DIGITAL_PORTA_PULSE_DURATION_2ms;
35362ea63927SVille Syrjälä 	default:
35372ea63927SVille Syrjälä 		return 0;
35382ea63927SVille Syrjälä 	}
35392ea63927SVille Syrjälä }
35402ea63927SVille Syrjälä 
35411a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
35421a56b1a2SImre Deak {
35431a56b1a2SImre Deak 	u32 hotplug;
35441a56b1a2SImre Deak 
35451a56b1a2SImre Deak 	/*
35461a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
35471a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
35481a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
35491a56b1a2SImre Deak 	 */
35502939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
35512ea63927SVille Syrjälä 	hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE |
35522ea63927SVille Syrjälä 		     DIGITAL_PORTA_PULSE_DURATION_MASK);
35532ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables);
35542939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
35551a56b1a2SImre Deak }
35561a56b1a2SImre Deak 
355791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3558e4ce95aaSVille Syrjälä {
35591a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3560e4ce95aaSVille Syrjälä 
35610398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
35626d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
35633a3b3c7dSVille Syrjälä 
3564373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 8)
35653a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35666d3144ebSVille Syrjälä 	else
35673a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3568e4ce95aaSVille Syrjälä 
35691a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3570e4ce95aaSVille Syrjälä 
357191d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3572e4ce95aaSVille Syrjälä }
3573e4ce95aaSVille Syrjälä 
35742ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915,
35752ea63927SVille Syrjälä 			       enum hpd_pin pin)
35762ea63927SVille Syrjälä {
35772ea63927SVille Syrjälä 	u32 hotplug;
35782ea63927SVille Syrjälä 
35792ea63927SVille Syrjälä 	switch (pin) {
35802ea63927SVille Syrjälä 	case HPD_PORT_A:
35812ea63927SVille Syrjälä 		hotplug = PORTA_HOTPLUG_ENABLE;
35822ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_A))
35832ea63927SVille Syrjälä 			hotplug |= BXT_DDIA_HPD_INVERT;
35842ea63927SVille Syrjälä 		return hotplug;
35852ea63927SVille Syrjälä 	case HPD_PORT_B:
35862ea63927SVille Syrjälä 		hotplug = PORTB_HOTPLUG_ENABLE;
35872ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_B))
35882ea63927SVille Syrjälä 			hotplug |= BXT_DDIB_HPD_INVERT;
35892ea63927SVille Syrjälä 		return hotplug;
35902ea63927SVille Syrjälä 	case HPD_PORT_C:
35912ea63927SVille Syrjälä 		hotplug = PORTC_HOTPLUG_ENABLE;
35922ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_C))
35932ea63927SVille Syrjälä 			hotplug |= BXT_DDIC_HPD_INVERT;
35942ea63927SVille Syrjälä 		return hotplug;
35952ea63927SVille Syrjälä 	default:
35962ea63927SVille Syrjälä 		return 0;
35972ea63927SVille Syrjälä 	}
35982ea63927SVille Syrjälä }
35992ea63927SVille Syrjälä 
36002ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3601e0a20ad7SShashank Sharma {
36022a57d9ccSImre Deak 	u32 hotplug;
3603e0a20ad7SShashank Sharma 
36042939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
36052ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
36062a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
36072ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
36082ea63927SVille Syrjälä 		     BXT_DDIA_HPD_INVERT |
36092ea63927SVille Syrjälä 		     BXT_DDIB_HPD_INVERT |
36102ea63927SVille Syrjälä 		     BXT_DDIC_HPD_INVERT);
36112ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables);
36122939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
3613e0a20ad7SShashank Sharma }
3614e0a20ad7SShashank Sharma 
36152a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
36162a57d9ccSImre Deak {
36172a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
36182a57d9ccSImre Deak 
36190398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
36206d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
36212a57d9ccSImre Deak 
36222a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
36232a57d9ccSImre Deak 
36242ea63927SVille Syrjälä 	bxt_hpd_detection_setup(dev_priv);
36252a57d9ccSImre Deak }
36262a57d9ccSImre Deak 
3627a0a6d8cbSVille Syrjälä /*
3628a0a6d8cbSVille Syrjälä  * SDEIER is also touched by the interrupt handler to work around missed PCH
3629a0a6d8cbSVille Syrjälä  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3630a0a6d8cbSVille Syrjälä  * instead we unconditionally enable all PCH interrupt sources here, but then
3631a0a6d8cbSVille Syrjälä  * only unmask them as needed with SDEIMR.
3632a0a6d8cbSVille Syrjälä  *
3633a0a6d8cbSVille Syrjälä  * Note that we currently do this after installing the interrupt handler,
3634a0a6d8cbSVille Syrjälä  * but before we enable the master interrupt. That should be sufficient
3635a0a6d8cbSVille Syrjälä  * to avoid races with the irq handler, assuming we have MSI. Shared legacy
3636a0a6d8cbSVille Syrjälä  * interrupts could still race.
3637a0a6d8cbSVille Syrjälä  */
3638b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3639d46da437SPaulo Zanoni {
3640a0a6d8cbSVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
364182a28bcfSDaniel Vetter 	u32 mask;
3642d46da437SPaulo Zanoni 
36436e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3644692a04cfSDaniel Vetter 		return;
3645692a04cfSDaniel Vetter 
36466e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
36475c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
36484ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
36495c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36504ebc6509SDhinakaran Pandiyan 	else
36514ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
36528664281bSPaulo Zanoni 
3653a0a6d8cbSVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
3654d46da437SPaulo Zanoni }
3655d46da437SPaulo Zanoni 
36569eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3657036a4a7dSZhenyu Wang {
3658b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36598e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36608e76f8dcSPaulo Zanoni 
3661b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
36628e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3663842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
36648e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
366523bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
36662a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_C) |
36672a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_B) |
36682a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_A) |
366923bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36708e76f8dcSPaulo Zanoni 	} else {
36718e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3672842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3673842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3674c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3675e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
36764bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_A) |
36774bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_B) |
3678e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36798e76f8dcSPaulo Zanoni 	}
3680036a4a7dSZhenyu Wang 
3681fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3682b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3683fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3684fc340442SDaniel Vetter 	}
3685fc340442SDaniel Vetter 
3686c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3687c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3688c6073d4cSVille Syrjälä 
36891ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3690036a4a7dSZhenyu Wang 
3691a0a6d8cbSVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3692622364b6SPaulo Zanoni 
3693a9922912SVille Syrjälä 	gen5_gt_irq_postinstall(&dev_priv->gt);
3694a9922912SVille Syrjälä 
3695b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3696b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3697036a4a7dSZhenyu Wang }
3698036a4a7dSZhenyu Wang 
3699f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3700f8b79e58SImre Deak {
370167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3702f8b79e58SImre Deak 
3703f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3704f8b79e58SImre Deak 		return;
3705f8b79e58SImre Deak 
3706f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3707f8b79e58SImre Deak 
3708d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3709d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3710ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3711f8b79e58SImre Deak 	}
3712d6c69803SVille Syrjälä }
3713f8b79e58SImre Deak 
3714f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3715f8b79e58SImre Deak {
371667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3717f8b79e58SImre Deak 
3718f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3719f8b79e58SImre Deak 		return;
3720f8b79e58SImre Deak 
3721f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3722f8b79e58SImre Deak 
3723950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3724ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3725f8b79e58SImre Deak }
3726f8b79e58SImre Deak 
37270e6c9a9eSVille Syrjälä 
3728b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
37290e6c9a9eSVille Syrjälä {
3730cf1c97dcSAndi Shyti 	gen5_gt_irq_postinstall(&dev_priv->gt);
37317e231dbeSJesse Barnes 
3732ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37339918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3734ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3735ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3736ad22d106SVille Syrjälä 
37372939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
37382939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
373920afbda2SDaniel Vetter }
374020afbda2SDaniel Vetter 
3741abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3742abd58f01SBen Widawsky {
3743b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3744b16b2a2fSPaulo Zanoni 
3745869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3746869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3747a9c287c9SJani Nikula 	u32 de_pipe_enables;
3748054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
37493a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3750df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3751562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3752562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
37533a3b3c7dSVille Syrjälä 	enum pipe pipe;
3754770de83dSDamien Lespiau 
3755a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3756a844cfbeSJosé Roberto de Souza 		return;
3757a844cfbeSJosé Roberto de Souza 
3758373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) <= 10)
3759df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3760df0d28c1SDhinakaran Pandiyan 
376170bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
37623a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3763a324fcacSRodrigo Vivi 
3764373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
37659c9e97c4SVandita Kulkarni 		enum port port;
37669c9e97c4SVandita Kulkarni 
37679c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
37689c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
37699c9e97c4SVandita Kulkarni 	}
37709c9e97c4SVandita Kulkarni 
3771cda195f1SVille Syrjälä 	de_pipe_enables = de_pipe_masked |
3772*8bcc0840SMatt Roper 		GEN8_PIPE_VBLANK |
3773*8bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3774cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
37751288f9b0SKarthik B S 
37763a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
377770bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3778a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3779a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
3780e5abaab3SVille Syrjälä 		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
37813a3b3c7dSVille Syrjälä 
3782373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
37838241cfbeSJosé Roberto de Souza 		enum transcoder trans;
37848241cfbeSJosé Roberto de Souza 
3785562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
37868241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
37878241cfbeSJosé Roberto de Souza 
37888241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
37898241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
37908241cfbeSJosé Roberto de Souza 				continue;
37918241cfbeSJosé Roberto de Souza 
37928241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
37938241cfbeSJosé Roberto de Souza 		}
37948241cfbeSJosé Roberto de Souza 	} else {
3795b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
37968241cfbeSJosé Roberto de Souza 	}
3797e04f7eceSVille Syrjälä 
37980a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
37990a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3800abd58f01SBen Widawsky 
3801f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3802813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3803b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3804813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
380535079899SPaulo Zanoni 					  de_pipe_enables);
38060a195c02SMika Kahola 	}
3807abd58f01SBen Widawsky 
3808b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3809b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
38102a57d9ccSImre Deak 
3811373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
3812121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3813b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3814b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3815121e758eSDhinakaran Pandiyan 
3816b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3817b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3818abd58f01SBen Widawsky 	}
3819121e758eSDhinakaran Pandiyan }
3820abd58f01SBen Widawsky 
382159b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
382259b7cb44STejas Upadhyay {
382359b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
382459b7cb44STejas Upadhyay 	u32 mask = SDE_GMBUS_ICP;
382559b7cb44STejas Upadhyay 
382659b7cb44STejas Upadhyay 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
382759b7cb44STejas Upadhyay }
382859b7cb44STejas Upadhyay 
3829b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3830abd58f01SBen Widawsky {
383159b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
383259b7cb44STejas Upadhyay 		icp_irq_postinstall(dev_priv);
383359b7cb44STejas Upadhyay 	else if (HAS_PCH_SPLIT(dev_priv))
3834a0a6d8cbSVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3835622364b6SPaulo Zanoni 
3836cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
3837abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3838abd58f01SBen Widawsky 
383925286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3840abd58f01SBen Widawsky }
3841abd58f01SBen Widawsky 
3842a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv)
3843a844cfbeSJosé Roberto de Souza {
3844a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3845a844cfbeSJosé Roberto de Souza 		return;
3846a844cfbeSJosé Roberto de Souza 
3847a844cfbeSJosé Roberto de Souza 	gen8_de_irq_postinstall(dev_priv);
3848a844cfbeSJosé Roberto de Souza 
3849a844cfbeSJosé Roberto de Souza 	intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
3850a844cfbeSJosé Roberto de Souza 			   GEN11_DISPLAY_IRQ_ENABLE);
3851a844cfbeSJosé Roberto de Souza }
385231604222SAnusha Srivatsa 
3853b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
385451951ae7SMika Kuoppala {
3855b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3856df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
385751951ae7SMika Kuoppala 
385829b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3859b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
386031604222SAnusha Srivatsa 
38619b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
3862a844cfbeSJosé Roberto de Souza 	gen11_de_irq_postinstall(dev_priv);
386351951ae7SMika Kuoppala 
3864b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3865df0d28c1SDhinakaran Pandiyan 
386697b492f5SLucas De Marchi 	if (HAS_MASTER_UNIT_IRQ(dev_priv)) {
386797b492f5SLucas De Marchi 		dg1_master_intr_enable(uncore->regs);
38682939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_UNIT_INTR);
386997b492f5SLucas De Marchi 	} else {
38709b77011eSTvrtko Ursulin 		gen11_master_intr_enable(uncore->regs);
38712939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ);
387251951ae7SMika Kuoppala 	}
387397b492f5SLucas De Marchi }
387451951ae7SMika Kuoppala 
3875b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
387643f328d7SVille Syrjälä {
3877cf1c97dcSAndi Shyti 	gen8_gt_irq_postinstall(&dev_priv->gt);
387843f328d7SVille Syrjälä 
3879ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38809918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3881ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3882ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3883ad22d106SVille Syrjälä 
38842939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
38852939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
388643f328d7SVille Syrjälä }
388743f328d7SVille Syrjälä 
3888b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3889c2798b19SChris Wilson {
3890b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3891c2798b19SChris Wilson 
389244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
389344d9241eSVille Syrjälä 
3894b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3895e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3896c2798b19SChris Wilson }
3897c2798b19SChris Wilson 
3898b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3899c2798b19SChris Wilson {
3900b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3901e9e9848aSVille Syrjälä 	u16 enable_mask;
3902c2798b19SChris Wilson 
39034f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
39044f5fd91fSTvrtko Ursulin 			     EMR,
39054f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3906045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3907c2798b19SChris Wilson 
3908c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3909c2798b19SChris Wilson 	dev_priv->irq_mask =
3910c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
391116659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
391216659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3913c2798b19SChris Wilson 
3914e9e9848aSVille Syrjälä 	enable_mask =
3915c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3916c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
391716659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3918e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3919e9e9848aSVille Syrjälä 
3920b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3921c2798b19SChris Wilson 
3922379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3923379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3924d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3925755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3926755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3927d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3928c2798b19SChris Wilson }
3929c2798b19SChris Wilson 
39304f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
393178c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
393278c357ddSVille Syrjälä {
39334f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
393478c357ddSVille Syrjälä 	u16 emr;
393578c357ddSVille Syrjälä 
39364f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
393778c357ddSVille Syrjälä 
393878c357ddSVille Syrjälä 	if (*eir)
39394f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
394078c357ddSVille Syrjälä 
39414f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
394278c357ddSVille Syrjälä 	if (*eir_stuck == 0)
394378c357ddSVille Syrjälä 		return;
394478c357ddSVille Syrjälä 
394578c357ddSVille Syrjälä 	/*
394678c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
394778c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
394878c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
394978c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
395078c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
395178c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
395278c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
395378c357ddSVille Syrjälä 	 * remains set.
395478c357ddSVille Syrjälä 	 */
39554f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
39564f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
39574f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
395878c357ddSVille Syrjälä }
395978c357ddSVille Syrjälä 
396078c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
396178c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
396278c357ddSVille Syrjälä {
396378c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
396478c357ddSVille Syrjälä 
396578c357ddSVille Syrjälä 	if (eir_stuck)
396600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
396700376ccfSWambui Karuga 			eir_stuck);
396878c357ddSVille Syrjälä }
396978c357ddSVille Syrjälä 
397078c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
397178c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
397278c357ddSVille Syrjälä {
397378c357ddSVille Syrjälä 	u32 emr;
397478c357ddSVille Syrjälä 
39752939eb06SJani Nikula 	*eir = intel_uncore_read(&dev_priv->uncore, EIR);
397678c357ddSVille Syrjälä 
39772939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EIR, *eir);
397878c357ddSVille Syrjälä 
39792939eb06SJani Nikula 	*eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR);
398078c357ddSVille Syrjälä 	if (*eir_stuck == 0)
398178c357ddSVille Syrjälä 		return;
398278c357ddSVille Syrjälä 
398378c357ddSVille Syrjälä 	/*
398478c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
398578c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
398678c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
398778c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
398878c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
398978c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
399078c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
399178c357ddSVille Syrjälä 	 * remains set.
399278c357ddSVille Syrjälä 	 */
39932939eb06SJani Nikula 	emr = intel_uncore_read(&dev_priv->uncore, EMR);
39942939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff);
39952939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck);
399678c357ddSVille Syrjälä }
399778c357ddSVille Syrjälä 
399878c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
399978c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
400078c357ddSVille Syrjälä {
400178c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
400278c357ddSVille Syrjälä 
400378c357ddSVille Syrjälä 	if (eir_stuck)
400400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
400500376ccfSWambui Karuga 			eir_stuck);
400678c357ddSVille Syrjälä }
400778c357ddSVille Syrjälä 
4008ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4009c2798b19SChris Wilson {
4010b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4011af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4012c2798b19SChris Wilson 
40132dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40142dd2a883SImre Deak 		return IRQ_NONE;
40152dd2a883SImre Deak 
40161f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40179102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40181f814dacSImre Deak 
4019af722d28SVille Syrjälä 	do {
4020af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
402178c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4022af722d28SVille Syrjälä 		u16 iir;
4023af722d28SVille Syrjälä 
40244f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4025c2798b19SChris Wilson 		if (iir == 0)
4026af722d28SVille Syrjälä 			break;
4027c2798b19SChris Wilson 
4028af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4029c2798b19SChris Wilson 
4030eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4031eb64343cSVille Syrjälä 		 * signalled in iir */
4032eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4033c2798b19SChris Wilson 
403478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
403578c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
403678c357ddSVille Syrjälä 
40374f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4038c2798b19SChris Wilson 
4039c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
404073c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4041c2798b19SChris Wilson 
404278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
404378c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4044af722d28SVille Syrjälä 
4045eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4046af722d28SVille Syrjälä 	} while (0);
4047c2798b19SChris Wilson 
40489c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
40499c6508b9SThomas Gleixner 
40509102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40511f814dacSImre Deak 
40521f814dacSImre Deak 	return ret;
4053c2798b19SChris Wilson }
4054c2798b19SChris Wilson 
4055b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4056a266c7d5SChris Wilson {
4057b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4058a266c7d5SChris Wilson 
405956b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40600706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
40612939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4062a266c7d5SChris Wilson 	}
4063a266c7d5SChris Wilson 
406444d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
406544d9241eSVille Syrjälä 
4066b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4067e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4068a266c7d5SChris Wilson }
4069a266c7d5SChris Wilson 
4070b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4071a266c7d5SChris Wilson {
4072b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
407338bde180SChris Wilson 	u32 enable_mask;
4074a266c7d5SChris Wilson 
40752939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE |
4076045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
407738bde180SChris Wilson 
407838bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
407938bde180SChris Wilson 	dev_priv->irq_mask =
408038bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
408138bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
408216659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
408316659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
408438bde180SChris Wilson 
408538bde180SChris Wilson 	enable_mask =
408638bde180SChris Wilson 		I915_ASLE_INTERRUPT |
408738bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
408838bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
408916659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
409038bde180SChris Wilson 		I915_USER_INTERRUPT;
409138bde180SChris Wilson 
409256b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4093a266c7d5SChris Wilson 		/* Enable in IER... */
4094a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4095a266c7d5SChris Wilson 		/* and unmask in IMR */
4096a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4097a266c7d5SChris Wilson 	}
4098a266c7d5SChris Wilson 
4099b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4100a266c7d5SChris Wilson 
4101379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4102379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4103d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4104755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4105755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4106d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4107379ef82dSDaniel Vetter 
4108c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
410920afbda2SDaniel Vetter }
411020afbda2SDaniel Vetter 
4111ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4112a266c7d5SChris Wilson {
4113b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4114af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4115a266c7d5SChris Wilson 
41162dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41172dd2a883SImre Deak 		return IRQ_NONE;
41182dd2a883SImre Deak 
41191f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41209102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41211f814dacSImre Deak 
412238bde180SChris Wilson 	do {
4123eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
412478c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4125af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4126af722d28SVille Syrjälä 		u32 iir;
4127a266c7d5SChris Wilson 
41282939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4129af722d28SVille Syrjälä 		if (iir == 0)
4130af722d28SVille Syrjälä 			break;
4131af722d28SVille Syrjälä 
4132af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4133af722d28SVille Syrjälä 
4134af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4135af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4136af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4137a266c7d5SChris Wilson 
4138eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4139eb64343cSVille Syrjälä 		 * signalled in iir */
4140eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4141a266c7d5SChris Wilson 
414278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
414378c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
414478c357ddSVille Syrjälä 
41452939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4146a266c7d5SChris Wilson 
4147a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
414873c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4149a266c7d5SChris Wilson 
415078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
415178c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4152a266c7d5SChris Wilson 
4153af722d28SVille Syrjälä 		if (hotplug_status)
4154af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4155af722d28SVille Syrjälä 
4156af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4157af722d28SVille Syrjälä 	} while (0);
4158a266c7d5SChris Wilson 
41599c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
41609c6508b9SThomas Gleixner 
41619102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41621f814dacSImre Deak 
4163a266c7d5SChris Wilson 	return ret;
4164a266c7d5SChris Wilson }
4165a266c7d5SChris Wilson 
4166b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4167a266c7d5SChris Wilson {
4168b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4169a266c7d5SChris Wilson 
41700706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
41712939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4172a266c7d5SChris Wilson 
417344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
417444d9241eSVille Syrjälä 
4175b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4176e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4177a266c7d5SChris Wilson }
4178a266c7d5SChris Wilson 
4179b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4180a266c7d5SChris Wilson {
4181b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4182bbba0a97SChris Wilson 	u32 enable_mask;
4183a266c7d5SChris Wilson 	u32 error_mask;
4184a266c7d5SChris Wilson 
4185045cebd2SVille Syrjälä 	/*
4186045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4187045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4188045cebd2SVille Syrjälä 	 */
4189045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4190045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4191045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4192045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4193045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4194045cebd2SVille Syrjälä 	} else {
4195045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4196045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4197045cebd2SVille Syrjälä 	}
41982939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, error_mask);
4199045cebd2SVille Syrjälä 
4200a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4201c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4202c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4203adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4204bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4205bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
420678c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4207bbba0a97SChris Wilson 
4208c30bb1fdSVille Syrjälä 	enable_mask =
4209c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4210c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4211c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4212c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
421378c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4214c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4215bbba0a97SChris Wilson 
421691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4217bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4218a266c7d5SChris Wilson 
4219b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4220c30bb1fdSVille Syrjälä 
4221b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4222b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4223d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4224755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4225755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4226755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4227d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4228a266c7d5SChris Wilson 
422991d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
423020afbda2SDaniel Vetter }
423120afbda2SDaniel Vetter 
423291d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
423320afbda2SDaniel Vetter {
423420afbda2SDaniel Vetter 	u32 hotplug_en;
423520afbda2SDaniel Vetter 
423667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4237b5ea2d56SDaniel Vetter 
4238adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4239e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
424091d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4241a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4242a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4243a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4244a266c7d5SChris Wilson 	*/
424591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4246a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4247a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4248a266c7d5SChris Wilson 
4249a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42500706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4251f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4252f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4253f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
42540706f17cSEgbert Eich 					     hotplug_en);
4255a266c7d5SChris Wilson }
4256a266c7d5SChris Wilson 
4257ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4258a266c7d5SChris Wilson {
4259b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4260af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4261a266c7d5SChris Wilson 
42622dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42632dd2a883SImre Deak 		return IRQ_NONE;
42642dd2a883SImre Deak 
42651f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42669102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
42671f814dacSImre Deak 
4268af722d28SVille Syrjälä 	do {
4269eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
427078c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4271af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4272af722d28SVille Syrjälä 		u32 iir;
42732c8ba29fSChris Wilson 
42742939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4275af722d28SVille Syrjälä 		if (iir == 0)
4276af722d28SVille Syrjälä 			break;
4277af722d28SVille Syrjälä 
4278af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4279af722d28SVille Syrjälä 
4280af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4281af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4282a266c7d5SChris Wilson 
4283eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4284eb64343cSVille Syrjälä 		 * signalled in iir */
4285eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4286a266c7d5SChris Wilson 
428778c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
428878c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
428978c357ddSVille Syrjälä 
42902939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4291a266c7d5SChris Wilson 
4292a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
429373c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
4294af722d28SVille Syrjälä 
4295a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
429673c8bfb7SChris Wilson 			intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
4297a266c7d5SChris Wilson 
429878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
429978c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4300515ac2bbSDaniel Vetter 
4301af722d28SVille Syrjälä 		if (hotplug_status)
4302af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4303af722d28SVille Syrjälä 
4304af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4305af722d28SVille Syrjälä 	} while (0);
4306a266c7d5SChris Wilson 
43079c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
43089c6508b9SThomas Gleixner 
43099102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
43101f814dacSImre Deak 
4311a266c7d5SChris Wilson 	return ret;
4312a266c7d5SChris Wilson }
4313a266c7d5SChris Wilson 
4314fca52a55SDaniel Vetter /**
4315fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4316fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4317fca52a55SDaniel Vetter  *
4318fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4319fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4320fca52a55SDaniel Vetter  */
4321b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4322f71d4af4SJesse Barnes {
432391c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4324cefcff8fSJoonas Lahtinen 	int i;
43258b2e326dSChris Wilson 
432674bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4327cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4328cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
43298b2e326dSChris Wilson 
4330633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4331702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
43322239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
433326705e20SSagar Arun Kamble 
43349a450b68SLucas De Marchi 	if (!HAS_DISPLAY(dev_priv))
43359a450b68SLucas De Marchi 		return;
43369a450b68SLucas De Marchi 
433796bd87b7SLucas De Marchi 	intel_hpd_init_pins(dev_priv);
433896bd87b7SLucas De Marchi 
433996bd87b7SLucas De Marchi 	intel_hpd_init_work(dev_priv);
434096bd87b7SLucas De Marchi 
434121da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
434221da2700SVille Syrjälä 
4343262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4344262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4345262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4346262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4347262fd485SChris Wilson 	 * in this case to the runtime pm.
4348262fd485SChris Wilson 	 */
4349262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4350262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4351262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4352262fd485SChris Wilson 
4353317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
43549a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
43559a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
43569a64c650SLyude Paul 	 * sideband messaging with MST.
43579a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
43589a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
43599a64c650SLyude Paul 	 */
43609a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4361317eaa95SLyude 
43622ccf2e03SChris Wilson 	if (HAS_GMCH(dev_priv)) {
43632ccf2e03SChris Wilson 		if (I915_HAS_HOTPLUG(dev_priv))
43642ccf2e03SChris Wilson 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
43652ccf2e03SChris Wilson 	} else {
4366229f31e2SLucas De Marchi 		if (HAS_PCH_DG1(dev_priv))
4367229f31e2SLucas De Marchi 			dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup;
4368373abf1aSMatt Roper 		else if (DISPLAY_VER(dev_priv) >= 11)
4369121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
437070bfb307SMatt Roper 		else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4371e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4372cec3295bSLyude Paul 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
4373cec3295bSLyude Paul 			dev_priv->display.hpd_irq_setup = icp_hpd_irq_setup;
4374c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
43756dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43766dbf30ceSVille Syrjälä 		else
43773a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4378f71d4af4SJesse Barnes 	}
43792ccf2e03SChris Wilson }
438020afbda2SDaniel Vetter 
4381fca52a55SDaniel Vetter /**
4382cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4383cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4384cefcff8fSJoonas Lahtinen  *
4385cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4386cefcff8fSJoonas Lahtinen  */
4387cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4388cefcff8fSJoonas Lahtinen {
4389cefcff8fSJoonas Lahtinen 	int i;
4390cefcff8fSJoonas Lahtinen 
4391cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4392cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4393cefcff8fSJoonas Lahtinen }
4394cefcff8fSJoonas Lahtinen 
4395b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4396b318b824SVille Syrjälä {
4397b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4398b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4399b318b824SVille Syrjälä 			return cherryview_irq_handler;
4400b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4401b318b824SVille Syrjälä 			return valleyview_irq_handler;
4402b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4403b318b824SVille Syrjälä 			return i965_irq_handler;
4404b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4405b318b824SVille Syrjälä 			return i915_irq_handler;
4406b318b824SVille Syrjälä 		else
4407b318b824SVille Syrjälä 			return i8xx_irq_handler;
4408b318b824SVille Syrjälä 	} else {
440997b492f5SLucas De Marchi 		if (HAS_MASTER_UNIT_IRQ(dev_priv))
441097b492f5SLucas De Marchi 			return dg1_irq_handler;
4411b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4412b318b824SVille Syrjälä 			return gen11_irq_handler;
4413b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4414b318b824SVille Syrjälä 			return gen8_irq_handler;
4415b318b824SVille Syrjälä 		else
44169eae5e27SLucas De Marchi 			return ilk_irq_handler;
4417b318b824SVille Syrjälä 	}
4418b318b824SVille Syrjälä }
4419b318b824SVille Syrjälä 
4420b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4421b318b824SVille Syrjälä {
4422b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4423b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4424b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4425b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4426b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4427b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4428b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4429b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4430b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4431b318b824SVille Syrjälä 		else
4432b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4433b318b824SVille Syrjälä 	} else {
4434b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4435b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4436b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4437b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4438b318b824SVille Syrjälä 		else
44399eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4440b318b824SVille Syrjälä 	}
4441b318b824SVille Syrjälä }
4442b318b824SVille Syrjälä 
4443b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4444b318b824SVille Syrjälä {
4445b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4446b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4447b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4448b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4449b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4450b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4451b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4452b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4453b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4454b318b824SVille Syrjälä 		else
4455b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4456b318b824SVille Syrjälä 	} else {
4457b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4458b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4459b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4460b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4461b318b824SVille Syrjälä 		else
44629eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4463b318b824SVille Syrjälä 	}
4464b318b824SVille Syrjälä }
4465b318b824SVille Syrjälä 
4466cefcff8fSJoonas Lahtinen /**
4467fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4468fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4469fca52a55SDaniel Vetter  *
4470fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4471fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4472fca52a55SDaniel Vetter  *
4473fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4474fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4475fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4476fca52a55SDaniel Vetter  */
44772aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44782aeb7d3aSDaniel Vetter {
44798ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4480b318b824SVille Syrjälä 	int ret;
4481b318b824SVille Syrjälä 
44822aeb7d3aSDaniel Vetter 	/*
44832aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44842aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44852aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44862aeb7d3aSDaniel Vetter 	 */
4487ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
44882aeb7d3aSDaniel Vetter 
4489b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
4490b318b824SVille Syrjälä 
4491b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4492b318b824SVille Syrjälä 
4493b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4494b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4495b318b824SVille Syrjälä 	if (ret < 0) {
4496b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
4497b318b824SVille Syrjälä 		return ret;
4498b318b824SVille Syrjälä 	}
4499b318b824SVille Syrjälä 
4500b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4501b318b824SVille Syrjälä 
4502b318b824SVille Syrjälä 	return ret;
45032aeb7d3aSDaniel Vetter }
45042aeb7d3aSDaniel Vetter 
4505fca52a55SDaniel Vetter /**
4506fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4507fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4508fca52a55SDaniel Vetter  *
4509fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4510fca52a55SDaniel Vetter  * resources acquired in the init functions.
4511fca52a55SDaniel Vetter  */
45122aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45132aeb7d3aSDaniel Vetter {
45148ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4515b318b824SVille Syrjälä 
4516b318b824SVille Syrjälä 	/*
4517789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4518789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4519789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4520789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4521b318b824SVille Syrjälä 	 */
4522b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
4523b318b824SVille Syrjälä 		return;
4524b318b824SVille Syrjälä 
4525b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
4526b318b824SVille Syrjälä 
4527b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4528b318b824SVille Syrjälä 
4529b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4530b318b824SVille Syrjälä 
45312aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4532ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
45332aeb7d3aSDaniel Vetter }
45342aeb7d3aSDaniel Vetter 
4535fca52a55SDaniel Vetter /**
4536fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4537fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4538fca52a55SDaniel Vetter  *
4539fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4540fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4541fca52a55SDaniel Vetter  */
4542b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4543c67a470bSPaulo Zanoni {
4544b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4545ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4546315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4547c67a470bSPaulo Zanoni }
4548c67a470bSPaulo Zanoni 
4549fca52a55SDaniel Vetter /**
4550fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4551fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4552fca52a55SDaniel Vetter  *
4553fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4554fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4555fca52a55SDaniel Vetter  */
4556b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4557c67a470bSPaulo Zanoni {
4558ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4559b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4560b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4561c67a470bSPaulo Zanoni }
4562d64575eeSJani Nikula 
4563d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4564d64575eeSJani Nikula {
4565d64575eeSJani Nikula 	/*
4566d64575eeSJani Nikula 	 * We only use drm_irq_uninstall() at unload and VT switch, so
4567d64575eeSJani Nikula 	 * this is the only thing we need to check.
4568d64575eeSJani Nikula 	 */
4569d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4570d64575eeSJani Nikula }
4571d64575eeSJani Nikula 
4572d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4573d64575eeSJani Nikula {
45748ff5446aSThomas Zimmermann 	synchronize_irq(to_pci_dev(i915->drm.dev)->irq);
4575d64575eeSJani Nikula }
4576