1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33c0e09200SDave Airlie #include "drmP.h" 34c0e09200SDave Airlie #include "drm.h" 35c0e09200SDave Airlie #include "i915_drm.h" 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 41c0e09200SDave Airlie 427c463586SKeith Packard /** 437c463586SKeith Packard * Interrupts that are always left unmasked. 447c463586SKeith Packard * 457c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 467c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 477c463586SKeith Packard * PIPESTAT alone. 487c463586SKeith Packard */ 496b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 506b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 510a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5263eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 536b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 546b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5563eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 56ed4cb414SEric Anholt 577c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 58d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 597c463586SKeith Packard 6079e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 6179e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6279e53945SJesse Barnes 6379e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6479e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6579e53945SJesse Barnes 6679e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6779e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6879e53945SJesse Barnes 69036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 70995b6762SChris Wilson static void 71f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 72036a4a7dSZhenyu Wang { 731ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 741ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 751ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 763143a2bfSChris Wilson POSTING_READ(DEIMR); 77036a4a7dSZhenyu Wang } 78036a4a7dSZhenyu Wang } 79036a4a7dSZhenyu Wang 80036a4a7dSZhenyu Wang static inline void 81f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 82036a4a7dSZhenyu Wang { 831ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 841ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 851ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 863143a2bfSChris Wilson POSTING_READ(DEIMR); 87036a4a7dSZhenyu Wang } 88036a4a7dSZhenyu Wang } 89036a4a7dSZhenyu Wang 907c463586SKeith Packard void 917c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 927c463586SKeith Packard { 937c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 949db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 957c463586SKeith Packard 967c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 977c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 987c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 993143a2bfSChris Wilson POSTING_READ(reg); 1007c463586SKeith Packard } 1017c463586SKeith Packard } 1027c463586SKeith Packard 1037c463586SKeith Packard void 1047c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1057c463586SKeith Packard { 1067c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1079db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 1087c463586SKeith Packard 1097c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1107c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1113143a2bfSChris Wilson POSTING_READ(reg); 1127c463586SKeith Packard } 1137c463586SKeith Packard } 1147c463586SKeith Packard 115c0e09200SDave Airlie /** 11601c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 11701c66889SZhao Yakui */ 11801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 11901c66889SZhao Yakui { 1201ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1211ec14ad3SChris Wilson unsigned long irqflags; 1221ec14ad3SChris Wilson 1237e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 1247e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 1257e231dbeSJesse Barnes return; 1267e231dbeSJesse Barnes 1271ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 12801c66889SZhao Yakui 129c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 130f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 131edcb49caSZhao Yakui else { 13201c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 133d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 134a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 135edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 136d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 137edcb49caSZhao Yakui } 1381ec14ad3SChris Wilson 1391ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14001c66889SZhao Yakui } 14101c66889SZhao Yakui 14201c66889SZhao Yakui /** 1430a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1440a3e67a4SJesse Barnes * @dev: DRM device 1450a3e67a4SJesse Barnes * @pipe: pipe to check 1460a3e67a4SJesse Barnes * 1470a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1480a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1490a3e67a4SJesse Barnes * before reading such registers if unsure. 1500a3e67a4SJesse Barnes */ 1510a3e67a4SJesse Barnes static int 1520a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1530a3e67a4SJesse Barnes { 1540a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1555eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1560a3e67a4SJesse Barnes } 1570a3e67a4SJesse Barnes 15842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 15942f52ef8SKeith Packard * we use as a pipe index 16042f52ef8SKeith Packard */ 161f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1620a3e67a4SJesse Barnes { 1630a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1640a3e67a4SJesse Barnes unsigned long high_frame; 1650a3e67a4SJesse Barnes unsigned long low_frame; 1665eddb70bSChris Wilson u32 high1, high2, low; 1670a3e67a4SJesse Barnes 1680a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 16944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1709db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1710a3e67a4SJesse Barnes return 0; 1720a3e67a4SJesse Barnes } 1730a3e67a4SJesse Barnes 1749db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1759db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1765eddb70bSChris Wilson 1770a3e67a4SJesse Barnes /* 1780a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1790a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1800a3e67a4SJesse Barnes * register. 1810a3e67a4SJesse Barnes */ 1820a3e67a4SJesse Barnes do { 1835eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1845eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1855eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1860a3e67a4SJesse Barnes } while (high1 != high2); 1870a3e67a4SJesse Barnes 1885eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1895eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1905eddb70bSChris Wilson return (high1 << 8) | low; 1910a3e67a4SJesse Barnes } 1920a3e67a4SJesse Barnes 193f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1949880b7a5SJesse Barnes { 1959880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1969db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1979880b7a5SJesse Barnes 1989880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 19944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 2009db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2019880b7a5SJesse Barnes return 0; 2029880b7a5SJesse Barnes } 2039880b7a5SJesse Barnes 2049880b7a5SJesse Barnes return I915_READ(reg); 2059880b7a5SJesse Barnes } 2069880b7a5SJesse Barnes 207f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 2080af7e4dfSMario Kleiner int *vpos, int *hpos) 2090af7e4dfSMario Kleiner { 2100af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2110af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 2120af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 2130af7e4dfSMario Kleiner bool in_vbl = true; 2140af7e4dfSMario Kleiner int ret = 0; 2150af7e4dfSMario Kleiner 2160af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 2170af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 2189db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 2190af7e4dfSMario Kleiner return 0; 2200af7e4dfSMario Kleiner } 2210af7e4dfSMario Kleiner 2220af7e4dfSMario Kleiner /* Get vtotal. */ 2230af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 2240af7e4dfSMario Kleiner 2250af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2260af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2270af7e4dfSMario Kleiner * scanout position from Display scan line register. 2280af7e4dfSMario Kleiner */ 2290af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2300af7e4dfSMario Kleiner 2310af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2320af7e4dfSMario Kleiner * horizontal scanout position. 2330af7e4dfSMario Kleiner */ 2340af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2350af7e4dfSMario Kleiner *hpos = 0; 2360af7e4dfSMario Kleiner } else { 2370af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2380af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2390af7e4dfSMario Kleiner * scanout position. 2400af7e4dfSMario Kleiner */ 2410af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2420af7e4dfSMario Kleiner 2430af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2440af7e4dfSMario Kleiner *vpos = position / htotal; 2450af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2460af7e4dfSMario Kleiner } 2470af7e4dfSMario Kleiner 2480af7e4dfSMario Kleiner /* Query vblank area. */ 2490af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2500af7e4dfSMario Kleiner 2510af7e4dfSMario Kleiner /* Test position against vblank region. */ 2520af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2530af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2540af7e4dfSMario Kleiner 2550af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2560af7e4dfSMario Kleiner in_vbl = false; 2570af7e4dfSMario Kleiner 2580af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2590af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2600af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2610af7e4dfSMario Kleiner 2620af7e4dfSMario Kleiner /* Readouts valid? */ 2630af7e4dfSMario Kleiner if (vbl > 0) 2640af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2650af7e4dfSMario Kleiner 2660af7e4dfSMario Kleiner /* In vblank? */ 2670af7e4dfSMario Kleiner if (in_vbl) 2680af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2690af7e4dfSMario Kleiner 2700af7e4dfSMario Kleiner return ret; 2710af7e4dfSMario Kleiner } 2720af7e4dfSMario Kleiner 273f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2740af7e4dfSMario Kleiner int *max_error, 2750af7e4dfSMario Kleiner struct timeval *vblank_time, 2760af7e4dfSMario Kleiner unsigned flags) 2770af7e4dfSMario Kleiner { 2784041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2794041b853SChris Wilson struct drm_crtc *crtc; 2800af7e4dfSMario Kleiner 2814041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2824041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2830af7e4dfSMario Kleiner return -EINVAL; 2840af7e4dfSMario Kleiner } 2850af7e4dfSMario Kleiner 2860af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2874041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2884041b853SChris Wilson if (crtc == NULL) { 2894041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2904041b853SChris Wilson return -EINVAL; 2914041b853SChris Wilson } 2924041b853SChris Wilson 2934041b853SChris Wilson if (!crtc->enabled) { 2944041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2954041b853SChris Wilson return -EBUSY; 2964041b853SChris Wilson } 2970af7e4dfSMario Kleiner 2980af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2994041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 3004041b853SChris Wilson vblank_time, flags, 3014041b853SChris Wilson crtc); 3020af7e4dfSMario Kleiner } 3030af7e4dfSMario Kleiner 3045ca58282SJesse Barnes /* 3055ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 3065ca58282SJesse Barnes */ 3075ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 3085ca58282SJesse Barnes { 3095ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3105ca58282SJesse Barnes hotplug_work); 3115ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 312c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 3134ef69c7aSChris Wilson struct intel_encoder *encoder; 3145ca58282SJesse Barnes 315a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 316e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 317e67189abSJesse Barnes 3184ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 3194ef69c7aSChris Wilson if (encoder->hot_plug) 3204ef69c7aSChris Wilson encoder->hot_plug(encoder); 321c31c4ba3SKeith Packard 32240ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 32340ee3381SKeith Packard 3245ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 325eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3265ca58282SJesse Barnes } 3275ca58282SJesse Barnes 328f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 329f97108d1SJesse Barnes { 330f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 331b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 332f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 333f97108d1SJesse Barnes 3347648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 335b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 336b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 337f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 338f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 339f97108d1SJesse Barnes 340f97108d1SJesse Barnes /* Handle RCS change request from hw */ 341b5b72e89SMatthew Garrett if (busy_up > max_avg) { 342f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 343f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 344f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 345f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 346b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 347f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 348f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 349f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 350f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 351f97108d1SJesse Barnes } 352f97108d1SJesse Barnes 3537648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 354f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 355f97108d1SJesse Barnes 356f97108d1SJesse Barnes return; 357f97108d1SJesse Barnes } 358f97108d1SJesse Barnes 359549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 360549f7365SChris Wilson struct intel_ring_buffer *ring) 361549f7365SChris Wilson { 362549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 363475553deSChris Wilson u32 seqno; 3649862e600SChris Wilson 365475553deSChris Wilson if (ring->obj == NULL) 366475553deSChris Wilson return; 367475553deSChris Wilson 368475553deSChris Wilson seqno = ring->get_seqno(ring); 369db53a302SChris Wilson trace_i915_gem_request_complete(ring, seqno); 3709862e600SChris Wilson 3719862e600SChris Wilson ring->irq_seqno = seqno; 372549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3733e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 374549f7365SChris Wilson dev_priv->hangcheck_count = 0; 375549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 3763e0dc6b0SBen Widawsky jiffies + 3773e0dc6b0SBen Widawsky msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 3783e0dc6b0SBen Widawsky } 379549f7365SChris Wilson } 380549f7365SChris Wilson 3814912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3823b8d8d91SJesse Barnes { 3834912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3844912d041SBen Widawsky rps_work); 3853b8d8d91SJesse Barnes u8 new_delay = dev_priv->cur_delay; 3864912d041SBen Widawsky u32 pm_iir, pm_imr; 3873b8d8d91SJesse Barnes 3884912d041SBen Widawsky spin_lock_irq(&dev_priv->rps_lock); 3894912d041SBen Widawsky pm_iir = dev_priv->pm_iir; 3904912d041SBen Widawsky dev_priv->pm_iir = 0; 3914912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 392a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 3934912d041SBen Widawsky spin_unlock_irq(&dev_priv->rps_lock); 3944912d041SBen Widawsky 3953b8d8d91SJesse Barnes if (!pm_iir) 3963b8d8d91SJesse Barnes return; 3973b8d8d91SJesse Barnes 3984912d041SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 3993b8d8d91SJesse Barnes if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 4003b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 4013b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay + 1; 4023b8d8d91SJesse Barnes if (new_delay > dev_priv->max_delay) 4033b8d8d91SJesse Barnes new_delay = dev_priv->max_delay; 4043b8d8d91SJesse Barnes } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) { 4054912d041SBen Widawsky gen6_gt_force_wake_get(dev_priv); 4063b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 4073b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay - 1; 4083b8d8d91SJesse Barnes if (new_delay < dev_priv->min_delay) { 4093b8d8d91SJesse Barnes new_delay = dev_priv->min_delay; 4103b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 4113b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) | 4123b8d8d91SJesse Barnes ((new_delay << 16) & 0x3f0000)); 4133b8d8d91SJesse Barnes } else { 4143b8d8d91SJesse Barnes /* Make sure we continue to get down interrupts 4153b8d8d91SJesse Barnes * until we hit the minimum frequency */ 4163b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 4173b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000); 4183b8d8d91SJesse Barnes } 4194912d041SBen Widawsky gen6_gt_force_wake_put(dev_priv); 4203b8d8d91SJesse Barnes } 4213b8d8d91SJesse Barnes 4224912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 4233b8d8d91SJesse Barnes dev_priv->cur_delay = new_delay; 4243b8d8d91SJesse Barnes 4254912d041SBen Widawsky /* 4264912d041SBen Widawsky * rps_lock not held here because clearing is non-destructive. There is 4274912d041SBen Widawsky * an *extremely* unlikely race with gen6_rps_enable() that is prevented 4284912d041SBen Widawsky * by holding struct_mutex for the duration of the write. 4294912d041SBen Widawsky */ 4304912d041SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 4313b8d8d91SJesse Barnes } 4323b8d8d91SJesse Barnes 433e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 434e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 435e7b4c6b1SDaniel Vetter u32 gt_iir) 436e7b4c6b1SDaniel Vetter { 437e7b4c6b1SDaniel Vetter 438e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 439e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 440e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 441e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 442e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 443e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 444e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 445e7b4c6b1SDaniel Vetter 446e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 447e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 448e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 449e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 450e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 451e7b4c6b1SDaniel Vetter } 452e7b4c6b1SDaniel Vetter } 453e7b4c6b1SDaniel Vetter 454fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 455fc6826d1SChris Wilson u32 pm_iir) 456fc6826d1SChris Wilson { 457fc6826d1SChris Wilson unsigned long flags; 458fc6826d1SChris Wilson 459fc6826d1SChris Wilson /* 460fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 461fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 462fc6826d1SChris Wilson * displays a case where we've unsafely cleared 463fc6826d1SChris Wilson * dev_priv->pm_iir. Although missing an interrupt of the same 464fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 465fc6826d1SChris Wilson * 466fc6826d1SChris Wilson * The mask bit in IMR is cleared by rps_work. 467fc6826d1SChris Wilson */ 468fc6826d1SChris Wilson 469fc6826d1SChris Wilson spin_lock_irqsave(&dev_priv->rps_lock, flags); 470fc6826d1SChris Wilson WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n"); 471fc6826d1SChris Wilson dev_priv->pm_iir |= pm_iir; 472fc6826d1SChris Wilson I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir); 473fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 474fc6826d1SChris Wilson spin_unlock_irqrestore(&dev_priv->rps_lock, flags); 475fc6826d1SChris Wilson 476fc6826d1SChris Wilson queue_work(dev_priv->wq, &dev_priv->rps_work); 477fc6826d1SChris Wilson } 478fc6826d1SChris Wilson 4797e231dbeSJesse Barnes static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS) 4807e231dbeSJesse Barnes { 4817e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 4827e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 4837e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 4847e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 4857e231dbeSJesse Barnes unsigned long irqflags; 4867e231dbeSJesse Barnes int pipe; 4877e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 4887e231dbeSJesse Barnes u32 vblank_status; 4897e231dbeSJesse Barnes int vblank = 0; 4907e231dbeSJesse Barnes bool blc_event; 4917e231dbeSJesse Barnes 4927e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 4937e231dbeSJesse Barnes 4947e231dbeSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS | 4957e231dbeSJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS; 4967e231dbeSJesse Barnes 4977e231dbeSJesse Barnes while (true) { 4987e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 4997e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 5007e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 5017e231dbeSJesse Barnes 5027e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 5037e231dbeSJesse Barnes goto out; 5047e231dbeSJesse Barnes 5057e231dbeSJesse Barnes ret = IRQ_HANDLED; 5067e231dbeSJesse Barnes 507e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 5087e231dbeSJesse Barnes 5097e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 5107e231dbeSJesse Barnes for_each_pipe(pipe) { 5117e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 5127e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 5137e231dbeSJesse Barnes 5147e231dbeSJesse Barnes /* 5157e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 5167e231dbeSJesse Barnes */ 5177e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 5187e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 5197e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 5207e231dbeSJesse Barnes pipe_name(pipe)); 5217e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 5227e231dbeSJesse Barnes } 5237e231dbeSJesse Barnes } 5247e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 5257e231dbeSJesse Barnes 5267e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 5277e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 5287e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 5297e231dbeSJesse Barnes 5307e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 5317e231dbeSJesse Barnes hotplug_status); 5327e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5337e231dbeSJesse Barnes queue_work(dev_priv->wq, 5347e231dbeSJesse Barnes &dev_priv->hotplug_work); 5357e231dbeSJesse Barnes 5367e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5377e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5387e231dbeSJesse Barnes } 5397e231dbeSJesse Barnes 5407e231dbeSJesse Barnes 5417e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) { 5427e231dbeSJesse Barnes drm_handle_vblank(dev, 0); 5437e231dbeSJesse Barnes vblank++; 5447e231dbeSJesse Barnes if (!dev_priv->flip_pending_is_done) { 5457e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5467e231dbeSJesse Barnes } 5477e231dbeSJesse Barnes } 5487e231dbeSJesse Barnes 5497e231dbeSJesse Barnes if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) { 5507e231dbeSJesse Barnes drm_handle_vblank(dev, 1); 5517e231dbeSJesse Barnes vblank++; 5527e231dbeSJesse Barnes if (!dev_priv->flip_pending_is_done) { 5537e231dbeSJesse Barnes intel_finish_page_flip(dev, 0); 5547e231dbeSJesse Barnes } 5557e231dbeSJesse Barnes } 5567e231dbeSJesse Barnes 5577e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 5587e231dbeSJesse Barnes blc_event = true; 5597e231dbeSJesse Barnes 560fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 561fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 5627e231dbeSJesse Barnes 5637e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 5647e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 5657e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 5667e231dbeSJesse Barnes } 5677e231dbeSJesse Barnes 5687e231dbeSJesse Barnes out: 5697e231dbeSJesse Barnes return ret; 5707e231dbeSJesse Barnes } 5717e231dbeSJesse Barnes 572776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev) 573776ad806SJesse Barnes { 574776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 575776ad806SJesse Barnes u32 pch_iir; 5769db4a9c7SJesse Barnes int pipe; 577776ad806SJesse Barnes 578776ad806SJesse Barnes pch_iir = I915_READ(SDEIIR); 579776ad806SJesse Barnes 580776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 581776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 582776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 583776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 584776ad806SJesse Barnes 585776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 586776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 587776ad806SJesse Barnes 588776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 589776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 590776ad806SJesse Barnes 591776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 592776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 593776ad806SJesse Barnes 594776ad806SJesse Barnes if (pch_iir & SDE_POISON) 595776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 596776ad806SJesse Barnes 5979db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 5989db4a9c7SJesse Barnes for_each_pipe(pipe) 5999db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 6009db4a9c7SJesse Barnes pipe_name(pipe), 6019db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 602776ad806SJesse Barnes 603776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 604776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 605776ad806SJesse Barnes 606776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 607776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 608776ad806SJesse Barnes 609776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 610776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 611776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 612776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 613776ad806SJesse Barnes } 614776ad806SJesse Barnes 615f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS) 616b1f14ad0SJesse Barnes { 617b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 618b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 619b1f14ad0SJesse Barnes int ret = IRQ_NONE; 620b1f14ad0SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 621b1f14ad0SJesse Barnes struct drm_i915_master_private *master_priv; 622b1f14ad0SJesse Barnes 623b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 624b1f14ad0SJesse Barnes 625b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 626b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 627b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 628b1f14ad0SJesse Barnes POSTING_READ(DEIER); 629b1f14ad0SJesse Barnes 630b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 631b1f14ad0SJesse Barnes gt_iir = I915_READ(GTIIR); 632b1f14ad0SJesse Barnes pch_iir = I915_READ(SDEIIR); 633b1f14ad0SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 634b1f14ad0SJesse Barnes 635b1f14ad0SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0) 636b1f14ad0SJesse Barnes goto done; 637b1f14ad0SJesse Barnes 638b1f14ad0SJesse Barnes ret = IRQ_HANDLED; 639b1f14ad0SJesse Barnes 640b1f14ad0SJesse Barnes if (dev->primary->master) { 641b1f14ad0SJesse Barnes master_priv = dev->primary->master->driver_priv; 642b1f14ad0SJesse Barnes if (master_priv->sarea_priv) 643b1f14ad0SJesse Barnes master_priv->sarea_priv->last_dispatch = 644b1f14ad0SJesse Barnes READ_BREADCRUMB(dev_priv); 645b1f14ad0SJesse Barnes } 646b1f14ad0SJesse Barnes 647e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 648b1f14ad0SJesse Barnes 649b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 650b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 651b1f14ad0SJesse Barnes 652b1f14ad0SJesse Barnes if (de_iir & DE_PLANEA_FLIP_DONE_IVB) { 653b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 0); 654b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 0); 655b1f14ad0SJesse Barnes } 656b1f14ad0SJesse Barnes 657b1f14ad0SJesse Barnes if (de_iir & DE_PLANEB_FLIP_DONE_IVB) { 658b1f14ad0SJesse Barnes intel_prepare_page_flip(dev, 1); 659b1f14ad0SJesse Barnes intel_finish_page_flip_plane(dev, 1); 660b1f14ad0SJesse Barnes } 661b1f14ad0SJesse Barnes 662b1f14ad0SJesse Barnes if (de_iir & DE_PIPEA_VBLANK_IVB) 663b1f14ad0SJesse Barnes drm_handle_vblank(dev, 0); 664b1f14ad0SJesse Barnes 665f6b07f45SDan Carpenter if (de_iir & DE_PIPEB_VBLANK_IVB) 666b1f14ad0SJesse Barnes drm_handle_vblank(dev, 1); 667b1f14ad0SJesse Barnes 668b1f14ad0SJesse Barnes /* check event from PCH */ 669b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 670b1f14ad0SJesse Barnes if (pch_iir & SDE_HOTPLUG_MASK_CPT) 671b1f14ad0SJesse Barnes queue_work(dev_priv->wq, &dev_priv->hotplug_work); 672b1f14ad0SJesse Barnes pch_irq_handler(dev); 673b1f14ad0SJesse Barnes } 674b1f14ad0SJesse Barnes 675fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 676fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 677b1f14ad0SJesse Barnes 678b1f14ad0SJesse Barnes /* should clear PCH hotplug event before clear CPU irq */ 679b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, pch_iir); 680b1f14ad0SJesse Barnes I915_WRITE(GTIIR, gt_iir); 681b1f14ad0SJesse Barnes I915_WRITE(DEIIR, de_iir); 682b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 683b1f14ad0SJesse Barnes 684b1f14ad0SJesse Barnes done: 685b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 686b1f14ad0SJesse Barnes POSTING_READ(DEIER); 687b1f14ad0SJesse Barnes 688b1f14ad0SJesse Barnes return ret; 689b1f14ad0SJesse Barnes } 690b1f14ad0SJesse Barnes 691e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 692e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 693e7b4c6b1SDaniel Vetter u32 gt_iir) 694e7b4c6b1SDaniel Vetter { 695e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 696e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 697e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 698e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 699e7b4c6b1SDaniel Vetter } 700e7b4c6b1SDaniel Vetter 701f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS) 702036a4a7dSZhenyu Wang { 7034697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 704036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 705036a4a7dSZhenyu Wang int ret = IRQ_NONE; 7063b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 7072d7b8366SYuanhan Liu u32 hotplug_mask; 708036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 709881f47b6SXiang, Haihao 7104697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 7114697995bSJesse Barnes 7122d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 7132d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 7142d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7153143a2bfSChris Wilson POSTING_READ(DEIER); 7162d109a84SZou, Nanhai 717036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 718036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 719c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 7203b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 721036a4a7dSZhenyu Wang 7223b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 7233b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 724c7c85101SZou Nan hai goto done; 725036a4a7dSZhenyu Wang 7262d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 7272d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 7282d7b8366SYuanhan Liu else 7292d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 7302d7b8366SYuanhan Liu 731036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 732036a4a7dSZhenyu Wang 733036a4a7dSZhenyu Wang if (dev->primary->master) { 734036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 735036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 736036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 737036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 738036a4a7dSZhenyu Wang } 739036a4a7dSZhenyu Wang 740e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 741e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 742e7b4c6b1SDaniel Vetter else 743e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 744036a4a7dSZhenyu Wang 74501c66889SZhao Yakui if (de_iir & DE_GSE) 7463b617967SChris Wilson intel_opregion_gse_intr(dev); 74701c66889SZhao Yakui 748f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 749013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 7502bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 751013d5aa2SJesse Barnes } 752013d5aa2SJesse Barnes 753f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 754f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 7552bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 756013d5aa2SJesse Barnes } 757c062df61SLi Peng 758f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 759f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 760f072d2e7SZhenyu Wang 761f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 762f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 763f072d2e7SZhenyu Wang 764c650156aSZhenyu Wang /* check event from PCH */ 765776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 766776ad806SJesse Barnes if (pch_iir & hotplug_mask) 767c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 768776ad806SJesse Barnes pch_irq_handler(dev); 769776ad806SJesse Barnes } 770c650156aSZhenyu Wang 771f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 7727648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 773f97108d1SJesse Barnes i915_handle_rps_change(dev); 774f97108d1SJesse Barnes } 775f97108d1SJesse Barnes 776fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 777fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 7783b8d8d91SJesse Barnes 779c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 780c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 781c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 782c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 7834912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 784036a4a7dSZhenyu Wang 785c7c85101SZou Nan hai done: 7862d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 7873143a2bfSChris Wilson POSTING_READ(DEIER); 7882d109a84SZou, Nanhai 789036a4a7dSZhenyu Wang return ret; 790036a4a7dSZhenyu Wang } 791036a4a7dSZhenyu Wang 7928a905236SJesse Barnes /** 7938a905236SJesse Barnes * i915_error_work_func - do process context error handling work 7948a905236SJesse Barnes * @work: work struct 7958a905236SJesse Barnes * 7968a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 7978a905236SJesse Barnes * was detected. 7988a905236SJesse Barnes */ 7998a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 8008a905236SJesse Barnes { 8018a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8028a905236SJesse Barnes error_work); 8038a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 804f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 805f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 806f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 8078a905236SJesse Barnes 808f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 8098a905236SJesse Barnes 810ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 81144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 812f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 813f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 814ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 815f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 816f316a42cSBen Gamari } 81730dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 818f316a42cSBen Gamari } 8198a905236SJesse Barnes } 8208a905236SJesse Barnes 8213bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 8229df30794SChris Wilson static struct drm_i915_error_object * 823bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 82405394f39SChris Wilson struct drm_i915_gem_object *src) 8259df30794SChris Wilson { 8269df30794SChris Wilson struct drm_i915_error_object *dst; 8279df30794SChris Wilson int page, page_count; 828e56660ddSChris Wilson u32 reloc_offset; 8299df30794SChris Wilson 83005394f39SChris Wilson if (src == NULL || src->pages == NULL) 8319df30794SChris Wilson return NULL; 8329df30794SChris Wilson 83305394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 8349df30794SChris Wilson 8359df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC); 8369df30794SChris Wilson if (dst == NULL) 8379df30794SChris Wilson return NULL; 8389df30794SChris Wilson 83905394f39SChris Wilson reloc_offset = src->gtt_offset; 8409df30794SChris Wilson for (page = 0; page < page_count; page++) { 841788885aeSAndrew Morton unsigned long flags; 842e56660ddSChris Wilson void *d; 843788885aeSAndrew Morton 844e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 8459df30794SChris Wilson if (d == NULL) 8469df30794SChris Wilson goto unwind; 847e56660ddSChris Wilson 848788885aeSAndrew Morton local_irq_save(flags); 84974898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 85074898d7eSDaniel Vetter src->has_global_gtt_mapping) { 851172975aaSChris Wilson void __iomem *s; 852172975aaSChris Wilson 853172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 854172975aaSChris Wilson * It's part of the error state, and this hopefully 855172975aaSChris Wilson * captures what the GPU read. 856172975aaSChris Wilson */ 857172975aaSChris Wilson 858e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 8593e4d3af5SPeter Zijlstra reloc_offset); 860e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 8613e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 862172975aaSChris Wilson } else { 863172975aaSChris Wilson void *s; 864172975aaSChris Wilson 865172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 866172975aaSChris Wilson 867172975aaSChris Wilson s = kmap_atomic(src->pages[page]); 868172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 869172975aaSChris Wilson kunmap_atomic(s); 870172975aaSChris Wilson 871172975aaSChris Wilson drm_clflush_pages(&src->pages[page], 1); 872172975aaSChris Wilson } 873788885aeSAndrew Morton local_irq_restore(flags); 874e56660ddSChris Wilson 8759df30794SChris Wilson dst->pages[page] = d; 876e56660ddSChris Wilson 877e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 8789df30794SChris Wilson } 8799df30794SChris Wilson dst->page_count = page_count; 88005394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 8819df30794SChris Wilson 8829df30794SChris Wilson return dst; 8839df30794SChris Wilson 8849df30794SChris Wilson unwind: 8859df30794SChris Wilson while (page--) 8869df30794SChris Wilson kfree(dst->pages[page]); 8879df30794SChris Wilson kfree(dst); 8889df30794SChris Wilson return NULL; 8899df30794SChris Wilson } 8909df30794SChris Wilson 8919df30794SChris Wilson static void 8929df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 8939df30794SChris Wilson { 8949df30794SChris Wilson int page; 8959df30794SChris Wilson 8969df30794SChris Wilson if (obj == NULL) 8979df30794SChris Wilson return; 8989df30794SChris Wilson 8999df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 9009df30794SChris Wilson kfree(obj->pages[page]); 9019df30794SChris Wilson 9029df30794SChris Wilson kfree(obj); 9039df30794SChris Wilson } 9049df30794SChris Wilson 9059df30794SChris Wilson static void 9069df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 9079df30794SChris Wilson struct drm_i915_error_state *error) 9089df30794SChris Wilson { 909e2f973d5SChris Wilson int i; 910e2f973d5SChris Wilson 91152d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 91252d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 91352d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 91452d39a21SChris Wilson kfree(error->ring[i].requests); 91552d39a21SChris Wilson } 916e2f973d5SChris Wilson 9179df30794SChris Wilson kfree(error->active_bo); 9186ef3d427SChris Wilson kfree(error->overlay); 9199df30794SChris Wilson kfree(error); 9209df30794SChris Wilson } 9211b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 9221b50247aSChris Wilson struct drm_i915_gem_object *obj) 923c724e8a9SChris Wilson { 924c724e8a9SChris Wilson err->size = obj->base.size; 925c724e8a9SChris Wilson err->name = obj->base.name; 926c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 927c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 928c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 929c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 930c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 931c724e8a9SChris Wilson err->pinned = 0; 932c724e8a9SChris Wilson if (obj->pin_count > 0) 933c724e8a9SChris Wilson err->pinned = 1; 934c724e8a9SChris Wilson if (obj->user_pin_count > 0) 935c724e8a9SChris Wilson err->pinned = -1; 936c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 937c724e8a9SChris Wilson err->dirty = obj->dirty; 938c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 93996154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 94093dfb40cSChris Wilson err->cache_level = obj->cache_level; 9411b50247aSChris Wilson } 942c724e8a9SChris Wilson 9431b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 9441b50247aSChris Wilson int count, struct list_head *head) 9451b50247aSChris Wilson { 9461b50247aSChris Wilson struct drm_i915_gem_object *obj; 9471b50247aSChris Wilson int i = 0; 9481b50247aSChris Wilson 9491b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 9501b50247aSChris Wilson capture_bo(err++, obj); 951c724e8a9SChris Wilson if (++i == count) 952c724e8a9SChris Wilson break; 9531b50247aSChris Wilson } 954c724e8a9SChris Wilson 9551b50247aSChris Wilson return i; 9561b50247aSChris Wilson } 9571b50247aSChris Wilson 9581b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 9591b50247aSChris Wilson int count, struct list_head *head) 9601b50247aSChris Wilson { 9611b50247aSChris Wilson struct drm_i915_gem_object *obj; 9621b50247aSChris Wilson int i = 0; 9631b50247aSChris Wilson 9641b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 9651b50247aSChris Wilson if (obj->pin_count == 0) 9661b50247aSChris Wilson continue; 9671b50247aSChris Wilson 9681b50247aSChris Wilson capture_bo(err++, obj); 9691b50247aSChris Wilson if (++i == count) 9701b50247aSChris Wilson break; 971c724e8a9SChris Wilson } 972c724e8a9SChris Wilson 973c724e8a9SChris Wilson return i; 974c724e8a9SChris Wilson } 975c724e8a9SChris Wilson 976748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 977748ebc60SChris Wilson struct drm_i915_error_state *error) 978748ebc60SChris Wilson { 979748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 980748ebc60SChris Wilson int i; 981748ebc60SChris Wilson 982748ebc60SChris Wilson /* Fences */ 983748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 984775d17b6SDaniel Vetter case 7: 985748ebc60SChris Wilson case 6: 986748ebc60SChris Wilson for (i = 0; i < 16; i++) 987748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 988748ebc60SChris Wilson break; 989748ebc60SChris Wilson case 5: 990748ebc60SChris Wilson case 4: 991748ebc60SChris Wilson for (i = 0; i < 16; i++) 992748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 993748ebc60SChris Wilson break; 994748ebc60SChris Wilson case 3: 995748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 996748ebc60SChris Wilson for (i = 0; i < 8; i++) 997748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 998748ebc60SChris Wilson case 2: 999748ebc60SChris Wilson for (i = 0; i < 8; i++) 1000748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1001748ebc60SChris Wilson break; 1002748ebc60SChris Wilson 1003748ebc60SChris Wilson } 1004748ebc60SChris Wilson } 1005748ebc60SChris Wilson 1006bcfb2e28SChris Wilson static struct drm_i915_error_object * 1007bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1008bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1009bcfb2e28SChris Wilson { 1010bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1011bcfb2e28SChris Wilson u32 seqno; 1012bcfb2e28SChris Wilson 1013bcfb2e28SChris Wilson if (!ring->get_seqno) 1014bcfb2e28SChris Wilson return NULL; 1015bcfb2e28SChris Wilson 1016bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 1017bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1018bcfb2e28SChris Wilson if (obj->ring != ring) 1019bcfb2e28SChris Wilson continue; 1020bcfb2e28SChris Wilson 1021c37d9a5dSChris Wilson if (i915_seqno_passed(seqno, obj->last_rendering_seqno)) 1022bcfb2e28SChris Wilson continue; 1023bcfb2e28SChris Wilson 1024bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1025bcfb2e28SChris Wilson continue; 1026bcfb2e28SChris Wilson 1027bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1028bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1029bcfb2e28SChris Wilson */ 1030bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1031bcfb2e28SChris Wilson } 1032bcfb2e28SChris Wilson 1033bcfb2e28SChris Wilson return NULL; 1034bcfb2e28SChris Wilson } 1035bcfb2e28SChris Wilson 1036d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1037d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1038d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1039d27b1e0eSDaniel Vetter { 1040d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1041d27b1e0eSDaniel Vetter 104233f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 104333f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 10447e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 10457e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 10467e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 10477e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 104833f3f518SDaniel Vetter } 1049c1cd90edSDaniel Vetter 1050d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 10519d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1052d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1053d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1054d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1055c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1056d27b1e0eSDaniel Vetter if (ring->id == RCS) { 1057d27b1e0eSDaniel Vetter error->instdone1 = I915_READ(INSTDONE1); 1058d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1059d27b1e0eSDaniel Vetter } 1060d27b1e0eSDaniel Vetter } else { 10619d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1062d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1063d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1064d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1065d27b1e0eSDaniel Vetter } 1066d27b1e0eSDaniel Vetter 1067c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1068d27b1e0eSDaniel Vetter error->seqno[ring->id] = ring->get_seqno(ring); 1069d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1070c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1071c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 10727e3b8737SDaniel Vetter 10737e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 10747e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1075d27b1e0eSDaniel Vetter } 1076d27b1e0eSDaniel Vetter 107752d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 107852d39a21SChris Wilson struct drm_i915_error_state *error) 107952d39a21SChris Wilson { 108052d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 108152d39a21SChris Wilson struct drm_i915_gem_request *request; 108252d39a21SChris Wilson int i, count; 108352d39a21SChris Wilson 108452d39a21SChris Wilson for (i = 0; i < I915_NUM_RINGS; i++) { 108552d39a21SChris Wilson struct intel_ring_buffer *ring = &dev_priv->ring[i]; 108652d39a21SChris Wilson 108752d39a21SChris Wilson if (ring->obj == NULL) 108852d39a21SChris Wilson continue; 108952d39a21SChris Wilson 109052d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 109152d39a21SChris Wilson 109252d39a21SChris Wilson error->ring[i].batchbuffer = 109352d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 109452d39a21SChris Wilson 109552d39a21SChris Wilson error->ring[i].ringbuffer = 109652d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 109752d39a21SChris Wilson 109852d39a21SChris Wilson count = 0; 109952d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 110052d39a21SChris Wilson count++; 110152d39a21SChris Wilson 110252d39a21SChris Wilson error->ring[i].num_requests = count; 110352d39a21SChris Wilson error->ring[i].requests = 110452d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 110552d39a21SChris Wilson GFP_ATOMIC); 110652d39a21SChris Wilson if (error->ring[i].requests == NULL) { 110752d39a21SChris Wilson error->ring[i].num_requests = 0; 110852d39a21SChris Wilson continue; 110952d39a21SChris Wilson } 111052d39a21SChris Wilson 111152d39a21SChris Wilson count = 0; 111252d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 111352d39a21SChris Wilson struct drm_i915_error_request *erq; 111452d39a21SChris Wilson 111552d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 111652d39a21SChris Wilson erq->seqno = request->seqno; 111752d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1118ee4f42b1SChris Wilson erq->tail = request->tail; 111952d39a21SChris Wilson } 112052d39a21SChris Wilson } 112152d39a21SChris Wilson } 112252d39a21SChris Wilson 11238a905236SJesse Barnes /** 11248a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 11258a905236SJesse Barnes * @dev: drm device 11268a905236SJesse Barnes * 11278a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 11288a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 11298a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 11308a905236SJesse Barnes * to pick up. 11318a905236SJesse Barnes */ 113263eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 113363eeaf38SJesse Barnes { 113463eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 113505394f39SChris Wilson struct drm_i915_gem_object *obj; 113663eeaf38SJesse Barnes struct drm_i915_error_state *error; 113763eeaf38SJesse Barnes unsigned long flags; 11389db4a9c7SJesse Barnes int i, pipe; 113963eeaf38SJesse Barnes 114063eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 11419df30794SChris Wilson error = dev_priv->first_error; 11429df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 11439df30794SChris Wilson if (error) 11449df30794SChris Wilson return; 114563eeaf38SJesse Barnes 11469db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 114733f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 114863eeaf38SJesse Barnes if (!error) { 11499df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 11509df30794SChris Wilson return; 115163eeaf38SJesse Barnes } 115263eeaf38SJesse Barnes 1153b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1154b6f7833bSChris Wilson dev->primary->index); 11552fa772f3SChris Wilson 115663eeaf38SJesse Barnes error->eir = I915_READ(EIR); 115763eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 11589db4a9c7SJesse Barnes for_each_pipe(pipe) 11599db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1160d27b1e0eSDaniel Vetter 116133f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1162f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 116333f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 116433f3f518SDaniel Vetter } 1165add354ddSChris Wilson 1166748ebc60SChris Wilson i915_gem_record_fences(dev, error); 116752d39a21SChris Wilson i915_gem_record_rings(dev, error); 11689df30794SChris Wilson 1169c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 11709df30794SChris Wilson error->active_bo = NULL; 1171c724e8a9SChris Wilson error->pinned_bo = NULL; 11729df30794SChris Wilson 1173bcfb2e28SChris Wilson i = 0; 1174bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1175bcfb2e28SChris Wilson i++; 1176bcfb2e28SChris Wilson error->active_bo_count = i; 11771b50247aSChris Wilson list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) 11781b50247aSChris Wilson if (obj->pin_count) 1179bcfb2e28SChris Wilson i++; 1180bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1181c724e8a9SChris Wilson 11828e934dbfSChris Wilson error->active_bo = NULL; 11838e934dbfSChris Wilson error->pinned_bo = NULL; 1184bcfb2e28SChris Wilson if (i) { 1185bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 11869df30794SChris Wilson GFP_ATOMIC); 1187c724e8a9SChris Wilson if (error->active_bo) 1188c724e8a9SChris Wilson error->pinned_bo = 1189c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 11909df30794SChris Wilson } 1191c724e8a9SChris Wilson 1192c724e8a9SChris Wilson if (error->active_bo) 1193c724e8a9SChris Wilson error->active_bo_count = 11941b50247aSChris Wilson capture_active_bo(error->active_bo, 1195c724e8a9SChris Wilson error->active_bo_count, 1196c724e8a9SChris Wilson &dev_priv->mm.active_list); 1197c724e8a9SChris Wilson 1198c724e8a9SChris Wilson if (error->pinned_bo) 1199c724e8a9SChris Wilson error->pinned_bo_count = 12001b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1201c724e8a9SChris Wilson error->pinned_bo_count, 12021b50247aSChris Wilson &dev_priv->mm.gtt_list); 120363eeaf38SJesse Barnes 12048a905236SJesse Barnes do_gettimeofday(&error->time); 12058a905236SJesse Barnes 12066ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1207c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 12086ef3d427SChris Wilson 12099df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 12109df30794SChris Wilson if (dev_priv->first_error == NULL) { 121163eeaf38SJesse Barnes dev_priv->first_error = error; 12129df30794SChris Wilson error = NULL; 12139df30794SChris Wilson } 121463eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12159df30794SChris Wilson 12169df30794SChris Wilson if (error) 12179df30794SChris Wilson i915_error_state_free(dev, error); 12189df30794SChris Wilson } 12199df30794SChris Wilson 12209df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 12219df30794SChris Wilson { 12229df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 12239df30794SChris Wilson struct drm_i915_error_state *error; 12246dc0e816SBen Widawsky unsigned long flags; 12259df30794SChris Wilson 12266dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 12279df30794SChris Wilson error = dev_priv->first_error; 12289df30794SChris Wilson dev_priv->first_error = NULL; 12296dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12309df30794SChris Wilson 12319df30794SChris Wilson if (error) 12329df30794SChris Wilson i915_error_state_free(dev, error); 123363eeaf38SJesse Barnes } 12343bd3c932SChris Wilson #else 12353bd3c932SChris Wilson #define i915_capture_error_state(x) 12363bd3c932SChris Wilson #endif 123763eeaf38SJesse Barnes 123835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1239c0e09200SDave Airlie { 12408a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 124163eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 12429db4a9c7SJesse Barnes int pipe; 124363eeaf38SJesse Barnes 124435aed2e6SChris Wilson if (!eir) 124535aed2e6SChris Wilson return; 124663eeaf38SJesse Barnes 1247a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 12488a905236SJesse Barnes 12498a905236SJesse Barnes if (IS_G4X(dev)) { 12508a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 12518a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 12528a905236SJesse Barnes 1253a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1254a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1255a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 12568a905236SJesse Barnes I915_READ(INSTDONE_I965)); 1257a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1258a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1259a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 12608a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 12613143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 12628a905236SJesse Barnes } 12638a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 12648a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1265a70491ccSJoe Perches pr_err("page table error\n"); 1266a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 12678a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12683143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 12698a905236SJesse Barnes } 12708a905236SJesse Barnes } 12718a905236SJesse Barnes 1272a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 127363eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 127463eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1275a70491ccSJoe Perches pr_err("page table error\n"); 1276a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 127763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 12783143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 127963eeaf38SJesse Barnes } 12808a905236SJesse Barnes } 12818a905236SJesse Barnes 128263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1283a70491ccSJoe Perches pr_err("memory refresh error:\n"); 12849db4a9c7SJesse Barnes for_each_pipe(pipe) 1285a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 12869db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 128763eeaf38SJesse Barnes /* pipestat has already been acked */ 128863eeaf38SJesse Barnes } 128963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1290a70491ccSJoe Perches pr_err("instruction error\n"); 1291a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1292a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 129363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 129463eeaf38SJesse Barnes 1295a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1296a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1297a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE)); 1298a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 129963eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 13003143a2bfSChris Wilson POSTING_READ(IPEIR); 130163eeaf38SJesse Barnes } else { 130263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 130363eeaf38SJesse Barnes 1304a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1305a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1306a70491ccSJoe Perches pr_err(" INSTDONE: 0x%08x\n", 130763eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 1308a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1309a70491ccSJoe Perches pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1)); 1310a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 131163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 13123143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 131363eeaf38SJesse Barnes } 131463eeaf38SJesse Barnes } 131563eeaf38SJesse Barnes 131663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 13173143a2bfSChris Wilson POSTING_READ(EIR); 131863eeaf38SJesse Barnes eir = I915_READ(EIR); 131963eeaf38SJesse Barnes if (eir) { 132063eeaf38SJesse Barnes /* 132163eeaf38SJesse Barnes * some errors might have become stuck, 132263eeaf38SJesse Barnes * mask them. 132363eeaf38SJesse Barnes */ 132463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 132563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 132663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 132763eeaf38SJesse Barnes } 132835aed2e6SChris Wilson } 132935aed2e6SChris Wilson 133035aed2e6SChris Wilson /** 133135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 133235aed2e6SChris Wilson * @dev: drm device 133335aed2e6SChris Wilson * 133435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 133535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 133635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 133735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 133835aed2e6SChris Wilson * of a ring dump etc.). 133935aed2e6SChris Wilson */ 1340527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 134135aed2e6SChris Wilson { 134235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 134335aed2e6SChris Wilson 134435aed2e6SChris Wilson i915_capture_error_state(dev); 134535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 13468a905236SJesse Barnes 1347ba1234d1SBen Gamari if (wedged) { 134830dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1349ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1350ba1234d1SBen Gamari 135111ed50ecSBen Gamari /* 135211ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 135311ed50ecSBen Gamari */ 13541ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[RCS].irq_queue); 1355f787a5f5SChris Wilson if (HAS_BSD(dev)) 13561ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[VCS].irq_queue); 1357549f7365SChris Wilson if (HAS_BLT(dev)) 13581ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[BCS].irq_queue); 135911ed50ecSBen Gamari } 136011ed50ecSBen Gamari 13619c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 13628a905236SJesse Barnes } 13638a905236SJesse Barnes 13644e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 13654e5359cdSSimon Farnsworth { 13664e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 13674e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 13684e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 136905394f39SChris Wilson struct drm_i915_gem_object *obj; 13704e5359cdSSimon Farnsworth struct intel_unpin_work *work; 13714e5359cdSSimon Farnsworth unsigned long flags; 13724e5359cdSSimon Farnsworth bool stall_detected; 13734e5359cdSSimon Farnsworth 13744e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 13754e5359cdSSimon Farnsworth if (intel_crtc == NULL) 13764e5359cdSSimon Farnsworth return; 13774e5359cdSSimon Farnsworth 13784e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 13794e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 13804e5359cdSSimon Farnsworth 13814e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 13824e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 13834e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 13844e5359cdSSimon Farnsworth return; 13854e5359cdSSimon Farnsworth } 13864e5359cdSSimon Farnsworth 13874e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 138805394f39SChris Wilson obj = work->pending_flip_obj; 1389a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 13909db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1391446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1392446f2545SArmin Reese obj->gtt_offset; 13934e5359cdSSimon Farnsworth } else { 13949db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 139505394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 139601f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 13974e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 13984e5359cdSSimon Farnsworth } 13994e5359cdSSimon Farnsworth 14004e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14014e5359cdSSimon Farnsworth 14024e5359cdSSimon Farnsworth if (stall_detected) { 14034e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 14044e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 14054e5359cdSSimon Farnsworth } 14064e5359cdSSimon Farnsworth } 14074e5359cdSSimon Farnsworth 1408f71d4af4SJesse Barnes static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 14098a905236SJesse Barnes { 14108a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 14118a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14128a905236SJesse Barnes struct drm_i915_master_private *master_priv; 14138a905236SJesse Barnes u32 iir, new_iir; 14149db4a9c7SJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 14158a905236SJesse Barnes u32 vblank_status; 14168a905236SJesse Barnes int vblank = 0; 14178a905236SJesse Barnes unsigned long irqflags; 14188a905236SJesse Barnes int irq_received; 14199db4a9c7SJesse Barnes int ret = IRQ_NONE, pipe; 14209db4a9c7SJesse Barnes bool blc_event = false; 14218a905236SJesse Barnes 14228a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 14238a905236SJesse Barnes 14248a905236SJesse Barnes iir = I915_READ(IIR); 14258a905236SJesse Barnes 1426a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 1427d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 1428e25e6601SJesse Barnes else 1429d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 14308a905236SJesse Barnes 14318a905236SJesse Barnes for (;;) { 14328a905236SJesse Barnes irq_received = iir != 0; 14338a905236SJesse Barnes 14348a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 14358a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 14368a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 14378a905236SJesse Barnes * interrupts (for non-MSI). 14388a905236SJesse Barnes */ 14391ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14408a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 1441ba1234d1SBen Gamari i915_handle_error(dev, false); 14428a905236SJesse Barnes 14439db4a9c7SJesse Barnes for_each_pipe(pipe) { 14449db4a9c7SJesse Barnes int reg = PIPESTAT(pipe); 14459db4a9c7SJesse Barnes pipe_stats[pipe] = I915_READ(reg); 14469db4a9c7SJesse Barnes 14478a905236SJesse Barnes /* 14489db4a9c7SJesse Barnes * Clear the PIPE*STAT regs before the IIR 14498a905236SJesse Barnes */ 14509db4a9c7SJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 14519db4a9c7SJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14529db4a9c7SJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 14539db4a9c7SJesse Barnes pipe_name(pipe)); 14549db4a9c7SJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 14558a905236SJesse Barnes irq_received = 1; 14568a905236SJesse Barnes } 14578a905236SJesse Barnes } 14581ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14598a905236SJesse Barnes 14608a905236SJesse Barnes if (!irq_received) 14618a905236SJesse Barnes break; 14628a905236SJesse Barnes 14638a905236SJesse Barnes ret = IRQ_HANDLED; 14648a905236SJesse Barnes 14658a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 14668a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 14678a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 14688a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 14698a905236SJesse Barnes 147044d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 14718a905236SJesse Barnes hotplug_status); 14728a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 14739c9fe1f8SEric Anholt queue_work(dev_priv->wq, 14749c9fe1f8SEric Anholt &dev_priv->hotplug_work); 14758a905236SJesse Barnes 14768a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14778a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 147863eeaf38SJesse Barnes } 147963eeaf38SJesse Barnes 1480673a394bSEric Anholt I915_WRITE(IIR, iir); 1481cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 14827c463586SKeith Packard 14837c1c2871SDave Airlie if (dev->primary->master) { 14847c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 14857c1c2871SDave Airlie if (master_priv->sarea_priv) 14867c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1487c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 14887c1c2871SDave Airlie } 14890a3e67a4SJesse Barnes 1490549f7365SChris Wilson if (iir & I915_USER_INTERRUPT) 14911ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 14921ec14ad3SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 14931ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 1494d1b851fcSZou Nan hai 14951afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 14966b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 14971afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 14981afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 14991afe3e9dSJesse Barnes } 15006b95a207SKristian Høgsberg 15011afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 150270565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 15031afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 15041afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 15051afe3e9dSJesse Barnes } 15066b95a207SKristian Høgsberg 15079db4a9c7SJesse Barnes for_each_pipe(pipe) { 15089db4a9c7SJesse Barnes if (pipe_stats[pipe] & vblank_status && 15099db4a9c7SJesse Barnes drm_handle_vblank(dev, pipe)) { 15107c463586SKeith Packard vblank++; 15114e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 15129db4a9c7SJesse Barnes i915_pageflip_stall_check(dev, pipe); 15139db4a9c7SJesse Barnes intel_finish_page_flip(dev, pipe); 15147c463586SKeith Packard } 15154e5359cdSSimon Farnsworth } 15167c463586SKeith Packard 15179db4a9c7SJesse Barnes if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 15189db4a9c7SJesse Barnes blc_event = true; 15194e5359cdSSimon Farnsworth } 15207c463586SKeith Packard 15219db4a9c7SJesse Barnes 15229db4a9c7SJesse Barnes if (blc_event || (iir & I915_ASLE_INTERRUPT)) 15233b617967SChris Wilson intel_opregion_asle_intr(dev); 15240a3e67a4SJesse Barnes 1525cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1526cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1527cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1528cdfbc41fSEric Anholt * we would never get another interrupt. 1529cdfbc41fSEric Anholt * 1530cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1531cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1532cdfbc41fSEric Anholt * another one. 1533cdfbc41fSEric Anholt * 1534cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1535cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1536cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1537cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1538cdfbc41fSEric Anholt * stray interrupts. 1539cdfbc41fSEric Anholt */ 1540cdfbc41fSEric Anholt iir = new_iir; 154105eff845SKeith Packard } 1542cdfbc41fSEric Anholt 154305eff845SKeith Packard return ret; 1544c0e09200SDave Airlie } 1545c0e09200SDave Airlie 1546c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1547c0e09200SDave Airlie { 1548c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 15497c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1550c0e09200SDave Airlie 1551c0e09200SDave Airlie i915_kernel_lost_context(dev); 1552c0e09200SDave Airlie 155344d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1554c0e09200SDave Airlie 1555c99b058fSKristian Høgsberg dev_priv->counter++; 1556c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1557c99b058fSKristian Høgsberg dev_priv->counter = 1; 15587c1c2871SDave Airlie if (master_priv->sarea_priv) 15597c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1560c0e09200SDave Airlie 1561e1f99ce6SChris Wilson if (BEGIN_LP_RING(4) == 0) { 1562585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 15630baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1564c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1565585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1566c0e09200SDave Airlie ADVANCE_LP_RING(); 1567e1f99ce6SChris Wilson } 1568c0e09200SDave Airlie 1569c0e09200SDave Airlie return dev_priv->counter; 1570c0e09200SDave Airlie } 1571c0e09200SDave Airlie 1572c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1573c0e09200SDave Airlie { 1574c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15757c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1576c0e09200SDave Airlie int ret = 0; 15771ec14ad3SChris Wilson struct intel_ring_buffer *ring = LP_RING(dev_priv); 1578c0e09200SDave Airlie 157944d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1580c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1581c0e09200SDave Airlie 1582ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 15837c1c2871SDave Airlie if (master_priv->sarea_priv) 15847c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1585c0e09200SDave Airlie return 0; 1586ed4cb414SEric Anholt } 1587c0e09200SDave Airlie 15887c1c2871SDave Airlie if (master_priv->sarea_priv) 15897c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1590c0e09200SDave Airlie 1591b13c2b96SChris Wilson if (ring->irq_get(ring)) { 15921ec14ad3SChris Wilson DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ, 1593c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 15941ec14ad3SChris Wilson ring->irq_put(ring); 15955a9a8d1aSChris Wilson } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000)) 15965a9a8d1aSChris Wilson ret = -EBUSY; 1597c0e09200SDave Airlie 1598c0e09200SDave Airlie if (ret == -EBUSY) { 1599c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1600c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1601c0e09200SDave Airlie } 1602c0e09200SDave Airlie 1603c0e09200SDave Airlie return ret; 1604c0e09200SDave Airlie } 1605c0e09200SDave Airlie 1606c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1607c0e09200SDave Airlie */ 1608c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1609c0e09200SDave Airlie struct drm_file *file_priv) 1610c0e09200SDave Airlie { 1611c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1612c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1613c0e09200SDave Airlie int result; 1614c0e09200SDave Airlie 1615cd9d4e9fSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) 1616cd9d4e9fSDaniel Vetter return -ENODEV; 1617cd9d4e9fSDaniel Vetter 16181ec14ad3SChris Wilson if (!dev_priv || !LP_RING(dev_priv)->virtual_start) { 1619c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1620c0e09200SDave Airlie return -EINVAL; 1621c0e09200SDave Airlie } 1622299eb93cSEric Anholt 1623299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1624299eb93cSEric Anholt 1625546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1626c0e09200SDave Airlie result = i915_emit_irq(dev); 1627546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1628c0e09200SDave Airlie 1629c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1630c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1631c0e09200SDave Airlie return -EFAULT; 1632c0e09200SDave Airlie } 1633c0e09200SDave Airlie 1634c0e09200SDave Airlie return 0; 1635c0e09200SDave Airlie } 1636c0e09200SDave Airlie 1637c0e09200SDave Airlie /* Doesn't need the hardware lock. 1638c0e09200SDave Airlie */ 1639c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1640c0e09200SDave Airlie struct drm_file *file_priv) 1641c0e09200SDave Airlie { 1642c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1643c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1644c0e09200SDave Airlie 1645cd9d4e9fSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) 1646cd9d4e9fSDaniel Vetter return -ENODEV; 1647cd9d4e9fSDaniel Vetter 1648c0e09200SDave Airlie if (!dev_priv) { 1649c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1650c0e09200SDave Airlie return -EINVAL; 1651c0e09200SDave Airlie } 1652c0e09200SDave Airlie 1653c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1654c0e09200SDave Airlie } 1655c0e09200SDave Airlie 165642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 165742f52ef8SKeith Packard * we use as a pipe index 165842f52ef8SKeith Packard */ 1659f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 16600a3e67a4SJesse Barnes { 16610a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1662e9d21d7fSKeith Packard unsigned long irqflags; 166371e0ffa5SJesse Barnes 16645eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 166571e0ffa5SJesse Barnes return -EINVAL; 16660a3e67a4SJesse Barnes 16671ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1668f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 16697c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16707c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 16710a3e67a4SJesse Barnes else 16727c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16737c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 16748692d00eSChris Wilson 16758692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 16768692d00eSChris Wilson if (dev_priv->info->gen == 3) 16776b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 16781ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16798692d00eSChris Wilson 16800a3e67a4SJesse Barnes return 0; 16810a3e67a4SJesse Barnes } 16820a3e67a4SJesse Barnes 1683f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1684f796cf8fSJesse Barnes { 1685f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1686f796cf8fSJesse Barnes unsigned long irqflags; 1687f796cf8fSJesse Barnes 1688f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1689f796cf8fSJesse Barnes return -EINVAL; 1690f796cf8fSJesse Barnes 1691f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1692f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1693f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1694f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1695f796cf8fSJesse Barnes 1696f796cf8fSJesse Barnes return 0; 1697f796cf8fSJesse Barnes } 1698f796cf8fSJesse Barnes 1699f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1700b1f14ad0SJesse Barnes { 1701b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1702b1f14ad0SJesse Barnes unsigned long irqflags; 1703b1f14ad0SJesse Barnes 1704b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1705b1f14ad0SJesse Barnes return -EINVAL; 1706b1f14ad0SJesse Barnes 1707b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1708b1f14ad0SJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1709b1f14ad0SJesse Barnes DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB); 1710b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1711b1f14ad0SJesse Barnes 1712b1f14ad0SJesse Barnes return 0; 1713b1f14ad0SJesse Barnes } 1714b1f14ad0SJesse Barnes 17157e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 17167e231dbeSJesse Barnes { 17177e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17187e231dbeSJesse Barnes unsigned long irqflags; 17197e231dbeSJesse Barnes u32 dpfl, imr; 17207e231dbeSJesse Barnes 17217e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 17227e231dbeSJesse Barnes return -EINVAL; 17237e231dbeSJesse Barnes 17247e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17257e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 17267e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 17277e231dbeSJesse Barnes if (pipe == 0) { 17287e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 17297e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 17307e231dbeSJesse Barnes } else { 17317e231dbeSJesse Barnes dpfl |= PIPEA_VBLANK_INT_EN; 17327e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17337e231dbeSJesse Barnes } 17347e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 17357e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 17367e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17377e231dbeSJesse Barnes 17387e231dbeSJesse Barnes return 0; 17397e231dbeSJesse Barnes } 17407e231dbeSJesse Barnes 174142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 174242f52ef8SKeith Packard * we use as a pipe index 174342f52ef8SKeith Packard */ 1744f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 17450a3e67a4SJesse Barnes { 17460a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1747e9d21d7fSKeith Packard unsigned long irqflags; 17480a3e67a4SJesse Barnes 17491ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17508692d00eSChris Wilson if (dev_priv->info->gen == 3) 17516b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 17528692d00eSChris Wilson 17537c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 17547c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 17557c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17561ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17570a3e67a4SJesse Barnes } 17580a3e67a4SJesse Barnes 1759f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1760f796cf8fSJesse Barnes { 1761f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1762f796cf8fSJesse Barnes unsigned long irqflags; 1763f796cf8fSJesse Barnes 1764f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1765f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1766f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1767f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1768f796cf8fSJesse Barnes } 1769f796cf8fSJesse Barnes 1770f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1771b1f14ad0SJesse Barnes { 1772b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1773b1f14ad0SJesse Barnes unsigned long irqflags; 1774b1f14ad0SJesse Barnes 1775b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1776b1f14ad0SJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1777b1f14ad0SJesse Barnes DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB); 1778b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1779b1f14ad0SJesse Barnes } 1780b1f14ad0SJesse Barnes 17817e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 17827e231dbeSJesse Barnes { 17837e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17847e231dbeSJesse Barnes unsigned long irqflags; 17857e231dbeSJesse Barnes u32 dpfl, imr; 17867e231dbeSJesse Barnes 17877e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17887e231dbeSJesse Barnes dpfl = I915_READ(VLV_DPFLIPSTAT); 17897e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 17907e231dbeSJesse Barnes if (pipe == 0) { 17917e231dbeSJesse Barnes dpfl &= ~PIPEA_VBLANK_INT_EN; 17927e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 17937e231dbeSJesse Barnes } else { 17947e231dbeSJesse Barnes dpfl &= ~PIPEB_VBLANK_INT_EN; 17957e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17967e231dbeSJesse Barnes } 17977e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 17987e231dbeSJesse Barnes I915_WRITE(VLV_DPFLIPSTAT, dpfl); 17997e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 18007e231dbeSJesse Barnes } 18017e231dbeSJesse Barnes 18027e231dbeSJesse Barnes 1803c0e09200SDave Airlie /* Set the vblank monitor pipe 1804c0e09200SDave Airlie */ 1805c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1806c0e09200SDave Airlie struct drm_file *file_priv) 1807c0e09200SDave Airlie { 1808c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1809c0e09200SDave Airlie 1810cd9d4e9fSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) 1811cd9d4e9fSDaniel Vetter return -ENODEV; 1812cd9d4e9fSDaniel Vetter 1813c0e09200SDave Airlie if (!dev_priv) { 1814c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1815c0e09200SDave Airlie return -EINVAL; 1816c0e09200SDave Airlie } 1817c0e09200SDave Airlie 1818c0e09200SDave Airlie return 0; 1819c0e09200SDave Airlie } 1820c0e09200SDave Airlie 1821c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1822c0e09200SDave Airlie struct drm_file *file_priv) 1823c0e09200SDave Airlie { 1824c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1825c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1826c0e09200SDave Airlie 1827cd9d4e9fSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) 1828cd9d4e9fSDaniel Vetter return -ENODEV; 1829cd9d4e9fSDaniel Vetter 1830c0e09200SDave Airlie if (!dev_priv) { 1831c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1832c0e09200SDave Airlie return -EINVAL; 1833c0e09200SDave Airlie } 1834c0e09200SDave Airlie 18350a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1836c0e09200SDave Airlie 1837c0e09200SDave Airlie return 0; 1838c0e09200SDave Airlie } 1839c0e09200SDave Airlie 1840c0e09200SDave Airlie /** 1841c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1842c0e09200SDave Airlie */ 1843c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1844c0e09200SDave Airlie struct drm_file *file_priv) 1845c0e09200SDave Airlie { 1846bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1847bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1848bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1849bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1850bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1851bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1852bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1853bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1854bd95e0a4SEric Anholt * 1855bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1856bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1857bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1858bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 18590a3e67a4SJesse Barnes */ 1860c0e09200SDave Airlie return -EINVAL; 1861c0e09200SDave Airlie } 1862c0e09200SDave Airlie 1863893eead0SChris Wilson static u32 1864893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1865852835f3SZou Nan hai { 1866893eead0SChris Wilson return list_entry(ring->request_list.prev, 1867893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1868893eead0SChris Wilson } 1869893eead0SChris Wilson 1870893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1871893eead0SChris Wilson { 1872893eead0SChris Wilson if (list_empty(&ring->request_list) || 1873893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1874893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 1875b2223497SChris Wilson if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) { 1876893eead0SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n", 1877893eead0SChris Wilson ring->name, 1878b2223497SChris Wilson ring->waiting_seqno, 1879893eead0SChris Wilson ring->get_seqno(ring)); 1880893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1881893eead0SChris Wilson *err = true; 1882893eead0SChris Wilson } 1883893eead0SChris Wilson return true; 1884893eead0SChris Wilson } 1885893eead0SChris Wilson return false; 1886f65d9421SBen Gamari } 1887f65d9421SBen Gamari 18881ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 18891ec14ad3SChris Wilson { 18901ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 18911ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 18921ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 18931ec14ad3SChris Wilson if (tmp & RING_WAIT) { 18941ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 18951ec14ad3SChris Wilson ring->name); 18961ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 18971ec14ad3SChris Wilson return true; 18981ec14ad3SChris Wilson } 18991ec14ad3SChris Wilson return false; 19001ec14ad3SChris Wilson } 19011ec14ad3SChris Wilson 1902d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1903d1e61e7fSChris Wilson { 1904d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1905d1e61e7fSChris Wilson 1906d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1907d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1908d1e61e7fSChris Wilson i915_handle_error(dev, true); 1909d1e61e7fSChris Wilson 1910d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1911d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1912d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1913d1e61e7fSChris Wilson * and break the hang. This should work on 1914d1e61e7fSChris Wilson * all but the second generation chipsets. 1915d1e61e7fSChris Wilson */ 1916d1e61e7fSChris Wilson if (kick_ring(&dev_priv->ring[RCS])) 1917d1e61e7fSChris Wilson return false; 1918d1e61e7fSChris Wilson 1919d1e61e7fSChris Wilson if (HAS_BSD(dev) && kick_ring(&dev_priv->ring[VCS])) 1920d1e61e7fSChris Wilson return false; 1921d1e61e7fSChris Wilson 1922d1e61e7fSChris Wilson if (HAS_BLT(dev) && kick_ring(&dev_priv->ring[BCS])) 1923d1e61e7fSChris Wilson return false; 1924d1e61e7fSChris Wilson } 1925d1e61e7fSChris Wilson 1926d1e61e7fSChris Wilson return true; 1927d1e61e7fSChris Wilson } 1928d1e61e7fSChris Wilson 1929d1e61e7fSChris Wilson return false; 1930d1e61e7fSChris Wilson } 1931d1e61e7fSChris Wilson 1932f65d9421SBen Gamari /** 1933f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1934f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1935f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1936f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1937f65d9421SBen Gamari */ 1938f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1939f65d9421SBen Gamari { 1940f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1941f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1942097354ebSDaniel Vetter uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt; 1943893eead0SChris Wilson bool err = false; 1944893eead0SChris Wilson 19453e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 19463e0dc6b0SBen Widawsky return; 19473e0dc6b0SBen Widawsky 1948893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 19491ec14ad3SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) && 19501ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) && 19511ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) { 1952d1e61e7fSChris Wilson if (err) { 1953d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1954d1e61e7fSChris Wilson return; 1955d1e61e7fSChris Wilson 1956893eead0SChris Wilson goto repeat; 1957d1e61e7fSChris Wilson } 1958d1e61e7fSChris Wilson 1959d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1960893eead0SChris Wilson return; 1961893eead0SChris Wilson } 1962f65d9421SBen Gamari 1963a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1964cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1965cbb465e7SChris Wilson instdone1 = 0; 1966cbb465e7SChris Wilson } else { 1967cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1968cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1969cbb465e7SChris Wilson } 1970097354ebSDaniel Vetter acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]); 1971097354ebSDaniel Vetter acthd_bsd = HAS_BSD(dev) ? 1972097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0; 1973097354ebSDaniel Vetter acthd_blt = HAS_BLT(dev) ? 1974097354ebSDaniel Vetter intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0; 1975f65d9421SBen Gamari 1976cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1977097354ebSDaniel Vetter dev_priv->last_acthd_bsd == acthd_bsd && 1978097354ebSDaniel Vetter dev_priv->last_acthd_blt == acthd_blt && 1979cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1980cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1981d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1982f65d9421SBen Gamari return; 1983cbb465e7SChris Wilson } else { 1984cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1985cbb465e7SChris Wilson 1986cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1987097354ebSDaniel Vetter dev_priv->last_acthd_bsd = acthd_bsd; 1988097354ebSDaniel Vetter dev_priv->last_acthd_blt = acthd_blt; 1989cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1990cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1991cbb465e7SChris Wilson } 1992f65d9421SBen Gamari 1993893eead0SChris Wilson repeat: 1994f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1995b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1996b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1997f65d9421SBen Gamari } 1998f65d9421SBen Gamari 1999c0e09200SDave Airlie /* drm_dma.h hooks 2000c0e09200SDave Airlie */ 2001f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2002036a4a7dSZhenyu Wang { 2003036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2004036a4a7dSZhenyu Wang 20054697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20064697995bSJesse Barnes 20074697995bSJesse Barnes 2008036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2009bdfcdb63SDaniel Vetter 2010036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 2011036a4a7dSZhenyu Wang 2012036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2013036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 20143143a2bfSChris Wilson POSTING_READ(DEIER); 2015036a4a7dSZhenyu Wang 2016036a4a7dSZhenyu Wang /* and GT */ 2017036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2018036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 20193143a2bfSChris Wilson POSTING_READ(GTIER); 2020c650156aSZhenyu Wang 2021c650156aSZhenyu Wang /* south display irq */ 2022c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 2023c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 20243143a2bfSChris Wilson POSTING_READ(SDEIER); 2025036a4a7dSZhenyu Wang } 2026036a4a7dSZhenyu Wang 20277e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 20287e231dbeSJesse Barnes { 20297e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20307e231dbeSJesse Barnes int pipe; 20317e231dbeSJesse Barnes 20327e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 20337e231dbeSJesse Barnes 20347e231dbeSJesse Barnes /* VLV magic */ 20357e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 20367e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 20377e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 20387e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 20397e231dbeSJesse Barnes 20407e231dbeSJesse Barnes /* and GT */ 20417e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 20427e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 20437e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 20447e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 20457e231dbeSJesse Barnes POSTING_READ(GTIER); 20467e231dbeSJesse Barnes 20477e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 20487e231dbeSJesse Barnes 20497e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20507e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20517e231dbeSJesse Barnes for_each_pipe(pipe) 20527e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20537e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20547e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 20557e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 20567e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20577e231dbeSJesse Barnes } 20587e231dbeSJesse Barnes 20597fe0b973SKeith Packard /* 20607fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 20617fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 20627fe0b973SKeith Packard * 20637fe0b973SKeith Packard * This register is the same on all known PCH chips. 20647fe0b973SKeith Packard */ 20657fe0b973SKeith Packard 20667fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 20677fe0b973SKeith Packard { 20687fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20697fe0b973SKeith Packard u32 hotplug; 20707fe0b973SKeith Packard 20717fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 20727fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 20737fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 20747fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 20757fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 20767fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 20777fe0b973SKeith Packard } 20787fe0b973SKeith Packard 2079f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2080036a4a7dSZhenyu Wang { 2081036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2082036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 2083013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2084013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 20851ec14ad3SChris Wilson u32 render_irqs; 20862d7b8366SYuanhan Liu u32 hotplug_mask; 2087036a4a7dSZhenyu Wang 20884697995bSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue); 20894697995bSJesse Barnes if (HAS_BSD(dev)) 20904697995bSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue); 20914697995bSJesse Barnes if (HAS_BLT(dev)) 20924697995bSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue); 20934697995bSJesse Barnes 20944697995bSJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 20951ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2096036a4a7dSZhenyu Wang 2097036a4a7dSZhenyu Wang /* should always can generate irq */ 2098036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 20991ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 21001ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 21013143a2bfSChris Wilson POSTING_READ(DEIER); 2102036a4a7dSZhenyu Wang 21031ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2104036a4a7dSZhenyu Wang 2105036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 21061ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2107881f47b6SXiang, Haihao 21081ec14ad3SChris Wilson if (IS_GEN6(dev)) 21091ec14ad3SChris Wilson render_irqs = 21101ec14ad3SChris Wilson GT_USER_INTERRUPT | 2111e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 2112e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 21131ec14ad3SChris Wilson else 21141ec14ad3SChris Wilson render_irqs = 211588f23b8fSChris Wilson GT_USER_INTERRUPT | 2116c6df541cSChris Wilson GT_PIPE_NOTIFY | 21171ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 21181ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 21193143a2bfSChris Wilson POSTING_READ(GTIER); 2120036a4a7dSZhenyu Wang 21212d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 21229035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 21239035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 21249035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 21259035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 21262d7b8366SYuanhan Liu } else { 21279035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 21289035a97aSChris Wilson SDE_PORTB_HOTPLUG | 21299035a97aSChris Wilson SDE_PORTC_HOTPLUG | 21309035a97aSChris Wilson SDE_PORTD_HOTPLUG | 21319035a97aSChris Wilson SDE_AUX_MASK); 21322d7b8366SYuanhan Liu } 21332d7b8366SYuanhan Liu 21341ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 2135c650156aSZhenyu Wang 2136c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 21371ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 21381ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 21393143a2bfSChris Wilson POSTING_READ(SDEIER); 2140c650156aSZhenyu Wang 21417fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 21427fe0b973SKeith Packard 2143f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 2144f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 2145f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 2146f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 2147f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 2148f97108d1SJesse Barnes } 2149f97108d1SJesse Barnes 2150036a4a7dSZhenyu Wang return 0; 2151036a4a7dSZhenyu Wang } 2152036a4a7dSZhenyu Wang 2153f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2154b1f14ad0SJesse Barnes { 2155b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2156b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2157b1f14ad0SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 2158b1f14ad0SJesse Barnes DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB | 2159b1f14ad0SJesse Barnes DE_PLANEB_FLIP_DONE_IVB; 2160b1f14ad0SJesse Barnes u32 render_irqs; 2161b1f14ad0SJesse Barnes u32 hotplug_mask; 2162b1f14ad0SJesse Barnes 2163b1f14ad0SJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue); 2164b1f14ad0SJesse Barnes if (HAS_BSD(dev)) 2165b1f14ad0SJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue); 2166b1f14ad0SJesse Barnes if (HAS_BLT(dev)) 2167b1f14ad0SJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue); 2168b1f14ad0SJesse Barnes 2169b1f14ad0SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 2170b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2171b1f14ad0SJesse Barnes 2172b1f14ad0SJesse Barnes /* should always can generate irq */ 2173b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2174b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2175b1f14ad0SJesse Barnes I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB | 2176b1f14ad0SJesse Barnes DE_PIPEB_VBLANK_IVB); 2177b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2178b1f14ad0SJesse Barnes 2179b1f14ad0SJesse Barnes dev_priv->gt_irq_mask = ~0; 2180b1f14ad0SJesse Barnes 2181b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2182b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2183b1f14ad0SJesse Barnes 2184e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 2185e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 2186b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 2187b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2188b1f14ad0SJesse Barnes 2189b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 2190b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 2191b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 2192b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 2193b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 2194b1f14ad0SJesse Barnes 2195b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2196b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 2197b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 2198b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 2199b1f14ad0SJesse Barnes 22007fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 22017fe0b973SKeith Packard 2202b1f14ad0SJesse Barnes return 0; 2203b1f14ad0SJesse Barnes } 2204b1f14ad0SJesse Barnes 22057e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 22067e231dbeSJesse Barnes { 22077e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22087e231dbeSJesse Barnes u32 render_irqs; 22097e231dbeSJesse Barnes u32 enable_mask; 22107e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 22117e231dbeSJesse Barnes u16 msid; 22127e231dbeSJesse Barnes 22137e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 22147e231dbeSJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 22157e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22167e231dbeSJesse Barnes 22177e231dbeSJesse Barnes dev_priv->irq_mask = ~enable_mask; 22187e231dbeSJesse Barnes 22197e231dbeSJesse Barnes 22207e231dbeSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue); 22217e231dbeSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue); 22227e231dbeSJesse Barnes DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue); 22237e231dbeSJesse Barnes 22247e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 22257e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 22267e231dbeSJesse Barnes 22277e231dbeSJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 22287e231dbeSJesse Barnes 22297e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 22307e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 22317e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 22327e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 22337e231dbeSJesse Barnes msid |= (1<<14); 22347e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 22357e231dbeSJesse Barnes 22367e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 22377e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 22387e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22397e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 22407e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 22417e231dbeSJesse Barnes POSTING_READ(VLV_IER); 22427e231dbeSJesse Barnes 22437e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22447e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 22457e231dbeSJesse Barnes 22467e231dbeSJesse Barnes render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT | 22477e231dbeSJesse Barnes GT_GEN6_BLT_CS_ERROR_INTERRUPT | 2248e2a1e2f0SBen Widawsky GT_GEN6_BLT_USER_INTERRUPT | 22497e231dbeSJesse Barnes GT_GEN6_BSD_USER_INTERRUPT | 22507e231dbeSJesse Barnes GT_GEN6_BSD_CS_ERROR_INTERRUPT | 22517e231dbeSJesse Barnes GT_GEN7_L3_PARITY_ERROR_INTERRUPT | 22527e231dbeSJesse Barnes GT_PIPE_NOTIFY | 22537e231dbeSJesse Barnes GT_RENDER_CS_ERROR_INTERRUPT | 22547e231dbeSJesse Barnes GT_SYNC_STATUS | 22557e231dbeSJesse Barnes GT_USER_INTERRUPT; 22567e231dbeSJesse Barnes 22577e231dbeSJesse Barnes dev_priv->gt_irq_mask = ~render_irqs; 22587e231dbeSJesse Barnes 22597e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 22607e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 22617e231dbeSJesse Barnes I915_WRITE(GTIMR, 0); 22627e231dbeSJesse Barnes I915_WRITE(GTIER, render_irqs); 22637e231dbeSJesse Barnes POSTING_READ(GTIER); 22647e231dbeSJesse Barnes 22657e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 22667e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 22677e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 22687e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 22697e231dbeSJesse Barnes #endif 22707e231dbeSJesse Barnes 22717e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 22727e231dbeSJesse Barnes #if 0 /* FIXME: check register definitions; some have moved */ 22737e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 22747e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 22757e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 22767e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 22777e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 22787e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 22797e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 22807e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 22817e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 22827e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 22837e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 22847e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 22857e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 22867e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 22877e231dbeSJesse Barnes } 22887e231dbeSJesse Barnes #endif 22897e231dbeSJesse Barnes 22907e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 22917e231dbeSJesse Barnes 22927e231dbeSJesse Barnes return 0; 22937e231dbeSJesse Barnes } 22947e231dbeSJesse Barnes 2295f71d4af4SJesse Barnes static void i915_driver_irq_preinstall(struct drm_device * dev) 2296c0e09200SDave Airlie { 2297c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22989db4a9c7SJesse Barnes int pipe; 2299c0e09200SDave Airlie 230079e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 230179e53945SJesse Barnes 23025ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 23035ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 23045ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 23055ca58282SJesse Barnes } 23065ca58282SJesse Barnes 23070a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 23089db4a9c7SJesse Barnes for_each_pipe(pipe) 23099db4a9c7SJesse Barnes I915_WRITE(PIPESTAT(pipe), 0); 23100a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 2311ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 23123143a2bfSChris Wilson POSTING_READ(IER); 2313c0e09200SDave Airlie } 2314c0e09200SDave Airlie 2315b01f2c3aSJesse Barnes /* 2316b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 2317b01f2c3aSJesse Barnes * enabled correctly. 2318b01f2c3aSJesse Barnes */ 2319f71d4af4SJesse Barnes static int i915_driver_irq_postinstall(struct drm_device *dev) 2320c0e09200SDave Airlie { 2321c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23225ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 232363eeaf38SJesse Barnes u32 error_mask; 23240a3e67a4SJesse Barnes 23250a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 2326ed4cb414SEric Anholt 23277c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 23281ec14ad3SChris Wilson dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX; 23298ee1c3dbSMatthew Garrett 23307c463586SKeith Packard dev_priv->pipestat[0] = 0; 23317c463586SKeith Packard dev_priv->pipestat[1] = 0; 23327c463586SKeith Packard 23335ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 2334c496fa1fSAdam Jackson /* Enable in IER... */ 2335c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2336c496fa1fSAdam Jackson /* and unmask in IMR */ 23371ec14ad3SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2338c496fa1fSAdam Jackson } 2339c496fa1fSAdam Jackson 2340c496fa1fSAdam Jackson /* 2341c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 2342c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 2343c496fa1fSAdam Jackson */ 2344c496fa1fSAdam Jackson if (IS_G4X(dev)) { 2345c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2346c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 2347c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 2348c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 2349c496fa1fSAdam Jackson } else { 2350c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 2351c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 2352c496fa1fSAdam Jackson } 2353c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 2354c496fa1fSAdam Jackson 23551ec14ad3SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2356c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 23573143a2bfSChris Wilson POSTING_READ(IER); 2358c496fa1fSAdam Jackson 2359c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 23605ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 23615ca58282SJesse Barnes 2362b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 2363b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2364b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2365b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2366b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2367b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2368b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 2369b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 2370b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2371b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 2372b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 23732d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2374b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 23752d1c9752SAndy Lutomirski 23762d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 23772d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 23782d1c9752SAndy Lutomirski seconds later. So just do it once. 23792d1c9752SAndy Lutomirski */ 23802d1c9752SAndy Lutomirski if (IS_G4X(dev)) 23812d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 23822d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 23832d1c9752SAndy Lutomirski } 23842d1c9752SAndy Lutomirski 2385b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 2386b01f2c3aSJesse Barnes 23875ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 23885ca58282SJesse Barnes } 23895ca58282SJesse Barnes 23903b617967SChris Wilson intel_opregion_enable_asle(dev); 23910a3e67a4SJesse Barnes 23920a3e67a4SJesse Barnes return 0; 2393c0e09200SDave Airlie } 2394c0e09200SDave Airlie 23957e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 23967e231dbeSJesse Barnes { 23977e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23987e231dbeSJesse Barnes int pipe; 23997e231dbeSJesse Barnes 24007e231dbeSJesse Barnes if (!dev_priv) 24017e231dbeSJesse Barnes return; 24027e231dbeSJesse Barnes 24037e231dbeSJesse Barnes dev_priv->vblank_pipe = 0; 24047e231dbeSJesse Barnes 24057e231dbeSJesse Barnes for_each_pipe(pipe) 24067e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 24077e231dbeSJesse Barnes 24087e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 24097e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 24107e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 24117e231dbeSJesse Barnes for_each_pipe(pipe) 24127e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 24137e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 24147e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 24157e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 24167e231dbeSJesse Barnes POSTING_READ(VLV_IER); 24177e231dbeSJesse Barnes } 24187e231dbeSJesse Barnes 2419f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2420036a4a7dSZhenyu Wang { 2421036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24224697995bSJesse Barnes 24234697995bSJesse Barnes if (!dev_priv) 24244697995bSJesse Barnes return; 24254697995bSJesse Barnes 24264697995bSJesse Barnes dev_priv->vblank_pipe = 0; 24274697995bSJesse Barnes 2428036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2429036a4a7dSZhenyu Wang 2430036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2431036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2432036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2433036a4a7dSZhenyu Wang 2434036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2435036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2436036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2437192aac1fSKeith Packard 2438192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2439192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2440192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2441036a4a7dSZhenyu Wang } 2442036a4a7dSZhenyu Wang 2443f71d4af4SJesse Barnes static void i915_driver_irq_uninstall(struct drm_device * dev) 2444c0e09200SDave Airlie { 2445c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24469db4a9c7SJesse Barnes int pipe; 2447c0e09200SDave Airlie 2448c0e09200SDave Airlie if (!dev_priv) 2449c0e09200SDave Airlie return; 2450c0e09200SDave Airlie 24510a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 24520a3e67a4SJesse Barnes 24535ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 24545ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 24555ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 24565ca58282SJesse Barnes } 24575ca58282SJesse Barnes 24580a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 24599db4a9c7SJesse Barnes for_each_pipe(pipe) 24609db4a9c7SJesse Barnes I915_WRITE(PIPESTAT(pipe), 0); 24610a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 2462ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 2463c0e09200SDave Airlie 24649db4a9c7SJesse Barnes for_each_pipe(pipe) 24659db4a9c7SJesse Barnes I915_WRITE(PIPESTAT(pipe), 24669db4a9c7SJesse Barnes I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 24677c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 2468c0e09200SDave Airlie } 2469f71d4af4SJesse Barnes 2470c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2471c2798b19SChris Wilson { 2472c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2473c2798b19SChris Wilson int pipe; 2474c2798b19SChris Wilson 2475c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2476c2798b19SChris Wilson 2477c2798b19SChris Wilson for_each_pipe(pipe) 2478c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2479c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2480c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2481c2798b19SChris Wilson POSTING_READ16(IER); 2482c2798b19SChris Wilson } 2483c2798b19SChris Wilson 2484c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2485c2798b19SChris Wilson { 2486c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2487c2798b19SChris Wilson 2488c2798b19SChris Wilson dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 2489c2798b19SChris Wilson 2490c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2491c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2492c2798b19SChris Wilson 2493c2798b19SChris Wilson I915_WRITE16(EMR, 2494c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2495c2798b19SChris Wilson 2496c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2497c2798b19SChris Wilson dev_priv->irq_mask = 2498c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2499c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2500c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2501c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2502c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2503c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2504c2798b19SChris Wilson 2505c2798b19SChris Wilson I915_WRITE16(IER, 2506c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2507c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2508c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2509c2798b19SChris Wilson I915_USER_INTERRUPT); 2510c2798b19SChris Wilson POSTING_READ16(IER); 2511c2798b19SChris Wilson 2512c2798b19SChris Wilson return 0; 2513c2798b19SChris Wilson } 2514c2798b19SChris Wilson 2515c2798b19SChris Wilson static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS) 2516c2798b19SChris Wilson { 2517c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2518c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2519c2798b19SChris Wilson struct drm_i915_master_private *master_priv; 2520c2798b19SChris Wilson u16 iir, new_iir; 2521c2798b19SChris Wilson u32 pipe_stats[2]; 2522c2798b19SChris Wilson unsigned long irqflags; 2523c2798b19SChris Wilson int irq_received; 2524c2798b19SChris Wilson int pipe; 2525c2798b19SChris Wilson u16 flip_mask = 2526c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2527c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2528c2798b19SChris Wilson 2529c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2530c2798b19SChris Wilson 2531c2798b19SChris Wilson iir = I915_READ16(IIR); 2532c2798b19SChris Wilson if (iir == 0) 2533c2798b19SChris Wilson return IRQ_NONE; 2534c2798b19SChris Wilson 2535c2798b19SChris Wilson while (iir & ~flip_mask) { 2536c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2537c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2538c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2539c2798b19SChris Wilson * interrupts (for non-MSI). 2540c2798b19SChris Wilson */ 2541c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2542c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2543c2798b19SChris Wilson i915_handle_error(dev, false); 2544c2798b19SChris Wilson 2545c2798b19SChris Wilson for_each_pipe(pipe) { 2546c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2547c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2548c2798b19SChris Wilson 2549c2798b19SChris Wilson /* 2550c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2551c2798b19SChris Wilson */ 2552c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2553c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2554c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2555c2798b19SChris Wilson pipe_name(pipe)); 2556c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2557c2798b19SChris Wilson irq_received = 1; 2558c2798b19SChris Wilson } 2559c2798b19SChris Wilson } 2560c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2561c2798b19SChris Wilson 2562c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2563c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2564c2798b19SChris Wilson 2565c2798b19SChris Wilson if (dev->primary->master) { 2566c2798b19SChris Wilson master_priv = dev->primary->master->driver_priv; 2567c2798b19SChris Wilson if (master_priv->sarea_priv) 2568c2798b19SChris Wilson master_priv->sarea_priv->last_dispatch = 2569c2798b19SChris Wilson READ_BREADCRUMB(dev_priv); 2570c2798b19SChris Wilson } 2571c2798b19SChris Wilson 2572c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2573c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2574c2798b19SChris Wilson 2575c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2576c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2577c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2578c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2579c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2580c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2581c2798b19SChris Wilson } 2582c2798b19SChris Wilson } 2583c2798b19SChris Wilson 2584c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2585c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2586c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2587c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2588c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2589c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2590c2798b19SChris Wilson } 2591c2798b19SChris Wilson } 2592c2798b19SChris Wilson 2593c2798b19SChris Wilson iir = new_iir; 2594c2798b19SChris Wilson } 2595c2798b19SChris Wilson 2596c2798b19SChris Wilson return IRQ_HANDLED; 2597c2798b19SChris Wilson } 2598c2798b19SChris Wilson 2599c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2600c2798b19SChris Wilson { 2601c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2602c2798b19SChris Wilson int pipe; 2603c2798b19SChris Wilson 2604c2798b19SChris Wilson dev_priv->vblank_pipe = 0; 2605c2798b19SChris Wilson 2606c2798b19SChris Wilson for_each_pipe(pipe) { 2607c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2608c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2609c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2610c2798b19SChris Wilson } 2611c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2612c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2613c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2614c2798b19SChris Wilson } 2615c2798b19SChris Wilson 2616f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2617f71d4af4SJesse Barnes { 2618*8b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2619*8b2e326dSChris Wilson 2620*8b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 2621*8b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 2622*8b2e326dSChris Wilson INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work); 2623*8b2e326dSChris Wilson 2624f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2625f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 26267e231dbeSJesse Barnes if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev) || 26277e231dbeSJesse Barnes IS_VALLEYVIEW(dev)) { 2628f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2629f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2630f71d4af4SJesse Barnes } 2631f71d4af4SJesse Barnes 2632c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2633f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2634c3613de9SKeith Packard else 2635c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2636f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2637f71d4af4SJesse Barnes 26387e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 26397e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 26407e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 26417e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 26427e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 26437e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 26447e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 26457e231dbeSJesse Barnes } else if (IS_IVYBRIDGE(dev)) { 2646f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2647f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2648f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2649f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2650f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2651f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2652f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2653f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2654f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2655f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2656f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2657f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2658f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2659f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2660f71d4af4SJesse Barnes } else { 2661c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2662c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2663c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2664c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2665c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2666c2798b19SChris Wilson } else { 2667f71d4af4SJesse Barnes dev->driver->irq_preinstall = i915_driver_irq_preinstall; 2668f71d4af4SJesse Barnes dev->driver->irq_postinstall = i915_driver_irq_postinstall; 2669f71d4af4SJesse Barnes dev->driver->irq_uninstall = i915_driver_irq_uninstall; 2670f71d4af4SJesse Barnes dev->driver->irq_handler = i915_driver_irq_handler; 2671c2798b19SChris Wilson } 2672f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2673f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2674f71d4af4SJesse Barnes } 2675f71d4af4SJesse Barnes } 2676