xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 8a920e24f05802e2ed88d0454a7253449c4654c1)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39fca52a55SDaniel Vetter /**
40fca52a55SDaniel Vetter  * DOC: interrupt handling
41fca52a55SDaniel Vetter  *
42fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
43fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
44fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
45fca52a55SDaniel Vetter  */
46fca52a55SDaniel Vetter 
47e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
48e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
49e4ce95aaSVille Syrjälä };
50e4ce95aaSVille Syrjälä 
5123bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5223bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5323bb4cb5SVille Syrjälä };
5423bb4cb5SVille Syrjälä 
553a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
563a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
573a3b3c7dSVille Syrjälä };
583a3b3c7dSVille Syrjälä 
597c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
60e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
61e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
65e5868a31SEgbert Eich };
66e5868a31SEgbert Eich 
677c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
68e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
6973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
70e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
73e5868a31SEgbert Eich };
74e5868a31SEgbert Eich 
7526951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7674c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7726951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7826951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8126951cafSXiong Zhang };
8226951cafSXiong Zhang 
837c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
84e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
85e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
90e5868a31SEgbert Eich };
91e5868a31SEgbert Eich 
927c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
93e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
94e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
95e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
97e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
99e5868a31SEgbert Eich };
100e5868a31SEgbert Eich 
1014bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
102e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
103e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
104e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
106e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
108e5868a31SEgbert Eich };
109e5868a31SEgbert Eich 
110e0a20ad7SShashank Sharma /* BXT hpd list */
111e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1127f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
113e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
114e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
115e0a20ad7SShashank Sharma };
116e0a20ad7SShashank Sharma 
117b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
118b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
119b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
120b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
121b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
122121e758eSDhinakaran Pandiyan };
123121e758eSDhinakaran Pandiyan 
12431604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
12531604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
12631604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
12731604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
12831604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
12931604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
13031604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
13131604222SAnusha Srivatsa };
13231604222SAnusha Srivatsa 
1335c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
134f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1355c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1375c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1385c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1395c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1405c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1415c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1425c502442SPaulo Zanoni } while (0)
1435c502442SPaulo Zanoni 
1443488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \
145a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1465c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
147a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1485c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1495c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1505c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1515c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
152a9d356a6SPaulo Zanoni } while (0)
153a9d356a6SPaulo Zanoni 
154e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \
155e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, 0xffff); \
156e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
157e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, 0); \
158e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
159e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
160e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
161e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
162e9e9848aSVille Syrjälä } while (0)
163e9e9848aSVille Syrjälä 
164337ba017SPaulo Zanoni /*
165337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
166337ba017SPaulo Zanoni  */
1673488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
168f0f59a00SVille Syrjälä 				    i915_reg_t reg)
169b51a2842SVille Syrjälä {
170b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
171b51a2842SVille Syrjälä 
172b51a2842SVille Syrjälä 	if (val == 0)
173b51a2842SVille Syrjälä 		return;
174b51a2842SVille Syrjälä 
175b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
176f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
177b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
178b51a2842SVille Syrjälä 	POSTING_READ(reg);
179b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
180b51a2842SVille Syrjälä 	POSTING_READ(reg);
181b51a2842SVille Syrjälä }
182337ba017SPaulo Zanoni 
183e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
184e9e9848aSVille Syrjälä 				    i915_reg_t reg)
185e9e9848aSVille Syrjälä {
186e9e9848aSVille Syrjälä 	u16 val = I915_READ16(reg);
187e9e9848aSVille Syrjälä 
188e9e9848aSVille Syrjälä 	if (val == 0)
189e9e9848aSVille Syrjälä 		return;
190e9e9848aSVille Syrjälä 
191e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
192e9e9848aSVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
193e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
194e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
195e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
196e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
197e9e9848aSVille Syrjälä }
198e9e9848aSVille Syrjälä 
19935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
2003488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
20135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
2027d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
2037d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
20435079899SPaulo Zanoni } while (0)
20535079899SPaulo Zanoni 
2063488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
2073488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
20835079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
2097d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
2107d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
21135079899SPaulo Zanoni } while (0)
21235079899SPaulo Zanoni 
213e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
214e9e9848aSVille Syrjälä 	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
215e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, (ier_val)); \
216e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, (imr_val)); \
217e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
218e9e9848aSVille Syrjälä } while (0)
219e9e9848aSVille Syrjälä 
220c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
22126705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
222c9a9a268SImre Deak 
2230706f17cSEgbert Eich /* For display hotplug interrupt */
2240706f17cSEgbert Eich static inline void
2250706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
226a9c287c9SJani Nikula 				     u32 mask,
227a9c287c9SJani Nikula 				     u32 bits)
2280706f17cSEgbert Eich {
229a9c287c9SJani Nikula 	u32 val;
2300706f17cSEgbert Eich 
23167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2320706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2330706f17cSEgbert Eich 
2340706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2350706f17cSEgbert Eich 	val &= ~mask;
2360706f17cSEgbert Eich 	val |= bits;
2370706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2380706f17cSEgbert Eich }
2390706f17cSEgbert Eich 
2400706f17cSEgbert Eich /**
2410706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2420706f17cSEgbert Eich  * @dev_priv: driver private
2430706f17cSEgbert Eich  * @mask: bits to update
2440706f17cSEgbert Eich  * @bits: bits to enable
2450706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2460706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2470706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2480706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2490706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2500706f17cSEgbert Eich  * version is also available.
2510706f17cSEgbert Eich  */
2520706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
253a9c287c9SJani Nikula 				   u32 mask,
254a9c287c9SJani Nikula 				   u32 bits)
2550706f17cSEgbert Eich {
2560706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2570706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2580706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2590706f17cSEgbert Eich }
2600706f17cSEgbert Eich 
26196606f3bSOscar Mateo static u32
26296606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915,
26396606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
26496606f3bSOscar Mateo 
26560a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
26696606f3bSOscar Mateo 				const unsigned int bank,
26796606f3bSOscar Mateo 				const unsigned int bit)
26896606f3bSOscar Mateo {
26996606f3bSOscar Mateo 	void __iomem * const regs = i915->regs;
27096606f3bSOscar Mateo 	u32 dw;
27196606f3bSOscar Mateo 
27296606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
27396606f3bSOscar Mateo 
27496606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
27596606f3bSOscar Mateo 	if (dw & BIT(bit)) {
27696606f3bSOscar Mateo 		/*
27796606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
27896606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
27996606f3bSOscar Mateo 		 */
28096606f3bSOscar Mateo 		gen11_gt_engine_identity(i915, bank, bit);
28196606f3bSOscar Mateo 
28296606f3bSOscar Mateo 		/*
28396606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
28496606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
28596606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
28696606f3bSOscar Mateo 		 * everybody.
28796606f3bSOscar Mateo 		 */
28896606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
28996606f3bSOscar Mateo 
29096606f3bSOscar Mateo 		return true;
29196606f3bSOscar Mateo 	}
29296606f3bSOscar Mateo 
29396606f3bSOscar Mateo 	return false;
29496606f3bSOscar Mateo }
29596606f3bSOscar Mateo 
296d9dc34f1SVille Syrjälä /**
297d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
298d9dc34f1SVille Syrjälä  * @dev_priv: driver private
299d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
300d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
301d9dc34f1SVille Syrjälä  */
302fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
303a9c287c9SJani Nikula 			    u32 interrupt_mask,
304a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
305036a4a7dSZhenyu Wang {
306a9c287c9SJani Nikula 	u32 new_val;
307d9dc34f1SVille Syrjälä 
30867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3094bc9d430SDaniel Vetter 
310d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
311d9dc34f1SVille Syrjälä 
3129df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
313c67a470bSPaulo Zanoni 		return;
314c67a470bSPaulo Zanoni 
315d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
316d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
317d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
318d9dc34f1SVille Syrjälä 
319d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
320d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3211ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3223143a2bfSChris Wilson 		POSTING_READ(DEIMR);
323036a4a7dSZhenyu Wang 	}
324036a4a7dSZhenyu Wang }
325036a4a7dSZhenyu Wang 
32643eaea13SPaulo Zanoni /**
32743eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
32843eaea13SPaulo Zanoni  * @dev_priv: driver private
32943eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
33043eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
33143eaea13SPaulo Zanoni  */
33243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
333a9c287c9SJani Nikula 			      u32 interrupt_mask,
334a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
33543eaea13SPaulo Zanoni {
33667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
33743eaea13SPaulo Zanoni 
33815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
33915a17aaeSDaniel Vetter 
3409df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
341c67a470bSPaulo Zanoni 		return;
342c67a470bSPaulo Zanoni 
34343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
34443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
34543eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
34643eaea13SPaulo Zanoni }
34743eaea13SPaulo Zanoni 
348a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
34943eaea13SPaulo Zanoni {
35043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
35131bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
35243eaea13SPaulo Zanoni }
35343eaea13SPaulo Zanoni 
354a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
35543eaea13SPaulo Zanoni {
35643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
35743eaea13SPaulo Zanoni }
35843eaea13SPaulo Zanoni 
359f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
360b900b949SImre Deak {
361d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
362d02b98b8SOscar Mateo 
363bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
364b900b949SImre Deak }
365b900b949SImre Deak 
366f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
367a72fbc3aSImre Deak {
368d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
369d02b98b8SOscar Mateo 		return GEN11_GPM_WGBOXPERF_INTR_MASK;
370d02b98b8SOscar Mateo 	else if (INTEL_GEN(dev_priv) >= 8)
371d02b98b8SOscar Mateo 		return GEN8_GT_IMR(2);
372d02b98b8SOscar Mateo 	else
373d02b98b8SOscar Mateo 		return GEN6_PMIMR;
374a72fbc3aSImre Deak }
375a72fbc3aSImre Deak 
376f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
377b900b949SImre Deak {
378d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
379d02b98b8SOscar Mateo 		return GEN11_GPM_WGBOXPERF_INTR_ENABLE;
380d02b98b8SOscar Mateo 	else if (INTEL_GEN(dev_priv) >= 8)
381d02b98b8SOscar Mateo 		return GEN8_GT_IER(2);
382d02b98b8SOscar Mateo 	else
383d02b98b8SOscar Mateo 		return GEN6_PMIER;
384b900b949SImre Deak }
385b900b949SImre Deak 
386edbfdb45SPaulo Zanoni /**
387edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
388edbfdb45SPaulo Zanoni  * @dev_priv: driver private
389edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
390edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
391edbfdb45SPaulo Zanoni  */
392edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
393a9c287c9SJani Nikula 			      u32 interrupt_mask,
394a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
395edbfdb45SPaulo Zanoni {
396a9c287c9SJani Nikula 	u32 new_val;
397edbfdb45SPaulo Zanoni 
39815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
39915a17aaeSDaniel Vetter 
40067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
401edbfdb45SPaulo Zanoni 
402f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
403f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
404f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
405f52ecbcfSPaulo Zanoni 
406f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
407f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
408f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
409a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
410edbfdb45SPaulo Zanoni 	}
411f52ecbcfSPaulo Zanoni }
412edbfdb45SPaulo Zanoni 
413f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
414edbfdb45SPaulo Zanoni {
4159939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4169939fba2SImre Deak 		return;
4179939fba2SImre Deak 
418edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
419edbfdb45SPaulo Zanoni }
420edbfdb45SPaulo Zanoni 
421f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
4229939fba2SImre Deak {
4239939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
4249939fba2SImre Deak }
4259939fba2SImre Deak 
426f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
427edbfdb45SPaulo Zanoni {
4289939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4299939fba2SImre Deak 		return;
4309939fba2SImre Deak 
431f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
432f4e9af4fSAkash Goel }
433f4e9af4fSAkash Goel 
4343814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
435f4e9af4fSAkash Goel {
436f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
437f4e9af4fSAkash Goel 
43867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
439f4e9af4fSAkash Goel 
440f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
441f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
442f4e9af4fSAkash Goel 	POSTING_READ(reg);
443f4e9af4fSAkash Goel }
444f4e9af4fSAkash Goel 
4453814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
446f4e9af4fSAkash Goel {
44767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
448f4e9af4fSAkash Goel 
449f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
450f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
451f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
452f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
453f4e9af4fSAkash Goel }
454f4e9af4fSAkash Goel 
4553814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
456f4e9af4fSAkash Goel {
45767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
458f4e9af4fSAkash Goel 
459f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
460f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
461f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
462f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
463edbfdb45SPaulo Zanoni }
464edbfdb45SPaulo Zanoni 
465d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
466d02b98b8SOscar Mateo {
467d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
468d02b98b8SOscar Mateo 
46996606f3bSOscar Mateo 	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
47096606f3bSOscar Mateo 		;
471d02b98b8SOscar Mateo 
472d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
473d02b98b8SOscar Mateo 
474d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
475d02b98b8SOscar Mateo }
476d02b98b8SOscar Mateo 
477dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
4783cc134e3SImre Deak {
4793cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
4804668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
481562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
4823cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
4833cc134e3SImre Deak }
4843cc134e3SImre Deak 
48591d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
486b900b949SImre Deak {
487562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
488562d9baeSSagar Arun Kamble 
489562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
490f2a91d1aSChris Wilson 		return;
491f2a91d1aSChris Wilson 
492b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
493562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
49496606f3bSOscar Mateo 
495d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
49696606f3bSOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
497d02b98b8SOscar Mateo 	else
498c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
49996606f3bSOscar Mateo 
500562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
501b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
50278e68d36SImre Deak 
503b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
504b900b949SImre Deak }
505b900b949SImre Deak 
50691d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
507b900b949SImre Deak {
508562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
509562d9baeSSagar Arun Kamble 
510562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
511f2a91d1aSChris Wilson 		return;
512f2a91d1aSChris Wilson 
513d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
514562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5159939fba2SImre Deak 
516b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5179939fba2SImre Deak 
5184668f695SChris Wilson 	gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
51958072ccbSImre Deak 
52058072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
52191c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
522c33d247dSChris Wilson 
523c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
5243814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
525c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
526c33d247dSChris Wilson 	 * state of the worker can be discarded.
527c33d247dSChris Wilson 	 */
528562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
529d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
530d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
531d02b98b8SOscar Mateo 	else
532c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
533b900b949SImre Deak }
534b900b949SImre Deak 
53526705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
53626705e20SSagar Arun Kamble {
5371be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5381be333d3SSagar Arun Kamble 
53926705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
54026705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
54126705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
54226705e20SSagar Arun Kamble }
54326705e20SSagar Arun Kamble 
54426705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
54526705e20SSagar Arun Kamble {
5461be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5471be333d3SSagar Arun Kamble 
54826705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
54926705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
55026705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
55126705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
55226705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
55326705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
55426705e20SSagar Arun Kamble 	}
55526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
55626705e20SSagar Arun Kamble }
55726705e20SSagar Arun Kamble 
55826705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
55926705e20SSagar Arun Kamble {
5601be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5611be333d3SSagar Arun Kamble 
56226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
56326705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
56426705e20SSagar Arun Kamble 
56526705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
56626705e20SSagar Arun Kamble 
56726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
56826705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
56926705e20SSagar Arun Kamble 
57026705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
57126705e20SSagar Arun Kamble }
57226705e20SSagar Arun Kamble 
5730961021aSBen Widawsky /**
5743a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
5753a3b3c7dSVille Syrjälä  * @dev_priv: driver private
5763a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
5773a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
5783a3b3c7dSVille Syrjälä  */
5793a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
580a9c287c9SJani Nikula 				u32 interrupt_mask,
581a9c287c9SJani Nikula 				u32 enabled_irq_mask)
5823a3b3c7dSVille Syrjälä {
583a9c287c9SJani Nikula 	u32 new_val;
584a9c287c9SJani Nikula 	u32 old_val;
5853a3b3c7dSVille Syrjälä 
58667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
5873a3b3c7dSVille Syrjälä 
5883a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
5893a3b3c7dSVille Syrjälä 
5903a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
5913a3b3c7dSVille Syrjälä 		return;
5923a3b3c7dSVille Syrjälä 
5933a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
5943a3b3c7dSVille Syrjälä 
5953a3b3c7dSVille Syrjälä 	new_val = old_val;
5963a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
5973a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
5983a3b3c7dSVille Syrjälä 
5993a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
6003a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
6013a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
6023a3b3c7dSVille Syrjälä 	}
6033a3b3c7dSVille Syrjälä }
6043a3b3c7dSVille Syrjälä 
6053a3b3c7dSVille Syrjälä /**
606013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
607013d3752SVille Syrjälä  * @dev_priv: driver private
608013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
609013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
610013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
611013d3752SVille Syrjälä  */
612013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
613013d3752SVille Syrjälä 			 enum pipe pipe,
614a9c287c9SJani Nikula 			 u32 interrupt_mask,
615a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
616013d3752SVille Syrjälä {
617a9c287c9SJani Nikula 	u32 new_val;
618013d3752SVille Syrjälä 
61967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
620013d3752SVille Syrjälä 
621013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
622013d3752SVille Syrjälä 
623013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
624013d3752SVille Syrjälä 		return;
625013d3752SVille Syrjälä 
626013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
627013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
628013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
629013d3752SVille Syrjälä 
630013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
631013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
632013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
633013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
634013d3752SVille Syrjälä 	}
635013d3752SVille Syrjälä }
636013d3752SVille Syrjälä 
637013d3752SVille Syrjälä /**
638fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
639fee884edSDaniel Vetter  * @dev_priv: driver private
640fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
641fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
642fee884edSDaniel Vetter  */
64347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
644a9c287c9SJani Nikula 				  u32 interrupt_mask,
645a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
646fee884edSDaniel Vetter {
647a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
648fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
649fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
650fee884edSDaniel Vetter 
65115a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
65215a17aaeSDaniel Vetter 
65367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
654fee884edSDaniel Vetter 
6559df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
656c67a470bSPaulo Zanoni 		return;
657c67a470bSPaulo Zanoni 
658fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
659fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
660fee884edSDaniel Vetter }
6618664281bSPaulo Zanoni 
6626b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
6636b12ca56SVille Syrjälä 			      enum pipe pipe)
6647c463586SKeith Packard {
6656b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
66610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
66710c59c51SImre Deak 
6686b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
6696b12ca56SVille Syrjälä 
6706b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
6716b12ca56SVille Syrjälä 		goto out;
6726b12ca56SVille Syrjälä 
67310c59c51SImre Deak 	/*
674724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
675724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
67610c59c51SImre Deak 	 */
67710c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
67810c59c51SImre Deak 		return 0;
679724a6905SVille Syrjälä 	/*
680724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
681724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
682724a6905SVille Syrjälä 	 */
683724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
684724a6905SVille Syrjälä 		return 0;
68510c59c51SImre Deak 
68610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
68710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
68810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
68910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
69010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
69110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
69210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
69310c59c51SImre Deak 
6946b12ca56SVille Syrjälä out:
6956b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
6966b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
6976b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
6986b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
6996b12ca56SVille Syrjälä 
70010c59c51SImre Deak 	return enable_mask;
70110c59c51SImre Deak }
70210c59c51SImre Deak 
7036b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
7046b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
705755e9019SImre Deak {
7066b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
707755e9019SImre Deak 	u32 enable_mask;
708755e9019SImre Deak 
7096b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7106b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7116b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7126b12ca56SVille Syrjälä 
7136b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7146b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7156b12ca56SVille Syrjälä 
7166b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
7176b12ca56SVille Syrjälä 		return;
7186b12ca56SVille Syrjälä 
7196b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
7206b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7216b12ca56SVille Syrjälä 
7226b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7236b12ca56SVille Syrjälä 	POSTING_READ(reg);
724755e9019SImre Deak }
725755e9019SImre Deak 
7266b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
7276b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
728755e9019SImre Deak {
7296b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
730755e9019SImre Deak 	u32 enable_mask;
731755e9019SImre Deak 
7326b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7336b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7346b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7356b12ca56SVille Syrjälä 
7366b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7376b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7386b12ca56SVille Syrjälä 
7396b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
7406b12ca56SVille Syrjälä 		return;
7416b12ca56SVille Syrjälä 
7426b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
7436b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7446b12ca56SVille Syrjälä 
7456b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7466b12ca56SVille Syrjälä 	POSTING_READ(reg);
747755e9019SImre Deak }
748755e9019SImre Deak 
749c0e09200SDave Airlie /**
750f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
75114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
75201c66889SZhao Yakui  */
75391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
75401c66889SZhao Yakui {
75591d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
756f49e38ddSJani Nikula 		return;
757f49e38ddSJani Nikula 
75813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
75901c66889SZhao Yakui 
760755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
76191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
7623b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
763755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
7641ec14ad3SChris Wilson 
76513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
76601c66889SZhao Yakui }
76701c66889SZhao Yakui 
768f75f3746SVille Syrjälä /*
769f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
770f75f3746SVille Syrjälä  * around the vertical blanking period.
771f75f3746SVille Syrjälä  *
772f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
773f75f3746SVille Syrjälä  *  vblank_start >= 3
774f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
775f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
776f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
777f75f3746SVille Syrjälä  *
778f75f3746SVille Syrjälä  *           start of vblank:
779f75f3746SVille Syrjälä  *           latch double buffered registers
780f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
781f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
782f75f3746SVille Syrjälä  *           |
783f75f3746SVille Syrjälä  *           |          frame start:
784f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
785f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
786f75f3746SVille Syrjälä  *           |          |
787f75f3746SVille Syrjälä  *           |          |  start of vsync:
788f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
789f75f3746SVille Syrjälä  *           |          |  |
790f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
791f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
792f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
793f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
794f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
795f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
796f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
797f75f3746SVille Syrjälä  *       |          |                                         |
798f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
799f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
800f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
801f75f3746SVille Syrjälä  *
802f75f3746SVille Syrjälä  * x  = horizontal active
803f75f3746SVille Syrjälä  * _  = horizontal blanking
804f75f3746SVille Syrjälä  * hs = horizontal sync
805f75f3746SVille Syrjälä  * va = vertical active
806f75f3746SVille Syrjälä  * vb = vertical blanking
807f75f3746SVille Syrjälä  * vs = vertical sync
808f75f3746SVille Syrjälä  * vbs = vblank_start (number)
809f75f3746SVille Syrjälä  *
810f75f3746SVille Syrjälä  * Summary:
811f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
812f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
813f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
814f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
815f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
816f75f3746SVille Syrjälä  */
817f75f3746SVille Syrjälä 
81842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
81942f52ef8SKeith Packard  * we use as a pipe index
82042f52ef8SKeith Packard  */
82188e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8220a3e67a4SJesse Barnes {
823fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
82432db0b65SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev->vblank[pipe];
82532db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
826f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
8270b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
828694e409dSVille Syrjälä 	unsigned long irqflags;
829391f75e2SVille Syrjälä 
83032db0b65SVille Syrjälä 	/*
83132db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
83232db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
83332db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
83432db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
83532db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
83632db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
83732db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
83832db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
83932db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
84032db0b65SVille Syrjälä 	 */
84132db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
84232db0b65SVille Syrjälä 		return 0;
84332db0b65SVille Syrjälä 
8440b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
8450b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
8460b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
8470b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
8480b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
849391f75e2SVille Syrjälä 
8500b2a8e09SVille Syrjälä 	/* Convert to pixel count */
8510b2a8e09SVille Syrjälä 	vbl_start *= htotal;
8520b2a8e09SVille Syrjälä 
8530b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
8540b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
8550b2a8e09SVille Syrjälä 
8569db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
8579db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
8585eddb70bSChris Wilson 
859694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
860694e409dSVille Syrjälä 
8610a3e67a4SJesse Barnes 	/*
8620a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
8630a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
8640a3e67a4SJesse Barnes 	 * register.
8650a3e67a4SJesse Barnes 	 */
8660a3e67a4SJesse Barnes 	do {
867694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
868694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
869694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
8700a3e67a4SJesse Barnes 	} while (high1 != high2);
8710a3e67a4SJesse Barnes 
872694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
873694e409dSVille Syrjälä 
8745eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
875391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
8765eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
877391f75e2SVille Syrjälä 
878391f75e2SVille Syrjälä 	/*
879391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
880391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
881391f75e2SVille Syrjälä 	 * counter against vblank start.
882391f75e2SVille Syrjälä 	 */
883edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
8840a3e67a4SJesse Barnes }
8850a3e67a4SJesse Barnes 
886974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8879880b7a5SJesse Barnes {
888fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8899880b7a5SJesse Barnes 
890649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
8919880b7a5SJesse Barnes }
8929880b7a5SJesse Barnes 
893aec0246fSUma Shankar /*
894aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
895aec0246fSUma Shankar  * scanline register will not work to get the scanline,
896aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
897aec0246fSUma Shankar  * with scanline register updates.
898aec0246fSUma Shankar  * This function will use Framestamp and current
899aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
900aec0246fSUma Shankar  */
901aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
902aec0246fSUma Shankar {
903aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
904aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
905aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
906aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
907aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
908aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
909aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
910aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
911aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
912aec0246fSUma Shankar 
913aec0246fSUma Shankar 	/*
914aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
915aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
916aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
917aec0246fSUma Shankar 	 * during the same frame.
918aec0246fSUma Shankar 	 */
919aec0246fSUma Shankar 	do {
920aec0246fSUma Shankar 		/*
921aec0246fSUma Shankar 		 * This field provides read back of the display
922aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
923aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
924aec0246fSUma Shankar 		 */
925aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
926aec0246fSUma Shankar 
927aec0246fSUma Shankar 		/*
928aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
929aec0246fSUma Shankar 		 * time stamp value.
930aec0246fSUma Shankar 		 */
931aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
932aec0246fSUma Shankar 
933aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
934aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
935aec0246fSUma Shankar 
936aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
937aec0246fSUma Shankar 					clock), 1000 * htotal);
938aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
939aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
940aec0246fSUma Shankar 
941aec0246fSUma Shankar 	return scanline;
942aec0246fSUma Shankar }
943aec0246fSUma Shankar 
94475aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
945a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
946a225f079SVille Syrjälä {
947a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
948fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
9495caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
9505caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
951a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
95280715b2fSVille Syrjälä 	int position, vtotal;
953a225f079SVille Syrjälä 
95472259536SVille Syrjälä 	if (!crtc->active)
95572259536SVille Syrjälä 		return -1;
95672259536SVille Syrjälä 
9575caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
9585caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
9595caa0feaSDaniel Vetter 
960aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
961aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
962aec0246fSUma Shankar 
96380715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
964a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
965a225f079SVille Syrjälä 		vtotal /= 2;
966a225f079SVille Syrjälä 
967cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
96875aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
969a225f079SVille Syrjälä 	else
97075aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
971a225f079SVille Syrjälä 
972a225f079SVille Syrjälä 	/*
97341b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
97441b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
97541b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
97641b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
97741b578fbSJesse Barnes 	 *
97841b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
97941b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
98041b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
98141b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
98241b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
98341b578fbSJesse Barnes 	 */
98491d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
98541b578fbSJesse Barnes 		int i, temp;
98641b578fbSJesse Barnes 
98741b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
98841b578fbSJesse Barnes 			udelay(1);
989707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
99041b578fbSJesse Barnes 			if (temp != position) {
99141b578fbSJesse Barnes 				position = temp;
99241b578fbSJesse Barnes 				break;
99341b578fbSJesse Barnes 			}
99441b578fbSJesse Barnes 		}
99541b578fbSJesse Barnes 	}
99641b578fbSJesse Barnes 
99741b578fbSJesse Barnes 	/*
99880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
99980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1000a225f079SVille Syrjälä 	 */
100180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1002a225f079SVille Syrjälä }
1003a225f079SVille Syrjälä 
10041bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
10051bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
10063bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
10073bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
10080af7e4dfSMario Kleiner {
1009fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
101098187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
101198187836SVille Syrjälä 								pipe);
10123aa18df8SVille Syrjälä 	int position;
101378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1014ad3543edSMario Kleiner 	unsigned long irqflags;
1015*8a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
1016*8a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
1017*8a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
10180af7e4dfSMario Kleiner 
1019fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
10200af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
10219db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
10221bf6ad62SDaniel Vetter 		return false;
10230af7e4dfSMario Kleiner 	}
10240af7e4dfSMario Kleiner 
1025c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
102678e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1027c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1028c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1029c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
10300af7e4dfSMario Kleiner 
1031d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1032d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1033d31faf65SVille Syrjälä 		vbl_end /= 2;
1034d31faf65SVille Syrjälä 		vtotal /= 2;
1035d31faf65SVille Syrjälä 	}
1036d31faf65SVille Syrjälä 
1037ad3543edSMario Kleiner 	/*
1038ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1039ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1040ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1041ad3543edSMario Kleiner 	 */
1042ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1043ad3543edSMario Kleiner 
1044ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1045ad3543edSMario Kleiner 
1046ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1047ad3543edSMario Kleiner 	if (stime)
1048ad3543edSMario Kleiner 		*stime = ktime_get();
1049ad3543edSMario Kleiner 
1050*8a920e24SVille Syrjälä 	if (use_scanline_counter) {
10510af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
10520af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
10530af7e4dfSMario Kleiner 		 */
1054a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
10550af7e4dfSMario Kleiner 	} else {
10560af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
10570af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
10580af7e4dfSMario Kleiner 		 * scanout position.
10590af7e4dfSMario Kleiner 		 */
106075aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
10610af7e4dfSMario Kleiner 
10623aa18df8SVille Syrjälä 		/* convert to pixel counts */
10633aa18df8SVille Syrjälä 		vbl_start *= htotal;
10643aa18df8SVille Syrjälä 		vbl_end *= htotal;
10653aa18df8SVille Syrjälä 		vtotal *= htotal;
106678e8fc6bSVille Syrjälä 
106778e8fc6bSVille Syrjälä 		/*
10687e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
10697e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
10707e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
10717e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
10727e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
10737e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
10747e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
10757e78f1cbSVille Syrjälä 		 */
10767e78f1cbSVille Syrjälä 		if (position >= vtotal)
10777e78f1cbSVille Syrjälä 			position = vtotal - 1;
10787e78f1cbSVille Syrjälä 
10797e78f1cbSVille Syrjälä 		/*
108078e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
108178e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
108278e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
108378e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
108478e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
108578e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
108678e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
108778e8fc6bSVille Syrjälä 		 */
108878e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
10893aa18df8SVille Syrjälä 	}
10903aa18df8SVille Syrjälä 
1091ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1092ad3543edSMario Kleiner 	if (etime)
1093ad3543edSMario Kleiner 		*etime = ktime_get();
1094ad3543edSMario Kleiner 
1095ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1096ad3543edSMario Kleiner 
1097ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1098ad3543edSMario Kleiner 
10993aa18df8SVille Syrjälä 	/*
11003aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
11013aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
11023aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
11033aa18df8SVille Syrjälä 	 * up since vbl_end.
11043aa18df8SVille Syrjälä 	 */
11053aa18df8SVille Syrjälä 	if (position >= vbl_start)
11063aa18df8SVille Syrjälä 		position -= vbl_end;
11073aa18df8SVille Syrjälä 	else
11083aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
11093aa18df8SVille Syrjälä 
1110*8a920e24SVille Syrjälä 	if (use_scanline_counter) {
11113aa18df8SVille Syrjälä 		*vpos = position;
11123aa18df8SVille Syrjälä 		*hpos = 0;
11133aa18df8SVille Syrjälä 	} else {
11140af7e4dfSMario Kleiner 		*vpos = position / htotal;
11150af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
11160af7e4dfSMario Kleiner 	}
11170af7e4dfSMario Kleiner 
11181bf6ad62SDaniel Vetter 	return true;
11190af7e4dfSMario Kleiner }
11200af7e4dfSMario Kleiner 
1121a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1122a225f079SVille Syrjälä {
1123fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1124a225f079SVille Syrjälä 	unsigned long irqflags;
1125a225f079SVille Syrjälä 	int position;
1126a225f079SVille Syrjälä 
1127a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1128a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1129a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1130a225f079SVille Syrjälä 
1131a225f079SVille Syrjälä 	return position;
1132a225f079SVille Syrjälä }
1133a225f079SVille Syrjälä 
113491d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1135f97108d1SJesse Barnes {
1136b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11379270388eSDaniel Vetter 	u8 new_delay;
11389270388eSDaniel Vetter 
1139d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1140f97108d1SJesse Barnes 
114173edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
114273edd18fSDaniel Vetter 
114320e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
11449270388eSDaniel Vetter 
11457648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1146b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1147b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1148f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1149f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1150f97108d1SJesse Barnes 
1151f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1152b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
115320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
115420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
115520e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
115620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1157b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
115820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
115920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
116020e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
116120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1162f97108d1SJesse Barnes 	}
1163f97108d1SJesse Barnes 
116491d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
116520e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1166f97108d1SJesse Barnes 
1167d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11689270388eSDaniel Vetter 
1169f97108d1SJesse Barnes 	return;
1170f97108d1SJesse Barnes }
1171f97108d1SJesse Barnes 
11720bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1173549f7365SChris Wilson {
11743f88325cSChris Wilson 	const u32 seqno = intel_engine_get_seqno(engine);
1175e61e0f51SChris Wilson 	struct i915_request *rq = NULL;
11763f88325cSChris Wilson 	struct task_struct *tsk = NULL;
117756299fb7SChris Wilson 	struct intel_wait *wait;
1178dffabc8fSTvrtko Ursulin 
11793f88325cSChris Wilson 	if (unlikely(!engine->breadcrumbs.irq_armed))
1180bcbd5c33SChris Wilson 		return;
1181bcbd5c33SChris Wilson 
11823f88325cSChris Wilson 	rcu_read_lock();
118356299fb7SChris Wilson 
118461d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
118561d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
118656299fb7SChris Wilson 	if (wait) {
11873f88325cSChris Wilson 		/*
11883f88325cSChris Wilson 		 * We use a callback from the dma-fence to submit
118956299fb7SChris Wilson 		 * requests after waiting on our own requests. To
119056299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
119156299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
119256299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
119356299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
119456299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
119556299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
119656299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
119756299fb7SChris Wilson 		 * and many waiters.
119856299fb7SChris Wilson 		 */
11993f88325cSChris Wilson 		if (i915_seqno_passed(seqno, wait->seqno)) {
1200e61e0f51SChris Wilson 			struct i915_request *waiter = wait->request;
1201de4d2106SChris Wilson 
1202e3be4079SChris Wilson 			if (waiter &&
12030e21834eSChris Wilson 			    !i915_request_signaled(waiter) &&
1204de4d2106SChris Wilson 			    intel_wait_check_request(wait, waiter))
1205e61e0f51SChris Wilson 				rq = i915_request_get(waiter);
120656299fb7SChris Wilson 
12073f88325cSChris Wilson 			tsk = wait->tsk;
12083f88325cSChris Wilson 		}
120978796877SChris Wilson 
121078796877SChris Wilson 		engine->breadcrumbs.irq_count++;
121167b807a8SChris Wilson 	} else {
1212bcbd5c33SChris Wilson 		if (engine->breadcrumbs.irq_armed)
121367b807a8SChris Wilson 			__intel_engine_disarm_breadcrumbs(engine);
121456299fb7SChris Wilson 	}
121561d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
121656299fb7SChris Wilson 
121724754d75SChris Wilson 	if (rq) {
1218e3be4079SChris Wilson 		spin_lock(&rq->lock);
1219e3be4079SChris Wilson 		dma_fence_signal_locked(&rq->fence);
12204e9a8befSChris Wilson 		GEM_BUG_ON(!i915_request_completed(rq));
1221e3be4079SChris Wilson 		spin_unlock(&rq->lock);
1222e3be4079SChris Wilson 
1223e61e0f51SChris Wilson 		i915_request_put(rq);
122424754d75SChris Wilson 	}
122556299fb7SChris Wilson 
12263f88325cSChris Wilson 	if (tsk && tsk->state & TASK_NORMAL)
12273f88325cSChris Wilson 		wake_up_process(tsk);
12283f88325cSChris Wilson 
12293f88325cSChris Wilson 	rcu_read_unlock();
12303f88325cSChris Wilson 
123156299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1232549f7365SChris Wilson }
1233549f7365SChris Wilson 
123443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
123543cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
123631685c25SDeepak S {
1237679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
123843cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
123943cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
124031685c25SDeepak S }
124131685c25SDeepak S 
124243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
124343cf3bf0SChris Wilson {
1244562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
124543cf3bf0SChris Wilson }
124643cf3bf0SChris Wilson 
124743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
124843cf3bf0SChris Wilson {
1249562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1250562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
125143cf3bf0SChris Wilson 	struct intel_rps_ei now;
125243cf3bf0SChris Wilson 	u32 events = 0;
125343cf3bf0SChris Wilson 
1254e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
125543cf3bf0SChris Wilson 		return 0;
125643cf3bf0SChris Wilson 
125743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
125831685c25SDeepak S 
1259679cb6c1SMika Kuoppala 	if (prev->ktime) {
1260e0e8c7cbSChris Wilson 		u64 time, c0;
1261569884e3SChris Wilson 		u32 render, media;
1262e0e8c7cbSChris Wilson 
1263679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
12648f68d591SChris Wilson 
1265e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1266e0e8c7cbSChris Wilson 
1267e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1268e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1269e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1270e0e8c7cbSChris Wilson 		 * into our activity counter.
1271e0e8c7cbSChris Wilson 		 */
1272569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1273569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1274569884e3SChris Wilson 		c0 = max(render, media);
12756b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1276e0e8c7cbSChris Wilson 
127760548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1278e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
127960548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1280e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
128131685c25SDeepak S 	}
128231685c25SDeepak S 
1283562d9baeSSagar Arun Kamble 	rps->ei = now;
128443cf3bf0SChris Wilson 	return events;
128531685c25SDeepak S }
128631685c25SDeepak S 
12874912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12883b8d8d91SJesse Barnes {
12892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1290562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1291562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
12927c0a16adSChris Wilson 	bool client_boost = false;
12938d3afd7dSChris Wilson 	int new_delay, adj, min, max;
12947c0a16adSChris Wilson 	u32 pm_iir = 0;
12953b8d8d91SJesse Barnes 
129659cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1297562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1298562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1299562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1300d4d70aa5SImre Deak 	}
130159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
13024912d041SBen Widawsky 
130360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1304a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
13058d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
13067c0a16adSChris Wilson 		goto out;
13073b8d8d91SJesse Barnes 
13089f817501SSagar Arun Kamble 	mutex_lock(&dev_priv->pcu_lock);
13097b9e0ae6SChris Wilson 
131043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
131143cf3bf0SChris Wilson 
1312562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1313562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1314562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1315562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
13167b92c1bdSChris Wilson 	if (client_boost)
1317562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1318562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1319562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
13208d3afd7dSChris Wilson 		adj = 0;
13218d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1322dd75fdc8SChris Wilson 		if (adj > 0)
1323dd75fdc8SChris Wilson 			adj *= 2;
1324edcf284bSChris Wilson 		else /* CHV needs even encode values */
1325edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
13267e79a683SSagar Arun Kamble 
1327562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
13287e79a683SSagar Arun Kamble 			adj = 0;
13297b92c1bdSChris Wilson 	} else if (client_boost) {
1330f5a4c67dSChris Wilson 		adj = 0;
1331dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1332562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1333562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1334562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1335562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1336dd75fdc8SChris Wilson 		adj = 0;
1337dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1338dd75fdc8SChris Wilson 		if (adj < 0)
1339dd75fdc8SChris Wilson 			adj *= 2;
1340edcf284bSChris Wilson 		else /* CHV needs even encode values */
1341edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
13427e79a683SSagar Arun Kamble 
1343562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
13447e79a683SSagar Arun Kamble 			adj = 0;
1345dd75fdc8SChris Wilson 	} else { /* unknown event */
1346edcf284bSChris Wilson 		adj = 0;
1347dd75fdc8SChris Wilson 	}
13483b8d8d91SJesse Barnes 
1349562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1350edcf284bSChris Wilson 
135179249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
135279249636SBen Widawsky 	 * interrupt
135379249636SBen Widawsky 	 */
1354edcf284bSChris Wilson 	new_delay += adj;
13558d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
135627544369SDeepak S 
13579fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
13589fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1359562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
13609fcee2f7SChris Wilson 	}
13613b8d8d91SJesse Barnes 
13629f817501SSagar Arun Kamble 	mutex_unlock(&dev_priv->pcu_lock);
13637c0a16adSChris Wilson 
13647c0a16adSChris Wilson out:
13657c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
13667c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1367562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
13687c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
13697c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
13703b8d8d91SJesse Barnes }
13713b8d8d91SJesse Barnes 
1372e3689190SBen Widawsky 
1373e3689190SBen Widawsky /**
1374e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1375e3689190SBen Widawsky  * occurred.
1376e3689190SBen Widawsky  * @work: workqueue struct
1377e3689190SBen Widawsky  *
1378e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1379e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1380e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1381e3689190SBen Widawsky  */
1382e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1383e3689190SBen Widawsky {
13842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1385cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1386e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
138735a85ac6SBen Widawsky 	char *parity_event[6];
1388a9c287c9SJani Nikula 	u32 misccpctl;
1389a9c287c9SJani Nikula 	u8 slice = 0;
1390e3689190SBen Widawsky 
1391e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1392e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1393e3689190SBen Widawsky 	 * any time we access those registers.
1394e3689190SBen Widawsky 	 */
139591c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1396e3689190SBen Widawsky 
139735a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
139835a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
139935a85ac6SBen Widawsky 		goto out;
140035a85ac6SBen Widawsky 
1401e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1402e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1403e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1404e3689190SBen Widawsky 
140535a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1406f0f59a00SVille Syrjälä 		i915_reg_t reg;
140735a85ac6SBen Widawsky 
140835a85ac6SBen Widawsky 		slice--;
14092d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
141035a85ac6SBen Widawsky 			break;
141135a85ac6SBen Widawsky 
141235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
141335a85ac6SBen Widawsky 
14146fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
141535a85ac6SBen Widawsky 
141635a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1417e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1418e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1419e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1420e3689190SBen Widawsky 
142135a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
142235a85ac6SBen Widawsky 		POSTING_READ(reg);
1423e3689190SBen Widawsky 
1424cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1425e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1426e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1427e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
142835a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
142935a85ac6SBen Widawsky 		parity_event[5] = NULL;
1430e3689190SBen Widawsky 
143191c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1432e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1433e3689190SBen Widawsky 
143435a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
143535a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1436e3689190SBen Widawsky 
143735a85ac6SBen Widawsky 		kfree(parity_event[4]);
1438e3689190SBen Widawsky 		kfree(parity_event[3]);
1439e3689190SBen Widawsky 		kfree(parity_event[2]);
1440e3689190SBen Widawsky 		kfree(parity_event[1]);
1441e3689190SBen Widawsky 	}
1442e3689190SBen Widawsky 
144335a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
144435a85ac6SBen Widawsky 
144535a85ac6SBen Widawsky out:
144635a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
14474cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
14482d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
14494cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
145035a85ac6SBen Widawsky 
145191c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
145235a85ac6SBen Widawsky }
145335a85ac6SBen Widawsky 
1454261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1455261e40b8SVille Syrjälä 					       u32 iir)
1456e3689190SBen Widawsky {
1457261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1458e3689190SBen Widawsky 		return;
1459e3689190SBen Widawsky 
1460d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1461261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1462d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1463e3689190SBen Widawsky 
1464261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
146535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
146635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
146735a85ac6SBen Widawsky 
146835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
146935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
147035a85ac6SBen Widawsky 
1471a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1472e3689190SBen Widawsky }
1473e3689190SBen Widawsky 
1474261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1475f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1476f1af8fc1SPaulo Zanoni {
1477f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14783b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1479f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
14803b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1481f1af8fc1SPaulo Zanoni }
1482f1af8fc1SPaulo Zanoni 
1483261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1484e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1485e7b4c6b1SDaniel Vetter {
1486f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14873b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1488cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
14893b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1490cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
14913b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1492e7b4c6b1SDaniel Vetter 
1493cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1494cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1495aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1496aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1497e3689190SBen Widawsky 
1498261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1499261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1500e7b4c6b1SDaniel Vetter }
1501e7b4c6b1SDaniel Vetter 
15025d3d69d5SChris Wilson static void
150351f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1504fbcc1a0cSNick Hoath {
150531de7350SChris Wilson 	bool tasklet = false;
1506f747026cSChris Wilson 
1507fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
15088ea397faSChris Wilson 		tasklet = true;
150931de7350SChris Wilson 
151051f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
151131de7350SChris Wilson 		notify_ring(engine);
151293ffbe8eSMichal Wajdeczko 		tasklet |= USES_GUC_SUBMISSION(engine->i915);
151331de7350SChris Wilson 	}
151431de7350SChris Wilson 
151531de7350SChris Wilson 	if (tasklet)
1516fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1517fbcc1a0cSNick Hoath }
1518fbcc1a0cSNick Hoath 
15192e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
152055ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1521abd58f01SBen Widawsky {
15222e4a5b25SChris Wilson 	void __iomem * const regs = i915->regs;
15232e4a5b25SChris Wilson 
1524f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1525f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
1526f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1527f0fd96f5SChris Wilson 		      GEN8_GT_VCS2_IRQ | \
1528f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1529f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1530f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1531f0fd96f5SChris Wilson 
1532abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15332e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
15342e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
15352e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1536abd58f01SBen Widawsky 	}
1537abd58f01SBen Widawsky 
153885f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
15392e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
15402e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
15412e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
154274cdb337SChris Wilson 	}
154374cdb337SChris Wilson 
154426705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15452e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1546f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1547f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
15480961021aSBen Widawsky 	}
15492e4a5b25SChris Wilson 
15502e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15512e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
15522e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
15532e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
155455ef72f2SChris Wilson 	}
1555abd58f01SBen Widawsky }
1556abd58f01SBen Widawsky 
15572e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1558f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1559e30e251aSVille Syrjälä {
1560f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15612e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS],
156251f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
15632e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS],
156451f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1565e30e251aSVille Syrjälä 	}
1566e30e251aSVille Syrjälä 
1567f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
15682e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS],
156951f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
15702e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS2],
157151f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
1572e30e251aSVille Syrjälä 	}
1573e30e251aSVille Syrjälä 
1574f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15752e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS],
157651f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1577f0fd96f5SChris Wilson 	}
1578e30e251aSVille Syrjälä 
1579f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15802e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
15812e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1582e30e251aSVille Syrjälä 	}
1583f0fd96f5SChris Wilson }
1584e30e251aSVille Syrjälä 
1585af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1586121e758eSDhinakaran Pandiyan {
1587af92058fSVille Syrjälä 	switch (pin) {
1588af92058fSVille Syrjälä 	case HPD_PORT_C:
1589121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1590af92058fSVille Syrjälä 	case HPD_PORT_D:
1591121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1592af92058fSVille Syrjälä 	case HPD_PORT_E:
1593121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1594af92058fSVille Syrjälä 	case HPD_PORT_F:
1595121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1596121e758eSDhinakaran Pandiyan 	default:
1597121e758eSDhinakaran Pandiyan 		return false;
1598121e758eSDhinakaran Pandiyan 	}
1599121e758eSDhinakaran Pandiyan }
1600121e758eSDhinakaran Pandiyan 
1601af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
160263c88d22SImre Deak {
1603af92058fSVille Syrjälä 	switch (pin) {
1604af92058fSVille Syrjälä 	case HPD_PORT_A:
1605195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1606af92058fSVille Syrjälä 	case HPD_PORT_B:
160763c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1608af92058fSVille Syrjälä 	case HPD_PORT_C:
160963c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
161063c88d22SImre Deak 	default:
161163c88d22SImre Deak 		return false;
161263c88d22SImre Deak 	}
161363c88d22SImre Deak }
161463c88d22SImre Deak 
1615af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
161631604222SAnusha Srivatsa {
1617af92058fSVille Syrjälä 	switch (pin) {
1618af92058fSVille Syrjälä 	case HPD_PORT_A:
161931604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1620af92058fSVille Syrjälä 	case HPD_PORT_B:
162131604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
162231604222SAnusha Srivatsa 	default:
162331604222SAnusha Srivatsa 		return false;
162431604222SAnusha Srivatsa 	}
162531604222SAnusha Srivatsa }
162631604222SAnusha Srivatsa 
1627af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
162831604222SAnusha Srivatsa {
1629af92058fSVille Syrjälä 	switch (pin) {
1630af92058fSVille Syrjälä 	case HPD_PORT_C:
163131604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1632af92058fSVille Syrjälä 	case HPD_PORT_D:
163331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1634af92058fSVille Syrjälä 	case HPD_PORT_E:
163531604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1636af92058fSVille Syrjälä 	case HPD_PORT_F:
163731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
163831604222SAnusha Srivatsa 	default:
163931604222SAnusha Srivatsa 		return false;
164031604222SAnusha Srivatsa 	}
164131604222SAnusha Srivatsa }
164231604222SAnusha Srivatsa 
1643af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
16446dbf30ceSVille Syrjälä {
1645af92058fSVille Syrjälä 	switch (pin) {
1646af92058fSVille Syrjälä 	case HPD_PORT_E:
16476dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
16486dbf30ceSVille Syrjälä 	default:
16496dbf30ceSVille Syrjälä 		return false;
16506dbf30ceSVille Syrjälä 	}
16516dbf30ceSVille Syrjälä }
16526dbf30ceSVille Syrjälä 
1653af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
165474c0b395SVille Syrjälä {
1655af92058fSVille Syrjälä 	switch (pin) {
1656af92058fSVille Syrjälä 	case HPD_PORT_A:
165774c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1658af92058fSVille Syrjälä 	case HPD_PORT_B:
165974c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1660af92058fSVille Syrjälä 	case HPD_PORT_C:
166174c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1662af92058fSVille Syrjälä 	case HPD_PORT_D:
166374c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
166474c0b395SVille Syrjälä 	default:
166574c0b395SVille Syrjälä 		return false;
166674c0b395SVille Syrjälä 	}
166774c0b395SVille Syrjälä }
166874c0b395SVille Syrjälä 
1669af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1670e4ce95aaSVille Syrjälä {
1671af92058fSVille Syrjälä 	switch (pin) {
1672af92058fSVille Syrjälä 	case HPD_PORT_A:
1673e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1674e4ce95aaSVille Syrjälä 	default:
1675e4ce95aaSVille Syrjälä 		return false;
1676e4ce95aaSVille Syrjälä 	}
1677e4ce95aaSVille Syrjälä }
1678e4ce95aaSVille Syrjälä 
1679af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
168013cf5504SDave Airlie {
1681af92058fSVille Syrjälä 	switch (pin) {
1682af92058fSVille Syrjälä 	case HPD_PORT_B:
1683676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1684af92058fSVille Syrjälä 	case HPD_PORT_C:
1685676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1686af92058fSVille Syrjälä 	case HPD_PORT_D:
1687676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1688676574dfSJani Nikula 	default:
1689676574dfSJani Nikula 		return false;
169013cf5504SDave Airlie 	}
169113cf5504SDave Airlie }
169213cf5504SDave Airlie 
1693af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
169413cf5504SDave Airlie {
1695af92058fSVille Syrjälä 	switch (pin) {
1696af92058fSVille Syrjälä 	case HPD_PORT_B:
1697676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1698af92058fSVille Syrjälä 	case HPD_PORT_C:
1699676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1700af92058fSVille Syrjälä 	case HPD_PORT_D:
1701676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1702676574dfSJani Nikula 	default:
1703676574dfSJani Nikula 		return false;
170413cf5504SDave Airlie 	}
170513cf5504SDave Airlie }
170613cf5504SDave Airlie 
170742db67d6SVille Syrjälä /*
170842db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
170942db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
171042db67d6SVille Syrjälä  * hotplug detection results from several registers.
171142db67d6SVille Syrjälä  *
171242db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
171342db67d6SVille Syrjälä  */
1714cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1715cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
17168c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1717fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1718af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1719676574dfSJani Nikula {
1720e9be2850SVille Syrjälä 	enum hpd_pin pin;
1721676574dfSJani Nikula 
1722e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1723e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
17248c841e57SJani Nikula 			continue;
17258c841e57SJani Nikula 
1726e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1727676574dfSJani Nikula 
1728af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1729e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1730676574dfSJani Nikula 	}
1731676574dfSJani Nikula 
1732f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1733f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1734676574dfSJani Nikula 
1735676574dfSJani Nikula }
1736676574dfSJani Nikula 
173791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1738515ac2bbSDaniel Vetter {
173928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1740515ac2bbSDaniel Vetter }
1741515ac2bbSDaniel Vetter 
174291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1743ce99c256SDaniel Vetter {
17449ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1745ce99c256SDaniel Vetter }
1746ce99c256SDaniel Vetter 
17478bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
174891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
174991d14251STvrtko Ursulin 					 enum pipe pipe,
1750a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1751a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1752a9c287c9SJani Nikula 					 u32 crc4)
17538bf1e9f1SShuang He {
17548bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
17558c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1756a9c287c9SJani Nikula 	u32 crcs[5];
1757b2c88f5bSDamien Lespiau 
1758d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
17598c6b709dSTomeu Vizoso 	/*
17608c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
17618c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
17628c6b709dSTomeu Vizoso 	 * out the buggy result.
17638c6b709dSTomeu Vizoso 	 *
1764163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
17658c6b709dSTomeu Vizoso 	 * don't trust that one either.
17668c6b709dSTomeu Vizoso 	 */
1767033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1768163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
17698c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
17708c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
17718c6b709dSTomeu Vizoso 		return;
17728c6b709dSTomeu Vizoso 	}
17738c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
17746cc42152SMaarten Lankhorst 
17758c6b709dSTomeu Vizoso 	crcs[0] = crc0;
17768c6b709dSTomeu Vizoso 	crcs[1] = crc1;
17778c6b709dSTomeu Vizoso 	crcs[2] = crc2;
17788c6b709dSTomeu Vizoso 	crcs[3] = crc3;
17798c6b709dSTomeu Vizoso 	crcs[4] = crc4;
1780246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1781ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1782246ee524STomeu Vizoso 				crcs);
17838c6b709dSTomeu Vizoso }
1784277de95eSDaniel Vetter #else
1785277de95eSDaniel Vetter static inline void
178691d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
178791d14251STvrtko Ursulin 			     enum pipe pipe,
1788a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1789a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1790a9c287c9SJani Nikula 			     u32 crc4) {}
1791277de95eSDaniel Vetter #endif
1792eba94eb9SDaniel Vetter 
1793277de95eSDaniel Vetter 
179491d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
179591d14251STvrtko Ursulin 				     enum pipe pipe)
17965a69b89fSDaniel Vetter {
179791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
17985a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
17995a69b89fSDaniel Vetter 				     0, 0, 0, 0);
18005a69b89fSDaniel Vetter }
18015a69b89fSDaniel Vetter 
180291d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
180391d14251STvrtko Ursulin 				     enum pipe pipe)
1804eba94eb9SDaniel Vetter {
180591d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1806eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1807eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1808eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1809eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18108bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1811eba94eb9SDaniel Vetter }
18125b3a856bSDaniel Vetter 
181391d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
181491d14251STvrtko Ursulin 				      enum pipe pipe)
18155b3a856bSDaniel Vetter {
1816a9c287c9SJani Nikula 	u32 res1, res2;
18170b5c5ed0SDaniel Vetter 
181891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
18190b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18200b5c5ed0SDaniel Vetter 	else
18210b5c5ed0SDaniel Vetter 		res1 = 0;
18220b5c5ed0SDaniel Vetter 
182391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
18240b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18250b5c5ed0SDaniel Vetter 	else
18260b5c5ed0SDaniel Vetter 		res2 = 0;
18275b3a856bSDaniel Vetter 
182891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18290b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18300b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18310b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18320b5c5ed0SDaniel Vetter 				     res1, res2);
18335b3a856bSDaniel Vetter }
18348bf1e9f1SShuang He 
18351403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18361403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18371403c0d4SPaulo Zanoni  * the work queue. */
18381403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1839baf02a1fSBen Widawsky {
1840562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1841562d9baeSSagar Arun Kamble 
1842a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
184359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1844f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1845562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1846562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1847562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
184841a05a3aSDaniel Vetter 		}
1849d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1850d4d70aa5SImre Deak 	}
1851baf02a1fSBen Widawsky 
1852bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1853c9a9a268SImre Deak 		return;
1854c9a9a268SImre Deak 
18552d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
185612638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
18573b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
185812638c57SBen Widawsky 
1859aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1860aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
186112638c57SBen Widawsky 	}
18621403c0d4SPaulo Zanoni }
1863baf02a1fSBen Widawsky 
186426705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
186526705e20SSagar Arun Kamble {
186693bf8096SMichal Wajdeczko 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
186793bf8096SMichal Wajdeczko 		intel_guc_to_host_event_handler(&dev_priv->guc);
186826705e20SSagar Arun Kamble }
186926705e20SSagar Arun Kamble 
187044d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
187144d9241eSVille Syrjälä {
187244d9241eSVille Syrjälä 	enum pipe pipe;
187344d9241eSVille Syrjälä 
187444d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
187544d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
187644d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
187744d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
187844d9241eSVille Syrjälä 
187944d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
188044d9241eSVille Syrjälä 	}
188144d9241eSVille Syrjälä }
188244d9241eSVille Syrjälä 
1883eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
188491d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
18857e231dbeSJesse Barnes {
18867e231dbeSJesse Barnes 	int pipe;
18877e231dbeSJesse Barnes 
188858ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
18891ca993d2SVille Syrjälä 
18901ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
18911ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
18921ca993d2SVille Syrjälä 		return;
18931ca993d2SVille Syrjälä 	}
18941ca993d2SVille Syrjälä 
1895055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1896f0f59a00SVille Syrjälä 		i915_reg_t reg;
18976b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
189891d181ddSImre Deak 
1899bbb5eebfSDaniel Vetter 		/*
1900bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1901bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1902bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1903bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1904bbb5eebfSDaniel Vetter 		 * handle.
1905bbb5eebfSDaniel Vetter 		 */
19060f239f4cSDaniel Vetter 
19070f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
19086b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1909bbb5eebfSDaniel Vetter 
1910bbb5eebfSDaniel Vetter 		switch (pipe) {
1911bbb5eebfSDaniel Vetter 		case PIPE_A:
1912bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1913bbb5eebfSDaniel Vetter 			break;
1914bbb5eebfSDaniel Vetter 		case PIPE_B:
1915bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1916bbb5eebfSDaniel Vetter 			break;
19173278f67fSVille Syrjälä 		case PIPE_C:
19183278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19193278f67fSVille Syrjälä 			break;
1920bbb5eebfSDaniel Vetter 		}
1921bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
19226b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1923bbb5eebfSDaniel Vetter 
19246b12ca56SVille Syrjälä 		if (!status_mask)
192591d181ddSImre Deak 			continue;
192691d181ddSImre Deak 
192791d181ddSImre Deak 		reg = PIPESTAT(pipe);
19286b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
19296b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
19307e231dbeSJesse Barnes 
19317e231dbeSJesse Barnes 		/*
19327e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1933132c27c9SVille Syrjälä 		 *
1934132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1935132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1936132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1937132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1938132c27c9SVille Syrjälä 		 * an interrupt is still pending.
19397e231dbeSJesse Barnes 		 */
1940132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1941132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1942132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1943132c27c9SVille Syrjälä 		}
19447e231dbeSJesse Barnes 	}
194558ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
19462ecb8ca4SVille Syrjälä }
19472ecb8ca4SVille Syrjälä 
1948eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1949eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1950eb64343cSVille Syrjälä {
1951eb64343cSVille Syrjälä 	enum pipe pipe;
1952eb64343cSVille Syrjälä 
1953eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1954eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1955eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1956eb64343cSVille Syrjälä 
1957eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1958eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1959eb64343cSVille Syrjälä 
1960eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1961eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1962eb64343cSVille Syrjälä 	}
1963eb64343cSVille Syrjälä }
1964eb64343cSVille Syrjälä 
1965eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1966eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1967eb64343cSVille Syrjälä {
1968eb64343cSVille Syrjälä 	bool blc_event = false;
1969eb64343cSVille Syrjälä 	enum pipe pipe;
1970eb64343cSVille Syrjälä 
1971eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1972eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1973eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1974eb64343cSVille Syrjälä 
1975eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1976eb64343cSVille Syrjälä 			blc_event = true;
1977eb64343cSVille Syrjälä 
1978eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1979eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1980eb64343cSVille Syrjälä 
1981eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1982eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1983eb64343cSVille Syrjälä 	}
1984eb64343cSVille Syrjälä 
1985eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1986eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1987eb64343cSVille Syrjälä }
1988eb64343cSVille Syrjälä 
1989eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1990eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1991eb64343cSVille Syrjälä {
1992eb64343cSVille Syrjälä 	bool blc_event = false;
1993eb64343cSVille Syrjälä 	enum pipe pipe;
1994eb64343cSVille Syrjälä 
1995eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1996eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1997eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1998eb64343cSVille Syrjälä 
1999eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2000eb64343cSVille Syrjälä 			blc_event = true;
2001eb64343cSVille Syrjälä 
2002eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2003eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2004eb64343cSVille Syrjälä 
2005eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2006eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2007eb64343cSVille Syrjälä 	}
2008eb64343cSVille Syrjälä 
2009eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2010eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2011eb64343cSVille Syrjälä 
2012eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2013eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2014eb64343cSVille Syrjälä }
2015eb64343cSVille Syrjälä 
201691d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
20172ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
20182ecb8ca4SVille Syrjälä {
20192ecb8ca4SVille Syrjälä 	enum pipe pipe;
20207e231dbeSJesse Barnes 
2021055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2022fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2023fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20244356d586SDaniel Vetter 
20254356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
202691d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
20272d9d2b0bSVille Syrjälä 
20281f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
20291f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
203031acc7f5SJesse Barnes 	}
203131acc7f5SJesse Barnes 
2032c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
203391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2034c1874ed7SImre Deak }
2035c1874ed7SImre Deak 
20361ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
203716c6c56bSVille Syrjälä {
20380ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
20390ba7c51aSVille Syrjälä 	int i;
204016c6c56bSVille Syrjälä 
20410ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
20420ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
20430ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
20440ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
20450ba7c51aSVille Syrjälä 	else
20460ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
20470ba7c51aSVille Syrjälä 
20480ba7c51aSVille Syrjälä 	/*
20490ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
20500ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
20510ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
20520ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
20530ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
20540ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
20550ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
20560ba7c51aSVille Syrjälä 	 */
20570ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
20580ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
20590ba7c51aSVille Syrjälä 
20600ba7c51aSVille Syrjälä 		if (tmp == 0)
20610ba7c51aSVille Syrjälä 			return hotplug_status;
20620ba7c51aSVille Syrjälä 
20630ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
20643ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
20650ba7c51aSVille Syrjälä 	}
20660ba7c51aSVille Syrjälä 
20670ba7c51aSVille Syrjälä 	WARN_ONCE(1,
20680ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
20690ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
20701ae3c34cSVille Syrjälä 
20711ae3c34cSVille Syrjälä 	return hotplug_status;
20721ae3c34cSVille Syrjälä }
20731ae3c34cSVille Syrjälä 
207491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
20751ae3c34cSVille Syrjälä 				 u32 hotplug_status)
20761ae3c34cSVille Syrjälä {
20771ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20783ff60f89SOscar Mateo 
207991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
208091d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
208116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
208216c6c56bSVille Syrjälä 
208358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2084cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2085cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2086cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2087fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
208858f2cf24SVille Syrjälä 
208991d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
209058f2cf24SVille Syrjälä 		}
2091369712e8SJani Nikula 
2092369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
209391d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
209416c6c56bSVille Syrjälä 	} else {
209516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
209616c6c56bSVille Syrjälä 
209758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2098cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2099cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2100cf53902fSRodrigo Vivi 					   hpd_status_i915,
2101fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
210291d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
210316c6c56bSVille Syrjälä 		}
21043ff60f89SOscar Mateo 	}
210558f2cf24SVille Syrjälä }
210616c6c56bSVille Syrjälä 
2107c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2108c1874ed7SImre Deak {
210945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2110fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2111c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2112c1874ed7SImre Deak 
21132dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21142dd2a883SImre Deak 		return IRQ_NONE;
21152dd2a883SImre Deak 
21161f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21171f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21181f814dacSImre Deak 
21191e1cace9SVille Syrjälä 	do {
21206e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
21212ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21221ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2123a5e485a9SVille Syrjälä 		u32 ier = 0;
21243ff60f89SOscar Mateo 
2125c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2126c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
21273ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2128c1874ed7SImre Deak 
2129c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
21301e1cace9SVille Syrjälä 			break;
2131c1874ed7SImre Deak 
2132c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2133c1874ed7SImre Deak 
2134a5e485a9SVille Syrjälä 		/*
2135a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2136a5e485a9SVille Syrjälä 		 *
2137a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2138a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2139a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2140a5e485a9SVille Syrjälä 		 *
2141a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2142a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2143a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2144a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2145a5e485a9SVille Syrjälä 		 * bits this time around.
2146a5e485a9SVille Syrjälä 		 */
21474a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2148a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2149a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
21504a0a0202SVille Syrjälä 
21514a0a0202SVille Syrjälä 		if (gt_iir)
21524a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
21534a0a0202SVille Syrjälä 		if (pm_iir)
21544a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
21554a0a0202SVille Syrjälä 
21567ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21571ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
21587ce4d1f2SVille Syrjälä 
21593ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
21603ff60f89SOscar Mateo 		 * signalled in iir */
2161eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
21627ce4d1f2SVille Syrjälä 
2163eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2164eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2165eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2166eef57324SJerome Anand 
21677ce4d1f2SVille Syrjälä 		/*
21687ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21697ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
21707ce4d1f2SVille Syrjälä 		 */
21717ce4d1f2SVille Syrjälä 		if (iir)
21727ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
21734a0a0202SVille Syrjälä 
2174a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
21754a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
21761ae3c34cSVille Syrjälä 
217752894874SVille Syrjälä 		if (gt_iir)
2178261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
217952894874SVille Syrjälä 		if (pm_iir)
218052894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
218152894874SVille Syrjälä 
21821ae3c34cSVille Syrjälä 		if (hotplug_status)
218391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
21842ecb8ca4SVille Syrjälä 
218591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
21861e1cace9SVille Syrjälä 	} while (0);
21877e231dbeSJesse Barnes 
21881f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
21891f814dacSImre Deak 
21907e231dbeSJesse Barnes 	return ret;
21917e231dbeSJesse Barnes }
21927e231dbeSJesse Barnes 
219343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
219443f328d7SVille Syrjälä {
219545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2196fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
219743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
219843f328d7SVille Syrjälä 
21992dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22002dd2a883SImre Deak 		return IRQ_NONE;
22012dd2a883SImre Deak 
22021f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22031f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22041f814dacSImre Deak 
2205579de73bSChris Wilson 	do {
22066e814800SVille Syrjälä 		u32 master_ctl, iir;
22072ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22081ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2209f0fd96f5SChris Wilson 		u32 gt_iir[4];
2210a5e485a9SVille Syrjälä 		u32 ier = 0;
2211a5e485a9SVille Syrjälä 
22128e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
22133278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
22143278f67fSVille Syrjälä 
22153278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
22168e5fd599SVille Syrjälä 			break;
221743f328d7SVille Syrjälä 
221827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
221927b6c122SOscar Mateo 
2220a5e485a9SVille Syrjälä 		/*
2221a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2222a5e485a9SVille Syrjälä 		 *
2223a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2224a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2225a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2226a5e485a9SVille Syrjälä 		 *
2227a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2228a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2229a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2230a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2231a5e485a9SVille Syrjälä 		 * bits this time around.
2232a5e485a9SVille Syrjälä 		 */
223343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2234a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2235a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
223643f328d7SVille Syrjälä 
2237e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
223827b6c122SOscar Mateo 
223927b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
22401ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
224143f328d7SVille Syrjälä 
224227b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
224327b6c122SOscar Mateo 		 * signalled in iir */
2244eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
224543f328d7SVille Syrjälä 
2246eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2247eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2248eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2249eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2250eef57324SJerome Anand 
22517ce4d1f2SVille Syrjälä 		/*
22527ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
22537ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22547ce4d1f2SVille Syrjälä 		 */
22557ce4d1f2SVille Syrjälä 		if (iir)
22567ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22577ce4d1f2SVille Syrjälä 
2258a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2259e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
22601ae3c34cSVille Syrjälä 
2261f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2262e30e251aSVille Syrjälä 
22631ae3c34cSVille Syrjälä 		if (hotplug_status)
226491d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22652ecb8ca4SVille Syrjälä 
226691d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2267579de73bSChris Wilson 	} while (0);
22683278f67fSVille Syrjälä 
22691f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22701f814dacSImre Deak 
227143f328d7SVille Syrjälä 	return ret;
227243f328d7SVille Syrjälä }
227343f328d7SVille Syrjälä 
227491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
227591d14251STvrtko Ursulin 				u32 hotplug_trigger,
227640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2277776ad806SJesse Barnes {
227842db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2279776ad806SJesse Barnes 
22806a39d7c9SJani Nikula 	/*
22816a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
22826a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
22836a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
22846a39d7c9SJani Nikula 	 * errors.
22856a39d7c9SJani Nikula 	 */
228613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
22876a39d7c9SJani Nikula 	if (!hotplug_trigger) {
22886a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
22896a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
22906a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
22916a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
22926a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
22936a39d7c9SJani Nikula 	}
22946a39d7c9SJani Nikula 
229513cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
22966a39d7c9SJani Nikula 	if (!hotplug_trigger)
22976a39d7c9SJani Nikula 		return;
229813cf5504SDave Airlie 
2299cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
230040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2301fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
230240e56410SVille Syrjälä 
230391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2304aaf5ec2eSSonika Jindal }
230591d131d2SDaniel Vetter 
230691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
230740e56410SVille Syrjälä {
230840e56410SVille Syrjälä 	int pipe;
230940e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
231040e56410SVille Syrjälä 
231191d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
231240e56410SVille Syrjälä 
2313cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2314cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2315776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2316cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2317cfc33bf7SVille Syrjälä 				 port_name(port));
2318cfc33bf7SVille Syrjälä 	}
2319776ad806SJesse Barnes 
2320ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
232191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2322ce99c256SDaniel Vetter 
2323776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
232491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2325776ad806SJesse Barnes 
2326776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2327776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2328776ad806SJesse Barnes 
2329776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2330776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2331776ad806SJesse Barnes 
2332776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2333776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2334776ad806SJesse Barnes 
23359db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2336055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
23379db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
23389db4a9c7SJesse Barnes 					 pipe_name(pipe),
23399db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2340776ad806SJesse Barnes 
2341776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2342776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2343776ad806SJesse Barnes 
2344776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2345776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2346776ad806SJesse Barnes 
2347776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2348a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
23498664281bSPaulo Zanoni 
23508664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2351a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
23528664281bSPaulo Zanoni }
23538664281bSPaulo Zanoni 
235491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
23558664281bSPaulo Zanoni {
23568664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
23575a69b89fSDaniel Vetter 	enum pipe pipe;
23588664281bSPaulo Zanoni 
2359de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2360de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2361de032bf4SPaulo Zanoni 
2362055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23631f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
23641f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
23658664281bSPaulo Zanoni 
23665a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
236791d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
236891d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
23695a69b89fSDaniel Vetter 			else
237091d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
23715a69b89fSDaniel Vetter 		}
23725a69b89fSDaniel Vetter 	}
23738bf1e9f1SShuang He 
23748664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
23758664281bSPaulo Zanoni }
23768664281bSPaulo Zanoni 
237791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
23788664281bSPaulo Zanoni {
23798664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
238045c1cd87SMika Kahola 	enum pipe pipe;
23818664281bSPaulo Zanoni 
2382de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2383de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2384de032bf4SPaulo Zanoni 
238545c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
238645c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
238745c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
23888664281bSPaulo Zanoni 
23898664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2390776ad806SJesse Barnes }
2391776ad806SJesse Barnes 
239291d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
239323e81d69SAdam Jackson {
239423e81d69SAdam Jackson 	int pipe;
23956dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2396aaf5ec2eSSonika Jindal 
239791d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
239891d131d2SDaniel Vetter 
2399cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2400cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
240123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2402cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2403cfc33bf7SVille Syrjälä 				 port_name(port));
2404cfc33bf7SVille Syrjälä 	}
240523e81d69SAdam Jackson 
240623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
240791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
240823e81d69SAdam Jackson 
240923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
241091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
241123e81d69SAdam Jackson 
241223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
241323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
241423e81d69SAdam Jackson 
241523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
241623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
241723e81d69SAdam Jackson 
241823e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2419055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
242023e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
242123e81d69SAdam Jackson 					 pipe_name(pipe),
242223e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
24238664281bSPaulo Zanoni 
24248664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
242591d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
242623e81d69SAdam Jackson }
242723e81d69SAdam Jackson 
242831604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
242931604222SAnusha Srivatsa {
243031604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
243131604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
243231604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
243331604222SAnusha Srivatsa 
243431604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
243531604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
243631604222SAnusha Srivatsa 
243731604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
243831604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
243931604222SAnusha Srivatsa 
244031604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
244131604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
244231604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
244331604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
244431604222SAnusha Srivatsa 	}
244531604222SAnusha Srivatsa 
244631604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
244731604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
244831604222SAnusha Srivatsa 
244931604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
245031604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
245131604222SAnusha Srivatsa 
245231604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
245331604222SAnusha Srivatsa 				   tc_hotplug_trigger,
245431604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
245531604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
245631604222SAnusha Srivatsa 	}
245731604222SAnusha Srivatsa 
245831604222SAnusha Srivatsa 	if (pin_mask)
245931604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
246031604222SAnusha Srivatsa 
246131604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
246231604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
246331604222SAnusha Srivatsa }
246431604222SAnusha Srivatsa 
246591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
24666dbf30ceSVille Syrjälä {
24676dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
24686dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
24696dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
24706dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
24716dbf30ceSVille Syrjälä 
24726dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
24736dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
24746dbf30ceSVille Syrjälä 
24756dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
24766dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
24776dbf30ceSVille Syrjälä 
2478cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2479cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
248074c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
24816dbf30ceSVille Syrjälä 	}
24826dbf30ceSVille Syrjälä 
24836dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
24846dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
24856dbf30ceSVille Syrjälä 
24866dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
24876dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
24886dbf30ceSVille Syrjälä 
2489cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2490cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
24916dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
24926dbf30ceSVille Syrjälä 	}
24936dbf30ceSVille Syrjälä 
24946dbf30ceSVille Syrjälä 	if (pin_mask)
249591d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
24966dbf30ceSVille Syrjälä 
24976dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
249891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
24996dbf30ceSVille Syrjälä }
25006dbf30ceSVille Syrjälä 
250191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
250291d14251STvrtko Ursulin 				u32 hotplug_trigger,
250340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2504c008bc6eSPaulo Zanoni {
2505e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2506e4ce95aaSVille Syrjälä 
2507e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2508e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2509e4ce95aaSVille Syrjälä 
2510cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
251140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2512e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
251340e56410SVille Syrjälä 
251491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2515e4ce95aaSVille Syrjälä }
2516c008bc6eSPaulo Zanoni 
251791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
251891d14251STvrtko Ursulin 				    u32 de_iir)
251940e56410SVille Syrjälä {
252040e56410SVille Syrjälä 	enum pipe pipe;
252140e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
252240e56410SVille Syrjälä 
252340e56410SVille Syrjälä 	if (hotplug_trigger)
252491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
252540e56410SVille Syrjälä 
2526c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
252791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2528c008bc6eSPaulo Zanoni 
2529c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
253091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2531c008bc6eSPaulo Zanoni 
2532c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2533c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2534c008bc6eSPaulo Zanoni 
2535055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2536fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2537fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2538c008bc6eSPaulo Zanoni 
253940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
25401f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2541c008bc6eSPaulo Zanoni 
254240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
254391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2544c008bc6eSPaulo Zanoni 	}
2545c008bc6eSPaulo Zanoni 
2546c008bc6eSPaulo Zanoni 	/* check event from PCH */
2547c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2548c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2549c008bc6eSPaulo Zanoni 
255091d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
255191d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2552c008bc6eSPaulo Zanoni 		else
255391d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2554c008bc6eSPaulo Zanoni 
2555c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2556c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2557c008bc6eSPaulo Zanoni 	}
2558c008bc6eSPaulo Zanoni 
2559cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
256091d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2561c008bc6eSPaulo Zanoni }
2562c008bc6eSPaulo Zanoni 
256391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
256491d14251STvrtko Ursulin 				    u32 de_iir)
25659719fb98SPaulo Zanoni {
256607d27e20SDamien Lespiau 	enum pipe pipe;
256723bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
256823bb4cb5SVille Syrjälä 
256940e56410SVille Syrjälä 	if (hotplug_trigger)
257091d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
25719719fb98SPaulo Zanoni 
25729719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
257391d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
25749719fb98SPaulo Zanoni 
257554fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
257654fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
257754fd3149SDhinakaran Pandiyan 
257854fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
257954fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
258054fd3149SDhinakaran Pandiyan 	}
2581fc340442SDaniel Vetter 
25829719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
258391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
25849719fb98SPaulo Zanoni 
25859719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
258691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
25879719fb98SPaulo Zanoni 
2588055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2589fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2590fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
25919719fb98SPaulo Zanoni 	}
25929719fb98SPaulo Zanoni 
25939719fb98SPaulo Zanoni 	/* check event from PCH */
259491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
25959719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
25969719fb98SPaulo Zanoni 
259791d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
25989719fb98SPaulo Zanoni 
25999719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
26009719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
26019719fb98SPaulo Zanoni 	}
26029719fb98SPaulo Zanoni }
26039719fb98SPaulo Zanoni 
260472c90f62SOscar Mateo /*
260572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
260672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
260772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
260872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
260972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
261072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
261172c90f62SOscar Mateo  */
2612f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2613b1f14ad0SJesse Barnes {
261445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2615fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2616f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
26170e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2618b1f14ad0SJesse Barnes 
26192dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
26202dd2a883SImre Deak 		return IRQ_NONE;
26212dd2a883SImre Deak 
26221f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26231f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
26241f814dacSImre Deak 
2625b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2626b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2627b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
26280e43406bSChris Wilson 
262944498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
263044498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
263144498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
263244498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
263344498aeaSPaulo Zanoni 	 * due to its back queue). */
263491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
263544498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
263644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2637ab5c608bSBen Widawsky 	}
263844498aeaSPaulo Zanoni 
263972c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
264072c90f62SOscar Mateo 
26410e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
26420e43406bSChris Wilson 	if (gt_iir) {
264372c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
264472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
264591d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2646261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2647d8fc8a47SPaulo Zanoni 		else
2648261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
26490e43406bSChris Wilson 	}
2650b1f14ad0SJesse Barnes 
2651b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
26520e43406bSChris Wilson 	if (de_iir) {
265372c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
265472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
265591d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
265691d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2657f1af8fc1SPaulo Zanoni 		else
265891d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
26590e43406bSChris Wilson 	}
26600e43406bSChris Wilson 
266191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2662f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
26630e43406bSChris Wilson 		if (pm_iir) {
2664b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
26650e43406bSChris Wilson 			ret = IRQ_HANDLED;
266672c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
26670e43406bSChris Wilson 		}
2668f1af8fc1SPaulo Zanoni 	}
2669b1f14ad0SJesse Barnes 
2670b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
267174093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
267244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2673b1f14ad0SJesse Barnes 
26741f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26751f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
26761f814dacSImre Deak 
2677b1f14ad0SJesse Barnes 	return ret;
2678b1f14ad0SJesse Barnes }
2679b1f14ad0SJesse Barnes 
268091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
268191d14251STvrtko Ursulin 				u32 hotplug_trigger,
268240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2683d04a492dSShashank Sharma {
2684cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2685d04a492dSShashank Sharma 
2686a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2687a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2688d04a492dSShashank Sharma 
2689cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
269040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2691cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
269240e56410SVille Syrjälä 
269391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2694d04a492dSShashank Sharma }
2695d04a492dSShashank Sharma 
2696121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2697121e758eSDhinakaran Pandiyan {
2698121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2699b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2700b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2701121e758eSDhinakaran Pandiyan 
2702121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2703b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2704b796b971SDhinakaran Pandiyan 
2705121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2706121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2707121e758eSDhinakaran Pandiyan 
2708121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2709b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2710121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2711121e758eSDhinakaran Pandiyan 	}
2712b796b971SDhinakaran Pandiyan 
2713b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2714b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2715b796b971SDhinakaran Pandiyan 
2716b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2717b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2718b796b971SDhinakaran Pandiyan 
2719b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2720b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2721b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2722b796b971SDhinakaran Pandiyan 	}
2723b796b971SDhinakaran Pandiyan 
2724b796b971SDhinakaran Pandiyan 	if (pin_mask)
2725b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2726b796b971SDhinakaran Pandiyan 	else
2727b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2728121e758eSDhinakaran Pandiyan }
2729121e758eSDhinakaran Pandiyan 
2730f11a0f46STvrtko Ursulin static irqreturn_t
2731f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2732abd58f01SBen Widawsky {
2733abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2734f11a0f46STvrtko Ursulin 	u32 iir;
2735c42664ccSDaniel Vetter 	enum pipe pipe;
273688e04703SJesse Barnes 
2737abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2738e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2739e32192e1STvrtko Ursulin 		if (iir) {
2740e04f7eceSVille Syrjälä 			bool found = false;
2741e04f7eceSVille Syrjälä 
2742e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2743abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2744e04f7eceSVille Syrjälä 
2745e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
274691d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2747e04f7eceSVille Syrjälä 				found = true;
2748e04f7eceSVille Syrjälä 			}
2749e04f7eceSVille Syrjälä 
2750e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
275154fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
275254fd3149SDhinakaran Pandiyan 
275354fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
275454fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2755e04f7eceSVille Syrjälä 				found = true;
2756e04f7eceSVille Syrjälä 			}
2757e04f7eceSVille Syrjälä 
2758e04f7eceSVille Syrjälä 			if (!found)
275938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2760abd58f01SBen Widawsky 		}
276138cc46d7SOscar Mateo 		else
276238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2763abd58f01SBen Widawsky 	}
2764abd58f01SBen Widawsky 
2765121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2766121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2767121e758eSDhinakaran Pandiyan 		if (iir) {
2768121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2769121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2770121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2771121e758eSDhinakaran Pandiyan 		} else {
2772121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2773121e758eSDhinakaran Pandiyan 		}
2774121e758eSDhinakaran Pandiyan 	}
2775121e758eSDhinakaran Pandiyan 
27766d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2777e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2778e32192e1STvrtko Ursulin 		if (iir) {
2779e32192e1STvrtko Ursulin 			u32 tmp_mask;
2780d04a492dSShashank Sharma 			bool found = false;
2781cebd87a0SVille Syrjälä 
2782e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
27836d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
278488e04703SJesse Barnes 
2785e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2786bca2bf2aSPandiyan, Dhinakaran 			if (INTEL_GEN(dev_priv) >= 9)
2787e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2788e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2789e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2790e32192e1STvrtko Ursulin 
2791bb187e93SJames Ausmus 			if (INTEL_GEN(dev_priv) >= 11)
2792bb187e93SJames Ausmus 				tmp_mask |= ICL_AUX_CHANNEL_E;
2793bb187e93SJames Ausmus 
27949bb635d9SDhinakaran Pandiyan 			if (IS_CNL_WITH_PORT_F(dev_priv) ||
27959bb635d9SDhinakaran Pandiyan 			    INTEL_GEN(dev_priv) >= 11)
2796a324fcacSRodrigo Vivi 				tmp_mask |= CNL_AUX_CHANNEL_F;
2797a324fcacSRodrigo Vivi 
2798e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
279991d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2800d04a492dSShashank Sharma 				found = true;
2801d04a492dSShashank Sharma 			}
2802d04a492dSShashank Sharma 
2803cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2804e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2805e32192e1STvrtko Ursulin 				if (tmp_mask) {
280691d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
280791d14251STvrtko Ursulin 							    hpd_bxt);
2808d04a492dSShashank Sharma 					found = true;
2809d04a492dSShashank Sharma 				}
2810e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2811e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2812e32192e1STvrtko Ursulin 				if (tmp_mask) {
281391d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
281491d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2815e32192e1STvrtko Ursulin 					found = true;
2816e32192e1STvrtko Ursulin 				}
2817e32192e1STvrtko Ursulin 			}
2818d04a492dSShashank Sharma 
2819cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
282091d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
28219e63743eSShashank Sharma 				found = true;
28229e63743eSShashank Sharma 			}
28239e63743eSShashank Sharma 
2824d04a492dSShashank Sharma 			if (!found)
282538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
28266d766f02SDaniel Vetter 		}
282738cc46d7SOscar Mateo 		else
282838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
28296d766f02SDaniel Vetter 	}
28306d766f02SDaniel Vetter 
2831055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2832fd3a4024SDaniel Vetter 		u32 fault_errors;
2833abd58f01SBen Widawsky 
2834c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2835c42664ccSDaniel Vetter 			continue;
2836c42664ccSDaniel Vetter 
2837e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2838e32192e1STvrtko Ursulin 		if (!iir) {
2839e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2840e32192e1STvrtko Ursulin 			continue;
2841e32192e1STvrtko Ursulin 		}
2842770de83dSDamien Lespiau 
2843e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2844e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2845e32192e1STvrtko Ursulin 
2846fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2847fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2848abd58f01SBen Widawsky 
2849e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
285091d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
28510fbe7870SDaniel Vetter 
2852e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2853e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
285438d83c96SDaniel Vetter 
2855e32192e1STvrtko Ursulin 		fault_errors = iir;
2856bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2857e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2858770de83dSDamien Lespiau 		else
2859e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2860770de83dSDamien Lespiau 
2861770de83dSDamien Lespiau 		if (fault_errors)
28621353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
286330100f2bSDaniel Vetter 				  pipe_name(pipe),
2864e32192e1STvrtko Ursulin 				  fault_errors);
2865abd58f01SBen Widawsky 	}
2866abd58f01SBen Widawsky 
286791d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2868266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
286992d03a80SDaniel Vetter 		/*
287092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
287192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
287292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
287392d03a80SDaniel Vetter 		 */
2874e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2875e32192e1STvrtko Ursulin 		if (iir) {
2876e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
287792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
28786dbf30ceSVille Syrjälä 
287931604222SAnusha Srivatsa 			if (HAS_PCH_ICP(dev_priv))
288031604222SAnusha Srivatsa 				icp_irq_handler(dev_priv, iir);
288131604222SAnusha Srivatsa 			else if (HAS_PCH_SPT(dev_priv) ||
288231604222SAnusha Srivatsa 				 HAS_PCH_KBP(dev_priv) ||
28837b22b8c4SRodrigo Vivi 				 HAS_PCH_CNP(dev_priv))
288491d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
28856dbf30ceSVille Syrjälä 			else
288691d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
28872dfb0b81SJani Nikula 		} else {
28882dfb0b81SJani Nikula 			/*
28892dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
28902dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
28912dfb0b81SJani Nikula 			 */
28922dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
28932dfb0b81SJani Nikula 		}
289492d03a80SDaniel Vetter 	}
289592d03a80SDaniel Vetter 
2896f11a0f46STvrtko Ursulin 	return ret;
2897f11a0f46STvrtko Ursulin }
2898f11a0f46STvrtko Ursulin 
28994376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
29004376b9c9SMika Kuoppala {
29014376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
29024376b9c9SMika Kuoppala 
29034376b9c9SMika Kuoppala 	/*
29044376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
29054376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
29064376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
29074376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
29084376b9c9SMika Kuoppala 	 */
29094376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
29104376b9c9SMika Kuoppala }
29114376b9c9SMika Kuoppala 
29124376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
29134376b9c9SMika Kuoppala {
29144376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
29154376b9c9SMika Kuoppala }
29164376b9c9SMika Kuoppala 
2917f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2918f11a0f46STvrtko Ursulin {
2919f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
29204376b9c9SMika Kuoppala 	void __iomem * const regs = dev_priv->regs;
2921f11a0f46STvrtko Ursulin 	u32 master_ctl;
2922f0fd96f5SChris Wilson 	u32 gt_iir[4];
2923f11a0f46STvrtko Ursulin 
2924f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2925f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2926f11a0f46STvrtko Ursulin 
29274376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
29284376b9c9SMika Kuoppala 	if (!master_ctl) {
29294376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2930f11a0f46STvrtko Ursulin 		return IRQ_NONE;
29314376b9c9SMika Kuoppala 	}
2932f11a0f46STvrtko Ursulin 
2933f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
293455ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2935f0fd96f5SChris Wilson 
2936f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2937f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
2938f0fd96f5SChris Wilson 		disable_rpm_wakeref_asserts(dev_priv);
293955ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
2940f0fd96f5SChris Wilson 		enable_rpm_wakeref_asserts(dev_priv);
2941f0fd96f5SChris Wilson 	}
2942f11a0f46STvrtko Ursulin 
29434376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2944abd58f01SBen Widawsky 
2945f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
29461f814dacSImre Deak 
294755ef72f2SChris Wilson 	return IRQ_HANDLED;
2948abd58f01SBen Widawsky }
2949abd58f01SBen Widawsky 
295051951ae7SMika Kuoppala static u32
2951f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915,
295251951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
295351951ae7SMika Kuoppala {
295451951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
295551951ae7SMika Kuoppala 	u32 timeout_ts;
295651951ae7SMika Kuoppala 	u32 ident;
295751951ae7SMika Kuoppala 
295896606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
295996606f3bSOscar Mateo 
296051951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
296151951ae7SMika Kuoppala 
296251951ae7SMika Kuoppala 	/*
296351951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
296451951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
296551951ae7SMika Kuoppala 	 */
296651951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
296751951ae7SMika Kuoppala 	do {
296851951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
296951951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
297051951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
297151951ae7SMika Kuoppala 
297251951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
297351951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
297451951ae7SMika Kuoppala 			  bank, bit, ident);
297551951ae7SMika Kuoppala 		return 0;
297651951ae7SMika Kuoppala 	}
297751951ae7SMika Kuoppala 
297851951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
297951951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
298051951ae7SMika Kuoppala 
2981f744dbc2SMika Kuoppala 	return ident;
2982f744dbc2SMika Kuoppala }
2983f744dbc2SMika Kuoppala 
2984f744dbc2SMika Kuoppala static void
2985f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915,
2986f744dbc2SMika Kuoppala 			const u8 instance, const u16 iir)
2987f744dbc2SMika Kuoppala {
2988d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
2989d02b98b8SOscar Mateo 		return gen6_rps_irq_handler(i915, iir);
2990d02b98b8SOscar Mateo 
2991f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
2992f744dbc2SMika Kuoppala 		  instance, iir);
2993f744dbc2SMika Kuoppala }
2994f744dbc2SMika Kuoppala 
2995f744dbc2SMika Kuoppala static void
2996f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915,
2997f744dbc2SMika Kuoppala 			 const u8 class, const u8 instance, const u16 iir)
2998f744dbc2SMika Kuoppala {
2999f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3000f744dbc2SMika Kuoppala 
3001f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3002f744dbc2SMika Kuoppala 		engine = i915->engine_class[class][instance];
3003f744dbc2SMika Kuoppala 	else
3004f744dbc2SMika Kuoppala 		engine = NULL;
3005f744dbc2SMika Kuoppala 
3006f744dbc2SMika Kuoppala 	if (likely(engine))
3007f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3008f744dbc2SMika Kuoppala 
3009f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3010f744dbc2SMika Kuoppala 		  class, instance);
3011f744dbc2SMika Kuoppala }
3012f744dbc2SMika Kuoppala 
3013f744dbc2SMika Kuoppala static void
3014f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915,
3015f744dbc2SMika Kuoppala 			  const u32 identity)
3016f744dbc2SMika Kuoppala {
3017f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3018f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3019f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3020f744dbc2SMika Kuoppala 
3021f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3022f744dbc2SMika Kuoppala 		return;
3023f744dbc2SMika Kuoppala 
3024f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
3025f744dbc2SMika Kuoppala 		return gen11_engine_irq_handler(i915, class, instance, intr);
3026f744dbc2SMika Kuoppala 
3027f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
3028f744dbc2SMika Kuoppala 		return gen11_other_irq_handler(i915, instance, intr);
3029f744dbc2SMika Kuoppala 
3030f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3031f744dbc2SMika Kuoppala 		  class, instance, intr);
303251951ae7SMika Kuoppala }
303351951ae7SMika Kuoppala 
303451951ae7SMika Kuoppala static void
303596606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915,
303696606f3bSOscar Mateo 		      const unsigned int bank)
303751951ae7SMika Kuoppala {
303851951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
303951951ae7SMika Kuoppala 	unsigned long intr_dw;
304051951ae7SMika Kuoppala 	unsigned int bit;
304151951ae7SMika Kuoppala 
304296606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
304351951ae7SMika Kuoppala 
304451951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
304551951ae7SMika Kuoppala 
304651951ae7SMika Kuoppala 	if (unlikely(!intr_dw)) {
304751951ae7SMika Kuoppala 		DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
304896606f3bSOscar Mateo 		return;
304951951ae7SMika Kuoppala 	}
305051951ae7SMika Kuoppala 
305151951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
3052f744dbc2SMika Kuoppala 		const u32 ident = gen11_gt_engine_identity(i915,
3053f744dbc2SMika Kuoppala 							   bank, bit);
305451951ae7SMika Kuoppala 
3055f744dbc2SMika Kuoppala 		gen11_gt_identity_handler(i915, ident);
305651951ae7SMika Kuoppala 	}
305751951ae7SMika Kuoppala 
305851951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
305951951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
306051951ae7SMika Kuoppala }
306196606f3bSOscar Mateo 
306296606f3bSOscar Mateo static void
306396606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915,
306496606f3bSOscar Mateo 		     const u32 master_ctl)
306596606f3bSOscar Mateo {
306696606f3bSOscar Mateo 	unsigned int bank;
306796606f3bSOscar Mateo 
306896606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
306996606f3bSOscar Mateo 
307096606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
307196606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
307296606f3bSOscar Mateo 			gen11_gt_bank_handler(i915, bank);
307396606f3bSOscar Mateo 	}
307496606f3bSOscar Mateo 
307596606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
307651951ae7SMika Kuoppala }
307751951ae7SMika Kuoppala 
30787a909383SChris Wilson static u32
30797a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
3080df0d28c1SDhinakaran Pandiyan {
3081df0d28c1SDhinakaran Pandiyan 	void __iomem * const regs = dev_priv->regs;
30827a909383SChris Wilson 	u32 iir;
3083df0d28c1SDhinakaran Pandiyan 
3084df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
30857a909383SChris Wilson 		return 0;
3086df0d28c1SDhinakaran Pandiyan 
30877a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
30887a909383SChris Wilson 	if (likely(iir))
30897a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
30907a909383SChris Wilson 
30917a909383SChris Wilson 	return iir;
3092df0d28c1SDhinakaran Pandiyan }
3093df0d28c1SDhinakaran Pandiyan 
3094df0d28c1SDhinakaran Pandiyan static void
30957a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
3096df0d28c1SDhinakaran Pandiyan {
3097df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
3098df0d28c1SDhinakaran Pandiyan 		intel_opregion_asle_intr(dev_priv);
3099df0d28c1SDhinakaran Pandiyan }
3100df0d28c1SDhinakaran Pandiyan 
310181067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
310281067b71SMika Kuoppala {
310381067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
310481067b71SMika Kuoppala 
310581067b71SMika Kuoppala 	/*
310681067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
310781067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
310881067b71SMika Kuoppala 	 * New indications can and will light up during processing,
310981067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
311081067b71SMika Kuoppala 	 */
311181067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
311281067b71SMika Kuoppala }
311381067b71SMika Kuoppala 
311481067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
311581067b71SMika Kuoppala {
311681067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
311781067b71SMika Kuoppala }
311881067b71SMika Kuoppala 
311951951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
312051951ae7SMika Kuoppala {
312151951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
312251951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
312351951ae7SMika Kuoppala 	u32 master_ctl;
3124df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
312551951ae7SMika Kuoppala 
312651951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
312751951ae7SMika Kuoppala 		return IRQ_NONE;
312851951ae7SMika Kuoppala 
312981067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
313081067b71SMika Kuoppala 	if (!master_ctl) {
313181067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
313251951ae7SMika Kuoppala 		return IRQ_NONE;
313381067b71SMika Kuoppala 	}
313451951ae7SMika Kuoppala 
313551951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
313651951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
313751951ae7SMika Kuoppala 
313851951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
313951951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
314051951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
314151951ae7SMika Kuoppala 
314251951ae7SMika Kuoppala 		disable_rpm_wakeref_asserts(i915);
314351951ae7SMika Kuoppala 		/*
314451951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
314551951ae7SMika Kuoppala 		 * for the display related bits.
314651951ae7SMika Kuoppala 		 */
314751951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
314851951ae7SMika Kuoppala 		enable_rpm_wakeref_asserts(i915);
314951951ae7SMika Kuoppala 	}
315051951ae7SMika Kuoppala 
31517a909383SChris Wilson 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
3152df0d28c1SDhinakaran Pandiyan 
315381067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
315451951ae7SMika Kuoppala 
31557a909383SChris Wilson 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
3156df0d28c1SDhinakaran Pandiyan 
315751951ae7SMika Kuoppala 	return IRQ_HANDLED;
315851951ae7SMika Kuoppala }
315951951ae7SMika Kuoppala 
316042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
316142f52ef8SKeith Packard  * we use as a pipe index
316242f52ef8SKeith Packard  */
316386e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
31640a3e67a4SJesse Barnes {
3165fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3166e9d21d7fSKeith Packard 	unsigned long irqflags;
316771e0ffa5SJesse Barnes 
31681ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
316986e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
317086e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
317186e83e35SChris Wilson 
317286e83e35SChris Wilson 	return 0;
317386e83e35SChris Wilson }
317486e83e35SChris Wilson 
317586e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
317686e83e35SChris Wilson {
317786e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
317886e83e35SChris Wilson 	unsigned long irqflags;
317986e83e35SChris Wilson 
318086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31817c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3182755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
31831ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31848692d00eSChris Wilson 
31850a3e67a4SJesse Barnes 	return 0;
31860a3e67a4SJesse Barnes }
31870a3e67a4SJesse Barnes 
318888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3189f796cf8fSJesse Barnes {
3190fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3191f796cf8fSJesse Barnes 	unsigned long irqflags;
3192a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
319386e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3194f796cf8fSJesse Barnes 
3195f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3196fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3197b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3198b1f14ad0SJesse Barnes 
31992e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
32002e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
32012e8bf223SDhinakaran Pandiyan 	 */
32022e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32032e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32042e8bf223SDhinakaran Pandiyan 
3205b1f14ad0SJesse Barnes 	return 0;
3206b1f14ad0SJesse Barnes }
3207b1f14ad0SJesse Barnes 
320888e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3209abd58f01SBen Widawsky {
3210fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3211abd58f01SBen Widawsky 	unsigned long irqflags;
3212abd58f01SBen Widawsky 
3213abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3214013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3215abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3216013d3752SVille Syrjälä 
32172e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
32182e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
32192e8bf223SDhinakaran Pandiyan 	 */
32202e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32212e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32222e8bf223SDhinakaran Pandiyan 
3223abd58f01SBen Widawsky 	return 0;
3224abd58f01SBen Widawsky }
3225abd58f01SBen Widawsky 
322642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
322742f52ef8SKeith Packard  * we use as a pipe index
322842f52ef8SKeith Packard  */
322986e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
323086e83e35SChris Wilson {
323186e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
323286e83e35SChris Wilson 	unsigned long irqflags;
323386e83e35SChris Wilson 
323486e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
323586e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
323686e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
323786e83e35SChris Wilson }
323886e83e35SChris Wilson 
323986e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
32400a3e67a4SJesse Barnes {
3241fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3242e9d21d7fSKeith Packard 	unsigned long irqflags;
32430a3e67a4SJesse Barnes 
32441ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32457c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3246755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
32471ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32480a3e67a4SJesse Barnes }
32490a3e67a4SJesse Barnes 
325088e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3251f796cf8fSJesse Barnes {
3252fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3253f796cf8fSJesse Barnes 	unsigned long irqflags;
3254a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
325586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3256f796cf8fSJesse Barnes 
3257f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3258fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3259b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3260b1f14ad0SJesse Barnes }
3261b1f14ad0SJesse Barnes 
326288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3263abd58f01SBen Widawsky {
3264fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3265abd58f01SBen Widawsky 	unsigned long irqflags;
3266abd58f01SBen Widawsky 
3267abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3268013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3269abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3270abd58f01SBen Widawsky }
3271abd58f01SBen Widawsky 
3272b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
327391738a95SPaulo Zanoni {
32746e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
327591738a95SPaulo Zanoni 		return;
327691738a95SPaulo Zanoni 
32773488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(SDE);
3278105b122eSPaulo Zanoni 
32796e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3280105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3281622364b6SPaulo Zanoni }
3282105b122eSPaulo Zanoni 
328391738a95SPaulo Zanoni /*
3284622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3285622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3286622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3287622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3288622364b6SPaulo Zanoni  *
3289622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
329091738a95SPaulo Zanoni  */
3291622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3292622364b6SPaulo Zanoni {
3293fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3294622364b6SPaulo Zanoni 
32956e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3296622364b6SPaulo Zanoni 		return;
3297622364b6SPaulo Zanoni 
3298622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
329991738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
330091738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
330191738a95SPaulo Zanoni }
330291738a95SPaulo Zanoni 
3303b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3304d18ea1b5SDaniel Vetter {
33053488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GT);
3306b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
33073488d4ebSVille Syrjälä 		GEN3_IRQ_RESET(GEN6_PM);
3308d18ea1b5SDaniel Vetter }
3309d18ea1b5SDaniel Vetter 
331070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
331170591a41SVille Syrjälä {
331271b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
331371b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
331471b8b41dSVille Syrjälä 	else
331571b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
331671b8b41dSVille Syrjälä 
3317ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
331870591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
331970591a41SVille Syrjälä 
332044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
332170591a41SVille Syrjälä 
33223488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(VLV_);
33238bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
332470591a41SVille Syrjälä }
332570591a41SVille Syrjälä 
33268bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33278bb61306SVille Syrjälä {
33288bb61306SVille Syrjälä 	u32 pipestat_mask;
33299ab981f2SVille Syrjälä 	u32 enable_mask;
33308bb61306SVille Syrjälä 	enum pipe pipe;
33318bb61306SVille Syrjälä 
3332842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
33338bb61306SVille Syrjälä 
33348bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
33358bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
33368bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
33378bb61306SVille Syrjälä 
33389ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
33398bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3340ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3341ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3342ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3343ebf5f921SVille Syrjälä 
33448bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3345ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3346ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
33476b7eafc1SVille Syrjälä 
33488bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
33496b7eafc1SVille Syrjälä 
33509ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
33518bb61306SVille Syrjälä 
33523488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
33538bb61306SVille Syrjälä }
33548bb61306SVille Syrjälä 
33558bb61306SVille Syrjälä /* drm_dma.h hooks
33568bb61306SVille Syrjälä */
33578bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
33588bb61306SVille Syrjälä {
3359fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33608bb61306SVille Syrjälä 
33613488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(DE);
3362cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
33638bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
33648bb61306SVille Syrjälä 
3365fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3366fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3367fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3368fc340442SDaniel Vetter 	}
3369fc340442SDaniel Vetter 
3370b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
33718bb61306SVille Syrjälä 
3372b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
33738bb61306SVille Syrjälä }
33748bb61306SVille Syrjälä 
33756bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
33767e231dbeSJesse Barnes {
3377fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33787e231dbeSJesse Barnes 
337934c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
338034c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
338134c7b8a7SVille Syrjälä 
3382b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
33837e231dbeSJesse Barnes 
3384ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33859918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
338670591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3387ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
33887e231dbeSJesse Barnes }
33897e231dbeSJesse Barnes 
3390d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3391d6e3cca3SDaniel Vetter {
3392d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3393d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3394d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3395d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3396d6e3cca3SDaniel Vetter }
3397d6e3cca3SDaniel Vetter 
3398823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3399abd58f01SBen Widawsky {
3400fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3401abd58f01SBen Widawsky 	int pipe;
3402abd58f01SBen Widawsky 
34034376b9c9SMika Kuoppala 	gen8_master_intr_disable(dev_priv->regs);
3404abd58f01SBen Widawsky 
3405d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3406abd58f01SBen Widawsky 
3407e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3408e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3409e04f7eceSVille Syrjälä 
3410055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3411f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3412813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3413f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3414abd58f01SBen Widawsky 
34153488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
34163488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
34173488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
3418abd58f01SBen Widawsky 
34196e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3420b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3421abd58f01SBen Widawsky }
3422abd58f01SBen Widawsky 
342351951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
342451951ae7SMika Kuoppala {
342551951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
342651951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
342751951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
342851951ae7SMika Kuoppala 
342951951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
343051951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
343151951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
343251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
343351951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
343451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3435d02b98b8SOscar Mateo 
3436d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3437d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
343851951ae7SMika Kuoppala }
343951951ae7SMika Kuoppala 
344051951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
344151951ae7SMika Kuoppala {
344251951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
344351951ae7SMika Kuoppala 	int pipe;
344451951ae7SMika Kuoppala 
344581067b71SMika Kuoppala 	gen11_master_intr_disable(dev_priv->regs);
344651951ae7SMika Kuoppala 
344751951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
344851951ae7SMika Kuoppala 
344951951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
345051951ae7SMika Kuoppala 
345162819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
345262819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
345362819dfdSJosé Roberto de Souza 
345451951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
345551951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
345651951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
345751951ae7SMika Kuoppala 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
345851951ae7SMika Kuoppala 
345951951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
346051951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
3461121e758eSDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_DE_HPD_);
3462df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_GU_MISC_);
346351951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_PCU_);
346431604222SAnusha Srivatsa 
346531604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
346631604222SAnusha Srivatsa 		GEN3_IRQ_RESET(SDE);
346751951ae7SMika Kuoppala }
346851951ae7SMika Kuoppala 
34694c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3470001bd2cbSImre Deak 				     u8 pipe_mask)
3471d49bdb0eSPaulo Zanoni {
3472a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
34736831f3e3SVille Syrjälä 	enum pipe pipe;
3474d49bdb0eSPaulo Zanoni 
347513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
34769dfe2e3aSImre Deak 
34779dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
34789dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
34799dfe2e3aSImre Deak 		return;
34809dfe2e3aSImre Deak 	}
34819dfe2e3aSImre Deak 
34826831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34836831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
34846831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
34856831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
34869dfe2e3aSImre Deak 
348713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3488d49bdb0eSPaulo Zanoni }
3489d49bdb0eSPaulo Zanoni 
3490aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3491001bd2cbSImre Deak 				     u8 pipe_mask)
3492aae8ba84SVille Syrjälä {
34936831f3e3SVille Syrjälä 	enum pipe pipe;
34946831f3e3SVille Syrjälä 
3495aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34969dfe2e3aSImre Deak 
34979dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
34989dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
34999dfe2e3aSImre Deak 		return;
35009dfe2e3aSImre Deak 	}
35019dfe2e3aSImre Deak 
35026831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
35036831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
35049dfe2e3aSImre Deak 
3505aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3506aae8ba84SVille Syrjälä 
3507aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
350891c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3509aae8ba84SVille Syrjälä }
3510aae8ba84SVille Syrjälä 
35116bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
351243f328d7SVille Syrjälä {
3513fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
351443f328d7SVille Syrjälä 
351543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
351643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
351743f328d7SVille Syrjälä 
3518d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
351943f328d7SVille Syrjälä 
35203488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
352143f328d7SVille Syrjälä 
3522ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35239918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
352470591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3525ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
352643f328d7SVille Syrjälä }
352743f328d7SVille Syrjälä 
352891d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
352987a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
353087a02106SVille Syrjälä {
353187a02106SVille Syrjälä 	struct intel_encoder *encoder;
353287a02106SVille Syrjälä 	u32 enabled_irqs = 0;
353387a02106SVille Syrjälä 
353491c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
353587a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
353687a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
353787a02106SVille Syrjälä 
353887a02106SVille Syrjälä 	return enabled_irqs;
353987a02106SVille Syrjälä }
354087a02106SVille Syrjälä 
35411a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
35421a56b1a2SImre Deak {
35431a56b1a2SImre Deak 	u32 hotplug;
35441a56b1a2SImre Deak 
35451a56b1a2SImre Deak 	/*
35461a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
35471a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
35481a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
35491a56b1a2SImre Deak 	 */
35501a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35511a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
35521a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
35531a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
35541a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
35551a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
35561a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
35571a56b1a2SImre Deak 	/*
35581a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
35591a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
35601a56b1a2SImre Deak 	 */
35611a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
35621a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
35631a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35641a56b1a2SImre Deak }
35651a56b1a2SImre Deak 
356691d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
356782a28bcfSDaniel Vetter {
35681a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
356982a28bcfSDaniel Vetter 
357091d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3571fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
357291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
357382a28bcfSDaniel Vetter 	} else {
3574fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
357591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
357682a28bcfSDaniel Vetter 	}
357782a28bcfSDaniel Vetter 
3578fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
357982a28bcfSDaniel Vetter 
35801a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
35816dbf30ceSVille Syrjälä }
358226951cafSXiong Zhang 
358331604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
358431604222SAnusha Srivatsa {
358531604222SAnusha Srivatsa 	u32 hotplug;
358631604222SAnusha Srivatsa 
358731604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
358831604222SAnusha Srivatsa 	hotplug |= ICP_DDIA_HPD_ENABLE |
358931604222SAnusha Srivatsa 		   ICP_DDIB_HPD_ENABLE;
359031604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
359131604222SAnusha Srivatsa 
359231604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
359331604222SAnusha Srivatsa 	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
359431604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC2) |
359531604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC3) |
359631604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC4);
359731604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
359831604222SAnusha Srivatsa }
359931604222SAnusha Srivatsa 
360031604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
360131604222SAnusha Srivatsa {
360231604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
360331604222SAnusha Srivatsa 
360431604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
360531604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
360631604222SAnusha Srivatsa 
360731604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
360831604222SAnusha Srivatsa 
360931604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
361031604222SAnusha Srivatsa }
361131604222SAnusha Srivatsa 
3612121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3613121e758eSDhinakaran Pandiyan {
3614121e758eSDhinakaran Pandiyan 	u32 hotplug;
3615121e758eSDhinakaran Pandiyan 
3616121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3617121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3618121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3619121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3620121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3621121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3622b796b971SDhinakaran Pandiyan 
3623b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3624b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3625b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3626b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3627b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3628b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3629121e758eSDhinakaran Pandiyan }
3630121e758eSDhinakaran Pandiyan 
3631121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3632121e758eSDhinakaran Pandiyan {
3633121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3634121e758eSDhinakaran Pandiyan 	u32 val;
3635121e758eSDhinakaran Pandiyan 
3636b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3637b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3638121e758eSDhinakaran Pandiyan 
3639121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3640121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3641121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3642121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3643121e758eSDhinakaran Pandiyan 
3644121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
364531604222SAnusha Srivatsa 
364631604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
364731604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3648121e758eSDhinakaran Pandiyan }
3649121e758eSDhinakaran Pandiyan 
36502a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
36512a57d9ccSImre Deak {
36523b92e263SRodrigo Vivi 	u32 val, hotplug;
36533b92e263SRodrigo Vivi 
36543b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
36553b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
36563b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
36573b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
36583b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
36593b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
36603b92e263SRodrigo Vivi 	}
36612a57d9ccSImre Deak 
36622a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
36632a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
36642a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
36652a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
36662a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
36672a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
36682a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
36692a57d9ccSImre Deak 
36702a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
36712a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
36722a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
36732a57d9ccSImre Deak }
36742a57d9ccSImre Deak 
367591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
36766dbf30ceSVille Syrjälä {
36772a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
36786dbf30ceSVille Syrjälä 
36796dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
368091d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
36816dbf30ceSVille Syrjälä 
36826dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
36836dbf30ceSVille Syrjälä 
36842a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
368526951cafSXiong Zhang }
36867fe0b973SKeith Packard 
36871a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
36881a56b1a2SImre Deak {
36891a56b1a2SImre Deak 	u32 hotplug;
36901a56b1a2SImre Deak 
36911a56b1a2SImre Deak 	/*
36921a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
36931a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
36941a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
36951a56b1a2SImre Deak 	 */
36961a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
36971a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
36981a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
36991a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
37001a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
37011a56b1a2SImre Deak }
37021a56b1a2SImre Deak 
370391d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3704e4ce95aaSVille Syrjälä {
37051a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3706e4ce95aaSVille Syrjälä 
370791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
37083a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
370991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
37103a3b3c7dSVille Syrjälä 
37113a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
371291d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
371323bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
371491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
37153a3b3c7dSVille Syrjälä 
37163a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
371723bb4cb5SVille Syrjälä 	} else {
3718e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
371991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3720e4ce95aaSVille Syrjälä 
3721e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
37223a3b3c7dSVille Syrjälä 	}
3723e4ce95aaSVille Syrjälä 
37241a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3725e4ce95aaSVille Syrjälä 
372691d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3727e4ce95aaSVille Syrjälä }
3728e4ce95aaSVille Syrjälä 
37292a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
37302a57d9ccSImre Deak 				      u32 enabled_irqs)
3731e0a20ad7SShashank Sharma {
37322a57d9ccSImre Deak 	u32 hotplug;
3733e0a20ad7SShashank Sharma 
3734a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
37352a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
37362a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
37372a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3738d252bf68SShubhangi Shrivastava 
3739d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3740d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3741d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3742d252bf68SShubhangi Shrivastava 
3743d252bf68SShubhangi Shrivastava 	/*
3744d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3745d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3746d252bf68SShubhangi Shrivastava 	 */
3747d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3748d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3749d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3750d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3751d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3752d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3753d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3754d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3755d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3756d252bf68SShubhangi Shrivastava 
3757a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3758e0a20ad7SShashank Sharma }
3759e0a20ad7SShashank Sharma 
37602a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
37612a57d9ccSImre Deak {
37622a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
37632a57d9ccSImre Deak }
37642a57d9ccSImre Deak 
37652a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
37662a57d9ccSImre Deak {
37672a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
37682a57d9ccSImre Deak 
37692a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
37702a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
37712a57d9ccSImre Deak 
37722a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
37732a57d9ccSImre Deak 
37742a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
37752a57d9ccSImre Deak }
37762a57d9ccSImre Deak 
3777d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3778d46da437SPaulo Zanoni {
3779fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
378082a28bcfSDaniel Vetter 	u32 mask;
3781d46da437SPaulo Zanoni 
37826e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3783692a04cfSDaniel Vetter 		return;
3784692a04cfSDaniel Vetter 
37856e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
37865c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
37874ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
37885c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
37894ebc6509SDhinakaran Pandiyan 	else
37904ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
37918664281bSPaulo Zanoni 
37923488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
3793d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
37942a57d9ccSImre Deak 
37952a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
37962a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
37971a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
37982a57d9ccSImre Deak 	else
37992a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3800d46da437SPaulo Zanoni }
3801d46da437SPaulo Zanoni 
38020a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
38030a9a8c91SDaniel Vetter {
3804fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38050a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
38060a9a8c91SDaniel Vetter 
38070a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
38080a9a8c91SDaniel Vetter 
38090a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
38103c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
38110a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3812772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3813772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
38140a9a8c91SDaniel Vetter 	}
38150a9a8c91SDaniel Vetter 
38160a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3817cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
3818f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
38190a9a8c91SDaniel Vetter 	} else {
38200a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
38210a9a8c91SDaniel Vetter 	}
38220a9a8c91SDaniel Vetter 
38233488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
38240a9a8c91SDaniel Vetter 
3825b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
382678e68d36SImre Deak 		/*
382778e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
382878e68d36SImre Deak 		 * itself is enabled/disabled.
382978e68d36SImre Deak 		 */
3830f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
38310a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3832f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3833f4e9af4fSAkash Goel 		}
38340a9a8c91SDaniel Vetter 
3835f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
38363488d4ebSVille Syrjälä 		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
38370a9a8c91SDaniel Vetter 	}
38380a9a8c91SDaniel Vetter }
38390a9a8c91SDaniel Vetter 
3840f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3841036a4a7dSZhenyu Wang {
3842fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38438e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
38448e76f8dcSPaulo Zanoni 
3845b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
38468e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3847842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
38488e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
384923bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
385023bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
38518e76f8dcSPaulo Zanoni 	} else {
38528e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3853842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3854842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3855e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3856e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3857e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
38588e76f8dcSPaulo Zanoni 	}
3859036a4a7dSZhenyu Wang 
3860fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3861fc340442SDaniel Vetter 		gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
38621aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
3863fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3864fc340442SDaniel Vetter 	}
3865fc340442SDaniel Vetter 
38661ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3867036a4a7dSZhenyu Wang 
3868622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3869622364b6SPaulo Zanoni 
38703488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3871036a4a7dSZhenyu Wang 
38720a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3873036a4a7dSZhenyu Wang 
38741a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
38751a56b1a2SImre Deak 
3876d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
38777fe0b973SKeith Packard 
387850a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
38796005ce42SDaniel Vetter 		/* Enable PCU event interrupts
38806005ce42SDaniel Vetter 		 *
38816005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
38824bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
38834bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3884d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3885fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3886d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3887f97108d1SJesse Barnes 	}
3888f97108d1SJesse Barnes 
3889036a4a7dSZhenyu Wang 	return 0;
3890036a4a7dSZhenyu Wang }
3891036a4a7dSZhenyu Wang 
3892f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3893f8b79e58SImre Deak {
389467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3895f8b79e58SImre Deak 
3896f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3897f8b79e58SImre Deak 		return;
3898f8b79e58SImre Deak 
3899f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3900f8b79e58SImre Deak 
3901d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3902d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3903ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3904f8b79e58SImre Deak 	}
3905d6c69803SVille Syrjälä }
3906f8b79e58SImre Deak 
3907f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3908f8b79e58SImre Deak {
390967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3910f8b79e58SImre Deak 
3911f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3912f8b79e58SImre Deak 		return;
3913f8b79e58SImre Deak 
3914f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3915f8b79e58SImre Deak 
3916950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3917ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3918f8b79e58SImre Deak }
3919f8b79e58SImre Deak 
39200e6c9a9eSVille Syrjälä 
39210e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
39220e6c9a9eSVille Syrjälä {
3923fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
39240e6c9a9eSVille Syrjälä 
39250a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
39267e231dbeSJesse Barnes 
3927ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39289918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3929ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3930ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3931ad22d106SVille Syrjälä 
39327e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
393334c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
393420afbda2SDaniel Vetter 
393520afbda2SDaniel Vetter 	return 0;
393620afbda2SDaniel Vetter }
393720afbda2SDaniel Vetter 
3938abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3939abd58f01SBen Widawsky {
3940abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3941a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
3942abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
394373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
394473d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
394573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3946abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
394773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
394873d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
394973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3950abd58f01SBen Widawsky 		0,
395173d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
395273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3953abd58f01SBen Widawsky 		};
3954abd58f01SBen Widawsky 
3955f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3956f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
39579a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
39589a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
395978e68d36SImre Deak 	/*
396078e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
396126705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
396278e68d36SImre Deak 	 */
3963f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
39649a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3965abd58f01SBen Widawsky }
3966abd58f01SBen Widawsky 
3967abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3968abd58f01SBen Widawsky {
3969a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3970a9c287c9SJani Nikula 	u32 de_pipe_enables;
39713a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
39723a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3973df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
39743a3b3c7dSVille Syrjälä 	enum pipe pipe;
3975770de83dSDamien Lespiau 
3976df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
3977df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3978df0d28c1SDhinakaran Pandiyan 
3979bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
3980842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
39813a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
398288e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3983cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
39843a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
39853a3b3c7dSVille Syrjälä 	} else {
3986842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
39873a3b3c7dSVille Syrjälä 	}
3988770de83dSDamien Lespiau 
3989bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
3990bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
3991bb187e93SJames Ausmus 
39929bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
3993a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
3994a324fcacSRodrigo Vivi 
3995770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3996770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3997770de83dSDamien Lespiau 
39983a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3999cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4000a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4001a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
40023a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
40033a3b3c7dSVille Syrjälä 
4004e04f7eceSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
400554fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4006e04f7eceSVille Syrjälä 
40070a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
40080a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4009abd58f01SBen Widawsky 
4010f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4011813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4012813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
4013813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
401435079899SPaulo Zanoni 					  de_pipe_enables);
40150a195c02SMika Kahola 	}
4016abd58f01SBen Widawsky 
40173488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
40183488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
40192a57d9ccSImre Deak 
4020121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4021121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4022b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4023b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4024121e758eSDhinakaran Pandiyan 
4025121e758eSDhinakaran Pandiyan 		GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
4026121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4027121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
40282a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4029121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
40301a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4031abd58f01SBen Widawsky 	}
4032121e758eSDhinakaran Pandiyan }
4033abd58f01SBen Widawsky 
4034abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
4035abd58f01SBen Widawsky {
4036fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4037abd58f01SBen Widawsky 
40386e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4039622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
4040622364b6SPaulo Zanoni 
4041abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4042abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4043abd58f01SBen Widawsky 
40446e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4045abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
4046abd58f01SBen Widawsky 
40474376b9c9SMika Kuoppala 	gen8_master_intr_enable(dev_priv->regs);
4048abd58f01SBen Widawsky 
4049abd58f01SBen Widawsky 	return 0;
4050abd58f01SBen Widawsky }
4051abd58f01SBen Widawsky 
405251951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
405351951ae7SMika Kuoppala {
405451951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
405551951ae7SMika Kuoppala 
405651951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
405751951ae7SMika Kuoppala 
405851951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
405951951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
406051951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
406151951ae7SMika Kuoppala 
406251951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
406351951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
406451951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
406551951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
406651951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
406751951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
406851951ae7SMika Kuoppala 
4069d02b98b8SOscar Mateo 	/*
4070d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4071d02b98b8SOscar Mateo 	 * is enabled/disabled.
4072d02b98b8SOscar Mateo 	 */
4073d02b98b8SOscar Mateo 	dev_priv->pm_ier = 0x0;
4074d02b98b8SOscar Mateo 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4075d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4076d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
407751951ae7SMika Kuoppala }
407851951ae7SMika Kuoppala 
407931604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev)
408031604222SAnusha Srivatsa {
408131604222SAnusha Srivatsa 	struct drm_i915_private *dev_priv = to_i915(dev);
408231604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
408331604222SAnusha Srivatsa 
408431604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
408531604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
408631604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
408731604222SAnusha Srivatsa 
408831604222SAnusha Srivatsa 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
408931604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
409031604222SAnusha Srivatsa 
409131604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
409231604222SAnusha Srivatsa }
409331604222SAnusha Srivatsa 
409451951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
409551951ae7SMika Kuoppala {
409651951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
4097df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
409851951ae7SMika Kuoppala 
409931604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
410031604222SAnusha Srivatsa 		icp_irq_postinstall(dev);
410131604222SAnusha Srivatsa 
410251951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
410351951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
410451951ae7SMika Kuoppala 
4105df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4106df0d28c1SDhinakaran Pandiyan 
410751951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
410851951ae7SMika Kuoppala 
410981067b71SMika Kuoppala 	gen11_master_intr_enable(dev_priv->regs);
4110c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
411151951ae7SMika Kuoppala 
411251951ae7SMika Kuoppala 	return 0;
411351951ae7SMika Kuoppala }
411451951ae7SMika Kuoppala 
411543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
411643f328d7SVille Syrjälä {
4117fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
411843f328d7SVille Syrjälä 
411943f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
412043f328d7SVille Syrjälä 
4121ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
41229918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4123ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4124ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4125ad22d106SVille Syrjälä 
4126e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
412743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
412843f328d7SVille Syrjälä 
412943f328d7SVille Syrjälä 	return 0;
413043f328d7SVille Syrjälä }
413143f328d7SVille Syrjälä 
41326bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
4133c2798b19SChris Wilson {
4134fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4135c2798b19SChris Wilson 
413644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
413744d9241eSVille Syrjälä 
4138e9e9848aSVille Syrjälä 	GEN2_IRQ_RESET();
4139c2798b19SChris Wilson }
4140c2798b19SChris Wilson 
4141c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
4142c2798b19SChris Wilson {
4143fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4144e9e9848aSVille Syrjälä 	u16 enable_mask;
4145c2798b19SChris Wilson 
4146045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
4147045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
4148c2798b19SChris Wilson 
4149c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4150c2798b19SChris Wilson 	dev_priv->irq_mask =
4151c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
415216659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
415316659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4154c2798b19SChris Wilson 
4155e9e9848aSVille Syrjälä 	enable_mask =
4156c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4157c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
415816659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4159e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4160e9e9848aSVille Syrjälä 
4161e9e9848aSVille Syrjälä 	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4162c2798b19SChris Wilson 
4163379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4164379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4165d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4166755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4167755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4168d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4169379ef82dSDaniel Vetter 
4170c2798b19SChris Wilson 	return 0;
4171c2798b19SChris Wilson }
4172c2798b19SChris Wilson 
417378c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv,
417478c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
417578c357ddSVille Syrjälä {
417678c357ddSVille Syrjälä 	u16 emr;
417778c357ddSVille Syrjälä 
417878c357ddSVille Syrjälä 	*eir = I915_READ16(EIR);
417978c357ddSVille Syrjälä 
418078c357ddSVille Syrjälä 	if (*eir)
418178c357ddSVille Syrjälä 		I915_WRITE16(EIR, *eir);
418278c357ddSVille Syrjälä 
418378c357ddSVille Syrjälä 	*eir_stuck = I915_READ16(EIR);
418478c357ddSVille Syrjälä 	if (*eir_stuck == 0)
418578c357ddSVille Syrjälä 		return;
418678c357ddSVille Syrjälä 
418778c357ddSVille Syrjälä 	/*
418878c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
418978c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
419078c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
419178c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
419278c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
419378c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
419478c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
419578c357ddSVille Syrjälä 	 * remains set.
419678c357ddSVille Syrjälä 	 */
419778c357ddSVille Syrjälä 	emr = I915_READ16(EMR);
419878c357ddSVille Syrjälä 	I915_WRITE16(EMR, 0xffff);
419978c357ddSVille Syrjälä 	I915_WRITE16(EMR, emr | *eir_stuck);
420078c357ddSVille Syrjälä }
420178c357ddSVille Syrjälä 
420278c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
420378c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
420478c357ddSVille Syrjälä {
420578c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
420678c357ddSVille Syrjälä 
420778c357ddSVille Syrjälä 	if (eir_stuck)
420878c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
420978c357ddSVille Syrjälä }
421078c357ddSVille Syrjälä 
421178c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
421278c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
421378c357ddSVille Syrjälä {
421478c357ddSVille Syrjälä 	u32 emr;
421578c357ddSVille Syrjälä 
421678c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
421778c357ddSVille Syrjälä 
421878c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
421978c357ddSVille Syrjälä 
422078c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
422178c357ddSVille Syrjälä 	if (*eir_stuck == 0)
422278c357ddSVille Syrjälä 		return;
422378c357ddSVille Syrjälä 
422478c357ddSVille Syrjälä 	/*
422578c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
422678c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
422778c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
422878c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
422978c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
423078c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
423178c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
423278c357ddSVille Syrjälä 	 * remains set.
423378c357ddSVille Syrjälä 	 */
423478c357ddSVille Syrjälä 	emr = I915_READ(EMR);
423578c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
423678c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
423778c357ddSVille Syrjälä }
423878c357ddSVille Syrjälä 
423978c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
424078c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
424178c357ddSVille Syrjälä {
424278c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
424378c357ddSVille Syrjälä 
424478c357ddSVille Syrjälä 	if (eir_stuck)
424578c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
424678c357ddSVille Syrjälä }
424778c357ddSVille Syrjälä 
4248ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4249c2798b19SChris Wilson {
425045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4251fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4252af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4253c2798b19SChris Wilson 
42542dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42552dd2a883SImre Deak 		return IRQ_NONE;
42562dd2a883SImre Deak 
42571f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42581f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
42591f814dacSImre Deak 
4260af722d28SVille Syrjälä 	do {
4261af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
426278c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4263af722d28SVille Syrjälä 		u16 iir;
4264af722d28SVille Syrjälä 
4265c2798b19SChris Wilson 		iir = I915_READ16(IIR);
4266c2798b19SChris Wilson 		if (iir == 0)
4267af722d28SVille Syrjälä 			break;
4268c2798b19SChris Wilson 
4269af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4270c2798b19SChris Wilson 
4271eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4272eb64343cSVille Syrjälä 		 * signalled in iir */
4273eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4274c2798b19SChris Wilson 
427578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
427678c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
427778c357ddSVille Syrjälä 
4278fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
4279c2798b19SChris Wilson 
4280c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42813b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4282c2798b19SChris Wilson 
428378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
428478c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4285af722d28SVille Syrjälä 
4286eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4287af722d28SVille Syrjälä 	} while (0);
4288c2798b19SChris Wilson 
42891f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42901f814dacSImre Deak 
42911f814dacSImre Deak 	return ret;
4292c2798b19SChris Wilson }
4293c2798b19SChris Wilson 
42946bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4295a266c7d5SChris Wilson {
4296fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4297a266c7d5SChris Wilson 
429856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
42990706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4300a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4301a266c7d5SChris Wilson 	}
4302a266c7d5SChris Wilson 
430344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
430444d9241eSVille Syrjälä 
4305ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4306a266c7d5SChris Wilson }
4307a266c7d5SChris Wilson 
4308a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4309a266c7d5SChris Wilson {
4310fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
431138bde180SChris Wilson 	u32 enable_mask;
4312a266c7d5SChris Wilson 
4313045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4314045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
431538bde180SChris Wilson 
431638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
431738bde180SChris Wilson 	dev_priv->irq_mask =
431838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
431938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
432016659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
432116659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
432238bde180SChris Wilson 
432338bde180SChris Wilson 	enable_mask =
432438bde180SChris Wilson 		I915_ASLE_INTERRUPT |
432538bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
432638bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
432716659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
432838bde180SChris Wilson 		I915_USER_INTERRUPT;
432938bde180SChris Wilson 
433056b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4331a266c7d5SChris Wilson 		/* Enable in IER... */
4332a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4333a266c7d5SChris Wilson 		/* and unmask in IMR */
4334a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4335a266c7d5SChris Wilson 	}
4336a266c7d5SChris Wilson 
4337ba7eb789SVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4338a266c7d5SChris Wilson 
4339379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4340379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4341d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4342755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4343755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4344d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4345379ef82dSDaniel Vetter 
4346c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4347c30bb1fdSVille Syrjälä 
434820afbda2SDaniel Vetter 	return 0;
434920afbda2SDaniel Vetter }
435020afbda2SDaniel Vetter 
4351ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4352a266c7d5SChris Wilson {
435345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4354fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4355af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4356a266c7d5SChris Wilson 
43572dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43582dd2a883SImre Deak 		return IRQ_NONE;
43592dd2a883SImre Deak 
43601f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43611f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
43621f814dacSImre Deak 
436338bde180SChris Wilson 	do {
4364eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
436578c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4366af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4367af722d28SVille Syrjälä 		u32 iir;
4368a266c7d5SChris Wilson 
4369af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4370af722d28SVille Syrjälä 		if (iir == 0)
4371af722d28SVille Syrjälä 			break;
4372af722d28SVille Syrjälä 
4373af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4374af722d28SVille Syrjälä 
4375af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4376af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4377af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4378a266c7d5SChris Wilson 
4379eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4380eb64343cSVille Syrjälä 		 * signalled in iir */
4381eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4382a266c7d5SChris Wilson 
438378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
438478c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
438578c357ddSVille Syrjälä 
4386fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4387a266c7d5SChris Wilson 
4388a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
43893b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4390a266c7d5SChris Wilson 
439178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
439278c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4393a266c7d5SChris Wilson 
4394af722d28SVille Syrjälä 		if (hotplug_status)
4395af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4396af722d28SVille Syrjälä 
4397af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4398af722d28SVille Syrjälä 	} while (0);
4399a266c7d5SChris Wilson 
44001f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
44011f814dacSImre Deak 
4402a266c7d5SChris Wilson 	return ret;
4403a266c7d5SChris Wilson }
4404a266c7d5SChris Wilson 
44056bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4406a266c7d5SChris Wilson {
4407fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4408a266c7d5SChris Wilson 
44090706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4410a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4411a266c7d5SChris Wilson 
441244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
441344d9241eSVille Syrjälä 
4414ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4415a266c7d5SChris Wilson }
4416a266c7d5SChris Wilson 
4417a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4418a266c7d5SChris Wilson {
4419fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4420bbba0a97SChris Wilson 	u32 enable_mask;
4421a266c7d5SChris Wilson 	u32 error_mask;
4422a266c7d5SChris Wilson 
4423045cebd2SVille Syrjälä 	/*
4424045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4425045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4426045cebd2SVille Syrjälä 	 */
4427045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4428045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4429045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4430045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4431045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4432045cebd2SVille Syrjälä 	} else {
4433045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4434045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4435045cebd2SVille Syrjälä 	}
4436045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4437045cebd2SVille Syrjälä 
4438a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4439c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4440c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4441adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4442bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4443bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
444478c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4445bbba0a97SChris Wilson 
4446c30bb1fdSVille Syrjälä 	enable_mask =
4447c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4448c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4449c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4450c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
445178c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4452c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4453bbba0a97SChris Wilson 
445491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4455bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4456a266c7d5SChris Wilson 
4457c30bb1fdSVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4458c30bb1fdSVille Syrjälä 
4459b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4460b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4461d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4462755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4463755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4464755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4465d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4466a266c7d5SChris Wilson 
446791d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
446820afbda2SDaniel Vetter 
446920afbda2SDaniel Vetter 	return 0;
447020afbda2SDaniel Vetter }
447120afbda2SDaniel Vetter 
447291d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
447320afbda2SDaniel Vetter {
447420afbda2SDaniel Vetter 	u32 hotplug_en;
447520afbda2SDaniel Vetter 
447667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4477b5ea2d56SDaniel Vetter 
4478adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4479e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
448091d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4481a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4482a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4483a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4484a266c7d5SChris Wilson 	*/
448591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4486a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4487a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4488a266c7d5SChris Wilson 
4489a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
44900706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4491f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4492f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4493f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
44940706f17cSEgbert Eich 					     hotplug_en);
4495a266c7d5SChris Wilson }
4496a266c7d5SChris Wilson 
4497ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4498a266c7d5SChris Wilson {
449945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4500fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4501af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4502a266c7d5SChris Wilson 
45032dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
45042dd2a883SImre Deak 		return IRQ_NONE;
45052dd2a883SImre Deak 
45061f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
45071f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
45081f814dacSImre Deak 
4509af722d28SVille Syrjälä 	do {
4510eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
451178c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4512af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4513af722d28SVille Syrjälä 		u32 iir;
45142c8ba29fSChris Wilson 
4515af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4516af722d28SVille Syrjälä 		if (iir == 0)
4517af722d28SVille Syrjälä 			break;
4518af722d28SVille Syrjälä 
4519af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4520af722d28SVille Syrjälä 
4521af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4522af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4523a266c7d5SChris Wilson 
4524eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4525eb64343cSVille Syrjälä 		 * signalled in iir */
4526eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4527a266c7d5SChris Wilson 
452878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
452978c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
453078c357ddSVille Syrjälä 
4531fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4532a266c7d5SChris Wilson 
4533a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45343b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4535af722d28SVille Syrjälä 
4536a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
45373b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4538a266c7d5SChris Wilson 
453978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
454078c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4541515ac2bbSDaniel Vetter 
4542af722d28SVille Syrjälä 		if (hotplug_status)
4543af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4544af722d28SVille Syrjälä 
4545af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4546af722d28SVille Syrjälä 	} while (0);
4547a266c7d5SChris Wilson 
45481f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45491f814dacSImre Deak 
4550a266c7d5SChris Wilson 	return ret;
4551a266c7d5SChris Wilson }
4552a266c7d5SChris Wilson 
4553fca52a55SDaniel Vetter /**
4554fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4555fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4556fca52a55SDaniel Vetter  *
4557fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4558fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4559fca52a55SDaniel Vetter  */
4560b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4561f71d4af4SJesse Barnes {
456291c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4563562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4564cefcff8fSJoonas Lahtinen 	int i;
45658b2e326dSChris Wilson 
456677913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
456777913b39SJani Nikula 
4568562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4569cefcff8fSJoonas Lahtinen 
4570a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4571cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4572cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
45738b2e326dSChris Wilson 
45744805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
457526705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
457626705e20SSagar Arun Kamble 
4577a6706b45SDeepak S 	/* Let's track the enabled rps events */
4578666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
45796c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4580e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
458131685c25SDeepak S 	else
45824668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
45834668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
45844668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4585a6706b45SDeepak S 
4586562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
45871800ad25SSagar Arun Kamble 
45881800ad25SSagar Arun Kamble 	/*
4589acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
45901800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
45911800ad25SSagar Arun Kamble 	 *
45921800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
45931800ad25SSagar Arun Kamble 	 */
4594bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4595562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
45961800ad25SSagar Arun Kamble 
4597bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4598562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
45991800ad25SSagar Arun Kamble 
460032db0b65SVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
4601fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
460232db0b65SVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 3)
4603391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4604f71d4af4SJesse Barnes 
460521da2700SVille Syrjälä 	/*
460621da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
460721da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
460821da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
460921da2700SVille Syrjälä 	 */
4610cf819effSLucas De Marchi 	if (!IS_GEN(dev_priv, 2))
461121da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
461221da2700SVille Syrjälä 
4613262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4614262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4615262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4616262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4617262fd485SChris Wilson 	 * in this case to the runtime pm.
4618262fd485SChris Wilson 	 */
4619262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4620262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4621262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4622262fd485SChris Wilson 
4623317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
46249a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
46259a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
46269a64c650SLyude Paul 	 * sideband messaging with MST.
46279a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
46289a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
46299a64c650SLyude Paul 	 */
46309a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4631317eaa95SLyude 
46321bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4633f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4634f71d4af4SJesse Barnes 
4635b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
463643f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
46376bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
463843f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
46396bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
464086e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
464186e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
464243f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4643b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
46447e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
46456bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
46467e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
46476bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
464886e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
464986e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4650fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
465151951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
465251951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
465351951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
465451951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
465551951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
465651951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
465751951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
4658121e758eSDhinakaran Pandiyan 		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4659bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4660abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4661723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4662abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
46636bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4664abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4665abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4666cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4667e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
46687b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
46697b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
46706dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
46716dbf30ceSVille Syrjälä 		else
46723a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
46736e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4674f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4675723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4676f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
46776bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4678f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4679f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4680e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4681f71d4af4SJesse Barnes 	} else {
4682cf819effSLucas De Marchi 		if (IS_GEN(dev_priv, 2)) {
46836bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4684c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4685c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
46866bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
468786e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
468886e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4689cf819effSLucas De Marchi 		} else if (IS_GEN(dev_priv, 3)) {
46906bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4691a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
46926bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4693a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
469486e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
469586e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4696c2798b19SChris Wilson 		} else {
46976bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4698a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
46996bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4700a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
470186e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
470286e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4703c2798b19SChris Wilson 		}
4704778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4705778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4706f71d4af4SJesse Barnes 	}
4707f71d4af4SJesse Barnes }
470820afbda2SDaniel Vetter 
4709fca52a55SDaniel Vetter /**
4710cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4711cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4712cefcff8fSJoonas Lahtinen  *
4713cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4714cefcff8fSJoonas Lahtinen  */
4715cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4716cefcff8fSJoonas Lahtinen {
4717cefcff8fSJoonas Lahtinen 	int i;
4718cefcff8fSJoonas Lahtinen 
4719cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4720cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4721cefcff8fSJoonas Lahtinen }
4722cefcff8fSJoonas Lahtinen 
4723cefcff8fSJoonas Lahtinen /**
4724fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4725fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4726fca52a55SDaniel Vetter  *
4727fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4728fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4729fca52a55SDaniel Vetter  *
4730fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4731fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4732fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4733fca52a55SDaniel Vetter  */
47342aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
47352aeb7d3aSDaniel Vetter {
47362aeb7d3aSDaniel Vetter 	/*
47372aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
47382aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
47392aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
47402aeb7d3aSDaniel Vetter 	 */
4741ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
47422aeb7d3aSDaniel Vetter 
474391c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
47442aeb7d3aSDaniel Vetter }
47452aeb7d3aSDaniel Vetter 
4746fca52a55SDaniel Vetter /**
4747fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4748fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4749fca52a55SDaniel Vetter  *
4750fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4751fca52a55SDaniel Vetter  * resources acquired in the init functions.
4752fca52a55SDaniel Vetter  */
47532aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
47542aeb7d3aSDaniel Vetter {
475591c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
47562aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4757ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
47582aeb7d3aSDaniel Vetter }
47592aeb7d3aSDaniel Vetter 
4760fca52a55SDaniel Vetter /**
4761fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4762fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4763fca52a55SDaniel Vetter  *
4764fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4765fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4766fca52a55SDaniel Vetter  */
4767b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4768c67a470bSPaulo Zanoni {
476991c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4770ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
477191c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4772c67a470bSPaulo Zanoni }
4773c67a470bSPaulo Zanoni 
4774fca52a55SDaniel Vetter /**
4775fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4776fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4777fca52a55SDaniel Vetter  *
4778fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4779fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4780fca52a55SDaniel Vetter  */
4781b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4782c67a470bSPaulo Zanoni {
4783ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
478491c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
478591c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4786c67a470bSPaulo Zanoni }
4787