xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 88e047034084ca24d9b6a78843f83589ad296961)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
935c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
945c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
955c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
965c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
975c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
985c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1005c502442SPaulo Zanoni } while (0)
1015c502442SPaulo Zanoni 
102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
103a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1045c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
105a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1065c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1085c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1095c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
110a9d356a6SPaulo Zanoni } while (0)
111a9d356a6SPaulo Zanoni 
112337ba017SPaulo Zanoni /*
113337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114337ba017SPaulo Zanoni  */
115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
117337ba017SPaulo Zanoni 	if (val) { \
118337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119337ba017SPaulo Zanoni 		     (reg), val); \
120337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
121337ba017SPaulo Zanoni 		POSTING_READ(reg); \
122337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
123337ba017SPaulo Zanoni 		POSTING_READ(reg); \
124337ba017SPaulo Zanoni 	} \
125337ba017SPaulo Zanoni } while (0)
126337ba017SPaulo Zanoni 
12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1307d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1317d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13235079899SPaulo Zanoni } while (0)
13335079899SPaulo Zanoni 
13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
13635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1377d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1387d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
13935079899SPaulo Zanoni } while (0)
14035079899SPaulo Zanoni 
141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142c9a9a268SImre Deak 
143036a4a7dSZhenyu Wang /* For display hotplug interrupt */
14447339cd9SDaniel Vetter void
1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146036a4a7dSZhenyu Wang {
1474bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1484bc9d430SDaniel Vetter 
1499df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150c67a470bSPaulo Zanoni 		return;
151c67a470bSPaulo Zanoni 
1521ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1531ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1541ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1553143a2bfSChris Wilson 		POSTING_READ(DEIMR);
156036a4a7dSZhenyu Wang 	}
157036a4a7dSZhenyu Wang }
158036a4a7dSZhenyu Wang 
15947339cd9SDaniel Vetter void
1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161036a4a7dSZhenyu Wang {
1624bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1634bc9d430SDaniel Vetter 
16406ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165c67a470bSPaulo Zanoni 		return;
166c67a470bSPaulo Zanoni 
1671ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1681ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1691ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1703143a2bfSChris Wilson 		POSTING_READ(DEIMR);
171036a4a7dSZhenyu Wang 	}
172036a4a7dSZhenyu Wang }
173036a4a7dSZhenyu Wang 
17443eaea13SPaulo Zanoni /**
17543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
17643eaea13SPaulo Zanoni  * @dev_priv: driver private
17743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
17843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
17943eaea13SPaulo Zanoni  */
18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18343eaea13SPaulo Zanoni {
18443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
18543eaea13SPaulo Zanoni 
1869df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
187c67a470bSPaulo Zanoni 		return;
188c67a470bSPaulo Zanoni 
18943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19643eaea13SPaulo Zanoni {
19743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
19843eaea13SPaulo Zanoni }
19943eaea13SPaulo Zanoni 
200480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20143eaea13SPaulo Zanoni {
20243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
20343eaea13SPaulo Zanoni }
20443eaea13SPaulo Zanoni 
205b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
206b900b949SImre Deak {
207b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
208b900b949SImre Deak }
209b900b949SImre Deak 
210a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
211a72fbc3aSImre Deak {
212a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
213a72fbc3aSImre Deak }
214a72fbc3aSImre Deak 
215b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
216b900b949SImre Deak {
217b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
218b900b949SImre Deak }
219b900b949SImre Deak 
220edbfdb45SPaulo Zanoni /**
221edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
222edbfdb45SPaulo Zanoni   * @dev_priv: driver private
223edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
224edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
225edbfdb45SPaulo Zanoni   */
226edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
227edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
228edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
229edbfdb45SPaulo Zanoni {
230605cd25bSPaulo Zanoni 	uint32_t new_val;
231edbfdb45SPaulo Zanoni 
232edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
233edbfdb45SPaulo Zanoni 
2349df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
235c67a470bSPaulo Zanoni 		return;
236c67a470bSPaulo Zanoni 
237605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
238f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
239f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
240f52ecbcfSPaulo Zanoni 
241605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
242605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
243a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
244a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
245edbfdb45SPaulo Zanoni 	}
246f52ecbcfSPaulo Zanoni }
247edbfdb45SPaulo Zanoni 
248480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
249edbfdb45SPaulo Zanoni {
250edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
251edbfdb45SPaulo Zanoni }
252edbfdb45SPaulo Zanoni 
253480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
254edbfdb45SPaulo Zanoni {
255edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
256edbfdb45SPaulo Zanoni }
257edbfdb45SPaulo Zanoni 
258b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
259b900b949SImre Deak {
260b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
261b900b949SImre Deak 
262b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
263b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
264b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
265b900b949SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
266b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
267b900b949SImre Deak }
268b900b949SImre Deak 
269b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
270b900b949SImre Deak {
271b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
272b900b949SImre Deak 
273b900b949SImre Deak 	I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ?
274b900b949SImre Deak 		   ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0);
275b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
276b900b949SImre Deak 				~dev_priv->pm_rps_events);
277b900b949SImre Deak 	/* Complete PM interrupt masking here doesn't race with the rps work
278b900b949SImre Deak 	 * item again unmasking PM interrupts because that is using a different
279b900b949SImre Deak 	 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
280b900b949SImre Deak 	 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
281b900b949SImre Deak 
282b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
283b900b949SImre Deak 	dev_priv->rps.pm_iir = 0;
284b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
285b900b949SImre Deak 
286b900b949SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
287b900b949SImre Deak }
288b900b949SImre Deak 
2890961021aSBen Widawsky /**
290fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
291fee884edSDaniel Vetter  * @dev_priv: driver private
292fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
293fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
294fee884edSDaniel Vetter  */
29547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
296fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
297fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
298fee884edSDaniel Vetter {
299fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
300fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
301fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
302fee884edSDaniel Vetter 
303fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
304fee884edSDaniel Vetter 
3059df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
306c67a470bSPaulo Zanoni 		return;
307c67a470bSPaulo Zanoni 
308fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
309fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
310fee884edSDaniel Vetter }
3118664281bSPaulo Zanoni 
312b5ea642aSDaniel Vetter static void
313755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
314755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3157c463586SKeith Packard {
3169db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
317755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3187c463586SKeith Packard 
319b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
320d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
321b79480baSDaniel Vetter 
32204feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
32304feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
32404feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
32504feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
326755e9019SImre Deak 		return;
327755e9019SImre Deak 
328755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
32946c06a30SVille Syrjälä 		return;
33046c06a30SVille Syrjälä 
33191d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
33291d181ddSImre Deak 
3337c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
334755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
33546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3363143a2bfSChris Wilson 	POSTING_READ(reg);
3377c463586SKeith Packard }
3387c463586SKeith Packard 
339b5ea642aSDaniel Vetter static void
340755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
341755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
3427c463586SKeith Packard {
3439db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
344755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3457c463586SKeith Packard 
346b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
347d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
348b79480baSDaniel Vetter 
34904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
35004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
35104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
35204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
35346c06a30SVille Syrjälä 		return;
35446c06a30SVille Syrjälä 
355755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
356755e9019SImre Deak 		return;
357755e9019SImre Deak 
35891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
35991d181ddSImre Deak 
360755e9019SImre Deak 	pipestat &= ~enable_mask;
36146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3623143a2bfSChris Wilson 	POSTING_READ(reg);
3637c463586SKeith Packard }
3647c463586SKeith Packard 
36510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
36610c59c51SImre Deak {
36710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
36810c59c51SImre Deak 
36910c59c51SImre Deak 	/*
370724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
371724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
37210c59c51SImre Deak 	 */
37310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
37410c59c51SImre Deak 		return 0;
375724a6905SVille Syrjälä 	/*
376724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
377724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
378724a6905SVille Syrjälä 	 */
379724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
380724a6905SVille Syrjälä 		return 0;
38110c59c51SImre Deak 
38210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
38310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
38410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
38510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
38610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
38710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
38810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
38910c59c51SImre Deak 
39010c59c51SImre Deak 	return enable_mask;
39110c59c51SImre Deak }
39210c59c51SImre Deak 
393755e9019SImre Deak void
394755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395755e9019SImre Deak 		     u32 status_mask)
396755e9019SImre Deak {
397755e9019SImre Deak 	u32 enable_mask;
398755e9019SImre Deak 
39910c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
40010c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
40110c59c51SImre Deak 							   status_mask);
40210c59c51SImre Deak 	else
403755e9019SImre Deak 		enable_mask = status_mask << 16;
404755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
405755e9019SImre Deak }
406755e9019SImre Deak 
407755e9019SImre Deak void
408755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
409755e9019SImre Deak 		      u32 status_mask)
410755e9019SImre Deak {
411755e9019SImre Deak 	u32 enable_mask;
412755e9019SImre Deak 
41310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
41410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
41510c59c51SImre Deak 							   status_mask);
41610c59c51SImre Deak 	else
417755e9019SImre Deak 		enable_mask = status_mask << 16;
418755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
419755e9019SImre Deak }
420755e9019SImre Deak 
421c0e09200SDave Airlie /**
422f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
42301c66889SZhao Yakui  */
424f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
42501c66889SZhao Yakui {
4262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4271ec14ad3SChris Wilson 
428f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
429f49e38ddSJani Nikula 		return;
430f49e38ddSJani Nikula 
43113321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
43201c66889SZhao Yakui 
433755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
434a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4353b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
436755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4371ec14ad3SChris Wilson 
43813321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
43901c66889SZhao Yakui }
44001c66889SZhao Yakui 
44101c66889SZhao Yakui /**
4420a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4430a3e67a4SJesse Barnes  * @dev: DRM device
4440a3e67a4SJesse Barnes  * @pipe: pipe to check
4450a3e67a4SJesse Barnes  *
4460a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
4470a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
4480a3e67a4SJesse Barnes  * before reading such registers if unsure.
4490a3e67a4SJesse Barnes  */
4500a3e67a4SJesse Barnes static int
4510a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
4520a3e67a4SJesse Barnes {
4532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
454702e7a56SPaulo Zanoni 
455a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
456a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
457a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
458a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
45971f8ba6bSPaulo Zanoni 
460a01025afSDaniel Vetter 		return intel_crtc->active;
461a01025afSDaniel Vetter 	} else {
462a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
463a01025afSDaniel Vetter 	}
4640a3e67a4SJesse Barnes }
4650a3e67a4SJesse Barnes 
466f75f3746SVille Syrjälä /*
467f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
468f75f3746SVille Syrjälä  * around the vertical blanking period.
469f75f3746SVille Syrjälä  *
470f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
471f75f3746SVille Syrjälä  *  vblank_start >= 3
472f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
473f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
474f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
475f75f3746SVille Syrjälä  *
476f75f3746SVille Syrjälä  *           start of vblank:
477f75f3746SVille Syrjälä  *           latch double buffered registers
478f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
479f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
480f75f3746SVille Syrjälä  *           |
481f75f3746SVille Syrjälä  *           |          frame start:
482f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
483f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
484f75f3746SVille Syrjälä  *           |          |
485f75f3746SVille Syrjälä  *           |          |  start of vsync:
486f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
487f75f3746SVille Syrjälä  *           |          |  |
488f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
489f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
490f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
491f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
492f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
493f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
494f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
495f75f3746SVille Syrjälä  *       |          |                                         |
496f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
497f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
498f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
499f75f3746SVille Syrjälä  *
500f75f3746SVille Syrjälä  * x  = horizontal active
501f75f3746SVille Syrjälä  * _  = horizontal blanking
502f75f3746SVille Syrjälä  * hs = horizontal sync
503f75f3746SVille Syrjälä  * va = vertical active
504f75f3746SVille Syrjälä  * vb = vertical blanking
505f75f3746SVille Syrjälä  * vs = vertical sync
506f75f3746SVille Syrjälä  * vbs = vblank_start (number)
507f75f3746SVille Syrjälä  *
508f75f3746SVille Syrjälä  * Summary:
509f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
510f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
511f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
512f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
513f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
514f75f3746SVille Syrjälä  */
515f75f3746SVille Syrjälä 
5164cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5174cdb83ecSVille Syrjälä {
5184cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5194cdb83ecSVille Syrjälä 	return 0;
5204cdb83ecSVille Syrjälä }
5214cdb83ecSVille Syrjälä 
52242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
52342f52ef8SKeith Packard  * we use as a pipe index
52442f52ef8SKeith Packard  */
525f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5260a3e67a4SJesse Barnes {
5272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5280a3e67a4SJesse Barnes 	unsigned long high_frame;
5290a3e67a4SJesse Barnes 	unsigned long low_frame;
5300b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
5310a3e67a4SJesse Barnes 
5320a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
53344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5349db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5350a3e67a4SJesse Barnes 		return 0;
5360a3e67a4SJesse Barnes 	}
5370a3e67a4SJesse Barnes 
538391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
539391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
540391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
541391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
542391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
543391f75e2SVille Syrjälä 
5440b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
5450b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
5460b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
5470b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5480b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
549391f75e2SVille Syrjälä 	} else {
550a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
551391f75e2SVille Syrjälä 
552391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
5530b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
554391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
5550b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
5560b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
5570b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
558391f75e2SVille Syrjälä 	}
559391f75e2SVille Syrjälä 
5600b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5610b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5620b2a8e09SVille Syrjälä 
5630b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5640b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5650b2a8e09SVille Syrjälä 
5669db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5679db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5685eddb70bSChris Wilson 
5690a3e67a4SJesse Barnes 	/*
5700a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5710a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5720a3e67a4SJesse Barnes 	 * register.
5730a3e67a4SJesse Barnes 	 */
5740a3e67a4SJesse Barnes 	do {
5755eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
576391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5775eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5780a3e67a4SJesse Barnes 	} while (high1 != high2);
5790a3e67a4SJesse Barnes 
5805eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
581391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5825eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
583391f75e2SVille Syrjälä 
584391f75e2SVille Syrjälä 	/*
585391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
586391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
587391f75e2SVille Syrjälä 	 * counter against vblank start.
588391f75e2SVille Syrjälä 	 */
589edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
5900a3e67a4SJesse Barnes }
5910a3e67a4SJesse Barnes 
592f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
5939880b7a5SJesse Barnes {
5942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5959db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
5969880b7a5SJesse Barnes 
5979880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
59844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5999db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6009880b7a5SJesse Barnes 		return 0;
6019880b7a5SJesse Barnes 	}
6029880b7a5SJesse Barnes 
6039880b7a5SJesse Barnes 	return I915_READ(reg);
6049880b7a5SJesse Barnes }
6059880b7a5SJesse Barnes 
606ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
607ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
608ad3543edSMario Kleiner 
609a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
610a225f079SVille Syrjälä {
611a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
612a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
613a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
614a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
61580715b2fSVille Syrjälä 	int position, vtotal;
616a225f079SVille Syrjälä 
61780715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
618a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
619a225f079SVille Syrjälä 		vtotal /= 2;
620a225f079SVille Syrjälä 
621a225f079SVille Syrjälä 	if (IS_GEN2(dev))
622a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
623a225f079SVille Syrjälä 	else
624a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
625a225f079SVille Syrjälä 
626a225f079SVille Syrjälä 	/*
62780715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
62880715b2fSVille Syrjälä 	 * scanline_offset adjustment.
629a225f079SVille Syrjälä 	 */
63080715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
631a225f079SVille Syrjälä }
632a225f079SVille Syrjälä 
633f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
634abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
635abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6360af7e4dfSMario Kleiner {
637c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
638c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
639c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
640c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
6413aa18df8SVille Syrjälä 	int position;
64278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6430af7e4dfSMario Kleiner 	bool in_vbl = true;
6440af7e4dfSMario Kleiner 	int ret = 0;
645ad3543edSMario Kleiner 	unsigned long irqflags;
6460af7e4dfSMario Kleiner 
647c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6480af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6499db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6500af7e4dfSMario Kleiner 		return 0;
6510af7e4dfSMario Kleiner 	}
6520af7e4dfSMario Kleiner 
653c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
65478e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
655c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
656c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
657c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6580af7e4dfSMario Kleiner 
659d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
660d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
661d31faf65SVille Syrjälä 		vbl_end /= 2;
662d31faf65SVille Syrjälä 		vtotal /= 2;
663d31faf65SVille Syrjälä 	}
664d31faf65SVille Syrjälä 
665c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
666c2baf4b7SVille Syrjälä 
667ad3543edSMario Kleiner 	/*
668ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
669ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
670ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
671ad3543edSMario Kleiner 	 */
672ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
673ad3543edSMario Kleiner 
674ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
675ad3543edSMario Kleiner 
676ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
677ad3543edSMario Kleiner 	if (stime)
678ad3543edSMario Kleiner 		*stime = ktime_get();
679ad3543edSMario Kleiner 
6807c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6810af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6820af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6830af7e4dfSMario Kleiner 		 */
684a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
6850af7e4dfSMario Kleiner 	} else {
6860af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6870af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6880af7e4dfSMario Kleiner 		 * scanout position.
6890af7e4dfSMario Kleiner 		 */
690ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
6910af7e4dfSMario Kleiner 
6923aa18df8SVille Syrjälä 		/* convert to pixel counts */
6933aa18df8SVille Syrjälä 		vbl_start *= htotal;
6943aa18df8SVille Syrjälä 		vbl_end *= htotal;
6953aa18df8SVille Syrjälä 		vtotal *= htotal;
69678e8fc6bSVille Syrjälä 
69778e8fc6bSVille Syrjälä 		/*
6987e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
6997e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7007e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7017e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7027e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7037e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7047e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7057e78f1cbSVille Syrjälä 		 */
7067e78f1cbSVille Syrjälä 		if (position >= vtotal)
7077e78f1cbSVille Syrjälä 			position = vtotal - 1;
7087e78f1cbSVille Syrjälä 
7097e78f1cbSVille Syrjälä 		/*
71078e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
71178e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
71278e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
71378e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
71478e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
71578e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
71678e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
71778e8fc6bSVille Syrjälä 		 */
71878e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7193aa18df8SVille Syrjälä 	}
7203aa18df8SVille Syrjälä 
721ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
722ad3543edSMario Kleiner 	if (etime)
723ad3543edSMario Kleiner 		*etime = ktime_get();
724ad3543edSMario Kleiner 
725ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
726ad3543edSMario Kleiner 
727ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
728ad3543edSMario Kleiner 
7293aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7303aa18df8SVille Syrjälä 
7313aa18df8SVille Syrjälä 	/*
7323aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7333aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7343aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7353aa18df8SVille Syrjälä 	 * up since vbl_end.
7363aa18df8SVille Syrjälä 	 */
7373aa18df8SVille Syrjälä 	if (position >= vbl_start)
7383aa18df8SVille Syrjälä 		position -= vbl_end;
7393aa18df8SVille Syrjälä 	else
7403aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7413aa18df8SVille Syrjälä 
7427c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7433aa18df8SVille Syrjälä 		*vpos = position;
7443aa18df8SVille Syrjälä 		*hpos = 0;
7453aa18df8SVille Syrjälä 	} else {
7460af7e4dfSMario Kleiner 		*vpos = position / htotal;
7470af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7480af7e4dfSMario Kleiner 	}
7490af7e4dfSMario Kleiner 
7500af7e4dfSMario Kleiner 	/* In vblank? */
7510af7e4dfSMario Kleiner 	if (in_vbl)
7523d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7530af7e4dfSMario Kleiner 
7540af7e4dfSMario Kleiner 	return ret;
7550af7e4dfSMario Kleiner }
7560af7e4dfSMario Kleiner 
757a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
758a225f079SVille Syrjälä {
759a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
760a225f079SVille Syrjälä 	unsigned long irqflags;
761a225f079SVille Syrjälä 	int position;
762a225f079SVille Syrjälä 
763a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
764a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
765a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
766a225f079SVille Syrjälä 
767a225f079SVille Syrjälä 	return position;
768a225f079SVille Syrjälä }
769a225f079SVille Syrjälä 
770f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7710af7e4dfSMario Kleiner 			      int *max_error,
7720af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7730af7e4dfSMario Kleiner 			      unsigned flags)
7740af7e4dfSMario Kleiner {
7754041b853SChris Wilson 	struct drm_crtc *crtc;
7760af7e4dfSMario Kleiner 
7777eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7784041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7790af7e4dfSMario Kleiner 		return -EINVAL;
7800af7e4dfSMario Kleiner 	}
7810af7e4dfSMario Kleiner 
7820af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7834041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7844041b853SChris Wilson 	if (crtc == NULL) {
7854041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7864041b853SChris Wilson 		return -EINVAL;
7874041b853SChris Wilson 	}
7884041b853SChris Wilson 
7894041b853SChris Wilson 	if (!crtc->enabled) {
7904041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
7914041b853SChris Wilson 		return -EBUSY;
7924041b853SChris Wilson 	}
7930af7e4dfSMario Kleiner 
7940af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
7954041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
7964041b853SChris Wilson 						     vblank_time, flags,
7977da903efSVille Syrjälä 						     crtc,
7987da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
7990af7e4dfSMario Kleiner }
8000af7e4dfSMario Kleiner 
80167c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
80267c347ffSJani Nikula 				struct drm_connector *connector)
803321a1b30SEgbert Eich {
804321a1b30SEgbert Eich 	enum drm_connector_status old_status;
805321a1b30SEgbert Eich 
806321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
807321a1b30SEgbert Eich 	old_status = connector->status;
808321a1b30SEgbert Eich 
809321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
81067c347ffSJani Nikula 	if (old_status == connector->status)
81167c347ffSJani Nikula 		return false;
81267c347ffSJani Nikula 
81367c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
814321a1b30SEgbert Eich 		      connector->base.id,
815c23cc417SJani Nikula 		      connector->name,
81667c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
81767c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
81867c347ffSJani Nikula 
81967c347ffSJani Nikula 	return true;
820321a1b30SEgbert Eich }
821321a1b30SEgbert Eich 
82213cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
82313cf5504SDave Airlie {
82413cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
82513cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
82613cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
82713cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
82813cf5504SDave Airlie 	int i, ret;
82913cf5504SDave Airlie 	u32 old_bits = 0;
83013cf5504SDave Airlie 
8314cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
83213cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
83313cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
83413cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
83513cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
8364cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
83713cf5504SDave Airlie 
83813cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
83913cf5504SDave Airlie 		bool valid = false;
84013cf5504SDave Airlie 		bool long_hpd = false;
84113cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
84213cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
84313cf5504SDave Airlie 			continue;
84413cf5504SDave Airlie 
84513cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
84613cf5504SDave Airlie 			valid = true;
84713cf5504SDave Airlie 			long_hpd = true;
84813cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
84913cf5504SDave Airlie 			valid = true;
85013cf5504SDave Airlie 
85113cf5504SDave Airlie 		if (valid) {
85213cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
85313cf5504SDave Airlie 			if (ret == true) {
85413cf5504SDave Airlie 				/* if we get true fallback to old school hpd */
85513cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
85613cf5504SDave Airlie 			}
85713cf5504SDave Airlie 		}
85813cf5504SDave Airlie 	}
85913cf5504SDave Airlie 
86013cf5504SDave Airlie 	if (old_bits) {
8614cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
86213cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
8634cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
86413cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
86513cf5504SDave Airlie 	}
86613cf5504SDave Airlie }
86713cf5504SDave Airlie 
8685ca58282SJesse Barnes /*
8695ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8705ca58282SJesse Barnes  */
871ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
872ac4c16c5SEgbert Eich 
8735ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
8745ca58282SJesse Barnes {
8752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
8762d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
8775ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
878c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
879cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
880cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
881cd569aedSEgbert Eich 	struct drm_connector *connector;
882cd569aedSEgbert Eich 	bool hpd_disabled = false;
883321a1b30SEgbert Eich 	bool changed = false;
884142e2398SEgbert Eich 	u32 hpd_event_bits;
8855ca58282SJesse Barnes 
886a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
887e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
888e67189abSJesse Barnes 
8894cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
890142e2398SEgbert Eich 
891142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
892142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
893cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
894cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
89536cd7444SDave Airlie 		if (!intel_connector->encoder)
89636cd7444SDave Airlie 			continue;
897cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
898cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
899cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
900cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
901cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
902cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
903c23cc417SJani Nikula 				connector->name);
904cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
905cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
906cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
907cd569aedSEgbert Eich 			hpd_disabled = true;
908cd569aedSEgbert Eich 		}
909142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
910142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
911c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
912142e2398SEgbert Eich 		}
913cd569aedSEgbert Eich 	}
914cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
915cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
916cd569aedSEgbert Eich 	  * some connectors */
917ac4c16c5SEgbert Eich 	if (hpd_disabled) {
918cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
9196323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
9206323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
921ac4c16c5SEgbert Eich 	}
922cd569aedSEgbert Eich 
9234cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
924cd569aedSEgbert Eich 
925321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
926321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
92736cd7444SDave Airlie 		if (!intel_connector->encoder)
92836cd7444SDave Airlie 			continue;
929321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
930321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
931cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
932cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
933321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
934321a1b30SEgbert Eich 				changed = true;
935321a1b30SEgbert Eich 		}
936321a1b30SEgbert Eich 	}
93740ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
93840ee3381SKeith Packard 
939321a1b30SEgbert Eich 	if (changed)
940321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9415ca58282SJesse Barnes }
9425ca58282SJesse Barnes 
943d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
944f97108d1SJesse Barnes {
9452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
946b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9479270388eSDaniel Vetter 	u8 new_delay;
9489270388eSDaniel Vetter 
949d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
950f97108d1SJesse Barnes 
95173edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
95273edd18fSDaniel Vetter 
95320e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9549270388eSDaniel Vetter 
9557648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
956b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
957b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
958f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
959f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
960f97108d1SJesse Barnes 
961f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
962b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
96320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
96420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
96520e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
96620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
967b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
96820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
96920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
97020e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
97120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
972f97108d1SJesse Barnes 	}
973f97108d1SJesse Barnes 
9747648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
97520e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
976f97108d1SJesse Barnes 
977d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9789270388eSDaniel Vetter 
979f97108d1SJesse Barnes 	return;
980f97108d1SJesse Barnes }
981f97108d1SJesse Barnes 
982549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
983a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
984549f7365SChris Wilson {
98593b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
986475553deSChris Wilson 		return;
987475553deSChris Wilson 
988814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
9899862e600SChris Wilson 
990549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
99110cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
992549f7365SChris Wilson }
993549f7365SChris Wilson 
99431685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
995bf225f20SChris Wilson 			    struct intel_rps_ei *rps_ei)
99631685c25SDeepak S {
99731685c25SDeepak S 	u32 cz_ts, cz_freq_khz;
99831685c25SDeepak S 	u32 render_count, media_count;
99931685c25SDeepak S 	u32 elapsed_render, elapsed_media, elapsed_time;
100031685c25SDeepak S 	u32 residency = 0;
100131685c25SDeepak S 
100231685c25SDeepak S 	cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
100331685c25SDeepak S 	cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
100431685c25SDeepak S 
100531685c25SDeepak S 	render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
100631685c25SDeepak S 	media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
100731685c25SDeepak S 
1008bf225f20SChris Wilson 	if (rps_ei->cz_clock == 0) {
1009bf225f20SChris Wilson 		rps_ei->cz_clock = cz_ts;
1010bf225f20SChris Wilson 		rps_ei->render_c0 = render_count;
1011bf225f20SChris Wilson 		rps_ei->media_c0 = media_count;
101231685c25SDeepak S 
101331685c25SDeepak S 		return dev_priv->rps.cur_freq;
101431685c25SDeepak S 	}
101531685c25SDeepak S 
1016bf225f20SChris Wilson 	elapsed_time = cz_ts - rps_ei->cz_clock;
1017bf225f20SChris Wilson 	rps_ei->cz_clock = cz_ts;
101831685c25SDeepak S 
1019bf225f20SChris Wilson 	elapsed_render = render_count - rps_ei->render_c0;
1020bf225f20SChris Wilson 	rps_ei->render_c0 = render_count;
102131685c25SDeepak S 
1022bf225f20SChris Wilson 	elapsed_media = media_count - rps_ei->media_c0;
1023bf225f20SChris Wilson 	rps_ei->media_c0 = media_count;
102431685c25SDeepak S 
102531685c25SDeepak S 	/* Convert all the counters into common unit of milli sec */
102631685c25SDeepak S 	elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
102731685c25SDeepak S 	elapsed_render /=  cz_freq_khz;
102831685c25SDeepak S 	elapsed_media /= cz_freq_khz;
102931685c25SDeepak S 
103031685c25SDeepak S 	/*
103131685c25SDeepak S 	 * Calculate overall C0 residency percentage
103231685c25SDeepak S 	 * only if elapsed time is non zero
103331685c25SDeepak S 	 */
103431685c25SDeepak S 	if (elapsed_time) {
103531685c25SDeepak S 		residency =
103631685c25SDeepak S 			((max(elapsed_render, elapsed_media) * 100)
103731685c25SDeepak S 				/ elapsed_time);
103831685c25SDeepak S 	}
103931685c25SDeepak S 
104031685c25SDeepak S 	return residency;
104131685c25SDeepak S }
104231685c25SDeepak S 
104331685c25SDeepak S /**
104431685c25SDeepak S  * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
104531685c25SDeepak S  * busy-ness calculated from C0 counters of render & media power wells
104631685c25SDeepak S  * @dev_priv: DRM device private
104731685c25SDeepak S  *
104831685c25SDeepak S  */
10494fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
105031685c25SDeepak S {
105131685c25SDeepak S 	u32 residency_C0_up = 0, residency_C0_down = 0;
10524fa79042SDamien Lespiau 	int new_delay, adj;
105331685c25SDeepak S 
105431685c25SDeepak S 	dev_priv->rps.ei_interrupt_count++;
105531685c25SDeepak S 
105631685c25SDeepak S 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
105731685c25SDeepak S 
105831685c25SDeepak S 
1059bf225f20SChris Wilson 	if (dev_priv->rps.up_ei.cz_clock == 0) {
1060bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1061bf225f20SChris Wilson 		vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
106231685c25SDeepak S 		return dev_priv->rps.cur_freq;
106331685c25SDeepak S 	}
106431685c25SDeepak S 
106531685c25SDeepak S 
106631685c25SDeepak S 	/*
106731685c25SDeepak S 	 * To down throttle, C0 residency should be less than down threshold
106831685c25SDeepak S 	 * for continous EI intervals. So calculate down EI counters
106931685c25SDeepak S 	 * once in VLV_INT_COUNT_FOR_DOWN_EI
107031685c25SDeepak S 	 */
107131685c25SDeepak S 	if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
107231685c25SDeepak S 
107331685c25SDeepak S 		dev_priv->rps.ei_interrupt_count = 0;
107431685c25SDeepak S 
107531685c25SDeepak S 		residency_C0_down = vlv_c0_residency(dev_priv,
1076bf225f20SChris Wilson 						     &dev_priv->rps.down_ei);
107731685c25SDeepak S 	} else {
107831685c25SDeepak S 		residency_C0_up = vlv_c0_residency(dev_priv,
1079bf225f20SChris Wilson 						   &dev_priv->rps.up_ei);
108031685c25SDeepak S 	}
108131685c25SDeepak S 
108231685c25SDeepak S 	new_delay = dev_priv->rps.cur_freq;
108331685c25SDeepak S 
108431685c25SDeepak S 	adj = dev_priv->rps.last_adj;
108531685c25SDeepak S 	/* C0 residency is greater than UP threshold. Increase Frequency */
108631685c25SDeepak S 	if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
108731685c25SDeepak S 		if (adj > 0)
108831685c25SDeepak S 			adj *= 2;
108931685c25SDeepak S 		else
109031685c25SDeepak S 			adj = 1;
109131685c25SDeepak S 
109231685c25SDeepak S 		if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
109331685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
109431685c25SDeepak S 
109531685c25SDeepak S 		/*
109631685c25SDeepak S 		 * For better performance, jump directly
109731685c25SDeepak S 		 * to RPe if we're below it.
109831685c25SDeepak S 		 */
109931685c25SDeepak S 		if (new_delay < dev_priv->rps.efficient_freq)
110031685c25SDeepak S 			new_delay = dev_priv->rps.efficient_freq;
110131685c25SDeepak S 
110231685c25SDeepak S 	} else if (!dev_priv->rps.ei_interrupt_count &&
110331685c25SDeepak S 			(residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
110431685c25SDeepak S 		if (adj < 0)
110531685c25SDeepak S 			adj *= 2;
110631685c25SDeepak S 		else
110731685c25SDeepak S 			adj = -1;
110831685c25SDeepak S 		/*
110931685c25SDeepak S 		 * This means, C0 residency is less than down threshold over
111031685c25SDeepak S 		 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
111131685c25SDeepak S 		 */
111231685c25SDeepak S 		if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
111331685c25SDeepak S 			new_delay = dev_priv->rps.cur_freq + adj;
111431685c25SDeepak S 	}
111531685c25SDeepak S 
111631685c25SDeepak S 	return new_delay;
111731685c25SDeepak S }
111831685c25SDeepak S 
11194912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11203b8d8d91SJesse Barnes {
11212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11222d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1123edbfdb45SPaulo Zanoni 	u32 pm_iir;
1124dd75fdc8SChris Wilson 	int new_delay, adj;
11253b8d8d91SJesse Barnes 
112659cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1127c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1128c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1129a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1130480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
113159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11324912d041SBen Widawsky 
113360611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1134a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
113560611c13SPaulo Zanoni 
1136a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11373b8d8d91SJesse Barnes 		return;
11383b8d8d91SJesse Barnes 
11394fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11407b9e0ae6SChris Wilson 
1141dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11427425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1143dd75fdc8SChris Wilson 		if (adj > 0)
1144dd75fdc8SChris Wilson 			adj *= 2;
114513a5660cSDeepak S 		else {
114613a5660cSDeepak S 			/* CHV needs even encode values */
114713a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
114813a5660cSDeepak S 		}
1149b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11507425034aSVille Syrjälä 
11517425034aSVille Syrjälä 		/*
11527425034aSVille Syrjälä 		 * For better performance, jump directly
11537425034aSVille Syrjälä 		 * to RPe if we're below it.
11547425034aSVille Syrjälä 		 */
1155b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1156b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1157dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1158b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1159b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1160dd75fdc8SChris Wilson 		else
1161b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1162dd75fdc8SChris Wilson 		adj = 0;
116331685c25SDeepak S 	} else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
116431685c25SDeepak S 		new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
1165dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1166dd75fdc8SChris Wilson 		if (adj < 0)
1167dd75fdc8SChris Wilson 			adj *= 2;
116813a5660cSDeepak S 		else {
116913a5660cSDeepak S 			/* CHV needs even encode values */
117013a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
117113a5660cSDeepak S 		}
1172b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1173dd75fdc8SChris Wilson 	} else { /* unknown event */
1174b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1175dd75fdc8SChris Wilson 	}
11763b8d8d91SJesse Barnes 
117779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
117879249636SBen Widawsky 	 * interrupt
117979249636SBen Widawsky 	 */
11801272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1181b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1182b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
118327544369SDeepak S 
1184b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1185dd75fdc8SChris Wilson 
11860a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11870a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11880a073b84SJesse Barnes 	else
11894912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11903b8d8d91SJesse Barnes 
11914fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11923b8d8d91SJesse Barnes }
11933b8d8d91SJesse Barnes 
1194e3689190SBen Widawsky 
1195e3689190SBen Widawsky /**
1196e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1197e3689190SBen Widawsky  * occurred.
1198e3689190SBen Widawsky  * @work: workqueue struct
1199e3689190SBen Widawsky  *
1200e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1201e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1202e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1203e3689190SBen Widawsky  */
1204e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1205e3689190SBen Widawsky {
12062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12072d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1208e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
120935a85ac6SBen Widawsky 	char *parity_event[6];
1210e3689190SBen Widawsky 	uint32_t misccpctl;
121135a85ac6SBen Widawsky 	uint8_t slice = 0;
1212e3689190SBen Widawsky 
1213e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1214e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1215e3689190SBen Widawsky 	 * any time we access those registers.
1216e3689190SBen Widawsky 	 */
1217e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1218e3689190SBen Widawsky 
121935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
122035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
122135a85ac6SBen Widawsky 		goto out;
122235a85ac6SBen Widawsky 
1223e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1224e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1225e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1226e3689190SBen Widawsky 
122735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
122835a85ac6SBen Widawsky 		u32 reg;
122935a85ac6SBen Widawsky 
123035a85ac6SBen Widawsky 		slice--;
123135a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
123235a85ac6SBen Widawsky 			break;
123335a85ac6SBen Widawsky 
123435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
123535a85ac6SBen Widawsky 
123635a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
123735a85ac6SBen Widawsky 
123835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1239e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1240e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1241e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1242e3689190SBen Widawsky 
124335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
124435a85ac6SBen Widawsky 		POSTING_READ(reg);
1245e3689190SBen Widawsky 
1246cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1247e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1248e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1249e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
125035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
125135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1252e3689190SBen Widawsky 
12535bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1254e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1255e3689190SBen Widawsky 
125635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
125735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1258e3689190SBen Widawsky 
125935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1260e3689190SBen Widawsky 		kfree(parity_event[3]);
1261e3689190SBen Widawsky 		kfree(parity_event[2]);
1262e3689190SBen Widawsky 		kfree(parity_event[1]);
1263e3689190SBen Widawsky 	}
1264e3689190SBen Widawsky 
126535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
126635a85ac6SBen Widawsky 
126735a85ac6SBen Widawsky out:
126835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12694cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1270480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12714cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
127235a85ac6SBen Widawsky 
127335a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
127435a85ac6SBen Widawsky }
127535a85ac6SBen Widawsky 
127635a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1277e3689190SBen Widawsky {
12782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1279e3689190SBen Widawsky 
1280040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1281e3689190SBen Widawsky 		return;
1282e3689190SBen Widawsky 
1283d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1284480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1285d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1286e3689190SBen Widawsky 
128735a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
128835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
128935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
129035a85ac6SBen Widawsky 
129135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
129235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
129335a85ac6SBen Widawsky 
1294a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1295e3689190SBen Widawsky }
1296e3689190SBen Widawsky 
1297f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1298f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1299f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1300f1af8fc1SPaulo Zanoni {
1301f1af8fc1SPaulo Zanoni 	if (gt_iir &
1302f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1303f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1304f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1305f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1306f1af8fc1SPaulo Zanoni }
1307f1af8fc1SPaulo Zanoni 
1308e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1309e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1310e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1311e7b4c6b1SDaniel Vetter {
1312e7b4c6b1SDaniel Vetter 
1313cc609d5dSBen Widawsky 	if (gt_iir &
1314cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1315e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1316cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1317e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1318cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1319e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1320e7b4c6b1SDaniel Vetter 
1321cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1322cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1323cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
132458174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
132558174462SMika Kuoppala 				  gt_iir);
1326e7b4c6b1SDaniel Vetter 	}
1327e3689190SBen Widawsky 
132835a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
132935a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1330e7b4c6b1SDaniel Vetter }
1331e7b4c6b1SDaniel Vetter 
1332abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1333abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1334abd58f01SBen Widawsky 				       u32 master_ctl)
1335abd58f01SBen Widawsky {
1336e981e7b1SThomas Daniel 	struct intel_engine_cs *ring;
1337abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1338abd58f01SBen Widawsky 	uint32_t tmp = 0;
1339abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1340abd58f01SBen Widawsky 
1341abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1342abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1343abd58f01SBen Widawsky 		if (tmp) {
134438cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1345abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1346e981e7b1SThomas Daniel 
1347abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1348e981e7b1SThomas Daniel 			ring = &dev_priv->ring[RCS];
1349abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1350e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1351e981e7b1SThomas Daniel 			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1352e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1353e981e7b1SThomas Daniel 
1354e981e7b1SThomas Daniel 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1355e981e7b1SThomas Daniel 			ring = &dev_priv->ring[BCS];
1356abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1357e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1358e981e7b1SThomas Daniel 			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1359e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1360abd58f01SBen Widawsky 		} else
1361abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1362abd58f01SBen Widawsky 	}
1363abd58f01SBen Widawsky 
136485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1365abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1366abd58f01SBen Widawsky 		if (tmp) {
136738cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1368abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1369e981e7b1SThomas Daniel 
1370abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1371e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS];
1372abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1373e981e7b1SThomas Daniel 				notify_ring(dev, ring);
137473d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1375e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1376e981e7b1SThomas Daniel 
137785f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1378e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS2];
137985f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
1380e981e7b1SThomas Daniel 				notify_ring(dev, ring);
138173d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1382e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1383abd58f01SBen Widawsky 		} else
1384abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1385abd58f01SBen Widawsky 	}
1386abd58f01SBen Widawsky 
13870961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
13880961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
13890961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
13900961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
13910961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
139238cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1393c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
13940961021aSBen Widawsky 		} else
13950961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13960961021aSBen Widawsky 	}
13970961021aSBen Widawsky 
1398abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1399abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1400abd58f01SBen Widawsky 		if (tmp) {
140138cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1402abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1403e981e7b1SThomas Daniel 
1404abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1405e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VECS];
1406abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1407e981e7b1SThomas Daniel 				notify_ring(dev, ring);
140873d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
1409e981e7b1SThomas Daniel 				intel_execlists_handle_ctx_events(ring);
1410abd58f01SBen Widawsky 		} else
1411abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1412abd58f01SBen Widawsky 	}
1413abd58f01SBen Widawsky 
1414abd58f01SBen Widawsky 	return ret;
1415abd58f01SBen Widawsky }
1416abd58f01SBen Widawsky 
1417b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1418b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1419b543fb04SEgbert Eich 
142007c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
142113cf5504SDave Airlie {
142213cf5504SDave Airlie 	switch (port) {
142313cf5504SDave Airlie 	case PORT_A:
142413cf5504SDave Airlie 	case PORT_E:
142513cf5504SDave Airlie 	default:
142613cf5504SDave Airlie 		return -1;
142713cf5504SDave Airlie 	case PORT_B:
142813cf5504SDave Airlie 		return 0;
142913cf5504SDave Airlie 	case PORT_C:
143013cf5504SDave Airlie 		return 8;
143113cf5504SDave Airlie 	case PORT_D:
143213cf5504SDave Airlie 		return 16;
143313cf5504SDave Airlie 	}
143413cf5504SDave Airlie }
143513cf5504SDave Airlie 
143607c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
143713cf5504SDave Airlie {
143813cf5504SDave Airlie 	switch (port) {
143913cf5504SDave Airlie 	case PORT_A:
144013cf5504SDave Airlie 	case PORT_E:
144113cf5504SDave Airlie 	default:
144213cf5504SDave Airlie 		return -1;
144313cf5504SDave Airlie 	case PORT_B:
144413cf5504SDave Airlie 		return 17;
144513cf5504SDave Airlie 	case PORT_C:
144613cf5504SDave Airlie 		return 19;
144713cf5504SDave Airlie 	case PORT_D:
144813cf5504SDave Airlie 		return 21;
144913cf5504SDave Airlie 	}
145013cf5504SDave Airlie }
145113cf5504SDave Airlie 
145213cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
145313cf5504SDave Airlie {
145413cf5504SDave Airlie 	switch (pin) {
145513cf5504SDave Airlie 	case HPD_PORT_B:
145613cf5504SDave Airlie 		return PORT_B;
145713cf5504SDave Airlie 	case HPD_PORT_C:
145813cf5504SDave Airlie 		return PORT_C;
145913cf5504SDave Airlie 	case HPD_PORT_D:
146013cf5504SDave Airlie 		return PORT_D;
146113cf5504SDave Airlie 	default:
146213cf5504SDave Airlie 		return PORT_A; /* no hpd */
146313cf5504SDave Airlie 	}
146413cf5504SDave Airlie }
146513cf5504SDave Airlie 
146610a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1467b543fb04SEgbert Eich 					 u32 hotplug_trigger,
146813cf5504SDave Airlie 					 u32 dig_hotplug_reg,
1469b543fb04SEgbert Eich 					 const u32 *hpd)
1470b543fb04SEgbert Eich {
14712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1472b543fb04SEgbert Eich 	int i;
147313cf5504SDave Airlie 	enum port port;
147410a504deSDaniel Vetter 	bool storm_detected = false;
147513cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
147613cf5504SDave Airlie 	u32 dig_shift;
147713cf5504SDave Airlie 	u32 dig_port_mask = 0;
1478b543fb04SEgbert Eich 
147991d131d2SDaniel Vetter 	if (!hotplug_trigger)
148091d131d2SDaniel Vetter 		return;
148191d131d2SDaniel Vetter 
148213cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
148313cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1484cc9bd499SImre Deak 
1485b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1486b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
148713cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
148813cf5504SDave Airlie 			continue;
1489821450c6SEgbert Eich 
149013cf5504SDave Airlie 		port = get_port_from_pin(i);
149113cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
149213cf5504SDave Airlie 			bool long_hpd;
149313cf5504SDave Airlie 
149407c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
149507c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
149613cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
149707c338ceSJani Nikula 			} else {
149807c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
149907c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
150013cf5504SDave Airlie 			}
150113cf5504SDave Airlie 
150226fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
150326fbb774SVille Syrjälä 					 port_name(port),
150426fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
150513cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
150613cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
150713cf5504SDave Airlie 			if (long_hpd) {
150813cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
150913cf5504SDave Airlie 				dig_port_mask |= hpd[i];
151013cf5504SDave Airlie 			} else {
151113cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
151213cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
151313cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
151413cf5504SDave Airlie 			}
151513cf5504SDave Airlie 			queue_dig = true;
151613cf5504SDave Airlie 		}
151713cf5504SDave Airlie 	}
151813cf5504SDave Airlie 
151913cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
15203ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
15213ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
15223ff04a16SDaniel Vetter 			/*
15233ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
15243ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
15253ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
15263ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
15273ff04a16SDaniel Vetter 			 */
15283ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1529cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1530cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1531b8f102e8SEgbert Eich 
15323ff04a16SDaniel Vetter 			continue;
15333ff04a16SDaniel Vetter 		}
15343ff04a16SDaniel Vetter 
1535b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1536b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1537b543fb04SEgbert Eich 			continue;
1538b543fb04SEgbert Eich 
153913cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1540bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
154113cf5504SDave Airlie 			queue_hp = true;
154213cf5504SDave Airlie 		}
154313cf5504SDave Airlie 
1544b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1545b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1546b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1547b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1548b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1549b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1550b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1551b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1552142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1553b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
155410a504deSDaniel Vetter 			storm_detected = true;
1555b543fb04SEgbert Eich 		} else {
1556b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1557b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1558b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1559b543fb04SEgbert Eich 		}
1560b543fb04SEgbert Eich 	}
1561b543fb04SEgbert Eich 
156210a504deSDaniel Vetter 	if (storm_detected)
156310a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1564b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15655876fa0dSDaniel Vetter 
1566645416f5SDaniel Vetter 	/*
1567645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1568645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1569645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1570645416f5SDaniel Vetter 	 * deadlock.
1571645416f5SDaniel Vetter 	 */
157213cf5504SDave Airlie 	if (queue_dig)
15730e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
157413cf5504SDave Airlie 	if (queue_hp)
1575645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1576b543fb04SEgbert Eich }
1577b543fb04SEgbert Eich 
1578515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1579515ac2bbSDaniel Vetter {
15802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
158128c70f16SDaniel Vetter 
158228c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1583515ac2bbSDaniel Vetter }
1584515ac2bbSDaniel Vetter 
1585ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1586ce99c256SDaniel Vetter {
15872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15889ee32feaSDaniel Vetter 
15899ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1590ce99c256SDaniel Vetter }
1591ce99c256SDaniel Vetter 
15928bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1593277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1594eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1595eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15968bc5e955SDaniel Vetter 					 uint32_t crc4)
15978bf1e9f1SShuang He {
15988bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15998bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16008bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1601ac2300d4SDamien Lespiau 	int head, tail;
1602b2c88f5bSDamien Lespiau 
1603d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1604d538bbdfSDamien Lespiau 
16050c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1606d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
16070c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
16080c912c79SDamien Lespiau 		return;
16090c912c79SDamien Lespiau 	}
16100c912c79SDamien Lespiau 
1611d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1612d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1613b2c88f5bSDamien Lespiau 
1614b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1615d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1616b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1617b2c88f5bSDamien Lespiau 		return;
1618b2c88f5bSDamien Lespiau 	}
1619b2c88f5bSDamien Lespiau 
1620b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
16218bf1e9f1SShuang He 
16228bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1623eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1624eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1625eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1626eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1627eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1628b2c88f5bSDamien Lespiau 
1629b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1630d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1631d538bbdfSDamien Lespiau 
1632d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
163307144428SDamien Lespiau 
163407144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
16358bf1e9f1SShuang He }
1636277de95eSDaniel Vetter #else
1637277de95eSDaniel Vetter static inline void
1638277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1639277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1640277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1641277de95eSDaniel Vetter 			     uint32_t crc4) {}
1642277de95eSDaniel Vetter #endif
1643eba94eb9SDaniel Vetter 
1644277de95eSDaniel Vetter 
1645277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16465a69b89fSDaniel Vetter {
16475a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16485a69b89fSDaniel Vetter 
1649277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16505a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16515a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16525a69b89fSDaniel Vetter }
16535a69b89fSDaniel Vetter 
1654277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1655eba94eb9SDaniel Vetter {
1656eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1657eba94eb9SDaniel Vetter 
1658277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1659eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1660eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1661eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1662eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16638bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1664eba94eb9SDaniel Vetter }
16655b3a856bSDaniel Vetter 
1666277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16675b3a856bSDaniel Vetter {
16685b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16690b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16700b5c5ed0SDaniel Vetter 
16710b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16720b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16730b5c5ed0SDaniel Vetter 	else
16740b5c5ed0SDaniel Vetter 		res1 = 0;
16750b5c5ed0SDaniel Vetter 
16760b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16770b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16780b5c5ed0SDaniel Vetter 	else
16790b5c5ed0SDaniel Vetter 		res2 = 0;
16805b3a856bSDaniel Vetter 
1681277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16820b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16830b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16840b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16850b5c5ed0SDaniel Vetter 				     res1, res2);
16865b3a856bSDaniel Vetter }
16878bf1e9f1SShuang He 
16881403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16891403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16901403c0d4SPaulo Zanoni  * the work queue. */
16911403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1692baf02a1fSBen Widawsky {
1693132f3f17SImre Deak 	/* TODO: RPS on GEN9 is not supported yet. */
1694132f3f17SImre Deak 	if (WARN_ONCE(INTEL_INFO(dev_priv)->gen == 9,
1695132f3f17SImre Deak 		      "GEN9: unexpected RPS IRQ\n"))
1696132f3f17SImre Deak 		return;
1697132f3f17SImre Deak 
1698a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
169959cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1700a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1701480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
170259cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
17032adbee62SDaniel Vetter 
17042adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
170541a05a3aSDaniel Vetter 	}
1706baf02a1fSBen Widawsky 
1707c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1708c9a9a268SImre Deak 		return;
1709c9a9a268SImre Deak 
17101403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
171112638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
171212638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
171312638c57SBen Widawsky 
171412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
171558174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
171658174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
171758174462SMika Kuoppala 					  pm_iir);
171812638c57SBen Widawsky 		}
171912638c57SBen Widawsky 	}
17201403c0d4SPaulo Zanoni }
1721baf02a1fSBen Widawsky 
17228d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
17238d7849dbSVille Syrjälä {
17248d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
17258d7849dbSVille Syrjälä 		return false;
17268d7849dbSVille Syrjälä 
17278d7849dbSVille Syrjälä 	return true;
17288d7849dbSVille Syrjälä }
17298d7849dbSVille Syrjälä 
1730c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
17317e231dbeSJesse Barnes {
1732c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
173391d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
17347e231dbeSJesse Barnes 	int pipe;
17357e231dbeSJesse Barnes 
173658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1737055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
173891d181ddSImre Deak 		int reg;
1739bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
174091d181ddSImre Deak 
1741bbb5eebfSDaniel Vetter 		/*
1742bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1743bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1744bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1745bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1746bbb5eebfSDaniel Vetter 		 * handle.
1747bbb5eebfSDaniel Vetter 		 */
17480f239f4cSDaniel Vetter 
17490f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17500f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1751bbb5eebfSDaniel Vetter 
1752bbb5eebfSDaniel Vetter 		switch (pipe) {
1753bbb5eebfSDaniel Vetter 		case PIPE_A:
1754bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1755bbb5eebfSDaniel Vetter 			break;
1756bbb5eebfSDaniel Vetter 		case PIPE_B:
1757bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1758bbb5eebfSDaniel Vetter 			break;
17593278f67fSVille Syrjälä 		case PIPE_C:
17603278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17613278f67fSVille Syrjälä 			break;
1762bbb5eebfSDaniel Vetter 		}
1763bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1764bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1765bbb5eebfSDaniel Vetter 
1766bbb5eebfSDaniel Vetter 		if (!mask)
176791d181ddSImre Deak 			continue;
176891d181ddSImre Deak 
176991d181ddSImre Deak 		reg = PIPESTAT(pipe);
1770bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1771bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17727e231dbeSJesse Barnes 
17737e231dbeSJesse Barnes 		/*
17747e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17757e231dbeSJesse Barnes 		 */
177691d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
177791d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17787e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17797e231dbeSJesse Barnes 	}
178058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17817e231dbeSJesse Barnes 
1782055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1783d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1784d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1785d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
178631acc7f5SJesse Barnes 
1787579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
178831acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
178931acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
179031acc7f5SJesse Barnes 		}
17914356d586SDaniel Vetter 
17924356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1793277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17942d9d2b0bSVille Syrjälä 
17951f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17961f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
179731acc7f5SJesse Barnes 	}
179831acc7f5SJesse Barnes 
1799c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1800c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1801c1874ed7SImre Deak }
1802c1874ed7SImre Deak 
180316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
180416c6c56bSVille Syrjälä {
180516c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
180616c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
180716c6c56bSVille Syrjälä 
18083ff60f89SOscar Mateo 	if (hotplug_status) {
18093ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18103ff60f89SOscar Mateo 		/*
18113ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
18123ff60f89SOscar Mateo 		 * may miss hotplug events.
18133ff60f89SOscar Mateo 		 */
18143ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
18153ff60f89SOscar Mateo 
181616c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
181716c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
181816c6c56bSVille Syrjälä 
181913cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
182016c6c56bSVille Syrjälä 		} else {
182116c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
182216c6c56bSVille Syrjälä 
182313cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
182416c6c56bSVille Syrjälä 		}
182516c6c56bSVille Syrjälä 
182616c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
182716c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
182816c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
18293ff60f89SOscar Mateo 	}
183016c6c56bSVille Syrjälä }
183116c6c56bSVille Syrjälä 
1832c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1833c1874ed7SImre Deak {
183445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1836c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1837c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1838c1874ed7SImre Deak 
1839c1874ed7SImre Deak 	while (true) {
18403ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
18413ff60f89SOscar Mateo 
1842c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
18433ff60f89SOscar Mateo 		if (gt_iir)
18443ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
18453ff60f89SOscar Mateo 
1846c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18473ff60f89SOscar Mateo 		if (pm_iir)
18483ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
18493ff60f89SOscar Mateo 
18503ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
18513ff60f89SOscar Mateo 		if (iir) {
18523ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
18533ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
18543ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
18553ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
18563ff60f89SOscar Mateo 		}
1857c1874ed7SImre Deak 
1858c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1859c1874ed7SImre Deak 			goto out;
1860c1874ed7SImre Deak 
1861c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1862c1874ed7SImre Deak 
18633ff60f89SOscar Mateo 		if (gt_iir)
1864c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
186560611c13SPaulo Zanoni 		if (pm_iir)
1866d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18673ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18683ff60f89SOscar Mateo 		 * signalled in iir */
18693ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
18707e231dbeSJesse Barnes 	}
18717e231dbeSJesse Barnes 
18727e231dbeSJesse Barnes out:
18737e231dbeSJesse Barnes 	return ret;
18747e231dbeSJesse Barnes }
18757e231dbeSJesse Barnes 
187643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
187743f328d7SVille Syrjälä {
187845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
187943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
188043f328d7SVille Syrjälä 	u32 master_ctl, iir;
188143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
188243f328d7SVille Syrjälä 
18838e5fd599SVille Syrjälä 	for (;;) {
18848e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18853278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18863278f67fSVille Syrjälä 
18873278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18888e5fd599SVille Syrjälä 			break;
188943f328d7SVille Syrjälä 
189027b6c122SOscar Mateo 		ret = IRQ_HANDLED;
189127b6c122SOscar Mateo 
189243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
189343f328d7SVille Syrjälä 
189427b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
189527b6c122SOscar Mateo 
189627b6c122SOscar Mateo 		if (iir) {
189727b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
189827b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
189927b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
190027b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
190127b6c122SOscar Mateo 		}
190227b6c122SOscar Mateo 
19033278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
190443f328d7SVille Syrjälä 
190527b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
190627b6c122SOscar Mateo 		 * signalled in iir */
19073278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
190843f328d7SVille Syrjälä 
190943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
191043f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19118e5fd599SVille Syrjälä 	}
19123278f67fSVille Syrjälä 
191343f328d7SVille Syrjälä 	return ret;
191443f328d7SVille Syrjälä }
191543f328d7SVille Syrjälä 
191623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1917776ad806SJesse Barnes {
19182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
19199db4a9c7SJesse Barnes 	int pipe;
1920b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
192113cf5504SDave Airlie 	u32 dig_hotplug_reg;
1922776ad806SJesse Barnes 
192313cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
192413cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
192513cf5504SDave Airlie 
192613cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
192791d131d2SDaniel Vetter 
1928cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1929cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1930776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1931cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1932cfc33bf7SVille Syrjälä 				 port_name(port));
1933cfc33bf7SVille Syrjälä 	}
1934776ad806SJesse Barnes 
1935ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1936ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1937ce99c256SDaniel Vetter 
1938776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1939515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1940776ad806SJesse Barnes 
1941776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1942776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1943776ad806SJesse Barnes 
1944776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1945776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1946776ad806SJesse Barnes 
1947776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1948776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1949776ad806SJesse Barnes 
19509db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1951055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19529db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19539db4a9c7SJesse Barnes 					 pipe_name(pipe),
19549db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1955776ad806SJesse Barnes 
1956776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1957776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1958776ad806SJesse Barnes 
1959776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1960776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1961776ad806SJesse Barnes 
1962776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19631f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19648664281bSPaulo Zanoni 
19658664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19661f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19678664281bSPaulo Zanoni }
19688664281bSPaulo Zanoni 
19698664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19708664281bSPaulo Zanoni {
19718664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19728664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19735a69b89fSDaniel Vetter 	enum pipe pipe;
19748664281bSPaulo Zanoni 
1975de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1976de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1977de032bf4SPaulo Zanoni 
1978055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19791f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19801f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19818664281bSPaulo Zanoni 
19825a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19835a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1984277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19855a69b89fSDaniel Vetter 			else
1986277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19875a69b89fSDaniel Vetter 		}
19885a69b89fSDaniel Vetter 	}
19898bf1e9f1SShuang He 
19908664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19918664281bSPaulo Zanoni }
19928664281bSPaulo Zanoni 
19938664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19948664281bSPaulo Zanoni {
19958664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19968664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19978664281bSPaulo Zanoni 
1998de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1999de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2000de032bf4SPaulo Zanoni 
20018664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20021f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20038664281bSPaulo Zanoni 
20048664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20051f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20068664281bSPaulo Zanoni 
20078664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20081f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20098664281bSPaulo Zanoni 
20108664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2011776ad806SJesse Barnes }
2012776ad806SJesse Barnes 
201323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
201423e81d69SAdam Jackson {
20152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
201623e81d69SAdam Jackson 	int pipe;
2017b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
201813cf5504SDave Airlie 	u32 dig_hotplug_reg;
201923e81d69SAdam Jackson 
202013cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
202113cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
202213cf5504SDave Airlie 
202313cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
202491d131d2SDaniel Vetter 
2025cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2026cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
202723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2028cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2029cfc33bf7SVille Syrjälä 				 port_name(port));
2030cfc33bf7SVille Syrjälä 	}
203123e81d69SAdam Jackson 
203223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2033ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
203423e81d69SAdam Jackson 
203523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2036515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
203723e81d69SAdam Jackson 
203823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
203923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
204023e81d69SAdam Jackson 
204123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
204223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
204323e81d69SAdam Jackson 
204423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2045055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
204623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
204723e81d69SAdam Jackson 					 pipe_name(pipe),
204823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20498664281bSPaulo Zanoni 
20508664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20518664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
205223e81d69SAdam Jackson }
205323e81d69SAdam Jackson 
2054c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2055c008bc6eSPaulo Zanoni {
2056c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
205740da17c2SDaniel Vetter 	enum pipe pipe;
2058c008bc6eSPaulo Zanoni 
2059c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2060c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2061c008bc6eSPaulo Zanoni 
2062c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2063c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2064c008bc6eSPaulo Zanoni 
2065c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2066c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2067c008bc6eSPaulo Zanoni 
2068055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2069d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2070d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2071d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2072c008bc6eSPaulo Zanoni 
207340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20741f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2075c008bc6eSPaulo Zanoni 
207640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
207740da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20785b3a856bSDaniel Vetter 
207940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
208040da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
208140da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
208240da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2083c008bc6eSPaulo Zanoni 		}
2084c008bc6eSPaulo Zanoni 	}
2085c008bc6eSPaulo Zanoni 
2086c008bc6eSPaulo Zanoni 	/* check event from PCH */
2087c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2088c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2089c008bc6eSPaulo Zanoni 
2090c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2091c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2092c008bc6eSPaulo Zanoni 		else
2093c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2094c008bc6eSPaulo Zanoni 
2095c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2096c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2097c008bc6eSPaulo Zanoni 	}
2098c008bc6eSPaulo Zanoni 
2099c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2100c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2101c008bc6eSPaulo Zanoni }
2102c008bc6eSPaulo Zanoni 
21039719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
21049719fb98SPaulo Zanoni {
21059719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
210607d27e20SDamien Lespiau 	enum pipe pipe;
21079719fb98SPaulo Zanoni 
21089719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
21099719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21109719fb98SPaulo Zanoni 
21119719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21129719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21139719fb98SPaulo Zanoni 
21149719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21159719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21169719fb98SPaulo Zanoni 
2117055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2118d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2119d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2120d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
212140da17c2SDaniel Vetter 
212240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
212307d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
212407d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
212507d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21269719fb98SPaulo Zanoni 		}
21279719fb98SPaulo Zanoni 	}
21289719fb98SPaulo Zanoni 
21299719fb98SPaulo Zanoni 	/* check event from PCH */
21309719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21319719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21329719fb98SPaulo Zanoni 
21339719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21349719fb98SPaulo Zanoni 
21359719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21369719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21379719fb98SPaulo Zanoni 	}
21389719fb98SPaulo Zanoni }
21399719fb98SPaulo Zanoni 
214072c90f62SOscar Mateo /*
214172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
214272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
214372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
214472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
214572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
214672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
214772c90f62SOscar Mateo  */
2148f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2149b1f14ad0SJesse Barnes {
215045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2152f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21530e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2154b1f14ad0SJesse Barnes 
21558664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21568664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2157907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21588664281bSPaulo Zanoni 
2159b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2160b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2161b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
216223a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21630e43406bSChris Wilson 
216444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
216544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
216644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
216744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
216844498aeaSPaulo Zanoni 	 * due to its back queue). */
2169ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
217044498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
217144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
217244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2173ab5c608bSBen Widawsky 	}
217444498aeaSPaulo Zanoni 
217572c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
217672c90f62SOscar Mateo 
21770e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21780e43406bSChris Wilson 	if (gt_iir) {
217972c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
218072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2181d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21820e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2183d8fc8a47SPaulo Zanoni 		else
2184d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21850e43406bSChris Wilson 	}
2186b1f14ad0SJesse Barnes 
2187b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21880e43406bSChris Wilson 	if (de_iir) {
218972c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
219072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2191f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21929719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2193f1af8fc1SPaulo Zanoni 		else
2194f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21950e43406bSChris Wilson 	}
21960e43406bSChris Wilson 
2197f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2198f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21990e43406bSChris Wilson 		if (pm_iir) {
2200b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22010e43406bSChris Wilson 			ret = IRQ_HANDLED;
220272c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22030e43406bSChris Wilson 		}
2204f1af8fc1SPaulo Zanoni 	}
2205b1f14ad0SJesse Barnes 
2206b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2207b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2208ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
220944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
221044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2211ab5c608bSBen Widawsky 	}
2212b1f14ad0SJesse Barnes 
2213b1f14ad0SJesse Barnes 	return ret;
2214b1f14ad0SJesse Barnes }
2215b1f14ad0SJesse Barnes 
2216abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2217abd58f01SBen Widawsky {
2218abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2219abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2220abd58f01SBen Widawsky 	u32 master_ctl;
2221abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2222abd58f01SBen Widawsky 	uint32_t tmp = 0;
2223c42664ccSDaniel Vetter 	enum pipe pipe;
2224*88e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
2225*88e04703SJesse Barnes 
2226*88e04703SJesse Barnes 	if (IS_GEN9(dev))
2227*88e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2228*88e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2229abd58f01SBen Widawsky 
2230abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2231abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2232abd58f01SBen Widawsky 	if (!master_ctl)
2233abd58f01SBen Widawsky 		return IRQ_NONE;
2234abd58f01SBen Widawsky 
2235abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2236abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2237abd58f01SBen Widawsky 
223838cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
223938cc46d7SOscar Mateo 
2240abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2241abd58f01SBen Widawsky 
2242abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2243abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2244abd58f01SBen Widawsky 		if (tmp) {
2245abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2246abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
224738cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
224838cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
224938cc46d7SOscar Mateo 			else
225038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2251abd58f01SBen Widawsky 		}
225238cc46d7SOscar Mateo 		else
225338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2254abd58f01SBen Widawsky 	}
2255abd58f01SBen Widawsky 
22566d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22576d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22586d766f02SDaniel Vetter 		if (tmp) {
22596d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22606d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
2261*88e04703SJesse Barnes 
2262*88e04703SJesse Barnes 			if (tmp & aux_mask)
226338cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
226438cc46d7SOscar Mateo 			else
226538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22666d766f02SDaniel Vetter 		}
226738cc46d7SOscar Mateo 		else
226838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22696d766f02SDaniel Vetter 	}
22706d766f02SDaniel Vetter 
2271055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2272770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2273abd58f01SBen Widawsky 
2274c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2275c42664ccSDaniel Vetter 			continue;
2276c42664ccSDaniel Vetter 
2277abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
227838cc46d7SOscar Mateo 		if (pipe_iir) {
227938cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
228038cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2281770de83dSDamien Lespiau 
2282d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2283d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2284d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2285abd58f01SBen Widawsky 
2286770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2287770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2288770de83dSDamien Lespiau 			else
2289770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2290770de83dSDamien Lespiau 
2291770de83dSDamien Lespiau 			if (flip_done) {
2292abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2293abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2294abd58f01SBen Widawsky 			}
2295abd58f01SBen Widawsky 
22960fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22970fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
22980fbe7870SDaniel Vetter 
22991f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23001f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23011f7247c0SDaniel Vetter 								    pipe);
230238d83c96SDaniel Vetter 
2303770de83dSDamien Lespiau 
2304770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2305770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2306770de83dSDamien Lespiau 			else
2307770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2308770de83dSDamien Lespiau 
2309770de83dSDamien Lespiau 			if (fault_errors)
231030100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
231130100f2bSDaniel Vetter 					  pipe_name(pipe),
231230100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2313c42664ccSDaniel Vetter 		} else
2314abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2315abd58f01SBen Widawsky 	}
2316abd58f01SBen Widawsky 
231792d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
231892d03a80SDaniel Vetter 		/*
231992d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
232092d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
232192d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
232292d03a80SDaniel Vetter 		 */
232392d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
232492d03a80SDaniel Vetter 		if (pch_iir) {
232592d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
232692d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
232738cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
232838cc46d7SOscar Mateo 		} else
232938cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
233038cc46d7SOscar Mateo 
233192d03a80SDaniel Vetter 	}
233292d03a80SDaniel Vetter 
2333abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2334abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2335abd58f01SBen Widawsky 
2336abd58f01SBen Widawsky 	return ret;
2337abd58f01SBen Widawsky }
2338abd58f01SBen Widawsky 
233917e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
234017e1df07SDaniel Vetter 			       bool reset_completed)
234117e1df07SDaniel Vetter {
2342a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
234317e1df07SDaniel Vetter 	int i;
234417e1df07SDaniel Vetter 
234517e1df07SDaniel Vetter 	/*
234617e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
234717e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
234817e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
234917e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
235017e1df07SDaniel Vetter 	 */
235117e1df07SDaniel Vetter 
235217e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
235317e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
235417e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
235517e1df07SDaniel Vetter 
235617e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
235717e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
235817e1df07SDaniel Vetter 
235917e1df07SDaniel Vetter 	/*
236017e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
236117e1df07SDaniel Vetter 	 * reset state is cleared.
236217e1df07SDaniel Vetter 	 */
236317e1df07SDaniel Vetter 	if (reset_completed)
236417e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
236517e1df07SDaniel Vetter }
236617e1df07SDaniel Vetter 
23678a905236SJesse Barnes /**
23688a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
23698a905236SJesse Barnes  * @work: work struct
23708a905236SJesse Barnes  *
23718a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23728a905236SJesse Barnes  * was detected.
23738a905236SJesse Barnes  */
23748a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
23758a905236SJesse Barnes {
23761f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
23771f83fee0SDaniel Vetter 						    work);
23782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
23792d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
23808a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2381cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2382cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2383cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
238417e1df07SDaniel Vetter 	int ret;
23858a905236SJesse Barnes 
23865bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23878a905236SJesse Barnes 
23887db0ba24SDaniel Vetter 	/*
23897db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23907db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23917db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23927db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23937db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23947db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23957db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23967db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23977db0ba24SDaniel Vetter 	 */
23987db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
239944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24005bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24017db0ba24SDaniel Vetter 				   reset_event);
24021f83fee0SDaniel Vetter 
240317e1df07SDaniel Vetter 		/*
2404f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2405f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2406f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2407f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2408f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2409f454c694SImre Deak 		 */
2410f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2411f454c694SImre Deak 		/*
241217e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
241317e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
241417e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
241517e1df07SDaniel Vetter 		 * deadlocks with the reset work.
241617e1df07SDaniel Vetter 		 */
2417f69061beSDaniel Vetter 		ret = i915_reset(dev);
2418f69061beSDaniel Vetter 
241917e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
242017e1df07SDaniel Vetter 
2421f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2422f454c694SImre Deak 
2423f69061beSDaniel Vetter 		if (ret == 0) {
2424f69061beSDaniel Vetter 			/*
2425f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2426f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2427f69061beSDaniel Vetter 			 * complete.
2428f69061beSDaniel Vetter 			 *
2429f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2430f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2431f69061beSDaniel Vetter 			 * updates before
2432f69061beSDaniel Vetter 			 * the counter increment.
2433f69061beSDaniel Vetter 			 */
24344e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2435f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2436f69061beSDaniel Vetter 
24375bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2438f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24391f83fee0SDaniel Vetter 		} else {
24402ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2441f316a42cSBen Gamari 		}
24421f83fee0SDaniel Vetter 
244317e1df07SDaniel Vetter 		/*
244417e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
244517e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
244617e1df07SDaniel Vetter 		 */
244717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2448f316a42cSBen Gamari 	}
24498a905236SJesse Barnes }
24508a905236SJesse Barnes 
245135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2452c0e09200SDave Airlie {
24538a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2454bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
245563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2456050ee91fSBen Widawsky 	int pipe, i;
245763eeaf38SJesse Barnes 
245835aed2e6SChris Wilson 	if (!eir)
245935aed2e6SChris Wilson 		return;
246063eeaf38SJesse Barnes 
2461a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24628a905236SJesse Barnes 
2463bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2464bd9854f9SBen Widawsky 
24658a905236SJesse Barnes 	if (IS_G4X(dev)) {
24668a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24678a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24688a905236SJesse Barnes 
2469a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2470a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2471050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2472050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2473a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2474a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24758a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24763143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24778a905236SJesse Barnes 		}
24788a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24798a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2480a70491ccSJoe Perches 			pr_err("page table error\n");
2481a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24828a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24833143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24848a905236SJesse Barnes 		}
24858a905236SJesse Barnes 	}
24868a905236SJesse Barnes 
2487a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
248863eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
248963eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2490a70491ccSJoe Perches 			pr_err("page table error\n");
2491a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
249263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24933143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
249463eeaf38SJesse Barnes 		}
24958a905236SJesse Barnes 	}
24968a905236SJesse Barnes 
249763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2498a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2499055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2500a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25019db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
250263eeaf38SJesse Barnes 		/* pipestat has already been acked */
250363eeaf38SJesse Barnes 	}
250463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2505a70491ccSJoe Perches 		pr_err("instruction error\n");
2506a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2507050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2508050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2509a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
251063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
251163eeaf38SJesse Barnes 
2512a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2513a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2514a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
251563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25163143a2bfSChris Wilson 			POSTING_READ(IPEIR);
251763eeaf38SJesse Barnes 		} else {
251863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
251963eeaf38SJesse Barnes 
2520a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2521a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2522a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2523a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
252463eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25253143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
252663eeaf38SJesse Barnes 		}
252763eeaf38SJesse Barnes 	}
252863eeaf38SJesse Barnes 
252963eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25303143a2bfSChris Wilson 	POSTING_READ(EIR);
253163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
253263eeaf38SJesse Barnes 	if (eir) {
253363eeaf38SJesse Barnes 		/*
253463eeaf38SJesse Barnes 		 * some errors might have become stuck,
253563eeaf38SJesse Barnes 		 * mask them.
253663eeaf38SJesse Barnes 		 */
253763eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
253863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
253963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
254063eeaf38SJesse Barnes 	}
254135aed2e6SChris Wilson }
254235aed2e6SChris Wilson 
254335aed2e6SChris Wilson /**
254435aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
254535aed2e6SChris Wilson  * @dev: drm device
254635aed2e6SChris Wilson  *
254735aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
254835aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
254935aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
255035aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
255135aed2e6SChris Wilson  * of a ring dump etc.).
255235aed2e6SChris Wilson  */
255358174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
255458174462SMika Kuoppala 		       const char *fmt, ...)
255535aed2e6SChris Wilson {
255635aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
255758174462SMika Kuoppala 	va_list args;
255858174462SMika Kuoppala 	char error_msg[80];
255935aed2e6SChris Wilson 
256058174462SMika Kuoppala 	va_start(args, fmt);
256158174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
256258174462SMika Kuoppala 	va_end(args);
256358174462SMika Kuoppala 
256458174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
256535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25668a905236SJesse Barnes 
2567ba1234d1SBen Gamari 	if (wedged) {
2568f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2569f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2570ba1234d1SBen Gamari 
257111ed50ecSBen Gamari 		/*
257217e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
257317e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
257417e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
257517e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
257617e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
257717e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
257817e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
257917e1df07SDaniel Vetter 		 *
258017e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
258117e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
258217e1df07SDaniel Vetter 		 * counter atomic_t.
258311ed50ecSBen Gamari 		 */
258417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
258511ed50ecSBen Gamari 	}
258611ed50ecSBen Gamari 
2587122f46baSDaniel Vetter 	/*
2588122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2589122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2590122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2591122f46baSDaniel Vetter 	 * code will deadlock.
2592122f46baSDaniel Vetter 	 */
2593122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
25948a905236SJesse Barnes }
25958a905236SJesse Barnes 
259642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
259742f52ef8SKeith Packard  * we use as a pipe index
259842f52ef8SKeith Packard  */
2599f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26000a3e67a4SJesse Barnes {
26012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2602e9d21d7fSKeith Packard 	unsigned long irqflags;
260371e0ffa5SJesse Barnes 
26045eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
260571e0ffa5SJesse Barnes 		return -EINVAL;
26060a3e67a4SJesse Barnes 
26071ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2608f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26097c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2610755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26110a3e67a4SJesse Barnes 	else
26127c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2613755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26141ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26158692d00eSChris Wilson 
26160a3e67a4SJesse Barnes 	return 0;
26170a3e67a4SJesse Barnes }
26180a3e67a4SJesse Barnes 
2619f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2620f796cf8fSJesse Barnes {
26212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2622f796cf8fSJesse Barnes 	unsigned long irqflags;
2623b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
262440da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2625f796cf8fSJesse Barnes 
2626f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2627f796cf8fSJesse Barnes 		return -EINVAL;
2628f796cf8fSJesse Barnes 
2629f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2630b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2631b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2632b1f14ad0SJesse Barnes 
2633b1f14ad0SJesse Barnes 	return 0;
2634b1f14ad0SJesse Barnes }
2635b1f14ad0SJesse Barnes 
26367e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26377e231dbeSJesse Barnes {
26382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26397e231dbeSJesse Barnes 	unsigned long irqflags;
26407e231dbeSJesse Barnes 
26417e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26427e231dbeSJesse Barnes 		return -EINVAL;
26437e231dbeSJesse Barnes 
26447e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
264531acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2646755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26477e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26487e231dbeSJesse Barnes 
26497e231dbeSJesse Barnes 	return 0;
26507e231dbeSJesse Barnes }
26517e231dbeSJesse Barnes 
2652abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2653abd58f01SBen Widawsky {
2654abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2655abd58f01SBen Widawsky 	unsigned long irqflags;
2656abd58f01SBen Widawsky 
2657abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2658abd58f01SBen Widawsky 		return -EINVAL;
2659abd58f01SBen Widawsky 
2660abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26617167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26627167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2663abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2664abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2665abd58f01SBen Widawsky 	return 0;
2666abd58f01SBen Widawsky }
2667abd58f01SBen Widawsky 
266842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
266942f52ef8SKeith Packard  * we use as a pipe index
267042f52ef8SKeith Packard  */
2671f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26720a3e67a4SJesse Barnes {
26732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2674e9d21d7fSKeith Packard 	unsigned long irqflags;
26750a3e67a4SJesse Barnes 
26761ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26777c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2678755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2679755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26801ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26810a3e67a4SJesse Barnes }
26820a3e67a4SJesse Barnes 
2683f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2684f796cf8fSJesse Barnes {
26852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2686f796cf8fSJesse Barnes 	unsigned long irqflags;
2687b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
268840da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2689f796cf8fSJesse Barnes 
2690f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2691b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2692b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2693b1f14ad0SJesse Barnes }
2694b1f14ad0SJesse Barnes 
26957e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26967e231dbeSJesse Barnes {
26972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26987e231dbeSJesse Barnes 	unsigned long irqflags;
26997e231dbeSJesse Barnes 
27007e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
270131acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2702755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27037e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27047e231dbeSJesse Barnes }
27057e231dbeSJesse Barnes 
2706abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2707abd58f01SBen Widawsky {
2708abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2709abd58f01SBen Widawsky 	unsigned long irqflags;
2710abd58f01SBen Widawsky 
2711abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2712abd58f01SBen Widawsky 		return;
2713abd58f01SBen Widawsky 
2714abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27157167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27167167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2717abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2718abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2719abd58f01SBen Widawsky }
2720abd58f01SBen Widawsky 
2721893eead0SChris Wilson static u32
2722a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring)
2723852835f3SZou Nan hai {
2724893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2725893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2726893eead0SChris Wilson }
2727893eead0SChris Wilson 
27289107e9d2SChris Wilson static bool
2729a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno)
2730893eead0SChris Wilson {
27319107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
27329107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2733f65d9421SBen Gamari }
2734f65d9421SBen Gamari 
2735a028c4b0SDaniel Vetter static bool
2736a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2737a028c4b0SDaniel Vetter {
2738a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2739a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2740a028c4b0SDaniel Vetter 	} else {
2741a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2742a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2743a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2744a028c4b0SDaniel Vetter 	}
2745a028c4b0SDaniel Vetter }
2746a028c4b0SDaniel Vetter 
2747a4872ba6SOscar Mateo static struct intel_engine_cs *
2748a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2749921d42eaSDaniel Vetter {
2750921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2751a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2752921d42eaSDaniel Vetter 	int i;
2753921d42eaSDaniel Vetter 
2754921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2755a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2756a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2757a6cdb93aSRodrigo Vivi 				continue;
2758a6cdb93aSRodrigo Vivi 
2759a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2760a6cdb93aSRodrigo Vivi 				return signaller;
2761a6cdb93aSRodrigo Vivi 		}
2762921d42eaSDaniel Vetter 	} else {
2763921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2764921d42eaSDaniel Vetter 
2765921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2766921d42eaSDaniel Vetter 			if(ring == signaller)
2767921d42eaSDaniel Vetter 				continue;
2768921d42eaSDaniel Vetter 
2769ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2770921d42eaSDaniel Vetter 				return signaller;
2771921d42eaSDaniel Vetter 		}
2772921d42eaSDaniel Vetter 	}
2773921d42eaSDaniel Vetter 
2774a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2775a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2776921d42eaSDaniel Vetter 
2777921d42eaSDaniel Vetter 	return NULL;
2778921d42eaSDaniel Vetter }
2779921d42eaSDaniel Vetter 
2780a4872ba6SOscar Mateo static struct intel_engine_cs *
2781a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2782a24a11e6SChris Wilson {
2783a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
278488fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2785a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2786a6cdb93aSRodrigo Vivi 	int i, backwards;
2787a24a11e6SChris Wilson 
2788a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2789a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27906274f212SChris Wilson 		return NULL;
2791a24a11e6SChris Wilson 
279288fe429dSDaniel Vetter 	/*
279388fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
279488fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2795a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2796a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
279788fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
279888fe429dSDaniel Vetter 	 * ringbuffer itself.
2799a24a11e6SChris Wilson 	 */
280088fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2801a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
280288fe429dSDaniel Vetter 
2803a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
280488fe429dSDaniel Vetter 		/*
280588fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
280688fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
280788fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
280888fe429dSDaniel Vetter 		 */
2809ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
281088fe429dSDaniel Vetter 
281188fe429dSDaniel Vetter 		/* This here seems to blow up */
2812ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2813a24a11e6SChris Wilson 		if (cmd == ipehr)
2814a24a11e6SChris Wilson 			break;
2815a24a11e6SChris Wilson 
281688fe429dSDaniel Vetter 		head -= 4;
281788fe429dSDaniel Vetter 	}
2818a24a11e6SChris Wilson 
281988fe429dSDaniel Vetter 	if (!i)
282088fe429dSDaniel Vetter 		return NULL;
282188fe429dSDaniel Vetter 
2822ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2823a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2824a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2825a6cdb93aSRodrigo Vivi 		offset <<= 32;
2826a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2827a6cdb93aSRodrigo Vivi 	}
2828a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2829a24a11e6SChris Wilson }
2830a24a11e6SChris Wilson 
2831a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28326274f212SChris Wilson {
28336274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2834a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2835a0d036b0SChris Wilson 	u32 seqno;
28366274f212SChris Wilson 
28374be17381SChris Wilson 	ring->hangcheck.deadlock++;
28386274f212SChris Wilson 
28396274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28404be17381SChris Wilson 	if (signaller == NULL)
28414be17381SChris Wilson 		return -1;
28424be17381SChris Wilson 
28434be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28444be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28456274f212SChris Wilson 		return -1;
28466274f212SChris Wilson 
28474be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28484be17381SChris Wilson 		return 1;
28494be17381SChris Wilson 
2850a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2851a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2852a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28534be17381SChris Wilson 		return -1;
28544be17381SChris Wilson 
28554be17381SChris Wilson 	return 0;
28566274f212SChris Wilson }
28576274f212SChris Wilson 
28586274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28596274f212SChris Wilson {
2860a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28616274f212SChris Wilson 	int i;
28626274f212SChris Wilson 
28636274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28644be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
28656274f212SChris Wilson }
28666274f212SChris Wilson 
2867ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2868a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
28691ec14ad3SChris Wilson {
28701ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28711ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28729107e9d2SChris Wilson 	u32 tmp;
28739107e9d2SChris Wilson 
2874f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2875f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2876f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2877f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2878f260fe7bSMika Kuoppala 		}
2879f260fe7bSMika Kuoppala 
2880f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2881f260fe7bSMika Kuoppala 	}
28826274f212SChris Wilson 
28839107e9d2SChris Wilson 	if (IS_GEN2(dev))
2884f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28859107e9d2SChris Wilson 
28869107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28879107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28889107e9d2SChris Wilson 	 * and break the hang. This should work on
28899107e9d2SChris Wilson 	 * all but the second generation chipsets.
28909107e9d2SChris Wilson 	 */
28919107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28921ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
289358174462SMika Kuoppala 		i915_handle_error(dev, false,
289458174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28951ec14ad3SChris Wilson 				  ring->name);
28961ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2897f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28981ec14ad3SChris Wilson 	}
2899a24a11e6SChris Wilson 
29006274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29016274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29026274f212SChris Wilson 		default:
2903f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29046274f212SChris Wilson 		case 1:
290558174462SMika Kuoppala 			i915_handle_error(dev, false,
290658174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2907a24a11e6SChris Wilson 					  ring->name);
2908a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2909f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29106274f212SChris Wilson 		case 0:
2911f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29126274f212SChris Wilson 		}
29139107e9d2SChris Wilson 	}
29149107e9d2SChris Wilson 
2915f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2916a24a11e6SChris Wilson }
2917d1e61e7fSChris Wilson 
2918f65d9421SBen Gamari /**
2919f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
292005407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
292105407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
292205407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
292305407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
292405407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2925f65d9421SBen Gamari  */
2926a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2927f65d9421SBen Gamari {
2928f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
29292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2930a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2931b4519513SChris Wilson 	int i;
293205407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29339107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29349107e9d2SChris Wilson #define BUSY 1
29359107e9d2SChris Wilson #define KICK 5
29369107e9d2SChris Wilson #define HUNG 20
2937893eead0SChris Wilson 
2938d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29393e0dc6b0SBen Widawsky 		return;
29403e0dc6b0SBen Widawsky 
2941b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
294250877445SChris Wilson 		u64 acthd;
294350877445SChris Wilson 		u32 seqno;
29449107e9d2SChris Wilson 		bool busy = true;
2945b4519513SChris Wilson 
29466274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29476274f212SChris Wilson 
294805407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
294905407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
295005407ff8SMika Kuoppala 
295105407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
29529107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2953da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2954da661464SMika Kuoppala 
29559107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29569107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2957094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2958f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29599107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29609107e9d2SChris Wilson 								  ring->name);
2961f4adcd24SDaniel Vetter 						else
2962f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2963f4adcd24SDaniel Vetter 								 ring->name);
29649107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2965094f9a54SChris Wilson 					}
2966094f9a54SChris Wilson 					/* Safeguard against driver failure */
2967094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29689107e9d2SChris Wilson 				} else
29699107e9d2SChris Wilson 					busy = false;
297005407ff8SMika Kuoppala 			} else {
29716274f212SChris Wilson 				/* We always increment the hangcheck score
29726274f212SChris Wilson 				 * if the ring is busy and still processing
29736274f212SChris Wilson 				 * the same request, so that no single request
29746274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29756274f212SChris Wilson 				 * batches). The only time we do not increment
29766274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29776274f212SChris Wilson 				 * ring is in a legitimate wait for another
29786274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29796274f212SChris Wilson 				 * victim and we want to be sure we catch the
29806274f212SChris Wilson 				 * right culprit. Then every time we do kick
29816274f212SChris Wilson 				 * the ring, add a small increment to the
29826274f212SChris Wilson 				 * score so that we can catch a batch that is
29836274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29846274f212SChris Wilson 				 * for stalling the machine.
29859107e9d2SChris Wilson 				 */
2986ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2987ad8beaeaSMika Kuoppala 								    acthd);
2988ad8beaeaSMika Kuoppala 
2989ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2990da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2991f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2992f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2993f260fe7bSMika Kuoppala 					break;
2994f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2995ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29966274f212SChris Wilson 					break;
2997f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2998ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29996274f212SChris Wilson 					break;
3000f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3001ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30026274f212SChris Wilson 					stuck[i] = true;
30036274f212SChris Wilson 					break;
30046274f212SChris Wilson 				}
300505407ff8SMika Kuoppala 			}
30069107e9d2SChris Wilson 		} else {
3007da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3008da661464SMika Kuoppala 
30099107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30109107e9d2SChris Wilson 			 * attempts across multiple batches.
30119107e9d2SChris Wilson 			 */
30129107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30139107e9d2SChris Wilson 				ring->hangcheck.score--;
3014f260fe7bSMika Kuoppala 
3015f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3016cbb465e7SChris Wilson 		}
3017f65d9421SBen Gamari 
301805407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
301905407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30209107e9d2SChris Wilson 		busy_count += busy;
302105407ff8SMika Kuoppala 	}
302205407ff8SMika Kuoppala 
302305407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3024b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3025b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
302605407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3027a43adf07SChris Wilson 				 ring->name);
3028a43adf07SChris Wilson 			rings_hung++;
302905407ff8SMika Kuoppala 		}
303005407ff8SMika Kuoppala 	}
303105407ff8SMika Kuoppala 
303205407ff8SMika Kuoppala 	if (rings_hung)
303358174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
303405407ff8SMika Kuoppala 
303505407ff8SMika Kuoppala 	if (busy_count)
303605407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
303705407ff8SMika Kuoppala 		 * being added */
303810cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
303910cd45b6SMika Kuoppala }
304010cd45b6SMika Kuoppala 
304110cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
304210cd45b6SMika Kuoppala {
304310cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3044d330a953SJani Nikula 	if (!i915.enable_hangcheck)
304510cd45b6SMika Kuoppala 		return;
304610cd45b6SMika Kuoppala 
304799584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
304810cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3049f65d9421SBen Gamari }
3050f65d9421SBen Gamari 
30511c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
305291738a95SPaulo Zanoni {
305391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
305491738a95SPaulo Zanoni 
305591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
305691738a95SPaulo Zanoni 		return;
305791738a95SPaulo Zanoni 
3058f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3059105b122eSPaulo Zanoni 
3060105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3061105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3062622364b6SPaulo Zanoni }
3063105b122eSPaulo Zanoni 
306491738a95SPaulo Zanoni /*
3065622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3066622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3067622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3068622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3069622364b6SPaulo Zanoni  *
3070622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
307191738a95SPaulo Zanoni  */
3072622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3073622364b6SPaulo Zanoni {
3074622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3075622364b6SPaulo Zanoni 
3076622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3077622364b6SPaulo Zanoni 		return;
3078622364b6SPaulo Zanoni 
3079622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
308091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
308191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
308291738a95SPaulo Zanoni }
308391738a95SPaulo Zanoni 
30847c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3085d18ea1b5SDaniel Vetter {
3086d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3087d18ea1b5SDaniel Vetter 
3088f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3089a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3090f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3091d18ea1b5SDaniel Vetter }
3092d18ea1b5SDaniel Vetter 
3093c0e09200SDave Airlie /* drm_dma.h hooks
3094c0e09200SDave Airlie */
3095be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3096036a4a7dSZhenyu Wang {
30972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3098036a4a7dSZhenyu Wang 
30990c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3100bdfcdb63SDaniel Vetter 
3101f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3102c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3103c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3104036a4a7dSZhenyu Wang 
31057c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3106c650156aSZhenyu Wang 
31071c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31087d99163dSBen Widawsky }
31097d99163dSBen Widawsky 
311070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
311170591a41SVille Syrjälä {
311270591a41SVille Syrjälä 	enum pipe pipe;
311370591a41SVille Syrjälä 
311470591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
311570591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
311670591a41SVille Syrjälä 
311770591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
311870591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
311970591a41SVille Syrjälä 
312070591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
312170591a41SVille Syrjälä }
312270591a41SVille Syrjälä 
31237e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31247e231dbeSJesse Barnes {
31252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31267e231dbeSJesse Barnes 
31277e231dbeSJesse Barnes 	/* VLV magic */
31287e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31297e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31307e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31317e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31327e231dbeSJesse Barnes 
31337c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31347e231dbeSJesse Barnes 
31357c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31367e231dbeSJesse Barnes 
313770591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31387e231dbeSJesse Barnes }
31397e231dbeSJesse Barnes 
3140d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3141d6e3cca3SDaniel Vetter {
3142d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3143d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3144d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3145d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3146d6e3cca3SDaniel Vetter }
3147d6e3cca3SDaniel Vetter 
3148823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3149abd58f01SBen Widawsky {
3150abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3151abd58f01SBen Widawsky 	int pipe;
3152abd58f01SBen Widawsky 
3153abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3154abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3155abd58f01SBen Widawsky 
3156d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3157abd58f01SBen Widawsky 
3158055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3159f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3160813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3161f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3162abd58f01SBen Widawsky 
3163f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3164f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3165f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3166abd58f01SBen Widawsky 
31671c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3168abd58f01SBen Widawsky }
3169abd58f01SBen Widawsky 
3170d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3171d49bdb0eSPaulo Zanoni {
31721180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3173d49bdb0eSPaulo Zanoni 
317413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3175d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
31761180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3177d49bdb0eSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
31781180e206SPaulo Zanoni 			  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
317913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3180d49bdb0eSPaulo Zanoni }
3181d49bdb0eSPaulo Zanoni 
318243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
318343f328d7SVille Syrjälä {
318443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
318543f328d7SVille Syrjälä 
318643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
318743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
318843f328d7SVille Syrjälä 
3189d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
319043f328d7SVille Syrjälä 
319143f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
319243f328d7SVille Syrjälä 
319343f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
319443f328d7SVille Syrjälä 
319570591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
319643f328d7SVille Syrjälä }
319743f328d7SVille Syrjälä 
319882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
319982a28bcfSDaniel Vetter {
32002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
320182a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3202fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
320382a28bcfSDaniel Vetter 
320482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3205fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3206b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3207cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3208fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
320982a28bcfSDaniel Vetter 	} else {
3210fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3211b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3212cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3213fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
321482a28bcfSDaniel Vetter 	}
321582a28bcfSDaniel Vetter 
3216fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
321782a28bcfSDaniel Vetter 
32187fe0b973SKeith Packard 	/*
32197fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32207fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
32217fe0b973SKeith Packard 	 *
32227fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
32237fe0b973SKeith Packard 	 */
32247fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32257fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32267fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32277fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32287fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32297fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32307fe0b973SKeith Packard }
32317fe0b973SKeith Packard 
3232d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3233d46da437SPaulo Zanoni {
32342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
323582a28bcfSDaniel Vetter 	u32 mask;
3236d46da437SPaulo Zanoni 
3237692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3238692a04cfSDaniel Vetter 		return;
3239692a04cfSDaniel Vetter 
3240105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32415c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3242105b122eSPaulo Zanoni 	else
32435c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32448664281bSPaulo Zanoni 
3245337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3246d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3247d46da437SPaulo Zanoni }
3248d46da437SPaulo Zanoni 
32490a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32500a9a8c91SDaniel Vetter {
32510a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32520a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32530a9a8c91SDaniel Vetter 
32540a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32550a9a8c91SDaniel Vetter 
32560a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3257040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32580a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
325935a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
326035a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32610a9a8c91SDaniel Vetter 	}
32620a9a8c91SDaniel Vetter 
32630a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32640a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32650a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32660a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32670a9a8c91SDaniel Vetter 	} else {
32680a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32690a9a8c91SDaniel Vetter 	}
32700a9a8c91SDaniel Vetter 
327135079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32720a9a8c91SDaniel Vetter 
32730a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3274a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
32750a9a8c91SDaniel Vetter 
32760a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32770a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32780a9a8c91SDaniel Vetter 
3279605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
328035079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32810a9a8c91SDaniel Vetter 	}
32820a9a8c91SDaniel Vetter }
32830a9a8c91SDaniel Vetter 
3284f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3285036a4a7dSZhenyu Wang {
32862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32878e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32888e76f8dcSPaulo Zanoni 
32898e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32908e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32918e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32928e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32935c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32948e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32955c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32968e76f8dcSPaulo Zanoni 	} else {
32978e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3298ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32995b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33005b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33015b3a856bSDaniel Vetter 				DE_POISON);
33025c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
33035c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
33048e76f8dcSPaulo Zanoni 	}
3305036a4a7dSZhenyu Wang 
33061ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3307036a4a7dSZhenyu Wang 
33080c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33090c841212SPaulo Zanoni 
3310622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3311622364b6SPaulo Zanoni 
331235079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3313036a4a7dSZhenyu Wang 
33140a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3315036a4a7dSZhenyu Wang 
3316d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33177fe0b973SKeith Packard 
3318f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33196005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33206005ce42SDaniel Vetter 		 *
33216005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33224bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33234bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3324d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3325f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3326d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3327f97108d1SJesse Barnes 	}
3328f97108d1SJesse Barnes 
3329036a4a7dSZhenyu Wang 	return 0;
3330036a4a7dSZhenyu Wang }
3331036a4a7dSZhenyu Wang 
3332f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3333f8b79e58SImre Deak {
3334f8b79e58SImre Deak 	u32 pipestat_mask;
3335f8b79e58SImre Deak 	u32 iir_mask;
3336120dda4fSVille Syrjälä 	enum pipe pipe;
3337f8b79e58SImre Deak 
3338f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3339f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3340f8b79e58SImre Deak 
3341120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3342120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3343f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3344f8b79e58SImre Deak 
3345f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3346f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3347f8b79e58SImre Deak 
3348120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3349120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3350120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3351f8b79e58SImre Deak 
3352f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3353f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3354f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3355120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3356120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3357f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3358f8b79e58SImre Deak 
3359f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3360f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3361f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
336276e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
336376e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3364f8b79e58SImre Deak }
3365f8b79e58SImre Deak 
3366f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3367f8b79e58SImre Deak {
3368f8b79e58SImre Deak 	u32 pipestat_mask;
3369f8b79e58SImre Deak 	u32 iir_mask;
3370120dda4fSVille Syrjälä 	enum pipe pipe;
3371f8b79e58SImre Deak 
3372f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3373f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33746c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3375120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3376120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3377f8b79e58SImre Deak 
3378f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3379f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
338076e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3381f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3382f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3383f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3384f8b79e58SImre Deak 
3385f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3386f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3387f8b79e58SImre Deak 
3388120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3389120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3390120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3391f8b79e58SImre Deak 
3392f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3393f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3394120dda4fSVille Syrjälä 
3395120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3396120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3397f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3398f8b79e58SImre Deak }
3399f8b79e58SImre Deak 
3400f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3401f8b79e58SImre Deak {
3402f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3403f8b79e58SImre Deak 
3404f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3405f8b79e58SImre Deak 		return;
3406f8b79e58SImre Deak 
3407f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3408f8b79e58SImre Deak 
3409950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3410f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3411f8b79e58SImre Deak }
3412f8b79e58SImre Deak 
3413f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3414f8b79e58SImre Deak {
3415f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3416f8b79e58SImre Deak 
3417f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3418f8b79e58SImre Deak 		return;
3419f8b79e58SImre Deak 
3420f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3421f8b79e58SImre Deak 
3422950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3423f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3424f8b79e58SImre Deak }
3425f8b79e58SImre Deak 
34260e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34277e231dbeSJesse Barnes {
3428f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34297e231dbeSJesse Barnes 
343020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
343120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
343220afbda2SDaniel Vetter 
34337e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
343476e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
343576e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
343676e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
343776e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
34387e231dbeSJesse Barnes 
3439b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3440b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3441d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3442f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3443f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3444d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
34450e6c9a9eSVille Syrjälä }
34460e6c9a9eSVille Syrjälä 
34470e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34480e6c9a9eSVille Syrjälä {
34490e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34500e6c9a9eSVille Syrjälä 
34510e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34527e231dbeSJesse Barnes 
34530a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34547e231dbeSJesse Barnes 
34557e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34567e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34577e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34587e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34597e231dbeSJesse Barnes #endif
34607e231dbeSJesse Barnes 
34617e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
346220afbda2SDaniel Vetter 
346320afbda2SDaniel Vetter 	return 0;
346420afbda2SDaniel Vetter }
346520afbda2SDaniel Vetter 
3466abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3467abd58f01SBen Widawsky {
3468abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3469abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3470abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
347173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3472abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
347373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
347473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3475abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
347673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
347773d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
347873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3479abd58f01SBen Widawsky 		0,
348073d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
348173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3482abd58f01SBen Widawsky 		};
3483abd58f01SBen Widawsky 
34840961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
34859a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34869a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
34879a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
34889a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3489abd58f01SBen Widawsky }
3490abd58f01SBen Widawsky 
3491abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3492abd58f01SBen Widawsky {
3493770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3494770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3495abd58f01SBen Widawsky 	int pipe;
3496*88e04703SJesse Barnes 	u32 aux_en = GEN8_AUX_CHANNEL_A;
3497770de83dSDamien Lespiau 
3498*88e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3499770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3500770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3501*88e04703SJesse Barnes 		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3502*88e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
3503*88e04703SJesse Barnes 	} else
3504770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3505770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3506770de83dSDamien Lespiau 
3507770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3508770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3509770de83dSDamien Lespiau 
351013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
351113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
351213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3513abd58f01SBen Widawsky 
3514055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3515f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3516813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3517813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3518813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
351935079899SPaulo Zanoni 					  de_pipe_enables);
3520abd58f01SBen Widawsky 
3521*88e04703SJesse Barnes 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3522abd58f01SBen Widawsky }
3523abd58f01SBen Widawsky 
3524abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3525abd58f01SBen Widawsky {
3526abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3527abd58f01SBen Widawsky 
3528622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3529622364b6SPaulo Zanoni 
3530abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3531abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3532abd58f01SBen Widawsky 
3533abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3534abd58f01SBen Widawsky 
3535abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3536abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3537abd58f01SBen Widawsky 
3538abd58f01SBen Widawsky 	return 0;
3539abd58f01SBen Widawsky }
3540abd58f01SBen Widawsky 
354143f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
354243f328d7SVille Syrjälä {
354343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
354443f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
354543f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
354643f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
35473278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
35483278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
35493278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
355043f328d7SVille Syrjälä 	int pipe;
355143f328d7SVille Syrjälä 
355243f328d7SVille Syrjälä 	/*
355343f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
355443f328d7SVille Syrjälä 	 * toggle them based on usage.
355543f328d7SVille Syrjälä 	 */
35563278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
355743f328d7SVille Syrjälä 
3558055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
355943f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
356043f328d7SVille Syrjälä 
3561d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
35623278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3563055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
356443f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3565d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
356643f328d7SVille Syrjälä 
356743f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
356876e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
356943f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
357076e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
357176e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
357243f328d7SVille Syrjälä 
357343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
357443f328d7SVille Syrjälä 
357543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
357643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
357743f328d7SVille Syrjälä 
357843f328d7SVille Syrjälä 	return 0;
357943f328d7SVille Syrjälä }
358043f328d7SVille Syrjälä 
3581abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3582abd58f01SBen Widawsky {
3583abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3584abd58f01SBen Widawsky 
3585abd58f01SBen Widawsky 	if (!dev_priv)
3586abd58f01SBen Widawsky 		return;
3587abd58f01SBen Widawsky 
3588823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3589abd58f01SBen Widawsky }
3590abd58f01SBen Widawsky 
35917e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35927e231dbeSJesse Barnes {
35932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35947e231dbeSJesse Barnes 
35957e231dbeSJesse Barnes 	if (!dev_priv)
35967e231dbeSJesse Barnes 		return;
35977e231dbeSJesse Barnes 
3598843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3599843d0e7dSImre Deak 
3600893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3601893fce8eSVille Syrjälä 
36027e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3603f8b79e58SImre Deak 
3604d6207435SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3605d6207435SDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3606d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3607f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3608f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3609d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3610f8b79e58SImre Deak 
361170591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
3612f8b79e58SImre Deak 
361370591a41SVille Syrjälä 	dev_priv->irq_mask = 0;
36147e231dbeSJesse Barnes }
36157e231dbeSJesse Barnes 
361643f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
361743f328d7SVille Syrjälä {
361843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
361943f328d7SVille Syrjälä 	int pipe;
362043f328d7SVille Syrjälä 
362143f328d7SVille Syrjälä 	if (!dev_priv)
362243f328d7SVille Syrjälä 		return;
362343f328d7SVille Syrjälä 
362443f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
362543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
362643f328d7SVille Syrjälä 
3627a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
362843f328d7SVille Syrjälä 
3629a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
363043f328d7SVille Syrjälä 
363143f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
363243f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
363343f328d7SVille Syrjälä 
3634055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
363543f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
363643f328d7SVille Syrjälä 
363723a09c76SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
363843f328d7SVille Syrjälä }
363943f328d7SVille Syrjälä 
3640f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3641036a4a7dSZhenyu Wang {
36422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36434697995bSJesse Barnes 
36444697995bSJesse Barnes 	if (!dev_priv)
36454697995bSJesse Barnes 		return;
36464697995bSJesse Barnes 
3647be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3648036a4a7dSZhenyu Wang }
3649036a4a7dSZhenyu Wang 
3650c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3651c2798b19SChris Wilson {
36522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3653c2798b19SChris Wilson 	int pipe;
3654c2798b19SChris Wilson 
3655055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3656c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3657c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3658c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3659c2798b19SChris Wilson 	POSTING_READ16(IER);
3660c2798b19SChris Wilson }
3661c2798b19SChris Wilson 
3662c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3663c2798b19SChris Wilson {
36642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3665c2798b19SChris Wilson 
3666c2798b19SChris Wilson 	I915_WRITE16(EMR,
3667c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3668c2798b19SChris Wilson 
3669c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3670c2798b19SChris Wilson 	dev_priv->irq_mask =
3671c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3672c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3673c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3674c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3675c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3676c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3677c2798b19SChris Wilson 
3678c2798b19SChris Wilson 	I915_WRITE16(IER,
3679c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3680c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3681c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3682c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3683c2798b19SChris Wilson 	POSTING_READ16(IER);
3684c2798b19SChris Wilson 
3685379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3686379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3687d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3688755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3689755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3690d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3691379ef82dSDaniel Vetter 
3692c2798b19SChris Wilson 	return 0;
3693c2798b19SChris Wilson }
3694c2798b19SChris Wilson 
369590a72f87SVille Syrjälä /*
369690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
369790a72f87SVille Syrjälä  */
369890a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36991f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
370090a72f87SVille Syrjälä {
37012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37021f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
370390a72f87SVille Syrjälä 
37048d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
370590a72f87SVille Syrjälä 		return false;
370690a72f87SVille Syrjälä 
370790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3708d6bbafa1SChris Wilson 		goto check_page_flip;
370990a72f87SVille Syrjälä 
37101f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
371190a72f87SVille Syrjälä 
371290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
371390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
371490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
371590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
371690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
371790a72f87SVille Syrjälä 	 */
371890a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3719d6bbafa1SChris Wilson 		goto check_page_flip;
372090a72f87SVille Syrjälä 
372190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
372290a72f87SVille Syrjälä 	return true;
3723d6bbafa1SChris Wilson 
3724d6bbafa1SChris Wilson check_page_flip:
3725d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3726d6bbafa1SChris Wilson 	return false;
372790a72f87SVille Syrjälä }
372890a72f87SVille Syrjälä 
3729ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3730c2798b19SChris Wilson {
373145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3733c2798b19SChris Wilson 	u16 iir, new_iir;
3734c2798b19SChris Wilson 	u32 pipe_stats[2];
3735c2798b19SChris Wilson 	int pipe;
3736c2798b19SChris Wilson 	u16 flip_mask =
3737c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3738c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3739c2798b19SChris Wilson 
3740c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3741c2798b19SChris Wilson 	if (iir == 0)
3742c2798b19SChris Wilson 		return IRQ_NONE;
3743c2798b19SChris Wilson 
3744c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3745c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3746c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3747c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3748c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3749c2798b19SChris Wilson 		 */
3750222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3751c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
375258174462SMika Kuoppala 			i915_handle_error(dev, false,
375358174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
375458174462SMika Kuoppala 					  iir);
3755c2798b19SChris Wilson 
3756055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3757c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3758c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3759c2798b19SChris Wilson 
3760c2798b19SChris Wilson 			/*
3761c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3762c2798b19SChris Wilson 			 */
37632d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3764c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3765c2798b19SChris Wilson 		}
3766222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3767c2798b19SChris Wilson 
3768c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3769c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3770c2798b19SChris Wilson 
3771d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3772c2798b19SChris Wilson 
3773c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3774c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3775c2798b19SChris Wilson 
3776055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37771f1c2e24SVille Syrjälä 			int plane = pipe;
37783a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37791f1c2e24SVille Syrjälä 				plane = !plane;
37801f1c2e24SVille Syrjälä 
37814356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37821f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37831f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3784c2798b19SChris Wilson 
37854356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3786277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37872d9d2b0bSVille Syrjälä 
37881f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37891f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37901f7247c0SDaniel Vetter 								    pipe);
37914356d586SDaniel Vetter 		}
3792c2798b19SChris Wilson 
3793c2798b19SChris Wilson 		iir = new_iir;
3794c2798b19SChris Wilson 	}
3795c2798b19SChris Wilson 
3796c2798b19SChris Wilson 	return IRQ_HANDLED;
3797c2798b19SChris Wilson }
3798c2798b19SChris Wilson 
3799c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3800c2798b19SChris Wilson {
38012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3802c2798b19SChris Wilson 	int pipe;
3803c2798b19SChris Wilson 
3804055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3805c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3806c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3807c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3808c2798b19SChris Wilson 	}
3809c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3810c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3811c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3812c2798b19SChris Wilson }
3813c2798b19SChris Wilson 
3814a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3815a266c7d5SChris Wilson {
38162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3817a266c7d5SChris Wilson 	int pipe;
3818a266c7d5SChris Wilson 
3819a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3820a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3821a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3822a266c7d5SChris Wilson 	}
3823a266c7d5SChris Wilson 
382400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3825055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3826a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3827a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3828a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3829a266c7d5SChris Wilson 	POSTING_READ(IER);
3830a266c7d5SChris Wilson }
3831a266c7d5SChris Wilson 
3832a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3833a266c7d5SChris Wilson {
38342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
383538bde180SChris Wilson 	u32 enable_mask;
3836a266c7d5SChris Wilson 
383738bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
383838bde180SChris Wilson 
383938bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
384038bde180SChris Wilson 	dev_priv->irq_mask =
384138bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
384238bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
384338bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
384438bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
384538bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
384638bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
384738bde180SChris Wilson 
384838bde180SChris Wilson 	enable_mask =
384938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
385038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
385138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
385238bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
385338bde180SChris Wilson 		I915_USER_INTERRUPT;
385438bde180SChris Wilson 
3855a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
385620afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
385720afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
385820afbda2SDaniel Vetter 
3859a266c7d5SChris Wilson 		/* Enable in IER... */
3860a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3861a266c7d5SChris Wilson 		/* and unmask in IMR */
3862a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3863a266c7d5SChris Wilson 	}
3864a266c7d5SChris Wilson 
3865a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3866a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3867a266c7d5SChris Wilson 	POSTING_READ(IER);
3868a266c7d5SChris Wilson 
3869f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
387020afbda2SDaniel Vetter 
3871379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3872379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3873d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3874755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3875755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3876d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3877379ef82dSDaniel Vetter 
387820afbda2SDaniel Vetter 	return 0;
387920afbda2SDaniel Vetter }
388020afbda2SDaniel Vetter 
388190a72f87SVille Syrjälä /*
388290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
388390a72f87SVille Syrjälä  */
388490a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
388590a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
388690a72f87SVille Syrjälä {
38872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
388890a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
388990a72f87SVille Syrjälä 
38908d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
389190a72f87SVille Syrjälä 		return false;
389290a72f87SVille Syrjälä 
389390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3894d6bbafa1SChris Wilson 		goto check_page_flip;
389590a72f87SVille Syrjälä 
389690a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
389790a72f87SVille Syrjälä 
389890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
389990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
390090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
390190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
390290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
390390a72f87SVille Syrjälä 	 */
390490a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3905d6bbafa1SChris Wilson 		goto check_page_flip;
390690a72f87SVille Syrjälä 
390790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
390890a72f87SVille Syrjälä 	return true;
3909d6bbafa1SChris Wilson 
3910d6bbafa1SChris Wilson check_page_flip:
3911d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3912d6bbafa1SChris Wilson 	return false;
391390a72f87SVille Syrjälä }
391490a72f87SVille Syrjälä 
3915ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3916a266c7d5SChris Wilson {
391745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39198291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
392038bde180SChris Wilson 	u32 flip_mask =
392138bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
392238bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
392338bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3924a266c7d5SChris Wilson 
3925a266c7d5SChris Wilson 	iir = I915_READ(IIR);
392638bde180SChris Wilson 	do {
392738bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39288291ee90SChris Wilson 		bool blc_event = false;
3929a266c7d5SChris Wilson 
3930a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3931a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3932a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3933a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3934a266c7d5SChris Wilson 		 */
3935222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3936a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
393758174462SMika Kuoppala 			i915_handle_error(dev, false,
393858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
393958174462SMika Kuoppala 					  iir);
3940a266c7d5SChris Wilson 
3941055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3942a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3943a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3944a266c7d5SChris Wilson 
394538bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3946a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3947a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
394838bde180SChris Wilson 				irq_received = true;
3949a266c7d5SChris Wilson 			}
3950a266c7d5SChris Wilson 		}
3951222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3952a266c7d5SChris Wilson 
3953a266c7d5SChris Wilson 		if (!irq_received)
3954a266c7d5SChris Wilson 			break;
3955a266c7d5SChris Wilson 
3956a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
395716c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
395816c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
395916c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3960a266c7d5SChris Wilson 
396138bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3962a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3963a266c7d5SChris Wilson 
3964a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3965a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3966a266c7d5SChris Wilson 
3967055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
396838bde180SChris Wilson 			int plane = pipe;
39693a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
397038bde180SChris Wilson 				plane = !plane;
39715e2032d4SVille Syrjälä 
397290a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
397390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
397490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3975a266c7d5SChris Wilson 
3976a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3977a266c7d5SChris Wilson 				blc_event = true;
39784356d586SDaniel Vetter 
39794356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3980277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39812d9d2b0bSVille Syrjälä 
39821f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39831f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39841f7247c0SDaniel Vetter 								    pipe);
3985a266c7d5SChris Wilson 		}
3986a266c7d5SChris Wilson 
3987a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3988a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3989a266c7d5SChris Wilson 
3990a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3991a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3992a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3993a266c7d5SChris Wilson 		 * we would never get another interrupt.
3994a266c7d5SChris Wilson 		 *
3995a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3996a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3997a266c7d5SChris Wilson 		 * another one.
3998a266c7d5SChris Wilson 		 *
3999a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4000a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4001a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4002a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4003a266c7d5SChris Wilson 		 * stray interrupts.
4004a266c7d5SChris Wilson 		 */
400538bde180SChris Wilson 		ret = IRQ_HANDLED;
4006a266c7d5SChris Wilson 		iir = new_iir;
400738bde180SChris Wilson 	} while (iir & ~flip_mask);
4008a266c7d5SChris Wilson 
4009d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
40108291ee90SChris Wilson 
4011a266c7d5SChris Wilson 	return ret;
4012a266c7d5SChris Wilson }
4013a266c7d5SChris Wilson 
4014a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4015a266c7d5SChris Wilson {
40162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4017a266c7d5SChris Wilson 	int pipe;
4018a266c7d5SChris Wilson 
4019a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4020a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4021a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4022a266c7d5SChris Wilson 	}
4023a266c7d5SChris Wilson 
402400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4025055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
402655b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4027a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
402855b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
402955b39755SChris Wilson 	}
4030a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4031a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4032a266c7d5SChris Wilson 
4033a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4034a266c7d5SChris Wilson }
4035a266c7d5SChris Wilson 
4036a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4037a266c7d5SChris Wilson {
40382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4039a266c7d5SChris Wilson 	int pipe;
4040a266c7d5SChris Wilson 
4041a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4042a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4043a266c7d5SChris Wilson 
4044a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4045055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4046a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4047a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4048a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4049a266c7d5SChris Wilson 	POSTING_READ(IER);
4050a266c7d5SChris Wilson }
4051a266c7d5SChris Wilson 
4052a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4053a266c7d5SChris Wilson {
40542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4055bbba0a97SChris Wilson 	u32 enable_mask;
4056a266c7d5SChris Wilson 	u32 error_mask;
4057a266c7d5SChris Wilson 
4058a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4059bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4060adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4061bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4062bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4063bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4064bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4065bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4066bbba0a97SChris Wilson 
4067bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
406821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
406921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4070bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4071bbba0a97SChris Wilson 
4072bbba0a97SChris Wilson 	if (IS_G4X(dev))
4073bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4074a266c7d5SChris Wilson 
4075b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4076b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4077d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4078755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4079755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4080755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4081d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4082a266c7d5SChris Wilson 
4083a266c7d5SChris Wilson 	/*
4084a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4085a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4086a266c7d5SChris Wilson 	 */
4087a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4088a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4089a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4090a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4091a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4092a266c7d5SChris Wilson 	} else {
4093a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4094a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4095a266c7d5SChris Wilson 	}
4096a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4097a266c7d5SChris Wilson 
4098a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4099a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4100a266c7d5SChris Wilson 	POSTING_READ(IER);
4101a266c7d5SChris Wilson 
410220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
410320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
410420afbda2SDaniel Vetter 
4105f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
410620afbda2SDaniel Vetter 
410720afbda2SDaniel Vetter 	return 0;
410820afbda2SDaniel Vetter }
410920afbda2SDaniel Vetter 
4110bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
411120afbda2SDaniel Vetter {
41122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4113cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
411420afbda2SDaniel Vetter 	u32 hotplug_en;
411520afbda2SDaniel Vetter 
4116b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4117b5ea2d56SDaniel Vetter 
4118bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4119bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4120bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4121adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4122e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4123b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
4124cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4125cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4126a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4127a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4128a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4129a266c7d5SChris Wilson 		*/
4130a266c7d5SChris Wilson 		if (IS_G4X(dev))
4131a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
413285fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4133a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4134a266c7d5SChris Wilson 
4135a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4136a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4137a266c7d5SChris Wilson 	}
4138bac56d5bSEgbert Eich }
4139a266c7d5SChris Wilson 
4140ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4141a266c7d5SChris Wilson {
414245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4144a266c7d5SChris Wilson 	u32 iir, new_iir;
4145a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4146a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
414721ad8330SVille Syrjälä 	u32 flip_mask =
414821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
414921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4150a266c7d5SChris Wilson 
4151a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4152a266c7d5SChris Wilson 
4153a266c7d5SChris Wilson 	for (;;) {
4154501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41552c8ba29fSChris Wilson 		bool blc_event = false;
41562c8ba29fSChris Wilson 
4157a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4158a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4159a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4160a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4161a266c7d5SChris Wilson 		 */
4162222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4163a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
416458174462SMika Kuoppala 			i915_handle_error(dev, false,
416558174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
416658174462SMika Kuoppala 					  iir);
4167a266c7d5SChris Wilson 
4168055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4169a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4170a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4171a266c7d5SChris Wilson 
4172a266c7d5SChris Wilson 			/*
4173a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4174a266c7d5SChris Wilson 			 */
4175a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4176a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4177501e01d7SVille Syrjälä 				irq_received = true;
4178a266c7d5SChris Wilson 			}
4179a266c7d5SChris Wilson 		}
4180222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4181a266c7d5SChris Wilson 
4182a266c7d5SChris Wilson 		if (!irq_received)
4183a266c7d5SChris Wilson 			break;
4184a266c7d5SChris Wilson 
4185a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4186a266c7d5SChris Wilson 
4187a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
418816c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
418916c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4190a266c7d5SChris Wilson 
419121ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4192a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4193a266c7d5SChris Wilson 
4194a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4195a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4196a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4197a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4198a266c7d5SChris Wilson 
4199055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42002c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
420190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
420290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4203a266c7d5SChris Wilson 
4204a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4205a266c7d5SChris Wilson 				blc_event = true;
42064356d586SDaniel Vetter 
42074356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4208277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4209a266c7d5SChris Wilson 
42101f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42111f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42122d9d2b0bSVille Syrjälä 		}
4213a266c7d5SChris Wilson 
4214a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4215a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4216a266c7d5SChris Wilson 
4217515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4218515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4219515ac2bbSDaniel Vetter 
4220a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4221a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4222a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4223a266c7d5SChris Wilson 		 * we would never get another interrupt.
4224a266c7d5SChris Wilson 		 *
4225a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4226a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4227a266c7d5SChris Wilson 		 * another one.
4228a266c7d5SChris Wilson 		 *
4229a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4230a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4231a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4232a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4233a266c7d5SChris Wilson 		 * stray interrupts.
4234a266c7d5SChris Wilson 		 */
4235a266c7d5SChris Wilson 		iir = new_iir;
4236a266c7d5SChris Wilson 	}
4237a266c7d5SChris Wilson 
4238d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
42392c8ba29fSChris Wilson 
4240a266c7d5SChris Wilson 	return ret;
4241a266c7d5SChris Wilson }
4242a266c7d5SChris Wilson 
4243a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4244a266c7d5SChris Wilson {
42452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4246a266c7d5SChris Wilson 	int pipe;
4247a266c7d5SChris Wilson 
4248a266c7d5SChris Wilson 	if (!dev_priv)
4249a266c7d5SChris Wilson 		return;
4250a266c7d5SChris Wilson 
4251a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4252a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4253a266c7d5SChris Wilson 
4254a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4255055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4256a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4257a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4258a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4259a266c7d5SChris Wilson 
4260055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4261a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4262a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4263a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4264a266c7d5SChris Wilson }
4265a266c7d5SChris Wilson 
42664cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4267ac4c16c5SEgbert Eich {
42686323751dSImre Deak 	struct drm_i915_private *dev_priv =
42696323751dSImre Deak 		container_of(work, typeof(*dev_priv),
42706323751dSImre Deak 			     hotplug_reenable_work.work);
4271ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4272ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4273ac4c16c5SEgbert Eich 	int i;
4274ac4c16c5SEgbert Eich 
42756323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42766323751dSImre Deak 
42774cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4278ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4279ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4280ac4c16c5SEgbert Eich 
4281ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4282ac4c16c5SEgbert Eich 			continue;
4283ac4c16c5SEgbert Eich 
4284ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4285ac4c16c5SEgbert Eich 
4286ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4287ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4288ac4c16c5SEgbert Eich 
4289ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4290ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4291ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4292c23cc417SJani Nikula 							 connector->name);
4293ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4294ac4c16c5SEgbert Eich 				if (!connector->polled)
4295ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4296ac4c16c5SEgbert Eich 			}
4297ac4c16c5SEgbert Eich 		}
4298ac4c16c5SEgbert Eich 	}
4299ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4300ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
43014cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
43026323751dSImre Deak 
43036323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4304ac4c16c5SEgbert Eich }
4305ac4c16c5SEgbert Eich 
4306fca52a55SDaniel Vetter /**
4307fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4308fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4309fca52a55SDaniel Vetter  *
4310fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4311fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4312fca52a55SDaniel Vetter  */
4313b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4314f71d4af4SJesse Barnes {
4315b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43168b2e326dSChris Wilson 
43178b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
431813cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
431999584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4320c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4321a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43228b2e326dSChris Wilson 
4323a6706b45SDeepak S 	/* Let's track the enabled rps events */
4324b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43256c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
432631685c25SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
432731685c25SDeepak S 	else
4328a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4329a6706b45SDeepak S 
433099584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
433199584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
433261bac78eSDaniel Vetter 		    (unsigned long) dev);
43336323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
43344cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
433561bac78eSDaniel Vetter 
433697a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43379ee32feaSDaniel Vetter 
4338b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43394cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43404cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4341b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4342f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4343f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4344391f75e2SVille Syrjälä 	} else {
4345391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4346391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4347f71d4af4SJesse Barnes 	}
4348f71d4af4SJesse Barnes 
434921da2700SVille Syrjälä 	/*
435021da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
435121da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
435221da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
435321da2700SVille Syrjälä 	 */
4354b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
435521da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
435621da2700SVille Syrjälä 
4357c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4358f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4359f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4360c2baf4b7SVille Syrjälä 	}
4361f71d4af4SJesse Barnes 
4362b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
436343f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
436443f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
436543f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
436643f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
436743f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
436843f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
436943f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4370b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43717e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43727e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43737e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43747e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43757e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43767e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4377fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4378b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4379abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4380723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4381abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4382abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4383abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4384abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4385abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4386f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4387f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4388723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4389f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4390f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4391f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4392f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
439382a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4394f71d4af4SJesse Barnes 	} else {
4395b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4396c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4397c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4398c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4399c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4400b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4401a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4402a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4403a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4404a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
440520afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4406c2798b19SChris Wilson 		} else {
4407a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4408a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4409a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4410a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4411bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4412c2798b19SChris Wilson 		}
4413f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4414f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4415f71d4af4SJesse Barnes 	}
4416f71d4af4SJesse Barnes }
441720afbda2SDaniel Vetter 
4418fca52a55SDaniel Vetter /**
4419fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4420fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4421fca52a55SDaniel Vetter  *
4422fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4423fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4424fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4425fca52a55SDaniel Vetter  * obeyed.
4426fca52a55SDaniel Vetter  *
4427fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4428fca52a55SDaniel Vetter  * in the driver load and resume code.
4429fca52a55SDaniel Vetter  */
4430b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
443120afbda2SDaniel Vetter {
4432b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4433821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4434821450c6SEgbert Eich 	struct drm_connector *connector;
4435821450c6SEgbert Eich 	int i;
443620afbda2SDaniel Vetter 
4437821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4438821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4439821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4440821450c6SEgbert Eich 	}
4441821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4442821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4443821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
44440e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
44450e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
44460e32b39cSDave Airlie 		if (intel_connector->mst_port)
4447821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4448821450c6SEgbert Eich 	}
4449b5ea2d56SDaniel Vetter 
4450b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4451b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4452d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
445320afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
445420afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4455d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
445620afbda2SDaniel Vetter }
4457c67a470bSPaulo Zanoni 
4458fca52a55SDaniel Vetter /**
4459fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4460fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4461fca52a55SDaniel Vetter  *
4462fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4463fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4464fca52a55SDaniel Vetter  *
4465fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4466fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4467fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4468fca52a55SDaniel Vetter  */
44692aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44702aeb7d3aSDaniel Vetter {
44712aeb7d3aSDaniel Vetter 	/*
44722aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44732aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44742aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44752aeb7d3aSDaniel Vetter 	 */
44762aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44772aeb7d3aSDaniel Vetter 
44782aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44792aeb7d3aSDaniel Vetter }
44802aeb7d3aSDaniel Vetter 
4481fca52a55SDaniel Vetter /**
4482fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4483fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4484fca52a55SDaniel Vetter  *
4485fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4486fca52a55SDaniel Vetter  * resources acquired in the init functions.
4487fca52a55SDaniel Vetter  */
44882aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44892aeb7d3aSDaniel Vetter {
44902aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44912aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44922aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44932aeb7d3aSDaniel Vetter }
44942aeb7d3aSDaniel Vetter 
4495fca52a55SDaniel Vetter /**
4496fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4497fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4498fca52a55SDaniel Vetter  *
4499fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4500fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4501fca52a55SDaniel Vetter  */
4502b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4503c67a470bSPaulo Zanoni {
4504b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45052aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
4506c67a470bSPaulo Zanoni }
4507c67a470bSPaulo Zanoni 
4508fca52a55SDaniel Vetter /**
4509fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4510fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4511fca52a55SDaniel Vetter  *
4512fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4513fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4514fca52a55SDaniel Vetter  */
4515b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4516c67a470bSPaulo Zanoni {
45172aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4518b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4519b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4520c67a470bSPaulo Zanoni }
4521