1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 678ee1c3dbSMatthew Garrett void 68f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 69036a4a7dSZhenyu Wang { 70036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 71036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 72036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 73036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang 7762fdfeafSEric Anholt void 78f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 79036a4a7dSZhenyu Wang { 80036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 81036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 82036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 83036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang 87036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 88995b6762SChris Wilson static void 89f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 90036a4a7dSZhenyu Wang { 91036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 92036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 93036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 94036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang } 97036a4a7dSZhenyu Wang 98036a4a7dSZhenyu Wang static inline void 99f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 100036a4a7dSZhenyu Wang { 101036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 102036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 103036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 104036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang } 107036a4a7dSZhenyu Wang 108036a4a7dSZhenyu Wang void 109ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 110ed4cb414SEric Anholt { 111ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 112ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 113ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 114ed4cb414SEric Anholt (void) I915_READ(IMR); 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt } 117ed4cb414SEric Anholt 11862fdfeafSEric Anholt void 119ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 120ed4cb414SEric Anholt { 121ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 122ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 123ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 124ed4cb414SEric Anholt (void) I915_READ(IMR); 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt } 127ed4cb414SEric Anholt 1287c463586SKeith Packard static inline u32 1297c463586SKeith Packard i915_pipestat(int pipe) 1307c463586SKeith Packard { 1317c463586SKeith Packard if (pipe == 0) 1327c463586SKeith Packard return PIPEASTAT; 1337c463586SKeith Packard if (pipe == 1) 1347c463586SKeith Packard return PIPEBSTAT; 1359c84ba4eSAndrew Morton BUG(); 1367c463586SKeith Packard } 1377c463586SKeith Packard 1387c463586SKeith Packard void 1397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1407c463586SKeith Packard { 1417c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1427c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1437c463586SKeith Packard 1447c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1467c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1477c463586SKeith Packard (void) I915_READ(reg); 1487c463586SKeith Packard } 1497c463586SKeith Packard } 1507c463586SKeith Packard 1517c463586SKeith Packard void 1527c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1537c463586SKeith Packard { 1547c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1557c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1567c463586SKeith Packard 1577c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1587c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1597c463586SKeith Packard (void) I915_READ(reg); 1607c463586SKeith Packard } 1617c463586SKeith Packard } 1627c463586SKeith Packard 163c0e09200SDave Airlie /** 16401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16501c66889SZhao Yakui */ 16601c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16701c66889SZhao Yakui { 16801c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16901c66889SZhao Yakui 170c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 171f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 172edcb49caSZhao Yakui else { 17301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 174d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 175a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 176edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 177d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 178edcb49caSZhao Yakui } 17901c66889SZhao Yakui } 18001c66889SZhao Yakui 18101c66889SZhao Yakui /** 1820a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1830a3e67a4SJesse Barnes * @dev: DRM device 1840a3e67a4SJesse Barnes * @pipe: pipe to check 1850a3e67a4SJesse Barnes * 1860a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1870a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1880a3e67a4SJesse Barnes * before reading such registers if unsure. 1890a3e67a4SJesse Barnes */ 1900a3e67a4SJesse Barnes static int 1910a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1920a3e67a4SJesse Barnes { 1930a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1945eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 19742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19842f52ef8SKeith Packard * we use as a pipe index 19942f52ef8SKeith Packard */ 20042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2010a3e67a4SJesse Barnes { 2020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030a3e67a4SJesse Barnes unsigned long high_frame; 2040a3e67a4SJesse Barnes unsigned long low_frame; 2055eddb70bSChris Wilson u32 high1, high2, low; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20944d98a61SZhao Yakui "pipe %d\n", pipe); 2100a3e67a4SJesse Barnes return 0; 2110a3e67a4SJesse Barnes } 2120a3e67a4SJesse Barnes 2135eddb70bSChris Wilson high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2145eddb70bSChris Wilson low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2155eddb70bSChris Wilson 2160a3e67a4SJesse Barnes /* 2170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2190a3e67a4SJesse Barnes * register. 2200a3e67a4SJesse Barnes */ 2210a3e67a4SJesse Barnes do { 2225eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2235eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 2245eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2250a3e67a4SJesse Barnes } while (high1 != high2); 2260a3e67a4SJesse Barnes 2275eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 2285eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 2295eddb70bSChris Wilson return (high1 << 8) | low; 2300a3e67a4SJesse Barnes } 2310a3e67a4SJesse Barnes 2329880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2339880b7a5SJesse Barnes { 2349880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2359880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2369880b7a5SJesse Barnes 2379880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 23844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 23944d98a61SZhao Yakui "pipe %d\n", pipe); 2409880b7a5SJesse Barnes return 0; 2419880b7a5SJesse Barnes } 2429880b7a5SJesse Barnes 2439880b7a5SJesse Barnes return I915_READ(reg); 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2465ca58282SJesse Barnes /* 2475ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2485ca58282SJesse Barnes */ 2495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2505ca58282SJesse Barnes { 2515ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2525ca58282SJesse Barnes hotplug_work); 2535ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 254c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2554ef69c7aSChris Wilson struct intel_encoder *encoder; 2565ca58282SJesse Barnes 2574ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2584ef69c7aSChris Wilson if (encoder->hot_plug) 2594ef69c7aSChris Wilson encoder->hot_plug(encoder); 260c31c4ba3SKeith Packard 2615ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 262eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2635ca58282SJesse Barnes } 2645ca58282SJesse Barnes 265f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 266f97108d1SJesse Barnes { 267f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 268b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 269f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 270f97108d1SJesse Barnes 2717648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 272b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 273b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 274f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 275f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 276f97108d1SJesse Barnes 277f97108d1SJesse Barnes /* Handle RCS change request from hw */ 278b5b72e89SMatthew Garrett if (busy_up > max_avg) { 279f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 280f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 281f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 282f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 283b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 284f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 285f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 286f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 287f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 288f97108d1SJesse Barnes } 289f97108d1SJesse Barnes 2907648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 291f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 292f97108d1SJesse Barnes 293f97108d1SJesse Barnes return; 294f97108d1SJesse Barnes } 295f97108d1SJesse Barnes 296995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev) 297036a4a7dSZhenyu Wang { 298036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 299036a4a7dSZhenyu Wang int ret = IRQ_NONE; 3003ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 301036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 302852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 303*881f47b6SXiang, Haihao u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT; 304*881f47b6SXiang, Haihao 305*881f47b6SXiang, Haihao if (IS_GEN6(dev)) 306*881f47b6SXiang, Haihao bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT; 307036a4a7dSZhenyu Wang 3082d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 3092d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 3102d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 3112d109a84SZou, Nanhai (void)I915_READ(DEIER); 3122d109a84SZou, Nanhai 313036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 314036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 315c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 316036a4a7dSZhenyu Wang 317c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 318c7c85101SZou Nan hai goto done; 319036a4a7dSZhenyu Wang 320036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 321036a4a7dSZhenyu Wang 322036a4a7dSZhenyu Wang if (dev->primary->master) { 323036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 324036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 325036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 326036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 327036a4a7dSZhenyu Wang } 328036a4a7dSZhenyu Wang 329e552eb70SJesse Barnes if (gt_iir & GT_PIPE_NOTIFY) { 330852835f3SZou Nan hai u32 seqno = render_ring->get_gem_seqno(dev, render_ring); 331852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 3321c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 333852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 334c566ec49SZhenyu Wang dev_priv->hangcheck_count = 0; 335b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 336b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 337036a4a7dSZhenyu Wang } 338*881f47b6SXiang, Haihao if (gt_iir & bsd_usr_interrupt) 339d1b851fcSZou Nan hai DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 340d1b851fcSZou Nan hai 34101c66889SZhao Yakui if (de_iir & DE_GSE) 3423b617967SChris Wilson intel_opregion_gse_intr(dev); 34301c66889SZhao Yakui 344f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 345013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 3462bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 347013d5aa2SJesse Barnes } 348013d5aa2SJesse Barnes 349f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 350f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 3512bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 352013d5aa2SJesse Barnes } 353c062df61SLi Peng 354f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 355f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 356f072d2e7SZhenyu Wang 357f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 358f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 359f072d2e7SZhenyu Wang 360c650156aSZhenyu Wang /* check event from PCH */ 361c650156aSZhenyu Wang if ((de_iir & DE_PCH_EVENT) && 362c650156aSZhenyu Wang (pch_iir & SDE_HOTPLUG_MASK)) { 363c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 364c650156aSZhenyu Wang } 365c650156aSZhenyu Wang 366f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 3677648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 368f97108d1SJesse Barnes i915_handle_rps_change(dev); 369f97108d1SJesse Barnes } 370f97108d1SJesse Barnes 371c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 372c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 373c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 374c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 375036a4a7dSZhenyu Wang 376c7c85101SZou Nan hai done: 3772d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 3782d109a84SZou, Nanhai (void)I915_READ(DEIER); 3792d109a84SZou, Nanhai 380036a4a7dSZhenyu Wang return ret; 381036a4a7dSZhenyu Wang } 382036a4a7dSZhenyu Wang 3838a905236SJesse Barnes /** 3848a905236SJesse Barnes * i915_error_work_func - do process context error handling work 3858a905236SJesse Barnes * @work: work struct 3868a905236SJesse Barnes * 3878a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 3888a905236SJesse Barnes * was detected. 3898a905236SJesse Barnes */ 3908a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 3918a905236SJesse Barnes { 3928a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3938a905236SJesse Barnes error_work); 3948a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 395f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 396f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 397f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 3988a905236SJesse Barnes 39944d98a61SZhao Yakui DRM_DEBUG_DRIVER("generating error event\n"); 400f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 4018a905236SJesse Barnes 402ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 40344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 404f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 405f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 406ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 407f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 408f316a42cSBen Gamari } 409f316a42cSBen Gamari } 4108a905236SJesse Barnes } 4118a905236SJesse Barnes 4123bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 4139df30794SChris Wilson static struct drm_i915_error_object * 4149df30794SChris Wilson i915_error_object_create(struct drm_device *dev, 4159df30794SChris Wilson struct drm_gem_object *src) 4169df30794SChris Wilson { 417e56660ddSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4189df30794SChris Wilson struct drm_i915_error_object *dst; 4199df30794SChris Wilson struct drm_i915_gem_object *src_priv; 4209df30794SChris Wilson int page, page_count; 421e56660ddSChris Wilson u32 reloc_offset; 4229df30794SChris Wilson 4239df30794SChris Wilson if (src == NULL) 4249df30794SChris Wilson return NULL; 4259df30794SChris Wilson 42623010e43SDaniel Vetter src_priv = to_intel_bo(src); 4279df30794SChris Wilson if (src_priv->pages == NULL) 4289df30794SChris Wilson return NULL; 4299df30794SChris Wilson 4309df30794SChris Wilson page_count = src->size / PAGE_SIZE; 4319df30794SChris Wilson 4329df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 4339df30794SChris Wilson if (dst == NULL) 4349df30794SChris Wilson return NULL; 4359df30794SChris Wilson 436e56660ddSChris Wilson reloc_offset = src_priv->gtt_offset; 4379df30794SChris Wilson for (page = 0; page < page_count; page++) { 438788885aeSAndrew Morton unsigned long flags; 439e56660ddSChris Wilson void __iomem *s; 440e56660ddSChris Wilson void *d; 441788885aeSAndrew Morton 442e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 4439df30794SChris Wilson if (d == NULL) 4449df30794SChris Wilson goto unwind; 445e56660ddSChris Wilson 446788885aeSAndrew Morton local_irq_save(flags); 447e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 448e56660ddSChris Wilson reloc_offset, 449e56660ddSChris Wilson KM_IRQ0); 450e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 451e56660ddSChris Wilson io_mapping_unmap_atomic(s, KM_IRQ0); 452788885aeSAndrew Morton local_irq_restore(flags); 453e56660ddSChris Wilson 4549df30794SChris Wilson dst->pages[page] = d; 455e56660ddSChris Wilson 456e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 4579df30794SChris Wilson } 4589df30794SChris Wilson dst->page_count = page_count; 4599df30794SChris Wilson dst->gtt_offset = src_priv->gtt_offset; 4609df30794SChris Wilson 4619df30794SChris Wilson return dst; 4629df30794SChris Wilson 4639df30794SChris Wilson unwind: 4649df30794SChris Wilson while (page--) 4659df30794SChris Wilson kfree(dst->pages[page]); 4669df30794SChris Wilson kfree(dst); 4679df30794SChris Wilson return NULL; 4689df30794SChris Wilson } 4699df30794SChris Wilson 4709df30794SChris Wilson static void 4719df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 4729df30794SChris Wilson { 4739df30794SChris Wilson int page; 4749df30794SChris Wilson 4759df30794SChris Wilson if (obj == NULL) 4769df30794SChris Wilson return; 4779df30794SChris Wilson 4789df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 4799df30794SChris Wilson kfree(obj->pages[page]); 4809df30794SChris Wilson 4819df30794SChris Wilson kfree(obj); 4829df30794SChris Wilson } 4839df30794SChris Wilson 4849df30794SChris Wilson static void 4859df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 4869df30794SChris Wilson struct drm_i915_error_state *error) 4879df30794SChris Wilson { 4889df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 4899df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 4909df30794SChris Wilson i915_error_object_free(error->ringbuffer); 4919df30794SChris Wilson kfree(error->active_bo); 4926ef3d427SChris Wilson kfree(error->overlay); 4939df30794SChris Wilson kfree(error); 4949df30794SChris Wilson } 4959df30794SChris Wilson 4969df30794SChris Wilson static u32 4979df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring) 4989df30794SChris Wilson { 4999df30794SChris Wilson u32 cmd; 5009df30794SChris Wilson 5019df30794SChris Wilson if (IS_I830(dev) || IS_845G(dev)) 5029df30794SChris Wilson cmd = MI_BATCH_BUFFER; 503a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 5049df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6) | 5059df30794SChris Wilson MI_BATCH_NON_SECURE_I965); 5069df30794SChris Wilson else 5079df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6)); 5089df30794SChris Wilson 5099df30794SChris Wilson return ring[0] == cmd ? ring[1] : 0; 5109df30794SChris Wilson } 5119df30794SChris Wilson 5129df30794SChris Wilson static u32 5139df30794SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev) 5149df30794SChris Wilson { 5159df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 5169df30794SChris Wilson u32 head, bbaddr; 5179df30794SChris Wilson u32 *ring; 5189df30794SChris Wilson 5199df30794SChris Wilson /* Locate the current position in the ringbuffer and walk back 5209df30794SChris Wilson * to find the most recently dispatched batch buffer. 5219df30794SChris Wilson */ 5229df30794SChris Wilson bbaddr = 0; 5239df30794SChris Wilson head = I915_READ(PRB0_HEAD) & HEAD_ADDR; 524d3301d86SEric Anholt ring = (u32 *)(dev_priv->render_ring.virtual_start + head); 5259df30794SChris Wilson 526d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5279df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5289df30794SChris Wilson if (bbaddr) 5299df30794SChris Wilson break; 5309df30794SChris Wilson } 5319df30794SChris Wilson 5329df30794SChris Wilson if (bbaddr == 0) { 5338187a2b7SZou Nan hai ring = (u32 *)(dev_priv->render_ring.virtual_start 5348187a2b7SZou Nan hai + dev_priv->render_ring.size); 535d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5369df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5379df30794SChris Wilson if (bbaddr) 5389df30794SChris Wilson break; 5399df30794SChris Wilson } 5409df30794SChris Wilson } 5419df30794SChris Wilson 5429df30794SChris Wilson return bbaddr; 5439df30794SChris Wilson } 5449df30794SChris Wilson 5458a905236SJesse Barnes /** 5468a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 5478a905236SJesse Barnes * @dev: drm device 5488a905236SJesse Barnes * 5498a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 5508a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 5518a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 5528a905236SJesse Barnes * to pick up. 5538a905236SJesse Barnes */ 55463eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 55563eeaf38SJesse Barnes { 55663eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 5579df30794SChris Wilson struct drm_i915_gem_object *obj_priv; 55863eeaf38SJesse Barnes struct drm_i915_error_state *error; 5599df30794SChris Wilson struct drm_gem_object *batchbuffer[2]; 56063eeaf38SJesse Barnes unsigned long flags; 5619df30794SChris Wilson u32 bbaddr; 5629df30794SChris Wilson int count; 56363eeaf38SJesse Barnes 56463eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 5659df30794SChris Wilson error = dev_priv->first_error; 5669df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 5679df30794SChris Wilson if (error) 5689df30794SChris Wilson return; 56963eeaf38SJesse Barnes 57063eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 57163eeaf38SJesse Barnes if (!error) { 5729df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 5739df30794SChris Wilson return; 57463eeaf38SJesse Barnes } 57563eeaf38SJesse Barnes 576852835f3SZou Nan hai error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring); 57763eeaf38SJesse Barnes error->eir = I915_READ(EIR); 57863eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 57963eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 58063eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 58163eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 582a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 58363eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 58463eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 58563eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 58663eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 5879df30794SChris Wilson error->bbaddr = 0; 58863eeaf38SJesse Barnes } else { 58963eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 59063eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 59163eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 59263eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 59363eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 59463eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 5959df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 5969df30794SChris Wilson } 5979df30794SChris Wilson 5989df30794SChris Wilson bbaddr = i915_ringbuffer_last_batch(dev); 5999df30794SChris Wilson 6009df30794SChris Wilson /* Grab the current batchbuffer, most likely to have crashed. */ 6019df30794SChris Wilson batchbuffer[0] = NULL; 6029df30794SChris Wilson batchbuffer[1] = NULL; 6039df30794SChris Wilson count = 0; 604852835f3SZou Nan hai list_for_each_entry(obj_priv, 605852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 606852835f3SZou Nan hai 607a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6089df30794SChris Wilson 6099df30794SChris Wilson if (batchbuffer[0] == NULL && 6109df30794SChris Wilson bbaddr >= obj_priv->gtt_offset && 6119df30794SChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 6129df30794SChris Wilson batchbuffer[0] = obj; 6139df30794SChris Wilson 6149df30794SChris Wilson if (batchbuffer[1] == NULL && 6159df30794SChris Wilson error->acthd >= obj_priv->gtt_offset && 616e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 6179df30794SChris Wilson batchbuffer[1] = obj; 6189df30794SChris Wilson 6199df30794SChris Wilson count++; 6209df30794SChris Wilson } 621e56660ddSChris Wilson /* Scan the other lists for completeness for those bizarre errors. */ 622e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 623e56660ddSChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) { 624e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 625e56660ddSChris Wilson 626e56660ddSChris Wilson if (batchbuffer[0] == NULL && 627e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 628e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 629e56660ddSChris Wilson batchbuffer[0] = obj; 630e56660ddSChris Wilson 631e56660ddSChris Wilson if (batchbuffer[1] == NULL && 632e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 633e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 634e56660ddSChris Wilson batchbuffer[1] = obj; 635e56660ddSChris Wilson 636e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 637e56660ddSChris Wilson break; 638e56660ddSChris Wilson } 639e56660ddSChris Wilson } 640e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 641e56660ddSChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) { 642e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 643e56660ddSChris Wilson 644e56660ddSChris Wilson if (batchbuffer[0] == NULL && 645e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 646e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 647e56660ddSChris Wilson batchbuffer[0] = obj; 648e56660ddSChris Wilson 649e56660ddSChris Wilson if (batchbuffer[1] == NULL && 650e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 651e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 652e56660ddSChris Wilson batchbuffer[1] = obj; 653e56660ddSChris Wilson 654e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 655e56660ddSChris Wilson break; 656e56660ddSChris Wilson } 657e56660ddSChris Wilson } 6589df30794SChris Wilson 6599df30794SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 6609df30794SChris Wilson * method to avoid being overwritten by userpace. 6619df30794SChris Wilson */ 6629df30794SChris Wilson error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]); 663e56660ddSChris Wilson if (batchbuffer[1] != batchbuffer[0]) 6649df30794SChris Wilson error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]); 665e56660ddSChris Wilson else 666e56660ddSChris Wilson error->batchbuffer[1] = NULL; 6679df30794SChris Wilson 6689df30794SChris Wilson /* Record the ringbuffer */ 6698187a2b7SZou Nan hai error->ringbuffer = i915_error_object_create(dev, 6708187a2b7SZou Nan hai dev_priv->render_ring.gem_object); 6719df30794SChris Wilson 6729df30794SChris Wilson /* Record buffers on the active list. */ 6739df30794SChris Wilson error->active_bo = NULL; 6749df30794SChris Wilson error->active_bo_count = 0; 6759df30794SChris Wilson 6769df30794SChris Wilson if (count) 6779df30794SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*count, 6789df30794SChris Wilson GFP_ATOMIC); 6799df30794SChris Wilson 6809df30794SChris Wilson if (error->active_bo) { 6819df30794SChris Wilson int i = 0; 682852835f3SZou Nan hai list_for_each_entry(obj_priv, 683852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 684a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6859df30794SChris Wilson 6869df30794SChris Wilson error->active_bo[i].size = obj->size; 6879df30794SChris Wilson error->active_bo[i].name = obj->name; 6889df30794SChris Wilson error->active_bo[i].seqno = obj_priv->last_rendering_seqno; 6899df30794SChris Wilson error->active_bo[i].gtt_offset = obj_priv->gtt_offset; 6909df30794SChris Wilson error->active_bo[i].read_domains = obj->read_domains; 6919df30794SChris Wilson error->active_bo[i].write_domain = obj->write_domain; 6929df30794SChris Wilson error->active_bo[i].fence_reg = obj_priv->fence_reg; 6939df30794SChris Wilson error->active_bo[i].pinned = 0; 6949df30794SChris Wilson if (obj_priv->pin_count > 0) 6959df30794SChris Wilson error->active_bo[i].pinned = 1; 6969df30794SChris Wilson if (obj_priv->user_pin_count > 0) 6979df30794SChris Wilson error->active_bo[i].pinned = -1; 6989df30794SChris Wilson error->active_bo[i].tiling = obj_priv->tiling_mode; 6999df30794SChris Wilson error->active_bo[i].dirty = obj_priv->dirty; 7009df30794SChris Wilson error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED; 7019df30794SChris Wilson 7029df30794SChris Wilson if (++i == count) 7039df30794SChris Wilson break; 7049df30794SChris Wilson } 7059df30794SChris Wilson error->active_bo_count = i; 70663eeaf38SJesse Barnes } 70763eeaf38SJesse Barnes 7088a905236SJesse Barnes do_gettimeofday(&error->time); 7098a905236SJesse Barnes 7106ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 7116ef3d427SChris Wilson 7129df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 7139df30794SChris Wilson if (dev_priv->first_error == NULL) { 71463eeaf38SJesse Barnes dev_priv->first_error = error; 7159df30794SChris Wilson error = NULL; 7169df30794SChris Wilson } 71763eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 7189df30794SChris Wilson 7199df30794SChris Wilson if (error) 7209df30794SChris Wilson i915_error_state_free(dev, error); 7219df30794SChris Wilson } 7229df30794SChris Wilson 7239df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 7249df30794SChris Wilson { 7259df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 7269df30794SChris Wilson struct drm_i915_error_state *error; 7279df30794SChris Wilson 7289df30794SChris Wilson spin_lock(&dev_priv->error_lock); 7299df30794SChris Wilson error = dev_priv->first_error; 7309df30794SChris Wilson dev_priv->first_error = NULL; 7319df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 7329df30794SChris Wilson 7339df30794SChris Wilson if (error) 7349df30794SChris Wilson i915_error_state_free(dev, error); 73563eeaf38SJesse Barnes } 7363bd3c932SChris Wilson #else 7373bd3c932SChris Wilson #define i915_capture_error_state(x) 7383bd3c932SChris Wilson #endif 73963eeaf38SJesse Barnes 74035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 741c0e09200SDave Airlie { 7428a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 74363eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 74463eeaf38SJesse Barnes 74535aed2e6SChris Wilson if (!eir) 74635aed2e6SChris Wilson return; 74763eeaf38SJesse Barnes 74863eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 74963eeaf38SJesse Barnes eir); 7508a905236SJesse Barnes 7518a905236SJesse Barnes if (IS_G4X(dev)) { 7528a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 7538a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 7548a905236SJesse Barnes 7558a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 7568a905236SJesse Barnes I915_READ(IPEIR_I965)); 7578a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 7588a905236SJesse Barnes I915_READ(IPEHR_I965)); 7598a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 7608a905236SJesse Barnes I915_READ(INSTDONE_I965)); 7618a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 7628a905236SJesse Barnes I915_READ(INSTPS)); 7638a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 7648a905236SJesse Barnes I915_READ(INSTDONE1)); 7658a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 7668a905236SJesse Barnes I915_READ(ACTHD_I965)); 7678a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 7688a905236SJesse Barnes (void)I915_READ(IPEIR_I965); 7698a905236SJesse Barnes } 7708a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 7718a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 7728a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 7738a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 7748a905236SJesse Barnes pgtbl_err); 7758a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 7768a905236SJesse Barnes (void)I915_READ(PGTBL_ER); 7778a905236SJesse Barnes } 7788a905236SJesse Barnes } 7798a905236SJesse Barnes 780a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 78163eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 78263eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 78363eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 78463eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 78563eeaf38SJesse Barnes pgtbl_err); 78663eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 78763eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 78863eeaf38SJesse Barnes } 7898a905236SJesse Barnes } 7908a905236SJesse Barnes 79163eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 79235aed2e6SChris Wilson u32 pipea_stats = I915_READ(PIPEASTAT); 79335aed2e6SChris Wilson u32 pipeb_stats = I915_READ(PIPEBSTAT); 79435aed2e6SChris Wilson 79563eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 79663eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 79763eeaf38SJesse Barnes pipea_stats); 79863eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 79963eeaf38SJesse Barnes pipeb_stats); 80063eeaf38SJesse Barnes /* pipestat has already been acked */ 80163eeaf38SJesse Barnes } 80263eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 80363eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 80463eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 80563eeaf38SJesse Barnes I915_READ(INSTPM)); 806a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 80763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 80863eeaf38SJesse Barnes 80963eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 81063eeaf38SJesse Barnes I915_READ(IPEIR)); 81163eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 81263eeaf38SJesse Barnes I915_READ(IPEHR)); 81363eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 81463eeaf38SJesse Barnes I915_READ(INSTDONE)); 81563eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 81663eeaf38SJesse Barnes I915_READ(ACTHD)); 81763eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 81863eeaf38SJesse Barnes (void)I915_READ(IPEIR); 81963eeaf38SJesse Barnes } else { 82063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 82163eeaf38SJesse Barnes 82263eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 82363eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 82463eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 82563eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 82663eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 82763eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 82863eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 82963eeaf38SJesse Barnes I915_READ(INSTPS)); 83063eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 83163eeaf38SJesse Barnes I915_READ(INSTDONE1)); 83263eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 83363eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 83463eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 83563eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 83663eeaf38SJesse Barnes } 83763eeaf38SJesse Barnes } 83863eeaf38SJesse Barnes 83963eeaf38SJesse Barnes I915_WRITE(EIR, eir); 84063eeaf38SJesse Barnes (void)I915_READ(EIR); 84163eeaf38SJesse Barnes eir = I915_READ(EIR); 84263eeaf38SJesse Barnes if (eir) { 84363eeaf38SJesse Barnes /* 84463eeaf38SJesse Barnes * some errors might have become stuck, 84563eeaf38SJesse Barnes * mask them. 84663eeaf38SJesse Barnes */ 84763eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 84863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 84963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 85063eeaf38SJesse Barnes } 85135aed2e6SChris Wilson } 85235aed2e6SChris Wilson 85335aed2e6SChris Wilson /** 85435aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 85535aed2e6SChris Wilson * @dev: drm device 85635aed2e6SChris Wilson * 85735aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 85835aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 85935aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 86035aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 86135aed2e6SChris Wilson * of a ring dump etc.). 86235aed2e6SChris Wilson */ 86335aed2e6SChris Wilson static void i915_handle_error(struct drm_device *dev, bool wedged) 86435aed2e6SChris Wilson { 86535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 86635aed2e6SChris Wilson 86735aed2e6SChris Wilson i915_capture_error_state(dev); 86835aed2e6SChris Wilson i915_report_and_clear_eir(dev); 8698a905236SJesse Barnes 870ba1234d1SBen Gamari if (wedged) { 871ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 872ba1234d1SBen Gamari 87311ed50ecSBen Gamari /* 87411ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 87511ed50ecSBen Gamari */ 876852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 87711ed50ecSBen Gamari } 87811ed50ecSBen Gamari 8799c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 8808a905236SJesse Barnes } 8818a905236SJesse Barnes 8824e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 8834e5359cdSSimon Farnsworth { 8844e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 8854e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 8864e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 8874e5359cdSSimon Farnsworth struct drm_i915_gem_object *obj_priv; 8884e5359cdSSimon Farnsworth struct intel_unpin_work *work; 8894e5359cdSSimon Farnsworth unsigned long flags; 8904e5359cdSSimon Farnsworth bool stall_detected; 8914e5359cdSSimon Farnsworth 8924e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 8934e5359cdSSimon Farnsworth if (intel_crtc == NULL) 8944e5359cdSSimon Farnsworth return; 8954e5359cdSSimon Farnsworth 8964e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 8974e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 8984e5359cdSSimon Farnsworth 8994e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 9004e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 9014e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9024e5359cdSSimon Farnsworth return; 9034e5359cdSSimon Farnsworth } 9044e5359cdSSimon Farnsworth 9054e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 9064e5359cdSSimon Farnsworth obj_priv = to_intel_bo(work->pending_flip_obj); 907a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 9084e5359cdSSimon Farnsworth int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF; 9094e5359cdSSimon Farnsworth stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset; 9104e5359cdSSimon Farnsworth } else { 9114e5359cdSSimon Farnsworth int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR; 9124e5359cdSSimon Farnsworth stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset + 9134e5359cdSSimon Farnsworth crtc->y * crtc->fb->pitch + 9144e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 9154e5359cdSSimon Farnsworth } 9164e5359cdSSimon Farnsworth 9174e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9184e5359cdSSimon Farnsworth 9194e5359cdSSimon Farnsworth if (stall_detected) { 9204e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 9214e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 9224e5359cdSSimon Farnsworth } 9234e5359cdSSimon Farnsworth } 9244e5359cdSSimon Farnsworth 9258a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 9268a905236SJesse Barnes { 9278a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 9288a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9298a905236SJesse Barnes struct drm_i915_master_private *master_priv; 9308a905236SJesse Barnes u32 iir, new_iir; 9318a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 9328a905236SJesse Barnes u32 vblank_status; 9338a905236SJesse Barnes int vblank = 0; 9348a905236SJesse Barnes unsigned long irqflags; 9358a905236SJesse Barnes int irq_received; 9368a905236SJesse Barnes int ret = IRQ_NONE; 937852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 9388a905236SJesse Barnes 9398a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 9408a905236SJesse Barnes 941bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 942f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 9438a905236SJesse Barnes 9448a905236SJesse Barnes iir = I915_READ(IIR); 9458a905236SJesse Barnes 946a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 947d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 948e25e6601SJesse Barnes else 949d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 9508a905236SJesse Barnes 9518a905236SJesse Barnes for (;;) { 9528a905236SJesse Barnes irq_received = iir != 0; 9538a905236SJesse Barnes 9548a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 9558a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 9568a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 9578a905236SJesse Barnes * interrupts (for non-MSI). 9588a905236SJesse Barnes */ 9598a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 9608a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 9618a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 9628a905236SJesse Barnes 9638a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 964ba1234d1SBen Gamari i915_handle_error(dev, false); 9658a905236SJesse Barnes 9668a905236SJesse Barnes /* 9678a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 9688a905236SJesse Barnes */ 9698a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 9708a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 97144d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 9728a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 9738a905236SJesse Barnes irq_received = 1; 9748a905236SJesse Barnes } 9758a905236SJesse Barnes 9768a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 9778a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 97844d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 9798a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 9808a905236SJesse Barnes irq_received = 1; 9818a905236SJesse Barnes } 9828a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 9838a905236SJesse Barnes 9848a905236SJesse Barnes if (!irq_received) 9858a905236SJesse Barnes break; 9868a905236SJesse Barnes 9878a905236SJesse Barnes ret = IRQ_HANDLED; 9888a905236SJesse Barnes 9898a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 9908a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 9918a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 9928a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 9938a905236SJesse Barnes 99444d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 9958a905236SJesse Barnes hotplug_status); 9968a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 9979c9fe1f8SEric Anholt queue_work(dev_priv->wq, 9989c9fe1f8SEric Anholt &dev_priv->hotplug_work); 9998a905236SJesse Barnes 10008a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 10018a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 100263eeaf38SJesse Barnes } 100363eeaf38SJesse Barnes 1004673a394bSEric Anholt I915_WRITE(IIR, iir); 1005cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 10067c463586SKeith Packard 10077c1c2871SDave Airlie if (dev->primary->master) { 10087c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 10097c1c2871SDave Airlie if (master_priv->sarea_priv) 10107c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1011c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 10127c1c2871SDave Airlie } 10130a3e67a4SJesse Barnes 1014673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 1015852835f3SZou Nan hai u32 seqno = 1016852835f3SZou Nan hai render_ring->get_gem_seqno(dev, render_ring); 1017852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 10181c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 1019852835f3SZou Nan hai DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 1020f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1021b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1022b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1023673a394bSEric Anholt } 1024673a394bSEric Anholt 1025d1b851fcSZou Nan hai if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT)) 1026d1b851fcSZou Nan hai DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 1027d1b851fcSZou Nan hai 10281afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 10296b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 10301afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10311afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 10321afe3e9dSJesse Barnes } 10336b95a207SKristian Høgsberg 10341afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 103570565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 10361afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10371afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 10381afe3e9dSJesse Barnes } 10396b95a207SKristian Høgsberg 104005eff845SKeith Packard if (pipea_stats & vblank_status) { 10417c463586SKeith Packard vblank++; 10427c463586SKeith Packard drm_handle_vblank(dev, 0); 10434e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10444e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 0); 10456b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 10467c463586SKeith Packard } 10474e5359cdSSimon Farnsworth } 10487c463586SKeith Packard 104905eff845SKeith Packard if (pipeb_stats & vblank_status) { 10507c463586SKeith Packard vblank++; 10517c463586SKeith Packard drm_handle_vblank(dev, 1); 10524e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10534e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 1); 10546b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 10557c463586SKeith Packard } 10564e5359cdSSimon Farnsworth } 10577c463586SKeith Packard 1058d874bcffSJesse Barnes if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 1059d874bcffSJesse Barnes (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 10607c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 10613b617967SChris Wilson intel_opregion_asle_intr(dev); 10620a3e67a4SJesse Barnes 1063cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1064cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1065cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1066cdfbc41fSEric Anholt * we would never get another interrupt. 1067cdfbc41fSEric Anholt * 1068cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1069cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1070cdfbc41fSEric Anholt * another one. 1071cdfbc41fSEric Anholt * 1072cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1073cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1074cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1075cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1076cdfbc41fSEric Anholt * stray interrupts. 1077cdfbc41fSEric Anholt */ 1078cdfbc41fSEric Anholt iir = new_iir; 107905eff845SKeith Packard } 1080cdfbc41fSEric Anholt 108105eff845SKeith Packard return ret; 1082c0e09200SDave Airlie } 1083c0e09200SDave Airlie 1084c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1085c0e09200SDave Airlie { 1086c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 10877c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1088c0e09200SDave Airlie 1089c0e09200SDave Airlie i915_kernel_lost_context(dev); 1090c0e09200SDave Airlie 109144d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1092c0e09200SDave Airlie 1093c99b058fSKristian Høgsberg dev_priv->counter++; 1094c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1095c99b058fSKristian Høgsberg dev_priv->counter = 1; 10967c1c2871SDave Airlie if (master_priv->sarea_priv) 10977c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1098c0e09200SDave Airlie 10990baf823aSKeith Packard BEGIN_LP_RING(4); 1100585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 11010baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1102c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1103585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1104c0e09200SDave Airlie ADVANCE_LP_RING(); 1105c0e09200SDave Airlie 1106c0e09200SDave Airlie return dev_priv->counter; 1107c0e09200SDave Airlie } 1108c0e09200SDave Airlie 11099d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 11109d34e5dbSChris Wilson { 11119d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11128187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 11139d34e5dbSChris Wilson 11149d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 11158187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 11169d34e5dbSChris Wilson 11179d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 11189d34e5dbSChris Wilson } 11199d34e5dbSChris Wilson 1120c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1121c0e09200SDave Airlie { 1122c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11237c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1124c0e09200SDave Airlie int ret = 0; 11258187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 1126c0e09200SDave Airlie 112744d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1128c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1129c0e09200SDave Airlie 1130ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 11317c1c2871SDave Airlie if (master_priv->sarea_priv) 11327c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1133c0e09200SDave Airlie return 0; 1134ed4cb414SEric Anholt } 1135c0e09200SDave Airlie 11367c1c2871SDave Airlie if (master_priv->sarea_priv) 11377c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1138c0e09200SDave Airlie 11398187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 1140852835f3SZou Nan hai DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ, 1141c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 11428187a2b7SZou Nan hai render_ring->user_irq_put(dev, render_ring); 1143c0e09200SDave Airlie 1144c0e09200SDave Airlie if (ret == -EBUSY) { 1145c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1146c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1147c0e09200SDave Airlie } 1148c0e09200SDave Airlie 1149c0e09200SDave Airlie return ret; 1150c0e09200SDave Airlie } 1151c0e09200SDave Airlie 1152c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1153c0e09200SDave Airlie */ 1154c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1155c0e09200SDave Airlie struct drm_file *file_priv) 1156c0e09200SDave Airlie { 1157c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1158c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1159c0e09200SDave Airlie int result; 1160c0e09200SDave Airlie 1161d3301d86SEric Anholt if (!dev_priv || !dev_priv->render_ring.virtual_start) { 1162c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1163c0e09200SDave Airlie return -EINVAL; 1164c0e09200SDave Airlie } 1165299eb93cSEric Anholt 1166299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1167299eb93cSEric Anholt 1168546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1169c0e09200SDave Airlie result = i915_emit_irq(dev); 1170546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1171c0e09200SDave Airlie 1172c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1173c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1174c0e09200SDave Airlie return -EFAULT; 1175c0e09200SDave Airlie } 1176c0e09200SDave Airlie 1177c0e09200SDave Airlie return 0; 1178c0e09200SDave Airlie } 1179c0e09200SDave Airlie 1180c0e09200SDave Airlie /* Doesn't need the hardware lock. 1181c0e09200SDave Airlie */ 1182c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1183c0e09200SDave Airlie struct drm_file *file_priv) 1184c0e09200SDave Airlie { 1185c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1186c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1187c0e09200SDave Airlie 1188c0e09200SDave Airlie if (!dev_priv) { 1189c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1190c0e09200SDave Airlie return -EINVAL; 1191c0e09200SDave Airlie } 1192c0e09200SDave Airlie 1193c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1194c0e09200SDave Airlie } 1195c0e09200SDave Airlie 119642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 119742f52ef8SKeith Packard * we use as a pipe index 119842f52ef8SKeith Packard */ 119942f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 12000a3e67a4SJesse Barnes { 12010a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1202e9d21d7fSKeith Packard unsigned long irqflags; 120371e0ffa5SJesse Barnes 12045eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 120571e0ffa5SJesse Barnes return -EINVAL; 12060a3e67a4SJesse Barnes 1207e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1208bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1209c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1210c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1211a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 12127c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12137c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 12140a3e67a4SJesse Barnes else 12157c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12167c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 1217e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12180a3e67a4SJesse Barnes return 0; 12190a3e67a4SJesse Barnes } 12200a3e67a4SJesse Barnes 122142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 122242f52ef8SKeith Packard * we use as a pipe index 122342f52ef8SKeith Packard */ 122442f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 12250a3e67a4SJesse Barnes { 12260a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1227e9d21d7fSKeith Packard unsigned long irqflags; 12280a3e67a4SJesse Barnes 1229e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1230bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1231c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1232c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1233c062df61SLi Peng else 12347c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 12357c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 12367c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 1237e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12380a3e67a4SJesse Barnes } 12390a3e67a4SJesse Barnes 124079e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 124179e53945SJesse Barnes { 124279e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1243e170b030SZhenyu Wang 1244bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 12453b617967SChris Wilson intel_opregion_enable_asle(dev); 124679e53945SJesse Barnes dev_priv->irq_enabled = 1; 124779e53945SJesse Barnes } 124879e53945SJesse Barnes 124979e53945SJesse Barnes 1250c0e09200SDave Airlie /* Set the vblank monitor pipe 1251c0e09200SDave Airlie */ 1252c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1253c0e09200SDave Airlie struct drm_file *file_priv) 1254c0e09200SDave Airlie { 1255c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1256c0e09200SDave Airlie 1257c0e09200SDave Airlie if (!dev_priv) { 1258c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1259c0e09200SDave Airlie return -EINVAL; 1260c0e09200SDave Airlie } 1261c0e09200SDave Airlie 1262c0e09200SDave Airlie return 0; 1263c0e09200SDave Airlie } 1264c0e09200SDave Airlie 1265c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1266c0e09200SDave Airlie struct drm_file *file_priv) 1267c0e09200SDave Airlie { 1268c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1269c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1270c0e09200SDave Airlie 1271c0e09200SDave Airlie if (!dev_priv) { 1272c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1273c0e09200SDave Airlie return -EINVAL; 1274c0e09200SDave Airlie } 1275c0e09200SDave Airlie 12760a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1277c0e09200SDave Airlie 1278c0e09200SDave Airlie return 0; 1279c0e09200SDave Airlie } 1280c0e09200SDave Airlie 1281c0e09200SDave Airlie /** 1282c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1283c0e09200SDave Airlie */ 1284c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1285c0e09200SDave Airlie struct drm_file *file_priv) 1286c0e09200SDave Airlie { 1287bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1288bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1289bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1290bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1291bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1292bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1293bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1294bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1295bd95e0a4SEric Anholt * 1296bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1297bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1298bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1299bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 13000a3e67a4SJesse Barnes */ 1301c0e09200SDave Airlie return -EINVAL; 1302c0e09200SDave Airlie } 1303c0e09200SDave Airlie 1304995b6762SChris Wilson static struct drm_i915_gem_request * 1305852835f3SZou Nan hai i915_get_tail_request(struct drm_device *dev) 1306852835f3SZou Nan hai { 1307f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1308852835f3SZou Nan hai return list_entry(dev_priv->render_ring.request_list.prev, 1309852835f3SZou Nan hai struct drm_i915_gem_request, list); 1310f65d9421SBen Gamari } 1311f65d9421SBen Gamari 1312f65d9421SBen Gamari /** 1313f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1314f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1315f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1316f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1317f65d9421SBen Gamari */ 1318f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1319f65d9421SBen Gamari { 1320f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1321f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1322cbb465e7SChris Wilson uint32_t acthd, instdone, instdone1; 1323f65d9421SBen Gamari 1324a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1325f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1326cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1327cbb465e7SChris Wilson instdone1 = 0; 1328cbb465e7SChris Wilson } else { 1329f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1330cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1331cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1332cbb465e7SChris Wilson } 1333f65d9421SBen Gamari 1334f65d9421SBen Gamari /* If all work is done then ACTHD clearly hasn't advanced. */ 1335852835f3SZou Nan hai if (list_empty(&dev_priv->render_ring.request_list) || 1336852835f3SZou Nan hai i915_seqno_passed(i915_get_gem_seqno(dev, 1337852835f3SZou Nan hai &dev_priv->render_ring), 1338852835f3SZou Nan hai i915_get_tail_request(dev)->seqno)) { 13397839d956SChris Wilson bool missed_wakeup = false; 13407839d956SChris Wilson 1341f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1342e78d73b1SChris Wilson 1343e78d73b1SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 13447839d956SChris Wilson if (dev_priv->render_ring.waiting_gem_seqno && 13457839d956SChris Wilson waitqueue_active(&dev_priv->render_ring.irq_queue)) { 1346e78d73b1SChris Wilson DRM_WAKEUP(&dev_priv->render_ring.irq_queue); 13477839d956SChris Wilson missed_wakeup = true; 1348e78d73b1SChris Wilson } 13497839d956SChris Wilson 13507839d956SChris Wilson if (dev_priv->bsd_ring.waiting_gem_seqno && 13517839d956SChris Wilson waitqueue_active(&dev_priv->bsd_ring.irq_queue)) { 13527839d956SChris Wilson DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue); 13537839d956SChris Wilson missed_wakeup = true; 13547839d956SChris Wilson } 13557839d956SChris Wilson 13567839d956SChris Wilson if (missed_wakeup) 13577839d956SChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n"); 1358f65d9421SBen Gamari return; 1359f65d9421SBen Gamari } 1360f65d9421SBen Gamari 1361cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1362cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1363cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1364cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1365f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 13668c80b59bSChris Wilson 13678c80b59bSChris Wilson if (!IS_GEN2(dev)) { 13688c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 13698c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 13708c80b59bSChris Wilson * and break the hang. This should work on 13718c80b59bSChris Wilson * all but the second generation chipsets. 13728c80b59bSChris Wilson */ 13738c80b59bSChris Wilson u32 tmp = I915_READ(PRB0_CTL); 13748c80b59bSChris Wilson if (tmp & RING_WAIT) { 13758c80b59bSChris Wilson I915_WRITE(PRB0_CTL, tmp); 13768c80b59bSChris Wilson POSTING_READ(PRB0_CTL); 13778c80b59bSChris Wilson goto out; 13788c80b59bSChris Wilson } 13798c80b59bSChris Wilson } 13808c80b59bSChris Wilson 1381ba1234d1SBen Gamari i915_handle_error(dev, true); 1382f65d9421SBen Gamari return; 1383f65d9421SBen Gamari } 1384cbb465e7SChris Wilson } else { 1385cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1386cbb465e7SChris Wilson 1387cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1388cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1389cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1390cbb465e7SChris Wilson } 1391f65d9421SBen Gamari 13928c80b59bSChris Wilson out: 1393f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1394b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1395b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1396f65d9421SBen Gamari } 1397f65d9421SBen Gamari 1398c0e09200SDave Airlie /* drm_dma.h hooks 1399c0e09200SDave Airlie */ 1400f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1401036a4a7dSZhenyu Wang { 1402036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1403036a4a7dSZhenyu Wang 1404036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1405036a4a7dSZhenyu Wang 1406036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1407036a4a7dSZhenyu Wang 1408036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1409036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1410036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1411036a4a7dSZhenyu Wang 1412036a4a7dSZhenyu Wang /* and GT */ 1413036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1414036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1415036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1416c650156aSZhenyu Wang 1417c650156aSZhenyu Wang /* south display irq */ 1418c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1419c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1420c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1421036a4a7dSZhenyu Wang } 1422036a4a7dSZhenyu Wang 1423f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1424036a4a7dSZhenyu Wang { 1425036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1426036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1427013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1428013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 1429d1b851fcSZou Nan hai u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT; 1430c650156aSZhenyu Wang u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 1431c650156aSZhenyu Wang SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1432036a4a7dSZhenyu Wang 1433036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1434643ced9bSLi Peng dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1435036a4a7dSZhenyu Wang 1436036a4a7dSZhenyu Wang /* should always can generate irq */ 1437036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1438036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1439036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1440036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1441036a4a7dSZhenyu Wang 14423fdef020SZhenyu Wang if (IS_GEN6(dev)) 1443*881f47b6SXiang, Haihao render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT; 14443fdef020SZhenyu Wang 1445852835f3SZou Nan hai dev_priv->gt_irq_mask_reg = ~render_mask; 1446036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1447036a4a7dSZhenyu Wang 1448036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1449036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1450*881f47b6SXiang, Haihao if (IS_GEN6(dev)) { 14513fdef020SZhenyu Wang I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT); 1452*881f47b6SXiang, Haihao I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT); 1453*881f47b6SXiang, Haihao } 1454*881f47b6SXiang, Haihao 1455036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1456036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1457036a4a7dSZhenyu Wang 1458c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1459c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1460c650156aSZhenyu Wang 1461c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1462c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1463c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1464c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1465c650156aSZhenyu Wang 1466f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1467f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1468f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1469f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1470f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1471f97108d1SJesse Barnes } 1472f97108d1SJesse Barnes 1473036a4a7dSZhenyu Wang return 0; 1474036a4a7dSZhenyu Wang } 1475036a4a7dSZhenyu Wang 1476c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1477c0e09200SDave Airlie { 1478c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1479c0e09200SDave Airlie 148079e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 148179e53945SJesse Barnes 1482036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 14838a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1484036a4a7dSZhenyu Wang 1485bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1486f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1487036a4a7dSZhenyu Wang return; 1488036a4a7dSZhenyu Wang } 1489036a4a7dSZhenyu Wang 14905ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 14915ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 14925ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 14935ca58282SJesse Barnes } 14945ca58282SJesse Barnes 14950a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 14967c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 14977c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 14980a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1499ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 15007c463586SKeith Packard (void) I915_READ(IER); 1501c0e09200SDave Airlie } 1502c0e09200SDave Airlie 1503b01f2c3aSJesse Barnes /* 1504b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1505b01f2c3aSJesse Barnes * enabled correctly. 1506b01f2c3aSJesse Barnes */ 15070a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1508c0e09200SDave Airlie { 1509c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15105ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 151163eeaf38SJesse Barnes u32 error_mask; 15120a3e67a4SJesse Barnes 1513852835f3SZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue); 1514036a4a7dSZhenyu Wang 1515d1b851fcSZou Nan hai if (HAS_BSD(dev)) 1516d1b851fcSZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue); 1517d1b851fcSZou Nan hai 15180a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1519ed4cb414SEric Anholt 1520bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1521f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1522036a4a7dSZhenyu Wang 15237c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 15247c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 15258ee1c3dbSMatthew Garrett 15267c463586SKeith Packard dev_priv->pipestat[0] = 0; 15277c463586SKeith Packard dev_priv->pipestat[1] = 0; 15287c463586SKeith Packard 15295ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1530c496fa1fSAdam Jackson /* Enable in IER... */ 1531c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1532c496fa1fSAdam Jackson /* and unmask in IMR */ 1533c496fa1fSAdam Jackson dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT; 1534c496fa1fSAdam Jackson } 1535c496fa1fSAdam Jackson 1536c496fa1fSAdam Jackson /* 1537c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 1538c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 1539c496fa1fSAdam Jackson */ 1540c496fa1fSAdam Jackson if (IS_G4X(dev)) { 1541c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 1542c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 1543c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 1544c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1545c496fa1fSAdam Jackson } else { 1546c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 1547c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1548c496fa1fSAdam Jackson } 1549c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 1550c496fa1fSAdam Jackson 1551c496fa1fSAdam Jackson I915_WRITE(IMR, dev_priv->irq_mask_reg); 1552c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 1553c496fa1fSAdam Jackson (void) I915_READ(IER); 1554c496fa1fSAdam Jackson 1555c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 15565ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 15575ca58282SJesse Barnes 1558b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1559b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1560b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1561b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1562b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1563b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1564b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1565b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1566b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1567b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1568b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 15692d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 1570b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 15712d1c9752SAndy Lutomirski 15722d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 15732d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 15742d1c9752SAndy Lutomirski seconds later. So just do it once. 15752d1c9752SAndy Lutomirski */ 15762d1c9752SAndy Lutomirski if (IS_G4X(dev)) 15772d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 15782d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 15792d1c9752SAndy Lutomirski } 15802d1c9752SAndy Lutomirski 1581b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1582b01f2c3aSJesse Barnes 15835ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 15845ca58282SJesse Barnes } 15855ca58282SJesse Barnes 15863b617967SChris Wilson intel_opregion_enable_asle(dev); 15870a3e67a4SJesse Barnes 15880a3e67a4SJesse Barnes return 0; 1589c0e09200SDave Airlie } 1590c0e09200SDave Airlie 1591f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1592036a4a7dSZhenyu Wang { 1593036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1594036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1595036a4a7dSZhenyu Wang 1596036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1597036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1598036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1599036a4a7dSZhenyu Wang 1600036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1601036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1602036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1603036a4a7dSZhenyu Wang } 1604036a4a7dSZhenyu Wang 1605c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1606c0e09200SDave Airlie { 1607c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1608c0e09200SDave Airlie 1609c0e09200SDave Airlie if (!dev_priv) 1610c0e09200SDave Airlie return; 1611c0e09200SDave Airlie 16120a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 16130a3e67a4SJesse Barnes 1614bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1615f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1616036a4a7dSZhenyu Wang return; 1617036a4a7dSZhenyu Wang } 1618036a4a7dSZhenyu Wang 16195ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 16205ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 16215ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 16225ca58282SJesse Barnes } 16235ca58282SJesse Barnes 16240a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 16257c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 16267c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 16270a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1628ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1629c0e09200SDave Airlie 16307c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 16317c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 16327c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1633c0e09200SDave Airlie } 1634