xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 87a0210665eeca7c5fa237592da025650b216831)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
6426951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
6526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
6626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
6726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
6826951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
6926951cafSXiong Zhang };
7026951cafSXiong Zhang 
717c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
72e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
73e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
74e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
75e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
76e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
77e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
78e5868a31SEgbert Eich };
79e5868a31SEgbert Eich 
807c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
81e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
82e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
83e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
84e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
85e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
86e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
87e5868a31SEgbert Eich };
88e5868a31SEgbert Eich 
894bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
90e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
91e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
92e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
93e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
94e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
96e5868a31SEgbert Eich };
97e5868a31SEgbert Eich 
98e0a20ad7SShashank Sharma /* BXT hpd list */
99e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1007f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
101e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
102e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
103e0a20ad7SShashank Sharma };
104e0a20ad7SShashank Sharma 
1055c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
106f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1075c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1085c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1095c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1105c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1115c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1125c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1135c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1145c502442SPaulo Zanoni } while (0)
1155c502442SPaulo Zanoni 
116f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
117a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1185c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
119a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1205c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1225c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1235c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
124a9d356a6SPaulo Zanoni } while (0)
125a9d356a6SPaulo Zanoni 
126337ba017SPaulo Zanoni /*
127337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
128337ba017SPaulo Zanoni  */
129337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
130337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
131337ba017SPaulo Zanoni 	if (val) { \
132337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
133337ba017SPaulo Zanoni 		     (reg), val); \
134337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
135337ba017SPaulo Zanoni 		POSTING_READ(reg); \
136337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
137337ba017SPaulo Zanoni 		POSTING_READ(reg); \
138337ba017SPaulo Zanoni 	} \
139337ba017SPaulo Zanoni } while (0)
140337ba017SPaulo Zanoni 
14135079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
142337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
14335079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1447d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1457d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
14635079899SPaulo Zanoni } while (0)
14735079899SPaulo Zanoni 
14835079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
149337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
15035079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1517d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1527d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
15335079899SPaulo Zanoni } while (0)
15435079899SPaulo Zanoni 
155c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
156c9a9a268SImre Deak 
157036a4a7dSZhenyu Wang /* For display hotplug interrupt */
15847339cd9SDaniel Vetter void
1592d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
160036a4a7dSZhenyu Wang {
1614bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1624bc9d430SDaniel Vetter 
1639df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
164c67a470bSPaulo Zanoni 		return;
165c67a470bSPaulo Zanoni 
1661ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1671ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1681ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1693143a2bfSChris Wilson 		POSTING_READ(DEIMR);
170036a4a7dSZhenyu Wang 	}
171036a4a7dSZhenyu Wang }
172036a4a7dSZhenyu Wang 
17347339cd9SDaniel Vetter void
1742d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
175036a4a7dSZhenyu Wang {
1764bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1774bc9d430SDaniel Vetter 
17806ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
179c67a470bSPaulo Zanoni 		return;
180c67a470bSPaulo Zanoni 
1811ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1821ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1831ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1843143a2bfSChris Wilson 		POSTING_READ(DEIMR);
185036a4a7dSZhenyu Wang 	}
186036a4a7dSZhenyu Wang }
187036a4a7dSZhenyu Wang 
18843eaea13SPaulo Zanoni /**
18943eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
19043eaea13SPaulo Zanoni  * @dev_priv: driver private
19143eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
19243eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
19343eaea13SPaulo Zanoni  */
19443eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
19543eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
19643eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
19743eaea13SPaulo Zanoni {
19843eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
19943eaea13SPaulo Zanoni 
20015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
20115a17aaeSDaniel Vetter 
2029df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
203c67a470bSPaulo Zanoni 		return;
204c67a470bSPaulo Zanoni 
20543eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
20643eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
20743eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
20843eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
20943eaea13SPaulo Zanoni }
21043eaea13SPaulo Zanoni 
211480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
21243eaea13SPaulo Zanoni {
21343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
21443eaea13SPaulo Zanoni }
21543eaea13SPaulo Zanoni 
216480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
21743eaea13SPaulo Zanoni {
21843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
21943eaea13SPaulo Zanoni }
22043eaea13SPaulo Zanoni 
221b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
222b900b949SImre Deak {
223b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
224b900b949SImre Deak }
225b900b949SImre Deak 
226a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
227a72fbc3aSImre Deak {
228a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
229a72fbc3aSImre Deak }
230a72fbc3aSImre Deak 
231b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
232b900b949SImre Deak {
233b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
234b900b949SImre Deak }
235b900b949SImre Deak 
236edbfdb45SPaulo Zanoni /**
237edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
238edbfdb45SPaulo Zanoni   * @dev_priv: driver private
239edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
240edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
241edbfdb45SPaulo Zanoni   */
242edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
243edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
244edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
245edbfdb45SPaulo Zanoni {
246605cd25bSPaulo Zanoni 	uint32_t new_val;
247edbfdb45SPaulo Zanoni 
24815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
24915a17aaeSDaniel Vetter 
250edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
251edbfdb45SPaulo Zanoni 
252605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
253f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
254f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
255f52ecbcfSPaulo Zanoni 
256605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
257605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
258a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
259a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
260edbfdb45SPaulo Zanoni 	}
261f52ecbcfSPaulo Zanoni }
262edbfdb45SPaulo Zanoni 
263480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
264edbfdb45SPaulo Zanoni {
2659939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2669939fba2SImre Deak 		return;
2679939fba2SImre Deak 
268edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
269edbfdb45SPaulo Zanoni }
270edbfdb45SPaulo Zanoni 
2719939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2729939fba2SImre Deak 				  uint32_t mask)
2739939fba2SImre Deak {
2749939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2759939fba2SImre Deak }
2769939fba2SImre Deak 
277480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
278edbfdb45SPaulo Zanoni {
2799939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2809939fba2SImre Deak 		return;
2819939fba2SImre Deak 
2829939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
283edbfdb45SPaulo Zanoni }
284edbfdb45SPaulo Zanoni 
2853cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2863cc134e3SImre Deak {
2873cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2883cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2893cc134e3SImre Deak 
2903cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2913cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2923cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2933cc134e3SImre Deak 	POSTING_READ(reg);
294096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
2953cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2963cc134e3SImre Deak }
2973cc134e3SImre Deak 
298b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
299b900b949SImre Deak {
300b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
301b900b949SImre Deak 
302b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
30378e68d36SImre Deak 
304b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3053cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
306d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
30778e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
30878e68d36SImre Deak 				dev_priv->pm_rps_events);
309b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
31078e68d36SImre Deak 
311b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
312b900b949SImre Deak }
313b900b949SImre Deak 
31459d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
31559d02a1fSImre Deak {
31659d02a1fSImre Deak 	/*
317f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
31859d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
319f24eeb19SImre Deak 	 *
320f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
32159d02a1fSImre Deak 	 */
32259d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
32359d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
32459d02a1fSImre Deak 
32559d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
32659d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
32759d02a1fSImre Deak 
32859d02a1fSImre Deak 	return mask;
32959d02a1fSImre Deak }
33059d02a1fSImre Deak 
331b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
332b900b949SImre Deak {
333b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
334b900b949SImre Deak 
335d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
336d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
337d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
338d4d70aa5SImre Deak 
339d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
340d4d70aa5SImre Deak 
3419939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3429939fba2SImre Deak 
34359d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3449939fba2SImre Deak 
3459939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
346b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
347b900b949SImre Deak 				~dev_priv->pm_rps_events);
34858072ccbSImre Deak 
34958072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
35058072ccbSImre Deak 
35158072ccbSImre Deak 	synchronize_irq(dev->irq);
352b900b949SImre Deak }
353b900b949SImre Deak 
3540961021aSBen Widawsky /**
355fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
356fee884edSDaniel Vetter  * @dev_priv: driver private
357fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
358fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
359fee884edSDaniel Vetter  */
36047339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
361fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
362fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
363fee884edSDaniel Vetter {
364fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
365fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
366fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
367fee884edSDaniel Vetter 
36815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
36915a17aaeSDaniel Vetter 
370fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
371fee884edSDaniel Vetter 
3729df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
373c67a470bSPaulo Zanoni 		return;
374c67a470bSPaulo Zanoni 
375fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
376fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
377fee884edSDaniel Vetter }
3788664281bSPaulo Zanoni 
379b5ea642aSDaniel Vetter static void
380755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
381755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3827c463586SKeith Packard {
3839db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
384755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3857c463586SKeith Packard 
386b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
387d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
388b79480baSDaniel Vetter 
38904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
39004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
39104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
39204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
393755e9019SImre Deak 		return;
394755e9019SImre Deak 
395755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
39646c06a30SVille Syrjälä 		return;
39746c06a30SVille Syrjälä 
39891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
39991d181ddSImre Deak 
4007c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
401755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
40246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4033143a2bfSChris Wilson 	POSTING_READ(reg);
4047c463586SKeith Packard }
4057c463586SKeith Packard 
406b5ea642aSDaniel Vetter static void
407755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
408755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4097c463586SKeith Packard {
4109db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
411755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4127c463586SKeith Packard 
413b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
414d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
415b79480baSDaniel Vetter 
41604feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
41704feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
41804feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
41904feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
42046c06a30SVille Syrjälä 		return;
42146c06a30SVille Syrjälä 
422755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
423755e9019SImre Deak 		return;
424755e9019SImre Deak 
42591d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
42691d181ddSImre Deak 
427755e9019SImre Deak 	pipestat &= ~enable_mask;
42846c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4293143a2bfSChris Wilson 	POSTING_READ(reg);
4307c463586SKeith Packard }
4317c463586SKeith Packard 
43210c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
43310c59c51SImre Deak {
43410c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
43510c59c51SImre Deak 
43610c59c51SImre Deak 	/*
437724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
438724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
43910c59c51SImre Deak 	 */
44010c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
44110c59c51SImre Deak 		return 0;
442724a6905SVille Syrjälä 	/*
443724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
444724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
445724a6905SVille Syrjälä 	 */
446724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
447724a6905SVille Syrjälä 		return 0;
44810c59c51SImre Deak 
44910c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
45010c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
45110c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
45210c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
45310c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
45410c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
45510c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
45610c59c51SImre Deak 
45710c59c51SImre Deak 	return enable_mask;
45810c59c51SImre Deak }
45910c59c51SImre Deak 
460755e9019SImre Deak void
461755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
462755e9019SImre Deak 		     u32 status_mask)
463755e9019SImre Deak {
464755e9019SImre Deak 	u32 enable_mask;
465755e9019SImre Deak 
46610c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
46710c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46810c59c51SImre Deak 							   status_mask);
46910c59c51SImre Deak 	else
470755e9019SImre Deak 		enable_mask = status_mask << 16;
471755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
472755e9019SImre Deak }
473755e9019SImre Deak 
474755e9019SImre Deak void
475755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
476755e9019SImre Deak 		      u32 status_mask)
477755e9019SImre Deak {
478755e9019SImre Deak 	u32 enable_mask;
479755e9019SImre Deak 
48010c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
48110c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
48210c59c51SImre Deak 							   status_mask);
48310c59c51SImre Deak 	else
484755e9019SImre Deak 		enable_mask = status_mask << 16;
485755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
486755e9019SImre Deak }
487755e9019SImre Deak 
488c0e09200SDave Airlie /**
489f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
49001c66889SZhao Yakui  */
491f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
49201c66889SZhao Yakui {
4932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4941ec14ad3SChris Wilson 
495f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
496f49e38ddSJani Nikula 		return;
497f49e38ddSJani Nikula 
49813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
49901c66889SZhao Yakui 
500755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
501a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
5023b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
503755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5041ec14ad3SChris Wilson 
50513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
50601c66889SZhao Yakui }
50701c66889SZhao Yakui 
508f75f3746SVille Syrjälä /*
509f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
510f75f3746SVille Syrjälä  * around the vertical blanking period.
511f75f3746SVille Syrjälä  *
512f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
513f75f3746SVille Syrjälä  *  vblank_start >= 3
514f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
515f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
516f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
517f75f3746SVille Syrjälä  *
518f75f3746SVille Syrjälä  *           start of vblank:
519f75f3746SVille Syrjälä  *           latch double buffered registers
520f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
521f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
522f75f3746SVille Syrjälä  *           |
523f75f3746SVille Syrjälä  *           |          frame start:
524f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
525f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
526f75f3746SVille Syrjälä  *           |          |
527f75f3746SVille Syrjälä  *           |          |  start of vsync:
528f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
529f75f3746SVille Syrjälä  *           |          |  |
530f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
531f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
532f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
533f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
534f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
535f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
536f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
537f75f3746SVille Syrjälä  *       |          |                                         |
538f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
539f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
540f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
541f75f3746SVille Syrjälä  *
542f75f3746SVille Syrjälä  * x  = horizontal active
543f75f3746SVille Syrjälä  * _  = horizontal blanking
544f75f3746SVille Syrjälä  * hs = horizontal sync
545f75f3746SVille Syrjälä  * va = vertical active
546f75f3746SVille Syrjälä  * vb = vertical blanking
547f75f3746SVille Syrjälä  * vs = vertical sync
548f75f3746SVille Syrjälä  * vbs = vblank_start (number)
549f75f3746SVille Syrjälä  *
550f75f3746SVille Syrjälä  * Summary:
551f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
552f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
553f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
554f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
555f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
556f75f3746SVille Syrjälä  */
557f75f3746SVille Syrjälä 
5584cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5594cdb83ecSVille Syrjälä {
5604cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5614cdb83ecSVille Syrjälä 	return 0;
5624cdb83ecSVille Syrjälä }
5634cdb83ecSVille Syrjälä 
56442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
56542f52ef8SKeith Packard  * we use as a pipe index
56642f52ef8SKeith Packard  */
567f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5680a3e67a4SJesse Barnes {
5692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5700a3e67a4SJesse Barnes 	unsigned long high_frame;
5710a3e67a4SJesse Barnes 	unsigned long low_frame;
5720b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
573391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
574391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
575fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
576391f75e2SVille Syrjälä 
5770b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5780b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5790b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5800b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5810b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
582391f75e2SVille Syrjälä 
5830b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5840b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5850b2a8e09SVille Syrjälä 
5860b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5870b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5880b2a8e09SVille Syrjälä 
5899db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5909db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5915eddb70bSChris Wilson 
5920a3e67a4SJesse Barnes 	/*
5930a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5940a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5950a3e67a4SJesse Barnes 	 * register.
5960a3e67a4SJesse Barnes 	 */
5970a3e67a4SJesse Barnes 	do {
5985eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
599391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6005eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6010a3e67a4SJesse Barnes 	} while (high1 != high2);
6020a3e67a4SJesse Barnes 
6035eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
604391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6055eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
606391f75e2SVille Syrjälä 
607391f75e2SVille Syrjälä 	/*
608391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
609391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
610391f75e2SVille Syrjälä 	 * counter against vblank start.
611391f75e2SVille Syrjälä 	 */
612edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6130a3e67a4SJesse Barnes }
6140a3e67a4SJesse Barnes 
615f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6169880b7a5SJesse Barnes {
6172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6189db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6199880b7a5SJesse Barnes 
6209880b7a5SJesse Barnes 	return I915_READ(reg);
6219880b7a5SJesse Barnes }
6229880b7a5SJesse Barnes 
623ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
624ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
625ad3543edSMario Kleiner 
626a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
627a225f079SVille Syrjälä {
628a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
629a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
630fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
631a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
63280715b2fSVille Syrjälä 	int position, vtotal;
633a225f079SVille Syrjälä 
63480715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
635a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
636a225f079SVille Syrjälä 		vtotal /= 2;
637a225f079SVille Syrjälä 
638a225f079SVille Syrjälä 	if (IS_GEN2(dev))
639a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
640a225f079SVille Syrjälä 	else
641a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
642a225f079SVille Syrjälä 
643a225f079SVille Syrjälä 	/*
64480715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
64580715b2fSVille Syrjälä 	 * scanline_offset adjustment.
646a225f079SVille Syrjälä 	 */
64780715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
648a225f079SVille Syrjälä }
649a225f079SVille Syrjälä 
650f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
651abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
652abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6530af7e4dfSMario Kleiner {
654c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
655c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
656c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
657fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
6583aa18df8SVille Syrjälä 	int position;
65978e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6600af7e4dfSMario Kleiner 	bool in_vbl = true;
6610af7e4dfSMario Kleiner 	int ret = 0;
662ad3543edSMario Kleiner 	unsigned long irqflags;
6630af7e4dfSMario Kleiner 
664fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
6650af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6669db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6670af7e4dfSMario Kleiner 		return 0;
6680af7e4dfSMario Kleiner 	}
6690af7e4dfSMario Kleiner 
670c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
67178e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
672c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
673c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
674c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6750af7e4dfSMario Kleiner 
676d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
677d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
678d31faf65SVille Syrjälä 		vbl_end /= 2;
679d31faf65SVille Syrjälä 		vtotal /= 2;
680d31faf65SVille Syrjälä 	}
681d31faf65SVille Syrjälä 
682c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
683c2baf4b7SVille Syrjälä 
684ad3543edSMario Kleiner 	/*
685ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
686ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
687ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
688ad3543edSMario Kleiner 	 */
689ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
690ad3543edSMario Kleiner 
691ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
692ad3543edSMario Kleiner 
693ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
694ad3543edSMario Kleiner 	if (stime)
695ad3543edSMario Kleiner 		*stime = ktime_get();
696ad3543edSMario Kleiner 
6977c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6980af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6990af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
7000af7e4dfSMario Kleiner 		 */
701a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7020af7e4dfSMario Kleiner 	} else {
7030af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7040af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7050af7e4dfSMario Kleiner 		 * scanout position.
7060af7e4dfSMario Kleiner 		 */
707ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7080af7e4dfSMario Kleiner 
7093aa18df8SVille Syrjälä 		/* convert to pixel counts */
7103aa18df8SVille Syrjälä 		vbl_start *= htotal;
7113aa18df8SVille Syrjälä 		vbl_end *= htotal;
7123aa18df8SVille Syrjälä 		vtotal *= htotal;
71378e8fc6bSVille Syrjälä 
71478e8fc6bSVille Syrjälä 		/*
7157e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7167e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7177e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7187e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7197e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7207e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7217e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7227e78f1cbSVille Syrjälä 		 */
7237e78f1cbSVille Syrjälä 		if (position >= vtotal)
7247e78f1cbSVille Syrjälä 			position = vtotal - 1;
7257e78f1cbSVille Syrjälä 
7267e78f1cbSVille Syrjälä 		/*
72778e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
72878e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
72978e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
73078e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
73178e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
73278e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
73378e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
73478e8fc6bSVille Syrjälä 		 */
73578e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7363aa18df8SVille Syrjälä 	}
7373aa18df8SVille Syrjälä 
738ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
739ad3543edSMario Kleiner 	if (etime)
740ad3543edSMario Kleiner 		*etime = ktime_get();
741ad3543edSMario Kleiner 
742ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
743ad3543edSMario Kleiner 
744ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
745ad3543edSMario Kleiner 
7463aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7473aa18df8SVille Syrjälä 
7483aa18df8SVille Syrjälä 	/*
7493aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7503aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7513aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7523aa18df8SVille Syrjälä 	 * up since vbl_end.
7533aa18df8SVille Syrjälä 	 */
7543aa18df8SVille Syrjälä 	if (position >= vbl_start)
7553aa18df8SVille Syrjälä 		position -= vbl_end;
7563aa18df8SVille Syrjälä 	else
7573aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7583aa18df8SVille Syrjälä 
7597c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7603aa18df8SVille Syrjälä 		*vpos = position;
7613aa18df8SVille Syrjälä 		*hpos = 0;
7623aa18df8SVille Syrjälä 	} else {
7630af7e4dfSMario Kleiner 		*vpos = position / htotal;
7640af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7650af7e4dfSMario Kleiner 	}
7660af7e4dfSMario Kleiner 
7670af7e4dfSMario Kleiner 	/* In vblank? */
7680af7e4dfSMario Kleiner 	if (in_vbl)
7693d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7700af7e4dfSMario Kleiner 
7710af7e4dfSMario Kleiner 	return ret;
7720af7e4dfSMario Kleiner }
7730af7e4dfSMario Kleiner 
774a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
775a225f079SVille Syrjälä {
776a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
777a225f079SVille Syrjälä 	unsigned long irqflags;
778a225f079SVille Syrjälä 	int position;
779a225f079SVille Syrjälä 
780a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
781a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
782a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
783a225f079SVille Syrjälä 
784a225f079SVille Syrjälä 	return position;
785a225f079SVille Syrjälä }
786a225f079SVille Syrjälä 
787f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7880af7e4dfSMario Kleiner 			      int *max_error,
7890af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7900af7e4dfSMario Kleiner 			      unsigned flags)
7910af7e4dfSMario Kleiner {
7924041b853SChris Wilson 	struct drm_crtc *crtc;
7930af7e4dfSMario Kleiner 
7947eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7954041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7960af7e4dfSMario Kleiner 		return -EINVAL;
7970af7e4dfSMario Kleiner 	}
7980af7e4dfSMario Kleiner 
7990af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8004041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8014041b853SChris Wilson 	if (crtc == NULL) {
8024041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8034041b853SChris Wilson 		return -EINVAL;
8044041b853SChris Wilson 	}
8054041b853SChris Wilson 
806fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
8074041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8084041b853SChris Wilson 		return -EBUSY;
8094041b853SChris Wilson 	}
8100af7e4dfSMario Kleiner 
8110af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8124041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8134041b853SChris Wilson 						     vblank_time, flags,
8147da903efSVille Syrjälä 						     crtc,
815fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
8160af7e4dfSMario Kleiner }
8170af7e4dfSMario Kleiner 
818d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
819f97108d1SJesse Barnes {
8202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
821b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8229270388eSDaniel Vetter 	u8 new_delay;
8239270388eSDaniel Vetter 
824d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
825f97108d1SJesse Barnes 
82673edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
82773edd18fSDaniel Vetter 
82820e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8299270388eSDaniel Vetter 
8307648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
831b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
832b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
833f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
834f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
835f97108d1SJesse Barnes 
836f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
837b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
83820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
83920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
84020e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
84120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
842b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
84320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
84420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
84520e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
84620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
847f97108d1SJesse Barnes 	}
848f97108d1SJesse Barnes 
8497648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
85020e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
851f97108d1SJesse Barnes 
852d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8539270388eSDaniel Vetter 
854f97108d1SJesse Barnes 	return;
855f97108d1SJesse Barnes }
856f97108d1SJesse Barnes 
85774cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
858549f7365SChris Wilson {
85993b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
860475553deSChris Wilson 		return;
861475553deSChris Wilson 
862bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
8639862e600SChris Wilson 
864549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
865549f7365SChris Wilson }
866549f7365SChris Wilson 
86743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
86843cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
86931685c25SDeepak S {
87043cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
87143cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
87243cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
87331685c25SDeepak S }
87431685c25SDeepak S 
87543cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
87643cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
87743cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
87843cf3bf0SChris Wilson 			 int threshold)
87931685c25SDeepak S {
88043cf3bf0SChris Wilson 	u64 time, c0;
88131685c25SDeepak S 
88243cf3bf0SChris Wilson 	if (old->cz_clock == 0)
88343cf3bf0SChris Wilson 		return false;
88431685c25SDeepak S 
88543cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
88643cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
88731685c25SDeepak S 
88843cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
88943cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
89043cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
89143cf3bf0SChris Wilson 	 */
89243cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
89343cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
89443cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
89531685c25SDeepak S 
89643cf3bf0SChris Wilson 	return c0 >= time;
89731685c25SDeepak S }
89831685c25SDeepak S 
89943cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
90043cf3bf0SChris Wilson {
90143cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
90243cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
90343cf3bf0SChris Wilson }
90443cf3bf0SChris Wilson 
90543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
90643cf3bf0SChris Wilson {
90743cf3bf0SChris Wilson 	struct intel_rps_ei now;
90843cf3bf0SChris Wilson 	u32 events = 0;
90943cf3bf0SChris Wilson 
9106f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
91143cf3bf0SChris Wilson 		return 0;
91243cf3bf0SChris Wilson 
91343cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
91443cf3bf0SChris Wilson 	if (now.cz_clock == 0)
91543cf3bf0SChris Wilson 		return 0;
91631685c25SDeepak S 
91743cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
91843cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
91943cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
9208fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
92143cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
92243cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
92331685c25SDeepak S 	}
92431685c25SDeepak S 
92543cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
92643cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
92743cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
9288fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
92943cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
93043cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
93143cf3bf0SChris Wilson 	}
93243cf3bf0SChris Wilson 
93343cf3bf0SChris Wilson 	return events;
93431685c25SDeepak S }
93531685c25SDeepak S 
936f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
937f5a4c67dSChris Wilson {
938f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
939f5a4c67dSChris Wilson 	int i;
940f5a4c67dSChris Wilson 
941f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
942f5a4c67dSChris Wilson 		if (ring->irq_refcount)
943f5a4c67dSChris Wilson 			return true;
944f5a4c67dSChris Wilson 
945f5a4c67dSChris Wilson 	return false;
946f5a4c67dSChris Wilson }
947f5a4c67dSChris Wilson 
9484912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9493b8d8d91SJesse Barnes {
9502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9512d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
9528d3afd7dSChris Wilson 	bool client_boost;
9538d3afd7dSChris Wilson 	int new_delay, adj, min, max;
954edbfdb45SPaulo Zanoni 	u32 pm_iir;
9553b8d8d91SJesse Barnes 
95659cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
957d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
958d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
959d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
960d4d70aa5SImre Deak 		return;
961d4d70aa5SImre Deak 	}
962c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
963c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
964a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
965480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
9668d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
9678d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
96859cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9694912d041SBen Widawsky 
97060611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
971a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
97260611c13SPaulo Zanoni 
9738d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
9743b8d8d91SJesse Barnes 		return;
9753b8d8d91SJesse Barnes 
9764fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9777b9e0ae6SChris Wilson 
97843cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
97943cf3bf0SChris Wilson 
980dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
981edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
9828d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
9838d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
9848d3afd7dSChris Wilson 
9858d3afd7dSChris Wilson 	if (client_boost) {
9868d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
9878d3afd7dSChris Wilson 		adj = 0;
9888d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
989dd75fdc8SChris Wilson 		if (adj > 0)
990dd75fdc8SChris Wilson 			adj *= 2;
991edcf284bSChris Wilson 		else /* CHV needs even encode values */
992edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
9937425034aSVille Syrjälä 		/*
9947425034aSVille Syrjälä 		 * For better performance, jump directly
9957425034aSVille Syrjälä 		 * to RPe if we're below it.
9967425034aSVille Syrjälä 		 */
997edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
998b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
999edcf284bSChris Wilson 			adj = 0;
1000edcf284bSChris Wilson 		}
1001f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1002f5a4c67dSChris Wilson 		adj = 0;
1003dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1004b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1005b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1006dd75fdc8SChris Wilson 		else
1007b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1008dd75fdc8SChris Wilson 		adj = 0;
1009dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1010dd75fdc8SChris Wilson 		if (adj < 0)
1011dd75fdc8SChris Wilson 			adj *= 2;
1012edcf284bSChris Wilson 		else /* CHV needs even encode values */
1013edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1014dd75fdc8SChris Wilson 	} else { /* unknown event */
1015edcf284bSChris Wilson 		adj = 0;
1016dd75fdc8SChris Wilson 	}
10173b8d8d91SJesse Barnes 
1018edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1019edcf284bSChris Wilson 
102079249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
102179249636SBen Widawsky 	 * interrupt
102279249636SBen Widawsky 	 */
1023edcf284bSChris Wilson 	new_delay += adj;
10248d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
102527544369SDeepak S 
1026ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
10273b8d8d91SJesse Barnes 
10284fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10293b8d8d91SJesse Barnes }
10303b8d8d91SJesse Barnes 
1031e3689190SBen Widawsky 
1032e3689190SBen Widawsky /**
1033e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1034e3689190SBen Widawsky  * occurred.
1035e3689190SBen Widawsky  * @work: workqueue struct
1036e3689190SBen Widawsky  *
1037e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1038e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1039e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1040e3689190SBen Widawsky  */
1041e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1042e3689190SBen Widawsky {
10432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10442d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1045e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
104635a85ac6SBen Widawsky 	char *parity_event[6];
1047e3689190SBen Widawsky 	uint32_t misccpctl;
104835a85ac6SBen Widawsky 	uint8_t slice = 0;
1049e3689190SBen Widawsky 
1050e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1051e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1052e3689190SBen Widawsky 	 * any time we access those registers.
1053e3689190SBen Widawsky 	 */
1054e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1055e3689190SBen Widawsky 
105635a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
105735a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
105835a85ac6SBen Widawsky 		goto out;
105935a85ac6SBen Widawsky 
1060e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1061e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1062e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1063e3689190SBen Widawsky 
106435a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
106535a85ac6SBen Widawsky 		u32 reg;
106635a85ac6SBen Widawsky 
106735a85ac6SBen Widawsky 		slice--;
106835a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
106935a85ac6SBen Widawsky 			break;
107035a85ac6SBen Widawsky 
107135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
107235a85ac6SBen Widawsky 
107335a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
107435a85ac6SBen Widawsky 
107535a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1076e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1077e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1078e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1079e3689190SBen Widawsky 
108035a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
108135a85ac6SBen Widawsky 		POSTING_READ(reg);
1082e3689190SBen Widawsky 
1083cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1084e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1085e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1086e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
108735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108835a85ac6SBen Widawsky 		parity_event[5] = NULL;
1089e3689190SBen Widawsky 
10905bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1091e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1092e3689190SBen Widawsky 
109335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
109435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1095e3689190SBen Widawsky 
109635a85ac6SBen Widawsky 		kfree(parity_event[4]);
1097e3689190SBen Widawsky 		kfree(parity_event[3]);
1098e3689190SBen Widawsky 		kfree(parity_event[2]);
1099e3689190SBen Widawsky 		kfree(parity_event[1]);
1100e3689190SBen Widawsky 	}
1101e3689190SBen Widawsky 
110235a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
110335a85ac6SBen Widawsky 
110435a85ac6SBen Widawsky out:
110535a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
11064cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1107480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
11084cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
110935a85ac6SBen Widawsky 
111035a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
111135a85ac6SBen Widawsky }
111235a85ac6SBen Widawsky 
111335a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1114e3689190SBen Widawsky {
11152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1116e3689190SBen Widawsky 
1117040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1118e3689190SBen Widawsky 		return;
1119e3689190SBen Widawsky 
1120d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1121480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1122d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1123e3689190SBen Widawsky 
112435a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
112535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
112635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
112735a85ac6SBen Widawsky 
112835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
112935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
113035a85ac6SBen Widawsky 
1131a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1132e3689190SBen Widawsky }
1133e3689190SBen Widawsky 
1134f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1135f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1136f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1137f1af8fc1SPaulo Zanoni {
1138f1af8fc1SPaulo Zanoni 	if (gt_iir &
1139f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
114074cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1141f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
114274cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1143f1af8fc1SPaulo Zanoni }
1144f1af8fc1SPaulo Zanoni 
1145e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1146e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1147e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1148e7b4c6b1SDaniel Vetter {
1149e7b4c6b1SDaniel Vetter 
1150cc609d5dSBen Widawsky 	if (gt_iir &
1151cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
115274cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1153cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
115474cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1155cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
115674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1157e7b4c6b1SDaniel Vetter 
1158cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1159cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1160aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1161aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1162e3689190SBen Widawsky 
116335a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
116435a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1165e7b4c6b1SDaniel Vetter }
1166e7b4c6b1SDaniel Vetter 
116774cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1168abd58f01SBen Widawsky 				       u32 master_ctl)
1169abd58f01SBen Widawsky {
1170abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1171abd58f01SBen Widawsky 
1172abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
117374cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1174abd58f01SBen Widawsky 		if (tmp) {
1175cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1176abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1177e981e7b1SThomas Daniel 
117874cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
117974cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
118074cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
118174cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1182e981e7b1SThomas Daniel 
118374cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
118474cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
118574cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
118674cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1187abd58f01SBen Widawsky 		} else
1188abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1189abd58f01SBen Widawsky 	}
1190abd58f01SBen Widawsky 
119185f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
119274cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1193abd58f01SBen Widawsky 		if (tmp) {
1194cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1195abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1196e981e7b1SThomas Daniel 
119774cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
119874cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
119974cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
120074cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1201e981e7b1SThomas Daniel 
120274cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
120374cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
120474cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
120574cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1206abd58f01SBen Widawsky 		} else
1207abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1208abd58f01SBen Widawsky 	}
1209abd58f01SBen Widawsky 
121074cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
121174cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
121274cdb337SChris Wilson 		if (tmp) {
121374cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
121474cdb337SChris Wilson 			ret = IRQ_HANDLED;
121574cdb337SChris Wilson 
121674cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
121774cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
121874cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
121974cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
122074cdb337SChris Wilson 		} else
122174cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
122274cdb337SChris Wilson 	}
122374cdb337SChris Wilson 
12240961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
122574cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
12260961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1227cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
12280961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
122938cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1230c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
12310961021aSBen Widawsky 		} else
12320961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
12330961021aSBen Widawsky 	}
12340961021aSBen Widawsky 
1235abd58f01SBen Widawsky 	return ret;
1236abd58f01SBen Widawsky }
1237abd58f01SBen Widawsky 
123863c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
123963c88d22SImre Deak {
124063c88d22SImre Deak 	switch (port) {
124163c88d22SImre Deak 	case PORT_A:
124263c88d22SImre Deak 		return val & BXT_PORTA_HOTPLUG_LONG_DETECT;
124363c88d22SImre Deak 	case PORT_B:
124463c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
124563c88d22SImre Deak 	case PORT_C:
124663c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
124763c88d22SImre Deak 	case PORT_D:
124863c88d22SImre Deak 		return val & PORTD_HOTPLUG_LONG_DETECT;
124963c88d22SImre Deak 	default:
125063c88d22SImre Deak 		return false;
125163c88d22SImre Deak 	}
125263c88d22SImre Deak }
125363c88d22SImre Deak 
1254676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
125513cf5504SDave Airlie {
125613cf5504SDave Airlie 	switch (port) {
125713cf5504SDave Airlie 	case PORT_B:
1258676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
125913cf5504SDave Airlie 	case PORT_C:
1260676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
126113cf5504SDave Airlie 	case PORT_D:
1262676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
126326951cafSXiong Zhang 	case PORT_E:
126426951cafSXiong Zhang 		return val & PORTE_HOTPLUG_LONG_DETECT;
1265676574dfSJani Nikula 	default:
1266676574dfSJani Nikula 		return false;
126713cf5504SDave Airlie 	}
126813cf5504SDave Airlie }
126913cf5504SDave Airlie 
1270676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
127113cf5504SDave Airlie {
127213cf5504SDave Airlie 	switch (port) {
127313cf5504SDave Airlie 	case PORT_B:
1274676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
127513cf5504SDave Airlie 	case PORT_C:
1276676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
127713cf5504SDave Airlie 	case PORT_D:
1278676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1279676574dfSJani Nikula 	default:
1280676574dfSJani Nikula 		return false;
128113cf5504SDave Airlie 	}
128213cf5504SDave Airlie }
128313cf5504SDave Airlie 
1284676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */
1285fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
12868c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1287fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1288fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1289676574dfSJani Nikula {
12908c841e57SJani Nikula 	enum port port;
1291676574dfSJani Nikula 	int i;
1292676574dfSJani Nikula 
1293676574dfSJani Nikula 	*pin_mask = 0;
1294676574dfSJani Nikula 	*long_mask = 0;
1295676574dfSJani Nikula 
1296676574dfSJani Nikula 	for_each_hpd_pin(i) {
12978c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
12988c841e57SJani Nikula 			continue;
12998c841e57SJani Nikula 
1300676574dfSJani Nikula 		*pin_mask |= BIT(i);
1301676574dfSJani Nikula 
1302cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1303cc24fcdcSImre Deak 			continue;
1304cc24fcdcSImre Deak 
1305fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1306676574dfSJani Nikula 			*long_mask |= BIT(i);
1307676574dfSJani Nikula 	}
1308676574dfSJani Nikula 
1309676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1310676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1311676574dfSJani Nikula 
1312676574dfSJani Nikula }
1313676574dfSJani Nikula 
1314515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1315515ac2bbSDaniel Vetter {
13162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
131728c70f16SDaniel Vetter 
131828c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1319515ac2bbSDaniel Vetter }
1320515ac2bbSDaniel Vetter 
1321ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1322ce99c256SDaniel Vetter {
13232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
13249ee32feaSDaniel Vetter 
13259ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1326ce99c256SDaniel Vetter }
1327ce99c256SDaniel Vetter 
13288bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1329277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1330eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1331eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
13328bc5e955SDaniel Vetter 					 uint32_t crc4)
13338bf1e9f1SShuang He {
13348bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
13358bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
13368bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1337ac2300d4SDamien Lespiau 	int head, tail;
1338b2c88f5bSDamien Lespiau 
1339d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1340d538bbdfSDamien Lespiau 
13410c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1342d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
134334273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
13440c912c79SDamien Lespiau 		return;
13450c912c79SDamien Lespiau 	}
13460c912c79SDamien Lespiau 
1347d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1348d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1349b2c88f5bSDamien Lespiau 
1350b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1351d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1352b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1353b2c88f5bSDamien Lespiau 		return;
1354b2c88f5bSDamien Lespiau 	}
1355b2c88f5bSDamien Lespiau 
1356b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
13578bf1e9f1SShuang He 
13588bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1359eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1360eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1361eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1362eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1363eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1364b2c88f5bSDamien Lespiau 
1365b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1366d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1367d538bbdfSDamien Lespiau 
1368d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
136907144428SDamien Lespiau 
137007144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
13718bf1e9f1SShuang He }
1372277de95eSDaniel Vetter #else
1373277de95eSDaniel Vetter static inline void
1374277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1375277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1376277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1377277de95eSDaniel Vetter 			     uint32_t crc4) {}
1378277de95eSDaniel Vetter #endif
1379eba94eb9SDaniel Vetter 
1380277de95eSDaniel Vetter 
1381277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13825a69b89fSDaniel Vetter {
13835a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13845a69b89fSDaniel Vetter 
1385277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13865a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
13875a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13885a69b89fSDaniel Vetter }
13895a69b89fSDaniel Vetter 
1390277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1391eba94eb9SDaniel Vetter {
1392eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1393eba94eb9SDaniel Vetter 
1394277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1395eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1396eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1397eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1398eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
13998bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1400eba94eb9SDaniel Vetter }
14015b3a856bSDaniel Vetter 
1402277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14035b3a856bSDaniel Vetter {
14045b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14050b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14060b5c5ed0SDaniel Vetter 
14070b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
14080b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
14090b5c5ed0SDaniel Vetter 	else
14100b5c5ed0SDaniel Vetter 		res1 = 0;
14110b5c5ed0SDaniel Vetter 
14120b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14130b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
14140b5c5ed0SDaniel Vetter 	else
14150b5c5ed0SDaniel Vetter 		res2 = 0;
14165b3a856bSDaniel Vetter 
1417277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14180b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
14190b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
14200b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
14210b5c5ed0SDaniel Vetter 				     res1, res2);
14225b3a856bSDaniel Vetter }
14238bf1e9f1SShuang He 
14241403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
14251403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
14261403c0d4SPaulo Zanoni  * the work queue. */
14271403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1428baf02a1fSBen Widawsky {
1429a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
143059cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1431480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1432d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1433d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
14342adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
143541a05a3aSDaniel Vetter 		}
1436d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1437d4d70aa5SImre Deak 	}
1438baf02a1fSBen Widawsky 
1439c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1440c9a9a268SImre Deak 		return;
1441c9a9a268SImre Deak 
14421403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
144312638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
144474cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
144512638c57SBen Widawsky 
1446aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1447aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
144812638c57SBen Widawsky 	}
14491403c0d4SPaulo Zanoni }
1450baf02a1fSBen Widawsky 
14518d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
14528d7849dbSVille Syrjälä {
14538d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
14548d7849dbSVille Syrjälä 		return false;
14558d7849dbSVille Syrjälä 
14568d7849dbSVille Syrjälä 	return true;
14578d7849dbSVille Syrjälä }
14588d7849dbSVille Syrjälä 
1459c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
14607e231dbeSJesse Barnes {
1461c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
146291d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
14637e231dbeSJesse Barnes 	int pipe;
14647e231dbeSJesse Barnes 
146558ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1466055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
146791d181ddSImre Deak 		int reg;
1468bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
146991d181ddSImre Deak 
1470bbb5eebfSDaniel Vetter 		/*
1471bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1472bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1473bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1474bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1475bbb5eebfSDaniel Vetter 		 * handle.
1476bbb5eebfSDaniel Vetter 		 */
14770f239f4cSDaniel Vetter 
14780f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14790f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1480bbb5eebfSDaniel Vetter 
1481bbb5eebfSDaniel Vetter 		switch (pipe) {
1482bbb5eebfSDaniel Vetter 		case PIPE_A:
1483bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1484bbb5eebfSDaniel Vetter 			break;
1485bbb5eebfSDaniel Vetter 		case PIPE_B:
1486bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1487bbb5eebfSDaniel Vetter 			break;
14883278f67fSVille Syrjälä 		case PIPE_C:
14893278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14903278f67fSVille Syrjälä 			break;
1491bbb5eebfSDaniel Vetter 		}
1492bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1493bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1494bbb5eebfSDaniel Vetter 
1495bbb5eebfSDaniel Vetter 		if (!mask)
149691d181ddSImre Deak 			continue;
149791d181ddSImre Deak 
149891d181ddSImre Deak 		reg = PIPESTAT(pipe);
1499bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1500bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
15017e231dbeSJesse Barnes 
15027e231dbeSJesse Barnes 		/*
15037e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15047e231dbeSJesse Barnes 		 */
150591d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
150691d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15077e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15087e231dbeSJesse Barnes 	}
150958ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15107e231dbeSJesse Barnes 
1511055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1512d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1513d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1514d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
151531acc7f5SJesse Barnes 
1516579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
151731acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
151831acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
151931acc7f5SJesse Barnes 		}
15204356d586SDaniel Vetter 
15214356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1522277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
15232d9d2b0bSVille Syrjälä 
15241f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15251f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
152631acc7f5SJesse Barnes 	}
152731acc7f5SJesse Barnes 
1528c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1529c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1530c1874ed7SImre Deak }
1531c1874ed7SImre Deak 
153216c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
153316c6c56bSVille Syrjälä {
153416c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
153516c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1536676574dfSJani Nikula 	u32 pin_mask, long_mask;
153716c6c56bSVille Syrjälä 
15380d2e4297SJani Nikula 	if (!hotplug_status)
15390d2e4297SJani Nikula 		return;
15400d2e4297SJani Nikula 
15413ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15423ff60f89SOscar Mateo 	/*
15433ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
15443ff60f89SOscar Mateo 	 * may miss hotplug events.
15453ff60f89SOscar Mateo 	 */
15463ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
15473ff60f89SOscar Mateo 
15484bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
154916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
155016c6c56bSVille Syrjälä 
1551fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1552fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1553fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1554676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1555369712e8SJani Nikula 
1556369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1557369712e8SJani Nikula 			dp_aux_irq_handler(dev);
155816c6c56bSVille Syrjälä 	} else {
155916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
156016c6c56bSVille Syrjälä 
1561fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1562fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1563fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1564676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
156516c6c56bSVille Syrjälä 	}
15663ff60f89SOscar Mateo }
156716c6c56bSVille Syrjälä 
1568c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1569c1874ed7SImre Deak {
157045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
15712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1572c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1573c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1574c1874ed7SImre Deak 
15752dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15762dd2a883SImre Deak 		return IRQ_NONE;
15772dd2a883SImre Deak 
1578c1874ed7SImre Deak 	while (true) {
15793ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
15803ff60f89SOscar Mateo 
1581c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
15823ff60f89SOscar Mateo 		if (gt_iir)
15833ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
15843ff60f89SOscar Mateo 
1585c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15863ff60f89SOscar Mateo 		if (pm_iir)
15873ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
15883ff60f89SOscar Mateo 
15893ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
15903ff60f89SOscar Mateo 		if (iir) {
15913ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
15923ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
15933ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
15943ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
15953ff60f89SOscar Mateo 		}
1596c1874ed7SImre Deak 
1597c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1598c1874ed7SImre Deak 			goto out;
1599c1874ed7SImre Deak 
1600c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1601c1874ed7SImre Deak 
16023ff60f89SOscar Mateo 		if (gt_iir)
1603c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
160460611c13SPaulo Zanoni 		if (pm_iir)
1605d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16063ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16073ff60f89SOscar Mateo 		 * signalled in iir */
16083ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
16097e231dbeSJesse Barnes 	}
16107e231dbeSJesse Barnes 
16117e231dbeSJesse Barnes out:
16127e231dbeSJesse Barnes 	return ret;
16137e231dbeSJesse Barnes }
16147e231dbeSJesse Barnes 
161543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
161643f328d7SVille Syrjälä {
161745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
161843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
161943f328d7SVille Syrjälä 	u32 master_ctl, iir;
162043f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
162143f328d7SVille Syrjälä 
16222dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16232dd2a883SImre Deak 		return IRQ_NONE;
16242dd2a883SImre Deak 
16258e5fd599SVille Syrjälä 	for (;;) {
16268e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16273278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16283278f67fSVille Syrjälä 
16293278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16308e5fd599SVille Syrjälä 			break;
163143f328d7SVille Syrjälä 
163227b6c122SOscar Mateo 		ret = IRQ_HANDLED;
163327b6c122SOscar Mateo 
163443f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
163543f328d7SVille Syrjälä 
163627b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
163727b6c122SOscar Mateo 
163827b6c122SOscar Mateo 		if (iir) {
163927b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
164027b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
164127b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
164227b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
164327b6c122SOscar Mateo 		}
164427b6c122SOscar Mateo 
164574cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
164643f328d7SVille Syrjälä 
164727b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
164827b6c122SOscar Mateo 		 * signalled in iir */
16493278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
165043f328d7SVille Syrjälä 
165143f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
165243f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
16538e5fd599SVille Syrjälä 	}
16543278f67fSVille Syrjälä 
165543f328d7SVille Syrjälä 	return ret;
165643f328d7SVille Syrjälä }
165743f328d7SVille Syrjälä 
165823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1659776ad806SJesse Barnes {
16602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16619db4a9c7SJesse Barnes 	int pipe;
1662b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1663aaf5ec2eSSonika Jindal 
1664aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
1665aaf5ec2eSSonika Jindal 		u32 dig_hotplug_reg, pin_mask, long_mask;
1666776ad806SJesse Barnes 
166713cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
166813cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
166913cf5504SDave Airlie 
1670fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1671fd63e2a9SImre Deak 				   dig_hotplug_reg, hpd_ibx,
1672fd63e2a9SImre Deak 				   pch_port_hotplug_long_detect);
1673676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1674aaf5ec2eSSonika Jindal 	}
167591d131d2SDaniel Vetter 
1676cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1677cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1678776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1679cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1680cfc33bf7SVille Syrjälä 				 port_name(port));
1681cfc33bf7SVille Syrjälä 	}
1682776ad806SJesse Barnes 
1683ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1684ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1685ce99c256SDaniel Vetter 
1686776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1687515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1688776ad806SJesse Barnes 
1689776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1690776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1691776ad806SJesse Barnes 
1692776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1693776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1694776ad806SJesse Barnes 
1695776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1696776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1697776ad806SJesse Barnes 
16989db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1699055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
17009db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17019db4a9c7SJesse Barnes 					 pipe_name(pipe),
17029db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1703776ad806SJesse Barnes 
1704776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1705776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1706776ad806SJesse Barnes 
1707776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1708776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1709776ad806SJesse Barnes 
1710776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17111f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17128664281bSPaulo Zanoni 
17138664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17141f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17158664281bSPaulo Zanoni }
17168664281bSPaulo Zanoni 
17178664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17188664281bSPaulo Zanoni {
17198664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17208664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17215a69b89fSDaniel Vetter 	enum pipe pipe;
17228664281bSPaulo Zanoni 
1723de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1724de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1725de032bf4SPaulo Zanoni 
1726055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17271f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17281f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17298664281bSPaulo Zanoni 
17305a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17315a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1732277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17335a69b89fSDaniel Vetter 			else
1734277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17355a69b89fSDaniel Vetter 		}
17365a69b89fSDaniel Vetter 	}
17378bf1e9f1SShuang He 
17388664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17398664281bSPaulo Zanoni }
17408664281bSPaulo Zanoni 
17418664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17428664281bSPaulo Zanoni {
17438664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17448664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17458664281bSPaulo Zanoni 
1746de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1747de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1748de032bf4SPaulo Zanoni 
17498664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17501f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17518664281bSPaulo Zanoni 
17528664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17531f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17548664281bSPaulo Zanoni 
17558664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17561f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
17578664281bSPaulo Zanoni 
17588664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1759776ad806SJesse Barnes }
1760776ad806SJesse Barnes 
176123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
176223e81d69SAdam Jackson {
17632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
176423e81d69SAdam Jackson 	int pipe;
176526951cafSXiong Zhang 	u32 hotplug_trigger;
176626951cafSXiong Zhang 
176726951cafSXiong Zhang 	if (HAS_PCH_SPT(dev))
176826951cafSXiong Zhang 		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT;
176926951cafSXiong Zhang 	else
177026951cafSXiong Zhang 		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1771aaf5ec2eSSonika Jindal 
1772aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
1773aaf5ec2eSSonika Jindal 		u32 dig_hotplug_reg, pin_mask, long_mask;
177423e81d69SAdam Jackson 
177513cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
177613cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1777fd63e2a9SImre Deak 
177826951cafSXiong Zhang 		if (HAS_PCH_SPT(dev)) {
177926951cafSXiong Zhang 			intel_get_hpd_pins(&pin_mask, &long_mask,
178026951cafSXiong Zhang 					   hotplug_trigger,
178126951cafSXiong Zhang 					   dig_hotplug_reg, hpd_spt,
178226951cafSXiong Zhang 					   pch_port_hotplug_long_detect);
178326951cafSXiong Zhang 
178426951cafSXiong Zhang 			/* detect PORTE HP event */
178526951cafSXiong Zhang 			dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
178626951cafSXiong Zhang 			if (pch_port_hotplug_long_detect(PORT_E,
178726951cafSXiong Zhang 							 dig_hotplug_reg))
178826951cafSXiong Zhang 				long_mask |= 1 << HPD_PORT_E;
178926951cafSXiong Zhang 		} else
179026951cafSXiong Zhang 			intel_get_hpd_pins(&pin_mask, &long_mask,
179126951cafSXiong Zhang 					   hotplug_trigger,
1792fd63e2a9SImre Deak 					   dig_hotplug_reg, hpd_cpt,
1793fd63e2a9SImre Deak 					   pch_port_hotplug_long_detect);
179426951cafSXiong Zhang 
1795676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1796aaf5ec2eSSonika Jindal 	}
179791d131d2SDaniel Vetter 
1798cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1799cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
180023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1801cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1802cfc33bf7SVille Syrjälä 				 port_name(port));
1803cfc33bf7SVille Syrjälä 	}
180423e81d69SAdam Jackson 
180523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1806ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
180723e81d69SAdam Jackson 
180823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1809515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
181023e81d69SAdam Jackson 
181123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
181223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
181323e81d69SAdam Jackson 
181423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
181523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
181623e81d69SAdam Jackson 
181723e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1818055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
181923e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
182023e81d69SAdam Jackson 					 pipe_name(pipe),
182123e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18228664281bSPaulo Zanoni 
18238664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18248664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
182523e81d69SAdam Jackson }
182623e81d69SAdam Jackson 
1827c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1828c008bc6eSPaulo Zanoni {
1829c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
183040da17c2SDaniel Vetter 	enum pipe pipe;
1831c008bc6eSPaulo Zanoni 
1832c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1833c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1834c008bc6eSPaulo Zanoni 
1835c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1836c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1837c008bc6eSPaulo Zanoni 
1838c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1839c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1840c008bc6eSPaulo Zanoni 
1841055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1842d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
1843d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1844d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
1845c008bc6eSPaulo Zanoni 
184640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
18471f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1848c008bc6eSPaulo Zanoni 
184940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
185040da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18515b3a856bSDaniel Vetter 
185240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
185340da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
185440da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
185540da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1856c008bc6eSPaulo Zanoni 		}
1857c008bc6eSPaulo Zanoni 	}
1858c008bc6eSPaulo Zanoni 
1859c008bc6eSPaulo Zanoni 	/* check event from PCH */
1860c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1861c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1862c008bc6eSPaulo Zanoni 
1863c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1864c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1865c008bc6eSPaulo Zanoni 		else
1866c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1867c008bc6eSPaulo Zanoni 
1868c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1869c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1870c008bc6eSPaulo Zanoni 	}
1871c008bc6eSPaulo Zanoni 
1872c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1873c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1874c008bc6eSPaulo Zanoni }
1875c008bc6eSPaulo Zanoni 
18769719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18779719fb98SPaulo Zanoni {
18789719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
187907d27e20SDamien Lespiau 	enum pipe pipe;
18809719fb98SPaulo Zanoni 
18819719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18829719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18839719fb98SPaulo Zanoni 
18849719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18859719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18869719fb98SPaulo Zanoni 
18879719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18889719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18899719fb98SPaulo Zanoni 
1890055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1891d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1892d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1893d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
189440da17c2SDaniel Vetter 
189540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
189607d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
189707d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
189807d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
18999719fb98SPaulo Zanoni 		}
19009719fb98SPaulo Zanoni 	}
19019719fb98SPaulo Zanoni 
19029719fb98SPaulo Zanoni 	/* check event from PCH */
19039719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
19049719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
19059719fb98SPaulo Zanoni 
19069719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
19079719fb98SPaulo Zanoni 
19089719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
19099719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
19109719fb98SPaulo Zanoni 	}
19119719fb98SPaulo Zanoni }
19129719fb98SPaulo Zanoni 
191372c90f62SOscar Mateo /*
191472c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
191572c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
191672c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
191772c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
191872c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
191972c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
192072c90f62SOscar Mateo  */
1921f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1922b1f14ad0SJesse Barnes {
192345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
19242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1925f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
19260e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1927b1f14ad0SJesse Barnes 
19282dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19292dd2a883SImre Deak 		return IRQ_NONE;
19302dd2a883SImre Deak 
19318664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
19328664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1933907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
19348664281bSPaulo Zanoni 
1935b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1936b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1937b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
193823a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19390e43406bSChris Wilson 
194044498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
194144498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
194244498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
194344498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
194444498aeaSPaulo Zanoni 	 * due to its back queue). */
1945ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
194644498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
194744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
194844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1949ab5c608bSBen Widawsky 	}
195044498aeaSPaulo Zanoni 
195172c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
195272c90f62SOscar Mateo 
19530e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19540e43406bSChris Wilson 	if (gt_iir) {
195572c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
195672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1957d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19580e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1959d8fc8a47SPaulo Zanoni 		else
1960d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19610e43406bSChris Wilson 	}
1962b1f14ad0SJesse Barnes 
1963b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19640e43406bSChris Wilson 	if (de_iir) {
196572c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
196672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1967f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19689719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1969f1af8fc1SPaulo Zanoni 		else
1970f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19710e43406bSChris Wilson 	}
19720e43406bSChris Wilson 
1973f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1974f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19750e43406bSChris Wilson 		if (pm_iir) {
1976b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19770e43406bSChris Wilson 			ret = IRQ_HANDLED;
197872c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
19790e43406bSChris Wilson 		}
1980f1af8fc1SPaulo Zanoni 	}
1981b1f14ad0SJesse Barnes 
1982b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1983b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1984ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
198544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
198644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1987ab5c608bSBen Widawsky 	}
1988b1f14ad0SJesse Barnes 
1989b1f14ad0SJesse Barnes 	return ret;
1990b1f14ad0SJesse Barnes }
1991b1f14ad0SJesse Barnes 
1992d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
1993d04a492dSShashank Sharma {
1994d04a492dSShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
1995676574dfSJani Nikula 	u32 hp_control, hp_trigger;
1996676574dfSJani Nikula 	u32 pin_mask, long_mask;
1997d04a492dSShashank Sharma 
1998d04a492dSShashank Sharma 	/* Get the status */
1999d04a492dSShashank Sharma 	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2000d04a492dSShashank Sharma 	hp_control = I915_READ(BXT_HOTPLUG_CTL);
2001d04a492dSShashank Sharma 
2002d04a492dSShashank Sharma 	/* Hotplug not enabled ? */
2003d04a492dSShashank Sharma 	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2004d04a492dSShashank Sharma 		DRM_ERROR("Interrupt when HPD disabled\n");
2005d04a492dSShashank Sharma 		return;
2006d04a492dSShashank Sharma 	}
2007d04a492dSShashank Sharma 
2008d04a492dSShashank Sharma 	/* Clear sticky bits in hpd status */
2009d04a492dSShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2010475c2e3bSJani Nikula 
2011fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
201263c88d22SImre Deak 			   hpd_bxt, bxt_port_hotplug_long_detect);
2013475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2014d04a492dSShashank Sharma }
2015d04a492dSShashank Sharma 
2016abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2017abd58f01SBen Widawsky {
2018abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2019abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2020abd58f01SBen Widawsky 	u32 master_ctl;
2021abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2022abd58f01SBen Widawsky 	uint32_t tmp = 0;
2023c42664ccSDaniel Vetter 	enum pipe pipe;
202488e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
202588e04703SJesse Barnes 
20262dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20272dd2a883SImre Deak 		return IRQ_NONE;
20282dd2a883SImre Deak 
202988e04703SJesse Barnes 	if (IS_GEN9(dev))
203088e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
203188e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2032abd58f01SBen Widawsky 
2033cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2034abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2035abd58f01SBen Widawsky 	if (!master_ctl)
2036abd58f01SBen Widawsky 		return IRQ_NONE;
2037abd58f01SBen Widawsky 
2038cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2039abd58f01SBen Widawsky 
204038cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
204138cc46d7SOscar Mateo 
204274cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2043abd58f01SBen Widawsky 
2044abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2045abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2046abd58f01SBen Widawsky 		if (tmp) {
2047abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2048abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
204938cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
205038cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
205138cc46d7SOscar Mateo 			else
205238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2053abd58f01SBen Widawsky 		}
205438cc46d7SOscar Mateo 		else
205538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2056abd58f01SBen Widawsky 	}
2057abd58f01SBen Widawsky 
20586d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
20596d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
20606d766f02SDaniel Vetter 		if (tmp) {
2061d04a492dSShashank Sharma 			bool found = false;
2062d04a492dSShashank Sharma 
20636d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20646d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
206588e04703SJesse Barnes 
2066d04a492dSShashank Sharma 			if (tmp & aux_mask) {
206738cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2068d04a492dSShashank Sharma 				found = true;
2069d04a492dSShashank Sharma 			}
2070d04a492dSShashank Sharma 
2071d04a492dSShashank Sharma 			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2072d04a492dSShashank Sharma 				bxt_hpd_handler(dev, tmp);
2073d04a492dSShashank Sharma 				found = true;
2074d04a492dSShashank Sharma 			}
2075d04a492dSShashank Sharma 
20769e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
20779e63743eSShashank Sharma 				gmbus_irq_handler(dev);
20789e63743eSShashank Sharma 				found = true;
20799e63743eSShashank Sharma 			}
20809e63743eSShashank Sharma 
2081d04a492dSShashank Sharma 			if (!found)
208238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
20836d766f02SDaniel Vetter 		}
208438cc46d7SOscar Mateo 		else
208538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20866d766f02SDaniel Vetter 	}
20876d766f02SDaniel Vetter 
2088055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2089770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2090abd58f01SBen Widawsky 
2091c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2092c42664ccSDaniel Vetter 			continue;
2093c42664ccSDaniel Vetter 
2094abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
209538cc46d7SOscar Mateo 		if (pipe_iir) {
209638cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
209738cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2098770de83dSDamien Lespiau 
2099d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2100d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2101d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2102abd58f01SBen Widawsky 
2103770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2104770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2105770de83dSDamien Lespiau 			else
2106770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2107770de83dSDamien Lespiau 
2108770de83dSDamien Lespiau 			if (flip_done) {
2109abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2110abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2111abd58f01SBen Widawsky 			}
2112abd58f01SBen Widawsky 
21130fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
21140fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
21150fbe7870SDaniel Vetter 
21161f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
21171f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
21181f7247c0SDaniel Vetter 								    pipe);
211938d83c96SDaniel Vetter 
2120770de83dSDamien Lespiau 
2121770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2122770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2123770de83dSDamien Lespiau 			else
2124770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2125770de83dSDamien Lespiau 
2126770de83dSDamien Lespiau 			if (fault_errors)
212730100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
212830100f2bSDaniel Vetter 					  pipe_name(pipe),
212930100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2130c42664ccSDaniel Vetter 		} else
2131abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2132abd58f01SBen Widawsky 	}
2133abd58f01SBen Widawsky 
2134266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2135266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
213692d03a80SDaniel Vetter 		/*
213792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
213892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
213992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
214092d03a80SDaniel Vetter 		 */
214192d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
214292d03a80SDaniel Vetter 		if (pch_iir) {
214392d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
214492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
214538cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
214638cc46d7SOscar Mateo 		} else
214738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
214838cc46d7SOscar Mateo 
214992d03a80SDaniel Vetter 	}
215092d03a80SDaniel Vetter 
2151cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2152cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2153abd58f01SBen Widawsky 
2154abd58f01SBen Widawsky 	return ret;
2155abd58f01SBen Widawsky }
2156abd58f01SBen Widawsky 
215717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
215817e1df07SDaniel Vetter 			       bool reset_completed)
215917e1df07SDaniel Vetter {
2160a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
216117e1df07SDaniel Vetter 	int i;
216217e1df07SDaniel Vetter 
216317e1df07SDaniel Vetter 	/*
216417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
216517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
216617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
216717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
216817e1df07SDaniel Vetter 	 */
216917e1df07SDaniel Vetter 
217017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
217117e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
217217e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
217317e1df07SDaniel Vetter 
217417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
217517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
217617e1df07SDaniel Vetter 
217717e1df07SDaniel Vetter 	/*
217817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
217917e1df07SDaniel Vetter 	 * reset state is cleared.
218017e1df07SDaniel Vetter 	 */
218117e1df07SDaniel Vetter 	if (reset_completed)
218217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
218317e1df07SDaniel Vetter }
218417e1df07SDaniel Vetter 
21858a905236SJesse Barnes /**
2186b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
21878a905236SJesse Barnes  *
21888a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21898a905236SJesse Barnes  * was detected.
21908a905236SJesse Barnes  */
2191b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
21928a905236SJesse Barnes {
2193b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2194b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2195cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2196cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2197cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
219817e1df07SDaniel Vetter 	int ret;
21998a905236SJesse Barnes 
22005bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
22018a905236SJesse Barnes 
22027db0ba24SDaniel Vetter 	/*
22037db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
22047db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
22057db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
22067db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
22077db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
22087db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
22097db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
22107db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
22117db0ba24SDaniel Vetter 	 */
22127db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
221344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
22145bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
22157db0ba24SDaniel Vetter 				   reset_event);
22161f83fee0SDaniel Vetter 
221717e1df07SDaniel Vetter 		/*
2218f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2219f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2220f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2221f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2222f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2223f454c694SImre Deak 		 */
2224f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
22257514747dSVille Syrjälä 
22267514747dSVille Syrjälä 		intel_prepare_reset(dev);
22277514747dSVille Syrjälä 
2228f454c694SImre Deak 		/*
222917e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
223017e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
223117e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
223217e1df07SDaniel Vetter 		 * deadlocks with the reset work.
223317e1df07SDaniel Vetter 		 */
2234f69061beSDaniel Vetter 		ret = i915_reset(dev);
2235f69061beSDaniel Vetter 
22367514747dSVille Syrjälä 		intel_finish_reset(dev);
223717e1df07SDaniel Vetter 
2238f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2239f454c694SImre Deak 
2240f69061beSDaniel Vetter 		if (ret == 0) {
2241f69061beSDaniel Vetter 			/*
2242f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2243f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2244f69061beSDaniel Vetter 			 * complete.
2245f69061beSDaniel Vetter 			 *
2246f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2247f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2248f69061beSDaniel Vetter 			 * updates before
2249f69061beSDaniel Vetter 			 * the counter increment.
2250f69061beSDaniel Vetter 			 */
22514e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2252f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2253f69061beSDaniel Vetter 
22545bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2255f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
22561f83fee0SDaniel Vetter 		} else {
22572ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2258f316a42cSBen Gamari 		}
22591f83fee0SDaniel Vetter 
226017e1df07SDaniel Vetter 		/*
226117e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
226217e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
226317e1df07SDaniel Vetter 		 */
226417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2265f316a42cSBen Gamari 	}
22668a905236SJesse Barnes }
22678a905236SJesse Barnes 
226835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2269c0e09200SDave Airlie {
22708a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2271bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
227263eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2273050ee91fSBen Widawsky 	int pipe, i;
227463eeaf38SJesse Barnes 
227535aed2e6SChris Wilson 	if (!eir)
227635aed2e6SChris Wilson 		return;
227763eeaf38SJesse Barnes 
2278a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
22798a905236SJesse Barnes 
2280bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2281bd9854f9SBen Widawsky 
22828a905236SJesse Barnes 	if (IS_G4X(dev)) {
22838a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
22848a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
22858a905236SJesse Barnes 
2286a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2287a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2288050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2289050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2290a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2291a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22928a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22933143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22948a905236SJesse Barnes 		}
22958a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22968a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2297a70491ccSJoe Perches 			pr_err("page table error\n");
2298a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22998a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23003143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
23018a905236SJesse Barnes 		}
23028a905236SJesse Barnes 	}
23038a905236SJesse Barnes 
2304a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
230563eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
230663eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2307a70491ccSJoe Perches 			pr_err("page table error\n");
2308a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
230963eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23103143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
231163eeaf38SJesse Barnes 		}
23128a905236SJesse Barnes 	}
23138a905236SJesse Barnes 
231463eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2315a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2316055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2317a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
23189db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
231963eeaf38SJesse Barnes 		/* pipestat has already been acked */
232063eeaf38SJesse Barnes 	}
232163eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2322a70491ccSJoe Perches 		pr_err("instruction error\n");
2323a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2324050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2325050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2326a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
232763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
232863eeaf38SJesse Barnes 
2329a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2330a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2331a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
233263eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
23333143a2bfSChris Wilson 			POSTING_READ(IPEIR);
233463eeaf38SJesse Barnes 		} else {
233563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
233663eeaf38SJesse Barnes 
2337a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2338a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2339a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2340a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
234163eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23423143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
234363eeaf38SJesse Barnes 		}
234463eeaf38SJesse Barnes 	}
234563eeaf38SJesse Barnes 
234663eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
23473143a2bfSChris Wilson 	POSTING_READ(EIR);
234863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
234963eeaf38SJesse Barnes 	if (eir) {
235063eeaf38SJesse Barnes 		/*
235163eeaf38SJesse Barnes 		 * some errors might have become stuck,
235263eeaf38SJesse Barnes 		 * mask them.
235363eeaf38SJesse Barnes 		 */
235463eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
235563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
235663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
235763eeaf38SJesse Barnes 	}
235835aed2e6SChris Wilson }
235935aed2e6SChris Wilson 
236035aed2e6SChris Wilson /**
2361b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
236235aed2e6SChris Wilson  * @dev: drm device
236335aed2e6SChris Wilson  *
2364b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
236535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
236635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
236735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
236835aed2e6SChris Wilson  * of a ring dump etc.).
236935aed2e6SChris Wilson  */
237058174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
237158174462SMika Kuoppala 		       const char *fmt, ...)
237235aed2e6SChris Wilson {
237335aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
237458174462SMika Kuoppala 	va_list args;
237558174462SMika Kuoppala 	char error_msg[80];
237635aed2e6SChris Wilson 
237758174462SMika Kuoppala 	va_start(args, fmt);
237858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
237958174462SMika Kuoppala 	va_end(args);
238058174462SMika Kuoppala 
238158174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
238235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
23838a905236SJesse Barnes 
2384ba1234d1SBen Gamari 	if (wedged) {
2385f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2386f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2387ba1234d1SBen Gamari 
238811ed50ecSBen Gamari 		/*
2389b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2390b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2391b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
239217e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
239317e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
239417e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
239517e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
239617e1df07SDaniel Vetter 		 *
239717e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
239817e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
239917e1df07SDaniel Vetter 		 * counter atomic_t.
240011ed50ecSBen Gamari 		 */
240117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
240211ed50ecSBen Gamari 	}
240311ed50ecSBen Gamari 
2404b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
24058a905236SJesse Barnes }
24068a905236SJesse Barnes 
240742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
240842f52ef8SKeith Packard  * we use as a pipe index
240942f52ef8SKeith Packard  */
2410f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
24110a3e67a4SJesse Barnes {
24122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2413e9d21d7fSKeith Packard 	unsigned long irqflags;
241471e0ffa5SJesse Barnes 
24151ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2416f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
24177c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2418755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
24190a3e67a4SJesse Barnes 	else
24207c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2421755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
24221ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24238692d00eSChris Wilson 
24240a3e67a4SJesse Barnes 	return 0;
24250a3e67a4SJesse Barnes }
24260a3e67a4SJesse Barnes 
2427f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2428f796cf8fSJesse Barnes {
24292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2430f796cf8fSJesse Barnes 	unsigned long irqflags;
2431b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
243240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2433f796cf8fSJesse Barnes 
2434f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2435b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2436b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2437b1f14ad0SJesse Barnes 
2438b1f14ad0SJesse Barnes 	return 0;
2439b1f14ad0SJesse Barnes }
2440b1f14ad0SJesse Barnes 
24417e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24427e231dbeSJesse Barnes {
24432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24447e231dbeSJesse Barnes 	unsigned long irqflags;
24457e231dbeSJesse Barnes 
24467e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
244731acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2448755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24497e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24507e231dbeSJesse Barnes 
24517e231dbeSJesse Barnes 	return 0;
24527e231dbeSJesse Barnes }
24537e231dbeSJesse Barnes 
2454abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2455abd58f01SBen Widawsky {
2456abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2457abd58f01SBen Widawsky 	unsigned long irqflags;
2458abd58f01SBen Widawsky 
2459abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24607167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24617167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2462abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2463abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2464abd58f01SBen Widawsky 	return 0;
2465abd58f01SBen Widawsky }
2466abd58f01SBen Widawsky 
246742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
246842f52ef8SKeith Packard  * we use as a pipe index
246942f52ef8SKeith Packard  */
2470f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24710a3e67a4SJesse Barnes {
24722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2473e9d21d7fSKeith Packard 	unsigned long irqflags;
24740a3e67a4SJesse Barnes 
24751ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24767c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2477755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2478755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24791ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24800a3e67a4SJesse Barnes }
24810a3e67a4SJesse Barnes 
2482f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2483f796cf8fSJesse Barnes {
24842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2485f796cf8fSJesse Barnes 	unsigned long irqflags;
2486b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
248740da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2488f796cf8fSJesse Barnes 
2489f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2490b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2491b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2492b1f14ad0SJesse Barnes }
2493b1f14ad0SJesse Barnes 
24947e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24957e231dbeSJesse Barnes {
24962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24977e231dbeSJesse Barnes 	unsigned long irqflags;
24987e231dbeSJesse Barnes 
24997e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
250031acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2501755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
25027e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25037e231dbeSJesse Barnes }
25047e231dbeSJesse Barnes 
2505abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2506abd58f01SBen Widawsky {
2507abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2508abd58f01SBen Widawsky 	unsigned long irqflags;
2509abd58f01SBen Widawsky 
2510abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25117167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
25127167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2513abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2514abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2515abd58f01SBen Widawsky }
2516abd58f01SBen Widawsky 
25179107e9d2SChris Wilson static bool
251894f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2519893eead0SChris Wilson {
25209107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
252194f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2522f65d9421SBen Gamari }
2523f65d9421SBen Gamari 
2524a028c4b0SDaniel Vetter static bool
2525a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2526a028c4b0SDaniel Vetter {
2527a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2528a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2529a028c4b0SDaniel Vetter 	} else {
2530a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2531a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2532a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2533a028c4b0SDaniel Vetter 	}
2534a028c4b0SDaniel Vetter }
2535a028c4b0SDaniel Vetter 
2536a4872ba6SOscar Mateo static struct intel_engine_cs *
2537a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2538921d42eaSDaniel Vetter {
2539921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2540a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2541921d42eaSDaniel Vetter 	int i;
2542921d42eaSDaniel Vetter 
2543921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2544a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2545a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2546a6cdb93aSRodrigo Vivi 				continue;
2547a6cdb93aSRodrigo Vivi 
2548a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2549a6cdb93aSRodrigo Vivi 				return signaller;
2550a6cdb93aSRodrigo Vivi 		}
2551921d42eaSDaniel Vetter 	} else {
2552921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2553921d42eaSDaniel Vetter 
2554921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2555921d42eaSDaniel Vetter 			if(ring == signaller)
2556921d42eaSDaniel Vetter 				continue;
2557921d42eaSDaniel Vetter 
2558ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2559921d42eaSDaniel Vetter 				return signaller;
2560921d42eaSDaniel Vetter 		}
2561921d42eaSDaniel Vetter 	}
2562921d42eaSDaniel Vetter 
2563a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2564a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2565921d42eaSDaniel Vetter 
2566921d42eaSDaniel Vetter 	return NULL;
2567921d42eaSDaniel Vetter }
2568921d42eaSDaniel Vetter 
2569a4872ba6SOscar Mateo static struct intel_engine_cs *
2570a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2571a24a11e6SChris Wilson {
2572a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
257388fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2574a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2575a6cdb93aSRodrigo Vivi 	int i, backwards;
2576a24a11e6SChris Wilson 
2577a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2578a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
25796274f212SChris Wilson 		return NULL;
2580a24a11e6SChris Wilson 
258188fe429dSDaniel Vetter 	/*
258288fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
258388fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2584a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2585a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
258688fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
258788fe429dSDaniel Vetter 	 * ringbuffer itself.
2588a24a11e6SChris Wilson 	 */
258988fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2590a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
259188fe429dSDaniel Vetter 
2592a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
259388fe429dSDaniel Vetter 		/*
259488fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
259588fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
259688fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
259788fe429dSDaniel Vetter 		 */
2598ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
259988fe429dSDaniel Vetter 
260088fe429dSDaniel Vetter 		/* This here seems to blow up */
2601ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2602a24a11e6SChris Wilson 		if (cmd == ipehr)
2603a24a11e6SChris Wilson 			break;
2604a24a11e6SChris Wilson 
260588fe429dSDaniel Vetter 		head -= 4;
260688fe429dSDaniel Vetter 	}
2607a24a11e6SChris Wilson 
260888fe429dSDaniel Vetter 	if (!i)
260988fe429dSDaniel Vetter 		return NULL;
261088fe429dSDaniel Vetter 
2611ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2612a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2613a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2614a6cdb93aSRodrigo Vivi 		offset <<= 32;
2615a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2616a6cdb93aSRodrigo Vivi 	}
2617a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2618a24a11e6SChris Wilson }
2619a24a11e6SChris Wilson 
2620a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
26216274f212SChris Wilson {
26226274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2623a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2624a0d036b0SChris Wilson 	u32 seqno;
26256274f212SChris Wilson 
26264be17381SChris Wilson 	ring->hangcheck.deadlock++;
26276274f212SChris Wilson 
26286274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
26294be17381SChris Wilson 	if (signaller == NULL)
26304be17381SChris Wilson 		return -1;
26314be17381SChris Wilson 
26324be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
26334be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
26346274f212SChris Wilson 		return -1;
26356274f212SChris Wilson 
26364be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
26374be17381SChris Wilson 		return 1;
26384be17381SChris Wilson 
2639a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2640a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2641a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
26424be17381SChris Wilson 		return -1;
26434be17381SChris Wilson 
26444be17381SChris Wilson 	return 0;
26456274f212SChris Wilson }
26466274f212SChris Wilson 
26476274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26486274f212SChris Wilson {
2649a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
26506274f212SChris Wilson 	int i;
26516274f212SChris Wilson 
26526274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26534be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
26546274f212SChris Wilson }
26556274f212SChris Wilson 
2656ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2657a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
26581ec14ad3SChris Wilson {
26591ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26601ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26619107e9d2SChris Wilson 	u32 tmp;
26629107e9d2SChris Wilson 
2663f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2664f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2665f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2666f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2667f260fe7bSMika Kuoppala 		}
2668f260fe7bSMika Kuoppala 
2669f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2670f260fe7bSMika Kuoppala 	}
26716274f212SChris Wilson 
26729107e9d2SChris Wilson 	if (IS_GEN2(dev))
2673f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26749107e9d2SChris Wilson 
26759107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26769107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26779107e9d2SChris Wilson 	 * and break the hang. This should work on
26789107e9d2SChris Wilson 	 * all but the second generation chipsets.
26799107e9d2SChris Wilson 	 */
26809107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26811ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
268258174462SMika Kuoppala 		i915_handle_error(dev, false,
268358174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26841ec14ad3SChris Wilson 				  ring->name);
26851ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2686f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26871ec14ad3SChris Wilson 	}
2688a24a11e6SChris Wilson 
26896274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26906274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26916274f212SChris Wilson 		default:
2692f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26936274f212SChris Wilson 		case 1:
269458174462SMika Kuoppala 			i915_handle_error(dev, false,
269558174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2696a24a11e6SChris Wilson 					  ring->name);
2697a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2698f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
26996274f212SChris Wilson 		case 0:
2700f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
27016274f212SChris Wilson 		}
27029107e9d2SChris Wilson 	}
27039107e9d2SChris Wilson 
2704f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2705a24a11e6SChris Wilson }
2706d1e61e7fSChris Wilson 
2707737b1506SChris Wilson /*
2708f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
270905407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
271005407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
271105407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
271205407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
271305407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2714f65d9421SBen Gamari  */
2715737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2716f65d9421SBen Gamari {
2717737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2718737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2719737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2720737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2721a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2722b4519513SChris Wilson 	int i;
272305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
27249107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
27259107e9d2SChris Wilson #define BUSY 1
27269107e9d2SChris Wilson #define KICK 5
27279107e9d2SChris Wilson #define HUNG 20
2728893eead0SChris Wilson 
2729d330a953SJani Nikula 	if (!i915.enable_hangcheck)
27303e0dc6b0SBen Widawsky 		return;
27313e0dc6b0SBen Widawsky 
2732b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
273350877445SChris Wilson 		u64 acthd;
273450877445SChris Wilson 		u32 seqno;
27359107e9d2SChris Wilson 		bool busy = true;
2736b4519513SChris Wilson 
27376274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27386274f212SChris Wilson 
273905407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
274005407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
274105407ff8SMika Kuoppala 
274205407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
274394f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2744da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2745da661464SMika Kuoppala 
27469107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27479107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2748094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2749f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27509107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27519107e9d2SChris Wilson 								  ring->name);
2752f4adcd24SDaniel Vetter 						else
2753f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2754f4adcd24SDaniel Vetter 								 ring->name);
27559107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2756094f9a54SChris Wilson 					}
2757094f9a54SChris Wilson 					/* Safeguard against driver failure */
2758094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27599107e9d2SChris Wilson 				} else
27609107e9d2SChris Wilson 					busy = false;
276105407ff8SMika Kuoppala 			} else {
27626274f212SChris Wilson 				/* We always increment the hangcheck score
27636274f212SChris Wilson 				 * if the ring is busy and still processing
27646274f212SChris Wilson 				 * the same request, so that no single request
27656274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27666274f212SChris Wilson 				 * batches). The only time we do not increment
27676274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27686274f212SChris Wilson 				 * ring is in a legitimate wait for another
27696274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27706274f212SChris Wilson 				 * victim and we want to be sure we catch the
27716274f212SChris Wilson 				 * right culprit. Then every time we do kick
27726274f212SChris Wilson 				 * the ring, add a small increment to the
27736274f212SChris Wilson 				 * score so that we can catch a batch that is
27746274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27756274f212SChris Wilson 				 * for stalling the machine.
27769107e9d2SChris Wilson 				 */
2777ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2778ad8beaeaSMika Kuoppala 								    acthd);
2779ad8beaeaSMika Kuoppala 
2780ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2781da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2782f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2783f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2784f260fe7bSMika Kuoppala 					break;
2785f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2786ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27876274f212SChris Wilson 					break;
2788f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2789ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27906274f212SChris Wilson 					break;
2791f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2792ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27936274f212SChris Wilson 					stuck[i] = true;
27946274f212SChris Wilson 					break;
27956274f212SChris Wilson 				}
279605407ff8SMika Kuoppala 			}
27979107e9d2SChris Wilson 		} else {
2798da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2799da661464SMika Kuoppala 
28009107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
28019107e9d2SChris Wilson 			 * attempts across multiple batches.
28029107e9d2SChris Wilson 			 */
28039107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
28049107e9d2SChris Wilson 				ring->hangcheck.score--;
2805f260fe7bSMika Kuoppala 
2806f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2807cbb465e7SChris Wilson 		}
2808f65d9421SBen Gamari 
280905407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
281005407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
28119107e9d2SChris Wilson 		busy_count += busy;
281205407ff8SMika Kuoppala 	}
281305407ff8SMika Kuoppala 
281405407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2815b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2816b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
281705407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2818a43adf07SChris Wilson 				 ring->name);
2819a43adf07SChris Wilson 			rings_hung++;
282005407ff8SMika Kuoppala 		}
282105407ff8SMika Kuoppala 	}
282205407ff8SMika Kuoppala 
282305407ff8SMika Kuoppala 	if (rings_hung)
282458174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
282505407ff8SMika Kuoppala 
282605407ff8SMika Kuoppala 	if (busy_count)
282705407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
282805407ff8SMika Kuoppala 		 * being added */
282910cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
283010cd45b6SMika Kuoppala }
283110cd45b6SMika Kuoppala 
283210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
283310cd45b6SMika Kuoppala {
2834737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2835672e7b7cSChris Wilson 
2836d330a953SJani Nikula 	if (!i915.enable_hangcheck)
283710cd45b6SMika Kuoppala 		return;
283810cd45b6SMika Kuoppala 
2839737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2840737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2841737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2842737b1506SChris Wilson 	 */
2843737b1506SChris Wilson 
2844737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2845737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2846f65d9421SBen Gamari }
2847f65d9421SBen Gamari 
28481c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
284991738a95SPaulo Zanoni {
285091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
285191738a95SPaulo Zanoni 
285291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
285391738a95SPaulo Zanoni 		return;
285491738a95SPaulo Zanoni 
2855f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2856105b122eSPaulo Zanoni 
2857105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2858105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2859622364b6SPaulo Zanoni }
2860105b122eSPaulo Zanoni 
286191738a95SPaulo Zanoni /*
2862622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2863622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2864622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2865622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2866622364b6SPaulo Zanoni  *
2867622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
286891738a95SPaulo Zanoni  */
2869622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2870622364b6SPaulo Zanoni {
2871622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2872622364b6SPaulo Zanoni 
2873622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2874622364b6SPaulo Zanoni 		return;
2875622364b6SPaulo Zanoni 
2876622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
287791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
287891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
287991738a95SPaulo Zanoni }
288091738a95SPaulo Zanoni 
28817c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
2882d18ea1b5SDaniel Vetter {
2883d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2884d18ea1b5SDaniel Vetter 
2885f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2886a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2887f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2888d18ea1b5SDaniel Vetter }
2889d18ea1b5SDaniel Vetter 
2890c0e09200SDave Airlie /* drm_dma.h hooks
2891c0e09200SDave Airlie */
2892be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
2893036a4a7dSZhenyu Wang {
28942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2895036a4a7dSZhenyu Wang 
28960c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
2897bdfcdb63SDaniel Vetter 
2898f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
2899c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
2900c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2901036a4a7dSZhenyu Wang 
29027c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
2903c650156aSZhenyu Wang 
29041c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
29057d99163dSBen Widawsky }
29067d99163dSBen Widawsky 
290770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
290870591a41SVille Syrjälä {
290970591a41SVille Syrjälä 	enum pipe pipe;
291070591a41SVille Syrjälä 
291170591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
291270591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
291370591a41SVille Syrjälä 
291470591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
291570591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
291670591a41SVille Syrjälä 
291770591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
291870591a41SVille Syrjälä }
291970591a41SVille Syrjälä 
29207e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
29217e231dbeSJesse Barnes {
29222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
29237e231dbeSJesse Barnes 
29247e231dbeSJesse Barnes 	/* VLV magic */
29257e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
29267e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
29277e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
29287e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
29297e231dbeSJesse Barnes 
29307c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
29317e231dbeSJesse Barnes 
29327c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
29337e231dbeSJesse Barnes 
293470591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
29357e231dbeSJesse Barnes }
29367e231dbeSJesse Barnes 
2937d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2938d6e3cca3SDaniel Vetter {
2939d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
2940d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
2941d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
2942d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
2943d6e3cca3SDaniel Vetter }
2944d6e3cca3SDaniel Vetter 
2945823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
2946abd58f01SBen Widawsky {
2947abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2948abd58f01SBen Widawsky 	int pipe;
2949abd58f01SBen Widawsky 
2950abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2951abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2952abd58f01SBen Widawsky 
2953d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
2954abd58f01SBen Widawsky 
2955055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2956f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2957813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2958f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2959abd58f01SBen Widawsky 
2960f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
2961f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
2962f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
2963abd58f01SBen Widawsky 
2964266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
29651c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
2966abd58f01SBen Widawsky }
2967abd58f01SBen Widawsky 
29684c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
29694c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
2970d49bdb0eSPaulo Zanoni {
29711180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2972d49bdb0eSPaulo Zanoni 
297313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
2974d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
2975d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
2976d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
2977d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
29784c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
29794c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
29804c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
29811180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
29824c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
29834c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
29844c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
29851180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
298613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
2987d49bdb0eSPaulo Zanoni }
2988d49bdb0eSPaulo Zanoni 
298943f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
299043f328d7SVille Syrjälä {
299143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
299243f328d7SVille Syrjälä 
299343f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
299443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
299543f328d7SVille Syrjälä 
2996d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
299743f328d7SVille Syrjälä 
299843f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
299943f328d7SVille Syrjälä 
300043f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
300143f328d7SVille Syrjälä 
300270591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
300343f328d7SVille Syrjälä }
300443f328d7SVille Syrjälä 
3005*87a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3006*87a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
3007*87a02106SVille Syrjälä {
3008*87a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3009*87a02106SVille Syrjälä 	struct intel_encoder *encoder;
3010*87a02106SVille Syrjälä 	u32 enabled_irqs = 0;
3011*87a02106SVille Syrjälä 
3012*87a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
3013*87a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3014*87a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
3015*87a02106SVille Syrjälä 
3016*87a02106SVille Syrjälä 	return enabled_irqs;
3017*87a02106SVille Syrjälä }
3018*87a02106SVille Syrjälä 
301982a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
302082a28bcfSDaniel Vetter {
30212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3022*87a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
302382a28bcfSDaniel Vetter 
302482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3025fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3026*87a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
302726951cafSXiong Zhang 	} else if (HAS_PCH_SPT(dev)) {
302826951cafSXiong Zhang 		hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3029*87a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
303082a28bcfSDaniel Vetter 	} else {
3031fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3032*87a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
303382a28bcfSDaniel Vetter 	}
303482a28bcfSDaniel Vetter 
3035fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
303682a28bcfSDaniel Vetter 
30377fe0b973SKeith Packard 	/*
30387fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
30397fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
30407fe0b973SKeith Packard 	 *
30417fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
30427fe0b973SKeith Packard 	 */
30437fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
30447fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
30457fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
30467fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
30477fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
30487fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
304926951cafSXiong Zhang 
305026951cafSXiong Zhang 	/* enable SPT PORTE hot plug */
305126951cafSXiong Zhang 	if (HAS_PCH_SPT(dev)) {
305226951cafSXiong Zhang 		hotplug = I915_READ(PCH_PORT_HOTPLUG2);
305326951cafSXiong Zhang 		hotplug |= PORTE_HOTPLUG_ENABLE;
305426951cafSXiong Zhang 		I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
305526951cafSXiong Zhang 	}
30567fe0b973SKeith Packard }
30577fe0b973SKeith Packard 
3058e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3059e0a20ad7SShashank Sharma {
3060e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3061*87a02106SVille Syrjälä 	u32 hotplug_port;
3062e0a20ad7SShashank Sharma 	u32 hotplug_ctrl;
3063e0a20ad7SShashank Sharma 
3064*87a02106SVille Syrjälä 	hotplug_port = intel_hpd_enabled_irqs(dev, hpd_bxt);
3065e0a20ad7SShashank Sharma 
3066e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3067e0a20ad7SShashank Sharma 
30687f3561beSSonika Jindal 	if (hotplug_port & BXT_DE_PORT_HP_DDIA)
30697f3561beSSonika Jindal 		hotplug_ctrl |= BXT_DDIA_HPD_ENABLE;
3070e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3071e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3072e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3073e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3074e0a20ad7SShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3075e0a20ad7SShashank Sharma 
3076e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3077e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3078e0a20ad7SShashank Sharma 
3079e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3080e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3081e0a20ad7SShashank Sharma 	POSTING_READ(GEN8_DE_PORT_IER);
3082e0a20ad7SShashank Sharma }
3083e0a20ad7SShashank Sharma 
3084d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3085d46da437SPaulo Zanoni {
30862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
308782a28bcfSDaniel Vetter 	u32 mask;
3088d46da437SPaulo Zanoni 
3089692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3090692a04cfSDaniel Vetter 		return;
3091692a04cfSDaniel Vetter 
3092105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
30935c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3094105b122eSPaulo Zanoni 	else
30955c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
30968664281bSPaulo Zanoni 
3097337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3098d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3099d46da437SPaulo Zanoni }
3100d46da437SPaulo Zanoni 
31010a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
31020a9a8c91SDaniel Vetter {
31030a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
31040a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
31050a9a8c91SDaniel Vetter 
31060a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
31070a9a8c91SDaniel Vetter 
31080a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3109040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
31100a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
311135a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
311235a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
31130a9a8c91SDaniel Vetter 	}
31140a9a8c91SDaniel Vetter 
31150a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
31160a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
31170a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
31180a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
31190a9a8c91SDaniel Vetter 	} else {
31200a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
31210a9a8c91SDaniel Vetter 	}
31220a9a8c91SDaniel Vetter 
312335079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
31240a9a8c91SDaniel Vetter 
31250a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
312678e68d36SImre Deak 		/*
312778e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
312878e68d36SImre Deak 		 * itself is enabled/disabled.
312978e68d36SImre Deak 		 */
31300a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
31310a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
31320a9a8c91SDaniel Vetter 
3133605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
313435079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
31350a9a8c91SDaniel Vetter 	}
31360a9a8c91SDaniel Vetter }
31370a9a8c91SDaniel Vetter 
3138f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3139036a4a7dSZhenyu Wang {
31402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31418e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
31428e76f8dcSPaulo Zanoni 
31438e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
31448e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
31458e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
31468e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
31475c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
31488e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
31495c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
31508e76f8dcSPaulo Zanoni 	} else {
31518e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3152ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
31535b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
31545b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
31555b3a856bSDaniel Vetter 				DE_POISON);
31565c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
31575c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
31588e76f8dcSPaulo Zanoni 	}
3159036a4a7dSZhenyu Wang 
31601ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3161036a4a7dSZhenyu Wang 
31620c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
31630c841212SPaulo Zanoni 
3164622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3165622364b6SPaulo Zanoni 
316635079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3167036a4a7dSZhenyu Wang 
31680a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3169036a4a7dSZhenyu Wang 
3170d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
31717fe0b973SKeith Packard 
3172f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
31736005ce42SDaniel Vetter 		/* Enable PCU event interrupts
31746005ce42SDaniel Vetter 		 *
31756005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
31764bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
31774bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3178d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3179f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3180d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3181f97108d1SJesse Barnes 	}
3182f97108d1SJesse Barnes 
3183036a4a7dSZhenyu Wang 	return 0;
3184036a4a7dSZhenyu Wang }
3185036a4a7dSZhenyu Wang 
3186f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3187f8b79e58SImre Deak {
3188f8b79e58SImre Deak 	u32 pipestat_mask;
3189f8b79e58SImre Deak 	u32 iir_mask;
3190120dda4fSVille Syrjälä 	enum pipe pipe;
3191f8b79e58SImre Deak 
3192f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3193f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3194f8b79e58SImre Deak 
3195120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3196120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3197f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3198f8b79e58SImre Deak 
3199f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3200f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3201f8b79e58SImre Deak 
3202120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3203120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3204120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3205f8b79e58SImre Deak 
3206f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3207f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3208f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3209120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3210120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3211f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3212f8b79e58SImre Deak 
3213f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3214f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3215f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
321676e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
321776e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3218f8b79e58SImre Deak }
3219f8b79e58SImre Deak 
3220f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3221f8b79e58SImre Deak {
3222f8b79e58SImre Deak 	u32 pipestat_mask;
3223f8b79e58SImre Deak 	u32 iir_mask;
3224120dda4fSVille Syrjälä 	enum pipe pipe;
3225f8b79e58SImre Deak 
3226f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3227f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
32286c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3229120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3230120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3231f8b79e58SImre Deak 
3232f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3233f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
323476e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3235f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3236f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3237f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3238f8b79e58SImre Deak 
3239f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3240f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3241f8b79e58SImre Deak 
3242120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3243120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3244120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3245f8b79e58SImre Deak 
3246f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3247f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3248120dda4fSVille Syrjälä 
3249120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3250120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3251f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3252f8b79e58SImre Deak }
3253f8b79e58SImre Deak 
3254f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3255f8b79e58SImre Deak {
3256f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3257f8b79e58SImre Deak 
3258f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3259f8b79e58SImre Deak 		return;
3260f8b79e58SImre Deak 
3261f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3262f8b79e58SImre Deak 
3263950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3264f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3265f8b79e58SImre Deak }
3266f8b79e58SImre Deak 
3267f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3268f8b79e58SImre Deak {
3269f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3270f8b79e58SImre Deak 
3271f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3272f8b79e58SImre Deak 		return;
3273f8b79e58SImre Deak 
3274f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3275f8b79e58SImre Deak 
3276950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3277f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3278f8b79e58SImre Deak }
3279f8b79e58SImre Deak 
32800e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
32817e231dbeSJesse Barnes {
3282f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
32837e231dbeSJesse Barnes 
328420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
328520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
328620afbda2SDaniel Vetter 
32877e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
328876e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
328976e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
329076e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
329176e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
32927e231dbeSJesse Barnes 
3293b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3294b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3295d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3296f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3297f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3298d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
32990e6c9a9eSVille Syrjälä }
33000e6c9a9eSVille Syrjälä 
33010e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
33020e6c9a9eSVille Syrjälä {
33030e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
33040e6c9a9eSVille Syrjälä 
33050e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
33067e231dbeSJesse Barnes 
33070a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
33087e231dbeSJesse Barnes 
33097e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
33107e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
33117e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
33127e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
33137e231dbeSJesse Barnes #endif
33147e231dbeSJesse Barnes 
33157e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
331620afbda2SDaniel Vetter 
331720afbda2SDaniel Vetter 	return 0;
331820afbda2SDaniel Vetter }
331920afbda2SDaniel Vetter 
3320abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3321abd58f01SBen Widawsky {
3322abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3323abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3324abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
332573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3326abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
332773d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
332873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3329abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
333073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
333173d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
333273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3333abd58f01SBen Widawsky 		0,
333473d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
333573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3336abd58f01SBen Widawsky 		};
3337abd58f01SBen Widawsky 
33380961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
33399a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
33409a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
334178e68d36SImre Deak 	/*
334278e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
334378e68d36SImre Deak 	 * is enabled/disabled.
334478e68d36SImre Deak 	 */
334578e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
33469a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3347abd58f01SBen Widawsky }
3348abd58f01SBen Widawsky 
3349abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3350abd58f01SBen Widawsky {
3351770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3352770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3353abd58f01SBen Widawsky 	int pipe;
33549e63743eSShashank Sharma 	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3355770de83dSDamien Lespiau 
335688e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3357770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3358770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
33599e63743eSShashank Sharma 		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
336088e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
33619e63743eSShashank Sharma 
33629e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
33639e63743eSShashank Sharma 			de_port_en |= BXT_DE_PORT_GMBUS;
336488e04703SJesse Barnes 	} else
3365770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3366770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3367770de83dSDamien Lespiau 
3368770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3369770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3370770de83dSDamien Lespiau 
337113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
337213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
337313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3374abd58f01SBen Widawsky 
3375055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3376f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3377813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3378813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3379813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
338035079899SPaulo Zanoni 					  de_pipe_enables);
3381abd58f01SBen Widawsky 
33829e63743eSShashank Sharma 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3383abd58f01SBen Widawsky }
3384abd58f01SBen Widawsky 
3385abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3386abd58f01SBen Widawsky {
3387abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3388abd58f01SBen Widawsky 
3389266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3390622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3391622364b6SPaulo Zanoni 
3392abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3393abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3394abd58f01SBen Widawsky 
3395266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3396abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3397abd58f01SBen Widawsky 
3398abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3399abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3400abd58f01SBen Widawsky 
3401abd58f01SBen Widawsky 	return 0;
3402abd58f01SBen Widawsky }
3403abd58f01SBen Widawsky 
340443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
340543f328d7SVille Syrjälä {
340643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
340743f328d7SVille Syrjälä 
3408c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
340943f328d7SVille Syrjälä 
341043f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
341143f328d7SVille Syrjälä 
341243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
341343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
341443f328d7SVille Syrjälä 
341543f328d7SVille Syrjälä 	return 0;
341643f328d7SVille Syrjälä }
341743f328d7SVille Syrjälä 
3418abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3419abd58f01SBen Widawsky {
3420abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3421abd58f01SBen Widawsky 
3422abd58f01SBen Widawsky 	if (!dev_priv)
3423abd58f01SBen Widawsky 		return;
3424abd58f01SBen Widawsky 
3425823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3426abd58f01SBen Widawsky }
3427abd58f01SBen Widawsky 
34288ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
34298ea0be4fSVille Syrjälä {
34308ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
34318ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
34328ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34338ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
34348ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
34358ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34368ea0be4fSVille Syrjälä 
34378ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
34388ea0be4fSVille Syrjälä 
3439c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
34408ea0be4fSVille Syrjälä }
34418ea0be4fSVille Syrjälä 
34427e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
34437e231dbeSJesse Barnes {
34442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34457e231dbeSJesse Barnes 
34467e231dbeSJesse Barnes 	if (!dev_priv)
34477e231dbeSJesse Barnes 		return;
34487e231dbeSJesse Barnes 
3449843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3450843d0e7dSImre Deak 
3451893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3452893fce8eSVille Syrjälä 
34537e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3454f8b79e58SImre Deak 
34558ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
34567e231dbeSJesse Barnes }
34577e231dbeSJesse Barnes 
345843f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
345943f328d7SVille Syrjälä {
346043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
346143f328d7SVille Syrjälä 
346243f328d7SVille Syrjälä 	if (!dev_priv)
346343f328d7SVille Syrjälä 		return;
346443f328d7SVille Syrjälä 
346543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
346643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
346743f328d7SVille Syrjälä 
3468a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
346943f328d7SVille Syrjälä 
3470a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
347143f328d7SVille Syrjälä 
3472c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
347343f328d7SVille Syrjälä }
347443f328d7SVille Syrjälä 
3475f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3476036a4a7dSZhenyu Wang {
34772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34784697995bSJesse Barnes 
34794697995bSJesse Barnes 	if (!dev_priv)
34804697995bSJesse Barnes 		return;
34814697995bSJesse Barnes 
3482be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3483036a4a7dSZhenyu Wang }
3484036a4a7dSZhenyu Wang 
3485c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3486c2798b19SChris Wilson {
34872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3488c2798b19SChris Wilson 	int pipe;
3489c2798b19SChris Wilson 
3490055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3491c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3492c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3493c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3494c2798b19SChris Wilson 	POSTING_READ16(IER);
3495c2798b19SChris Wilson }
3496c2798b19SChris Wilson 
3497c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3498c2798b19SChris Wilson {
34992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3500c2798b19SChris Wilson 
3501c2798b19SChris Wilson 	I915_WRITE16(EMR,
3502c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3503c2798b19SChris Wilson 
3504c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3505c2798b19SChris Wilson 	dev_priv->irq_mask =
3506c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3507c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3508c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
350937ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3510c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3511c2798b19SChris Wilson 
3512c2798b19SChris Wilson 	I915_WRITE16(IER,
3513c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3514c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3515c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3516c2798b19SChris Wilson 	POSTING_READ16(IER);
3517c2798b19SChris Wilson 
3518379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3519379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3520d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3521755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3522755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3523d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3524379ef82dSDaniel Vetter 
3525c2798b19SChris Wilson 	return 0;
3526c2798b19SChris Wilson }
3527c2798b19SChris Wilson 
352890a72f87SVille Syrjälä /*
352990a72f87SVille Syrjälä  * Returns true when a page flip has completed.
353090a72f87SVille Syrjälä  */
353190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
35321f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
353390a72f87SVille Syrjälä {
35342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35351f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
353690a72f87SVille Syrjälä 
35378d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
353890a72f87SVille Syrjälä 		return false;
353990a72f87SVille Syrjälä 
354090a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3541d6bbafa1SChris Wilson 		goto check_page_flip;
354290a72f87SVille Syrjälä 
354390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
354490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
354590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
354690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
354790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
354890a72f87SVille Syrjälä 	 */
354990a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3550d6bbafa1SChris Wilson 		goto check_page_flip;
355190a72f87SVille Syrjälä 
35527d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
355390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
355490a72f87SVille Syrjälä 	return true;
3555d6bbafa1SChris Wilson 
3556d6bbafa1SChris Wilson check_page_flip:
3557d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3558d6bbafa1SChris Wilson 	return false;
355990a72f87SVille Syrjälä }
356090a72f87SVille Syrjälä 
3561ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3562c2798b19SChris Wilson {
356345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
35642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3565c2798b19SChris Wilson 	u16 iir, new_iir;
3566c2798b19SChris Wilson 	u32 pipe_stats[2];
3567c2798b19SChris Wilson 	int pipe;
3568c2798b19SChris Wilson 	u16 flip_mask =
3569c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3570c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3571c2798b19SChris Wilson 
35722dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
35732dd2a883SImre Deak 		return IRQ_NONE;
35742dd2a883SImre Deak 
3575c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3576c2798b19SChris Wilson 	if (iir == 0)
3577c2798b19SChris Wilson 		return IRQ_NONE;
3578c2798b19SChris Wilson 
3579c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3580c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3581c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3582c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3583c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3584c2798b19SChris Wilson 		 */
3585222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3586c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3587aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3588c2798b19SChris Wilson 
3589055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3590c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3591c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3592c2798b19SChris Wilson 
3593c2798b19SChris Wilson 			/*
3594c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3595c2798b19SChris Wilson 			 */
35962d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3597c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3598c2798b19SChris Wilson 		}
3599222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3600c2798b19SChris Wilson 
3601c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3602c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3603c2798b19SChris Wilson 
3604c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
360574cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3606c2798b19SChris Wilson 
3607055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
36081f1c2e24SVille Syrjälä 			int plane = pipe;
36093a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
36101f1c2e24SVille Syrjälä 				plane = !plane;
36111f1c2e24SVille Syrjälä 
36124356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
36131f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
36141f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3615c2798b19SChris Wilson 
36164356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3617277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
36182d9d2b0bSVille Syrjälä 
36191f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
36201f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
36211f7247c0SDaniel Vetter 								    pipe);
36224356d586SDaniel Vetter 		}
3623c2798b19SChris Wilson 
3624c2798b19SChris Wilson 		iir = new_iir;
3625c2798b19SChris Wilson 	}
3626c2798b19SChris Wilson 
3627c2798b19SChris Wilson 	return IRQ_HANDLED;
3628c2798b19SChris Wilson }
3629c2798b19SChris Wilson 
3630c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3631c2798b19SChris Wilson {
36322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3633c2798b19SChris Wilson 	int pipe;
3634c2798b19SChris Wilson 
3635055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3636c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3637c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3638c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3639c2798b19SChris Wilson 	}
3640c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3641c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3642c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3643c2798b19SChris Wilson }
3644c2798b19SChris Wilson 
3645a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3646a266c7d5SChris Wilson {
36472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3648a266c7d5SChris Wilson 	int pipe;
3649a266c7d5SChris Wilson 
3650a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3651a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3652a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3653a266c7d5SChris Wilson 	}
3654a266c7d5SChris Wilson 
365500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3656055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3657a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3658a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3659a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3660a266c7d5SChris Wilson 	POSTING_READ(IER);
3661a266c7d5SChris Wilson }
3662a266c7d5SChris Wilson 
3663a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3664a266c7d5SChris Wilson {
36652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
366638bde180SChris Wilson 	u32 enable_mask;
3667a266c7d5SChris Wilson 
366838bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
366938bde180SChris Wilson 
367038bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
367138bde180SChris Wilson 	dev_priv->irq_mask =
367238bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
367338bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
367438bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
367538bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
367637ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
367738bde180SChris Wilson 
367838bde180SChris Wilson 	enable_mask =
367938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
368038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
368138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
368238bde180SChris Wilson 		I915_USER_INTERRUPT;
368338bde180SChris Wilson 
3684a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
368520afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
368620afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
368720afbda2SDaniel Vetter 
3688a266c7d5SChris Wilson 		/* Enable in IER... */
3689a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3690a266c7d5SChris Wilson 		/* and unmask in IMR */
3691a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3692a266c7d5SChris Wilson 	}
3693a266c7d5SChris Wilson 
3694a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3695a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3696a266c7d5SChris Wilson 	POSTING_READ(IER);
3697a266c7d5SChris Wilson 
3698f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
369920afbda2SDaniel Vetter 
3700379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3701379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3702d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3703755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3704755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3705d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3706379ef82dSDaniel Vetter 
370720afbda2SDaniel Vetter 	return 0;
370820afbda2SDaniel Vetter }
370920afbda2SDaniel Vetter 
371090a72f87SVille Syrjälä /*
371190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
371290a72f87SVille Syrjälä  */
371390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
371490a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
371590a72f87SVille Syrjälä {
37162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
371790a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
371890a72f87SVille Syrjälä 
37198d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
372090a72f87SVille Syrjälä 		return false;
372190a72f87SVille Syrjälä 
372290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3723d6bbafa1SChris Wilson 		goto check_page_flip;
372490a72f87SVille Syrjälä 
372590a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
372690a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
372790a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
372890a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
372990a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
373090a72f87SVille Syrjälä 	 */
373190a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3732d6bbafa1SChris Wilson 		goto check_page_flip;
373390a72f87SVille Syrjälä 
37347d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
373590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
373690a72f87SVille Syrjälä 	return true;
3737d6bbafa1SChris Wilson 
3738d6bbafa1SChris Wilson check_page_flip:
3739d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3740d6bbafa1SChris Wilson 	return false;
374190a72f87SVille Syrjälä }
374290a72f87SVille Syrjälä 
3743ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3744a266c7d5SChris Wilson {
374545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37478291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
374838bde180SChris Wilson 	u32 flip_mask =
374938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
375038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
375138bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3752a266c7d5SChris Wilson 
37532dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37542dd2a883SImre Deak 		return IRQ_NONE;
37552dd2a883SImre Deak 
3756a266c7d5SChris Wilson 	iir = I915_READ(IIR);
375738bde180SChris Wilson 	do {
375838bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
37598291ee90SChris Wilson 		bool blc_event = false;
3760a266c7d5SChris Wilson 
3761a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3762a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3763a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3764a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3765a266c7d5SChris Wilson 		 */
3766222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3767a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3768aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3769a266c7d5SChris Wilson 
3770055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3771a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3772a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3773a266c7d5SChris Wilson 
377438bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3775a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3776a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
377738bde180SChris Wilson 				irq_received = true;
3778a266c7d5SChris Wilson 			}
3779a266c7d5SChris Wilson 		}
3780222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3781a266c7d5SChris Wilson 
3782a266c7d5SChris Wilson 		if (!irq_received)
3783a266c7d5SChris Wilson 			break;
3784a266c7d5SChris Wilson 
3785a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
378616c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
378716c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
378816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3789a266c7d5SChris Wilson 
379038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3791a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3792a266c7d5SChris Wilson 
3793a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
379474cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3795a266c7d5SChris Wilson 
3796055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
379738bde180SChris Wilson 			int plane = pipe;
37983a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
379938bde180SChris Wilson 				plane = !plane;
38005e2032d4SVille Syrjälä 
380190a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
380290a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
380390a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3804a266c7d5SChris Wilson 
3805a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3806a266c7d5SChris Wilson 				blc_event = true;
38074356d586SDaniel Vetter 
38084356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3809277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38102d9d2b0bSVille Syrjälä 
38111f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38121f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38131f7247c0SDaniel Vetter 								    pipe);
3814a266c7d5SChris Wilson 		}
3815a266c7d5SChris Wilson 
3816a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3817a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3818a266c7d5SChris Wilson 
3819a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3820a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3821a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3822a266c7d5SChris Wilson 		 * we would never get another interrupt.
3823a266c7d5SChris Wilson 		 *
3824a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3825a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3826a266c7d5SChris Wilson 		 * another one.
3827a266c7d5SChris Wilson 		 *
3828a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3829a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3830a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3831a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3832a266c7d5SChris Wilson 		 * stray interrupts.
3833a266c7d5SChris Wilson 		 */
383438bde180SChris Wilson 		ret = IRQ_HANDLED;
3835a266c7d5SChris Wilson 		iir = new_iir;
383638bde180SChris Wilson 	} while (iir & ~flip_mask);
3837a266c7d5SChris Wilson 
3838a266c7d5SChris Wilson 	return ret;
3839a266c7d5SChris Wilson }
3840a266c7d5SChris Wilson 
3841a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3842a266c7d5SChris Wilson {
38432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3844a266c7d5SChris Wilson 	int pipe;
3845a266c7d5SChris Wilson 
3846a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3847a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3848a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3849a266c7d5SChris Wilson 	}
3850a266c7d5SChris Wilson 
385100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3852055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
385355b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3854a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
385555b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
385655b39755SChris Wilson 	}
3857a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3858a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3859a266c7d5SChris Wilson 
3860a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3861a266c7d5SChris Wilson }
3862a266c7d5SChris Wilson 
3863a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3864a266c7d5SChris Wilson {
38652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3866a266c7d5SChris Wilson 	int pipe;
3867a266c7d5SChris Wilson 
3868a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3869a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3870a266c7d5SChris Wilson 
3871a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3872055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3873a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3874a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3875a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3876a266c7d5SChris Wilson 	POSTING_READ(IER);
3877a266c7d5SChris Wilson }
3878a266c7d5SChris Wilson 
3879a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3880a266c7d5SChris Wilson {
38812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3882bbba0a97SChris Wilson 	u32 enable_mask;
3883a266c7d5SChris Wilson 	u32 error_mask;
3884a266c7d5SChris Wilson 
3885a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3886bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3887adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3888bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3889bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3890bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3891bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3892bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3893bbba0a97SChris Wilson 
3894bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
389521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
389621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3897bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3898bbba0a97SChris Wilson 
3899bbba0a97SChris Wilson 	if (IS_G4X(dev))
3900bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3901a266c7d5SChris Wilson 
3902b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3903b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3904d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3905755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3906755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3907755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3908d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3909a266c7d5SChris Wilson 
3910a266c7d5SChris Wilson 	/*
3911a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3912a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3913a266c7d5SChris Wilson 	 */
3914a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3915a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3916a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3917a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3918a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3919a266c7d5SChris Wilson 	} else {
3920a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3921a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3922a266c7d5SChris Wilson 	}
3923a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3924a266c7d5SChris Wilson 
3925a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3926a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3927a266c7d5SChris Wilson 	POSTING_READ(IER);
3928a266c7d5SChris Wilson 
392920afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
393020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
393120afbda2SDaniel Vetter 
3932f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
393320afbda2SDaniel Vetter 
393420afbda2SDaniel Vetter 	return 0;
393520afbda2SDaniel Vetter }
393620afbda2SDaniel Vetter 
3937bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
393820afbda2SDaniel Vetter {
39392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
394020afbda2SDaniel Vetter 	u32 hotplug_en;
394120afbda2SDaniel Vetter 
3942b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3943b5ea2d56SDaniel Vetter 
3944bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3945bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3946adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3947e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
3948*87a02106SVille Syrjälä 	hotplug_en |= intel_hpd_enabled_irqs(dev, hpd_mask_i915);
3949a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3950a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3951a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3952a266c7d5SChris Wilson 	*/
3953a266c7d5SChris Wilson 	if (IS_G4X(dev))
3954a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
395585fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3956a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3957a266c7d5SChris Wilson 
3958a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
3959a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3960a266c7d5SChris Wilson }
3961a266c7d5SChris Wilson 
3962ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3963a266c7d5SChris Wilson {
396445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3966a266c7d5SChris Wilson 	u32 iir, new_iir;
3967a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3968a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
396921ad8330SVille Syrjälä 	u32 flip_mask =
397021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
397121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3972a266c7d5SChris Wilson 
39732dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39742dd2a883SImre Deak 		return IRQ_NONE;
39752dd2a883SImre Deak 
3976a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3977a266c7d5SChris Wilson 
3978a266c7d5SChris Wilson 	for (;;) {
3979501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
39802c8ba29fSChris Wilson 		bool blc_event = false;
39812c8ba29fSChris Wilson 
3982a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3983a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3984a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3985a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3986a266c7d5SChris Wilson 		 */
3987222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3988a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3989aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3990a266c7d5SChris Wilson 
3991055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3992a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3993a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3994a266c7d5SChris Wilson 
3995a266c7d5SChris Wilson 			/*
3996a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3997a266c7d5SChris Wilson 			 */
3998a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3999a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4000501e01d7SVille Syrjälä 				irq_received = true;
4001a266c7d5SChris Wilson 			}
4002a266c7d5SChris Wilson 		}
4003222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4004a266c7d5SChris Wilson 
4005a266c7d5SChris Wilson 		if (!irq_received)
4006a266c7d5SChris Wilson 			break;
4007a266c7d5SChris Wilson 
4008a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
401116c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
401216c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4013a266c7d5SChris Wilson 
401421ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4015a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4016a266c7d5SChris Wilson 
4017a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
401874cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4019a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
402074cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4021a266c7d5SChris Wilson 
4022055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
40232c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
402490a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
402590a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4026a266c7d5SChris Wilson 
4027a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4028a266c7d5SChris Wilson 				blc_event = true;
40294356d586SDaniel Vetter 
40304356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4031277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4032a266c7d5SChris Wilson 
40331f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40341f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
40352d9d2b0bSVille Syrjälä 		}
4036a266c7d5SChris Wilson 
4037a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4038a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4039a266c7d5SChris Wilson 
4040515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4041515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4042515ac2bbSDaniel Vetter 
4043a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4044a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4045a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4046a266c7d5SChris Wilson 		 * we would never get another interrupt.
4047a266c7d5SChris Wilson 		 *
4048a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4049a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4050a266c7d5SChris Wilson 		 * another one.
4051a266c7d5SChris Wilson 		 *
4052a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4053a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4054a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4055a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4056a266c7d5SChris Wilson 		 * stray interrupts.
4057a266c7d5SChris Wilson 		 */
4058a266c7d5SChris Wilson 		iir = new_iir;
4059a266c7d5SChris Wilson 	}
4060a266c7d5SChris Wilson 
4061a266c7d5SChris Wilson 	return ret;
4062a266c7d5SChris Wilson }
4063a266c7d5SChris Wilson 
4064a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4065a266c7d5SChris Wilson {
40662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4067a266c7d5SChris Wilson 	int pipe;
4068a266c7d5SChris Wilson 
4069a266c7d5SChris Wilson 	if (!dev_priv)
4070a266c7d5SChris Wilson 		return;
4071a266c7d5SChris Wilson 
4072a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4073a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4074a266c7d5SChris Wilson 
4075a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4076055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4077a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4078a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4079a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4080a266c7d5SChris Wilson 
4081055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4082a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4083a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4084a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4085a266c7d5SChris Wilson }
4086a266c7d5SChris Wilson 
4087fca52a55SDaniel Vetter /**
4088fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4089fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4090fca52a55SDaniel Vetter  *
4091fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4092fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4093fca52a55SDaniel Vetter  */
4094b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4095f71d4af4SJesse Barnes {
4096b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
40978b2e326dSChris Wilson 
409877913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
409977913b39SJani Nikula 
4100c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4101a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
41028b2e326dSChris Wilson 
4103a6706b45SDeepak S 	/* Let's track the enabled rps events */
4104b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
41056c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
41066f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
410731685c25SDeepak S 	else
4108a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4109a6706b45SDeepak S 
4110737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4111737b1506SChris Wilson 			  i915_hangcheck_elapsed);
411261bac78eSDaniel Vetter 
411397a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
41149ee32feaSDaniel Vetter 
4115b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
41164cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
41174cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4118b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4119f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4120f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4121391f75e2SVille Syrjälä 	} else {
4122391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4123391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4124f71d4af4SJesse Barnes 	}
4125f71d4af4SJesse Barnes 
412621da2700SVille Syrjälä 	/*
412721da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
412821da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
412921da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
413021da2700SVille Syrjälä 	 */
4131b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
413221da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
413321da2700SVille Syrjälä 
4134f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4135f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4136f71d4af4SJesse Barnes 
4137b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
413843f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
413943f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
414043f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
414143f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
414243f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
414343f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
414443f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4145b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
41467e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
41477e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
41487e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
41497e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
41507e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
41517e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4152fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4153b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4154abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4155723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4156abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4157abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4158abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4159abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4160e0a20ad7SShashank Sharma 		if (HAS_PCH_SPLIT(dev))
4161abd58f01SBen Widawsky 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4162e0a20ad7SShashank Sharma 		else
4163e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4164f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4165f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4166723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4167f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4168f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4169f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4170f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
417182a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4172f71d4af4SJesse Barnes 	} else {
4173b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4174c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4175c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4176c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4177c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4178b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4179a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4180a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4181a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4182a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4183c2798b19SChris Wilson 		} else {
4184a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4185a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4186a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4187a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4188c2798b19SChris Wilson 		}
4189778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4190778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4191f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4192f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4193f71d4af4SJesse Barnes 	}
4194f71d4af4SJesse Barnes }
419520afbda2SDaniel Vetter 
4196fca52a55SDaniel Vetter /**
4197fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4198fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4199fca52a55SDaniel Vetter  *
4200fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4201fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4202fca52a55SDaniel Vetter  *
4203fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4204fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4205fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4206fca52a55SDaniel Vetter  */
42072aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
42082aeb7d3aSDaniel Vetter {
42092aeb7d3aSDaniel Vetter 	/*
42102aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
42112aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
42122aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
42132aeb7d3aSDaniel Vetter 	 */
42142aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
42152aeb7d3aSDaniel Vetter 
42162aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
42172aeb7d3aSDaniel Vetter }
42182aeb7d3aSDaniel Vetter 
4219fca52a55SDaniel Vetter /**
4220fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4221fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4222fca52a55SDaniel Vetter  *
4223fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4224fca52a55SDaniel Vetter  * resources acquired in the init functions.
4225fca52a55SDaniel Vetter  */
42262aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
42272aeb7d3aSDaniel Vetter {
42282aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
42292aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
42302aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
42312aeb7d3aSDaniel Vetter }
42322aeb7d3aSDaniel Vetter 
4233fca52a55SDaniel Vetter /**
4234fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4235fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4236fca52a55SDaniel Vetter  *
4237fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4238fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4239fca52a55SDaniel Vetter  */
4240b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4241c67a470bSPaulo Zanoni {
4242b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
42432aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
42442dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4245c67a470bSPaulo Zanoni }
4246c67a470bSPaulo Zanoni 
4247fca52a55SDaniel Vetter /**
4248fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4249fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4250fca52a55SDaniel Vetter  *
4251fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4252fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4253fca52a55SDaniel Vetter  */
4254b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4255c67a470bSPaulo Zanoni {
42562aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4257b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4258b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4259c67a470bSPaulo Zanoni }
4260