1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 442239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 45cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 46d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 473e7abf81SAndi Shyti #include "gt/intel_rps.h" 482239e6dfSDaniele Ceraolo Spurio 49c0e09200SDave Airlie #include "i915_drv.h" 50440e2b3dSJani Nikula #include "i915_irq.h" 511c5d22f7SChris Wilson #include "i915_trace.h" 52d13616dbSJani Nikula #include "intel_pm.h" 53c0e09200SDave Airlie 54fca52a55SDaniel Vetter /** 55fca52a55SDaniel Vetter * DOC: interrupt handling 56fca52a55SDaniel Vetter * 57fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 58fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 59fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 60fca52a55SDaniel Vetter */ 61fca52a55SDaniel Vetter 6248ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6348ef15d3SJosé Roberto de Souza 64e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 65e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 66e4ce95aaSVille Syrjälä }; 67e4ce95aaSVille Syrjälä 6823bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 6923bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7023bb4cb5SVille Syrjälä }; 7123bb4cb5SVille Syrjälä 723a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 733a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 743a3b3c7dSVille Syrjälä }; 753a3b3c7dSVille Syrjälä 767c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 77e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 78e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 79e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 817203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 82e5868a31SEgbert Eich }; 83e5868a31SEgbert Eich 847c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8673c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 87e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 897203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 90e5868a31SEgbert Eich }; 91e5868a31SEgbert Eich 9226951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9374c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9426951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9526951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 977203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 9826951cafSXiong Zhang }; 9926951cafSXiong Zhang 1007c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 101e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 102e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1067203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich }; 108e5868a31SEgbert Eich 1097c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 110e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 111e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 112e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 114e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1157203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 116e5868a31SEgbert Eich }; 117e5868a31SEgbert Eich 1184bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 119e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 120e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 121e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 123e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1247203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 125e5868a31SEgbert Eich }; 126e5868a31SEgbert Eich 127e0a20ad7SShashank Sharma /* BXT hpd list */ 128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1297f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 130e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 1317203d49cSVille Syrjälä [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC, 132e0a20ad7SShashank Sharma }; 133e0a20ad7SShashank Sharma 134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 135b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 136b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 137b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 1387203d49cSVille Syrjälä [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 139121e758eSDhinakaran Pandiyan }; 140121e758eSDhinakaran Pandiyan 14148ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = { 14248ef15d3SJosé Roberto de Souza [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 14348ef15d3SJosé Roberto de Souza [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 14448ef15d3SJosé Roberto de Souza [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 14548ef15d3SJosé Roberto de Souza [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 14648ef15d3SJosé Roberto de Souza [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG, 1477203d49cSVille Syrjälä [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG, 14848ef15d3SJosé Roberto de Souza }; 14948ef15d3SJosé Roberto de Souza 15031604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 151b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 152b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 153b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 154b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 155b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 156b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 15731604222SAnusha Srivatsa }; 15831604222SAnusha Srivatsa 15952dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = { 160b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 161b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 162b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 163b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 164b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 165b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 166b32821c0SLucas De Marchi [HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 167b32821c0SLucas De Marchi [HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 168b32821c0SLucas De Marchi [HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 16952dfdba0SLucas De Marchi }; 17052dfdba0SLucas De Marchi 171aca9310aSAnshuman Gupta static void 172aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 173aca9310aSAnshuman Gupta { 174aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 175aca9310aSAnshuman Gupta 176aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 177aca9310aSAnshuman Gupta } 178aca9310aSAnshuman Gupta 179cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 18068eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 18168eb49b1SPaulo Zanoni { 18265f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 18365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 18468eb49b1SPaulo Zanoni 18565f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 18668eb49b1SPaulo Zanoni 1875c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 18865f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 19065f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 19165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 19268eb49b1SPaulo Zanoni } 1935c502442SPaulo Zanoni 194cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 19568eb49b1SPaulo Zanoni { 19665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 19765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 198a9d356a6SPaulo Zanoni 19965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 20068eb49b1SPaulo Zanoni 20168eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 20265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 20365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 20465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 20565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 20668eb49b1SPaulo Zanoni } 20768eb49b1SPaulo Zanoni 208337ba017SPaulo Zanoni /* 209337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 210337ba017SPaulo Zanoni */ 21165f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 212b51a2842SVille Syrjälä { 21365f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 214b51a2842SVille Syrjälä 215b51a2842SVille Syrjälä if (val == 0) 216b51a2842SVille Syrjälä return; 217b51a2842SVille Syrjälä 218a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 219a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 220f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 22165f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 22265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 22365f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 22465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 225b51a2842SVille Syrjälä } 226337ba017SPaulo Zanoni 22765f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 228e9e9848aSVille Syrjälä { 22965f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 230e9e9848aSVille Syrjälä 231e9e9848aSVille Syrjälä if (val == 0) 232e9e9848aSVille Syrjälä return; 233e9e9848aSVille Syrjälä 234a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 235a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2369d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 23765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 24065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 241e9e9848aSVille Syrjälä } 242e9e9848aSVille Syrjälä 243cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 24468eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 24568eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 24668eb49b1SPaulo Zanoni i915_reg_t iir) 24768eb49b1SPaulo Zanoni { 24865f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 24935079899SPaulo Zanoni 25065f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 25165f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 25265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 25368eb49b1SPaulo Zanoni } 25435079899SPaulo Zanoni 255cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2562918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 25768eb49b1SPaulo Zanoni { 25865f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 25968eb49b1SPaulo Zanoni 26065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 26165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 26265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 26368eb49b1SPaulo Zanoni } 26468eb49b1SPaulo Zanoni 2650706f17cSEgbert Eich /* For display hotplug interrupt */ 2660706f17cSEgbert Eich static inline void 2670706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 268a9c287c9SJani Nikula u32 mask, 269a9c287c9SJani Nikula u32 bits) 2700706f17cSEgbert Eich { 271a9c287c9SJani Nikula u32 val; 2720706f17cSEgbert Eich 27367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 27448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 2750706f17cSEgbert Eich 2760706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2770706f17cSEgbert Eich val &= ~mask; 2780706f17cSEgbert Eich val |= bits; 2790706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2800706f17cSEgbert Eich } 2810706f17cSEgbert Eich 2820706f17cSEgbert Eich /** 2830706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2840706f17cSEgbert Eich * @dev_priv: driver private 2850706f17cSEgbert Eich * @mask: bits to update 2860706f17cSEgbert Eich * @bits: bits to enable 2870706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2880706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2890706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2900706f17cSEgbert Eich * function is usually not called from a context where the lock is 2910706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2920706f17cSEgbert Eich * version is also available. 2930706f17cSEgbert Eich */ 2940706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 295a9c287c9SJani Nikula u32 mask, 296a9c287c9SJani Nikula u32 bits) 2970706f17cSEgbert Eich { 2980706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2990706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3000706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3010706f17cSEgbert Eich } 3020706f17cSEgbert Eich 303d9dc34f1SVille Syrjälä /** 304d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 305d9dc34f1SVille Syrjälä * @dev_priv: driver private 306d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 307d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 308d9dc34f1SVille Syrjälä */ 309fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 310a9c287c9SJani Nikula u32 interrupt_mask, 311a9c287c9SJani Nikula u32 enabled_irq_mask) 312036a4a7dSZhenyu Wang { 313a9c287c9SJani Nikula u32 new_val; 314d9dc34f1SVille Syrjälä 31567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3164bc9d430SDaniel Vetter 31748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 318d9dc34f1SVille Syrjälä 31948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 320c67a470bSPaulo Zanoni return; 321c67a470bSPaulo Zanoni 322d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 323d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 324d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 325d9dc34f1SVille Syrjälä 326d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 327d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3281ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3293143a2bfSChris Wilson POSTING_READ(DEIMR); 330036a4a7dSZhenyu Wang } 331036a4a7dSZhenyu Wang } 332036a4a7dSZhenyu Wang 3330961021aSBen Widawsky /** 3343a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3353a3b3c7dSVille Syrjälä * @dev_priv: driver private 3363a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3373a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3383a3b3c7dSVille Syrjälä */ 3393a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 340a9c287c9SJani Nikula u32 interrupt_mask, 341a9c287c9SJani Nikula u32 enabled_irq_mask) 3423a3b3c7dSVille Syrjälä { 343a9c287c9SJani Nikula u32 new_val; 344a9c287c9SJani Nikula u32 old_val; 3453a3b3c7dSVille Syrjälä 34667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3473a3b3c7dSVille Syrjälä 34848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3493a3b3c7dSVille Syrjälä 35048a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3513a3b3c7dSVille Syrjälä return; 3523a3b3c7dSVille Syrjälä 3533a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3543a3b3c7dSVille Syrjälä 3553a3b3c7dSVille Syrjälä new_val = old_val; 3563a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3573a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3583a3b3c7dSVille Syrjälä 3593a3b3c7dSVille Syrjälä if (new_val != old_val) { 3603a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3613a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3623a3b3c7dSVille Syrjälä } 3633a3b3c7dSVille Syrjälä } 3643a3b3c7dSVille Syrjälä 3653a3b3c7dSVille Syrjälä /** 366013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 367013d3752SVille Syrjälä * @dev_priv: driver private 368013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 369013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 370013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 371013d3752SVille Syrjälä */ 372013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 373013d3752SVille Syrjälä enum pipe pipe, 374a9c287c9SJani Nikula u32 interrupt_mask, 375a9c287c9SJani Nikula u32 enabled_irq_mask) 376013d3752SVille Syrjälä { 377a9c287c9SJani Nikula u32 new_val; 378013d3752SVille Syrjälä 37967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 380013d3752SVille Syrjälä 38148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 382013d3752SVille Syrjälä 38348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 384013d3752SVille Syrjälä return; 385013d3752SVille Syrjälä 386013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 387013d3752SVille Syrjälä new_val &= ~interrupt_mask; 388013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 389013d3752SVille Syrjälä 390013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 391013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 392013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 393013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 394013d3752SVille Syrjälä } 395013d3752SVille Syrjälä } 396013d3752SVille Syrjälä 397013d3752SVille Syrjälä /** 398fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 399fee884edSDaniel Vetter * @dev_priv: driver private 400fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 401fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 402fee884edSDaniel Vetter */ 40347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 404a9c287c9SJani Nikula u32 interrupt_mask, 405a9c287c9SJani Nikula u32 enabled_irq_mask) 406fee884edSDaniel Vetter { 407a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 408fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 409fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 410fee884edSDaniel Vetter 41148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 41215a17aaeSDaniel Vetter 41367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 414fee884edSDaniel Vetter 41548a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 416c67a470bSPaulo Zanoni return; 417c67a470bSPaulo Zanoni 418fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 419fee884edSDaniel Vetter POSTING_READ(SDEIMR); 420fee884edSDaniel Vetter } 4218664281bSPaulo Zanoni 4226b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4236b12ca56SVille Syrjälä enum pipe pipe) 4247c463586SKeith Packard { 4256b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 42610c59c51SImre Deak u32 enable_mask = status_mask << 16; 42710c59c51SImre Deak 4286b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4296b12ca56SVille Syrjälä 4306b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4316b12ca56SVille Syrjälä goto out; 4326b12ca56SVille Syrjälä 43310c59c51SImre Deak /* 434724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 435724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 43610c59c51SImre Deak */ 43748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 43848a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 43910c59c51SImre Deak return 0; 440724a6905SVille Syrjälä /* 441724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 442724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 443724a6905SVille Syrjälä */ 44448a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 44548a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 446724a6905SVille Syrjälä return 0; 44710c59c51SImre Deak 44810c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44910c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 45010c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 45110c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 45210c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 45310c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 45410c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 45510c59c51SImre Deak 4566b12ca56SVille Syrjälä out: 45748a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 45848a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4596b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4606b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4616b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4626b12ca56SVille Syrjälä 46310c59c51SImre Deak return enable_mask; 46410c59c51SImre Deak } 46510c59c51SImre Deak 4666b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4676b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 468755e9019SImre Deak { 4696b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 470755e9019SImre Deak u32 enable_mask; 471755e9019SImre Deak 47248a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4736b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4746b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4756b12ca56SVille Syrjälä 4766b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 47748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 4786b12ca56SVille Syrjälä 4796b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 4806b12ca56SVille Syrjälä return; 4816b12ca56SVille Syrjälä 4826b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 4836b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 4846b12ca56SVille Syrjälä 4856b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 4866b12ca56SVille Syrjälä POSTING_READ(reg); 487755e9019SImre Deak } 488755e9019SImre Deak 4896b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 4906b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 491755e9019SImre Deak { 4926b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 493755e9019SImre Deak u32 enable_mask; 494755e9019SImre Deak 49548a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4966b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4976b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4986b12ca56SVille Syrjälä 4996b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 50048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5016b12ca56SVille Syrjälä 5026b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5036b12ca56SVille Syrjälä return; 5046b12ca56SVille Syrjälä 5056b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5066b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5076b12ca56SVille Syrjälä 5086b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5096b12ca56SVille Syrjälä POSTING_READ(reg); 510755e9019SImre Deak } 511755e9019SImre Deak 512f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 513f3e30485SVille Syrjälä { 514f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 515f3e30485SVille Syrjälä return false; 516f3e30485SVille Syrjälä 517f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 518f3e30485SVille Syrjälä } 519f3e30485SVille Syrjälä 520c0e09200SDave Airlie /** 521f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 52214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 52301c66889SZhao Yakui */ 52491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 52501c66889SZhao Yakui { 526f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 527f49e38ddSJani Nikula return; 528f49e38ddSJani Nikula 52913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 53001c66889SZhao Yakui 531755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 53291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5333b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 534755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5351ec14ad3SChris Wilson 53613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 53701c66889SZhao Yakui } 53801c66889SZhao Yakui 539f75f3746SVille Syrjälä /* 540f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 541f75f3746SVille Syrjälä * around the vertical blanking period. 542f75f3746SVille Syrjälä * 543f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 544f75f3746SVille Syrjälä * vblank_start >= 3 545f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 546f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 547f75f3746SVille Syrjälä * vtotal = vblank_start + 3 548f75f3746SVille Syrjälä * 549f75f3746SVille Syrjälä * start of vblank: 550f75f3746SVille Syrjälä * latch double buffered registers 551f75f3746SVille Syrjälä * increment frame counter (ctg+) 552f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 553f75f3746SVille Syrjälä * | 554f75f3746SVille Syrjälä * | frame start: 555f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 556f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 557f75f3746SVille Syrjälä * | | 558f75f3746SVille Syrjälä * | | start of vsync: 559f75f3746SVille Syrjälä * | | generate vsync interrupt 560f75f3746SVille Syrjälä * | | | 561f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 562f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 563f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 564f75f3746SVille Syrjälä * | | <----vs-----> | 565f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 566f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 567f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 568f75f3746SVille Syrjälä * | | | 569f75f3746SVille Syrjälä * last visible pixel first visible pixel 570f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 571f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 572f75f3746SVille Syrjälä * 573f75f3746SVille Syrjälä * x = horizontal active 574f75f3746SVille Syrjälä * _ = horizontal blanking 575f75f3746SVille Syrjälä * hs = horizontal sync 576f75f3746SVille Syrjälä * va = vertical active 577f75f3746SVille Syrjälä * vb = vertical blanking 578f75f3746SVille Syrjälä * vs = vertical sync 579f75f3746SVille Syrjälä * vbs = vblank_start (number) 580f75f3746SVille Syrjälä * 581f75f3746SVille Syrjälä * Summary: 582f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 583f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 584f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 585f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 586f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 587f75f3746SVille Syrjälä */ 588f75f3746SVille Syrjälä 58942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 59042f52ef8SKeith Packard * we use as a pipe index 59142f52ef8SKeith Packard */ 59208fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 5930a3e67a4SJesse Barnes { 59408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 59508fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 59632db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 59708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 598f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 5990b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 600694e409dSVille Syrjälä unsigned long irqflags; 601391f75e2SVille Syrjälä 60232db0b65SVille Syrjälä /* 60332db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 60432db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 60532db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 60632db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 60732db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 60832db0b65SVille Syrjälä * is still in a working state. However the core vblank code 60932db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 61032db0b65SVille Syrjälä * when we've told it that we don't have a working frame 61132db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 61232db0b65SVille Syrjälä */ 61332db0b65SVille Syrjälä if (!vblank->max_vblank_count) 61432db0b65SVille Syrjälä return 0; 61532db0b65SVille Syrjälä 6160b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6170b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6180b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6190b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6200b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 621391f75e2SVille Syrjälä 6220b2a8e09SVille Syrjälä /* Convert to pixel count */ 6230b2a8e09SVille Syrjälä vbl_start *= htotal; 6240b2a8e09SVille Syrjälä 6250b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6260b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6270b2a8e09SVille Syrjälä 6289db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6299db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6305eddb70bSChris Wilson 631694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 632694e409dSVille Syrjälä 6330a3e67a4SJesse Barnes /* 6340a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6350a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6360a3e67a4SJesse Barnes * register. 6370a3e67a4SJesse Barnes */ 6380a3e67a4SJesse Barnes do { 6398cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6408cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6418cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6420a3e67a4SJesse Barnes } while (high1 != high2); 6430a3e67a4SJesse Barnes 644694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 645694e409dSVille Syrjälä 6465eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 647391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6485eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 649391f75e2SVille Syrjälä 650391f75e2SVille Syrjälä /* 651391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 652391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 653391f75e2SVille Syrjälä * counter against vblank start. 654391f75e2SVille Syrjälä */ 655edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6560a3e67a4SJesse Barnes } 6570a3e67a4SJesse Barnes 65808fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6599880b7a5SJesse Barnes { 66008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 66108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6629880b7a5SJesse Barnes 663649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6649880b7a5SJesse Barnes } 6659880b7a5SJesse Barnes 666aec0246fSUma Shankar /* 667aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 668aec0246fSUma Shankar * scanline register will not work to get the scanline, 669aec0246fSUma Shankar * since the timings are driven from the PORT or issues 670aec0246fSUma Shankar * with scanline register updates. 671aec0246fSUma Shankar * This function will use Framestamp and current 672aec0246fSUma Shankar * timestamp registers to calculate the scanline. 673aec0246fSUma Shankar */ 674aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 675aec0246fSUma Shankar { 676aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 677aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 678aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 679aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 680aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 681aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 682aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 683aec0246fSUma Shankar u32 clock = mode->crtc_clock; 684aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 685aec0246fSUma Shankar 686aec0246fSUma Shankar /* 687aec0246fSUma Shankar * To avoid the race condition where we might cross into the 688aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 689aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 690aec0246fSUma Shankar * during the same frame. 691aec0246fSUma Shankar */ 692aec0246fSUma Shankar do { 693aec0246fSUma Shankar /* 694aec0246fSUma Shankar * This field provides read back of the display 695aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 696aec0246fSUma Shankar * is sampled at every start of vertical blank. 697aec0246fSUma Shankar */ 6988cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 6998cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 700aec0246fSUma Shankar 701aec0246fSUma Shankar /* 702aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 703aec0246fSUma Shankar * time stamp value. 704aec0246fSUma Shankar */ 7058cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 706aec0246fSUma Shankar 7078cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7088cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 709aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 710aec0246fSUma Shankar 711aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 712aec0246fSUma Shankar clock), 1000 * htotal); 713aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 714aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 715aec0246fSUma Shankar 716aec0246fSUma Shankar return scanline; 717aec0246fSUma Shankar } 718aec0246fSUma Shankar 7198cbda6b2SJani Nikula /* 7208cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7218cbda6b2SJani Nikula * forcewake etc. 7228cbda6b2SJani Nikula */ 723a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 724a225f079SVille Syrjälä { 725a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 726fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7275caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7285caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 729a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 73080715b2fSVille Syrjälä int position, vtotal; 731a225f079SVille Syrjälä 73272259536SVille Syrjälä if (!crtc->active) 73372259536SVille Syrjälä return -1; 73472259536SVille Syrjälä 7355caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7365caa0feaSDaniel Vetter mode = &vblank->hwmode; 7375caa0feaSDaniel Vetter 738aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 739aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 740aec0246fSUma Shankar 74180715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 742a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 743a225f079SVille Syrjälä vtotal /= 2; 744a225f079SVille Syrjälä 745cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7468cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 747a225f079SVille Syrjälä else 7488cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 749a225f079SVille Syrjälä 750a225f079SVille Syrjälä /* 75141b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 75241b578fbSJesse Barnes * read it just before the start of vblank. So try it again 75341b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 75441b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 75541b578fbSJesse Barnes * 75641b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 75741b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 75841b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 75941b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 76041b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 76141b578fbSJesse Barnes */ 76291d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 76341b578fbSJesse Barnes int i, temp; 76441b578fbSJesse Barnes 76541b578fbSJesse Barnes for (i = 0; i < 100; i++) { 76641b578fbSJesse Barnes udelay(1); 7678cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 76841b578fbSJesse Barnes if (temp != position) { 76941b578fbSJesse Barnes position = temp; 77041b578fbSJesse Barnes break; 77141b578fbSJesse Barnes } 77241b578fbSJesse Barnes } 77341b578fbSJesse Barnes } 77441b578fbSJesse Barnes 77541b578fbSJesse Barnes /* 77680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 77780715b2fSVille Syrjälä * scanline_offset adjustment. 778a225f079SVille Syrjälä */ 77980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 780a225f079SVille Syrjälä } 781a225f079SVille Syrjälä 7824bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 7834bbffbf3SThomas Zimmermann bool in_vblank_irq, 7844bbffbf3SThomas Zimmermann int *vpos, int *hpos, 7853bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7863bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7870af7e4dfSMario Kleiner { 7884bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 789fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7904bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 791e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 7923aa18df8SVille Syrjälä int position; 79378e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 794ad3543edSMario Kleiner unsigned long irqflags; 7958a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 7968a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 7978a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 7980af7e4dfSMario Kleiner 79948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 80000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 80100376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8029db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8031bf6ad62SDaniel Vetter return false; 8040af7e4dfSMario Kleiner } 8050af7e4dfSMario Kleiner 806c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 80778e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 808c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 809c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 810c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8110af7e4dfSMario Kleiner 812d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 813d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 814d31faf65SVille Syrjälä vbl_end /= 2; 815d31faf65SVille Syrjälä vtotal /= 2; 816d31faf65SVille Syrjälä } 817d31faf65SVille Syrjälä 818ad3543edSMario Kleiner /* 819ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 820ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 821ad3543edSMario Kleiner * following code must not block on uncore.lock. 822ad3543edSMario Kleiner */ 823ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 824ad3543edSMario Kleiner 825ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 826ad3543edSMario Kleiner 827ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 828ad3543edSMario Kleiner if (stime) 829ad3543edSMario Kleiner *stime = ktime_get(); 830ad3543edSMario Kleiner 8318a920e24SVille Syrjälä if (use_scanline_counter) { 8320af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8330af7e4dfSMario Kleiner * scanout position from Display scan line register. 8340af7e4dfSMario Kleiner */ 835e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8360af7e4dfSMario Kleiner } else { 8370af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8380af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8390af7e4dfSMario Kleiner * scanout position. 8400af7e4dfSMario Kleiner */ 8418cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8420af7e4dfSMario Kleiner 8433aa18df8SVille Syrjälä /* convert to pixel counts */ 8443aa18df8SVille Syrjälä vbl_start *= htotal; 8453aa18df8SVille Syrjälä vbl_end *= htotal; 8463aa18df8SVille Syrjälä vtotal *= htotal; 84778e8fc6bSVille Syrjälä 84878e8fc6bSVille Syrjälä /* 8497e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8507e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8517e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8527e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8537e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8547e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8557e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8567e78f1cbSVille Syrjälä */ 8577e78f1cbSVille Syrjälä if (position >= vtotal) 8587e78f1cbSVille Syrjälä position = vtotal - 1; 8597e78f1cbSVille Syrjälä 8607e78f1cbSVille Syrjälä /* 86178e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 86278e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 86378e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 86478e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 86578e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 86678e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 86778e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 86878e8fc6bSVille Syrjälä */ 86978e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8703aa18df8SVille Syrjälä } 8713aa18df8SVille Syrjälä 872ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 873ad3543edSMario Kleiner if (etime) 874ad3543edSMario Kleiner *etime = ktime_get(); 875ad3543edSMario Kleiner 876ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 877ad3543edSMario Kleiner 878ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 879ad3543edSMario Kleiner 8803aa18df8SVille Syrjälä /* 8813aa18df8SVille Syrjälä * While in vblank, position will be negative 8823aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8833aa18df8SVille Syrjälä * vblank, position will be positive counting 8843aa18df8SVille Syrjälä * up since vbl_end. 8853aa18df8SVille Syrjälä */ 8863aa18df8SVille Syrjälä if (position >= vbl_start) 8873aa18df8SVille Syrjälä position -= vbl_end; 8883aa18df8SVille Syrjälä else 8893aa18df8SVille Syrjälä position += vtotal - vbl_end; 8903aa18df8SVille Syrjälä 8918a920e24SVille Syrjälä if (use_scanline_counter) { 8923aa18df8SVille Syrjälä *vpos = position; 8933aa18df8SVille Syrjälä *hpos = 0; 8943aa18df8SVille Syrjälä } else { 8950af7e4dfSMario Kleiner *vpos = position / htotal; 8960af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8970af7e4dfSMario Kleiner } 8980af7e4dfSMario Kleiner 8991bf6ad62SDaniel Vetter return true; 9000af7e4dfSMario Kleiner } 9010af7e4dfSMario Kleiner 9024bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9034bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9044bbffbf3SThomas Zimmermann { 9054bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9064bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 90748e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9084bbffbf3SThomas Zimmermann } 9094bbffbf3SThomas Zimmermann 910a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 911a225f079SVille Syrjälä { 912fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 913a225f079SVille Syrjälä unsigned long irqflags; 914a225f079SVille Syrjälä int position; 915a225f079SVille Syrjälä 916a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 917a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 918a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 919a225f079SVille Syrjälä 920a225f079SVille Syrjälä return position; 921a225f079SVille Syrjälä } 922a225f079SVille Syrjälä 923e3689190SBen Widawsky /** 92474bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 925e3689190SBen Widawsky * occurred. 926e3689190SBen Widawsky * @work: workqueue struct 927e3689190SBen Widawsky * 928e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 929e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 930e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 931e3689190SBen Widawsky */ 93274bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 933e3689190SBen Widawsky { 9342d1013ddSJani Nikula struct drm_i915_private *dev_priv = 935cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 936cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 937e3689190SBen Widawsky u32 error_status, row, bank, subbank; 93835a85ac6SBen Widawsky char *parity_event[6]; 939a9c287c9SJani Nikula u32 misccpctl; 940a9c287c9SJani Nikula u8 slice = 0; 941e3689190SBen Widawsky 942e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 943e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 944e3689190SBen Widawsky * any time we access those registers. 945e3689190SBen Widawsky */ 94691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 947e3689190SBen Widawsky 94835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 94948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 95035a85ac6SBen Widawsky goto out; 95135a85ac6SBen Widawsky 952e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 953e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 954e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 955e3689190SBen Widawsky 95635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 957f0f59a00SVille Syrjälä i915_reg_t reg; 95835a85ac6SBen Widawsky 95935a85ac6SBen Widawsky slice--; 96048a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 96148a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 96235a85ac6SBen Widawsky break; 96335a85ac6SBen Widawsky 96435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 96535a85ac6SBen Widawsky 9666fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 96735a85ac6SBen Widawsky 96835a85ac6SBen Widawsky error_status = I915_READ(reg); 969e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 970e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 971e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 972e3689190SBen Widawsky 97335a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 97435a85ac6SBen Widawsky POSTING_READ(reg); 975e3689190SBen Widawsky 976cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 977e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 978e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 979e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 98035a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 98135a85ac6SBen Widawsky parity_event[5] = NULL; 982e3689190SBen Widawsky 98391c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 984e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 985e3689190SBen Widawsky 98635a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 98735a85ac6SBen Widawsky slice, row, bank, subbank); 988e3689190SBen Widawsky 98935a85ac6SBen Widawsky kfree(parity_event[4]); 990e3689190SBen Widawsky kfree(parity_event[3]); 991e3689190SBen Widawsky kfree(parity_event[2]); 992e3689190SBen Widawsky kfree(parity_event[1]); 993e3689190SBen Widawsky } 994e3689190SBen Widawsky 99535a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 99635a85ac6SBen Widawsky 99735a85ac6SBen Widawsky out: 99848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 999cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1000cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1001cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 100235a85ac6SBen Widawsky 100391c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 100435a85ac6SBen Widawsky } 100535a85ac6SBen Widawsky 1006af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1007121e758eSDhinakaran Pandiyan { 1008af92058fSVille Syrjälä switch (pin) { 1009af92058fSVille Syrjälä case HPD_PORT_C: 1010121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1011af92058fSVille Syrjälä case HPD_PORT_D: 1012121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1013af92058fSVille Syrjälä case HPD_PORT_E: 1014121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1015af92058fSVille Syrjälä case HPD_PORT_F: 1016121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1017121e758eSDhinakaran Pandiyan default: 1018121e758eSDhinakaran Pandiyan return false; 1019121e758eSDhinakaran Pandiyan } 1020121e758eSDhinakaran Pandiyan } 1021121e758eSDhinakaran Pandiyan 102248ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 102348ef15d3SJosé Roberto de Souza { 102448ef15d3SJosé Roberto de Souza switch (pin) { 102548ef15d3SJosé Roberto de Souza case HPD_PORT_D: 102648ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 102748ef15d3SJosé Roberto de Souza case HPD_PORT_E: 102848ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 102948ef15d3SJosé Roberto de Souza case HPD_PORT_F: 103048ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 103148ef15d3SJosé Roberto de Souza case HPD_PORT_G: 103248ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 103348ef15d3SJosé Roberto de Souza case HPD_PORT_H: 103448ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 103548ef15d3SJosé Roberto de Souza case HPD_PORT_I: 103648ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 103748ef15d3SJosé Roberto de Souza default: 103848ef15d3SJosé Roberto de Souza return false; 103948ef15d3SJosé Roberto de Souza } 104048ef15d3SJosé Roberto de Souza } 104148ef15d3SJosé Roberto de Souza 1042af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 104363c88d22SImre Deak { 1044af92058fSVille Syrjälä switch (pin) { 1045af92058fSVille Syrjälä case HPD_PORT_A: 1046195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1047af92058fSVille Syrjälä case HPD_PORT_B: 104863c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1049af92058fSVille Syrjälä case HPD_PORT_C: 105063c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 105163c88d22SImre Deak default: 105263c88d22SImre Deak return false; 105363c88d22SImre Deak } 105463c88d22SImre Deak } 105563c88d22SImre Deak 1056af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 105731604222SAnusha Srivatsa { 1058af92058fSVille Syrjälä switch (pin) { 1059af92058fSVille Syrjälä case HPD_PORT_A: 1060ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1061af92058fSVille Syrjälä case HPD_PORT_B: 1062ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 10638ef7e340SMatt Roper case HPD_PORT_C: 1064ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 106531604222SAnusha Srivatsa default: 106631604222SAnusha Srivatsa return false; 106731604222SAnusha Srivatsa } 106831604222SAnusha Srivatsa } 106931604222SAnusha Srivatsa 1070af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107131604222SAnusha Srivatsa { 1072af92058fSVille Syrjälä switch (pin) { 1073af92058fSVille Syrjälä case HPD_PORT_C: 107431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1075af92058fSVille Syrjälä case HPD_PORT_D: 107631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1077af92058fSVille Syrjälä case HPD_PORT_E: 107831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1079af92058fSVille Syrjälä case HPD_PORT_F: 108031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 108131604222SAnusha Srivatsa default: 108231604222SAnusha Srivatsa return false; 108331604222SAnusha Srivatsa } 108431604222SAnusha Srivatsa } 108531604222SAnusha Srivatsa 108652dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 108752dfdba0SLucas De Marchi { 108852dfdba0SLucas De Marchi switch (pin) { 108952dfdba0SLucas De Marchi case HPD_PORT_D: 109052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 109152dfdba0SLucas De Marchi case HPD_PORT_E: 109252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 109352dfdba0SLucas De Marchi case HPD_PORT_F: 109452dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 109552dfdba0SLucas De Marchi case HPD_PORT_G: 109652dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 109752dfdba0SLucas De Marchi case HPD_PORT_H: 109852dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 109952dfdba0SLucas De Marchi case HPD_PORT_I: 110052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 110152dfdba0SLucas De Marchi default: 110252dfdba0SLucas De Marchi return false; 110352dfdba0SLucas De Marchi } 110452dfdba0SLucas De Marchi } 110552dfdba0SLucas De Marchi 1106af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11076dbf30ceSVille Syrjälä { 1108af92058fSVille Syrjälä switch (pin) { 1109af92058fSVille Syrjälä case HPD_PORT_E: 11106dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11116dbf30ceSVille Syrjälä default: 11126dbf30ceSVille Syrjälä return false; 11136dbf30ceSVille Syrjälä } 11146dbf30ceSVille Syrjälä } 11156dbf30ceSVille Syrjälä 1116af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 111774c0b395SVille Syrjälä { 1118af92058fSVille Syrjälä switch (pin) { 1119af92058fSVille Syrjälä case HPD_PORT_A: 112074c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1121af92058fSVille Syrjälä case HPD_PORT_B: 112274c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1123af92058fSVille Syrjälä case HPD_PORT_C: 112474c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1125af92058fSVille Syrjälä case HPD_PORT_D: 112674c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 112774c0b395SVille Syrjälä default: 112874c0b395SVille Syrjälä return false; 112974c0b395SVille Syrjälä } 113074c0b395SVille Syrjälä } 113174c0b395SVille Syrjälä 1132af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1133e4ce95aaSVille Syrjälä { 1134af92058fSVille Syrjälä switch (pin) { 1135af92058fSVille Syrjälä case HPD_PORT_A: 1136e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1137e4ce95aaSVille Syrjälä default: 1138e4ce95aaSVille Syrjälä return false; 1139e4ce95aaSVille Syrjälä } 1140e4ce95aaSVille Syrjälä } 1141e4ce95aaSVille Syrjälä 1142af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 114313cf5504SDave Airlie { 1144af92058fSVille Syrjälä switch (pin) { 1145af92058fSVille Syrjälä case HPD_PORT_B: 1146676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1147af92058fSVille Syrjälä case HPD_PORT_C: 1148676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1149af92058fSVille Syrjälä case HPD_PORT_D: 1150676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1151676574dfSJani Nikula default: 1152676574dfSJani Nikula return false; 115313cf5504SDave Airlie } 115413cf5504SDave Airlie } 115513cf5504SDave Airlie 1156af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115713cf5504SDave Airlie { 1158af92058fSVille Syrjälä switch (pin) { 1159af92058fSVille Syrjälä case HPD_PORT_B: 1160676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1161af92058fSVille Syrjälä case HPD_PORT_C: 1162676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1163af92058fSVille Syrjälä case HPD_PORT_D: 1164676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1165676574dfSJani Nikula default: 1166676574dfSJani Nikula return false; 116713cf5504SDave Airlie } 116813cf5504SDave Airlie } 116913cf5504SDave Airlie 117042db67d6SVille Syrjälä /* 117142db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 117242db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 117342db67d6SVille Syrjälä * hotplug detection results from several registers. 117442db67d6SVille Syrjälä * 117542db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 117642db67d6SVille Syrjälä */ 1177cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1178cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11798c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1180fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1181af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1182676574dfSJani Nikula { 1183e9be2850SVille Syrjälä enum hpd_pin pin; 1184676574dfSJani Nikula 118552dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 118652dfdba0SLucas De Marchi 1187e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1188e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11898c841e57SJani Nikula continue; 11908c841e57SJani Nikula 1191e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1192676574dfSJani Nikula 1193af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1194e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1195676574dfSJani Nikula } 1196676574dfSJani Nikula 119700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 119800376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1199f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1200676574dfSJani Nikula 1201676574dfSJani Nikula } 1202676574dfSJani Nikula 120391d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1204515ac2bbSDaniel Vetter { 120528c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1206515ac2bbSDaniel Vetter } 1207515ac2bbSDaniel Vetter 120891d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1209ce99c256SDaniel Vetter { 12109ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1211ce99c256SDaniel Vetter } 1212ce99c256SDaniel Vetter 12138bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 121491d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 121591d14251STvrtko Ursulin enum pipe pipe, 1216a9c287c9SJani Nikula u32 crc0, u32 crc1, 1217a9c287c9SJani Nikula u32 crc2, u32 crc3, 1218a9c287c9SJani Nikula u32 crc4) 12198bf1e9f1SShuang He { 12208c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 122100535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12225cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12235cee6c45SVille Syrjälä 12245cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1225b2c88f5bSDamien Lespiau 1226d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12278c6b709dSTomeu Vizoso /* 12288c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12298c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12308c6b709dSTomeu Vizoso * out the buggy result. 12318c6b709dSTomeu Vizoso * 1232163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12338c6b709dSTomeu Vizoso * don't trust that one either. 12348c6b709dSTomeu Vizoso */ 1235033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1236163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12378c6b709dSTomeu Vizoso pipe_crc->skipped++; 12388c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12398c6b709dSTomeu Vizoso return; 12408c6b709dSTomeu Vizoso } 12418c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12426cc42152SMaarten Lankhorst 1243246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1244ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1245246ee524STomeu Vizoso crcs); 12468c6b709dSTomeu Vizoso } 1247277de95eSDaniel Vetter #else 1248277de95eSDaniel Vetter static inline void 124991d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125091d14251STvrtko Ursulin enum pipe pipe, 1251a9c287c9SJani Nikula u32 crc0, u32 crc1, 1252a9c287c9SJani Nikula u32 crc2, u32 crc3, 1253a9c287c9SJani Nikula u32 crc4) {} 1254277de95eSDaniel Vetter #endif 1255eba94eb9SDaniel Vetter 1256277de95eSDaniel Vetter 125791d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125891d14251STvrtko Ursulin enum pipe pipe) 12595a69b89fSDaniel Vetter { 126091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12615a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12625a69b89fSDaniel Vetter 0, 0, 0, 0); 12635a69b89fSDaniel Vetter } 12645a69b89fSDaniel Vetter 126591d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 126691d14251STvrtko Ursulin enum pipe pipe) 1267eba94eb9SDaniel Vetter { 126891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1269eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1270eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1271eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1272eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12738bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1274eba94eb9SDaniel Vetter } 12755b3a856bSDaniel Vetter 127691d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 127791d14251STvrtko Ursulin enum pipe pipe) 12785b3a856bSDaniel Vetter { 1279a9c287c9SJani Nikula u32 res1, res2; 12800b5c5ed0SDaniel Vetter 128191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 12820b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 12830b5c5ed0SDaniel Vetter else 12840b5c5ed0SDaniel Vetter res1 = 0; 12850b5c5ed0SDaniel Vetter 128691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 12870b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 12880b5c5ed0SDaniel Vetter else 12890b5c5ed0SDaniel Vetter res2 = 0; 12905b3a856bSDaniel Vetter 129191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12920b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 12930b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 12940b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 12950b5c5ed0SDaniel Vetter res1, res2); 12965b3a856bSDaniel Vetter } 12978bf1e9f1SShuang He 129844d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 129944d9241eSVille Syrjälä { 130044d9241eSVille Syrjälä enum pipe pipe; 130144d9241eSVille Syrjälä 130244d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 130344d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 130444d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 130544d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 130644d9241eSVille Syrjälä 130744d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 130844d9241eSVille Syrjälä } 130944d9241eSVille Syrjälä } 131044d9241eSVille Syrjälä 1311eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 131291d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13137e231dbeSJesse Barnes { 1314d048a268SVille Syrjälä enum pipe pipe; 13157e231dbeSJesse Barnes 131658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13171ca993d2SVille Syrjälä 13181ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13191ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13201ca993d2SVille Syrjälä return; 13211ca993d2SVille Syrjälä } 13221ca993d2SVille Syrjälä 1323055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1324f0f59a00SVille Syrjälä i915_reg_t reg; 13256b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 132691d181ddSImre Deak 1327bbb5eebfSDaniel Vetter /* 1328bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1329bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1330bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1331bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1332bbb5eebfSDaniel Vetter * handle. 1333bbb5eebfSDaniel Vetter */ 13340f239f4cSDaniel Vetter 13350f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13366b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1337bbb5eebfSDaniel Vetter 1338bbb5eebfSDaniel Vetter switch (pipe) { 1339d048a268SVille Syrjälä default: 1340bbb5eebfSDaniel Vetter case PIPE_A: 1341bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1342bbb5eebfSDaniel Vetter break; 1343bbb5eebfSDaniel Vetter case PIPE_B: 1344bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1345bbb5eebfSDaniel Vetter break; 13463278f67fSVille Syrjälä case PIPE_C: 13473278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13483278f67fSVille Syrjälä break; 1349bbb5eebfSDaniel Vetter } 1350bbb5eebfSDaniel Vetter if (iir & iir_bit) 13516b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1352bbb5eebfSDaniel Vetter 13536b12ca56SVille Syrjälä if (!status_mask) 135491d181ddSImre Deak continue; 135591d181ddSImre Deak 135691d181ddSImre Deak reg = PIPESTAT(pipe); 13576b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13586b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13597e231dbeSJesse Barnes 13607e231dbeSJesse Barnes /* 13617e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1362132c27c9SVille Syrjälä * 1363132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1364132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1365132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1366132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1367132c27c9SVille Syrjälä * an interrupt is still pending. 13687e231dbeSJesse Barnes */ 1369132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1370132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1371132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1372132c27c9SVille Syrjälä } 13737e231dbeSJesse Barnes } 137458ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13752ecb8ca4SVille Syrjälä } 13762ecb8ca4SVille Syrjälä 1377eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1378eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1379eb64343cSVille Syrjälä { 1380eb64343cSVille Syrjälä enum pipe pipe; 1381eb64343cSVille Syrjälä 1382eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1383eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1384aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1385eb64343cSVille Syrjälä 1386eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1387eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1388eb64343cSVille Syrjälä 1389eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1390eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1391eb64343cSVille Syrjälä } 1392eb64343cSVille Syrjälä } 1393eb64343cSVille Syrjälä 1394eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1395eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1396eb64343cSVille Syrjälä { 1397eb64343cSVille Syrjälä bool blc_event = false; 1398eb64343cSVille Syrjälä enum pipe pipe; 1399eb64343cSVille Syrjälä 1400eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1401eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1402aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1403eb64343cSVille Syrjälä 1404eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1405eb64343cSVille Syrjälä blc_event = true; 1406eb64343cSVille Syrjälä 1407eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1408eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1409eb64343cSVille Syrjälä 1410eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1411eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1412eb64343cSVille Syrjälä } 1413eb64343cSVille Syrjälä 1414eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1415eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1416eb64343cSVille Syrjälä } 1417eb64343cSVille Syrjälä 1418eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1419eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1420eb64343cSVille Syrjälä { 1421eb64343cSVille Syrjälä bool blc_event = false; 1422eb64343cSVille Syrjälä enum pipe pipe; 1423eb64343cSVille Syrjälä 1424eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1425eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1426aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1427eb64343cSVille Syrjälä 1428eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1429eb64343cSVille Syrjälä blc_event = true; 1430eb64343cSVille Syrjälä 1431eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1432eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1433eb64343cSVille Syrjälä 1434eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1435eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1436eb64343cSVille Syrjälä } 1437eb64343cSVille Syrjälä 1438eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1439eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1440eb64343cSVille Syrjälä 1441eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1442eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1443eb64343cSVille Syrjälä } 1444eb64343cSVille Syrjälä 144591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14462ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14472ecb8ca4SVille Syrjälä { 14482ecb8ca4SVille Syrjälä enum pipe pipe; 14497e231dbeSJesse Barnes 1450055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1451fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1452aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 14534356d586SDaniel Vetter 14544356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 145591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14562d9d2b0bSVille Syrjälä 14571f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14581f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 145931acc7f5SJesse Barnes } 146031acc7f5SJesse Barnes 1461c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 146291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1463c1874ed7SImre Deak } 1464c1874ed7SImre Deak 14651ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 146616c6c56bSVille Syrjälä { 14670ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14680ba7c51aSVille Syrjälä int i; 146916c6c56bSVille Syrjälä 14700ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14710ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14720ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14730ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14740ba7c51aSVille Syrjälä else 14750ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14760ba7c51aSVille Syrjälä 14770ba7c51aSVille Syrjälä /* 14780ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 14790ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 14800ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 14810ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 14820ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 14830ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 14840ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 14850ba7c51aSVille Syrjälä */ 14860ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 14870ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 14880ba7c51aSVille Syrjälä 14890ba7c51aSVille Syrjälä if (tmp == 0) 14900ba7c51aSVille Syrjälä return hotplug_status; 14910ba7c51aSVille Syrjälä 14920ba7c51aSVille Syrjälä hotplug_status |= tmp; 14933ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14940ba7c51aSVille Syrjälä } 14950ba7c51aSVille Syrjälä 149648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 14970ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 14980ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 14991ae3c34cSVille Syrjälä 15001ae3c34cSVille Syrjälä return hotplug_status; 15011ae3c34cSVille Syrjälä } 15021ae3c34cSVille Syrjälä 150391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15041ae3c34cSVille Syrjälä u32 hotplug_status) 15051ae3c34cSVille Syrjälä { 15061ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15073ff60f89SOscar Mateo 150891d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 150991d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 151016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 151116c6c56bSVille Syrjälä 151258f2cf24SVille Syrjälä if (hotplug_trigger) { 1513cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1514cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1515cf53902fSRodrigo Vivi hpd_status_g4x, 1516fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 151758f2cf24SVille Syrjälä 151891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 151958f2cf24SVille Syrjälä } 1520369712e8SJani Nikula 1521369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 152291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 152316c6c56bSVille Syrjälä } else { 152416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 152516c6c56bSVille Syrjälä 152658f2cf24SVille Syrjälä if (hotplug_trigger) { 1527cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1528cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1529cf53902fSRodrigo Vivi hpd_status_i915, 1530fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 153191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 153216c6c56bSVille Syrjälä } 15333ff60f89SOscar Mateo } 153458f2cf24SVille Syrjälä } 153516c6c56bSVille Syrjälä 1536c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1537c1874ed7SImre Deak { 1538b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1539c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1540c1874ed7SImre Deak 15412dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15422dd2a883SImre Deak return IRQ_NONE; 15432dd2a883SImre Deak 15441f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15459102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15461f814dacSImre Deak 15471e1cace9SVille Syrjälä do { 15486e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15492ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15501ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1551a5e485a9SVille Syrjälä u32 ier = 0; 15523ff60f89SOscar Mateo 1553c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1554c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15553ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1556c1874ed7SImre Deak 1557c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15581e1cace9SVille Syrjälä break; 1559c1874ed7SImre Deak 1560c1874ed7SImre Deak ret = IRQ_HANDLED; 1561c1874ed7SImre Deak 1562a5e485a9SVille Syrjälä /* 1563a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1564a5e485a9SVille Syrjälä * 1565a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1566a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1567a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1568a5e485a9SVille Syrjälä * 1569a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1570a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1571a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1572a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1573a5e485a9SVille Syrjälä * bits this time around. 1574a5e485a9SVille Syrjälä */ 15754a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1576a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1577a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15784a0a0202SVille Syrjälä 15794a0a0202SVille Syrjälä if (gt_iir) 15804a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15814a0a0202SVille Syrjälä if (pm_iir) 15824a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15834a0a0202SVille Syrjälä 15847ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 15851ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 15867ce4d1f2SVille Syrjälä 15873ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15883ff60f89SOscar Mateo * signalled in iir */ 1589eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 15907ce4d1f2SVille Syrjälä 1591eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1592eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1593eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1594eef57324SJerome Anand 15957ce4d1f2SVille Syrjälä /* 15967ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 15977ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 15987ce4d1f2SVille Syrjälä */ 15997ce4d1f2SVille Syrjälä if (iir) 16007ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16014a0a0202SVille Syrjälä 1602a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 16034a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16041ae3c34cSVille Syrjälä 160552894874SVille Syrjälä if (gt_iir) 1606cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 160752894874SVille Syrjälä if (pm_iir) 16083e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 160952894874SVille Syrjälä 16101ae3c34cSVille Syrjälä if (hotplug_status) 161191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16122ecb8ca4SVille Syrjälä 161391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16141e1cace9SVille Syrjälä } while (0); 16157e231dbeSJesse Barnes 16169102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16171f814dacSImre Deak 16187e231dbeSJesse Barnes return ret; 16197e231dbeSJesse Barnes } 16207e231dbeSJesse Barnes 162143f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 162243f328d7SVille Syrjälä { 1623b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 162443f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 162543f328d7SVille Syrjälä 16262dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16272dd2a883SImre Deak return IRQ_NONE; 16282dd2a883SImre Deak 16291f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16309102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16311f814dacSImre Deak 1632579de73bSChris Wilson do { 16336e814800SVille Syrjälä u32 master_ctl, iir; 16342ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16351ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1636a5e485a9SVille Syrjälä u32 ier = 0; 1637a5e485a9SVille Syrjälä 16388e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16393278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16403278f67fSVille Syrjälä 16413278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16428e5fd599SVille Syrjälä break; 164343f328d7SVille Syrjälä 164427b6c122SOscar Mateo ret = IRQ_HANDLED; 164527b6c122SOscar Mateo 1646a5e485a9SVille Syrjälä /* 1647a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1648a5e485a9SVille Syrjälä * 1649a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1650a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1651a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1652a5e485a9SVille Syrjälä * 1653a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1654a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1655a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1656a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1657a5e485a9SVille Syrjälä * bits this time around. 1658a5e485a9SVille Syrjälä */ 165943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1660a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1661a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 166243f328d7SVille Syrjälä 16636cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 166427b6c122SOscar Mateo 166527b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16661ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 166743f328d7SVille Syrjälä 166827b6c122SOscar Mateo /* Call regardless, as some status bits might not be 166927b6c122SOscar Mateo * signalled in iir */ 1670eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 167143f328d7SVille Syrjälä 1672eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1673eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1674eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1675eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1676eef57324SJerome Anand 16777ce4d1f2SVille Syrjälä /* 16787ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16797ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16807ce4d1f2SVille Syrjälä */ 16817ce4d1f2SVille Syrjälä if (iir) 16827ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16837ce4d1f2SVille Syrjälä 1684a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1685e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 16861ae3c34cSVille Syrjälä 16871ae3c34cSVille Syrjälä if (hotplug_status) 168891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16892ecb8ca4SVille Syrjälä 169091d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1691579de73bSChris Wilson } while (0); 16923278f67fSVille Syrjälä 16939102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16941f814dacSImre Deak 169543f328d7SVille Syrjälä return ret; 169643f328d7SVille Syrjälä } 169743f328d7SVille Syrjälä 169891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 169991d14251STvrtko Ursulin u32 hotplug_trigger, 170040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1701776ad806SJesse Barnes { 170242db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1703776ad806SJesse Barnes 17046a39d7c9SJani Nikula /* 17056a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17066a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17076a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17086a39d7c9SJani Nikula * errors. 17096a39d7c9SJani Nikula */ 171013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 17116a39d7c9SJani Nikula if (!hotplug_trigger) { 17126a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17136a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17146a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17156a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17166a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17176a39d7c9SJani Nikula } 17186a39d7c9SJani Nikula 171913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17206a39d7c9SJani Nikula if (!hotplug_trigger) 17216a39d7c9SJani Nikula return; 172213cf5504SDave Airlie 1723cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 172440e56410SVille Syrjälä dig_hotplug_reg, hpd, 1725fd63e2a9SImre Deak pch_port_hotplug_long_detect); 172640e56410SVille Syrjälä 172791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1728aaf5ec2eSSonika Jindal } 172991d131d2SDaniel Vetter 173091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 173140e56410SVille Syrjälä { 1732d048a268SVille Syrjälä enum pipe pipe; 173340e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 173440e56410SVille Syrjälä 173591d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 173640e56410SVille Syrjälä 1737cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1738cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1739776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 174000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1741cfc33bf7SVille Syrjälä port_name(port)); 1742cfc33bf7SVille Syrjälä } 1743776ad806SJesse Barnes 1744ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 174591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1746ce99c256SDaniel Vetter 1747776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 174891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1749776ad806SJesse Barnes 1750776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 175100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1752776ad806SJesse Barnes 1753776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 175400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1755776ad806SJesse Barnes 1756776ad806SJesse Barnes if (pch_iir & SDE_POISON) 175700376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1758776ad806SJesse Barnes 1759b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1760055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 176100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 17629db4a9c7SJesse Barnes pipe_name(pipe), 17639db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1764b8b65ccdSAnshuman Gupta } 1765776ad806SJesse Barnes 1766776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 176700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1768776ad806SJesse Barnes 1769776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 177000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 177100376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1772776ad806SJesse Barnes 1773776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1774a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17758664281bSPaulo Zanoni 17768664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1777a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17788664281bSPaulo Zanoni } 17798664281bSPaulo Zanoni 178091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17818664281bSPaulo Zanoni { 17828664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17835a69b89fSDaniel Vetter enum pipe pipe; 17848664281bSPaulo Zanoni 1785de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 178600376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1787de032bf4SPaulo Zanoni 1788055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17891f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17901f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17918664281bSPaulo Zanoni 17925a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 179391d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 179491d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 17955a69b89fSDaniel Vetter else 179691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 17975a69b89fSDaniel Vetter } 17985a69b89fSDaniel Vetter } 17998bf1e9f1SShuang He 18008664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 18018664281bSPaulo Zanoni } 18028664281bSPaulo Zanoni 180391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18048664281bSPaulo Zanoni { 18058664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 180645c1cd87SMika Kahola enum pipe pipe; 18078664281bSPaulo Zanoni 1808de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 180900376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1810de032bf4SPaulo Zanoni 181145c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 181245c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 181345c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18148664281bSPaulo Zanoni 18158664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1816776ad806SJesse Barnes } 1817776ad806SJesse Barnes 181891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 181923e81d69SAdam Jackson { 1820d048a268SVille Syrjälä enum pipe pipe; 18216dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1822aaf5ec2eSSonika Jindal 182391d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 182491d131d2SDaniel Vetter 1825cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1826cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 182723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 182800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1829cfc33bf7SVille Syrjälä port_name(port)); 1830cfc33bf7SVille Syrjälä } 183123e81d69SAdam Jackson 183223e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 183391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 183423e81d69SAdam Jackson 183523e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 183691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 183723e81d69SAdam Jackson 183823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 183900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 184023e81d69SAdam Jackson 184123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 184200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 184323e81d69SAdam Jackson 1844b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1845055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 184600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 184723e81d69SAdam Jackson pipe_name(pipe), 184823e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1849b8b65ccdSAnshuman Gupta } 18508664281bSPaulo Zanoni 18518664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 185291d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 185323e81d69SAdam Jackson } 185423e81d69SAdam Jackson 185558676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 185631604222SAnusha Srivatsa { 185758676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 185831604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 185958676af6SLucas De Marchi bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val); 186058676af6SLucas De Marchi const u32 *pins; 186131604222SAnusha Srivatsa 186258676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 186358676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 186458676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 186558676af6SLucas De Marchi tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect; 186658676af6SLucas De Marchi pins = hpd_tgp; 1867943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1868943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1869943682e3SMatt Roper tc_hotplug_trigger = 0; 1870943682e3SMatt Roper pins = hpd_tgp; 187158676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 187253448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 187353448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 1874fcb9bba4SMatt Roper tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 1875d09ad3e7SMatt Roper pins = hpd_icp; 18768ef7e340SMatt Roper } else { 187748a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 187848a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 187948a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1880943682e3SMatt Roper 18818ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18828ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 188358676af6SLucas De Marchi tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 188458676af6SLucas De Marchi pins = hpd_icp; 18858ef7e340SMatt Roper } 18868ef7e340SMatt Roper 188731604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 188831604222SAnusha Srivatsa u32 dig_hotplug_reg; 188931604222SAnusha Srivatsa 189031604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 189131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 189231604222SAnusha Srivatsa 189331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 189431604222SAnusha Srivatsa ddi_hotplug_trigger, 1895c6f7acb8SMatt Roper dig_hotplug_reg, pins, 189631604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 189731604222SAnusha Srivatsa } 189831604222SAnusha Srivatsa 189931604222SAnusha Srivatsa if (tc_hotplug_trigger) { 190031604222SAnusha Srivatsa u32 dig_hotplug_reg; 190131604222SAnusha Srivatsa 190231604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 190331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 190431604222SAnusha Srivatsa 190531604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 190631604222SAnusha Srivatsa tc_hotplug_trigger, 1907c6f7acb8SMatt Roper dig_hotplug_reg, pins, 190858676af6SLucas De Marchi tc_port_hotplug_long_detect); 190952dfdba0SLucas De Marchi } 191052dfdba0SLucas De Marchi 191152dfdba0SLucas De Marchi if (pin_mask) 191252dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 191352dfdba0SLucas De Marchi 191452dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 191552dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 191652dfdba0SLucas De Marchi } 191752dfdba0SLucas De Marchi 191891d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19196dbf30ceSVille Syrjälä { 19206dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19216dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19226dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19236dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19246dbf30ceSVille Syrjälä 19256dbf30ceSVille Syrjälä if (hotplug_trigger) { 19266dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19276dbf30ceSVille Syrjälä 19286dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19296dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19306dbf30ceSVille Syrjälä 1931cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1932cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 193374c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19346dbf30ceSVille Syrjälä } 19356dbf30ceSVille Syrjälä 19366dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19376dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19386dbf30ceSVille Syrjälä 19396dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19406dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19416dbf30ceSVille Syrjälä 1942cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1943cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 19446dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19456dbf30ceSVille Syrjälä } 19466dbf30ceSVille Syrjälä 19476dbf30ceSVille Syrjälä if (pin_mask) 194891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19496dbf30ceSVille Syrjälä 19506dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 195191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19526dbf30ceSVille Syrjälä } 19536dbf30ceSVille Syrjälä 195491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 195591d14251STvrtko Ursulin u32 hotplug_trigger, 195640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1957c008bc6eSPaulo Zanoni { 1958e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1959e4ce95aaSVille Syrjälä 1960e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1961e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1962e4ce95aaSVille Syrjälä 1963cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 196440e56410SVille Syrjälä dig_hotplug_reg, hpd, 1965e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 196640e56410SVille Syrjälä 196791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1968e4ce95aaSVille Syrjälä } 1969c008bc6eSPaulo Zanoni 197091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 197191d14251STvrtko Ursulin u32 de_iir) 197240e56410SVille Syrjälä { 197340e56410SVille Syrjälä enum pipe pipe; 197440e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 197540e56410SVille Syrjälä 197640e56410SVille Syrjälä if (hotplug_trigger) 197791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 197840e56410SVille Syrjälä 1979c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 198091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1981c008bc6eSPaulo Zanoni 1982c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 198391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1984c008bc6eSPaulo Zanoni 1985c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 198600376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1987c008bc6eSPaulo Zanoni 1988055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1989fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1990aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1991c008bc6eSPaulo Zanoni 199240da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 19931f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1994c008bc6eSPaulo Zanoni 199540da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 199691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1997c008bc6eSPaulo Zanoni } 1998c008bc6eSPaulo Zanoni 1999c008bc6eSPaulo Zanoni /* check event from PCH */ 2000c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2001c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2002c008bc6eSPaulo Zanoni 200391d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 200491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2005c008bc6eSPaulo Zanoni else 200691d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2007c008bc6eSPaulo Zanoni 2008c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2009c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2010c008bc6eSPaulo Zanoni } 2011c008bc6eSPaulo Zanoni 2012cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20133e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2014c008bc6eSPaulo Zanoni } 2015c008bc6eSPaulo Zanoni 201691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 201791d14251STvrtko Ursulin u32 de_iir) 20189719fb98SPaulo Zanoni { 201907d27e20SDamien Lespiau enum pipe pipe; 202023bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 202123bb4cb5SVille Syrjälä 202240e56410SVille Syrjälä if (hotplug_trigger) 202391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 20249719fb98SPaulo Zanoni 20259719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 202691d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20279719fb98SPaulo Zanoni 202854fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 202954fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 203054fd3149SDhinakaran Pandiyan 203154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 203254fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 203354fd3149SDhinakaran Pandiyan } 2034fc340442SDaniel Vetter 20359719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 203691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20379719fb98SPaulo Zanoni 20389719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 203991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20409719fb98SPaulo Zanoni 2041055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2042fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2043aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20449719fb98SPaulo Zanoni } 20459719fb98SPaulo Zanoni 20469719fb98SPaulo Zanoni /* check event from PCH */ 204791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20489719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20499719fb98SPaulo Zanoni 205091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20519719fb98SPaulo Zanoni 20529719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20539719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20549719fb98SPaulo Zanoni } 20559719fb98SPaulo Zanoni } 20569719fb98SPaulo Zanoni 205772c90f62SOscar Mateo /* 205872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 205972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 206072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 206172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 206272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 206372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 206472c90f62SOscar Mateo */ 20659eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2066b1f14ad0SJesse Barnes { 2067b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2068f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20690e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2070b1f14ad0SJesse Barnes 20712dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20722dd2a883SImre Deak return IRQ_NONE; 20732dd2a883SImre Deak 20741f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20759102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20761f814dacSImre Deak 2077b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2078b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2079b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20800e43406bSChris Wilson 208144498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 208244498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 208344498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 208444498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 208544498aeaSPaulo Zanoni * due to its back queue). */ 208691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 208744498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 208844498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2089ab5c608bSBen Widawsky } 209044498aeaSPaulo Zanoni 209172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 209272c90f62SOscar Mateo 20930e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 20940e43406bSChris Wilson if (gt_iir) { 209572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 209672c90f62SOscar Mateo ret = IRQ_HANDLED; 209791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2098cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 2099d8fc8a47SPaulo Zanoni else 2100cf1c97dcSAndi Shyti gen5_gt_irq_handler(&dev_priv->gt, gt_iir); 21010e43406bSChris Wilson } 2102b1f14ad0SJesse Barnes 2103b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 21040e43406bSChris Wilson if (de_iir) { 210572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 210672c90f62SOscar Mateo ret = IRQ_HANDLED; 210791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 210891d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2109f1af8fc1SPaulo Zanoni else 211091d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 21110e43406bSChris Wilson } 21120e43406bSChris Wilson 211391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2114f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 21150e43406bSChris Wilson if (pm_iir) { 2116b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 21170e43406bSChris Wilson ret = IRQ_HANDLED; 21183e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 21190e43406bSChris Wilson } 2120f1af8fc1SPaulo Zanoni } 2121b1f14ad0SJesse Barnes 2122b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 212374093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 212444498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2125b1f14ad0SJesse Barnes 21261f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21279102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21281f814dacSImre Deak 2129b1f14ad0SJesse Barnes return ret; 2130b1f14ad0SJesse Barnes } 2131b1f14ad0SJesse Barnes 213291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 213391d14251STvrtko Ursulin u32 hotplug_trigger, 213440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2135d04a492dSShashank Sharma { 2136cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2137d04a492dSShashank Sharma 2138a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2139a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2140d04a492dSShashank Sharma 2141cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 214240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2143cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 214440e56410SVille Syrjälä 214591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2146d04a492dSShashank Sharma } 2147d04a492dSShashank Sharma 2148121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2149121e758eSDhinakaran Pandiyan { 2150121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2151b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2152b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 215348ef15d3SJosé Roberto de Souza long_pulse_detect_func long_pulse_detect; 215448ef15d3SJosé Roberto de Souza const u32 *hpd; 215548ef15d3SJosé Roberto de Souza 215648ef15d3SJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 215748ef15d3SJosé Roberto de Souza long_pulse_detect = gen12_port_hotplug_long_detect; 215848ef15d3SJosé Roberto de Souza hpd = hpd_gen12; 215948ef15d3SJosé Roberto de Souza } else { 216048ef15d3SJosé Roberto de Souza long_pulse_detect = gen11_port_hotplug_long_detect; 216148ef15d3SJosé Roberto de Souza hpd = hpd_gen11; 216248ef15d3SJosé Roberto de Souza } 2163121e758eSDhinakaran Pandiyan 2164121e758eSDhinakaran Pandiyan if (trigger_tc) { 2165b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2166b796b971SDhinakaran Pandiyan 2167121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2168121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2169121e758eSDhinakaran Pandiyan 2170121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 217148ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2172121e758eSDhinakaran Pandiyan } 2173b796b971SDhinakaran Pandiyan 2174b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2175b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2176b796b971SDhinakaran Pandiyan 2177b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2178b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2179b796b971SDhinakaran Pandiyan 2180b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 218148ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2182b796b971SDhinakaran Pandiyan } 2183b796b971SDhinakaran Pandiyan 2184b796b971SDhinakaran Pandiyan if (pin_mask) 2185b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2186b796b971SDhinakaran Pandiyan else 218700376ccfSWambui Karuga drm_err(&dev_priv->drm, 218800376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2189121e758eSDhinakaran Pandiyan } 2190121e758eSDhinakaran Pandiyan 21919d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21929d17210fSLucas De Marchi { 219355523360SLucas De Marchi u32 mask; 21949d17210fSLucas De Marchi 219555523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 219655523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 219755523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2198e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2199e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2200e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2201e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2202e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2203e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2204e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2205e5df52dcSMatt Roper 220655523360SLucas De Marchi 220755523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 22089d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22099d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22109d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22119d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22129d17210fSLucas De Marchi 221355523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22149d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22159d17210fSLucas De Marchi 221655523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 221755523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22189d17210fSLucas De Marchi 22199d17210fSLucas De Marchi return mask; 22209d17210fSLucas De Marchi } 22219d17210fSLucas De Marchi 22225270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22235270130dSVille Syrjälä { 2224d506a65dSMatt Roper if (INTEL_GEN(dev_priv) >= 11) 2225d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2226d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22275270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22285270130dSVille Syrjälä else 22295270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22305270130dSVille Syrjälä } 22315270130dSVille Syrjälä 223246c63d24SJosé Roberto de Souza static void 223346c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2234abd58f01SBen Widawsky { 2235e04f7eceSVille Syrjälä bool found = false; 2236e04f7eceSVille Syrjälä 2237e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 223891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2239e04f7eceSVille Syrjälä found = true; 2240e04f7eceSVille Syrjälä } 2241e04f7eceSVille Syrjälä 2242e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22438241cfbeSJosé Roberto de Souza u32 psr_iir; 22448241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22458241cfbeSJosé Roberto de Souza 22468241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22478241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22488241cfbeSJosé Roberto de Souza else 22498241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22508241cfbeSJosé Roberto de Souza 22518241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22528241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22538241cfbeSJosé Roberto de Souza 22548241cfbeSJosé Roberto de Souza if (psr_iir) 22558241cfbeSJosé Roberto de Souza found = true; 225654fd3149SDhinakaran Pandiyan 225754fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2258e04f7eceSVille Syrjälä } 2259e04f7eceSVille Syrjälä 2260e04f7eceSVille Syrjälä if (!found) 226100376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2262abd58f01SBen Widawsky } 226346c63d24SJosé Roberto de Souza 226446c63d24SJosé Roberto de Souza static irqreturn_t 226546c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 226646c63d24SJosé Roberto de Souza { 226746c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 226846c63d24SJosé Roberto de Souza u32 iir; 226946c63d24SJosé Roberto de Souza enum pipe pipe; 227046c63d24SJosé Roberto de Souza 227146c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 227246c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 227346c63d24SJosé Roberto de Souza if (iir) { 227446c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 227546c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 227646c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 227746c63d24SJosé Roberto de Souza } else { 227800376ccfSWambui Karuga drm_err(&dev_priv->drm, 227900376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2280abd58f01SBen Widawsky } 228146c63d24SJosé Roberto de Souza } 2282abd58f01SBen Widawsky 2283121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2284121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2285121e758eSDhinakaran Pandiyan if (iir) { 2286121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2287121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2288121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2289121e758eSDhinakaran Pandiyan } else { 229000376ccfSWambui Karuga drm_err(&dev_priv->drm, 229100376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2292121e758eSDhinakaran Pandiyan } 2293121e758eSDhinakaran Pandiyan } 2294121e758eSDhinakaran Pandiyan 22956d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2296e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2297e32192e1STvrtko Ursulin if (iir) { 2298e32192e1STvrtko Ursulin u32 tmp_mask; 2299d04a492dSShashank Sharma bool found = false; 2300cebd87a0SVille Syrjälä 2301e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23026d766f02SDaniel Vetter ret = IRQ_HANDLED; 230388e04703SJesse Barnes 23049d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 230591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2306d04a492dSShashank Sharma found = true; 2307d04a492dSShashank Sharma } 2308d04a492dSShashank Sharma 2309cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2310e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2311e32192e1STvrtko Ursulin if (tmp_mask) { 231291d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 231391d14251STvrtko Ursulin hpd_bxt); 2314d04a492dSShashank Sharma found = true; 2315d04a492dSShashank Sharma } 2316e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2317e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2318e32192e1STvrtko Ursulin if (tmp_mask) { 231991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 232091d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2321e32192e1STvrtko Ursulin found = true; 2322e32192e1STvrtko Ursulin } 2323e32192e1STvrtko Ursulin } 2324d04a492dSShashank Sharma 2325cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 232691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23279e63743eSShashank Sharma found = true; 23289e63743eSShashank Sharma } 23299e63743eSShashank Sharma 2330d04a492dSShashank Sharma if (!found) 233100376ccfSWambui Karuga drm_err(&dev_priv->drm, 233200376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 23336d766f02SDaniel Vetter } 233438cc46d7SOscar Mateo else 233500376ccfSWambui Karuga drm_err(&dev_priv->drm, 233600376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 23376d766f02SDaniel Vetter } 23386d766f02SDaniel Vetter 2339055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2340fd3a4024SDaniel Vetter u32 fault_errors; 2341abd58f01SBen Widawsky 2342c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2343c42664ccSDaniel Vetter continue; 2344c42664ccSDaniel Vetter 2345e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2346e32192e1STvrtko Ursulin if (!iir) { 234700376ccfSWambui Karuga drm_err(&dev_priv->drm, 234800376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2349e32192e1STvrtko Ursulin continue; 2350e32192e1STvrtko Ursulin } 2351770de83dSDamien Lespiau 2352e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2353e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2354e32192e1STvrtko Ursulin 2355fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2356aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2357abd58f01SBen Widawsky 2358e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 235991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23600fbe7870SDaniel Vetter 2361e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2362e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 236338d83c96SDaniel Vetter 23645270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2365770de83dSDamien Lespiau if (fault_errors) 236600376ccfSWambui Karuga drm_err(&dev_priv->drm, 236700376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 236830100f2bSDaniel Vetter pipe_name(pipe), 2369e32192e1STvrtko Ursulin fault_errors); 2370abd58f01SBen Widawsky } 2371abd58f01SBen Widawsky 237291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2373266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 237492d03a80SDaniel Vetter /* 237592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 237692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 237792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 237892d03a80SDaniel Vetter */ 2379e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2380e32192e1STvrtko Ursulin if (iir) { 2381e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 238292d03a80SDaniel Vetter ret = IRQ_HANDLED; 23836dbf30ceSVille Syrjälä 238458676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 238558676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2386c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 238791d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 23886dbf30ceSVille Syrjälä else 238991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 23902dfb0b81SJani Nikula } else { 23912dfb0b81SJani Nikula /* 23922dfb0b81SJani Nikula * Like on previous PCH there seems to be something 23932dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 23942dfb0b81SJani Nikula */ 239500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 239600376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 23972dfb0b81SJani Nikula } 239892d03a80SDaniel Vetter } 239992d03a80SDaniel Vetter 2400f11a0f46STvrtko Ursulin return ret; 2401f11a0f46STvrtko Ursulin } 2402f11a0f46STvrtko Ursulin 24034376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 24044376b9c9SMika Kuoppala { 24054376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 24064376b9c9SMika Kuoppala 24074376b9c9SMika Kuoppala /* 24084376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 24094376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 24104376b9c9SMika Kuoppala * New indications can and will light up during processing, 24114376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 24124376b9c9SMika Kuoppala */ 24134376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 24144376b9c9SMika Kuoppala } 24154376b9c9SMika Kuoppala 24164376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 24174376b9c9SMika Kuoppala { 24184376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 24194376b9c9SMika Kuoppala } 24204376b9c9SMika Kuoppala 2421f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2422f11a0f46STvrtko Ursulin { 2423b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 242425286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2425f11a0f46STvrtko Ursulin u32 master_ctl; 2426f11a0f46STvrtko Ursulin 2427f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2428f11a0f46STvrtko Ursulin return IRQ_NONE; 2429f11a0f46STvrtko Ursulin 24304376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 24314376b9c9SMika Kuoppala if (!master_ctl) { 24324376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2433f11a0f46STvrtko Ursulin return IRQ_NONE; 24344376b9c9SMika Kuoppala } 2435f11a0f46STvrtko Ursulin 24366cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 24376cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2438f0fd96f5SChris Wilson 2439f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2440f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24419102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 244255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24439102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2444f0fd96f5SChris Wilson } 2445f11a0f46STvrtko Ursulin 24464376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2447abd58f01SBen Widawsky 244855ef72f2SChris Wilson return IRQ_HANDLED; 2449abd58f01SBen Widawsky } 2450abd58f01SBen Widawsky 245151951ae7SMika Kuoppala static u32 24529b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2453df0d28c1SDhinakaran Pandiyan { 24549b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24557a909383SChris Wilson u32 iir; 2456df0d28c1SDhinakaran Pandiyan 2457df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24587a909383SChris Wilson return 0; 2459df0d28c1SDhinakaran Pandiyan 24607a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24617a909383SChris Wilson if (likely(iir)) 24627a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24637a909383SChris Wilson 24647a909383SChris Wilson return iir; 2465df0d28c1SDhinakaran Pandiyan } 2466df0d28c1SDhinakaran Pandiyan 2467df0d28c1SDhinakaran Pandiyan static void 24689b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2469df0d28c1SDhinakaran Pandiyan { 2470df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 24719b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2472df0d28c1SDhinakaran Pandiyan } 2473df0d28c1SDhinakaran Pandiyan 247481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 247581067b71SMika Kuoppala { 247681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 247781067b71SMika Kuoppala 247881067b71SMika Kuoppala /* 247981067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 248081067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 248181067b71SMika Kuoppala * New indications can and will light up during processing, 248281067b71SMika Kuoppala * and will generate new interrupt after enabling master. 248381067b71SMika Kuoppala */ 248481067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 248581067b71SMika Kuoppala } 248681067b71SMika Kuoppala 248781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 248881067b71SMika Kuoppala { 248981067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 249081067b71SMika Kuoppala } 249181067b71SMika Kuoppala 2492a3265d85SMatt Roper static void 2493a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2494a3265d85SMatt Roper { 2495a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2496a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2497a3265d85SMatt Roper 2498a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2499a3265d85SMatt Roper /* 2500a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2501a3265d85SMatt Roper * for the display related bits. 2502a3265d85SMatt Roper */ 2503a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2504a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2505a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2506a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2507a3265d85SMatt Roper 2508a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2509a3265d85SMatt Roper } 2510a3265d85SMatt Roper 25117be8782aSLucas De Marchi static __always_inline irqreturn_t 25127be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 25137be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 25147be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 251551951ae7SMika Kuoppala { 251625286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 25179b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 251851951ae7SMika Kuoppala u32 master_ctl; 2519df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 252051951ae7SMika Kuoppala 252151951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 252251951ae7SMika Kuoppala return IRQ_NONE; 252351951ae7SMika Kuoppala 25247be8782aSLucas De Marchi master_ctl = intr_disable(regs); 252581067b71SMika Kuoppala if (!master_ctl) { 25267be8782aSLucas De Marchi intr_enable(regs); 252751951ae7SMika Kuoppala return IRQ_NONE; 252881067b71SMika Kuoppala } 252951951ae7SMika Kuoppala 25306cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25319b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 253251951ae7SMika Kuoppala 253351951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2534a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2535a3265d85SMatt Roper gen11_display_irq_handler(i915); 253651951ae7SMika Kuoppala 25379b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2538df0d28c1SDhinakaran Pandiyan 25397be8782aSLucas De Marchi intr_enable(regs); 254051951ae7SMika Kuoppala 25419b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2542df0d28c1SDhinakaran Pandiyan 254351951ae7SMika Kuoppala return IRQ_HANDLED; 254451951ae7SMika Kuoppala } 254551951ae7SMika Kuoppala 25467be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25477be8782aSLucas De Marchi { 25487be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25497be8782aSLucas De Marchi gen11_master_intr_disable, 25507be8782aSLucas De Marchi gen11_master_intr_enable); 25517be8782aSLucas De Marchi } 25527be8782aSLucas De Marchi 255342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 255442f52ef8SKeith Packard * we use as a pipe index 255542f52ef8SKeith Packard */ 255608fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 25570a3e67a4SJesse Barnes { 255808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 255908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2560e9d21d7fSKeith Packard unsigned long irqflags; 256171e0ffa5SJesse Barnes 25621ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 256386e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 256486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 256586e83e35SChris Wilson 256686e83e35SChris Wilson return 0; 256786e83e35SChris Wilson } 256886e83e35SChris Wilson 25697d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2570d938da6bSVille Syrjälä { 257108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2572d938da6bSVille Syrjälä 25737d423af9SVille Syrjälä /* 25747d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 25757d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 25767d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 25777d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 25787d423af9SVille Syrjälä */ 25797d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 25807d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2581d938da6bSVille Syrjälä 258208fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2583d938da6bSVille Syrjälä } 2584d938da6bSVille Syrjälä 258508fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 258686e83e35SChris Wilson { 258708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 258808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 258986e83e35SChris Wilson unsigned long irqflags; 259086e83e35SChris Wilson 259186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25927c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2593755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25941ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25958692d00eSChris Wilson 25960a3e67a4SJesse Barnes return 0; 25970a3e67a4SJesse Barnes } 25980a3e67a4SJesse Barnes 259908fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2600f796cf8fSJesse Barnes { 260108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 260208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2603f796cf8fSJesse Barnes unsigned long irqflags; 2604a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 260586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2606f796cf8fSJesse Barnes 2607f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2608fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2609b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2610b1f14ad0SJesse Barnes 26112e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 26122e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 26132e8bf223SDhinakaran Pandiyan */ 26142e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 261508fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26162e8bf223SDhinakaran Pandiyan 2617b1f14ad0SJesse Barnes return 0; 2618b1f14ad0SJesse Barnes } 2619b1f14ad0SJesse Barnes 262008fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2621abd58f01SBen Widawsky { 262208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 262308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2624abd58f01SBen Widawsky unsigned long irqflags; 2625abd58f01SBen Widawsky 2626abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2627013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2628abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2629013d3752SVille Syrjälä 26302e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 26312e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 26322e8bf223SDhinakaran Pandiyan */ 26332e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 263408fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26352e8bf223SDhinakaran Pandiyan 2636abd58f01SBen Widawsky return 0; 2637abd58f01SBen Widawsky } 2638abd58f01SBen Widawsky 263942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 264042f52ef8SKeith Packard * we use as a pipe index 264142f52ef8SKeith Packard */ 264208fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 264386e83e35SChris Wilson { 264408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 264508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 264686e83e35SChris Wilson unsigned long irqflags; 264786e83e35SChris Wilson 264886e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 264986e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 265086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 265186e83e35SChris Wilson } 265286e83e35SChris Wilson 26537d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2654d938da6bSVille Syrjälä { 265508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2656d938da6bSVille Syrjälä 265708fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2658d938da6bSVille Syrjälä 26597d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 26607d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2661d938da6bSVille Syrjälä } 2662d938da6bSVille Syrjälä 266308fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 26640a3e67a4SJesse Barnes { 266508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 266608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2667e9d21d7fSKeith Packard unsigned long irqflags; 26680a3e67a4SJesse Barnes 26691ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26707c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2671755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26721ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26730a3e67a4SJesse Barnes } 26740a3e67a4SJesse Barnes 267508fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2676f796cf8fSJesse Barnes { 267708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 267808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2679f796cf8fSJesse Barnes unsigned long irqflags; 2680a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 268186e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2682f796cf8fSJesse Barnes 2683f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2684fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2685b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2686b1f14ad0SJesse Barnes } 2687b1f14ad0SJesse Barnes 268808fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2689abd58f01SBen Widawsky { 269008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 269108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2692abd58f01SBen Widawsky unsigned long irqflags; 2693abd58f01SBen Widawsky 2694abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2695013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2696abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2697abd58f01SBen Widawsky } 2698abd58f01SBen Widawsky 2699b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 270091738a95SPaulo Zanoni { 2701b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2702b16b2a2fSPaulo Zanoni 27036e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 270491738a95SPaulo Zanoni return; 270591738a95SPaulo Zanoni 2706b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2707105b122eSPaulo Zanoni 27086e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2709105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2710622364b6SPaulo Zanoni } 2711105b122eSPaulo Zanoni 271291738a95SPaulo Zanoni /* 2713622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2714622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2715622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2716622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2717622364b6SPaulo Zanoni * 2718622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 271991738a95SPaulo Zanoni */ 2720b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2721622364b6SPaulo Zanoni { 27226e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2723622364b6SPaulo Zanoni return; 2724622364b6SPaulo Zanoni 272548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 272691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 272791738a95SPaulo Zanoni POSTING_READ(SDEIER); 272891738a95SPaulo Zanoni } 272991738a95SPaulo Zanoni 273070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 273170591a41SVille Syrjälä { 2732b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2733b16b2a2fSPaulo Zanoni 273471b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2735f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 273671b8b41dSVille Syrjälä else 2737f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 273871b8b41dSVille Syrjälä 2739ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2740f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 274170591a41SVille Syrjälä 274244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 274370591a41SVille Syrjälä 2744b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 27458bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 274670591a41SVille Syrjälä } 274770591a41SVille Syrjälä 27488bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 27498bb61306SVille Syrjälä { 2750b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2751b16b2a2fSPaulo Zanoni 27528bb61306SVille Syrjälä u32 pipestat_mask; 27539ab981f2SVille Syrjälä u32 enable_mask; 27548bb61306SVille Syrjälä enum pipe pipe; 27558bb61306SVille Syrjälä 2756842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 27578bb61306SVille Syrjälä 27588bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 27598bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 27608bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 27618bb61306SVille Syrjälä 27629ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 27638bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2764ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2765ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2766ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2767ebf5f921SVille Syrjälä 27688bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2769ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2770ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 27716b7eafc1SVille Syrjälä 277248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 27736b7eafc1SVille Syrjälä 27749ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 27758bb61306SVille Syrjälä 2776b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 27778bb61306SVille Syrjälä } 27788bb61306SVille Syrjälä 27798bb61306SVille Syrjälä /* drm_dma.h hooks 27808bb61306SVille Syrjälä */ 27819eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 27828bb61306SVille Syrjälä { 2783b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 27848bb61306SVille Syrjälä 2785b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2786cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2787f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 27888bb61306SVille Syrjälä 2789fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2790f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2791f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2792fc340442SDaniel Vetter } 2793fc340442SDaniel Vetter 2794cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27958bb61306SVille Syrjälä 2796b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 27978bb61306SVille Syrjälä } 27988bb61306SVille Syrjälä 2799b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 28007e231dbeSJesse Barnes { 280134c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 280234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 280334c7b8a7SVille Syrjälä 2804cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 28057e231dbeSJesse Barnes 2806ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 28079918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 280870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2809ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 28107e231dbeSJesse Barnes } 28117e231dbeSJesse Barnes 2812b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2813abd58f01SBen Widawsky { 2814b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2815d048a268SVille Syrjälä enum pipe pipe; 2816abd58f01SBen Widawsky 281725286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2818abd58f01SBen Widawsky 2819cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2820abd58f01SBen Widawsky 2821f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2822f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2823e04f7eceSVille Syrjälä 2824055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2825f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2826813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2827b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2828abd58f01SBen Widawsky 2829b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2830b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2831b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2832abd58f01SBen Widawsky 28336e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2834b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2835abd58f01SBen Widawsky } 2836abd58f01SBen Widawsky 2837a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 283851951ae7SMika Kuoppala { 2839b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2840d048a268SVille Syrjälä enum pipe pipe; 284151951ae7SMika Kuoppala 2842f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 284351951ae7SMika Kuoppala 28448241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 28458241cfbeSJosé Roberto de Souza enum transcoder trans; 28468241cfbeSJosé Roberto de Souza 28478241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 28488241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 28498241cfbeSJosé Roberto de Souza 28508241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 28518241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 28528241cfbeSJosé Roberto de Souza continue; 28538241cfbeSJosé Roberto de Souza 28548241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 28558241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 28568241cfbeSJosé Roberto de Souza } 28578241cfbeSJosé Roberto de Souza } else { 2858f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2859f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 28608241cfbeSJosé Roberto de Souza } 286162819dfdSJosé Roberto de Souza 286251951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 286351951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 286451951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2865b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 286651951ae7SMika Kuoppala 2867b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2868b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2869b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 287031604222SAnusha Srivatsa 287129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2872b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 287351951ae7SMika Kuoppala } 287451951ae7SMika Kuoppala 2875a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2876a3265d85SMatt Roper { 2877a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2878a3265d85SMatt Roper 2879a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2880a3265d85SMatt Roper 2881a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2882a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2883a3265d85SMatt Roper 2884a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2885a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2886a3265d85SMatt Roper } 2887a3265d85SMatt Roper 28884c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 2889001bd2cbSImre Deak u8 pipe_mask) 2890d49bdb0eSPaulo Zanoni { 2891b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2892b16b2a2fSPaulo Zanoni 2893a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 28946831f3e3SVille Syrjälä enum pipe pipe; 2895d49bdb0eSPaulo Zanoni 289613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 28979dfe2e3aSImre Deak 28989dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28999dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 29009dfe2e3aSImre Deak return; 29019dfe2e3aSImre Deak } 29029dfe2e3aSImre Deak 29036831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2904b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 29056831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 29066831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 29079dfe2e3aSImre Deak 290813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2909d49bdb0eSPaulo Zanoni } 2910d49bdb0eSPaulo Zanoni 2911aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 2912001bd2cbSImre Deak u8 pipe_mask) 2913aae8ba84SVille Syrjälä { 2914b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29156831f3e3SVille Syrjälä enum pipe pipe; 29166831f3e3SVille Syrjälä 2917aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29189dfe2e3aSImre Deak 29199dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 29209dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 29219dfe2e3aSImre Deak return; 29229dfe2e3aSImre Deak } 29239dfe2e3aSImre Deak 29246831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2925b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 29269dfe2e3aSImre Deak 2927aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 2928aae8ba84SVille Syrjälä 2929aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 2930315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 2931aae8ba84SVille Syrjälä } 2932aae8ba84SVille Syrjälä 2933b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 293443f328d7SVille Syrjälä { 2935b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 293643f328d7SVille Syrjälä 293743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 293843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 293943f328d7SVille Syrjälä 2940cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 294143f328d7SVille Syrjälä 2942b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 294343f328d7SVille Syrjälä 2944ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29459918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 294670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2947ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 294843f328d7SVille Syrjälä } 294943f328d7SVille Syrjälä 295091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 295187a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 295287a02106SVille Syrjälä { 295387a02106SVille Syrjälä struct intel_encoder *encoder; 295487a02106SVille Syrjälä u32 enabled_irqs = 0; 295587a02106SVille Syrjälä 295691c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 295787a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 295887a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 295987a02106SVille Syrjälä 296087a02106SVille Syrjälä return enabled_irqs; 296187a02106SVille Syrjälä } 296287a02106SVille Syrjälä 29631a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 29641a56b1a2SImre Deak { 29651a56b1a2SImre Deak u32 hotplug; 29661a56b1a2SImre Deak 29671a56b1a2SImre Deak /* 29681a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 29691a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 29701a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 29711a56b1a2SImre Deak */ 29721a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 29731a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 29741a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 29751a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 29761a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 29771a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 29781a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 29791a56b1a2SImre Deak /* 29801a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 29811a56b1a2SImre Deak * HPD must be enabled in both north and south. 29821a56b1a2SImre Deak */ 29831a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 29841a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 29851a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 29861a56b1a2SImre Deak } 29871a56b1a2SImre Deak 298891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 298982a28bcfSDaniel Vetter { 29901a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 299182a28bcfSDaniel Vetter 299291d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 2993fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 299491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 299582a28bcfSDaniel Vetter } else { 2996fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 299791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 299882a28bcfSDaniel Vetter } 299982a28bcfSDaniel Vetter 3000fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 300182a28bcfSDaniel Vetter 30021a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 30036dbf30ceSVille Syrjälä } 300426951cafSXiong Zhang 300552dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv, 300652dfdba0SLucas De Marchi u32 ddi_hotplug_enable_mask, 300752dfdba0SLucas De Marchi u32 tc_hotplug_enable_mask) 300831604222SAnusha Srivatsa { 300931604222SAnusha Srivatsa u32 hotplug; 301031604222SAnusha Srivatsa 301131604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 301252dfdba0SLucas De Marchi hotplug |= ddi_hotplug_enable_mask; 301331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 301431604222SAnusha Srivatsa 30158ef7e340SMatt Roper if (tc_hotplug_enable_mask) { 301631604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 301752dfdba0SLucas De Marchi hotplug |= tc_hotplug_enable_mask; 301831604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 301931604222SAnusha Srivatsa } 30208ef7e340SMatt Roper } 302131604222SAnusha Srivatsa 302240e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 302340e98130SLucas De Marchi u32 sde_ddi_mask, u32 sde_tc_mask, 302440e98130SLucas De Marchi u32 ddi_enable_mask, u32 tc_enable_mask, 302540e98130SLucas De Marchi const u32 *pins) 302631604222SAnusha Srivatsa { 302731604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 302831604222SAnusha Srivatsa 302940e98130SLucas De Marchi hotplug_irqs = sde_ddi_mask | sde_tc_mask; 303040e98130SLucas De Marchi enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins); 303131604222SAnusha Srivatsa 3032f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3033f49108d0SMatt Roper 303431604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 303531604222SAnusha Srivatsa 303640e98130SLucas De Marchi icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask); 303752dfdba0SLucas De Marchi } 303852dfdba0SLucas De Marchi 303940e98130SLucas De Marchi /* 304040e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 304140e98130SLucas De Marchi * equivalent of SDE. 304240e98130SLucas De Marchi */ 30438ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 30448ef7e340SMatt Roper { 304540e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 304653448aedSVivek Kasireddy SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1), 304753448aedSVivek Kasireddy ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1), 3048d09ad3e7SMatt Roper hpd_icp); 304931604222SAnusha Srivatsa } 305031604222SAnusha Srivatsa 3051943682e3SMatt Roper /* 3052943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3053943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3054943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3055943682e3SMatt Roper */ 3056943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3057943682e3SMatt Roper { 3058943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 3059943682e3SMatt Roper SDE_DDI_MASK_TGP, 0, 3060943682e3SMatt Roper TGP_DDI_HPD_ENABLE_MASK, 0, 3061943682e3SMatt Roper hpd_tgp); 3062943682e3SMatt Roper } 3063943682e3SMatt Roper 3064121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3065121e758eSDhinakaran Pandiyan { 3066121e758eSDhinakaran Pandiyan u32 hotplug; 3067121e758eSDhinakaran Pandiyan 3068121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3069121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3070121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3071121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3072121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3073121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3074b796b971SDhinakaran Pandiyan 3075b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3076b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3077b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3078b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3079b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3080b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3081121e758eSDhinakaran Pandiyan } 3082121e758eSDhinakaran Pandiyan 3083121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3084121e758eSDhinakaran Pandiyan { 3085121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 308648ef15d3SJosé Roberto de Souza const u32 *hpd; 3087121e758eSDhinakaran Pandiyan u32 val; 3088121e758eSDhinakaran Pandiyan 308948ef15d3SJosé Roberto de Souza hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11; 309048ef15d3SJosé Roberto de Souza enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd); 3091b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3092121e758eSDhinakaran Pandiyan 3093121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3094121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3095121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3096121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3097121e758eSDhinakaran Pandiyan 3098121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 309931604222SAnusha Srivatsa 310052dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 310140e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP, 310240e98130SLucas De Marchi TGP_DDI_HPD_ENABLE_MASK, 310340e98130SLucas De Marchi TGP_TC_HPD_ENABLE_MASK, hpd_tgp); 310452dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 310540e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP, 310640e98130SLucas De Marchi ICP_DDI_HPD_ENABLE_MASK, 310740e98130SLucas De Marchi ICP_TC_HPD_ENABLE_MASK, hpd_icp); 3108121e758eSDhinakaran Pandiyan } 3109121e758eSDhinakaran Pandiyan 31102a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31112a57d9ccSImre Deak { 31123b92e263SRodrigo Vivi u32 val, hotplug; 31133b92e263SRodrigo Vivi 31143b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 31153b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 31163b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 31173b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 31183b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 31193b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 31203b92e263SRodrigo Vivi } 31212a57d9ccSImre Deak 31222a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 31232a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31242a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31252a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31262a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 31272a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 31282a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31292a57d9ccSImre Deak 31302a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31312a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31322a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31332a57d9ccSImre Deak } 31342a57d9ccSImre Deak 313591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31366dbf30ceSVille Syrjälä { 31372a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 31386dbf30ceSVille Syrjälä 3139f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3140f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3141f49108d0SMatt Roper 31426dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 314391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31446dbf30ceSVille Syrjälä 31456dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31466dbf30ceSVille Syrjälä 31472a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 314826951cafSXiong Zhang } 31497fe0b973SKeith Packard 31501a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31511a56b1a2SImre Deak { 31521a56b1a2SImre Deak u32 hotplug; 31531a56b1a2SImre Deak 31541a56b1a2SImre Deak /* 31551a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31561a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31571a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31581a56b1a2SImre Deak */ 31591a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31601a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31611a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31621a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31631a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31641a56b1a2SImre Deak } 31651a56b1a2SImre Deak 316691d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3167e4ce95aaSVille Syrjälä { 31681a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3169e4ce95aaSVille Syrjälä 317091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31713a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 317291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31733a3b3c7dSVille Syrjälä 31743a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 317591d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 317623bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 317791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31783a3b3c7dSVille Syrjälä 31793a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 318023bb4cb5SVille Syrjälä } else { 3181e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 318291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3183e4ce95aaSVille Syrjälä 3184e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 31853a3b3c7dSVille Syrjälä } 3186e4ce95aaSVille Syrjälä 31871a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3188e4ce95aaSVille Syrjälä 318991d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3190e4ce95aaSVille Syrjälä } 3191e4ce95aaSVille Syrjälä 31922a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 31932a57d9ccSImre Deak u32 enabled_irqs) 3194e0a20ad7SShashank Sharma { 31952a57d9ccSImre Deak u32 hotplug; 3196e0a20ad7SShashank Sharma 3197a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 31982a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31992a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32002a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3201d252bf68SShubhangi Shrivastava 320200376ccfSWambui Karuga drm_dbg_kms(&dev_priv->drm, 320300376ccfSWambui Karuga "Invert bit setting: hp_ctl:%x hp_port:%x\n", 3204d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3205d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3206d252bf68SShubhangi Shrivastava 3207d252bf68SShubhangi Shrivastava /* 3208d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3209d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3210d252bf68SShubhangi Shrivastava */ 3211d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3212d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3213d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3214d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3215d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3216d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3217d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3218d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3219d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3220d252bf68SShubhangi Shrivastava 3221a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3222e0a20ad7SShashank Sharma } 3223e0a20ad7SShashank Sharma 32242a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32252a57d9ccSImre Deak { 32262a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 32272a57d9ccSImre Deak } 32282a57d9ccSImre Deak 32292a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32302a57d9ccSImre Deak { 32312a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32322a57d9ccSImre Deak 32332a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32342a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32352a57d9ccSImre Deak 32362a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32372a57d9ccSImre Deak 32382a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32392a57d9ccSImre Deak } 32402a57d9ccSImre Deak 3241b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3242d46da437SPaulo Zanoni { 324382a28bcfSDaniel Vetter u32 mask; 3244d46da437SPaulo Zanoni 32456e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3246692a04cfSDaniel Vetter return; 3247692a04cfSDaniel Vetter 32486e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32495c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 32504ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 32515c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32524ebc6509SDhinakaran Pandiyan else 32534ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 32548664281bSPaulo Zanoni 325565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3256d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32572a57d9ccSImre Deak 32582a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32592a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 32601a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32612a57d9ccSImre Deak else 32622a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3263d46da437SPaulo Zanoni } 3264d46da437SPaulo Zanoni 32659eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3266036a4a7dSZhenyu Wang { 3267b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32688e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32698e76f8dcSPaulo Zanoni 3270b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 32718e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3272842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 32738e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 327423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 327523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 32768e76f8dcSPaulo Zanoni } else { 32778e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3278842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3279842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3280e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3281e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3282e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 32838e76f8dcSPaulo Zanoni } 3284036a4a7dSZhenyu Wang 3285fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3286b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3287fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3288fc340442SDaniel Vetter } 3289fc340442SDaniel Vetter 32901ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3291036a4a7dSZhenyu Wang 3292b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3293622364b6SPaulo Zanoni 3294b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3295b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3296036a4a7dSZhenyu Wang 3297cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3298036a4a7dSZhenyu Wang 32991a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 33001a56b1a2SImre Deak 3301b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 33027fe0b973SKeith Packard 330350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 33046005ce42SDaniel Vetter /* Enable PCU event interrupts 33056005ce42SDaniel Vetter * 33066005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33074bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33084bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3309d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3310fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3311d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3312f97108d1SJesse Barnes } 3313036a4a7dSZhenyu Wang } 3314036a4a7dSZhenyu Wang 3315f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3316f8b79e58SImre Deak { 331767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3318f8b79e58SImre Deak 3319f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3320f8b79e58SImre Deak return; 3321f8b79e58SImre Deak 3322f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3323f8b79e58SImre Deak 3324d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3325d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3326ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3327f8b79e58SImre Deak } 3328d6c69803SVille Syrjälä } 3329f8b79e58SImre Deak 3330f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3331f8b79e58SImre Deak { 333267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3333f8b79e58SImre Deak 3334f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3335f8b79e58SImre Deak return; 3336f8b79e58SImre Deak 3337f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3338f8b79e58SImre Deak 3339950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3340ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3341f8b79e58SImre Deak } 3342f8b79e58SImre Deak 33430e6c9a9eSVille Syrjälä 3344b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 33450e6c9a9eSVille Syrjälä { 3346cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 33477e231dbeSJesse Barnes 3348ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33499918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3350ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3351ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3352ad22d106SVille Syrjälä 33537e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 335434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 335520afbda2SDaniel Vetter } 335620afbda2SDaniel Vetter 3357abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3358abd58f01SBen Widawsky { 3359b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3360b16b2a2fSPaulo Zanoni 3361*869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3362*869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3363a9c287c9SJani Nikula u32 de_pipe_enables; 33643a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 33653a3b3c7dSVille Syrjälä u32 de_port_enables; 3366df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 33673a3b3c7dSVille Syrjälä enum pipe pipe; 3368770de83dSDamien Lespiau 3369df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3370df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3371df0d28c1SDhinakaran Pandiyan 3372bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 33733a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 337488e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3375cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 33763a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 33773a3b3c7dSVille Syrjälä } 3378770de83dSDamien Lespiau 3379bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 3380bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 3381bb187e93SJames Ausmus 33829bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 3383a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3384a324fcacSRodrigo Vivi 3385770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3386770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3387770de83dSDamien Lespiau 33883a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3389cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3390a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3391a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 33923a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 33933a3b3c7dSVille Syrjälä 33948241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 33958241cfbeSJosé Roberto de Souza enum transcoder trans; 33968241cfbeSJosé Roberto de Souza 33978241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 33988241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 33998241cfbeSJosé Roberto de Souza 34008241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 34018241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 34028241cfbeSJosé Roberto de Souza continue; 34038241cfbeSJosé Roberto de Souza 34048241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 34058241cfbeSJosé Roberto de Souza } 34068241cfbeSJosé Roberto de Souza } else { 3407b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 34088241cfbeSJosé Roberto de Souza } 3409e04f7eceSVille Syrjälä 34100a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 34110a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3412abd58f01SBen Widawsky 3413f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3414813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3415b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3416813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 341735079899SPaulo Zanoni de_pipe_enables); 34180a195c02SMika Kahola } 3419abd58f01SBen Widawsky 3420b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3421b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 34222a57d9ccSImre Deak 3423121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3424121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3425b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3426b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3427121e758eSDhinakaran Pandiyan 3428b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3429b16b2a2fSPaulo Zanoni de_hpd_enables); 3430121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3431121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 34322a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3433121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 34341a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3435abd58f01SBen Widawsky } 3436121e758eSDhinakaran Pandiyan } 3437abd58f01SBen Widawsky 3438b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3439abd58f01SBen Widawsky { 34406e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3441b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3442622364b6SPaulo Zanoni 3443cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3444abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3445abd58f01SBen Widawsky 34466e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3447b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3448abd58f01SBen Widawsky 344925286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3450abd58f01SBen Widawsky } 3451abd58f01SBen Widawsky 3452b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 345331604222SAnusha Srivatsa { 345431604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 345531604222SAnusha Srivatsa 345648a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 345731604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 345831604222SAnusha Srivatsa POSTING_READ(SDEIER); 345931604222SAnusha Srivatsa 346065f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 346131604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 346231604222SAnusha Srivatsa 346352dfdba0SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) 346452dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 346552dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 3466e83c4673SVivek Kasireddy else if (HAS_PCH_JSP(dev_priv)) 34678ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 3468e83c4673SVivek Kasireddy else if (HAS_PCH_MCC(dev_priv)) 3469e83c4673SVivek Kasireddy icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 3470e83c4673SVivek Kasireddy ICP_TC_HPD_ENABLE(PORT_TC1)); 347152dfdba0SLucas De Marchi else 347252dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 347352dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 347431604222SAnusha Srivatsa } 347531604222SAnusha Srivatsa 3476b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 347751951ae7SMika Kuoppala { 3478b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3479df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 348051951ae7SMika Kuoppala 348129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3482b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 348331604222SAnusha Srivatsa 34849b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 348551951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 348651951ae7SMika Kuoppala 3487b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3488df0d28c1SDhinakaran Pandiyan 348951951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 349051951ae7SMika Kuoppala 34919b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3492c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 349351951ae7SMika Kuoppala } 349451951ae7SMika Kuoppala 3495b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 349643f328d7SVille Syrjälä { 3497cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 349843f328d7SVille Syrjälä 3499ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35009918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3501ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3502ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3503ad22d106SVille Syrjälä 3504e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 350543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 350643f328d7SVille Syrjälä } 350743f328d7SVille Syrjälä 3508b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3509c2798b19SChris Wilson { 3510b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3511c2798b19SChris Wilson 351244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 351344d9241eSVille Syrjälä 3514b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3515c2798b19SChris Wilson } 3516c2798b19SChris Wilson 3517b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3518c2798b19SChris Wilson { 3519b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3520e9e9848aSVille Syrjälä u16 enable_mask; 3521c2798b19SChris Wilson 35224f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 35234f5fd91fSTvrtko Ursulin EMR, 35244f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3525045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3526c2798b19SChris Wilson 3527c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3528c2798b19SChris Wilson dev_priv->irq_mask = 3529c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 353016659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 353116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3532c2798b19SChris Wilson 3533e9e9848aSVille Syrjälä enable_mask = 3534c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3535c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 353616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3537e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3538e9e9848aSVille Syrjälä 3539b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3540c2798b19SChris Wilson 3541379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3542379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3543d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3544755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3545755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3546d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3547c2798b19SChris Wilson } 3548c2798b19SChris Wilson 35494f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 355078c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 355178c357ddSVille Syrjälä { 35524f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 355378c357ddSVille Syrjälä u16 emr; 355478c357ddSVille Syrjälä 35554f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 355678c357ddSVille Syrjälä 355778c357ddSVille Syrjälä if (*eir) 35584f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 355978c357ddSVille Syrjälä 35604f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 356178c357ddSVille Syrjälä if (*eir_stuck == 0) 356278c357ddSVille Syrjälä return; 356378c357ddSVille Syrjälä 356478c357ddSVille Syrjälä /* 356578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 356678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 356778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 356878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 356978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 357078c357ddSVille Syrjälä * cleared except by handling the underlying error 357178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 357278c357ddSVille Syrjälä * remains set. 357378c357ddSVille Syrjälä */ 35744f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 35754f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 35764f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 357778c357ddSVille Syrjälä } 357878c357ddSVille Syrjälä 357978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 358078c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 358178c357ddSVille Syrjälä { 358278c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 358378c357ddSVille Syrjälä 358478c357ddSVille Syrjälä if (eir_stuck) 358500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 358600376ccfSWambui Karuga eir_stuck); 358778c357ddSVille Syrjälä } 358878c357ddSVille Syrjälä 358978c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 359078c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 359178c357ddSVille Syrjälä { 359278c357ddSVille Syrjälä u32 emr; 359378c357ddSVille Syrjälä 359478c357ddSVille Syrjälä *eir = I915_READ(EIR); 359578c357ddSVille Syrjälä 359678c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 359778c357ddSVille Syrjälä 359878c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 359978c357ddSVille Syrjälä if (*eir_stuck == 0) 360078c357ddSVille Syrjälä return; 360178c357ddSVille Syrjälä 360278c357ddSVille Syrjälä /* 360378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 360478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 360578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 360678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 360778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 360878c357ddSVille Syrjälä * cleared except by handling the underlying error 360978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 361078c357ddSVille Syrjälä * remains set. 361178c357ddSVille Syrjälä */ 361278c357ddSVille Syrjälä emr = I915_READ(EMR); 361378c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 361478c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 361578c357ddSVille Syrjälä } 361678c357ddSVille Syrjälä 361778c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 361878c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 361978c357ddSVille Syrjälä { 362078c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 362178c357ddSVille Syrjälä 362278c357ddSVille Syrjälä if (eir_stuck) 362300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 362400376ccfSWambui Karuga eir_stuck); 362578c357ddSVille Syrjälä } 362678c357ddSVille Syrjälä 3627ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3628c2798b19SChris Wilson { 3629b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3630af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3631c2798b19SChris Wilson 36322dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36332dd2a883SImre Deak return IRQ_NONE; 36342dd2a883SImre Deak 36351f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36369102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36371f814dacSImre Deak 3638af722d28SVille Syrjälä do { 3639af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 364078c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3641af722d28SVille Syrjälä u16 iir; 3642af722d28SVille Syrjälä 36434f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3644c2798b19SChris Wilson if (iir == 0) 3645af722d28SVille Syrjälä break; 3646c2798b19SChris Wilson 3647af722d28SVille Syrjälä ret = IRQ_HANDLED; 3648c2798b19SChris Wilson 3649eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3650eb64343cSVille Syrjälä * signalled in iir */ 3651eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3652c2798b19SChris Wilson 365378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 365478c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 365578c357ddSVille Syrjälä 36564f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3657c2798b19SChris Wilson 3658c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 365973c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3660c2798b19SChris Wilson 366178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 366278c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3663af722d28SVille Syrjälä 3664eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3665af722d28SVille Syrjälä } while (0); 3666c2798b19SChris Wilson 36679102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36681f814dacSImre Deak 36691f814dacSImre Deak return ret; 3670c2798b19SChris Wilson } 3671c2798b19SChris Wilson 3672b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3673a266c7d5SChris Wilson { 3674b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3675a266c7d5SChris Wilson 367656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 36770706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3678a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3679a266c7d5SChris Wilson } 3680a266c7d5SChris Wilson 368144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 368244d9241eSVille Syrjälä 3683b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3684a266c7d5SChris Wilson } 3685a266c7d5SChris Wilson 3686b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3687a266c7d5SChris Wilson { 3688b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 368938bde180SChris Wilson u32 enable_mask; 3690a266c7d5SChris Wilson 3691045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3692045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 369338bde180SChris Wilson 369438bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 369538bde180SChris Wilson dev_priv->irq_mask = 369638bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 369738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 369816659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 369916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 370038bde180SChris Wilson 370138bde180SChris Wilson enable_mask = 370238bde180SChris Wilson I915_ASLE_INTERRUPT | 370338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 370438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 370516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 370638bde180SChris Wilson I915_USER_INTERRUPT; 370738bde180SChris Wilson 370856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3709a266c7d5SChris Wilson /* Enable in IER... */ 3710a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3711a266c7d5SChris Wilson /* and unmask in IMR */ 3712a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3713a266c7d5SChris Wilson } 3714a266c7d5SChris Wilson 3715b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3716a266c7d5SChris Wilson 3717379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3718379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3719d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3720755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3721755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3722d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3723379ef82dSDaniel Vetter 3724c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 372520afbda2SDaniel Vetter } 372620afbda2SDaniel Vetter 3727ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3728a266c7d5SChris Wilson { 3729b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3730af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3731a266c7d5SChris Wilson 37322dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37332dd2a883SImre Deak return IRQ_NONE; 37342dd2a883SImre Deak 37351f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37369102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37371f814dacSImre Deak 373838bde180SChris Wilson do { 3739eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 374078c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3741af722d28SVille Syrjälä u32 hotplug_status = 0; 3742af722d28SVille Syrjälä u32 iir; 3743a266c7d5SChris Wilson 37449d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3745af722d28SVille Syrjälä if (iir == 0) 3746af722d28SVille Syrjälä break; 3747af722d28SVille Syrjälä 3748af722d28SVille Syrjälä ret = IRQ_HANDLED; 3749af722d28SVille Syrjälä 3750af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3751af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3752af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3753a266c7d5SChris Wilson 3754eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3755eb64343cSVille Syrjälä * signalled in iir */ 3756eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3757a266c7d5SChris Wilson 375878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 375978c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 376078c357ddSVille Syrjälä 37619d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3762a266c7d5SChris Wilson 3763a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 376473c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3765a266c7d5SChris Wilson 376678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 376778c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3768a266c7d5SChris Wilson 3769af722d28SVille Syrjälä if (hotplug_status) 3770af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3771af722d28SVille Syrjälä 3772af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3773af722d28SVille Syrjälä } while (0); 3774a266c7d5SChris Wilson 37759102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37761f814dacSImre Deak 3777a266c7d5SChris Wilson return ret; 3778a266c7d5SChris Wilson } 3779a266c7d5SChris Wilson 3780b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3781a266c7d5SChris Wilson { 3782b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3783a266c7d5SChris Wilson 37840706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3785a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3786a266c7d5SChris Wilson 378744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 378844d9241eSVille Syrjälä 3789b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3790a266c7d5SChris Wilson } 3791a266c7d5SChris Wilson 3792b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3793a266c7d5SChris Wilson { 3794b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3795bbba0a97SChris Wilson u32 enable_mask; 3796a266c7d5SChris Wilson u32 error_mask; 3797a266c7d5SChris Wilson 3798045cebd2SVille Syrjälä /* 3799045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3800045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3801045cebd2SVille Syrjälä */ 3802045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3803045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3804045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3805045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3806045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3807045cebd2SVille Syrjälä } else { 3808045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3809045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3810045cebd2SVille Syrjälä } 3811045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3812045cebd2SVille Syrjälä 3813a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3814c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3815c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3816adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3817bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3818bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 381978c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3820bbba0a97SChris Wilson 3821c30bb1fdSVille Syrjälä enable_mask = 3822c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3823c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3824c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3825c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 382678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3827c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3828bbba0a97SChris Wilson 382991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3830bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3831a266c7d5SChris Wilson 3832b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3833c30bb1fdSVille Syrjälä 3834b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3835b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3836d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3837755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3838755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3839755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3840d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3841a266c7d5SChris Wilson 384291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 384320afbda2SDaniel Vetter } 384420afbda2SDaniel Vetter 384591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 384620afbda2SDaniel Vetter { 384720afbda2SDaniel Vetter u32 hotplug_en; 384820afbda2SDaniel Vetter 384967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3850b5ea2d56SDaniel Vetter 3851adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3852e5868a31SEgbert Eich /* enable bits are the same for all generations */ 385391d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3854a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3855a266c7d5SChris Wilson to generate a spurious hotplug event about three 3856a266c7d5SChris Wilson seconds later. So just do it once. 3857a266c7d5SChris Wilson */ 385891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3859a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3860a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3861a266c7d5SChris Wilson 3862a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 38630706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3864f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3865f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3866f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 38670706f17cSEgbert Eich hotplug_en); 3868a266c7d5SChris Wilson } 3869a266c7d5SChris Wilson 3870ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3871a266c7d5SChris Wilson { 3872b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3873af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3874a266c7d5SChris Wilson 38752dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38762dd2a883SImre Deak return IRQ_NONE; 38772dd2a883SImre Deak 38781f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38799102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38801f814dacSImre Deak 3881af722d28SVille Syrjälä do { 3882eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 388378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3884af722d28SVille Syrjälä u32 hotplug_status = 0; 3885af722d28SVille Syrjälä u32 iir; 38862c8ba29fSChris Wilson 38879d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3888af722d28SVille Syrjälä if (iir == 0) 3889af722d28SVille Syrjälä break; 3890af722d28SVille Syrjälä 3891af722d28SVille Syrjälä ret = IRQ_HANDLED; 3892af722d28SVille Syrjälä 3893af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3894af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3895a266c7d5SChris Wilson 3896eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3897eb64343cSVille Syrjälä * signalled in iir */ 3898eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3899a266c7d5SChris Wilson 390078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 390178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 390278c357ddSVille Syrjälä 39039d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3904a266c7d5SChris Wilson 3905a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 390673c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3907af722d28SVille Syrjälä 3908a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 390973c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 3910a266c7d5SChris Wilson 391178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 391278c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3913515ac2bbSDaniel Vetter 3914af722d28SVille Syrjälä if (hotplug_status) 3915af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3916af722d28SVille Syrjälä 3917af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3918af722d28SVille Syrjälä } while (0); 3919a266c7d5SChris Wilson 39209102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39211f814dacSImre Deak 3922a266c7d5SChris Wilson return ret; 3923a266c7d5SChris Wilson } 3924a266c7d5SChris Wilson 3925fca52a55SDaniel Vetter /** 3926fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 3927fca52a55SDaniel Vetter * @dev_priv: i915 device instance 3928fca52a55SDaniel Vetter * 3929fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 3930fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 3931fca52a55SDaniel Vetter */ 3932b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 3933f71d4af4SJesse Barnes { 393491c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 3935cefcff8fSJoonas Lahtinen int i; 39368b2e326dSChris Wilson 393777913b39SJani Nikula intel_hpd_init_work(dev_priv); 393877913b39SJani Nikula 393974bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 3940cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3941cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 39428b2e326dSChris Wilson 3943633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 3944702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 39452239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 394626705e20SSagar Arun Kamble 394721da2700SVille Syrjälä dev->vblank_disable_immediate = true; 394821da2700SVille Syrjälä 3949262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 3950262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 3951262fd485SChris Wilson * special care to avoid writing any of the display block registers 3952262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 3953262fd485SChris Wilson * in this case to the runtime pm. 3954262fd485SChris Wilson */ 3955262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 3956262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 3957262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 3958262fd485SChris Wilson 3959317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 39609a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 39619a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 39629a64c650SLyude Paul * sideband messaging with MST. 39639a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 39649a64c650SLyude Paul * short pulses, as seen on some G4x systems. 39659a64c650SLyude Paul */ 39669a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 3967317eaa95SLyude 3968b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3969b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 397043f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3971b318b824SVille Syrjälä } else { 3972943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 3973943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 3974943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 39758ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 39768ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 3977121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 3978b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 3979e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 3980c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 39816dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 39826dbf30ceSVille Syrjälä else 39833a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 3984f71d4af4SJesse Barnes } 3985f71d4af4SJesse Barnes } 398620afbda2SDaniel Vetter 3987fca52a55SDaniel Vetter /** 3988cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 3989cefcff8fSJoonas Lahtinen * @i915: i915 device instance 3990cefcff8fSJoonas Lahtinen * 3991cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 3992cefcff8fSJoonas Lahtinen */ 3993cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 3994cefcff8fSJoonas Lahtinen { 3995cefcff8fSJoonas Lahtinen int i; 3996cefcff8fSJoonas Lahtinen 3997cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3998cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 3999cefcff8fSJoonas Lahtinen } 4000cefcff8fSJoonas Lahtinen 4001b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4002b318b824SVille Syrjälä { 4003b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4004b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4005b318b824SVille Syrjälä return cherryview_irq_handler; 4006b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4007b318b824SVille Syrjälä return valleyview_irq_handler; 4008b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4009b318b824SVille Syrjälä return i965_irq_handler; 4010b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4011b318b824SVille Syrjälä return i915_irq_handler; 4012b318b824SVille Syrjälä else 4013b318b824SVille Syrjälä return i8xx_irq_handler; 4014b318b824SVille Syrjälä } else { 4015b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4016b318b824SVille Syrjälä return gen11_irq_handler; 4017b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4018b318b824SVille Syrjälä return gen8_irq_handler; 4019b318b824SVille Syrjälä else 40209eae5e27SLucas De Marchi return ilk_irq_handler; 4021b318b824SVille Syrjälä } 4022b318b824SVille Syrjälä } 4023b318b824SVille Syrjälä 4024b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4025b318b824SVille Syrjälä { 4026b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4027b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4028b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4029b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4030b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4031b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4032b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4033b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4034b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4035b318b824SVille Syrjälä else 4036b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4037b318b824SVille Syrjälä } else { 4038b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4039b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4040b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4041b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4042b318b824SVille Syrjälä else 40439eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4044b318b824SVille Syrjälä } 4045b318b824SVille Syrjälä } 4046b318b824SVille Syrjälä 4047b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4048b318b824SVille Syrjälä { 4049b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4050b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4051b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4052b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4053b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4054b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4055b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4056b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4057b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4058b318b824SVille Syrjälä else 4059b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4060b318b824SVille Syrjälä } else { 4061b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4062b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4063b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4064b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4065b318b824SVille Syrjälä else 40669eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4067b318b824SVille Syrjälä } 4068b318b824SVille Syrjälä } 4069b318b824SVille Syrjälä 4070cefcff8fSJoonas Lahtinen /** 4071fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4072fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4073fca52a55SDaniel Vetter * 4074fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4075fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4076fca52a55SDaniel Vetter * 4077fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4078fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4079fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4080fca52a55SDaniel Vetter */ 40812aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 40822aeb7d3aSDaniel Vetter { 4083b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4084b318b824SVille Syrjälä int ret; 4085b318b824SVille Syrjälä 40862aeb7d3aSDaniel Vetter /* 40872aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 40882aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 40892aeb7d3aSDaniel Vetter * special cases in our ordering checks. 40902aeb7d3aSDaniel Vetter */ 4091ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 40922aeb7d3aSDaniel Vetter 4093b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4094b318b824SVille Syrjälä 4095b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4096b318b824SVille Syrjälä 4097b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4098b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4099b318b824SVille Syrjälä if (ret < 0) { 4100b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4101b318b824SVille Syrjälä return ret; 4102b318b824SVille Syrjälä } 4103b318b824SVille Syrjälä 4104b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4105b318b824SVille Syrjälä 4106b318b824SVille Syrjälä return ret; 41072aeb7d3aSDaniel Vetter } 41082aeb7d3aSDaniel Vetter 4109fca52a55SDaniel Vetter /** 4110fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4111fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4112fca52a55SDaniel Vetter * 4113fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4114fca52a55SDaniel Vetter * resources acquired in the init functions. 4115fca52a55SDaniel Vetter */ 41162aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 41172aeb7d3aSDaniel Vetter { 4118b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4119b318b824SVille Syrjälä 4120b318b824SVille Syrjälä /* 4121789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4122789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4123789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4124789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4125b318b824SVille Syrjälä */ 4126b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4127b318b824SVille Syrjälä return; 4128b318b824SVille Syrjälä 4129b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4130b318b824SVille Syrjälä 4131b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4132b318b824SVille Syrjälä 4133b318b824SVille Syrjälä free_irq(irq, dev_priv); 4134b318b824SVille Syrjälä 41352aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4136ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 41372aeb7d3aSDaniel Vetter } 41382aeb7d3aSDaniel Vetter 4139fca52a55SDaniel Vetter /** 4140fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4141fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4142fca52a55SDaniel Vetter * 4143fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4144fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4145fca52a55SDaniel Vetter */ 4146b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4147c67a470bSPaulo Zanoni { 4148b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4149ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4150315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4151c67a470bSPaulo Zanoni } 4152c67a470bSPaulo Zanoni 4153fca52a55SDaniel Vetter /** 4154fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4155fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4156fca52a55SDaniel Vetter * 4157fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4158fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4159fca52a55SDaniel Vetter */ 4160b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4161c67a470bSPaulo Zanoni { 4162ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4163b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4164b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4165c67a470bSPaulo Zanoni } 4166d64575eeSJani Nikula 4167d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4168d64575eeSJani Nikula { 4169d64575eeSJani Nikula /* 4170d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4171d64575eeSJani Nikula * this is the only thing we need to check. 4172d64575eeSJani Nikula */ 4173d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4174d64575eeSJani Nikula } 4175d64575eeSJani Nikula 4176d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4177d64575eeSJani Nikula { 4178d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4179d64575eeSJani Nikula } 4180