1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 824bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 91e0a20ad7SShashank Sharma /* BXT hpd list */ 92e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 93*7f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 94e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 95e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 96e0a20ad7SShashank Sharma }; 97e0a20ad7SShashank Sharma 985c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 99f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1005c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1015c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1025c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1035c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1045c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1055c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1065c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1075c502442SPaulo Zanoni } while (0) 1085c502442SPaulo Zanoni 109f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 110a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1115c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 112a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1135c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1145c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1155c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1165c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 117a9d356a6SPaulo Zanoni } while (0) 118a9d356a6SPaulo Zanoni 119337ba017SPaulo Zanoni /* 120337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 121337ba017SPaulo Zanoni */ 122337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 123337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 124337ba017SPaulo Zanoni if (val) { \ 125337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 126337ba017SPaulo Zanoni (reg), val); \ 127337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 128337ba017SPaulo Zanoni POSTING_READ(reg); \ 129337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 130337ba017SPaulo Zanoni POSTING_READ(reg); \ 131337ba017SPaulo Zanoni } \ 132337ba017SPaulo Zanoni } while (0) 133337ba017SPaulo Zanoni 13435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 135337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 13635079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1377d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1387d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13935079899SPaulo Zanoni } while (0) 14035079899SPaulo Zanoni 14135079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 142337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 14335079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1447d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1457d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 14635079899SPaulo Zanoni } while (0) 14735079899SPaulo Zanoni 148c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 149c9a9a268SImre Deak 150036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 15147339cd9SDaniel Vetter void 1522d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 153036a4a7dSZhenyu Wang { 1544bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1554bc9d430SDaniel Vetter 1569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 157c67a470bSPaulo Zanoni return; 158c67a470bSPaulo Zanoni 1591ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1601ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1611ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1623143a2bfSChris Wilson POSTING_READ(DEIMR); 163036a4a7dSZhenyu Wang } 164036a4a7dSZhenyu Wang } 165036a4a7dSZhenyu Wang 16647339cd9SDaniel Vetter void 1672d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 168036a4a7dSZhenyu Wang { 1694bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1704bc9d430SDaniel Vetter 17106ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 172c67a470bSPaulo Zanoni return; 173c67a470bSPaulo Zanoni 1741ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1751ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1761ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1773143a2bfSChris Wilson POSTING_READ(DEIMR); 178036a4a7dSZhenyu Wang } 179036a4a7dSZhenyu Wang } 180036a4a7dSZhenyu Wang 18143eaea13SPaulo Zanoni /** 18243eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 18343eaea13SPaulo Zanoni * @dev_priv: driver private 18443eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 18543eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 18643eaea13SPaulo Zanoni */ 18743eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18843eaea13SPaulo Zanoni uint32_t interrupt_mask, 18943eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 19043eaea13SPaulo Zanoni { 19143eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 19243eaea13SPaulo Zanoni 19315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 19415a17aaeSDaniel Vetter 1959df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 196c67a470bSPaulo Zanoni return; 197c67a470bSPaulo Zanoni 19843eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19943eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 20043eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 20143eaea13SPaulo Zanoni POSTING_READ(GTIMR); 20243eaea13SPaulo Zanoni } 20343eaea13SPaulo Zanoni 204480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20543eaea13SPaulo Zanoni { 20643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 20743eaea13SPaulo Zanoni } 20843eaea13SPaulo Zanoni 209480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 21043eaea13SPaulo Zanoni { 21143eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 21243eaea13SPaulo Zanoni } 21343eaea13SPaulo Zanoni 214b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 215b900b949SImre Deak { 216b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 217b900b949SImre Deak } 218b900b949SImre Deak 219a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 220a72fbc3aSImre Deak { 221a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 222a72fbc3aSImre Deak } 223a72fbc3aSImre Deak 224b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 225b900b949SImre Deak { 226b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 227b900b949SImre Deak } 228b900b949SImre Deak 229edbfdb45SPaulo Zanoni /** 230edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 231edbfdb45SPaulo Zanoni * @dev_priv: driver private 232edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 233edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 234edbfdb45SPaulo Zanoni */ 235edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 236edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 237edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 238edbfdb45SPaulo Zanoni { 239605cd25bSPaulo Zanoni uint32_t new_val; 240edbfdb45SPaulo Zanoni 24115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 24215a17aaeSDaniel Vetter 243edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 244edbfdb45SPaulo Zanoni 245605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 246f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 247f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 248f52ecbcfSPaulo Zanoni 249605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 250605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 251a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 252a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 253edbfdb45SPaulo Zanoni } 254f52ecbcfSPaulo Zanoni } 255edbfdb45SPaulo Zanoni 256480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 257edbfdb45SPaulo Zanoni { 2589939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2599939fba2SImre Deak return; 2609939fba2SImre Deak 261edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 262edbfdb45SPaulo Zanoni } 263edbfdb45SPaulo Zanoni 2649939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2659939fba2SImre Deak uint32_t mask) 2669939fba2SImre Deak { 2679939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2689939fba2SImre Deak } 2699939fba2SImre Deak 270480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 271edbfdb45SPaulo Zanoni { 2729939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2739939fba2SImre Deak return; 2749939fba2SImre Deak 2759939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 276edbfdb45SPaulo Zanoni } 277edbfdb45SPaulo Zanoni 2783cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2793cc134e3SImre Deak { 2803cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2813cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2823cc134e3SImre Deak 2833cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2843cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2853cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2863cc134e3SImre Deak POSTING_READ(reg); 287096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 2883cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2893cc134e3SImre Deak } 2903cc134e3SImre Deak 291b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 292b900b949SImre Deak { 293b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 294b900b949SImre Deak 295b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 29678e68d36SImre Deak 297b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2983cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 299d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 30078e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 30178e68d36SImre Deak dev_priv->pm_rps_events); 302b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 30378e68d36SImre Deak 304b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 305b900b949SImre Deak } 306b900b949SImre Deak 30759d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 30859d02a1fSImre Deak { 30959d02a1fSImre Deak /* 310f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 31159d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 312f24eeb19SImre Deak * 313f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 31459d02a1fSImre Deak */ 31559d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 31659d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 31759d02a1fSImre Deak 31859d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 31959d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 32059d02a1fSImre Deak 32159d02a1fSImre Deak return mask; 32259d02a1fSImre Deak } 32359d02a1fSImre Deak 324b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 325b900b949SImre Deak { 326b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 327b900b949SImre Deak 328d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 329d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 330d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 331d4d70aa5SImre Deak 332d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 333d4d70aa5SImre Deak 3349939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3359939fba2SImre Deak 33659d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3379939fba2SImre Deak 3389939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 339b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 340b900b949SImre Deak ~dev_priv->pm_rps_events); 34158072ccbSImre Deak 34258072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34358072ccbSImre Deak 34458072ccbSImre Deak synchronize_irq(dev->irq); 345b900b949SImre Deak } 346b900b949SImre Deak 3470961021aSBen Widawsky /** 348fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 349fee884edSDaniel Vetter * @dev_priv: driver private 350fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 351fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 352fee884edSDaniel Vetter */ 35347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 354fee884edSDaniel Vetter uint32_t interrupt_mask, 355fee884edSDaniel Vetter uint32_t enabled_irq_mask) 356fee884edSDaniel Vetter { 357fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 358fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 359fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 360fee884edSDaniel Vetter 36115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 36215a17aaeSDaniel Vetter 363fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 364fee884edSDaniel Vetter 3659df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 366c67a470bSPaulo Zanoni return; 367c67a470bSPaulo Zanoni 368fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 369fee884edSDaniel Vetter POSTING_READ(SDEIMR); 370fee884edSDaniel Vetter } 3718664281bSPaulo Zanoni 372b5ea642aSDaniel Vetter static void 373755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 374755e9019SImre Deak u32 enable_mask, u32 status_mask) 3757c463586SKeith Packard { 3769db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 377755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3787c463586SKeith Packard 379b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 380d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 381b79480baSDaniel Vetter 38204feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 38304feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 38404feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 38504feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 386755e9019SImre Deak return; 387755e9019SImre Deak 388755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 38946c06a30SVille Syrjälä return; 39046c06a30SVille Syrjälä 39191d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 39291d181ddSImre Deak 3937c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 394755e9019SImre Deak pipestat |= enable_mask | status_mask; 39546c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3963143a2bfSChris Wilson POSTING_READ(reg); 3977c463586SKeith Packard } 3987c463586SKeith Packard 399b5ea642aSDaniel Vetter static void 400755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 401755e9019SImre Deak u32 enable_mask, u32 status_mask) 4027c463586SKeith Packard { 4039db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 404755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4057c463586SKeith Packard 406b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 407d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 408b79480baSDaniel Vetter 40904feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 41004feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 41104feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 41204feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 41346c06a30SVille Syrjälä return; 41446c06a30SVille Syrjälä 415755e9019SImre Deak if ((pipestat & enable_mask) == 0) 416755e9019SImre Deak return; 417755e9019SImre Deak 41891d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 41991d181ddSImre Deak 420755e9019SImre Deak pipestat &= ~enable_mask; 42146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4223143a2bfSChris Wilson POSTING_READ(reg); 4237c463586SKeith Packard } 4247c463586SKeith Packard 42510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 42610c59c51SImre Deak { 42710c59c51SImre Deak u32 enable_mask = status_mask << 16; 42810c59c51SImre Deak 42910c59c51SImre Deak /* 430724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 431724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 43210c59c51SImre Deak */ 43310c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 43410c59c51SImre Deak return 0; 435724a6905SVille Syrjälä /* 436724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 437724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 438724a6905SVille Syrjälä */ 439724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 440724a6905SVille Syrjälä return 0; 44110c59c51SImre Deak 44210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 44410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 44510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 44610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 44710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 44810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 44910c59c51SImre Deak 45010c59c51SImre Deak return enable_mask; 45110c59c51SImre Deak } 45210c59c51SImre Deak 453755e9019SImre Deak void 454755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 455755e9019SImre Deak u32 status_mask) 456755e9019SImre Deak { 457755e9019SImre Deak u32 enable_mask; 458755e9019SImre Deak 45910c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 46010c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 46110c59c51SImre Deak status_mask); 46210c59c51SImre Deak else 463755e9019SImre Deak enable_mask = status_mask << 16; 464755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 465755e9019SImre Deak } 466755e9019SImre Deak 467755e9019SImre Deak void 468755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 469755e9019SImre Deak u32 status_mask) 470755e9019SImre Deak { 471755e9019SImre Deak u32 enable_mask; 472755e9019SImre Deak 47310c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 47410c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 47510c59c51SImre Deak status_mask); 47610c59c51SImre Deak else 477755e9019SImre Deak enable_mask = status_mask << 16; 478755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 479755e9019SImre Deak } 480755e9019SImre Deak 481c0e09200SDave Airlie /** 482f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 48301c66889SZhao Yakui */ 484f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 48501c66889SZhao Yakui { 4862d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4871ec14ad3SChris Wilson 488f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 489f49e38ddSJani Nikula return; 490f49e38ddSJani Nikula 49113321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 49201c66889SZhao Yakui 493755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 494a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4953b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 496755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4971ec14ad3SChris Wilson 49813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 49901c66889SZhao Yakui } 50001c66889SZhao Yakui 501f75f3746SVille Syrjälä /* 502f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 503f75f3746SVille Syrjälä * around the vertical blanking period. 504f75f3746SVille Syrjälä * 505f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 506f75f3746SVille Syrjälä * vblank_start >= 3 507f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 508f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 509f75f3746SVille Syrjälä * vtotal = vblank_start + 3 510f75f3746SVille Syrjälä * 511f75f3746SVille Syrjälä * start of vblank: 512f75f3746SVille Syrjälä * latch double buffered registers 513f75f3746SVille Syrjälä * increment frame counter (ctg+) 514f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 515f75f3746SVille Syrjälä * | 516f75f3746SVille Syrjälä * | frame start: 517f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 518f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 519f75f3746SVille Syrjälä * | | 520f75f3746SVille Syrjälä * | | start of vsync: 521f75f3746SVille Syrjälä * | | generate vsync interrupt 522f75f3746SVille Syrjälä * | | | 523f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 524f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 525f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 526f75f3746SVille Syrjälä * | | <----vs-----> | 527f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 528f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 529f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 530f75f3746SVille Syrjälä * | | | 531f75f3746SVille Syrjälä * last visible pixel first visible pixel 532f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 533f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 534f75f3746SVille Syrjälä * 535f75f3746SVille Syrjälä * x = horizontal active 536f75f3746SVille Syrjälä * _ = horizontal blanking 537f75f3746SVille Syrjälä * hs = horizontal sync 538f75f3746SVille Syrjälä * va = vertical active 539f75f3746SVille Syrjälä * vb = vertical blanking 540f75f3746SVille Syrjälä * vs = vertical sync 541f75f3746SVille Syrjälä * vbs = vblank_start (number) 542f75f3746SVille Syrjälä * 543f75f3746SVille Syrjälä * Summary: 544f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 545f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 546f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 547f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 548f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 549f75f3746SVille Syrjälä */ 550f75f3746SVille Syrjälä 5514cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5524cdb83ecSVille Syrjälä { 5534cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5544cdb83ecSVille Syrjälä return 0; 5554cdb83ecSVille Syrjälä } 5564cdb83ecSVille Syrjälä 55742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 55842f52ef8SKeith Packard * we use as a pipe index 55942f52ef8SKeith Packard */ 560f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5610a3e67a4SJesse Barnes { 5622d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5630a3e67a4SJesse Barnes unsigned long high_frame; 5640a3e67a4SJesse Barnes unsigned long low_frame; 5650b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 566391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 567391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 568fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 569391f75e2SVille Syrjälä 5700b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5710b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5720b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5730b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5740b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 575391f75e2SVille Syrjälä 5760b2a8e09SVille Syrjälä /* Convert to pixel count */ 5770b2a8e09SVille Syrjälä vbl_start *= htotal; 5780b2a8e09SVille Syrjälä 5790b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 5800b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 5810b2a8e09SVille Syrjälä 5829db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5839db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5845eddb70bSChris Wilson 5850a3e67a4SJesse Barnes /* 5860a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5870a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5880a3e67a4SJesse Barnes * register. 5890a3e67a4SJesse Barnes */ 5900a3e67a4SJesse Barnes do { 5915eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 592391f75e2SVille Syrjälä low = I915_READ(low_frame); 5935eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5940a3e67a4SJesse Barnes } while (high1 != high2); 5950a3e67a4SJesse Barnes 5965eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 597391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5985eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 599391f75e2SVille Syrjälä 600391f75e2SVille Syrjälä /* 601391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 602391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 603391f75e2SVille Syrjälä * counter against vblank start. 604391f75e2SVille Syrjälä */ 605edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6060a3e67a4SJesse Barnes } 6070a3e67a4SJesse Barnes 608f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6099880b7a5SJesse Barnes { 6102d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6119db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6129880b7a5SJesse Barnes 6139880b7a5SJesse Barnes return I915_READ(reg); 6149880b7a5SJesse Barnes } 6159880b7a5SJesse Barnes 616ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 617ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 618ad3543edSMario Kleiner 619a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 620a225f079SVille Syrjälä { 621a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 622a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 623fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 624a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 62580715b2fSVille Syrjälä int position, vtotal; 626a225f079SVille Syrjälä 62780715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 628a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 629a225f079SVille Syrjälä vtotal /= 2; 630a225f079SVille Syrjälä 631a225f079SVille Syrjälä if (IS_GEN2(dev)) 632a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 633a225f079SVille Syrjälä else 634a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 635a225f079SVille Syrjälä 636a225f079SVille Syrjälä /* 63780715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 63880715b2fSVille Syrjälä * scanline_offset adjustment. 639a225f079SVille Syrjälä */ 64080715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 641a225f079SVille Syrjälä } 642a225f079SVille Syrjälä 643f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 644abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 645abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6460af7e4dfSMario Kleiner { 647c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 648c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 649c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 650fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 6513aa18df8SVille Syrjälä int position; 65278e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6530af7e4dfSMario Kleiner bool in_vbl = true; 6540af7e4dfSMario Kleiner int ret = 0; 655ad3543edSMario Kleiner unsigned long irqflags; 6560af7e4dfSMario Kleiner 657fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 6580af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6599db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6600af7e4dfSMario Kleiner return 0; 6610af7e4dfSMario Kleiner } 6620af7e4dfSMario Kleiner 663c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 66478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 665c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 666c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 667c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6680af7e4dfSMario Kleiner 669d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 670d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 671d31faf65SVille Syrjälä vbl_end /= 2; 672d31faf65SVille Syrjälä vtotal /= 2; 673d31faf65SVille Syrjälä } 674d31faf65SVille Syrjälä 675c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 676c2baf4b7SVille Syrjälä 677ad3543edSMario Kleiner /* 678ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 679ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 680ad3543edSMario Kleiner * following code must not block on uncore.lock. 681ad3543edSMario Kleiner */ 682ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 683ad3543edSMario Kleiner 684ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 685ad3543edSMario Kleiner 686ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 687ad3543edSMario Kleiner if (stime) 688ad3543edSMario Kleiner *stime = ktime_get(); 689ad3543edSMario Kleiner 6907c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6910af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6920af7e4dfSMario Kleiner * scanout position from Display scan line register. 6930af7e4dfSMario Kleiner */ 694a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 6950af7e4dfSMario Kleiner } else { 6960af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 6970af7e4dfSMario Kleiner * We can split this into vertical and horizontal 6980af7e4dfSMario Kleiner * scanout position. 6990af7e4dfSMario Kleiner */ 700ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7010af7e4dfSMario Kleiner 7023aa18df8SVille Syrjälä /* convert to pixel counts */ 7033aa18df8SVille Syrjälä vbl_start *= htotal; 7043aa18df8SVille Syrjälä vbl_end *= htotal; 7053aa18df8SVille Syrjälä vtotal *= htotal; 70678e8fc6bSVille Syrjälä 70778e8fc6bSVille Syrjälä /* 7087e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7097e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7107e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7117e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7127e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7137e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7147e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7157e78f1cbSVille Syrjälä */ 7167e78f1cbSVille Syrjälä if (position >= vtotal) 7177e78f1cbSVille Syrjälä position = vtotal - 1; 7187e78f1cbSVille Syrjälä 7197e78f1cbSVille Syrjälä /* 72078e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 72178e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 72278e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 72378e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 72478e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 72578e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 72678e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 72778e8fc6bSVille Syrjälä */ 72878e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7293aa18df8SVille Syrjälä } 7303aa18df8SVille Syrjälä 731ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 732ad3543edSMario Kleiner if (etime) 733ad3543edSMario Kleiner *etime = ktime_get(); 734ad3543edSMario Kleiner 735ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 736ad3543edSMario Kleiner 737ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 738ad3543edSMario Kleiner 7393aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7403aa18df8SVille Syrjälä 7413aa18df8SVille Syrjälä /* 7423aa18df8SVille Syrjälä * While in vblank, position will be negative 7433aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7443aa18df8SVille Syrjälä * vblank, position will be positive counting 7453aa18df8SVille Syrjälä * up since vbl_end. 7463aa18df8SVille Syrjälä */ 7473aa18df8SVille Syrjälä if (position >= vbl_start) 7483aa18df8SVille Syrjälä position -= vbl_end; 7493aa18df8SVille Syrjälä else 7503aa18df8SVille Syrjälä position += vtotal - vbl_end; 7513aa18df8SVille Syrjälä 7527c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7533aa18df8SVille Syrjälä *vpos = position; 7543aa18df8SVille Syrjälä *hpos = 0; 7553aa18df8SVille Syrjälä } else { 7560af7e4dfSMario Kleiner *vpos = position / htotal; 7570af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7580af7e4dfSMario Kleiner } 7590af7e4dfSMario Kleiner 7600af7e4dfSMario Kleiner /* In vblank? */ 7610af7e4dfSMario Kleiner if (in_vbl) 7623d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7630af7e4dfSMario Kleiner 7640af7e4dfSMario Kleiner return ret; 7650af7e4dfSMario Kleiner } 7660af7e4dfSMario Kleiner 767a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 768a225f079SVille Syrjälä { 769a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 770a225f079SVille Syrjälä unsigned long irqflags; 771a225f079SVille Syrjälä int position; 772a225f079SVille Syrjälä 773a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 774a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 775a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 776a225f079SVille Syrjälä 777a225f079SVille Syrjälä return position; 778a225f079SVille Syrjälä } 779a225f079SVille Syrjälä 780f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 7810af7e4dfSMario Kleiner int *max_error, 7820af7e4dfSMario Kleiner struct timeval *vblank_time, 7830af7e4dfSMario Kleiner unsigned flags) 7840af7e4dfSMario Kleiner { 7854041b853SChris Wilson struct drm_crtc *crtc; 7860af7e4dfSMario Kleiner 7877eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 7884041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7890af7e4dfSMario Kleiner return -EINVAL; 7900af7e4dfSMario Kleiner } 7910af7e4dfSMario Kleiner 7920af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 7934041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 7944041b853SChris Wilson if (crtc == NULL) { 7954041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7964041b853SChris Wilson return -EINVAL; 7974041b853SChris Wilson } 7984041b853SChris Wilson 799fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 8004041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8014041b853SChris Wilson return -EBUSY; 8024041b853SChris Wilson } 8030af7e4dfSMario Kleiner 8040af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8054041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8064041b853SChris Wilson vblank_time, flags, 8077da903efSVille Syrjälä crtc, 808fc467a22SMaarten Lankhorst &crtc->hwmode); 8090af7e4dfSMario Kleiner } 8100af7e4dfSMario Kleiner 811d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 812f97108d1SJesse Barnes { 8132d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 814b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 8159270388eSDaniel Vetter u8 new_delay; 8169270388eSDaniel Vetter 817d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 818f97108d1SJesse Barnes 81973edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 82073edd18fSDaniel Vetter 82120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 8229270388eSDaniel Vetter 8237648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 824b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 825b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 826f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 827f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 828f97108d1SJesse Barnes 829f97108d1SJesse Barnes /* Handle RCS change request from hw */ 830b5b72e89SMatthew Garrett if (busy_up > max_avg) { 83120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 83220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 83320e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 83420e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 835b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 83620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 83720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 83820e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 83920e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 840f97108d1SJesse Barnes } 841f97108d1SJesse Barnes 8427648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 84320e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 844f97108d1SJesse Barnes 845d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 8469270388eSDaniel Vetter 847f97108d1SJesse Barnes return; 848f97108d1SJesse Barnes } 849f97108d1SJesse Barnes 85074cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring) 851549f7365SChris Wilson { 85293b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 853475553deSChris Wilson return; 854475553deSChris Wilson 855bcfcc8baSJohn Harrison trace_i915_gem_request_notify(ring); 8569862e600SChris Wilson 857549f7365SChris Wilson wake_up_all(&ring->irq_queue); 858549f7365SChris Wilson } 859549f7365SChris Wilson 86043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 86143cf3bf0SChris Wilson struct intel_rps_ei *ei) 86231685c25SDeepak S { 86343cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 86443cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 86543cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 86631685c25SDeepak S } 86731685c25SDeepak S 86843cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 86943cf3bf0SChris Wilson const struct intel_rps_ei *old, 87043cf3bf0SChris Wilson const struct intel_rps_ei *now, 87143cf3bf0SChris Wilson int threshold) 87231685c25SDeepak S { 87343cf3bf0SChris Wilson u64 time, c0; 87431685c25SDeepak S 87543cf3bf0SChris Wilson if (old->cz_clock == 0) 87643cf3bf0SChris Wilson return false; 87731685c25SDeepak S 87843cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 87943cf3bf0SChris Wilson time *= threshold * dev_priv->mem_freq; 88031685c25SDeepak S 88143cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 88243cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 88343cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 88443cf3bf0SChris Wilson */ 88543cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 88643cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 88743cf3bf0SChris Wilson c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000; 88831685c25SDeepak S 88943cf3bf0SChris Wilson return c0 >= time; 89031685c25SDeepak S } 89131685c25SDeepak S 89243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 89343cf3bf0SChris Wilson { 89443cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 89543cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 89643cf3bf0SChris Wilson } 89743cf3bf0SChris Wilson 89843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 89943cf3bf0SChris Wilson { 90043cf3bf0SChris Wilson struct intel_rps_ei now; 90143cf3bf0SChris Wilson u32 events = 0; 90243cf3bf0SChris Wilson 9036f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 90443cf3bf0SChris Wilson return 0; 90543cf3bf0SChris Wilson 90643cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 90743cf3bf0SChris Wilson if (now.cz_clock == 0) 90843cf3bf0SChris Wilson return 0; 90931685c25SDeepak S 91043cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 91143cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 91243cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 9138fb55197SChris Wilson dev_priv->rps.down_threshold)) 91443cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 91543cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 91631685c25SDeepak S } 91731685c25SDeepak S 91843cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 91943cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 92043cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 9218fb55197SChris Wilson dev_priv->rps.up_threshold)) 92243cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 92343cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 92443cf3bf0SChris Wilson } 92543cf3bf0SChris Wilson 92643cf3bf0SChris Wilson return events; 92731685c25SDeepak S } 92831685c25SDeepak S 929f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 930f5a4c67dSChris Wilson { 931f5a4c67dSChris Wilson struct intel_engine_cs *ring; 932f5a4c67dSChris Wilson int i; 933f5a4c67dSChris Wilson 934f5a4c67dSChris Wilson for_each_ring(ring, dev_priv, i) 935f5a4c67dSChris Wilson if (ring->irq_refcount) 936f5a4c67dSChris Wilson return true; 937f5a4c67dSChris Wilson 938f5a4c67dSChris Wilson return false; 939f5a4c67dSChris Wilson } 940f5a4c67dSChris Wilson 9414912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 9423b8d8d91SJesse Barnes { 9432d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9442d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 9458d3afd7dSChris Wilson bool client_boost; 9468d3afd7dSChris Wilson int new_delay, adj, min, max; 947edbfdb45SPaulo Zanoni u32 pm_iir; 9483b8d8d91SJesse Barnes 94959cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 950d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 951d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 952d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 953d4d70aa5SImre Deak return; 954d4d70aa5SImre Deak } 955c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 956c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 957a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 958480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 9598d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 9608d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 96159cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 9624912d041SBen Widawsky 96360611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 964a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 96560611c13SPaulo Zanoni 9668d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 9673b8d8d91SJesse Barnes return; 9683b8d8d91SJesse Barnes 9694fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 9707b9e0ae6SChris Wilson 97143cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 97243cf3bf0SChris Wilson 973dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 974edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 9758d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 9768d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 9778d3afd7dSChris Wilson 9788d3afd7dSChris Wilson if (client_boost) { 9798d3afd7dSChris Wilson new_delay = dev_priv->rps.max_freq_softlimit; 9808d3afd7dSChris Wilson adj = 0; 9818d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 982dd75fdc8SChris Wilson if (adj > 0) 983dd75fdc8SChris Wilson adj *= 2; 984edcf284bSChris Wilson else /* CHV needs even encode values */ 985edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 9867425034aSVille Syrjälä /* 9877425034aSVille Syrjälä * For better performance, jump directly 9887425034aSVille Syrjälä * to RPe if we're below it. 9897425034aSVille Syrjälä */ 990edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 991b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 992edcf284bSChris Wilson adj = 0; 993edcf284bSChris Wilson } 994f5a4c67dSChris Wilson } else if (any_waiters(dev_priv)) { 995f5a4c67dSChris Wilson adj = 0; 996dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 997b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 998b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 999dd75fdc8SChris Wilson else 1000b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1001dd75fdc8SChris Wilson adj = 0; 1002dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1003dd75fdc8SChris Wilson if (adj < 0) 1004dd75fdc8SChris Wilson adj *= 2; 1005edcf284bSChris Wilson else /* CHV needs even encode values */ 1006edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1007dd75fdc8SChris Wilson } else { /* unknown event */ 1008edcf284bSChris Wilson adj = 0; 1009dd75fdc8SChris Wilson } 10103b8d8d91SJesse Barnes 1011edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1012edcf284bSChris Wilson 101379249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 101479249636SBen Widawsky * interrupt 101579249636SBen Widawsky */ 1016edcf284bSChris Wilson new_delay += adj; 10178d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 101827544369SDeepak S 1019ffe02b40SVille Syrjälä intel_set_rps(dev_priv->dev, new_delay); 10203b8d8d91SJesse Barnes 10214fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 10223b8d8d91SJesse Barnes } 10233b8d8d91SJesse Barnes 1024e3689190SBen Widawsky 1025e3689190SBen Widawsky /** 1026e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1027e3689190SBen Widawsky * occurred. 1028e3689190SBen Widawsky * @work: workqueue struct 1029e3689190SBen Widawsky * 1030e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1031e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1032e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1033e3689190SBen Widawsky */ 1034e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1035e3689190SBen Widawsky { 10362d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10372d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1038e3689190SBen Widawsky u32 error_status, row, bank, subbank; 103935a85ac6SBen Widawsky char *parity_event[6]; 1040e3689190SBen Widawsky uint32_t misccpctl; 104135a85ac6SBen Widawsky uint8_t slice = 0; 1042e3689190SBen Widawsky 1043e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1044e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1045e3689190SBen Widawsky * any time we access those registers. 1046e3689190SBen Widawsky */ 1047e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1048e3689190SBen Widawsky 104935a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 105035a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 105135a85ac6SBen Widawsky goto out; 105235a85ac6SBen Widawsky 1053e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1054e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1055e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1056e3689190SBen Widawsky 105735a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 105835a85ac6SBen Widawsky u32 reg; 105935a85ac6SBen Widawsky 106035a85ac6SBen Widawsky slice--; 106135a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 106235a85ac6SBen Widawsky break; 106335a85ac6SBen Widawsky 106435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 106535a85ac6SBen Widawsky 106635a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 106735a85ac6SBen Widawsky 106835a85ac6SBen Widawsky error_status = I915_READ(reg); 1069e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1070e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1071e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1072e3689190SBen Widawsky 107335a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 107435a85ac6SBen Widawsky POSTING_READ(reg); 1075e3689190SBen Widawsky 1076cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1077e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1078e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1079e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 108035a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 108135a85ac6SBen Widawsky parity_event[5] = NULL; 1082e3689190SBen Widawsky 10835bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1084e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1085e3689190SBen Widawsky 108635a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 108735a85ac6SBen Widawsky slice, row, bank, subbank); 1088e3689190SBen Widawsky 108935a85ac6SBen Widawsky kfree(parity_event[4]); 1090e3689190SBen Widawsky kfree(parity_event[3]); 1091e3689190SBen Widawsky kfree(parity_event[2]); 1092e3689190SBen Widawsky kfree(parity_event[1]); 1093e3689190SBen Widawsky } 1094e3689190SBen Widawsky 109535a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 109635a85ac6SBen Widawsky 109735a85ac6SBen Widawsky out: 109835a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 10994cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1100480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 11014cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 110235a85ac6SBen Widawsky 110335a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 110435a85ac6SBen Widawsky } 110535a85ac6SBen Widawsky 110635a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1107e3689190SBen Widawsky { 11082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1109e3689190SBen Widawsky 1110040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1111e3689190SBen Widawsky return; 1112e3689190SBen Widawsky 1113d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1114480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1115d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1116e3689190SBen Widawsky 111735a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 111835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 111935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 112035a85ac6SBen Widawsky 112135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 112235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 112335a85ac6SBen Widawsky 1124a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1125e3689190SBen Widawsky } 1126e3689190SBen Widawsky 1127f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1128f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1129f1af8fc1SPaulo Zanoni u32 gt_iir) 1130f1af8fc1SPaulo Zanoni { 1131f1af8fc1SPaulo Zanoni if (gt_iir & 1132f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 113374cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1134f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 113574cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1136f1af8fc1SPaulo Zanoni } 1137f1af8fc1SPaulo Zanoni 1138e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1139e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1140e7b4c6b1SDaniel Vetter u32 gt_iir) 1141e7b4c6b1SDaniel Vetter { 1142e7b4c6b1SDaniel Vetter 1143cc609d5dSBen Widawsky if (gt_iir & 1144cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 114574cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1146cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 114774cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1148cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 114974cdb337SChris Wilson notify_ring(&dev_priv->ring[BCS]); 1150e7b4c6b1SDaniel Vetter 1151cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1152cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1153aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1154aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1155e3689190SBen Widawsky 115635a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 115735a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1158e7b4c6b1SDaniel Vetter } 1159e7b4c6b1SDaniel Vetter 116074cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1161abd58f01SBen Widawsky u32 master_ctl) 1162abd58f01SBen Widawsky { 1163abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1164abd58f01SBen Widawsky 1165abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 116674cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(0)); 1167abd58f01SBen Widawsky if (tmp) { 1168cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(0), tmp); 1169abd58f01SBen Widawsky ret = IRQ_HANDLED; 1170e981e7b1SThomas Daniel 117174cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT)) 117274cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[RCS]); 117374cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT)) 117474cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1175e981e7b1SThomas Daniel 117674cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT)) 117774cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[BCS]); 117874cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT)) 117974cdb337SChris Wilson notify_ring(&dev_priv->ring[BCS]); 1180abd58f01SBen Widawsky } else 1181abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1182abd58f01SBen Widawsky } 1183abd58f01SBen Widawsky 118485f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 118574cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(1)); 1186abd58f01SBen Widawsky if (tmp) { 1187cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(1), tmp); 1188abd58f01SBen Widawsky ret = IRQ_HANDLED; 1189e981e7b1SThomas Daniel 119074cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT)) 119174cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VCS]); 119274cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT)) 119374cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1194e981e7b1SThomas Daniel 119574cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT)) 119674cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VCS2]); 119774cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT)) 119874cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS2]); 1199abd58f01SBen Widawsky } else 1200abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1201abd58f01SBen Widawsky } 1202abd58f01SBen Widawsky 120374cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 120474cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(3)); 120574cdb337SChris Wilson if (tmp) { 120674cdb337SChris Wilson I915_WRITE_FW(GEN8_GT_IIR(3), tmp); 120774cdb337SChris Wilson ret = IRQ_HANDLED; 120874cdb337SChris Wilson 120974cdb337SChris Wilson if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)) 121074cdb337SChris Wilson intel_lrc_irq_handler(&dev_priv->ring[VECS]); 121174cdb337SChris Wilson if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT)) 121274cdb337SChris Wilson notify_ring(&dev_priv->ring[VECS]); 121374cdb337SChris Wilson } else 121474cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 121574cdb337SChris Wilson } 121674cdb337SChris Wilson 12170961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 121874cdb337SChris Wilson u32 tmp = I915_READ_FW(GEN8_GT_IIR(2)); 12190961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 1220cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 12210961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 122238cc46d7SOscar Mateo ret = IRQ_HANDLED; 1223c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 12240961021aSBen Widawsky } else 12250961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 12260961021aSBen Widawsky } 12270961021aSBen Widawsky 1228abd58f01SBen Widawsky return ret; 1229abd58f01SBen Widawsky } 1230abd58f01SBen Widawsky 123163c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 123263c88d22SImre Deak { 123363c88d22SImre Deak switch (port) { 123463c88d22SImre Deak case PORT_A: 123563c88d22SImre Deak return val & BXT_PORTA_HOTPLUG_LONG_DETECT; 123663c88d22SImre Deak case PORT_B: 123763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 123863c88d22SImre Deak case PORT_C: 123963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 124063c88d22SImre Deak case PORT_D: 124163c88d22SImre Deak return val & PORTD_HOTPLUG_LONG_DETECT; 124263c88d22SImre Deak default: 124363c88d22SImre Deak return false; 124463c88d22SImre Deak } 124563c88d22SImre Deak } 124663c88d22SImre Deak 1247676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 124813cf5504SDave Airlie { 124913cf5504SDave Airlie switch (port) { 125013cf5504SDave Airlie case PORT_B: 1251676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 125213cf5504SDave Airlie case PORT_C: 1253676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 125413cf5504SDave Airlie case PORT_D: 1255676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1256676574dfSJani Nikula default: 1257676574dfSJani Nikula return false; 125813cf5504SDave Airlie } 125913cf5504SDave Airlie } 126013cf5504SDave Airlie 1261676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 126213cf5504SDave Airlie { 126313cf5504SDave Airlie switch (port) { 126413cf5504SDave Airlie case PORT_B: 1265676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 126613cf5504SDave Airlie case PORT_C: 1267676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 126813cf5504SDave Airlie case PORT_D: 1269676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1270676574dfSJani Nikula default: 1271676574dfSJani Nikula return false; 127213cf5504SDave Airlie } 127313cf5504SDave Airlie } 127413cf5504SDave Airlie 1275676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */ 1276fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 12778c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1278fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1279fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1280676574dfSJani Nikula { 12818c841e57SJani Nikula enum port port; 1282676574dfSJani Nikula int i; 1283676574dfSJani Nikula 1284676574dfSJani Nikula *pin_mask = 0; 1285676574dfSJani Nikula *long_mask = 0; 1286676574dfSJani Nikula 1287676574dfSJani Nikula for_each_hpd_pin(i) { 12888c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 12898c841e57SJani Nikula continue; 12908c841e57SJani Nikula 1291676574dfSJani Nikula *pin_mask |= BIT(i); 1292676574dfSJani Nikula 1293cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1294cc24fcdcSImre Deak continue; 1295cc24fcdcSImre Deak 1296fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1297676574dfSJani Nikula *long_mask |= BIT(i); 1298676574dfSJani Nikula } 1299676574dfSJani Nikula 1300676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1301676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1302676574dfSJani Nikula 1303676574dfSJani Nikula } 1304676574dfSJani Nikula 1305515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1306515ac2bbSDaniel Vetter { 13072d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 130828c70f16SDaniel Vetter 130928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1310515ac2bbSDaniel Vetter } 1311515ac2bbSDaniel Vetter 1312ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1313ce99c256SDaniel Vetter { 13142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 13159ee32feaSDaniel Vetter 13169ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1317ce99c256SDaniel Vetter } 1318ce99c256SDaniel Vetter 13198bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1320277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1321eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1322eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 13238bc5e955SDaniel Vetter uint32_t crc4) 13248bf1e9f1SShuang He { 13258bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 13268bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 13278bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1328ac2300d4SDamien Lespiau int head, tail; 1329b2c88f5bSDamien Lespiau 1330d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1331d538bbdfSDamien Lespiau 13320c912c79SDamien Lespiau if (!pipe_crc->entries) { 1333d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 133434273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 13350c912c79SDamien Lespiau return; 13360c912c79SDamien Lespiau } 13370c912c79SDamien Lespiau 1338d538bbdfSDamien Lespiau head = pipe_crc->head; 1339d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1340b2c88f5bSDamien Lespiau 1341b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1342d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1343b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1344b2c88f5bSDamien Lespiau return; 1345b2c88f5bSDamien Lespiau } 1346b2c88f5bSDamien Lespiau 1347b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 13488bf1e9f1SShuang He 13498bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1350eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1351eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1352eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1353eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1354eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1355b2c88f5bSDamien Lespiau 1356b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1357d538bbdfSDamien Lespiau pipe_crc->head = head; 1358d538bbdfSDamien Lespiau 1359d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 136007144428SDamien Lespiau 136107144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 13628bf1e9f1SShuang He } 1363277de95eSDaniel Vetter #else 1364277de95eSDaniel Vetter static inline void 1365277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1366277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1367277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1368277de95eSDaniel Vetter uint32_t crc4) {} 1369277de95eSDaniel Vetter #endif 1370eba94eb9SDaniel Vetter 1371277de95eSDaniel Vetter 1372277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13735a69b89fSDaniel Vetter { 13745a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13755a69b89fSDaniel Vetter 1376277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 13775a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13785a69b89fSDaniel Vetter 0, 0, 0, 0); 13795a69b89fSDaniel Vetter } 13805a69b89fSDaniel Vetter 1381277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1382eba94eb9SDaniel Vetter { 1383eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1384eba94eb9SDaniel Vetter 1385277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1386eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1387eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1388eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1389eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13908bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1391eba94eb9SDaniel Vetter } 13925b3a856bSDaniel Vetter 1393277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13945b3a856bSDaniel Vetter { 13955b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13960b5c5ed0SDaniel Vetter uint32_t res1, res2; 13970b5c5ed0SDaniel Vetter 13980b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 13990b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 14000b5c5ed0SDaniel Vetter else 14010b5c5ed0SDaniel Vetter res1 = 0; 14020b5c5ed0SDaniel Vetter 14030b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 14040b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 14050b5c5ed0SDaniel Vetter else 14060b5c5ed0SDaniel Vetter res2 = 0; 14075b3a856bSDaniel Vetter 1408277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14090b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 14100b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 14110b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 14120b5c5ed0SDaniel Vetter res1, res2); 14135b3a856bSDaniel Vetter } 14148bf1e9f1SShuang He 14151403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 14161403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 14171403c0d4SPaulo Zanoni * the work queue. */ 14181403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1419baf02a1fSBen Widawsky { 1420a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 142159cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1422480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1423d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1424d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 14252adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 142641a05a3aSDaniel Vetter } 1427d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1428d4d70aa5SImre Deak } 1429baf02a1fSBen Widawsky 1430c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1431c9a9a268SImre Deak return; 1432c9a9a268SImre Deak 14331403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 143412638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 143574cdb337SChris Wilson notify_ring(&dev_priv->ring[VECS]); 143612638c57SBen Widawsky 1437aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1438aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 143912638c57SBen Widawsky } 14401403c0d4SPaulo Zanoni } 1441baf02a1fSBen Widawsky 14428d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 14438d7849dbSVille Syrjälä { 14448d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 14458d7849dbSVille Syrjälä return false; 14468d7849dbSVille Syrjälä 14478d7849dbSVille Syrjälä return true; 14488d7849dbSVille Syrjälä } 14498d7849dbSVille Syrjälä 1450c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 14517e231dbeSJesse Barnes { 1452c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 145391d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 14547e231dbeSJesse Barnes int pipe; 14557e231dbeSJesse Barnes 145658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1457055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 145891d181ddSImre Deak int reg; 1459bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 146091d181ddSImre Deak 1461bbb5eebfSDaniel Vetter /* 1462bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1463bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1464bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1465bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1466bbb5eebfSDaniel Vetter * handle. 1467bbb5eebfSDaniel Vetter */ 14680f239f4cSDaniel Vetter 14690f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 14700f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1471bbb5eebfSDaniel Vetter 1472bbb5eebfSDaniel Vetter switch (pipe) { 1473bbb5eebfSDaniel Vetter case PIPE_A: 1474bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1475bbb5eebfSDaniel Vetter break; 1476bbb5eebfSDaniel Vetter case PIPE_B: 1477bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1478bbb5eebfSDaniel Vetter break; 14793278f67fSVille Syrjälä case PIPE_C: 14803278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 14813278f67fSVille Syrjälä break; 1482bbb5eebfSDaniel Vetter } 1483bbb5eebfSDaniel Vetter if (iir & iir_bit) 1484bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1485bbb5eebfSDaniel Vetter 1486bbb5eebfSDaniel Vetter if (!mask) 148791d181ddSImre Deak continue; 148891d181ddSImre Deak 148991d181ddSImre Deak reg = PIPESTAT(pipe); 1490bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1491bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 14927e231dbeSJesse Barnes 14937e231dbeSJesse Barnes /* 14947e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 14957e231dbeSJesse Barnes */ 149691d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 149791d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 14987e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 14997e231dbeSJesse Barnes } 150058ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 15017e231dbeSJesse Barnes 1502055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1503d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1504d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1505d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 150631acc7f5SJesse Barnes 1507579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 150831acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 150931acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 151031acc7f5SJesse Barnes } 15114356d586SDaniel Vetter 15124356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1513277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 15142d9d2b0bSVille Syrjälä 15151f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15161f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 151731acc7f5SJesse Barnes } 151831acc7f5SJesse Barnes 1519c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1520c1874ed7SImre Deak gmbus_irq_handler(dev); 1521c1874ed7SImre Deak } 1522c1874ed7SImre Deak 152316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 152416c6c56bSVille Syrjälä { 152516c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 152616c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1527676574dfSJani Nikula u32 pin_mask, long_mask; 152816c6c56bSVille Syrjälä 15290d2e4297SJani Nikula if (!hotplug_status) 15300d2e4297SJani Nikula return; 15310d2e4297SJani Nikula 15323ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15333ff60f89SOscar Mateo /* 15343ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 15353ff60f89SOscar Mateo * may miss hotplug events. 15363ff60f89SOscar Mateo */ 15373ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 15383ff60f89SOscar Mateo 15394bca26d0SVille Syrjälä if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) { 154016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 154116c6c56bSVille Syrjälä 1542fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1543fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1544fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 1545676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1546369712e8SJani Nikula 1547369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 1548369712e8SJani Nikula dp_aux_irq_handler(dev); 154916c6c56bSVille Syrjälä } else { 155016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 155116c6c56bSVille Syrjälä 1552fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1553fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1554fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 1555676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 155616c6c56bSVille Syrjälä } 15573ff60f89SOscar Mateo } 155816c6c56bSVille Syrjälä 1559c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1560c1874ed7SImre Deak { 156145a83f84SDaniel Vetter struct drm_device *dev = arg; 15622d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1563c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1564c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1565c1874ed7SImre Deak 15662dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15672dd2a883SImre Deak return IRQ_NONE; 15682dd2a883SImre Deak 1569c1874ed7SImre Deak while (true) { 15703ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 15713ff60f89SOscar Mateo 1572c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 15733ff60f89SOscar Mateo if (gt_iir) 15743ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 15753ff60f89SOscar Mateo 1576c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15773ff60f89SOscar Mateo if (pm_iir) 15783ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 15793ff60f89SOscar Mateo 15803ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 15813ff60f89SOscar Mateo if (iir) { 15823ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 15833ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 15843ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 15853ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 15863ff60f89SOscar Mateo } 1587c1874ed7SImre Deak 1588c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1589c1874ed7SImre Deak goto out; 1590c1874ed7SImre Deak 1591c1874ed7SImre Deak ret = IRQ_HANDLED; 1592c1874ed7SImre Deak 15933ff60f89SOscar Mateo if (gt_iir) 1594c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 159560611c13SPaulo Zanoni if (pm_iir) 1596d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 15973ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15983ff60f89SOscar Mateo * signalled in iir */ 15993ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 16007e231dbeSJesse Barnes } 16017e231dbeSJesse Barnes 16027e231dbeSJesse Barnes out: 16037e231dbeSJesse Barnes return ret; 16047e231dbeSJesse Barnes } 16057e231dbeSJesse Barnes 160643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 160743f328d7SVille Syrjälä { 160845a83f84SDaniel Vetter struct drm_device *dev = arg; 160943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 161043f328d7SVille Syrjälä u32 master_ctl, iir; 161143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 161243f328d7SVille Syrjälä 16132dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16142dd2a883SImre Deak return IRQ_NONE; 16152dd2a883SImre Deak 16168e5fd599SVille Syrjälä for (;;) { 16178e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16183278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16193278f67fSVille Syrjälä 16203278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16218e5fd599SVille Syrjälä break; 162243f328d7SVille Syrjälä 162327b6c122SOscar Mateo ret = IRQ_HANDLED; 162427b6c122SOscar Mateo 162543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 162643f328d7SVille Syrjälä 162727b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 162827b6c122SOscar Mateo 162927b6c122SOscar Mateo if (iir) { 163027b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 163127b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 163227b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 163327b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 163427b6c122SOscar Mateo } 163527b6c122SOscar Mateo 163674cdb337SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl); 163743f328d7SVille Syrjälä 163827b6c122SOscar Mateo /* Call regardless, as some status bits might not be 163927b6c122SOscar Mateo * signalled in iir */ 16403278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 164143f328d7SVille Syrjälä 164243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 164343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 16448e5fd599SVille Syrjälä } 16453278f67fSVille Syrjälä 164643f328d7SVille Syrjälä return ret; 164743f328d7SVille Syrjälä } 164843f328d7SVille Syrjälä 164923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1650776ad806SJesse Barnes { 16512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16529db4a9c7SJesse Barnes int pipe; 1653b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1654aaf5ec2eSSonika Jindal 1655aaf5ec2eSSonika Jindal if (hotplug_trigger) { 1656aaf5ec2eSSonika Jindal u32 dig_hotplug_reg, pin_mask, long_mask; 1657776ad806SJesse Barnes 165813cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 165913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 166013cf5504SDave Airlie 1661fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1662fd63e2a9SImre Deak dig_hotplug_reg, hpd_ibx, 1663fd63e2a9SImre Deak pch_port_hotplug_long_detect); 1664676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1665aaf5ec2eSSonika Jindal } 166691d131d2SDaniel Vetter 1667cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1668cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1669776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1670cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1671cfc33bf7SVille Syrjälä port_name(port)); 1672cfc33bf7SVille Syrjälä } 1673776ad806SJesse Barnes 1674ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1675ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1676ce99c256SDaniel Vetter 1677776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1678515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1679776ad806SJesse Barnes 1680776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1681776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1682776ad806SJesse Barnes 1683776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1684776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1685776ad806SJesse Barnes 1686776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1687776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1688776ad806SJesse Barnes 16899db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1690055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 16919db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 16929db4a9c7SJesse Barnes pipe_name(pipe), 16939db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1694776ad806SJesse Barnes 1695776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1696776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1697776ad806SJesse Barnes 1698776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1699776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1700776ad806SJesse Barnes 1701776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 17021f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 17038664281bSPaulo Zanoni 17048664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 17051f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 17068664281bSPaulo Zanoni } 17078664281bSPaulo Zanoni 17088664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 17098664281bSPaulo Zanoni { 17108664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17118664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17125a69b89fSDaniel Vetter enum pipe pipe; 17138664281bSPaulo Zanoni 1714de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1715de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1716de032bf4SPaulo Zanoni 1717055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17181f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17191f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17208664281bSPaulo Zanoni 17215a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 17225a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1723277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 17245a69b89fSDaniel Vetter else 1725277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 17265a69b89fSDaniel Vetter } 17275a69b89fSDaniel Vetter } 17288bf1e9f1SShuang He 17298664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17308664281bSPaulo Zanoni } 17318664281bSPaulo Zanoni 17328664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 17338664281bSPaulo Zanoni { 17348664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17358664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 17368664281bSPaulo Zanoni 1737de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1738de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1739de032bf4SPaulo Zanoni 17408664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 17411f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 17428664281bSPaulo Zanoni 17438664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 17441f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 17458664281bSPaulo Zanoni 17468664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 17471f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 17488664281bSPaulo Zanoni 17498664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1750776ad806SJesse Barnes } 1751776ad806SJesse Barnes 175223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 175323e81d69SAdam Jackson { 17542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 175523e81d69SAdam Jackson int pipe; 1756b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1757aaf5ec2eSSonika Jindal 1758aaf5ec2eSSonika Jindal if (hotplug_trigger) { 1759aaf5ec2eSSonika Jindal u32 dig_hotplug_reg, pin_mask, long_mask; 176023e81d69SAdam Jackson 176113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 176213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 1763fd63e2a9SImre Deak 1764fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1765fd63e2a9SImre Deak dig_hotplug_reg, hpd_cpt, 1766fd63e2a9SImre Deak pch_port_hotplug_long_detect); 1767676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1768aaf5ec2eSSonika Jindal } 176991d131d2SDaniel Vetter 1770cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1771cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 177223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1773cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1774cfc33bf7SVille Syrjälä port_name(port)); 1775cfc33bf7SVille Syrjälä } 177623e81d69SAdam Jackson 177723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1778ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 177923e81d69SAdam Jackson 178023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1781515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 178223e81d69SAdam Jackson 178323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 178423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 178523e81d69SAdam Jackson 178623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 178723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 178823e81d69SAdam Jackson 178923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 1790055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 179123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 179223e81d69SAdam Jackson pipe_name(pipe), 179323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 17948664281bSPaulo Zanoni 17958664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 17968664281bSPaulo Zanoni cpt_serr_int_handler(dev); 179723e81d69SAdam Jackson } 179823e81d69SAdam Jackson 1799c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1800c008bc6eSPaulo Zanoni { 1801c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 180240da17c2SDaniel Vetter enum pipe pipe; 1803c008bc6eSPaulo Zanoni 1804c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1805c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1806c008bc6eSPaulo Zanoni 1807c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1808c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1809c008bc6eSPaulo Zanoni 1810c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1811c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1812c008bc6eSPaulo Zanoni 1813055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1814d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 1815d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1816d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 1817c008bc6eSPaulo Zanoni 181840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 18191f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1820c008bc6eSPaulo Zanoni 182140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 182240da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18235b3a856bSDaniel Vetter 182440da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 182540da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 182640da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 182740da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1828c008bc6eSPaulo Zanoni } 1829c008bc6eSPaulo Zanoni } 1830c008bc6eSPaulo Zanoni 1831c008bc6eSPaulo Zanoni /* check event from PCH */ 1832c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1833c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1834c008bc6eSPaulo Zanoni 1835c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1836c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1837c008bc6eSPaulo Zanoni else 1838c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1839c008bc6eSPaulo Zanoni 1840c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1841c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1842c008bc6eSPaulo Zanoni } 1843c008bc6eSPaulo Zanoni 1844c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1845c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1846c008bc6eSPaulo Zanoni } 1847c008bc6eSPaulo Zanoni 18489719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 18499719fb98SPaulo Zanoni { 18509719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 185107d27e20SDamien Lespiau enum pipe pipe; 18529719fb98SPaulo Zanoni 18539719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 18549719fb98SPaulo Zanoni ivb_err_int_handler(dev); 18559719fb98SPaulo Zanoni 18569719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 18579719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 18589719fb98SPaulo Zanoni 18599719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 18609719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 18619719fb98SPaulo Zanoni 1862055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1863d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 1864d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1865d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 186640da17c2SDaniel Vetter 186740da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 186807d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 186907d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 187007d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 18719719fb98SPaulo Zanoni } 18729719fb98SPaulo Zanoni } 18739719fb98SPaulo Zanoni 18749719fb98SPaulo Zanoni /* check event from PCH */ 18759719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 18769719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 18779719fb98SPaulo Zanoni 18789719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 18799719fb98SPaulo Zanoni 18809719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 18819719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 18829719fb98SPaulo Zanoni } 18839719fb98SPaulo Zanoni } 18849719fb98SPaulo Zanoni 188572c90f62SOscar Mateo /* 188672c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 188772c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 188872c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 188972c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 189072c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 189172c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 189272c90f62SOscar Mateo */ 1893f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1894b1f14ad0SJesse Barnes { 189545a83f84SDaniel Vetter struct drm_device *dev = arg; 18962d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1897f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 18980e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1899b1f14ad0SJesse Barnes 19002dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19012dd2a883SImre Deak return IRQ_NONE; 19022dd2a883SImre Deak 19038664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 19048664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1905907b28c5SChris Wilson intel_uncore_check_errors(dev); 19068664281bSPaulo Zanoni 1907b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1908b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1909b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 191023a78516SPaulo Zanoni POSTING_READ(DEIER); 19110e43406bSChris Wilson 191244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 191344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 191444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 191544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 191644498aeaSPaulo Zanoni * due to its back queue). */ 1917ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 191844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 191944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 192044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1921ab5c608bSBen Widawsky } 192244498aeaSPaulo Zanoni 192372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 192472c90f62SOscar Mateo 19250e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 19260e43406bSChris Wilson if (gt_iir) { 192772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 192872c90f62SOscar Mateo ret = IRQ_HANDLED; 1929d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 19300e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1931d8fc8a47SPaulo Zanoni else 1932d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 19330e43406bSChris Wilson } 1934b1f14ad0SJesse Barnes 1935b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 19360e43406bSChris Wilson if (de_iir) { 193772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 193872c90f62SOscar Mateo ret = IRQ_HANDLED; 1939f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 19409719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1941f1af8fc1SPaulo Zanoni else 1942f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 19430e43406bSChris Wilson } 19440e43406bSChris Wilson 1945f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1946f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 19470e43406bSChris Wilson if (pm_iir) { 1948b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 19490e43406bSChris Wilson ret = IRQ_HANDLED; 195072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 19510e43406bSChris Wilson } 1952f1af8fc1SPaulo Zanoni } 1953b1f14ad0SJesse Barnes 1954b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1955b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1956ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 195744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 195844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1959ab5c608bSBen Widawsky } 1960b1f14ad0SJesse Barnes 1961b1f14ad0SJesse Barnes return ret; 1962b1f14ad0SJesse Barnes } 1963b1f14ad0SJesse Barnes 1964d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status) 1965d04a492dSShashank Sharma { 1966d04a492dSShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 1967676574dfSJani Nikula u32 hp_control, hp_trigger; 1968676574dfSJani Nikula u32 pin_mask, long_mask; 1969d04a492dSShashank Sharma 1970d04a492dSShashank Sharma /* Get the status */ 1971d04a492dSShashank Sharma hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK; 1972d04a492dSShashank Sharma hp_control = I915_READ(BXT_HOTPLUG_CTL); 1973d04a492dSShashank Sharma 1974d04a492dSShashank Sharma /* Hotplug not enabled ? */ 1975d04a492dSShashank Sharma if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) { 1976d04a492dSShashank Sharma DRM_ERROR("Interrupt when HPD disabled\n"); 1977d04a492dSShashank Sharma return; 1978d04a492dSShashank Sharma } 1979d04a492dSShashank Sharma 1980d04a492dSShashank Sharma /* Clear sticky bits in hpd status */ 1981d04a492dSShashank Sharma I915_WRITE(BXT_HOTPLUG_CTL, hp_control); 1982475c2e3bSJani Nikula 1983fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, 198463c88d22SImre Deak hpd_bxt, bxt_port_hotplug_long_detect); 1985475c2e3bSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1986d04a492dSShashank Sharma } 1987d04a492dSShashank Sharma 1988abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 1989abd58f01SBen Widawsky { 1990abd58f01SBen Widawsky struct drm_device *dev = arg; 1991abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 1992abd58f01SBen Widawsky u32 master_ctl; 1993abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1994abd58f01SBen Widawsky uint32_t tmp = 0; 1995c42664ccSDaniel Vetter enum pipe pipe; 199688e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 199788e04703SJesse Barnes 19982dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19992dd2a883SImre Deak return IRQ_NONE; 20002dd2a883SImre Deak 200188e04703SJesse Barnes if (IS_GEN9(dev)) 200288e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 200388e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2004abd58f01SBen Widawsky 2005cb0d205eSChris Wilson master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2006abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2007abd58f01SBen Widawsky if (!master_ctl) 2008abd58f01SBen Widawsky return IRQ_NONE; 2009abd58f01SBen Widawsky 2010cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2011abd58f01SBen Widawsky 201238cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 201338cc46d7SOscar Mateo 201474cdb337SChris Wilson ret = gen8_gt_irq_handler(dev_priv, master_ctl); 2015abd58f01SBen Widawsky 2016abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2017abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2018abd58f01SBen Widawsky if (tmp) { 2019abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2020abd58f01SBen Widawsky ret = IRQ_HANDLED; 202138cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 202238cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 202338cc46d7SOscar Mateo else 202438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2025abd58f01SBen Widawsky } 202638cc46d7SOscar Mateo else 202738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2028abd58f01SBen Widawsky } 2029abd58f01SBen Widawsky 20306d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 20316d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 20326d766f02SDaniel Vetter if (tmp) { 2033d04a492dSShashank Sharma bool found = false; 2034d04a492dSShashank Sharma 20356d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 20366d766f02SDaniel Vetter ret = IRQ_HANDLED; 203788e04703SJesse Barnes 2038d04a492dSShashank Sharma if (tmp & aux_mask) { 203938cc46d7SOscar Mateo dp_aux_irq_handler(dev); 2040d04a492dSShashank Sharma found = true; 2041d04a492dSShashank Sharma } 2042d04a492dSShashank Sharma 2043d04a492dSShashank Sharma if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) { 2044d04a492dSShashank Sharma bxt_hpd_handler(dev, tmp); 2045d04a492dSShashank Sharma found = true; 2046d04a492dSShashank Sharma } 2047d04a492dSShashank Sharma 20489e63743eSShashank Sharma if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) { 20499e63743eSShashank Sharma gmbus_irq_handler(dev); 20509e63743eSShashank Sharma found = true; 20519e63743eSShashank Sharma } 20529e63743eSShashank Sharma 2053d04a492dSShashank Sharma if (!found) 205438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 20556d766f02SDaniel Vetter } 205638cc46d7SOscar Mateo else 205738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 20586d766f02SDaniel Vetter } 20596d766f02SDaniel Vetter 2060055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2061770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2062abd58f01SBen Widawsky 2063c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2064c42664ccSDaniel Vetter continue; 2065c42664ccSDaniel Vetter 2066abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 206738cc46d7SOscar Mateo if (pipe_iir) { 206838cc46d7SOscar Mateo ret = IRQ_HANDLED; 206938cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2070770de83dSDamien Lespiau 2071d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2072d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2073d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2074abd58f01SBen Widawsky 2075770de83dSDamien Lespiau if (IS_GEN9(dev)) 2076770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2077770de83dSDamien Lespiau else 2078770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2079770de83dSDamien Lespiau 2080770de83dSDamien Lespiau if (flip_done) { 2081abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2082abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2083abd58f01SBen Widawsky } 2084abd58f01SBen Widawsky 20850fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 20860fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20870fbe7870SDaniel Vetter 20881f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 20891f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 20901f7247c0SDaniel Vetter pipe); 209138d83c96SDaniel Vetter 2092770de83dSDamien Lespiau 2093770de83dSDamien Lespiau if (IS_GEN9(dev)) 2094770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2095770de83dSDamien Lespiau else 2096770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2097770de83dSDamien Lespiau 2098770de83dSDamien Lespiau if (fault_errors) 209930100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 210030100f2bSDaniel Vetter pipe_name(pipe), 210130100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2102c42664ccSDaniel Vetter } else 2103abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2104abd58f01SBen Widawsky } 2105abd58f01SBen Widawsky 2106266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) && 2107266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 210892d03a80SDaniel Vetter /* 210992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 211092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 211192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 211292d03a80SDaniel Vetter */ 211392d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 211492d03a80SDaniel Vetter if (pch_iir) { 211592d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 211692d03a80SDaniel Vetter ret = IRQ_HANDLED; 211738cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 211838cc46d7SOscar Mateo } else 211938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 212038cc46d7SOscar Mateo 212192d03a80SDaniel Vetter } 212292d03a80SDaniel Vetter 2123cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2124cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2125abd58f01SBen Widawsky 2126abd58f01SBen Widawsky return ret; 2127abd58f01SBen Widawsky } 2128abd58f01SBen Widawsky 212917e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 213017e1df07SDaniel Vetter bool reset_completed) 213117e1df07SDaniel Vetter { 2132a4872ba6SOscar Mateo struct intel_engine_cs *ring; 213317e1df07SDaniel Vetter int i; 213417e1df07SDaniel Vetter 213517e1df07SDaniel Vetter /* 213617e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 213717e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 213817e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 213917e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 214017e1df07SDaniel Vetter */ 214117e1df07SDaniel Vetter 214217e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 214317e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 214417e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 214517e1df07SDaniel Vetter 214617e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 214717e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 214817e1df07SDaniel Vetter 214917e1df07SDaniel Vetter /* 215017e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 215117e1df07SDaniel Vetter * reset state is cleared. 215217e1df07SDaniel Vetter */ 215317e1df07SDaniel Vetter if (reset_completed) 215417e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 215517e1df07SDaniel Vetter } 215617e1df07SDaniel Vetter 21578a905236SJesse Barnes /** 2158b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 21598a905236SJesse Barnes * 21608a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 21618a905236SJesse Barnes * was detected. 21628a905236SJesse Barnes */ 2163b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev) 21648a905236SJesse Barnes { 2165b8d24a06SMika Kuoppala struct drm_i915_private *dev_priv = to_i915(dev); 2166b8d24a06SMika Kuoppala struct i915_gpu_error *error = &dev_priv->gpu_error; 2167cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2168cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2169cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 217017e1df07SDaniel Vetter int ret; 21718a905236SJesse Barnes 21725bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 21738a905236SJesse Barnes 21747db0ba24SDaniel Vetter /* 21757db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 21767db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 21777db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 21787db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 21797db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 21807db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 21817db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 21827db0ba24SDaniel Vetter * work we don't need to worry about any other races. 21837db0ba24SDaniel Vetter */ 21847db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 218544d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 21865bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 21877db0ba24SDaniel Vetter reset_event); 21881f83fee0SDaniel Vetter 218917e1df07SDaniel Vetter /* 2190f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2191f454c694SImre Deak * reference held, for example because there is a pending GPU 2192f454c694SImre Deak * request that won't finish until the reset is done. This 2193f454c694SImre Deak * isn't the case at least when we get here by doing a 2194f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2195f454c694SImre Deak */ 2196f454c694SImre Deak intel_runtime_pm_get(dev_priv); 21977514747dSVille Syrjälä 21987514747dSVille Syrjälä intel_prepare_reset(dev); 21997514747dSVille Syrjälä 2200f454c694SImre Deak /* 220117e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 220217e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 220317e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 220417e1df07SDaniel Vetter * deadlocks with the reset work. 220517e1df07SDaniel Vetter */ 2206f69061beSDaniel Vetter ret = i915_reset(dev); 2207f69061beSDaniel Vetter 22087514747dSVille Syrjälä intel_finish_reset(dev); 220917e1df07SDaniel Vetter 2210f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2211f454c694SImre Deak 2212f69061beSDaniel Vetter if (ret == 0) { 2213f69061beSDaniel Vetter /* 2214f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2215f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2216f69061beSDaniel Vetter * complete. 2217f69061beSDaniel Vetter * 2218f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2219f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2220f69061beSDaniel Vetter * updates before 2221f69061beSDaniel Vetter * the counter increment. 2222f69061beSDaniel Vetter */ 22234e857c58SPeter Zijlstra smp_mb__before_atomic(); 2224f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2225f69061beSDaniel Vetter 22265bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2227f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 22281f83fee0SDaniel Vetter } else { 22292ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2230f316a42cSBen Gamari } 22311f83fee0SDaniel Vetter 223217e1df07SDaniel Vetter /* 223317e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 223417e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 223517e1df07SDaniel Vetter */ 223617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2237f316a42cSBen Gamari } 22388a905236SJesse Barnes } 22398a905236SJesse Barnes 224035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2241c0e09200SDave Airlie { 22428a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2243bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 224463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2245050ee91fSBen Widawsky int pipe, i; 224663eeaf38SJesse Barnes 224735aed2e6SChris Wilson if (!eir) 224835aed2e6SChris Wilson return; 224963eeaf38SJesse Barnes 2250a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 22518a905236SJesse Barnes 2252bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2253bd9854f9SBen Widawsky 22548a905236SJesse Barnes if (IS_G4X(dev)) { 22558a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 22568a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 22578a905236SJesse Barnes 2258a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2259a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2260050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2261050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2262a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2263a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 22648a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 22653143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 22668a905236SJesse Barnes } 22678a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 22688a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2269a70491ccSJoe Perches pr_err("page table error\n"); 2270a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 22718a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22723143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 22738a905236SJesse Barnes } 22748a905236SJesse Barnes } 22758a905236SJesse Barnes 2276a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 227763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 227863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2279a70491ccSJoe Perches pr_err("page table error\n"); 2280a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 228163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 22823143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 228363eeaf38SJesse Barnes } 22848a905236SJesse Barnes } 22858a905236SJesse Barnes 228663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2287a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2288055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2289a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 22909db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 229163eeaf38SJesse Barnes /* pipestat has already been acked */ 229263eeaf38SJesse Barnes } 229363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2294a70491ccSJoe Perches pr_err("instruction error\n"); 2295a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2296050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2297050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2298a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 229963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 230063eeaf38SJesse Barnes 2301a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2302a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2303a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 230463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 23053143a2bfSChris Wilson POSTING_READ(IPEIR); 230663eeaf38SJesse Barnes } else { 230763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 230863eeaf38SJesse Barnes 2309a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2310a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2311a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2312a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 231363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 23143143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 231563eeaf38SJesse Barnes } 231663eeaf38SJesse Barnes } 231763eeaf38SJesse Barnes 231863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 23193143a2bfSChris Wilson POSTING_READ(EIR); 232063eeaf38SJesse Barnes eir = I915_READ(EIR); 232163eeaf38SJesse Barnes if (eir) { 232263eeaf38SJesse Barnes /* 232363eeaf38SJesse Barnes * some errors might have become stuck, 232463eeaf38SJesse Barnes * mask them. 232563eeaf38SJesse Barnes */ 232663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 232763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 232863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 232963eeaf38SJesse Barnes } 233035aed2e6SChris Wilson } 233135aed2e6SChris Wilson 233235aed2e6SChris Wilson /** 2333b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 233435aed2e6SChris Wilson * @dev: drm device 233535aed2e6SChris Wilson * 2336b8d24a06SMika Kuoppala * Do some basic checking of regsiter state at error time and 233735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 233835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 233935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 234035aed2e6SChris Wilson * of a ring dump etc.). 234135aed2e6SChris Wilson */ 234258174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 234358174462SMika Kuoppala const char *fmt, ...) 234435aed2e6SChris Wilson { 234535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 234658174462SMika Kuoppala va_list args; 234758174462SMika Kuoppala char error_msg[80]; 234835aed2e6SChris Wilson 234958174462SMika Kuoppala va_start(args, fmt); 235058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 235158174462SMika Kuoppala va_end(args); 235258174462SMika Kuoppala 235358174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 235435aed2e6SChris Wilson i915_report_and_clear_eir(dev); 23558a905236SJesse Barnes 2356ba1234d1SBen Gamari if (wedged) { 2357f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2358f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2359ba1234d1SBen Gamari 236011ed50ecSBen Gamari /* 2361b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2362b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2363b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 236417e1df07SDaniel Vetter * processes will see a reset in progress and back off, 236517e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 236617e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 236717e1df07SDaniel Vetter * that the reset work needs to acquire. 236817e1df07SDaniel Vetter * 236917e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 237017e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 237117e1df07SDaniel Vetter * counter atomic_t. 237211ed50ecSBen Gamari */ 237317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 237411ed50ecSBen Gamari } 237511ed50ecSBen Gamari 2376b8d24a06SMika Kuoppala i915_reset_and_wakeup(dev); 23778a905236SJesse Barnes } 23788a905236SJesse Barnes 237942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 238042f52ef8SKeith Packard * we use as a pipe index 238142f52ef8SKeith Packard */ 2382f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 23830a3e67a4SJesse Barnes { 23842d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2385e9d21d7fSKeith Packard unsigned long irqflags; 238671e0ffa5SJesse Barnes 23871ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2388f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 23897c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2390755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 23910a3e67a4SJesse Barnes else 23927c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2393755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 23941ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23958692d00eSChris Wilson 23960a3e67a4SJesse Barnes return 0; 23970a3e67a4SJesse Barnes } 23980a3e67a4SJesse Barnes 2399f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2400f796cf8fSJesse Barnes { 24012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2402f796cf8fSJesse Barnes unsigned long irqflags; 2403b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 240440da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2405f796cf8fSJesse Barnes 2406f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2407b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2408b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2409b1f14ad0SJesse Barnes 2410b1f14ad0SJesse Barnes return 0; 2411b1f14ad0SJesse Barnes } 2412b1f14ad0SJesse Barnes 24137e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 24147e231dbeSJesse Barnes { 24152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24167e231dbeSJesse Barnes unsigned long irqflags; 24177e231dbeSJesse Barnes 24187e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 241931acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2420755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24217e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24227e231dbeSJesse Barnes 24237e231dbeSJesse Barnes return 0; 24247e231dbeSJesse Barnes } 24257e231dbeSJesse Barnes 2426abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2427abd58f01SBen Widawsky { 2428abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2429abd58f01SBen Widawsky unsigned long irqflags; 2430abd58f01SBen Widawsky 2431abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24327167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 24337167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2434abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2435abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2436abd58f01SBen Widawsky return 0; 2437abd58f01SBen Widawsky } 2438abd58f01SBen Widawsky 243942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 244042f52ef8SKeith Packard * we use as a pipe index 244142f52ef8SKeith Packard */ 2442f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 24430a3e67a4SJesse Barnes { 24442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2445e9d21d7fSKeith Packard unsigned long irqflags; 24460a3e67a4SJesse Barnes 24471ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24487c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2449755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2450755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24511ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24520a3e67a4SJesse Barnes } 24530a3e67a4SJesse Barnes 2454f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2455f796cf8fSJesse Barnes { 24562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2457f796cf8fSJesse Barnes unsigned long irqflags; 2458b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 245940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2460f796cf8fSJesse Barnes 2461f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2462b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2463b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2464b1f14ad0SJesse Barnes } 2465b1f14ad0SJesse Barnes 24667e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 24677e231dbeSJesse Barnes { 24682d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24697e231dbeSJesse Barnes unsigned long irqflags; 24707e231dbeSJesse Barnes 24717e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 247231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2473755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24747e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24757e231dbeSJesse Barnes } 24767e231dbeSJesse Barnes 2477abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2478abd58f01SBen Widawsky { 2479abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2480abd58f01SBen Widawsky unsigned long irqflags; 2481abd58f01SBen Widawsky 2482abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24837167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 24847167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2485abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2486abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2487abd58f01SBen Widawsky } 2488abd58f01SBen Widawsky 24899107e9d2SChris Wilson static bool 249094f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno) 2491893eead0SChris Wilson { 24929107e9d2SChris Wilson return (list_empty(&ring->request_list) || 249394f7bbe1STomas Elf i915_seqno_passed(seqno, ring->last_submitted_seqno)); 2494f65d9421SBen Gamari } 2495f65d9421SBen Gamari 2496a028c4b0SDaniel Vetter static bool 2497a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2498a028c4b0SDaniel Vetter { 2499a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2500a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2501a028c4b0SDaniel Vetter } else { 2502a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2503a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2504a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2505a028c4b0SDaniel Vetter } 2506a028c4b0SDaniel Vetter } 2507a028c4b0SDaniel Vetter 2508a4872ba6SOscar Mateo static struct intel_engine_cs * 2509a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2510921d42eaSDaniel Vetter { 2511921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2512a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2513921d42eaSDaniel Vetter int i; 2514921d42eaSDaniel Vetter 2515921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2516a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2517a6cdb93aSRodrigo Vivi if (ring == signaller) 2518a6cdb93aSRodrigo Vivi continue; 2519a6cdb93aSRodrigo Vivi 2520a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2521a6cdb93aSRodrigo Vivi return signaller; 2522a6cdb93aSRodrigo Vivi } 2523921d42eaSDaniel Vetter } else { 2524921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2525921d42eaSDaniel Vetter 2526921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2527921d42eaSDaniel Vetter if(ring == signaller) 2528921d42eaSDaniel Vetter continue; 2529921d42eaSDaniel Vetter 2530ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2531921d42eaSDaniel Vetter return signaller; 2532921d42eaSDaniel Vetter } 2533921d42eaSDaniel Vetter } 2534921d42eaSDaniel Vetter 2535a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2536a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2537921d42eaSDaniel Vetter 2538921d42eaSDaniel Vetter return NULL; 2539921d42eaSDaniel Vetter } 2540921d42eaSDaniel Vetter 2541a4872ba6SOscar Mateo static struct intel_engine_cs * 2542a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2543a24a11e6SChris Wilson { 2544a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 254588fe429dSDaniel Vetter u32 cmd, ipehr, head; 2546a6cdb93aSRodrigo Vivi u64 offset = 0; 2547a6cdb93aSRodrigo Vivi int i, backwards; 2548a24a11e6SChris Wilson 2549a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2550a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 25516274f212SChris Wilson return NULL; 2552a24a11e6SChris Wilson 255388fe429dSDaniel Vetter /* 255488fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 255588fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2556a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2557a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 255888fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 255988fe429dSDaniel Vetter * ringbuffer itself. 2560a24a11e6SChris Wilson */ 256188fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2562a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 256388fe429dSDaniel Vetter 2564a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 256588fe429dSDaniel Vetter /* 256688fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 256788fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 256888fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 256988fe429dSDaniel Vetter */ 2570ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 257188fe429dSDaniel Vetter 257288fe429dSDaniel Vetter /* This here seems to blow up */ 2573ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2574a24a11e6SChris Wilson if (cmd == ipehr) 2575a24a11e6SChris Wilson break; 2576a24a11e6SChris Wilson 257788fe429dSDaniel Vetter head -= 4; 257888fe429dSDaniel Vetter } 2579a24a11e6SChris Wilson 258088fe429dSDaniel Vetter if (!i) 258188fe429dSDaniel Vetter return NULL; 258288fe429dSDaniel Vetter 2583ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2584a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2585a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2586a6cdb93aSRodrigo Vivi offset <<= 32; 2587a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2588a6cdb93aSRodrigo Vivi } 2589a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2590a24a11e6SChris Wilson } 2591a24a11e6SChris Wilson 2592a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 25936274f212SChris Wilson { 25946274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2595a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2596a0d036b0SChris Wilson u32 seqno; 25976274f212SChris Wilson 25984be17381SChris Wilson ring->hangcheck.deadlock++; 25996274f212SChris Wilson 26006274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 26014be17381SChris Wilson if (signaller == NULL) 26024be17381SChris Wilson return -1; 26034be17381SChris Wilson 26044be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 26054be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 26066274f212SChris Wilson return -1; 26076274f212SChris Wilson 26084be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 26094be17381SChris Wilson return 1; 26104be17381SChris Wilson 2611a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2612a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2613a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 26144be17381SChris Wilson return -1; 26154be17381SChris Wilson 26164be17381SChris Wilson return 0; 26176274f212SChris Wilson } 26186274f212SChris Wilson 26196274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 26206274f212SChris Wilson { 2621a4872ba6SOscar Mateo struct intel_engine_cs *ring; 26226274f212SChris Wilson int i; 26236274f212SChris Wilson 26246274f212SChris Wilson for_each_ring(ring, dev_priv, i) 26254be17381SChris Wilson ring->hangcheck.deadlock = 0; 26266274f212SChris Wilson } 26276274f212SChris Wilson 2628ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2629a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 26301ec14ad3SChris Wilson { 26311ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 26321ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 26339107e9d2SChris Wilson u32 tmp; 26349107e9d2SChris Wilson 2635f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2636f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2637f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2638f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2639f260fe7bSMika Kuoppala } 2640f260fe7bSMika Kuoppala 2641f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2642f260fe7bSMika Kuoppala } 26436274f212SChris Wilson 26449107e9d2SChris Wilson if (IS_GEN2(dev)) 2645f2f4d82fSJani Nikula return HANGCHECK_HUNG; 26469107e9d2SChris Wilson 26479107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 26489107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 26499107e9d2SChris Wilson * and break the hang. This should work on 26509107e9d2SChris Wilson * all but the second generation chipsets. 26519107e9d2SChris Wilson */ 26529107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 26531ec14ad3SChris Wilson if (tmp & RING_WAIT) { 265458174462SMika Kuoppala i915_handle_error(dev, false, 265558174462SMika Kuoppala "Kicking stuck wait on %s", 26561ec14ad3SChris Wilson ring->name); 26571ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2658f2f4d82fSJani Nikula return HANGCHECK_KICK; 26591ec14ad3SChris Wilson } 2660a24a11e6SChris Wilson 26616274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 26626274f212SChris Wilson switch (semaphore_passed(ring)) { 26636274f212SChris Wilson default: 2664f2f4d82fSJani Nikula return HANGCHECK_HUNG; 26656274f212SChris Wilson case 1: 266658174462SMika Kuoppala i915_handle_error(dev, false, 266758174462SMika Kuoppala "Kicking stuck semaphore on %s", 2668a24a11e6SChris Wilson ring->name); 2669a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2670f2f4d82fSJani Nikula return HANGCHECK_KICK; 26716274f212SChris Wilson case 0: 2672f2f4d82fSJani Nikula return HANGCHECK_WAIT; 26736274f212SChris Wilson } 26749107e9d2SChris Wilson } 26759107e9d2SChris Wilson 2676f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2677a24a11e6SChris Wilson } 2678d1e61e7fSChris Wilson 2679737b1506SChris Wilson /* 2680f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 268105407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 268205407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 268305407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 268405407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 268505407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2686f65d9421SBen Gamari */ 2687737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 2688f65d9421SBen Gamari { 2689737b1506SChris Wilson struct drm_i915_private *dev_priv = 2690737b1506SChris Wilson container_of(work, typeof(*dev_priv), 2691737b1506SChris Wilson gpu_error.hangcheck_work.work); 2692737b1506SChris Wilson struct drm_device *dev = dev_priv->dev; 2693a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2694b4519513SChris Wilson int i; 269505407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 26969107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 26979107e9d2SChris Wilson #define BUSY 1 26989107e9d2SChris Wilson #define KICK 5 26999107e9d2SChris Wilson #define HUNG 20 2700893eead0SChris Wilson 2701d330a953SJani Nikula if (!i915.enable_hangcheck) 27023e0dc6b0SBen Widawsky return; 27033e0dc6b0SBen Widawsky 2704b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 270550877445SChris Wilson u64 acthd; 270650877445SChris Wilson u32 seqno; 27079107e9d2SChris Wilson bool busy = true; 2708b4519513SChris Wilson 27096274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 27106274f212SChris Wilson 271105407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 271205407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 271305407ff8SMika Kuoppala 271405407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 271594f7bbe1STomas Elf if (ring_idle(ring, seqno)) { 2716da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2717da661464SMika Kuoppala 27189107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 27199107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2720094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2721f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 27229107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 27239107e9d2SChris Wilson ring->name); 2724f4adcd24SDaniel Vetter else 2725f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2726f4adcd24SDaniel Vetter ring->name); 27279107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2728094f9a54SChris Wilson } 2729094f9a54SChris Wilson /* Safeguard against driver failure */ 2730094f9a54SChris Wilson ring->hangcheck.score += BUSY; 27319107e9d2SChris Wilson } else 27329107e9d2SChris Wilson busy = false; 273305407ff8SMika Kuoppala } else { 27346274f212SChris Wilson /* We always increment the hangcheck score 27356274f212SChris Wilson * if the ring is busy and still processing 27366274f212SChris Wilson * the same request, so that no single request 27376274f212SChris Wilson * can run indefinitely (such as a chain of 27386274f212SChris Wilson * batches). The only time we do not increment 27396274f212SChris Wilson * the hangcheck score on this ring, if this 27406274f212SChris Wilson * ring is in a legitimate wait for another 27416274f212SChris Wilson * ring. In that case the waiting ring is a 27426274f212SChris Wilson * victim and we want to be sure we catch the 27436274f212SChris Wilson * right culprit. Then every time we do kick 27446274f212SChris Wilson * the ring, add a small increment to the 27456274f212SChris Wilson * score so that we can catch a batch that is 27466274f212SChris Wilson * being repeatedly kicked and so responsible 27476274f212SChris Wilson * for stalling the machine. 27489107e9d2SChris Wilson */ 2749ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2750ad8beaeaSMika Kuoppala acthd); 2751ad8beaeaSMika Kuoppala 2752ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2753da661464SMika Kuoppala case HANGCHECK_IDLE: 2754f2f4d82fSJani Nikula case HANGCHECK_WAIT: 2755f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2756f260fe7bSMika Kuoppala break; 2757f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 2758ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 27596274f212SChris Wilson break; 2760f2f4d82fSJani Nikula case HANGCHECK_KICK: 2761ea04cb31SJani Nikula ring->hangcheck.score += KICK; 27626274f212SChris Wilson break; 2763f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2764ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 27656274f212SChris Wilson stuck[i] = true; 27666274f212SChris Wilson break; 27676274f212SChris Wilson } 276805407ff8SMika Kuoppala } 27699107e9d2SChris Wilson } else { 2770da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2771da661464SMika Kuoppala 27729107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 27739107e9d2SChris Wilson * attempts across multiple batches. 27749107e9d2SChris Wilson */ 27759107e9d2SChris Wilson if (ring->hangcheck.score > 0) 27769107e9d2SChris Wilson ring->hangcheck.score--; 2777f260fe7bSMika Kuoppala 2778f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 2779cbb465e7SChris Wilson } 2780f65d9421SBen Gamari 278105407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 278205407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 27839107e9d2SChris Wilson busy_count += busy; 278405407ff8SMika Kuoppala } 278505407ff8SMika Kuoppala 278605407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 2787b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 2788b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 278905407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2790a43adf07SChris Wilson ring->name); 2791a43adf07SChris Wilson rings_hung++; 279205407ff8SMika Kuoppala } 279305407ff8SMika Kuoppala } 279405407ff8SMika Kuoppala 279505407ff8SMika Kuoppala if (rings_hung) 279658174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 279705407ff8SMika Kuoppala 279805407ff8SMika Kuoppala if (busy_count) 279905407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 280005407ff8SMika Kuoppala * being added */ 280110cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 280210cd45b6SMika Kuoppala } 280310cd45b6SMika Kuoppala 280410cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 280510cd45b6SMika Kuoppala { 2806737b1506SChris Wilson struct i915_gpu_error *e = &to_i915(dev)->gpu_error; 2807672e7b7cSChris Wilson 2808d330a953SJani Nikula if (!i915.enable_hangcheck) 280910cd45b6SMika Kuoppala return; 281010cd45b6SMika Kuoppala 2811737b1506SChris Wilson /* Don't continually defer the hangcheck so that it is always run at 2812737b1506SChris Wilson * least once after work has been scheduled on any ring. Otherwise, 2813737b1506SChris Wilson * we will ignore a hung ring if a second ring is kept busy. 2814737b1506SChris Wilson */ 2815737b1506SChris Wilson 2816737b1506SChris Wilson queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work, 2817737b1506SChris Wilson round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES)); 2818f65d9421SBen Gamari } 2819f65d9421SBen Gamari 28201c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 282191738a95SPaulo Zanoni { 282291738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 282391738a95SPaulo Zanoni 282491738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 282591738a95SPaulo Zanoni return; 282691738a95SPaulo Zanoni 2827f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2828105b122eSPaulo Zanoni 2829105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 2830105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2831622364b6SPaulo Zanoni } 2832105b122eSPaulo Zanoni 283391738a95SPaulo Zanoni /* 2834622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2835622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2836622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2837622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2838622364b6SPaulo Zanoni * 2839622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 284091738a95SPaulo Zanoni */ 2841622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2842622364b6SPaulo Zanoni { 2843622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2844622364b6SPaulo Zanoni 2845622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 2846622364b6SPaulo Zanoni return; 2847622364b6SPaulo Zanoni 2848622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 284991738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 285091738a95SPaulo Zanoni POSTING_READ(SDEIER); 285191738a95SPaulo Zanoni } 285291738a95SPaulo Zanoni 28537c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 2854d18ea1b5SDaniel Vetter { 2855d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2856d18ea1b5SDaniel Vetter 2857f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2858a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 2859f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2860d18ea1b5SDaniel Vetter } 2861d18ea1b5SDaniel Vetter 2862c0e09200SDave Airlie /* drm_dma.h hooks 2863c0e09200SDave Airlie */ 2864be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 2865036a4a7dSZhenyu Wang { 28662d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2867036a4a7dSZhenyu Wang 28680c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 2869bdfcdb63SDaniel Vetter 2870f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 2871c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 2872c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 2873036a4a7dSZhenyu Wang 28747c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 2875c650156aSZhenyu Wang 28761c69eb42SPaulo Zanoni ibx_irq_reset(dev); 28777d99163dSBen Widawsky } 28787d99163dSBen Widawsky 287970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 288070591a41SVille Syrjälä { 288170591a41SVille Syrjälä enum pipe pipe; 288270591a41SVille Syrjälä 288370591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 288470591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 288570591a41SVille Syrjälä 288670591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 288770591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 288870591a41SVille Syrjälä 288970591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 289070591a41SVille Syrjälä } 289170591a41SVille Syrjälä 28927e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 28937e231dbeSJesse Barnes { 28942d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 28957e231dbeSJesse Barnes 28967e231dbeSJesse Barnes /* VLV magic */ 28977e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 28987e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 28997e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 29007e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 29017e231dbeSJesse Barnes 29027c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 29037e231dbeSJesse Barnes 29047c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 29057e231dbeSJesse Barnes 290670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 29077e231dbeSJesse Barnes } 29087e231dbeSJesse Barnes 2909d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 2910d6e3cca3SDaniel Vetter { 2911d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 2912d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 2913d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 2914d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 2915d6e3cca3SDaniel Vetter } 2916d6e3cca3SDaniel Vetter 2917823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 2918abd58f01SBen Widawsky { 2919abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2920abd58f01SBen Widawsky int pipe; 2921abd58f01SBen Widawsky 2922abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2923abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2924abd58f01SBen Widawsky 2925d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 2926abd58f01SBen Widawsky 2927055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2928f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2929813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2930f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 2931abd58f01SBen Widawsky 2932f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 2933f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 2934f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 2935abd58f01SBen Widawsky 2936266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 29371c69eb42SPaulo Zanoni ibx_irq_reset(dev); 2938abd58f01SBen Widawsky } 2939abd58f01SBen Widawsky 29404c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 29414c6c03beSDamien Lespiau unsigned int pipe_mask) 2942d49bdb0eSPaulo Zanoni { 29431180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 2944d49bdb0eSPaulo Zanoni 294513321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 2946d14c0343SDamien Lespiau if (pipe_mask & 1 << PIPE_A) 2947d14c0343SDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A, 2948d14c0343SDamien Lespiau dev_priv->de_irq_mask[PIPE_A], 2949d14c0343SDamien Lespiau ~dev_priv->de_irq_mask[PIPE_A] | extra_ier); 29504c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_B) 29514c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, 29524c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_B], 29531180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 29544c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_C) 29554c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, 29564c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_C], 29571180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 295813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2959d49bdb0eSPaulo Zanoni } 2960d49bdb0eSPaulo Zanoni 296143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 296243f328d7SVille Syrjälä { 296343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 296443f328d7SVille Syrjälä 296543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 296643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 296743f328d7SVille Syrjälä 2968d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 296943f328d7SVille Syrjälä 297043f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 297143f328d7SVille Syrjälä 297243f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 297343f328d7SVille Syrjälä 297470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 297543f328d7SVille Syrjälä } 297643f328d7SVille Syrjälä 297782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 297882a28bcfSDaniel Vetter { 29792d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 298082a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2981fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 298282a28bcfSDaniel Vetter 298382a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2984fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 2985b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 29865fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED) 2987fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 298882a28bcfSDaniel Vetter } else { 2989fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 2990b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 29915fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED) 2992fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 299382a28bcfSDaniel Vetter } 299482a28bcfSDaniel Vetter 2995fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 299682a28bcfSDaniel Vetter 29977fe0b973SKeith Packard /* 29987fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 29997fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 30007fe0b973SKeith Packard * 30017fe0b973SKeith Packard * This register is the same on all known PCH chips. 30027fe0b973SKeith Packard */ 30037fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 30047fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 30057fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 30067fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 30077fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 30087fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30097fe0b973SKeith Packard } 30107fe0b973SKeith Packard 3011e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev) 3012e0a20ad7SShashank Sharma { 3013e0a20ad7SShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 3014e0a20ad7SShashank Sharma struct intel_encoder *intel_encoder; 3015e0a20ad7SShashank Sharma u32 hotplug_port = 0; 3016e0a20ad7SShashank Sharma u32 hotplug_ctrl; 3017e0a20ad7SShashank Sharma 3018e0a20ad7SShashank Sharma for_each_intel_encoder(dev, intel_encoder) { 30195fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state 3020e0a20ad7SShashank Sharma == HPD_ENABLED) 3021e0a20ad7SShashank Sharma hotplug_port |= hpd_bxt[intel_encoder->hpd_pin]; 3022e0a20ad7SShashank Sharma } 3023e0a20ad7SShashank Sharma 3024e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK; 3025e0a20ad7SShashank Sharma 3026*7f3561beSSonika Jindal if (hotplug_port & BXT_DE_PORT_HP_DDIA) 3027*7f3561beSSonika Jindal hotplug_ctrl |= BXT_DDIA_HPD_ENABLE; 3028e0a20ad7SShashank Sharma if (hotplug_port & BXT_DE_PORT_HP_DDIB) 3029e0a20ad7SShashank Sharma hotplug_ctrl |= BXT_DDIB_HPD_ENABLE; 3030e0a20ad7SShashank Sharma if (hotplug_port & BXT_DE_PORT_HP_DDIC) 3031e0a20ad7SShashank Sharma hotplug_ctrl |= BXT_DDIC_HPD_ENABLE; 3032e0a20ad7SShashank Sharma I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl); 3033e0a20ad7SShashank Sharma 3034e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port; 3035e0a20ad7SShashank Sharma I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl); 3036e0a20ad7SShashank Sharma 3037e0a20ad7SShashank Sharma hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port; 3038e0a20ad7SShashank Sharma I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl); 3039e0a20ad7SShashank Sharma POSTING_READ(GEN8_DE_PORT_IER); 3040e0a20ad7SShashank Sharma } 3041e0a20ad7SShashank Sharma 3042d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3043d46da437SPaulo Zanoni { 30442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 304582a28bcfSDaniel Vetter u32 mask; 3046d46da437SPaulo Zanoni 3047692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3048692a04cfSDaniel Vetter return; 3049692a04cfSDaniel Vetter 3050105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 30515c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3052105b122eSPaulo Zanoni else 30535c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 30548664281bSPaulo Zanoni 3055337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3056d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3057d46da437SPaulo Zanoni } 3058d46da437SPaulo Zanoni 30590a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 30600a9a8c91SDaniel Vetter { 30610a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 30620a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 30630a9a8c91SDaniel Vetter 30640a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 30650a9a8c91SDaniel Vetter 30660a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3067040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 30680a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 306935a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 307035a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 30710a9a8c91SDaniel Vetter } 30720a9a8c91SDaniel Vetter 30730a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 30740a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 30750a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 30760a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 30770a9a8c91SDaniel Vetter } else { 30780a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 30790a9a8c91SDaniel Vetter } 30800a9a8c91SDaniel Vetter 308135079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 30820a9a8c91SDaniel Vetter 30830a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 308478e68d36SImre Deak /* 308578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 308678e68d36SImre Deak * itself is enabled/disabled. 308778e68d36SImre Deak */ 30880a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 30890a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 30900a9a8c91SDaniel Vetter 3091605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 309235079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 30930a9a8c91SDaniel Vetter } 30940a9a8c91SDaniel Vetter } 30950a9a8c91SDaniel Vetter 3096f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3097036a4a7dSZhenyu Wang { 30982d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 30998e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 31008e76f8dcSPaulo Zanoni 31018e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 31028e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 31038e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 31048e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 31055c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 31068e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 31075c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 31088e76f8dcSPaulo Zanoni } else { 31098e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3110ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 31115b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 31125b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 31135b3a856bSDaniel Vetter DE_POISON); 31145c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 31155c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 31168e76f8dcSPaulo Zanoni } 3117036a4a7dSZhenyu Wang 31181ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3119036a4a7dSZhenyu Wang 31200c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 31210c841212SPaulo Zanoni 3122622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3123622364b6SPaulo Zanoni 312435079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3125036a4a7dSZhenyu Wang 31260a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3127036a4a7dSZhenyu Wang 3128d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 31297fe0b973SKeith Packard 3130f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 31316005ce42SDaniel Vetter /* Enable PCU event interrupts 31326005ce42SDaniel Vetter * 31336005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 31344bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 31354bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3136d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3137f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3138d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3139f97108d1SJesse Barnes } 3140f97108d1SJesse Barnes 3141036a4a7dSZhenyu Wang return 0; 3142036a4a7dSZhenyu Wang } 3143036a4a7dSZhenyu Wang 3144f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3145f8b79e58SImre Deak { 3146f8b79e58SImre Deak u32 pipestat_mask; 3147f8b79e58SImre Deak u32 iir_mask; 3148120dda4fSVille Syrjälä enum pipe pipe; 3149f8b79e58SImre Deak 3150f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3151f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3152f8b79e58SImre Deak 3153120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3154120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3155f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3156f8b79e58SImre Deak 3157f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3158f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3159f8b79e58SImre Deak 3160120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3161120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3162120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3163f8b79e58SImre Deak 3164f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3165f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3166f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3167120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3168120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3169f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3170f8b79e58SImre Deak 3171f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3172f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3173f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 317476e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 317576e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3176f8b79e58SImre Deak } 3177f8b79e58SImre Deak 3178f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3179f8b79e58SImre Deak { 3180f8b79e58SImre Deak u32 pipestat_mask; 3181f8b79e58SImre Deak u32 iir_mask; 3182120dda4fSVille Syrjälä enum pipe pipe; 3183f8b79e58SImre Deak 3184f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3185f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 31866c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3187120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3188120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3189f8b79e58SImre Deak 3190f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3191f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 319276e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3193f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3194f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3195f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3196f8b79e58SImre Deak 3197f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3198f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3199f8b79e58SImre Deak 3200120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3201120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3202120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3203f8b79e58SImre Deak 3204f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3205f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3206120dda4fSVille Syrjälä 3207120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3208120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3209f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3210f8b79e58SImre Deak } 3211f8b79e58SImre Deak 3212f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3213f8b79e58SImre Deak { 3214f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3215f8b79e58SImre Deak 3216f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3217f8b79e58SImre Deak return; 3218f8b79e58SImre Deak 3219f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3220f8b79e58SImre Deak 3221950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3222f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3223f8b79e58SImre Deak } 3224f8b79e58SImre Deak 3225f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3226f8b79e58SImre Deak { 3227f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3228f8b79e58SImre Deak 3229f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3230f8b79e58SImre Deak return; 3231f8b79e58SImre Deak 3232f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3233f8b79e58SImre Deak 3234950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3235f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3236f8b79e58SImre Deak } 3237f8b79e58SImre Deak 32380e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 32397e231dbeSJesse Barnes { 3240f8b79e58SImre Deak dev_priv->irq_mask = ~0; 32417e231dbeSJesse Barnes 324220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 324320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 324420afbda2SDaniel Vetter 32457e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 324676e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 324776e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 324876e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 324976e41860SVille Syrjälä POSTING_READ(VLV_IMR); 32507e231dbeSJesse Barnes 3251b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3252b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3253d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3254f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3255f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3256d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 32570e6c9a9eSVille Syrjälä } 32580e6c9a9eSVille Syrjälä 32590e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 32600e6c9a9eSVille Syrjälä { 32610e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 32620e6c9a9eSVille Syrjälä 32630e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 32647e231dbeSJesse Barnes 32650a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 32667e231dbeSJesse Barnes 32677e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 32687e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 32697e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 32707e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 32717e231dbeSJesse Barnes #endif 32727e231dbeSJesse Barnes 32737e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 327420afbda2SDaniel Vetter 327520afbda2SDaniel Vetter return 0; 327620afbda2SDaniel Vetter } 327720afbda2SDaniel Vetter 3278abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3279abd58f01SBen Widawsky { 3280abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3281abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3282abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 328373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3284abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 328573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 328673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3287abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 328873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 328973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 329073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3291abd58f01SBen Widawsky 0, 329273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 329373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3294abd58f01SBen Widawsky }; 3295abd58f01SBen Widawsky 32960961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 32979a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 32989a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 329978e68d36SImre Deak /* 330078e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 330178e68d36SImre Deak * is enabled/disabled. 330278e68d36SImre Deak */ 330378e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 33049a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3305abd58f01SBen Widawsky } 3306abd58f01SBen Widawsky 3307abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3308abd58f01SBen Widawsky { 3309770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3310770de83dSDamien Lespiau uint32_t de_pipe_enables; 3311abd58f01SBen Widawsky int pipe; 33129e63743eSShashank Sharma u32 de_port_en = GEN8_AUX_CHANNEL_A; 3313770de83dSDamien Lespiau 331488e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3315770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3316770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 33179e63743eSShashank Sharma de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 331888e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 33199e63743eSShashank Sharma 33209e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 33219e63743eSShashank Sharma de_port_en |= BXT_DE_PORT_GMBUS; 332288e04703SJesse Barnes } else 3323770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3324770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3325770de83dSDamien Lespiau 3326770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3327770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3328770de83dSDamien Lespiau 332913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 333013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 333113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3332abd58f01SBen Widawsky 3333055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3334f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3335813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3336813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3337813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 333835079899SPaulo Zanoni de_pipe_enables); 3339abd58f01SBen Widawsky 33409e63743eSShashank Sharma GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en); 3341abd58f01SBen Widawsky } 3342abd58f01SBen Widawsky 3343abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3344abd58f01SBen Widawsky { 3345abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3346abd58f01SBen Widawsky 3347266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3348622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3349622364b6SPaulo Zanoni 3350abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3351abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3352abd58f01SBen Widawsky 3353266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3354abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3355abd58f01SBen Widawsky 3356abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3357abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3358abd58f01SBen Widawsky 3359abd58f01SBen Widawsky return 0; 3360abd58f01SBen Widawsky } 3361abd58f01SBen Widawsky 336243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 336343f328d7SVille Syrjälä { 336443f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 336543f328d7SVille Syrjälä 3366c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 336743f328d7SVille Syrjälä 336843f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 336943f328d7SVille Syrjälä 337043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 337143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 337243f328d7SVille Syrjälä 337343f328d7SVille Syrjälä return 0; 337443f328d7SVille Syrjälä } 337543f328d7SVille Syrjälä 3376abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3377abd58f01SBen Widawsky { 3378abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3379abd58f01SBen Widawsky 3380abd58f01SBen Widawsky if (!dev_priv) 3381abd58f01SBen Widawsky return; 3382abd58f01SBen Widawsky 3383823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3384abd58f01SBen Widawsky } 3385abd58f01SBen Widawsky 33868ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 33878ea0be4fSVille Syrjälä { 33888ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 33898ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 33908ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33918ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 33928ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 33938ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33948ea0be4fSVille Syrjälä 33958ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 33968ea0be4fSVille Syrjälä 3397c352d1baSImre Deak dev_priv->irq_mask = ~0; 33988ea0be4fSVille Syrjälä } 33998ea0be4fSVille Syrjälä 34007e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 34017e231dbeSJesse Barnes { 34022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34037e231dbeSJesse Barnes 34047e231dbeSJesse Barnes if (!dev_priv) 34057e231dbeSJesse Barnes return; 34067e231dbeSJesse Barnes 3407843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3408843d0e7dSImre Deak 3409893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3410893fce8eSVille Syrjälä 34117e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3412f8b79e58SImre Deak 34138ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 34147e231dbeSJesse Barnes } 34157e231dbeSJesse Barnes 341643f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 341743f328d7SVille Syrjälä { 341843f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 341943f328d7SVille Syrjälä 342043f328d7SVille Syrjälä if (!dev_priv) 342143f328d7SVille Syrjälä return; 342243f328d7SVille Syrjälä 342343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 342443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 342543f328d7SVille Syrjälä 3426a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 342743f328d7SVille Syrjälä 3428a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 342943f328d7SVille Syrjälä 3430c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 343143f328d7SVille Syrjälä } 343243f328d7SVille Syrjälä 3433f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3434036a4a7dSZhenyu Wang { 34352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34364697995bSJesse Barnes 34374697995bSJesse Barnes if (!dev_priv) 34384697995bSJesse Barnes return; 34394697995bSJesse Barnes 3440be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3441036a4a7dSZhenyu Wang } 3442036a4a7dSZhenyu Wang 3443c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3444c2798b19SChris Wilson { 34452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3446c2798b19SChris Wilson int pipe; 3447c2798b19SChris Wilson 3448055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3449c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3450c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3451c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3452c2798b19SChris Wilson POSTING_READ16(IER); 3453c2798b19SChris Wilson } 3454c2798b19SChris Wilson 3455c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3456c2798b19SChris Wilson { 34572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3458c2798b19SChris Wilson 3459c2798b19SChris Wilson I915_WRITE16(EMR, 3460c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3461c2798b19SChris Wilson 3462c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3463c2798b19SChris Wilson dev_priv->irq_mask = 3464c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3465c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3466c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 346737ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3468c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3469c2798b19SChris Wilson 3470c2798b19SChris Wilson I915_WRITE16(IER, 3471c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3472c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3473c2798b19SChris Wilson I915_USER_INTERRUPT); 3474c2798b19SChris Wilson POSTING_READ16(IER); 3475c2798b19SChris Wilson 3476379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3477379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3478d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3479755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3480755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3481d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3482379ef82dSDaniel Vetter 3483c2798b19SChris Wilson return 0; 3484c2798b19SChris Wilson } 3485c2798b19SChris Wilson 348690a72f87SVille Syrjälä /* 348790a72f87SVille Syrjälä * Returns true when a page flip has completed. 348890a72f87SVille Syrjälä */ 348990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 34901f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 349190a72f87SVille Syrjälä { 34922d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34931f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 349490a72f87SVille Syrjälä 34958d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 349690a72f87SVille Syrjälä return false; 349790a72f87SVille Syrjälä 349890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3499d6bbafa1SChris Wilson goto check_page_flip; 350090a72f87SVille Syrjälä 350190a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 350290a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 350390a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 350490a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 350590a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 350690a72f87SVille Syrjälä */ 350790a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3508d6bbafa1SChris Wilson goto check_page_flip; 350990a72f87SVille Syrjälä 35107d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 351190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 351290a72f87SVille Syrjälä return true; 3513d6bbafa1SChris Wilson 3514d6bbafa1SChris Wilson check_page_flip: 3515d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3516d6bbafa1SChris Wilson return false; 351790a72f87SVille Syrjälä } 351890a72f87SVille Syrjälä 3519ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3520c2798b19SChris Wilson { 352145a83f84SDaniel Vetter struct drm_device *dev = arg; 35222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3523c2798b19SChris Wilson u16 iir, new_iir; 3524c2798b19SChris Wilson u32 pipe_stats[2]; 3525c2798b19SChris Wilson int pipe; 3526c2798b19SChris Wilson u16 flip_mask = 3527c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3528c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3529c2798b19SChris Wilson 35302dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 35312dd2a883SImre Deak return IRQ_NONE; 35322dd2a883SImre Deak 3533c2798b19SChris Wilson iir = I915_READ16(IIR); 3534c2798b19SChris Wilson if (iir == 0) 3535c2798b19SChris Wilson return IRQ_NONE; 3536c2798b19SChris Wilson 3537c2798b19SChris Wilson while (iir & ~flip_mask) { 3538c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3539c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3540c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3541c2798b19SChris Wilson * interrupts (for non-MSI). 3542c2798b19SChris Wilson */ 3543222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3544c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3545aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3546c2798b19SChris Wilson 3547055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3548c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3549c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3550c2798b19SChris Wilson 3551c2798b19SChris Wilson /* 3552c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3553c2798b19SChris Wilson */ 35542d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3555c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3556c2798b19SChris Wilson } 3557222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3558c2798b19SChris Wilson 3559c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3560c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3561c2798b19SChris Wilson 3562c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 356374cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3564c2798b19SChris Wilson 3565055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 35661f1c2e24SVille Syrjälä int plane = pipe; 35673a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 35681f1c2e24SVille Syrjälä plane = !plane; 35691f1c2e24SVille Syrjälä 35704356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 35711f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 35721f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3573c2798b19SChris Wilson 35744356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3575277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 35762d9d2b0bSVille Syrjälä 35771f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 35781f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 35791f7247c0SDaniel Vetter pipe); 35804356d586SDaniel Vetter } 3581c2798b19SChris Wilson 3582c2798b19SChris Wilson iir = new_iir; 3583c2798b19SChris Wilson } 3584c2798b19SChris Wilson 3585c2798b19SChris Wilson return IRQ_HANDLED; 3586c2798b19SChris Wilson } 3587c2798b19SChris Wilson 3588c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3589c2798b19SChris Wilson { 35902d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3591c2798b19SChris Wilson int pipe; 3592c2798b19SChris Wilson 3593055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3594c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3595c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3596c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3597c2798b19SChris Wilson } 3598c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3599c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3600c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3601c2798b19SChris Wilson } 3602c2798b19SChris Wilson 3603a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3604a266c7d5SChris Wilson { 36052d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3606a266c7d5SChris Wilson int pipe; 3607a266c7d5SChris Wilson 3608a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3609a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3610a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3611a266c7d5SChris Wilson } 3612a266c7d5SChris Wilson 361300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3614055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3615a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3616a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3617a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3618a266c7d5SChris Wilson POSTING_READ(IER); 3619a266c7d5SChris Wilson } 3620a266c7d5SChris Wilson 3621a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3622a266c7d5SChris Wilson { 36232d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 362438bde180SChris Wilson u32 enable_mask; 3625a266c7d5SChris Wilson 362638bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 362738bde180SChris Wilson 362838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 362938bde180SChris Wilson dev_priv->irq_mask = 363038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 363138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 363238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 363338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 363437ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 363538bde180SChris Wilson 363638bde180SChris Wilson enable_mask = 363738bde180SChris Wilson I915_ASLE_INTERRUPT | 363838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 363938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 364038bde180SChris Wilson I915_USER_INTERRUPT; 364138bde180SChris Wilson 3642a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 364320afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 364420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 364520afbda2SDaniel Vetter 3646a266c7d5SChris Wilson /* Enable in IER... */ 3647a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3648a266c7d5SChris Wilson /* and unmask in IMR */ 3649a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3650a266c7d5SChris Wilson } 3651a266c7d5SChris Wilson 3652a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3653a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3654a266c7d5SChris Wilson POSTING_READ(IER); 3655a266c7d5SChris Wilson 3656f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 365720afbda2SDaniel Vetter 3658379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3659379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3660d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3661755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3662755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3663d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3664379ef82dSDaniel Vetter 366520afbda2SDaniel Vetter return 0; 366620afbda2SDaniel Vetter } 366720afbda2SDaniel Vetter 366890a72f87SVille Syrjälä /* 366990a72f87SVille Syrjälä * Returns true when a page flip has completed. 367090a72f87SVille Syrjälä */ 367190a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 367290a72f87SVille Syrjälä int plane, int pipe, u32 iir) 367390a72f87SVille Syrjälä { 36742d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 367590a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 367690a72f87SVille Syrjälä 36778d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 367890a72f87SVille Syrjälä return false; 367990a72f87SVille Syrjälä 368090a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3681d6bbafa1SChris Wilson goto check_page_flip; 368290a72f87SVille Syrjälä 368390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 368490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 368590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 368690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 368790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 368890a72f87SVille Syrjälä */ 368990a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3690d6bbafa1SChris Wilson goto check_page_flip; 369190a72f87SVille Syrjälä 36927d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 369390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 369490a72f87SVille Syrjälä return true; 3695d6bbafa1SChris Wilson 3696d6bbafa1SChris Wilson check_page_flip: 3697d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3698d6bbafa1SChris Wilson return false; 369990a72f87SVille Syrjälä } 370090a72f87SVille Syrjälä 3701ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3702a266c7d5SChris Wilson { 370345a83f84SDaniel Vetter struct drm_device *dev = arg; 37042d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 37058291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 370638bde180SChris Wilson u32 flip_mask = 370738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 370838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 370938bde180SChris Wilson int pipe, ret = IRQ_NONE; 3710a266c7d5SChris Wilson 37112dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37122dd2a883SImre Deak return IRQ_NONE; 37132dd2a883SImre Deak 3714a266c7d5SChris Wilson iir = I915_READ(IIR); 371538bde180SChris Wilson do { 371638bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 37178291ee90SChris Wilson bool blc_event = false; 3718a266c7d5SChris Wilson 3719a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3720a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3721a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3722a266c7d5SChris Wilson * interrupts (for non-MSI). 3723a266c7d5SChris Wilson */ 3724222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3725a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3726aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3727a266c7d5SChris Wilson 3728055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3729a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3730a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3731a266c7d5SChris Wilson 373238bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3733a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3734a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 373538bde180SChris Wilson irq_received = true; 3736a266c7d5SChris Wilson } 3737a266c7d5SChris Wilson } 3738222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3739a266c7d5SChris Wilson 3740a266c7d5SChris Wilson if (!irq_received) 3741a266c7d5SChris Wilson break; 3742a266c7d5SChris Wilson 3743a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 374416c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 374516c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 374616c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3747a266c7d5SChris Wilson 374838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3749a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3750a266c7d5SChris Wilson 3751a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 375274cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3753a266c7d5SChris Wilson 3754055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 375538bde180SChris Wilson int plane = pipe; 37563a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 375738bde180SChris Wilson plane = !plane; 37585e2032d4SVille Syrjälä 375990a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 376090a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 376190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3762a266c7d5SChris Wilson 3763a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3764a266c7d5SChris Wilson blc_event = true; 37654356d586SDaniel Vetter 37664356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3767277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 37682d9d2b0bSVille Syrjälä 37691f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 37701f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 37711f7247c0SDaniel Vetter pipe); 3772a266c7d5SChris Wilson } 3773a266c7d5SChris Wilson 3774a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3775a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3776a266c7d5SChris Wilson 3777a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3778a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3779a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3780a266c7d5SChris Wilson * we would never get another interrupt. 3781a266c7d5SChris Wilson * 3782a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3783a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3784a266c7d5SChris Wilson * another one. 3785a266c7d5SChris Wilson * 3786a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3787a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3788a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3789a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3790a266c7d5SChris Wilson * stray interrupts. 3791a266c7d5SChris Wilson */ 379238bde180SChris Wilson ret = IRQ_HANDLED; 3793a266c7d5SChris Wilson iir = new_iir; 379438bde180SChris Wilson } while (iir & ~flip_mask); 3795a266c7d5SChris Wilson 3796a266c7d5SChris Wilson return ret; 3797a266c7d5SChris Wilson } 3798a266c7d5SChris Wilson 3799a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3800a266c7d5SChris Wilson { 38012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3802a266c7d5SChris Wilson int pipe; 3803a266c7d5SChris Wilson 3804a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3805a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3806a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3807a266c7d5SChris Wilson } 3808a266c7d5SChris Wilson 380900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 3810055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 381155b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3812a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 381355b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 381455b39755SChris Wilson } 3815a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3816a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3817a266c7d5SChris Wilson 3818a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3819a266c7d5SChris Wilson } 3820a266c7d5SChris Wilson 3821a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3822a266c7d5SChris Wilson { 38232d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3824a266c7d5SChris Wilson int pipe; 3825a266c7d5SChris Wilson 3826a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3827a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3828a266c7d5SChris Wilson 3829a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3830055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3831a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3832a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3833a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3834a266c7d5SChris Wilson POSTING_READ(IER); 3835a266c7d5SChris Wilson } 3836a266c7d5SChris Wilson 3837a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3838a266c7d5SChris Wilson { 38392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3840bbba0a97SChris Wilson u32 enable_mask; 3841a266c7d5SChris Wilson u32 error_mask; 3842a266c7d5SChris Wilson 3843a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3844bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3845adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3846bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3847bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3848bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3849bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3850bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3851bbba0a97SChris Wilson 3852bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 385321ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 385421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3855bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3856bbba0a97SChris Wilson 3857bbba0a97SChris Wilson if (IS_G4X(dev)) 3858bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3859a266c7d5SChris Wilson 3860b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3861b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3862d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3863755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3864755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3865755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3866d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3867a266c7d5SChris Wilson 3868a266c7d5SChris Wilson /* 3869a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3870a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3871a266c7d5SChris Wilson */ 3872a266c7d5SChris Wilson if (IS_G4X(dev)) { 3873a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3874a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3875a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3876a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3877a266c7d5SChris Wilson } else { 3878a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3879a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3880a266c7d5SChris Wilson } 3881a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3882a266c7d5SChris Wilson 3883a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3884a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3885a266c7d5SChris Wilson POSTING_READ(IER); 3886a266c7d5SChris Wilson 388720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 388820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 388920afbda2SDaniel Vetter 3890f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 389120afbda2SDaniel Vetter 389220afbda2SDaniel Vetter return 0; 389320afbda2SDaniel Vetter } 389420afbda2SDaniel Vetter 3895bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 389620afbda2SDaniel Vetter { 38972d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3898cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 389920afbda2SDaniel Vetter u32 hotplug_en; 390020afbda2SDaniel Vetter 3901b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3902b5ea2d56SDaniel Vetter 3903bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3904bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3905adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3906e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3907b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 39085fcece80SJani Nikula if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED) 3909cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3910a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3911a266c7d5SChris Wilson to generate a spurious hotplug event about three 3912a266c7d5SChris Wilson seconds later. So just do it once. 3913a266c7d5SChris Wilson */ 3914a266c7d5SChris Wilson if (IS_G4X(dev)) 3915a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 391685fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3917a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3918a266c7d5SChris Wilson 3919a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3920a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3921a266c7d5SChris Wilson } 3922a266c7d5SChris Wilson 3923ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3924a266c7d5SChris Wilson { 392545a83f84SDaniel Vetter struct drm_device *dev = arg; 39262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3927a266c7d5SChris Wilson u32 iir, new_iir; 3928a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3929a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 393021ad8330SVille Syrjälä u32 flip_mask = 393121ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 393221ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3933a266c7d5SChris Wilson 39342dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39352dd2a883SImre Deak return IRQ_NONE; 39362dd2a883SImre Deak 3937a266c7d5SChris Wilson iir = I915_READ(IIR); 3938a266c7d5SChris Wilson 3939a266c7d5SChris Wilson for (;;) { 3940501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 39412c8ba29fSChris Wilson bool blc_event = false; 39422c8ba29fSChris Wilson 3943a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3944a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3945a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3946a266c7d5SChris Wilson * interrupts (for non-MSI). 3947a266c7d5SChris Wilson */ 3948222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3949a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3950aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3951a266c7d5SChris Wilson 3952055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3953a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3954a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3955a266c7d5SChris Wilson 3956a266c7d5SChris Wilson /* 3957a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3958a266c7d5SChris Wilson */ 3959a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3960a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3961501e01d7SVille Syrjälä irq_received = true; 3962a266c7d5SChris Wilson } 3963a266c7d5SChris Wilson } 3964222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3965a266c7d5SChris Wilson 3966a266c7d5SChris Wilson if (!irq_received) 3967a266c7d5SChris Wilson break; 3968a266c7d5SChris Wilson 3969a266c7d5SChris Wilson ret = IRQ_HANDLED; 3970a266c7d5SChris Wilson 3971a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 397216c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 397316c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3974a266c7d5SChris Wilson 397521ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3976a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3977a266c7d5SChris Wilson 3978a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 397974cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3980a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 398174cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 3982a266c7d5SChris Wilson 3983055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 39842c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 398590a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 398690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3987a266c7d5SChris Wilson 3988a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3989a266c7d5SChris Wilson blc_event = true; 39904356d586SDaniel Vetter 39914356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3992277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3993a266c7d5SChris Wilson 39941f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39951f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 39962d9d2b0bSVille Syrjälä } 3997a266c7d5SChris Wilson 3998a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3999a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4000a266c7d5SChris Wilson 4001515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4002515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4003515ac2bbSDaniel Vetter 4004a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4005a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4006a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4007a266c7d5SChris Wilson * we would never get another interrupt. 4008a266c7d5SChris Wilson * 4009a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4010a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4011a266c7d5SChris Wilson * another one. 4012a266c7d5SChris Wilson * 4013a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4014a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4015a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4016a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4017a266c7d5SChris Wilson * stray interrupts. 4018a266c7d5SChris Wilson */ 4019a266c7d5SChris Wilson iir = new_iir; 4020a266c7d5SChris Wilson } 4021a266c7d5SChris Wilson 4022a266c7d5SChris Wilson return ret; 4023a266c7d5SChris Wilson } 4024a266c7d5SChris Wilson 4025a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4026a266c7d5SChris Wilson { 40272d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4028a266c7d5SChris Wilson int pipe; 4029a266c7d5SChris Wilson 4030a266c7d5SChris Wilson if (!dev_priv) 4031a266c7d5SChris Wilson return; 4032a266c7d5SChris Wilson 4033a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4034a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4035a266c7d5SChris Wilson 4036a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4037055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4038a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4039a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4040a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4041a266c7d5SChris Wilson 4042055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4043a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4044a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4045a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4046a266c7d5SChris Wilson } 4047a266c7d5SChris Wilson 4048fca52a55SDaniel Vetter /** 4049fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4050fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4051fca52a55SDaniel Vetter * 4052fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4053fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4054fca52a55SDaniel Vetter */ 4055b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4056f71d4af4SJesse Barnes { 4057b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 40588b2e326dSChris Wilson 405977913b39SJani Nikula intel_hpd_init_work(dev_priv); 406077913b39SJani Nikula 4061c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4062a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 40638b2e326dSChris Wilson 4064a6706b45SDeepak S /* Let's track the enabled rps events */ 4065b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 40666c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 40676f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 406831685c25SDeepak S else 4069a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4070a6706b45SDeepak S 4071737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4072737b1506SChris Wilson i915_hangcheck_elapsed); 407361bac78eSDaniel Vetter 407497a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 40759ee32feaSDaniel Vetter 4076b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 40774cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 40784cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4079b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4080f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4081f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4082391f75e2SVille Syrjälä } else { 4083391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4084391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4085f71d4af4SJesse Barnes } 4086f71d4af4SJesse Barnes 408721da2700SVille Syrjälä /* 408821da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 408921da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 409021da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 409121da2700SVille Syrjälä */ 4092b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 409321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 409421da2700SVille Syrjälä 4095f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4096f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4097f71d4af4SJesse Barnes 4098b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 409943f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 410043f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 410143f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 410243f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 410343f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 410443f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 410543f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4106b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 41077e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 41087e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 41097e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 41107e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 41117e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 41127e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4113fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4114b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4115abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4116723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4117abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4118abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4119abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4120abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4121e0a20ad7SShashank Sharma if (HAS_PCH_SPLIT(dev)) 4122abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4123e0a20ad7SShashank Sharma else 4124e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4125f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4126f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4127723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4128f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4129f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4130f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4131f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 413282a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4133f71d4af4SJesse Barnes } else { 4134b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4135c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4136c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4137c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4138c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4139b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4140a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4141a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4142a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4143a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4144c2798b19SChris Wilson } else { 4145a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4146a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4147a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4148a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4149c2798b19SChris Wilson } 4150778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4151778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4152f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4153f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4154f71d4af4SJesse Barnes } 4155f71d4af4SJesse Barnes } 415620afbda2SDaniel Vetter 4157fca52a55SDaniel Vetter /** 4158fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4159fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4160fca52a55SDaniel Vetter * 4161fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4162fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4163fca52a55SDaniel Vetter * 4164fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4165fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4166fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4167fca52a55SDaniel Vetter */ 41682aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 41692aeb7d3aSDaniel Vetter { 41702aeb7d3aSDaniel Vetter /* 41712aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 41722aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 41732aeb7d3aSDaniel Vetter * special cases in our ordering checks. 41742aeb7d3aSDaniel Vetter */ 41752aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 41762aeb7d3aSDaniel Vetter 41772aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 41782aeb7d3aSDaniel Vetter } 41792aeb7d3aSDaniel Vetter 4180fca52a55SDaniel Vetter /** 4181fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4182fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4183fca52a55SDaniel Vetter * 4184fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4185fca52a55SDaniel Vetter * resources acquired in the init functions. 4186fca52a55SDaniel Vetter */ 41872aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 41882aeb7d3aSDaniel Vetter { 41892aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 41902aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 41912aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 41922aeb7d3aSDaniel Vetter } 41932aeb7d3aSDaniel Vetter 4194fca52a55SDaniel Vetter /** 4195fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4196fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4197fca52a55SDaniel Vetter * 4198fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4199fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4200fca52a55SDaniel Vetter */ 4201b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4202c67a470bSPaulo Zanoni { 4203b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 42042aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 42052dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4206c67a470bSPaulo Zanoni } 4207c67a470bSPaulo Zanoni 4208fca52a55SDaniel Vetter /** 4209fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4210fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4211fca52a55SDaniel Vetter * 4212fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4213fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4214fca52a55SDaniel Vetter */ 4215b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4216c67a470bSPaulo Zanoni { 42172aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4218b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4219b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4220c67a470bSPaulo Zanoni } 4221