xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 7eb552aeae058a88eece91b902dd51fde45b1f41)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39036a4a7dSZhenyu Wang /* For display hotplug interrupt */
40995b6762SChris Wilson static void
41f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
42036a4a7dSZhenyu Wang {
431ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
441ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
451ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
463143a2bfSChris Wilson 		POSTING_READ(DEIMR);
47036a4a7dSZhenyu Wang 	}
48036a4a7dSZhenyu Wang }
49036a4a7dSZhenyu Wang 
50036a4a7dSZhenyu Wang static inline void
51f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
52036a4a7dSZhenyu Wang {
531ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
541ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
551ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
563143a2bfSChris Wilson 		POSTING_READ(DEIMR);
57036a4a7dSZhenyu Wang 	}
58036a4a7dSZhenyu Wang }
59036a4a7dSZhenyu Wang 
607c463586SKeith Packard void
617c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
627c463586SKeith Packard {
639db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
6446c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
657c463586SKeith Packard 
6646c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
6746c06a30SVille Syrjälä 		return;
6846c06a30SVille Syrjälä 
697c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
7046c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
7146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
723143a2bfSChris Wilson 	POSTING_READ(reg);
737c463586SKeith Packard }
747c463586SKeith Packard 
757c463586SKeith Packard void
767c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
777c463586SKeith Packard {
789db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
7946c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
807c463586SKeith Packard 
8146c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
8246c06a30SVille Syrjälä 		return;
8346c06a30SVille Syrjälä 
8446c06a30SVille Syrjälä 	pipestat &= ~mask;
8546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
863143a2bfSChris Wilson 	POSTING_READ(reg);
877c463586SKeith Packard }
887c463586SKeith Packard 
89c0e09200SDave Airlie /**
9001c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
9101c66889SZhao Yakui  */
9201c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
9301c66889SZhao Yakui {
941ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
951ec14ad3SChris Wilson 	unsigned long irqflags;
961ec14ad3SChris Wilson 
977e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
987e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
997e231dbeSJesse Barnes 		return;
1007e231dbeSJesse Barnes 
1011ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
10201c66889SZhao Yakui 
103c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
104f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
105edcb49caSZhao Yakui 	else {
10601c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
107d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
108a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
109edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
110d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
111edcb49caSZhao Yakui 	}
1121ec14ad3SChris Wilson 
1131ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
11401c66889SZhao Yakui }
11501c66889SZhao Yakui 
11601c66889SZhao Yakui /**
1170a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1180a3e67a4SJesse Barnes  * @dev: DRM device
1190a3e67a4SJesse Barnes  * @pipe: pipe to check
1200a3e67a4SJesse Barnes  *
1210a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1220a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1230a3e67a4SJesse Barnes  * before reading such registers if unsure.
1240a3e67a4SJesse Barnes  */
1250a3e67a4SJesse Barnes static int
1260a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1270a3e67a4SJesse Barnes {
1280a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
129702e7a56SPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
130702e7a56SPaulo Zanoni 								      pipe);
131702e7a56SPaulo Zanoni 
132702e7a56SPaulo Zanoni 	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
1330a3e67a4SJesse Barnes }
1340a3e67a4SJesse Barnes 
13542f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
13642f52ef8SKeith Packard  * we use as a pipe index
13742f52ef8SKeith Packard  */
138f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1390a3e67a4SJesse Barnes {
1400a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1410a3e67a4SJesse Barnes 	unsigned long high_frame;
1420a3e67a4SJesse Barnes 	unsigned long low_frame;
1435eddb70bSChris Wilson 	u32 high1, high2, low;
1440a3e67a4SJesse Barnes 
1450a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
14644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1479db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1480a3e67a4SJesse Barnes 		return 0;
1490a3e67a4SJesse Barnes 	}
1500a3e67a4SJesse Barnes 
1519db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1529db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1535eddb70bSChris Wilson 
1540a3e67a4SJesse Barnes 	/*
1550a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1560a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1570a3e67a4SJesse Barnes 	 * register.
1580a3e67a4SJesse Barnes 	 */
1590a3e67a4SJesse Barnes 	do {
1605eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1615eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1625eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1630a3e67a4SJesse Barnes 	} while (high1 != high2);
1640a3e67a4SJesse Barnes 
1655eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1665eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1675eddb70bSChris Wilson 	return (high1 << 8) | low;
1680a3e67a4SJesse Barnes }
1690a3e67a4SJesse Barnes 
170f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1719880b7a5SJesse Barnes {
1729880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1739db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1749880b7a5SJesse Barnes 
1759880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
17644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1779db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1789880b7a5SJesse Barnes 		return 0;
1799880b7a5SJesse Barnes 	}
1809880b7a5SJesse Barnes 
1819880b7a5SJesse Barnes 	return I915_READ(reg);
1829880b7a5SJesse Barnes }
1839880b7a5SJesse Barnes 
184f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1850af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
1860af7e4dfSMario Kleiner {
1870af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1880af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
1890af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
1900af7e4dfSMario Kleiner 	bool in_vbl = true;
1910af7e4dfSMario Kleiner 	int ret = 0;
192fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
193fe2b8f9dSPaulo Zanoni 								      pipe);
1940af7e4dfSMario Kleiner 
1950af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
1960af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
1979db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1980af7e4dfSMario Kleiner 		return 0;
1990af7e4dfSMario Kleiner 	}
2000af7e4dfSMario Kleiner 
2010af7e4dfSMario Kleiner 	/* Get vtotal. */
202fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
2030af7e4dfSMario Kleiner 
2040af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
2050af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
2060af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
2070af7e4dfSMario Kleiner 		 */
2080af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2090af7e4dfSMario Kleiner 
2100af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2110af7e4dfSMario Kleiner 		 * horizontal scanout position.
2120af7e4dfSMario Kleiner 		 */
2130af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2140af7e4dfSMario Kleiner 		*hpos = 0;
2150af7e4dfSMario Kleiner 	} else {
2160af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2170af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2180af7e4dfSMario Kleiner 		 * scanout position.
2190af7e4dfSMario Kleiner 		 */
2200af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2210af7e4dfSMario Kleiner 
222fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
2230af7e4dfSMario Kleiner 		*vpos = position / htotal;
2240af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2250af7e4dfSMario Kleiner 	}
2260af7e4dfSMario Kleiner 
2270af7e4dfSMario Kleiner 	/* Query vblank area. */
228fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
2290af7e4dfSMario Kleiner 
2300af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2310af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2320af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2330af7e4dfSMario Kleiner 
2340af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2350af7e4dfSMario Kleiner 		in_vbl = false;
2360af7e4dfSMario Kleiner 
2370af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2380af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2390af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2400af7e4dfSMario Kleiner 
2410af7e4dfSMario Kleiner 	/* Readouts valid? */
2420af7e4dfSMario Kleiner 	if (vbl > 0)
2430af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2440af7e4dfSMario Kleiner 
2450af7e4dfSMario Kleiner 	/* In vblank? */
2460af7e4dfSMario Kleiner 	if (in_vbl)
2470af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2480af7e4dfSMario Kleiner 
2490af7e4dfSMario Kleiner 	return ret;
2500af7e4dfSMario Kleiner }
2510af7e4dfSMario Kleiner 
252f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2530af7e4dfSMario Kleiner 			      int *max_error,
2540af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2550af7e4dfSMario Kleiner 			      unsigned flags)
2560af7e4dfSMario Kleiner {
2574041b853SChris Wilson 	struct drm_crtc *crtc;
2580af7e4dfSMario Kleiner 
259*7eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
2604041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2610af7e4dfSMario Kleiner 		return -EINVAL;
2620af7e4dfSMario Kleiner 	}
2630af7e4dfSMario Kleiner 
2640af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2654041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2664041b853SChris Wilson 	if (crtc == NULL) {
2674041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2684041b853SChris Wilson 		return -EINVAL;
2694041b853SChris Wilson 	}
2704041b853SChris Wilson 
2714041b853SChris Wilson 	if (!crtc->enabled) {
2724041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2734041b853SChris Wilson 		return -EBUSY;
2744041b853SChris Wilson 	}
2750af7e4dfSMario Kleiner 
2760af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2774041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
2784041b853SChris Wilson 						     vblank_time, flags,
2794041b853SChris Wilson 						     crtc);
2800af7e4dfSMario Kleiner }
2810af7e4dfSMario Kleiner 
2825ca58282SJesse Barnes /*
2835ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2845ca58282SJesse Barnes  */
2855ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2865ca58282SJesse Barnes {
2875ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2885ca58282SJesse Barnes 						    hotplug_work);
2895ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
290c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
2914ef69c7aSChris Wilson 	struct intel_encoder *encoder;
2925ca58282SJesse Barnes 
29352d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
29452d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
29552d7ecedSDaniel Vetter 		return;
29652d7ecedSDaniel Vetter 
297a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
298e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
299e67189abSJesse Barnes 
3004ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
3014ef69c7aSChris Wilson 		if (encoder->hot_plug)
3024ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
303c31c4ba3SKeith Packard 
30440ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
30540ee3381SKeith Packard 
3065ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
307eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
3085ca58282SJesse Barnes }
3095ca58282SJesse Barnes 
31073edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
311f97108d1SJesse Barnes {
312f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
313b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
3149270388eSDaniel Vetter 	u8 new_delay;
3159270388eSDaniel Vetter 	unsigned long flags;
3169270388eSDaniel Vetter 
3179270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
318f97108d1SJesse Barnes 
31973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
32073edd18fSDaniel Vetter 
32120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
3229270388eSDaniel Vetter 
3237648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
324b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
325b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
326f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
327f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
328f97108d1SJesse Barnes 
329f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
330b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
33120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
33220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
33320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
33420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
335b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
33620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
33720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
33820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
33920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
340f97108d1SJesse Barnes 	}
341f97108d1SJesse Barnes 
3427648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
34320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
344f97108d1SJesse Barnes 
3459270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
3469270388eSDaniel Vetter 
347f97108d1SJesse Barnes 	return;
348f97108d1SJesse Barnes }
349f97108d1SJesse Barnes 
350549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
351549f7365SChris Wilson 			struct intel_ring_buffer *ring)
352549f7365SChris Wilson {
353549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
3549862e600SChris Wilson 
355475553deSChris Wilson 	if (ring->obj == NULL)
356475553deSChris Wilson 		return;
357475553deSChris Wilson 
358b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
3599862e600SChris Wilson 
360549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3613e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
36299584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
36399584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
364cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3653e0dc6b0SBen Widawsky 	}
366549f7365SChris Wilson }
367549f7365SChris Wilson 
3684912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3693b8d8d91SJesse Barnes {
3704912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
371c6a828d3SDaniel Vetter 						    rps.work);
3724912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3737b9e0ae6SChris Wilson 	u8 new_delay;
3743b8d8d91SJesse Barnes 
375c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
376c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
377c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
3784912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
379a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
380c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
3814912d041SBen Widawsky 
3827b9e0ae6SChris Wilson 	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
3833b8d8d91SJesse Barnes 		return;
3843b8d8d91SJesse Barnes 
3854fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
3867b9e0ae6SChris Wilson 
3877b9e0ae6SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
388c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
3897b9e0ae6SChris Wilson 	else
390c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
3913b8d8d91SJesse Barnes 
39279249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
39379249636SBen Widawsky 	 * interrupt
39479249636SBen Widawsky 	 */
39579249636SBen Widawsky 	if (!(new_delay > dev_priv->rps.max_delay ||
39679249636SBen Widawsky 	      new_delay < dev_priv->rps.min_delay)) {
3974912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
39879249636SBen Widawsky 	}
3993b8d8d91SJesse Barnes 
4004fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
4013b8d8d91SJesse Barnes }
4023b8d8d91SJesse Barnes 
403e3689190SBen Widawsky 
404e3689190SBen Widawsky /**
405e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
406e3689190SBen Widawsky  * occurred.
407e3689190SBen Widawsky  * @work: workqueue struct
408e3689190SBen Widawsky  *
409e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
410e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
411e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
412e3689190SBen Widawsky  */
413e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
414e3689190SBen Widawsky {
415e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
416a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
417e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
418e3689190SBen Widawsky 	char *parity_event[5];
419e3689190SBen Widawsky 	uint32_t misccpctl;
420e3689190SBen Widawsky 	unsigned long flags;
421e3689190SBen Widawsky 
422e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
423e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
424e3689190SBen Widawsky 	 * any time we access those registers.
425e3689190SBen Widawsky 	 */
426e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
427e3689190SBen Widawsky 
428e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
429e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
430e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
431e3689190SBen Widawsky 
432e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
433e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
434e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
435e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
436e3689190SBen Widawsky 
437e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
438e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
439e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
440e3689190SBen Widawsky 
441e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
442e3689190SBen Widawsky 
443e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
444e3689190SBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
445e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
446e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
447e3689190SBen Widawsky 
448e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
449e3689190SBen Widawsky 
450e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
451e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
452e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
453e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
454e3689190SBen Widawsky 	parity_event[4] = NULL;
455e3689190SBen Widawsky 
456e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
457e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
458e3689190SBen Widawsky 
459e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
460e3689190SBen Widawsky 		  row, bank, subbank);
461e3689190SBen Widawsky 
462e3689190SBen Widawsky 	kfree(parity_event[3]);
463e3689190SBen Widawsky 	kfree(parity_event[2]);
464e3689190SBen Widawsky 	kfree(parity_event[1]);
465e3689190SBen Widawsky }
466e3689190SBen Widawsky 
467d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
468e3689190SBen Widawsky {
469e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
470e3689190SBen Widawsky 	unsigned long flags;
471e3689190SBen Widawsky 
472e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
473e3689190SBen Widawsky 		return;
474e3689190SBen Widawsky 
475e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
476e3689190SBen Widawsky 	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
477e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
478e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
479e3689190SBen Widawsky 
480a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
481e3689190SBen Widawsky }
482e3689190SBen Widawsky 
483e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
484e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
485e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
486e7b4c6b1SDaniel Vetter {
487e7b4c6b1SDaniel Vetter 
488e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
489e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
490e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
491e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
492e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
493e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
494e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
495e7b4c6b1SDaniel Vetter 
496e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
497e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
498e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
499e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
500e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
501e7b4c6b1SDaniel Vetter 	}
502e3689190SBen Widawsky 
503e3689190SBen Widawsky 	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
504e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
505e7b4c6b1SDaniel Vetter }
506e7b4c6b1SDaniel Vetter 
507fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
508fc6826d1SChris Wilson 				u32 pm_iir)
509fc6826d1SChris Wilson {
510fc6826d1SChris Wilson 	unsigned long flags;
511fc6826d1SChris Wilson 
512fc6826d1SChris Wilson 	/*
513fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
514fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
515fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
516c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
517fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
518fc6826d1SChris Wilson 	 *
519c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
520fc6826d1SChris Wilson 	 */
521fc6826d1SChris Wilson 
522c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
523c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
524c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
525fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
526c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
527fc6826d1SChris Wilson 
528c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
529fc6826d1SChris Wilson }
530fc6826d1SChris Wilson 
531515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
532515ac2bbSDaniel Vetter {
53328c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
53428c70f16SDaniel Vetter 
53528c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
536515ac2bbSDaniel Vetter }
537515ac2bbSDaniel Vetter 
538ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
539ce99c256SDaniel Vetter {
5409ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
5419ee32feaSDaniel Vetter 
5429ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
543ce99c256SDaniel Vetter }
544ce99c256SDaniel Vetter 
545ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
5467e231dbeSJesse Barnes {
5477e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
5487e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5497e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
5507e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
5517e231dbeSJesse Barnes 	unsigned long irqflags;
5527e231dbeSJesse Barnes 	int pipe;
5537e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
5547e231dbeSJesse Barnes 
5557e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
5567e231dbeSJesse Barnes 
5577e231dbeSJesse Barnes 	while (true) {
5587e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
5597e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
5607e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
5617e231dbeSJesse Barnes 
5627e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
5637e231dbeSJesse Barnes 			goto out;
5647e231dbeSJesse Barnes 
5657e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
5667e231dbeSJesse Barnes 
567e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
5687e231dbeSJesse Barnes 
5697e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5707e231dbeSJesse Barnes 		for_each_pipe(pipe) {
5717e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
5727e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
5737e231dbeSJesse Barnes 
5747e231dbeSJesse Barnes 			/*
5757e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
5767e231dbeSJesse Barnes 			 */
5777e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
5787e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
5797e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
5807e231dbeSJesse Barnes 							 pipe_name(pipe));
5817e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
5827e231dbeSJesse Barnes 			}
5837e231dbeSJesse Barnes 		}
5847e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5857e231dbeSJesse Barnes 
58631acc7f5SJesse Barnes 		for_each_pipe(pipe) {
58731acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
58831acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
58931acc7f5SJesse Barnes 
59031acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
59131acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
59231acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
59331acc7f5SJesse Barnes 			}
59431acc7f5SJesse Barnes 		}
59531acc7f5SJesse Barnes 
5967e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
5977e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
5987e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
5997e231dbeSJesse Barnes 
6007e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
6017e231dbeSJesse Barnes 					 hotplug_status);
6027e231dbeSJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
6037e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
6047e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
6057e231dbeSJesse Barnes 
6067e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
6077e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
6087e231dbeSJesse Barnes 		}
6097e231dbeSJesse Barnes 
610515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
611515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
6127e231dbeSJesse Barnes 
613fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
614fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
6157e231dbeSJesse Barnes 
6167e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
6177e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
6187e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
6197e231dbeSJesse Barnes 	}
6207e231dbeSJesse Barnes 
6217e231dbeSJesse Barnes out:
6227e231dbeSJesse Barnes 	return ret;
6237e231dbeSJesse Barnes }
6247e231dbeSJesse Barnes 
62523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
626776ad806SJesse Barnes {
627776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6289db4a9c7SJesse Barnes 	int pipe;
629776ad806SJesse Barnes 
63076e43830SDaniel Vetter 	if (pch_iir & SDE_HOTPLUG_MASK)
63176e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
63276e43830SDaniel Vetter 
633776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
634776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
635776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
636776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
637776ad806SJesse Barnes 
638ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
639ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
640ce99c256SDaniel Vetter 
641776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
642515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
643776ad806SJesse Barnes 
644776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
645776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
646776ad806SJesse Barnes 
647776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
648776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
649776ad806SJesse Barnes 
650776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
651776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
652776ad806SJesse Barnes 
6539db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
6549db4a9c7SJesse Barnes 		for_each_pipe(pipe)
6559db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
6569db4a9c7SJesse Barnes 					 pipe_name(pipe),
6579db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
658776ad806SJesse Barnes 
659776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
660776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
661776ad806SJesse Barnes 
662776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
663776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
664776ad806SJesse Barnes 
665776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
666776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
667776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
668776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
669776ad806SJesse Barnes }
670776ad806SJesse Barnes 
67123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
67223e81d69SAdam Jackson {
67323e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
67423e81d69SAdam Jackson 	int pipe;
67523e81d69SAdam Jackson 
67676e43830SDaniel Vetter 	if (pch_iir & SDE_HOTPLUG_MASK_CPT)
67776e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
67876e43830SDaniel Vetter 
67923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
68023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
68123e81d69SAdam Jackson 				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
68223e81d69SAdam Jackson 				 SDE_AUDIO_POWER_SHIFT_CPT);
68323e81d69SAdam Jackson 
68423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
685ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
68623e81d69SAdam Jackson 
68723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
688515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
68923e81d69SAdam Jackson 
69023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
69123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
69223e81d69SAdam Jackson 
69323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
69423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
69523e81d69SAdam Jackson 
69623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
69723e81d69SAdam Jackson 		for_each_pipe(pipe)
69823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
69923e81d69SAdam Jackson 					 pipe_name(pipe),
70023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
70123e81d69SAdam Jackson }
70223e81d69SAdam Jackson 
703ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
704b1f14ad0SJesse Barnes {
705b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
706b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
70744498aeaSPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
7080e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
7090e43406bSChris Wilson 	int i;
710b1f14ad0SJesse Barnes 
711b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
712b1f14ad0SJesse Barnes 
713b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
714b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
715b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
7160e43406bSChris Wilson 
71744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
71844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
71944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
72044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
72144498aeaSPaulo Zanoni 	 * due to its back queue). */
72244498aeaSPaulo Zanoni 	sde_ier = I915_READ(SDEIER);
72344498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, 0);
72444498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
72544498aeaSPaulo Zanoni 
7260e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
7270e43406bSChris Wilson 	if (gt_iir) {
7280e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
7290e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
7300e43406bSChris Wilson 		ret = IRQ_HANDLED;
7310e43406bSChris Wilson 	}
732b1f14ad0SJesse Barnes 
733b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
7340e43406bSChris Wilson 	if (de_iir) {
735ce99c256SDaniel Vetter 		if (de_iir & DE_AUX_CHANNEL_A_IVB)
736ce99c256SDaniel Vetter 			dp_aux_irq_handler(dev);
737ce99c256SDaniel Vetter 
738b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
739b1f14ad0SJesse Barnes 			intel_opregion_gse_intr(dev);
740b1f14ad0SJesse Barnes 
7410e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
74274d44445SDaniel Vetter 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
74374d44445SDaniel Vetter 				drm_handle_vblank(dev, i);
7440e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
7450e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
7460e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
747b1f14ad0SJesse Barnes 			}
748b1f14ad0SJesse Barnes 		}
749b1f14ad0SJesse Barnes 
750b1f14ad0SJesse Barnes 		/* check event from PCH */
751b1f14ad0SJesse Barnes 		if (de_iir & DE_PCH_EVENT_IVB) {
7520e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
7530e43406bSChris Wilson 
75423e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
7550e43406bSChris Wilson 
7560e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
7570e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
758b1f14ad0SJesse Barnes 		}
759b1f14ad0SJesse Barnes 
7600e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
7610e43406bSChris Wilson 		ret = IRQ_HANDLED;
7620e43406bSChris Wilson 	}
7630e43406bSChris Wilson 
7640e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
7650e43406bSChris Wilson 	if (pm_iir) {
766fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
767fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
768b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
7690e43406bSChris Wilson 		ret = IRQ_HANDLED;
7700e43406bSChris Wilson 	}
771b1f14ad0SJesse Barnes 
772b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
773b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
77444498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, sde_ier);
77544498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
776b1f14ad0SJesse Barnes 
777b1f14ad0SJesse Barnes 	return ret;
778b1f14ad0SJesse Barnes }
779b1f14ad0SJesse Barnes 
780e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
781e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
782e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
783e7b4c6b1SDaniel Vetter {
784e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
785e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
786e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
787e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
788e7b4c6b1SDaniel Vetter }
789e7b4c6b1SDaniel Vetter 
790ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
791036a4a7dSZhenyu Wang {
7924697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
793036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
794036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
79544498aeaSPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
796881f47b6SXiang, Haihao 
7974697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
7984697995bSJesse Barnes 
7992d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
8002d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
8012d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
8023143a2bfSChris Wilson 	POSTING_READ(DEIER);
8032d109a84SZou, Nanhai 
80444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
80544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
80644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
80744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
80844498aeaSPaulo Zanoni 	 * due to its back queue). */
80944498aeaSPaulo Zanoni 	sde_ier = I915_READ(SDEIER);
81044498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, 0);
81144498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
81244498aeaSPaulo Zanoni 
813036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
814036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
8153b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
816036a4a7dSZhenyu Wang 
817acd15b6cSDaniel Vetter 	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
818c7c85101SZou Nan hai 		goto done;
819036a4a7dSZhenyu Wang 
820036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
821036a4a7dSZhenyu Wang 
822e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
823e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
824e7b4c6b1SDaniel Vetter 	else
825e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
826036a4a7dSZhenyu Wang 
827ce99c256SDaniel Vetter 	if (de_iir & DE_AUX_CHANNEL_A)
828ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
829ce99c256SDaniel Vetter 
83001c66889SZhao Yakui 	if (de_iir & DE_GSE)
8313b617967SChris Wilson 		intel_opregion_gse_intr(dev);
83201c66889SZhao Yakui 
83374d44445SDaniel Vetter 	if (de_iir & DE_PIPEA_VBLANK)
83474d44445SDaniel Vetter 		drm_handle_vblank(dev, 0);
83574d44445SDaniel Vetter 
83674d44445SDaniel Vetter 	if (de_iir & DE_PIPEB_VBLANK)
83774d44445SDaniel Vetter 		drm_handle_vblank(dev, 1);
83874d44445SDaniel Vetter 
839f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
840013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
8412bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
842013d5aa2SJesse Barnes 	}
843013d5aa2SJesse Barnes 
844f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
845f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
8462bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
847013d5aa2SJesse Barnes 	}
848c062df61SLi Peng 
849c650156aSZhenyu Wang 	/* check event from PCH */
850776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
851acd15b6cSDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
852acd15b6cSDaniel Vetter 
85323e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
85423e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
85523e81d69SAdam Jackson 		else
85623e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
857acd15b6cSDaniel Vetter 
858acd15b6cSDaniel Vetter 		/* should clear PCH hotplug event before clear CPU irq */
859acd15b6cSDaniel Vetter 		I915_WRITE(SDEIIR, pch_iir);
860776ad806SJesse Barnes 	}
861c650156aSZhenyu Wang 
86273edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
86373edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
864f97108d1SJesse Barnes 
865fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
866fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
8673b8d8d91SJesse Barnes 
868c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
869c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
8704912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
871036a4a7dSZhenyu Wang 
872c7c85101SZou Nan hai done:
8732d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
8743143a2bfSChris Wilson 	POSTING_READ(DEIER);
87544498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, sde_ier);
87644498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
8772d109a84SZou, Nanhai 
878036a4a7dSZhenyu Wang 	return ret;
879036a4a7dSZhenyu Wang }
880036a4a7dSZhenyu Wang 
8818a905236SJesse Barnes /**
8828a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
8838a905236SJesse Barnes  * @work: work struct
8848a905236SJesse Barnes  *
8858a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
8868a905236SJesse Barnes  * was detected.
8878a905236SJesse Barnes  */
8888a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
8898a905236SJesse Barnes {
8901f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
8911f83fee0SDaniel Vetter 						    work);
8921f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
8931f83fee0SDaniel Vetter 						    gpu_error);
8948a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
895f69061beSDaniel Vetter 	struct intel_ring_buffer *ring;
896f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
897f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
898f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
899f69061beSDaniel Vetter 	int i, ret;
9008a905236SJesse Barnes 
901f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
9028a905236SJesse Barnes 
9037db0ba24SDaniel Vetter 	/*
9047db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
9057db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
9067db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
9077db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
9087db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
9097db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
9107db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
9117db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
9127db0ba24SDaniel Vetter 	 */
9137db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
91444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
9157db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
9167db0ba24SDaniel Vetter 				   reset_event);
9171f83fee0SDaniel Vetter 
918f69061beSDaniel Vetter 		ret = i915_reset(dev);
919f69061beSDaniel Vetter 
920f69061beSDaniel Vetter 		if (ret == 0) {
921f69061beSDaniel Vetter 			/*
922f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
923f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
924f69061beSDaniel Vetter 			 * complete.
925f69061beSDaniel Vetter 			 *
926f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
927f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
928f69061beSDaniel Vetter 			 * updates before
929f69061beSDaniel Vetter 			 * the counter increment.
930f69061beSDaniel Vetter 			 */
931f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
932f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
933f69061beSDaniel Vetter 
934f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
935f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
9361f83fee0SDaniel Vetter 		} else {
9371f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
938f316a42cSBen Gamari 		}
9391f83fee0SDaniel Vetter 
940f69061beSDaniel Vetter 		for_each_ring(ring, dev_priv, i)
941f69061beSDaniel Vetter 			wake_up_all(&ring->irq_queue);
942f69061beSDaniel Vetter 
94396a02917SVille Syrjälä 		intel_display_handle_reset(dev);
94496a02917SVille Syrjälä 
9451f83fee0SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
946f316a42cSBen Gamari 	}
9478a905236SJesse Barnes }
9488a905236SJesse Barnes 
94985f9e50dSDaniel Vetter /* NB: please notice the memset */
95085f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
95185f9e50dSDaniel Vetter 				    uint32_t *instdone)
95285f9e50dSDaniel Vetter {
95385f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
95485f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
95585f9e50dSDaniel Vetter 
95685f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
95785f9e50dSDaniel Vetter 	case 2:
95885f9e50dSDaniel Vetter 	case 3:
95985f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
96085f9e50dSDaniel Vetter 		break;
96185f9e50dSDaniel Vetter 	case 4:
96285f9e50dSDaniel Vetter 	case 5:
96385f9e50dSDaniel Vetter 	case 6:
96485f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
96585f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
96685f9e50dSDaniel Vetter 		break;
96785f9e50dSDaniel Vetter 	default:
96885f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
96985f9e50dSDaniel Vetter 	case 7:
97085f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
97185f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
97285f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
97385f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
97485f9e50dSDaniel Vetter 		break;
97585f9e50dSDaniel Vetter 	}
97685f9e50dSDaniel Vetter }
97785f9e50dSDaniel Vetter 
9783bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
9799df30794SChris Wilson static struct drm_i915_error_object *
980d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv,
981d0d045e8SBen Widawsky 			       struct drm_i915_gem_object *src,
982d0d045e8SBen Widawsky 			       const int num_pages)
9839df30794SChris Wilson {
9849df30794SChris Wilson 	struct drm_i915_error_object *dst;
985d0d045e8SBen Widawsky 	int i;
986e56660ddSChris Wilson 	u32 reloc_offset;
9879df30794SChris Wilson 
98805394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
9899df30794SChris Wilson 		return NULL;
9909df30794SChris Wilson 
991d0d045e8SBen Widawsky 	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
9929df30794SChris Wilson 	if (dst == NULL)
9939df30794SChris Wilson 		return NULL;
9949df30794SChris Wilson 
99505394f39SChris Wilson 	reloc_offset = src->gtt_offset;
996d0d045e8SBen Widawsky 	for (i = 0; i < num_pages; i++) {
997788885aeSAndrew Morton 		unsigned long flags;
998e56660ddSChris Wilson 		void *d;
999788885aeSAndrew Morton 
1000e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
10019df30794SChris Wilson 		if (d == NULL)
10029df30794SChris Wilson 			goto unwind;
1003e56660ddSChris Wilson 
1004788885aeSAndrew Morton 		local_irq_save(flags);
10055d4545aeSBen Widawsky 		if (reloc_offset < dev_priv->gtt.mappable_end &&
100674898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
1007172975aaSChris Wilson 			void __iomem *s;
1008172975aaSChris Wilson 
1009172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
1010172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
1011172975aaSChris Wilson 			 * captures what the GPU read.
1012172975aaSChris Wilson 			 */
1013172975aaSChris Wilson 
10145d4545aeSBen Widawsky 			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
10153e4d3af5SPeter Zijlstra 						     reloc_offset);
1016e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
10173e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
1018960e3564SChris Wilson 		} else if (src->stolen) {
1019960e3564SChris Wilson 			unsigned long offset;
1020960e3564SChris Wilson 
1021960e3564SChris Wilson 			offset = dev_priv->mm.stolen_base;
1022960e3564SChris Wilson 			offset += src->stolen->start;
1023960e3564SChris Wilson 			offset += i << PAGE_SHIFT;
1024960e3564SChris Wilson 
10251a240d4dSDaniel Vetter 			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1026172975aaSChris Wilson 		} else {
10279da3da66SChris Wilson 			struct page *page;
1028172975aaSChris Wilson 			void *s;
1029172975aaSChris Wilson 
10309da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
1031172975aaSChris Wilson 
10329da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
10339da3da66SChris Wilson 
10349da3da66SChris Wilson 			s = kmap_atomic(page);
1035172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
1036172975aaSChris Wilson 			kunmap_atomic(s);
1037172975aaSChris Wilson 
10389da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
1039172975aaSChris Wilson 		}
1040788885aeSAndrew Morton 		local_irq_restore(flags);
1041e56660ddSChris Wilson 
10429da3da66SChris Wilson 		dst->pages[i] = d;
1043e56660ddSChris Wilson 
1044e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
10459df30794SChris Wilson 	}
1046d0d045e8SBen Widawsky 	dst->page_count = num_pages;
104705394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
10489df30794SChris Wilson 
10499df30794SChris Wilson 	return dst;
10509df30794SChris Wilson 
10519df30794SChris Wilson unwind:
10529da3da66SChris Wilson 	while (i--)
10539da3da66SChris Wilson 		kfree(dst->pages[i]);
10549df30794SChris Wilson 	kfree(dst);
10559df30794SChris Wilson 	return NULL;
10569df30794SChris Wilson }
1057d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \
1058d0d045e8SBen Widawsky 	i915_error_object_create_sized((dev_priv), (src), \
1059d0d045e8SBen Widawsky 				       (src)->base.size>>PAGE_SHIFT)
10609df30794SChris Wilson 
10619df30794SChris Wilson static void
10629df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
10639df30794SChris Wilson {
10649df30794SChris Wilson 	int page;
10659df30794SChris Wilson 
10669df30794SChris Wilson 	if (obj == NULL)
10679df30794SChris Wilson 		return;
10689df30794SChris Wilson 
10699df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
10709df30794SChris Wilson 		kfree(obj->pages[page]);
10719df30794SChris Wilson 
10729df30794SChris Wilson 	kfree(obj);
10739df30794SChris Wilson }
10749df30794SChris Wilson 
1075742cbee8SDaniel Vetter void
1076742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
10779df30794SChris Wilson {
1078742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
1079742cbee8SDaniel Vetter 							  typeof(*error), ref);
1080e2f973d5SChris Wilson 	int i;
1081e2f973d5SChris Wilson 
108252d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
108352d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
108452d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
108552d39a21SChris Wilson 		kfree(error->ring[i].requests);
108652d39a21SChris Wilson 	}
1087e2f973d5SChris Wilson 
10889df30794SChris Wilson 	kfree(error->active_bo);
10896ef3d427SChris Wilson 	kfree(error->overlay);
10909df30794SChris Wilson 	kfree(error);
10919df30794SChris Wilson }
10921b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
10931b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
1094c724e8a9SChris Wilson {
1095c724e8a9SChris Wilson 	err->size = obj->base.size;
1096c724e8a9SChris Wilson 	err->name = obj->base.name;
10970201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
10980201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
1099c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
1100c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
1101c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1102c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1103c724e8a9SChris Wilson 	err->pinned = 0;
1104c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1105c724e8a9SChris Wilson 		err->pinned = 1;
1106c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1107c724e8a9SChris Wilson 		err->pinned = -1;
1108c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1109c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1110c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
111196154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
111293dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
11131b50247aSChris Wilson }
1114c724e8a9SChris Wilson 
11151b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
11161b50247aSChris Wilson 			     int count, struct list_head *head)
11171b50247aSChris Wilson {
11181b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
11191b50247aSChris Wilson 	int i = 0;
11201b50247aSChris Wilson 
11211b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
11221b50247aSChris Wilson 		capture_bo(err++, obj);
1123c724e8a9SChris Wilson 		if (++i == count)
1124c724e8a9SChris Wilson 			break;
11251b50247aSChris Wilson 	}
1126c724e8a9SChris Wilson 
11271b50247aSChris Wilson 	return i;
11281b50247aSChris Wilson }
11291b50247aSChris Wilson 
11301b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
11311b50247aSChris Wilson 			     int count, struct list_head *head)
11321b50247aSChris Wilson {
11331b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
11341b50247aSChris Wilson 	int i = 0;
11351b50247aSChris Wilson 
11361b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
11371b50247aSChris Wilson 		if (obj->pin_count == 0)
11381b50247aSChris Wilson 			continue;
11391b50247aSChris Wilson 
11401b50247aSChris Wilson 		capture_bo(err++, obj);
11411b50247aSChris Wilson 		if (++i == count)
11421b50247aSChris Wilson 			break;
1143c724e8a9SChris Wilson 	}
1144c724e8a9SChris Wilson 
1145c724e8a9SChris Wilson 	return i;
1146c724e8a9SChris Wilson }
1147c724e8a9SChris Wilson 
1148748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1149748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1150748ebc60SChris Wilson {
1151748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1152748ebc60SChris Wilson 	int i;
1153748ebc60SChris Wilson 
1154748ebc60SChris Wilson 	/* Fences */
1155748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1156775d17b6SDaniel Vetter 	case 7:
1157748ebc60SChris Wilson 	case 6:
1158748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1159748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1160748ebc60SChris Wilson 		break;
1161748ebc60SChris Wilson 	case 5:
1162748ebc60SChris Wilson 	case 4:
1163748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1164748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1165748ebc60SChris Wilson 		break;
1166748ebc60SChris Wilson 	case 3:
1167748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1168748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1169748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1170748ebc60SChris Wilson 	case 2:
1171748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1172748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1173748ebc60SChris Wilson 		break;
1174748ebc60SChris Wilson 
11757dbf9d6eSBen Widawsky 	default:
11767dbf9d6eSBen Widawsky 		BUG();
1177748ebc60SChris Wilson 	}
1178748ebc60SChris Wilson }
1179748ebc60SChris Wilson 
1180bcfb2e28SChris Wilson static struct drm_i915_error_object *
1181bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1182bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1183bcfb2e28SChris Wilson {
1184bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1185bcfb2e28SChris Wilson 	u32 seqno;
1186bcfb2e28SChris Wilson 
1187bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1188bcfb2e28SChris Wilson 		return NULL;
1189bcfb2e28SChris Wilson 
1190b45305fcSDaniel Vetter 	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1191b45305fcSDaniel Vetter 		u32 acthd = I915_READ(ACTHD);
1192b45305fcSDaniel Vetter 
1193b45305fcSDaniel Vetter 		if (WARN_ON(ring->id != RCS))
1194b45305fcSDaniel Vetter 			return NULL;
1195b45305fcSDaniel Vetter 
1196b45305fcSDaniel Vetter 		obj = ring->private;
1197b45305fcSDaniel Vetter 		if (acthd >= obj->gtt_offset &&
1198b45305fcSDaniel Vetter 		    acthd < obj->gtt_offset + obj->base.size)
1199b45305fcSDaniel Vetter 			return i915_error_object_create(dev_priv, obj);
1200b45305fcSDaniel Vetter 	}
1201b45305fcSDaniel Vetter 
1202b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1203bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1204bcfb2e28SChris Wilson 		if (obj->ring != ring)
1205bcfb2e28SChris Wilson 			continue;
1206bcfb2e28SChris Wilson 
12070201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1208bcfb2e28SChris Wilson 			continue;
1209bcfb2e28SChris Wilson 
1210bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1211bcfb2e28SChris Wilson 			continue;
1212bcfb2e28SChris Wilson 
1213bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1214bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1215bcfb2e28SChris Wilson 		 */
1216bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1217bcfb2e28SChris Wilson 	}
1218bcfb2e28SChris Wilson 
1219bcfb2e28SChris Wilson 	return NULL;
1220bcfb2e28SChris Wilson }
1221bcfb2e28SChris Wilson 
1222d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1223d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1224d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1225d27b1e0eSDaniel Vetter {
1226d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1227d27b1e0eSDaniel Vetter 
122833f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
122912f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
123033f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
12317e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
12327e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
12337e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
12347e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
1235df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1236df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
123733f3f518SDaniel Vetter 	}
1238c1cd90edSDaniel Vetter 
1239d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
12409d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1241d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1242d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1243d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1244c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1245050ee91fSBen Widawsky 		if (ring->id == RCS)
1246d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1247d27b1e0eSDaniel Vetter 	} else {
12489d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1249d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1250d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1251d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1252d27b1e0eSDaniel Vetter 	}
1253d27b1e0eSDaniel Vetter 
12549574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1255c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1256b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1257d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1258c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1259c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
12600f3b6849SChris Wilson 	error->ctl[ring->id] = I915_READ_CTL(ring);
12617e3b8737SDaniel Vetter 
12627e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
12637e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1264d27b1e0eSDaniel Vetter }
1265d27b1e0eSDaniel Vetter 
12668c123e54SBen Widawsky 
12678c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
12688c123e54SBen Widawsky 					   struct drm_i915_error_state *error,
12698c123e54SBen Widawsky 					   struct drm_i915_error_ring *ering)
12708c123e54SBen Widawsky {
12718c123e54SBen Widawsky 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
12728c123e54SBen Widawsky 	struct drm_i915_gem_object *obj;
12738c123e54SBen Widawsky 
12748c123e54SBen Widawsky 	/* Currently render ring is the only HW context user */
12758c123e54SBen Widawsky 	if (ring->id != RCS || !error->ccid)
12768c123e54SBen Widawsky 		return;
12778c123e54SBen Widawsky 
12788c123e54SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
12798c123e54SBen Widawsky 		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
12808c123e54SBen Widawsky 			ering->ctx = i915_error_object_create_sized(dev_priv,
12818c123e54SBen Widawsky 								    obj, 1);
12828c123e54SBen Widawsky 		}
12838c123e54SBen Widawsky 	}
12848c123e54SBen Widawsky }
12858c123e54SBen Widawsky 
128652d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
128752d39a21SChris Wilson 				  struct drm_i915_error_state *error)
128852d39a21SChris Wilson {
128952d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1290b4519513SChris Wilson 	struct intel_ring_buffer *ring;
129152d39a21SChris Wilson 	struct drm_i915_gem_request *request;
129252d39a21SChris Wilson 	int i, count;
129352d39a21SChris Wilson 
1294b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
129552d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
129652d39a21SChris Wilson 
129752d39a21SChris Wilson 		error->ring[i].batchbuffer =
129852d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
129952d39a21SChris Wilson 
130052d39a21SChris Wilson 		error->ring[i].ringbuffer =
130152d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
130252d39a21SChris Wilson 
13038c123e54SBen Widawsky 
13048c123e54SBen Widawsky 		i915_gem_record_active_context(ring, error, &error->ring[i]);
13058c123e54SBen Widawsky 
130652d39a21SChris Wilson 		count = 0;
130752d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
130852d39a21SChris Wilson 			count++;
130952d39a21SChris Wilson 
131052d39a21SChris Wilson 		error->ring[i].num_requests = count;
131152d39a21SChris Wilson 		error->ring[i].requests =
131252d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
131352d39a21SChris Wilson 				GFP_ATOMIC);
131452d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
131552d39a21SChris Wilson 			error->ring[i].num_requests = 0;
131652d39a21SChris Wilson 			continue;
131752d39a21SChris Wilson 		}
131852d39a21SChris Wilson 
131952d39a21SChris Wilson 		count = 0;
132052d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
132152d39a21SChris Wilson 			struct drm_i915_error_request *erq;
132252d39a21SChris Wilson 
132352d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
132452d39a21SChris Wilson 			erq->seqno = request->seqno;
132552d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1326ee4f42b1SChris Wilson 			erq->tail = request->tail;
132752d39a21SChris Wilson 		}
132852d39a21SChris Wilson 	}
132952d39a21SChris Wilson }
133052d39a21SChris Wilson 
13318a905236SJesse Barnes /**
13328a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
13338a905236SJesse Barnes  * @dev: drm device
13348a905236SJesse Barnes  *
13358a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
13368a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
13378a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
13388a905236SJesse Barnes  * to pick up.
13398a905236SJesse Barnes  */
134063eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
134163eeaf38SJesse Barnes {
134263eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
134305394f39SChris Wilson 	struct drm_i915_gem_object *obj;
134463eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
134563eeaf38SJesse Barnes 	unsigned long flags;
13469db4a9c7SJesse Barnes 	int i, pipe;
134763eeaf38SJesse Barnes 
134899584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
134999584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
135099584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
13519df30794SChris Wilson 	if (error)
13529df30794SChris Wilson 		return;
135363eeaf38SJesse Barnes 
13549db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
135533f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
135663eeaf38SJesse Barnes 	if (!error) {
13579df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
13589df30794SChris Wilson 		return;
135963eeaf38SJesse Barnes 	}
136063eeaf38SJesse Barnes 
13612f86f191SBen Widawsky 	DRM_INFO("capturing error event; look for more information in "
13622f86f191SBen Widawsky 		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1363b6f7833bSChris Wilson 		 dev->primary->index);
13642fa772f3SChris Wilson 
1365742cbee8SDaniel Vetter 	kref_init(&error->ref);
136663eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
136763eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1368211816ecSBen Widawsky 	if (HAS_HW_CONTEXTS(dev))
1369b9a3906bSBen Widawsky 		error->ccid = I915_READ(CCID);
1370be998e2eSBen Widawsky 
1371be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1372be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1373be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1374be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1375be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1376be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1377be998e2eSBen Widawsky 	else
1378be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1379be998e2eSBen Widawsky 
13800f3b6849SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6)
13810f3b6849SChris Wilson 		error->derrmr = I915_READ(DERRMR);
13820f3b6849SChris Wilson 
13830f3b6849SChris Wilson 	if (IS_VALLEYVIEW(dev))
13840f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_VLV);
13850f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen >= 7)
13860f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_MT);
13870f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen == 6)
13880f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE);
13890f3b6849SChris Wilson 
13909db4a9c7SJesse Barnes 	for_each_pipe(pipe)
13919db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1392d27b1e0eSDaniel Vetter 
139333f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1394f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
139533f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
139633f3f518SDaniel Vetter 	}
1397add354ddSChris Wilson 
139871e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
139971e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
140071e172e8SBen Widawsky 
1401050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1402050ee91fSBen Widawsky 
1403748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
140452d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
14059df30794SChris Wilson 
1406c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
14079df30794SChris Wilson 	error->active_bo = NULL;
1408c724e8a9SChris Wilson 	error->pinned_bo = NULL;
14099df30794SChris Wilson 
1410bcfb2e28SChris Wilson 	i = 0;
1411bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1412bcfb2e28SChris Wilson 		i++;
1413bcfb2e28SChris Wilson 	error->active_bo_count = i;
14146c085a72SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
14151b50247aSChris Wilson 		if (obj->pin_count)
1416bcfb2e28SChris Wilson 			i++;
1417bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1418c724e8a9SChris Wilson 
14198e934dbfSChris Wilson 	error->active_bo = NULL;
14208e934dbfSChris Wilson 	error->pinned_bo = NULL;
1421bcfb2e28SChris Wilson 	if (i) {
1422bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
14239df30794SChris Wilson 					   GFP_ATOMIC);
1424c724e8a9SChris Wilson 		if (error->active_bo)
1425c724e8a9SChris Wilson 			error->pinned_bo =
1426c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
14279df30794SChris Wilson 	}
1428c724e8a9SChris Wilson 
1429c724e8a9SChris Wilson 	if (error->active_bo)
1430c724e8a9SChris Wilson 		error->active_bo_count =
14311b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1432c724e8a9SChris Wilson 					  error->active_bo_count,
1433c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1434c724e8a9SChris Wilson 
1435c724e8a9SChris Wilson 	if (error->pinned_bo)
1436c724e8a9SChris Wilson 		error->pinned_bo_count =
14371b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1438c724e8a9SChris Wilson 					  error->pinned_bo_count,
14396c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
144063eeaf38SJesse Barnes 
14418a905236SJesse Barnes 	do_gettimeofday(&error->time);
14428a905236SJesse Barnes 
14436ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1444c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
14456ef3d427SChris Wilson 
144699584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
144799584db3SDaniel Vetter 	if (dev_priv->gpu_error.first_error == NULL) {
144899584db3SDaniel Vetter 		dev_priv->gpu_error.first_error = error;
14499df30794SChris Wilson 		error = NULL;
14509df30794SChris Wilson 	}
145199584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
14529df30794SChris Wilson 
14539df30794SChris Wilson 	if (error)
1454742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
14559df30794SChris Wilson }
14569df30794SChris Wilson 
14579df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
14589df30794SChris Wilson {
14599df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
14609df30794SChris Wilson 	struct drm_i915_error_state *error;
14616dc0e816SBen Widawsky 	unsigned long flags;
14629df30794SChris Wilson 
146399584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
146499584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
146599584db3SDaniel Vetter 	dev_priv->gpu_error.first_error = NULL;
146699584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
14679df30794SChris Wilson 
14689df30794SChris Wilson 	if (error)
1469742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
147063eeaf38SJesse Barnes }
14713bd3c932SChris Wilson #else
14723bd3c932SChris Wilson #define i915_capture_error_state(x)
14733bd3c932SChris Wilson #endif
147463eeaf38SJesse Barnes 
147535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1476c0e09200SDave Airlie {
14778a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1478bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
147963eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1480050ee91fSBen Widawsky 	int pipe, i;
148163eeaf38SJesse Barnes 
148235aed2e6SChris Wilson 	if (!eir)
148335aed2e6SChris Wilson 		return;
148463eeaf38SJesse Barnes 
1485a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
14868a905236SJesse Barnes 
1487bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1488bd9854f9SBen Widawsky 
14898a905236SJesse Barnes 	if (IS_G4X(dev)) {
14908a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
14918a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
14928a905236SJesse Barnes 
1493a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1494a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1495050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1496050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1497a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1498a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
14998a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
15003143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
15018a905236SJesse Barnes 		}
15028a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
15038a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1504a70491ccSJoe Perches 			pr_err("page table error\n");
1505a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
15068a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
15073143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
15088a905236SJesse Barnes 		}
15098a905236SJesse Barnes 	}
15108a905236SJesse Barnes 
1511a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
151263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
151363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1514a70491ccSJoe Perches 			pr_err("page table error\n");
1515a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
151663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
15173143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
151863eeaf38SJesse Barnes 		}
15198a905236SJesse Barnes 	}
15208a905236SJesse Barnes 
152163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1522a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
15239db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1524a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
15259db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
152663eeaf38SJesse Barnes 		/* pipestat has already been acked */
152763eeaf38SJesse Barnes 	}
152863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1529a70491ccSJoe Perches 		pr_err("instruction error\n");
1530a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1531050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1532050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1533a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
153463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
153563eeaf38SJesse Barnes 
1536a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1537a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1538a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
153963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
15403143a2bfSChris Wilson 			POSTING_READ(IPEIR);
154163eeaf38SJesse Barnes 		} else {
154263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
154363eeaf38SJesse Barnes 
1544a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1545a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1546a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1547a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
154863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
15493143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
155063eeaf38SJesse Barnes 		}
155163eeaf38SJesse Barnes 	}
155263eeaf38SJesse Barnes 
155363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
15543143a2bfSChris Wilson 	POSTING_READ(EIR);
155563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
155663eeaf38SJesse Barnes 	if (eir) {
155763eeaf38SJesse Barnes 		/*
155863eeaf38SJesse Barnes 		 * some errors might have become stuck,
155963eeaf38SJesse Barnes 		 * mask them.
156063eeaf38SJesse Barnes 		 */
156163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
156263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
156363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
156463eeaf38SJesse Barnes 	}
156535aed2e6SChris Wilson }
156635aed2e6SChris Wilson 
156735aed2e6SChris Wilson /**
156835aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
156935aed2e6SChris Wilson  * @dev: drm device
157035aed2e6SChris Wilson  *
157135aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
157235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
157335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
157435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
157535aed2e6SChris Wilson  * of a ring dump etc.).
157635aed2e6SChris Wilson  */
1577527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
157835aed2e6SChris Wilson {
157935aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1580b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1581b4519513SChris Wilson 	int i;
158235aed2e6SChris Wilson 
158335aed2e6SChris Wilson 	i915_capture_error_state(dev);
158435aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
15858a905236SJesse Barnes 
1586ba1234d1SBen Gamari 	if (wedged) {
1587f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1588f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
1589ba1234d1SBen Gamari 
159011ed50ecSBen Gamari 		/*
15911f83fee0SDaniel Vetter 		 * Wakeup waiting processes so that the reset work item
15921f83fee0SDaniel Vetter 		 * doesn't deadlock trying to grab various locks.
159311ed50ecSBen Gamari 		 */
1594b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
1595b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
159611ed50ecSBen Gamari 	}
159711ed50ecSBen Gamari 
159899584db3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
15998a905236SJesse Barnes }
16008a905236SJesse Barnes 
160121ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
16024e5359cdSSimon Farnsworth {
16034e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
16044e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
16054e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
160605394f39SChris Wilson 	struct drm_i915_gem_object *obj;
16074e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
16084e5359cdSSimon Farnsworth 	unsigned long flags;
16094e5359cdSSimon Farnsworth 	bool stall_detected;
16104e5359cdSSimon Farnsworth 
16114e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
16124e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
16134e5359cdSSimon Farnsworth 		return;
16144e5359cdSSimon Farnsworth 
16154e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
16164e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
16174e5359cdSSimon Farnsworth 
1618e7d841caSChris Wilson 	if (work == NULL ||
1619e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1620e7d841caSChris Wilson 	    !work->enable_stall_check) {
16214e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
16224e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
16234e5359cdSSimon Farnsworth 		return;
16244e5359cdSSimon Farnsworth 	}
16254e5359cdSSimon Farnsworth 
16264e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
162705394f39SChris Wilson 	obj = work->pending_flip_obj;
1628a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
16299db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1630446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1631446f2545SArmin Reese 					obj->gtt_offset;
16324e5359cdSSimon Farnsworth 	} else {
16339db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
163405394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
163501f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
16364e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
16374e5359cdSSimon Farnsworth 	}
16384e5359cdSSimon Farnsworth 
16394e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
16404e5359cdSSimon Farnsworth 
16414e5359cdSSimon Farnsworth 	if (stall_detected) {
16424e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
16434e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
16444e5359cdSSimon Farnsworth 	}
16454e5359cdSSimon Farnsworth }
16464e5359cdSSimon Farnsworth 
164742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
164842f52ef8SKeith Packard  * we use as a pipe index
164942f52ef8SKeith Packard  */
1650f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
16510a3e67a4SJesse Barnes {
16520a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1653e9d21d7fSKeith Packard 	unsigned long irqflags;
165471e0ffa5SJesse Barnes 
16555eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
165671e0ffa5SJesse Barnes 		return -EINVAL;
16570a3e67a4SJesse Barnes 
16581ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1659f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
16607c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16617c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
16620a3e67a4SJesse Barnes 	else
16637c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16647c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
16658692d00eSChris Wilson 
16668692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
16678692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
16686b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
16691ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16708692d00eSChris Wilson 
16710a3e67a4SJesse Barnes 	return 0;
16720a3e67a4SJesse Barnes }
16730a3e67a4SJesse Barnes 
1674f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1675f796cf8fSJesse Barnes {
1676f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1677f796cf8fSJesse Barnes 	unsigned long irqflags;
1678f796cf8fSJesse Barnes 
1679f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1680f796cf8fSJesse Barnes 		return -EINVAL;
1681f796cf8fSJesse Barnes 
1682f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1683f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1684f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1685f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1686f796cf8fSJesse Barnes 
1687f796cf8fSJesse Barnes 	return 0;
1688f796cf8fSJesse Barnes }
1689f796cf8fSJesse Barnes 
1690f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1691b1f14ad0SJesse Barnes {
1692b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1693b1f14ad0SJesse Barnes 	unsigned long irqflags;
1694b1f14ad0SJesse Barnes 
1695b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1696b1f14ad0SJesse Barnes 		return -EINVAL;
1697b1f14ad0SJesse Barnes 
1698b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1699b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
1700b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1701b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1702b1f14ad0SJesse Barnes 
1703b1f14ad0SJesse Barnes 	return 0;
1704b1f14ad0SJesse Barnes }
1705b1f14ad0SJesse Barnes 
17067e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
17077e231dbeSJesse Barnes {
17087e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17097e231dbeSJesse Barnes 	unsigned long irqflags;
171031acc7f5SJesse Barnes 	u32 imr;
17117e231dbeSJesse Barnes 
17127e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
17137e231dbeSJesse Barnes 		return -EINVAL;
17147e231dbeSJesse Barnes 
17157e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17167e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
171731acc7f5SJesse Barnes 	if (pipe == 0)
17187e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
171931acc7f5SJesse Barnes 	else
17207e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17217e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
172231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
172331acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
17247e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17257e231dbeSJesse Barnes 
17267e231dbeSJesse Barnes 	return 0;
17277e231dbeSJesse Barnes }
17287e231dbeSJesse Barnes 
172942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
173042f52ef8SKeith Packard  * we use as a pipe index
173142f52ef8SKeith Packard  */
1732f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
17330a3e67a4SJesse Barnes {
17340a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1735e9d21d7fSKeith Packard 	unsigned long irqflags;
17360a3e67a4SJesse Barnes 
17371ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17388692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
17396b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
17408692d00eSChris Wilson 
17417c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
17427c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
17437c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
17441ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17450a3e67a4SJesse Barnes }
17460a3e67a4SJesse Barnes 
1747f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1748f796cf8fSJesse Barnes {
1749f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1750f796cf8fSJesse Barnes 	unsigned long irqflags;
1751f796cf8fSJesse Barnes 
1752f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1753f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1754f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1755f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1756f796cf8fSJesse Barnes }
1757f796cf8fSJesse Barnes 
1758f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1759b1f14ad0SJesse Barnes {
1760b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1761b1f14ad0SJesse Barnes 	unsigned long irqflags;
1762b1f14ad0SJesse Barnes 
1763b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1764b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
1765b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1766b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1767b1f14ad0SJesse Barnes }
1768b1f14ad0SJesse Barnes 
17697e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
17707e231dbeSJesse Barnes {
17717e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17727e231dbeSJesse Barnes 	unsigned long irqflags;
177331acc7f5SJesse Barnes 	u32 imr;
17747e231dbeSJesse Barnes 
17757e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
177631acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
177731acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
17787e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
177931acc7f5SJesse Barnes 	if (pipe == 0)
17807e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
178131acc7f5SJesse Barnes 	else
17827e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17837e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
17847e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17857e231dbeSJesse Barnes }
17867e231dbeSJesse Barnes 
1787893eead0SChris Wilson static u32
1788893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1789852835f3SZou Nan hai {
1790893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1791893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1792893eead0SChris Wilson }
1793893eead0SChris Wilson 
1794893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1795893eead0SChris Wilson {
1796893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1797b2eadbc8SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring, false),
1798b2eadbc8SChris Wilson 			      ring_last_seqno(ring))) {
1799893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
18009574b3feSBen Widawsky 		if (waitqueue_active(&ring->irq_queue)) {
18019574b3feSBen Widawsky 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
18029574b3feSBen Widawsky 				  ring->name);
1803893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1804893eead0SChris Wilson 			*err = true;
1805893eead0SChris Wilson 		}
1806893eead0SChris Wilson 		return true;
1807893eead0SChris Wilson 	}
1808893eead0SChris Wilson 	return false;
1809f65d9421SBen Gamari }
1810f65d9421SBen Gamari 
1811a24a11e6SChris Wilson static bool semaphore_passed(struct intel_ring_buffer *ring)
1812a24a11e6SChris Wilson {
1813a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1814a24a11e6SChris Wilson 	u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1815a24a11e6SChris Wilson 	struct intel_ring_buffer *signaller;
1816a24a11e6SChris Wilson 	u32 cmd, ipehr, acthd_min;
1817a24a11e6SChris Wilson 
1818a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1819a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
1820a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
1821a24a11e6SChris Wilson 		return false;
1822a24a11e6SChris Wilson 
1823a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
1824a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
1825a24a11e6SChris Wilson 	 */
1826a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
1827a24a11e6SChris Wilson 	do {
1828a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
1829a24a11e6SChris Wilson 		if (cmd == ipehr)
1830a24a11e6SChris Wilson 			break;
1831a24a11e6SChris Wilson 
1832a24a11e6SChris Wilson 		acthd -= 4;
1833a24a11e6SChris Wilson 		if (acthd < acthd_min)
1834a24a11e6SChris Wilson 			return false;
1835a24a11e6SChris Wilson 	} while (1);
1836a24a11e6SChris Wilson 
1837a24a11e6SChris Wilson 	signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1838a24a11e6SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false),
1839a24a11e6SChris Wilson 				 ioread32(ring->virtual_start+acthd+4)+1);
1840a24a11e6SChris Wilson }
1841a24a11e6SChris Wilson 
18421ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
18431ec14ad3SChris Wilson {
18441ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
18451ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
18461ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
18471ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
18481ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
18491ec14ad3SChris Wilson 			  ring->name);
18501ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
18511ec14ad3SChris Wilson 		return true;
18521ec14ad3SChris Wilson 	}
1853a24a11e6SChris Wilson 
1854a24a11e6SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 &&
1855a24a11e6SChris Wilson 	    tmp & RING_WAIT_SEMAPHORE &&
1856a24a11e6SChris Wilson 	    semaphore_passed(ring)) {
1857a24a11e6SChris Wilson 		DRM_ERROR("Kicking stuck semaphore on %s\n",
1858a24a11e6SChris Wilson 			  ring->name);
1859a24a11e6SChris Wilson 		I915_WRITE_CTL(ring, tmp);
1860a24a11e6SChris Wilson 		return true;
1861a24a11e6SChris Wilson 	}
18621ec14ad3SChris Wilson 	return false;
18631ec14ad3SChris Wilson }
18641ec14ad3SChris Wilson 
1865d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
1866d1e61e7fSChris Wilson {
1867d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1868d1e61e7fSChris Wilson 
186999584db3SDaniel Vetter 	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
1870b4519513SChris Wilson 		bool hung = true;
1871b4519513SChris Wilson 
1872d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1873d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
1874d1e61e7fSChris Wilson 
1875d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
1876b4519513SChris Wilson 			struct intel_ring_buffer *ring;
1877b4519513SChris Wilson 			int i;
1878b4519513SChris Wilson 
1879d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
1880d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
1881d1e61e7fSChris Wilson 			 * and break the hang. This should work on
1882d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
1883d1e61e7fSChris Wilson 			 */
1884b4519513SChris Wilson 			for_each_ring(ring, dev_priv, i)
1885b4519513SChris Wilson 				hung &= !kick_ring(ring);
1886d1e61e7fSChris Wilson 		}
1887d1e61e7fSChris Wilson 
1888b4519513SChris Wilson 		return hung;
1889d1e61e7fSChris Wilson 	}
1890d1e61e7fSChris Wilson 
1891d1e61e7fSChris Wilson 	return false;
1892d1e61e7fSChris Wilson }
1893d1e61e7fSChris Wilson 
1894f65d9421SBen Gamari /**
1895f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1896f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1897f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1898f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1899f65d9421SBen Gamari  */
1900f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1901f65d9421SBen Gamari {
1902f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1903f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1904bd9854f9SBen Widawsky 	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
1905b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1906b4519513SChris Wilson 	bool err = false, idle;
1907b4519513SChris Wilson 	int i;
1908893eead0SChris Wilson 
19093e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
19103e0dc6b0SBen Widawsky 		return;
19113e0dc6b0SBen Widawsky 
1912b4519513SChris Wilson 	memset(acthd, 0, sizeof(acthd));
1913b4519513SChris Wilson 	idle = true;
1914b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
1915b4519513SChris Wilson 	    idle &= i915_hangcheck_ring_idle(ring, &err);
1916b4519513SChris Wilson 	    acthd[i] = intel_ring_get_active_head(ring);
1917b4519513SChris Wilson 	}
1918b4519513SChris Wilson 
1919893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
1920b4519513SChris Wilson 	if (idle) {
1921d1e61e7fSChris Wilson 		if (err) {
1922d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
1923d1e61e7fSChris Wilson 				return;
1924d1e61e7fSChris Wilson 
1925893eead0SChris Wilson 			goto repeat;
1926d1e61e7fSChris Wilson 		}
1927d1e61e7fSChris Wilson 
192899584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
1929893eead0SChris Wilson 		return;
1930893eead0SChris Wilson 	}
1931f65d9421SBen Gamari 
1932bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
193399584db3SDaniel Vetter 	if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
193499584db3SDaniel Vetter 		   sizeof(acthd)) == 0 &&
193599584db3SDaniel Vetter 	    memcmp(dev_priv->gpu_error.prev_instdone, instdone,
193699584db3SDaniel Vetter 		   sizeof(instdone)) == 0) {
1937d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
1938f65d9421SBen Gamari 			return;
1939cbb465e7SChris Wilson 	} else {
194099584db3SDaniel Vetter 		dev_priv->gpu_error.hangcheck_count = 0;
1941cbb465e7SChris Wilson 
194299584db3SDaniel Vetter 		memcpy(dev_priv->gpu_error.last_acthd, acthd,
194399584db3SDaniel Vetter 		       sizeof(acthd));
194499584db3SDaniel Vetter 		memcpy(dev_priv->gpu_error.prev_instdone, instdone,
194599584db3SDaniel Vetter 		       sizeof(instdone));
1946cbb465e7SChris Wilson 	}
1947f65d9421SBen Gamari 
1948893eead0SChris Wilson repeat:
1949f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
195099584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
1951cecc21feSChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
1952f65d9421SBen Gamari }
1953f65d9421SBen Gamari 
1954c0e09200SDave Airlie /* drm_dma.h hooks
1955c0e09200SDave Airlie */
1956f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1957036a4a7dSZhenyu Wang {
1958036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1959036a4a7dSZhenyu Wang 
19604697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
19614697995bSJesse Barnes 
1962036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1963bdfcdb63SDaniel Vetter 
1964036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1965036a4a7dSZhenyu Wang 
1966036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1967036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
19683143a2bfSChris Wilson 	POSTING_READ(DEIER);
1969036a4a7dSZhenyu Wang 
1970036a4a7dSZhenyu Wang 	/* and GT */
1971036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1972036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
19733143a2bfSChris Wilson 	POSTING_READ(GTIER);
1974c650156aSZhenyu Wang 
1975c650156aSZhenyu Wang 	/* south display irq */
1976c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1977c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
19783143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1979036a4a7dSZhenyu Wang }
1980036a4a7dSZhenyu Wang 
19817e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
19827e231dbeSJesse Barnes {
19837e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19847e231dbeSJesse Barnes 	int pipe;
19857e231dbeSJesse Barnes 
19867e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
19877e231dbeSJesse Barnes 
19887e231dbeSJesse Barnes 	/* VLV magic */
19897e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
19907e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
19917e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
19927e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
19937e231dbeSJesse Barnes 
19947e231dbeSJesse Barnes 	/* and GT */
19957e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
19967e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
19977e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
19987e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
19997e231dbeSJesse Barnes 	POSTING_READ(GTIER);
20007e231dbeSJesse Barnes 
20017e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
20027e231dbeSJesse Barnes 
20037e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
20047e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
20057e231dbeSJesse Barnes 	for_each_pipe(pipe)
20067e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20077e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20087e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
20097e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
20107e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20117e231dbeSJesse Barnes }
20127e231dbeSJesse Barnes 
20137fe0b973SKeith Packard /*
20147fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
20157fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
20167fe0b973SKeith Packard  *
20177fe0b973SKeith Packard  * This register is the same on all known PCH chips.
20187fe0b973SKeith Packard  */
20197fe0b973SKeith Packard 
2020d46da437SPaulo Zanoni static void ibx_enable_hotplug(struct drm_device *dev)
20217fe0b973SKeith Packard {
20227fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20237fe0b973SKeith Packard 	u32	hotplug;
20247fe0b973SKeith Packard 
20257fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
20267fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
20277fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
20287fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
20297fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
20307fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
20317fe0b973SKeith Packard }
20327fe0b973SKeith Packard 
2033d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2034d46da437SPaulo Zanoni {
2035d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2036d46da437SPaulo Zanoni 	u32 mask;
2037d46da437SPaulo Zanoni 
2038d46da437SPaulo Zanoni 	if (HAS_PCH_IBX(dev))
2039d46da437SPaulo Zanoni 		mask = SDE_HOTPLUG_MASK |
2040d46da437SPaulo Zanoni 		       SDE_GMBUS |
2041d46da437SPaulo Zanoni 		       SDE_AUX_MASK;
2042d46da437SPaulo Zanoni 	else
2043d46da437SPaulo Zanoni 		mask = SDE_HOTPLUG_MASK_CPT |
2044d46da437SPaulo Zanoni 		       SDE_GMBUS_CPT |
2045d46da437SPaulo Zanoni 		       SDE_AUX_MASK_CPT;
2046d46da437SPaulo Zanoni 
2047d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2048d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2049d46da437SPaulo Zanoni 	I915_WRITE(SDEIER, mask);
2050d46da437SPaulo Zanoni 	POSTING_READ(SDEIER);
2051d46da437SPaulo Zanoni 
2052d46da437SPaulo Zanoni 	ibx_enable_hotplug(dev);
2053d46da437SPaulo Zanoni }
2054d46da437SPaulo Zanoni 
2055f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2056036a4a7dSZhenyu Wang {
2057036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2058036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2059013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2060ce99c256SDaniel Vetter 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
2061ce99c256SDaniel Vetter 			   DE_AUX_CHANNEL_A;
20621ec14ad3SChris Wilson 	u32 render_irqs;
2063036a4a7dSZhenyu Wang 
20641ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2065036a4a7dSZhenyu Wang 
2066036a4a7dSZhenyu Wang 	/* should always can generate irq */
2067036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
20681ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
20691ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
20703143a2bfSChris Wilson 	POSTING_READ(DEIER);
2071036a4a7dSZhenyu Wang 
20721ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2073036a4a7dSZhenyu Wang 
2074036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20751ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2076881f47b6SXiang, Haihao 
20771ec14ad3SChris Wilson 	if (IS_GEN6(dev))
20781ec14ad3SChris Wilson 		render_irqs =
20791ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
2080e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
2081e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
20821ec14ad3SChris Wilson 	else
20831ec14ad3SChris Wilson 		render_irqs =
208488f23b8fSChris Wilson 			GT_USER_INTERRUPT |
2085c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
20861ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
20871ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
20883143a2bfSChris Wilson 	POSTING_READ(GTIER);
2089036a4a7dSZhenyu Wang 
2090d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
20917fe0b973SKeith Packard 
2092f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
2093f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
2094f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
2095f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2096f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2097f97108d1SJesse Barnes 	}
2098f97108d1SJesse Barnes 
2099036a4a7dSZhenyu Wang 	return 0;
2100036a4a7dSZhenyu Wang }
2101036a4a7dSZhenyu Wang 
2102f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2103b1f14ad0SJesse Barnes {
2104b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2105b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2106b615b57aSChris Wilson 	u32 display_mask =
2107b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2108b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
2109b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
2110ce99c256SDaniel Vetter 		DE_PLANEA_FLIP_DONE_IVB |
2111ce99c256SDaniel Vetter 		DE_AUX_CHANNEL_A_IVB;
2112b1f14ad0SJesse Barnes 	u32 render_irqs;
2113b1f14ad0SJesse Barnes 
2114b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2115b1f14ad0SJesse Barnes 
2116b1f14ad0SJesse Barnes 	/* should always can generate irq */
2117b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2118b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2119b615b57aSChris Wilson 	I915_WRITE(DEIER,
2120b615b57aSChris Wilson 		   display_mask |
2121b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
2122b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
2123b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
2124b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2125b1f14ad0SJesse Barnes 
212615b9f80eSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2127b1f14ad0SJesse Barnes 
2128b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2129b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2130b1f14ad0SJesse Barnes 
2131e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
213215b9f80eSBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2133b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
2134b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2135b1f14ad0SJesse Barnes 
2136d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
21377fe0b973SKeith Packard 
2138b1f14ad0SJesse Barnes 	return 0;
2139b1f14ad0SJesse Barnes }
2140b1f14ad0SJesse Barnes 
21417e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
21427e231dbeSJesse Barnes {
21437e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21447e231dbeSJesse Barnes 	u32 enable_mask;
214531acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
21463bcedbe5SJesse Barnes 	u32 render_irqs;
21477e231dbeSJesse Barnes 	u16 msid;
21487e231dbeSJesse Barnes 
21497e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
215031acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
215131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
215231acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
21537e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
21547e231dbeSJesse Barnes 
215531acc7f5SJesse Barnes 	/*
215631acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
215731acc7f5SJesse Barnes 	 * toggle them based on usage.
215831acc7f5SJesse Barnes 	 */
215931acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
216031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
216131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
21627e231dbeSJesse Barnes 
21637e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
21647e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
21657e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
21667e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
21677e231dbeSJesse Barnes 	msid |= (1<<14);
21687e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
21697e231dbeSJesse Barnes 
217020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
217120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
217220afbda2SDaniel Vetter 
21737e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
21747e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
21757e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
21767e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
21777e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
21787e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
21797e231dbeSJesse Barnes 
218031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2181515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
218231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
218331acc7f5SJesse Barnes 
21847e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
21857e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
21867e231dbeSJesse Barnes 
218731acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
218831acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
21893bcedbe5SJesse Barnes 
21903bcedbe5SJesse Barnes 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
21913bcedbe5SJesse Barnes 		GEN6_BLITTER_USER_INTERRUPT;
21923bcedbe5SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
21937e231dbeSJesse Barnes 	POSTING_READ(GTIER);
21947e231dbeSJesse Barnes 
21957e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
21967e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
21977e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
21987e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
21997e231dbeSJesse Barnes #endif
22007e231dbeSJesse Barnes 
22017e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
220220afbda2SDaniel Vetter 
220320afbda2SDaniel Vetter 	return 0;
220420afbda2SDaniel Vetter }
220520afbda2SDaniel Vetter 
220620afbda2SDaniel Vetter static void valleyview_hpd_irq_setup(struct drm_device *dev)
220720afbda2SDaniel Vetter {
220820afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
220920afbda2SDaniel Vetter 	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
221020afbda2SDaniel Vetter 
22117e231dbeSJesse Barnes 	/* Note HDMI and DP share bits */
221226739f12SDaniel Vetter 	if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
221326739f12SDaniel Vetter 		hotplug_en |= PORTB_HOTPLUG_INT_EN;
221426739f12SDaniel Vetter 	if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
221526739f12SDaniel Vetter 		hotplug_en |= PORTC_HOTPLUG_INT_EN;
221626739f12SDaniel Vetter 	if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
221726739f12SDaniel Vetter 		hotplug_en |= PORTD_HOTPLUG_INT_EN;
2218ae33cdcfSVijay Purushothaman 	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
22197e231dbeSJesse Barnes 		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2220ae33cdcfSVijay Purushothaman 	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
22217e231dbeSJesse Barnes 		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
22227e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
22237e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_INT_EN;
22247e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
22257e231dbeSJesse Barnes 	}
22267e231dbeSJesse Barnes 
22277e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
22287e231dbeSJesse Barnes }
22297e231dbeSJesse Barnes 
22307e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
22317e231dbeSJesse Barnes {
22327e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22337e231dbeSJesse Barnes 	int pipe;
22347e231dbeSJesse Barnes 
22357e231dbeSJesse Barnes 	if (!dev_priv)
22367e231dbeSJesse Barnes 		return;
22377e231dbeSJesse Barnes 
22387e231dbeSJesse Barnes 	for_each_pipe(pipe)
22397e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
22407e231dbeSJesse Barnes 
22417e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
22427e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
22437e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
22447e231dbeSJesse Barnes 	for_each_pipe(pipe)
22457e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
22467e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22477e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
22487e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
22497e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
22507e231dbeSJesse Barnes }
22517e231dbeSJesse Barnes 
2252f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2253036a4a7dSZhenyu Wang {
2254036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22554697995bSJesse Barnes 
22564697995bSJesse Barnes 	if (!dev_priv)
22574697995bSJesse Barnes 		return;
22584697995bSJesse Barnes 
2259036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2260036a4a7dSZhenyu Wang 
2261036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2262036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2263036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2264036a4a7dSZhenyu Wang 
2265036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2266036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2267036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2268192aac1fSKeith Packard 
2269192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2270192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2271192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2272036a4a7dSZhenyu Wang }
2273036a4a7dSZhenyu Wang 
2274c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2275c2798b19SChris Wilson {
2276c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2277c2798b19SChris Wilson 	int pipe;
2278c2798b19SChris Wilson 
2279c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2280c2798b19SChris Wilson 
2281c2798b19SChris Wilson 	for_each_pipe(pipe)
2282c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2283c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2284c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2285c2798b19SChris Wilson 	POSTING_READ16(IER);
2286c2798b19SChris Wilson }
2287c2798b19SChris Wilson 
2288c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2289c2798b19SChris Wilson {
2290c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2291c2798b19SChris Wilson 
2292c2798b19SChris Wilson 	I915_WRITE16(EMR,
2293c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2294c2798b19SChris Wilson 
2295c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2296c2798b19SChris Wilson 	dev_priv->irq_mask =
2297c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2298c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2299c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2300c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2301c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2302c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2303c2798b19SChris Wilson 
2304c2798b19SChris Wilson 	I915_WRITE16(IER,
2305c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2306c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2307c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2308c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2309c2798b19SChris Wilson 	POSTING_READ16(IER);
2310c2798b19SChris Wilson 
2311c2798b19SChris Wilson 	return 0;
2312c2798b19SChris Wilson }
2313c2798b19SChris Wilson 
231490a72f87SVille Syrjälä /*
231590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
231690a72f87SVille Syrjälä  */
231790a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
231890a72f87SVille Syrjälä 			       int pipe, u16 iir)
231990a72f87SVille Syrjälä {
232090a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
232190a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
232290a72f87SVille Syrjälä 
232390a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
232490a72f87SVille Syrjälä 		return false;
232590a72f87SVille Syrjälä 
232690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
232790a72f87SVille Syrjälä 		return false;
232890a72f87SVille Syrjälä 
232990a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
233090a72f87SVille Syrjälä 
233190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
233290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
233390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
233490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
233590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
233690a72f87SVille Syrjälä 	 */
233790a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
233890a72f87SVille Syrjälä 		return false;
233990a72f87SVille Syrjälä 
234090a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
234190a72f87SVille Syrjälä 
234290a72f87SVille Syrjälä 	return true;
234390a72f87SVille Syrjälä }
234490a72f87SVille Syrjälä 
2345ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2346c2798b19SChris Wilson {
2347c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2348c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2349c2798b19SChris Wilson 	u16 iir, new_iir;
2350c2798b19SChris Wilson 	u32 pipe_stats[2];
2351c2798b19SChris Wilson 	unsigned long irqflags;
2352c2798b19SChris Wilson 	int irq_received;
2353c2798b19SChris Wilson 	int pipe;
2354c2798b19SChris Wilson 	u16 flip_mask =
2355c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2356c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2357c2798b19SChris Wilson 
2358c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2359c2798b19SChris Wilson 
2360c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2361c2798b19SChris Wilson 	if (iir == 0)
2362c2798b19SChris Wilson 		return IRQ_NONE;
2363c2798b19SChris Wilson 
2364c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2365c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2366c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2367c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2368c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2369c2798b19SChris Wilson 		 */
2370c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2371c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2372c2798b19SChris Wilson 			i915_handle_error(dev, false);
2373c2798b19SChris Wilson 
2374c2798b19SChris Wilson 		for_each_pipe(pipe) {
2375c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2376c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2377c2798b19SChris Wilson 
2378c2798b19SChris Wilson 			/*
2379c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2380c2798b19SChris Wilson 			 */
2381c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2382c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2383c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2384c2798b19SChris Wilson 							 pipe_name(pipe));
2385c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2386c2798b19SChris Wilson 				irq_received = 1;
2387c2798b19SChris Wilson 			}
2388c2798b19SChris Wilson 		}
2389c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2390c2798b19SChris Wilson 
2391c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2392c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2393c2798b19SChris Wilson 
2394d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2395c2798b19SChris Wilson 
2396c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2397c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2398c2798b19SChris Wilson 
2399c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
240090a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
240190a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2402c2798b19SChris Wilson 
2403c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
240490a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
240590a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2406c2798b19SChris Wilson 
2407c2798b19SChris Wilson 		iir = new_iir;
2408c2798b19SChris Wilson 	}
2409c2798b19SChris Wilson 
2410c2798b19SChris Wilson 	return IRQ_HANDLED;
2411c2798b19SChris Wilson }
2412c2798b19SChris Wilson 
2413c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2414c2798b19SChris Wilson {
2415c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2416c2798b19SChris Wilson 	int pipe;
2417c2798b19SChris Wilson 
2418c2798b19SChris Wilson 	for_each_pipe(pipe) {
2419c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2420c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2421c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2422c2798b19SChris Wilson 	}
2423c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2424c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2425c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2426c2798b19SChris Wilson }
2427c2798b19SChris Wilson 
2428a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2429a266c7d5SChris Wilson {
2430a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2431a266c7d5SChris Wilson 	int pipe;
2432a266c7d5SChris Wilson 
2433a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2434a266c7d5SChris Wilson 
2435a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2436a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2437a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2438a266c7d5SChris Wilson 	}
2439a266c7d5SChris Wilson 
244000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2441a266c7d5SChris Wilson 	for_each_pipe(pipe)
2442a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2443a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2444a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2445a266c7d5SChris Wilson 	POSTING_READ(IER);
2446a266c7d5SChris Wilson }
2447a266c7d5SChris Wilson 
2448a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2449a266c7d5SChris Wilson {
2450a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
245138bde180SChris Wilson 	u32 enable_mask;
2452a266c7d5SChris Wilson 
245338bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
245438bde180SChris Wilson 
245538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
245638bde180SChris Wilson 	dev_priv->irq_mask =
245738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
245838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
245938bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
246038bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
246138bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
246238bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
246338bde180SChris Wilson 
246438bde180SChris Wilson 	enable_mask =
246538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
246638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
246738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
246838bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
246938bde180SChris Wilson 		I915_USER_INTERRUPT;
247038bde180SChris Wilson 
2471a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
247220afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
247320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
247420afbda2SDaniel Vetter 
2475a266c7d5SChris Wilson 		/* Enable in IER... */
2476a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2477a266c7d5SChris Wilson 		/* and unmask in IMR */
2478a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2479a266c7d5SChris Wilson 	}
2480a266c7d5SChris Wilson 
2481a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2482a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2483a266c7d5SChris Wilson 	POSTING_READ(IER);
2484a266c7d5SChris Wilson 
248520afbda2SDaniel Vetter 	intel_opregion_enable_asle(dev);
248620afbda2SDaniel Vetter 
248720afbda2SDaniel Vetter 	return 0;
248820afbda2SDaniel Vetter }
248920afbda2SDaniel Vetter 
249020afbda2SDaniel Vetter static void i915_hpd_irq_setup(struct drm_device *dev)
249120afbda2SDaniel Vetter {
249220afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
249320afbda2SDaniel Vetter 	u32 hotplug_en;
249420afbda2SDaniel Vetter 
2495a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
249620afbda2SDaniel Vetter 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2497a266c7d5SChris Wilson 
249826739f12SDaniel Vetter 		if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
249926739f12SDaniel Vetter 			hotplug_en |= PORTB_HOTPLUG_INT_EN;
250026739f12SDaniel Vetter 		if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
250126739f12SDaniel Vetter 			hotplug_en |= PORTC_HOTPLUG_INT_EN;
250226739f12SDaniel Vetter 		if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
250326739f12SDaniel Vetter 			hotplug_en |= PORTD_HOTPLUG_INT_EN;
2504084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
2505a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2506084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
2507a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2508a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2509a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_INT_EN;
2510a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2511a266c7d5SChris Wilson 		}
2512a266c7d5SChris Wilson 
2513a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2514a266c7d5SChris Wilson 
2515a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2516a266c7d5SChris Wilson 	}
2517a266c7d5SChris Wilson }
2518a266c7d5SChris Wilson 
251990a72f87SVille Syrjälä /*
252090a72f87SVille Syrjälä  * Returns true when a page flip has completed.
252190a72f87SVille Syrjälä  */
252290a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
252390a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
252490a72f87SVille Syrjälä {
252590a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
252690a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
252790a72f87SVille Syrjälä 
252890a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
252990a72f87SVille Syrjälä 		return false;
253090a72f87SVille Syrjälä 
253190a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
253290a72f87SVille Syrjälä 		return false;
253390a72f87SVille Syrjälä 
253490a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
253590a72f87SVille Syrjälä 
253690a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
253790a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
253890a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
253990a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
254090a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
254190a72f87SVille Syrjälä 	 */
254290a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
254390a72f87SVille Syrjälä 		return false;
254490a72f87SVille Syrjälä 
254590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
254690a72f87SVille Syrjälä 
254790a72f87SVille Syrjälä 	return true;
254890a72f87SVille Syrjälä }
254990a72f87SVille Syrjälä 
2550ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2551a266c7d5SChris Wilson {
2552a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2553a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25548291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2555a266c7d5SChris Wilson 	unsigned long irqflags;
255638bde180SChris Wilson 	u32 flip_mask =
255738bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
255838bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
255938bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2560a266c7d5SChris Wilson 
2561a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2562a266c7d5SChris Wilson 
2563a266c7d5SChris Wilson 	iir = I915_READ(IIR);
256438bde180SChris Wilson 	do {
256538bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
25668291ee90SChris Wilson 		bool blc_event = false;
2567a266c7d5SChris Wilson 
2568a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2569a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2570a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2571a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2572a266c7d5SChris Wilson 		 */
2573a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2574a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2575a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2576a266c7d5SChris Wilson 
2577a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2578a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2579a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2580a266c7d5SChris Wilson 
258138bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2582a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2583a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2584a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2585a266c7d5SChris Wilson 							 pipe_name(pipe));
2586a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
258738bde180SChris Wilson 				irq_received = true;
2588a266c7d5SChris Wilson 			}
2589a266c7d5SChris Wilson 		}
2590a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2591a266c7d5SChris Wilson 
2592a266c7d5SChris Wilson 		if (!irq_received)
2593a266c7d5SChris Wilson 			break;
2594a266c7d5SChris Wilson 
2595a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2596a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2597a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2598a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2599a266c7d5SChris Wilson 
2600a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2601a266c7d5SChris Wilson 				  hotplug_status);
2602a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2603a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2604a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2605a266c7d5SChris Wilson 
2606a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
260738bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2608a266c7d5SChris Wilson 		}
2609a266c7d5SChris Wilson 
261038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2611a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2612a266c7d5SChris Wilson 
2613a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2614a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2615a266c7d5SChris Wilson 
2616a266c7d5SChris Wilson 		for_each_pipe(pipe) {
261738bde180SChris Wilson 			int plane = pipe;
261838bde180SChris Wilson 			if (IS_MOBILE(dev))
261938bde180SChris Wilson 				plane = !plane;
26205e2032d4SVille Syrjälä 
262190a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
262290a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
262390a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2624a266c7d5SChris Wilson 
2625a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2626a266c7d5SChris Wilson 				blc_event = true;
2627a266c7d5SChris Wilson 		}
2628a266c7d5SChris Wilson 
2629a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2630a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2631a266c7d5SChris Wilson 
2632a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2633a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2634a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2635a266c7d5SChris Wilson 		 * we would never get another interrupt.
2636a266c7d5SChris Wilson 		 *
2637a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2638a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2639a266c7d5SChris Wilson 		 * another one.
2640a266c7d5SChris Wilson 		 *
2641a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2642a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2643a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2644a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2645a266c7d5SChris Wilson 		 * stray interrupts.
2646a266c7d5SChris Wilson 		 */
264738bde180SChris Wilson 		ret = IRQ_HANDLED;
2648a266c7d5SChris Wilson 		iir = new_iir;
264938bde180SChris Wilson 	} while (iir & ~flip_mask);
2650a266c7d5SChris Wilson 
2651d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
26528291ee90SChris Wilson 
2653a266c7d5SChris Wilson 	return ret;
2654a266c7d5SChris Wilson }
2655a266c7d5SChris Wilson 
2656a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2657a266c7d5SChris Wilson {
2658a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2659a266c7d5SChris Wilson 	int pipe;
2660a266c7d5SChris Wilson 
2661a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2662a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2663a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2664a266c7d5SChris Wilson 	}
2665a266c7d5SChris Wilson 
266600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
266755b39755SChris Wilson 	for_each_pipe(pipe) {
266855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2669a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
267055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
267155b39755SChris Wilson 	}
2672a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2673a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2674a266c7d5SChris Wilson 
2675a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2676a266c7d5SChris Wilson }
2677a266c7d5SChris Wilson 
2678a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2679a266c7d5SChris Wilson {
2680a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2681a266c7d5SChris Wilson 	int pipe;
2682a266c7d5SChris Wilson 
2683a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2684a266c7d5SChris Wilson 
2685a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2686a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2687a266c7d5SChris Wilson 
2688a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2689a266c7d5SChris Wilson 	for_each_pipe(pipe)
2690a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2691a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2692a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2693a266c7d5SChris Wilson 	POSTING_READ(IER);
2694a266c7d5SChris Wilson }
2695a266c7d5SChris Wilson 
2696a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2697a266c7d5SChris Wilson {
2698a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2699bbba0a97SChris Wilson 	u32 enable_mask;
2700a266c7d5SChris Wilson 	u32 error_mask;
2701a266c7d5SChris Wilson 
2702a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2703bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2704adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2705bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2706bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2707bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2708bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2709bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2710bbba0a97SChris Wilson 
2711bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
271221ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
271321ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2714bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2715bbba0a97SChris Wilson 
2716bbba0a97SChris Wilson 	if (IS_G4X(dev))
2717bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2718a266c7d5SChris Wilson 
2719515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2720a266c7d5SChris Wilson 
2721a266c7d5SChris Wilson 	/*
2722a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2723a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2724a266c7d5SChris Wilson 	 */
2725a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2726a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2727a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2728a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2729a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2730a266c7d5SChris Wilson 	} else {
2731a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2732a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2733a266c7d5SChris Wilson 	}
2734a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2735a266c7d5SChris Wilson 
2736a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2737a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2738a266c7d5SChris Wilson 	POSTING_READ(IER);
2739a266c7d5SChris Wilson 
274020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
274120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
274220afbda2SDaniel Vetter 
274320afbda2SDaniel Vetter 	intel_opregion_enable_asle(dev);
274420afbda2SDaniel Vetter 
274520afbda2SDaniel Vetter 	return 0;
274620afbda2SDaniel Vetter }
274720afbda2SDaniel Vetter 
274820afbda2SDaniel Vetter static void i965_hpd_irq_setup(struct drm_device *dev)
274920afbda2SDaniel Vetter {
275020afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
275120afbda2SDaniel Vetter 	u32 hotplug_en;
275220afbda2SDaniel Vetter 
2753adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
2754adca4730SChris Wilson 	hotplug_en = 0;
275526739f12SDaniel Vetter 	if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
275626739f12SDaniel Vetter 		hotplug_en |= PORTB_HOTPLUG_INT_EN;
275726739f12SDaniel Vetter 	if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
275826739f12SDaniel Vetter 		hotplug_en |= PORTC_HOTPLUG_INT_EN;
275926739f12SDaniel Vetter 	if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
276026739f12SDaniel Vetter 		hotplug_en |= PORTD_HOTPLUG_INT_EN;
2761084b612eSChris Wilson 	if (IS_G4X(dev)) {
2762084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2763a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2764084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2765a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2766084b612eSChris Wilson 	} else {
2767084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2768084b612eSChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2769084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2770084b612eSChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2771084b612eSChris Wilson 	}
2772a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2773a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_INT_EN;
2774a266c7d5SChris Wilson 
2775a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2776a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2777a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2778a266c7d5SChris Wilson 		   */
2779a266c7d5SChris Wilson 		if (IS_G4X(dev))
2780a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2781a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2782a266c7d5SChris Wilson 	}
2783a266c7d5SChris Wilson 
2784a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
2785a266c7d5SChris Wilson 
2786a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2787a266c7d5SChris Wilson }
2788a266c7d5SChris Wilson 
2789ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2790a266c7d5SChris Wilson {
2791a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2792a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2793a266c7d5SChris Wilson 	u32 iir, new_iir;
2794a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2795a266c7d5SChris Wilson 	unsigned long irqflags;
2796a266c7d5SChris Wilson 	int irq_received;
2797a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
279821ad8330SVille Syrjälä 	u32 flip_mask =
279921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
280021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2801a266c7d5SChris Wilson 
2802a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2803a266c7d5SChris Wilson 
2804a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2805a266c7d5SChris Wilson 
2806a266c7d5SChris Wilson 	for (;;) {
28072c8ba29fSChris Wilson 		bool blc_event = false;
28082c8ba29fSChris Wilson 
280921ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
2810a266c7d5SChris Wilson 
2811a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2812a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2813a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2814a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2815a266c7d5SChris Wilson 		 */
2816a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2817a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2818a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2819a266c7d5SChris Wilson 
2820a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2821a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2822a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2823a266c7d5SChris Wilson 
2824a266c7d5SChris Wilson 			/*
2825a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2826a266c7d5SChris Wilson 			 */
2827a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2828a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2829a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2830a266c7d5SChris Wilson 							 pipe_name(pipe));
2831a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2832a266c7d5SChris Wilson 				irq_received = 1;
2833a266c7d5SChris Wilson 			}
2834a266c7d5SChris Wilson 		}
2835a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2836a266c7d5SChris Wilson 
2837a266c7d5SChris Wilson 		if (!irq_received)
2838a266c7d5SChris Wilson 			break;
2839a266c7d5SChris Wilson 
2840a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2841a266c7d5SChris Wilson 
2842a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2843adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2844a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2845a266c7d5SChris Wilson 
2846a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2847a266c7d5SChris Wilson 				  hotplug_status);
2848a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2849a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2850a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2851a266c7d5SChris Wilson 
2852a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2853a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2854a266c7d5SChris Wilson 		}
2855a266c7d5SChris Wilson 
285621ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
2857a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2858a266c7d5SChris Wilson 
2859a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2860a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2861a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2862a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2863a266c7d5SChris Wilson 
2864a266c7d5SChris Wilson 		for_each_pipe(pipe) {
28652c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
286690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
286790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
2868a266c7d5SChris Wilson 
2869a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2870a266c7d5SChris Wilson 				blc_event = true;
2871a266c7d5SChris Wilson 		}
2872a266c7d5SChris Wilson 
2873a266c7d5SChris Wilson 
2874a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2875a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2876a266c7d5SChris Wilson 
2877515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2878515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
2879515ac2bbSDaniel Vetter 
2880a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2881a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2882a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2883a266c7d5SChris Wilson 		 * we would never get another interrupt.
2884a266c7d5SChris Wilson 		 *
2885a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2886a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2887a266c7d5SChris Wilson 		 * another one.
2888a266c7d5SChris Wilson 		 *
2889a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2890a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2891a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2892a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2893a266c7d5SChris Wilson 		 * stray interrupts.
2894a266c7d5SChris Wilson 		 */
2895a266c7d5SChris Wilson 		iir = new_iir;
2896a266c7d5SChris Wilson 	}
2897a266c7d5SChris Wilson 
2898d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
28992c8ba29fSChris Wilson 
2900a266c7d5SChris Wilson 	return ret;
2901a266c7d5SChris Wilson }
2902a266c7d5SChris Wilson 
2903a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
2904a266c7d5SChris Wilson {
2905a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2906a266c7d5SChris Wilson 	int pipe;
2907a266c7d5SChris Wilson 
2908a266c7d5SChris Wilson 	if (!dev_priv)
2909a266c7d5SChris Wilson 		return;
2910a266c7d5SChris Wilson 
2911a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2912a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2913a266c7d5SChris Wilson 
2914a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
2915a266c7d5SChris Wilson 	for_each_pipe(pipe)
2916a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2917a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2918a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2919a266c7d5SChris Wilson 
2920a266c7d5SChris Wilson 	for_each_pipe(pipe)
2921a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
2922a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2923a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2924a266c7d5SChris Wilson }
2925a266c7d5SChris Wilson 
2926f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2927f71d4af4SJesse Barnes {
29288b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
29298b2e326dSChris Wilson 
29308b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
293199584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
2932c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
2933a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
29348b2e326dSChris Wilson 
293599584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
293699584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
293761bac78eSDaniel Vetter 		    (unsigned long) dev);
293861bac78eSDaniel Vetter 
293997a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
29409ee32feaSDaniel Vetter 
2941f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2942f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
29437d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
2944f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2945f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2946f71d4af4SJesse Barnes 	}
2947f71d4af4SJesse Barnes 
2948c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2949f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2950c3613de9SKeith Packard 	else
2951c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2952f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2953f71d4af4SJesse Barnes 
29547e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
29557e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
29567e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
29577e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
29587e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
29597e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
29607e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
296120afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
29624a06e201SDaniel Vetter 	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2963f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2964f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2965f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2966f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2967f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2968f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2969f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2970f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2971f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2972f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2973f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2974f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2975f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2976f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2977f71d4af4SJesse Barnes 	} else {
2978c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
2979c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
2980c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
2981c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
2982c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
2983a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
2984a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
2985a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
2986a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
2987a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
298820afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
2989c2798b19SChris Wilson 		} else {
2990a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
2991a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
2992a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
2993a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
299420afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
2995c2798b19SChris Wilson 		}
2996f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2997f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2998f71d4af4SJesse Barnes 	}
2999f71d4af4SJesse Barnes }
300020afbda2SDaniel Vetter 
300120afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
300220afbda2SDaniel Vetter {
300320afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
300420afbda2SDaniel Vetter 
300520afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
300620afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
300720afbda2SDaniel Vetter }
3008