xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 7e97596c743c978e81ac67a59940071aa292b2a9)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/slab.h>
3355367a27SJani Nikula #include <linux/sysrq.h>
3455367a27SJani Nikula 
35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3655367a27SJani Nikula 
377785ae0bSVille Syrjälä #include "display/intel_de.h"
38fd2b94a5SJani Nikula #include "display/intel_display_trace.h"
391d455f8dSJani Nikula #include "display/intel_display_types.h"
40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
41df0566a6SJani Nikula #include "display/intel_hotplug.h"
42df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
43df0566a6SJani Nikula #include "display/intel_psr.h"
44df0566a6SJani Nikula 
45b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h"
462239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
47cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h"
48d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h"
490d6419e9SMatt Roper #include "gt/intel_gt_regs.h"
503e7abf81SAndi Shyti #include "gt/intel_rps.h"
512239e6dfSDaniele Ceraolo Spurio 
52c0e09200SDave Airlie #include "i915_drv.h"
53440e2b3dSJani Nikula #include "i915_irq.h"
54d13616dbSJani Nikula #include "intel_pm.h"
55c0e09200SDave Airlie 
56fca52a55SDaniel Vetter /**
57fca52a55SDaniel Vetter  * DOC: interrupt handling
58fca52a55SDaniel Vetter  *
59fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
60fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
61fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
62fca52a55SDaniel Vetter  */
63fca52a55SDaniel Vetter 
649c6508b9SThomas Gleixner /*
659c6508b9SThomas Gleixner  * Interrupt statistic for PMU. Increments the counter only if the
669c6508b9SThomas Gleixner  * interrupt originated from the the GPU so interrupts from a device which
679c6508b9SThomas Gleixner  * shares the interrupt line are not accounted.
689c6508b9SThomas Gleixner  */
699c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915,
709c6508b9SThomas Gleixner 				 irqreturn_t res)
719c6508b9SThomas Gleixner {
729c6508b9SThomas Gleixner 	if (unlikely(res != IRQ_HANDLED))
739c6508b9SThomas Gleixner 		return;
749c6508b9SThomas Gleixner 
759c6508b9SThomas Gleixner 	/*
769c6508b9SThomas Gleixner 	 * A clever compiler translates that into INC. A not so clever one
779c6508b9SThomas Gleixner 	 * should at least prevent store tearing.
789c6508b9SThomas Gleixner 	 */
799c6508b9SThomas Gleixner 	WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1);
809c6508b9SThomas Gleixner }
819c6508b9SThomas Gleixner 
8248ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
832ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915,
842ea63927SVille Syrjälä 				    enum hpd_pin pin);
8548ef15d3SJosé Roberto de Souza 
86e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
87e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
88e4ce95aaSVille Syrjälä };
89e4ce95aaSVille Syrjälä 
9023bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
9123bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
9223bb4cb5SVille Syrjälä };
9323bb4cb5SVille Syrjälä 
943a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
95e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
963a3b3c7dSVille Syrjälä };
973a3b3c7dSVille Syrjälä 
987c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
99e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
100e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
101e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
102e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
1037203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG,
104e5868a31SEgbert Eich };
105e5868a31SEgbert Eich 
1067c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
107e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
10873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
109e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
110e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
1117203d49cSVille Syrjälä 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
112e5868a31SEgbert Eich };
113e5868a31SEgbert Eich 
11426951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
11574c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
11626951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
11726951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
11826951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
1197203d49cSVille Syrjälä 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
12026951cafSXiong Zhang };
12126951cafSXiong Zhang 
1227c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
123e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
124e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
125e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
126e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
127e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
1287203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
129e5868a31SEgbert Eich };
130e5868a31SEgbert Eich 
1317c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
132e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
133e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
134e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
135e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
136e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1377203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
138e5868a31SEgbert Eich };
139e5868a31SEgbert Eich 
1404bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
141e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
142e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
143e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
144e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
145e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
1467203d49cSVille Syrjälä 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
147e5868a31SEgbert Eich };
148e5868a31SEgbert Eich 
149e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
150e5abaab3SVille Syrjälä 	[HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A),
151e5abaab3SVille Syrjälä 	[HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B),
152e5abaab3SVille Syrjälä 	[HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C),
153e0a20ad7SShashank Sharma };
154e0a20ad7SShashank Sharma 
155b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
1565b76e860SVille Syrjälä 	[HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1),
1575b76e860SVille Syrjälä 	[HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2),
1585b76e860SVille Syrjälä 	[HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3),
1595b76e860SVille Syrjälä 	[HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4),
1605b76e860SVille Syrjälä 	[HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5),
1615b76e860SVille Syrjälä 	[HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6),
16248ef15d3SJosé Roberto de Souza };
16348ef15d3SJosé Roberto de Souza 
16431604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
1655f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1665f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1675f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
16897011359SVille Syrjälä 	[HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1),
16997011359SVille Syrjälä 	[HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2),
17097011359SVille Syrjälä 	[HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3),
17197011359SVille Syrjälä 	[HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4),
17297011359SVille Syrjälä 	[HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5),
17397011359SVille Syrjälä 	[HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6),
17452dfdba0SLucas De Marchi };
17552dfdba0SLucas De Marchi 
176229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = {
1775f371a81SVille Syrjälä 	[HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A),
1785f371a81SVille Syrjälä 	[HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B),
1795f371a81SVille Syrjälä 	[HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C),
1805f371a81SVille Syrjälä 	[HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D),
181229f31e2SLucas De Marchi };
182229f31e2SLucas De Marchi 
1830398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
1840398993bSVille Syrjälä {
1850398993bSVille Syrjälä 	struct i915_hotplug *hpd = &dev_priv->hotplug;
1860398993bSVille Syrjälä 
1870398993bSVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
1880398993bSVille Syrjälä 		if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1890398993bSVille Syrjälä 		    IS_CHERRYVIEW(dev_priv))
1900398993bSVille Syrjälä 			hpd->hpd = hpd_status_g4x;
1910398993bSVille Syrjälä 		else
1920398993bSVille Syrjälä 			hpd->hpd = hpd_status_i915;
1930398993bSVille Syrjälä 		return;
1940398993bSVille Syrjälä 	}
1950398993bSVille Syrjälä 
196373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11)
1970398993bSVille Syrjälä 		hpd->hpd = hpd_gen11;
19870bfb307SMatt Roper 	else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
1990398993bSVille Syrjälä 		hpd->hpd = hpd_bxt;
200373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 8)
2010398993bSVille Syrjälä 		hpd->hpd = hpd_bdw;
202373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 7)
2030398993bSVille Syrjälä 		hpd->hpd = hpd_ivb;
2040398993bSVille Syrjälä 	else
2050398993bSVille Syrjälä 		hpd->hpd = hpd_ilk;
2060398993bSVille Syrjälä 
207229f31e2SLucas De Marchi 	if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) &&
208229f31e2SLucas De Marchi 	    (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)))
2090398993bSVille Syrjälä 		return;
2100398993bSVille Syrjälä 
2113176fb66SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
212229f31e2SLucas De Marchi 		hpd->pch_hpd = hpd_sde_dg1;
213fa58c9e4SAnusha Srivatsa 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2140398993bSVille Syrjälä 		hpd->pch_hpd = hpd_icp;
2150398993bSVille Syrjälä 	else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
2160398993bSVille Syrjälä 		hpd->pch_hpd = hpd_spt;
2170398993bSVille Syrjälä 	else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
2180398993bSVille Syrjälä 		hpd->pch_hpd = hpd_cpt;
2190398993bSVille Syrjälä 	else if (HAS_PCH_IBX(dev_priv))
2200398993bSVille Syrjälä 		hpd->pch_hpd = hpd_ibx;
2210398993bSVille Syrjälä 	else
2220398993bSVille Syrjälä 		MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
2230398993bSVille Syrjälä }
2240398993bSVille Syrjälä 
225aca9310aSAnshuman Gupta static void
226aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
227aca9310aSAnshuman Gupta {
2287794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe);
229aca9310aSAnshuman Gupta 
230aca9310aSAnshuman Gupta 	drm_crtc_handle_vblank(&crtc->base);
231aca9310aSAnshuman Gupta }
232aca9310aSAnshuman Gupta 
233cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
23468eb49b1SPaulo Zanoni 		    i915_reg_t iir, i915_reg_t ier)
23568eb49b1SPaulo Zanoni {
23665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
23765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
23868eb49b1SPaulo Zanoni 
23965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
24068eb49b1SPaulo Zanoni 
2415c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
24265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
24565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
24668eb49b1SPaulo Zanoni }
2475c502442SPaulo Zanoni 
248cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore)
24968eb49b1SPaulo Zanoni {
25065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
25165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
252a9d356a6SPaulo Zanoni 
25365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
25468eb49b1SPaulo Zanoni 
25568eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
25665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
25865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
25965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
26068eb49b1SPaulo Zanoni }
26168eb49b1SPaulo Zanoni 
262337ba017SPaulo Zanoni /*
263337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
264337ba017SPaulo Zanoni  */
26565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
266b51a2842SVille Syrjälä {
26765f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
268b51a2842SVille Syrjälä 
269b51a2842SVille Syrjälä 	if (val == 0)
270b51a2842SVille Syrjälä 		return;
271b51a2842SVille Syrjälä 
272a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
273a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
274f0f59a00SVille Syrjälä 		 i915_mmio_reg_offset(reg), val);
27565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
27765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
27865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
279b51a2842SVille Syrjälä }
280337ba017SPaulo Zanoni 
28165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
282e9e9848aSVille Syrjälä {
28365f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
284e9e9848aSVille Syrjälä 
285e9e9848aSVille Syrjälä 	if (val == 0)
286e9e9848aSVille Syrjälä 		return;
287e9e9848aSVille Syrjälä 
288a9f236d1SPankaj Bharadiya 	drm_WARN(&uncore->i915->drm, 1,
289a9f236d1SPankaj Bharadiya 		 "Interrupt register 0x%x is not zero: 0x%08x\n",
2909d9523d8SPaulo Zanoni 		 i915_mmio_reg_offset(GEN2_IIR), val);
29165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
29365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
29465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
295e9e9848aSVille Syrjälä }
296e9e9848aSVille Syrjälä 
297cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore,
29868eb49b1SPaulo Zanoni 		   i915_reg_t imr, u32 imr_val,
29968eb49b1SPaulo Zanoni 		   i915_reg_t ier, u32 ier_val,
30068eb49b1SPaulo Zanoni 		   i915_reg_t iir)
30168eb49b1SPaulo Zanoni {
30265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
30335079899SPaulo Zanoni 
30465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
30565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
30665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
30768eb49b1SPaulo Zanoni }
30835079899SPaulo Zanoni 
309cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore,
3102918c3caSPaulo Zanoni 		   u32 imr_val, u32 ier_val)
31168eb49b1SPaulo Zanoni {
31265f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
31368eb49b1SPaulo Zanoni 
31465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
31565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
31665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
31768eb49b1SPaulo Zanoni }
31868eb49b1SPaulo Zanoni 
3190706f17cSEgbert Eich /* For display hotplug interrupt */
3200706f17cSEgbert Eich static inline void
3210706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
322a9c287c9SJani Nikula 				     u32 mask,
323a9c287c9SJani Nikula 				     u32 bits)
3240706f17cSEgbert Eich {
325a9c287c9SJani Nikula 	u32 val;
3260706f17cSEgbert Eich 
32767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
32848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, bits & ~mask);
3290706f17cSEgbert Eich 
3302939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN);
3310706f17cSEgbert Eich 	val &= ~mask;
3320706f17cSEgbert Eich 	val |= bits;
3332939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val);
3340706f17cSEgbert Eich }
3350706f17cSEgbert Eich 
3360706f17cSEgbert Eich /**
3370706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3380706f17cSEgbert Eich  * @dev_priv: driver private
3390706f17cSEgbert Eich  * @mask: bits to update
3400706f17cSEgbert Eich  * @bits: bits to enable
3410706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3420706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3430706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3440706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3450706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3460706f17cSEgbert Eich  * version is also available.
3470706f17cSEgbert Eich  */
3480706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
349a9c287c9SJani Nikula 				   u32 mask,
350a9c287c9SJani Nikula 				   u32 bits)
3510706f17cSEgbert Eich {
3520706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3530706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3540706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3550706f17cSEgbert Eich }
3560706f17cSEgbert Eich 
357d9dc34f1SVille Syrjälä /**
358d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
359d9dc34f1SVille Syrjälä  * @dev_priv: driver private
360d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
361d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
362d9dc34f1SVille Syrjälä  */
3639e6dcf33SJani Nikula static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3649e6dcf33SJani Nikula 				   u32 interrupt_mask, u32 enabled_irq_mask)
365036a4a7dSZhenyu Wang {
366a9c287c9SJani Nikula 	u32 new_val;
367d9dc34f1SVille Syrjälä 
36867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
36948a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
370d9dc34f1SVille Syrjälä 
371d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
372d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
373d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
374d9dc34f1SVille Syrjälä 
375e44adb5dSChris Wilson 	if (new_val != dev_priv->irq_mask &&
376e44adb5dSChris Wilson 	    !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) {
377d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3782939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask);
3792939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, DEIMR);
380036a4a7dSZhenyu Wang 	}
381036a4a7dSZhenyu Wang }
382036a4a7dSZhenyu Wang 
3839e6dcf33SJani Nikula void ilk_enable_display_irq(struct drm_i915_private *i915, u32 bits)
3849e6dcf33SJani Nikula {
3859e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, bits);
3869e6dcf33SJani Nikula }
3879e6dcf33SJani Nikula 
3889e6dcf33SJani Nikula void ilk_disable_display_irq(struct drm_i915_private *i915, u32 bits)
3899e6dcf33SJani Nikula {
3909e6dcf33SJani Nikula 	ilk_update_display_irq(i915, bits, 0);
3919e6dcf33SJani Nikula }
3929e6dcf33SJani Nikula 
3930961021aSBen Widawsky /**
3943a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3953a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3963a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3973a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3983a3b3c7dSVille Syrjälä  */
3993a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
400a9c287c9SJani Nikula 				u32 interrupt_mask,
401a9c287c9SJani Nikula 				u32 enabled_irq_mask)
4023a3b3c7dSVille Syrjälä {
403a9c287c9SJani Nikula 	u32 new_val;
404a9c287c9SJani Nikula 	u32 old_val;
4053a3b3c7dSVille Syrjälä 
40667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4073a3b3c7dSVille Syrjälä 
40848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
4093a3b3c7dSVille Syrjälä 
41048a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
4113a3b3c7dSVille Syrjälä 		return;
4123a3b3c7dSVille Syrjälä 
4132939eb06SJani Nikula 	old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4143a3b3c7dSVille Syrjälä 
4153a3b3c7dSVille Syrjälä 	new_val = old_val;
4163a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4173a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4183a3b3c7dSVille Syrjälä 
4193a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4202939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val);
4212939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR);
4223a3b3c7dSVille Syrjälä 	}
4233a3b3c7dSVille Syrjälä }
4243a3b3c7dSVille Syrjälä 
4253a3b3c7dSVille Syrjälä /**
426013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
427013d3752SVille Syrjälä  * @dev_priv: driver private
428013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
429013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
430013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
431013d3752SVille Syrjälä  */
4329e6dcf33SJani Nikula static void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
4339e6dcf33SJani Nikula 				enum pipe pipe, u32 interrupt_mask,
434a9c287c9SJani Nikula 				u32 enabled_irq_mask)
435013d3752SVille Syrjälä {
436a9c287c9SJani Nikula 	u32 new_val;
437013d3752SVille Syrjälä 
43867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
439013d3752SVille Syrjälä 
44048a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
441013d3752SVille Syrjälä 
44248a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
443013d3752SVille Syrjälä 		return;
444013d3752SVille Syrjälä 
445013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
446013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
447013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
448013d3752SVille Syrjälä 
449013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
450013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
4512939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
4522939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe));
453013d3752SVille Syrjälä 	}
454013d3752SVille Syrjälä }
455013d3752SVille Syrjälä 
4569e6dcf33SJani Nikula void bdw_enable_pipe_irq(struct drm_i915_private *i915,
4579e6dcf33SJani Nikula 			 enum pipe pipe, u32 bits)
4589e6dcf33SJani Nikula {
4599e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, bits);
4609e6dcf33SJani Nikula }
4619e6dcf33SJani Nikula 
4629e6dcf33SJani Nikula void bdw_disable_pipe_irq(struct drm_i915_private *i915,
4639e6dcf33SJani Nikula 			  enum pipe pipe, u32 bits)
4649e6dcf33SJani Nikula {
4659e6dcf33SJani Nikula 	bdw_update_pipe_irq(i915, pipe, bits, 0);
4669e6dcf33SJani Nikula }
4679e6dcf33SJani Nikula 
468013d3752SVille Syrjälä /**
469fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
470fee884edSDaniel Vetter  * @dev_priv: driver private
471fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
472fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
473fee884edSDaniel Vetter  */
4749e6dcf33SJani Nikula static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
475a9c287c9SJani Nikula 					 u32 interrupt_mask,
476a9c287c9SJani Nikula 					 u32 enabled_irq_mask)
477fee884edSDaniel Vetter {
4782939eb06SJani Nikula 	u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR);
479fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
480fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
481fee884edSDaniel Vetter 
48248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
48315a17aaeSDaniel Vetter 
48467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
485fee884edSDaniel Vetter 
48648a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
487c67a470bSPaulo Zanoni 		return;
488c67a470bSPaulo Zanoni 
4892939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr);
4902939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, SDEIMR);
491fee884edSDaniel Vetter }
4928664281bSPaulo Zanoni 
4939e6dcf33SJani Nikula void ibx_enable_display_interrupt(struct drm_i915_private *i915, u32 bits)
4949e6dcf33SJani Nikula {
4959e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, bits);
4969e6dcf33SJani Nikula }
4979e6dcf33SJani Nikula 
4989e6dcf33SJani Nikula void ibx_disable_display_interrupt(struct drm_i915_private *i915, u32 bits)
4999e6dcf33SJani Nikula {
5009e6dcf33SJani Nikula 	ibx_display_interrupt_update(i915, bits, 0);
5019e6dcf33SJani Nikula }
5029e6dcf33SJani Nikula 
5036b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
5046b12ca56SVille Syrjälä 			      enum pipe pipe)
5057c463586SKeith Packard {
5066b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
50710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
50810c59c51SImre Deak 
5096b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
5106b12ca56SVille Syrjälä 
511373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) < 5)
5126b12ca56SVille Syrjälä 		goto out;
5136b12ca56SVille Syrjälä 
51410c59c51SImre Deak 	/*
515724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
516724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
51710c59c51SImre Deak 	 */
51848a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
51948a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_A_PSR_STATUS_VLV))
52010c59c51SImre Deak 		return 0;
521724a6905SVille Syrjälä 	/*
522724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
523724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
524724a6905SVille Syrjälä 	 */
52548a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON_ONCE(&dev_priv->drm,
52648a1b8d4SPankaj Bharadiya 			     status_mask & PIPE_B_PSR_STATUS_VLV))
527724a6905SVille Syrjälä 		return 0;
52810c59c51SImre Deak 
52910c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
53010c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
53110c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
53210c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
53310c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
53410c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
53510c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
53610c59c51SImre Deak 
5376b12ca56SVille Syrjälä out:
53848a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm,
53948a1b8d4SPankaj Bharadiya 		      enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
5406b12ca56SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
5416b12ca56SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
5426b12ca56SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask);
5436b12ca56SVille Syrjälä 
54410c59c51SImre Deak 	return enable_mask;
54510c59c51SImre Deak }
54610c59c51SImre Deak 
5476b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
5486b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
549755e9019SImre Deak {
5506b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
551755e9019SImre Deak 	u32 enable_mask;
552755e9019SImre Deak 
55348a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5546b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5556b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5566b12ca56SVille Syrjälä 
5576b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
55848a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5596b12ca56SVille Syrjälä 
5606b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
5616b12ca56SVille Syrjälä 		return;
5626b12ca56SVille Syrjälä 
5636b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
5646b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5656b12ca56SVille Syrjälä 
5662939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5672939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
568755e9019SImre Deak }
569755e9019SImre Deak 
5706b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
5716b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
572755e9019SImre Deak {
5736b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
574755e9019SImre Deak 	u32 enable_mask;
575755e9019SImre Deak 
57648a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
5776b12ca56SVille Syrjälä 		      "pipe %c: status_mask=0x%x\n",
5786b12ca56SVille Syrjälä 		      pipe_name(pipe), status_mask);
5796b12ca56SVille Syrjälä 
5806b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
58148a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
5826b12ca56SVille Syrjälä 
5836b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
5846b12ca56SVille Syrjälä 		return;
5856b12ca56SVille Syrjälä 
5866b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
5876b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
5886b12ca56SVille Syrjälä 
5892939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask);
5902939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, reg);
591755e9019SImre Deak }
592755e9019SImre Deak 
593f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
594f3e30485SVille Syrjälä {
595f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
596f3e30485SVille Syrjälä 		return false;
597f3e30485SVille Syrjälä 
598f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
599f3e30485SVille Syrjälä }
600f3e30485SVille Syrjälä 
601c0e09200SDave Airlie /**
602f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
60314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
60401c66889SZhao Yakui  */
60591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
60601c66889SZhao Yakui {
607f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
608f49e38ddSJani Nikula 		return;
609f49e38ddSJani Nikula 
61013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
61101c66889SZhao Yakui 
612755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
613373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 4)
6143b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
615755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6161ec14ad3SChris Wilson 
61713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
61801c66889SZhao Yakui }
61901c66889SZhao Yakui 
620f75f3746SVille Syrjälä /*
621f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
622f75f3746SVille Syrjälä  * around the vertical blanking period.
623f75f3746SVille Syrjälä  *
624f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
625f75f3746SVille Syrjälä  *  vblank_start >= 3
626f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
627f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
628f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
629f75f3746SVille Syrjälä  *
630f75f3746SVille Syrjälä  *           start of vblank:
631f75f3746SVille Syrjälä  *           latch double buffered registers
632f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
633f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
634f75f3746SVille Syrjälä  *           |
635f75f3746SVille Syrjälä  *           |          frame start:
636f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
637f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
638f75f3746SVille Syrjälä  *           |          |
639f75f3746SVille Syrjälä  *           |          |  start of vsync:
640f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
641f75f3746SVille Syrjälä  *           |          |  |
642f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
643f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
644f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
645f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
646f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
647f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
648f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
649f75f3746SVille Syrjälä  *       |          |                                         |
650f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
651f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
652f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
653f75f3746SVille Syrjälä  *
654f75f3746SVille Syrjälä  * x  = horizontal active
655f75f3746SVille Syrjälä  * _  = horizontal blanking
656f75f3746SVille Syrjälä  * hs = horizontal sync
657f75f3746SVille Syrjälä  * va = vertical active
658f75f3746SVille Syrjälä  * vb = vertical blanking
659f75f3746SVille Syrjälä  * vs = vertical sync
660f75f3746SVille Syrjälä  * vbs = vblank_start (number)
661f75f3746SVille Syrjälä  *
662f75f3746SVille Syrjälä  * Summary:
663f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
664f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
665f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
666f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
667f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
668f75f3746SVille Syrjälä  */
669f75f3746SVille Syrjälä 
67042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
67142f52ef8SKeith Packard  * we use as a pipe index
67242f52ef8SKeith Packard  */
67308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
6740a3e67a4SJesse Barnes {
67508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
67608fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
67732db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
67808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
679f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6800b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
681694e409dSVille Syrjälä 	unsigned long irqflags;
682391f75e2SVille Syrjälä 
68332db0b65SVille Syrjälä 	/*
68432db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
68532db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
68632db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
68732db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
68832db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
68932db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
69032db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
69132db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
69232db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
69332db0b65SVille Syrjälä 	 */
69432db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
69532db0b65SVille Syrjälä 		return 0;
69632db0b65SVille Syrjälä 
6970b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6980b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6990b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7000b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7010b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
702391f75e2SVille Syrjälä 
7030b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7040b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7050b2a8e09SVille Syrjälä 
7060b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7070b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7080b2a8e09SVille Syrjälä 
7099db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7109db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7115eddb70bSChris Wilson 
712694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
713694e409dSVille Syrjälä 
7140a3e67a4SJesse Barnes 	/*
7150a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7160a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7170a3e67a4SJesse Barnes 	 * register.
7180a3e67a4SJesse Barnes 	 */
7190a3e67a4SJesse Barnes 	do {
7208cbda6b2SJani Nikula 		high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7218cbda6b2SJani Nikula 		low   = intel_de_read_fw(dev_priv, low_frame);
7228cbda6b2SJani Nikula 		high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
7230a3e67a4SJesse Barnes 	} while (high1 != high2);
7240a3e67a4SJesse Barnes 
725694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
726694e409dSVille Syrjälä 
7275eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
728391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7295eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
730391f75e2SVille Syrjälä 
731391f75e2SVille Syrjälä 	/*
732391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
733391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
734391f75e2SVille Syrjälä 	 * counter against vblank start.
735391f75e2SVille Syrjälä 	 */
736edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7370a3e67a4SJesse Barnes }
7380a3e67a4SJesse Barnes 
73908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
7409880b7a5SJesse Barnes {
74108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
74233267703SVandita Kulkarni 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
74308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
7449880b7a5SJesse Barnes 
74533267703SVandita Kulkarni 	if (!vblank->max_vblank_count)
74633267703SVandita Kulkarni 		return 0;
74733267703SVandita Kulkarni 
7482939eb06SJani Nikula 	return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe));
7499880b7a5SJesse Barnes }
7509880b7a5SJesse Barnes 
75106d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc)
752aec0246fSUma Shankar {
753aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
754aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
755aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
756aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
757aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
758aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
75906d6fda5SVille Syrjälä 	u32 scan_prev_time, scan_curr_time, scan_post_time;
760aec0246fSUma Shankar 
761aec0246fSUma Shankar 	/*
762aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
763aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
764aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
765aec0246fSUma Shankar 	 * during the same frame.
766aec0246fSUma Shankar 	 */
767aec0246fSUma Shankar 	do {
768aec0246fSUma Shankar 		/*
769aec0246fSUma Shankar 		 * This field provides read back of the display
770aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
771aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
772aec0246fSUma Shankar 		 */
7738cbda6b2SJani Nikula 		scan_prev_time = intel_de_read_fw(dev_priv,
7748cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
775aec0246fSUma Shankar 
776aec0246fSUma Shankar 		/*
777aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
778aec0246fSUma Shankar 		 * time stamp value.
779aec0246fSUma Shankar 		 */
7808cbda6b2SJani Nikula 		scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
781aec0246fSUma Shankar 
7828cbda6b2SJani Nikula 		scan_post_time = intel_de_read_fw(dev_priv,
7838cbda6b2SJani Nikula 						  PIPE_FRMTMSTMP(crtc->pipe));
784aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
785aec0246fSUma Shankar 
78606d6fda5SVille Syrjälä 	return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
787aec0246fSUma Shankar 				   clock), 1000 * htotal);
78806d6fda5SVille Syrjälä }
78906d6fda5SVille Syrjälä 
79006d6fda5SVille Syrjälä /*
79106d6fda5SVille Syrjälä  * On certain encoders on certain platforms, pipe
79206d6fda5SVille Syrjälä  * scanline register will not work to get the scanline,
79306d6fda5SVille Syrjälä  * since the timings are driven from the PORT or issues
79406d6fda5SVille Syrjälä  * with scanline register updates.
79506d6fda5SVille Syrjälä  * This function will use Framestamp and current
79606d6fda5SVille Syrjälä  * timestamp registers to calculate the scanline.
79706d6fda5SVille Syrjälä  */
79806d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
79906d6fda5SVille Syrjälä {
80006d6fda5SVille Syrjälä 	struct drm_vblank_crtc *vblank =
80106d6fda5SVille Syrjälä 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
80206d6fda5SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
80306d6fda5SVille Syrjälä 	u32 vblank_start = mode->crtc_vblank_start;
80406d6fda5SVille Syrjälä 	u32 vtotal = mode->crtc_vtotal;
80506d6fda5SVille Syrjälä 	u32 scanline;
80606d6fda5SVille Syrjälä 
80706d6fda5SVille Syrjälä 	scanline = intel_crtc_scanlines_since_frame_timestamp(crtc);
808aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
809aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
810aec0246fSUma Shankar 
811aec0246fSUma Shankar 	return scanline;
812aec0246fSUma Shankar }
813aec0246fSUma Shankar 
8148cbda6b2SJani Nikula /*
8158cbda6b2SJani Nikula  * intel_de_read_fw(), only for fast reads of display block, no need for
8168cbda6b2SJani Nikula  * forcewake etc.
8178cbda6b2SJani Nikula  */
818a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
819a225f079SVille Syrjälä {
820a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
821fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8225caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
8235caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
824a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
82580715b2fSVille Syrjälä 	int position, vtotal;
826a225f079SVille Syrjälä 
82772259536SVille Syrjälä 	if (!crtc->active)
8282c6afc36SVille Syrjälä 		return 0;
82972259536SVille Syrjälä 
8305caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8315caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8325caa0feaSDaniel Vetter 
833af157b76SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
834aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
835aec0246fSUma Shankar 
83680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
837a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
838a225f079SVille Syrjälä 		vtotal /= 2;
839a225f079SVille Syrjälä 
84096e4c3c0SVille Syrjälä 	position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK;
841a225f079SVille Syrjälä 
842a225f079SVille Syrjälä 	/*
84341b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
84441b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
84541b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
84641b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
84741b578fbSJesse Barnes 	 *
84841b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
84941b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
85041b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
85141b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
85241b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
85341b578fbSJesse Barnes 	 */
85491d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
85541b578fbSJesse Barnes 		int i, temp;
85641b578fbSJesse Barnes 
85741b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
85841b578fbSJesse Barnes 			udelay(1);
85996e4c3c0SVille Syrjälä 			temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK;
86041b578fbSJesse Barnes 			if (temp != position) {
86141b578fbSJesse Barnes 				position = temp;
86241b578fbSJesse Barnes 				break;
86341b578fbSJesse Barnes 			}
86441b578fbSJesse Barnes 		}
86541b578fbSJesse Barnes 	}
86641b578fbSJesse Barnes 
86741b578fbSJesse Barnes 	/*
86880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
86980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
870a225f079SVille Syrjälä 	 */
87180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
872a225f079SVille Syrjälä }
873a225f079SVille Syrjälä 
8744bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
8754bbffbf3SThomas Zimmermann 				     bool in_vblank_irq,
8764bbffbf3SThomas Zimmermann 				     int *vpos, int *hpos,
8773bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8783bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8790af7e4dfSMario Kleiner {
8804bbffbf3SThomas Zimmermann 	struct drm_device *dev = _crtc->dev;
881fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8824bbffbf3SThomas Zimmermann 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
883e8edae54SVille Syrjälä 	enum pipe pipe = crtc->pipe;
8843aa18df8SVille Syrjälä 	int position;
88578e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
886ad3543edSMario Kleiner 	unsigned long irqflags;
887373abf1aSMatt Roper 	bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 ||
88893e7e61eSLucas De Marchi 		IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 ||
889af157b76SVille Syrjälä 		crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
8900af7e4dfSMario Kleiner 
89148a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
89200376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
89300376ccfSWambui Karuga 			"trying to get scanoutpos for disabled "
8949db4a9c7SJesse Barnes 			"pipe %c\n", pipe_name(pipe));
8951bf6ad62SDaniel Vetter 		return false;
8960af7e4dfSMario Kleiner 	}
8970af7e4dfSMario Kleiner 
898c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
89978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
900c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
901c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
902c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9030af7e4dfSMario Kleiner 
904d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
905d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
906d31faf65SVille Syrjälä 		vbl_end /= 2;
907d31faf65SVille Syrjälä 		vtotal /= 2;
908d31faf65SVille Syrjälä 	}
909d31faf65SVille Syrjälä 
910ad3543edSMario Kleiner 	/*
911ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
912ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
913ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
914ad3543edSMario Kleiner 	 */
915ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
916ad3543edSMario Kleiner 
917ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
918ad3543edSMario Kleiner 
919ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
920ad3543edSMario Kleiner 	if (stime)
921ad3543edSMario Kleiner 		*stime = ktime_get();
922ad3543edSMario Kleiner 
9237a2ec4a0SVille Syrjälä 	if (crtc->mode_flags & I915_MODE_FLAG_VRR) {
9247a2ec4a0SVille Syrjälä 		int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc);
9257a2ec4a0SVille Syrjälä 
9267a2ec4a0SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9277a2ec4a0SVille Syrjälä 
9287a2ec4a0SVille Syrjälä 		/*
9297a2ec4a0SVille Syrjälä 		 * Already exiting vblank? If so, shift our position
9307a2ec4a0SVille Syrjälä 		 * so it looks like we're already apporaching the full
9317a2ec4a0SVille Syrjälä 		 * vblank end. This should make the generated timestamp
9327a2ec4a0SVille Syrjälä 		 * more or less match when the active portion will start.
9337a2ec4a0SVille Syrjälä 		 */
9347a2ec4a0SVille Syrjälä 		if (position >= vbl_start && scanlines < position)
9357a2ec4a0SVille Syrjälä 			position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1);
9367a2ec4a0SVille Syrjälä 	} else if (use_scanline_counter) {
9370af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9380af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9390af7e4dfSMario Kleiner 		 */
940e8edae54SVille Syrjälä 		position = __intel_get_crtc_scanline(crtc);
9410af7e4dfSMario Kleiner 	} else {
9420af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9430af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9440af7e4dfSMario Kleiner 		 * scanout position.
9450af7e4dfSMario Kleiner 		 */
9468cbda6b2SJani Nikula 		position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9470af7e4dfSMario Kleiner 
9483aa18df8SVille Syrjälä 		/* convert to pixel counts */
9493aa18df8SVille Syrjälä 		vbl_start *= htotal;
9503aa18df8SVille Syrjälä 		vbl_end *= htotal;
9513aa18df8SVille Syrjälä 		vtotal *= htotal;
95278e8fc6bSVille Syrjälä 
95378e8fc6bSVille Syrjälä 		/*
9547e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9557e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9567e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9577e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9587e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9597e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9607e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9617e78f1cbSVille Syrjälä 		 */
9627e78f1cbSVille Syrjälä 		if (position >= vtotal)
9637e78f1cbSVille Syrjälä 			position = vtotal - 1;
9647e78f1cbSVille Syrjälä 
9657e78f1cbSVille Syrjälä 		/*
96678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
96778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
96878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
96978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
97078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
97178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
97278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
97378e8fc6bSVille Syrjälä 		 */
97478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9753aa18df8SVille Syrjälä 	}
9763aa18df8SVille Syrjälä 
977ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
978ad3543edSMario Kleiner 	if (etime)
979ad3543edSMario Kleiner 		*etime = ktime_get();
980ad3543edSMario Kleiner 
981ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
982ad3543edSMario Kleiner 
983ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
984ad3543edSMario Kleiner 
9853aa18df8SVille Syrjälä 	/*
9863aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9873aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9883aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9893aa18df8SVille Syrjälä 	 * up since vbl_end.
9903aa18df8SVille Syrjälä 	 */
9913aa18df8SVille Syrjälä 	if (position >= vbl_start)
9923aa18df8SVille Syrjälä 		position -= vbl_end;
9933aa18df8SVille Syrjälä 	else
9943aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9953aa18df8SVille Syrjälä 
9968a920e24SVille Syrjälä 	if (use_scanline_counter) {
9973aa18df8SVille Syrjälä 		*vpos = position;
9983aa18df8SVille Syrjälä 		*hpos = 0;
9993aa18df8SVille Syrjälä 	} else {
10000af7e4dfSMario Kleiner 		*vpos = position / htotal;
10010af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10020af7e4dfSMario Kleiner 	}
10030af7e4dfSMario Kleiner 
10041bf6ad62SDaniel Vetter 	return true;
10050af7e4dfSMario Kleiner }
10060af7e4dfSMario Kleiner 
10074bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
10084bbffbf3SThomas Zimmermann 				     ktime_t *vblank_time, bool in_vblank_irq)
10094bbffbf3SThomas Zimmermann {
10104bbffbf3SThomas Zimmermann 	return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
10114bbffbf3SThomas Zimmermann 		crtc, max_error, vblank_time, in_vblank_irq,
101248e67807SThomas Zimmermann 		i915_get_crtc_scanoutpos);
10134bbffbf3SThomas Zimmermann }
10144bbffbf3SThomas Zimmermann 
1015a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1016a225f079SVille Syrjälä {
1017fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1018a225f079SVille Syrjälä 	unsigned long irqflags;
1019a225f079SVille Syrjälä 	int position;
1020a225f079SVille Syrjälä 
1021a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1022a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1023a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1024a225f079SVille Syrjälä 
1025a225f079SVille Syrjälä 	return position;
1026a225f079SVille Syrjälä }
1027a225f079SVille Syrjälä 
1028e3689190SBen Widawsky /**
102974bb98baSLucas De Marchi  * ivb_parity_work - Workqueue called when a parity error interrupt
1030e3689190SBen Widawsky  * occurred.
1031e3689190SBen Widawsky  * @work: workqueue struct
1032e3689190SBen Widawsky  *
1033e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1034e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1035e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1036e3689190SBen Widawsky  */
103774bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work)
1038e3689190SBen Widawsky {
10392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1040cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
10412cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
1042e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
104335a85ac6SBen Widawsky 	char *parity_event[6];
1044a9c287c9SJani Nikula 	u32 misccpctl;
1045a9c287c9SJani Nikula 	u8 slice = 0;
1046e3689190SBen Widawsky 
1047e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1048e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1049e3689190SBen Widawsky 	 * any time we access those registers.
1050e3689190SBen Widawsky 	 */
105191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1052e3689190SBen Widawsky 
105335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
105448a1b8d4SPankaj Bharadiya 	if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
105535a85ac6SBen Widawsky 		goto out;
105635a85ac6SBen Widawsky 
10572939eb06SJani Nikula 	misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL);
10582939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
10592939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL);
1060e3689190SBen Widawsky 
106135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1062f0f59a00SVille Syrjälä 		i915_reg_t reg;
106335a85ac6SBen Widawsky 
106435a85ac6SBen Widawsky 		slice--;
106548a1b8d4SPankaj Bharadiya 		if (drm_WARN_ON_ONCE(&dev_priv->drm,
106648a1b8d4SPankaj Bharadiya 				     slice >= NUM_L3_SLICES(dev_priv)))
106735a85ac6SBen Widawsky 			break;
106835a85ac6SBen Widawsky 
106935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
107035a85ac6SBen Widawsky 
10716fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
107235a85ac6SBen Widawsky 
10732939eb06SJani Nikula 		error_status = intel_uncore_read(&dev_priv->uncore, reg);
1074e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1075e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1076e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1077e3689190SBen Widawsky 
10782939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
10792939eb06SJani Nikula 		intel_uncore_posting_read(&dev_priv->uncore, reg);
1080e3689190SBen Widawsky 
1081cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1082e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1083e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1084e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
108535a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108635a85ac6SBen Widawsky 		parity_event[5] = NULL;
1087e3689190SBen Widawsky 
108891c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1089e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1090e3689190SBen Widawsky 
109135a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
109235a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1093e3689190SBen Widawsky 
109435a85ac6SBen Widawsky 		kfree(parity_event[4]);
1095e3689190SBen Widawsky 		kfree(parity_event[3]);
1096e3689190SBen Widawsky 		kfree(parity_event[2]);
1097e3689190SBen Widawsky 		kfree(parity_event[1]);
1098e3689190SBen Widawsky 	}
1099e3689190SBen Widawsky 
11002939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl);
110135a85ac6SBen Widawsky 
110235a85ac6SBen Widawsky out:
110348a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1104cf1c97dcSAndi Shyti 	spin_lock_irq(&gt->irq_lock);
1105cf1c97dcSAndi Shyti 	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1106cf1c97dcSAndi Shyti 	spin_unlock_irq(&gt->irq_lock);
110735a85ac6SBen Widawsky 
110891c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
110935a85ac6SBen Widawsky }
111035a85ac6SBen Widawsky 
1111af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1112121e758eSDhinakaran Pandiyan {
1113af92058fSVille Syrjälä 	switch (pin) {
1114da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1115da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1116da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1117da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1118da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1119da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11204294fa5fSVille Syrjälä 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin);
112148ef15d3SJosé Roberto de Souza 	default:
112248ef15d3SJosé Roberto de Souza 		return false;
112348ef15d3SJosé Roberto de Souza 	}
112448ef15d3SJosé Roberto de Souza }
112548ef15d3SJosé Roberto de Souza 
1126af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
112763c88d22SImre Deak {
1128af92058fSVille Syrjälä 	switch (pin) {
1129af92058fSVille Syrjälä 	case HPD_PORT_A:
1130195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1131af92058fSVille Syrjälä 	case HPD_PORT_B:
113263c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1133af92058fSVille Syrjälä 	case HPD_PORT_C:
113463c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
113563c88d22SImre Deak 	default:
113663c88d22SImre Deak 		return false;
113763c88d22SImre Deak 	}
113863c88d22SImre Deak }
113963c88d22SImre Deak 
1140af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
114131604222SAnusha Srivatsa {
1142af92058fSVille Syrjälä 	switch (pin) {
1143af92058fSVille Syrjälä 	case HPD_PORT_A:
1144af92058fSVille Syrjälä 	case HPD_PORT_B:
11458ef7e340SMatt Roper 	case HPD_PORT_C:
1146229f31e2SLucas De Marchi 	case HPD_PORT_D:
11474294fa5fSVille Syrjälä 		return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin);
114831604222SAnusha Srivatsa 	default:
114931604222SAnusha Srivatsa 		return false;
115031604222SAnusha Srivatsa 	}
115131604222SAnusha Srivatsa }
115231604222SAnusha Srivatsa 
1153af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
115431604222SAnusha Srivatsa {
1155af92058fSVille Syrjälä 	switch (pin) {
1156da51e4baSVille Syrjälä 	case HPD_PORT_TC1:
1157da51e4baSVille Syrjälä 	case HPD_PORT_TC2:
1158da51e4baSVille Syrjälä 	case HPD_PORT_TC3:
1159da51e4baSVille Syrjälä 	case HPD_PORT_TC4:
1160da51e4baSVille Syrjälä 	case HPD_PORT_TC5:
1161da51e4baSVille Syrjälä 	case HPD_PORT_TC6:
11624294fa5fSVille Syrjälä 		return val & ICP_TC_HPD_LONG_DETECT(pin);
116352dfdba0SLucas De Marchi 	default:
116452dfdba0SLucas De Marchi 		return false;
116552dfdba0SLucas De Marchi 	}
116652dfdba0SLucas De Marchi }
116752dfdba0SLucas De Marchi 
1168af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
11696dbf30ceSVille Syrjälä {
1170af92058fSVille Syrjälä 	switch (pin) {
1171af92058fSVille Syrjälä 	case HPD_PORT_E:
11726dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
11736dbf30ceSVille Syrjälä 	default:
11746dbf30ceSVille Syrjälä 		return false;
11756dbf30ceSVille Syrjälä 	}
11766dbf30ceSVille Syrjälä }
11776dbf30ceSVille Syrjälä 
1178af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
117974c0b395SVille Syrjälä {
1180af92058fSVille Syrjälä 	switch (pin) {
1181af92058fSVille Syrjälä 	case HPD_PORT_A:
118274c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1183af92058fSVille Syrjälä 	case HPD_PORT_B:
118474c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1185af92058fSVille Syrjälä 	case HPD_PORT_C:
118674c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1187af92058fSVille Syrjälä 	case HPD_PORT_D:
118874c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
118974c0b395SVille Syrjälä 	default:
119074c0b395SVille Syrjälä 		return false;
119174c0b395SVille Syrjälä 	}
119274c0b395SVille Syrjälä }
119374c0b395SVille Syrjälä 
1194af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1195e4ce95aaSVille Syrjälä {
1196af92058fSVille Syrjälä 	switch (pin) {
1197af92058fSVille Syrjälä 	case HPD_PORT_A:
1198e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1199e4ce95aaSVille Syrjälä 	default:
1200e4ce95aaSVille Syrjälä 		return false;
1201e4ce95aaSVille Syrjälä 	}
1202e4ce95aaSVille Syrjälä }
1203e4ce95aaSVille Syrjälä 
1204af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
120513cf5504SDave Airlie {
1206af92058fSVille Syrjälä 	switch (pin) {
1207af92058fSVille Syrjälä 	case HPD_PORT_B:
1208676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1209af92058fSVille Syrjälä 	case HPD_PORT_C:
1210676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1211af92058fSVille Syrjälä 	case HPD_PORT_D:
1212676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1213676574dfSJani Nikula 	default:
1214676574dfSJani Nikula 		return false;
121513cf5504SDave Airlie 	}
121613cf5504SDave Airlie }
121713cf5504SDave Airlie 
1218af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
121913cf5504SDave Airlie {
1220af92058fSVille Syrjälä 	switch (pin) {
1221af92058fSVille Syrjälä 	case HPD_PORT_B:
1222676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1223af92058fSVille Syrjälä 	case HPD_PORT_C:
1224676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1225af92058fSVille Syrjälä 	case HPD_PORT_D:
1226676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1227676574dfSJani Nikula 	default:
1228676574dfSJani Nikula 		return false;
122913cf5504SDave Airlie 	}
123013cf5504SDave Airlie }
123113cf5504SDave Airlie 
123242db67d6SVille Syrjälä /*
123342db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
123442db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
123542db67d6SVille Syrjälä  * hotplug detection results from several registers.
123642db67d6SVille Syrjälä  *
123742db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
123842db67d6SVille Syrjälä  */
1239cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1240cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
12418c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1242fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1243af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1244676574dfSJani Nikula {
1245e9be2850SVille Syrjälä 	enum hpd_pin pin;
1246676574dfSJani Nikula 
124752dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
124852dfdba0SLucas De Marchi 
1249e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1250e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
12518c841e57SJani Nikula 			continue;
12528c841e57SJani Nikula 
1253e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1254676574dfSJani Nikula 
1255af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1256e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1257676574dfSJani Nikula 	}
1258676574dfSJani Nikula 
125900376ccfSWambui Karuga 	drm_dbg(&dev_priv->drm,
126000376ccfSWambui Karuga 		"hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1261f88f0478SVille Syrjälä 		hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1262676574dfSJani Nikula 
1263676574dfSJani Nikula }
1264676574dfSJani Nikula 
1265a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
1266a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1267a0e066b8SVille Syrjälä {
1268a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1269a0e066b8SVille Syrjälä 	u32 enabled_irqs = 0;
1270a0e066b8SVille Syrjälä 
1271a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1272a0e066b8SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
1273a0e066b8SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
1274a0e066b8SVille Syrjälä 
1275a0e066b8SVille Syrjälä 	return enabled_irqs;
1276a0e066b8SVille Syrjälä }
1277a0e066b8SVille Syrjälä 
1278a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv,
1279a0e066b8SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1280a0e066b8SVille Syrjälä {
1281a0e066b8SVille Syrjälä 	struct intel_encoder *encoder;
1282a0e066b8SVille Syrjälä 	u32 hotplug_irqs = 0;
1283a0e066b8SVille Syrjälä 
1284a0e066b8SVille Syrjälä 	for_each_intel_encoder(&dev_priv->drm, encoder)
1285a0e066b8SVille Syrjälä 		hotplug_irqs |= hpd[encoder->hpd_pin];
1286a0e066b8SVille Syrjälä 
1287a0e066b8SVille Syrjälä 	return hotplug_irqs;
1288a0e066b8SVille Syrjälä }
1289a0e066b8SVille Syrjälä 
12902ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915,
12912ea63927SVille Syrjälä 				     hotplug_enables_func hotplug_enables)
12922ea63927SVille Syrjälä {
12932ea63927SVille Syrjälä 	struct intel_encoder *encoder;
12942ea63927SVille Syrjälä 	u32 hotplug = 0;
12952ea63927SVille Syrjälä 
12962ea63927SVille Syrjälä 	for_each_intel_encoder(&i915->drm, encoder)
12972ea63927SVille Syrjälä 		hotplug |= hotplug_enables(i915, encoder->hpd_pin);
12982ea63927SVille Syrjälä 
12992ea63927SVille Syrjälä 	return hotplug;
13002ea63927SVille Syrjälä }
13012ea63927SVille Syrjälä 
130291d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1303515ac2bbSDaniel Vetter {
130428c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1305515ac2bbSDaniel Vetter }
1306515ac2bbSDaniel Vetter 
130791d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1308ce99c256SDaniel Vetter {
13099ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1310ce99c256SDaniel Vetter }
1311ce99c256SDaniel Vetter 
13128bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
131391d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
131491d14251STvrtko Ursulin 					 enum pipe pipe,
1315a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1316a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1317a9c287c9SJani Nikula 					 u32 crc4)
13188bf1e9f1SShuang He {
13197794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe);
132000535527SJani Nikula 	struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
13215cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
13225cee6c45SVille Syrjälä 
13235cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1324b2c88f5bSDamien Lespiau 
1325d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
13268c6b709dSTomeu Vizoso 	/*
13278c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
13288c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
13298c6b709dSTomeu Vizoso 	 * out the buggy result.
13308c6b709dSTomeu Vizoso 	 *
1331163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
13328c6b709dSTomeu Vizoso 	 * don't trust that one either.
13338c6b709dSTomeu Vizoso 	 */
1334033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1335373abf1aSMatt Roper 	    (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
13368c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
13378c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
13388c6b709dSTomeu Vizoso 		return;
13398c6b709dSTomeu Vizoso 	}
13408c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
13416cc42152SMaarten Lankhorst 
1342246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1343ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1344246ee524STomeu Vizoso 				crcs);
13458c6b709dSTomeu Vizoso }
1346277de95eSDaniel Vetter #else
1347277de95eSDaniel Vetter static inline void
134891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
134991d14251STvrtko Ursulin 			     enum pipe pipe,
1350a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1351a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1352a9c287c9SJani Nikula 			     u32 crc4) {}
1353277de95eSDaniel Vetter #endif
1354eba94eb9SDaniel Vetter 
13551288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915,
13561288f9b0SKarthik B S 			      enum pipe pipe)
13571288f9b0SKarthik B S {
13587794b6deSJani Nikula 	struct intel_crtc *crtc = intel_crtc_for_pipe(i915, pipe);
13591288f9b0SKarthik B S 	struct drm_crtc_state *crtc_state = crtc->base.state;
13601288f9b0SKarthik B S 	struct drm_pending_vblank_event *e = crtc_state->event;
13611288f9b0SKarthik B S 	struct drm_device *dev = &i915->drm;
13621288f9b0SKarthik B S 	unsigned long irqflags;
13631288f9b0SKarthik B S 
13641288f9b0SKarthik B S 	spin_lock_irqsave(&dev->event_lock, irqflags);
13651288f9b0SKarthik B S 
13661288f9b0SKarthik B S 	crtc_state->event = NULL;
13671288f9b0SKarthik B S 
13681288f9b0SKarthik B S 	drm_crtc_send_vblank_event(&crtc->base, e);
13691288f9b0SKarthik B S 
13701288f9b0SKarthik B S 	spin_unlock_irqrestore(&dev->event_lock, irqflags);
13711288f9b0SKarthik B S }
1372277de95eSDaniel Vetter 
137391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
137491d14251STvrtko Ursulin 				     enum pipe pipe)
13755a69b89fSDaniel Vetter {
137691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13772939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13785a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13795a69b89fSDaniel Vetter }
13805a69b89fSDaniel Vetter 
138191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
138291d14251STvrtko Ursulin 				     enum pipe pipe)
1383eba94eb9SDaniel Vetter {
138491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
13852939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)),
13862939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)),
13872939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)),
13882939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)),
13892939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe)));
1390eba94eb9SDaniel Vetter }
13915b3a856bSDaniel Vetter 
139291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
139391d14251STvrtko Ursulin 				      enum pipe pipe)
13945b3a856bSDaniel Vetter {
1395a9c287c9SJani Nikula 	u32 res1, res2;
13960b5c5ed0SDaniel Vetter 
1397373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 3)
13982939eb06SJani Nikula 		res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe));
13990b5c5ed0SDaniel Vetter 	else
14000b5c5ed0SDaniel Vetter 		res1 = 0;
14010b5c5ed0SDaniel Vetter 
1402373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv))
14032939eb06SJani Nikula 		res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe));
14040b5c5ed0SDaniel Vetter 	else
14050b5c5ed0SDaniel Vetter 		res2 = 0;
14065b3a856bSDaniel Vetter 
140791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
14082939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)),
14092939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)),
14102939eb06SJani Nikula 				     intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)),
14110b5c5ed0SDaniel Vetter 				     res1, res2);
14125b3a856bSDaniel Vetter }
14138bf1e9f1SShuang He 
141444d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
141544d9241eSVille Syrjälä {
141644d9241eSVille Syrjälä 	enum pipe pipe;
141744d9241eSVille Syrjälä 
141844d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
14192939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe),
142044d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
142144d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
142244d9241eSVille Syrjälä 
142344d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
142444d9241eSVille Syrjälä 	}
142544d9241eSVille Syrjälä }
142644d9241eSVille Syrjälä 
1427eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
142891d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
14297e231dbeSJesse Barnes {
1430d048a268SVille Syrjälä 	enum pipe pipe;
14317e231dbeSJesse Barnes 
143258ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
14331ca993d2SVille Syrjälä 
14341ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
14351ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
14361ca993d2SVille Syrjälä 		return;
14371ca993d2SVille Syrjälä 	}
14381ca993d2SVille Syrjälä 
1439055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1440f0f59a00SVille Syrjälä 		i915_reg_t reg;
14416b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
144291d181ddSImre Deak 
1443bbb5eebfSDaniel Vetter 		/*
1444bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1445bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1446bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1447bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1448bbb5eebfSDaniel Vetter 		 * handle.
1449bbb5eebfSDaniel Vetter 		 */
14500f239f4cSDaniel Vetter 
14510f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14526b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1453bbb5eebfSDaniel Vetter 
1454bbb5eebfSDaniel Vetter 		switch (pipe) {
1455d048a268SVille Syrjälä 		default:
1456bbb5eebfSDaniel Vetter 		case PIPE_A:
1457bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1458bbb5eebfSDaniel Vetter 			break;
1459bbb5eebfSDaniel Vetter 		case PIPE_B:
1460bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1461bbb5eebfSDaniel Vetter 			break;
14623278f67fSVille Syrjälä 		case PIPE_C:
14633278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14643278f67fSVille Syrjälä 			break;
1465bbb5eebfSDaniel Vetter 		}
1466bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
14676b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1468bbb5eebfSDaniel Vetter 
14696b12ca56SVille Syrjälä 		if (!status_mask)
147091d181ddSImre Deak 			continue;
147191d181ddSImre Deak 
147291d181ddSImre Deak 		reg = PIPESTAT(pipe);
14732939eb06SJani Nikula 		pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask;
14746b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
14757e231dbeSJesse Barnes 
14767e231dbeSJesse Barnes 		/*
14777e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1478132c27c9SVille Syrjälä 		 *
1479132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1480132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1481132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1482132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1483132c27c9SVille Syrjälä 		 * an interrupt is still pending.
14847e231dbeSJesse Barnes 		 */
1485132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
14862939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]);
14872939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, reg, enable_mask);
1488132c27c9SVille Syrjälä 		}
14897e231dbeSJesse Barnes 	}
149058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
14912ecb8ca4SVille Syrjälä }
14922ecb8ca4SVille Syrjälä 
1493eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1494eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1495eb64343cSVille Syrjälä {
1496eb64343cSVille Syrjälä 	enum pipe pipe;
1497eb64343cSVille Syrjälä 
1498eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1499eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1500aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1501eb64343cSVille Syrjälä 
1502eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1503eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1504eb64343cSVille Syrjälä 
1505eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1506eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1507eb64343cSVille Syrjälä 	}
1508eb64343cSVille Syrjälä }
1509eb64343cSVille Syrjälä 
1510eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1511eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1512eb64343cSVille Syrjälä {
1513eb64343cSVille Syrjälä 	bool blc_event = false;
1514eb64343cSVille Syrjälä 	enum pipe pipe;
1515eb64343cSVille Syrjälä 
1516eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1517eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1518aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1519eb64343cSVille Syrjälä 
1520eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1521eb64343cSVille Syrjälä 			blc_event = true;
1522eb64343cSVille Syrjälä 
1523eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1524eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1525eb64343cSVille Syrjälä 
1526eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1527eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1528eb64343cSVille Syrjälä 	}
1529eb64343cSVille Syrjälä 
1530eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1531eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1532eb64343cSVille Syrjälä }
1533eb64343cSVille Syrjälä 
1534eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1535eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1536eb64343cSVille Syrjälä {
1537eb64343cSVille Syrjälä 	bool blc_event = false;
1538eb64343cSVille Syrjälä 	enum pipe pipe;
1539eb64343cSVille Syrjälä 
1540eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1541eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1542aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
1543eb64343cSVille Syrjälä 
1544eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1545eb64343cSVille Syrjälä 			blc_event = true;
1546eb64343cSVille Syrjälä 
1547eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1548eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1549eb64343cSVille Syrjälä 
1550eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1551eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1552eb64343cSVille Syrjälä 	}
1553eb64343cSVille Syrjälä 
1554eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1555eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1556eb64343cSVille Syrjälä 
1557eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1558eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1559eb64343cSVille Syrjälä }
1560eb64343cSVille Syrjälä 
156191d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
15622ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
15632ecb8ca4SVille Syrjälä {
15642ecb8ca4SVille Syrjälä 	enum pipe pipe;
15657e231dbeSJesse Barnes 
1566055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1567fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1568aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
15694356d586SDaniel Vetter 
15706ede6b06SVille Syrjälä 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
15716ede6b06SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
15726ede6b06SVille Syrjälä 
15734356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
157491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
15752d9d2b0bSVille Syrjälä 
15761f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15771f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
157831acc7f5SJesse Barnes 	}
157931acc7f5SJesse Barnes 
1580c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
158191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1582c1874ed7SImre Deak }
1583c1874ed7SImre Deak 
15841ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
158516c6c56bSVille Syrjälä {
15860ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
15870ba7c51aSVille Syrjälä 	int i;
158816c6c56bSVille Syrjälä 
15890ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
15900ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
15910ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
15920ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
15930ba7c51aSVille Syrjälä 	else
15940ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
15950ba7c51aSVille Syrjälä 
15960ba7c51aSVille Syrjälä 	/*
15970ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
15980ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
15990ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
16000ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
16010ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
16020ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
16030ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
16040ba7c51aSVille Syrjälä 	 */
16050ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
16062939eb06SJani Nikula 		u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask;
16070ba7c51aSVille Syrjälä 
16080ba7c51aSVille Syrjälä 		if (tmp == 0)
16090ba7c51aSVille Syrjälä 			return hotplug_status;
16100ba7c51aSVille Syrjälä 
16110ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
16122939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status);
16130ba7c51aSVille Syrjälä 	}
16140ba7c51aSVille Syrjälä 
161548a1b8d4SPankaj Bharadiya 	drm_WARN_ONCE(&dev_priv->drm, 1,
16160ba7c51aSVille Syrjälä 		      "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
16172939eb06SJani Nikula 		      intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
16181ae3c34cSVille Syrjälä 
16191ae3c34cSVille Syrjälä 	return hotplug_status;
16201ae3c34cSVille Syrjälä }
16211ae3c34cSVille Syrjälä 
162291d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
16231ae3c34cSVille Syrjälä 				 u32 hotplug_status)
16241ae3c34cSVille Syrjälä {
16251ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
16260398993bSVille Syrjälä 	u32 hotplug_trigger;
16273ff60f89SOscar Mateo 
16280398993bSVille Syrjälä 	if (IS_G4X(dev_priv) ||
16290398993bSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
16300398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16310398993bSVille Syrjälä 	else
16320398993bSVille Syrjälä 		hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
163316c6c56bSVille Syrjälä 
163458f2cf24SVille Syrjälä 	if (hotplug_trigger) {
1635cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1636cf53902fSRodrigo Vivi 				   hotplug_trigger, hotplug_trigger,
16370398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
1638fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
163958f2cf24SVille Syrjälä 
164091d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
164158f2cf24SVille Syrjälä 	}
1642369712e8SJani Nikula 
16430398993bSVille Syrjälä 	if ((IS_G4X(dev_priv) ||
16440398993bSVille Syrjälä 	     IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
16450398993bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
164691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
164758f2cf24SVille Syrjälä }
164816c6c56bSVille Syrjälä 
1649c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1650c1874ed7SImre Deak {
1651b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
1652c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1653c1874ed7SImre Deak 
16542dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16552dd2a883SImre Deak 		return IRQ_NONE;
16562dd2a883SImre Deak 
16571f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
16589102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
16591f814dacSImre Deak 
16601e1cace9SVille Syrjälä 	do {
16616e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
16622ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
16631ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1664a5e485a9SVille Syrjälä 		u32 ier = 0;
16653ff60f89SOscar Mateo 
16662939eb06SJani Nikula 		gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR);
16672939eb06SJani Nikula 		pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR);
16682939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
1669c1874ed7SImre Deak 
1670c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
16711e1cace9SVille Syrjälä 			break;
1672c1874ed7SImre Deak 
1673c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1674c1874ed7SImre Deak 
1675a5e485a9SVille Syrjälä 		/*
1676a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1677a5e485a9SVille Syrjälä 		 *
1678a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1679a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1680a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1681a5e485a9SVille Syrjälä 		 *
1682a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1683a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1684a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1685a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1686a5e485a9SVille Syrjälä 		 * bits this time around.
1687a5e485a9SVille Syrjälä 		 */
16882939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
16892939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
16902939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
16914a0a0202SVille Syrjälä 
16924a0a0202SVille Syrjälä 		if (gt_iir)
16932939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir);
16944a0a0202SVille Syrjälä 		if (pm_iir)
16952939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir);
16964a0a0202SVille Syrjälä 
16977ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
16981ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
16997ce4d1f2SVille Syrjälä 
17003ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
17013ff60f89SOscar Mateo 		 * signalled in iir */
1702eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
17037ce4d1f2SVille Syrjälä 
1704eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1705eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1706eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1707eef57324SJerome Anand 
17087ce4d1f2SVille Syrjälä 		/*
17097ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17107ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17117ce4d1f2SVille Syrjälä 		 */
17127ce4d1f2SVille Syrjälä 		if (iir)
17132939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17144a0a0202SVille Syrjälä 
17152939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
17162939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
17171ae3c34cSVille Syrjälä 
171852894874SVille Syrjälä 		if (gt_iir)
17192cbc876dSMichał Winiarski 			gen6_gt_irq_handler(to_gt(dev_priv), gt_iir);
172052894874SVille Syrjälä 		if (pm_iir)
17212cbc876dSMichał Winiarski 			gen6_rps_irq_handler(&to_gt(dev_priv)->rps, pm_iir);
172252894874SVille Syrjälä 
17231ae3c34cSVille Syrjälä 		if (hotplug_status)
172491d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
17252ecb8ca4SVille Syrjälä 
172691d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
17271e1cace9SVille Syrjälä 	} while (0);
17287e231dbeSJesse Barnes 
17299c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
17309c6508b9SThomas Gleixner 
17319102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17321f814dacSImre Deak 
17337e231dbeSJesse Barnes 	return ret;
17347e231dbeSJesse Barnes }
17357e231dbeSJesse Barnes 
173643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
173743f328d7SVille Syrjälä {
1738b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
173943f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
174043f328d7SVille Syrjälä 
17412dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17422dd2a883SImre Deak 		return IRQ_NONE;
17432dd2a883SImre Deak 
17441f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17459102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
17461f814dacSImre Deak 
1747579de73bSChris Wilson 	do {
17486e814800SVille Syrjälä 		u32 master_ctl, iir;
17492ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17501ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1751a5e485a9SVille Syrjälä 		u32 ier = 0;
1752a5e485a9SVille Syrjälä 
17532939eb06SJani Nikula 		master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17542939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR);
17553278f67fSVille Syrjälä 
17563278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17578e5fd599SVille Syrjälä 			break;
175843f328d7SVille Syrjälä 
175927b6c122SOscar Mateo 		ret = IRQ_HANDLED;
176027b6c122SOscar Mateo 
1761a5e485a9SVille Syrjälä 		/*
1762a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1763a5e485a9SVille Syrjälä 		 *
1764a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1765a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1766a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1767a5e485a9SVille Syrjälä 		 *
1768a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1769a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1770a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1771a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1772a5e485a9SVille Syrjälä 		 * bits this time around.
1773a5e485a9SVille Syrjälä 		 */
17742939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
17752939eb06SJani Nikula 		ier = intel_uncore_read(&dev_priv->uncore, VLV_IER);
17762939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, 0);
177743f328d7SVille Syrjälä 
17782cbc876dSMichał Winiarski 		gen8_gt_irq_handler(to_gt(dev_priv), master_ctl);
177927b6c122SOscar Mateo 
178027b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
17811ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
178243f328d7SVille Syrjälä 
178327b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
178427b6c122SOscar Mateo 		 * signalled in iir */
1785eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
178643f328d7SVille Syrjälä 
1787eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1788eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
1789eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
1790eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1791eef57324SJerome Anand 
17927ce4d1f2SVille Syrjälä 		/*
17937ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
17947ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
17957ce4d1f2SVille Syrjälä 		 */
17967ce4d1f2SVille Syrjälä 		if (iir)
17972939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir);
17987ce4d1f2SVille Syrjälä 
17992939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, VLV_IER, ier);
18002939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
18011ae3c34cSVille Syrjälä 
18021ae3c34cSVille Syrjälä 		if (hotplug_status)
180391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
18042ecb8ca4SVille Syrjälä 
180591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1806579de73bSChris Wilson 	} while (0);
18073278f67fSVille Syrjälä 
18089c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
18099c6508b9SThomas Gleixner 
18109102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
18111f814dacSImre Deak 
181243f328d7SVille Syrjälä 	return ret;
181343f328d7SVille Syrjälä }
181443f328d7SVille Syrjälä 
181591d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18160398993bSVille Syrjälä 				u32 hotplug_trigger)
1817776ad806SJesse Barnes {
181842db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1819776ad806SJesse Barnes 
18206a39d7c9SJani Nikula 	/*
18216a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
18226a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
18236a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
18246a39d7c9SJani Nikula 	 * errors.
18256a39d7c9SJani Nikula 	 */
18262939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
18276a39d7c9SJani Nikula 	if (!hotplug_trigger) {
18286a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
18296a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
18306a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
18316a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
18326a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
18336a39d7c9SJani Nikula 	}
18346a39d7c9SJani Nikula 
18352939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
18366a39d7c9SJani Nikula 	if (!hotplug_trigger)
18376a39d7c9SJani Nikula 		return;
183813cf5504SDave Airlie 
18390398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
18400398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
18410398993bSVille Syrjälä 			   dev_priv->hotplug.pch_hpd,
1842fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
184340e56410SVille Syrjälä 
184491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1845aaf5ec2eSSonika Jindal }
184691d131d2SDaniel Vetter 
184791d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
184840e56410SVille Syrjälä {
1849d048a268SVille Syrjälä 	enum pipe pipe;
185040e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
185140e56410SVille Syrjälä 
18520398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
185340e56410SVille Syrjälä 
1854cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1855cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1856776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
185700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1858cfc33bf7SVille Syrjälä 			port_name(port));
1859cfc33bf7SVille Syrjälä 	}
1860776ad806SJesse Barnes 
1861ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
186291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1863ce99c256SDaniel Vetter 
1864776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
186591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1866776ad806SJesse Barnes 
1867776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
186800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1869776ad806SJesse Barnes 
1870776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
187100376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1872776ad806SJesse Barnes 
1873776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
187400376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1875776ad806SJesse Barnes 
1876b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK) {
1877055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
187800376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
18799db4a9c7SJesse Barnes 				pipe_name(pipe),
18802939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1881b8b65ccdSAnshuman Gupta 	}
1882776ad806SJesse Barnes 
1883776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
188400376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1885776ad806SJesse Barnes 
1886776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
188700376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm,
188800376ccfSWambui Karuga 			"PCH transcoder CRC error interrupt\n");
1889776ad806SJesse Barnes 
1890776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1891a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
18928664281bSPaulo Zanoni 
18938664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1894a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
18958664281bSPaulo Zanoni }
18968664281bSPaulo Zanoni 
189791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
18988664281bSPaulo Zanoni {
18992939eb06SJani Nikula 	u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT);
19005a69b89fSDaniel Vetter 	enum pipe pipe;
19018664281bSPaulo Zanoni 
1902de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
190300376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
1904de032bf4SPaulo Zanoni 
1905055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19061f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19071f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19088664281bSPaulo Zanoni 
19095a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
191091d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
191191d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
19125a69b89fSDaniel Vetter 			else
191391d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
19145a69b89fSDaniel Vetter 		}
19155a69b89fSDaniel Vetter 	}
19168bf1e9f1SShuang He 
19172939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int);
19188664281bSPaulo Zanoni }
19198664281bSPaulo Zanoni 
192091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
19218664281bSPaulo Zanoni {
19222939eb06SJani Nikula 	u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT);
192345c1cd87SMika Kahola 	enum pipe pipe;
19248664281bSPaulo Zanoni 
1925de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
192600376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1927de032bf4SPaulo Zanoni 
192845c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
192945c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
193045c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
19318664281bSPaulo Zanoni 
19322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int);
1933776ad806SJesse Barnes }
1934776ad806SJesse Barnes 
193591d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
193623e81d69SAdam Jackson {
1937d048a268SVille Syrjälä 	enum pipe pipe;
19386dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1939aaf5ec2eSSonika Jindal 
19400398993bSVille Syrjälä 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
194191d131d2SDaniel Vetter 
1942cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1943cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
194423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
194500376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1946cfc33bf7SVille Syrjälä 			port_name(port));
1947cfc33bf7SVille Syrjälä 	}
194823e81d69SAdam Jackson 
194923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
195091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
195123e81d69SAdam Jackson 
195223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
195391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
195423e81d69SAdam Jackson 
195523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
195600376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
195723e81d69SAdam Jackson 
195823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
195900376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
196023e81d69SAdam Jackson 
1961b8b65ccdSAnshuman Gupta 	if (pch_iir & SDE_FDI_MASK_CPT) {
1962055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
196300376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm, "  pipe %c FDI IIR: 0x%08x\n",
196423e81d69SAdam Jackson 				pipe_name(pipe),
19652939eb06SJani Nikula 				intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe)));
1966b8b65ccdSAnshuman Gupta 	}
19678664281bSPaulo Zanoni 
19688664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
196991d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
197023e81d69SAdam Jackson }
197123e81d69SAdam Jackson 
197258676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
197331604222SAnusha Srivatsa {
1974e76ab2cfSVille Syrjälä 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP;
1975e76ab2cfSVille Syrjälä 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP;
197631604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
197731604222SAnusha Srivatsa 
197831604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
197931604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
198031604222SAnusha Srivatsa 
19812939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
19822939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg);
198331604222SAnusha Srivatsa 
198431604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19850398993bSVille Syrjälä 				   ddi_hotplug_trigger, dig_hotplug_reg,
19860398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
198731604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
198831604222SAnusha Srivatsa 	}
198931604222SAnusha Srivatsa 
199031604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
199131604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
199231604222SAnusha Srivatsa 
19932939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
19942939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg);
199531604222SAnusha Srivatsa 
199631604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
19970398993bSVille Syrjälä 				   tc_hotplug_trigger, dig_hotplug_reg,
19980398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
1999da51e4baSVille Syrjälä 				   icp_tc_port_hotplug_long_detect);
200052dfdba0SLucas De Marchi 	}
200152dfdba0SLucas De Marchi 
200252dfdba0SLucas De Marchi 	if (pin_mask)
200352dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
200452dfdba0SLucas De Marchi 
200552dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
200652dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
200752dfdba0SLucas De Marchi }
200852dfdba0SLucas De Marchi 
200991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
20106dbf30ceSVille Syrjälä {
20116dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20126dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20136dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20146dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20156dbf30ceSVille Syrjälä 
20166dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20176dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20186dbf30ceSVille Syrjälä 
20192939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
20202939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
20216dbf30ceSVille Syrjälä 
2022cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20230398993bSVille Syrjälä 				   hotplug_trigger, dig_hotplug_reg,
20240398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
202574c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
20266dbf30ceSVille Syrjälä 	}
20276dbf30ceSVille Syrjälä 
20286dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20296dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20306dbf30ceSVille Syrjälä 
20312939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
20322939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg);
20336dbf30ceSVille Syrjälä 
2034cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20350398993bSVille Syrjälä 				   hotplug2_trigger, dig_hotplug_reg,
20360398993bSVille Syrjälä 				   dev_priv->hotplug.pch_hpd,
20376dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20386dbf30ceSVille Syrjälä 	}
20396dbf30ceSVille Syrjälä 
20406dbf30ceSVille Syrjälä 	if (pin_mask)
204191d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
20426dbf30ceSVille Syrjälä 
20436dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
204491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
20456dbf30ceSVille Syrjälä }
20466dbf30ceSVille Syrjälä 
204791d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
20480398993bSVille Syrjälä 				u32 hotplug_trigger)
2049c008bc6eSPaulo Zanoni {
2050e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2051e4ce95aaSVille Syrjälä 
20522939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
20532939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2054e4ce95aaSVille Syrjälä 
20550398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
20560398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
20570398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2058e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
205940e56410SVille Syrjälä 
206091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2061e4ce95aaSVille Syrjälä }
2062c008bc6eSPaulo Zanoni 
206391d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
206491d14251STvrtko Ursulin 				    u32 de_iir)
206540e56410SVille Syrjälä {
206640e56410SVille Syrjälä 	enum pipe pipe;
206740e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
206840e56410SVille Syrjälä 
206940e56410SVille Syrjälä 	if (hotplug_trigger)
20700398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
207140e56410SVille Syrjälä 
2072c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
207391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2074c008bc6eSPaulo Zanoni 
2075c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
207691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2077c008bc6eSPaulo Zanoni 
2078c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
207900376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Poison interrupt\n");
2080c008bc6eSPaulo Zanoni 
2081055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2082fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2083aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2084c008bc6eSPaulo Zanoni 
20854bb18054SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
20864bb18054SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
20874bb18054SVille Syrjälä 
208840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20891f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2090c008bc6eSPaulo Zanoni 
209140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
209291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2093c008bc6eSPaulo Zanoni 	}
2094c008bc6eSPaulo Zanoni 
2095c008bc6eSPaulo Zanoni 	/* check event from PCH */
2096c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
20972939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2098c008bc6eSPaulo Zanoni 
209991d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
210091d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2101c008bc6eSPaulo Zanoni 		else
210291d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2103c008bc6eSPaulo Zanoni 
2104c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
21052939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
2106c008bc6eSPaulo Zanoni 	}
2107c008bc6eSPaulo Zanoni 
210893e7e61eSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT)
21092cbc876dSMichał Winiarski 		gen5_rps_irq_handler(&to_gt(dev_priv)->rps);
2110c008bc6eSPaulo Zanoni }
2111c008bc6eSPaulo Zanoni 
211291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
211391d14251STvrtko Ursulin 				    u32 de_iir)
21149719fb98SPaulo Zanoni {
211507d27e20SDamien Lespiau 	enum pipe pipe;
211623bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
211723bb4cb5SVille Syrjälä 
211840e56410SVille Syrjälä 	if (hotplug_trigger)
21190398993bSVille Syrjälä 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
21209719fb98SPaulo Zanoni 
21219719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
212291d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
21239719fb98SPaulo Zanoni 
21249719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
212591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
21269719fb98SPaulo Zanoni 
21279719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
212891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
21299719fb98SPaulo Zanoni 
2130055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
213133ef04faSVille Syrjälä 		if (de_iir & DE_PIPE_VBLANK_IVB(pipe))
2132aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
21332a636e24SVille Syrjälä 
21342a636e24SVille Syrjälä 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
21352a636e24SVille Syrjälä 			flip_done_handler(dev_priv, pipe);
21369719fb98SPaulo Zanoni 	}
21379719fb98SPaulo Zanoni 
21389719fb98SPaulo Zanoni 	/* check event from PCH */
213991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
21402939eb06SJani Nikula 		u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
21419719fb98SPaulo Zanoni 
214291d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
21439719fb98SPaulo Zanoni 
21449719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21452939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir);
21469719fb98SPaulo Zanoni 	}
21479719fb98SPaulo Zanoni }
21489719fb98SPaulo Zanoni 
214972c90f62SOscar Mateo /*
215072c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
215172c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
215272c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
215372c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
215472c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
215572c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
215672c90f62SOscar Mateo  */
21579eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg)
2158b1f14ad0SJesse Barnes {
2159c48a798aSChris Wilson 	struct drm_i915_private *i915 = arg;
2160c48a798aSChris Wilson 	void __iomem * const regs = i915->uncore.regs;
2161f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21620e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2163b1f14ad0SJesse Barnes 
2164c48a798aSChris Wilson 	if (unlikely(!intel_irqs_enabled(i915)))
21652dd2a883SImre Deak 		return IRQ_NONE;
21662dd2a883SImre Deak 
21671f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2168c48a798aSChris Wilson 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
21691f814dacSImre Deak 
2170b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2171c48a798aSChris Wilson 	de_ier = raw_reg_read(regs, DEIER);
2172c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
21730e43406bSChris Wilson 
217444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
217544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
217644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
217744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
217844498aeaSPaulo Zanoni 	 * due to its back queue). */
2179c48a798aSChris Wilson 	if (!HAS_PCH_NOP(i915)) {
2180c48a798aSChris Wilson 		sde_ier = raw_reg_read(regs, SDEIER);
2181c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, 0);
2182ab5c608bSBen Widawsky 	}
218344498aeaSPaulo Zanoni 
218472c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
218572c90f62SOscar Mateo 
2186c48a798aSChris Wilson 	gt_iir = raw_reg_read(regs, GTIIR);
21870e43406bSChris Wilson 	if (gt_iir) {
2188c48a798aSChris Wilson 		raw_reg_write(regs, GTIIR, gt_iir);
2189651e7d48SLucas De Marchi 		if (GRAPHICS_VER(i915) >= 6)
21902cbc876dSMichał Winiarski 			gen6_gt_irq_handler(to_gt(i915), gt_iir);
2191d8fc8a47SPaulo Zanoni 		else
21922cbc876dSMichał Winiarski 			gen5_gt_irq_handler(to_gt(i915), gt_iir);
2193c48a798aSChris Wilson 		ret = IRQ_HANDLED;
21940e43406bSChris Wilson 	}
2195b1f14ad0SJesse Barnes 
2196c48a798aSChris Wilson 	de_iir = raw_reg_read(regs, DEIIR);
21970e43406bSChris Wilson 	if (de_iir) {
2198c48a798aSChris Wilson 		raw_reg_write(regs, DEIIR, de_iir);
2199373abf1aSMatt Roper 		if (DISPLAY_VER(i915) >= 7)
2200c48a798aSChris Wilson 			ivb_display_irq_handler(i915, de_iir);
2201f1af8fc1SPaulo Zanoni 		else
2202c48a798aSChris Wilson 			ilk_display_irq_handler(i915, de_iir);
22030e43406bSChris Wilson 		ret = IRQ_HANDLED;
2204c48a798aSChris Wilson 	}
2205c48a798aSChris Wilson 
2206651e7d48SLucas De Marchi 	if (GRAPHICS_VER(i915) >= 6) {
2207c48a798aSChris Wilson 		u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR);
2208c48a798aSChris Wilson 		if (pm_iir) {
2209c48a798aSChris Wilson 			raw_reg_write(regs, GEN6_PMIIR, pm_iir);
22102cbc876dSMichał Winiarski 			gen6_rps_irq_handler(&to_gt(i915)->rps, pm_iir);
2211c48a798aSChris Wilson 			ret = IRQ_HANDLED;
22120e43406bSChris Wilson 		}
2213f1af8fc1SPaulo Zanoni 	}
2214b1f14ad0SJesse Barnes 
2215c48a798aSChris Wilson 	raw_reg_write(regs, DEIER, de_ier);
2216c48a798aSChris Wilson 	if (sde_ier)
2217c48a798aSChris Wilson 		raw_reg_write(regs, SDEIER, sde_ier);
2218b1f14ad0SJesse Barnes 
22199c6508b9SThomas Gleixner 	pmu_irq_stats(i915, ret);
22209c6508b9SThomas Gleixner 
22211f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2222c48a798aSChris Wilson 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
22231f814dacSImre Deak 
2224b1f14ad0SJesse Barnes 	return ret;
2225b1f14ad0SJesse Barnes }
2226b1f14ad0SJesse Barnes 
222791d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
22280398993bSVille Syrjälä 				u32 hotplug_trigger)
2229d04a492dSShashank Sharma {
2230cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2231d04a492dSShashank Sharma 
22322939eb06SJani Nikula 	dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
22332939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg);
2234d04a492dSShashank Sharma 
22350398993bSVille Syrjälä 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22360398993bSVille Syrjälä 			   hotplug_trigger, dig_hotplug_reg,
22370398993bSVille Syrjälä 			   dev_priv->hotplug.hpd,
2238cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
223940e56410SVille Syrjälä 
224091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2241d04a492dSShashank Sharma }
2242d04a492dSShashank Sharma 
2243121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2244121e758eSDhinakaran Pandiyan {
2245121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2246b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2247b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2248121e758eSDhinakaran Pandiyan 
2249121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2250b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2251b796b971SDhinakaran Pandiyan 
22522939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
22532939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2254121e758eSDhinakaran Pandiyan 
22550398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22560398993bSVille Syrjälä 				   trigger_tc, dig_hotplug_reg,
22570398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2258da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2259121e758eSDhinakaran Pandiyan 	}
2260b796b971SDhinakaran Pandiyan 
2261b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2262b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2263b796b971SDhinakaran Pandiyan 
22642939eb06SJani Nikula 		dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
22652939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2266b796b971SDhinakaran Pandiyan 
22670398993bSVille Syrjälä 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
22680398993bSVille Syrjälä 				   trigger_tbt, dig_hotplug_reg,
22690398993bSVille Syrjälä 				   dev_priv->hotplug.hpd,
2270da51e4baSVille Syrjälä 				   gen11_port_hotplug_long_detect);
2271b796b971SDhinakaran Pandiyan 	}
2272b796b971SDhinakaran Pandiyan 
2273b796b971SDhinakaran Pandiyan 	if (pin_mask)
2274b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2275b796b971SDhinakaran Pandiyan 	else
227600376ccfSWambui Karuga 		drm_err(&dev_priv->drm,
227700376ccfSWambui Karuga 			"Unexpected DE HPD interrupt 0x%08x\n", iir);
2278121e758eSDhinakaran Pandiyan }
2279121e758eSDhinakaran Pandiyan 
22809d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
22819d17210fSLucas De Marchi {
228255523360SLucas De Marchi 	u32 mask;
22839d17210fSLucas De Marchi 
228420fe778fSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
228520fe778fSMatt Roper 		return TGL_DE_PORT_AUX_DDIA |
228620fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIB |
228720fe778fSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
228820fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDID |
228920fe778fSMatt Roper 			XELPD_DE_PORT_AUX_DDIE |
229020fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
229120fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
229220fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
229320fe778fSMatt Roper 			TGL_DE_PORT_AUX_USBC4;
229420fe778fSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 12)
229555523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
229655523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
2297e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_DDIC |
2298e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC1 |
2299e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC2 |
2300e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC3 |
2301e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC4 |
2302e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC5 |
2303e5df52dcSMatt Roper 			TGL_DE_PORT_AUX_USBC6;
2304e5df52dcSMatt Roper 
230555523360SLucas De Marchi 
230655523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
2307373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 9)
23089d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
23099d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
23109d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
23119d17210fSLucas De Marchi 
2312938a8a9aSLucas De Marchi 	if (DISPLAY_VER(dev_priv) == 11) {
2313938a8a9aSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_F;
231455523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
2315938a8a9aSLucas De Marchi 	}
23169d17210fSLucas De Marchi 
23179d17210fSLucas De Marchi 	return mask;
23189d17210fSLucas De Marchi }
23199d17210fSLucas De Marchi 
23205270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
23215270130dSVille Syrjälä {
23221649a4ccSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv))
232399e2d8bcSMatt Roper 		return RKL_DE_PIPE_IRQ_FAULT_ERRORS;
2324373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 11)
2325d506a65dSMatt Roper 		return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2326373abf1aSMatt Roper 	else if (DISPLAY_VER(dev_priv) >= 9)
23275270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
23285270130dSVille Syrjälä 	else
23295270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
23305270130dSVille Syrjälä }
23315270130dSVille Syrjälä 
233246c63d24SJosé Roberto de Souza static void
233346c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2334abd58f01SBen Widawsky {
2335e04f7eceSVille Syrjälä 	bool found = false;
2336e04f7eceSVille Syrjälä 
2337e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_MISC_GSE) {
233891d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2339e04f7eceSVille Syrjälä 		found = true;
2340e04f7eceSVille Syrjälä 	}
2341e04f7eceSVille Syrjälä 
2342e04f7eceSVille Syrjälä 	if (iir & GEN8_DE_EDP_PSR) {
2343b64d6c51SGwan-gyeong Mun 		struct intel_encoder *encoder;
23448241cfbeSJosé Roberto de Souza 		u32 psr_iir;
23458241cfbeSJosé Roberto de Souza 		i915_reg_t iir_reg;
23468241cfbeSJosé Roberto de Souza 
2347a22af61dSJosé Roberto de Souza 		for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2348b64d6c51SGwan-gyeong Mun 			struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2349b64d6c51SGwan-gyeong Mun 
2350373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 12)
2351b64d6c51SGwan-gyeong Mun 				iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder);
23528241cfbeSJosé Roberto de Souza 			else
23538241cfbeSJosé Roberto de Souza 				iir_reg = EDP_PSR_IIR;
23548241cfbeSJosé Roberto de Souza 
23552939eb06SJani Nikula 			psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg);
23562939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir);
23578241cfbeSJosé Roberto de Souza 
23588241cfbeSJosé Roberto de Souza 			if (psr_iir)
23598241cfbeSJosé Roberto de Souza 				found = true;
236054fd3149SDhinakaran Pandiyan 
2361b64d6c51SGwan-gyeong Mun 			intel_psr_irq_handler(intel_dp, psr_iir);
2362b64d6c51SGwan-gyeong Mun 
2363b64d6c51SGwan-gyeong Mun 			/* prior GEN12 only have one EDP PSR */
2364373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) < 12)
2365b64d6c51SGwan-gyeong Mun 				break;
2366b64d6c51SGwan-gyeong Mun 		}
2367e04f7eceSVille Syrjälä 	}
2368e04f7eceSVille Syrjälä 
2369e04f7eceSVille Syrjälä 	if (!found)
237000376ccfSWambui Karuga 		drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2371abd58f01SBen Widawsky }
237246c63d24SJosé Roberto de Souza 
237300acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv,
237400acb329SVandita Kulkarni 					   u32 te_trigger)
237500acb329SVandita Kulkarni {
237600acb329SVandita Kulkarni 	enum pipe pipe = INVALID_PIPE;
237700acb329SVandita Kulkarni 	enum transcoder dsi_trans;
237800acb329SVandita Kulkarni 	enum port port;
237900acb329SVandita Kulkarni 	u32 val, tmp;
238000acb329SVandita Kulkarni 
238100acb329SVandita Kulkarni 	/*
238200acb329SVandita Kulkarni 	 * Incase of dual link, TE comes from DSI_1
238300acb329SVandita Kulkarni 	 * this is to check if dual link is enabled
238400acb329SVandita Kulkarni 	 */
23852939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0));
238600acb329SVandita Kulkarni 	val &= PORT_SYNC_MODE_ENABLE;
238700acb329SVandita Kulkarni 
238800acb329SVandita Kulkarni 	/*
238900acb329SVandita Kulkarni 	 * if dual link is enabled, then read DSI_0
239000acb329SVandita Kulkarni 	 * transcoder registers
239100acb329SVandita Kulkarni 	 */
239200acb329SVandita Kulkarni 	port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ?
239300acb329SVandita Kulkarni 						  PORT_A : PORT_B;
239400acb329SVandita Kulkarni 	dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1;
239500acb329SVandita Kulkarni 
239600acb329SVandita Kulkarni 	/* Check if DSI configured in command mode */
23972939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans));
239800acb329SVandita Kulkarni 	val = val & OP_MODE_MASK;
239900acb329SVandita Kulkarni 
240000acb329SVandita Kulkarni 	if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) {
240100acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n");
240200acb329SVandita Kulkarni 		return;
240300acb329SVandita Kulkarni 	}
240400acb329SVandita Kulkarni 
240500acb329SVandita Kulkarni 	/* Get PIPE for handling VBLANK event */
24062939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans));
240700acb329SVandita Kulkarni 	switch (val & TRANS_DDI_EDP_INPUT_MASK) {
240800acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_A_ON:
240900acb329SVandita Kulkarni 		pipe = PIPE_A;
241000acb329SVandita Kulkarni 		break;
241100acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_B_ONOFF:
241200acb329SVandita Kulkarni 		pipe = PIPE_B;
241300acb329SVandita Kulkarni 		break;
241400acb329SVandita Kulkarni 	case TRANS_DDI_EDP_INPUT_C_ONOFF:
241500acb329SVandita Kulkarni 		pipe = PIPE_C;
241600acb329SVandita Kulkarni 		break;
241700acb329SVandita Kulkarni 	default:
241800acb329SVandita Kulkarni 		drm_err(&dev_priv->drm, "Invalid PIPE\n");
241900acb329SVandita Kulkarni 		return;
242000acb329SVandita Kulkarni 	}
242100acb329SVandita Kulkarni 
242200acb329SVandita Kulkarni 	intel_handle_vblank(dev_priv, pipe);
242300acb329SVandita Kulkarni 
242400acb329SVandita Kulkarni 	/* clear TE in dsi IIR */
242500acb329SVandita Kulkarni 	port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A;
24262939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
24272939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
242800acb329SVandita Kulkarni }
242900acb329SVandita Kulkarni 
2430cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915)
2431cda195f1SVille Syrjälä {
2432373abf1aSMatt Roper 	if (DISPLAY_VER(i915) >= 9)
2433cda195f1SVille Syrjälä 		return GEN9_PIPE_PLANE1_FLIP_DONE;
2434cda195f1SVille Syrjälä 	else
2435cda195f1SVille Syrjälä 		return GEN8_PIPE_PRIMARY_FLIP_DONE;
2436cda195f1SVille Syrjälä }
2437cda195f1SVille Syrjälä 
24388bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv)
24398bcc0840SMatt Roper {
24408bcc0840SMatt Roper 	u32 mask = GEN8_PIPE_FIFO_UNDERRUN;
24418bcc0840SMatt Roper 
24428bcc0840SMatt Roper 	if (DISPLAY_VER(dev_priv) >= 13)
24438bcc0840SMatt Roper 		mask |= XELPD_PIPE_SOFT_UNDERRUN |
24448bcc0840SMatt Roper 			XELPD_PIPE_HARD_UNDERRUN;
24458bcc0840SMatt Roper 
24468bcc0840SMatt Roper 	return mask;
24478bcc0840SMatt Roper }
24488bcc0840SMatt Roper 
244946c63d24SJosé Roberto de Souza static irqreturn_t
245046c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
245146c63d24SJosé Roberto de Souza {
245246c63d24SJosé Roberto de Souza 	irqreturn_t ret = IRQ_NONE;
245346c63d24SJosé Roberto de Souza 	u32 iir;
245446c63d24SJosé Roberto de Souza 	enum pipe pipe;
245546c63d24SJosé Roberto de Souza 
2456a844cfbeSJosé Roberto de Souza 	drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv));
2457a844cfbeSJosé Roberto de Souza 
245846c63d24SJosé Roberto de Souza 	if (master_ctl & GEN8_DE_MISC_IRQ) {
24592939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR);
246046c63d24SJosé Roberto de Souza 		if (iir) {
24612939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir);
246246c63d24SJosé Roberto de Souza 			ret = IRQ_HANDLED;
246346c63d24SJosé Roberto de Souza 			gen8_de_misc_irq_handler(dev_priv, iir);
246446c63d24SJosé Roberto de Souza 		} else {
246500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
246600376ccfSWambui Karuga 				"The master control interrupt lied (DE MISC)!\n");
2467abd58f01SBen Widawsky 		}
246846c63d24SJosé Roberto de Souza 	}
2469abd58f01SBen Widawsky 
2470373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
24712939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR);
2472121e758eSDhinakaran Pandiyan 		if (iir) {
24732939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir);
2474121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2475121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2476121e758eSDhinakaran Pandiyan 		} else {
247700376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
247800376ccfSWambui Karuga 				"The master control interrupt lied, (DE HPD)!\n");
2479121e758eSDhinakaran Pandiyan 		}
2480121e758eSDhinakaran Pandiyan 	}
2481121e758eSDhinakaran Pandiyan 
24826d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
24832939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR);
2484e32192e1STvrtko Ursulin 		if (iir) {
2485d04a492dSShashank Sharma 			bool found = false;
2486cebd87a0SVille Syrjälä 
24872939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir);
24886d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
248988e04703SJesse Barnes 
24909d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
249191d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2492d04a492dSShashank Sharma 				found = true;
2493d04a492dSShashank Sharma 			}
2494d04a492dSShashank Sharma 
249570bfb307SMatt Roper 			if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
24969a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK;
24979a55a620SVille Syrjälä 
24989a55a620SVille Syrjälä 				if (hotplug_trigger) {
24999a55a620SVille Syrjälä 					bxt_hpd_irq_handler(dev_priv, hotplug_trigger);
2500d04a492dSShashank Sharma 					found = true;
2501d04a492dSShashank Sharma 				}
2502e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
25039a55a620SVille Syrjälä 				u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK;
25049a55a620SVille Syrjälä 
25059a55a620SVille Syrjälä 				if (hotplug_trigger) {
25069a55a620SVille Syrjälä 					ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2507e32192e1STvrtko Ursulin 					found = true;
2508e32192e1STvrtko Ursulin 				}
2509e32192e1STvrtko Ursulin 			}
2510d04a492dSShashank Sharma 
251170bfb307SMatt Roper 			if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
251270bfb307SMatt Roper 			    (iir & BXT_DE_PORT_GMBUS)) {
251391d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
25149e63743eSShashank Sharma 				found = true;
25159e63743eSShashank Sharma 			}
25169e63743eSShashank Sharma 
2517373abf1aSMatt Roper 			if (DISPLAY_VER(dev_priv) >= 11) {
25189a55a620SVille Syrjälä 				u32 te_trigger = iir & (DSI0_TE | DSI1_TE);
25199a55a620SVille Syrjälä 
25209a55a620SVille Syrjälä 				if (te_trigger) {
25219a55a620SVille Syrjälä 					gen11_dsi_te_interrupt_handler(dev_priv, te_trigger);
252200acb329SVandita Kulkarni 					found = true;
252300acb329SVandita Kulkarni 				}
252400acb329SVandita Kulkarni 			}
252500acb329SVandita Kulkarni 
2526d04a492dSShashank Sharma 			if (!found)
252700376ccfSWambui Karuga 				drm_err(&dev_priv->drm,
252800376ccfSWambui Karuga 					"Unexpected DE Port interrupt\n");
25296d766f02SDaniel Vetter 		}
253038cc46d7SOscar Mateo 		else
253100376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
253200376ccfSWambui Karuga 				"The master control interrupt lied (DE PORT)!\n");
25336d766f02SDaniel Vetter 	}
25346d766f02SDaniel Vetter 
2535055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2536fd3a4024SDaniel Vetter 		u32 fault_errors;
2537abd58f01SBen Widawsky 
2538c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2539c42664ccSDaniel Vetter 			continue;
2540c42664ccSDaniel Vetter 
25412939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe));
2542e32192e1STvrtko Ursulin 		if (!iir) {
254300376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
254400376ccfSWambui Karuga 				"The master control interrupt lied (DE PIPE)!\n");
2545e32192e1STvrtko Ursulin 			continue;
2546e32192e1STvrtko Ursulin 		}
2547770de83dSDamien Lespiau 
2548e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
25492939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir);
2550e32192e1STvrtko Ursulin 
2551fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2552aca9310aSAnshuman Gupta 			intel_handle_vblank(dev_priv, pipe);
2553abd58f01SBen Widawsky 
2554cda195f1SVille Syrjälä 		if (iir & gen8_de_pipe_flip_done_mask(dev_priv))
25551288f9b0SKarthik B S 			flip_done_handler(dev_priv, pipe);
25561288f9b0SKarthik B S 
2557e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
255891d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25590fbe7870SDaniel Vetter 
25608bcc0840SMatt Roper 		if (iir & gen8_de_pipe_underrun_mask(dev_priv))
2561e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
256238d83c96SDaniel Vetter 
25635270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2564770de83dSDamien Lespiau 		if (fault_errors)
256500376ccfSWambui Karuga 			drm_err(&dev_priv->drm,
256600376ccfSWambui Karuga 				"Fault errors on pipe %c: 0x%08x\n",
256730100f2bSDaniel Vetter 				pipe_name(pipe),
2568e32192e1STvrtko Ursulin 				fault_errors);
2569abd58f01SBen Widawsky 	}
2570abd58f01SBen Widawsky 
257191d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2572266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
257392d03a80SDaniel Vetter 		/*
257492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
257592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
257692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
257792d03a80SDaniel Vetter 		 */
25782939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, SDEIIR);
2579e32192e1STvrtko Ursulin 		if (iir) {
25802939eb06SJani Nikula 			intel_uncore_write(&dev_priv->uncore, SDEIIR, iir);
258192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25826dbf30ceSVille Syrjälä 
258358676af6SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
258458676af6SLucas De Marchi 				icp_irq_handler(dev_priv, iir);
2585c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
258691d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25876dbf30ceSVille Syrjälä 			else
258891d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25892dfb0b81SJani Nikula 		} else {
25902dfb0b81SJani Nikula 			/*
25912dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25922dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25932dfb0b81SJani Nikula 			 */
259400376ccfSWambui Karuga 			drm_dbg(&dev_priv->drm,
259500376ccfSWambui Karuga 				"The master control interrupt lied (SDE)!\n");
25962dfb0b81SJani Nikula 		}
259792d03a80SDaniel Vetter 	}
259892d03a80SDaniel Vetter 
2599f11a0f46STvrtko Ursulin 	return ret;
2600f11a0f46STvrtko Ursulin }
2601f11a0f46STvrtko Ursulin 
26024376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
26034376b9c9SMika Kuoppala {
26044376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
26054376b9c9SMika Kuoppala 
26064376b9c9SMika Kuoppala 	/*
26074376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
26084376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
26094376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
26104376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
26114376b9c9SMika Kuoppala 	 */
26124376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
26134376b9c9SMika Kuoppala }
26144376b9c9SMika Kuoppala 
26154376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
26164376b9c9SMika Kuoppala {
26174376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
26184376b9c9SMika Kuoppala }
26194376b9c9SMika Kuoppala 
2620f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2621f11a0f46STvrtko Ursulin {
2622b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
262325286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2624f11a0f46STvrtko Ursulin 	u32 master_ctl;
2625f11a0f46STvrtko Ursulin 
2626f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2627f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2628f11a0f46STvrtko Ursulin 
26294376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
26304376b9c9SMika Kuoppala 	if (!master_ctl) {
26314376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2632f11a0f46STvrtko Ursulin 		return IRQ_NONE;
26334376b9c9SMika Kuoppala 	}
2634f11a0f46STvrtko Ursulin 
26356cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
26362cbc876dSMichał Winiarski 	gen8_gt_irq_handler(to_gt(dev_priv), master_ctl);
2637f0fd96f5SChris Wilson 
2638f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2639f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
26409102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
264155ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
26429102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2643f0fd96f5SChris Wilson 	}
2644f11a0f46STvrtko Ursulin 
26454376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2646abd58f01SBen Widawsky 
26479c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
26489c6508b9SThomas Gleixner 
264955ef72f2SChris Wilson 	return IRQ_HANDLED;
2650abd58f01SBen Widawsky }
2651abd58f01SBen Widawsky 
265251951ae7SMika Kuoppala static u32
26539b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2654df0d28c1SDhinakaran Pandiyan {
26559b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
26567a909383SChris Wilson 	u32 iir;
2657df0d28c1SDhinakaran Pandiyan 
2658df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
26597a909383SChris Wilson 		return 0;
2660df0d28c1SDhinakaran Pandiyan 
26617a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
26627a909383SChris Wilson 	if (likely(iir))
26637a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
26647a909383SChris Wilson 
26657a909383SChris Wilson 	return iir;
2666df0d28c1SDhinakaran Pandiyan }
2667df0d28c1SDhinakaran Pandiyan 
2668df0d28c1SDhinakaran Pandiyan static void
26699b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2670df0d28c1SDhinakaran Pandiyan {
2671df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
26729b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
2673df0d28c1SDhinakaran Pandiyan }
2674df0d28c1SDhinakaran Pandiyan 
267581067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
267681067b71SMika Kuoppala {
267781067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
267881067b71SMika Kuoppala 
267981067b71SMika Kuoppala 	/*
268081067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
268181067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
268281067b71SMika Kuoppala 	 * New indications can and will light up during processing,
268381067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
268481067b71SMika Kuoppala 	 */
268581067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
268681067b71SMika Kuoppala }
268781067b71SMika Kuoppala 
268881067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
268981067b71SMika Kuoppala {
269081067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
269181067b71SMika Kuoppala }
269281067b71SMika Kuoppala 
2693a3265d85SMatt Roper static void
2694a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915)
2695a3265d85SMatt Roper {
2696a3265d85SMatt Roper 	void __iomem * const regs = i915->uncore.regs;
2697a3265d85SMatt Roper 	const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2698a3265d85SMatt Roper 
2699a3265d85SMatt Roper 	disable_rpm_wakeref_asserts(&i915->runtime_pm);
2700a3265d85SMatt Roper 	/*
2701a3265d85SMatt Roper 	 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2702a3265d85SMatt Roper 	 * for the display related bits.
2703a3265d85SMatt Roper 	 */
2704a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2705a3265d85SMatt Roper 	gen8_de_irq_handler(i915, disp_ctl);
2706a3265d85SMatt Roper 	raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2707a3265d85SMatt Roper 		      GEN11_DISPLAY_IRQ_ENABLE);
2708a3265d85SMatt Roper 
2709a3265d85SMatt Roper 	enable_rpm_wakeref_asserts(&i915->runtime_pm);
2710a3265d85SMatt Roper }
2711a3265d85SMatt Roper 
271222e26af7SPaulo Zanoni static irqreturn_t gen11_irq_handler(int irq, void *arg)
271351951ae7SMika Kuoppala {
271422e26af7SPaulo Zanoni 	struct drm_i915_private *i915 = arg;
271525286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
27162cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
271751951ae7SMika Kuoppala 	u32 master_ctl;
2718df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
271951951ae7SMika Kuoppala 
272051951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
272151951ae7SMika Kuoppala 		return IRQ_NONE;
272251951ae7SMika Kuoppala 
272322e26af7SPaulo Zanoni 	master_ctl = gen11_master_intr_disable(regs);
272481067b71SMika Kuoppala 	if (!master_ctl) {
272522e26af7SPaulo Zanoni 		gen11_master_intr_enable(regs);
272651951ae7SMika Kuoppala 		return IRQ_NONE;
272781067b71SMika Kuoppala 	}
272851951ae7SMika Kuoppala 
27296cc32f15SChris Wilson 	/* Find, queue (onto bottom-halves), then clear each source */
27309b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
273151951ae7SMika Kuoppala 
273251951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2733a3265d85SMatt Roper 	if (master_ctl & GEN11_DISPLAY_IRQ)
2734a3265d85SMatt Roper 		gen11_display_irq_handler(i915);
273551951ae7SMika Kuoppala 
27369b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2737df0d28c1SDhinakaran Pandiyan 
273822e26af7SPaulo Zanoni 	gen11_master_intr_enable(regs);
273951951ae7SMika Kuoppala 
27409b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2741df0d28c1SDhinakaran Pandiyan 
27429c6508b9SThomas Gleixner 	pmu_irq_stats(i915, IRQ_HANDLED);
27439c6508b9SThomas Gleixner 
274451951ae7SMika Kuoppala 	return IRQ_HANDLED;
274551951ae7SMika Kuoppala }
274651951ae7SMika Kuoppala 
274722e26af7SPaulo Zanoni static inline u32 dg1_master_intr_disable(void __iomem * const regs)
274897b492f5SLucas De Marchi {
274997b492f5SLucas De Marchi 	u32 val;
275097b492f5SLucas De Marchi 
275197b492f5SLucas De Marchi 	/* First disable interrupts */
275222e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, 0);
275397b492f5SLucas De Marchi 
275497b492f5SLucas De Marchi 	/* Get the indication levels and ack the master unit */
275522e26af7SPaulo Zanoni 	val = raw_reg_read(regs, DG1_MSTR_TILE_INTR);
275697b492f5SLucas De Marchi 	if (unlikely(!val))
275797b492f5SLucas De Marchi 		return 0;
275897b492f5SLucas De Marchi 
275922e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, val);
276097b492f5SLucas De Marchi 
276197b492f5SLucas De Marchi 	return val;
276297b492f5SLucas De Marchi }
276397b492f5SLucas De Marchi 
276497b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs)
276597b492f5SLucas De Marchi {
276622e26af7SPaulo Zanoni 	raw_reg_write(regs, DG1_MSTR_TILE_INTR, DG1_MSTR_IRQ);
276797b492f5SLucas De Marchi }
276897b492f5SLucas De Marchi 
276997b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg)
277097b492f5SLucas De Marchi {
277122e26af7SPaulo Zanoni 	struct drm_i915_private * const i915 = arg;
27722cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(i915);
2773fd4d7904SPaulo Zanoni 	void __iomem * const regs = gt->uncore->regs;
277422e26af7SPaulo Zanoni 	u32 master_tile_ctl, master_ctl;
277522e26af7SPaulo Zanoni 	u32 gu_misc_iir;
277622e26af7SPaulo Zanoni 
277722e26af7SPaulo Zanoni 	if (!intel_irqs_enabled(i915))
277822e26af7SPaulo Zanoni 		return IRQ_NONE;
277922e26af7SPaulo Zanoni 
278022e26af7SPaulo Zanoni 	master_tile_ctl = dg1_master_intr_disable(regs);
278122e26af7SPaulo Zanoni 	if (!master_tile_ctl) {
278222e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
278322e26af7SPaulo Zanoni 		return IRQ_NONE;
278422e26af7SPaulo Zanoni 	}
278522e26af7SPaulo Zanoni 
278622e26af7SPaulo Zanoni 	/* FIXME: we only support tile 0 for now. */
278722e26af7SPaulo Zanoni 	if (master_tile_ctl & DG1_MSTR_TILE(0)) {
278822e26af7SPaulo Zanoni 		master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
278922e26af7SPaulo Zanoni 		raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, master_ctl);
279022e26af7SPaulo Zanoni 	} else {
279122e26af7SPaulo Zanoni 		DRM_ERROR("Tile not supported: 0x%08x\n", master_tile_ctl);
279222e26af7SPaulo Zanoni 		dg1_master_intr_enable(regs);
279322e26af7SPaulo Zanoni 		return IRQ_NONE;
279422e26af7SPaulo Zanoni 	}
279522e26af7SPaulo Zanoni 
279622e26af7SPaulo Zanoni 	gen11_gt_irq_handler(gt, master_ctl);
279722e26af7SPaulo Zanoni 
279822e26af7SPaulo Zanoni 	if (master_ctl & GEN11_DISPLAY_IRQ)
279922e26af7SPaulo Zanoni 		gen11_display_irq_handler(i915);
280022e26af7SPaulo Zanoni 
280122e26af7SPaulo Zanoni 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
280222e26af7SPaulo Zanoni 
280322e26af7SPaulo Zanoni 	dg1_master_intr_enable(regs);
280422e26af7SPaulo Zanoni 
280522e26af7SPaulo Zanoni 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
280622e26af7SPaulo Zanoni 
280722e26af7SPaulo Zanoni 	pmu_irq_stats(i915, IRQ_HANDLED);
280822e26af7SPaulo Zanoni 
280922e26af7SPaulo Zanoni 	return IRQ_HANDLED;
281097b492f5SLucas De Marchi }
281197b492f5SLucas De Marchi 
281242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
281342f52ef8SKeith Packard  * we use as a pipe index
281442f52ef8SKeith Packard  */
281508fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
28160a3e67a4SJesse Barnes {
281708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
281808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2819e9d21d7fSKeith Packard 	unsigned long irqflags;
282071e0ffa5SJesse Barnes 
28211ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
282286e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
282386e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
282486e83e35SChris Wilson 
282586e83e35SChris Wilson 	return 0;
282686e83e35SChris Wilson }
282786e83e35SChris Wilson 
28287d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc)
2829d938da6bSVille Syrjälä {
283008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2831d938da6bSVille Syrjälä 
28327d423af9SVille Syrjälä 	/*
28337d423af9SVille Syrjälä 	 * Vblank interrupts fail to wake the device up from C2+.
28347d423af9SVille Syrjälä 	 * Disabling render clock gating during C-states avoids
28357d423af9SVille Syrjälä 	 * the problem. There is a small power cost so we do this
28367d423af9SVille Syrjälä 	 * only when vblank interrupts are actually enabled.
28377d423af9SVille Syrjälä 	 */
28387d423af9SVille Syrjälä 	if (dev_priv->vblank_enabled++ == 0)
28392939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2840d938da6bSVille Syrjälä 
284108fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
2842d938da6bSVille Syrjälä }
2843d938da6bSVille Syrjälä 
284408fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
284586e83e35SChris Wilson {
284608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
284708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
284886e83e35SChris Wilson 	unsigned long irqflags;
284986e83e35SChris Wilson 
285086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28517c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2852755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28531ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28548692d00eSChris Wilson 
28550a3e67a4SJesse Barnes 	return 0;
28560a3e67a4SJesse Barnes }
28570a3e67a4SJesse Barnes 
285808fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
2859f796cf8fSJesse Barnes {
286008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
286108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2862f796cf8fSJesse Barnes 	unsigned long irqflags;
2863373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
286486e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2865f796cf8fSJesse Barnes 
2866f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2867fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2868b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2869b1f14ad0SJesse Barnes 
28702e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
28712e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
28722e8bf223SDhinakaran Pandiyan 	 */
28732e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
287408fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
28752e8bf223SDhinakaran Pandiyan 
2876b1f14ad0SJesse Barnes 	return 0;
2877b1f14ad0SJesse Barnes }
2878b1f14ad0SJesse Barnes 
28799c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc,
28809c9e97c4SVandita Kulkarni 				   bool enable)
28819c9e97c4SVandita Kulkarni {
28829c9e97c4SVandita Kulkarni 	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
28839c9e97c4SVandita Kulkarni 	enum port port;
28849c9e97c4SVandita Kulkarni 	u32 tmp;
28859c9e97c4SVandita Kulkarni 
28869c9e97c4SVandita Kulkarni 	if (!(intel_crtc->mode_flags &
28879c9e97c4SVandita Kulkarni 	    (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0)))
28889c9e97c4SVandita Kulkarni 		return false;
28899c9e97c4SVandita Kulkarni 
28909c9e97c4SVandita Kulkarni 	/* for dual link cases we consider TE from slave */
28919c9e97c4SVandita Kulkarni 	if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1)
28929c9e97c4SVandita Kulkarni 		port = PORT_B;
28939c9e97c4SVandita Kulkarni 	else
28949c9e97c4SVandita Kulkarni 		port = PORT_A;
28959c9e97c4SVandita Kulkarni 
28962939eb06SJani Nikula 	tmp =  intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port));
28979c9e97c4SVandita Kulkarni 	if (enable)
28989c9e97c4SVandita Kulkarni 		tmp &= ~DSI_TE_EVENT;
28999c9e97c4SVandita Kulkarni 	else
29009c9e97c4SVandita Kulkarni 		tmp |= DSI_TE_EVENT;
29019c9e97c4SVandita Kulkarni 
29022939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp);
29039c9e97c4SVandita Kulkarni 
29042939eb06SJani Nikula 	tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port));
29052939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp);
29069c9e97c4SVandita Kulkarni 
29079c9e97c4SVandita Kulkarni 	return true;
29089c9e97c4SVandita Kulkarni }
29099c9e97c4SVandita Kulkarni 
2910f15f01a7SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *_crtc)
2911abd58f01SBen Widawsky {
2912f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
2913f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2914f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
2915abd58f01SBen Widawsky 	unsigned long irqflags;
2916abd58f01SBen Widawsky 
2917f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, true))
29189c9e97c4SVandita Kulkarni 		return 0;
29199c9e97c4SVandita Kulkarni 
2920abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2921013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2922abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2923013d3752SVille Syrjälä 
29242e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
29252e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
29262e8bf223SDhinakaran Pandiyan 	 */
29272e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
2928f15f01a7SVille Syrjälä 		drm_crtc_vblank_restore(&crtc->base);
29292e8bf223SDhinakaran Pandiyan 
2930abd58f01SBen Widawsky 	return 0;
2931abd58f01SBen Widawsky }
2932abd58f01SBen Widawsky 
293342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
293442f52ef8SKeith Packard  * we use as a pipe index
293542f52ef8SKeith Packard  */
293608fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
293786e83e35SChris Wilson {
293808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
293908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
294086e83e35SChris Wilson 	unsigned long irqflags;
294186e83e35SChris Wilson 
294286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
294386e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
294486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
294586e83e35SChris Wilson }
294686e83e35SChris Wilson 
29477d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc)
2948d938da6bSVille Syrjälä {
294908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2950d938da6bSVille Syrjälä 
295108fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
2952d938da6bSVille Syrjälä 
29537d423af9SVille Syrjälä 	if (--dev_priv->vblank_enabled == 0)
29542939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2955d938da6bSVille Syrjälä }
2956d938da6bSVille Syrjälä 
295708fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
29580a3e67a4SJesse Barnes {
295908fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
296008fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2961e9d21d7fSKeith Packard 	unsigned long irqflags;
29620a3e67a4SJesse Barnes 
29631ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29647c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2965755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29661ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29670a3e67a4SJesse Barnes }
29680a3e67a4SJesse Barnes 
296908fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
2970f796cf8fSJesse Barnes {
297108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
297208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2973f796cf8fSJesse Barnes 	unsigned long irqflags;
2974373abf1aSMatt Roper 	u32 bit = DISPLAY_VER(dev_priv) >= 7 ?
297586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2976f796cf8fSJesse Barnes 
2977f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2978fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2979b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2980b1f14ad0SJesse Barnes }
2981b1f14ad0SJesse Barnes 
2982f15f01a7SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *_crtc)
2983abd58f01SBen Widawsky {
2984f15f01a7SVille Syrjälä 	struct intel_crtc *crtc = to_intel_crtc(_crtc);
2985f15f01a7SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2986f15f01a7SVille Syrjälä 	enum pipe pipe = crtc->pipe;
2987abd58f01SBen Widawsky 	unsigned long irqflags;
2988abd58f01SBen Widawsky 
2989f15f01a7SVille Syrjälä 	if (gen11_dsi_configure_te(crtc, false))
29909c9e97c4SVandita Kulkarni 		return;
29919c9e97c4SVandita Kulkarni 
2992abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2993013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2994abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2995abd58f01SBen Widawsky }
2996abd58f01SBen Widawsky 
2997b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
299891738a95SPaulo Zanoni {
2999b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3000b16b2a2fSPaulo Zanoni 
30016e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
300291738a95SPaulo Zanoni 		return;
300391738a95SPaulo Zanoni 
3004b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3005105b122eSPaulo Zanoni 
30066e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
30072939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff);
3008622364b6SPaulo Zanoni }
3009105b122eSPaulo Zanoni 
301070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
301170591a41SVille Syrjälä {
3012b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3013b16b2a2fSPaulo Zanoni 
301471b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3015f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
301671b8b41dSVille Syrjälä 	else
30177d938bc0SVille Syrjälä 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_VLV);
301871b8b41dSVille Syrjälä 
3019ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
30202939eb06SJani Nikula 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
302170591a41SVille Syrjälä 
302244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
302370591a41SVille Syrjälä 
3024b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
30258bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
302670591a41SVille Syrjälä }
302770591a41SVille Syrjälä 
30288bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
30298bb61306SVille Syrjälä {
3030b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3031b16b2a2fSPaulo Zanoni 
30328bb61306SVille Syrjälä 	u32 pipestat_mask;
30339ab981f2SVille Syrjälä 	u32 enable_mask;
30348bb61306SVille Syrjälä 	enum pipe pipe;
30358bb61306SVille Syrjälä 
3036842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
30378bb61306SVille Syrjälä 
30388bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30398bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30408bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30418bb61306SVille Syrjälä 
30429ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30438bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3044ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3045ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3046ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3047ebf5f921SVille Syrjälä 
30488bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3049ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3050ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30516b7eafc1SVille Syrjälä 
305248a1b8d4SPankaj Bharadiya 	drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
30536b7eafc1SVille Syrjälä 
30549ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30558bb61306SVille Syrjälä 
3056b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
30578bb61306SVille Syrjälä }
30588bb61306SVille Syrjälä 
30598bb61306SVille Syrjälä /* drm_dma.h hooks
30608bb61306SVille Syrjälä */
30619eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv)
30628bb61306SVille Syrjälä {
3063b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
30648bb61306SVille Syrjälä 
3065b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3066e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3067e44adb5dSChris Wilson 
3068651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) == 7)
3069f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
30708bb61306SVille Syrjälä 
3071fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3072f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3073f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3074fc340442SDaniel Vetter 	}
3075fc340442SDaniel Vetter 
30762cbc876dSMichał Winiarski 	gen5_gt_irq_reset(to_gt(dev_priv));
30778bb61306SVille Syrjälä 
3078b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30798bb61306SVille Syrjälä }
30808bb61306SVille Syrjälä 
3081b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
30827e231dbeSJesse Barnes {
30832939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0);
30842939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
308534c7b8a7SVille Syrjälä 
30862cbc876dSMichał Winiarski 	gen5_gt_irq_reset(to_gt(dev_priv));
30877e231dbeSJesse Barnes 
3088ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30899918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
309070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3091ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30927e231dbeSJesse Barnes }
30937e231dbeSJesse Barnes 
3094a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv)
3095abd58f01SBen Widawsky {
3096b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3097d048a268SVille Syrjälä 	enum pipe pipe;
3098abd58f01SBen Widawsky 
3099a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3100a844cfbeSJosé Roberto de Souza 		return;
3101abd58f01SBen Widawsky 
3102f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3103f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3104e04f7eceSVille Syrjälä 
3105055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3106f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3107813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3108b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3109abd58f01SBen Widawsky 
3110b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3111b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3112a844cfbeSJosé Roberto de Souza }
3113a844cfbeSJosé Roberto de Souza 
3114a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3115a844cfbeSJosé Roberto de Souza {
3116a844cfbeSJosé Roberto de Souza 	struct intel_uncore *uncore = &dev_priv->uncore;
3117a844cfbeSJosé Roberto de Souza 
3118a844cfbeSJosé Roberto de Souza 	gen8_master_intr_disable(dev_priv->uncore.regs);
3119a844cfbeSJosé Roberto de Souza 
31202cbc876dSMichał Winiarski 	gen8_gt_irq_reset(to_gt(dev_priv));
3121a844cfbeSJosé Roberto de Souza 	gen8_display_irq_reset(dev_priv);
3122b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3123abd58f01SBen Widawsky 
31246e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3125b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
312659b7cb44STejas Upadhyay 
3127abd58f01SBen Widawsky }
3128abd58f01SBen Widawsky 
3129a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
313051951ae7SMika Kuoppala {
3131b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3132d048a268SVille Syrjälä 	enum pipe pipe;
3133562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3134562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
313551951ae7SMika Kuoppala 
3136a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3137a844cfbeSJosé Roberto de Souza 		return;
3138a844cfbeSJosé Roberto de Souza 
3139f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
314051951ae7SMika Kuoppala 
3141373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
31428241cfbeSJosé Roberto de Souza 		enum transcoder trans;
31438241cfbeSJosé Roberto de Souza 
3144562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
31458241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
31468241cfbeSJosé Roberto de Souza 
31478241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
31488241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
31498241cfbeSJosé Roberto de Souza 				continue;
31508241cfbeSJosé Roberto de Souza 
31518241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
31528241cfbeSJosé Roberto de Souza 			intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
31538241cfbeSJosé Roberto de Souza 		}
31548241cfbeSJosé Roberto de Souza 	} else {
3155f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3156f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
31578241cfbeSJosé Roberto de Souza 	}
315862819dfdSJosé Roberto de Souza 
315951951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
316051951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
316151951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3162b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
316351951ae7SMika Kuoppala 
3164b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3165b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3166b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
316731604222SAnusha Srivatsa 
316829b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3169b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
317051951ae7SMika Kuoppala }
317151951ae7SMika Kuoppala 
3172a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv)
3173a3265d85SMatt Roper {
31742cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3175fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
3176a3265d85SMatt Roper 
3177a3265d85SMatt Roper 	gen11_master_intr_disable(dev_priv->uncore.regs);
3178a3265d85SMatt Roper 
3179fd4d7904SPaulo Zanoni 	gen11_gt_irq_reset(gt);
3180a3265d85SMatt Roper 	gen11_display_irq_reset(dev_priv);
3181a3265d85SMatt Roper 
3182a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3183a3265d85SMatt Roper 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3184a3265d85SMatt Roper }
3185a3265d85SMatt Roper 
318622e26af7SPaulo Zanoni static void dg1_irq_reset(struct drm_i915_private *dev_priv)
318722e26af7SPaulo Zanoni {
31882cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3189fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
319022e26af7SPaulo Zanoni 
319122e26af7SPaulo Zanoni 	dg1_master_intr_disable(dev_priv->uncore.regs);
319222e26af7SPaulo Zanoni 
3193fd4d7904SPaulo Zanoni 	gen11_gt_irq_reset(gt);
319422e26af7SPaulo Zanoni 	gen11_display_irq_reset(dev_priv);
319522e26af7SPaulo Zanoni 
319622e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
319722e26af7SPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
319822e26af7SPaulo Zanoni }
319922e26af7SPaulo Zanoni 
32004c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3201001bd2cbSImre Deak 				     u8 pipe_mask)
3202d49bdb0eSPaulo Zanoni {
3203b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32048bcc0840SMatt Roper 	u32 extra_ier = GEN8_PIPE_VBLANK |
32058bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3206cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
32076831f3e3SVille Syrjälä 	enum pipe pipe;
3208d49bdb0eSPaulo Zanoni 
320913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
32109dfe2e3aSImre Deak 
32119dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
32129dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
32139dfe2e3aSImre Deak 		return;
32149dfe2e3aSImre Deak 	}
32159dfe2e3aSImre Deak 
32166831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3217b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
32186831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
32196831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
32209dfe2e3aSImre Deak 
322113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3222d49bdb0eSPaulo Zanoni }
3223d49bdb0eSPaulo Zanoni 
3224aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3225001bd2cbSImre Deak 				     u8 pipe_mask)
3226aae8ba84SVille Syrjälä {
3227b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
32286831f3e3SVille Syrjälä 	enum pipe pipe;
32296831f3e3SVille Syrjälä 
3230aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32319dfe2e3aSImre Deak 
32329dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
32339dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
32349dfe2e3aSImre Deak 		return;
32359dfe2e3aSImre Deak 	}
32369dfe2e3aSImre Deak 
32376831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3238b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
32399dfe2e3aSImre Deak 
3240aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3241aae8ba84SVille Syrjälä 
3242aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3243315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3244aae8ba84SVille Syrjälä }
3245aae8ba84SVille Syrjälä 
3246b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
324743f328d7SVille Syrjälä {
3248b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
324943f328d7SVille Syrjälä 
32502939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0);
32512939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
325243f328d7SVille Syrjälä 
32532cbc876dSMichał Winiarski 	gen8_gt_irq_reset(to_gt(dev_priv));
325443f328d7SVille Syrjälä 
3255b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
325643f328d7SVille Syrjälä 
3257ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32589918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
325970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3260ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
326143f328d7SVille Syrjälä }
326243f328d7SVille Syrjälä 
32632ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915,
32642ea63927SVille Syrjälä 			       enum hpd_pin pin)
32652ea63927SVille Syrjälä {
32662ea63927SVille Syrjälä 	switch (pin) {
32672ea63927SVille Syrjälä 	case HPD_PORT_A:
32682ea63927SVille Syrjälä 		/*
32692ea63927SVille Syrjälä 		 * When CPU and PCH are on the same package, port A
32702ea63927SVille Syrjälä 		 * HPD must be enabled in both north and south.
32712ea63927SVille Syrjälä 		 */
32722ea63927SVille Syrjälä 		return HAS_PCH_LPT_LP(i915) ?
32732ea63927SVille Syrjälä 			PORTA_HOTPLUG_ENABLE : 0;
32742ea63927SVille Syrjälä 	case HPD_PORT_B:
32752ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE |
32762ea63927SVille Syrjälä 			PORTB_PULSE_DURATION_2ms;
32772ea63927SVille Syrjälä 	case HPD_PORT_C:
32782ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE |
32792ea63927SVille Syrjälä 			PORTC_PULSE_DURATION_2ms;
32802ea63927SVille Syrjälä 	case HPD_PORT_D:
32812ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE |
32822ea63927SVille Syrjälä 			PORTD_PULSE_DURATION_2ms;
32832ea63927SVille Syrjälä 	default:
32842ea63927SVille Syrjälä 		return 0;
32852ea63927SVille Syrjälä 	}
32862ea63927SVille Syrjälä }
32872ea63927SVille Syrjälä 
32881a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
32891a56b1a2SImre Deak {
32901a56b1a2SImre Deak 	u32 hotplug;
32911a56b1a2SImre Deak 
32921a56b1a2SImre Deak 	/*
32931a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32941a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
32951a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
32961a56b1a2SImre Deak 	 */
32972939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
32982ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
32992ea63927SVille Syrjälä 		     PORTB_HOTPLUG_ENABLE |
33002ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
33012ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE |
33022ea63927SVille Syrjälä 		     PORTB_PULSE_DURATION_MASK |
33031a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
33041a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
33052ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables);
33062939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
33071a56b1a2SImre Deak }
33081a56b1a2SImre Deak 
330991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
331082a28bcfSDaniel Vetter {
33111a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
331282a28bcfSDaniel Vetter 
33130398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33146d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
331582a28bcfSDaniel Vetter 
3316fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
331782a28bcfSDaniel Vetter 
33181a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
33196dbf30ceSVille Syrjälä }
332026951cafSXiong Zhang 
33212ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915,
33222ea63927SVille Syrjälä 				   enum hpd_pin pin)
33232ea63927SVille Syrjälä {
33242ea63927SVille Syrjälä 	switch (pin) {
33252ea63927SVille Syrjälä 	case HPD_PORT_A:
33262ea63927SVille Syrjälä 	case HPD_PORT_B:
33272ea63927SVille Syrjälä 	case HPD_PORT_C:
33282ea63927SVille Syrjälä 	case HPD_PORT_D:
33292ea63927SVille Syrjälä 		return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin);
33302ea63927SVille Syrjälä 	default:
33312ea63927SVille Syrjälä 		return 0;
33322ea63927SVille Syrjälä 	}
33332ea63927SVille Syrjälä }
33342ea63927SVille Syrjälä 
33352ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915,
33362ea63927SVille Syrjälä 				  enum hpd_pin pin)
33372ea63927SVille Syrjälä {
33382ea63927SVille Syrjälä 	switch (pin) {
33392ea63927SVille Syrjälä 	case HPD_PORT_TC1:
33402ea63927SVille Syrjälä 	case HPD_PORT_TC2:
33412ea63927SVille Syrjälä 	case HPD_PORT_TC3:
33422ea63927SVille Syrjälä 	case HPD_PORT_TC4:
33432ea63927SVille Syrjälä 	case HPD_PORT_TC5:
33442ea63927SVille Syrjälä 	case HPD_PORT_TC6:
33452ea63927SVille Syrjälä 		return ICP_TC_HPD_ENABLE(pin);
33462ea63927SVille Syrjälä 	default:
33472ea63927SVille Syrjälä 		return 0;
33482ea63927SVille Syrjälä 	}
33492ea63927SVille Syrjälä }
33502ea63927SVille Syrjälä 
33512ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv)
335231604222SAnusha Srivatsa {
335331604222SAnusha Srivatsa 	u32 hotplug;
335431604222SAnusha Srivatsa 
33552939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI);
33562ea63927SVille Syrjälä 	hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) |
33572ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) |
33582ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) |
33592ea63927SVille Syrjälä 		     SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D));
33602ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables);
33612939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug);
336231604222SAnusha Srivatsa }
3363815f4ef2SVille Syrjälä 
33642ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3365815f4ef2SVille Syrjälä {
3366815f4ef2SVille Syrjälä 	u32 hotplug;
3367815f4ef2SVille Syrjälä 
33682939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC);
33692ea63927SVille Syrjälä 	hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) |
33702ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC2) |
33712ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC3) |
33722ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC4) |
33732ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC5) |
33742ea63927SVille Syrjälä 		     ICP_TC_HPD_ENABLE(HPD_PORT_TC6));
33752ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables);
33762939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug);
33778ef7e340SMatt Roper }
337831604222SAnusha Srivatsa 
33792ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
338031604222SAnusha Srivatsa {
338131604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
338231604222SAnusha Srivatsa 
33830398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
33846d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
338531604222SAnusha Srivatsa 
3386f619e516SAnusha Srivatsa 	if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP)
33872939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3388f49108d0SMatt Roper 
338931604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
339031604222SAnusha Srivatsa 
33912ea63927SVille Syrjälä 	icp_ddi_hpd_detection_setup(dev_priv);
33922ea63927SVille Syrjälä 	icp_tc_hpd_detection_setup(dev_priv);
339352dfdba0SLucas De Marchi }
339452dfdba0SLucas De Marchi 
33952ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915,
33962ea63927SVille Syrjälä 				 enum hpd_pin pin)
33978ef7e340SMatt Roper {
33982ea63927SVille Syrjälä 	switch (pin) {
33992ea63927SVille Syrjälä 	case HPD_PORT_TC1:
34002ea63927SVille Syrjälä 	case HPD_PORT_TC2:
34012ea63927SVille Syrjälä 	case HPD_PORT_TC3:
34022ea63927SVille Syrjälä 	case HPD_PORT_TC4:
34032ea63927SVille Syrjälä 	case HPD_PORT_TC5:
34042ea63927SVille Syrjälä 	case HPD_PORT_TC6:
34052ea63927SVille Syrjälä 		return GEN11_HOTPLUG_CTL_ENABLE(pin);
34062ea63927SVille Syrjälä 	default:
34072ea63927SVille Syrjälä 		return 0;
340831604222SAnusha Srivatsa 	}
3409943682e3SMatt Roper }
3410943682e3SMatt Roper 
3411229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv)
3412229f31e2SLucas De Marchi {
3413b18c1eb9SClinton A Taylor 	u32 val;
3414b18c1eb9SClinton A Taylor 
34152939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
3416b18c1eb9SClinton A Taylor 	val |= (INVERT_DDIA_HPD |
3417b18c1eb9SClinton A Taylor 		INVERT_DDIB_HPD |
3418b18c1eb9SClinton A Taylor 		INVERT_DDIC_HPD |
3419b18c1eb9SClinton A Taylor 		INVERT_DDID_HPD);
34202939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
3421b18c1eb9SClinton A Taylor 
34222ea63927SVille Syrjälä 	icp_hpd_irq_setup(dev_priv);
3423229f31e2SLucas De Marchi }
3424229f31e2SLucas De Marchi 
342552c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv)
3426121e758eSDhinakaran Pandiyan {
3427121e758eSDhinakaran Pandiyan 	u32 hotplug;
3428121e758eSDhinakaran Pandiyan 
34292939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL);
34302ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34315b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34325b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34335b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34345b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34352ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
34362ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
34372939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug);
343852c7f5f1SVille Syrjälä }
343952c7f5f1SVille Syrjälä 
344052c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv)
344152c7f5f1SVille Syrjälä {
344252c7f5f1SVille Syrjälä 	u32 hotplug;
3443b796b971SDhinakaran Pandiyan 
34442939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL);
34452ea63927SVille Syrjälä 	hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) |
34465b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) |
34475b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) |
34485b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) |
34495b76e860SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) |
34502ea63927SVille Syrjälä 		     GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6));
34512ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables);
34522939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug);
3453121e758eSDhinakaran Pandiyan }
3454121e758eSDhinakaran Pandiyan 
3455121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3456121e758eSDhinakaran Pandiyan {
3457121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3458121e758eSDhinakaran Pandiyan 	u32 val;
3459121e758eSDhinakaran Pandiyan 
34600398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
34616d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
3462121e758eSDhinakaran Pandiyan 
34632939eb06SJani Nikula 	val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3464121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3465587a87b9SImre Deak 	val |= ~enabled_irqs & hotplug_irqs;
34662939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val);
34672939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR);
3468121e758eSDhinakaran Pandiyan 
346952c7f5f1SVille Syrjälä 	gen11_tc_hpd_detection_setup(dev_priv);
347052c7f5f1SVille Syrjälä 	gen11_tbt_hpd_detection_setup(dev_priv);
347131604222SAnusha Srivatsa 
34722ea63927SVille Syrjälä 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
34732ea63927SVille Syrjälä 		icp_hpd_irq_setup(dev_priv);
34742ea63927SVille Syrjälä }
34752ea63927SVille Syrjälä 
34762ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915,
34772ea63927SVille Syrjälä 			       enum hpd_pin pin)
34782ea63927SVille Syrjälä {
34792ea63927SVille Syrjälä 	switch (pin) {
34802ea63927SVille Syrjälä 	case HPD_PORT_A:
34812ea63927SVille Syrjälä 		return PORTA_HOTPLUG_ENABLE;
34822ea63927SVille Syrjälä 	case HPD_PORT_B:
34832ea63927SVille Syrjälä 		return PORTB_HOTPLUG_ENABLE;
34842ea63927SVille Syrjälä 	case HPD_PORT_C:
34852ea63927SVille Syrjälä 		return PORTC_HOTPLUG_ENABLE;
34862ea63927SVille Syrjälä 	case HPD_PORT_D:
34872ea63927SVille Syrjälä 		return PORTD_HOTPLUG_ENABLE;
34882ea63927SVille Syrjälä 	default:
34892ea63927SVille Syrjälä 		return 0;
34902ea63927SVille Syrjälä 	}
34912ea63927SVille Syrjälä }
34922ea63927SVille Syrjälä 
34932ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915,
34942ea63927SVille Syrjälä 				enum hpd_pin pin)
34952ea63927SVille Syrjälä {
34962ea63927SVille Syrjälä 	switch (pin) {
34972ea63927SVille Syrjälä 	case HPD_PORT_E:
34982ea63927SVille Syrjälä 		return PORTE_HOTPLUG_ENABLE;
34992ea63927SVille Syrjälä 	default:
35002ea63927SVille Syrjälä 		return 0;
35012ea63927SVille Syrjälä 	}
3502121e758eSDhinakaran Pandiyan }
3503121e758eSDhinakaran Pandiyan 
35042a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
35052a57d9ccSImre Deak {
35063b92e263SRodrigo Vivi 	u32 val, hotplug;
35073b92e263SRodrigo Vivi 
35083b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
35093b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
35102939eb06SJani Nikula 		val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1);
35113b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
35123b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
35132939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val);
35143b92e263SRodrigo Vivi 	}
35152a57d9ccSImre Deak 
35162a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
35172939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
35182ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
35192a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
35202a57d9ccSImre Deak 		     PORTC_HOTPLUG_ENABLE |
35212ea63927SVille Syrjälä 		     PORTD_HOTPLUG_ENABLE);
35222ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables);
35232939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
35242a57d9ccSImre Deak 
35252939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2);
35262ea63927SVille Syrjälä 	hotplug &= ~PORTE_HOTPLUG_ENABLE;
35272ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables);
35282939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug);
35292a57d9ccSImre Deak }
35302a57d9ccSImre Deak 
353191d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35326dbf30ceSVille Syrjälä {
35332a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35346dbf30ceSVille Syrjälä 
3535f49108d0SMatt Roper 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
35362939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3537f49108d0SMatt Roper 
35380398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
35396d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
35406dbf30ceSVille Syrjälä 
35416dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
35426dbf30ceSVille Syrjälä 
35432a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
354426951cafSXiong Zhang }
35457fe0b973SKeith Packard 
35462ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915,
35472ea63927SVille Syrjälä 			       enum hpd_pin pin)
35482ea63927SVille Syrjälä {
35492ea63927SVille Syrjälä 	switch (pin) {
35502ea63927SVille Syrjälä 	case HPD_PORT_A:
35512ea63927SVille Syrjälä 		return DIGITAL_PORTA_HOTPLUG_ENABLE |
35522ea63927SVille Syrjälä 			DIGITAL_PORTA_PULSE_DURATION_2ms;
35532ea63927SVille Syrjälä 	default:
35542ea63927SVille Syrjälä 		return 0;
35552ea63927SVille Syrjälä 	}
35562ea63927SVille Syrjälä }
35572ea63927SVille Syrjälä 
35581a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
35591a56b1a2SImre Deak {
35601a56b1a2SImre Deak 	u32 hotplug;
35611a56b1a2SImre Deak 
35621a56b1a2SImre Deak 	/*
35631a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
35641a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
35651a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
35661a56b1a2SImre Deak 	 */
35672939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL);
35682ea63927SVille Syrjälä 	hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE |
35692ea63927SVille Syrjälä 		     DIGITAL_PORTA_PULSE_DURATION_MASK);
35702ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables);
35712939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
35721a56b1a2SImre Deak }
35731a56b1a2SImre Deak 
357491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3575e4ce95aaSVille Syrjälä {
35761a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3577e4ce95aaSVille Syrjälä 
35780398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
35796d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
35803a3b3c7dSVille Syrjälä 
3581373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 8)
35823a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
35836d3144ebSVille Syrjälä 	else
35843a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3585e4ce95aaSVille Syrjälä 
35861a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3587e4ce95aaSVille Syrjälä 
358891d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3589e4ce95aaSVille Syrjälä }
3590e4ce95aaSVille Syrjälä 
35912ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915,
35922ea63927SVille Syrjälä 			       enum hpd_pin pin)
35932ea63927SVille Syrjälä {
35942ea63927SVille Syrjälä 	u32 hotplug;
35952ea63927SVille Syrjälä 
35962ea63927SVille Syrjälä 	switch (pin) {
35972ea63927SVille Syrjälä 	case HPD_PORT_A:
35982ea63927SVille Syrjälä 		hotplug = PORTA_HOTPLUG_ENABLE;
35992ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_A))
36002ea63927SVille Syrjälä 			hotplug |= BXT_DDIA_HPD_INVERT;
36012ea63927SVille Syrjälä 		return hotplug;
36022ea63927SVille Syrjälä 	case HPD_PORT_B:
36032ea63927SVille Syrjälä 		hotplug = PORTB_HOTPLUG_ENABLE;
36042ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_B))
36052ea63927SVille Syrjälä 			hotplug |= BXT_DDIB_HPD_INVERT;
36062ea63927SVille Syrjälä 		return hotplug;
36072ea63927SVille Syrjälä 	case HPD_PORT_C:
36082ea63927SVille Syrjälä 		hotplug = PORTC_HOTPLUG_ENABLE;
36092ea63927SVille Syrjälä 		if (intel_bios_is_port_hpd_inverted(i915, PORT_C))
36102ea63927SVille Syrjälä 			hotplug |= BXT_DDIC_HPD_INVERT;
36112ea63927SVille Syrjälä 		return hotplug;
36122ea63927SVille Syrjälä 	default:
36132ea63927SVille Syrjälä 		return 0;
36142ea63927SVille Syrjälä 	}
36152ea63927SVille Syrjälä }
36162ea63927SVille Syrjälä 
36172ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3618e0a20ad7SShashank Sharma {
36192a57d9ccSImre Deak 	u32 hotplug;
3620e0a20ad7SShashank Sharma 
36212939eb06SJani Nikula 	hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG);
36222ea63927SVille Syrjälä 	hotplug &= ~(PORTA_HOTPLUG_ENABLE |
36232a57d9ccSImre Deak 		     PORTB_HOTPLUG_ENABLE |
36242ea63927SVille Syrjälä 		     PORTC_HOTPLUG_ENABLE |
36252ea63927SVille Syrjälä 		     BXT_DDIA_HPD_INVERT |
36262ea63927SVille Syrjälä 		     BXT_DDIB_HPD_INVERT |
36272ea63927SVille Syrjälä 		     BXT_DDIC_HPD_INVERT);
36282ea63927SVille Syrjälä 	hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables);
36292939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug);
3630e0a20ad7SShashank Sharma }
3631e0a20ad7SShashank Sharma 
36322a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
36332a57d9ccSImre Deak {
36342a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
36352a57d9ccSImre Deak 
36360398993bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
36376d3144ebSVille Syrjälä 	hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd);
36382a57d9ccSImre Deak 
36392a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
36402a57d9ccSImre Deak 
36412ea63927SVille Syrjälä 	bxt_hpd_detection_setup(dev_priv);
36422a57d9ccSImre Deak }
36432a57d9ccSImre Deak 
3644a0a6d8cbSVille Syrjälä /*
3645a0a6d8cbSVille Syrjälä  * SDEIER is also touched by the interrupt handler to work around missed PCH
3646a0a6d8cbSVille Syrjälä  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3647a0a6d8cbSVille Syrjälä  * instead we unconditionally enable all PCH interrupt sources here, but then
3648a0a6d8cbSVille Syrjälä  * only unmask them as needed with SDEIMR.
3649a0a6d8cbSVille Syrjälä  *
3650a0a6d8cbSVille Syrjälä  * Note that we currently do this after installing the interrupt handler,
3651a0a6d8cbSVille Syrjälä  * but before we enable the master interrupt. That should be sufficient
3652a0a6d8cbSVille Syrjälä  * to avoid races with the irq handler, assuming we have MSI. Shared legacy
3653a0a6d8cbSVille Syrjälä  * interrupts could still race.
3654a0a6d8cbSVille Syrjälä  */
3655b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3656d46da437SPaulo Zanoni {
3657a0a6d8cbSVille Syrjälä 	struct intel_uncore *uncore = &dev_priv->uncore;
365882a28bcfSDaniel Vetter 	u32 mask;
3659d46da437SPaulo Zanoni 
36606e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3661692a04cfSDaniel Vetter 		return;
3662692a04cfSDaniel Vetter 
36636e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
36645c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
36654ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
36665c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36674ebc6509SDhinakaran Pandiyan 	else
36684ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
36698664281bSPaulo Zanoni 
3670a0a6d8cbSVille Syrjälä 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
3671d46da437SPaulo Zanoni }
3672d46da437SPaulo Zanoni 
36739eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3674036a4a7dSZhenyu Wang {
3675b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36768e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36778e76f8dcSPaulo Zanoni 
3678651e7d48SLucas De Marchi 	if (GRAPHICS_VER(dev_priv) >= 7) {
36798e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3680842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
36818e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
368223bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
36832a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_C) |
36842a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_B) |
36852a636e24SVille Syrjälä 			      DE_PLANE_FLIP_DONE_IVB(PLANE_A) |
368623bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36878e76f8dcSPaulo Zanoni 	} else {
36888e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3689842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3690842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3691c6073d4cSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK |
3692e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
36934bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_A) |
36944bb18054SVille Syrjälä 			      DE_PLANE_FLIP_DONE(PLANE_B) |
3695e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36968e76f8dcSPaulo Zanoni 	}
3697036a4a7dSZhenyu Wang 
3698fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3699b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3700fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3701fc340442SDaniel Vetter 	}
3702fc340442SDaniel Vetter 
3703c6073d4cSVille Syrjälä 	if (IS_IRONLAKE_M(dev_priv))
3704c6073d4cSVille Syrjälä 		extra_mask |= DE_PCU_EVENT;
3705c6073d4cSVille Syrjälä 
37061ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3707036a4a7dSZhenyu Wang 
3708a0a6d8cbSVille Syrjälä 	ibx_irq_postinstall(dev_priv);
3709622364b6SPaulo Zanoni 
37102cbc876dSMichał Winiarski 	gen5_gt_irq_postinstall(to_gt(dev_priv));
3711a9922912SVille Syrjälä 
3712b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3713b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3714036a4a7dSZhenyu Wang }
3715036a4a7dSZhenyu Wang 
3716f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3717f8b79e58SImre Deak {
371867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3719f8b79e58SImre Deak 
3720f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3721f8b79e58SImre Deak 		return;
3722f8b79e58SImre Deak 
3723f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3724f8b79e58SImre Deak 
3725d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3726d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3727ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3728f8b79e58SImre Deak 	}
3729d6c69803SVille Syrjälä }
3730f8b79e58SImre Deak 
3731f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3732f8b79e58SImre Deak {
373367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3734f8b79e58SImre Deak 
3735f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3736f8b79e58SImre Deak 		return;
3737f8b79e58SImre Deak 
3738f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3739f8b79e58SImre Deak 
3740950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3741ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3742f8b79e58SImre Deak }
3743f8b79e58SImre Deak 
37440e6c9a9eSVille Syrjälä 
3745b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
37460e6c9a9eSVille Syrjälä {
37472cbc876dSMichał Winiarski 	gen5_gt_irq_postinstall(to_gt(dev_priv));
37487e231dbeSJesse Barnes 
3749ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37509918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3751ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3752ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3753ad22d106SVille Syrjälä 
37542939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
37552939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER);
375620afbda2SDaniel Vetter }
375720afbda2SDaniel Vetter 
3758abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3759abd58f01SBen Widawsky {
3760b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3761b16b2a2fSPaulo Zanoni 
3762869129eeSMatt Roper 	u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3763869129eeSMatt Roper 		GEN8_PIPE_CDCLK_CRC_DONE;
3764a9c287c9SJani Nikula 	u32 de_pipe_enables;
3765054318c7SImre Deak 	u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
37663a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3767df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3768562ddcb7SMatt Roper 	u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
3769562ddcb7SMatt Roper 		BIT(TRANSCODER_C) | BIT(TRANSCODER_D);
37703a3b3c7dSVille Syrjälä 	enum pipe pipe;
3771770de83dSDamien Lespiau 
3772a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3773a844cfbeSJosé Roberto de Souza 		return;
3774a844cfbeSJosé Roberto de Souza 
3775373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) <= 10)
3776df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3777df0d28c1SDhinakaran Pandiyan 
377870bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
37793a3b3c7dSVille Syrjälä 		de_port_masked |= BXT_DE_PORT_GMBUS;
3780a324fcacSRodrigo Vivi 
3781373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
37829c9e97c4SVandita Kulkarni 		enum port port;
37839c9e97c4SVandita Kulkarni 
37849c9e97c4SVandita Kulkarni 		if (intel_bios_is_dsi_present(dev_priv, &port))
37859c9e97c4SVandita Kulkarni 			de_port_masked |= DSI0_TE | DSI1_TE;
37869c9e97c4SVandita Kulkarni 	}
37879c9e97c4SVandita Kulkarni 
3788cda195f1SVille Syrjälä 	de_pipe_enables = de_pipe_masked |
37898bcc0840SMatt Roper 		GEN8_PIPE_VBLANK |
37908bcc0840SMatt Roper 		gen8_de_pipe_underrun_mask(dev_priv) |
3791cda195f1SVille Syrjälä 		gen8_de_pipe_flip_done_mask(dev_priv);
37921288f9b0SKarthik B S 
37933a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
379470bfb307SMatt Roper 	if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
3795a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3796a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
3797e5abaab3SVille Syrjälä 		de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK;
37983a3b3c7dSVille Syrjälä 
3799373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 12) {
38008241cfbeSJosé Roberto de Souza 		enum transcoder trans;
38018241cfbeSJosé Roberto de Souza 
3802562ddcb7SMatt Roper 		for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) {
38038241cfbeSJosé Roberto de Souza 			enum intel_display_power_domain domain;
38048241cfbeSJosé Roberto de Souza 
38058241cfbeSJosé Roberto de Souza 			domain = POWER_DOMAIN_TRANSCODER(trans);
38068241cfbeSJosé Roberto de Souza 			if (!intel_display_power_is_enabled(dev_priv, domain))
38078241cfbeSJosé Roberto de Souza 				continue;
38088241cfbeSJosé Roberto de Souza 
38098241cfbeSJosé Roberto de Souza 			gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
38108241cfbeSJosé Roberto de Souza 		}
38118241cfbeSJosé Roberto de Souza 	} else {
3812b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
38138241cfbeSJosé Roberto de Souza 	}
3814e04f7eceSVille Syrjälä 
38150a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
38160a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3817abd58f01SBen Widawsky 
3818f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3819813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3820b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3821813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
382235079899SPaulo Zanoni 					  de_pipe_enables);
38230a195c02SMika Kahola 	}
3824abd58f01SBen Widawsky 
3825b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3826b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
38272a57d9ccSImre Deak 
3828373abf1aSMatt Roper 	if (DISPLAY_VER(dev_priv) >= 11) {
3829121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
3830b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3831b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
3832121e758eSDhinakaran Pandiyan 
3833b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3834b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
3835abd58f01SBen Widawsky 	}
3836121e758eSDhinakaran Pandiyan }
3837abd58f01SBen Widawsky 
383859b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
383959b7cb44STejas Upadhyay {
384059b7cb44STejas Upadhyay 	struct intel_uncore *uncore = &dev_priv->uncore;
384159b7cb44STejas Upadhyay 	u32 mask = SDE_GMBUS_ICP;
384259b7cb44STejas Upadhyay 
384359b7cb44STejas Upadhyay 	GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff);
384459b7cb44STejas Upadhyay }
384559b7cb44STejas Upadhyay 
3846b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3847abd58f01SBen Widawsky {
384859b7cb44STejas Upadhyay 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
384959b7cb44STejas Upadhyay 		icp_irq_postinstall(dev_priv);
385059b7cb44STejas Upadhyay 	else if (HAS_PCH_SPLIT(dev_priv))
3851a0a6d8cbSVille Syrjälä 		ibx_irq_postinstall(dev_priv);
3852622364b6SPaulo Zanoni 
38532cbc876dSMichał Winiarski 	gen8_gt_irq_postinstall(to_gt(dev_priv));
3854abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3855abd58f01SBen Widawsky 
385625286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
3857abd58f01SBen Widawsky }
3858abd58f01SBen Widawsky 
3859a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv)
3860a844cfbeSJosé Roberto de Souza {
3861a844cfbeSJosé Roberto de Souza 	if (!HAS_DISPLAY(dev_priv))
3862a844cfbeSJosé Roberto de Souza 		return;
3863a844cfbeSJosé Roberto de Souza 
3864a844cfbeSJosé Roberto de Souza 	gen8_de_irq_postinstall(dev_priv);
3865a844cfbeSJosé Roberto de Souza 
3866a844cfbeSJosé Roberto de Souza 	intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
3867a844cfbeSJosé Roberto de Souza 			   GEN11_DISPLAY_IRQ_ENABLE);
3868a844cfbeSJosé Roberto de Souza }
386931604222SAnusha Srivatsa 
3870b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
387151951ae7SMika Kuoppala {
38722cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3873fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
3874df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
387551951ae7SMika Kuoppala 
387629b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3877b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
387831604222SAnusha Srivatsa 
3879fd4d7904SPaulo Zanoni 	gen11_gt_irq_postinstall(gt);
3880a844cfbeSJosé Roberto de Souza 	gen11_de_irq_postinstall(dev_priv);
388151951ae7SMika Kuoppala 
3882b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3883df0d28c1SDhinakaran Pandiyan 
38849b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
38852939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ);
388651951ae7SMika Kuoppala }
388722e26af7SPaulo Zanoni 
388822e26af7SPaulo Zanoni static void dg1_irq_postinstall(struct drm_i915_private *dev_priv)
388922e26af7SPaulo Zanoni {
38902cbc876dSMichał Winiarski 	struct intel_gt *gt = to_gt(dev_priv);
3891fd4d7904SPaulo Zanoni 	struct intel_uncore *uncore = gt->uncore;
389222e26af7SPaulo Zanoni 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
389322e26af7SPaulo Zanoni 
3894fd4d7904SPaulo Zanoni 	gen11_gt_irq_postinstall(gt);
389522e26af7SPaulo Zanoni 
389622e26af7SPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
389722e26af7SPaulo Zanoni 
389822e26af7SPaulo Zanoni 	if (HAS_DISPLAY(dev_priv)) {
389922e26af7SPaulo Zanoni 		icp_irq_postinstall(dev_priv);
390022e26af7SPaulo Zanoni 		gen8_de_irq_postinstall(dev_priv);
390122e26af7SPaulo Zanoni 		intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL,
390222e26af7SPaulo Zanoni 				   GEN11_DISPLAY_IRQ_ENABLE);
390322e26af7SPaulo Zanoni 	}
390422e26af7SPaulo Zanoni 
3905fd4d7904SPaulo Zanoni 	dg1_master_intr_enable(uncore->regs);
3906fd4d7904SPaulo Zanoni 	intel_uncore_posting_read(uncore, DG1_MSTR_TILE_INTR);
390797b492f5SLucas De Marchi }
390851951ae7SMika Kuoppala 
3909b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
391043f328d7SVille Syrjälä {
39112cbc876dSMichał Winiarski 	gen8_gt_irq_postinstall(to_gt(dev_priv));
391243f328d7SVille Syrjälä 
3913ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39149918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3915ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3916ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3917ad22d106SVille Syrjälä 
39182939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
39192939eb06SJani Nikula 	intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ);
392043f328d7SVille Syrjälä }
392143f328d7SVille Syrjälä 
3922b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3923c2798b19SChris Wilson {
3924b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3925c2798b19SChris Wilson 
392644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
392744d9241eSVille Syrjälä 
3928b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
3929e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
3930c2798b19SChris Wilson }
3931c2798b19SChris Wilson 
3932b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3933c2798b19SChris Wilson {
3934b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3935e9e9848aSVille Syrjälä 	u16 enable_mask;
3936c2798b19SChris Wilson 
39374f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
39384f5fd91fSTvrtko Ursulin 			     EMR,
39394f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
3940045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
3941c2798b19SChris Wilson 
3942c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3943c2798b19SChris Wilson 	dev_priv->irq_mask =
3944c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
394516659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
394616659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
3947c2798b19SChris Wilson 
3948e9e9848aSVille Syrjälä 	enable_mask =
3949c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3950c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
395116659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
3952e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3953e9e9848aSVille Syrjälä 
3954b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3955c2798b19SChris Wilson 
3956379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3957379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3958d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3959755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3960755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3961d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3962c2798b19SChris Wilson }
3963c2798b19SChris Wilson 
39644f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
396578c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
396678c357ddSVille Syrjälä {
39674f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
396878c357ddSVille Syrjälä 	u16 emr;
396978c357ddSVille Syrjälä 
39704f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
397178c357ddSVille Syrjälä 
397278c357ddSVille Syrjälä 	if (*eir)
39734f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
397478c357ddSVille Syrjälä 
39754f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
397678c357ddSVille Syrjälä 	if (*eir_stuck == 0)
397778c357ddSVille Syrjälä 		return;
397878c357ddSVille Syrjälä 
397978c357ddSVille Syrjälä 	/*
398078c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
398178c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
398278c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
398378c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
398478c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
398578c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
398678c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
398778c357ddSVille Syrjälä 	 * remains set.
398878c357ddSVille Syrjälä 	 */
39894f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
39904f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
39914f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
399278c357ddSVille Syrjälä }
399378c357ddSVille Syrjälä 
399478c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
399578c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
399678c357ddSVille Syrjälä {
399778c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
399878c357ddSVille Syrjälä 
399978c357ddSVille Syrjälä 	if (eir_stuck)
400000376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
400100376ccfSWambui Karuga 			eir_stuck);
400278c357ddSVille Syrjälä }
400378c357ddSVille Syrjälä 
400478c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
400578c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
400678c357ddSVille Syrjälä {
400778c357ddSVille Syrjälä 	u32 emr;
400878c357ddSVille Syrjälä 
40092939eb06SJani Nikula 	*eir = intel_uncore_read(&dev_priv->uncore, EIR);
401078c357ddSVille Syrjälä 
40112939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EIR, *eir);
401278c357ddSVille Syrjälä 
40132939eb06SJani Nikula 	*eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR);
401478c357ddSVille Syrjälä 	if (*eir_stuck == 0)
401578c357ddSVille Syrjälä 		return;
401678c357ddSVille Syrjälä 
401778c357ddSVille Syrjälä 	/*
401878c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
401978c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
402078c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
402178c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
402278c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
402378c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
402478c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
402578c357ddSVille Syrjälä 	 * remains set.
402678c357ddSVille Syrjälä 	 */
40272939eb06SJani Nikula 	emr = intel_uncore_read(&dev_priv->uncore, EMR);
40282939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff);
40292939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck);
403078c357ddSVille Syrjälä }
403178c357ddSVille Syrjälä 
403278c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
403378c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
403478c357ddSVille Syrjälä {
403578c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
403678c357ddSVille Syrjälä 
403778c357ddSVille Syrjälä 	if (eir_stuck)
403800376ccfSWambui Karuga 		drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
403900376ccfSWambui Karuga 			eir_stuck);
404078c357ddSVille Syrjälä }
404178c357ddSVille Syrjälä 
4042ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4043c2798b19SChris Wilson {
4044b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4045af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4046c2798b19SChris Wilson 
40472dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40482dd2a883SImre Deak 		return IRQ_NONE;
40492dd2a883SImre Deak 
40501f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40519102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40521f814dacSImre Deak 
4053af722d28SVille Syrjälä 	do {
4054af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
405578c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4056af722d28SVille Syrjälä 		u16 iir;
4057af722d28SVille Syrjälä 
40584f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4059c2798b19SChris Wilson 		if (iir == 0)
4060af722d28SVille Syrjälä 			break;
4061c2798b19SChris Wilson 
4062af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4063c2798b19SChris Wilson 
4064eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4065eb64343cSVille Syrjälä 		 * signalled in iir */
4066eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4067c2798b19SChris Wilson 
406878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
406978c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
407078c357ddSVille Syrjälä 
40714f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4072c2798b19SChris Wilson 
4073c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40742cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir);
4075c2798b19SChris Wilson 
407678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
407778c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4078af722d28SVille Syrjälä 
4079eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4080af722d28SVille Syrjälä 	} while (0);
4081c2798b19SChris Wilson 
40829c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
40839c6508b9SThomas Gleixner 
40849102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
40851f814dacSImre Deak 
40861f814dacSImre Deak 	return ret;
4087c2798b19SChris Wilson }
4088c2798b19SChris Wilson 
4089b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4090a266c7d5SChris Wilson {
4091b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4092a266c7d5SChris Wilson 
409356b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40940706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
40952939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4096a266c7d5SChris Wilson 	}
4097a266c7d5SChris Wilson 
409844d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
409944d9241eSVille Syrjälä 
4100b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4101e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4102a266c7d5SChris Wilson }
4103a266c7d5SChris Wilson 
4104b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4105a266c7d5SChris Wilson {
4106b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
410738bde180SChris Wilson 	u32 enable_mask;
4108a266c7d5SChris Wilson 
41092939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE |
4110045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
411138bde180SChris Wilson 
411238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
411338bde180SChris Wilson 	dev_priv->irq_mask =
411438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
411538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
411616659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
411716659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
411838bde180SChris Wilson 
411938bde180SChris Wilson 	enable_mask =
412038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
412138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
412238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
412316659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
412438bde180SChris Wilson 		I915_USER_INTERRUPT;
412538bde180SChris Wilson 
412656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4127a266c7d5SChris Wilson 		/* Enable in IER... */
4128a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4129a266c7d5SChris Wilson 		/* and unmask in IMR */
4130a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4131a266c7d5SChris Wilson 	}
4132a266c7d5SChris Wilson 
4133b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4134a266c7d5SChris Wilson 
4135379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4136379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4137d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4138755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4139755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4140d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4141379ef82dSDaniel Vetter 
4142c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
414320afbda2SDaniel Vetter }
414420afbda2SDaniel Vetter 
4145ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4146a266c7d5SChris Wilson {
4147b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4148af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4149a266c7d5SChris Wilson 
41502dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41512dd2a883SImre Deak 		return IRQ_NONE;
41522dd2a883SImre Deak 
41531f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41549102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41551f814dacSImre Deak 
415638bde180SChris Wilson 	do {
4157eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
415878c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4159af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4160af722d28SVille Syrjälä 		u32 iir;
4161a266c7d5SChris Wilson 
41622939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4163af722d28SVille Syrjälä 		if (iir == 0)
4164af722d28SVille Syrjälä 			break;
4165af722d28SVille Syrjälä 
4166af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4167af722d28SVille Syrjälä 
4168af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4169af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4170af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4171a266c7d5SChris Wilson 
4172eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4173eb64343cSVille Syrjälä 		 * signalled in iir */
4174eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4175a266c7d5SChris Wilson 
417678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
417778c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
417878c357ddSVille Syrjälä 
41792939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4180a266c7d5SChris Wilson 
4181a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41822cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir);
4183a266c7d5SChris Wilson 
418478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
418578c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4186a266c7d5SChris Wilson 
4187af722d28SVille Syrjälä 		if (hotplug_status)
4188af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4189af722d28SVille Syrjälä 
4190af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4191af722d28SVille Syrjälä 	} while (0);
4192a266c7d5SChris Wilson 
41939c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, ret);
41949c6508b9SThomas Gleixner 
41959102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
41961f814dacSImre Deak 
4197a266c7d5SChris Wilson 	return ret;
4198a266c7d5SChris Wilson }
4199a266c7d5SChris Wilson 
4200b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4201a266c7d5SChris Wilson {
4202b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4203a266c7d5SChris Wilson 
42040706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
42052939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT));
4206a266c7d5SChris Wilson 
420744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
420844d9241eSVille Syrjälä 
4209b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4210e44adb5dSChris Wilson 	dev_priv->irq_mask = ~0u;
4211a266c7d5SChris Wilson }
4212a266c7d5SChris Wilson 
4213b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4214a266c7d5SChris Wilson {
4215b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4216bbba0a97SChris Wilson 	u32 enable_mask;
4217a266c7d5SChris Wilson 	u32 error_mask;
4218a266c7d5SChris Wilson 
4219045cebd2SVille Syrjälä 	/*
4220045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4221045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4222045cebd2SVille Syrjälä 	 */
4223045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4224045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4225045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4226045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4227045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4228045cebd2SVille Syrjälä 	} else {
4229045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4230045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4231045cebd2SVille Syrjälä 	}
42322939eb06SJani Nikula 	intel_uncore_write(&dev_priv->uncore, EMR, error_mask);
4233045cebd2SVille Syrjälä 
4234a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4235c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4236c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4237adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4238bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4239bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
424078c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4241bbba0a97SChris Wilson 
4242c30bb1fdSVille Syrjälä 	enable_mask =
4243c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4244c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4245c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4246c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
424778c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4248c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4249bbba0a97SChris Wilson 
425091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4251bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4252a266c7d5SChris Wilson 
4253b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4254c30bb1fdSVille Syrjälä 
4255b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4256b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4257d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4258755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4259755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4260755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4261d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4262a266c7d5SChris Wilson 
426391d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
426420afbda2SDaniel Vetter }
426520afbda2SDaniel Vetter 
426691d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
426720afbda2SDaniel Vetter {
426820afbda2SDaniel Vetter 	u32 hotplug_en;
426920afbda2SDaniel Vetter 
427067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4271b5ea2d56SDaniel Vetter 
4272adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4273e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
427491d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4275a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4276a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4277a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4278a266c7d5SChris Wilson 	*/
427991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4280a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4281a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4282a266c7d5SChris Wilson 
4283a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42840706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4285f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4286f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4287f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
42880706f17cSEgbert Eich 					     hotplug_en);
4289a266c7d5SChris Wilson }
4290a266c7d5SChris Wilson 
4291ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4292a266c7d5SChris Wilson {
4293b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4294af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4295a266c7d5SChris Wilson 
42962dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42972dd2a883SImre Deak 		return IRQ_NONE;
42982dd2a883SImre Deak 
42991f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43009102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
43011f814dacSImre Deak 
4302af722d28SVille Syrjälä 	do {
4303eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
430478c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4305af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4306af722d28SVille Syrjälä 		u32 iir;
43072c8ba29fSChris Wilson 
43082939eb06SJani Nikula 		iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR);
4309af722d28SVille Syrjälä 		if (iir == 0)
4310af722d28SVille Syrjälä 			break;
4311af722d28SVille Syrjälä 
4312af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4313af722d28SVille Syrjälä 
4314af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4315af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4316a266c7d5SChris Wilson 
4317eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4318eb64343cSVille Syrjälä 		 * signalled in iir */
4319eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4320a266c7d5SChris Wilson 
432178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
432278c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
432378c357ddSVille Syrjälä 
43242939eb06SJani Nikula 		intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir);
4325a266c7d5SChris Wilson 
4326a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
43272cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0],
43280669a6e1SChris Wilson 					    iir);
4329af722d28SVille Syrjälä 
4330a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
43312cbc876dSMichał Winiarski 			intel_engine_cs_irq(to_gt(dev_priv)->engine[VCS0],
43320669a6e1SChris Wilson 					    iir >> 25);
4333a266c7d5SChris Wilson 
433478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
433578c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4336515ac2bbSDaniel Vetter 
4337af722d28SVille Syrjälä 		if (hotplug_status)
4338af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4339af722d28SVille Syrjälä 
4340af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4341af722d28SVille Syrjälä 	} while (0);
4342a266c7d5SChris Wilson 
43439c6508b9SThomas Gleixner 	pmu_irq_stats(dev_priv, IRQ_HANDLED);
43449c6508b9SThomas Gleixner 
43459102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
43461f814dacSImre Deak 
4347a266c7d5SChris Wilson 	return ret;
4348a266c7d5SChris Wilson }
4349a266c7d5SChris Wilson 
4350*7e97596cSJani Nikula struct intel_hotplug_funcs {
4351*7e97596cSJani Nikula 	void (*hpd_irq_setup)(struct drm_i915_private *i915);
4352*7e97596cSJani Nikula };
4353*7e97596cSJani Nikula 
4354cd030c7cSDave Airlie #define HPD_FUNCS(platform)					 \
4355cd030c7cSDave Airlie static const struct intel_hotplug_funcs platform##_hpd_funcs = { \
4356cd030c7cSDave Airlie 	.hpd_irq_setup = platform##_hpd_irq_setup,		 \
4357cd030c7cSDave Airlie }
4358cd030c7cSDave Airlie 
4359cd030c7cSDave Airlie HPD_FUNCS(i915);
4360cd030c7cSDave Airlie HPD_FUNCS(dg1);
4361cd030c7cSDave Airlie HPD_FUNCS(gen11);
4362cd030c7cSDave Airlie HPD_FUNCS(bxt);
4363cd030c7cSDave Airlie HPD_FUNCS(icp);
4364cd030c7cSDave Airlie HPD_FUNCS(spt);
4365cd030c7cSDave Airlie HPD_FUNCS(ilk);
4366cd030c7cSDave Airlie #undef HPD_FUNCS
4367cd030c7cSDave Airlie 
4368*7e97596cSJani Nikula void intel_hpd_irq_setup(struct drm_i915_private *i915)
4369*7e97596cSJani Nikula {
4370*7e97596cSJani Nikula 	if (i915->display_irqs_enabled && i915->hotplug_funcs)
4371*7e97596cSJani Nikula 		i915->hotplug_funcs->hpd_irq_setup(i915);
4372*7e97596cSJani Nikula }
4373*7e97596cSJani Nikula 
4374fca52a55SDaniel Vetter /**
4375fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4376fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4377fca52a55SDaniel Vetter  *
4378fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4379fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4380fca52a55SDaniel Vetter  */
4381b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4382f71d4af4SJesse Barnes {
438391c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4384cefcff8fSJoonas Lahtinen 	int i;
43858b2e326dSChris Wilson 
438674bb98baSLucas De Marchi 	INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
4387cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4388cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
43898b2e326dSChris Wilson 
4390633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4391651e7d48SLucas De Marchi 	if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11)
43922cbc876dSMichał Winiarski 		to_gt(dev_priv)->pm_guc_events = GUC_INTR_GUC2HOST << 16;
439326705e20SSagar Arun Kamble 
43949a450b68SLucas De Marchi 	if (!HAS_DISPLAY(dev_priv))
43959a450b68SLucas De Marchi 		return;
43969a450b68SLucas De Marchi 
439796bd87b7SLucas De Marchi 	intel_hpd_init_pins(dev_priv);
439896bd87b7SLucas De Marchi 
439996bd87b7SLucas De Marchi 	intel_hpd_init_work(dev_priv);
440096bd87b7SLucas De Marchi 
440121da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
440221da2700SVille Syrjälä 
4403262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4404262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4405262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4406262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4407262fd485SChris Wilson 	 * in this case to the runtime pm.
4408262fd485SChris Wilson 	 */
4409262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4410262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4411262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4412262fd485SChris Wilson 
4413317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
44149a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
44159a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
44169a64c650SLyude Paul 	 * sideband messaging with MST.
44179a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
44189a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
44199a64c650SLyude Paul 	 */
44209a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4421317eaa95SLyude 
44222ccf2e03SChris Wilson 	if (HAS_GMCH(dev_priv)) {
44232ccf2e03SChris Wilson 		if (I915_HAS_HOTPLUG(dev_priv))
4424cd030c7cSDave Airlie 			dev_priv->hotplug_funcs = &i915_hpd_funcs;
44252ccf2e03SChris Wilson 	} else {
4426229f31e2SLucas De Marchi 		if (HAS_PCH_DG1(dev_priv))
4427cd030c7cSDave Airlie 			dev_priv->hotplug_funcs = &dg1_hpd_funcs;
4428373abf1aSMatt Roper 		else if (DISPLAY_VER(dev_priv) >= 11)
4429cd030c7cSDave Airlie 			dev_priv->hotplug_funcs = &gen11_hpd_funcs;
443070bfb307SMatt Roper 		else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv))
4431cd030c7cSDave Airlie 			dev_priv->hotplug_funcs = &bxt_hpd_funcs;
4432cec3295bSLyude Paul 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
4433cd030c7cSDave Airlie 			dev_priv->hotplug_funcs = &icp_hpd_funcs;
4434c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
4435cd030c7cSDave Airlie 			dev_priv->hotplug_funcs = &spt_hpd_funcs;
44366dbf30ceSVille Syrjälä 		else
4437cd030c7cSDave Airlie 			dev_priv->hotplug_funcs = &ilk_hpd_funcs;
4438f71d4af4SJesse Barnes 	}
44392ccf2e03SChris Wilson }
444020afbda2SDaniel Vetter 
4441fca52a55SDaniel Vetter /**
4442cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4443cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4444cefcff8fSJoonas Lahtinen  *
4445cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4446cefcff8fSJoonas Lahtinen  */
4447cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4448cefcff8fSJoonas Lahtinen {
4449cefcff8fSJoonas Lahtinen 	int i;
4450cefcff8fSJoonas Lahtinen 
4451cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4452cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4453cefcff8fSJoonas Lahtinen }
4454cefcff8fSJoonas Lahtinen 
4455b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4456b318b824SVille Syrjälä {
4457b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4458b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4459b318b824SVille Syrjälä 			return cherryview_irq_handler;
4460b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4461b318b824SVille Syrjälä 			return valleyview_irq_handler;
4462651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4463b318b824SVille Syrjälä 			return i965_irq_handler;
4464651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4465b318b824SVille Syrjälä 			return i915_irq_handler;
4466b318b824SVille Syrjälä 		else
4467b318b824SVille Syrjälä 			return i8xx_irq_handler;
4468b318b824SVille Syrjälä 	} else {
446922e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
447097b492f5SLucas De Marchi 			return dg1_irq_handler;
447122e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4472b318b824SVille Syrjälä 			return gen11_irq_handler;
4473651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4474b318b824SVille Syrjälä 			return gen8_irq_handler;
4475b318b824SVille Syrjälä 		else
44769eae5e27SLucas De Marchi 			return ilk_irq_handler;
4477b318b824SVille Syrjälä 	}
4478b318b824SVille Syrjälä }
4479b318b824SVille Syrjälä 
4480b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4481b318b824SVille Syrjälä {
4482b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4483b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4484b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4485b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4486b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4487651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4488b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4489651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4490b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4491b318b824SVille Syrjälä 		else
4492b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4493b318b824SVille Syrjälä 	} else {
449422e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
449522e26af7SPaulo Zanoni 			dg1_irq_reset(dev_priv);
449622e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4497b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4498651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4499b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4500b318b824SVille Syrjälä 		else
45019eae5e27SLucas De Marchi 			ilk_irq_reset(dev_priv);
4502b318b824SVille Syrjälä 	}
4503b318b824SVille Syrjälä }
4504b318b824SVille Syrjälä 
4505b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4506b318b824SVille Syrjälä {
4507b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4508b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4509b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
4510b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4511b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
4512651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 4)
4513b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
4514651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) == 3)
4515b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
4516b318b824SVille Syrjälä 		else
4517b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
4518b318b824SVille Syrjälä 	} else {
451922e26af7SPaulo Zanoni 		if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10))
452022e26af7SPaulo Zanoni 			dg1_irq_postinstall(dev_priv);
452122e26af7SPaulo Zanoni 		else if (GRAPHICS_VER(dev_priv) >= 11)
4522b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
4523651e7d48SLucas De Marchi 		else if (GRAPHICS_VER(dev_priv) >= 8)
4524b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
4525b318b824SVille Syrjälä 		else
45269eae5e27SLucas De Marchi 			ilk_irq_postinstall(dev_priv);
4527b318b824SVille Syrjälä 	}
4528b318b824SVille Syrjälä }
4529b318b824SVille Syrjälä 
4530cefcff8fSJoonas Lahtinen /**
4531fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4532fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4533fca52a55SDaniel Vetter  *
4534fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4535fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4536fca52a55SDaniel Vetter  *
4537fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4538fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4539fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4540fca52a55SDaniel Vetter  */
45412aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
45422aeb7d3aSDaniel Vetter {
45438ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4544b318b824SVille Syrjälä 	int ret;
4545b318b824SVille Syrjälä 
45462aeb7d3aSDaniel Vetter 	/*
45472aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
45482aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
45492aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
45502aeb7d3aSDaniel Vetter 	 */
4551ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
45522aeb7d3aSDaniel Vetter 
4553ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = true;
4554b318b824SVille Syrjälä 
4555b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4556b318b824SVille Syrjälä 
4557b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
4558b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
4559b318b824SVille Syrjälä 	if (ret < 0) {
4560ac1723c1SThomas Zimmermann 		dev_priv->irq_enabled = false;
4561b318b824SVille Syrjälä 		return ret;
4562b318b824SVille Syrjälä 	}
4563b318b824SVille Syrjälä 
4564b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4565b318b824SVille Syrjälä 
4566b318b824SVille Syrjälä 	return ret;
45672aeb7d3aSDaniel Vetter }
45682aeb7d3aSDaniel Vetter 
4569fca52a55SDaniel Vetter /**
4570fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4571fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4572fca52a55SDaniel Vetter  *
4573fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4574fca52a55SDaniel Vetter  * resources acquired in the init functions.
4575fca52a55SDaniel Vetter  */
45762aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45772aeb7d3aSDaniel Vetter {
45788ff5446aSThomas Zimmermann 	int irq = to_pci_dev(dev_priv->drm.dev)->irq;
4579b318b824SVille Syrjälä 
4580b318b824SVille Syrjälä 	/*
4581789fa874SJanusz Krzysztofik 	 * FIXME we can get called twice during driver probe
4582789fa874SJanusz Krzysztofik 	 * error handling as well as during driver remove due to
4583789fa874SJanusz Krzysztofik 	 * intel_modeset_driver_remove() calling us out of sequence.
4584789fa874SJanusz Krzysztofik 	 * Would be nice if it didn't do that...
4585b318b824SVille Syrjälä 	 */
4586ac1723c1SThomas Zimmermann 	if (!dev_priv->irq_enabled)
4587b318b824SVille Syrjälä 		return;
4588b318b824SVille Syrjälä 
4589ac1723c1SThomas Zimmermann 	dev_priv->irq_enabled = false;
4590b318b824SVille Syrjälä 
4591b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4592b318b824SVille Syrjälä 
4593b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
4594b318b824SVille Syrjälä 
45952aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4596ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
45972aeb7d3aSDaniel Vetter }
45982aeb7d3aSDaniel Vetter 
4599fca52a55SDaniel Vetter /**
4600fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4601fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4602fca52a55SDaniel Vetter  *
4603fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4604fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4605fca52a55SDaniel Vetter  */
4606b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4607c67a470bSPaulo Zanoni {
4608b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4609ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
4610315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
4611c67a470bSPaulo Zanoni }
4612c67a470bSPaulo Zanoni 
4613fca52a55SDaniel Vetter /**
4614fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4615fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4616fca52a55SDaniel Vetter  *
4617fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4618fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4619fca52a55SDaniel Vetter  */
4620b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4621c67a470bSPaulo Zanoni {
4622ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
4623b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
4624b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
4625c67a470bSPaulo Zanoni }
4626d64575eeSJani Nikula 
4627d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4628d64575eeSJani Nikula {
4629d64575eeSJani Nikula 	return dev_priv->runtime_pm.irqs_enabled;
4630d64575eeSJani Nikula }
4631d64575eeSJani Nikula 
4632d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915)
4633d64575eeSJani Nikula {
46348ff5446aSThomas Zimmermann 	synchronize_irq(to_pci_dev(i915->drm.dev)->irq);
4635d64575eeSJani Nikula }
4636320ad343SThomas Zimmermann 
4637320ad343SThomas Zimmermann void intel_synchronize_hardirq(struct drm_i915_private *i915)
4638320ad343SThomas Zimmermann {
4639320ad343SThomas Zimmermann 	synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq);
4640320ad343SThomas Zimmermann }
4641