xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 7e79a6836cfd1bac20e2be3fafdc3caca27c9d69)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174c9a9a268SImre Deak 
1750706f17cSEgbert Eich /* For display hotplug interrupt */
1760706f17cSEgbert Eich static inline void
1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1780706f17cSEgbert Eich 				     uint32_t mask,
1790706f17cSEgbert Eich 				     uint32_t bits)
1800706f17cSEgbert Eich {
1810706f17cSEgbert Eich 	uint32_t val;
1820706f17cSEgbert Eich 
1830706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1840706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1850706f17cSEgbert Eich 
1860706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1870706f17cSEgbert Eich 	val &= ~mask;
1880706f17cSEgbert Eich 	val |= bits;
1890706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1900706f17cSEgbert Eich }
1910706f17cSEgbert Eich 
1920706f17cSEgbert Eich /**
1930706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1940706f17cSEgbert Eich  * @dev_priv: driver private
1950706f17cSEgbert Eich  * @mask: bits to update
1960706f17cSEgbert Eich  * @bits: bits to enable
1970706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1980706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1990706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2000706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2010706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2020706f17cSEgbert Eich  * version is also available.
2030706f17cSEgbert Eich  */
2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2050706f17cSEgbert Eich 				   uint32_t mask,
2060706f17cSEgbert Eich 				   uint32_t bits)
2070706f17cSEgbert Eich {
2080706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2090706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2100706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2110706f17cSEgbert Eich }
2120706f17cSEgbert Eich 
213d9dc34f1SVille Syrjälä /**
214d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
215d9dc34f1SVille Syrjälä  * @dev_priv: driver private
216d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
217d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
218d9dc34f1SVille Syrjälä  */
219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
221d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
222036a4a7dSZhenyu Wang {
223d9dc34f1SVille Syrjälä 	uint32_t new_val;
224d9dc34f1SVille Syrjälä 
2254bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2264bc9d430SDaniel Vetter 
227d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
228d9dc34f1SVille Syrjälä 
2299df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230c67a470bSPaulo Zanoni 		return;
231c67a470bSPaulo Zanoni 
232d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
233d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
234d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
235d9dc34f1SVille Syrjälä 
236d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
237d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2381ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2393143a2bfSChris Wilson 		POSTING_READ(DEIMR);
240036a4a7dSZhenyu Wang 	}
241036a4a7dSZhenyu Wang }
242036a4a7dSZhenyu Wang 
24343eaea13SPaulo Zanoni /**
24443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24543eaea13SPaulo Zanoni  * @dev_priv: driver private
24643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24843eaea13SPaulo Zanoni  */
24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
25043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25243eaea13SPaulo Zanoni {
25343eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
25443eaea13SPaulo Zanoni 
25515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25615a17aaeSDaniel Vetter 
2579df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258c67a470bSPaulo Zanoni 		return;
259c67a470bSPaulo Zanoni 
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26831bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
26943eaea13SPaulo Zanoni }
27043eaea13SPaulo Zanoni 
271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27243eaea13SPaulo Zanoni {
27343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27443eaea13SPaulo Zanoni }
27543eaea13SPaulo Zanoni 
276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277b900b949SImre Deak {
278b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279b900b949SImre Deak }
280b900b949SImre Deak 
281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282a72fbc3aSImre Deak {
283a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284a72fbc3aSImre Deak }
285a72fbc3aSImre Deak 
286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287b900b949SImre Deak {
288b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289b900b949SImre Deak }
290b900b949SImre Deak 
291edbfdb45SPaulo Zanoni /**
292edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
293edbfdb45SPaulo Zanoni  * @dev_priv: driver private
294edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
295edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
296edbfdb45SPaulo Zanoni  */
297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
299edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
300edbfdb45SPaulo Zanoni {
301605cd25bSPaulo Zanoni 	uint32_t new_val;
302edbfdb45SPaulo Zanoni 
30315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30415a17aaeSDaniel Vetter 
305edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
306edbfdb45SPaulo Zanoni 
307f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
308f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
309f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
310f52ecbcfSPaulo Zanoni 
311f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
312f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
313f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
315edbfdb45SPaulo Zanoni 	}
316f52ecbcfSPaulo Zanoni }
317edbfdb45SPaulo Zanoni 
318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
319edbfdb45SPaulo Zanoni {
3209939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3219939fba2SImre Deak 		return;
3229939fba2SImre Deak 
323edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
324edbfdb45SPaulo Zanoni }
325edbfdb45SPaulo Zanoni 
326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
336f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
337f4e9af4fSAkash Goel }
338f4e9af4fSAkash Goel 
339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340f4e9af4fSAkash Goel {
341f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
342f4e9af4fSAkash Goel 
343f4e9af4fSAkash Goel 	assert_spin_locked(&dev_priv->irq_lock);
344f4e9af4fSAkash Goel 
345f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
346f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
347f4e9af4fSAkash Goel 	POSTING_READ(reg);
348f4e9af4fSAkash Goel }
349f4e9af4fSAkash Goel 
350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351f4e9af4fSAkash Goel {
352f4e9af4fSAkash Goel 	assert_spin_locked(&dev_priv->irq_lock);
353f4e9af4fSAkash Goel 
354f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
355f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
357f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358f4e9af4fSAkash Goel }
359f4e9af4fSAkash Goel 
360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361f4e9af4fSAkash Goel {
362f4e9af4fSAkash Goel 	assert_spin_locked(&dev_priv->irq_lock);
363f4e9af4fSAkash Goel 
364f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
365f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
366f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
368edbfdb45SPaulo Zanoni }
369edbfdb45SPaulo Zanoni 
370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3713cc134e3SImre Deak {
3723cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
373f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3753cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3763cc134e3SImre Deak }
3773cc134e3SImre Deak 
37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379b900b949SImre Deak {
380f2a91d1aSChris Wilson 	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381f2a91d1aSChris Wilson 		return;
382f2a91d1aSChris Wilson 
383b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
384c33d247dSChris Wilson 	WARN_ON_ONCE(dev_priv->rps.pm_iir);
385c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
386d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
387b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
38878e68d36SImre Deak 
389b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
390b900b949SImre Deak }
391b900b949SImre Deak 
39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
39359d02a1fSImre Deak {
3941800ad25SSagar Arun Kamble 	return (mask & ~dev_priv->rps.pm_intr_keep);
39559d02a1fSImre Deak }
39659d02a1fSImre Deak 
39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
398b900b949SImre Deak {
399f2a91d1aSChris Wilson 	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400f2a91d1aSChris Wilson 		return;
401f2a91d1aSChris Wilson 
402d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
403d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
4049939fba2SImre Deak 
405b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4069939fba2SImre Deak 
407f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
40858072ccbSImre Deak 
40958072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
41091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
411c33d247dSChris Wilson 
412c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
413c33d247dSChris Wilson 	 * outsanding tasks. As we are called on the RPS idle path,
414c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
415c33d247dSChris Wilson 	 * state of the worker can be discarded.
416c33d247dSChris Wilson 	 */
417c33d247dSChris Wilson 	cancel_work_sync(&dev_priv->rps.work);
418c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
419b900b949SImre Deak }
420b900b949SImre Deak 
42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
42226705e20SSagar Arun Kamble {
42326705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
42426705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
42526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
42626705e20SSagar Arun Kamble }
42726705e20SSagar Arun Kamble 
42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
42926705e20SSagar Arun Kamble {
43026705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
43126705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
43226705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
43326705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
43426705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
43526705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
43626705e20SSagar Arun Kamble 	}
43726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
43826705e20SSagar Arun Kamble }
43926705e20SSagar Arun Kamble 
44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
44126705e20SSagar Arun Kamble {
44226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
44326705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
44426705e20SSagar Arun Kamble 
44526705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
44626705e20SSagar Arun Kamble 
44726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
44826705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
44926705e20SSagar Arun Kamble 
45026705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
45126705e20SSagar Arun Kamble }
45226705e20SSagar Arun Kamble 
4530961021aSBen Widawsky /**
4543a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4553a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4563a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4573a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4583a3b3c7dSVille Syrjälä  */
4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4603a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4613a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4623a3b3c7dSVille Syrjälä {
4633a3b3c7dSVille Syrjälä 	uint32_t new_val;
4643a3b3c7dSVille Syrjälä 	uint32_t old_val;
4653a3b3c7dSVille Syrjälä 
4663a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4673a3b3c7dSVille Syrjälä 
4683a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4693a3b3c7dSVille Syrjälä 
4703a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4713a3b3c7dSVille Syrjälä 		return;
4723a3b3c7dSVille Syrjälä 
4733a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4743a3b3c7dSVille Syrjälä 
4753a3b3c7dSVille Syrjälä 	new_val = old_val;
4763a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4773a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4783a3b3c7dSVille Syrjälä 
4793a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4803a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4813a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4823a3b3c7dSVille Syrjälä 	}
4833a3b3c7dSVille Syrjälä }
4843a3b3c7dSVille Syrjälä 
4853a3b3c7dSVille Syrjälä /**
486013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
487013d3752SVille Syrjälä  * @dev_priv: driver private
488013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
489013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
490013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
491013d3752SVille Syrjälä  */
492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493013d3752SVille Syrjälä 			 enum pipe pipe,
494013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
495013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
496013d3752SVille Syrjälä {
497013d3752SVille Syrjälä 	uint32_t new_val;
498013d3752SVille Syrjälä 
499013d3752SVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
500013d3752SVille Syrjälä 
501013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
502013d3752SVille Syrjälä 
503013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504013d3752SVille Syrjälä 		return;
505013d3752SVille Syrjälä 
506013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
507013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
508013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
509013d3752SVille Syrjälä 
510013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
511013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
512013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514013d3752SVille Syrjälä 	}
515013d3752SVille Syrjälä }
516013d3752SVille Syrjälä 
517013d3752SVille Syrjälä /**
518fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
519fee884edSDaniel Vetter  * @dev_priv: driver private
520fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
521fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
522fee884edSDaniel Vetter  */
52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
525fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
526fee884edSDaniel Vetter {
527fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
528fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
529fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
530fee884edSDaniel Vetter 
53115a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
53215a17aaeSDaniel Vetter 
533fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
534fee884edSDaniel Vetter 
5359df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536c67a470bSPaulo Zanoni 		return;
537c67a470bSPaulo Zanoni 
538fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
539fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
540fee884edSDaniel Vetter }
5418664281bSPaulo Zanoni 
542b5ea642aSDaniel Vetter static void
543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5457c463586SKeith Packard {
546f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
547755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5487c463586SKeith Packard 
549b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
550d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
551b79480baSDaniel Vetter 
55204feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
55304feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
55404feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
55504feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
556755e9019SImre Deak 		return;
557755e9019SImre Deak 
558755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
55946c06a30SVille Syrjälä 		return;
56046c06a30SVille Syrjälä 
56191d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
56291d181ddSImre Deak 
5637c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
564755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
56546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5663143a2bfSChris Wilson 	POSTING_READ(reg);
5677c463586SKeith Packard }
5687c463586SKeith Packard 
569b5ea642aSDaniel Vetter static void
570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5727c463586SKeith Packard {
573f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
574755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5757c463586SKeith Packard 
576b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
577d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
578b79480baSDaniel Vetter 
57904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
58004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
58104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
58204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
58346c06a30SVille Syrjälä 		return;
58446c06a30SVille Syrjälä 
585755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
586755e9019SImre Deak 		return;
587755e9019SImre Deak 
58891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
58991d181ddSImre Deak 
590755e9019SImre Deak 	pipestat &= ~enable_mask;
59146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5923143a2bfSChris Wilson 	POSTING_READ(reg);
5937c463586SKeith Packard }
5947c463586SKeith Packard 
59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
59610c59c51SImre Deak {
59710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
59810c59c51SImre Deak 
59910c59c51SImre Deak 	/*
600724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
601724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
60210c59c51SImre Deak 	 */
60310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
60410c59c51SImre Deak 		return 0;
605724a6905SVille Syrjälä 	/*
606724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
608724a6905SVille Syrjälä 	 */
609724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610724a6905SVille Syrjälä 		return 0;
61110c59c51SImre Deak 
61210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
61310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
61410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
61510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
61610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
61710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
61810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
61910c59c51SImre Deak 
62010c59c51SImre Deak 	return enable_mask;
62110c59c51SImre Deak }
62210c59c51SImre Deak 
623755e9019SImre Deak void
624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625755e9019SImre Deak 		     u32 status_mask)
626755e9019SImre Deak {
627755e9019SImre Deak 	u32 enable_mask;
628755e9019SImre Deak 
629666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
63091c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
63110c59c51SImre Deak 							   status_mask);
63210c59c51SImre Deak 	else
633755e9019SImre Deak 		enable_mask = status_mask << 16;
634755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635755e9019SImre Deak }
636755e9019SImre Deak 
637755e9019SImre Deak void
638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639755e9019SImre Deak 		      u32 status_mask)
640755e9019SImre Deak {
641755e9019SImre Deak 	u32 enable_mask;
642755e9019SImre Deak 
643666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
64491c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
64510c59c51SImre Deak 							   status_mask);
64610c59c51SImre Deak 	else
647755e9019SImre Deak 		enable_mask = status_mask << 16;
648755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649755e9019SImre Deak }
650755e9019SImre Deak 
651c0e09200SDave Airlie /**
652f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
65314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
65401c66889SZhao Yakui  */
65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
65601c66889SZhao Yakui {
65791d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
658f49e38ddSJani Nikula 		return;
659f49e38ddSJani Nikula 
66013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
66101c66889SZhao Yakui 
662755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
66391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6643b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
665755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6661ec14ad3SChris Wilson 
66713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
66801c66889SZhao Yakui }
66901c66889SZhao Yakui 
670f75f3746SVille Syrjälä /*
671f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
672f75f3746SVille Syrjälä  * around the vertical blanking period.
673f75f3746SVille Syrjälä  *
674f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
675f75f3746SVille Syrjälä  *  vblank_start >= 3
676f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
677f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
678f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
679f75f3746SVille Syrjälä  *
680f75f3746SVille Syrjälä  *           start of vblank:
681f75f3746SVille Syrjälä  *           latch double buffered registers
682f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
683f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
684f75f3746SVille Syrjälä  *           |
685f75f3746SVille Syrjälä  *           |          frame start:
686f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
687f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
688f75f3746SVille Syrjälä  *           |          |
689f75f3746SVille Syrjälä  *           |          |  start of vsync:
690f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
691f75f3746SVille Syrjälä  *           |          |  |
692f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
693f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
694f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
695f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
696f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699f75f3746SVille Syrjälä  *       |          |                                         |
700f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
701f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
702f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
703f75f3746SVille Syrjälä  *
704f75f3746SVille Syrjälä  * x  = horizontal active
705f75f3746SVille Syrjälä  * _  = horizontal blanking
706f75f3746SVille Syrjälä  * hs = horizontal sync
707f75f3746SVille Syrjälä  * va = vertical active
708f75f3746SVille Syrjälä  * vb = vertical blanking
709f75f3746SVille Syrjälä  * vs = vertical sync
710f75f3746SVille Syrjälä  * vbs = vblank_start (number)
711f75f3746SVille Syrjälä  *
712f75f3746SVille Syrjälä  * Summary:
713f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
714f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
715f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
716f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
717f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
718f75f3746SVille Syrjälä  */
719f75f3746SVille Syrjälä 
72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
72142f52ef8SKeith Packard  * we use as a pipe index
72242f52ef8SKeith Packard  */
72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7240a3e67a4SJesse Barnes {
725fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
726f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7270b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
72898187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
72998187836SVille Syrjälä 								pipe);
730fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
731391f75e2SVille Syrjälä 
7320b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7330b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7340b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7350b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7360b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
737391f75e2SVille Syrjälä 
7380b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7390b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7400b2a8e09SVille Syrjälä 
7410b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7420b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7430b2a8e09SVille Syrjälä 
7449db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7459db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7465eddb70bSChris Wilson 
7470a3e67a4SJesse Barnes 	/*
7480a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7490a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7500a3e67a4SJesse Barnes 	 * register.
7510a3e67a4SJesse Barnes 	 */
7520a3e67a4SJesse Barnes 	do {
7535eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
754391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7555eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7560a3e67a4SJesse Barnes 	} while (high1 != high2);
7570a3e67a4SJesse Barnes 
7585eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
759391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7605eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
761391f75e2SVille Syrjälä 
762391f75e2SVille Syrjälä 	/*
763391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
764391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
765391f75e2SVille Syrjälä 	 * counter against vblank start.
766391f75e2SVille Syrjälä 	 */
767edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7680a3e67a4SJesse Barnes }
7690a3e67a4SJesse Barnes 
770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7719880b7a5SJesse Barnes {
772fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7739880b7a5SJesse Barnes 
774649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7759880b7a5SJesse Barnes }
7769880b7a5SJesse Barnes 
77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779a225f079SVille Syrjälä {
780a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
781fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
782fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
783a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
78480715b2fSVille Syrjälä 	int position, vtotal;
785a225f079SVille Syrjälä 
78680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
787a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788a225f079SVille Syrjälä 		vtotal /= 2;
789a225f079SVille Syrjälä 
79091d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
79175aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
792a225f079SVille Syrjälä 	else
79375aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
794a225f079SVille Syrjälä 
795a225f079SVille Syrjälä 	/*
79641b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
79741b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
79841b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
79941b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
80041b578fbSJesse Barnes 	 *
80141b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
80241b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
80341b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
80441b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
80541b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
80641b578fbSJesse Barnes 	 */
80791d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
80841b578fbSJesse Barnes 		int i, temp;
80941b578fbSJesse Barnes 
81041b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
81141b578fbSJesse Barnes 			udelay(1);
81241b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
81341b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
81441b578fbSJesse Barnes 			if (temp != position) {
81541b578fbSJesse Barnes 				position = temp;
81641b578fbSJesse Barnes 				break;
81741b578fbSJesse Barnes 			}
81841b578fbSJesse Barnes 		}
81941b578fbSJesse Barnes 	}
82041b578fbSJesse Barnes 
82141b578fbSJesse Barnes 	/*
82280715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
82380715b2fSVille Syrjälä 	 * scanline_offset adjustment.
824a225f079SVille Syrjälä 	 */
82580715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
826a225f079SVille Syrjälä }
827a225f079SVille Syrjälä 
82888e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
829abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
8303bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
8313bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
8320af7e4dfSMario Kleiner {
833fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
83498187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
83598187836SVille Syrjälä 								pipe);
8363aa18df8SVille Syrjälä 	int position;
83778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8380af7e4dfSMario Kleiner 	bool in_vbl = true;
8390af7e4dfSMario Kleiner 	int ret = 0;
840ad3543edSMario Kleiner 	unsigned long irqflags;
8410af7e4dfSMario Kleiner 
842fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8430af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8449db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8450af7e4dfSMario Kleiner 		return 0;
8460af7e4dfSMario Kleiner 	}
8470af7e4dfSMario Kleiner 
848c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
84978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
850c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
851c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
852c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8530af7e4dfSMario Kleiner 
854d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
856d31faf65SVille Syrjälä 		vbl_end /= 2;
857d31faf65SVille Syrjälä 		vtotal /= 2;
858d31faf65SVille Syrjälä 	}
859d31faf65SVille Syrjälä 
860c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861c2baf4b7SVille Syrjälä 
862ad3543edSMario Kleiner 	/*
863ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
864ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
865ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
866ad3543edSMario Kleiner 	 */
867ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868ad3543edSMario Kleiner 
869ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870ad3543edSMario Kleiner 
871ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
872ad3543edSMario Kleiner 	if (stime)
873ad3543edSMario Kleiner 		*stime = ktime_get();
874ad3543edSMario Kleiner 
87591d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8760af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8770af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8780af7e4dfSMario Kleiner 		 */
879a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8800af7e4dfSMario Kleiner 	} else {
8810af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8820af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8830af7e4dfSMario Kleiner 		 * scanout position.
8840af7e4dfSMario Kleiner 		 */
88575aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8860af7e4dfSMario Kleiner 
8873aa18df8SVille Syrjälä 		/* convert to pixel counts */
8883aa18df8SVille Syrjälä 		vbl_start *= htotal;
8893aa18df8SVille Syrjälä 		vbl_end *= htotal;
8903aa18df8SVille Syrjälä 		vtotal *= htotal;
89178e8fc6bSVille Syrjälä 
89278e8fc6bSVille Syrjälä 		/*
8937e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8947e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8957e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8967e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8977e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8987e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8997e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9007e78f1cbSVille Syrjälä 		 */
9017e78f1cbSVille Syrjälä 		if (position >= vtotal)
9027e78f1cbSVille Syrjälä 			position = vtotal - 1;
9037e78f1cbSVille Syrjälä 
9047e78f1cbSVille Syrjälä 		/*
90578e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
90678e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
90778e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
90878e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
90978e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
91078e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
91178e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
91278e8fc6bSVille Syrjälä 		 */
91378e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9143aa18df8SVille Syrjälä 	}
9153aa18df8SVille Syrjälä 
916ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
917ad3543edSMario Kleiner 	if (etime)
918ad3543edSMario Kleiner 		*etime = ktime_get();
919ad3543edSMario Kleiner 
920ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921ad3543edSMario Kleiner 
922ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923ad3543edSMario Kleiner 
9243aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9253aa18df8SVille Syrjälä 
9263aa18df8SVille Syrjälä 	/*
9273aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9283aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9293aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9303aa18df8SVille Syrjälä 	 * up since vbl_end.
9313aa18df8SVille Syrjälä 	 */
9323aa18df8SVille Syrjälä 	if (position >= vbl_start)
9333aa18df8SVille Syrjälä 		position -= vbl_end;
9343aa18df8SVille Syrjälä 	else
9353aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9363aa18df8SVille Syrjälä 
93791d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9383aa18df8SVille Syrjälä 		*vpos = position;
9393aa18df8SVille Syrjälä 		*hpos = 0;
9403aa18df8SVille Syrjälä 	} else {
9410af7e4dfSMario Kleiner 		*vpos = position / htotal;
9420af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9430af7e4dfSMario Kleiner 	}
9440af7e4dfSMario Kleiner 
9450af7e4dfSMario Kleiner 	/* In vblank? */
9460af7e4dfSMario Kleiner 	if (in_vbl)
9473d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
9480af7e4dfSMario Kleiner 
9490af7e4dfSMario Kleiner 	return ret;
9500af7e4dfSMario Kleiner }
9510af7e4dfSMario Kleiner 
952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
953a225f079SVille Syrjälä {
954fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955a225f079SVille Syrjälä 	unsigned long irqflags;
956a225f079SVille Syrjälä 	int position;
957a225f079SVille Syrjälä 
958a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
960a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961a225f079SVille Syrjälä 
962a225f079SVille Syrjälä 	return position;
963a225f079SVille Syrjälä }
964a225f079SVille Syrjälä 
96588e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9660af7e4dfSMario Kleiner 			      int *max_error,
9670af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9680af7e4dfSMario Kleiner 			      unsigned flags)
9690af7e4dfSMario Kleiner {
970b91eb5ccSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
971e2af48c6SVille Syrjälä 	struct intel_crtc *crtc;
9720af7e4dfSMario Kleiner 
973b91eb5ccSVille Syrjälä 	if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
97488e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9750af7e4dfSMario Kleiner 		return -EINVAL;
9760af7e4dfSMario Kleiner 	}
9770af7e4dfSMario Kleiner 
9780af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
979b91eb5ccSVille Syrjälä 	crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
9804041b853SChris Wilson 	if (crtc == NULL) {
98188e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9824041b853SChris Wilson 		return -EINVAL;
9834041b853SChris Wilson 	}
9844041b853SChris Wilson 
985e2af48c6SVille Syrjälä 	if (!crtc->base.hwmode.crtc_clock) {
98688e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9874041b853SChris Wilson 		return -EBUSY;
9884041b853SChris Wilson 	}
9890af7e4dfSMario Kleiner 
9900af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9914041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9924041b853SChris Wilson 						     vblank_time, flags,
993e2af48c6SVille Syrjälä 						     &crtc->base.hwmode);
9940af7e4dfSMario Kleiner }
9950af7e4dfSMario Kleiner 
99691d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
997f97108d1SJesse Barnes {
998b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9999270388eSDaniel Vetter 	u8 new_delay;
10009270388eSDaniel Vetter 
1001d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1002f97108d1SJesse Barnes 
100373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
100473edd18fSDaniel Vetter 
100520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10069270388eSDaniel Vetter 
10077648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1008b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1009b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1010f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1011f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1012f97108d1SJesse Barnes 
1013f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1014b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
101520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
101620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
101720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
101820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1019b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
102020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
102120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
102220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
102320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1024f97108d1SJesse Barnes 	}
1025f97108d1SJesse Barnes 
102691d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
102720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1028f97108d1SJesse Barnes 
1029d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10309270388eSDaniel Vetter 
1031f97108d1SJesse Barnes 	return;
1032f97108d1SJesse Barnes }
1033f97108d1SJesse Barnes 
10340bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1035549f7365SChris Wilson {
1036aca34b6eSChris Wilson 	smp_store_mb(engine->breadcrumbs.irq_posted, true);
103783348ba8SChris Wilson 	if (intel_engine_wakeup(engine))
10380bc40be8STvrtko Ursulin 		trace_i915_gem_request_notify(engine);
1039549f7365SChris Wilson }
1040549f7365SChris Wilson 
104143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
104243cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
104331685c25SDeepak S {
104443cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
104543cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
104643cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
104731685c25SDeepak S }
104831685c25SDeepak S 
104943cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
105043cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
105143cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
105243cf3bf0SChris Wilson 			 int threshold)
105331685c25SDeepak S {
105443cf3bf0SChris Wilson 	u64 time, c0;
10557bad74d5SVille Syrjälä 	unsigned int mul = 100;
105631685c25SDeepak S 
105743cf3bf0SChris Wilson 	if (old->cz_clock == 0)
105843cf3bf0SChris Wilson 		return false;
105931685c25SDeepak S 
10607bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10617bad74d5SVille Syrjälä 		mul <<= 8;
10627bad74d5SVille Syrjälä 
106343cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10647bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
106531685c25SDeepak S 
106643cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
106743cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
106843cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
106943cf3bf0SChris Wilson 	 */
107043cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
107143cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10727bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
107331685c25SDeepak S 
107443cf3bf0SChris Wilson 	return c0 >= time;
107531685c25SDeepak S }
107631685c25SDeepak S 
107743cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
107843cf3bf0SChris Wilson {
107943cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
108043cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
108143cf3bf0SChris Wilson }
108243cf3bf0SChris Wilson 
108343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
108443cf3bf0SChris Wilson {
108543cf3bf0SChris Wilson 	struct intel_rps_ei now;
108643cf3bf0SChris Wilson 	u32 events = 0;
108743cf3bf0SChris Wilson 
10886f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
108943cf3bf0SChris Wilson 		return 0;
109043cf3bf0SChris Wilson 
109143cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
109243cf3bf0SChris Wilson 	if (now.cz_clock == 0)
109343cf3bf0SChris Wilson 		return 0;
109431685c25SDeepak S 
109543cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
109643cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
109743cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10988fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
109943cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
110043cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
110131685c25SDeepak S 	}
110231685c25SDeepak S 
110343cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
110443cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
110543cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
11068fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
110743cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
110843cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
110943cf3bf0SChris Wilson 	}
111043cf3bf0SChris Wilson 
111143cf3bf0SChris Wilson 	return events;
111231685c25SDeepak S }
111331685c25SDeepak S 
1114f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1115f5a4c67dSChris Wilson {
1116e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
11173b3f1650SAkash Goel 	enum intel_engine_id id;
1118f5a4c67dSChris Wilson 
11193b3f1650SAkash Goel 	for_each_engine(engine, dev_priv, id)
1120688e6c72SChris Wilson 		if (intel_engine_has_waiter(engine))
1121f5a4c67dSChris Wilson 			return true;
1122f5a4c67dSChris Wilson 
1123f5a4c67dSChris Wilson 	return false;
1124f5a4c67dSChris Wilson }
1125f5a4c67dSChris Wilson 
11264912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11273b8d8d91SJesse Barnes {
11282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11292d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
11308d3afd7dSChris Wilson 	bool client_boost;
11318d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1132edbfdb45SPaulo Zanoni 	u32 pm_iir;
11333b8d8d91SJesse Barnes 
113459cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1135d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1136d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1137d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1138d4d70aa5SImre Deak 		return;
1139d4d70aa5SImre Deak 	}
11401f814dacSImre Deak 
1141c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1142c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1143a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1144f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
11458d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11468d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
114759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11484912d041SBen Widawsky 
114960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1150a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
115160611c13SPaulo Zanoni 
11528d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1153c33d247dSChris Wilson 		return;
11543b8d8d91SJesse Barnes 
11554fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11567b9e0ae6SChris Wilson 
115743cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
115843cf3bf0SChris Wilson 
1159dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1160edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11618d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11628d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
116329ecd78dSChris Wilson 	if (client_boost || any_waiters(dev_priv))
116429ecd78dSChris Wilson 		max = dev_priv->rps.max_freq;
116529ecd78dSChris Wilson 	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
116629ecd78dSChris Wilson 		new_delay = dev_priv->rps.boost_freq;
11678d3afd7dSChris Wilson 		adj = 0;
11688d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1169dd75fdc8SChris Wilson 		if (adj > 0)
1170dd75fdc8SChris Wilson 			adj *= 2;
1171edcf284bSChris Wilson 		else /* CHV needs even encode values */
1172edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1173*7e79a683SSagar Arun Kamble 
1174*7e79a683SSagar Arun Kamble 		if (new_delay >= dev_priv->rps.max_freq_softlimit)
1175*7e79a683SSagar Arun Kamble 			adj = 0;
11767425034aSVille Syrjälä 		/*
11777425034aSVille Syrjälä 		 * For better performance, jump directly
11787425034aSVille Syrjälä 		 * to RPe if we're below it.
11797425034aSVille Syrjälä 		 */
1180edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1181b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1182edcf284bSChris Wilson 			adj = 0;
1183edcf284bSChris Wilson 		}
118429ecd78dSChris Wilson 	} else if (client_boost || any_waiters(dev_priv)) {
1185f5a4c67dSChris Wilson 		adj = 0;
1186dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1187b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1188b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1189dd75fdc8SChris Wilson 		else
1190b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1191dd75fdc8SChris Wilson 		adj = 0;
1192dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1193dd75fdc8SChris Wilson 		if (adj < 0)
1194dd75fdc8SChris Wilson 			adj *= 2;
1195edcf284bSChris Wilson 		else /* CHV needs even encode values */
1196edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1197*7e79a683SSagar Arun Kamble 
1198*7e79a683SSagar Arun Kamble 		if (new_delay <= dev_priv->rps.min_freq_softlimit)
1199*7e79a683SSagar Arun Kamble 			adj = 0;
1200dd75fdc8SChris Wilson 	} else { /* unknown event */
1201edcf284bSChris Wilson 		adj = 0;
1202dd75fdc8SChris Wilson 	}
12033b8d8d91SJesse Barnes 
1204edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1205edcf284bSChris Wilson 
120679249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
120779249636SBen Widawsky 	 * interrupt
120879249636SBen Widawsky 	 */
1209edcf284bSChris Wilson 	new_delay += adj;
12108d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
121127544369SDeepak S 
1212dc97997aSChris Wilson 	intel_set_rps(dev_priv, new_delay);
12133b8d8d91SJesse Barnes 
12144fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12153b8d8d91SJesse Barnes }
12163b8d8d91SJesse Barnes 
1217e3689190SBen Widawsky 
1218e3689190SBen Widawsky /**
1219e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1220e3689190SBen Widawsky  * occurred.
1221e3689190SBen Widawsky  * @work: workqueue struct
1222e3689190SBen Widawsky  *
1223e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1224e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1225e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1226e3689190SBen Widawsky  */
1227e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1228e3689190SBen Widawsky {
12292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12302d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1231e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
123235a85ac6SBen Widawsky 	char *parity_event[6];
1233e3689190SBen Widawsky 	uint32_t misccpctl;
123435a85ac6SBen Widawsky 	uint8_t slice = 0;
1235e3689190SBen Widawsky 
1236e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1237e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1238e3689190SBen Widawsky 	 * any time we access those registers.
1239e3689190SBen Widawsky 	 */
124091c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1241e3689190SBen Widawsky 
124235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
124335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
124435a85ac6SBen Widawsky 		goto out;
124535a85ac6SBen Widawsky 
1246e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1247e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1248e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1249e3689190SBen Widawsky 
125035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1251f0f59a00SVille Syrjälä 		i915_reg_t reg;
125235a85ac6SBen Widawsky 
125335a85ac6SBen Widawsky 		slice--;
12542d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
125535a85ac6SBen Widawsky 			break;
125635a85ac6SBen Widawsky 
125735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
125835a85ac6SBen Widawsky 
12596fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
126035a85ac6SBen Widawsky 
126135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1262e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1263e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1264e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1265e3689190SBen Widawsky 
126635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
126735a85ac6SBen Widawsky 		POSTING_READ(reg);
1268e3689190SBen Widawsky 
1269cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1270e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1271e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1272e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
127335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
127435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1275e3689190SBen Widawsky 
127691c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1277e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1278e3689190SBen Widawsky 
127935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
128035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1281e3689190SBen Widawsky 
128235a85ac6SBen Widawsky 		kfree(parity_event[4]);
1283e3689190SBen Widawsky 		kfree(parity_event[3]);
1284e3689190SBen Widawsky 		kfree(parity_event[2]);
1285e3689190SBen Widawsky 		kfree(parity_event[1]);
1286e3689190SBen Widawsky 	}
1287e3689190SBen Widawsky 
128835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
128935a85ac6SBen Widawsky 
129035a85ac6SBen Widawsky out:
129135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12924cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12932d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12944cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
129535a85ac6SBen Widawsky 
129691c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
129735a85ac6SBen Widawsky }
129835a85ac6SBen Widawsky 
1299261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1300261e40b8SVille Syrjälä 					       u32 iir)
1301e3689190SBen Widawsky {
1302261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1303e3689190SBen Widawsky 		return;
1304e3689190SBen Widawsky 
1305d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1306261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1307d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1308e3689190SBen Widawsky 
1309261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
131035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
131135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
131235a85ac6SBen Widawsky 
131335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
131435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
131535a85ac6SBen Widawsky 
1316a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1317e3689190SBen Widawsky }
1318e3689190SBen Widawsky 
1319261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1320f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1321f1af8fc1SPaulo Zanoni {
1322f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13233b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1324f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
13253b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1326f1af8fc1SPaulo Zanoni }
1327f1af8fc1SPaulo Zanoni 
1328261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1329e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1330e7b4c6b1SDaniel Vetter {
1331f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13323b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1333cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13343b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1335cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13363b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1337e7b4c6b1SDaniel Vetter 
1338cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1339cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1340aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1341aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1342e3689190SBen Widawsky 
1343261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1344261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1345e7b4c6b1SDaniel Vetter }
1346e7b4c6b1SDaniel Vetter 
1347fbcc1a0cSNick Hoath static __always_inline void
13480bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1349fbcc1a0cSNick Hoath {
1350fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
13510bc40be8STvrtko Ursulin 		notify_ring(engine);
1352fbcc1a0cSNick Hoath 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
135327af5eeaSTvrtko Ursulin 		tasklet_schedule(&engine->irq_tasklet);
1354fbcc1a0cSNick Hoath }
1355fbcc1a0cSNick Hoath 
1356e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1357e30e251aSVille Syrjälä 				   u32 master_ctl,
1358e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1359abd58f01SBen Widawsky {
1360abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1361abd58f01SBen Widawsky 
1362abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1363e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1364e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1365e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1366abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1367abd58f01SBen Widawsky 		} else
1368abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1369abd58f01SBen Widawsky 	}
1370abd58f01SBen Widawsky 
137185f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1372e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1373e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1374e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1375abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1376abd58f01SBen Widawsky 		} else
1377abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1378abd58f01SBen Widawsky 	}
1379abd58f01SBen Widawsky 
138074cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1381e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1382e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1383e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
138474cdb337SChris Wilson 			ret = IRQ_HANDLED;
138574cdb337SChris Wilson 		} else
138674cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
138774cdb337SChris Wilson 	}
138874cdb337SChris Wilson 
138926705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1390e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
139126705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
139226705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1393cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
139426705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
139526705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
139638cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13970961021aSBen Widawsky 		} else
13980961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13990961021aSBen Widawsky 	}
14000961021aSBen Widawsky 
1401abd58f01SBen Widawsky 	return ret;
1402abd58f01SBen Widawsky }
1403abd58f01SBen Widawsky 
1404e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1405e30e251aSVille Syrjälä 				u32 gt_iir[4])
1406e30e251aSVille Syrjälä {
1407e30e251aSVille Syrjälä 	if (gt_iir[0]) {
14083b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1409e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
14103b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1411e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1412e30e251aSVille Syrjälä 	}
1413e30e251aSVille Syrjälä 
1414e30e251aSVille Syrjälä 	if (gt_iir[1]) {
14153b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1416e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
14173b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1418e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1419e30e251aSVille Syrjälä 	}
1420e30e251aSVille Syrjälä 
1421e30e251aSVille Syrjälä 	if (gt_iir[3])
14223b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1423e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1424e30e251aSVille Syrjälä 
1425e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1426e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
142726705e20SSagar Arun Kamble 
142826705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
142926705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1430e30e251aSVille Syrjälä }
1431e30e251aSVille Syrjälä 
143263c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
143363c88d22SImre Deak {
143463c88d22SImre Deak 	switch (port) {
143563c88d22SImre Deak 	case PORT_A:
1436195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
143763c88d22SImre Deak 	case PORT_B:
143863c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
143963c88d22SImre Deak 	case PORT_C:
144063c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
144163c88d22SImre Deak 	default:
144263c88d22SImre Deak 		return false;
144363c88d22SImre Deak 	}
144463c88d22SImre Deak }
144563c88d22SImre Deak 
14466dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14476dbf30ceSVille Syrjälä {
14486dbf30ceSVille Syrjälä 	switch (port) {
14496dbf30ceSVille Syrjälä 	case PORT_E:
14506dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14516dbf30ceSVille Syrjälä 	default:
14526dbf30ceSVille Syrjälä 		return false;
14536dbf30ceSVille Syrjälä 	}
14546dbf30ceSVille Syrjälä }
14556dbf30ceSVille Syrjälä 
145674c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
145774c0b395SVille Syrjälä {
145874c0b395SVille Syrjälä 	switch (port) {
145974c0b395SVille Syrjälä 	case PORT_A:
146074c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
146174c0b395SVille Syrjälä 	case PORT_B:
146274c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
146374c0b395SVille Syrjälä 	case PORT_C:
146474c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
146574c0b395SVille Syrjälä 	case PORT_D:
146674c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
146774c0b395SVille Syrjälä 	default:
146874c0b395SVille Syrjälä 		return false;
146974c0b395SVille Syrjälä 	}
147074c0b395SVille Syrjälä }
147174c0b395SVille Syrjälä 
1472e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1473e4ce95aaSVille Syrjälä {
1474e4ce95aaSVille Syrjälä 	switch (port) {
1475e4ce95aaSVille Syrjälä 	case PORT_A:
1476e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1477e4ce95aaSVille Syrjälä 	default:
1478e4ce95aaSVille Syrjälä 		return false;
1479e4ce95aaSVille Syrjälä 	}
1480e4ce95aaSVille Syrjälä }
1481e4ce95aaSVille Syrjälä 
1482676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
148313cf5504SDave Airlie {
148413cf5504SDave Airlie 	switch (port) {
148513cf5504SDave Airlie 	case PORT_B:
1486676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
148713cf5504SDave Airlie 	case PORT_C:
1488676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
148913cf5504SDave Airlie 	case PORT_D:
1490676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1491676574dfSJani Nikula 	default:
1492676574dfSJani Nikula 		return false;
149313cf5504SDave Airlie 	}
149413cf5504SDave Airlie }
149513cf5504SDave Airlie 
1496676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
149713cf5504SDave Airlie {
149813cf5504SDave Airlie 	switch (port) {
149913cf5504SDave Airlie 	case PORT_B:
1500676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
150113cf5504SDave Airlie 	case PORT_C:
1502676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
150313cf5504SDave Airlie 	case PORT_D:
1504676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1505676574dfSJani Nikula 	default:
1506676574dfSJani Nikula 		return false;
150713cf5504SDave Airlie 	}
150813cf5504SDave Airlie }
150913cf5504SDave Airlie 
151042db67d6SVille Syrjälä /*
151142db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
151242db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
151342db67d6SVille Syrjälä  * hotplug detection results from several registers.
151442db67d6SVille Syrjälä  *
151542db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
151642db67d6SVille Syrjälä  */
1517fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
15188c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1519fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1520fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1521676574dfSJani Nikula {
15228c841e57SJani Nikula 	enum port port;
1523676574dfSJani Nikula 	int i;
1524676574dfSJani Nikula 
1525676574dfSJani Nikula 	for_each_hpd_pin(i) {
15268c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15278c841e57SJani Nikula 			continue;
15288c841e57SJani Nikula 
1529676574dfSJani Nikula 		*pin_mask |= BIT(i);
1530676574dfSJani Nikula 
1531cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1532cc24fcdcSImre Deak 			continue;
1533cc24fcdcSImre Deak 
1534fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1535676574dfSJani Nikula 			*long_mask |= BIT(i);
1536676574dfSJani Nikula 	}
1537676574dfSJani Nikula 
1538676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1539676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1540676574dfSJani Nikula 
1541676574dfSJani Nikula }
1542676574dfSJani Nikula 
154391d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1544515ac2bbSDaniel Vetter {
154528c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1546515ac2bbSDaniel Vetter }
1547515ac2bbSDaniel Vetter 
154891d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1549ce99c256SDaniel Vetter {
15509ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1551ce99c256SDaniel Vetter }
1552ce99c256SDaniel Vetter 
15538bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
155491d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
155591d14251STvrtko Ursulin 					 enum pipe pipe,
1556eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1557eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15588bc5e955SDaniel Vetter 					 uint32_t crc4)
15598bf1e9f1SShuang He {
15608bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15618bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
15628c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15638c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
15648c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1565ac2300d4SDamien Lespiau 	int head, tail;
1566b2c88f5bSDamien Lespiau 
1567d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
15688c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
15690c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1570d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
157134273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
15720c912c79SDamien Lespiau 			return;
15730c912c79SDamien Lespiau 		}
15740c912c79SDamien Lespiau 
1575d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1576d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1577b2c88f5bSDamien Lespiau 
1578b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1579d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1580b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1581b2c88f5bSDamien Lespiau 			return;
1582b2c88f5bSDamien Lespiau 		}
1583b2c88f5bSDamien Lespiau 
1584b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
15858bf1e9f1SShuang He 
15868c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1587eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1588eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1589eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1590eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1591eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1592b2c88f5bSDamien Lespiau 
1593b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1594d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1595d538bbdfSDamien Lespiau 
1596d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
159707144428SDamien Lespiau 
159807144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
15998c6b709dSTomeu Vizoso 	} else {
16008c6b709dSTomeu Vizoso 		/*
16018c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
16028c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
16038c6b709dSTomeu Vizoso 		 * out the buggy result.
16048c6b709dSTomeu Vizoso 		 *
16058c6b709dSTomeu Vizoso 		 * On CHV sometimes the second CRC is bonkers as well, so
16068c6b709dSTomeu Vizoso 		 * don't trust that one either.
16078c6b709dSTomeu Vizoso 		 */
16088c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
16098c6b709dSTomeu Vizoso 		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
16108c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
16118c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
16128c6b709dSTomeu Vizoso 			return;
16138c6b709dSTomeu Vizoso 		}
16148c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
16158c6b709dSTomeu Vizoso 		crcs[0] = crc0;
16168c6b709dSTomeu Vizoso 		crcs[1] = crc1;
16178c6b709dSTomeu Vizoso 		crcs[2] = crc2;
16188c6b709dSTomeu Vizoso 		crcs[3] = crc3;
16198c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1620246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1621246ee524STomeu Vizoso 				       drm_accurate_vblank_count(&crtc->base),
1622246ee524STomeu Vizoso 				       crcs);
16238c6b709dSTomeu Vizoso 	}
16248bf1e9f1SShuang He }
1625277de95eSDaniel Vetter #else
1626277de95eSDaniel Vetter static inline void
162791d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
162891d14251STvrtko Ursulin 			     enum pipe pipe,
1629277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1630277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1631277de95eSDaniel Vetter 			     uint32_t crc4) {}
1632277de95eSDaniel Vetter #endif
1633eba94eb9SDaniel Vetter 
1634277de95eSDaniel Vetter 
163591d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
163691d14251STvrtko Ursulin 				     enum pipe pipe)
16375a69b89fSDaniel Vetter {
163891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16395a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16405a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16415a69b89fSDaniel Vetter }
16425a69b89fSDaniel Vetter 
164391d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
164491d14251STvrtko Ursulin 				     enum pipe pipe)
1645eba94eb9SDaniel Vetter {
164691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1647eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1648eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1649eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1650eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16518bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1652eba94eb9SDaniel Vetter }
16535b3a856bSDaniel Vetter 
165491d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
165591d14251STvrtko Ursulin 				      enum pipe pipe)
16565b3a856bSDaniel Vetter {
16570b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16580b5c5ed0SDaniel Vetter 
165991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
16600b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16610b5c5ed0SDaniel Vetter 	else
16620b5c5ed0SDaniel Vetter 		res1 = 0;
16630b5c5ed0SDaniel Vetter 
166491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
16650b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16660b5c5ed0SDaniel Vetter 	else
16670b5c5ed0SDaniel Vetter 		res2 = 0;
16685b3a856bSDaniel Vetter 
166991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16700b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16710b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16720b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16730b5c5ed0SDaniel Vetter 				     res1, res2);
16745b3a856bSDaniel Vetter }
16758bf1e9f1SShuang He 
16761403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16771403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16781403c0d4SPaulo Zanoni  * the work queue. */
16791403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1680baf02a1fSBen Widawsky {
1681a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
168259cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1683f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1684d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1685d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1686c33d247dSChris Wilson 			schedule_work(&dev_priv->rps.work);
168741a05a3aSDaniel Vetter 		}
1688d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1689d4d70aa5SImre Deak 	}
1690baf02a1fSBen Widawsky 
1691c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1692c9a9a268SImre Deak 		return;
1693c9a9a268SImre Deak 
16942d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
169512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16963b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
169712638c57SBen Widawsky 
1698aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1699aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
170012638c57SBen Widawsky 	}
17011403c0d4SPaulo Zanoni }
1702baf02a1fSBen Widawsky 
170326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
170426705e20SSagar Arun Kamble {
170526705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
17064100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
17074100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
17084100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
17094100b2abSSagar Arun Kamble 		 * to back flush interrupts.
17104100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
17114100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
17124100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
17134100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
17144100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
17154100b2abSSagar Arun Kamble 		 */
17164100b2abSSagar Arun Kamble 		u32 msg, flush;
17174100b2abSSagar Arun Kamble 
17184100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1719a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1720a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
17214100b2abSSagar Arun Kamble 		if (flush) {
17224100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
17234100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
17244100b2abSSagar Arun Kamble 
17254100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
17264100b2abSSagar Arun Kamble 			queue_work(dev_priv->guc.log.flush_wq,
17274100b2abSSagar Arun Kamble 				   &dev_priv->guc.log.flush_work);
17285aa1ee4bSAkash Goel 
17295aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17304100b2abSSagar Arun Kamble 		} else {
17314100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17324100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17334100b2abSSagar Arun Kamble 			 */
17344100b2abSSagar Arun Kamble 		}
173526705e20SSagar Arun Kamble 	}
173626705e20SSagar Arun Kamble }
173726705e20SSagar Arun Kamble 
17385a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
173991d14251STvrtko Ursulin 				     enum pipe pipe)
17408d7849dbSVille Syrjälä {
17415a21b665SDaniel Vetter 	bool ret;
17425a21b665SDaniel Vetter 
174391c8a326SChris Wilson 	ret = drm_handle_vblank(&dev_priv->drm, pipe);
17445a21b665SDaniel Vetter 	if (ret)
174551cbaf01SMaarten Lankhorst 		intel_finish_page_flip_mmio(dev_priv, pipe);
17465a21b665SDaniel Vetter 
17475a21b665SDaniel Vetter 	return ret;
17488d7849dbSVille Syrjälä }
17498d7849dbSVille Syrjälä 
175091d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
175191d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
17527e231dbeSJesse Barnes {
17537e231dbeSJesse Barnes 	int pipe;
17547e231dbeSJesse Barnes 
175558ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17561ca993d2SVille Syrjälä 
17571ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
17581ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
17591ca993d2SVille Syrjälä 		return;
17601ca993d2SVille Syrjälä 	}
17611ca993d2SVille Syrjälä 
1762055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1763f0f59a00SVille Syrjälä 		i915_reg_t reg;
1764bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
176591d181ddSImre Deak 
1766bbb5eebfSDaniel Vetter 		/*
1767bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1768bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1769bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1770bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1771bbb5eebfSDaniel Vetter 		 * handle.
1772bbb5eebfSDaniel Vetter 		 */
17730f239f4cSDaniel Vetter 
17740f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17750f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1776bbb5eebfSDaniel Vetter 
1777bbb5eebfSDaniel Vetter 		switch (pipe) {
1778bbb5eebfSDaniel Vetter 		case PIPE_A:
1779bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1780bbb5eebfSDaniel Vetter 			break;
1781bbb5eebfSDaniel Vetter 		case PIPE_B:
1782bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1783bbb5eebfSDaniel Vetter 			break;
17843278f67fSVille Syrjälä 		case PIPE_C:
17853278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17863278f67fSVille Syrjälä 			break;
1787bbb5eebfSDaniel Vetter 		}
1788bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1789bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1790bbb5eebfSDaniel Vetter 
1791bbb5eebfSDaniel Vetter 		if (!mask)
179291d181ddSImre Deak 			continue;
179391d181ddSImre Deak 
179491d181ddSImre Deak 		reg = PIPESTAT(pipe);
1795bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1796bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17977e231dbeSJesse Barnes 
17987e231dbeSJesse Barnes 		/*
17997e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18007e231dbeSJesse Barnes 		 */
180191d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
180291d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
18037e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
18047e231dbeSJesse Barnes 	}
180558ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18062ecb8ca4SVille Syrjälä }
18072ecb8ca4SVille Syrjälä 
180891d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
18092ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
18102ecb8ca4SVille Syrjälä {
18112ecb8ca4SVille Syrjälä 	enum pipe pipe;
18127e231dbeSJesse Barnes 
1813055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18145a21b665SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
18155a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
18165a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
181731acc7f5SJesse Barnes 
18185251f04eSMaarten Lankhorst 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
181951cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
18204356d586SDaniel Vetter 
18214356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
182291d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
18232d9d2b0bSVille Syrjälä 
18241f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18251f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
182631acc7f5SJesse Barnes 	}
182731acc7f5SJesse Barnes 
1828c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
182991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1830c1874ed7SImre Deak }
1831c1874ed7SImre Deak 
18321ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
183316c6c56bSVille Syrjälä {
183416c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
183516c6c56bSVille Syrjälä 
18361ae3c34cSVille Syrjälä 	if (hotplug_status)
18373ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18381ae3c34cSVille Syrjälä 
18391ae3c34cSVille Syrjälä 	return hotplug_status;
18401ae3c34cSVille Syrjälä }
18411ae3c34cSVille Syrjälä 
184291d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18431ae3c34cSVille Syrjälä 				 u32 hotplug_status)
18441ae3c34cSVille Syrjälä {
18451ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
18463ff60f89SOscar Mateo 
184791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
184891d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
184916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
185016c6c56bSVille Syrjälä 
185158f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1852fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1853fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1854fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
185558f2cf24SVille Syrjälä 
185691d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
185758f2cf24SVille Syrjälä 		}
1858369712e8SJani Nikula 
1859369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
186091d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
186116c6c56bSVille Syrjälä 	} else {
186216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
186316c6c56bSVille Syrjälä 
186458f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1865fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
18664e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1867fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
186891d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
186916c6c56bSVille Syrjälä 		}
18703ff60f89SOscar Mateo 	}
187158f2cf24SVille Syrjälä }
187216c6c56bSVille Syrjälä 
1873c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1874c1874ed7SImre Deak {
187545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1876fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1877c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1878c1874ed7SImre Deak 
18792dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18802dd2a883SImre Deak 		return IRQ_NONE;
18812dd2a883SImre Deak 
18821f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18831f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18841f814dacSImre Deak 
18851e1cace9SVille Syrjälä 	do {
18866e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
18872ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18881ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1889a5e485a9SVille Syrjälä 		u32 ier = 0;
18903ff60f89SOscar Mateo 
1891c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1892c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18933ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1894c1874ed7SImre Deak 
1895c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
18961e1cace9SVille Syrjälä 			break;
1897c1874ed7SImre Deak 
1898c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1899c1874ed7SImre Deak 
1900a5e485a9SVille Syrjälä 		/*
1901a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1902a5e485a9SVille Syrjälä 		 *
1903a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1904a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1905a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1906a5e485a9SVille Syrjälä 		 *
1907a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1908a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1909a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1910a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1911a5e485a9SVille Syrjälä 		 * bits this time around.
1912a5e485a9SVille Syrjälä 		 */
19134a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1914a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1915a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
19164a0a0202SVille Syrjälä 
19174a0a0202SVille Syrjälä 		if (gt_iir)
19184a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
19194a0a0202SVille Syrjälä 		if (pm_iir)
19204a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
19214a0a0202SVille Syrjälä 
19227ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19231ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
19247ce4d1f2SVille Syrjälä 
19253ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19263ff60f89SOscar Mateo 		 * signalled in iir */
192791d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
19287ce4d1f2SVille Syrjälä 
19297ce4d1f2SVille Syrjälä 		/*
19307ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19317ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19327ce4d1f2SVille Syrjälä 		 */
19337ce4d1f2SVille Syrjälä 		if (iir)
19347ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19354a0a0202SVille Syrjälä 
1936a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
19374a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
19384a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
19391ae3c34cSVille Syrjälä 
194052894874SVille Syrjälä 		if (gt_iir)
1941261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
194252894874SVille Syrjälä 		if (pm_iir)
194352894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
194452894874SVille Syrjälä 
19451ae3c34cSVille Syrjälä 		if (hotplug_status)
194691d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19472ecb8ca4SVille Syrjälä 
194891d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
19491e1cace9SVille Syrjälä 	} while (0);
19507e231dbeSJesse Barnes 
19511f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19521f814dacSImre Deak 
19537e231dbeSJesse Barnes 	return ret;
19547e231dbeSJesse Barnes }
19557e231dbeSJesse Barnes 
195643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
195743f328d7SVille Syrjälä {
195845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1959fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
196043f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
196143f328d7SVille Syrjälä 
19622dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19632dd2a883SImre Deak 		return IRQ_NONE;
19642dd2a883SImre Deak 
19651f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19661f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19671f814dacSImre Deak 
1968579de73bSChris Wilson 	do {
19696e814800SVille Syrjälä 		u32 master_ctl, iir;
1970e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
19712ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
19721ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1973a5e485a9SVille Syrjälä 		u32 ier = 0;
1974a5e485a9SVille Syrjälä 
19758e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19763278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19773278f67fSVille Syrjälä 
19783278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19798e5fd599SVille Syrjälä 			break;
198043f328d7SVille Syrjälä 
198127b6c122SOscar Mateo 		ret = IRQ_HANDLED;
198227b6c122SOscar Mateo 
1983a5e485a9SVille Syrjälä 		/*
1984a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1985a5e485a9SVille Syrjälä 		 *
1986a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1987a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1988a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1989a5e485a9SVille Syrjälä 		 *
1990a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1991a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1992a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1993a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1994a5e485a9SVille Syrjälä 		 * bits this time around.
1995a5e485a9SVille Syrjälä 		 */
199643f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1997a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1998a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
199943f328d7SVille Syrjälä 
2000e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
200127b6c122SOscar Mateo 
200227b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
20031ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
200443f328d7SVille Syrjälä 
200527b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
200627b6c122SOscar Mateo 		 * signalled in iir */
200791d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
200843f328d7SVille Syrjälä 
20097ce4d1f2SVille Syrjälä 		/*
20107ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
20117ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
20127ce4d1f2SVille Syrjälä 		 */
20137ce4d1f2SVille Syrjälä 		if (iir)
20147ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
20157ce4d1f2SVille Syrjälä 
2016a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2017e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
201843f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
20191ae3c34cSVille Syrjälä 
2020e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
2021e30e251aSVille Syrjälä 
20221ae3c34cSVille Syrjälä 		if (hotplug_status)
202391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20242ecb8ca4SVille Syrjälä 
202591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2026579de73bSChris Wilson 	} while (0);
20273278f67fSVille Syrjälä 
20281f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20291f814dacSImre Deak 
203043f328d7SVille Syrjälä 	return ret;
203143f328d7SVille Syrjälä }
203243f328d7SVille Syrjälä 
203391d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
203491d14251STvrtko Ursulin 				u32 hotplug_trigger,
203540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2036776ad806SJesse Barnes {
203742db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2038776ad806SJesse Barnes 
20396a39d7c9SJani Nikula 	/*
20406a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
20416a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
20426a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
20436a39d7c9SJani Nikula 	 * errors.
20446a39d7c9SJani Nikula 	 */
204513cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20466a39d7c9SJani Nikula 	if (!hotplug_trigger) {
20476a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
20486a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
20496a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
20506a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
20516a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
20526a39d7c9SJani Nikula 	}
20536a39d7c9SJani Nikula 
205413cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20556a39d7c9SJani Nikula 	if (!hotplug_trigger)
20566a39d7c9SJani Nikula 		return;
205713cf5504SDave Airlie 
2058fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
205940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2060fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
206140e56410SVille Syrjälä 
206291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2063aaf5ec2eSSonika Jindal }
206491d131d2SDaniel Vetter 
206591d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
206640e56410SVille Syrjälä {
206740e56410SVille Syrjälä 	int pipe;
206840e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
206940e56410SVille Syrjälä 
207091d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
207140e56410SVille Syrjälä 
2072cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2073cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2074776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2075cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2076cfc33bf7SVille Syrjälä 				 port_name(port));
2077cfc33bf7SVille Syrjälä 	}
2078776ad806SJesse Barnes 
2079ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
208091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2081ce99c256SDaniel Vetter 
2082776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
208391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2084776ad806SJesse Barnes 
2085776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2086776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2087776ad806SJesse Barnes 
2088776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2089776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2090776ad806SJesse Barnes 
2091776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2092776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2093776ad806SJesse Barnes 
20949db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2095055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
20969db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20979db4a9c7SJesse Barnes 					 pipe_name(pipe),
20989db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2099776ad806SJesse Barnes 
2100776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2101776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2102776ad806SJesse Barnes 
2103776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2104776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2105776ad806SJesse Barnes 
2106776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
21071f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21088664281bSPaulo Zanoni 
21098664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
21101f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21118664281bSPaulo Zanoni }
21128664281bSPaulo Zanoni 
211391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
21148664281bSPaulo Zanoni {
21158664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
21165a69b89fSDaniel Vetter 	enum pipe pipe;
21178664281bSPaulo Zanoni 
2118de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2119de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2120de032bf4SPaulo Zanoni 
2121055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21221f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
21231f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
21248664281bSPaulo Zanoni 
21255a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
212691d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
212791d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
21285a69b89fSDaniel Vetter 			else
212991d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
21305a69b89fSDaniel Vetter 		}
21315a69b89fSDaniel Vetter 	}
21328bf1e9f1SShuang He 
21338664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21348664281bSPaulo Zanoni }
21358664281bSPaulo Zanoni 
213691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
21378664281bSPaulo Zanoni {
21388664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
21398664281bSPaulo Zanoni 
2140de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2141de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2142de032bf4SPaulo Zanoni 
21438664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
21441f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21458664281bSPaulo Zanoni 
21468664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
21471f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21488664281bSPaulo Zanoni 
21498664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
21501f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
21518664281bSPaulo Zanoni 
21528664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2153776ad806SJesse Barnes }
2154776ad806SJesse Barnes 
215591d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
215623e81d69SAdam Jackson {
215723e81d69SAdam Jackson 	int pipe;
21586dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2159aaf5ec2eSSonika Jindal 
216091d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
216191d131d2SDaniel Vetter 
2162cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2163cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
216423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2165cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2166cfc33bf7SVille Syrjälä 				 port_name(port));
2167cfc33bf7SVille Syrjälä 	}
216823e81d69SAdam Jackson 
216923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
217091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
217123e81d69SAdam Jackson 
217223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
217391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
217423e81d69SAdam Jackson 
217523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
217623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
217723e81d69SAdam Jackson 
217823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
217923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
218023e81d69SAdam Jackson 
218123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2182055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
218323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
218423e81d69SAdam Jackson 					 pipe_name(pipe),
218523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
21868664281bSPaulo Zanoni 
21878664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
218891d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
218923e81d69SAdam Jackson }
219023e81d69SAdam Jackson 
219191d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
21926dbf30ceSVille Syrjälä {
21936dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
21946dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
21956dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
21966dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21976dbf30ceSVille Syrjälä 
21986dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
21996dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22006dbf30ceSVille Syrjälä 
22016dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
22026dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
22036dbf30ceSVille Syrjälä 
22046dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
22056dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
220674c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
22076dbf30ceSVille Syrjälä 	}
22086dbf30ceSVille Syrjälä 
22096dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
22106dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22116dbf30ceSVille Syrjälä 
22126dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
22136dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
22146dbf30ceSVille Syrjälä 
22156dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
22166dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
22176dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
22186dbf30ceSVille Syrjälä 	}
22196dbf30ceSVille Syrjälä 
22206dbf30ceSVille Syrjälä 	if (pin_mask)
222191d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
22226dbf30ceSVille Syrjälä 
22236dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
222491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
22256dbf30ceSVille Syrjälä }
22266dbf30ceSVille Syrjälä 
222791d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
222891d14251STvrtko Ursulin 				u32 hotplug_trigger,
222940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2230c008bc6eSPaulo Zanoni {
2231e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2232e4ce95aaSVille Syrjälä 
2233e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2234e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2235e4ce95aaSVille Syrjälä 
2236e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
223740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2238e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
223940e56410SVille Syrjälä 
224091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2241e4ce95aaSVille Syrjälä }
2242c008bc6eSPaulo Zanoni 
224391d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
224491d14251STvrtko Ursulin 				    u32 de_iir)
224540e56410SVille Syrjälä {
224640e56410SVille Syrjälä 	enum pipe pipe;
224740e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
224840e56410SVille Syrjälä 
224940e56410SVille Syrjälä 	if (hotplug_trigger)
225091d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
225140e56410SVille Syrjälä 
2252c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
225391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2254c008bc6eSPaulo Zanoni 
2255c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
225691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2257c008bc6eSPaulo Zanoni 
2258c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2259c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2260c008bc6eSPaulo Zanoni 
2261055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22625a21b665SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
22635a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
22645a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2265c008bc6eSPaulo Zanoni 
226640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
22671f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2268c008bc6eSPaulo Zanoni 
226940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
227091d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
22715b3a856bSDaniel Vetter 
227240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
22735251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
227451cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2275c008bc6eSPaulo Zanoni 	}
2276c008bc6eSPaulo Zanoni 
2277c008bc6eSPaulo Zanoni 	/* check event from PCH */
2278c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2279c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2280c008bc6eSPaulo Zanoni 
228191d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
228291d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2283c008bc6eSPaulo Zanoni 		else
228491d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2285c008bc6eSPaulo Zanoni 
2286c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2287c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2288c008bc6eSPaulo Zanoni 	}
2289c008bc6eSPaulo Zanoni 
229091d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
229191d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2292c008bc6eSPaulo Zanoni }
2293c008bc6eSPaulo Zanoni 
229491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
229591d14251STvrtko Ursulin 				    u32 de_iir)
22969719fb98SPaulo Zanoni {
229707d27e20SDamien Lespiau 	enum pipe pipe;
229823bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
229923bb4cb5SVille Syrjälä 
230040e56410SVille Syrjälä 	if (hotplug_trigger)
230191d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
23029719fb98SPaulo Zanoni 
23039719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
230491d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
23059719fb98SPaulo Zanoni 
23069719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
230791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
23089719fb98SPaulo Zanoni 
23099719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
231091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
23119719fb98SPaulo Zanoni 
2312055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23135a21b665SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
23145a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
23155a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
231640da17c2SDaniel Vetter 
231740da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
23185251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
231951cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
23209719fb98SPaulo Zanoni 	}
23219719fb98SPaulo Zanoni 
23229719fb98SPaulo Zanoni 	/* check event from PCH */
232391d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
23249719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
23259719fb98SPaulo Zanoni 
232691d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
23279719fb98SPaulo Zanoni 
23289719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
23299719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
23309719fb98SPaulo Zanoni 	}
23319719fb98SPaulo Zanoni }
23329719fb98SPaulo Zanoni 
233372c90f62SOscar Mateo /*
233472c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
233572c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
233672c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
233772c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
233872c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
233972c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
234072c90f62SOscar Mateo  */
2341f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2342b1f14ad0SJesse Barnes {
234345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2344fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2345f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
23460e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2347b1f14ad0SJesse Barnes 
23482dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23492dd2a883SImre Deak 		return IRQ_NONE;
23502dd2a883SImre Deak 
23511f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23521f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
23531f814dacSImre Deak 
2354b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2355b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2356b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
235723a78516SPaulo Zanoni 	POSTING_READ(DEIER);
23580e43406bSChris Wilson 
235944498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
236044498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
236144498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
236244498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
236344498aeaSPaulo Zanoni 	 * due to its back queue). */
236491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
236544498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
236644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
236744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2368ab5c608bSBen Widawsky 	}
236944498aeaSPaulo Zanoni 
237072c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
237172c90f62SOscar Mateo 
23720e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
23730e43406bSChris Wilson 	if (gt_iir) {
237472c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
237572c90f62SOscar Mateo 		ret = IRQ_HANDLED;
237691d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2377261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2378d8fc8a47SPaulo Zanoni 		else
2379261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
23800e43406bSChris Wilson 	}
2381b1f14ad0SJesse Barnes 
2382b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
23830e43406bSChris Wilson 	if (de_iir) {
238472c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
238572c90f62SOscar Mateo 		ret = IRQ_HANDLED;
238691d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
238791d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2388f1af8fc1SPaulo Zanoni 		else
238991d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
23900e43406bSChris Wilson 	}
23910e43406bSChris Wilson 
239291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2393f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
23940e43406bSChris Wilson 		if (pm_iir) {
2395b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
23960e43406bSChris Wilson 			ret = IRQ_HANDLED;
239772c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
23980e43406bSChris Wilson 		}
2399f1af8fc1SPaulo Zanoni 	}
2400b1f14ad0SJesse Barnes 
2401b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2402b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
240391d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
240444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
240544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2406ab5c608bSBen Widawsky 	}
2407b1f14ad0SJesse Barnes 
24081f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24091f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24101f814dacSImre Deak 
2411b1f14ad0SJesse Barnes 	return ret;
2412b1f14ad0SJesse Barnes }
2413b1f14ad0SJesse Barnes 
241491d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
241591d14251STvrtko Ursulin 				u32 hotplug_trigger,
241640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2417d04a492dSShashank Sharma {
2418cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2419d04a492dSShashank Sharma 
2420a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2421a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2422d04a492dSShashank Sharma 
2423cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
242440e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2425cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
242640e56410SVille Syrjälä 
242791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2428d04a492dSShashank Sharma }
2429d04a492dSShashank Sharma 
2430f11a0f46STvrtko Ursulin static irqreturn_t
2431f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2432abd58f01SBen Widawsky {
2433abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2434f11a0f46STvrtko Ursulin 	u32 iir;
2435c42664ccSDaniel Vetter 	enum pipe pipe;
243688e04703SJesse Barnes 
2437abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2438e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2439e32192e1STvrtko Ursulin 		if (iir) {
2440e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2441abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2442e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
244391d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
244438cc46d7SOscar Mateo 			else
244538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2446abd58f01SBen Widawsky 		}
244738cc46d7SOscar Mateo 		else
244838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2449abd58f01SBen Widawsky 	}
2450abd58f01SBen Widawsky 
24516d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2452e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2453e32192e1STvrtko Ursulin 		if (iir) {
2454e32192e1STvrtko Ursulin 			u32 tmp_mask;
2455d04a492dSShashank Sharma 			bool found = false;
2456cebd87a0SVille Syrjälä 
2457e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
24586d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
245988e04703SJesse Barnes 
2460e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2461e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2462e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2463e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2464e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2465e32192e1STvrtko Ursulin 
2466e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
246791d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2468d04a492dSShashank Sharma 				found = true;
2469d04a492dSShashank Sharma 			}
2470d04a492dSShashank Sharma 
2471cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2472e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2473e32192e1STvrtko Ursulin 				if (tmp_mask) {
247491d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
247591d14251STvrtko Ursulin 							    hpd_bxt);
2476d04a492dSShashank Sharma 					found = true;
2477d04a492dSShashank Sharma 				}
2478e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2479e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2480e32192e1STvrtko Ursulin 				if (tmp_mask) {
248191d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
248291d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2483e32192e1STvrtko Ursulin 					found = true;
2484e32192e1STvrtko Ursulin 				}
2485e32192e1STvrtko Ursulin 			}
2486d04a492dSShashank Sharma 
2487cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
248891d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
24899e63743eSShashank Sharma 				found = true;
24909e63743eSShashank Sharma 			}
24919e63743eSShashank Sharma 
2492d04a492dSShashank Sharma 			if (!found)
249338cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
24946d766f02SDaniel Vetter 		}
249538cc46d7SOscar Mateo 		else
249638cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
24976d766f02SDaniel Vetter 	}
24986d766f02SDaniel Vetter 
2499055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2500e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2501abd58f01SBen Widawsky 
2502c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2503c42664ccSDaniel Vetter 			continue;
2504c42664ccSDaniel Vetter 
2505e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2506e32192e1STvrtko Ursulin 		if (!iir) {
2507e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2508e32192e1STvrtko Ursulin 			continue;
2509e32192e1STvrtko Ursulin 		}
2510770de83dSDamien Lespiau 
2511e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2512e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2513e32192e1STvrtko Ursulin 
25145a21b665SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK &&
25155a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
25165a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2517abd58f01SBen Widawsky 
2518e32192e1STvrtko Ursulin 		flip_done = iir;
2519b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2520e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2521770de83dSDamien Lespiau 		else
2522e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2523770de83dSDamien Lespiau 
25245251f04eSMaarten Lankhorst 		if (flip_done)
252551cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2526abd58f01SBen Widawsky 
2527e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
252891d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25290fbe7870SDaniel Vetter 
2530e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2531e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
253238d83c96SDaniel Vetter 
2533e32192e1STvrtko Ursulin 		fault_errors = iir;
2534b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2535e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2536770de83dSDamien Lespiau 		else
2537e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2538770de83dSDamien Lespiau 
2539770de83dSDamien Lespiau 		if (fault_errors)
25401353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
254130100f2bSDaniel Vetter 				  pipe_name(pipe),
2542e32192e1STvrtko Ursulin 				  fault_errors);
2543abd58f01SBen Widawsky 	}
2544abd58f01SBen Widawsky 
254591d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2546266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
254792d03a80SDaniel Vetter 		/*
254892d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
254992d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
255092d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
255192d03a80SDaniel Vetter 		 */
2552e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2553e32192e1STvrtko Ursulin 		if (iir) {
2554e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
255592d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25566dbf30ceSVille Syrjälä 
255722dea0beSRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
255891d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25596dbf30ceSVille Syrjälä 			else
256091d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25612dfb0b81SJani Nikula 		} else {
25622dfb0b81SJani Nikula 			/*
25632dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25642dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25652dfb0b81SJani Nikula 			 */
25662dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
25672dfb0b81SJani Nikula 		}
256892d03a80SDaniel Vetter 	}
256992d03a80SDaniel Vetter 
2570f11a0f46STvrtko Ursulin 	return ret;
2571f11a0f46STvrtko Ursulin }
2572f11a0f46STvrtko Ursulin 
2573f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2574f11a0f46STvrtko Ursulin {
2575f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2576fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2577f11a0f46STvrtko Ursulin 	u32 master_ctl;
2578e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2579f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2580f11a0f46STvrtko Ursulin 
2581f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2582f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2583f11a0f46STvrtko Ursulin 
2584f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2585f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2586f11a0f46STvrtko Ursulin 	if (!master_ctl)
2587f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2588f11a0f46STvrtko Ursulin 
2589f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2590f11a0f46STvrtko Ursulin 
2591f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2592f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2593f11a0f46STvrtko Ursulin 
2594f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2595e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2596e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2597f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2598f11a0f46STvrtko Ursulin 
2599cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2600cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2601abd58f01SBen Widawsky 
26021f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
26031f814dacSImre Deak 
2604abd58f01SBen Widawsky 	return ret;
2605abd58f01SBen Widawsky }
2606abd58f01SBen Widawsky 
26071f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv)
260817e1df07SDaniel Vetter {
260917e1df07SDaniel Vetter 	/*
261017e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
261117e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
261217e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
261317e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
261417e1df07SDaniel Vetter 	 */
261517e1df07SDaniel Vetter 
261617e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
26171f15b76fSChris Wilson 	wake_up_all(&dev_priv->gpu_error.wait_queue);
261817e1df07SDaniel Vetter 
261917e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
262017e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
262117e1df07SDaniel Vetter }
262217e1df07SDaniel Vetter 
26238a905236SJesse Barnes /**
2624b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
262514bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
26268a905236SJesse Barnes  *
26278a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
26288a905236SJesse Barnes  * was detected.
26298a905236SJesse Barnes  */
2630c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
26318a905236SJesse Barnes {
263291c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2633cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2634cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2635cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
26368a905236SJesse Barnes 
2637c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
26388a905236SJesse Barnes 
263944d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2640c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
26411f83fee0SDaniel Vetter 
264217e1df07SDaniel Vetter 	/*
2643f454c694SImre Deak 	 * In most cases it's guaranteed that we get here with an RPM
2644f454c694SImre Deak 	 * reference held, for example because there is a pending GPU
2645f454c694SImre Deak 	 * request that won't finish until the reset is done. This
2646f454c694SImre Deak 	 * isn't the case at least when we get here by doing a
2647f454c694SImre Deak 	 * simulated reset via debugs, so get an RPM reference.
2648f454c694SImre Deak 	 */
2649f454c694SImre Deak 	intel_runtime_pm_get(dev_priv);
2650c033666aSChris Wilson 	intel_prepare_reset(dev_priv);
26517514747dSVille Syrjälä 
2652780f262aSChris Wilson 	do {
2653f454c694SImre Deak 		/*
265417e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
265517e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
265617e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
265717e1df07SDaniel Vetter 		 * deadlocks with the reset work.
265817e1df07SDaniel Vetter 		 */
2659780f262aSChris Wilson 		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2660780f262aSChris Wilson 			i915_reset(dev_priv);
2661221fe799SChris Wilson 			mutex_unlock(&dev_priv->drm.struct_mutex);
2662780f262aSChris Wilson 		}
2663780f262aSChris Wilson 
2664780f262aSChris Wilson 		/* We need to wait for anyone holding the lock to wakeup */
2665780f262aSChris Wilson 	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2666780f262aSChris Wilson 				     I915_RESET_IN_PROGRESS,
2667780f262aSChris Wilson 				     TASK_UNINTERRUPTIBLE,
2668780f262aSChris Wilson 				     HZ));
2669f69061beSDaniel Vetter 
2670c033666aSChris Wilson 	intel_finish_reset(dev_priv);
2671f454c694SImre Deak 	intel_runtime_pm_put(dev_priv);
2672f454c694SImre Deak 
2673780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2674c033666aSChris Wilson 		kobject_uevent_env(kobj,
2675f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
26761f83fee0SDaniel Vetter 
267717e1df07SDaniel Vetter 	/*
267817e1df07SDaniel Vetter 	 * Note: The wake_up also serves as a memory barrier so that
26798af29b0cSChris Wilson 	 * waiters see the updated value of the dev_priv->gpu_error.
268017e1df07SDaniel Vetter 	 */
26811f15b76fSChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
2682f316a42cSBen Gamari }
26838a905236SJesse Barnes 
2684d636951eSBen Widawsky static inline void
2685d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv,
2686d636951eSBen Widawsky 			struct intel_instdone *instdone)
2687d636951eSBen Widawsky {
2688f9e61372SBen Widawsky 	int slice;
2689f9e61372SBen Widawsky 	int subslice;
2690f9e61372SBen Widawsky 
2691d636951eSBen Widawsky 	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);
2692d636951eSBen Widawsky 
2693d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 3)
2694d636951eSBen Widawsky 		return;
2695d636951eSBen Widawsky 
2696d636951eSBen Widawsky 	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2697d636951eSBen Widawsky 
2698d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 6)
2699d636951eSBen Widawsky 		return;
2700d636951eSBen Widawsky 
2701f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2702f9e61372SBen Widawsky 		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2703f9e61372SBen Widawsky 		       slice, subslice, instdone->sampler[slice][subslice]);
2704f9e61372SBen Widawsky 
2705f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2706f9e61372SBen Widawsky 		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
2707f9e61372SBen Widawsky 		       slice, subslice, instdone->row[slice][subslice]);
2708d636951eSBen Widawsky }
2709d636951eSBen Widawsky 
2710eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2711c0e09200SDave Airlie {
2712eaa14c24SChris Wilson 	u32 eir;
271363eeaf38SJesse Barnes 
2714eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2715eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
271663eeaf38SJesse Barnes 
2717eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2718eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2719eaa14c24SChris Wilson 	else
2720eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
27218a905236SJesse Barnes 
2722eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
272363eeaf38SJesse Barnes 	eir = I915_READ(EIR);
272463eeaf38SJesse Barnes 	if (eir) {
272563eeaf38SJesse Barnes 		/*
272663eeaf38SJesse Barnes 		 * some errors might have become stuck,
272763eeaf38SJesse Barnes 		 * mask them.
272863eeaf38SJesse Barnes 		 */
2729eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
273063eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
273163eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
273263eeaf38SJesse Barnes 	}
273335aed2e6SChris Wilson }
273435aed2e6SChris Wilson 
273535aed2e6SChris Wilson /**
2736b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
273714bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
273814b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
273987c390b6SMichel Thierry  * @fmt: Error message format string
274087c390b6SMichel Thierry  *
2741aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
274235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
274335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
274435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
274535aed2e6SChris Wilson  * of a ring dump etc.).
274635aed2e6SChris Wilson  */
2747c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2748c033666aSChris Wilson 		       u32 engine_mask,
274958174462SMika Kuoppala 		       const char *fmt, ...)
275035aed2e6SChris Wilson {
275158174462SMika Kuoppala 	va_list args;
275258174462SMika Kuoppala 	char error_msg[80];
275335aed2e6SChris Wilson 
275458174462SMika Kuoppala 	va_start(args, fmt);
275558174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
275658174462SMika Kuoppala 	va_end(args);
275758174462SMika Kuoppala 
2758c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2759eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
27608a905236SJesse Barnes 
27618af29b0cSChris Wilson 	if (!engine_mask)
27628af29b0cSChris Wilson 		return;
27638af29b0cSChris Wilson 
27648af29b0cSChris Wilson 	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
27658af29b0cSChris Wilson 			     &dev_priv->gpu_error.flags))
27668af29b0cSChris Wilson 		return;
2767ba1234d1SBen Gamari 
276811ed50ecSBen Gamari 	/*
2769b8d24a06SMika Kuoppala 	 * Wakeup waiting processes so that the reset function
2770b8d24a06SMika Kuoppala 	 * i915_reset_and_wakeup doesn't deadlock trying to grab
2771b8d24a06SMika Kuoppala 	 * various locks. By bumping the reset counter first, the woken
277217e1df07SDaniel Vetter 	 * processes will see a reset in progress and back off,
277317e1df07SDaniel Vetter 	 * releasing their locks and then wait for the reset completion.
277417e1df07SDaniel Vetter 	 * We must do this for _all_ gpu waiters that might hold locks
277517e1df07SDaniel Vetter 	 * that the reset work needs to acquire.
277617e1df07SDaniel Vetter 	 *
27778af29b0cSChris Wilson 	 * Note: The wake_up also provides a memory barrier to ensure that the
27788af29b0cSChris Wilson 	 * waiters see the updated value of the reset flags.
277911ed50ecSBen Gamari 	 */
27801f15b76fSChris Wilson 	i915_error_wake_up(dev_priv);
278111ed50ecSBen Gamari 
2782c033666aSChris Wilson 	i915_reset_and_wakeup(dev_priv);
27838a905236SJesse Barnes }
27848a905236SJesse Barnes 
278542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
278642f52ef8SKeith Packard  * we use as a pipe index
278742f52ef8SKeith Packard  */
278886e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
27890a3e67a4SJesse Barnes {
2790fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2791e9d21d7fSKeith Packard 	unsigned long irqflags;
279271e0ffa5SJesse Barnes 
27931ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
279486e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
279586e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
279686e83e35SChris Wilson 
279786e83e35SChris Wilson 	return 0;
279886e83e35SChris Wilson }
279986e83e35SChris Wilson 
280086e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
280186e83e35SChris Wilson {
280286e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
280386e83e35SChris Wilson 	unsigned long irqflags;
280486e83e35SChris Wilson 
280586e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28067c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2807755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28081ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28098692d00eSChris Wilson 
28100a3e67a4SJesse Barnes 	return 0;
28110a3e67a4SJesse Barnes }
28120a3e67a4SJesse Barnes 
281388e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2814f796cf8fSJesse Barnes {
2815fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2816f796cf8fSJesse Barnes 	unsigned long irqflags;
281755b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
281886e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2819f796cf8fSJesse Barnes 
2820f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2821fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2822b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2823b1f14ad0SJesse Barnes 
2824b1f14ad0SJesse Barnes 	return 0;
2825b1f14ad0SJesse Barnes }
2826b1f14ad0SJesse Barnes 
282788e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2828abd58f01SBen Widawsky {
2829fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2830abd58f01SBen Widawsky 	unsigned long irqflags;
2831abd58f01SBen Widawsky 
2832abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2833013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2834abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2835013d3752SVille Syrjälä 
2836abd58f01SBen Widawsky 	return 0;
2837abd58f01SBen Widawsky }
2838abd58f01SBen Widawsky 
283942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
284042f52ef8SKeith Packard  * we use as a pipe index
284142f52ef8SKeith Packard  */
284286e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
284386e83e35SChris Wilson {
284486e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
284586e83e35SChris Wilson 	unsigned long irqflags;
284686e83e35SChris Wilson 
284786e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
284886e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
284986e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
285086e83e35SChris Wilson }
285186e83e35SChris Wilson 
285286e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
28530a3e67a4SJesse Barnes {
2854fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2855e9d21d7fSKeith Packard 	unsigned long irqflags;
28560a3e67a4SJesse Barnes 
28571ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28587c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2859755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28601ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28610a3e67a4SJesse Barnes }
28620a3e67a4SJesse Barnes 
286388e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2864f796cf8fSJesse Barnes {
2865fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2866f796cf8fSJesse Barnes 	unsigned long irqflags;
286755b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
286886e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2869f796cf8fSJesse Barnes 
2870f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2871fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2872b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2873b1f14ad0SJesse Barnes }
2874b1f14ad0SJesse Barnes 
287588e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2876abd58f01SBen Widawsky {
2877fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2878abd58f01SBen Widawsky 	unsigned long irqflags;
2879abd58f01SBen Widawsky 
2880abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2881013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2882abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2883abd58f01SBen Widawsky }
2884abd58f01SBen Widawsky 
2885b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
288691738a95SPaulo Zanoni {
28876e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
288891738a95SPaulo Zanoni 		return;
288991738a95SPaulo Zanoni 
2890f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2891105b122eSPaulo Zanoni 
28926e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2893105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2894622364b6SPaulo Zanoni }
2895105b122eSPaulo Zanoni 
289691738a95SPaulo Zanoni /*
2897622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2898622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2899622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2900622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2901622364b6SPaulo Zanoni  *
2902622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
290391738a95SPaulo Zanoni  */
2904622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2905622364b6SPaulo Zanoni {
2906fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2907622364b6SPaulo Zanoni 
29086e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2909622364b6SPaulo Zanoni 		return;
2910622364b6SPaulo Zanoni 
2911622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
291291738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
291391738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
291491738a95SPaulo Zanoni }
291591738a95SPaulo Zanoni 
2916b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2917d18ea1b5SDaniel Vetter {
2918f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2919b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
2920f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2921d18ea1b5SDaniel Vetter }
2922d18ea1b5SDaniel Vetter 
292370591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
292470591a41SVille Syrjälä {
292570591a41SVille Syrjälä 	enum pipe pipe;
292670591a41SVille Syrjälä 
292771b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
292871b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
292971b8b41dSVille Syrjälä 	else
293071b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
293171b8b41dSVille Syrjälä 
2932ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
293370591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
293470591a41SVille Syrjälä 
2935ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2936ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
2937ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
2938ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
2939ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
2940ad22d106SVille Syrjälä 	}
294170591a41SVille Syrjälä 
294270591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
2943ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
294470591a41SVille Syrjälä }
294570591a41SVille Syrjälä 
29468bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29478bb61306SVille Syrjälä {
29488bb61306SVille Syrjälä 	u32 pipestat_mask;
29499ab981f2SVille Syrjälä 	u32 enable_mask;
29508bb61306SVille Syrjälä 	enum pipe pipe;
29518bb61306SVille Syrjälä 
29528bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
29538bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
29548bb61306SVille Syrjälä 
29558bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29568bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29578bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29588bb61306SVille Syrjälä 
29599ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29608bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
29618bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
29628bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
29639ab981f2SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
29646b7eafc1SVille Syrjälä 
29656b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
29666b7eafc1SVille Syrjälä 
29679ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
29688bb61306SVille Syrjälä 
29699ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
29708bb61306SVille Syrjälä }
29718bb61306SVille Syrjälä 
29728bb61306SVille Syrjälä /* drm_dma.h hooks
29738bb61306SVille Syrjälä */
29748bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
29758bb61306SVille Syrjälä {
2976fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
29778bb61306SVille Syrjälä 
29788bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
29798bb61306SVille Syrjälä 
29808bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
29815db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
29828bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
29838bb61306SVille Syrjälä 
2984b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
29858bb61306SVille Syrjälä 
2986b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
29878bb61306SVille Syrjälä }
29888bb61306SVille Syrjälä 
29897e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
29907e231dbeSJesse Barnes {
2991fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
29927e231dbeSJesse Barnes 
299334c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
299434c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
299534c7b8a7SVille Syrjälä 
2996b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
29977e231dbeSJesse Barnes 
2998ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
29999918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
300070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3001ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30027e231dbeSJesse Barnes }
30037e231dbeSJesse Barnes 
3004d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3005d6e3cca3SDaniel Vetter {
3006d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3007d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3008d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3009d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3010d6e3cca3SDaniel Vetter }
3011d6e3cca3SDaniel Vetter 
3012823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3013abd58f01SBen Widawsky {
3014fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3015abd58f01SBen Widawsky 	int pipe;
3016abd58f01SBen Widawsky 
3017abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3018abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3019abd58f01SBen Widawsky 
3020d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3021abd58f01SBen Widawsky 
3022055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3023f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3024813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3025f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3026abd58f01SBen Widawsky 
3027f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3028f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3029f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3030abd58f01SBen Widawsky 
30316e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3032b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3033abd58f01SBen Widawsky }
3034abd58f01SBen Widawsky 
30354c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
30364c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3037d49bdb0eSPaulo Zanoni {
30381180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30396831f3e3SVille Syrjälä 	enum pipe pipe;
3040d49bdb0eSPaulo Zanoni 
304113321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30426831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30436831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
30446831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30456831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
304613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3047d49bdb0eSPaulo Zanoni }
3048d49bdb0eSPaulo Zanoni 
3049aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3050aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3051aae8ba84SVille Syrjälä {
30526831f3e3SVille Syrjälä 	enum pipe pipe;
30536831f3e3SVille Syrjälä 
3054aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30556831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30566831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3057aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3058aae8ba84SVille Syrjälä 
3059aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
306091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3061aae8ba84SVille Syrjälä }
3062aae8ba84SVille Syrjälä 
306343f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
306443f328d7SVille Syrjälä {
3065fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
306643f328d7SVille Syrjälä 
306743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
306843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
306943f328d7SVille Syrjälä 
3070d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
307143f328d7SVille Syrjälä 
307243f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
307343f328d7SVille Syrjälä 
3074ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30759918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
307670591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3077ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
307843f328d7SVille Syrjälä }
307943f328d7SVille Syrjälä 
308091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
308187a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
308287a02106SVille Syrjälä {
308387a02106SVille Syrjälä 	struct intel_encoder *encoder;
308487a02106SVille Syrjälä 	u32 enabled_irqs = 0;
308587a02106SVille Syrjälä 
308691c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
308787a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
308887a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
308987a02106SVille Syrjälä 
309087a02106SVille Syrjälä 	return enabled_irqs;
309187a02106SVille Syrjälä }
309287a02106SVille Syrjälä 
309391d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
309482a28bcfSDaniel Vetter {
309587a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
309682a28bcfSDaniel Vetter 
309791d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3098fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
309991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
310082a28bcfSDaniel Vetter 	} else {
3101fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
310291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
310382a28bcfSDaniel Vetter 	}
310482a28bcfSDaniel Vetter 
3105fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
310682a28bcfSDaniel Vetter 
31077fe0b973SKeith Packard 	/*
31087fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31096dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
31106dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
31117fe0b973SKeith Packard 	 */
31127fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31137fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31147fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31157fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31167fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31170b2eb33eSVille Syrjälä 	/*
31180b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
31190b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
31200b2eb33eSVille Syrjälä 	 */
312191d14251STvrtko Ursulin 	if (HAS_PCH_LPT_LP(dev_priv))
31220b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
31237fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31246dbf30ceSVille Syrjälä }
312526951cafSXiong Zhang 
312691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
31276dbf30ceSVille Syrjälä {
31286dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
31296dbf30ceSVille Syrjälä 
31306dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
313191d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
31326dbf30ceSVille Syrjälä 
31336dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
31346dbf30ceSVille Syrjälä 
31356dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
31366dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31376dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
313874c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
31396dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31406dbf30ceSVille Syrjälä 
314126951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
314226951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
314326951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
314426951cafSXiong Zhang }
31457fe0b973SKeith Packard 
314691d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3147e4ce95aaSVille Syrjälä {
3148e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3149e4ce95aaSVille Syrjälä 
315091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
31513a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
315291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
31533a3b3c7dSVille Syrjälä 
31543a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
315591d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
315623bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
315791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
31583a3b3c7dSVille Syrjälä 
31593a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
316023bb4cb5SVille Syrjälä 	} else {
3161e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
316291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3163e4ce95aaSVille Syrjälä 
3164e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
31653a3b3c7dSVille Syrjälä 	}
3166e4ce95aaSVille Syrjälä 
3167e4ce95aaSVille Syrjälä 	/*
3168e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3169e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
317023bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3171e4ce95aaSVille Syrjälä 	 */
3172e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3173e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3174e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3175e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3176e4ce95aaSVille Syrjälä 
317791d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3178e4ce95aaSVille Syrjälä }
3179e4ce95aaSVille Syrjälä 
318091d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3181e0a20ad7SShashank Sharma {
3182a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3183e0a20ad7SShashank Sharma 
318491d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3185a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3186e0a20ad7SShashank Sharma 
3187a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3188e0a20ad7SShashank Sharma 
3189a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3190a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3191a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3192d252bf68SShubhangi Shrivastava 
3193d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3194d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3195d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3196d252bf68SShubhangi Shrivastava 
3197d252bf68SShubhangi Shrivastava 	/*
3198d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3199d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3200d252bf68SShubhangi Shrivastava 	 */
3201d252bf68SShubhangi Shrivastava 
3202d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3203d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3204d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3205d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3206d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3207d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3208d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3209d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3210d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3211d252bf68SShubhangi Shrivastava 
3212a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3213e0a20ad7SShashank Sharma }
3214e0a20ad7SShashank Sharma 
3215d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3216d46da437SPaulo Zanoni {
3217fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
321882a28bcfSDaniel Vetter 	u32 mask;
3219d46da437SPaulo Zanoni 
32206e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3221692a04cfSDaniel Vetter 		return;
3222692a04cfSDaniel Vetter 
32236e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
32245c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3225105b122eSPaulo Zanoni 	else
32265c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32278664281bSPaulo Zanoni 
3228b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3229d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3230d46da437SPaulo Zanoni }
3231d46da437SPaulo Zanoni 
32320a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32330a9a8c91SDaniel Vetter {
3234fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
32350a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32360a9a8c91SDaniel Vetter 
32370a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32380a9a8c91SDaniel Vetter 
32390a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
32403c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
32410a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3242772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3243772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
32440a9a8c91SDaniel Vetter 	}
32450a9a8c91SDaniel Vetter 
32460a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32475db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3248f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
32490a9a8c91SDaniel Vetter 	} else {
32500a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32510a9a8c91SDaniel Vetter 	}
32520a9a8c91SDaniel Vetter 
325335079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32540a9a8c91SDaniel Vetter 
3255b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
325678e68d36SImre Deak 		/*
325778e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
325878e68d36SImre Deak 		 * itself is enabled/disabled.
325978e68d36SImre Deak 		 */
3260f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
32610a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3262f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3263f4e9af4fSAkash Goel 		}
32640a9a8c91SDaniel Vetter 
3265f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3266f4e9af4fSAkash Goel 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
32670a9a8c91SDaniel Vetter 	}
32680a9a8c91SDaniel Vetter }
32690a9a8c91SDaniel Vetter 
3270f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3271036a4a7dSZhenyu Wang {
3272fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
32738e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32748e76f8dcSPaulo Zanoni 
3275b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
32768e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32778e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32788e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32795c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32808e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
328123bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
328223bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
32838e76f8dcSPaulo Zanoni 	} else {
32848e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3285ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32865b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32875b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32885b3a856bSDaniel Vetter 				DE_POISON);
3289e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3290e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3291e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
32928e76f8dcSPaulo Zanoni 	}
3293036a4a7dSZhenyu Wang 
32941ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3295036a4a7dSZhenyu Wang 
32960c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32970c841212SPaulo Zanoni 
3298622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3299622364b6SPaulo Zanoni 
330035079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3301036a4a7dSZhenyu Wang 
33020a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3303036a4a7dSZhenyu Wang 
3304d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33057fe0b973SKeith Packard 
330650a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
33076005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33086005ce42SDaniel Vetter 		 *
33096005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33104bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33114bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3312d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3313fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3314d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3315f97108d1SJesse Barnes 	}
3316f97108d1SJesse Barnes 
3317036a4a7dSZhenyu Wang 	return 0;
3318036a4a7dSZhenyu Wang }
3319036a4a7dSZhenyu Wang 
3320f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3321f8b79e58SImre Deak {
3322f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3323f8b79e58SImre Deak 
3324f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3325f8b79e58SImre Deak 		return;
3326f8b79e58SImre Deak 
3327f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3328f8b79e58SImre Deak 
3329d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3330d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3331ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3332f8b79e58SImre Deak 	}
3333d6c69803SVille Syrjälä }
3334f8b79e58SImre Deak 
3335f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3336f8b79e58SImre Deak {
3337f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3338f8b79e58SImre Deak 
3339f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3340f8b79e58SImre Deak 		return;
3341f8b79e58SImre Deak 
3342f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3343f8b79e58SImre Deak 
3344950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3345ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3346f8b79e58SImre Deak }
3347f8b79e58SImre Deak 
33480e6c9a9eSVille Syrjälä 
33490e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
33500e6c9a9eSVille Syrjälä {
3351fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33520e6c9a9eSVille Syrjälä 
33530a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
33547e231dbeSJesse Barnes 
3355ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33569918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3357ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3358ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3359ad22d106SVille Syrjälä 
33607e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
336134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
336220afbda2SDaniel Vetter 
336320afbda2SDaniel Vetter 	return 0;
336420afbda2SDaniel Vetter }
336520afbda2SDaniel Vetter 
3366abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3367abd58f01SBen Widawsky {
3368abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3369abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3370abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
337173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
337273d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
337373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3374abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
337573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
337673d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
337773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3378abd58f01SBen Widawsky 		0,
337973d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
338073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3381abd58f01SBen Widawsky 		};
3382abd58f01SBen Widawsky 
338398735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
338498735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
338598735739STvrtko Ursulin 
3386f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3387f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
33889a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
33899a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
339078e68d36SImre Deak 	/*
339178e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
339226705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
339378e68d36SImre Deak 	 */
3394f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
33959a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3396abd58f01SBen Widawsky }
3397abd58f01SBen Widawsky 
3398abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3399abd58f01SBen Widawsky {
3400770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3401770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
34023a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
34033a3b3c7dSVille Syrjälä 	u32 de_port_enables;
340411825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
34053a3b3c7dSVille Syrjälä 	enum pipe pipe;
3406770de83dSDamien Lespiau 
3407b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3408770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3409770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
34103a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
341188e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3412cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
34133a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
34143a3b3c7dSVille Syrjälä 	} else {
3415770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3416770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34173a3b3c7dSVille Syrjälä 	}
3418770de83dSDamien Lespiau 
3419770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3420770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3421770de83dSDamien Lespiau 
34223a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3423cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3424a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3425a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
34263a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
34273a3b3c7dSVille Syrjälä 
342813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
342913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
343013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3431abd58f01SBen Widawsky 
3432055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3433f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3434813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3435813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3436813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
343735079899SPaulo Zanoni 					  de_pipe_enables);
3438abd58f01SBen Widawsky 
34393a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
344011825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3441abd58f01SBen Widawsky }
3442abd58f01SBen Widawsky 
3443abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3444abd58f01SBen Widawsky {
3445fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3446abd58f01SBen Widawsky 
34476e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3448622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3449622364b6SPaulo Zanoni 
3450abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3451abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3452abd58f01SBen Widawsky 
34536e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3454abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3455abd58f01SBen Widawsky 
3456e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3457abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3458abd58f01SBen Widawsky 
3459abd58f01SBen Widawsky 	return 0;
3460abd58f01SBen Widawsky }
3461abd58f01SBen Widawsky 
346243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
346343f328d7SVille Syrjälä {
3464fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
346543f328d7SVille Syrjälä 
346643f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
346743f328d7SVille Syrjälä 
3468ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34699918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3470ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3471ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3472ad22d106SVille Syrjälä 
3473e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
347443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
347543f328d7SVille Syrjälä 
347643f328d7SVille Syrjälä 	return 0;
347743f328d7SVille Syrjälä }
347843f328d7SVille Syrjälä 
3479abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3480abd58f01SBen Widawsky {
3481fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3482abd58f01SBen Widawsky 
3483abd58f01SBen Widawsky 	if (!dev_priv)
3484abd58f01SBen Widawsky 		return;
3485abd58f01SBen Widawsky 
3486823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3487abd58f01SBen Widawsky }
3488abd58f01SBen Widawsky 
34897e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
34907e231dbeSJesse Barnes {
3491fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34927e231dbeSJesse Barnes 
34937e231dbeSJesse Barnes 	if (!dev_priv)
34947e231dbeSJesse Barnes 		return;
34957e231dbeSJesse Barnes 
3496843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
349734c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3498843d0e7dSImre Deak 
3499b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
3500893fce8eSVille Syrjälä 
35017e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3502f8b79e58SImre Deak 
3503ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35049918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3505ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3506ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35077e231dbeSJesse Barnes }
35087e231dbeSJesse Barnes 
350943f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
351043f328d7SVille Syrjälä {
3511fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
351243f328d7SVille Syrjälä 
351343f328d7SVille Syrjälä 	if (!dev_priv)
351443f328d7SVille Syrjälä 		return;
351543f328d7SVille Syrjälä 
351643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
351743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
351843f328d7SVille Syrjälä 
3519a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
352043f328d7SVille Syrjälä 
3521a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
352243f328d7SVille Syrjälä 
3523ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35249918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3525ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3526ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
352743f328d7SVille Syrjälä }
352843f328d7SVille Syrjälä 
3529f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3530036a4a7dSZhenyu Wang {
3531fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35324697995bSJesse Barnes 
35334697995bSJesse Barnes 	if (!dev_priv)
35344697995bSJesse Barnes 		return;
35354697995bSJesse Barnes 
3536be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3537036a4a7dSZhenyu Wang }
3538036a4a7dSZhenyu Wang 
3539c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3540c2798b19SChris Wilson {
3541fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3542c2798b19SChris Wilson 	int pipe;
3543c2798b19SChris Wilson 
3544055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3545c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3546c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3547c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3548c2798b19SChris Wilson 	POSTING_READ16(IER);
3549c2798b19SChris Wilson }
3550c2798b19SChris Wilson 
3551c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3552c2798b19SChris Wilson {
3553fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3554c2798b19SChris Wilson 
3555c2798b19SChris Wilson 	I915_WRITE16(EMR,
3556c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3557c2798b19SChris Wilson 
3558c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3559c2798b19SChris Wilson 	dev_priv->irq_mask =
3560c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3561c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3562c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
356337ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3564c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3565c2798b19SChris Wilson 
3566c2798b19SChris Wilson 	I915_WRITE16(IER,
3567c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3568c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3569c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3570c2798b19SChris Wilson 	POSTING_READ16(IER);
3571c2798b19SChris Wilson 
3572379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3573379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3574d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3575755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3576755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3577d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3578379ef82dSDaniel Vetter 
3579c2798b19SChris Wilson 	return 0;
3580c2798b19SChris Wilson }
3581c2798b19SChris Wilson 
35825a21b665SDaniel Vetter /*
35835a21b665SDaniel Vetter  * Returns true when a page flip has completed.
35845a21b665SDaniel Vetter  */
35855a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
35865a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
35875a21b665SDaniel Vetter {
35885a21b665SDaniel Vetter 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
35895a21b665SDaniel Vetter 
35905a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
35915a21b665SDaniel Vetter 		return false;
35925a21b665SDaniel Vetter 
35935a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
35945a21b665SDaniel Vetter 		goto check_page_flip;
35955a21b665SDaniel Vetter 
35965a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
35975a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
35985a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
35995a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
36005a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
36015a21b665SDaniel Vetter 	 */
36025a21b665SDaniel Vetter 	if (I915_READ16(ISR) & flip_pending)
36035a21b665SDaniel Vetter 		goto check_page_flip;
36045a21b665SDaniel Vetter 
36055a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
36065a21b665SDaniel Vetter 	return true;
36075a21b665SDaniel Vetter 
36085a21b665SDaniel Vetter check_page_flip:
36095a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
36105a21b665SDaniel Vetter 	return false;
36115a21b665SDaniel Vetter }
36125a21b665SDaniel Vetter 
3613ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3614c2798b19SChris Wilson {
361545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3616fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3617c2798b19SChris Wilson 	u16 iir, new_iir;
3618c2798b19SChris Wilson 	u32 pipe_stats[2];
3619c2798b19SChris Wilson 	int pipe;
3620c2798b19SChris Wilson 	u16 flip_mask =
3621c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3622c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
36231f814dacSImre Deak 	irqreturn_t ret;
3624c2798b19SChris Wilson 
36252dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36262dd2a883SImre Deak 		return IRQ_NONE;
36272dd2a883SImre Deak 
36281f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
36291f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
36301f814dacSImre Deak 
36311f814dacSImre Deak 	ret = IRQ_NONE;
3632c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3633c2798b19SChris Wilson 	if (iir == 0)
36341f814dacSImre Deak 		goto out;
3635c2798b19SChris Wilson 
3636c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3637c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3638c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3639c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3640c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3641c2798b19SChris Wilson 		 */
3642222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3643c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3644aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3645c2798b19SChris Wilson 
3646055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3647f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3648c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3649c2798b19SChris Wilson 
3650c2798b19SChris Wilson 			/*
3651c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3652c2798b19SChris Wilson 			 */
36532d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3654c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3655c2798b19SChris Wilson 		}
3656222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3657c2798b19SChris Wilson 
3658c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3659c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3660c2798b19SChris Wilson 
3661c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
36623b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3663c2798b19SChris Wilson 
3664055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
36655a21b665SDaniel Vetter 			int plane = pipe;
36665a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
36675a21b665SDaniel Vetter 				plane = !plane;
36685a21b665SDaniel Vetter 
36695a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
36705a21b665SDaniel Vetter 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
36715a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3672c2798b19SChris Wilson 
36734356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
367491d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
36752d9d2b0bSVille Syrjälä 
36761f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
36771f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
36781f7247c0SDaniel Vetter 								    pipe);
36794356d586SDaniel Vetter 		}
3680c2798b19SChris Wilson 
3681c2798b19SChris Wilson 		iir = new_iir;
3682c2798b19SChris Wilson 	}
36831f814dacSImre Deak 	ret = IRQ_HANDLED;
3684c2798b19SChris Wilson 
36851f814dacSImre Deak out:
36861f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
36871f814dacSImre Deak 
36881f814dacSImre Deak 	return ret;
3689c2798b19SChris Wilson }
3690c2798b19SChris Wilson 
3691c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3692c2798b19SChris Wilson {
3693fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3694c2798b19SChris Wilson 	int pipe;
3695c2798b19SChris Wilson 
3696055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3697c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3698c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3699c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3700c2798b19SChris Wilson 	}
3701c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3702c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3703c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3704c2798b19SChris Wilson }
3705c2798b19SChris Wilson 
3706a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3707a266c7d5SChris Wilson {
3708fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3709a266c7d5SChris Wilson 	int pipe;
3710a266c7d5SChris Wilson 
371156b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
37120706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3713a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3714a266c7d5SChris Wilson 	}
3715a266c7d5SChris Wilson 
371600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3717055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3718a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3719a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3720a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3721a266c7d5SChris Wilson 	POSTING_READ(IER);
3722a266c7d5SChris Wilson }
3723a266c7d5SChris Wilson 
3724a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3725a266c7d5SChris Wilson {
3726fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
372738bde180SChris Wilson 	u32 enable_mask;
3728a266c7d5SChris Wilson 
372938bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
373038bde180SChris Wilson 
373138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
373238bde180SChris Wilson 	dev_priv->irq_mask =
373338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
373438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
373538bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
373638bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
373737ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
373838bde180SChris Wilson 
373938bde180SChris Wilson 	enable_mask =
374038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
374138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
374238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
374338bde180SChris Wilson 		I915_USER_INTERRUPT;
374438bde180SChris Wilson 
374556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
37460706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
374720afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
374820afbda2SDaniel Vetter 
3749a266c7d5SChris Wilson 		/* Enable in IER... */
3750a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3751a266c7d5SChris Wilson 		/* and unmask in IMR */
3752a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3753a266c7d5SChris Wilson 	}
3754a266c7d5SChris Wilson 
3755a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3756a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3757a266c7d5SChris Wilson 	POSTING_READ(IER);
3758a266c7d5SChris Wilson 
375991d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
376020afbda2SDaniel Vetter 
3761379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3762379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3763d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3764755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3765755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3766d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3767379ef82dSDaniel Vetter 
376820afbda2SDaniel Vetter 	return 0;
376920afbda2SDaniel Vetter }
377020afbda2SDaniel Vetter 
37715a21b665SDaniel Vetter /*
37725a21b665SDaniel Vetter  * Returns true when a page flip has completed.
37735a21b665SDaniel Vetter  */
37745a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
37755a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
37765a21b665SDaniel Vetter {
37775a21b665SDaniel Vetter 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
37785a21b665SDaniel Vetter 
37795a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
37805a21b665SDaniel Vetter 		return false;
37815a21b665SDaniel Vetter 
37825a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
37835a21b665SDaniel Vetter 		goto check_page_flip;
37845a21b665SDaniel Vetter 
37855a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
37865a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
37875a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
37885a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
37895a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
37905a21b665SDaniel Vetter 	 */
37915a21b665SDaniel Vetter 	if (I915_READ(ISR) & flip_pending)
37925a21b665SDaniel Vetter 		goto check_page_flip;
37935a21b665SDaniel Vetter 
37945a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
37955a21b665SDaniel Vetter 	return true;
37965a21b665SDaniel Vetter 
37975a21b665SDaniel Vetter check_page_flip:
37985a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
37995a21b665SDaniel Vetter 	return false;
38005a21b665SDaniel Vetter }
38015a21b665SDaniel Vetter 
3802ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3803a266c7d5SChris Wilson {
380445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3805fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38068291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
380738bde180SChris Wilson 	u32 flip_mask =
380838bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
380938bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
381038bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3811a266c7d5SChris Wilson 
38122dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38132dd2a883SImre Deak 		return IRQ_NONE;
38142dd2a883SImre Deak 
38151f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38161f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
38171f814dacSImre Deak 
3818a266c7d5SChris Wilson 	iir = I915_READ(IIR);
381938bde180SChris Wilson 	do {
382038bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38218291ee90SChris Wilson 		bool blc_event = false;
3822a266c7d5SChris Wilson 
3823a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3824a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3825a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3826a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3827a266c7d5SChris Wilson 		 */
3828222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3829a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3830aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3831a266c7d5SChris Wilson 
3832055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3833f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3834a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3835a266c7d5SChris Wilson 
383638bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3837a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3838a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
383938bde180SChris Wilson 				irq_received = true;
3840a266c7d5SChris Wilson 			}
3841a266c7d5SChris Wilson 		}
3842222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3843a266c7d5SChris Wilson 
3844a266c7d5SChris Wilson 		if (!irq_received)
3845a266c7d5SChris Wilson 			break;
3846a266c7d5SChris Wilson 
3847a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
384891d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
38491ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
38501ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
38511ae3c34cSVille Syrjälä 			if (hotplug_status)
385291d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
38531ae3c34cSVille Syrjälä 		}
3854a266c7d5SChris Wilson 
385538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3856a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3857a266c7d5SChris Wilson 
3858a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
38593b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3860a266c7d5SChris Wilson 
3861055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
38625a21b665SDaniel Vetter 			int plane = pipe;
38635a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
38645a21b665SDaniel Vetter 				plane = !plane;
38655a21b665SDaniel Vetter 
38665a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
38675a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
38685a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3869a266c7d5SChris Wilson 
3870a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3871a266c7d5SChris Wilson 				blc_event = true;
38724356d586SDaniel Vetter 
38734356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
387491d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
38752d9d2b0bSVille Syrjälä 
38761f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38771f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38781f7247c0SDaniel Vetter 								    pipe);
3879a266c7d5SChris Wilson 		}
3880a266c7d5SChris Wilson 
3881a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
388291d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
3883a266c7d5SChris Wilson 
3884a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3885a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3886a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3887a266c7d5SChris Wilson 		 * we would never get another interrupt.
3888a266c7d5SChris Wilson 		 *
3889a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3890a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3891a266c7d5SChris Wilson 		 * another one.
3892a266c7d5SChris Wilson 		 *
3893a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3894a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3895a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3896a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3897a266c7d5SChris Wilson 		 * stray interrupts.
3898a266c7d5SChris Wilson 		 */
389938bde180SChris Wilson 		ret = IRQ_HANDLED;
3900a266c7d5SChris Wilson 		iir = new_iir;
390138bde180SChris Wilson 	} while (iir & ~flip_mask);
3902a266c7d5SChris Wilson 
39031f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
39041f814dacSImre Deak 
3905a266c7d5SChris Wilson 	return ret;
3906a266c7d5SChris Wilson }
3907a266c7d5SChris Wilson 
3908a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3909a266c7d5SChris Wilson {
3910fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3911a266c7d5SChris Wilson 	int pipe;
3912a266c7d5SChris Wilson 
391356b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
39140706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3915a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3916a266c7d5SChris Wilson 	}
3917a266c7d5SChris Wilson 
391800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3919055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
392055b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3921a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
392255b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
392355b39755SChris Wilson 	}
3924a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3925a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3926a266c7d5SChris Wilson 
3927a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3928a266c7d5SChris Wilson }
3929a266c7d5SChris Wilson 
3930a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3931a266c7d5SChris Wilson {
3932fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3933a266c7d5SChris Wilson 	int pipe;
3934a266c7d5SChris Wilson 
39350706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3936a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3937a266c7d5SChris Wilson 
3938a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3939055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3940a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3941a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3942a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3943a266c7d5SChris Wilson 	POSTING_READ(IER);
3944a266c7d5SChris Wilson }
3945a266c7d5SChris Wilson 
3946a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3947a266c7d5SChris Wilson {
3948fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3949bbba0a97SChris Wilson 	u32 enable_mask;
3950a266c7d5SChris Wilson 	u32 error_mask;
3951a266c7d5SChris Wilson 
3952a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3953bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3954adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3955bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3956bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3957bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3958bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3959bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3960bbba0a97SChris Wilson 
3961bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
396221ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
396321ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3964bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3965bbba0a97SChris Wilson 
396691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3967bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3968a266c7d5SChris Wilson 
3969b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3970b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3971d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3972755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3973755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3974755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3975d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3976a266c7d5SChris Wilson 
3977a266c7d5SChris Wilson 	/*
3978a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3979a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3980a266c7d5SChris Wilson 	 */
398191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
3982a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3983a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3984a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3985a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3986a266c7d5SChris Wilson 	} else {
3987a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3988a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3989a266c7d5SChris Wilson 	}
3990a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3991a266c7d5SChris Wilson 
3992a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3993a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3994a266c7d5SChris Wilson 	POSTING_READ(IER);
3995a266c7d5SChris Wilson 
39960706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
399720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
399820afbda2SDaniel Vetter 
399991d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
400020afbda2SDaniel Vetter 
400120afbda2SDaniel Vetter 	return 0;
400220afbda2SDaniel Vetter }
400320afbda2SDaniel Vetter 
400491d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
400520afbda2SDaniel Vetter {
400620afbda2SDaniel Vetter 	u32 hotplug_en;
400720afbda2SDaniel Vetter 
4008b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4009b5ea2d56SDaniel Vetter 
4010adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4011e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
401291d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4013a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4014a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4015a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4016a266c7d5SChris Wilson 	*/
401791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4018a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4019a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4020a266c7d5SChris Wilson 
4021a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
40220706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4023f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4024f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4025f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
40260706f17cSEgbert Eich 					     hotplug_en);
4027a266c7d5SChris Wilson }
4028a266c7d5SChris Wilson 
4029ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4030a266c7d5SChris Wilson {
403145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4032fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4033a266c7d5SChris Wilson 	u32 iir, new_iir;
4034a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4035a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
403621ad8330SVille Syrjälä 	u32 flip_mask =
403721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
403821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4039a266c7d5SChris Wilson 
40402dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40412dd2a883SImre Deak 		return IRQ_NONE;
40422dd2a883SImre Deak 
40431f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40441f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
40451f814dacSImre Deak 
4046a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4047a266c7d5SChris Wilson 
4048a266c7d5SChris Wilson 	for (;;) {
4049501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
40502c8ba29fSChris Wilson 		bool blc_event = false;
40512c8ba29fSChris Wilson 
4052a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4053a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4054a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4055a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4056a266c7d5SChris Wilson 		 */
4057222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4058a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4059aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4060a266c7d5SChris Wilson 
4061055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4062f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4063a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4064a266c7d5SChris Wilson 
4065a266c7d5SChris Wilson 			/*
4066a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4067a266c7d5SChris Wilson 			 */
4068a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4069a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4070501e01d7SVille Syrjälä 				irq_received = true;
4071a266c7d5SChris Wilson 			}
4072a266c7d5SChris Wilson 		}
4073222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4074a266c7d5SChris Wilson 
4075a266c7d5SChris Wilson 		if (!irq_received)
4076a266c7d5SChris Wilson 			break;
4077a266c7d5SChris Wilson 
4078a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4079a266c7d5SChris Wilson 
4080a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
40811ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
40821ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
40831ae3c34cSVille Syrjälä 			if (hotplug_status)
408491d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
40851ae3c34cSVille Syrjälä 		}
4086a266c7d5SChris Wilson 
408721ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4088a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4089a266c7d5SChris Wilson 
4090a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40913b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4092a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
40933b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4094a266c7d5SChris Wilson 
4095055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
40965a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
40975a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
40985a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4099a266c7d5SChris Wilson 
4100a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4101a266c7d5SChris Wilson 				blc_event = true;
41024356d586SDaniel Vetter 
41034356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
410491d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4105a266c7d5SChris Wilson 
41061f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41071f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
41082d9d2b0bSVille Syrjälä 		}
4109a266c7d5SChris Wilson 
4110a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
411191d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4112a266c7d5SChris Wilson 
4113515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
411491d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4115515ac2bbSDaniel Vetter 
4116a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4117a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4118a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4119a266c7d5SChris Wilson 		 * we would never get another interrupt.
4120a266c7d5SChris Wilson 		 *
4121a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4122a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4123a266c7d5SChris Wilson 		 * another one.
4124a266c7d5SChris Wilson 		 *
4125a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4126a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4127a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4128a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4129a266c7d5SChris Wilson 		 * stray interrupts.
4130a266c7d5SChris Wilson 		 */
4131a266c7d5SChris Wilson 		iir = new_iir;
4132a266c7d5SChris Wilson 	}
4133a266c7d5SChris Wilson 
41341f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
41351f814dacSImre Deak 
4136a266c7d5SChris Wilson 	return ret;
4137a266c7d5SChris Wilson }
4138a266c7d5SChris Wilson 
4139a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4140a266c7d5SChris Wilson {
4141fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4142a266c7d5SChris Wilson 	int pipe;
4143a266c7d5SChris Wilson 
4144a266c7d5SChris Wilson 	if (!dev_priv)
4145a266c7d5SChris Wilson 		return;
4146a266c7d5SChris Wilson 
41470706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4148a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4149a266c7d5SChris Wilson 
4150a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4151055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4152a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4153a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4154a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4155a266c7d5SChris Wilson 
4156055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4157a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4158a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4159a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4160a266c7d5SChris Wilson }
4161a266c7d5SChris Wilson 
4162fca52a55SDaniel Vetter /**
4163fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4164fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4165fca52a55SDaniel Vetter  *
4166fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4167fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4168fca52a55SDaniel Vetter  */
4169b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4170f71d4af4SJesse Barnes {
417191c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
41728b2e326dSChris Wilson 
417377913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
417477913b39SJani Nikula 
4175c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4176a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
41778b2e326dSChris Wilson 
41784805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
417926705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
418026705e20SSagar Arun Kamble 
4181a6706b45SDeepak S 	/* Let's track the enabled rps events */
4182666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
41836c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
41846f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
418531685c25SDeepak S 	else
4186a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4187a6706b45SDeepak S 
41881800ad25SSagar Arun Kamble 	dev_priv->rps.pm_intr_keep = 0;
41891800ad25SSagar Arun Kamble 
41901800ad25SSagar Arun Kamble 	/*
41911800ad25SSagar Arun Kamble 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
41921800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
41931800ad25SSagar Arun Kamble 	 *
41941800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
41951800ad25SSagar Arun Kamble 	 */
41961800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
41971800ad25SSagar Arun Kamble 		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
41981800ad25SSagar Arun Kamble 
41991800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen >= 8)
4200b20e3cfeSDave Gordon 		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
42011800ad25SSagar Arun Kamble 
4202b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
42034194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
42044cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42054194c088SRodrigo Vivi 		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4206b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4207f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4208fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4209391f75e2SVille Syrjälä 	} else {
4210391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4211391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4212f71d4af4SJesse Barnes 	}
4213f71d4af4SJesse Barnes 
421421da2700SVille Syrjälä 	/*
421521da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
421621da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
421721da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
421821da2700SVille Syrjälä 	 */
4219b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
422021da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
422121da2700SVille Syrjälä 
4222f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4223f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4224f71d4af4SJesse Barnes 
4225b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
422643f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
422743f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
422843f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
422943f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
423086e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
423186e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
423243f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4233b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
42347e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
42357e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
42367e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
42377e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
423886e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
423986e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4240fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4241b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4242abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4243723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4244abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4245abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4246abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4247abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4248cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4249e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
42506e266956STvrtko Ursulin 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
42516dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
42526dbf30ceSVille Syrjälä 		else
42533a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
42546e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4255f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4256723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4257f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4258f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4259f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4260f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4261e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4262f71d4af4SJesse Barnes 	} else {
42637e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4264c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4265c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4266c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4267c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
426886e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
426986e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
42707e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4271a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4272a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4273a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4274a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
427586e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
427686e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4277c2798b19SChris Wilson 		} else {
4278a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4279a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4280a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4281a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
428286e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
428386e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4284c2798b19SChris Wilson 		}
4285778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4286778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4287f71d4af4SJesse Barnes 	}
4288f71d4af4SJesse Barnes }
428920afbda2SDaniel Vetter 
4290fca52a55SDaniel Vetter /**
4291fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4292fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4293fca52a55SDaniel Vetter  *
4294fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4295fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4296fca52a55SDaniel Vetter  *
4297fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4298fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4299fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4300fca52a55SDaniel Vetter  */
43012aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
43022aeb7d3aSDaniel Vetter {
43032aeb7d3aSDaniel Vetter 	/*
43042aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
43052aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
43062aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
43072aeb7d3aSDaniel Vetter 	 */
43082aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
43092aeb7d3aSDaniel Vetter 
431091c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
43112aeb7d3aSDaniel Vetter }
43122aeb7d3aSDaniel Vetter 
4313fca52a55SDaniel Vetter /**
4314fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4315fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4316fca52a55SDaniel Vetter  *
4317fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4318fca52a55SDaniel Vetter  * resources acquired in the init functions.
4319fca52a55SDaniel Vetter  */
43202aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
43212aeb7d3aSDaniel Vetter {
432291c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
43232aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
43242aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
43252aeb7d3aSDaniel Vetter }
43262aeb7d3aSDaniel Vetter 
4327fca52a55SDaniel Vetter /**
4328fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4329fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4330fca52a55SDaniel Vetter  *
4331fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4332fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4333fca52a55SDaniel Vetter  */
4334b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4335c67a470bSPaulo Zanoni {
433691c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
43372aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
433891c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4339c67a470bSPaulo Zanoni }
4340c67a470bSPaulo Zanoni 
4341fca52a55SDaniel Vetter /**
4342fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4343fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4344fca52a55SDaniel Vetter  *
4345fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4346fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4347fca52a55SDaniel Vetter  */
4348b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4349c67a470bSPaulo Zanoni {
43502aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
435191c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
435291c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4353c67a470bSPaulo Zanoni }
4354