1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48*7c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56*7c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64*7c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73*7c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82*7c7e10dbSVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 935c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 945c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 955c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 965c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 975c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 985c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1005c502442SPaulo Zanoni } while (0) 1015c502442SPaulo Zanoni 102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 103a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1045c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 105a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1065c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1075c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1085c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1095c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 110a9d356a6SPaulo Zanoni } while (0) 111a9d356a6SPaulo Zanoni 112337ba017SPaulo Zanoni /* 113337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 114337ba017SPaulo Zanoni */ 115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 116337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 117337ba017SPaulo Zanoni if (val) { \ 118337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 119337ba017SPaulo Zanoni (reg), val); \ 120337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 121337ba017SPaulo Zanoni POSTING_READ(reg); \ 122337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 123337ba017SPaulo Zanoni POSTING_READ(reg); \ 124337ba017SPaulo Zanoni } \ 125337ba017SPaulo Zanoni } while (0) 126337ba017SPaulo Zanoni 12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 128337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12935079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1307d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1317d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13235079899SPaulo Zanoni } while (0) 13335079899SPaulo Zanoni 13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 135337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 13635079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1377d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1387d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 13935079899SPaulo Zanoni } while (0) 14035079899SPaulo Zanoni 141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 142c9a9a268SImre Deak 143036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 14447339cd9SDaniel Vetter void 1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 146036a4a7dSZhenyu Wang { 1474bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1484bc9d430SDaniel Vetter 1499df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 150c67a470bSPaulo Zanoni return; 151c67a470bSPaulo Zanoni 1521ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1531ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1541ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1553143a2bfSChris Wilson POSTING_READ(DEIMR); 156036a4a7dSZhenyu Wang } 157036a4a7dSZhenyu Wang } 158036a4a7dSZhenyu Wang 15947339cd9SDaniel Vetter void 1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 161036a4a7dSZhenyu Wang { 1624bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1634bc9d430SDaniel Vetter 16406ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 165c67a470bSPaulo Zanoni return; 166c67a470bSPaulo Zanoni 1671ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1681ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1691ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1703143a2bfSChris Wilson POSTING_READ(DEIMR); 171036a4a7dSZhenyu Wang } 172036a4a7dSZhenyu Wang } 173036a4a7dSZhenyu Wang 17443eaea13SPaulo Zanoni /** 17543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 17643eaea13SPaulo Zanoni * @dev_priv: driver private 17743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 17843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 17943eaea13SPaulo Zanoni */ 18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18143eaea13SPaulo Zanoni uint32_t interrupt_mask, 18243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18343eaea13SPaulo Zanoni { 18443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 18543eaea13SPaulo Zanoni 18615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 18715a17aaeSDaniel Vetter 1889df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 189c67a470bSPaulo Zanoni return; 190c67a470bSPaulo Zanoni 19143eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19243eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19343eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 19443eaea13SPaulo Zanoni POSTING_READ(GTIMR); 19543eaea13SPaulo Zanoni } 19643eaea13SPaulo Zanoni 197480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19843eaea13SPaulo Zanoni { 19943eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 20043eaea13SPaulo Zanoni } 20143eaea13SPaulo Zanoni 202480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20343eaea13SPaulo Zanoni { 20443eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 20543eaea13SPaulo Zanoni } 20643eaea13SPaulo Zanoni 207b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 208b900b949SImre Deak { 209b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 210b900b949SImre Deak } 211b900b949SImre Deak 212a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 213a72fbc3aSImre Deak { 214a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 215a72fbc3aSImre Deak } 216a72fbc3aSImre Deak 217b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 218b900b949SImre Deak { 219b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 220b900b949SImre Deak } 221b900b949SImre Deak 222edbfdb45SPaulo Zanoni /** 223edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 224edbfdb45SPaulo Zanoni * @dev_priv: driver private 225edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 226edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 227edbfdb45SPaulo Zanoni */ 228edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 229edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 230edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 231edbfdb45SPaulo Zanoni { 232605cd25bSPaulo Zanoni uint32_t new_val; 233edbfdb45SPaulo Zanoni 23415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 23515a17aaeSDaniel Vetter 236edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 237edbfdb45SPaulo Zanoni 238605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 239f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 240f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 241f52ecbcfSPaulo Zanoni 242605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 243605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 244a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 245a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 246edbfdb45SPaulo Zanoni } 247f52ecbcfSPaulo Zanoni } 248edbfdb45SPaulo Zanoni 249480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 250edbfdb45SPaulo Zanoni { 2519939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2529939fba2SImre Deak return; 2539939fba2SImre Deak 254edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 255edbfdb45SPaulo Zanoni } 256edbfdb45SPaulo Zanoni 2579939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2589939fba2SImre Deak uint32_t mask) 2599939fba2SImre Deak { 2609939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2619939fba2SImre Deak } 2629939fba2SImre Deak 263480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 264edbfdb45SPaulo Zanoni { 2659939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2669939fba2SImre Deak return; 2679939fba2SImre Deak 2689939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 269edbfdb45SPaulo Zanoni } 270edbfdb45SPaulo Zanoni 2713cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2723cc134e3SImre Deak { 2733cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2743cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2753cc134e3SImre Deak 2763cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2773cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2783cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2793cc134e3SImre Deak POSTING_READ(reg); 2803cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2813cc134e3SImre Deak } 2823cc134e3SImre Deak 283b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 284b900b949SImre Deak { 285b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 286b900b949SImre Deak 287b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 28878e68d36SImre Deak 289b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2903cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 291d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 29278e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 29378e68d36SImre Deak dev_priv->pm_rps_events); 294b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 29578e68d36SImre Deak 296b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 297b900b949SImre Deak } 298b900b949SImre Deak 299b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 300b900b949SImre Deak { 301b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 302b900b949SImre Deak 303d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 304d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 305d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 306d4d70aa5SImre Deak 307d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 308d4d70aa5SImre Deak 3099939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3109939fba2SImre Deak 311b900b949SImre Deak I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ? 312b900b949SImre Deak ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0); 3139939fba2SImre Deak 3149939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 315b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 316b900b949SImre Deak ~dev_priv->pm_rps_events); 317b900b949SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3189939fba2SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3199939fba2SImre Deak 3209939fba2SImre Deak dev_priv->rps.pm_iir = 0; 3219939fba2SImre Deak 3229939fba2SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 323b900b949SImre Deak } 324b900b949SImre Deak 3250961021aSBen Widawsky /** 326fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 327fee884edSDaniel Vetter * @dev_priv: driver private 328fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 329fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 330fee884edSDaniel Vetter */ 33147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 332fee884edSDaniel Vetter uint32_t interrupt_mask, 333fee884edSDaniel Vetter uint32_t enabled_irq_mask) 334fee884edSDaniel Vetter { 335fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 336fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 337fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 338fee884edSDaniel Vetter 33915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 34015a17aaeSDaniel Vetter 341fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 342fee884edSDaniel Vetter 3439df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 344c67a470bSPaulo Zanoni return; 345c67a470bSPaulo Zanoni 346fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 347fee884edSDaniel Vetter POSTING_READ(SDEIMR); 348fee884edSDaniel Vetter } 3498664281bSPaulo Zanoni 350b5ea642aSDaniel Vetter static void 351755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 352755e9019SImre Deak u32 enable_mask, u32 status_mask) 3537c463586SKeith Packard { 3549db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 355755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3567c463586SKeith Packard 357b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 358d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 359b79480baSDaniel Vetter 36004feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 36104feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 36204feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 36304feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 364755e9019SImre Deak return; 365755e9019SImre Deak 366755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 36746c06a30SVille Syrjälä return; 36846c06a30SVille Syrjälä 36991d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 37091d181ddSImre Deak 3717c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 372755e9019SImre Deak pipestat |= enable_mask | status_mask; 37346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3743143a2bfSChris Wilson POSTING_READ(reg); 3757c463586SKeith Packard } 3767c463586SKeith Packard 377b5ea642aSDaniel Vetter static void 378755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 379755e9019SImre Deak u32 enable_mask, u32 status_mask) 3807c463586SKeith Packard { 3819db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 382755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3837c463586SKeith Packard 384b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 385d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 386b79480baSDaniel Vetter 38704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 38804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 38904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 39004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 39146c06a30SVille Syrjälä return; 39246c06a30SVille Syrjälä 393755e9019SImre Deak if ((pipestat & enable_mask) == 0) 394755e9019SImre Deak return; 395755e9019SImre Deak 39691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 39791d181ddSImre Deak 398755e9019SImre Deak pipestat &= ~enable_mask; 39946c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4003143a2bfSChris Wilson POSTING_READ(reg); 4017c463586SKeith Packard } 4027c463586SKeith Packard 40310c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 40410c59c51SImre Deak { 40510c59c51SImre Deak u32 enable_mask = status_mask << 16; 40610c59c51SImre Deak 40710c59c51SImre Deak /* 408724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 409724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 41010c59c51SImre Deak */ 41110c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 41210c59c51SImre Deak return 0; 413724a6905SVille Syrjälä /* 414724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 415724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 416724a6905SVille Syrjälä */ 417724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 418724a6905SVille Syrjälä return 0; 41910c59c51SImre Deak 42010c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 42110c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 42210c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 42310c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 42410c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 42510c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 42610c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 42710c59c51SImre Deak 42810c59c51SImre Deak return enable_mask; 42910c59c51SImre Deak } 43010c59c51SImre Deak 431755e9019SImre Deak void 432755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 433755e9019SImre Deak u32 status_mask) 434755e9019SImre Deak { 435755e9019SImre Deak u32 enable_mask; 436755e9019SImre Deak 43710c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 43810c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 43910c59c51SImre Deak status_mask); 44010c59c51SImre Deak else 441755e9019SImre Deak enable_mask = status_mask << 16; 442755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 443755e9019SImre Deak } 444755e9019SImre Deak 445755e9019SImre Deak void 446755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 447755e9019SImre Deak u32 status_mask) 448755e9019SImre Deak { 449755e9019SImre Deak u32 enable_mask; 450755e9019SImre Deak 45110c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 45210c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 45310c59c51SImre Deak status_mask); 45410c59c51SImre Deak else 455755e9019SImre Deak enable_mask = status_mask << 16; 456755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 457755e9019SImre Deak } 458755e9019SImre Deak 459c0e09200SDave Airlie /** 460f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 46101c66889SZhao Yakui */ 462f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 46301c66889SZhao Yakui { 4642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4651ec14ad3SChris Wilson 466f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 467f49e38ddSJani Nikula return; 468f49e38ddSJani Nikula 46913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 47001c66889SZhao Yakui 471755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 472a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4733b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 474755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4751ec14ad3SChris Wilson 47613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 47701c66889SZhao Yakui } 47801c66889SZhao Yakui 47901c66889SZhao Yakui /** 4800a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4810a3e67a4SJesse Barnes * @dev: DRM device 4820a3e67a4SJesse Barnes * @pipe: pipe to check 4830a3e67a4SJesse Barnes * 4840a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 4850a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 4860a3e67a4SJesse Barnes * before reading such registers if unsure. 4870a3e67a4SJesse Barnes */ 4880a3e67a4SJesse Barnes static int 4890a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 4900a3e67a4SJesse Barnes { 4912d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 492702e7a56SPaulo Zanoni 493a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 494a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 495a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 496a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 49771f8ba6bSPaulo Zanoni 498a01025afSDaniel Vetter return intel_crtc->active; 499a01025afSDaniel Vetter } else { 500a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 501a01025afSDaniel Vetter } 5020a3e67a4SJesse Barnes } 5030a3e67a4SJesse Barnes 504f75f3746SVille Syrjälä /* 505f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 506f75f3746SVille Syrjälä * around the vertical blanking period. 507f75f3746SVille Syrjälä * 508f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 509f75f3746SVille Syrjälä * vblank_start >= 3 510f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 511f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 512f75f3746SVille Syrjälä * vtotal = vblank_start + 3 513f75f3746SVille Syrjälä * 514f75f3746SVille Syrjälä * start of vblank: 515f75f3746SVille Syrjälä * latch double buffered registers 516f75f3746SVille Syrjälä * increment frame counter (ctg+) 517f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 518f75f3746SVille Syrjälä * | 519f75f3746SVille Syrjälä * | frame start: 520f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 521f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 522f75f3746SVille Syrjälä * | | 523f75f3746SVille Syrjälä * | | start of vsync: 524f75f3746SVille Syrjälä * | | generate vsync interrupt 525f75f3746SVille Syrjälä * | | | 526f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 527f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 528f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 529f75f3746SVille Syrjälä * | | <----vs-----> | 530f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 531f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 532f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 533f75f3746SVille Syrjälä * | | | 534f75f3746SVille Syrjälä * last visible pixel first visible pixel 535f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 536f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 537f75f3746SVille Syrjälä * 538f75f3746SVille Syrjälä * x = horizontal active 539f75f3746SVille Syrjälä * _ = horizontal blanking 540f75f3746SVille Syrjälä * hs = horizontal sync 541f75f3746SVille Syrjälä * va = vertical active 542f75f3746SVille Syrjälä * vb = vertical blanking 543f75f3746SVille Syrjälä * vs = vertical sync 544f75f3746SVille Syrjälä * vbs = vblank_start (number) 545f75f3746SVille Syrjälä * 546f75f3746SVille Syrjälä * Summary: 547f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 548f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 549f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 550f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 551f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 552f75f3746SVille Syrjälä */ 553f75f3746SVille Syrjälä 5544cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5554cdb83ecSVille Syrjälä { 5564cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5574cdb83ecSVille Syrjälä return 0; 5584cdb83ecSVille Syrjälä } 5594cdb83ecSVille Syrjälä 56042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 56142f52ef8SKeith Packard * we use as a pipe index 56242f52ef8SKeith Packard */ 563f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5640a3e67a4SJesse Barnes { 5652d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5660a3e67a4SJesse Barnes unsigned long high_frame; 5670a3e67a4SJesse Barnes unsigned long low_frame; 5680b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 5690a3e67a4SJesse Barnes 5700a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 57144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5729db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5730a3e67a4SJesse Barnes return 0; 5740a3e67a4SJesse Barnes } 5750a3e67a4SJesse Barnes 576391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 577391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 578391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 579391f75e2SVille Syrjälä const struct drm_display_mode *mode = 580391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 581391f75e2SVille Syrjälä 5820b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5830b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5840b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5850b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5860b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 587391f75e2SVille Syrjälä } else { 588a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 589391f75e2SVille Syrjälä 590391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 5910b2a8e09SVille Syrjälä hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1; 592391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 5930b2a8e09SVille Syrjälä if ((I915_READ(PIPECONF(cpu_transcoder)) & 5940b2a8e09SVille Syrjälä PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE) 5950b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 596391f75e2SVille Syrjälä } 597391f75e2SVille Syrjälä 5980b2a8e09SVille Syrjälä /* Convert to pixel count */ 5990b2a8e09SVille Syrjälä vbl_start *= htotal; 6000b2a8e09SVille Syrjälä 6010b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6020b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6030b2a8e09SVille Syrjälä 6049db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6059db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6065eddb70bSChris Wilson 6070a3e67a4SJesse Barnes /* 6080a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6090a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6100a3e67a4SJesse Barnes * register. 6110a3e67a4SJesse Barnes */ 6120a3e67a4SJesse Barnes do { 6135eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 614391f75e2SVille Syrjälä low = I915_READ(low_frame); 6155eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 6160a3e67a4SJesse Barnes } while (high1 != high2); 6170a3e67a4SJesse Barnes 6185eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 619391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6205eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 621391f75e2SVille Syrjälä 622391f75e2SVille Syrjälä /* 623391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 624391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 625391f75e2SVille Syrjälä * counter against vblank start. 626391f75e2SVille Syrjälä */ 627edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6280a3e67a4SJesse Barnes } 6290a3e67a4SJesse Barnes 630f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6319880b7a5SJesse Barnes { 6322d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6339db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6349880b7a5SJesse Barnes 6359880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 63644d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6379db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6389880b7a5SJesse Barnes return 0; 6399880b7a5SJesse Barnes } 6409880b7a5SJesse Barnes 6419880b7a5SJesse Barnes return I915_READ(reg); 6429880b7a5SJesse Barnes } 6439880b7a5SJesse Barnes 644ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 645ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 646ad3543edSMario Kleiner 647a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 648a225f079SVille Syrjälä { 649a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 650a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 651a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 652a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 65380715b2fSVille Syrjälä int position, vtotal; 654a225f079SVille Syrjälä 65580715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 656a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 657a225f079SVille Syrjälä vtotal /= 2; 658a225f079SVille Syrjälä 659a225f079SVille Syrjälä if (IS_GEN2(dev)) 660a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 661a225f079SVille Syrjälä else 662a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 663a225f079SVille Syrjälä 664a225f079SVille Syrjälä /* 66580715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 66680715b2fSVille Syrjälä * scanline_offset adjustment. 667a225f079SVille Syrjälä */ 66880715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 669a225f079SVille Syrjälä } 670a225f079SVille Syrjälä 671f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 672abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 673abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6740af7e4dfSMario Kleiner { 675c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 676c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 677c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 678c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6793aa18df8SVille Syrjälä int position; 68078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6810af7e4dfSMario Kleiner bool in_vbl = true; 6820af7e4dfSMario Kleiner int ret = 0; 683ad3543edSMario Kleiner unsigned long irqflags; 6840af7e4dfSMario Kleiner 685c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6860af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6879db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6880af7e4dfSMario Kleiner return 0; 6890af7e4dfSMario Kleiner } 6900af7e4dfSMario Kleiner 691c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 69278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 693c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 694c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 695c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6960af7e4dfSMario Kleiner 697d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 698d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 699d31faf65SVille Syrjälä vbl_end /= 2; 700d31faf65SVille Syrjälä vtotal /= 2; 701d31faf65SVille Syrjälä } 702d31faf65SVille Syrjälä 703c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 704c2baf4b7SVille Syrjälä 705ad3543edSMario Kleiner /* 706ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 707ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 708ad3543edSMario Kleiner * following code must not block on uncore.lock. 709ad3543edSMario Kleiner */ 710ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 711ad3543edSMario Kleiner 712ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 713ad3543edSMario Kleiner 714ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 715ad3543edSMario Kleiner if (stime) 716ad3543edSMario Kleiner *stime = ktime_get(); 717ad3543edSMario Kleiner 7187c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7190af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 7200af7e4dfSMario Kleiner * scanout position from Display scan line register. 7210af7e4dfSMario Kleiner */ 722a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 7230af7e4dfSMario Kleiner } else { 7240af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7250af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7260af7e4dfSMario Kleiner * scanout position. 7270af7e4dfSMario Kleiner */ 728ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7290af7e4dfSMario Kleiner 7303aa18df8SVille Syrjälä /* convert to pixel counts */ 7313aa18df8SVille Syrjälä vbl_start *= htotal; 7323aa18df8SVille Syrjälä vbl_end *= htotal; 7333aa18df8SVille Syrjälä vtotal *= htotal; 73478e8fc6bSVille Syrjälä 73578e8fc6bSVille Syrjälä /* 7367e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7377e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7387e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7397e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7407e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7417e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7427e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7437e78f1cbSVille Syrjälä */ 7447e78f1cbSVille Syrjälä if (position >= vtotal) 7457e78f1cbSVille Syrjälä position = vtotal - 1; 7467e78f1cbSVille Syrjälä 7477e78f1cbSVille Syrjälä /* 74878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 74978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 75078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 75178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 75278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 75378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 75478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 75578e8fc6bSVille Syrjälä */ 75678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7573aa18df8SVille Syrjälä } 7583aa18df8SVille Syrjälä 759ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 760ad3543edSMario Kleiner if (etime) 761ad3543edSMario Kleiner *etime = ktime_get(); 762ad3543edSMario Kleiner 763ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 764ad3543edSMario Kleiner 765ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 766ad3543edSMario Kleiner 7673aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7683aa18df8SVille Syrjälä 7693aa18df8SVille Syrjälä /* 7703aa18df8SVille Syrjälä * While in vblank, position will be negative 7713aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7723aa18df8SVille Syrjälä * vblank, position will be positive counting 7733aa18df8SVille Syrjälä * up since vbl_end. 7743aa18df8SVille Syrjälä */ 7753aa18df8SVille Syrjälä if (position >= vbl_start) 7763aa18df8SVille Syrjälä position -= vbl_end; 7773aa18df8SVille Syrjälä else 7783aa18df8SVille Syrjälä position += vtotal - vbl_end; 7793aa18df8SVille Syrjälä 7807c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7813aa18df8SVille Syrjälä *vpos = position; 7823aa18df8SVille Syrjälä *hpos = 0; 7833aa18df8SVille Syrjälä } else { 7840af7e4dfSMario Kleiner *vpos = position / htotal; 7850af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7860af7e4dfSMario Kleiner } 7870af7e4dfSMario Kleiner 7880af7e4dfSMario Kleiner /* In vblank? */ 7890af7e4dfSMario Kleiner if (in_vbl) 7903d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7910af7e4dfSMario Kleiner 7920af7e4dfSMario Kleiner return ret; 7930af7e4dfSMario Kleiner } 7940af7e4dfSMario Kleiner 795a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 796a225f079SVille Syrjälä { 797a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 798a225f079SVille Syrjälä unsigned long irqflags; 799a225f079SVille Syrjälä int position; 800a225f079SVille Syrjälä 801a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 802a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 803a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 804a225f079SVille Syrjälä 805a225f079SVille Syrjälä return position; 806a225f079SVille Syrjälä } 807a225f079SVille Syrjälä 808f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 8090af7e4dfSMario Kleiner int *max_error, 8100af7e4dfSMario Kleiner struct timeval *vblank_time, 8110af7e4dfSMario Kleiner unsigned flags) 8120af7e4dfSMario Kleiner { 8134041b853SChris Wilson struct drm_crtc *crtc; 8140af7e4dfSMario Kleiner 8157eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 8164041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8170af7e4dfSMario Kleiner return -EINVAL; 8180af7e4dfSMario Kleiner } 8190af7e4dfSMario Kleiner 8200af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8214041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8224041b853SChris Wilson if (crtc == NULL) { 8234041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8244041b853SChris Wilson return -EINVAL; 8254041b853SChris Wilson } 8264041b853SChris Wilson 8274041b853SChris Wilson if (!crtc->enabled) { 8284041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8294041b853SChris Wilson return -EBUSY; 8304041b853SChris Wilson } 8310af7e4dfSMario Kleiner 8320af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8334041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8344041b853SChris Wilson vblank_time, flags, 8357da903efSVille Syrjälä crtc, 8367da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8370af7e4dfSMario Kleiner } 8380af7e4dfSMario Kleiner 83967c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 84067c347ffSJani Nikula struct drm_connector *connector) 841321a1b30SEgbert Eich { 842321a1b30SEgbert Eich enum drm_connector_status old_status; 843321a1b30SEgbert Eich 844321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 845321a1b30SEgbert Eich old_status = connector->status; 846321a1b30SEgbert Eich 847321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 84867c347ffSJani Nikula if (old_status == connector->status) 84967c347ffSJani Nikula return false; 85067c347ffSJani Nikula 85167c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 852321a1b30SEgbert Eich connector->base.id, 853c23cc417SJani Nikula connector->name, 85467c347ffSJani Nikula drm_get_connector_status_name(old_status), 85567c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 85667c347ffSJani Nikula 85767c347ffSJani Nikula return true; 858321a1b30SEgbert Eich } 859321a1b30SEgbert Eich 86013cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 86113cf5504SDave Airlie { 86213cf5504SDave Airlie struct drm_i915_private *dev_priv = 86313cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 86413cf5504SDave Airlie u32 long_port_mask, short_port_mask; 86513cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 86613cf5504SDave Airlie int i, ret; 86713cf5504SDave Airlie u32 old_bits = 0; 86813cf5504SDave Airlie 8694cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 87013cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 87113cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 87213cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 87313cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 8744cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 87513cf5504SDave Airlie 87613cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 87713cf5504SDave Airlie bool valid = false; 87813cf5504SDave Airlie bool long_hpd = false; 87913cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 88013cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 88113cf5504SDave Airlie continue; 88213cf5504SDave Airlie 88313cf5504SDave Airlie if (long_port_mask & (1 << i)) { 88413cf5504SDave Airlie valid = true; 88513cf5504SDave Airlie long_hpd = true; 88613cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 88713cf5504SDave Airlie valid = true; 88813cf5504SDave Airlie 88913cf5504SDave Airlie if (valid) { 89013cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 89113cf5504SDave Airlie if (ret == true) { 89213cf5504SDave Airlie /* if we get true fallback to old school hpd */ 89313cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 89413cf5504SDave Airlie } 89513cf5504SDave Airlie } 89613cf5504SDave Airlie } 89713cf5504SDave Airlie 89813cf5504SDave Airlie if (old_bits) { 8994cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 90013cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 9014cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 90213cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 90313cf5504SDave Airlie } 90413cf5504SDave Airlie } 90513cf5504SDave Airlie 9065ca58282SJesse Barnes /* 9075ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 9085ca58282SJesse Barnes */ 909ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 910ac4c16c5SEgbert Eich 9115ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 9125ca58282SJesse Barnes { 9132d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9142d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 9155ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 916c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 917cd569aedSEgbert Eich struct intel_connector *intel_connector; 918cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 919cd569aedSEgbert Eich struct drm_connector *connector; 920cd569aedSEgbert Eich bool hpd_disabled = false; 921321a1b30SEgbert Eich bool changed = false; 922142e2398SEgbert Eich u32 hpd_event_bits; 9235ca58282SJesse Barnes 924a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 925e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 926e67189abSJesse Barnes 9274cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 928142e2398SEgbert Eich 929142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 930142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 931cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 932cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 93336cd7444SDave Airlie if (!intel_connector->encoder) 93436cd7444SDave Airlie continue; 935cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 936cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 937cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 938cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 939cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 940cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 941c23cc417SJani Nikula connector->name); 942cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 943cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 944cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 945cd569aedSEgbert Eich hpd_disabled = true; 946cd569aedSEgbert Eich } 947142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 948142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 949c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 950142e2398SEgbert Eich } 951cd569aedSEgbert Eich } 952cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 953cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 954cd569aedSEgbert Eich * some connectors */ 955ac4c16c5SEgbert Eich if (hpd_disabled) { 956cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 9576323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 9586323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 959ac4c16c5SEgbert Eich } 960cd569aedSEgbert Eich 9614cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 962cd569aedSEgbert Eich 963321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 964321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 96536cd7444SDave Airlie if (!intel_connector->encoder) 96636cd7444SDave Airlie continue; 967321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 968321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 969cd569aedSEgbert Eich if (intel_encoder->hot_plug) 970cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 971321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 972321a1b30SEgbert Eich changed = true; 973321a1b30SEgbert Eich } 974321a1b30SEgbert Eich } 97540ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 97640ee3381SKeith Packard 977321a1b30SEgbert Eich if (changed) 978321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9795ca58282SJesse Barnes } 9805ca58282SJesse Barnes 981d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 982f97108d1SJesse Barnes { 9832d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 984b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9859270388eSDaniel Vetter u8 new_delay; 9869270388eSDaniel Vetter 987d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 988f97108d1SJesse Barnes 98973edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 99073edd18fSDaniel Vetter 99120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9929270388eSDaniel Vetter 9937648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 994b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 995b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 996f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 997f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 998f97108d1SJesse Barnes 999f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1000b5b72e89SMatthew Garrett if (busy_up > max_avg) { 100120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 100220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 100320e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 100420e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1005b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 100620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 100720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 100820e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 100920e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1010f97108d1SJesse Barnes } 1011f97108d1SJesse Barnes 10127648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 101320e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1014f97108d1SJesse Barnes 1015d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10169270388eSDaniel Vetter 1017f97108d1SJesse Barnes return; 1018f97108d1SJesse Barnes } 1019f97108d1SJesse Barnes 1020549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1021a4872ba6SOscar Mateo struct intel_engine_cs *ring) 1022549f7365SChris Wilson { 102393b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1024475553deSChris Wilson return; 1025475553deSChris Wilson 1026bcfcc8baSJohn Harrison trace_i915_gem_request_notify(ring); 10279862e600SChris Wilson 1028549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1029549f7365SChris Wilson } 1030549f7365SChris Wilson 103131685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv, 1032bf225f20SChris Wilson struct intel_rps_ei *rps_ei) 103331685c25SDeepak S { 103431685c25SDeepak S u32 cz_ts, cz_freq_khz; 103531685c25SDeepak S u32 render_count, media_count; 103631685c25SDeepak S u32 elapsed_render, elapsed_media, elapsed_time; 103731685c25SDeepak S u32 residency = 0; 103831685c25SDeepak S 103931685c25SDeepak S cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 104031685c25SDeepak S cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4); 104131685c25SDeepak S 104231685c25SDeepak S render_count = I915_READ(VLV_RENDER_C0_COUNT_REG); 104331685c25SDeepak S media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG); 104431685c25SDeepak S 1045bf225f20SChris Wilson if (rps_ei->cz_clock == 0) { 1046bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 1047bf225f20SChris Wilson rps_ei->render_c0 = render_count; 1048bf225f20SChris Wilson rps_ei->media_c0 = media_count; 104931685c25SDeepak S 105031685c25SDeepak S return dev_priv->rps.cur_freq; 105131685c25SDeepak S } 105231685c25SDeepak S 1053bf225f20SChris Wilson elapsed_time = cz_ts - rps_ei->cz_clock; 1054bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 105531685c25SDeepak S 1056bf225f20SChris Wilson elapsed_render = render_count - rps_ei->render_c0; 1057bf225f20SChris Wilson rps_ei->render_c0 = render_count; 105831685c25SDeepak S 1059bf225f20SChris Wilson elapsed_media = media_count - rps_ei->media_c0; 1060bf225f20SChris Wilson rps_ei->media_c0 = media_count; 106131685c25SDeepak S 106231685c25SDeepak S /* Convert all the counters into common unit of milli sec */ 106331685c25SDeepak S elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC; 106431685c25SDeepak S elapsed_render /= cz_freq_khz; 106531685c25SDeepak S elapsed_media /= cz_freq_khz; 106631685c25SDeepak S 106731685c25SDeepak S /* 106831685c25SDeepak S * Calculate overall C0 residency percentage 106931685c25SDeepak S * only if elapsed time is non zero 107031685c25SDeepak S */ 107131685c25SDeepak S if (elapsed_time) { 107231685c25SDeepak S residency = 107331685c25SDeepak S ((max(elapsed_render, elapsed_media) * 100) 107431685c25SDeepak S / elapsed_time); 107531685c25SDeepak S } 107631685c25SDeepak S 107731685c25SDeepak S return residency; 107831685c25SDeepak S } 107931685c25SDeepak S 108031685c25SDeepak S /** 108131685c25SDeepak S * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU 108231685c25SDeepak S * busy-ness calculated from C0 counters of render & media power wells 108331685c25SDeepak S * @dev_priv: DRM device private 108431685c25SDeepak S * 108531685c25SDeepak S */ 10864fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv) 108731685c25SDeepak S { 108831685c25SDeepak S u32 residency_C0_up = 0, residency_C0_down = 0; 10894fa79042SDamien Lespiau int new_delay, adj; 109031685c25SDeepak S 109131685c25SDeepak S dev_priv->rps.ei_interrupt_count++; 109231685c25SDeepak S 109331685c25SDeepak S WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); 109431685c25SDeepak S 109531685c25SDeepak S 1096bf225f20SChris Wilson if (dev_priv->rps.up_ei.cz_clock == 0) { 1097bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei); 1098bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei); 109931685c25SDeepak S return dev_priv->rps.cur_freq; 110031685c25SDeepak S } 110131685c25SDeepak S 110231685c25SDeepak S 110331685c25SDeepak S /* 110431685c25SDeepak S * To down throttle, C0 residency should be less than down threshold 110531685c25SDeepak S * for continous EI intervals. So calculate down EI counters 110631685c25SDeepak S * once in VLV_INT_COUNT_FOR_DOWN_EI 110731685c25SDeepak S */ 110831685c25SDeepak S if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) { 110931685c25SDeepak S 111031685c25SDeepak S dev_priv->rps.ei_interrupt_count = 0; 111131685c25SDeepak S 111231685c25SDeepak S residency_C0_down = vlv_c0_residency(dev_priv, 1113bf225f20SChris Wilson &dev_priv->rps.down_ei); 111431685c25SDeepak S } else { 111531685c25SDeepak S residency_C0_up = vlv_c0_residency(dev_priv, 1116bf225f20SChris Wilson &dev_priv->rps.up_ei); 111731685c25SDeepak S } 111831685c25SDeepak S 111931685c25SDeepak S new_delay = dev_priv->rps.cur_freq; 112031685c25SDeepak S 112131685c25SDeepak S adj = dev_priv->rps.last_adj; 112231685c25SDeepak S /* C0 residency is greater than UP threshold. Increase Frequency */ 112331685c25SDeepak S if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) { 112431685c25SDeepak S if (adj > 0) 112531685c25SDeepak S adj *= 2; 112631685c25SDeepak S else 112731685c25SDeepak S adj = 1; 112831685c25SDeepak S 112931685c25SDeepak S if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit) 113031685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 113131685c25SDeepak S 113231685c25SDeepak S /* 113331685c25SDeepak S * For better performance, jump directly 113431685c25SDeepak S * to RPe if we're below it. 113531685c25SDeepak S */ 113631685c25SDeepak S if (new_delay < dev_priv->rps.efficient_freq) 113731685c25SDeepak S new_delay = dev_priv->rps.efficient_freq; 113831685c25SDeepak S 113931685c25SDeepak S } else if (!dev_priv->rps.ei_interrupt_count && 114031685c25SDeepak S (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) { 114131685c25SDeepak S if (adj < 0) 114231685c25SDeepak S adj *= 2; 114331685c25SDeepak S else 114431685c25SDeepak S adj = -1; 114531685c25SDeepak S /* 114631685c25SDeepak S * This means, C0 residency is less than down threshold over 114731685c25SDeepak S * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq 114831685c25SDeepak S */ 114931685c25SDeepak S if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 115031685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 115131685c25SDeepak S } 115231685c25SDeepak S 115331685c25SDeepak S return new_delay; 115431685c25SDeepak S } 115531685c25SDeepak S 11564912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11573b8d8d91SJesse Barnes { 11582d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11592d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1160edbfdb45SPaulo Zanoni u32 pm_iir; 1161dd75fdc8SChris Wilson int new_delay, adj; 11623b8d8d91SJesse Barnes 116359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1164d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1165d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1166d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1167d4d70aa5SImre Deak return; 1168d4d70aa5SImre Deak } 1169c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1170c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1171a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1172480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 117359cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11744912d041SBen Widawsky 117560611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1176a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 117760611c13SPaulo Zanoni 1178a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11793b8d8d91SJesse Barnes return; 11803b8d8d91SJesse Barnes 11814fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11827b9e0ae6SChris Wilson 1183dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11847425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1185dd75fdc8SChris Wilson if (adj > 0) 1186dd75fdc8SChris Wilson adj *= 2; 118713a5660cSDeepak S else { 118813a5660cSDeepak S /* CHV needs even encode values */ 118913a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1; 119013a5660cSDeepak S } 1191b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 11927425034aSVille Syrjälä 11937425034aSVille Syrjälä /* 11947425034aSVille Syrjälä * For better performance, jump directly 11957425034aSVille Syrjälä * to RPe if we're below it. 11967425034aSVille Syrjälä */ 1197b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1198b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1199dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1200b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1201b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1202dd75fdc8SChris Wilson else 1203b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1204dd75fdc8SChris Wilson adj = 0; 120531685c25SDeepak S } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 120631685c25SDeepak S new_delay = vlv_calc_delay_from_C0_counters(dev_priv); 1207dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1208dd75fdc8SChris Wilson if (adj < 0) 1209dd75fdc8SChris Wilson adj *= 2; 121013a5660cSDeepak S else { 121113a5660cSDeepak S /* CHV needs even encode values */ 121213a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1; 121313a5660cSDeepak S } 1214b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1215dd75fdc8SChris Wilson } else { /* unknown event */ 1216b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1217dd75fdc8SChris Wilson } 12183b8d8d91SJesse Barnes 121979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 122079249636SBen Widawsky * interrupt 122179249636SBen Widawsky */ 12221272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1223b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1224b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 122527544369SDeepak S 1226b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1227dd75fdc8SChris Wilson 12280a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 12290a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 12300a073b84SJesse Barnes else 12314912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 12323b8d8d91SJesse Barnes 12334fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12343b8d8d91SJesse Barnes } 12353b8d8d91SJesse Barnes 1236e3689190SBen Widawsky 1237e3689190SBen Widawsky /** 1238e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1239e3689190SBen Widawsky * occurred. 1240e3689190SBen Widawsky * @work: workqueue struct 1241e3689190SBen Widawsky * 1242e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1243e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1244e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1245e3689190SBen Widawsky */ 1246e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1247e3689190SBen Widawsky { 12482d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12492d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1250e3689190SBen Widawsky u32 error_status, row, bank, subbank; 125135a85ac6SBen Widawsky char *parity_event[6]; 1252e3689190SBen Widawsky uint32_t misccpctl; 125335a85ac6SBen Widawsky uint8_t slice = 0; 1254e3689190SBen Widawsky 1255e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1256e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1257e3689190SBen Widawsky * any time we access those registers. 1258e3689190SBen Widawsky */ 1259e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1260e3689190SBen Widawsky 126135a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 126235a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 126335a85ac6SBen Widawsky goto out; 126435a85ac6SBen Widawsky 1265e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1266e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1267e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1268e3689190SBen Widawsky 126935a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 127035a85ac6SBen Widawsky u32 reg; 127135a85ac6SBen Widawsky 127235a85ac6SBen Widawsky slice--; 127335a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 127435a85ac6SBen Widawsky break; 127535a85ac6SBen Widawsky 127635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 127735a85ac6SBen Widawsky 127835a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 127935a85ac6SBen Widawsky 128035a85ac6SBen Widawsky error_status = I915_READ(reg); 1281e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1282e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1283e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1284e3689190SBen Widawsky 128535a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 128635a85ac6SBen Widawsky POSTING_READ(reg); 1287e3689190SBen Widawsky 1288cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1289e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1290e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1291e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 129235a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 129335a85ac6SBen Widawsky parity_event[5] = NULL; 1294e3689190SBen Widawsky 12955bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1296e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1297e3689190SBen Widawsky 129835a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 129935a85ac6SBen Widawsky slice, row, bank, subbank); 1300e3689190SBen Widawsky 130135a85ac6SBen Widawsky kfree(parity_event[4]); 1302e3689190SBen Widawsky kfree(parity_event[3]); 1303e3689190SBen Widawsky kfree(parity_event[2]); 1304e3689190SBen Widawsky kfree(parity_event[1]); 1305e3689190SBen Widawsky } 1306e3689190SBen Widawsky 130735a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 130835a85ac6SBen Widawsky 130935a85ac6SBen Widawsky out: 131035a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13114cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1312480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 13134cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 131435a85ac6SBen Widawsky 131535a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 131635a85ac6SBen Widawsky } 131735a85ac6SBen Widawsky 131835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1319e3689190SBen Widawsky { 13202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1321e3689190SBen Widawsky 1322040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1323e3689190SBen Widawsky return; 1324e3689190SBen Widawsky 1325d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1326480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1327d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1328e3689190SBen Widawsky 132935a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 133035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 133135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 133235a85ac6SBen Widawsky 133335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 133435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 133535a85ac6SBen Widawsky 1336a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1337e3689190SBen Widawsky } 1338e3689190SBen Widawsky 1339f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1340f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1341f1af8fc1SPaulo Zanoni u32 gt_iir) 1342f1af8fc1SPaulo Zanoni { 1343f1af8fc1SPaulo Zanoni if (gt_iir & 1344f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1345f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1346f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1347f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1348f1af8fc1SPaulo Zanoni } 1349f1af8fc1SPaulo Zanoni 1350e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1351e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1352e7b4c6b1SDaniel Vetter u32 gt_iir) 1353e7b4c6b1SDaniel Vetter { 1354e7b4c6b1SDaniel Vetter 1355cc609d5dSBen Widawsky if (gt_iir & 1356cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1357e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1358cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1359e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1360cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1361e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1362e7b4c6b1SDaniel Vetter 1363cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1364cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1365aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1366aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1367e3689190SBen Widawsky 136835a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 136935a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1370e7b4c6b1SDaniel Vetter } 1371e7b4c6b1SDaniel Vetter 1372abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1373abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1374abd58f01SBen Widawsky u32 master_ctl) 1375abd58f01SBen Widawsky { 1376e981e7b1SThomas Daniel struct intel_engine_cs *ring; 1377abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1378abd58f01SBen Widawsky uint32_t tmp = 0; 1379abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1380abd58f01SBen Widawsky 1381abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1382abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1383abd58f01SBen Widawsky if (tmp) { 138438cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(0), tmp); 1385abd58f01SBen Widawsky ret = IRQ_HANDLED; 1386e981e7b1SThomas Daniel 1387abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1388e981e7b1SThomas Daniel ring = &dev_priv->ring[RCS]; 1389abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1390e981e7b1SThomas Daniel notify_ring(dev, ring); 1391e981e7b1SThomas Daniel if (rcs & GT_CONTEXT_SWITCH_INTERRUPT) 13923f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1393e981e7b1SThomas Daniel 1394e981e7b1SThomas Daniel bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1395e981e7b1SThomas Daniel ring = &dev_priv->ring[BCS]; 1396abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1397e981e7b1SThomas Daniel notify_ring(dev, ring); 1398e981e7b1SThomas Daniel if (bcs & GT_CONTEXT_SWITCH_INTERRUPT) 13993f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1400abd58f01SBen Widawsky } else 1401abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1402abd58f01SBen Widawsky } 1403abd58f01SBen Widawsky 140485f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1405abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1406abd58f01SBen Widawsky if (tmp) { 140738cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(1), tmp); 1408abd58f01SBen Widawsky ret = IRQ_HANDLED; 1409e981e7b1SThomas Daniel 1410abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1411e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS]; 1412abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1413e981e7b1SThomas Daniel notify_ring(dev, ring); 141473d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 14153f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1416e981e7b1SThomas Daniel 141785f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 1418e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS2]; 141985f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 1420e981e7b1SThomas Daniel notify_ring(dev, ring); 142173d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 14223f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1423abd58f01SBen Widawsky } else 1424abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1425abd58f01SBen Widawsky } 1426abd58f01SBen Widawsky 14270961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 14280961021aSBen Widawsky tmp = I915_READ(GEN8_GT_IIR(2)); 14290961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 14300961021aSBen Widawsky I915_WRITE(GEN8_GT_IIR(2), 14310961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 143238cc46d7SOscar Mateo ret = IRQ_HANDLED; 1433c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 14340961021aSBen Widawsky } else 14350961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14360961021aSBen Widawsky } 14370961021aSBen Widawsky 1438abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1439abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1440abd58f01SBen Widawsky if (tmp) { 144138cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(3), tmp); 1442abd58f01SBen Widawsky ret = IRQ_HANDLED; 1443e981e7b1SThomas Daniel 1444abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1445e981e7b1SThomas Daniel ring = &dev_priv->ring[VECS]; 1446abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1447e981e7b1SThomas Daniel notify_ring(dev, ring); 144873d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 14493f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1450abd58f01SBen Widawsky } else 1451abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1452abd58f01SBen Widawsky } 1453abd58f01SBen Widawsky 1454abd58f01SBen Widawsky return ret; 1455abd58f01SBen Widawsky } 1456abd58f01SBen Widawsky 1457b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1458b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1459b543fb04SEgbert Eich 146007c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port) 146113cf5504SDave Airlie { 146213cf5504SDave Airlie switch (port) { 146313cf5504SDave Airlie case PORT_A: 146413cf5504SDave Airlie case PORT_E: 146513cf5504SDave Airlie default: 146613cf5504SDave Airlie return -1; 146713cf5504SDave Airlie case PORT_B: 146813cf5504SDave Airlie return 0; 146913cf5504SDave Airlie case PORT_C: 147013cf5504SDave Airlie return 8; 147113cf5504SDave Airlie case PORT_D: 147213cf5504SDave Airlie return 16; 147313cf5504SDave Airlie } 147413cf5504SDave Airlie } 147513cf5504SDave Airlie 147607c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port) 147713cf5504SDave Airlie { 147813cf5504SDave Airlie switch (port) { 147913cf5504SDave Airlie case PORT_A: 148013cf5504SDave Airlie case PORT_E: 148113cf5504SDave Airlie default: 148213cf5504SDave Airlie return -1; 148313cf5504SDave Airlie case PORT_B: 148413cf5504SDave Airlie return 17; 148513cf5504SDave Airlie case PORT_C: 148613cf5504SDave Airlie return 19; 148713cf5504SDave Airlie case PORT_D: 148813cf5504SDave Airlie return 21; 148913cf5504SDave Airlie } 149013cf5504SDave Airlie } 149113cf5504SDave Airlie 149213cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin) 149313cf5504SDave Airlie { 149413cf5504SDave Airlie switch (pin) { 149513cf5504SDave Airlie case HPD_PORT_B: 149613cf5504SDave Airlie return PORT_B; 149713cf5504SDave Airlie case HPD_PORT_C: 149813cf5504SDave Airlie return PORT_C; 149913cf5504SDave Airlie case HPD_PORT_D: 150013cf5504SDave Airlie return PORT_D; 150113cf5504SDave Airlie default: 150213cf5504SDave Airlie return PORT_A; /* no hpd */ 150313cf5504SDave Airlie } 150413cf5504SDave Airlie } 150513cf5504SDave Airlie 150610a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1507b543fb04SEgbert Eich u32 hotplug_trigger, 150813cf5504SDave Airlie u32 dig_hotplug_reg, 1509*7c7e10dbSVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1510b543fb04SEgbert Eich { 15112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1512b543fb04SEgbert Eich int i; 151313cf5504SDave Airlie enum port port; 151410a504deSDaniel Vetter bool storm_detected = false; 151513cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 151613cf5504SDave Airlie u32 dig_shift; 151713cf5504SDave Airlie u32 dig_port_mask = 0; 1518b543fb04SEgbert Eich 151991d131d2SDaniel Vetter if (!hotplug_trigger) 152091d131d2SDaniel Vetter return; 152191d131d2SDaniel Vetter 152213cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 152313cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1524cc9bd499SImre Deak 1525b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1526b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 152713cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 152813cf5504SDave Airlie continue; 1529821450c6SEgbert Eich 153013cf5504SDave Airlie port = get_port_from_pin(i); 153113cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 153213cf5504SDave Airlie bool long_hpd; 153313cf5504SDave Airlie 153407c338ceSJani Nikula if (HAS_PCH_SPLIT(dev)) { 153507c338ceSJani Nikula dig_shift = pch_port_to_hotplug_shift(port); 153613cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 153707c338ceSJani Nikula } else { 153807c338ceSJani Nikula dig_shift = i915_port_to_hotplug_shift(port); 153907c338ceSJani Nikula long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 154013cf5504SDave Airlie } 154113cf5504SDave Airlie 154226fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 154326fbb774SVille Syrjälä port_name(port), 154426fbb774SVille Syrjälä long_hpd ? "long" : "short"); 154513cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 154613cf5504SDave Airlie but we still want HPD storm detection to function. */ 154713cf5504SDave Airlie if (long_hpd) { 154813cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 154913cf5504SDave Airlie dig_port_mask |= hpd[i]; 155013cf5504SDave Airlie } else { 155113cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 155213cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 155313cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 155413cf5504SDave Airlie } 155513cf5504SDave Airlie queue_dig = true; 155613cf5504SDave Airlie } 155713cf5504SDave Airlie } 155813cf5504SDave Airlie 155913cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 15603ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 15613ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 15623ff04a16SDaniel Vetter /* 15633ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 15643ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 15653ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 15663ff04a16SDaniel Vetter * interrupts on saner platforms. 15673ff04a16SDaniel Vetter */ 15683ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1569cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1570cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1571b8f102e8SEgbert Eich 15723ff04a16SDaniel Vetter continue; 15733ff04a16SDaniel Vetter } 15743ff04a16SDaniel Vetter 1575b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1576b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1577b543fb04SEgbert Eich continue; 1578b543fb04SEgbert Eich 157913cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1580bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 158113cf5504SDave Airlie queue_hp = true; 158213cf5504SDave Airlie } 158313cf5504SDave Airlie 1584b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1585b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1586b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1587b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1588b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1589b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1590b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1591b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1592142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1593b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 159410a504deSDaniel Vetter storm_detected = true; 1595b543fb04SEgbert Eich } else { 1596b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1597b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1598b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1599b543fb04SEgbert Eich } 1600b543fb04SEgbert Eich } 1601b543fb04SEgbert Eich 160210a504deSDaniel Vetter if (storm_detected) 160310a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1604b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 16055876fa0dSDaniel Vetter 1606645416f5SDaniel Vetter /* 1607645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1608645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1609645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1610645416f5SDaniel Vetter * deadlock. 1611645416f5SDaniel Vetter */ 161213cf5504SDave Airlie if (queue_dig) 16130e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 161413cf5504SDave Airlie if (queue_hp) 1615645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1616b543fb04SEgbert Eich } 1617b543fb04SEgbert Eich 1618515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1619515ac2bbSDaniel Vetter { 16202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 162128c70f16SDaniel Vetter 162228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1623515ac2bbSDaniel Vetter } 1624515ac2bbSDaniel Vetter 1625ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1626ce99c256SDaniel Vetter { 16272d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16289ee32feaSDaniel Vetter 16299ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1630ce99c256SDaniel Vetter } 1631ce99c256SDaniel Vetter 16328bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1633277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1634eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1635eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16368bc5e955SDaniel Vetter uint32_t crc4) 16378bf1e9f1SShuang He { 16388bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 16398bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16408bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1641ac2300d4SDamien Lespiau int head, tail; 1642b2c88f5bSDamien Lespiau 1643d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1644d538bbdfSDamien Lespiau 16450c912c79SDamien Lespiau if (!pipe_crc->entries) { 1646d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 164734273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 16480c912c79SDamien Lespiau return; 16490c912c79SDamien Lespiau } 16500c912c79SDamien Lespiau 1651d538bbdfSDamien Lespiau head = pipe_crc->head; 1652d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1653b2c88f5bSDamien Lespiau 1654b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1655d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1656b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1657b2c88f5bSDamien Lespiau return; 1658b2c88f5bSDamien Lespiau } 1659b2c88f5bSDamien Lespiau 1660b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16618bf1e9f1SShuang He 16628bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1663eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1664eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1665eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1666eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1667eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1668b2c88f5bSDamien Lespiau 1669b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1670d538bbdfSDamien Lespiau pipe_crc->head = head; 1671d538bbdfSDamien Lespiau 1672d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 167307144428SDamien Lespiau 167407144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16758bf1e9f1SShuang He } 1676277de95eSDaniel Vetter #else 1677277de95eSDaniel Vetter static inline void 1678277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1679277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1680277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1681277de95eSDaniel Vetter uint32_t crc4) {} 1682277de95eSDaniel Vetter #endif 1683eba94eb9SDaniel Vetter 1684277de95eSDaniel Vetter 1685277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16865a69b89fSDaniel Vetter { 16875a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16885a69b89fSDaniel Vetter 1689277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16905a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16915a69b89fSDaniel Vetter 0, 0, 0, 0); 16925a69b89fSDaniel Vetter } 16935a69b89fSDaniel Vetter 1694277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1695eba94eb9SDaniel Vetter { 1696eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1697eba94eb9SDaniel Vetter 1698277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1699eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1700eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1701eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1702eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 17038bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1704eba94eb9SDaniel Vetter } 17055b3a856bSDaniel Vetter 1706277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 17075b3a856bSDaniel Vetter { 17085b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 17090b5c5ed0SDaniel Vetter uint32_t res1, res2; 17100b5c5ed0SDaniel Vetter 17110b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 17120b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17130b5c5ed0SDaniel Vetter else 17140b5c5ed0SDaniel Vetter res1 = 0; 17150b5c5ed0SDaniel Vetter 17160b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 17170b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17180b5c5ed0SDaniel Vetter else 17190b5c5ed0SDaniel Vetter res2 = 0; 17205b3a856bSDaniel Vetter 1721277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 17220b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17230b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17240b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17250b5c5ed0SDaniel Vetter res1, res2); 17265b3a856bSDaniel Vetter } 17278bf1e9f1SShuang He 17281403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17291403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17301403c0d4SPaulo Zanoni * the work queue. */ 17311403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1732baf02a1fSBen Widawsky { 17334a74de82SImre Deak /* TODO: RPS on GEN9+ is not supported yet. */ 17344a74de82SImre Deak if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9, 17354a74de82SImre Deak "GEN9+: unexpected RPS IRQ\n")) 1736132f3f17SImre Deak return; 1737132f3f17SImre Deak 1738a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 173959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1740480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1741d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1742d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 17432adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 174441a05a3aSDaniel Vetter } 1745d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1746d4d70aa5SImre Deak } 1747baf02a1fSBen Widawsky 1748c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1749c9a9a268SImre Deak return; 1750c9a9a268SImre Deak 17511403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 175212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 175312638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 175412638c57SBen Widawsky 1755aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1756aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 175712638c57SBen Widawsky } 17581403c0d4SPaulo Zanoni } 1759baf02a1fSBen Widawsky 17608d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 17618d7849dbSVille Syrjälä { 17628d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 17638d7849dbSVille Syrjälä return false; 17648d7849dbSVille Syrjälä 17658d7849dbSVille Syrjälä return true; 17668d7849dbSVille Syrjälä } 17678d7849dbSVille Syrjälä 1768c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 17697e231dbeSJesse Barnes { 1770c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 177191d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 17727e231dbeSJesse Barnes int pipe; 17737e231dbeSJesse Barnes 177458ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1775055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 177691d181ddSImre Deak int reg; 1777bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 177891d181ddSImre Deak 1779bbb5eebfSDaniel Vetter /* 1780bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1781bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1782bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1783bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1784bbb5eebfSDaniel Vetter * handle. 1785bbb5eebfSDaniel Vetter */ 17860f239f4cSDaniel Vetter 17870f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17880f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1789bbb5eebfSDaniel Vetter 1790bbb5eebfSDaniel Vetter switch (pipe) { 1791bbb5eebfSDaniel Vetter case PIPE_A: 1792bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1793bbb5eebfSDaniel Vetter break; 1794bbb5eebfSDaniel Vetter case PIPE_B: 1795bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1796bbb5eebfSDaniel Vetter break; 17973278f67fSVille Syrjälä case PIPE_C: 17983278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17993278f67fSVille Syrjälä break; 1800bbb5eebfSDaniel Vetter } 1801bbb5eebfSDaniel Vetter if (iir & iir_bit) 1802bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1803bbb5eebfSDaniel Vetter 1804bbb5eebfSDaniel Vetter if (!mask) 180591d181ddSImre Deak continue; 180691d181ddSImre Deak 180791d181ddSImre Deak reg = PIPESTAT(pipe); 1808bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1809bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 18107e231dbeSJesse Barnes 18117e231dbeSJesse Barnes /* 18127e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18137e231dbeSJesse Barnes */ 181491d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 181591d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18167e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18177e231dbeSJesse Barnes } 181858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18197e231dbeSJesse Barnes 1820055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1821d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1822d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1823d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 182431acc7f5SJesse Barnes 1825579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 182631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 182731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 182831acc7f5SJesse Barnes } 18294356d586SDaniel Vetter 18304356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1831277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18322d9d2b0bSVille Syrjälä 18331f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18341f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 183531acc7f5SJesse Barnes } 183631acc7f5SJesse Barnes 1837c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1838c1874ed7SImre Deak gmbus_irq_handler(dev); 1839c1874ed7SImre Deak } 1840c1874ed7SImre Deak 184116c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 184216c6c56bSVille Syrjälä { 184316c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 184416c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 184516c6c56bSVille Syrjälä 18463ff60f89SOscar Mateo if (hotplug_status) { 18473ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18483ff60f89SOscar Mateo /* 18493ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 18503ff60f89SOscar Mateo * may miss hotplug events. 18513ff60f89SOscar Mateo */ 18523ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 18533ff60f89SOscar Mateo 185416c6c56bSVille Syrjälä if (IS_G4X(dev)) { 185516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 185616c6c56bSVille Syrjälä 185713cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 185816c6c56bSVille Syrjälä } else { 185916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 186016c6c56bSVille Syrjälä 186113cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 186216c6c56bSVille Syrjälä } 186316c6c56bSVille Syrjälä 186416c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 186516c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 186616c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 18673ff60f89SOscar Mateo } 186816c6c56bSVille Syrjälä } 186916c6c56bSVille Syrjälä 1870c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1871c1874ed7SImre Deak { 187245a83f84SDaniel Vetter struct drm_device *dev = arg; 18732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1874c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1875c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1876c1874ed7SImre Deak 1877c1874ed7SImre Deak while (true) { 18783ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 18793ff60f89SOscar Mateo 1880c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 18813ff60f89SOscar Mateo if (gt_iir) 18823ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 18833ff60f89SOscar Mateo 1884c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18853ff60f89SOscar Mateo if (pm_iir) 18863ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 18873ff60f89SOscar Mateo 18883ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 18893ff60f89SOscar Mateo if (iir) { 18903ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 18913ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18923ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 18933ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 18943ff60f89SOscar Mateo } 1895c1874ed7SImre Deak 1896c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1897c1874ed7SImre Deak goto out; 1898c1874ed7SImre Deak 1899c1874ed7SImre Deak ret = IRQ_HANDLED; 1900c1874ed7SImre Deak 19013ff60f89SOscar Mateo if (gt_iir) 1902c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 190360611c13SPaulo Zanoni if (pm_iir) 1904d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 19053ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19063ff60f89SOscar Mateo * signalled in iir */ 19073ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 19087e231dbeSJesse Barnes } 19097e231dbeSJesse Barnes 19107e231dbeSJesse Barnes out: 19117e231dbeSJesse Barnes return ret; 19127e231dbeSJesse Barnes } 19137e231dbeSJesse Barnes 191443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 191543f328d7SVille Syrjälä { 191645a83f84SDaniel Vetter struct drm_device *dev = arg; 191743f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 191843f328d7SVille Syrjälä u32 master_ctl, iir; 191943f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 192043f328d7SVille Syrjälä 19218e5fd599SVille Syrjälä for (;;) { 19228e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19233278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19243278f67fSVille Syrjälä 19253278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19268e5fd599SVille Syrjälä break; 192743f328d7SVille Syrjälä 192827b6c122SOscar Mateo ret = IRQ_HANDLED; 192927b6c122SOscar Mateo 193043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 193143f328d7SVille Syrjälä 193227b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 193327b6c122SOscar Mateo 193427b6c122SOscar Mateo if (iir) { 193527b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 193627b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 193727b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 193827b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 193927b6c122SOscar Mateo } 194027b6c122SOscar Mateo 19413278f67fSVille Syrjälä gen8_gt_irq_handler(dev, dev_priv, master_ctl); 194243f328d7SVille Syrjälä 194327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 194427b6c122SOscar Mateo * signalled in iir */ 19453278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 194643f328d7SVille Syrjälä 194743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 194843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19498e5fd599SVille Syrjälä } 19503278f67fSVille Syrjälä 195143f328d7SVille Syrjälä return ret; 195243f328d7SVille Syrjälä } 195343f328d7SVille Syrjälä 195423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1955776ad806SJesse Barnes { 19562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 19579db4a9c7SJesse Barnes int pipe; 1958b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 195913cf5504SDave Airlie u32 dig_hotplug_reg; 1960776ad806SJesse Barnes 196113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 196213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 196313cf5504SDave Airlie 196413cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 196591d131d2SDaniel Vetter 1966cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1967cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1968776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1969cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1970cfc33bf7SVille Syrjälä port_name(port)); 1971cfc33bf7SVille Syrjälä } 1972776ad806SJesse Barnes 1973ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1974ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1975ce99c256SDaniel Vetter 1976776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1977515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1978776ad806SJesse Barnes 1979776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1980776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1981776ad806SJesse Barnes 1982776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1983776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1984776ad806SJesse Barnes 1985776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1986776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1987776ad806SJesse Barnes 19889db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1989055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19909db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19919db4a9c7SJesse Barnes pipe_name(pipe), 19929db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1993776ad806SJesse Barnes 1994776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1995776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1996776ad806SJesse Barnes 1997776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1998776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1999776ad806SJesse Barnes 2000776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 20011f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20028664281bSPaulo Zanoni 20038664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 20041f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20058664281bSPaulo Zanoni } 20068664281bSPaulo Zanoni 20078664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 20088664281bSPaulo Zanoni { 20098664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20108664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20115a69b89fSDaniel Vetter enum pipe pipe; 20128664281bSPaulo Zanoni 2013de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2014de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2015de032bf4SPaulo Zanoni 2016055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20171f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20181f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20198664281bSPaulo Zanoni 20205a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 20215a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2022277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 20235a69b89fSDaniel Vetter else 2024277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20255a69b89fSDaniel Vetter } 20265a69b89fSDaniel Vetter } 20278bf1e9f1SShuang He 20288664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20298664281bSPaulo Zanoni } 20308664281bSPaulo Zanoni 20318664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 20328664281bSPaulo Zanoni { 20338664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20348664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20358664281bSPaulo Zanoni 2036de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2037de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2038de032bf4SPaulo Zanoni 20398664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20401f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20418664281bSPaulo Zanoni 20428664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20431f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20448664281bSPaulo Zanoni 20458664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20461f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20478664281bSPaulo Zanoni 20488664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2049776ad806SJesse Barnes } 2050776ad806SJesse Barnes 205123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 205223e81d69SAdam Jackson { 20532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 205423e81d69SAdam Jackson int pipe; 2055b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 205613cf5504SDave Airlie u32 dig_hotplug_reg; 205723e81d69SAdam Jackson 205813cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 205913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 206013cf5504SDave Airlie 206113cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 206291d131d2SDaniel Vetter 2063cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2064cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 206523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2066cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2067cfc33bf7SVille Syrjälä port_name(port)); 2068cfc33bf7SVille Syrjälä } 206923e81d69SAdam Jackson 207023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2071ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 207223e81d69SAdam Jackson 207323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2074515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 207523e81d69SAdam Jackson 207623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 207723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 207823e81d69SAdam Jackson 207923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 208023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 208123e81d69SAdam Jackson 208223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2083055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 208423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 208523e81d69SAdam Jackson pipe_name(pipe), 208623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20878664281bSPaulo Zanoni 20888664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20898664281bSPaulo Zanoni cpt_serr_int_handler(dev); 209023e81d69SAdam Jackson } 209123e81d69SAdam Jackson 2092c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2093c008bc6eSPaulo Zanoni { 2094c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 209540da17c2SDaniel Vetter enum pipe pipe; 2096c008bc6eSPaulo Zanoni 2097c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2098c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2099c008bc6eSPaulo Zanoni 2100c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2101c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2102c008bc6eSPaulo Zanoni 2103c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2104c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2105c008bc6eSPaulo Zanoni 2106055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2107d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2108d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2109d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2110c008bc6eSPaulo Zanoni 211140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21121f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2113c008bc6eSPaulo Zanoni 211440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 211540da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21165b3a856bSDaniel Vetter 211740da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 211840da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 211940da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 212040da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2121c008bc6eSPaulo Zanoni } 2122c008bc6eSPaulo Zanoni } 2123c008bc6eSPaulo Zanoni 2124c008bc6eSPaulo Zanoni /* check event from PCH */ 2125c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2126c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2127c008bc6eSPaulo Zanoni 2128c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2129c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2130c008bc6eSPaulo Zanoni else 2131c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2132c008bc6eSPaulo Zanoni 2133c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2134c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2135c008bc6eSPaulo Zanoni } 2136c008bc6eSPaulo Zanoni 2137c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2138c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2139c008bc6eSPaulo Zanoni } 2140c008bc6eSPaulo Zanoni 21419719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21429719fb98SPaulo Zanoni { 21439719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 214407d27e20SDamien Lespiau enum pipe pipe; 21459719fb98SPaulo Zanoni 21469719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 21479719fb98SPaulo Zanoni ivb_err_int_handler(dev); 21489719fb98SPaulo Zanoni 21499719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 21509719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 21519719fb98SPaulo Zanoni 21529719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 21539719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 21549719fb98SPaulo Zanoni 2155055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2156d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2157d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2158d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 215940da17c2SDaniel Vetter 216040da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 216107d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 216207d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 216307d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 21649719fb98SPaulo Zanoni } 21659719fb98SPaulo Zanoni } 21669719fb98SPaulo Zanoni 21679719fb98SPaulo Zanoni /* check event from PCH */ 21689719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 21699719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21709719fb98SPaulo Zanoni 21719719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 21729719fb98SPaulo Zanoni 21739719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21749719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 21759719fb98SPaulo Zanoni } 21769719fb98SPaulo Zanoni } 21779719fb98SPaulo Zanoni 217872c90f62SOscar Mateo /* 217972c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 218072c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 218172c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 218272c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 218372c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 218472c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 218572c90f62SOscar Mateo */ 2186f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2187b1f14ad0SJesse Barnes { 218845a83f84SDaniel Vetter struct drm_device *dev = arg; 21892d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2190f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21910e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2192b1f14ad0SJesse Barnes 21938664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 21948664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2195907b28c5SChris Wilson intel_uncore_check_errors(dev); 21968664281bSPaulo Zanoni 2197b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2198b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2199b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 220023a78516SPaulo Zanoni POSTING_READ(DEIER); 22010e43406bSChris Wilson 220244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 220344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 220444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 220544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 220644498aeaSPaulo Zanoni * due to its back queue). */ 2207ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 220844498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 220944498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 221044498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2211ab5c608bSBen Widawsky } 221244498aeaSPaulo Zanoni 221372c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 221472c90f62SOscar Mateo 22150e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22160e43406bSChris Wilson if (gt_iir) { 221772c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 221872c90f62SOscar Mateo ret = IRQ_HANDLED; 2219d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 22200e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2221d8fc8a47SPaulo Zanoni else 2222d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 22230e43406bSChris Wilson } 2224b1f14ad0SJesse Barnes 2225b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22260e43406bSChris Wilson if (de_iir) { 222772c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 222872c90f62SOscar Mateo ret = IRQ_HANDLED; 2229f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22309719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2231f1af8fc1SPaulo Zanoni else 2232f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22330e43406bSChris Wilson } 22340e43406bSChris Wilson 2235f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2236f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22370e43406bSChris Wilson if (pm_iir) { 2238b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22390e43406bSChris Wilson ret = IRQ_HANDLED; 224072c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22410e43406bSChris Wilson } 2242f1af8fc1SPaulo Zanoni } 2243b1f14ad0SJesse Barnes 2244b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2245b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2246ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 224744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 224844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2249ab5c608bSBen Widawsky } 2250b1f14ad0SJesse Barnes 2251b1f14ad0SJesse Barnes return ret; 2252b1f14ad0SJesse Barnes } 2253b1f14ad0SJesse Barnes 2254abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2255abd58f01SBen Widawsky { 2256abd58f01SBen Widawsky struct drm_device *dev = arg; 2257abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2258abd58f01SBen Widawsky u32 master_ctl; 2259abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2260abd58f01SBen Widawsky uint32_t tmp = 0; 2261c42664ccSDaniel Vetter enum pipe pipe; 226288e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 226388e04703SJesse Barnes 226488e04703SJesse Barnes if (IS_GEN9(dev)) 226588e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 226688e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2267abd58f01SBen Widawsky 2268abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2269abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2270abd58f01SBen Widawsky if (!master_ctl) 2271abd58f01SBen Widawsky return IRQ_NONE; 2272abd58f01SBen Widawsky 2273abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2274abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2275abd58f01SBen Widawsky 227638cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 227738cc46d7SOscar Mateo 2278abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2279abd58f01SBen Widawsky 2280abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2281abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2282abd58f01SBen Widawsky if (tmp) { 2283abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2284abd58f01SBen Widawsky ret = IRQ_HANDLED; 228538cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 228638cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 228738cc46d7SOscar Mateo else 228838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2289abd58f01SBen Widawsky } 229038cc46d7SOscar Mateo else 229138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2292abd58f01SBen Widawsky } 2293abd58f01SBen Widawsky 22946d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 22956d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 22966d766f02SDaniel Vetter if (tmp) { 22976d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 22986d766f02SDaniel Vetter ret = IRQ_HANDLED; 229988e04703SJesse Barnes 230088e04703SJesse Barnes if (tmp & aux_mask) 230138cc46d7SOscar Mateo dp_aux_irq_handler(dev); 230238cc46d7SOscar Mateo else 230338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23046d766f02SDaniel Vetter } 230538cc46d7SOscar Mateo else 230638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23076d766f02SDaniel Vetter } 23086d766f02SDaniel Vetter 2309055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2310770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2311abd58f01SBen Widawsky 2312c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2313c42664ccSDaniel Vetter continue; 2314c42664ccSDaniel Vetter 2315abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 231638cc46d7SOscar Mateo if (pipe_iir) { 231738cc46d7SOscar Mateo ret = IRQ_HANDLED; 231838cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2319770de83dSDamien Lespiau 2320d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2321d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2322d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2323abd58f01SBen Widawsky 2324770de83dSDamien Lespiau if (IS_GEN9(dev)) 2325770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2326770de83dSDamien Lespiau else 2327770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2328770de83dSDamien Lespiau 2329770de83dSDamien Lespiau if (flip_done) { 2330abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2331abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2332abd58f01SBen Widawsky } 2333abd58f01SBen Widawsky 23340fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 23350fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23360fbe7870SDaniel Vetter 23371f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 23381f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 23391f7247c0SDaniel Vetter pipe); 234038d83c96SDaniel Vetter 2341770de83dSDamien Lespiau 2342770de83dSDamien Lespiau if (IS_GEN9(dev)) 2343770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2344770de83dSDamien Lespiau else 2345770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2346770de83dSDamien Lespiau 2347770de83dSDamien Lespiau if (fault_errors) 234830100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 234930100f2bSDaniel Vetter pipe_name(pipe), 235030100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2351c42664ccSDaniel Vetter } else 2352abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2353abd58f01SBen Widawsky } 2354abd58f01SBen Widawsky 235592d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 235692d03a80SDaniel Vetter /* 235792d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 235892d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 235992d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 236092d03a80SDaniel Vetter */ 236192d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 236292d03a80SDaniel Vetter if (pch_iir) { 236392d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 236492d03a80SDaniel Vetter ret = IRQ_HANDLED; 236538cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 236638cc46d7SOscar Mateo } else 236738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 236838cc46d7SOscar Mateo 236992d03a80SDaniel Vetter } 237092d03a80SDaniel Vetter 2371abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2372abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2373abd58f01SBen Widawsky 2374abd58f01SBen Widawsky return ret; 2375abd58f01SBen Widawsky } 2376abd58f01SBen Widawsky 237717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 237817e1df07SDaniel Vetter bool reset_completed) 237917e1df07SDaniel Vetter { 2380a4872ba6SOscar Mateo struct intel_engine_cs *ring; 238117e1df07SDaniel Vetter int i; 238217e1df07SDaniel Vetter 238317e1df07SDaniel Vetter /* 238417e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 238517e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 238617e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 238717e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 238817e1df07SDaniel Vetter */ 238917e1df07SDaniel Vetter 239017e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 239117e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 239217e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 239317e1df07SDaniel Vetter 239417e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 239517e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 239617e1df07SDaniel Vetter 239717e1df07SDaniel Vetter /* 239817e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 239917e1df07SDaniel Vetter * reset state is cleared. 240017e1df07SDaniel Vetter */ 240117e1df07SDaniel Vetter if (reset_completed) 240217e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 240317e1df07SDaniel Vetter } 240417e1df07SDaniel Vetter 24058a905236SJesse Barnes /** 24068a905236SJesse Barnes * i915_error_work_func - do process context error handling work 24078a905236SJesse Barnes * @work: work struct 24088a905236SJesse Barnes * 24098a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 24108a905236SJesse Barnes * was detected. 24118a905236SJesse Barnes */ 24128a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 24138a905236SJesse Barnes { 24141f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 24151f83fee0SDaniel Vetter work); 24162d1013ddSJani Nikula struct drm_i915_private *dev_priv = 24172d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 24188a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2419cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2420cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2421cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 242217e1df07SDaniel Vetter int ret; 24238a905236SJesse Barnes 24245bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 24258a905236SJesse Barnes 24267db0ba24SDaniel Vetter /* 24277db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 24287db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 24297db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 24307db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 24317db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 24327db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 24337db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 24347db0ba24SDaniel Vetter * work we don't need to worry about any other races. 24357db0ba24SDaniel Vetter */ 24367db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 243744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 24385bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 24397db0ba24SDaniel Vetter reset_event); 24401f83fee0SDaniel Vetter 244117e1df07SDaniel Vetter /* 2442f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2443f454c694SImre Deak * reference held, for example because there is a pending GPU 2444f454c694SImre Deak * request that won't finish until the reset is done. This 2445f454c694SImre Deak * isn't the case at least when we get here by doing a 2446f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2447f454c694SImre Deak */ 2448f454c694SImre Deak intel_runtime_pm_get(dev_priv); 24497514747dSVille Syrjälä 24507514747dSVille Syrjälä intel_prepare_reset(dev); 24517514747dSVille Syrjälä 2452f454c694SImre Deak /* 245317e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 245417e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 245517e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 245617e1df07SDaniel Vetter * deadlocks with the reset work. 245717e1df07SDaniel Vetter */ 2458f69061beSDaniel Vetter ret = i915_reset(dev); 2459f69061beSDaniel Vetter 24607514747dSVille Syrjälä intel_finish_reset(dev); 246117e1df07SDaniel Vetter 2462f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2463f454c694SImre Deak 2464f69061beSDaniel Vetter if (ret == 0) { 2465f69061beSDaniel Vetter /* 2466f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2467f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2468f69061beSDaniel Vetter * complete. 2469f69061beSDaniel Vetter * 2470f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2471f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2472f69061beSDaniel Vetter * updates before 2473f69061beSDaniel Vetter * the counter increment. 2474f69061beSDaniel Vetter */ 24754e857c58SPeter Zijlstra smp_mb__before_atomic(); 2476f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2477f69061beSDaniel Vetter 24785bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2479f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 24801f83fee0SDaniel Vetter } else { 24812ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2482f316a42cSBen Gamari } 24831f83fee0SDaniel Vetter 248417e1df07SDaniel Vetter /* 248517e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 248617e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 248717e1df07SDaniel Vetter */ 248817e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2489f316a42cSBen Gamari } 24908a905236SJesse Barnes } 24918a905236SJesse Barnes 249235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2493c0e09200SDave Airlie { 24948a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2495bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 249663eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2497050ee91fSBen Widawsky int pipe, i; 249863eeaf38SJesse Barnes 249935aed2e6SChris Wilson if (!eir) 250035aed2e6SChris Wilson return; 250163eeaf38SJesse Barnes 2502a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 25038a905236SJesse Barnes 2504bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2505bd9854f9SBen Widawsky 25068a905236SJesse Barnes if (IS_G4X(dev)) { 25078a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25088a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25098a905236SJesse Barnes 2510a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2511a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2512050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2513050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2514a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2515a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25168a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25173143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25188a905236SJesse Barnes } 25198a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25208a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2521a70491ccSJoe Perches pr_err("page table error\n"); 2522a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25238a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25243143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25258a905236SJesse Barnes } 25268a905236SJesse Barnes } 25278a905236SJesse Barnes 2528a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 252963eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 253063eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2531a70491ccSJoe Perches pr_err("page table error\n"); 2532a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 253363eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25343143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 253563eeaf38SJesse Barnes } 25368a905236SJesse Barnes } 25378a905236SJesse Barnes 253863eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2539a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2540055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2541a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 25429db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 254363eeaf38SJesse Barnes /* pipestat has already been acked */ 254463eeaf38SJesse Barnes } 254563eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2546a70491ccSJoe Perches pr_err("instruction error\n"); 2547a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2548050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2549050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2550a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 255163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 255263eeaf38SJesse Barnes 2553a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2554a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2555a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 255663eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 25573143a2bfSChris Wilson POSTING_READ(IPEIR); 255863eeaf38SJesse Barnes } else { 255963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 256063eeaf38SJesse Barnes 2561a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2562a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2563a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2564a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 256563eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25663143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 256763eeaf38SJesse Barnes } 256863eeaf38SJesse Barnes } 256963eeaf38SJesse Barnes 257063eeaf38SJesse Barnes I915_WRITE(EIR, eir); 25713143a2bfSChris Wilson POSTING_READ(EIR); 257263eeaf38SJesse Barnes eir = I915_READ(EIR); 257363eeaf38SJesse Barnes if (eir) { 257463eeaf38SJesse Barnes /* 257563eeaf38SJesse Barnes * some errors might have become stuck, 257663eeaf38SJesse Barnes * mask them. 257763eeaf38SJesse Barnes */ 257863eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 257963eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 258063eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 258163eeaf38SJesse Barnes } 258235aed2e6SChris Wilson } 258335aed2e6SChris Wilson 258435aed2e6SChris Wilson /** 258535aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 258635aed2e6SChris Wilson * @dev: drm device 258735aed2e6SChris Wilson * 258835aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 258935aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 259035aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 259135aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 259235aed2e6SChris Wilson * of a ring dump etc.). 259335aed2e6SChris Wilson */ 259458174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 259558174462SMika Kuoppala const char *fmt, ...) 259635aed2e6SChris Wilson { 259735aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 259858174462SMika Kuoppala va_list args; 259958174462SMika Kuoppala char error_msg[80]; 260035aed2e6SChris Wilson 260158174462SMika Kuoppala va_start(args, fmt); 260258174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 260358174462SMika Kuoppala va_end(args); 260458174462SMika Kuoppala 260558174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 260635aed2e6SChris Wilson i915_report_and_clear_eir(dev); 26078a905236SJesse Barnes 2608ba1234d1SBen Gamari if (wedged) { 2609f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2610f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2611ba1234d1SBen Gamari 261211ed50ecSBen Gamari /* 261317e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 261417e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 261517e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 261617e1df07SDaniel Vetter * processes will see a reset in progress and back off, 261717e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 261817e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 261917e1df07SDaniel Vetter * that the reset work needs to acquire. 262017e1df07SDaniel Vetter * 262117e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 262217e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 262317e1df07SDaniel Vetter * counter atomic_t. 262411ed50ecSBen Gamari */ 262517e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 262611ed50ecSBen Gamari } 262711ed50ecSBen Gamari 2628122f46baSDaniel Vetter /* 2629122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2630122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2631122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2632122f46baSDaniel Vetter * code will deadlock. 2633122f46baSDaniel Vetter */ 2634122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 26358a905236SJesse Barnes } 26368a905236SJesse Barnes 263742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 263842f52ef8SKeith Packard * we use as a pipe index 263942f52ef8SKeith Packard */ 2640f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 26410a3e67a4SJesse Barnes { 26422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2643e9d21d7fSKeith Packard unsigned long irqflags; 264471e0ffa5SJesse Barnes 26455eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 264671e0ffa5SJesse Barnes return -EINVAL; 26470a3e67a4SJesse Barnes 26481ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2649f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 26507c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2651755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26520a3e67a4SJesse Barnes else 26537c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2654755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 26551ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26568692d00eSChris Wilson 26570a3e67a4SJesse Barnes return 0; 26580a3e67a4SJesse Barnes } 26590a3e67a4SJesse Barnes 2660f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2661f796cf8fSJesse Barnes { 26622d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2663f796cf8fSJesse Barnes unsigned long irqflags; 2664b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 266540da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2666f796cf8fSJesse Barnes 2667f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2668f796cf8fSJesse Barnes return -EINVAL; 2669f796cf8fSJesse Barnes 2670f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2671b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2672b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2673b1f14ad0SJesse Barnes 2674b1f14ad0SJesse Barnes return 0; 2675b1f14ad0SJesse Barnes } 2676b1f14ad0SJesse Barnes 26777e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 26787e231dbeSJesse Barnes { 26792d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26807e231dbeSJesse Barnes unsigned long irqflags; 26817e231dbeSJesse Barnes 26827e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 26837e231dbeSJesse Barnes return -EINVAL; 26847e231dbeSJesse Barnes 26857e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 268631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2687755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26887e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26897e231dbeSJesse Barnes 26907e231dbeSJesse Barnes return 0; 26917e231dbeSJesse Barnes } 26927e231dbeSJesse Barnes 2693abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2694abd58f01SBen Widawsky { 2695abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2696abd58f01SBen Widawsky unsigned long irqflags; 2697abd58f01SBen Widawsky 2698abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2699abd58f01SBen Widawsky return -EINVAL; 2700abd58f01SBen Widawsky 2701abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27027167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 27037167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2704abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2705abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2706abd58f01SBen Widawsky return 0; 2707abd58f01SBen Widawsky } 2708abd58f01SBen Widawsky 270942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 271042f52ef8SKeith Packard * we use as a pipe index 271142f52ef8SKeith Packard */ 2712f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 27130a3e67a4SJesse Barnes { 27142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2715e9d21d7fSKeith Packard unsigned long irqflags; 27160a3e67a4SJesse Barnes 27171ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27187c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2719755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2720755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27211ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27220a3e67a4SJesse Barnes } 27230a3e67a4SJesse Barnes 2724f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2725f796cf8fSJesse Barnes { 27262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2727f796cf8fSJesse Barnes unsigned long irqflags; 2728b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 272940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2730f796cf8fSJesse Barnes 2731f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2732b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2733b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2734b1f14ad0SJesse Barnes } 2735b1f14ad0SJesse Barnes 27367e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 27377e231dbeSJesse Barnes { 27382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27397e231dbeSJesse Barnes unsigned long irqflags; 27407e231dbeSJesse Barnes 27417e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 274231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2743755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27447e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27457e231dbeSJesse Barnes } 27467e231dbeSJesse Barnes 2747abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2748abd58f01SBen Widawsky { 2749abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2750abd58f01SBen Widawsky unsigned long irqflags; 2751abd58f01SBen Widawsky 2752abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2753abd58f01SBen Widawsky return; 2754abd58f01SBen Widawsky 2755abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27567167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 27577167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2758abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2759abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2760abd58f01SBen Widawsky } 2761abd58f01SBen Widawsky 276244cdd6d2SJohn Harrison static struct drm_i915_gem_request * 276344cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring) 2764852835f3SZou Nan hai { 2765893eead0SChris Wilson return list_entry(ring->request_list.prev, 276644cdd6d2SJohn Harrison struct drm_i915_gem_request, list); 2767893eead0SChris Wilson } 2768893eead0SChris Wilson 27699107e9d2SChris Wilson static bool 277044cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring) 2771893eead0SChris Wilson { 27729107e9d2SChris Wilson return (list_empty(&ring->request_list) || 27731b5a433aSJohn Harrison i915_gem_request_completed(ring_last_request(ring), false)); 2774f65d9421SBen Gamari } 2775f65d9421SBen Gamari 2776a028c4b0SDaniel Vetter static bool 2777a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2778a028c4b0SDaniel Vetter { 2779a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2780a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2781a028c4b0SDaniel Vetter } else { 2782a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2783a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2784a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2785a028c4b0SDaniel Vetter } 2786a028c4b0SDaniel Vetter } 2787a028c4b0SDaniel Vetter 2788a4872ba6SOscar Mateo static struct intel_engine_cs * 2789a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2790921d42eaSDaniel Vetter { 2791921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2792a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2793921d42eaSDaniel Vetter int i; 2794921d42eaSDaniel Vetter 2795921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2796a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2797a6cdb93aSRodrigo Vivi if (ring == signaller) 2798a6cdb93aSRodrigo Vivi continue; 2799a6cdb93aSRodrigo Vivi 2800a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2801a6cdb93aSRodrigo Vivi return signaller; 2802a6cdb93aSRodrigo Vivi } 2803921d42eaSDaniel Vetter } else { 2804921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2805921d42eaSDaniel Vetter 2806921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2807921d42eaSDaniel Vetter if(ring == signaller) 2808921d42eaSDaniel Vetter continue; 2809921d42eaSDaniel Vetter 2810ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2811921d42eaSDaniel Vetter return signaller; 2812921d42eaSDaniel Vetter } 2813921d42eaSDaniel Vetter } 2814921d42eaSDaniel Vetter 2815a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2816a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2817921d42eaSDaniel Vetter 2818921d42eaSDaniel Vetter return NULL; 2819921d42eaSDaniel Vetter } 2820921d42eaSDaniel Vetter 2821a4872ba6SOscar Mateo static struct intel_engine_cs * 2822a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2823a24a11e6SChris Wilson { 2824a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 282588fe429dSDaniel Vetter u32 cmd, ipehr, head; 2826a6cdb93aSRodrigo Vivi u64 offset = 0; 2827a6cdb93aSRodrigo Vivi int i, backwards; 2828a24a11e6SChris Wilson 2829a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2830a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 28316274f212SChris Wilson return NULL; 2832a24a11e6SChris Wilson 283388fe429dSDaniel Vetter /* 283488fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 283588fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2836a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2837a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 283888fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 283988fe429dSDaniel Vetter * ringbuffer itself. 2840a24a11e6SChris Wilson */ 284188fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2842a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 284388fe429dSDaniel Vetter 2844a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 284588fe429dSDaniel Vetter /* 284688fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 284788fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 284888fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 284988fe429dSDaniel Vetter */ 2850ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 285188fe429dSDaniel Vetter 285288fe429dSDaniel Vetter /* This here seems to blow up */ 2853ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2854a24a11e6SChris Wilson if (cmd == ipehr) 2855a24a11e6SChris Wilson break; 2856a24a11e6SChris Wilson 285788fe429dSDaniel Vetter head -= 4; 285888fe429dSDaniel Vetter } 2859a24a11e6SChris Wilson 286088fe429dSDaniel Vetter if (!i) 286188fe429dSDaniel Vetter return NULL; 286288fe429dSDaniel Vetter 2863ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2864a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2865a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2866a6cdb93aSRodrigo Vivi offset <<= 32; 2867a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2868a6cdb93aSRodrigo Vivi } 2869a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2870a24a11e6SChris Wilson } 2871a24a11e6SChris Wilson 2872a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 28736274f212SChris Wilson { 28746274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2875a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2876a0d036b0SChris Wilson u32 seqno; 28776274f212SChris Wilson 28784be17381SChris Wilson ring->hangcheck.deadlock++; 28796274f212SChris Wilson 28806274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 28814be17381SChris Wilson if (signaller == NULL) 28824be17381SChris Wilson return -1; 28834be17381SChris Wilson 28844be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 28854be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 28866274f212SChris Wilson return -1; 28876274f212SChris Wilson 28884be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 28894be17381SChris Wilson return 1; 28904be17381SChris Wilson 2891a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2892a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2893a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 28944be17381SChris Wilson return -1; 28954be17381SChris Wilson 28964be17381SChris Wilson return 0; 28976274f212SChris Wilson } 28986274f212SChris Wilson 28996274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29006274f212SChris Wilson { 2901a4872ba6SOscar Mateo struct intel_engine_cs *ring; 29026274f212SChris Wilson int i; 29036274f212SChris Wilson 29046274f212SChris Wilson for_each_ring(ring, dev_priv, i) 29054be17381SChris Wilson ring->hangcheck.deadlock = 0; 29066274f212SChris Wilson } 29076274f212SChris Wilson 2908ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2909a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 29101ec14ad3SChris Wilson { 29111ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 29121ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 29139107e9d2SChris Wilson u32 tmp; 29149107e9d2SChris Wilson 2915f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2916f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2917f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2918f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2919f260fe7bSMika Kuoppala } 2920f260fe7bSMika Kuoppala 2921f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2922f260fe7bSMika Kuoppala } 29236274f212SChris Wilson 29249107e9d2SChris Wilson if (IS_GEN2(dev)) 2925f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29269107e9d2SChris Wilson 29279107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 29289107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 29299107e9d2SChris Wilson * and break the hang. This should work on 29309107e9d2SChris Wilson * all but the second generation chipsets. 29319107e9d2SChris Wilson */ 29329107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 29331ec14ad3SChris Wilson if (tmp & RING_WAIT) { 293458174462SMika Kuoppala i915_handle_error(dev, false, 293558174462SMika Kuoppala "Kicking stuck wait on %s", 29361ec14ad3SChris Wilson ring->name); 29371ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2938f2f4d82fSJani Nikula return HANGCHECK_KICK; 29391ec14ad3SChris Wilson } 2940a24a11e6SChris Wilson 29416274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 29426274f212SChris Wilson switch (semaphore_passed(ring)) { 29436274f212SChris Wilson default: 2944f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29456274f212SChris Wilson case 1: 294658174462SMika Kuoppala i915_handle_error(dev, false, 294758174462SMika Kuoppala "Kicking stuck semaphore on %s", 2948a24a11e6SChris Wilson ring->name); 2949a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2950f2f4d82fSJani Nikula return HANGCHECK_KICK; 29516274f212SChris Wilson case 0: 2952f2f4d82fSJani Nikula return HANGCHECK_WAIT; 29536274f212SChris Wilson } 29549107e9d2SChris Wilson } 29559107e9d2SChris Wilson 2956f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2957a24a11e6SChris Wilson } 2958d1e61e7fSChris Wilson 2959f65d9421SBen Gamari /** 2960f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 296105407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 296205407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 296305407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 296405407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 296505407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2966f65d9421SBen Gamari */ 2967a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2968f65d9421SBen Gamari { 2969f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 29702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2971a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2972b4519513SChris Wilson int i; 297305407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 29749107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 29759107e9d2SChris Wilson #define BUSY 1 29769107e9d2SChris Wilson #define KICK 5 29779107e9d2SChris Wilson #define HUNG 20 2978893eead0SChris Wilson 2979d330a953SJani Nikula if (!i915.enable_hangcheck) 29803e0dc6b0SBen Widawsky return; 29813e0dc6b0SBen Widawsky 2982b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 298350877445SChris Wilson u64 acthd; 298450877445SChris Wilson u32 seqno; 29859107e9d2SChris Wilson bool busy = true; 2986b4519513SChris Wilson 29876274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 29886274f212SChris Wilson 298905407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 299005407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 299105407ff8SMika Kuoppala 299205407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 299344cdd6d2SJohn Harrison if (ring_idle(ring)) { 2994da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2995da661464SMika Kuoppala 29969107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 29979107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2998094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2999f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 30009107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 30019107e9d2SChris Wilson ring->name); 3002f4adcd24SDaniel Vetter else 3003f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 3004f4adcd24SDaniel Vetter ring->name); 30059107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 3006094f9a54SChris Wilson } 3007094f9a54SChris Wilson /* Safeguard against driver failure */ 3008094f9a54SChris Wilson ring->hangcheck.score += BUSY; 30099107e9d2SChris Wilson } else 30109107e9d2SChris Wilson busy = false; 301105407ff8SMika Kuoppala } else { 30126274f212SChris Wilson /* We always increment the hangcheck score 30136274f212SChris Wilson * if the ring is busy and still processing 30146274f212SChris Wilson * the same request, so that no single request 30156274f212SChris Wilson * can run indefinitely (such as a chain of 30166274f212SChris Wilson * batches). The only time we do not increment 30176274f212SChris Wilson * the hangcheck score on this ring, if this 30186274f212SChris Wilson * ring is in a legitimate wait for another 30196274f212SChris Wilson * ring. In that case the waiting ring is a 30206274f212SChris Wilson * victim and we want to be sure we catch the 30216274f212SChris Wilson * right culprit. Then every time we do kick 30226274f212SChris Wilson * the ring, add a small increment to the 30236274f212SChris Wilson * score so that we can catch a batch that is 30246274f212SChris Wilson * being repeatedly kicked and so responsible 30256274f212SChris Wilson * for stalling the machine. 30269107e9d2SChris Wilson */ 3027ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 3028ad8beaeaSMika Kuoppala acthd); 3029ad8beaeaSMika Kuoppala 3030ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 3031da661464SMika Kuoppala case HANGCHECK_IDLE: 3032f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3033f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 3034f260fe7bSMika Kuoppala break; 3035f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 3036ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 30376274f212SChris Wilson break; 3038f2f4d82fSJani Nikula case HANGCHECK_KICK: 3039ea04cb31SJani Nikula ring->hangcheck.score += KICK; 30406274f212SChris Wilson break; 3041f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3042ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 30436274f212SChris Wilson stuck[i] = true; 30446274f212SChris Wilson break; 30456274f212SChris Wilson } 304605407ff8SMika Kuoppala } 30479107e9d2SChris Wilson } else { 3048da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 3049da661464SMika Kuoppala 30509107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 30519107e9d2SChris Wilson * attempts across multiple batches. 30529107e9d2SChris Wilson */ 30539107e9d2SChris Wilson if (ring->hangcheck.score > 0) 30549107e9d2SChris Wilson ring->hangcheck.score--; 3055f260fe7bSMika Kuoppala 3056f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 3057cbb465e7SChris Wilson } 3058f65d9421SBen Gamari 305905407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 306005407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 30619107e9d2SChris Wilson busy_count += busy; 306205407ff8SMika Kuoppala } 306305407ff8SMika Kuoppala 306405407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3065b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3066b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 306705407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3068a43adf07SChris Wilson ring->name); 3069a43adf07SChris Wilson rings_hung++; 307005407ff8SMika Kuoppala } 307105407ff8SMika Kuoppala } 307205407ff8SMika Kuoppala 307305407ff8SMika Kuoppala if (rings_hung) 307458174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 307505407ff8SMika Kuoppala 307605407ff8SMika Kuoppala if (busy_count) 307705407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 307805407ff8SMika Kuoppala * being added */ 307910cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 308010cd45b6SMika Kuoppala } 308110cd45b6SMika Kuoppala 308210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 308310cd45b6SMika Kuoppala { 308410cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3085672e7b7cSChris Wilson struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer; 3086672e7b7cSChris Wilson 3087d330a953SJani Nikula if (!i915.enable_hangcheck) 308810cd45b6SMika Kuoppala return; 308910cd45b6SMika Kuoppala 3090672e7b7cSChris Wilson /* Don't continually defer the hangcheck, but make sure it is active */ 3091d9e600b2SChris Wilson if (timer_pending(timer)) 3092d9e600b2SChris Wilson return; 3093d9e600b2SChris Wilson mod_timer(timer, 3094d9e600b2SChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3095f65d9421SBen Gamari } 3096f65d9421SBen Gamari 30971c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 309891738a95SPaulo Zanoni { 309991738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 310091738a95SPaulo Zanoni 310191738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 310291738a95SPaulo Zanoni return; 310391738a95SPaulo Zanoni 3104f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3105105b122eSPaulo Zanoni 3106105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3107105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3108622364b6SPaulo Zanoni } 3109105b122eSPaulo Zanoni 311091738a95SPaulo Zanoni /* 3111622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3112622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3113622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3114622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3115622364b6SPaulo Zanoni * 3116622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 311791738a95SPaulo Zanoni */ 3118622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3119622364b6SPaulo Zanoni { 3120622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3121622364b6SPaulo Zanoni 3122622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3123622364b6SPaulo Zanoni return; 3124622364b6SPaulo Zanoni 3125622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 312691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 312791738a95SPaulo Zanoni POSTING_READ(SDEIER); 312891738a95SPaulo Zanoni } 312991738a95SPaulo Zanoni 31307c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3131d18ea1b5SDaniel Vetter { 3132d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3133d18ea1b5SDaniel Vetter 3134f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3135a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3136f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3137d18ea1b5SDaniel Vetter } 3138d18ea1b5SDaniel Vetter 3139c0e09200SDave Airlie /* drm_dma.h hooks 3140c0e09200SDave Airlie */ 3141be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3142036a4a7dSZhenyu Wang { 31432d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3144036a4a7dSZhenyu Wang 31450c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3146bdfcdb63SDaniel Vetter 3147f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3148c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3149c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3150036a4a7dSZhenyu Wang 31517c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3152c650156aSZhenyu Wang 31531c69eb42SPaulo Zanoni ibx_irq_reset(dev); 31547d99163dSBen Widawsky } 31557d99163dSBen Widawsky 315670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 315770591a41SVille Syrjälä { 315870591a41SVille Syrjälä enum pipe pipe; 315970591a41SVille Syrjälä 316070591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 316170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 316270591a41SVille Syrjälä 316370591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 316470591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 316570591a41SVille Syrjälä 316670591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 316770591a41SVille Syrjälä } 316870591a41SVille Syrjälä 31697e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 31707e231dbeSJesse Barnes { 31712d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31727e231dbeSJesse Barnes 31737e231dbeSJesse Barnes /* VLV magic */ 31747e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 31757e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 31767e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 31777e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 31787e231dbeSJesse Barnes 31797c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 31807e231dbeSJesse Barnes 31817c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 31827e231dbeSJesse Barnes 318370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 31847e231dbeSJesse Barnes } 31857e231dbeSJesse Barnes 3186d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3187d6e3cca3SDaniel Vetter { 3188d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3189d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3190d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3191d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3192d6e3cca3SDaniel Vetter } 3193d6e3cca3SDaniel Vetter 3194823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3195abd58f01SBen Widawsky { 3196abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3197abd58f01SBen Widawsky int pipe; 3198abd58f01SBen Widawsky 3199abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3200abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3201abd58f01SBen Widawsky 3202d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3203abd58f01SBen Widawsky 3204055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3205f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3206813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3207f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3208abd58f01SBen Widawsky 3209f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3210f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3211f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3212abd58f01SBen Widawsky 32131c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3214abd58f01SBen Widawsky } 3215abd58f01SBen Widawsky 3216d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv) 3217d49bdb0eSPaulo Zanoni { 32181180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3219d49bdb0eSPaulo Zanoni 322013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3221d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B], 32221180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 3223d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C], 32241180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 322513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3226d49bdb0eSPaulo Zanoni } 3227d49bdb0eSPaulo Zanoni 322843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 322943f328d7SVille Syrjälä { 323043f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 323143f328d7SVille Syrjälä 323243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 323343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 323443f328d7SVille Syrjälä 3235d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 323643f328d7SVille Syrjälä 323743f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 323843f328d7SVille Syrjälä 323943f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 324043f328d7SVille Syrjälä 324170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 324243f328d7SVille Syrjälä } 324343f328d7SVille Syrjälä 324482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 324582a28bcfSDaniel Vetter { 32462d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 324782a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3248fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 324982a28bcfSDaniel Vetter 325082a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3251fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3252b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3253cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3254fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 325582a28bcfSDaniel Vetter } else { 3256fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3257b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3258cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3259fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 326082a28bcfSDaniel Vetter } 326182a28bcfSDaniel Vetter 3262fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 326382a28bcfSDaniel Vetter 32647fe0b973SKeith Packard /* 32657fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 32667fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 32677fe0b973SKeith Packard * 32687fe0b973SKeith Packard * This register is the same on all known PCH chips. 32697fe0b973SKeith Packard */ 32707fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 32717fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 32727fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 32737fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 32747fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 32757fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32767fe0b973SKeith Packard } 32777fe0b973SKeith Packard 3278d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3279d46da437SPaulo Zanoni { 32802d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 328182a28bcfSDaniel Vetter u32 mask; 3282d46da437SPaulo Zanoni 3283692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3284692a04cfSDaniel Vetter return; 3285692a04cfSDaniel Vetter 3286105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 32875c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3288105b122eSPaulo Zanoni else 32895c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32908664281bSPaulo Zanoni 3291337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3292d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3293d46da437SPaulo Zanoni } 3294d46da437SPaulo Zanoni 32950a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 32960a9a8c91SDaniel Vetter { 32970a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 32980a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32990a9a8c91SDaniel Vetter 33000a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 33010a9a8c91SDaniel Vetter 33020a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3303040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 33040a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 330535a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 330635a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 33070a9a8c91SDaniel Vetter } 33080a9a8c91SDaniel Vetter 33090a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 33100a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 33110a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 33120a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 33130a9a8c91SDaniel Vetter } else { 33140a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 33150a9a8c91SDaniel Vetter } 33160a9a8c91SDaniel Vetter 331735079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33180a9a8c91SDaniel Vetter 33190a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 332078e68d36SImre Deak /* 332178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 332278e68d36SImre Deak * itself is enabled/disabled. 332378e68d36SImre Deak */ 33240a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 33250a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 33260a9a8c91SDaniel Vetter 3327605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 332835079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 33290a9a8c91SDaniel Vetter } 33300a9a8c91SDaniel Vetter } 33310a9a8c91SDaniel Vetter 3332f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3333036a4a7dSZhenyu Wang { 33342d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33358e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33368e76f8dcSPaulo Zanoni 33378e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 33388e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33398e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33408e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33415c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33428e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 33435c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 33448e76f8dcSPaulo Zanoni } else { 33458e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3346ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33475b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33485b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33495b3a856bSDaniel Vetter DE_POISON); 33505c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 33515c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 33528e76f8dcSPaulo Zanoni } 3353036a4a7dSZhenyu Wang 33541ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3355036a4a7dSZhenyu Wang 33560c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33570c841212SPaulo Zanoni 3358622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3359622364b6SPaulo Zanoni 336035079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3361036a4a7dSZhenyu Wang 33620a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3363036a4a7dSZhenyu Wang 3364d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33657fe0b973SKeith Packard 3366f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 33676005ce42SDaniel Vetter /* Enable PCU event interrupts 33686005ce42SDaniel Vetter * 33696005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33704bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33714bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3372d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3373f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3374d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3375f97108d1SJesse Barnes } 3376f97108d1SJesse Barnes 3377036a4a7dSZhenyu Wang return 0; 3378036a4a7dSZhenyu Wang } 3379036a4a7dSZhenyu Wang 3380f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3381f8b79e58SImre Deak { 3382f8b79e58SImre Deak u32 pipestat_mask; 3383f8b79e58SImre Deak u32 iir_mask; 3384120dda4fSVille Syrjälä enum pipe pipe; 3385f8b79e58SImre Deak 3386f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3387f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3388f8b79e58SImre Deak 3389120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3390120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3391f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3392f8b79e58SImre Deak 3393f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3394f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3395f8b79e58SImre Deak 3396120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3397120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3398120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3399f8b79e58SImre Deak 3400f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3401f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3402f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3403120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3404120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3405f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3406f8b79e58SImre Deak 3407f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3408f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3409f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 341076e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 341176e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3412f8b79e58SImre Deak } 3413f8b79e58SImre Deak 3414f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3415f8b79e58SImre Deak { 3416f8b79e58SImre Deak u32 pipestat_mask; 3417f8b79e58SImre Deak u32 iir_mask; 3418120dda4fSVille Syrjälä enum pipe pipe; 3419f8b79e58SImre Deak 3420f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3421f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 34226c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3423120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3424120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3425f8b79e58SImre Deak 3426f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3427f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 342876e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3429f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3430f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3431f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3432f8b79e58SImre Deak 3433f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3434f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3435f8b79e58SImre Deak 3436120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3437120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3438120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3439f8b79e58SImre Deak 3440f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3441f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3442120dda4fSVille Syrjälä 3443120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3444120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3445f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3446f8b79e58SImre Deak } 3447f8b79e58SImre Deak 3448f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3449f8b79e58SImre Deak { 3450f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3451f8b79e58SImre Deak 3452f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3453f8b79e58SImre Deak return; 3454f8b79e58SImre Deak 3455f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3456f8b79e58SImre Deak 3457950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3458f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3459f8b79e58SImre Deak } 3460f8b79e58SImre Deak 3461f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3462f8b79e58SImre Deak { 3463f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3464f8b79e58SImre Deak 3465f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3466f8b79e58SImre Deak return; 3467f8b79e58SImre Deak 3468f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3469f8b79e58SImre Deak 3470950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3471f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3472f8b79e58SImre Deak } 3473f8b79e58SImre Deak 34740e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34757e231dbeSJesse Barnes { 3476f8b79e58SImre Deak dev_priv->irq_mask = ~0; 34777e231dbeSJesse Barnes 347820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 347920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 348020afbda2SDaniel Vetter 34817e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 348276e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 348376e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 348476e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 348576e41860SVille Syrjälä POSTING_READ(VLV_IMR); 34867e231dbeSJesse Barnes 3487b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3488b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3489d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3490f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3491f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3492d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 34930e6c9a9eSVille Syrjälä } 34940e6c9a9eSVille Syrjälä 34950e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 34960e6c9a9eSVille Syrjälä { 34970e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 34980e6c9a9eSVille Syrjälä 34990e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 35007e231dbeSJesse Barnes 35010a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 35027e231dbeSJesse Barnes 35037e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 35047e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 35057e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 35067e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 35077e231dbeSJesse Barnes #endif 35087e231dbeSJesse Barnes 35097e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 351020afbda2SDaniel Vetter 351120afbda2SDaniel Vetter return 0; 351220afbda2SDaniel Vetter } 351320afbda2SDaniel Vetter 3514abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3515abd58f01SBen Widawsky { 3516abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3517abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3518abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 351973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3520abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 352173d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 352273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3523abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 352473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 352573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 352673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3527abd58f01SBen Widawsky 0, 352873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 352973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3530abd58f01SBen Widawsky }; 3531abd58f01SBen Widawsky 35320961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 35339a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35349a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 353578e68d36SImre Deak /* 353678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 353778e68d36SImre Deak * is enabled/disabled. 353878e68d36SImre Deak */ 353978e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 35409a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3541abd58f01SBen Widawsky } 3542abd58f01SBen Widawsky 3543abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3544abd58f01SBen Widawsky { 3545770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3546770de83dSDamien Lespiau uint32_t de_pipe_enables; 3547abd58f01SBen Widawsky int pipe; 354888e04703SJesse Barnes u32 aux_en = GEN8_AUX_CHANNEL_A; 3549770de83dSDamien Lespiau 355088e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3551770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3552770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 355388e04703SJesse Barnes aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 355488e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 355588e04703SJesse Barnes } else 3556770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3557770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3558770de83dSDamien Lespiau 3559770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3560770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3561770de83dSDamien Lespiau 356213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 356313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 356413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3565abd58f01SBen Widawsky 3566055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3567f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3568813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3569813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3570813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 357135079899SPaulo Zanoni de_pipe_enables); 3572abd58f01SBen Widawsky 357388e04703SJesse Barnes GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en); 3574abd58f01SBen Widawsky } 3575abd58f01SBen Widawsky 3576abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3577abd58f01SBen Widawsky { 3578abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3579abd58f01SBen Widawsky 3580622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3581622364b6SPaulo Zanoni 3582abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3583abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3584abd58f01SBen Widawsky 3585abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3586abd58f01SBen Widawsky 3587abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3588abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3589abd58f01SBen Widawsky 3590abd58f01SBen Widawsky return 0; 3591abd58f01SBen Widawsky } 3592abd58f01SBen Widawsky 359343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 359443f328d7SVille Syrjälä { 359543f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 359643f328d7SVille Syrjälä 3597c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 359843f328d7SVille Syrjälä 359943f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 360043f328d7SVille Syrjälä 360143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 360243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 360343f328d7SVille Syrjälä 360443f328d7SVille Syrjälä return 0; 360543f328d7SVille Syrjälä } 360643f328d7SVille Syrjälä 3607abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3608abd58f01SBen Widawsky { 3609abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3610abd58f01SBen Widawsky 3611abd58f01SBen Widawsky if (!dev_priv) 3612abd58f01SBen Widawsky return; 3613abd58f01SBen Widawsky 3614823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3615abd58f01SBen Widawsky } 3616abd58f01SBen Widawsky 36178ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 36188ea0be4fSVille Syrjälä { 36198ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 36208ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 36218ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36228ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 36238ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 36248ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 36258ea0be4fSVille Syrjälä 36268ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 36278ea0be4fSVille Syrjälä 3628c352d1baSImre Deak dev_priv->irq_mask = ~0; 36298ea0be4fSVille Syrjälä } 36308ea0be4fSVille Syrjälä 36317e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 36327e231dbeSJesse Barnes { 36332d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36347e231dbeSJesse Barnes 36357e231dbeSJesse Barnes if (!dev_priv) 36367e231dbeSJesse Barnes return; 36377e231dbeSJesse Barnes 3638843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3639843d0e7dSImre Deak 3640893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3641893fce8eSVille Syrjälä 36427e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3643f8b79e58SImre Deak 36448ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 36457e231dbeSJesse Barnes } 36467e231dbeSJesse Barnes 364743f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 364843f328d7SVille Syrjälä { 364943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 365043f328d7SVille Syrjälä 365143f328d7SVille Syrjälä if (!dev_priv) 365243f328d7SVille Syrjälä return; 365343f328d7SVille Syrjälä 365443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 365543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 365643f328d7SVille Syrjälä 3657a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 365843f328d7SVille Syrjälä 3659a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 366043f328d7SVille Syrjälä 3661c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 366243f328d7SVille Syrjälä } 366343f328d7SVille Syrjälä 3664f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3665036a4a7dSZhenyu Wang { 36662d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36674697995bSJesse Barnes 36684697995bSJesse Barnes if (!dev_priv) 36694697995bSJesse Barnes return; 36704697995bSJesse Barnes 3671be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3672036a4a7dSZhenyu Wang } 3673036a4a7dSZhenyu Wang 3674c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3675c2798b19SChris Wilson { 36762d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3677c2798b19SChris Wilson int pipe; 3678c2798b19SChris Wilson 3679055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3680c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3681c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3682c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3683c2798b19SChris Wilson POSTING_READ16(IER); 3684c2798b19SChris Wilson } 3685c2798b19SChris Wilson 3686c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3687c2798b19SChris Wilson { 36882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3689c2798b19SChris Wilson 3690c2798b19SChris Wilson I915_WRITE16(EMR, 3691c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3692c2798b19SChris Wilson 3693c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3694c2798b19SChris Wilson dev_priv->irq_mask = 3695c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3696c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3697c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3698c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3699c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3700c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3701c2798b19SChris Wilson 3702c2798b19SChris Wilson I915_WRITE16(IER, 3703c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3704c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3705c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3706c2798b19SChris Wilson I915_USER_INTERRUPT); 3707c2798b19SChris Wilson POSTING_READ16(IER); 3708c2798b19SChris Wilson 3709379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3710379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3711d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3712755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3713755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3714d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3715379ef82dSDaniel Vetter 3716c2798b19SChris Wilson return 0; 3717c2798b19SChris Wilson } 3718c2798b19SChris Wilson 371990a72f87SVille Syrjälä /* 372090a72f87SVille Syrjälä * Returns true when a page flip has completed. 372190a72f87SVille Syrjälä */ 372290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 37231f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 372490a72f87SVille Syrjälä { 37252d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 37261f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 372790a72f87SVille Syrjälä 37288d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 372990a72f87SVille Syrjälä return false; 373090a72f87SVille Syrjälä 373190a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3732d6bbafa1SChris Wilson goto check_page_flip; 373390a72f87SVille Syrjälä 373490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 373590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 373690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 373790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 373890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 373990a72f87SVille Syrjälä */ 374090a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3741d6bbafa1SChris Wilson goto check_page_flip; 374290a72f87SVille Syrjälä 37437d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 374490a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 374590a72f87SVille Syrjälä return true; 3746d6bbafa1SChris Wilson 3747d6bbafa1SChris Wilson check_page_flip: 3748d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3749d6bbafa1SChris Wilson return false; 375090a72f87SVille Syrjälä } 375190a72f87SVille Syrjälä 3752ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3753c2798b19SChris Wilson { 375445a83f84SDaniel Vetter struct drm_device *dev = arg; 37552d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3756c2798b19SChris Wilson u16 iir, new_iir; 3757c2798b19SChris Wilson u32 pipe_stats[2]; 3758c2798b19SChris Wilson int pipe; 3759c2798b19SChris Wilson u16 flip_mask = 3760c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3761c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3762c2798b19SChris Wilson 3763c2798b19SChris Wilson iir = I915_READ16(IIR); 3764c2798b19SChris Wilson if (iir == 0) 3765c2798b19SChris Wilson return IRQ_NONE; 3766c2798b19SChris Wilson 3767c2798b19SChris Wilson while (iir & ~flip_mask) { 3768c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3769c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3770c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3771c2798b19SChris Wilson * interrupts (for non-MSI). 3772c2798b19SChris Wilson */ 3773222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3774c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3775aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3776c2798b19SChris Wilson 3777055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3778c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3779c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3780c2798b19SChris Wilson 3781c2798b19SChris Wilson /* 3782c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3783c2798b19SChris Wilson */ 37842d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3785c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3786c2798b19SChris Wilson } 3787222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3788c2798b19SChris Wilson 3789c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3790c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3791c2798b19SChris Wilson 3792c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3793c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3794c2798b19SChris Wilson 3795055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37961f1c2e24SVille Syrjälä int plane = pipe; 37973a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 37981f1c2e24SVille Syrjälä plane = !plane; 37991f1c2e24SVille Syrjälä 38004356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 38011f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 38021f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3803c2798b19SChris Wilson 38044356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3805277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 38062d9d2b0bSVille Syrjälä 38071f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 38081f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 38091f7247c0SDaniel Vetter pipe); 38104356d586SDaniel Vetter } 3811c2798b19SChris Wilson 3812c2798b19SChris Wilson iir = new_iir; 3813c2798b19SChris Wilson } 3814c2798b19SChris Wilson 3815c2798b19SChris Wilson return IRQ_HANDLED; 3816c2798b19SChris Wilson } 3817c2798b19SChris Wilson 3818c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3819c2798b19SChris Wilson { 38202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3821c2798b19SChris Wilson int pipe; 3822c2798b19SChris Wilson 3823055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3824c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3825c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3826c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3827c2798b19SChris Wilson } 3828c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3829c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3830c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3831c2798b19SChris Wilson } 3832c2798b19SChris Wilson 3833a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3834a266c7d5SChris Wilson { 38352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3836a266c7d5SChris Wilson int pipe; 3837a266c7d5SChris Wilson 3838a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3839a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3840a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3841a266c7d5SChris Wilson } 3842a266c7d5SChris Wilson 384300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3844055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3845a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3846a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3847a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3848a266c7d5SChris Wilson POSTING_READ(IER); 3849a266c7d5SChris Wilson } 3850a266c7d5SChris Wilson 3851a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3852a266c7d5SChris Wilson { 38532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 385438bde180SChris Wilson u32 enable_mask; 3855a266c7d5SChris Wilson 385638bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 385738bde180SChris Wilson 385838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 385938bde180SChris Wilson dev_priv->irq_mask = 386038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 386138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 386238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 386338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 386438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 386538bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 386638bde180SChris Wilson 386738bde180SChris Wilson enable_mask = 386838bde180SChris Wilson I915_ASLE_INTERRUPT | 386938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 387038bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 387138bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 387238bde180SChris Wilson I915_USER_INTERRUPT; 387338bde180SChris Wilson 3874a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 387520afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 387620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 387720afbda2SDaniel Vetter 3878a266c7d5SChris Wilson /* Enable in IER... */ 3879a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3880a266c7d5SChris Wilson /* and unmask in IMR */ 3881a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3882a266c7d5SChris Wilson } 3883a266c7d5SChris Wilson 3884a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3885a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3886a266c7d5SChris Wilson POSTING_READ(IER); 3887a266c7d5SChris Wilson 3888f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 388920afbda2SDaniel Vetter 3890379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3891379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3892d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3893755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3894755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3895d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3896379ef82dSDaniel Vetter 389720afbda2SDaniel Vetter return 0; 389820afbda2SDaniel Vetter } 389920afbda2SDaniel Vetter 390090a72f87SVille Syrjälä /* 390190a72f87SVille Syrjälä * Returns true when a page flip has completed. 390290a72f87SVille Syrjälä */ 390390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 390490a72f87SVille Syrjälä int plane, int pipe, u32 iir) 390590a72f87SVille Syrjälä { 39062d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 390790a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 390890a72f87SVille Syrjälä 39098d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 391090a72f87SVille Syrjälä return false; 391190a72f87SVille Syrjälä 391290a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3913d6bbafa1SChris Wilson goto check_page_flip; 391490a72f87SVille Syrjälä 391590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 391690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 391790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 391890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 391990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 392090a72f87SVille Syrjälä */ 392190a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3922d6bbafa1SChris Wilson goto check_page_flip; 392390a72f87SVille Syrjälä 39247d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 392590a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 392690a72f87SVille Syrjälä return true; 3927d6bbafa1SChris Wilson 3928d6bbafa1SChris Wilson check_page_flip: 3929d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3930d6bbafa1SChris Wilson return false; 393190a72f87SVille Syrjälä } 393290a72f87SVille Syrjälä 3933ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3934a266c7d5SChris Wilson { 393545a83f84SDaniel Vetter struct drm_device *dev = arg; 39362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39378291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 393838bde180SChris Wilson u32 flip_mask = 393938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 394038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 394138bde180SChris Wilson int pipe, ret = IRQ_NONE; 3942a266c7d5SChris Wilson 3943a266c7d5SChris Wilson iir = I915_READ(IIR); 394438bde180SChris Wilson do { 394538bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 39468291ee90SChris Wilson bool blc_event = false; 3947a266c7d5SChris Wilson 3948a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3949a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3950a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3951a266c7d5SChris Wilson * interrupts (for non-MSI). 3952a266c7d5SChris Wilson */ 3953222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3954a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3955aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3956a266c7d5SChris Wilson 3957055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3958a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3959a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3960a266c7d5SChris Wilson 396138bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3962a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3963a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 396438bde180SChris Wilson irq_received = true; 3965a266c7d5SChris Wilson } 3966a266c7d5SChris Wilson } 3967222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3968a266c7d5SChris Wilson 3969a266c7d5SChris Wilson if (!irq_received) 3970a266c7d5SChris Wilson break; 3971a266c7d5SChris Wilson 3972a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 397316c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 397416c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 397516c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3976a266c7d5SChris Wilson 397738bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3978a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3979a266c7d5SChris Wilson 3980a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3981a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3982a266c7d5SChris Wilson 3983055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 398438bde180SChris Wilson int plane = pipe; 39853a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 398638bde180SChris Wilson plane = !plane; 39875e2032d4SVille Syrjälä 398890a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 398990a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 399090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3991a266c7d5SChris Wilson 3992a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3993a266c7d5SChris Wilson blc_event = true; 39944356d586SDaniel Vetter 39954356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3996277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 39972d9d2b0bSVille Syrjälä 39981f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39991f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40001f7247c0SDaniel Vetter pipe); 4001a266c7d5SChris Wilson } 4002a266c7d5SChris Wilson 4003a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4004a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4005a266c7d5SChris Wilson 4006a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4007a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4008a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4009a266c7d5SChris Wilson * we would never get another interrupt. 4010a266c7d5SChris Wilson * 4011a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4012a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4013a266c7d5SChris Wilson * another one. 4014a266c7d5SChris Wilson * 4015a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4016a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4017a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4018a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4019a266c7d5SChris Wilson * stray interrupts. 4020a266c7d5SChris Wilson */ 402138bde180SChris Wilson ret = IRQ_HANDLED; 4022a266c7d5SChris Wilson iir = new_iir; 402338bde180SChris Wilson } while (iir & ~flip_mask); 4024a266c7d5SChris Wilson 4025a266c7d5SChris Wilson return ret; 4026a266c7d5SChris Wilson } 4027a266c7d5SChris Wilson 4028a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4029a266c7d5SChris Wilson { 40302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4031a266c7d5SChris Wilson int pipe; 4032a266c7d5SChris Wilson 4033a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4034a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4035a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4036a266c7d5SChris Wilson } 4037a266c7d5SChris Wilson 403800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4039055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 404055b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4041a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 404255b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 404355b39755SChris Wilson } 4044a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4045a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4046a266c7d5SChris Wilson 4047a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4048a266c7d5SChris Wilson } 4049a266c7d5SChris Wilson 4050a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4051a266c7d5SChris Wilson { 40522d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4053a266c7d5SChris Wilson int pipe; 4054a266c7d5SChris Wilson 4055a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4056a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4057a266c7d5SChris Wilson 4058a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4059055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4060a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4061a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4062a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4063a266c7d5SChris Wilson POSTING_READ(IER); 4064a266c7d5SChris Wilson } 4065a266c7d5SChris Wilson 4066a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4067a266c7d5SChris Wilson { 40682d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4069bbba0a97SChris Wilson u32 enable_mask; 4070a266c7d5SChris Wilson u32 error_mask; 4071a266c7d5SChris Wilson 4072a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4073bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4074adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4075bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4076bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4077bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4078bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4079bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4080bbba0a97SChris Wilson 4081bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 408221ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 408321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4084bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4085bbba0a97SChris Wilson 4086bbba0a97SChris Wilson if (IS_G4X(dev)) 4087bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4088a266c7d5SChris Wilson 4089b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4090b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4091d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4092755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4093755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4094755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4095d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4096a266c7d5SChris Wilson 4097a266c7d5SChris Wilson /* 4098a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4099a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4100a266c7d5SChris Wilson */ 4101a266c7d5SChris Wilson if (IS_G4X(dev)) { 4102a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4103a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4104a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4105a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4106a266c7d5SChris Wilson } else { 4107a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4108a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4109a266c7d5SChris Wilson } 4110a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4111a266c7d5SChris Wilson 4112a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4113a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4114a266c7d5SChris Wilson POSTING_READ(IER); 4115a266c7d5SChris Wilson 411620afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 411720afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 411820afbda2SDaniel Vetter 4119f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 412020afbda2SDaniel Vetter 412120afbda2SDaniel Vetter return 0; 412220afbda2SDaniel Vetter } 412320afbda2SDaniel Vetter 4124bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 412520afbda2SDaniel Vetter { 41262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4127cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 412820afbda2SDaniel Vetter u32 hotplug_en; 412920afbda2SDaniel Vetter 4130b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4131b5ea2d56SDaniel Vetter 4132bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 4133bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4134bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4135adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4136e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4137b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4138cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4139cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4140a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4141a266c7d5SChris Wilson to generate a spurious hotplug event about three 4142a266c7d5SChris Wilson seconds later. So just do it once. 4143a266c7d5SChris Wilson */ 4144a266c7d5SChris Wilson if (IS_G4X(dev)) 4145a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 414685fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4147a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4148a266c7d5SChris Wilson 4149a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4150a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4151a266c7d5SChris Wilson } 4152bac56d5bSEgbert Eich } 4153a266c7d5SChris Wilson 4154ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4155a266c7d5SChris Wilson { 415645a83f84SDaniel Vetter struct drm_device *dev = arg; 41572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4158a266c7d5SChris Wilson u32 iir, new_iir; 4159a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4160a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 416121ad8330SVille Syrjälä u32 flip_mask = 416221ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 416321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4164a266c7d5SChris Wilson 4165a266c7d5SChris Wilson iir = I915_READ(IIR); 4166a266c7d5SChris Wilson 4167a266c7d5SChris Wilson for (;;) { 4168501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41692c8ba29fSChris Wilson bool blc_event = false; 41702c8ba29fSChris Wilson 4171a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4172a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4173a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4174a266c7d5SChris Wilson * interrupts (for non-MSI). 4175a266c7d5SChris Wilson */ 4176222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4177a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4178aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4179a266c7d5SChris Wilson 4180055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4181a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4182a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4183a266c7d5SChris Wilson 4184a266c7d5SChris Wilson /* 4185a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4186a266c7d5SChris Wilson */ 4187a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4188a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4189501e01d7SVille Syrjälä irq_received = true; 4190a266c7d5SChris Wilson } 4191a266c7d5SChris Wilson } 4192222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4193a266c7d5SChris Wilson 4194a266c7d5SChris Wilson if (!irq_received) 4195a266c7d5SChris Wilson break; 4196a266c7d5SChris Wilson 4197a266c7d5SChris Wilson ret = IRQ_HANDLED; 4198a266c7d5SChris Wilson 4199a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 420016c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 420116c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4202a266c7d5SChris Wilson 420321ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4204a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4205a266c7d5SChris Wilson 4206a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4207a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4208a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4209a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4210a266c7d5SChris Wilson 4211055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42122c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 421390a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 421490a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4215a266c7d5SChris Wilson 4216a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4217a266c7d5SChris Wilson blc_event = true; 42184356d586SDaniel Vetter 42194356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4220277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4221a266c7d5SChris Wilson 42221f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42231f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 42242d9d2b0bSVille Syrjälä } 4225a266c7d5SChris Wilson 4226a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4227a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4228a266c7d5SChris Wilson 4229515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4230515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4231515ac2bbSDaniel Vetter 4232a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4233a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4234a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4235a266c7d5SChris Wilson * we would never get another interrupt. 4236a266c7d5SChris Wilson * 4237a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4238a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4239a266c7d5SChris Wilson * another one. 4240a266c7d5SChris Wilson * 4241a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4242a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4243a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4244a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4245a266c7d5SChris Wilson * stray interrupts. 4246a266c7d5SChris Wilson */ 4247a266c7d5SChris Wilson iir = new_iir; 4248a266c7d5SChris Wilson } 4249a266c7d5SChris Wilson 4250a266c7d5SChris Wilson return ret; 4251a266c7d5SChris Wilson } 4252a266c7d5SChris Wilson 4253a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4254a266c7d5SChris Wilson { 42552d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4256a266c7d5SChris Wilson int pipe; 4257a266c7d5SChris Wilson 4258a266c7d5SChris Wilson if (!dev_priv) 4259a266c7d5SChris Wilson return; 4260a266c7d5SChris Wilson 4261a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4262a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4263a266c7d5SChris Wilson 4264a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4265055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4266a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4267a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4268a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4269a266c7d5SChris Wilson 4270055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4271a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4272a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4273a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4274a266c7d5SChris Wilson } 4275a266c7d5SChris Wilson 42764cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4277ac4c16c5SEgbert Eich { 42786323751dSImre Deak struct drm_i915_private *dev_priv = 42796323751dSImre Deak container_of(work, typeof(*dev_priv), 42806323751dSImre Deak hotplug_reenable_work.work); 4281ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4282ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4283ac4c16c5SEgbert Eich int i; 4284ac4c16c5SEgbert Eich 42856323751dSImre Deak intel_runtime_pm_get(dev_priv); 42866323751dSImre Deak 42874cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4288ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4289ac4c16c5SEgbert Eich struct drm_connector *connector; 4290ac4c16c5SEgbert Eich 4291ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4292ac4c16c5SEgbert Eich continue; 4293ac4c16c5SEgbert Eich 4294ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4295ac4c16c5SEgbert Eich 4296ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4297ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4298ac4c16c5SEgbert Eich 4299ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4300ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4301ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4302c23cc417SJani Nikula connector->name); 4303ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4304ac4c16c5SEgbert Eich if (!connector->polled) 4305ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4306ac4c16c5SEgbert Eich } 4307ac4c16c5SEgbert Eich } 4308ac4c16c5SEgbert Eich } 4309ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4310ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 43114cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 43126323751dSImre Deak 43136323751dSImre Deak intel_runtime_pm_put(dev_priv); 4314ac4c16c5SEgbert Eich } 4315ac4c16c5SEgbert Eich 4316fca52a55SDaniel Vetter /** 4317fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4318fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4319fca52a55SDaniel Vetter * 4320fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4321fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4322fca52a55SDaniel Vetter */ 4323b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4324f71d4af4SJesse Barnes { 4325b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 43268b2e326dSChris Wilson 43278b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 432813cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 432999584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4330c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4331a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 43328b2e326dSChris Wilson 4333a6706b45SDeepak S /* Let's track the enabled rps events */ 4334b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 43356c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 433631685c25SDeepak S dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 433731685c25SDeepak S else 4338a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4339a6706b45SDeepak S 434099584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 434199584db3SDaniel Vetter i915_hangcheck_elapsed, 434261bac78eSDaniel Vetter (unsigned long) dev); 43436323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 43444cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 434561bac78eSDaniel Vetter 434697a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 43479ee32feaSDaniel Vetter 4348b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43494cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 43504cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4351b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4352f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4353f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4354391f75e2SVille Syrjälä } else { 4355391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4356391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4357f71d4af4SJesse Barnes } 4358f71d4af4SJesse Barnes 435921da2700SVille Syrjälä /* 436021da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 436121da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 436221da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 436321da2700SVille Syrjälä */ 4364b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 436521da2700SVille Syrjälä dev->vblank_disable_immediate = true; 436621da2700SVille Syrjälä 4367c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4368f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4369f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4370c2baf4b7SVille Syrjälä } 4371f71d4af4SJesse Barnes 4372b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 437343f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 437443f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 437543f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 437643f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 437743f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 437843f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 437943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4380b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43817e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43827e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43837e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43847e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 43857e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 43867e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4387fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4388b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4389abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4390723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4391abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4392abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4393abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4394abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4395abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4396f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4397f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4398723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4399f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4400f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4401f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4402f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 440382a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4404f71d4af4SJesse Barnes } else { 4405b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4406c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4407c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4408c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4409c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4410b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4411a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4412a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4413a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4414a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 441520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4416c2798b19SChris Wilson } else { 4417a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4418a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4419a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4420a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4421bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4422c2798b19SChris Wilson } 4423f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4424f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4425f71d4af4SJesse Barnes } 4426f71d4af4SJesse Barnes } 442720afbda2SDaniel Vetter 4428fca52a55SDaniel Vetter /** 4429fca52a55SDaniel Vetter * intel_hpd_init - initializes and enables hpd support 4430fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4431fca52a55SDaniel Vetter * 4432fca52a55SDaniel Vetter * This function enables the hotplug support. It requires that interrupts have 4433fca52a55SDaniel Vetter * already been enabled with intel_irq_init_hw(). From this point on hotplug and 4434fca52a55SDaniel Vetter * poll request can run concurrently to other code, so locking rules must be 4435fca52a55SDaniel Vetter * obeyed. 4436fca52a55SDaniel Vetter * 4437fca52a55SDaniel Vetter * This is a separate step from interrupt enabling to simplify the locking rules 4438fca52a55SDaniel Vetter * in the driver load and resume code. 4439fca52a55SDaniel Vetter */ 4440b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv) 444120afbda2SDaniel Vetter { 4442b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 4443821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4444821450c6SEgbert Eich struct drm_connector *connector; 4445821450c6SEgbert Eich int i; 444620afbda2SDaniel Vetter 4447821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4448821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4449821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4450821450c6SEgbert Eich } 4451821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4452821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4453821450c6SEgbert Eich connector->polled = intel_connector->polled; 44540e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 44550e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 44560e32b39cSDave Airlie if (intel_connector->mst_port) 4457821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4458821450c6SEgbert Eich } 4459b5ea2d56SDaniel Vetter 4460b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4461b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4462d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 446320afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 446420afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4465d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 446620afbda2SDaniel Vetter } 4467c67a470bSPaulo Zanoni 4468fca52a55SDaniel Vetter /** 4469fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4470fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4471fca52a55SDaniel Vetter * 4472fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4473fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4474fca52a55SDaniel Vetter * 4475fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4476fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4477fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4478fca52a55SDaniel Vetter */ 44792aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44802aeb7d3aSDaniel Vetter { 44812aeb7d3aSDaniel Vetter /* 44822aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44832aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44842aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44852aeb7d3aSDaniel Vetter */ 44862aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44872aeb7d3aSDaniel Vetter 44882aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 44892aeb7d3aSDaniel Vetter } 44902aeb7d3aSDaniel Vetter 4491fca52a55SDaniel Vetter /** 4492fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4493fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4494fca52a55SDaniel Vetter * 4495fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4496fca52a55SDaniel Vetter * resources acquired in the init functions. 4497fca52a55SDaniel Vetter */ 44982aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44992aeb7d3aSDaniel Vetter { 45002aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 45012aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 45022aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 45032aeb7d3aSDaniel Vetter } 45042aeb7d3aSDaniel Vetter 4505fca52a55SDaniel Vetter /** 4506fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4507fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4508fca52a55SDaniel Vetter * 4509fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4510fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4511fca52a55SDaniel Vetter */ 4512b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4513c67a470bSPaulo Zanoni { 4514b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 45152aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 4516c67a470bSPaulo Zanoni } 4517c67a470bSPaulo Zanoni 4518fca52a55SDaniel Vetter /** 4519fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4520fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4521fca52a55SDaniel Vetter * 4522fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4523fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4524fca52a55SDaniel Vetter */ 4525b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4526c67a470bSPaulo Zanoni { 45272aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4528b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4529b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4530c67a470bSPaulo Zanoni } 4531