xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 78e8fc6b2e3bbce6170d2ead2406d29930077735)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104337ba017SPaulo Zanoni /*
105337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106337ba017SPaulo Zanoni  */
107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
109337ba017SPaulo Zanoni 	if (val) { \
110337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111337ba017SPaulo Zanoni 		     (reg), val); \
112337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
113337ba017SPaulo Zanoni 		POSTING_READ(reg); \
114337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
115337ba017SPaulo Zanoni 		POSTING_READ(reg); \
116337ba017SPaulo Zanoni 	} \
117337ba017SPaulo Zanoni } while (0)
118337ba017SPaulo Zanoni 
11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
12235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
12335079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
12435079899SPaulo Zanoni } while (0)
12535079899SPaulo Zanoni 
12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
12835079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
12935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
13035079899SPaulo Zanoni 	POSTING_READ(type##IER); \
13135079899SPaulo Zanoni } while (0)
13235079899SPaulo Zanoni 
133036a4a7dSZhenyu Wang /* For display hotplug interrupt */
134995b6762SChris Wilson static void
1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136036a4a7dSZhenyu Wang {
1374bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1384bc9d430SDaniel Vetter 
139730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
140c67a470bSPaulo Zanoni 		return;
141c67a470bSPaulo Zanoni 
1421ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1431ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1441ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1453143a2bfSChris Wilson 		POSTING_READ(DEIMR);
146036a4a7dSZhenyu Wang 	}
147036a4a7dSZhenyu Wang }
148036a4a7dSZhenyu Wang 
1490ff9800aSPaulo Zanoni static void
1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151036a4a7dSZhenyu Wang {
1524bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1534bc9d430SDaniel Vetter 
154730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
155c67a470bSPaulo Zanoni 		return;
156c67a470bSPaulo Zanoni 
1571ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1581ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
161036a4a7dSZhenyu Wang 	}
162036a4a7dSZhenyu Wang }
163036a4a7dSZhenyu Wang 
16443eaea13SPaulo Zanoni /**
16543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
16643eaea13SPaulo Zanoni  * @dev_priv: driver private
16743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
16843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
16943eaea13SPaulo Zanoni  */
17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
17143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
17243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
17543eaea13SPaulo Zanoni 
176730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
177c67a470bSPaulo Zanoni 		return;
178c67a470bSPaulo Zanoni 
17943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
18043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
18143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
18243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
18343eaea13SPaulo Zanoni }
18443eaea13SPaulo Zanoni 
18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18643eaea13SPaulo Zanoni {
18743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18843eaea13SPaulo Zanoni }
18943eaea13SPaulo Zanoni 
19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19143eaea13SPaulo Zanoni {
19243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195edbfdb45SPaulo Zanoni /**
196edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
197edbfdb45SPaulo Zanoni   * @dev_priv: driver private
198edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
199edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
200edbfdb45SPaulo Zanoni   */
201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
203edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
204edbfdb45SPaulo Zanoni {
205605cd25bSPaulo Zanoni 	uint32_t new_val;
206edbfdb45SPaulo Zanoni 
207edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
208edbfdb45SPaulo Zanoni 
209730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
210c67a470bSPaulo Zanoni 		return;
211c67a470bSPaulo Zanoni 
212605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
213f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
214f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
215f52ecbcfSPaulo Zanoni 
216605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
217605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
218605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
220edbfdb45SPaulo Zanoni 	}
221f52ecbcfSPaulo Zanoni }
222edbfdb45SPaulo Zanoni 
223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224edbfdb45SPaulo Zanoni {
225edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
226edbfdb45SPaulo Zanoni }
227edbfdb45SPaulo Zanoni 
228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229edbfdb45SPaulo Zanoni {
230edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
231edbfdb45SPaulo Zanoni }
232edbfdb45SPaulo Zanoni 
2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2348664281bSPaulo Zanoni {
2358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2368664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2378664281bSPaulo Zanoni 	enum pipe pipe;
2388664281bSPaulo Zanoni 
2394bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2404bc9d430SDaniel Vetter 
2418664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2428664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2458664281bSPaulo Zanoni 			return false;
2468664281bSPaulo Zanoni 	}
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni 	return true;
2498664281bSPaulo Zanoni }
2508664281bSPaulo Zanoni 
2518664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2528664281bSPaulo Zanoni {
2538664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2548664281bSPaulo Zanoni 	enum pipe pipe;
2558664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2568664281bSPaulo Zanoni 
257fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
258fee884edSDaniel Vetter 
2598664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2608664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2618664281bSPaulo Zanoni 
2628664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2638664281bSPaulo Zanoni 			return false;
2648664281bSPaulo Zanoni 	}
2658664281bSPaulo Zanoni 
2668664281bSPaulo Zanoni 	return true;
2678664281bSPaulo Zanoni }
2688664281bSPaulo Zanoni 
2692d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
2702d9d2b0bSVille Syrjälä {
2712d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
2722d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
2732d9d2b0bSVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
2742d9d2b0bSVille Syrjälä 
2752d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
2762d9d2b0bSVille Syrjälä 
2772d9d2b0bSVille Syrjälä 	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
2782d9d2b0bSVille Syrjälä 	POSTING_READ(reg);
2792d9d2b0bSVille Syrjälä }
2802d9d2b0bSVille Syrjälä 
2818664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2828664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2838664281bSPaulo Zanoni {
2848664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2858664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2868664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2878664281bSPaulo Zanoni 
2888664281bSPaulo Zanoni 	if (enable)
2898664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2908664281bSPaulo Zanoni 	else
2918664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2928664281bSPaulo Zanoni }
2938664281bSPaulo Zanoni 
2948664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2957336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2968664281bSPaulo Zanoni {
2978664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2988664281bSPaulo Zanoni 	if (enable) {
2997336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
3007336df65SDaniel Vetter 
3018664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3028664281bSPaulo Zanoni 			return;
3038664281bSPaulo Zanoni 
3048664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3058664281bSPaulo Zanoni 	} else {
3067336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
3077336df65SDaniel Vetter 
3087336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
3098664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3107336df65SDaniel Vetter 
3117336df65SDaniel Vetter 		if (!was_enabled &&
3127336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
3137336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
3147336df65SDaniel Vetter 				      pipe_name(pipe));
3157336df65SDaniel Vetter 		}
3168664281bSPaulo Zanoni 	}
3178664281bSPaulo Zanoni }
3188664281bSPaulo Zanoni 
31938d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
32038d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
32138d83c96SDaniel Vetter {
32238d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32338d83c96SDaniel Vetter 
32438d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
32538d83c96SDaniel Vetter 
32638d83c96SDaniel Vetter 	if (enable)
32738d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
32838d83c96SDaniel Vetter 	else
32938d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
33038d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
33138d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
33238d83c96SDaniel Vetter }
33338d83c96SDaniel Vetter 
334fee884edSDaniel Vetter /**
335fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
336fee884edSDaniel Vetter  * @dev_priv: driver private
337fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
338fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
339fee884edSDaniel Vetter  */
340fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
341fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
342fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
343fee884edSDaniel Vetter {
344fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
345fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
346fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
347fee884edSDaniel Vetter 
348fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
349fee884edSDaniel Vetter 
350730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
351c67a470bSPaulo Zanoni 		return;
352c67a470bSPaulo Zanoni 
353fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
354fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
355fee884edSDaniel Vetter }
356fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
357fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
358fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
359fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
360fee884edSDaniel Vetter 
361de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
362de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3638664281bSPaulo Zanoni 					    bool enable)
3648664281bSPaulo Zanoni {
3658664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
366de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
367de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3688664281bSPaulo Zanoni 
3698664281bSPaulo Zanoni 	if (enable)
370fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3718664281bSPaulo Zanoni 	else
372fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3738664281bSPaulo Zanoni }
3748664281bSPaulo Zanoni 
3758664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3768664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3778664281bSPaulo Zanoni 					    bool enable)
3788664281bSPaulo Zanoni {
3798664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3808664281bSPaulo Zanoni 
3818664281bSPaulo Zanoni 	if (enable) {
3821dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3831dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3841dd246fbSDaniel Vetter 
3858664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3868664281bSPaulo Zanoni 			return;
3878664281bSPaulo Zanoni 
388fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3898664281bSPaulo Zanoni 	} else {
3901dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3911dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3921dd246fbSDaniel Vetter 
3931dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
394fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3951dd246fbSDaniel Vetter 
3961dd246fbSDaniel Vetter 		if (!was_enabled &&
3971dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3981dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3991dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
4001dd246fbSDaniel Vetter 		}
4018664281bSPaulo Zanoni 	}
4028664281bSPaulo Zanoni }
4038664281bSPaulo Zanoni 
4048664281bSPaulo Zanoni /**
4058664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4068664281bSPaulo Zanoni  * @dev: drm device
4078664281bSPaulo Zanoni  * @pipe: pipe
4088664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4098664281bSPaulo Zanoni  *
4108664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4118664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4128664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4138664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4148664281bSPaulo Zanoni  * bit for all the pipes.
4158664281bSPaulo Zanoni  *
4168664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4178664281bSPaulo Zanoni  */
418f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4198664281bSPaulo Zanoni 					     enum pipe pipe, bool enable)
4208664281bSPaulo Zanoni {
4218664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4228664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4238664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4248664281bSPaulo Zanoni 	bool ret;
4258664281bSPaulo Zanoni 
42677961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
42777961eb9SImre Deak 
4288664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4298664281bSPaulo Zanoni 
4308664281bSPaulo Zanoni 	if (enable == ret)
4318664281bSPaulo Zanoni 		goto done;
4328664281bSPaulo Zanoni 
4338664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4348664281bSPaulo Zanoni 
4352d9d2b0bSVille Syrjälä 	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
4362d9d2b0bSVille Syrjälä 		i9xx_clear_fifo_underrun(dev, pipe);
4372d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4388664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4398664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4407336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
44138d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
44238d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4438664281bSPaulo Zanoni 
4448664281bSPaulo Zanoni done:
445f88d42f1SImre Deak 	return ret;
446f88d42f1SImre Deak }
447f88d42f1SImre Deak 
448f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
449f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
450f88d42f1SImre Deak {
451f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
452f88d42f1SImre Deak 	unsigned long flags;
453f88d42f1SImre Deak 	bool ret;
454f88d42f1SImre Deak 
455f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
456f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
4578664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
458f88d42f1SImre Deak 
4598664281bSPaulo Zanoni 	return ret;
4608664281bSPaulo Zanoni }
4618664281bSPaulo Zanoni 
46291d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
46391d181ddSImre Deak 						  enum pipe pipe)
46491d181ddSImre Deak {
46591d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
46691d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
46791d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
46891d181ddSImre Deak 
46991d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
47091d181ddSImre Deak }
47191d181ddSImre Deak 
4728664281bSPaulo Zanoni /**
4738664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
4748664281bSPaulo Zanoni  * @dev: drm device
4758664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
4768664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4778664281bSPaulo Zanoni  *
4788664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
4798664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
4808664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4818664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4828664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4838664281bSPaulo Zanoni  *
4848664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4858664281bSPaulo Zanoni  */
4868664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4878664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4888664281bSPaulo Zanoni 					   bool enable)
4898664281bSPaulo Zanoni {
4908664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
491de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
492de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4938664281bSPaulo Zanoni 	unsigned long flags;
4948664281bSPaulo Zanoni 	bool ret;
4958664281bSPaulo Zanoni 
496de28075dSDaniel Vetter 	/*
497de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
498de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
499de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
500de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
501de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
502de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
503de28075dSDaniel Vetter 	 */
5048664281bSPaulo Zanoni 
5058664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5068664281bSPaulo Zanoni 
5078664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
5088664281bSPaulo Zanoni 
5098664281bSPaulo Zanoni 	if (enable == ret)
5108664281bSPaulo Zanoni 		goto done;
5118664281bSPaulo Zanoni 
5128664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5138664281bSPaulo Zanoni 
5148664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
515de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5168664281bSPaulo Zanoni 	else
5178664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5188664281bSPaulo Zanoni 
5198664281bSPaulo Zanoni done:
5208664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5218664281bSPaulo Zanoni 	return ret;
5228664281bSPaulo Zanoni }
5238664281bSPaulo Zanoni 
5248664281bSPaulo Zanoni 
525b5ea642aSDaniel Vetter static void
526755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
527755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5287c463586SKeith Packard {
5299db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
530755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5317c463586SKeith Packard 
532b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
533b79480baSDaniel Vetter 
53404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
53504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
53604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
53704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
538755e9019SImre Deak 		return;
539755e9019SImre Deak 
540755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
54146c06a30SVille Syrjälä 		return;
54246c06a30SVille Syrjälä 
54391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
54491d181ddSImre Deak 
5457c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
546755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
54746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5483143a2bfSChris Wilson 	POSTING_READ(reg);
5497c463586SKeith Packard }
5507c463586SKeith Packard 
551b5ea642aSDaniel Vetter static void
552755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
553755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5547c463586SKeith Packard {
5559db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
556755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5577c463586SKeith Packard 
558b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
559b79480baSDaniel Vetter 
56004feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
56104feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
56204feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
56304feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
56446c06a30SVille Syrjälä 		return;
56546c06a30SVille Syrjälä 
566755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
567755e9019SImre Deak 		return;
568755e9019SImre Deak 
56991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
57091d181ddSImre Deak 
571755e9019SImre Deak 	pipestat &= ~enable_mask;
57246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5733143a2bfSChris Wilson 	POSTING_READ(reg);
5747c463586SKeith Packard }
5757c463586SKeith Packard 
57610c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
57710c59c51SImre Deak {
57810c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
57910c59c51SImre Deak 
58010c59c51SImre Deak 	/*
58110c59c51SImre Deak 	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
58210c59c51SImre Deak 	 * same bit MBZ.
58310c59c51SImre Deak 	 */
58410c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
58510c59c51SImre Deak 		return 0;
58610c59c51SImre Deak 
58710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
58810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
58910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
59010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
59110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
59210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
59310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
59410c59c51SImre Deak 
59510c59c51SImre Deak 	return enable_mask;
59610c59c51SImre Deak }
59710c59c51SImre Deak 
598755e9019SImre Deak void
599755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
600755e9019SImre Deak 		     u32 status_mask)
601755e9019SImre Deak {
602755e9019SImre Deak 	u32 enable_mask;
603755e9019SImre Deak 
60410c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
60510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
60610c59c51SImre Deak 							   status_mask);
60710c59c51SImre Deak 	else
608755e9019SImre Deak 		enable_mask = status_mask << 16;
609755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
610755e9019SImre Deak }
611755e9019SImre Deak 
612755e9019SImre Deak void
613755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
614755e9019SImre Deak 		      u32 status_mask)
615755e9019SImre Deak {
616755e9019SImre Deak 	u32 enable_mask;
617755e9019SImre Deak 
61810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
61910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
62010c59c51SImre Deak 							   status_mask);
62110c59c51SImre Deak 	else
622755e9019SImre Deak 		enable_mask = status_mask << 16;
623755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
624755e9019SImre Deak }
625755e9019SImre Deak 
626c0e09200SDave Airlie /**
627f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
62801c66889SZhao Yakui  */
629f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
63001c66889SZhao Yakui {
6312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6321ec14ad3SChris Wilson 	unsigned long irqflags;
6331ec14ad3SChris Wilson 
634f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
635f49e38ddSJani Nikula 		return;
636f49e38ddSJani Nikula 
6371ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
63801c66889SZhao Yakui 
639755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
640a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6413b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
642755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6431ec14ad3SChris Wilson 
6441ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
64501c66889SZhao Yakui }
64601c66889SZhao Yakui 
64701c66889SZhao Yakui /**
6480a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
6490a3e67a4SJesse Barnes  * @dev: DRM device
6500a3e67a4SJesse Barnes  * @pipe: pipe to check
6510a3e67a4SJesse Barnes  *
6520a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
6530a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
6540a3e67a4SJesse Barnes  * before reading such registers if unsure.
6550a3e67a4SJesse Barnes  */
6560a3e67a4SJesse Barnes static int
6570a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
6580a3e67a4SJesse Barnes {
6592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
660702e7a56SPaulo Zanoni 
661a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
662a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
663a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
664a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
66571f8ba6bSPaulo Zanoni 
666a01025afSDaniel Vetter 		return intel_crtc->active;
667a01025afSDaniel Vetter 	} else {
668a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
669a01025afSDaniel Vetter 	}
6700a3e67a4SJesse Barnes }
6710a3e67a4SJesse Barnes 
6724cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6734cdb83ecSVille Syrjälä {
6744cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6754cdb83ecSVille Syrjälä 	return 0;
6764cdb83ecSVille Syrjälä }
6774cdb83ecSVille Syrjälä 
67842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
67942f52ef8SKeith Packard  * we use as a pipe index
68042f52ef8SKeith Packard  */
681f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6820a3e67a4SJesse Barnes {
6832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6840a3e67a4SJesse Barnes 	unsigned long high_frame;
6850a3e67a4SJesse Barnes 	unsigned long low_frame;
686391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
6870a3e67a4SJesse Barnes 
6880a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
68944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6909db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
6910a3e67a4SJesse Barnes 		return 0;
6920a3e67a4SJesse Barnes 	}
6930a3e67a4SJesse Barnes 
694391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
695391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
696391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
697391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
698391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
699391f75e2SVille Syrjälä 
700391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
701391f75e2SVille Syrjälä 	} else {
702a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
703391f75e2SVille Syrjälä 		u32 htotal;
704391f75e2SVille Syrjälä 
705391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
706391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
707391f75e2SVille Syrjälä 
708391f75e2SVille Syrjälä 		vbl_start *= htotal;
709391f75e2SVille Syrjälä 	}
710391f75e2SVille Syrjälä 
7119db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7129db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7135eddb70bSChris Wilson 
7140a3e67a4SJesse Barnes 	/*
7150a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7160a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7170a3e67a4SJesse Barnes 	 * register.
7180a3e67a4SJesse Barnes 	 */
7190a3e67a4SJesse Barnes 	do {
7205eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
721391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7225eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7230a3e67a4SJesse Barnes 	} while (high1 != high2);
7240a3e67a4SJesse Barnes 
7255eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
726391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7275eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
728391f75e2SVille Syrjälä 
729391f75e2SVille Syrjälä 	/*
730391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
731391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
732391f75e2SVille Syrjälä 	 * counter against vblank start.
733391f75e2SVille Syrjälä 	 */
734edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7350a3e67a4SJesse Barnes }
7360a3e67a4SJesse Barnes 
737f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7389880b7a5SJesse Barnes {
7392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7409db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7419880b7a5SJesse Barnes 
7429880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
74344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7449db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7459880b7a5SJesse Barnes 		return 0;
7469880b7a5SJesse Barnes 	}
7479880b7a5SJesse Barnes 
7489880b7a5SJesse Barnes 	return I915_READ(reg);
7499880b7a5SJesse Barnes }
7509880b7a5SJesse Barnes 
751ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
752ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
753ad3543edSMario Kleiner 
754f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
755abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
756abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7570af7e4dfSMario Kleiner {
758c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
759c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
760c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
761c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
7623aa18df8SVille Syrjälä 	int position;
763*78e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7640af7e4dfSMario Kleiner 	bool in_vbl = true;
7650af7e4dfSMario Kleiner 	int ret = 0;
766ad3543edSMario Kleiner 	unsigned long irqflags;
7670af7e4dfSMario Kleiner 
768c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7690af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7709db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7710af7e4dfSMario Kleiner 		return 0;
7720af7e4dfSMario Kleiner 	}
7730af7e4dfSMario Kleiner 
774c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
775*78e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
776c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
777c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
778c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7790af7e4dfSMario Kleiner 
780d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
781d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
782d31faf65SVille Syrjälä 		vbl_end /= 2;
783d31faf65SVille Syrjälä 		vtotal /= 2;
784d31faf65SVille Syrjälä 	}
785d31faf65SVille Syrjälä 
786c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
787c2baf4b7SVille Syrjälä 
788ad3543edSMario Kleiner 	/*
789ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
790ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
791ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
792ad3543edSMario Kleiner 	 */
793ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
794ad3543edSMario Kleiner 
795ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
796ad3543edSMario Kleiner 
797ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
798ad3543edSMario Kleiner 	if (stime)
799ad3543edSMario Kleiner 		*stime = ktime_get();
800ad3543edSMario Kleiner 
8017c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8020af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8030af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8040af7e4dfSMario Kleiner 		 */
8057c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
806ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
8077c06b08aSVille Syrjälä 		else
808ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
80954ddcbd2SVille Syrjälä 
810fcb81823SVille Syrjälä 		/*
811*78e8fc6bSVille Syrjälä 		 * Scanline counter increments at leading edge of hsync, and
812*78e8fc6bSVille Syrjälä 		 * it starts counting from vtotal-1 on the first active line.
813*78e8fc6bSVille Syrjälä 		 * That means the scanline counter value is always one less
814*78e8fc6bSVille Syrjälä 		 * than what we would expect. Ie. just after start of vblank,
815*78e8fc6bSVille Syrjälä 		 * which also occurs at start of hsync (on the last active line),
816*78e8fc6bSVille Syrjälä 		 * the scanline counter will read vblank_start-1.
817fcb81823SVille Syrjälä 		 */
81854ddcbd2SVille Syrjälä 		position = (position + 1) % vtotal;
8190af7e4dfSMario Kleiner 	} else {
8200af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8210af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8220af7e4dfSMario Kleiner 		 * scanout position.
8230af7e4dfSMario Kleiner 		 */
824ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8250af7e4dfSMario Kleiner 
8263aa18df8SVille Syrjälä 		/* convert to pixel counts */
8273aa18df8SVille Syrjälä 		vbl_start *= htotal;
8283aa18df8SVille Syrjälä 		vbl_end *= htotal;
8293aa18df8SVille Syrjälä 		vtotal *= htotal;
830*78e8fc6bSVille Syrjälä 
831*78e8fc6bSVille Syrjälä 		/*
832*78e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
833*78e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
834*78e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
835*78e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
836*78e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
837*78e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
838*78e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
839*78e8fc6bSVille Syrjälä 		 */
840*78e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8413aa18df8SVille Syrjälä 	}
8423aa18df8SVille Syrjälä 
843ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
844ad3543edSMario Kleiner 	if (etime)
845ad3543edSMario Kleiner 		*etime = ktime_get();
846ad3543edSMario Kleiner 
847ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
848ad3543edSMario Kleiner 
849ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
850ad3543edSMario Kleiner 
8513aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8523aa18df8SVille Syrjälä 
8533aa18df8SVille Syrjälä 	/*
8543aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8553aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8563aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8573aa18df8SVille Syrjälä 	 * up since vbl_end.
8583aa18df8SVille Syrjälä 	 */
8593aa18df8SVille Syrjälä 	if (position >= vbl_start)
8603aa18df8SVille Syrjälä 		position -= vbl_end;
8613aa18df8SVille Syrjälä 	else
8623aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8633aa18df8SVille Syrjälä 
8647c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8653aa18df8SVille Syrjälä 		*vpos = position;
8663aa18df8SVille Syrjälä 		*hpos = 0;
8673aa18df8SVille Syrjälä 	} else {
8680af7e4dfSMario Kleiner 		*vpos = position / htotal;
8690af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8700af7e4dfSMario Kleiner 	}
8710af7e4dfSMario Kleiner 
8720af7e4dfSMario Kleiner 	/* In vblank? */
8730af7e4dfSMario Kleiner 	if (in_vbl)
8740af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
8750af7e4dfSMario Kleiner 
8760af7e4dfSMario Kleiner 	return ret;
8770af7e4dfSMario Kleiner }
8780af7e4dfSMario Kleiner 
879f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
8800af7e4dfSMario Kleiner 			      int *max_error,
8810af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
8820af7e4dfSMario Kleiner 			      unsigned flags)
8830af7e4dfSMario Kleiner {
8844041b853SChris Wilson 	struct drm_crtc *crtc;
8850af7e4dfSMario Kleiner 
8867eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
8874041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8880af7e4dfSMario Kleiner 		return -EINVAL;
8890af7e4dfSMario Kleiner 	}
8900af7e4dfSMario Kleiner 
8910af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
8924041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8934041b853SChris Wilson 	if (crtc == NULL) {
8944041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8954041b853SChris Wilson 		return -EINVAL;
8964041b853SChris Wilson 	}
8974041b853SChris Wilson 
8984041b853SChris Wilson 	if (!crtc->enabled) {
8994041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9004041b853SChris Wilson 		return -EBUSY;
9014041b853SChris Wilson 	}
9020af7e4dfSMario Kleiner 
9030af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9044041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9054041b853SChris Wilson 						     vblank_time, flags,
9067da903efSVille Syrjälä 						     crtc,
9077da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
9080af7e4dfSMario Kleiner }
9090af7e4dfSMario Kleiner 
91067c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
91167c347ffSJani Nikula 				struct drm_connector *connector)
912321a1b30SEgbert Eich {
913321a1b30SEgbert Eich 	enum drm_connector_status old_status;
914321a1b30SEgbert Eich 
915321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
916321a1b30SEgbert Eich 	old_status = connector->status;
917321a1b30SEgbert Eich 
918321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
91967c347ffSJani Nikula 	if (old_status == connector->status)
92067c347ffSJani Nikula 		return false;
92167c347ffSJani Nikula 
92267c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
923321a1b30SEgbert Eich 		      connector->base.id,
924321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
92567c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
92667c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
92767c347ffSJani Nikula 
92867c347ffSJani Nikula 	return true;
929321a1b30SEgbert Eich }
930321a1b30SEgbert Eich 
9315ca58282SJesse Barnes /*
9325ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9335ca58282SJesse Barnes  */
934ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
935ac4c16c5SEgbert Eich 
9365ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9375ca58282SJesse Barnes {
9382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9392d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9405ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
941c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
942cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
943cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
944cd569aedSEgbert Eich 	struct drm_connector *connector;
945cd569aedSEgbert Eich 	unsigned long irqflags;
946cd569aedSEgbert Eich 	bool hpd_disabled = false;
947321a1b30SEgbert Eich 	bool changed = false;
948142e2398SEgbert Eich 	u32 hpd_event_bits;
9495ca58282SJesse Barnes 
95052d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
95152d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
95252d7ecedSDaniel Vetter 		return;
95352d7ecedSDaniel Vetter 
954a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
955e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
956e67189abSJesse Barnes 
957cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
958142e2398SEgbert Eich 
959142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
960142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
961cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
962cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
963cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
964cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
965cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
966cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
967cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
968cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
969cd569aedSEgbert Eich 				drm_get_connector_name(connector));
970cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
971cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
972cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
973cd569aedSEgbert Eich 			hpd_disabled = true;
974cd569aedSEgbert Eich 		}
975142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
976142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
977142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
978142e2398SEgbert Eich 		}
979cd569aedSEgbert Eich 	}
980cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
981cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
982cd569aedSEgbert Eich 	  * some connectors */
983ac4c16c5SEgbert Eich 	if (hpd_disabled) {
984cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
985ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
986ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
987ac4c16c5SEgbert Eich 	}
988cd569aedSEgbert Eich 
989cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
990cd569aedSEgbert Eich 
991321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
992321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
993321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
994321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
995cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
996cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
997321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
998321a1b30SEgbert Eich 				changed = true;
999321a1b30SEgbert Eich 		}
1000321a1b30SEgbert Eich 	}
100140ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
100240ee3381SKeith Packard 
1003321a1b30SEgbert Eich 	if (changed)
1004321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
10055ca58282SJesse Barnes }
10065ca58282SJesse Barnes 
10073ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
10083ca1ccedSVille Syrjälä {
10093ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
10103ca1ccedSVille Syrjälä }
10113ca1ccedSVille Syrjälä 
1012d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1013f97108d1SJesse Barnes {
10142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1015b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10169270388eSDaniel Vetter 	u8 new_delay;
10179270388eSDaniel Vetter 
1018d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1019f97108d1SJesse Barnes 
102073edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
102173edd18fSDaniel Vetter 
102220e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10239270388eSDaniel Vetter 
10247648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1025b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1026b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1027f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1028f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1029f97108d1SJesse Barnes 
1030f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1031b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
103220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
103320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
103420e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
103520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1036b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
103720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
103820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
103920e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
104020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1041f97108d1SJesse Barnes 	}
1042f97108d1SJesse Barnes 
10437648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
104420e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1045f97108d1SJesse Barnes 
1046d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10479270388eSDaniel Vetter 
1048f97108d1SJesse Barnes 	return;
1049f97108d1SJesse Barnes }
1050f97108d1SJesse Barnes 
1051549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1052549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1053549f7365SChris Wilson {
1054475553deSChris Wilson 	if (ring->obj == NULL)
1055475553deSChris Wilson 		return;
1056475553deSChris Wilson 
1057814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
10589862e600SChris Wilson 
1059549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
106010cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1061549f7365SChris Wilson }
1062549f7365SChris Wilson 
10634912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10643b8d8d91SJesse Barnes {
10652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10662d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1067edbfdb45SPaulo Zanoni 	u32 pm_iir;
1068dd75fdc8SChris Wilson 	int new_delay, adj;
10693b8d8d91SJesse Barnes 
107059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1071c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1072c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
10734848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1074a6706b45SDeepak S 	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
107559cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10764912d041SBen Widawsky 
107760611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1078a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
107960611c13SPaulo Zanoni 
1080a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
10813b8d8d91SJesse Barnes 		return;
10823b8d8d91SJesse Barnes 
10834fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
10847b9e0ae6SChris Wilson 
1085dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
10867425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1087dd75fdc8SChris Wilson 		if (adj > 0)
1088dd75fdc8SChris Wilson 			adj *= 2;
1089dd75fdc8SChris Wilson 		else
1090dd75fdc8SChris Wilson 			adj = 1;
1091b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
10927425034aSVille Syrjälä 
10937425034aSVille Syrjälä 		/*
10947425034aSVille Syrjälä 		 * For better performance, jump directly
10957425034aSVille Syrjälä 		 * to RPe if we're below it.
10967425034aSVille Syrjälä 		 */
1097b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1098b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1099dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1100b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1101b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1102dd75fdc8SChris Wilson 		else
1103b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1104dd75fdc8SChris Wilson 		adj = 0;
1105dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1106dd75fdc8SChris Wilson 		if (adj < 0)
1107dd75fdc8SChris Wilson 			adj *= 2;
1108dd75fdc8SChris Wilson 		else
1109dd75fdc8SChris Wilson 			adj = -1;
1110b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1111dd75fdc8SChris Wilson 	} else { /* unknown event */
1112b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1113dd75fdc8SChris Wilson 	}
11143b8d8d91SJesse Barnes 
111579249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
111679249636SBen Widawsky 	 * interrupt
111779249636SBen Widawsky 	 */
11181272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1119b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1120b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
112127544369SDeepak S 
1122b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1123dd75fdc8SChris Wilson 
11240a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11250a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11260a073b84SJesse Barnes 	else
11274912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11283b8d8d91SJesse Barnes 
11294fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11303b8d8d91SJesse Barnes }
11313b8d8d91SJesse Barnes 
1132e3689190SBen Widawsky 
1133e3689190SBen Widawsky /**
1134e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1135e3689190SBen Widawsky  * occurred.
1136e3689190SBen Widawsky  * @work: workqueue struct
1137e3689190SBen Widawsky  *
1138e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1139e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1140e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1141e3689190SBen Widawsky  */
1142e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1143e3689190SBen Widawsky {
11442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11452d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1146e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
114735a85ac6SBen Widawsky 	char *parity_event[6];
1148e3689190SBen Widawsky 	uint32_t misccpctl;
1149e3689190SBen Widawsky 	unsigned long flags;
115035a85ac6SBen Widawsky 	uint8_t slice = 0;
1151e3689190SBen Widawsky 
1152e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1153e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1154e3689190SBen Widawsky 	 * any time we access those registers.
1155e3689190SBen Widawsky 	 */
1156e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1157e3689190SBen Widawsky 
115835a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
115935a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
116035a85ac6SBen Widawsky 		goto out;
116135a85ac6SBen Widawsky 
1162e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1163e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1164e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1165e3689190SBen Widawsky 
116635a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
116735a85ac6SBen Widawsky 		u32 reg;
116835a85ac6SBen Widawsky 
116935a85ac6SBen Widawsky 		slice--;
117035a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
117135a85ac6SBen Widawsky 			break;
117235a85ac6SBen Widawsky 
117335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
117435a85ac6SBen Widawsky 
117535a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
117635a85ac6SBen Widawsky 
117735a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1178e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1179e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1180e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1181e3689190SBen Widawsky 
118235a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
118335a85ac6SBen Widawsky 		POSTING_READ(reg);
1184e3689190SBen Widawsky 
1185cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1186e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1187e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1188e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
118935a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
119035a85ac6SBen Widawsky 		parity_event[5] = NULL;
1191e3689190SBen Widawsky 
11925bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1193e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1194e3689190SBen Widawsky 
119535a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
119635a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1197e3689190SBen Widawsky 
119835a85ac6SBen Widawsky 		kfree(parity_event[4]);
1199e3689190SBen Widawsky 		kfree(parity_event[3]);
1200e3689190SBen Widawsky 		kfree(parity_event[2]);
1201e3689190SBen Widawsky 		kfree(parity_event[1]);
1202e3689190SBen Widawsky 	}
1203e3689190SBen Widawsky 
120435a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
120535a85ac6SBen Widawsky 
120635a85ac6SBen Widawsky out:
120735a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
120835a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
120935a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
121035a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
121135a85ac6SBen Widawsky 
121235a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
121335a85ac6SBen Widawsky }
121435a85ac6SBen Widawsky 
121535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1216e3689190SBen Widawsky {
12172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1218e3689190SBen Widawsky 
1219040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1220e3689190SBen Widawsky 		return;
1221e3689190SBen Widawsky 
1222d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
122335a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1224d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1225e3689190SBen Widawsky 
122635a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
122735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
122835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
122935a85ac6SBen Widawsky 
123035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
123135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
123235a85ac6SBen Widawsky 
1233a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1234e3689190SBen Widawsky }
1235e3689190SBen Widawsky 
1236f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1237f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1238f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1239f1af8fc1SPaulo Zanoni {
1240f1af8fc1SPaulo Zanoni 	if (gt_iir &
1241f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1242f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1243f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1244f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1245f1af8fc1SPaulo Zanoni }
1246f1af8fc1SPaulo Zanoni 
1247e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1248e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1249e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1250e7b4c6b1SDaniel Vetter {
1251e7b4c6b1SDaniel Vetter 
1252cc609d5dSBen Widawsky 	if (gt_iir &
1253cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1254e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1255cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1256e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1257cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1258e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1259e7b4c6b1SDaniel Vetter 
1260cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1261cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1262cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
126358174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
126458174462SMika Kuoppala 				  gt_iir);
1265e7b4c6b1SDaniel Vetter 	}
1266e3689190SBen Widawsky 
126735a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
126835a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1269e7b4c6b1SDaniel Vetter }
1270e7b4c6b1SDaniel Vetter 
1271abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1272abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1273abd58f01SBen Widawsky 				       u32 master_ctl)
1274abd58f01SBen Widawsky {
1275abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1276abd58f01SBen Widawsky 	uint32_t tmp = 0;
1277abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1278abd58f01SBen Widawsky 
1279abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1280abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1281abd58f01SBen Widawsky 		if (tmp) {
1282abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1283abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1284abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1285abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1286abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1287abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1288abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1289abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1290abd58f01SBen Widawsky 		} else
1291abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1292abd58f01SBen Widawsky 	}
1293abd58f01SBen Widawsky 
129485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1295abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1296abd58f01SBen Widawsky 		if (tmp) {
1297abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1298abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1299abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1300abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
130185f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
130285f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
130385f9b5f9SZhao Yakui 				notify_ring(dev, &dev_priv->ring[VCS2]);
1304abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1305abd58f01SBen Widawsky 		} else
1306abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1307abd58f01SBen Widawsky 	}
1308abd58f01SBen Widawsky 
1309abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1310abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1311abd58f01SBen Widawsky 		if (tmp) {
1312abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1313abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1314abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1315abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1316abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1317abd58f01SBen Widawsky 		} else
1318abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1319abd58f01SBen Widawsky 	}
1320abd58f01SBen Widawsky 
1321abd58f01SBen Widawsky 	return ret;
1322abd58f01SBen Widawsky }
1323abd58f01SBen Widawsky 
1324b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1325b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1326b543fb04SEgbert Eich 
132710a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1328b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1329b543fb04SEgbert Eich 					 const u32 *hpd)
1330b543fb04SEgbert Eich {
13312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1332b543fb04SEgbert Eich 	int i;
133310a504deSDaniel Vetter 	bool storm_detected = false;
1334b543fb04SEgbert Eich 
133591d131d2SDaniel Vetter 	if (!hotplug_trigger)
133691d131d2SDaniel Vetter 		return;
133791d131d2SDaniel Vetter 
1338cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1339cc9bd499SImre Deak 			  hotplug_trigger);
1340cc9bd499SImre Deak 
1341b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1342b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1343821450c6SEgbert Eich 
13443ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
13453ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
13463ff04a16SDaniel Vetter 			/*
13473ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
13483ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
13493ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
13503ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
13513ff04a16SDaniel Vetter 			 */
13523ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1353cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1354cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1355b8f102e8SEgbert Eich 
13563ff04a16SDaniel Vetter 			continue;
13573ff04a16SDaniel Vetter 		}
13583ff04a16SDaniel Vetter 
1359b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1360b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1361b543fb04SEgbert Eich 			continue;
1362b543fb04SEgbert Eich 
1363bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1364b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1365b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1366b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1367b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1368b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1369b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1370b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1371b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1372142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1373b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
137410a504deSDaniel Vetter 			storm_detected = true;
1375b543fb04SEgbert Eich 		} else {
1376b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1377b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1378b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1379b543fb04SEgbert Eich 		}
1380b543fb04SEgbert Eich 	}
1381b543fb04SEgbert Eich 
138210a504deSDaniel Vetter 	if (storm_detected)
138310a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1384b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
13855876fa0dSDaniel Vetter 
1386645416f5SDaniel Vetter 	/*
1387645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1388645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1389645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1390645416f5SDaniel Vetter 	 * deadlock.
1391645416f5SDaniel Vetter 	 */
1392645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1393b543fb04SEgbert Eich }
1394b543fb04SEgbert Eich 
1395515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1396515ac2bbSDaniel Vetter {
13972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
139828c70f16SDaniel Vetter 
139928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1400515ac2bbSDaniel Vetter }
1401515ac2bbSDaniel Vetter 
1402ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1403ce99c256SDaniel Vetter {
14042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14059ee32feaSDaniel Vetter 
14069ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1407ce99c256SDaniel Vetter }
1408ce99c256SDaniel Vetter 
14098bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1410277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1411eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1412eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14138bc5e955SDaniel Vetter 					 uint32_t crc4)
14148bf1e9f1SShuang He {
14158bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14168bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14178bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1418ac2300d4SDamien Lespiau 	int head, tail;
1419b2c88f5bSDamien Lespiau 
1420d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1421d538bbdfSDamien Lespiau 
14220c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1423d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
14240c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
14250c912c79SDamien Lespiau 		return;
14260c912c79SDamien Lespiau 	}
14270c912c79SDamien Lespiau 
1428d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1429d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1430b2c88f5bSDamien Lespiau 
1431b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1432d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1433b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1434b2c88f5bSDamien Lespiau 		return;
1435b2c88f5bSDamien Lespiau 	}
1436b2c88f5bSDamien Lespiau 
1437b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14388bf1e9f1SShuang He 
14398bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1440eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1441eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1442eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1443eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1444eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1445b2c88f5bSDamien Lespiau 
1446b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1447d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1448d538bbdfSDamien Lespiau 
1449d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
145007144428SDamien Lespiau 
145107144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14528bf1e9f1SShuang He }
1453277de95eSDaniel Vetter #else
1454277de95eSDaniel Vetter static inline void
1455277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1456277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1457277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1458277de95eSDaniel Vetter 			     uint32_t crc4) {}
1459277de95eSDaniel Vetter #endif
1460eba94eb9SDaniel Vetter 
1461277de95eSDaniel Vetter 
1462277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14635a69b89fSDaniel Vetter {
14645a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14655a69b89fSDaniel Vetter 
1466277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14675a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
14685a69b89fSDaniel Vetter 				     0, 0, 0, 0);
14695a69b89fSDaniel Vetter }
14705a69b89fSDaniel Vetter 
1471277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1472eba94eb9SDaniel Vetter {
1473eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1474eba94eb9SDaniel Vetter 
1475277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1476eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1477eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1478eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1479eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
14808bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1481eba94eb9SDaniel Vetter }
14825b3a856bSDaniel Vetter 
1483277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14845b3a856bSDaniel Vetter {
14855b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14860b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14870b5c5ed0SDaniel Vetter 
14880b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
14890b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
14900b5c5ed0SDaniel Vetter 	else
14910b5c5ed0SDaniel Vetter 		res1 = 0;
14920b5c5ed0SDaniel Vetter 
14930b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14940b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
14950b5c5ed0SDaniel Vetter 	else
14960b5c5ed0SDaniel Vetter 		res2 = 0;
14975b3a856bSDaniel Vetter 
1498277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14990b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15000b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15010b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15020b5c5ed0SDaniel Vetter 				     res1, res2);
15035b3a856bSDaniel Vetter }
15048bf1e9f1SShuang He 
15051403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15061403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15071403c0d4SPaulo Zanoni  * the work queue. */
15081403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1509baf02a1fSBen Widawsky {
1510a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
151159cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1512a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1513a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
151459cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
15152adbee62SDaniel Vetter 
15162adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
151741a05a3aSDaniel Vetter 	}
1518baf02a1fSBen Widawsky 
15191403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
152012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
152112638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
152212638c57SBen Widawsky 
152312638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
152458174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
152558174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
152658174462SMika Kuoppala 					  pm_iir);
152712638c57SBen Widawsky 		}
152812638c57SBen Widawsky 	}
15291403c0d4SPaulo Zanoni }
1530baf02a1fSBen Widawsky 
1531c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15327e231dbeSJesse Barnes {
1533c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
153491d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
15357e231dbeSJesse Barnes 	int pipe;
15367e231dbeSJesse Barnes 
153758ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
15387e231dbeSJesse Barnes 	for_each_pipe(pipe) {
153991d181ddSImre Deak 		int reg;
1540bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
154191d181ddSImre Deak 
1542bbb5eebfSDaniel Vetter 		/*
1543bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1544bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1545bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1546bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1547bbb5eebfSDaniel Vetter 		 * handle.
1548bbb5eebfSDaniel Vetter 		 */
1549bbb5eebfSDaniel Vetter 		mask = 0;
1550bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1551bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1552bbb5eebfSDaniel Vetter 
1553bbb5eebfSDaniel Vetter 		switch (pipe) {
1554bbb5eebfSDaniel Vetter 		case PIPE_A:
1555bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1556bbb5eebfSDaniel Vetter 			break;
1557bbb5eebfSDaniel Vetter 		case PIPE_B:
1558bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1559bbb5eebfSDaniel Vetter 			break;
1560bbb5eebfSDaniel Vetter 		}
1561bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1562bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1563bbb5eebfSDaniel Vetter 
1564bbb5eebfSDaniel Vetter 		if (!mask)
156591d181ddSImre Deak 			continue;
156691d181ddSImre Deak 
156791d181ddSImre Deak 		reg = PIPESTAT(pipe);
1568bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1569bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
15707e231dbeSJesse Barnes 
15717e231dbeSJesse Barnes 		/*
15727e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15737e231dbeSJesse Barnes 		 */
157491d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
157591d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15767e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15777e231dbeSJesse Barnes 	}
157858ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15797e231dbeSJesse Barnes 
158031acc7f5SJesse Barnes 	for_each_pipe(pipe) {
15817b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
158231acc7f5SJesse Barnes 			drm_handle_vblank(dev, pipe);
158331acc7f5SJesse Barnes 
1584579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
158531acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
158631acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
158731acc7f5SJesse Barnes 		}
15884356d586SDaniel Vetter 
15894356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1590277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
15912d9d2b0bSVille Syrjälä 
15922d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
15932d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1594fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
159531acc7f5SJesse Barnes 	}
159631acc7f5SJesse Barnes 
1597c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1598c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1599c1874ed7SImre Deak }
1600c1874ed7SImre Deak 
160116c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
160216c6c56bSVille Syrjälä {
160316c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
160416c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
160516c6c56bSVille Syrjälä 
160616c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
160716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
160816c6c56bSVille Syrjälä 
160916c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
161016c6c56bSVille Syrjälä 	} else {
161116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
161216c6c56bSVille Syrjälä 
161316c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
161416c6c56bSVille Syrjälä 	}
161516c6c56bSVille Syrjälä 
161616c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
161716c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
161816c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
161916c6c56bSVille Syrjälä 
162016c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
162116c6c56bSVille Syrjälä 	/*
162216c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
162316c6c56bSVille Syrjälä 	 * may miss hotplug events.
162416c6c56bSVille Syrjälä 	 */
162516c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
162616c6c56bSVille Syrjälä }
162716c6c56bSVille Syrjälä 
1628c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1629c1874ed7SImre Deak {
1630c1874ed7SImre Deak 	struct drm_device *dev = (struct drm_device *) arg;
16312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1632c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1633c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1634c1874ed7SImre Deak 
1635c1874ed7SImre Deak 	while (true) {
1636c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1637c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1638c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1639c1874ed7SImre Deak 
1640c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1641c1874ed7SImre Deak 			goto out;
1642c1874ed7SImre Deak 
1643c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1644c1874ed7SImre Deak 
1645c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1646c1874ed7SImre Deak 
1647c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1648c1874ed7SImre Deak 
16497e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
165016c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
165116c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
16527e231dbeSJesse Barnes 
165360611c13SPaulo Zanoni 		if (pm_iir)
1654d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16557e231dbeSJesse Barnes 
16567e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
16577e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
16587e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
16597e231dbeSJesse Barnes 	}
16607e231dbeSJesse Barnes 
16617e231dbeSJesse Barnes out:
16627e231dbeSJesse Barnes 	return ret;
16637e231dbeSJesse Barnes }
16647e231dbeSJesse Barnes 
166523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1666776ad806SJesse Barnes {
16672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16689db4a9c7SJesse Barnes 	int pipe;
1669b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1670776ad806SJesse Barnes 
167110a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
167291d131d2SDaniel Vetter 
1673cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1674cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1675776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1676cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1677cfc33bf7SVille Syrjälä 				 port_name(port));
1678cfc33bf7SVille Syrjälä 	}
1679776ad806SJesse Barnes 
1680ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1681ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1682ce99c256SDaniel Vetter 
1683776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1684515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1685776ad806SJesse Barnes 
1686776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1687776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1688776ad806SJesse Barnes 
1689776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1690776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1691776ad806SJesse Barnes 
1692776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1693776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1694776ad806SJesse Barnes 
16959db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
16969db4a9c7SJesse Barnes 		for_each_pipe(pipe)
16979db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
16989db4a9c7SJesse Barnes 					 pipe_name(pipe),
16999db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1700776ad806SJesse Barnes 
1701776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1702776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1703776ad806SJesse Barnes 
1704776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1705776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1706776ad806SJesse Barnes 
1707776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17088664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17098664281bSPaulo Zanoni 							  false))
1710fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17118664281bSPaulo Zanoni 
17128664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17138664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17148664281bSPaulo Zanoni 							  false))
1715fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17168664281bSPaulo Zanoni }
17178664281bSPaulo Zanoni 
17188664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17198664281bSPaulo Zanoni {
17208664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17218664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17225a69b89fSDaniel Vetter 	enum pipe pipe;
17238664281bSPaulo Zanoni 
1724de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1725de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1726de032bf4SPaulo Zanoni 
17275a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
17285a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
17295a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
17305a69b89fSDaniel Vetter 								  false))
1731fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
17325a69b89fSDaniel Vetter 					  pipe_name(pipe));
17335a69b89fSDaniel Vetter 		}
17348664281bSPaulo Zanoni 
17355a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17365a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1737277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17385a69b89fSDaniel Vetter 			else
1739277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17405a69b89fSDaniel Vetter 		}
17415a69b89fSDaniel Vetter 	}
17428bf1e9f1SShuang He 
17438664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17448664281bSPaulo Zanoni }
17458664281bSPaulo Zanoni 
17468664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17478664281bSPaulo Zanoni {
17488664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17498664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17508664281bSPaulo Zanoni 
1751de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1752de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1753de032bf4SPaulo Zanoni 
17548664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17558664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17568664281bSPaulo Zanoni 							  false))
1757fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17588664281bSPaulo Zanoni 
17598664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17608664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17618664281bSPaulo Zanoni 							  false))
1762fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17638664281bSPaulo Zanoni 
17648664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17658664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
17668664281bSPaulo Zanoni 							  false))
1767fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
17688664281bSPaulo Zanoni 
17698664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1770776ad806SJesse Barnes }
1771776ad806SJesse Barnes 
177223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
177323e81d69SAdam Jackson {
17742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
177523e81d69SAdam Jackson 	int pipe;
1776b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
177723e81d69SAdam Jackson 
177810a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
177991d131d2SDaniel Vetter 
1780cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1781cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
178223e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1783cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1784cfc33bf7SVille Syrjälä 				 port_name(port));
1785cfc33bf7SVille Syrjälä 	}
178623e81d69SAdam Jackson 
178723e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1788ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
178923e81d69SAdam Jackson 
179023e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1791515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
179223e81d69SAdam Jackson 
179323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
179423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
179523e81d69SAdam Jackson 
179623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
179723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
179823e81d69SAdam Jackson 
179923e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
180023e81d69SAdam Jackson 		for_each_pipe(pipe)
180123e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
180223e81d69SAdam Jackson 					 pipe_name(pipe),
180323e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18048664281bSPaulo Zanoni 
18058664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18068664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
180723e81d69SAdam Jackson }
180823e81d69SAdam Jackson 
1809c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1810c008bc6eSPaulo Zanoni {
1811c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
181240da17c2SDaniel Vetter 	enum pipe pipe;
1813c008bc6eSPaulo Zanoni 
1814c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1815c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1816c008bc6eSPaulo Zanoni 
1817c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1818c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1819c008bc6eSPaulo Zanoni 
1820c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1821c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1822c008bc6eSPaulo Zanoni 
182340da17c2SDaniel Vetter 	for_each_pipe(pipe) {
182440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
182540da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1826c008bc6eSPaulo Zanoni 
182740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
182840da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1829fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
183040da17c2SDaniel Vetter 					  pipe_name(pipe));
1831c008bc6eSPaulo Zanoni 
183240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
183340da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18345b3a856bSDaniel Vetter 
183540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
183640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
183740da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
183840da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1839c008bc6eSPaulo Zanoni 		}
1840c008bc6eSPaulo Zanoni 	}
1841c008bc6eSPaulo Zanoni 
1842c008bc6eSPaulo Zanoni 	/* check event from PCH */
1843c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1844c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1845c008bc6eSPaulo Zanoni 
1846c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1847c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1848c008bc6eSPaulo Zanoni 		else
1849c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1850c008bc6eSPaulo Zanoni 
1851c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1852c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1853c008bc6eSPaulo Zanoni 	}
1854c008bc6eSPaulo Zanoni 
1855c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1856c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1857c008bc6eSPaulo Zanoni }
1858c008bc6eSPaulo Zanoni 
18599719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18609719fb98SPaulo Zanoni {
18619719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
186207d27e20SDamien Lespiau 	enum pipe pipe;
18639719fb98SPaulo Zanoni 
18649719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18659719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18669719fb98SPaulo Zanoni 
18679719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18689719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18699719fb98SPaulo Zanoni 
18709719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18719719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18729719fb98SPaulo Zanoni 
187307d27e20SDamien Lespiau 	for_each_pipe(pipe) {
187407d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
187507d27e20SDamien Lespiau 			drm_handle_vblank(dev, pipe);
187640da17c2SDaniel Vetter 
187740da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
187807d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
187907d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
188007d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
18819719fb98SPaulo Zanoni 		}
18829719fb98SPaulo Zanoni 	}
18839719fb98SPaulo Zanoni 
18849719fb98SPaulo Zanoni 	/* check event from PCH */
18859719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
18869719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
18879719fb98SPaulo Zanoni 
18889719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
18899719fb98SPaulo Zanoni 
18909719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
18919719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
18929719fb98SPaulo Zanoni 	}
18939719fb98SPaulo Zanoni }
18949719fb98SPaulo Zanoni 
1895f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1896b1f14ad0SJesse Barnes {
1897b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
18982d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1899f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
19000e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1901b1f14ad0SJesse Barnes 
19028664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
19038664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1904907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
19058664281bSPaulo Zanoni 
1906b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1907b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1908b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
190923a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19100e43406bSChris Wilson 
191144498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
191244498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
191344498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
191444498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
191544498aeaSPaulo Zanoni 	 * due to its back queue). */
1916ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
191744498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
191844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
191944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1920ab5c608bSBen Widawsky 	}
192144498aeaSPaulo Zanoni 
19220e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19230e43406bSChris Wilson 	if (gt_iir) {
1924d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19250e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1926d8fc8a47SPaulo Zanoni 		else
1927d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19280e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
19290e43406bSChris Wilson 		ret = IRQ_HANDLED;
19300e43406bSChris Wilson 	}
1931b1f14ad0SJesse Barnes 
1932b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19330e43406bSChris Wilson 	if (de_iir) {
1934f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19359719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1936f1af8fc1SPaulo Zanoni 		else
1937f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19380e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
19390e43406bSChris Wilson 		ret = IRQ_HANDLED;
19400e43406bSChris Wilson 	}
19410e43406bSChris Wilson 
1942f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1943f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19440e43406bSChris Wilson 		if (pm_iir) {
1945d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1946b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19470e43406bSChris Wilson 			ret = IRQ_HANDLED;
19480e43406bSChris Wilson 		}
1949f1af8fc1SPaulo Zanoni 	}
1950b1f14ad0SJesse Barnes 
1951b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1952b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1953ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
195444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
195544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1956ab5c608bSBen Widawsky 	}
1957b1f14ad0SJesse Barnes 
1958b1f14ad0SJesse Barnes 	return ret;
1959b1f14ad0SJesse Barnes }
1960b1f14ad0SJesse Barnes 
1961abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1962abd58f01SBen Widawsky {
1963abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1964abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1965abd58f01SBen Widawsky 	u32 master_ctl;
1966abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1967abd58f01SBen Widawsky 	uint32_t tmp = 0;
1968c42664ccSDaniel Vetter 	enum pipe pipe;
1969abd58f01SBen Widawsky 
1970abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
1971abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1972abd58f01SBen Widawsky 	if (!master_ctl)
1973abd58f01SBen Widawsky 		return IRQ_NONE;
1974abd58f01SBen Widawsky 
1975abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
1976abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1977abd58f01SBen Widawsky 
1978abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1979abd58f01SBen Widawsky 
1980abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
1981abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
1982abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
1983abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
1984abd58f01SBen Widawsky 		else if (tmp)
1985abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
1986abd58f01SBen Widawsky 		else
1987abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1988abd58f01SBen Widawsky 
1989abd58f01SBen Widawsky 		if (tmp) {
1990abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1991abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1992abd58f01SBen Widawsky 		}
1993abd58f01SBen Widawsky 	}
1994abd58f01SBen Widawsky 
19956d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
19966d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
19976d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
19986d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
19996d766f02SDaniel Vetter 		else if (tmp)
20006d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
20016d766f02SDaniel Vetter 		else
20026d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20036d766f02SDaniel Vetter 
20046d766f02SDaniel Vetter 		if (tmp) {
20056d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20066d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
20076d766f02SDaniel Vetter 		}
20086d766f02SDaniel Vetter 	}
20096d766f02SDaniel Vetter 
2010abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2011abd58f01SBen Widawsky 		uint32_t pipe_iir;
2012abd58f01SBen Widawsky 
2013c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2014c42664ccSDaniel Vetter 			continue;
2015c42664ccSDaniel Vetter 
2016abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2017abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
2018abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
2019abd58f01SBen Widawsky 
2020d0e1f1cbSDamien Lespiau 		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2021abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2022abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2023abd58f01SBen Widawsky 		}
2024abd58f01SBen Widawsky 
20250fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
20260fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
20270fbe7870SDaniel Vetter 
202838d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
202938d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
203038d83c96SDaniel Vetter 								  false))
2031fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
203238d83c96SDaniel Vetter 					  pipe_name(pipe));
203338d83c96SDaniel Vetter 		}
203438d83c96SDaniel Vetter 
203530100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
203630100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
203730100f2bSDaniel Vetter 				  pipe_name(pipe),
203830100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
203930100f2bSDaniel Vetter 		}
2040abd58f01SBen Widawsky 
2041abd58f01SBen Widawsky 		if (pipe_iir) {
2042abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2043abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2044c42664ccSDaniel Vetter 		} else
2045abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2046abd58f01SBen Widawsky 	}
2047abd58f01SBen Widawsky 
204892d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
204992d03a80SDaniel Vetter 		/*
205092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
205192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
205292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
205392d03a80SDaniel Vetter 		 */
205492d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
205592d03a80SDaniel Vetter 
205692d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
205792d03a80SDaniel Vetter 
205892d03a80SDaniel Vetter 		if (pch_iir) {
205992d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
206092d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
206192d03a80SDaniel Vetter 		}
206292d03a80SDaniel Vetter 	}
206392d03a80SDaniel Vetter 
2064abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2065abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2066abd58f01SBen Widawsky 
2067abd58f01SBen Widawsky 	return ret;
2068abd58f01SBen Widawsky }
2069abd58f01SBen Widawsky 
207017e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
207117e1df07SDaniel Vetter 			       bool reset_completed)
207217e1df07SDaniel Vetter {
207317e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
207417e1df07SDaniel Vetter 	int i;
207517e1df07SDaniel Vetter 
207617e1df07SDaniel Vetter 	/*
207717e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
207817e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
207917e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
208017e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
208117e1df07SDaniel Vetter 	 */
208217e1df07SDaniel Vetter 
208317e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
208417e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
208517e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
208617e1df07SDaniel Vetter 
208717e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
208817e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
208917e1df07SDaniel Vetter 
209017e1df07SDaniel Vetter 	/*
209117e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
209217e1df07SDaniel Vetter 	 * reset state is cleared.
209317e1df07SDaniel Vetter 	 */
209417e1df07SDaniel Vetter 	if (reset_completed)
209517e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
209617e1df07SDaniel Vetter }
209717e1df07SDaniel Vetter 
20988a905236SJesse Barnes /**
20998a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
21008a905236SJesse Barnes  * @work: work struct
21018a905236SJesse Barnes  *
21028a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21038a905236SJesse Barnes  * was detected.
21048a905236SJesse Barnes  */
21058a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
21068a905236SJesse Barnes {
21071f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
21081f83fee0SDaniel Vetter 						    work);
21092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
21102d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
21118a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2112cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2113cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2114cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
211517e1df07SDaniel Vetter 	int ret;
21168a905236SJesse Barnes 
21175bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
21188a905236SJesse Barnes 
21197db0ba24SDaniel Vetter 	/*
21207db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
21217db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
21227db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
21237db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
21247db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
21257db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
21267db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
21277db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
21287db0ba24SDaniel Vetter 	 */
21297db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
213044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
21315bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
21327db0ba24SDaniel Vetter 				   reset_event);
21331f83fee0SDaniel Vetter 
213417e1df07SDaniel Vetter 		/*
2135f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2136f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2137f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2138f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2139f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2140f454c694SImre Deak 		 */
2141f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2142f454c694SImre Deak 		/*
214317e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
214417e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
214517e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
214617e1df07SDaniel Vetter 		 * deadlocks with the reset work.
214717e1df07SDaniel Vetter 		 */
2148f69061beSDaniel Vetter 		ret = i915_reset(dev);
2149f69061beSDaniel Vetter 
215017e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
215117e1df07SDaniel Vetter 
2152f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2153f454c694SImre Deak 
2154f69061beSDaniel Vetter 		if (ret == 0) {
2155f69061beSDaniel Vetter 			/*
2156f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2157f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2158f69061beSDaniel Vetter 			 * complete.
2159f69061beSDaniel Vetter 			 *
2160f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2161f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2162f69061beSDaniel Vetter 			 * updates before
2163f69061beSDaniel Vetter 			 * the counter increment.
2164f69061beSDaniel Vetter 			 */
2165f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2166f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2167f69061beSDaniel Vetter 
21685bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2169f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
21701f83fee0SDaniel Vetter 		} else {
21712ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2172f316a42cSBen Gamari 		}
21731f83fee0SDaniel Vetter 
217417e1df07SDaniel Vetter 		/*
217517e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
217617e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
217717e1df07SDaniel Vetter 		 */
217817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2179f316a42cSBen Gamari 	}
21808a905236SJesse Barnes }
21818a905236SJesse Barnes 
218235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2183c0e09200SDave Airlie {
21848a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2185bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
218663eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2187050ee91fSBen Widawsky 	int pipe, i;
218863eeaf38SJesse Barnes 
218935aed2e6SChris Wilson 	if (!eir)
219035aed2e6SChris Wilson 		return;
219163eeaf38SJesse Barnes 
2192a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
21938a905236SJesse Barnes 
2194bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2195bd9854f9SBen Widawsky 
21968a905236SJesse Barnes 	if (IS_G4X(dev)) {
21978a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
21988a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
21998a905236SJesse Barnes 
2200a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2201a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2202050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2203050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2204a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2205a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22068a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22073143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22088a905236SJesse Barnes 		}
22098a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22108a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2211a70491ccSJoe Perches 			pr_err("page table error\n");
2212a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22138a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22143143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
22158a905236SJesse Barnes 		}
22168a905236SJesse Barnes 	}
22178a905236SJesse Barnes 
2218a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
221963eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
222063eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2221a70491ccSJoe Perches 			pr_err("page table error\n");
2222a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
222363eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22243143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
222563eeaf38SJesse Barnes 		}
22268a905236SJesse Barnes 	}
22278a905236SJesse Barnes 
222863eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2229a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
22309db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2231a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
22329db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
223363eeaf38SJesse Barnes 		/* pipestat has already been acked */
223463eeaf38SJesse Barnes 	}
223563eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2236a70491ccSJoe Perches 		pr_err("instruction error\n");
2237a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2238050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2239050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2240a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
224163eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
224263eeaf38SJesse Barnes 
2243a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2244a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2245a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
224663eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22473143a2bfSChris Wilson 			POSTING_READ(IPEIR);
224863eeaf38SJesse Barnes 		} else {
224963eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
225063eeaf38SJesse Barnes 
2251a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2252a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2253a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2254a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
225563eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22563143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
225763eeaf38SJesse Barnes 		}
225863eeaf38SJesse Barnes 	}
225963eeaf38SJesse Barnes 
226063eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
22613143a2bfSChris Wilson 	POSTING_READ(EIR);
226263eeaf38SJesse Barnes 	eir = I915_READ(EIR);
226363eeaf38SJesse Barnes 	if (eir) {
226463eeaf38SJesse Barnes 		/*
226563eeaf38SJesse Barnes 		 * some errors might have become stuck,
226663eeaf38SJesse Barnes 		 * mask them.
226763eeaf38SJesse Barnes 		 */
226863eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
226963eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
227063eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
227163eeaf38SJesse Barnes 	}
227235aed2e6SChris Wilson }
227335aed2e6SChris Wilson 
227435aed2e6SChris Wilson /**
227535aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
227635aed2e6SChris Wilson  * @dev: drm device
227735aed2e6SChris Wilson  *
227835aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
227935aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
228035aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
228135aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
228235aed2e6SChris Wilson  * of a ring dump etc.).
228335aed2e6SChris Wilson  */
228458174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
228558174462SMika Kuoppala 		       const char *fmt, ...)
228635aed2e6SChris Wilson {
228735aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
228858174462SMika Kuoppala 	va_list args;
228958174462SMika Kuoppala 	char error_msg[80];
229035aed2e6SChris Wilson 
229158174462SMika Kuoppala 	va_start(args, fmt);
229258174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
229358174462SMika Kuoppala 	va_end(args);
229458174462SMika Kuoppala 
229558174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
229635aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
22978a905236SJesse Barnes 
2298ba1234d1SBen Gamari 	if (wedged) {
2299f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2300f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2301ba1234d1SBen Gamari 
230211ed50ecSBen Gamari 		/*
230317e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
230417e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
230517e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
230617e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
230717e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
230817e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
230917e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
231017e1df07SDaniel Vetter 		 *
231117e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
231217e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
231317e1df07SDaniel Vetter 		 * counter atomic_t.
231411ed50ecSBen Gamari 		 */
231517e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
231611ed50ecSBen Gamari 	}
231711ed50ecSBen Gamari 
2318122f46baSDaniel Vetter 	/*
2319122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2320122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2321122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2322122f46baSDaniel Vetter 	 * code will deadlock.
2323122f46baSDaniel Vetter 	 */
2324122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
23258a905236SJesse Barnes }
23268a905236SJesse Barnes 
232721ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
23284e5359cdSSimon Farnsworth {
23292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
23304e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
23314e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
233205394f39SChris Wilson 	struct drm_i915_gem_object *obj;
23334e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
23344e5359cdSSimon Farnsworth 	unsigned long flags;
23354e5359cdSSimon Farnsworth 	bool stall_detected;
23364e5359cdSSimon Farnsworth 
23374e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
23384e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
23394e5359cdSSimon Farnsworth 		return;
23404e5359cdSSimon Farnsworth 
23414e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
23424e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
23434e5359cdSSimon Farnsworth 
2344e7d841caSChris Wilson 	if (work == NULL ||
2345e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2346e7d841caSChris Wilson 	    !work->enable_stall_check) {
23474e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
23484e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
23494e5359cdSSimon Farnsworth 		return;
23504e5359cdSSimon Farnsworth 	}
23514e5359cdSSimon Farnsworth 
23524e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
235305394f39SChris Wilson 	obj = work->pending_flip_obj;
2354a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
23559db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2356446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2357f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
23584e5359cdSSimon Farnsworth 	} else {
23599db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2360f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2361f4510a27SMatt Roper 							crtc->y * crtc->primary->fb->pitches[0] +
2362f4510a27SMatt Roper 							crtc->x * crtc->primary->fb->bits_per_pixel/8);
23634e5359cdSSimon Farnsworth 	}
23644e5359cdSSimon Farnsworth 
23654e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
23664e5359cdSSimon Farnsworth 
23674e5359cdSSimon Farnsworth 	if (stall_detected) {
23684e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
23694e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
23704e5359cdSSimon Farnsworth 	}
23714e5359cdSSimon Farnsworth }
23724e5359cdSSimon Farnsworth 
237342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
237442f52ef8SKeith Packard  * we use as a pipe index
237542f52ef8SKeith Packard  */
2376f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
23770a3e67a4SJesse Barnes {
23782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2379e9d21d7fSKeith Packard 	unsigned long irqflags;
238071e0ffa5SJesse Barnes 
23815eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
238271e0ffa5SJesse Barnes 		return -EINVAL;
23830a3e67a4SJesse Barnes 
23841ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2385f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
23867c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2387755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
23880a3e67a4SJesse Barnes 	else
23897c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2390755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
23918692d00eSChris Wilson 
23928692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
23933d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
23946b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
23951ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23968692d00eSChris Wilson 
23970a3e67a4SJesse Barnes 	return 0;
23980a3e67a4SJesse Barnes }
23990a3e67a4SJesse Barnes 
2400f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2401f796cf8fSJesse Barnes {
24022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2403f796cf8fSJesse Barnes 	unsigned long irqflags;
2404b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
240540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2406f796cf8fSJesse Barnes 
2407f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2408f796cf8fSJesse Barnes 		return -EINVAL;
2409f796cf8fSJesse Barnes 
2410f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2411b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2412b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2413b1f14ad0SJesse Barnes 
2414b1f14ad0SJesse Barnes 	return 0;
2415b1f14ad0SJesse Barnes }
2416b1f14ad0SJesse Barnes 
24177e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24187e231dbeSJesse Barnes {
24192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24207e231dbeSJesse Barnes 	unsigned long irqflags;
24217e231dbeSJesse Barnes 
24227e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
24237e231dbeSJesse Barnes 		return -EINVAL;
24247e231dbeSJesse Barnes 
24257e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
242631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2427755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24287e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24297e231dbeSJesse Barnes 
24307e231dbeSJesse Barnes 	return 0;
24317e231dbeSJesse Barnes }
24327e231dbeSJesse Barnes 
2433abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2434abd58f01SBen Widawsky {
2435abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2436abd58f01SBen Widawsky 	unsigned long irqflags;
2437abd58f01SBen Widawsky 
2438abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2439abd58f01SBen Widawsky 		return -EINVAL;
2440abd58f01SBen Widawsky 
2441abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24427167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24437167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2444abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2445abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2446abd58f01SBen Widawsky 	return 0;
2447abd58f01SBen Widawsky }
2448abd58f01SBen Widawsky 
244942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
245042f52ef8SKeith Packard  * we use as a pipe index
245142f52ef8SKeith Packard  */
2452f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24530a3e67a4SJesse Barnes {
24542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2455e9d21d7fSKeith Packard 	unsigned long irqflags;
24560a3e67a4SJesse Barnes 
24571ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24583d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24596b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
24608692d00eSChris Wilson 
24617c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2462755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2463755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24641ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24650a3e67a4SJesse Barnes }
24660a3e67a4SJesse Barnes 
2467f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2468f796cf8fSJesse Barnes {
24692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2470f796cf8fSJesse Barnes 	unsigned long irqflags;
2471b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
247240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2473f796cf8fSJesse Barnes 
2474f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2475b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2476b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2477b1f14ad0SJesse Barnes }
2478b1f14ad0SJesse Barnes 
24797e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24807e231dbeSJesse Barnes {
24812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24827e231dbeSJesse Barnes 	unsigned long irqflags;
24837e231dbeSJesse Barnes 
24847e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
248531acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2486755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24877e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24887e231dbeSJesse Barnes }
24897e231dbeSJesse Barnes 
2490abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2491abd58f01SBen Widawsky {
2492abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2493abd58f01SBen Widawsky 	unsigned long irqflags;
2494abd58f01SBen Widawsky 
2495abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2496abd58f01SBen Widawsky 		return;
2497abd58f01SBen Widawsky 
2498abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24997167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
25007167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2501abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2502abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2503abd58f01SBen Widawsky }
2504abd58f01SBen Widawsky 
2505893eead0SChris Wilson static u32
2506893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2507852835f3SZou Nan hai {
2508893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2509893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2510893eead0SChris Wilson }
2511893eead0SChris Wilson 
25129107e9d2SChris Wilson static bool
25139107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2514893eead0SChris Wilson {
25159107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
25169107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2517f65d9421SBen Gamari }
2518f65d9421SBen Gamari 
2519a028c4b0SDaniel Vetter static bool
2520a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2521a028c4b0SDaniel Vetter {
2522a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2523a028c4b0SDaniel Vetter 		/*
2524a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2525a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2526a028c4b0SDaniel Vetter 		 * we merge that code.
2527a028c4b0SDaniel Vetter 		 */
2528a028c4b0SDaniel Vetter 		return false;
2529a028c4b0SDaniel Vetter 	} else {
2530a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2531a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2532a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2533a028c4b0SDaniel Vetter 	}
2534a028c4b0SDaniel Vetter }
2535a028c4b0SDaniel Vetter 
25366274f212SChris Wilson static struct intel_ring_buffer *
2537921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2538921d42eaSDaniel Vetter {
2539921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2540921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2541921d42eaSDaniel Vetter 	int i;
2542921d42eaSDaniel Vetter 
2543921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2544921d42eaSDaniel Vetter 		/*
2545921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2546921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2547921d42eaSDaniel Vetter 		 * we merge that code.
2548921d42eaSDaniel Vetter 		 */
2549921d42eaSDaniel Vetter 		return NULL;
2550921d42eaSDaniel Vetter 	} else {
2551921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2552921d42eaSDaniel Vetter 
2553921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2554921d42eaSDaniel Vetter 			if(ring == signaller)
2555921d42eaSDaniel Vetter 				continue;
2556921d42eaSDaniel Vetter 
2557921d42eaSDaniel Vetter 			if (sync_bits ==
2558921d42eaSDaniel Vetter 			    signaller->semaphore_register[ring->id])
2559921d42eaSDaniel Vetter 				return signaller;
2560921d42eaSDaniel Vetter 		}
2561921d42eaSDaniel Vetter 	}
2562921d42eaSDaniel Vetter 
2563921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2564921d42eaSDaniel Vetter 		  ring->id, ipehr);
2565921d42eaSDaniel Vetter 
2566921d42eaSDaniel Vetter 	return NULL;
2567921d42eaSDaniel Vetter }
2568921d42eaSDaniel Vetter 
25696274f212SChris Wilson static struct intel_ring_buffer *
25706274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2571a24a11e6SChris Wilson {
2572a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
257388fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
257488fe429dSDaniel Vetter 	int i;
2575a24a11e6SChris Wilson 
2576a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2577a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
25786274f212SChris Wilson 		return NULL;
2579a24a11e6SChris Wilson 
258088fe429dSDaniel Vetter 	/*
258188fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
258288fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
258388fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
258488fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
258588fe429dSDaniel Vetter 	 * ringbuffer itself.
2586a24a11e6SChris Wilson 	 */
258788fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
258888fe429dSDaniel Vetter 
258988fe429dSDaniel Vetter 	for (i = 4; i; --i) {
259088fe429dSDaniel Vetter 		/*
259188fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
259288fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
259388fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
259488fe429dSDaniel Vetter 		 */
259588fe429dSDaniel Vetter 		head &= ring->size - 1;
259688fe429dSDaniel Vetter 
259788fe429dSDaniel Vetter 		/* This here seems to blow up */
259888fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2599a24a11e6SChris Wilson 		if (cmd == ipehr)
2600a24a11e6SChris Wilson 			break;
2601a24a11e6SChris Wilson 
260288fe429dSDaniel Vetter 		head -= 4;
260388fe429dSDaniel Vetter 	}
2604a24a11e6SChris Wilson 
260588fe429dSDaniel Vetter 	if (!i)
260688fe429dSDaniel Vetter 		return NULL;
260788fe429dSDaniel Vetter 
260888fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2609921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2610a24a11e6SChris Wilson }
2611a24a11e6SChris Wilson 
26126274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
26136274f212SChris Wilson {
26146274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
26156274f212SChris Wilson 	struct intel_ring_buffer *signaller;
26166274f212SChris Wilson 	u32 seqno, ctl;
26176274f212SChris Wilson 
26186274f212SChris Wilson 	ring->hangcheck.deadlock = true;
26196274f212SChris Wilson 
26206274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
26216274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
26226274f212SChris Wilson 		return -1;
26236274f212SChris Wilson 
26246274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
26256274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
26266274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
26276274f212SChris Wilson 		return -1;
26286274f212SChris Wilson 
26296274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
26306274f212SChris Wilson }
26316274f212SChris Wilson 
26326274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26336274f212SChris Wilson {
26346274f212SChris Wilson 	struct intel_ring_buffer *ring;
26356274f212SChris Wilson 	int i;
26366274f212SChris Wilson 
26376274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26386274f212SChris Wilson 		ring->hangcheck.deadlock = false;
26396274f212SChris Wilson }
26406274f212SChris Wilson 
2641ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
264250877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
26431ec14ad3SChris Wilson {
26441ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26451ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26469107e9d2SChris Wilson 	u32 tmp;
26479107e9d2SChris Wilson 
26486274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2649f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
26506274f212SChris Wilson 
26519107e9d2SChris Wilson 	if (IS_GEN2(dev))
2652f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26539107e9d2SChris Wilson 
26549107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26559107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26569107e9d2SChris Wilson 	 * and break the hang. This should work on
26579107e9d2SChris Wilson 	 * all but the second generation chipsets.
26589107e9d2SChris Wilson 	 */
26599107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26601ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
266158174462SMika Kuoppala 		i915_handle_error(dev, false,
266258174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26631ec14ad3SChris Wilson 				  ring->name);
26641ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2665f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26661ec14ad3SChris Wilson 	}
2667a24a11e6SChris Wilson 
26686274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26696274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26706274f212SChris Wilson 		default:
2671f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26726274f212SChris Wilson 		case 1:
267358174462SMika Kuoppala 			i915_handle_error(dev, false,
267458174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2675a24a11e6SChris Wilson 					  ring->name);
2676a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2677f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
26786274f212SChris Wilson 		case 0:
2679f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
26806274f212SChris Wilson 		}
26819107e9d2SChris Wilson 	}
26829107e9d2SChris Wilson 
2683f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2684a24a11e6SChris Wilson }
2685d1e61e7fSChris Wilson 
2686f65d9421SBen Gamari /**
2687f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
268805407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
268905407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
269005407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
269105407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
269205407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2693f65d9421SBen Gamari  */
2694a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2695f65d9421SBen Gamari {
2696f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
26972d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2698b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2699b4519513SChris Wilson 	int i;
270005407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
27019107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
27029107e9d2SChris Wilson #define BUSY 1
27039107e9d2SChris Wilson #define KICK 5
27049107e9d2SChris Wilson #define HUNG 20
2705893eead0SChris Wilson 
2706d330a953SJani Nikula 	if (!i915.enable_hangcheck)
27073e0dc6b0SBen Widawsky 		return;
27083e0dc6b0SBen Widawsky 
2709b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
271050877445SChris Wilson 		u64 acthd;
271150877445SChris Wilson 		u32 seqno;
27129107e9d2SChris Wilson 		bool busy = true;
2713b4519513SChris Wilson 
27146274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27156274f212SChris Wilson 
271605407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
271705407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
271805407ff8SMika Kuoppala 
271905407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
27209107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2721da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2722da661464SMika Kuoppala 
27239107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27249107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2725094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2726f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27279107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27289107e9d2SChris Wilson 								  ring->name);
2729f4adcd24SDaniel Vetter 						else
2730f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2731f4adcd24SDaniel Vetter 								 ring->name);
27329107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2733094f9a54SChris Wilson 					}
2734094f9a54SChris Wilson 					/* Safeguard against driver failure */
2735094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27369107e9d2SChris Wilson 				} else
27379107e9d2SChris Wilson 					busy = false;
273805407ff8SMika Kuoppala 			} else {
27396274f212SChris Wilson 				/* We always increment the hangcheck score
27406274f212SChris Wilson 				 * if the ring is busy and still processing
27416274f212SChris Wilson 				 * the same request, so that no single request
27426274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27436274f212SChris Wilson 				 * batches). The only time we do not increment
27446274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27456274f212SChris Wilson 				 * ring is in a legitimate wait for another
27466274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27476274f212SChris Wilson 				 * victim and we want to be sure we catch the
27486274f212SChris Wilson 				 * right culprit. Then every time we do kick
27496274f212SChris Wilson 				 * the ring, add a small increment to the
27506274f212SChris Wilson 				 * score so that we can catch a batch that is
27516274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27526274f212SChris Wilson 				 * for stalling the machine.
27539107e9d2SChris Wilson 				 */
2754ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2755ad8beaeaSMika Kuoppala 								    acthd);
2756ad8beaeaSMika Kuoppala 
2757ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2758da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2759f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
27606274f212SChris Wilson 					break;
2761f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2762ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27636274f212SChris Wilson 					break;
2764f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2765ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27666274f212SChris Wilson 					break;
2767f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2768ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27696274f212SChris Wilson 					stuck[i] = true;
27706274f212SChris Wilson 					break;
27716274f212SChris Wilson 				}
277205407ff8SMika Kuoppala 			}
27739107e9d2SChris Wilson 		} else {
2774da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2775da661464SMika Kuoppala 
27769107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
27779107e9d2SChris Wilson 			 * attempts across multiple batches.
27789107e9d2SChris Wilson 			 */
27799107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
27809107e9d2SChris Wilson 				ring->hangcheck.score--;
2781cbb465e7SChris Wilson 		}
2782f65d9421SBen Gamari 
278305407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
278405407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
27859107e9d2SChris Wilson 		busy_count += busy;
278605407ff8SMika Kuoppala 	}
278705407ff8SMika Kuoppala 
278805407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2789b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2790b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
279105407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2792a43adf07SChris Wilson 				 ring->name);
2793a43adf07SChris Wilson 			rings_hung++;
279405407ff8SMika Kuoppala 		}
279505407ff8SMika Kuoppala 	}
279605407ff8SMika Kuoppala 
279705407ff8SMika Kuoppala 	if (rings_hung)
279858174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
279905407ff8SMika Kuoppala 
280005407ff8SMika Kuoppala 	if (busy_count)
280105407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
280205407ff8SMika Kuoppala 		 * being added */
280310cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
280410cd45b6SMika Kuoppala }
280510cd45b6SMika Kuoppala 
280610cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
280710cd45b6SMika Kuoppala {
280810cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2809d330a953SJani Nikula 	if (!i915.enable_hangcheck)
281010cd45b6SMika Kuoppala 		return;
281110cd45b6SMika Kuoppala 
281299584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
281310cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2814f65d9421SBen Gamari }
2815f65d9421SBen Gamari 
28161c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
281791738a95SPaulo Zanoni {
281891738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
281991738a95SPaulo Zanoni 
282091738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
282191738a95SPaulo Zanoni 		return;
282291738a95SPaulo Zanoni 
2823f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2824105b122eSPaulo Zanoni 
2825105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2826105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2827622364b6SPaulo Zanoni }
2828105b122eSPaulo Zanoni 
282991738a95SPaulo Zanoni /*
2830622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2831622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2832622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2833622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2834622364b6SPaulo Zanoni  *
2835622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
283691738a95SPaulo Zanoni  */
2837622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2838622364b6SPaulo Zanoni {
2839622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2840622364b6SPaulo Zanoni 
2841622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2842622364b6SPaulo Zanoni 		return;
2843622364b6SPaulo Zanoni 
2844622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
284591738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
284691738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
284791738a95SPaulo Zanoni }
284891738a95SPaulo Zanoni 
28497c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
2850d18ea1b5SDaniel Vetter {
2851d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2852d18ea1b5SDaniel Vetter 
2853f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2854a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2855f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2856d18ea1b5SDaniel Vetter }
2857d18ea1b5SDaniel Vetter 
2858c0e09200SDave Airlie /* drm_dma.h hooks
2859c0e09200SDave Airlie */
2860be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
2861036a4a7dSZhenyu Wang {
28622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2863036a4a7dSZhenyu Wang 
28640c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
2865bdfcdb63SDaniel Vetter 
2866f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
2867c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
2868c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2869036a4a7dSZhenyu Wang 
28707c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
2871c650156aSZhenyu Wang 
28721c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
28737d99163dSBen Widawsky }
28747d99163dSBen Widawsky 
2875be30b29fSPaulo Zanoni static void ironlake_irq_preinstall(struct drm_device *dev)
2876be30b29fSPaulo Zanoni {
2877be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
28787d99163dSBen Widawsky }
28797d99163dSBen Widawsky 
28807e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
28817e231dbeSJesse Barnes {
28822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28837e231dbeSJesse Barnes 	int pipe;
28847e231dbeSJesse Barnes 
28857e231dbeSJesse Barnes 	/* VLV magic */
28867e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
28877e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
28887e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
28897e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
28907e231dbeSJesse Barnes 
28917e231dbeSJesse Barnes 	/* and GT */
28927e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
28937e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2894d18ea1b5SDaniel Vetter 
28957c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
28967e231dbeSJesse Barnes 
28977e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
28987e231dbeSJesse Barnes 
28997e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
29007e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
29017e231dbeSJesse Barnes 	for_each_pipe(pipe)
29027e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
29037e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29047e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
29057e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
29067e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
29077e231dbeSJesse Barnes }
29087e231dbeSJesse Barnes 
2909823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
2910abd58f01SBen Widawsky {
2911abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2912abd58f01SBen Widawsky 	int pipe;
2913abd58f01SBen Widawsky 
2914abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2915abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2916abd58f01SBen Widawsky 
2917f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 0);
2918f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 1);
2919f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 2);
2920f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 3);
2921abd58f01SBen Widawsky 
2922823f6b38SPaulo Zanoni 	for_each_pipe(pipe)
2923f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2924abd58f01SBen Widawsky 
2925f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
2926f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
2927f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
2928abd58f01SBen Widawsky 
29291c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
2930abd58f01SBen Widawsky }
2931abd58f01SBen Widawsky 
2932823f6b38SPaulo Zanoni static void gen8_irq_preinstall(struct drm_device *dev)
2933823f6b38SPaulo Zanoni {
2934823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
2935abd58f01SBen Widawsky }
2936abd58f01SBen Widawsky 
293782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
293882a28bcfSDaniel Vetter {
29392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
294082a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
294182a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2942fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
294382a28bcfSDaniel Vetter 
294482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2945fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
294682a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2947cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2948fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
294982a28bcfSDaniel Vetter 	} else {
2950fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
295182a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2952cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2953fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
295482a28bcfSDaniel Vetter 	}
295582a28bcfSDaniel Vetter 
2956fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
295782a28bcfSDaniel Vetter 
29587fe0b973SKeith Packard 	/*
29597fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29607fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
29617fe0b973SKeith Packard 	 *
29627fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
29637fe0b973SKeith Packard 	 */
29647fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
29657fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
29667fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
29677fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
29687fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
29697fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
29707fe0b973SKeith Packard }
29717fe0b973SKeith Packard 
2972d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2973d46da437SPaulo Zanoni {
29742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
297582a28bcfSDaniel Vetter 	u32 mask;
2976d46da437SPaulo Zanoni 
2977692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2978692a04cfSDaniel Vetter 		return;
2979692a04cfSDaniel Vetter 
2980105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
29815c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
2982105b122eSPaulo Zanoni 	else
29835c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
29848664281bSPaulo Zanoni 
2985337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
2986d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2987d46da437SPaulo Zanoni }
2988d46da437SPaulo Zanoni 
29890a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
29900a9a8c91SDaniel Vetter {
29910a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
29920a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
29930a9a8c91SDaniel Vetter 
29940a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
29950a9a8c91SDaniel Vetter 
29960a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2997040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
29980a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
299935a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
300035a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
30010a9a8c91SDaniel Vetter 	}
30020a9a8c91SDaniel Vetter 
30030a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
30040a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
30050a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
30060a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
30070a9a8c91SDaniel Vetter 	} else {
30080a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
30090a9a8c91SDaniel Vetter 	}
30100a9a8c91SDaniel Vetter 
301135079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
30120a9a8c91SDaniel Vetter 
30130a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3014a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
30150a9a8c91SDaniel Vetter 
30160a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
30170a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
30180a9a8c91SDaniel Vetter 
3019605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
302035079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
30210a9a8c91SDaniel Vetter 	}
30220a9a8c91SDaniel Vetter }
30230a9a8c91SDaniel Vetter 
3024f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3025036a4a7dSZhenyu Wang {
30264bc9d430SDaniel Vetter 	unsigned long irqflags;
30272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30288e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
30298e76f8dcSPaulo Zanoni 
30308e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
30318e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
30328e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
30338e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
30345c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
30358e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
30365c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
30378e76f8dcSPaulo Zanoni 	} else {
30388e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3039ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
30405b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
30415b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
30425b3a856bSDaniel Vetter 				DE_POISON);
30435c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
30445c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
30458e76f8dcSPaulo Zanoni 	}
3046036a4a7dSZhenyu Wang 
30471ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3048036a4a7dSZhenyu Wang 
30490c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
30500c841212SPaulo Zanoni 
3051622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3052622364b6SPaulo Zanoni 
305335079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3054036a4a7dSZhenyu Wang 
30550a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3056036a4a7dSZhenyu Wang 
3057d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
30587fe0b973SKeith Packard 
3059f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
30606005ce42SDaniel Vetter 		/* Enable PCU event interrupts
30616005ce42SDaniel Vetter 		 *
30626005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
30634bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
30644bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
30654bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3066f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
30674bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3068f97108d1SJesse Barnes 	}
3069f97108d1SJesse Barnes 
3070036a4a7dSZhenyu Wang 	return 0;
3071036a4a7dSZhenyu Wang }
3072036a4a7dSZhenyu Wang 
3073f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3074f8b79e58SImre Deak {
3075f8b79e58SImre Deak 	u32 pipestat_mask;
3076f8b79e58SImre Deak 	u32 iir_mask;
3077f8b79e58SImre Deak 
3078f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3079f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3080f8b79e58SImre Deak 
3081f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3082f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3083f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3084f8b79e58SImre Deak 
3085f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3086f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3087f8b79e58SImre Deak 
3088f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3089f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3090f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3091f8b79e58SImre Deak 
3092f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3093f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3094f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3095f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3096f8b79e58SImre Deak 
3097f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3098f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3099f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3100f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3101f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3102f8b79e58SImre Deak }
3103f8b79e58SImre Deak 
3104f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3105f8b79e58SImre Deak {
3106f8b79e58SImre Deak 	u32 pipestat_mask;
3107f8b79e58SImre Deak 	u32 iir_mask;
3108f8b79e58SImre Deak 
3109f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3110f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
31116c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3112f8b79e58SImre Deak 
3113f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3114f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3115f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3116f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3117f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3118f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3119f8b79e58SImre Deak 
3120f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3121f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3122f8b79e58SImre Deak 
3123f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3124f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3125f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3126f8b79e58SImre Deak 
3127f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3128f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3129f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3130f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3131f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3132f8b79e58SImre Deak }
3133f8b79e58SImre Deak 
3134f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3135f8b79e58SImre Deak {
3136f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3137f8b79e58SImre Deak 
3138f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3139f8b79e58SImre Deak 		return;
3140f8b79e58SImre Deak 
3141f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3142f8b79e58SImre Deak 
3143f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3144f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3145f8b79e58SImre Deak }
3146f8b79e58SImre Deak 
3147f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3148f8b79e58SImre Deak {
3149f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3150f8b79e58SImre Deak 
3151f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3152f8b79e58SImre Deak 		return;
3153f8b79e58SImre Deak 
3154f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3155f8b79e58SImre Deak 
3156f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3157f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3158f8b79e58SImre Deak }
3159f8b79e58SImre Deak 
31607e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
31617e231dbeSJesse Barnes {
31622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3163b79480baSDaniel Vetter 	unsigned long irqflags;
31647e231dbeSJesse Barnes 
3165f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
31667e231dbeSJesse Barnes 
316720afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
316820afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
316920afbda2SDaniel Vetter 
31707e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3171f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
31727e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31737e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
31747e231dbeSJesse Barnes 
3175b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3176b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3177b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3178f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3179f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3180b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
318131acc7f5SJesse Barnes 
31827e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31837e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31847e231dbeSJesse Barnes 
31850a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
31867e231dbeSJesse Barnes 
31877e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
31887e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
31897e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31907e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
31917e231dbeSJesse Barnes #endif
31927e231dbeSJesse Barnes 
31937e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
319420afbda2SDaniel Vetter 
319520afbda2SDaniel Vetter 	return 0;
319620afbda2SDaniel Vetter }
319720afbda2SDaniel Vetter 
3198abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3199abd58f01SBen Widawsky {
3200abd58f01SBen Widawsky 	int i;
3201abd58f01SBen Widawsky 
3202abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3203abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3204abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3205abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3206abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3207abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3208abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3209abd58f01SBen Widawsky 		0,
3210abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3211abd58f01SBen Widawsky 		};
3212abd58f01SBen Widawsky 
3213337ba017SPaulo Zanoni 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
321435079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3215abd58f01SBen Widawsky }
3216abd58f01SBen Widawsky 
3217abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3218abd58f01SBen Widawsky {
3219abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
3220d0e1f1cbSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
32210fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
322230100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
32235c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
32245c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3225abd58f01SBen Widawsky 	int pipe;
322613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
322713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
322813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3229abd58f01SBen Widawsky 
3230337ba017SPaulo Zanoni 	for_each_pipe(pipe)
323135079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
323235079899SPaulo Zanoni 				  de_pipe_enables);
3233abd58f01SBen Widawsky 
323435079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3235abd58f01SBen Widawsky }
3236abd58f01SBen Widawsky 
3237abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3238abd58f01SBen Widawsky {
3239abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3240abd58f01SBen Widawsky 
3241622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3242622364b6SPaulo Zanoni 
3243abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3244abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3245abd58f01SBen Widawsky 
3246abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3247abd58f01SBen Widawsky 
3248abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3249abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3250abd58f01SBen Widawsky 
3251abd58f01SBen Widawsky 	return 0;
3252abd58f01SBen Widawsky }
3253abd58f01SBen Widawsky 
3254abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3255abd58f01SBen Widawsky {
3256abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3257abd58f01SBen Widawsky 
3258abd58f01SBen Widawsky 	if (!dev_priv)
3259abd58f01SBen Widawsky 		return;
3260abd58f01SBen Widawsky 
3261d4eb6b10SPaulo Zanoni 	intel_hpd_irq_uninstall(dev_priv);
3262abd58f01SBen Widawsky 
3263823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3264abd58f01SBen Widawsky }
3265abd58f01SBen Widawsky 
32667e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
32677e231dbeSJesse Barnes {
32682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3269f8b79e58SImre Deak 	unsigned long irqflags;
32707e231dbeSJesse Barnes 	int pipe;
32717e231dbeSJesse Barnes 
32727e231dbeSJesse Barnes 	if (!dev_priv)
32737e231dbeSJesse Barnes 		return;
32747e231dbeSJesse Barnes 
3275843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3276843d0e7dSImre Deak 
32773ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3278ac4c16c5SEgbert Eich 
32797e231dbeSJesse Barnes 	for_each_pipe(pipe)
32807e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
32817e231dbeSJesse Barnes 
32827e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
32837e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
32847e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3285f8b79e58SImre Deak 
3286f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3287f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3288f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3289f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3290f8b79e58SImre Deak 
3291f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3292f8b79e58SImre Deak 
32937e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
32947e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
32957e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
32967e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
32977e231dbeSJesse Barnes }
32987e231dbeSJesse Barnes 
3299f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3300036a4a7dSZhenyu Wang {
33012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33024697995bSJesse Barnes 
33034697995bSJesse Barnes 	if (!dev_priv)
33044697995bSJesse Barnes 		return;
33054697995bSJesse Barnes 
33063ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3307ac4c16c5SEgbert Eich 
3308be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3309036a4a7dSZhenyu Wang }
3310036a4a7dSZhenyu Wang 
3311c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3312c2798b19SChris Wilson {
33132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3314c2798b19SChris Wilson 	int pipe;
3315c2798b19SChris Wilson 
3316c2798b19SChris Wilson 	for_each_pipe(pipe)
3317c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3318c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3319c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3320c2798b19SChris Wilson 	POSTING_READ16(IER);
3321c2798b19SChris Wilson }
3322c2798b19SChris Wilson 
3323c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3324c2798b19SChris Wilson {
33252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3326379ef82dSDaniel Vetter 	unsigned long irqflags;
3327c2798b19SChris Wilson 
3328c2798b19SChris Wilson 	I915_WRITE16(EMR,
3329c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3330c2798b19SChris Wilson 
3331c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3332c2798b19SChris Wilson 	dev_priv->irq_mask =
3333c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3334c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3335c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3336c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3337c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3338c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3339c2798b19SChris Wilson 
3340c2798b19SChris Wilson 	I915_WRITE16(IER,
3341c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3342c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3343c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3344c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3345c2798b19SChris Wilson 	POSTING_READ16(IER);
3346c2798b19SChris Wilson 
3347379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3348379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3349379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3350755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3351755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3352379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3353379ef82dSDaniel Vetter 
3354c2798b19SChris Wilson 	return 0;
3355c2798b19SChris Wilson }
3356c2798b19SChris Wilson 
335790a72f87SVille Syrjälä /*
335890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
335990a72f87SVille Syrjälä  */
336090a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
33611f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
336290a72f87SVille Syrjälä {
33632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33641f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
336590a72f87SVille Syrjälä 
336690a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
336790a72f87SVille Syrjälä 		return false;
336890a72f87SVille Syrjälä 
336990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
337090a72f87SVille Syrjälä 		return false;
337190a72f87SVille Syrjälä 
33721f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
337390a72f87SVille Syrjälä 
337490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
337590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
337690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
337790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
337890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
337990a72f87SVille Syrjälä 	 */
338090a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
338190a72f87SVille Syrjälä 		return false;
338290a72f87SVille Syrjälä 
338390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
338490a72f87SVille Syrjälä 
338590a72f87SVille Syrjälä 	return true;
338690a72f87SVille Syrjälä }
338790a72f87SVille Syrjälä 
3388ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3389c2798b19SChris Wilson {
3390c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
33912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3392c2798b19SChris Wilson 	u16 iir, new_iir;
3393c2798b19SChris Wilson 	u32 pipe_stats[2];
3394c2798b19SChris Wilson 	unsigned long irqflags;
3395c2798b19SChris Wilson 	int pipe;
3396c2798b19SChris Wilson 	u16 flip_mask =
3397c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3398c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3399c2798b19SChris Wilson 
3400c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3401c2798b19SChris Wilson 	if (iir == 0)
3402c2798b19SChris Wilson 		return IRQ_NONE;
3403c2798b19SChris Wilson 
3404c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3405c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3406c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3407c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3408c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3409c2798b19SChris Wilson 		 */
3410c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3411c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
341258174462SMika Kuoppala 			i915_handle_error(dev, false,
341358174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
341458174462SMika Kuoppala 					  iir);
3415c2798b19SChris Wilson 
3416c2798b19SChris Wilson 		for_each_pipe(pipe) {
3417c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3418c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3419c2798b19SChris Wilson 
3420c2798b19SChris Wilson 			/*
3421c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3422c2798b19SChris Wilson 			 */
34232d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3424c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3425c2798b19SChris Wilson 		}
3426c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3427c2798b19SChris Wilson 
3428c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3429c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3430c2798b19SChris Wilson 
3431d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3432c2798b19SChris Wilson 
3433c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3434c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3435c2798b19SChris Wilson 
34364356d586SDaniel Vetter 		for_each_pipe(pipe) {
34371f1c2e24SVille Syrjälä 			int plane = pipe;
34383a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
34391f1c2e24SVille Syrjälä 				plane = !plane;
34401f1c2e24SVille Syrjälä 
34414356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
34421f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
34431f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3444c2798b19SChris Wilson 
34454356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3446277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
34472d9d2b0bSVille Syrjälä 
34482d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
34492d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3450fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
34514356d586SDaniel Vetter 		}
3452c2798b19SChris Wilson 
3453c2798b19SChris Wilson 		iir = new_iir;
3454c2798b19SChris Wilson 	}
3455c2798b19SChris Wilson 
3456c2798b19SChris Wilson 	return IRQ_HANDLED;
3457c2798b19SChris Wilson }
3458c2798b19SChris Wilson 
3459c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3460c2798b19SChris Wilson {
34612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3462c2798b19SChris Wilson 	int pipe;
3463c2798b19SChris Wilson 
3464c2798b19SChris Wilson 	for_each_pipe(pipe) {
3465c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3466c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3467c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3468c2798b19SChris Wilson 	}
3469c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3470c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3471c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3472c2798b19SChris Wilson }
3473c2798b19SChris Wilson 
3474a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3475a266c7d5SChris Wilson {
34762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3477a266c7d5SChris Wilson 	int pipe;
3478a266c7d5SChris Wilson 
3479a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3480a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3481a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3482a266c7d5SChris Wilson 	}
3483a266c7d5SChris Wilson 
348400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3485a266c7d5SChris Wilson 	for_each_pipe(pipe)
3486a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3487a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3488a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3489a266c7d5SChris Wilson 	POSTING_READ(IER);
3490a266c7d5SChris Wilson }
3491a266c7d5SChris Wilson 
3492a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3493a266c7d5SChris Wilson {
34942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
349538bde180SChris Wilson 	u32 enable_mask;
3496379ef82dSDaniel Vetter 	unsigned long irqflags;
3497a266c7d5SChris Wilson 
349838bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
349938bde180SChris Wilson 
350038bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
350138bde180SChris Wilson 	dev_priv->irq_mask =
350238bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
350338bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
350438bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
350538bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
350638bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
350738bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
350838bde180SChris Wilson 
350938bde180SChris Wilson 	enable_mask =
351038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
351138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
351238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
351338bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
351438bde180SChris Wilson 		I915_USER_INTERRUPT;
351538bde180SChris Wilson 
3516a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
351720afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
351820afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
351920afbda2SDaniel Vetter 
3520a266c7d5SChris Wilson 		/* Enable in IER... */
3521a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3522a266c7d5SChris Wilson 		/* and unmask in IMR */
3523a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3524a266c7d5SChris Wilson 	}
3525a266c7d5SChris Wilson 
3526a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3527a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3528a266c7d5SChris Wilson 	POSTING_READ(IER);
3529a266c7d5SChris Wilson 
3530f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
353120afbda2SDaniel Vetter 
3532379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3533379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3534379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3535755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3536755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3537379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3538379ef82dSDaniel Vetter 
353920afbda2SDaniel Vetter 	return 0;
354020afbda2SDaniel Vetter }
354120afbda2SDaniel Vetter 
354290a72f87SVille Syrjälä /*
354390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
354490a72f87SVille Syrjälä  */
354590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
354690a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
354790a72f87SVille Syrjälä {
35482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
354990a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
355090a72f87SVille Syrjälä 
355190a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
355290a72f87SVille Syrjälä 		return false;
355390a72f87SVille Syrjälä 
355490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
355590a72f87SVille Syrjälä 		return false;
355690a72f87SVille Syrjälä 
355790a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
355890a72f87SVille Syrjälä 
355990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
356090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
356190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
356290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
356390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
356490a72f87SVille Syrjälä 	 */
356590a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
356690a72f87SVille Syrjälä 		return false;
356790a72f87SVille Syrjälä 
356890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
356990a72f87SVille Syrjälä 
357090a72f87SVille Syrjälä 	return true;
357190a72f87SVille Syrjälä }
357290a72f87SVille Syrjälä 
3573ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3574a266c7d5SChris Wilson {
3575a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
35762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35778291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3578a266c7d5SChris Wilson 	unsigned long irqflags;
357938bde180SChris Wilson 	u32 flip_mask =
358038bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
358138bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
358238bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3583a266c7d5SChris Wilson 
3584a266c7d5SChris Wilson 	iir = I915_READ(IIR);
358538bde180SChris Wilson 	do {
358638bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
35878291ee90SChris Wilson 		bool blc_event = false;
3588a266c7d5SChris Wilson 
3589a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3590a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3591a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3592a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3593a266c7d5SChris Wilson 		 */
3594a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3595a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
359658174462SMika Kuoppala 			i915_handle_error(dev, false,
359758174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
359858174462SMika Kuoppala 					  iir);
3599a266c7d5SChris Wilson 
3600a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3601a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3602a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3603a266c7d5SChris Wilson 
360438bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3605a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3606a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
360738bde180SChris Wilson 				irq_received = true;
3608a266c7d5SChris Wilson 			}
3609a266c7d5SChris Wilson 		}
3610a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3611a266c7d5SChris Wilson 
3612a266c7d5SChris Wilson 		if (!irq_received)
3613a266c7d5SChris Wilson 			break;
3614a266c7d5SChris Wilson 
3615a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
361616c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
361716c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
361816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3619a266c7d5SChris Wilson 
362038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3621a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3622a266c7d5SChris Wilson 
3623a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3624a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3625a266c7d5SChris Wilson 
3626a266c7d5SChris Wilson 		for_each_pipe(pipe) {
362738bde180SChris Wilson 			int plane = pipe;
36283a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
362938bde180SChris Wilson 				plane = !plane;
36305e2032d4SVille Syrjälä 
363190a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
363290a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
363390a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3634a266c7d5SChris Wilson 
3635a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3636a266c7d5SChris Wilson 				blc_event = true;
36374356d586SDaniel Vetter 
36384356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3639277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
36402d9d2b0bSVille Syrjälä 
36412d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
36422d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3643fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3644a266c7d5SChris Wilson 		}
3645a266c7d5SChris Wilson 
3646a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3647a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3648a266c7d5SChris Wilson 
3649a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3650a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3651a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3652a266c7d5SChris Wilson 		 * we would never get another interrupt.
3653a266c7d5SChris Wilson 		 *
3654a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3655a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3656a266c7d5SChris Wilson 		 * another one.
3657a266c7d5SChris Wilson 		 *
3658a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3659a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3660a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3661a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3662a266c7d5SChris Wilson 		 * stray interrupts.
3663a266c7d5SChris Wilson 		 */
366438bde180SChris Wilson 		ret = IRQ_HANDLED;
3665a266c7d5SChris Wilson 		iir = new_iir;
366638bde180SChris Wilson 	} while (iir & ~flip_mask);
3667a266c7d5SChris Wilson 
3668d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
36698291ee90SChris Wilson 
3670a266c7d5SChris Wilson 	return ret;
3671a266c7d5SChris Wilson }
3672a266c7d5SChris Wilson 
3673a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3674a266c7d5SChris Wilson {
36752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3676a266c7d5SChris Wilson 	int pipe;
3677a266c7d5SChris Wilson 
36783ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3679ac4c16c5SEgbert Eich 
3680a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3681a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3682a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3683a266c7d5SChris Wilson 	}
3684a266c7d5SChris Wilson 
368500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
368655b39755SChris Wilson 	for_each_pipe(pipe) {
368755b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3688a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
368955b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
369055b39755SChris Wilson 	}
3691a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3692a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3693a266c7d5SChris Wilson 
3694a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3695a266c7d5SChris Wilson }
3696a266c7d5SChris Wilson 
3697a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3698a266c7d5SChris Wilson {
36992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3700a266c7d5SChris Wilson 	int pipe;
3701a266c7d5SChris Wilson 
3702a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3703a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3704a266c7d5SChris Wilson 
3705a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3706a266c7d5SChris Wilson 	for_each_pipe(pipe)
3707a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3708a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3709a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3710a266c7d5SChris Wilson 	POSTING_READ(IER);
3711a266c7d5SChris Wilson }
3712a266c7d5SChris Wilson 
3713a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3714a266c7d5SChris Wilson {
37152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3716bbba0a97SChris Wilson 	u32 enable_mask;
3717a266c7d5SChris Wilson 	u32 error_mask;
3718b79480baSDaniel Vetter 	unsigned long irqflags;
3719a266c7d5SChris Wilson 
3720a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3721bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3722adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3723bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3724bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3725bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3726bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3727bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3728bbba0a97SChris Wilson 
3729bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
373021ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
373121ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3732bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3733bbba0a97SChris Wilson 
3734bbba0a97SChris Wilson 	if (IS_G4X(dev))
3735bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3736a266c7d5SChris Wilson 
3737b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3738b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3739b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3740755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3741755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3742755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3743b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3744a266c7d5SChris Wilson 
3745a266c7d5SChris Wilson 	/*
3746a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3747a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3748a266c7d5SChris Wilson 	 */
3749a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3750a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3751a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3752a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3753a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3754a266c7d5SChris Wilson 	} else {
3755a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3756a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3757a266c7d5SChris Wilson 	}
3758a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3759a266c7d5SChris Wilson 
3760a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3761a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3762a266c7d5SChris Wilson 	POSTING_READ(IER);
3763a266c7d5SChris Wilson 
376420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
376520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
376620afbda2SDaniel Vetter 
3767f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
376820afbda2SDaniel Vetter 
376920afbda2SDaniel Vetter 	return 0;
377020afbda2SDaniel Vetter }
377120afbda2SDaniel Vetter 
3772bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
377320afbda2SDaniel Vetter {
37742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3775e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3776cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
377720afbda2SDaniel Vetter 	u32 hotplug_en;
377820afbda2SDaniel Vetter 
3779b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3780b5ea2d56SDaniel Vetter 
3781bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3782bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3783bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3784adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3785e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3786cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3787cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3788cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3789a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3790a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3791a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3792a266c7d5SChris Wilson 		*/
3793a266c7d5SChris Wilson 		if (IS_G4X(dev))
3794a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
379585fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3796a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3797a266c7d5SChris Wilson 
3798a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3799a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3800a266c7d5SChris Wilson 	}
3801bac56d5bSEgbert Eich }
3802a266c7d5SChris Wilson 
3803ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3804a266c7d5SChris Wilson {
3805a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
38062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3807a266c7d5SChris Wilson 	u32 iir, new_iir;
3808a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3809a266c7d5SChris Wilson 	unsigned long irqflags;
3810a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
381121ad8330SVille Syrjälä 	u32 flip_mask =
381221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
381321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3814a266c7d5SChris Wilson 
3815a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3816a266c7d5SChris Wilson 
3817a266c7d5SChris Wilson 	for (;;) {
3818501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
38192c8ba29fSChris Wilson 		bool blc_event = false;
38202c8ba29fSChris Wilson 
3821a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3822a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3823a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3824a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3825a266c7d5SChris Wilson 		 */
3826a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3827a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
382858174462SMika Kuoppala 			i915_handle_error(dev, false,
382958174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
383058174462SMika Kuoppala 					  iir);
3831a266c7d5SChris Wilson 
3832a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3833a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3834a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3835a266c7d5SChris Wilson 
3836a266c7d5SChris Wilson 			/*
3837a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3838a266c7d5SChris Wilson 			 */
3839a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3840a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3841501e01d7SVille Syrjälä 				irq_received = true;
3842a266c7d5SChris Wilson 			}
3843a266c7d5SChris Wilson 		}
3844a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3845a266c7d5SChris Wilson 
3846a266c7d5SChris Wilson 		if (!irq_received)
3847a266c7d5SChris Wilson 			break;
3848a266c7d5SChris Wilson 
3849a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3850a266c7d5SChris Wilson 
3851a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
385216c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
385316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3854a266c7d5SChris Wilson 
385521ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3856a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3857a266c7d5SChris Wilson 
3858a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3859a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3860a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3861a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3862a266c7d5SChris Wilson 
3863a266c7d5SChris Wilson 		for_each_pipe(pipe) {
38642c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
386590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
386690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3867a266c7d5SChris Wilson 
3868a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3869a266c7d5SChris Wilson 				blc_event = true;
38704356d586SDaniel Vetter 
38714356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3872277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3873a266c7d5SChris Wilson 
38742d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
38752d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3876fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
38772d9d2b0bSVille Syrjälä 		}
3878a266c7d5SChris Wilson 
3879a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3880a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3881a266c7d5SChris Wilson 
3882515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3883515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3884515ac2bbSDaniel Vetter 
3885a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3886a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3887a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3888a266c7d5SChris Wilson 		 * we would never get another interrupt.
3889a266c7d5SChris Wilson 		 *
3890a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3891a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3892a266c7d5SChris Wilson 		 * another one.
3893a266c7d5SChris Wilson 		 *
3894a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3895a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3896a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3897a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3898a266c7d5SChris Wilson 		 * stray interrupts.
3899a266c7d5SChris Wilson 		 */
3900a266c7d5SChris Wilson 		iir = new_iir;
3901a266c7d5SChris Wilson 	}
3902a266c7d5SChris Wilson 
3903d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39042c8ba29fSChris Wilson 
3905a266c7d5SChris Wilson 	return ret;
3906a266c7d5SChris Wilson }
3907a266c7d5SChris Wilson 
3908a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3909a266c7d5SChris Wilson {
39102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3911a266c7d5SChris Wilson 	int pipe;
3912a266c7d5SChris Wilson 
3913a266c7d5SChris Wilson 	if (!dev_priv)
3914a266c7d5SChris Wilson 		return;
3915a266c7d5SChris Wilson 
39163ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3917ac4c16c5SEgbert Eich 
3918a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3919a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3920a266c7d5SChris Wilson 
3921a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3922a266c7d5SChris Wilson 	for_each_pipe(pipe)
3923a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3924a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3925a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3926a266c7d5SChris Wilson 
3927a266c7d5SChris Wilson 	for_each_pipe(pipe)
3928a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3929a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3930a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3931a266c7d5SChris Wilson }
3932a266c7d5SChris Wilson 
39333ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
3934ac4c16c5SEgbert Eich {
39352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
3936ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3937ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3938ac4c16c5SEgbert Eich 	unsigned long irqflags;
3939ac4c16c5SEgbert Eich 	int i;
3940ac4c16c5SEgbert Eich 
3941ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3942ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3943ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3944ac4c16c5SEgbert Eich 
3945ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3946ac4c16c5SEgbert Eich 			continue;
3947ac4c16c5SEgbert Eich 
3948ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3949ac4c16c5SEgbert Eich 
3950ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3951ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3952ac4c16c5SEgbert Eich 
3953ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3954ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3955ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3956ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3957ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3958ac4c16c5SEgbert Eich 				if (!connector->polled)
3959ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3960ac4c16c5SEgbert Eich 			}
3961ac4c16c5SEgbert Eich 		}
3962ac4c16c5SEgbert Eich 	}
3963ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3964ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3965ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3966ac4c16c5SEgbert Eich }
3967ac4c16c5SEgbert Eich 
3968f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3969f71d4af4SJesse Barnes {
39708b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
39718b2e326dSChris Wilson 
39728b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
397399584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3974c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3975a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
39768b2e326dSChris Wilson 
3977a6706b45SDeepak S 	/* Let's track the enabled rps events */
3978a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
3979a6706b45SDeepak S 
398099584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
398199584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
398261bac78eSDaniel Vetter 		    (unsigned long) dev);
39833ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
3984ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
398561bac78eSDaniel Vetter 
398697a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
39879ee32feaSDaniel Vetter 
39884cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
39894cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
39904cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
39914cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3992f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3993f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3994391f75e2SVille Syrjälä 	} else {
3995391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
3996391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3997f71d4af4SJesse Barnes 	}
3998f71d4af4SJesse Barnes 
3999c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4000f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4001f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4002c2baf4b7SVille Syrjälä 	}
4003f71d4af4SJesse Barnes 
40047e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
40057e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
40067e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
40077e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
40087e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
40097e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
40107e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4011fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4012abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4013abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4014abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4015abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4016abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4017abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4018abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4019abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4020f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4021f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4022f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4023f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4024f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4025f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4026f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
402782a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4028f71d4af4SJesse Barnes 	} else {
4029c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4030c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4031c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4032c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4033c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4034a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4035a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4036a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4037a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4038a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
403920afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4040c2798b19SChris Wilson 		} else {
4041a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4042a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4043a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4044a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4045bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4046c2798b19SChris Wilson 		}
4047f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4048f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4049f71d4af4SJesse Barnes 	}
4050f71d4af4SJesse Barnes }
405120afbda2SDaniel Vetter 
405220afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
405320afbda2SDaniel Vetter {
405420afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4055821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4056821450c6SEgbert Eich 	struct drm_connector *connector;
4057b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4058821450c6SEgbert Eich 	int i;
405920afbda2SDaniel Vetter 
4060821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4061821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4062821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4063821450c6SEgbert Eich 	}
4064821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4065821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4066821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4067821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4068821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4069821450c6SEgbert Eich 	}
4070b5ea2d56SDaniel Vetter 
4071b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4072b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4073b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
407420afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
407520afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4076b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
407720afbda2SDaniel Vetter }
4078c67a470bSPaulo Zanoni 
40795d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
4080730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4081c67a470bSPaulo Zanoni {
4082c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4083c67a470bSPaulo Zanoni 
4084730488b2SPaulo Zanoni 	dev->driver->irq_uninstall(dev);
40855d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4086c67a470bSPaulo Zanoni }
4087c67a470bSPaulo Zanoni 
40885d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
4089730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4090c67a470bSPaulo Zanoni {
4091c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4092c67a470bSPaulo Zanoni 
40935d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4094730488b2SPaulo Zanoni 	dev->driver->irq_preinstall(dev);
4095730488b2SPaulo Zanoni 	dev->driver->irq_postinstall(dev);
4096c67a470bSPaulo Zanoni }
4097