1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 935c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 945c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 955c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 965c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 975c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 985c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1005c502442SPaulo Zanoni } while (0) 1015c502442SPaulo Zanoni 102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 103a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1045c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 105a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1065c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1075c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1085c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1095c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 110a9d356a6SPaulo Zanoni } while (0) 111a9d356a6SPaulo Zanoni 112337ba017SPaulo Zanoni /* 113337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 114337ba017SPaulo Zanoni */ 115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 116337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 117337ba017SPaulo Zanoni if (val) { \ 118337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 119337ba017SPaulo Zanoni (reg), val); \ 120337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 121337ba017SPaulo Zanoni POSTING_READ(reg); \ 122337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 123337ba017SPaulo Zanoni POSTING_READ(reg); \ 124337ba017SPaulo Zanoni } \ 125337ba017SPaulo Zanoni } while (0) 126337ba017SPaulo Zanoni 12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 128337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12935079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1307d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1317d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13235079899SPaulo Zanoni } while (0) 13335079899SPaulo Zanoni 13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 135337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 13635079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1377d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1387d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 13935079899SPaulo Zanoni } while (0) 14035079899SPaulo Zanoni 141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 142c9a9a268SImre Deak 143036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 14447339cd9SDaniel Vetter void 1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 146036a4a7dSZhenyu Wang { 1474bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1484bc9d430SDaniel Vetter 1499df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 150c67a470bSPaulo Zanoni return; 151c67a470bSPaulo Zanoni 1521ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1531ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1541ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1553143a2bfSChris Wilson POSTING_READ(DEIMR); 156036a4a7dSZhenyu Wang } 157036a4a7dSZhenyu Wang } 158036a4a7dSZhenyu Wang 15947339cd9SDaniel Vetter void 1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 161036a4a7dSZhenyu Wang { 1624bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1634bc9d430SDaniel Vetter 16406ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 165c67a470bSPaulo Zanoni return; 166c67a470bSPaulo Zanoni 1671ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1681ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1691ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1703143a2bfSChris Wilson POSTING_READ(DEIMR); 171036a4a7dSZhenyu Wang } 172036a4a7dSZhenyu Wang } 173036a4a7dSZhenyu Wang 17443eaea13SPaulo Zanoni /** 17543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 17643eaea13SPaulo Zanoni * @dev_priv: driver private 17743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 17843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 17943eaea13SPaulo Zanoni */ 18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18143eaea13SPaulo Zanoni uint32_t interrupt_mask, 18243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18343eaea13SPaulo Zanoni { 18443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 18543eaea13SPaulo Zanoni 1869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 187c67a470bSPaulo Zanoni return; 188c67a470bSPaulo Zanoni 18943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 19243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 19343eaea13SPaulo Zanoni } 19443eaea13SPaulo Zanoni 195480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19643eaea13SPaulo Zanoni { 19743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 19843eaea13SPaulo Zanoni } 19943eaea13SPaulo Zanoni 200480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20143eaea13SPaulo Zanoni { 20243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 20343eaea13SPaulo Zanoni } 20443eaea13SPaulo Zanoni 205b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 206b900b949SImre Deak { 207b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 208b900b949SImre Deak } 209b900b949SImre Deak 210a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 211a72fbc3aSImre Deak { 212a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 213a72fbc3aSImre Deak } 214a72fbc3aSImre Deak 215b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 216b900b949SImre Deak { 217b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 218b900b949SImre Deak } 219b900b949SImre Deak 220edbfdb45SPaulo Zanoni /** 221edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 222edbfdb45SPaulo Zanoni * @dev_priv: driver private 223edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 224edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 225edbfdb45SPaulo Zanoni */ 226edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 227edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 228edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 229edbfdb45SPaulo Zanoni { 230605cd25bSPaulo Zanoni uint32_t new_val; 231edbfdb45SPaulo Zanoni 232edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 233edbfdb45SPaulo Zanoni 234605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 235f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 236f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 237f52ecbcfSPaulo Zanoni 238605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 239605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 240a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 241a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 242edbfdb45SPaulo Zanoni } 243f52ecbcfSPaulo Zanoni } 244edbfdb45SPaulo Zanoni 245480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 246edbfdb45SPaulo Zanoni { 2479939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2489939fba2SImre Deak return; 2499939fba2SImre Deak 250edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 251edbfdb45SPaulo Zanoni } 252edbfdb45SPaulo Zanoni 2539939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2549939fba2SImre Deak uint32_t mask) 2559939fba2SImre Deak { 2569939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2579939fba2SImre Deak } 2589939fba2SImre Deak 259480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 260edbfdb45SPaulo Zanoni { 2619939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2629939fba2SImre Deak return; 2639939fba2SImre Deak 2649939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 265edbfdb45SPaulo Zanoni } 266edbfdb45SPaulo Zanoni 2673cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2683cc134e3SImre Deak { 2693cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2703cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2713cc134e3SImre Deak 2723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2733cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2743cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2753cc134e3SImre Deak POSTING_READ(reg); 2763cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2773cc134e3SImre Deak } 2783cc134e3SImre Deak 279b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 280b900b949SImre Deak { 281b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 282b900b949SImre Deak 283b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 284*78e68d36SImre Deak 285b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2863cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 287d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 288*78e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 289*78e68d36SImre Deak dev_priv->pm_rps_events); 290b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 291*78e68d36SImre Deak 292b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 293b900b949SImre Deak } 294b900b949SImre Deak 295b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 296b900b949SImre Deak { 297b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 298b900b949SImre Deak 299d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 300d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 301d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 302d4d70aa5SImre Deak 303d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 304d4d70aa5SImre Deak 3059939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3069939fba2SImre Deak 307b900b949SImre Deak I915_WRITE(GEN6_PMINTRMSK, INTEL_INFO(dev_priv)->gen >= 8 ? 308b900b949SImre Deak ~GEN8_PMINTR_REDIRECT_TO_NON_DISP : ~0); 3099939fba2SImre Deak 3109939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 311b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 312b900b949SImre Deak ~dev_priv->pm_rps_events); 313b900b949SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3149939fba2SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3159939fba2SImre Deak 3169939fba2SImre Deak dev_priv->rps.pm_iir = 0; 3179939fba2SImre Deak 3189939fba2SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 319b900b949SImre Deak } 320b900b949SImre Deak 3210961021aSBen Widawsky /** 322fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 323fee884edSDaniel Vetter * @dev_priv: driver private 324fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 325fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 326fee884edSDaniel Vetter */ 32747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 328fee884edSDaniel Vetter uint32_t interrupt_mask, 329fee884edSDaniel Vetter uint32_t enabled_irq_mask) 330fee884edSDaniel Vetter { 331fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 332fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 333fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 334fee884edSDaniel Vetter 335fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 336fee884edSDaniel Vetter 3379df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 338c67a470bSPaulo Zanoni return; 339c67a470bSPaulo Zanoni 340fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 341fee884edSDaniel Vetter POSTING_READ(SDEIMR); 342fee884edSDaniel Vetter } 3438664281bSPaulo Zanoni 344b5ea642aSDaniel Vetter static void 345755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 346755e9019SImre Deak u32 enable_mask, u32 status_mask) 3477c463586SKeith Packard { 3489db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 349755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3507c463586SKeith Packard 351b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 352d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 353b79480baSDaniel Vetter 35404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 35504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 35604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 35704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 358755e9019SImre Deak return; 359755e9019SImre Deak 360755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 36146c06a30SVille Syrjälä return; 36246c06a30SVille Syrjälä 36391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 36491d181ddSImre Deak 3657c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 366755e9019SImre Deak pipestat |= enable_mask | status_mask; 36746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3683143a2bfSChris Wilson POSTING_READ(reg); 3697c463586SKeith Packard } 3707c463586SKeith Packard 371b5ea642aSDaniel Vetter static void 372755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 373755e9019SImre Deak u32 enable_mask, u32 status_mask) 3747c463586SKeith Packard { 3759db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 376755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3777c463586SKeith Packard 378b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 379d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 380b79480baSDaniel Vetter 38104feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 38204feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 38304feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 38404feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 38546c06a30SVille Syrjälä return; 38646c06a30SVille Syrjälä 387755e9019SImre Deak if ((pipestat & enable_mask) == 0) 388755e9019SImre Deak return; 389755e9019SImre Deak 39091d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 39191d181ddSImre Deak 392755e9019SImre Deak pipestat &= ~enable_mask; 39346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3943143a2bfSChris Wilson POSTING_READ(reg); 3957c463586SKeith Packard } 3967c463586SKeith Packard 39710c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 39810c59c51SImre Deak { 39910c59c51SImre Deak u32 enable_mask = status_mask << 16; 40010c59c51SImre Deak 40110c59c51SImre Deak /* 402724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 403724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 40410c59c51SImre Deak */ 40510c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 40610c59c51SImre Deak return 0; 407724a6905SVille Syrjälä /* 408724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 409724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 410724a6905SVille Syrjälä */ 411724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 412724a6905SVille Syrjälä return 0; 41310c59c51SImre Deak 41410c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 41510c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 41610c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 41710c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 41810c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 41910c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 42010c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 42110c59c51SImre Deak 42210c59c51SImre Deak return enable_mask; 42310c59c51SImre Deak } 42410c59c51SImre Deak 425755e9019SImre Deak void 426755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 427755e9019SImre Deak u32 status_mask) 428755e9019SImre Deak { 429755e9019SImre Deak u32 enable_mask; 430755e9019SImre Deak 43110c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 43210c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 43310c59c51SImre Deak status_mask); 43410c59c51SImre Deak else 435755e9019SImre Deak enable_mask = status_mask << 16; 436755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 437755e9019SImre Deak } 438755e9019SImre Deak 439755e9019SImre Deak void 440755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 441755e9019SImre Deak u32 status_mask) 442755e9019SImre Deak { 443755e9019SImre Deak u32 enable_mask; 444755e9019SImre Deak 44510c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 44610c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 44710c59c51SImre Deak status_mask); 44810c59c51SImre Deak else 449755e9019SImre Deak enable_mask = status_mask << 16; 450755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 451755e9019SImre Deak } 452755e9019SImre Deak 453c0e09200SDave Airlie /** 454f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 45501c66889SZhao Yakui */ 456f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 45701c66889SZhao Yakui { 4582d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4591ec14ad3SChris Wilson 460f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 461f49e38ddSJani Nikula return; 462f49e38ddSJani Nikula 46313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 46401c66889SZhao Yakui 465755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 466a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4673b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 468755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4691ec14ad3SChris Wilson 47013321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 47101c66889SZhao Yakui } 47201c66889SZhao Yakui 47301c66889SZhao Yakui /** 4740a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4750a3e67a4SJesse Barnes * @dev: DRM device 4760a3e67a4SJesse Barnes * @pipe: pipe to check 4770a3e67a4SJesse Barnes * 4780a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 4790a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 4800a3e67a4SJesse Barnes * before reading such registers if unsure. 4810a3e67a4SJesse Barnes */ 4820a3e67a4SJesse Barnes static int 4830a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 4840a3e67a4SJesse Barnes { 4852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 486702e7a56SPaulo Zanoni 487a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 488a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 489a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 490a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 49171f8ba6bSPaulo Zanoni 492a01025afSDaniel Vetter return intel_crtc->active; 493a01025afSDaniel Vetter } else { 494a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 495a01025afSDaniel Vetter } 4960a3e67a4SJesse Barnes } 4970a3e67a4SJesse Barnes 498f75f3746SVille Syrjälä /* 499f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 500f75f3746SVille Syrjälä * around the vertical blanking period. 501f75f3746SVille Syrjälä * 502f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 503f75f3746SVille Syrjälä * vblank_start >= 3 504f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 505f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 506f75f3746SVille Syrjälä * vtotal = vblank_start + 3 507f75f3746SVille Syrjälä * 508f75f3746SVille Syrjälä * start of vblank: 509f75f3746SVille Syrjälä * latch double buffered registers 510f75f3746SVille Syrjälä * increment frame counter (ctg+) 511f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 512f75f3746SVille Syrjälä * | 513f75f3746SVille Syrjälä * | frame start: 514f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 515f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 516f75f3746SVille Syrjälä * | | 517f75f3746SVille Syrjälä * | | start of vsync: 518f75f3746SVille Syrjälä * | | generate vsync interrupt 519f75f3746SVille Syrjälä * | | | 520f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 521f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 522f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 523f75f3746SVille Syrjälä * | | <----vs-----> | 524f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 525f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 526f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 527f75f3746SVille Syrjälä * | | | 528f75f3746SVille Syrjälä * last visible pixel first visible pixel 529f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 530f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 531f75f3746SVille Syrjälä * 532f75f3746SVille Syrjälä * x = horizontal active 533f75f3746SVille Syrjälä * _ = horizontal blanking 534f75f3746SVille Syrjälä * hs = horizontal sync 535f75f3746SVille Syrjälä * va = vertical active 536f75f3746SVille Syrjälä * vb = vertical blanking 537f75f3746SVille Syrjälä * vs = vertical sync 538f75f3746SVille Syrjälä * vbs = vblank_start (number) 539f75f3746SVille Syrjälä * 540f75f3746SVille Syrjälä * Summary: 541f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 542f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 543f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 544f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 545f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 546f75f3746SVille Syrjälä */ 547f75f3746SVille Syrjälä 5484cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5494cdb83ecSVille Syrjälä { 5504cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5514cdb83ecSVille Syrjälä return 0; 5524cdb83ecSVille Syrjälä } 5534cdb83ecSVille Syrjälä 55442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 55542f52ef8SKeith Packard * we use as a pipe index 55642f52ef8SKeith Packard */ 557f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5580a3e67a4SJesse Barnes { 5592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5600a3e67a4SJesse Barnes unsigned long high_frame; 5610a3e67a4SJesse Barnes unsigned long low_frame; 5620b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 5630a3e67a4SJesse Barnes 5640a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 56544d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5669db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5670a3e67a4SJesse Barnes return 0; 5680a3e67a4SJesse Barnes } 5690a3e67a4SJesse Barnes 570391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 571391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 572391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 573391f75e2SVille Syrjälä const struct drm_display_mode *mode = 574391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 575391f75e2SVille Syrjälä 5760b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5770b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5780b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5790b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5800b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 581391f75e2SVille Syrjälä } else { 582a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 583391f75e2SVille Syrjälä 584391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 5850b2a8e09SVille Syrjälä hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1; 586391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 5870b2a8e09SVille Syrjälä if ((I915_READ(PIPECONF(cpu_transcoder)) & 5880b2a8e09SVille Syrjälä PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE) 5890b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 590391f75e2SVille Syrjälä } 591391f75e2SVille Syrjälä 5920b2a8e09SVille Syrjälä /* Convert to pixel count */ 5930b2a8e09SVille Syrjälä vbl_start *= htotal; 5940b2a8e09SVille Syrjälä 5950b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 5960b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 5970b2a8e09SVille Syrjälä 5989db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5999db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6005eddb70bSChris Wilson 6010a3e67a4SJesse Barnes /* 6020a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6030a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6040a3e67a4SJesse Barnes * register. 6050a3e67a4SJesse Barnes */ 6060a3e67a4SJesse Barnes do { 6075eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 608391f75e2SVille Syrjälä low = I915_READ(low_frame); 6095eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 6100a3e67a4SJesse Barnes } while (high1 != high2); 6110a3e67a4SJesse Barnes 6125eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 613391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6145eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 615391f75e2SVille Syrjälä 616391f75e2SVille Syrjälä /* 617391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 618391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 619391f75e2SVille Syrjälä * counter against vblank start. 620391f75e2SVille Syrjälä */ 621edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6220a3e67a4SJesse Barnes } 6230a3e67a4SJesse Barnes 624f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6259880b7a5SJesse Barnes { 6262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6279db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6289880b7a5SJesse Barnes 6299880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 63044d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6319db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6329880b7a5SJesse Barnes return 0; 6339880b7a5SJesse Barnes } 6349880b7a5SJesse Barnes 6359880b7a5SJesse Barnes return I915_READ(reg); 6369880b7a5SJesse Barnes } 6379880b7a5SJesse Barnes 638ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 639ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 640ad3543edSMario Kleiner 641a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 642a225f079SVille Syrjälä { 643a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 644a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 645a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 646a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 64780715b2fSVille Syrjälä int position, vtotal; 648a225f079SVille Syrjälä 64980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 650a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 651a225f079SVille Syrjälä vtotal /= 2; 652a225f079SVille Syrjälä 653a225f079SVille Syrjälä if (IS_GEN2(dev)) 654a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 655a225f079SVille Syrjälä else 656a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 657a225f079SVille Syrjälä 658a225f079SVille Syrjälä /* 65980715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 66080715b2fSVille Syrjälä * scanline_offset adjustment. 661a225f079SVille Syrjälä */ 66280715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 663a225f079SVille Syrjälä } 664a225f079SVille Syrjälä 665f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 666abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 667abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6680af7e4dfSMario Kleiner { 669c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 670c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 671c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 672c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6733aa18df8SVille Syrjälä int position; 67478e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6750af7e4dfSMario Kleiner bool in_vbl = true; 6760af7e4dfSMario Kleiner int ret = 0; 677ad3543edSMario Kleiner unsigned long irqflags; 6780af7e4dfSMario Kleiner 679c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6800af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6819db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6820af7e4dfSMario Kleiner return 0; 6830af7e4dfSMario Kleiner } 6840af7e4dfSMario Kleiner 685c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 68678e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 687c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 688c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 689c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6900af7e4dfSMario Kleiner 691d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 692d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 693d31faf65SVille Syrjälä vbl_end /= 2; 694d31faf65SVille Syrjälä vtotal /= 2; 695d31faf65SVille Syrjälä } 696d31faf65SVille Syrjälä 697c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 698c2baf4b7SVille Syrjälä 699ad3543edSMario Kleiner /* 700ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 701ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 702ad3543edSMario Kleiner * following code must not block on uncore.lock. 703ad3543edSMario Kleiner */ 704ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 705ad3543edSMario Kleiner 706ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 707ad3543edSMario Kleiner 708ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 709ad3543edSMario Kleiner if (stime) 710ad3543edSMario Kleiner *stime = ktime_get(); 711ad3543edSMario Kleiner 7127c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7130af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 7140af7e4dfSMario Kleiner * scanout position from Display scan line register. 7150af7e4dfSMario Kleiner */ 716a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 7170af7e4dfSMario Kleiner } else { 7180af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7190af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7200af7e4dfSMario Kleiner * scanout position. 7210af7e4dfSMario Kleiner */ 722ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7230af7e4dfSMario Kleiner 7243aa18df8SVille Syrjälä /* convert to pixel counts */ 7253aa18df8SVille Syrjälä vbl_start *= htotal; 7263aa18df8SVille Syrjälä vbl_end *= htotal; 7273aa18df8SVille Syrjälä vtotal *= htotal; 72878e8fc6bSVille Syrjälä 72978e8fc6bSVille Syrjälä /* 7307e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7317e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7327e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7337e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7347e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7357e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7367e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7377e78f1cbSVille Syrjälä */ 7387e78f1cbSVille Syrjälä if (position >= vtotal) 7397e78f1cbSVille Syrjälä position = vtotal - 1; 7407e78f1cbSVille Syrjälä 7417e78f1cbSVille Syrjälä /* 74278e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 74378e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 74478e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 74578e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 74678e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 74778e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 74878e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 74978e8fc6bSVille Syrjälä */ 75078e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7513aa18df8SVille Syrjälä } 7523aa18df8SVille Syrjälä 753ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 754ad3543edSMario Kleiner if (etime) 755ad3543edSMario Kleiner *etime = ktime_get(); 756ad3543edSMario Kleiner 757ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 758ad3543edSMario Kleiner 759ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 760ad3543edSMario Kleiner 7613aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7623aa18df8SVille Syrjälä 7633aa18df8SVille Syrjälä /* 7643aa18df8SVille Syrjälä * While in vblank, position will be negative 7653aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7663aa18df8SVille Syrjälä * vblank, position will be positive counting 7673aa18df8SVille Syrjälä * up since vbl_end. 7683aa18df8SVille Syrjälä */ 7693aa18df8SVille Syrjälä if (position >= vbl_start) 7703aa18df8SVille Syrjälä position -= vbl_end; 7713aa18df8SVille Syrjälä else 7723aa18df8SVille Syrjälä position += vtotal - vbl_end; 7733aa18df8SVille Syrjälä 7747c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7753aa18df8SVille Syrjälä *vpos = position; 7763aa18df8SVille Syrjälä *hpos = 0; 7773aa18df8SVille Syrjälä } else { 7780af7e4dfSMario Kleiner *vpos = position / htotal; 7790af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7800af7e4dfSMario Kleiner } 7810af7e4dfSMario Kleiner 7820af7e4dfSMario Kleiner /* In vblank? */ 7830af7e4dfSMario Kleiner if (in_vbl) 7843d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7850af7e4dfSMario Kleiner 7860af7e4dfSMario Kleiner return ret; 7870af7e4dfSMario Kleiner } 7880af7e4dfSMario Kleiner 789a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 790a225f079SVille Syrjälä { 791a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 792a225f079SVille Syrjälä unsigned long irqflags; 793a225f079SVille Syrjälä int position; 794a225f079SVille Syrjälä 795a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 796a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 797a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 798a225f079SVille Syrjälä 799a225f079SVille Syrjälä return position; 800a225f079SVille Syrjälä } 801a225f079SVille Syrjälä 802f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 8030af7e4dfSMario Kleiner int *max_error, 8040af7e4dfSMario Kleiner struct timeval *vblank_time, 8050af7e4dfSMario Kleiner unsigned flags) 8060af7e4dfSMario Kleiner { 8074041b853SChris Wilson struct drm_crtc *crtc; 8080af7e4dfSMario Kleiner 8097eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 8104041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8110af7e4dfSMario Kleiner return -EINVAL; 8120af7e4dfSMario Kleiner } 8130af7e4dfSMario Kleiner 8140af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8154041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8164041b853SChris Wilson if (crtc == NULL) { 8174041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8184041b853SChris Wilson return -EINVAL; 8194041b853SChris Wilson } 8204041b853SChris Wilson 8214041b853SChris Wilson if (!crtc->enabled) { 8224041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8234041b853SChris Wilson return -EBUSY; 8244041b853SChris Wilson } 8250af7e4dfSMario Kleiner 8260af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8274041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8284041b853SChris Wilson vblank_time, flags, 8297da903efSVille Syrjälä crtc, 8307da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8310af7e4dfSMario Kleiner } 8320af7e4dfSMario Kleiner 83367c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 83467c347ffSJani Nikula struct drm_connector *connector) 835321a1b30SEgbert Eich { 836321a1b30SEgbert Eich enum drm_connector_status old_status; 837321a1b30SEgbert Eich 838321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 839321a1b30SEgbert Eich old_status = connector->status; 840321a1b30SEgbert Eich 841321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 84267c347ffSJani Nikula if (old_status == connector->status) 84367c347ffSJani Nikula return false; 84467c347ffSJani Nikula 84567c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 846321a1b30SEgbert Eich connector->base.id, 847c23cc417SJani Nikula connector->name, 84867c347ffSJani Nikula drm_get_connector_status_name(old_status), 84967c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 85067c347ffSJani Nikula 85167c347ffSJani Nikula return true; 852321a1b30SEgbert Eich } 853321a1b30SEgbert Eich 85413cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 85513cf5504SDave Airlie { 85613cf5504SDave Airlie struct drm_i915_private *dev_priv = 85713cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 85813cf5504SDave Airlie u32 long_port_mask, short_port_mask; 85913cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 86013cf5504SDave Airlie int i, ret; 86113cf5504SDave Airlie u32 old_bits = 0; 86213cf5504SDave Airlie 8634cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 86413cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 86513cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 86613cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 86713cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 8684cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 86913cf5504SDave Airlie 87013cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 87113cf5504SDave Airlie bool valid = false; 87213cf5504SDave Airlie bool long_hpd = false; 87313cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 87413cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 87513cf5504SDave Airlie continue; 87613cf5504SDave Airlie 87713cf5504SDave Airlie if (long_port_mask & (1 << i)) { 87813cf5504SDave Airlie valid = true; 87913cf5504SDave Airlie long_hpd = true; 88013cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 88113cf5504SDave Airlie valid = true; 88213cf5504SDave Airlie 88313cf5504SDave Airlie if (valid) { 88413cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 88513cf5504SDave Airlie if (ret == true) { 88613cf5504SDave Airlie /* if we get true fallback to old school hpd */ 88713cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 88813cf5504SDave Airlie } 88913cf5504SDave Airlie } 89013cf5504SDave Airlie } 89113cf5504SDave Airlie 89213cf5504SDave Airlie if (old_bits) { 8934cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 89413cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 8954cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 89613cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 89713cf5504SDave Airlie } 89813cf5504SDave Airlie } 89913cf5504SDave Airlie 9005ca58282SJesse Barnes /* 9015ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 9025ca58282SJesse Barnes */ 903ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 904ac4c16c5SEgbert Eich 9055ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 9065ca58282SJesse Barnes { 9072d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9082d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 9095ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 910c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 911cd569aedSEgbert Eich struct intel_connector *intel_connector; 912cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 913cd569aedSEgbert Eich struct drm_connector *connector; 914cd569aedSEgbert Eich bool hpd_disabled = false; 915321a1b30SEgbert Eich bool changed = false; 916142e2398SEgbert Eich u32 hpd_event_bits; 9175ca58282SJesse Barnes 918a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 919e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 920e67189abSJesse Barnes 9214cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 922142e2398SEgbert Eich 923142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 924142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 925cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 926cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 92736cd7444SDave Airlie if (!intel_connector->encoder) 92836cd7444SDave Airlie continue; 929cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 930cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 931cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 932cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 933cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 934cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 935c23cc417SJani Nikula connector->name); 936cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 937cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 938cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 939cd569aedSEgbert Eich hpd_disabled = true; 940cd569aedSEgbert Eich } 941142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 942142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 943c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 944142e2398SEgbert Eich } 945cd569aedSEgbert Eich } 946cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 947cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 948cd569aedSEgbert Eich * some connectors */ 949ac4c16c5SEgbert Eich if (hpd_disabled) { 950cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 9516323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 9526323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 953ac4c16c5SEgbert Eich } 954cd569aedSEgbert Eich 9554cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 956cd569aedSEgbert Eich 957321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 958321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 95936cd7444SDave Airlie if (!intel_connector->encoder) 96036cd7444SDave Airlie continue; 961321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 962321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 963cd569aedSEgbert Eich if (intel_encoder->hot_plug) 964cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 965321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 966321a1b30SEgbert Eich changed = true; 967321a1b30SEgbert Eich } 968321a1b30SEgbert Eich } 96940ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 97040ee3381SKeith Packard 971321a1b30SEgbert Eich if (changed) 972321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9735ca58282SJesse Barnes } 9745ca58282SJesse Barnes 975d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 976f97108d1SJesse Barnes { 9772d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 978b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9799270388eSDaniel Vetter u8 new_delay; 9809270388eSDaniel Vetter 981d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 982f97108d1SJesse Barnes 98373edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 98473edd18fSDaniel Vetter 98520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9869270388eSDaniel Vetter 9877648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 988b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 989b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 990f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 991f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 992f97108d1SJesse Barnes 993f97108d1SJesse Barnes /* Handle RCS change request from hw */ 994b5b72e89SMatthew Garrett if (busy_up > max_avg) { 99520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 99620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 99720e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 99820e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 999b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 100020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 100120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 100220e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 100320e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1004f97108d1SJesse Barnes } 1005f97108d1SJesse Barnes 10067648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 100720e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1008f97108d1SJesse Barnes 1009d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10109270388eSDaniel Vetter 1011f97108d1SJesse Barnes return; 1012f97108d1SJesse Barnes } 1013f97108d1SJesse Barnes 1014549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1015a4872ba6SOscar Mateo struct intel_engine_cs *ring) 1016549f7365SChris Wilson { 101793b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1018475553deSChris Wilson return; 1019475553deSChris Wilson 1020814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10219862e600SChris Wilson 1022549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1023549f7365SChris Wilson } 1024549f7365SChris Wilson 102531685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv, 1026bf225f20SChris Wilson struct intel_rps_ei *rps_ei) 102731685c25SDeepak S { 102831685c25SDeepak S u32 cz_ts, cz_freq_khz; 102931685c25SDeepak S u32 render_count, media_count; 103031685c25SDeepak S u32 elapsed_render, elapsed_media, elapsed_time; 103131685c25SDeepak S u32 residency = 0; 103231685c25SDeepak S 103331685c25SDeepak S cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 103431685c25SDeepak S cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4); 103531685c25SDeepak S 103631685c25SDeepak S render_count = I915_READ(VLV_RENDER_C0_COUNT_REG); 103731685c25SDeepak S media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG); 103831685c25SDeepak S 1039bf225f20SChris Wilson if (rps_ei->cz_clock == 0) { 1040bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 1041bf225f20SChris Wilson rps_ei->render_c0 = render_count; 1042bf225f20SChris Wilson rps_ei->media_c0 = media_count; 104331685c25SDeepak S 104431685c25SDeepak S return dev_priv->rps.cur_freq; 104531685c25SDeepak S } 104631685c25SDeepak S 1047bf225f20SChris Wilson elapsed_time = cz_ts - rps_ei->cz_clock; 1048bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 104931685c25SDeepak S 1050bf225f20SChris Wilson elapsed_render = render_count - rps_ei->render_c0; 1051bf225f20SChris Wilson rps_ei->render_c0 = render_count; 105231685c25SDeepak S 1053bf225f20SChris Wilson elapsed_media = media_count - rps_ei->media_c0; 1054bf225f20SChris Wilson rps_ei->media_c0 = media_count; 105531685c25SDeepak S 105631685c25SDeepak S /* Convert all the counters into common unit of milli sec */ 105731685c25SDeepak S elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC; 105831685c25SDeepak S elapsed_render /= cz_freq_khz; 105931685c25SDeepak S elapsed_media /= cz_freq_khz; 106031685c25SDeepak S 106131685c25SDeepak S /* 106231685c25SDeepak S * Calculate overall C0 residency percentage 106331685c25SDeepak S * only if elapsed time is non zero 106431685c25SDeepak S */ 106531685c25SDeepak S if (elapsed_time) { 106631685c25SDeepak S residency = 106731685c25SDeepak S ((max(elapsed_render, elapsed_media) * 100) 106831685c25SDeepak S / elapsed_time); 106931685c25SDeepak S } 107031685c25SDeepak S 107131685c25SDeepak S return residency; 107231685c25SDeepak S } 107331685c25SDeepak S 107431685c25SDeepak S /** 107531685c25SDeepak S * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU 107631685c25SDeepak S * busy-ness calculated from C0 counters of render & media power wells 107731685c25SDeepak S * @dev_priv: DRM device private 107831685c25SDeepak S * 107931685c25SDeepak S */ 10804fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv) 108131685c25SDeepak S { 108231685c25SDeepak S u32 residency_C0_up = 0, residency_C0_down = 0; 10834fa79042SDamien Lespiau int new_delay, adj; 108431685c25SDeepak S 108531685c25SDeepak S dev_priv->rps.ei_interrupt_count++; 108631685c25SDeepak S 108731685c25SDeepak S WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); 108831685c25SDeepak S 108931685c25SDeepak S 1090bf225f20SChris Wilson if (dev_priv->rps.up_ei.cz_clock == 0) { 1091bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei); 1092bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei); 109331685c25SDeepak S return dev_priv->rps.cur_freq; 109431685c25SDeepak S } 109531685c25SDeepak S 109631685c25SDeepak S 109731685c25SDeepak S /* 109831685c25SDeepak S * To down throttle, C0 residency should be less than down threshold 109931685c25SDeepak S * for continous EI intervals. So calculate down EI counters 110031685c25SDeepak S * once in VLV_INT_COUNT_FOR_DOWN_EI 110131685c25SDeepak S */ 110231685c25SDeepak S if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) { 110331685c25SDeepak S 110431685c25SDeepak S dev_priv->rps.ei_interrupt_count = 0; 110531685c25SDeepak S 110631685c25SDeepak S residency_C0_down = vlv_c0_residency(dev_priv, 1107bf225f20SChris Wilson &dev_priv->rps.down_ei); 110831685c25SDeepak S } else { 110931685c25SDeepak S residency_C0_up = vlv_c0_residency(dev_priv, 1110bf225f20SChris Wilson &dev_priv->rps.up_ei); 111131685c25SDeepak S } 111231685c25SDeepak S 111331685c25SDeepak S new_delay = dev_priv->rps.cur_freq; 111431685c25SDeepak S 111531685c25SDeepak S adj = dev_priv->rps.last_adj; 111631685c25SDeepak S /* C0 residency is greater than UP threshold. Increase Frequency */ 111731685c25SDeepak S if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) { 111831685c25SDeepak S if (adj > 0) 111931685c25SDeepak S adj *= 2; 112031685c25SDeepak S else 112131685c25SDeepak S adj = 1; 112231685c25SDeepak S 112331685c25SDeepak S if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit) 112431685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 112531685c25SDeepak S 112631685c25SDeepak S /* 112731685c25SDeepak S * For better performance, jump directly 112831685c25SDeepak S * to RPe if we're below it. 112931685c25SDeepak S */ 113031685c25SDeepak S if (new_delay < dev_priv->rps.efficient_freq) 113131685c25SDeepak S new_delay = dev_priv->rps.efficient_freq; 113231685c25SDeepak S 113331685c25SDeepak S } else if (!dev_priv->rps.ei_interrupt_count && 113431685c25SDeepak S (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) { 113531685c25SDeepak S if (adj < 0) 113631685c25SDeepak S adj *= 2; 113731685c25SDeepak S else 113831685c25SDeepak S adj = -1; 113931685c25SDeepak S /* 114031685c25SDeepak S * This means, C0 residency is less than down threshold over 114131685c25SDeepak S * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq 114231685c25SDeepak S */ 114331685c25SDeepak S if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 114431685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 114531685c25SDeepak S } 114631685c25SDeepak S 114731685c25SDeepak S return new_delay; 114831685c25SDeepak S } 114931685c25SDeepak S 11504912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11513b8d8d91SJesse Barnes { 11522d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11532d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1154edbfdb45SPaulo Zanoni u32 pm_iir; 1155dd75fdc8SChris Wilson int new_delay, adj; 11563b8d8d91SJesse Barnes 115759cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1158d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1159d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1160d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1161d4d70aa5SImre Deak return; 1162d4d70aa5SImre Deak } 1163c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1164c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1165a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1166480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 116759cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11684912d041SBen Widawsky 116960611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1170a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 117160611c13SPaulo Zanoni 1172a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11733b8d8d91SJesse Barnes return; 11743b8d8d91SJesse Barnes 11754fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11767b9e0ae6SChris Wilson 1177dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11787425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1179dd75fdc8SChris Wilson if (adj > 0) 1180dd75fdc8SChris Wilson adj *= 2; 118113a5660cSDeepak S else { 118213a5660cSDeepak S /* CHV needs even encode values */ 118313a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1; 118413a5660cSDeepak S } 1185b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 11867425034aSVille Syrjälä 11877425034aSVille Syrjälä /* 11887425034aSVille Syrjälä * For better performance, jump directly 11897425034aSVille Syrjälä * to RPe if we're below it. 11907425034aSVille Syrjälä */ 1191b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1192b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1193dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1194b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1195b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1196dd75fdc8SChris Wilson else 1197b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1198dd75fdc8SChris Wilson adj = 0; 119931685c25SDeepak S } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 120031685c25SDeepak S new_delay = vlv_calc_delay_from_C0_counters(dev_priv); 1201dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1202dd75fdc8SChris Wilson if (adj < 0) 1203dd75fdc8SChris Wilson adj *= 2; 120413a5660cSDeepak S else { 120513a5660cSDeepak S /* CHV needs even encode values */ 120613a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1; 120713a5660cSDeepak S } 1208b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1209dd75fdc8SChris Wilson } else { /* unknown event */ 1210b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1211dd75fdc8SChris Wilson } 12123b8d8d91SJesse Barnes 121379249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 121479249636SBen Widawsky * interrupt 121579249636SBen Widawsky */ 12161272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1217b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1218b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 121927544369SDeepak S 1220b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1221dd75fdc8SChris Wilson 12220a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 12230a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 12240a073b84SJesse Barnes else 12254912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 12263b8d8d91SJesse Barnes 12274fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12283b8d8d91SJesse Barnes } 12293b8d8d91SJesse Barnes 1230e3689190SBen Widawsky 1231e3689190SBen Widawsky /** 1232e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1233e3689190SBen Widawsky * occurred. 1234e3689190SBen Widawsky * @work: workqueue struct 1235e3689190SBen Widawsky * 1236e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1237e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1238e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1239e3689190SBen Widawsky */ 1240e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1241e3689190SBen Widawsky { 12422d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12432d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1244e3689190SBen Widawsky u32 error_status, row, bank, subbank; 124535a85ac6SBen Widawsky char *parity_event[6]; 1246e3689190SBen Widawsky uint32_t misccpctl; 124735a85ac6SBen Widawsky uint8_t slice = 0; 1248e3689190SBen Widawsky 1249e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1250e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1251e3689190SBen Widawsky * any time we access those registers. 1252e3689190SBen Widawsky */ 1253e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1254e3689190SBen Widawsky 125535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 125635a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 125735a85ac6SBen Widawsky goto out; 125835a85ac6SBen Widawsky 1259e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1260e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1261e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1262e3689190SBen Widawsky 126335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 126435a85ac6SBen Widawsky u32 reg; 126535a85ac6SBen Widawsky 126635a85ac6SBen Widawsky slice--; 126735a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 126835a85ac6SBen Widawsky break; 126935a85ac6SBen Widawsky 127035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 127135a85ac6SBen Widawsky 127235a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 127335a85ac6SBen Widawsky 127435a85ac6SBen Widawsky error_status = I915_READ(reg); 1275e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1276e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1277e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1278e3689190SBen Widawsky 127935a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 128035a85ac6SBen Widawsky POSTING_READ(reg); 1281e3689190SBen Widawsky 1282cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1283e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1284e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1285e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 128635a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 128735a85ac6SBen Widawsky parity_event[5] = NULL; 1288e3689190SBen Widawsky 12895bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1290e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1291e3689190SBen Widawsky 129235a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 129335a85ac6SBen Widawsky slice, row, bank, subbank); 1294e3689190SBen Widawsky 129535a85ac6SBen Widawsky kfree(parity_event[4]); 1296e3689190SBen Widawsky kfree(parity_event[3]); 1297e3689190SBen Widawsky kfree(parity_event[2]); 1298e3689190SBen Widawsky kfree(parity_event[1]); 1299e3689190SBen Widawsky } 1300e3689190SBen Widawsky 130135a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 130235a85ac6SBen Widawsky 130335a85ac6SBen Widawsky out: 130435a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13054cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1306480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 13074cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 130835a85ac6SBen Widawsky 130935a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 131035a85ac6SBen Widawsky } 131135a85ac6SBen Widawsky 131235a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1313e3689190SBen Widawsky { 13142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1315e3689190SBen Widawsky 1316040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1317e3689190SBen Widawsky return; 1318e3689190SBen Widawsky 1319d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1320480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1321d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1322e3689190SBen Widawsky 132335a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 132435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 132535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 132635a85ac6SBen Widawsky 132735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 132835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 132935a85ac6SBen Widawsky 1330a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1331e3689190SBen Widawsky } 1332e3689190SBen Widawsky 1333f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1334f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1335f1af8fc1SPaulo Zanoni u32 gt_iir) 1336f1af8fc1SPaulo Zanoni { 1337f1af8fc1SPaulo Zanoni if (gt_iir & 1338f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1339f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1340f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1341f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1342f1af8fc1SPaulo Zanoni } 1343f1af8fc1SPaulo Zanoni 1344e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1345e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1346e7b4c6b1SDaniel Vetter u32 gt_iir) 1347e7b4c6b1SDaniel Vetter { 1348e7b4c6b1SDaniel Vetter 1349cc609d5dSBen Widawsky if (gt_iir & 1350cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1351e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1352cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1353e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1354cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1355e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1356e7b4c6b1SDaniel Vetter 1357cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1358cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1359aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1360aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1361e3689190SBen Widawsky 136235a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 136335a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1364e7b4c6b1SDaniel Vetter } 1365e7b4c6b1SDaniel Vetter 1366abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1367abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1368abd58f01SBen Widawsky u32 master_ctl) 1369abd58f01SBen Widawsky { 1370e981e7b1SThomas Daniel struct intel_engine_cs *ring; 1371abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1372abd58f01SBen Widawsky uint32_t tmp = 0; 1373abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1374abd58f01SBen Widawsky 1375abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1376abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1377abd58f01SBen Widawsky if (tmp) { 137838cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(0), tmp); 1379abd58f01SBen Widawsky ret = IRQ_HANDLED; 1380e981e7b1SThomas Daniel 1381abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1382e981e7b1SThomas Daniel ring = &dev_priv->ring[RCS]; 1383abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1384e981e7b1SThomas Daniel notify_ring(dev, ring); 1385e981e7b1SThomas Daniel if (rcs & GT_CONTEXT_SWITCH_INTERRUPT) 1386e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1387e981e7b1SThomas Daniel 1388e981e7b1SThomas Daniel bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1389e981e7b1SThomas Daniel ring = &dev_priv->ring[BCS]; 1390abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1391e981e7b1SThomas Daniel notify_ring(dev, ring); 1392e981e7b1SThomas Daniel if (bcs & GT_CONTEXT_SWITCH_INTERRUPT) 1393e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1394abd58f01SBen Widawsky } else 1395abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1396abd58f01SBen Widawsky } 1397abd58f01SBen Widawsky 139885f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1399abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1400abd58f01SBen Widawsky if (tmp) { 140138cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(1), tmp); 1402abd58f01SBen Widawsky ret = IRQ_HANDLED; 1403e981e7b1SThomas Daniel 1404abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1405e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS]; 1406abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1407e981e7b1SThomas Daniel notify_ring(dev, ring); 140873d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1409e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1410e981e7b1SThomas Daniel 141185f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 1412e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS2]; 141385f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 1414e981e7b1SThomas Daniel notify_ring(dev, ring); 141573d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1416e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1417abd58f01SBen Widawsky } else 1418abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1419abd58f01SBen Widawsky } 1420abd58f01SBen Widawsky 14210961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 14220961021aSBen Widawsky tmp = I915_READ(GEN8_GT_IIR(2)); 14230961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 14240961021aSBen Widawsky I915_WRITE(GEN8_GT_IIR(2), 14250961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 142638cc46d7SOscar Mateo ret = IRQ_HANDLED; 1427c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 14280961021aSBen Widawsky } else 14290961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14300961021aSBen Widawsky } 14310961021aSBen Widawsky 1432abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1433abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1434abd58f01SBen Widawsky if (tmp) { 143538cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(3), tmp); 1436abd58f01SBen Widawsky ret = IRQ_HANDLED; 1437e981e7b1SThomas Daniel 1438abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1439e981e7b1SThomas Daniel ring = &dev_priv->ring[VECS]; 1440abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1441e981e7b1SThomas Daniel notify_ring(dev, ring); 144273d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1443e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1444abd58f01SBen Widawsky } else 1445abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1446abd58f01SBen Widawsky } 1447abd58f01SBen Widawsky 1448abd58f01SBen Widawsky return ret; 1449abd58f01SBen Widawsky } 1450abd58f01SBen Widawsky 1451b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1452b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1453b543fb04SEgbert Eich 145407c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port) 145513cf5504SDave Airlie { 145613cf5504SDave Airlie switch (port) { 145713cf5504SDave Airlie case PORT_A: 145813cf5504SDave Airlie case PORT_E: 145913cf5504SDave Airlie default: 146013cf5504SDave Airlie return -1; 146113cf5504SDave Airlie case PORT_B: 146213cf5504SDave Airlie return 0; 146313cf5504SDave Airlie case PORT_C: 146413cf5504SDave Airlie return 8; 146513cf5504SDave Airlie case PORT_D: 146613cf5504SDave Airlie return 16; 146713cf5504SDave Airlie } 146813cf5504SDave Airlie } 146913cf5504SDave Airlie 147007c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port) 147113cf5504SDave Airlie { 147213cf5504SDave Airlie switch (port) { 147313cf5504SDave Airlie case PORT_A: 147413cf5504SDave Airlie case PORT_E: 147513cf5504SDave Airlie default: 147613cf5504SDave Airlie return -1; 147713cf5504SDave Airlie case PORT_B: 147813cf5504SDave Airlie return 17; 147913cf5504SDave Airlie case PORT_C: 148013cf5504SDave Airlie return 19; 148113cf5504SDave Airlie case PORT_D: 148213cf5504SDave Airlie return 21; 148313cf5504SDave Airlie } 148413cf5504SDave Airlie } 148513cf5504SDave Airlie 148613cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin) 148713cf5504SDave Airlie { 148813cf5504SDave Airlie switch (pin) { 148913cf5504SDave Airlie case HPD_PORT_B: 149013cf5504SDave Airlie return PORT_B; 149113cf5504SDave Airlie case HPD_PORT_C: 149213cf5504SDave Airlie return PORT_C; 149313cf5504SDave Airlie case HPD_PORT_D: 149413cf5504SDave Airlie return PORT_D; 149513cf5504SDave Airlie default: 149613cf5504SDave Airlie return PORT_A; /* no hpd */ 149713cf5504SDave Airlie } 149813cf5504SDave Airlie } 149913cf5504SDave Airlie 150010a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1501b543fb04SEgbert Eich u32 hotplug_trigger, 150213cf5504SDave Airlie u32 dig_hotplug_reg, 1503b543fb04SEgbert Eich const u32 *hpd) 1504b543fb04SEgbert Eich { 15052d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1506b543fb04SEgbert Eich int i; 150713cf5504SDave Airlie enum port port; 150810a504deSDaniel Vetter bool storm_detected = false; 150913cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 151013cf5504SDave Airlie u32 dig_shift; 151113cf5504SDave Airlie u32 dig_port_mask = 0; 1512b543fb04SEgbert Eich 151391d131d2SDaniel Vetter if (!hotplug_trigger) 151491d131d2SDaniel Vetter return; 151591d131d2SDaniel Vetter 151613cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 151713cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1518cc9bd499SImre Deak 1519b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1520b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 152113cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 152213cf5504SDave Airlie continue; 1523821450c6SEgbert Eich 152413cf5504SDave Airlie port = get_port_from_pin(i); 152513cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 152613cf5504SDave Airlie bool long_hpd; 152713cf5504SDave Airlie 152807c338ceSJani Nikula if (HAS_PCH_SPLIT(dev)) { 152907c338ceSJani Nikula dig_shift = pch_port_to_hotplug_shift(port); 153013cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 153107c338ceSJani Nikula } else { 153207c338ceSJani Nikula dig_shift = i915_port_to_hotplug_shift(port); 153307c338ceSJani Nikula long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 153413cf5504SDave Airlie } 153513cf5504SDave Airlie 153626fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 153726fbb774SVille Syrjälä port_name(port), 153826fbb774SVille Syrjälä long_hpd ? "long" : "short"); 153913cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 154013cf5504SDave Airlie but we still want HPD storm detection to function. */ 154113cf5504SDave Airlie if (long_hpd) { 154213cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 154313cf5504SDave Airlie dig_port_mask |= hpd[i]; 154413cf5504SDave Airlie } else { 154513cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 154613cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 154713cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 154813cf5504SDave Airlie } 154913cf5504SDave Airlie queue_dig = true; 155013cf5504SDave Airlie } 155113cf5504SDave Airlie } 155213cf5504SDave Airlie 155313cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 15543ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 15553ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 15563ff04a16SDaniel Vetter /* 15573ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 15583ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 15593ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 15603ff04a16SDaniel Vetter * interrupts on saner platforms. 15613ff04a16SDaniel Vetter */ 15623ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1563cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1564cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1565b8f102e8SEgbert Eich 15663ff04a16SDaniel Vetter continue; 15673ff04a16SDaniel Vetter } 15683ff04a16SDaniel Vetter 1569b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1570b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1571b543fb04SEgbert Eich continue; 1572b543fb04SEgbert Eich 157313cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1574bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 157513cf5504SDave Airlie queue_hp = true; 157613cf5504SDave Airlie } 157713cf5504SDave Airlie 1578b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1579b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1580b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1581b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1582b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1583b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1584b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1585b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1586142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1587b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 158810a504deSDaniel Vetter storm_detected = true; 1589b543fb04SEgbert Eich } else { 1590b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1591b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1592b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1593b543fb04SEgbert Eich } 1594b543fb04SEgbert Eich } 1595b543fb04SEgbert Eich 159610a504deSDaniel Vetter if (storm_detected) 159710a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1598b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 15995876fa0dSDaniel Vetter 1600645416f5SDaniel Vetter /* 1601645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1602645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1603645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1604645416f5SDaniel Vetter * deadlock. 1605645416f5SDaniel Vetter */ 160613cf5504SDave Airlie if (queue_dig) 16070e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 160813cf5504SDave Airlie if (queue_hp) 1609645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1610b543fb04SEgbert Eich } 1611b543fb04SEgbert Eich 1612515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1613515ac2bbSDaniel Vetter { 16142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 161528c70f16SDaniel Vetter 161628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1617515ac2bbSDaniel Vetter } 1618515ac2bbSDaniel Vetter 1619ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1620ce99c256SDaniel Vetter { 16212d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16229ee32feaSDaniel Vetter 16239ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1624ce99c256SDaniel Vetter } 1625ce99c256SDaniel Vetter 16268bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1627277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1628eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1629eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16308bc5e955SDaniel Vetter uint32_t crc4) 16318bf1e9f1SShuang He { 16328bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 16338bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16348bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1635ac2300d4SDamien Lespiau int head, tail; 1636b2c88f5bSDamien Lespiau 1637d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1638d538bbdfSDamien Lespiau 16390c912c79SDamien Lespiau if (!pipe_crc->entries) { 1640d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 164134273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 16420c912c79SDamien Lespiau return; 16430c912c79SDamien Lespiau } 16440c912c79SDamien Lespiau 1645d538bbdfSDamien Lespiau head = pipe_crc->head; 1646d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1647b2c88f5bSDamien Lespiau 1648b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1649d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1650b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1651b2c88f5bSDamien Lespiau return; 1652b2c88f5bSDamien Lespiau } 1653b2c88f5bSDamien Lespiau 1654b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16558bf1e9f1SShuang He 16568bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1657eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1658eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1659eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1660eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1661eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1662b2c88f5bSDamien Lespiau 1663b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1664d538bbdfSDamien Lespiau pipe_crc->head = head; 1665d538bbdfSDamien Lespiau 1666d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 166707144428SDamien Lespiau 166807144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16698bf1e9f1SShuang He } 1670277de95eSDaniel Vetter #else 1671277de95eSDaniel Vetter static inline void 1672277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1673277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1674277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1675277de95eSDaniel Vetter uint32_t crc4) {} 1676277de95eSDaniel Vetter #endif 1677eba94eb9SDaniel Vetter 1678277de95eSDaniel Vetter 1679277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16805a69b89fSDaniel Vetter { 16815a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16825a69b89fSDaniel Vetter 1683277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16845a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16855a69b89fSDaniel Vetter 0, 0, 0, 0); 16865a69b89fSDaniel Vetter } 16875a69b89fSDaniel Vetter 1688277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1689eba94eb9SDaniel Vetter { 1690eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1691eba94eb9SDaniel Vetter 1692277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1693eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1694eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1695eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1696eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16978bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1698eba94eb9SDaniel Vetter } 16995b3a856bSDaniel Vetter 1700277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 17015b3a856bSDaniel Vetter { 17025b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 17030b5c5ed0SDaniel Vetter uint32_t res1, res2; 17040b5c5ed0SDaniel Vetter 17050b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 17060b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17070b5c5ed0SDaniel Vetter else 17080b5c5ed0SDaniel Vetter res1 = 0; 17090b5c5ed0SDaniel Vetter 17100b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 17110b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17120b5c5ed0SDaniel Vetter else 17130b5c5ed0SDaniel Vetter res2 = 0; 17145b3a856bSDaniel Vetter 1715277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 17160b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17170b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17180b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17190b5c5ed0SDaniel Vetter res1, res2); 17205b3a856bSDaniel Vetter } 17218bf1e9f1SShuang He 17221403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17231403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17241403c0d4SPaulo Zanoni * the work queue. */ 17251403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1726baf02a1fSBen Widawsky { 17274a74de82SImre Deak /* TODO: RPS on GEN9+ is not supported yet. */ 17284a74de82SImre Deak if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9, 17294a74de82SImre Deak "GEN9+: unexpected RPS IRQ\n")) 1730132f3f17SImre Deak return; 1731132f3f17SImre Deak 1732a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 173359cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1734480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1735d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1736d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 17372adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 173841a05a3aSDaniel Vetter } 1739d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1740d4d70aa5SImre Deak } 1741baf02a1fSBen Widawsky 1742c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1743c9a9a268SImre Deak return; 1744c9a9a268SImre Deak 17451403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 174612638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 174712638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 174812638c57SBen Widawsky 1749aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1750aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 175112638c57SBen Widawsky } 17521403c0d4SPaulo Zanoni } 1753baf02a1fSBen Widawsky 17548d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 17558d7849dbSVille Syrjälä { 17568d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 17578d7849dbSVille Syrjälä return false; 17588d7849dbSVille Syrjälä 17598d7849dbSVille Syrjälä return true; 17608d7849dbSVille Syrjälä } 17618d7849dbSVille Syrjälä 1762c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 17637e231dbeSJesse Barnes { 1764c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 176591d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 17667e231dbeSJesse Barnes int pipe; 17677e231dbeSJesse Barnes 176858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1769055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 177091d181ddSImre Deak int reg; 1771bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 177291d181ddSImre Deak 1773bbb5eebfSDaniel Vetter /* 1774bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1775bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1776bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1777bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1778bbb5eebfSDaniel Vetter * handle. 1779bbb5eebfSDaniel Vetter */ 17800f239f4cSDaniel Vetter 17810f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17820f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1783bbb5eebfSDaniel Vetter 1784bbb5eebfSDaniel Vetter switch (pipe) { 1785bbb5eebfSDaniel Vetter case PIPE_A: 1786bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1787bbb5eebfSDaniel Vetter break; 1788bbb5eebfSDaniel Vetter case PIPE_B: 1789bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1790bbb5eebfSDaniel Vetter break; 17913278f67fSVille Syrjälä case PIPE_C: 17923278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17933278f67fSVille Syrjälä break; 1794bbb5eebfSDaniel Vetter } 1795bbb5eebfSDaniel Vetter if (iir & iir_bit) 1796bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1797bbb5eebfSDaniel Vetter 1798bbb5eebfSDaniel Vetter if (!mask) 179991d181ddSImre Deak continue; 180091d181ddSImre Deak 180191d181ddSImre Deak reg = PIPESTAT(pipe); 1802bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1803bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 18047e231dbeSJesse Barnes 18057e231dbeSJesse Barnes /* 18067e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18077e231dbeSJesse Barnes */ 180891d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 180991d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18107e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18117e231dbeSJesse Barnes } 181258ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18137e231dbeSJesse Barnes 1814055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1815d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1816d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1817d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 181831acc7f5SJesse Barnes 1819579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 182031acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 182131acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 182231acc7f5SJesse Barnes } 18234356d586SDaniel Vetter 18244356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1825277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18262d9d2b0bSVille Syrjälä 18271f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18281f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 182931acc7f5SJesse Barnes } 183031acc7f5SJesse Barnes 1831c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1832c1874ed7SImre Deak gmbus_irq_handler(dev); 1833c1874ed7SImre Deak } 1834c1874ed7SImre Deak 183516c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 183616c6c56bSVille Syrjälä { 183716c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 183816c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 183916c6c56bSVille Syrjälä 18403ff60f89SOscar Mateo if (hotplug_status) { 18413ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18423ff60f89SOscar Mateo /* 18433ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 18443ff60f89SOscar Mateo * may miss hotplug events. 18453ff60f89SOscar Mateo */ 18463ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 18473ff60f89SOscar Mateo 184816c6c56bSVille Syrjälä if (IS_G4X(dev)) { 184916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 185016c6c56bSVille Syrjälä 185113cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 185216c6c56bSVille Syrjälä } else { 185316c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 185416c6c56bSVille Syrjälä 185513cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 185616c6c56bSVille Syrjälä } 185716c6c56bSVille Syrjälä 185816c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 185916c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 186016c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 18613ff60f89SOscar Mateo } 186216c6c56bSVille Syrjälä } 186316c6c56bSVille Syrjälä 1864c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1865c1874ed7SImre Deak { 186645a83f84SDaniel Vetter struct drm_device *dev = arg; 18672d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1868c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1869c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1870c1874ed7SImre Deak 1871c1874ed7SImre Deak while (true) { 18723ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 18733ff60f89SOscar Mateo 1874c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 18753ff60f89SOscar Mateo if (gt_iir) 18763ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 18773ff60f89SOscar Mateo 1878c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18793ff60f89SOscar Mateo if (pm_iir) 18803ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 18813ff60f89SOscar Mateo 18823ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 18833ff60f89SOscar Mateo if (iir) { 18843ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 18853ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18863ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 18873ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 18883ff60f89SOscar Mateo } 1889c1874ed7SImre Deak 1890c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1891c1874ed7SImre Deak goto out; 1892c1874ed7SImre Deak 1893c1874ed7SImre Deak ret = IRQ_HANDLED; 1894c1874ed7SImre Deak 18953ff60f89SOscar Mateo if (gt_iir) 1896c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 189760611c13SPaulo Zanoni if (pm_iir) 1898d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 18993ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19003ff60f89SOscar Mateo * signalled in iir */ 19013ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 19027e231dbeSJesse Barnes } 19037e231dbeSJesse Barnes 19047e231dbeSJesse Barnes out: 19057e231dbeSJesse Barnes return ret; 19067e231dbeSJesse Barnes } 19077e231dbeSJesse Barnes 190843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 190943f328d7SVille Syrjälä { 191045a83f84SDaniel Vetter struct drm_device *dev = arg; 191143f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 191243f328d7SVille Syrjälä u32 master_ctl, iir; 191343f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 191443f328d7SVille Syrjälä 19158e5fd599SVille Syrjälä for (;;) { 19168e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19173278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19183278f67fSVille Syrjälä 19193278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19208e5fd599SVille Syrjälä break; 192143f328d7SVille Syrjälä 192227b6c122SOscar Mateo ret = IRQ_HANDLED; 192327b6c122SOscar Mateo 192443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 192543f328d7SVille Syrjälä 192627b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 192727b6c122SOscar Mateo 192827b6c122SOscar Mateo if (iir) { 192927b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 193027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 193127b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 193227b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 193327b6c122SOscar Mateo } 193427b6c122SOscar Mateo 19353278f67fSVille Syrjälä gen8_gt_irq_handler(dev, dev_priv, master_ctl); 193643f328d7SVille Syrjälä 193727b6c122SOscar Mateo /* Call regardless, as some status bits might not be 193827b6c122SOscar Mateo * signalled in iir */ 19393278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 194043f328d7SVille Syrjälä 194143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 194243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19438e5fd599SVille Syrjälä } 19443278f67fSVille Syrjälä 194543f328d7SVille Syrjälä return ret; 194643f328d7SVille Syrjälä } 194743f328d7SVille Syrjälä 194823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1949776ad806SJesse Barnes { 19502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 19519db4a9c7SJesse Barnes int pipe; 1952b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 195313cf5504SDave Airlie u32 dig_hotplug_reg; 1954776ad806SJesse Barnes 195513cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 195613cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 195713cf5504SDave Airlie 195813cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 195991d131d2SDaniel Vetter 1960cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1961cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1962776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1963cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1964cfc33bf7SVille Syrjälä port_name(port)); 1965cfc33bf7SVille Syrjälä } 1966776ad806SJesse Barnes 1967ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1968ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1969ce99c256SDaniel Vetter 1970776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1971515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1972776ad806SJesse Barnes 1973776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1974776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1975776ad806SJesse Barnes 1976776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1977776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1978776ad806SJesse Barnes 1979776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1980776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1981776ad806SJesse Barnes 19829db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1983055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19849db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19859db4a9c7SJesse Barnes pipe_name(pipe), 19869db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1987776ad806SJesse Barnes 1988776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1989776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1990776ad806SJesse Barnes 1991776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1992776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1993776ad806SJesse Barnes 1994776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19951f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19968664281bSPaulo Zanoni 19978664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19981f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19998664281bSPaulo Zanoni } 20008664281bSPaulo Zanoni 20018664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 20028664281bSPaulo Zanoni { 20038664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20048664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20055a69b89fSDaniel Vetter enum pipe pipe; 20068664281bSPaulo Zanoni 2007de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2008de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2009de032bf4SPaulo Zanoni 2010055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20111f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20121f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20138664281bSPaulo Zanoni 20145a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 20155a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2016277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 20175a69b89fSDaniel Vetter else 2018277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20195a69b89fSDaniel Vetter } 20205a69b89fSDaniel Vetter } 20218bf1e9f1SShuang He 20228664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20238664281bSPaulo Zanoni } 20248664281bSPaulo Zanoni 20258664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 20268664281bSPaulo Zanoni { 20278664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20288664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20298664281bSPaulo Zanoni 2030de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2031de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2032de032bf4SPaulo Zanoni 20338664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20341f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20358664281bSPaulo Zanoni 20368664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20371f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20388664281bSPaulo Zanoni 20398664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20401f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20418664281bSPaulo Zanoni 20428664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2043776ad806SJesse Barnes } 2044776ad806SJesse Barnes 204523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 204623e81d69SAdam Jackson { 20472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 204823e81d69SAdam Jackson int pipe; 2049b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 205013cf5504SDave Airlie u32 dig_hotplug_reg; 205123e81d69SAdam Jackson 205213cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 205313cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 205413cf5504SDave Airlie 205513cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 205691d131d2SDaniel Vetter 2057cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2058cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 205923e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2060cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2061cfc33bf7SVille Syrjälä port_name(port)); 2062cfc33bf7SVille Syrjälä } 206323e81d69SAdam Jackson 206423e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2065ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 206623e81d69SAdam Jackson 206723e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2068515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 206923e81d69SAdam Jackson 207023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 207123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 207223e81d69SAdam Jackson 207323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 207423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 207523e81d69SAdam Jackson 207623e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2077055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 207823e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 207923e81d69SAdam Jackson pipe_name(pipe), 208023e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20818664281bSPaulo Zanoni 20828664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20838664281bSPaulo Zanoni cpt_serr_int_handler(dev); 208423e81d69SAdam Jackson } 208523e81d69SAdam Jackson 2086c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2087c008bc6eSPaulo Zanoni { 2088c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 208940da17c2SDaniel Vetter enum pipe pipe; 2090c008bc6eSPaulo Zanoni 2091c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2092c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2093c008bc6eSPaulo Zanoni 2094c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2095c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2096c008bc6eSPaulo Zanoni 2097c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2098c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2099c008bc6eSPaulo Zanoni 2100055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2101d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2102d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2103d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2104c008bc6eSPaulo Zanoni 210540da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21061f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2107c008bc6eSPaulo Zanoni 210840da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 210940da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21105b3a856bSDaniel Vetter 211140da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 211240da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 211340da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 211440da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2115c008bc6eSPaulo Zanoni } 2116c008bc6eSPaulo Zanoni } 2117c008bc6eSPaulo Zanoni 2118c008bc6eSPaulo Zanoni /* check event from PCH */ 2119c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2120c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2121c008bc6eSPaulo Zanoni 2122c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2123c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2124c008bc6eSPaulo Zanoni else 2125c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2126c008bc6eSPaulo Zanoni 2127c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2128c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2129c008bc6eSPaulo Zanoni } 2130c008bc6eSPaulo Zanoni 2131c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2132c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2133c008bc6eSPaulo Zanoni } 2134c008bc6eSPaulo Zanoni 21359719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21369719fb98SPaulo Zanoni { 21379719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 213807d27e20SDamien Lespiau enum pipe pipe; 21399719fb98SPaulo Zanoni 21409719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 21419719fb98SPaulo Zanoni ivb_err_int_handler(dev); 21429719fb98SPaulo Zanoni 21439719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 21449719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 21459719fb98SPaulo Zanoni 21469719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 21479719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 21489719fb98SPaulo Zanoni 2149055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2150d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2151d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2152d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 215340da17c2SDaniel Vetter 215440da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 215507d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 215607d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 215707d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 21589719fb98SPaulo Zanoni } 21599719fb98SPaulo Zanoni } 21609719fb98SPaulo Zanoni 21619719fb98SPaulo Zanoni /* check event from PCH */ 21629719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 21639719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21649719fb98SPaulo Zanoni 21659719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 21669719fb98SPaulo Zanoni 21679719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21689719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 21699719fb98SPaulo Zanoni } 21709719fb98SPaulo Zanoni } 21719719fb98SPaulo Zanoni 217272c90f62SOscar Mateo /* 217372c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 217472c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 217572c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 217672c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 217772c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 217872c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 217972c90f62SOscar Mateo */ 2180f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2181b1f14ad0SJesse Barnes { 218245a83f84SDaniel Vetter struct drm_device *dev = arg; 21832d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2184f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21850e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2186b1f14ad0SJesse Barnes 21878664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 21888664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2189907b28c5SChris Wilson intel_uncore_check_errors(dev); 21908664281bSPaulo Zanoni 2191b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2192b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2193b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 219423a78516SPaulo Zanoni POSTING_READ(DEIER); 21950e43406bSChris Wilson 219644498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 219744498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 219844498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 219944498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 220044498aeaSPaulo Zanoni * due to its back queue). */ 2201ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 220244498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 220344498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 220444498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2205ab5c608bSBen Widawsky } 220644498aeaSPaulo Zanoni 220772c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 220872c90f62SOscar Mateo 22090e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22100e43406bSChris Wilson if (gt_iir) { 221172c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 221272c90f62SOscar Mateo ret = IRQ_HANDLED; 2213d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 22140e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2215d8fc8a47SPaulo Zanoni else 2216d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 22170e43406bSChris Wilson } 2218b1f14ad0SJesse Barnes 2219b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22200e43406bSChris Wilson if (de_iir) { 222172c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 222272c90f62SOscar Mateo ret = IRQ_HANDLED; 2223f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22249719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2225f1af8fc1SPaulo Zanoni else 2226f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22270e43406bSChris Wilson } 22280e43406bSChris Wilson 2229f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2230f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22310e43406bSChris Wilson if (pm_iir) { 2232b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22330e43406bSChris Wilson ret = IRQ_HANDLED; 223472c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22350e43406bSChris Wilson } 2236f1af8fc1SPaulo Zanoni } 2237b1f14ad0SJesse Barnes 2238b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2239b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2240ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 224144498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 224244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2243ab5c608bSBen Widawsky } 2244b1f14ad0SJesse Barnes 2245b1f14ad0SJesse Barnes return ret; 2246b1f14ad0SJesse Barnes } 2247b1f14ad0SJesse Barnes 2248abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2249abd58f01SBen Widawsky { 2250abd58f01SBen Widawsky struct drm_device *dev = arg; 2251abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2252abd58f01SBen Widawsky u32 master_ctl; 2253abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2254abd58f01SBen Widawsky uint32_t tmp = 0; 2255c42664ccSDaniel Vetter enum pipe pipe; 225688e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 225788e04703SJesse Barnes 225888e04703SJesse Barnes if (IS_GEN9(dev)) 225988e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 226088e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2261abd58f01SBen Widawsky 2262abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2263abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2264abd58f01SBen Widawsky if (!master_ctl) 2265abd58f01SBen Widawsky return IRQ_NONE; 2266abd58f01SBen Widawsky 2267abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2268abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2269abd58f01SBen Widawsky 227038cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 227138cc46d7SOscar Mateo 2272abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2273abd58f01SBen Widawsky 2274abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2275abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2276abd58f01SBen Widawsky if (tmp) { 2277abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2278abd58f01SBen Widawsky ret = IRQ_HANDLED; 227938cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 228038cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 228138cc46d7SOscar Mateo else 228238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2283abd58f01SBen Widawsky } 228438cc46d7SOscar Mateo else 228538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2286abd58f01SBen Widawsky } 2287abd58f01SBen Widawsky 22886d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 22896d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 22906d766f02SDaniel Vetter if (tmp) { 22916d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 22926d766f02SDaniel Vetter ret = IRQ_HANDLED; 229388e04703SJesse Barnes 229488e04703SJesse Barnes if (tmp & aux_mask) 229538cc46d7SOscar Mateo dp_aux_irq_handler(dev); 229638cc46d7SOscar Mateo else 229738cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 22986d766f02SDaniel Vetter } 229938cc46d7SOscar Mateo else 230038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23016d766f02SDaniel Vetter } 23026d766f02SDaniel Vetter 2303055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2304770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2305abd58f01SBen Widawsky 2306c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2307c42664ccSDaniel Vetter continue; 2308c42664ccSDaniel Vetter 2309abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 231038cc46d7SOscar Mateo if (pipe_iir) { 231138cc46d7SOscar Mateo ret = IRQ_HANDLED; 231238cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2313770de83dSDamien Lespiau 2314d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2315d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2316d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2317abd58f01SBen Widawsky 2318770de83dSDamien Lespiau if (IS_GEN9(dev)) 2319770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2320770de83dSDamien Lespiau else 2321770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2322770de83dSDamien Lespiau 2323770de83dSDamien Lespiau if (flip_done) { 2324abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2325abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2326abd58f01SBen Widawsky } 2327abd58f01SBen Widawsky 23280fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 23290fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23300fbe7870SDaniel Vetter 23311f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 23321f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 23331f7247c0SDaniel Vetter pipe); 233438d83c96SDaniel Vetter 2335770de83dSDamien Lespiau 2336770de83dSDamien Lespiau if (IS_GEN9(dev)) 2337770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2338770de83dSDamien Lespiau else 2339770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2340770de83dSDamien Lespiau 2341770de83dSDamien Lespiau if (fault_errors) 234230100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 234330100f2bSDaniel Vetter pipe_name(pipe), 234430100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2345c42664ccSDaniel Vetter } else 2346abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2347abd58f01SBen Widawsky } 2348abd58f01SBen Widawsky 234992d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 235092d03a80SDaniel Vetter /* 235192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 235292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 235392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 235492d03a80SDaniel Vetter */ 235592d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 235692d03a80SDaniel Vetter if (pch_iir) { 235792d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 235892d03a80SDaniel Vetter ret = IRQ_HANDLED; 235938cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 236038cc46d7SOscar Mateo } else 236138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 236238cc46d7SOscar Mateo 236392d03a80SDaniel Vetter } 236492d03a80SDaniel Vetter 2365abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2366abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2367abd58f01SBen Widawsky 2368abd58f01SBen Widawsky return ret; 2369abd58f01SBen Widawsky } 2370abd58f01SBen Widawsky 237117e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 237217e1df07SDaniel Vetter bool reset_completed) 237317e1df07SDaniel Vetter { 2374a4872ba6SOscar Mateo struct intel_engine_cs *ring; 237517e1df07SDaniel Vetter int i; 237617e1df07SDaniel Vetter 237717e1df07SDaniel Vetter /* 237817e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 237917e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 238017e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 238117e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 238217e1df07SDaniel Vetter */ 238317e1df07SDaniel Vetter 238417e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 238517e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 238617e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 238717e1df07SDaniel Vetter 238817e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 238917e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 239017e1df07SDaniel Vetter 239117e1df07SDaniel Vetter /* 239217e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 239317e1df07SDaniel Vetter * reset state is cleared. 239417e1df07SDaniel Vetter */ 239517e1df07SDaniel Vetter if (reset_completed) 239617e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 239717e1df07SDaniel Vetter } 239817e1df07SDaniel Vetter 23998a905236SJesse Barnes /** 24008a905236SJesse Barnes * i915_error_work_func - do process context error handling work 24018a905236SJesse Barnes * @work: work struct 24028a905236SJesse Barnes * 24038a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 24048a905236SJesse Barnes * was detected. 24058a905236SJesse Barnes */ 24068a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 24078a905236SJesse Barnes { 24081f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 24091f83fee0SDaniel Vetter work); 24102d1013ddSJani Nikula struct drm_i915_private *dev_priv = 24112d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 24128a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2413cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2414cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2415cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 241617e1df07SDaniel Vetter int ret; 24178a905236SJesse Barnes 24185bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 24198a905236SJesse Barnes 24207db0ba24SDaniel Vetter /* 24217db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 24227db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 24237db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 24247db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 24257db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 24267db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 24277db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 24287db0ba24SDaniel Vetter * work we don't need to worry about any other races. 24297db0ba24SDaniel Vetter */ 24307db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 243144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 24325bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 24337db0ba24SDaniel Vetter reset_event); 24341f83fee0SDaniel Vetter 243517e1df07SDaniel Vetter /* 2436f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2437f454c694SImre Deak * reference held, for example because there is a pending GPU 2438f454c694SImre Deak * request that won't finish until the reset is done. This 2439f454c694SImre Deak * isn't the case at least when we get here by doing a 2440f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2441f454c694SImre Deak */ 2442f454c694SImre Deak intel_runtime_pm_get(dev_priv); 24437514747dSVille Syrjälä 24447514747dSVille Syrjälä intel_prepare_reset(dev); 24457514747dSVille Syrjälä 2446f454c694SImre Deak /* 244717e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 244817e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 244917e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 245017e1df07SDaniel Vetter * deadlocks with the reset work. 245117e1df07SDaniel Vetter */ 2452f69061beSDaniel Vetter ret = i915_reset(dev); 2453f69061beSDaniel Vetter 24547514747dSVille Syrjälä intel_finish_reset(dev); 245517e1df07SDaniel Vetter 2456f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2457f454c694SImre Deak 2458f69061beSDaniel Vetter if (ret == 0) { 2459f69061beSDaniel Vetter /* 2460f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2461f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2462f69061beSDaniel Vetter * complete. 2463f69061beSDaniel Vetter * 2464f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2465f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2466f69061beSDaniel Vetter * updates before 2467f69061beSDaniel Vetter * the counter increment. 2468f69061beSDaniel Vetter */ 24694e857c58SPeter Zijlstra smp_mb__before_atomic(); 2470f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2471f69061beSDaniel Vetter 24725bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2473f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 24741f83fee0SDaniel Vetter } else { 24752ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2476f316a42cSBen Gamari } 24771f83fee0SDaniel Vetter 247817e1df07SDaniel Vetter /* 247917e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 248017e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 248117e1df07SDaniel Vetter */ 248217e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2483f316a42cSBen Gamari } 24848a905236SJesse Barnes } 24858a905236SJesse Barnes 248635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2487c0e09200SDave Airlie { 24888a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2489bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 249063eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2491050ee91fSBen Widawsky int pipe, i; 249263eeaf38SJesse Barnes 249335aed2e6SChris Wilson if (!eir) 249435aed2e6SChris Wilson return; 249563eeaf38SJesse Barnes 2496a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 24978a905236SJesse Barnes 2498bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2499bd9854f9SBen Widawsky 25008a905236SJesse Barnes if (IS_G4X(dev)) { 25018a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25028a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25038a905236SJesse Barnes 2504a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2505a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2506050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2507050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2508a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2509a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25108a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25113143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25128a905236SJesse Barnes } 25138a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25148a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2515a70491ccSJoe Perches pr_err("page table error\n"); 2516a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25178a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25183143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25198a905236SJesse Barnes } 25208a905236SJesse Barnes } 25218a905236SJesse Barnes 2522a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 252363eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 252463eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2525a70491ccSJoe Perches pr_err("page table error\n"); 2526a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 252763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25283143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 252963eeaf38SJesse Barnes } 25308a905236SJesse Barnes } 25318a905236SJesse Barnes 253263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2533a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2534055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2535a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 25369db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 253763eeaf38SJesse Barnes /* pipestat has already been acked */ 253863eeaf38SJesse Barnes } 253963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2540a70491ccSJoe Perches pr_err("instruction error\n"); 2541a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2542050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2543050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2544a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 254563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 254663eeaf38SJesse Barnes 2547a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2548a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2549a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 255063eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 25513143a2bfSChris Wilson POSTING_READ(IPEIR); 255263eeaf38SJesse Barnes } else { 255363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 255463eeaf38SJesse Barnes 2555a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2556a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2557a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2558a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 255963eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25603143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 256163eeaf38SJesse Barnes } 256263eeaf38SJesse Barnes } 256363eeaf38SJesse Barnes 256463eeaf38SJesse Barnes I915_WRITE(EIR, eir); 25653143a2bfSChris Wilson POSTING_READ(EIR); 256663eeaf38SJesse Barnes eir = I915_READ(EIR); 256763eeaf38SJesse Barnes if (eir) { 256863eeaf38SJesse Barnes /* 256963eeaf38SJesse Barnes * some errors might have become stuck, 257063eeaf38SJesse Barnes * mask them. 257163eeaf38SJesse Barnes */ 257263eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 257363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 257463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 257563eeaf38SJesse Barnes } 257635aed2e6SChris Wilson } 257735aed2e6SChris Wilson 257835aed2e6SChris Wilson /** 257935aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 258035aed2e6SChris Wilson * @dev: drm device 258135aed2e6SChris Wilson * 258235aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 258335aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 258435aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 258535aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 258635aed2e6SChris Wilson * of a ring dump etc.). 258735aed2e6SChris Wilson */ 258858174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 258958174462SMika Kuoppala const char *fmt, ...) 259035aed2e6SChris Wilson { 259135aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 259258174462SMika Kuoppala va_list args; 259358174462SMika Kuoppala char error_msg[80]; 259435aed2e6SChris Wilson 259558174462SMika Kuoppala va_start(args, fmt); 259658174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 259758174462SMika Kuoppala va_end(args); 259858174462SMika Kuoppala 259958174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 260035aed2e6SChris Wilson i915_report_and_clear_eir(dev); 26018a905236SJesse Barnes 2602ba1234d1SBen Gamari if (wedged) { 2603f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2604f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2605ba1234d1SBen Gamari 260611ed50ecSBen Gamari /* 260717e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 260817e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 260917e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 261017e1df07SDaniel Vetter * processes will see a reset in progress and back off, 261117e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 261217e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 261317e1df07SDaniel Vetter * that the reset work needs to acquire. 261417e1df07SDaniel Vetter * 261517e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 261617e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 261717e1df07SDaniel Vetter * counter atomic_t. 261811ed50ecSBen Gamari */ 261917e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 262011ed50ecSBen Gamari } 262111ed50ecSBen Gamari 2622122f46baSDaniel Vetter /* 2623122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2624122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2625122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2626122f46baSDaniel Vetter * code will deadlock. 2627122f46baSDaniel Vetter */ 2628122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 26298a905236SJesse Barnes } 26308a905236SJesse Barnes 263142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 263242f52ef8SKeith Packard * we use as a pipe index 263342f52ef8SKeith Packard */ 2634f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 26350a3e67a4SJesse Barnes { 26362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2637e9d21d7fSKeith Packard unsigned long irqflags; 263871e0ffa5SJesse Barnes 26395eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 264071e0ffa5SJesse Barnes return -EINVAL; 26410a3e67a4SJesse Barnes 26421ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2643f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 26447c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2645755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26460a3e67a4SJesse Barnes else 26477c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2648755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 26491ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26508692d00eSChris Wilson 26510a3e67a4SJesse Barnes return 0; 26520a3e67a4SJesse Barnes } 26530a3e67a4SJesse Barnes 2654f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2655f796cf8fSJesse Barnes { 26562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2657f796cf8fSJesse Barnes unsigned long irqflags; 2658b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 265940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2660f796cf8fSJesse Barnes 2661f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2662f796cf8fSJesse Barnes return -EINVAL; 2663f796cf8fSJesse Barnes 2664f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2665b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2666b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2667b1f14ad0SJesse Barnes 2668b1f14ad0SJesse Barnes return 0; 2669b1f14ad0SJesse Barnes } 2670b1f14ad0SJesse Barnes 26717e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 26727e231dbeSJesse Barnes { 26732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26747e231dbeSJesse Barnes unsigned long irqflags; 26757e231dbeSJesse Barnes 26767e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 26777e231dbeSJesse Barnes return -EINVAL; 26787e231dbeSJesse Barnes 26797e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 268031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2681755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26827e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26837e231dbeSJesse Barnes 26847e231dbeSJesse Barnes return 0; 26857e231dbeSJesse Barnes } 26867e231dbeSJesse Barnes 2687abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2688abd58f01SBen Widawsky { 2689abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2690abd58f01SBen Widawsky unsigned long irqflags; 2691abd58f01SBen Widawsky 2692abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2693abd58f01SBen Widawsky return -EINVAL; 2694abd58f01SBen Widawsky 2695abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26967167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 26977167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2698abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2699abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2700abd58f01SBen Widawsky return 0; 2701abd58f01SBen Widawsky } 2702abd58f01SBen Widawsky 270342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 270442f52ef8SKeith Packard * we use as a pipe index 270542f52ef8SKeith Packard */ 2706f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 27070a3e67a4SJesse Barnes { 27082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2709e9d21d7fSKeith Packard unsigned long irqflags; 27100a3e67a4SJesse Barnes 27111ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27127c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2713755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2714755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27151ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27160a3e67a4SJesse Barnes } 27170a3e67a4SJesse Barnes 2718f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2719f796cf8fSJesse Barnes { 27202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2721f796cf8fSJesse Barnes unsigned long irqflags; 2722b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 272340da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2724f796cf8fSJesse Barnes 2725f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2726b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2727b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2728b1f14ad0SJesse Barnes } 2729b1f14ad0SJesse Barnes 27307e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 27317e231dbeSJesse Barnes { 27322d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27337e231dbeSJesse Barnes unsigned long irqflags; 27347e231dbeSJesse Barnes 27357e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 273631acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2737755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27387e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27397e231dbeSJesse Barnes } 27407e231dbeSJesse Barnes 2741abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2742abd58f01SBen Widawsky { 2743abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2744abd58f01SBen Widawsky unsigned long irqflags; 2745abd58f01SBen Widawsky 2746abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2747abd58f01SBen Widawsky return; 2748abd58f01SBen Widawsky 2749abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27507167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 27517167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2752abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2753abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2754abd58f01SBen Widawsky } 2755abd58f01SBen Widawsky 2756893eead0SChris Wilson static u32 2757a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring) 2758852835f3SZou Nan hai { 2759893eead0SChris Wilson return list_entry(ring->request_list.prev, 2760893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2761893eead0SChris Wilson } 2762893eead0SChris Wilson 27639107e9d2SChris Wilson static bool 2764a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno) 2765893eead0SChris Wilson { 27669107e9d2SChris Wilson return (list_empty(&ring->request_list) || 27679107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2768f65d9421SBen Gamari } 2769f65d9421SBen Gamari 2770a028c4b0SDaniel Vetter static bool 2771a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2772a028c4b0SDaniel Vetter { 2773a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2774a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2775a028c4b0SDaniel Vetter } else { 2776a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2777a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2778a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2779a028c4b0SDaniel Vetter } 2780a028c4b0SDaniel Vetter } 2781a028c4b0SDaniel Vetter 2782a4872ba6SOscar Mateo static struct intel_engine_cs * 2783a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2784921d42eaSDaniel Vetter { 2785921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2786a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2787921d42eaSDaniel Vetter int i; 2788921d42eaSDaniel Vetter 2789921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2790a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2791a6cdb93aSRodrigo Vivi if (ring == signaller) 2792a6cdb93aSRodrigo Vivi continue; 2793a6cdb93aSRodrigo Vivi 2794a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2795a6cdb93aSRodrigo Vivi return signaller; 2796a6cdb93aSRodrigo Vivi } 2797921d42eaSDaniel Vetter } else { 2798921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2799921d42eaSDaniel Vetter 2800921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2801921d42eaSDaniel Vetter if(ring == signaller) 2802921d42eaSDaniel Vetter continue; 2803921d42eaSDaniel Vetter 2804ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2805921d42eaSDaniel Vetter return signaller; 2806921d42eaSDaniel Vetter } 2807921d42eaSDaniel Vetter } 2808921d42eaSDaniel Vetter 2809a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2810a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2811921d42eaSDaniel Vetter 2812921d42eaSDaniel Vetter return NULL; 2813921d42eaSDaniel Vetter } 2814921d42eaSDaniel Vetter 2815a4872ba6SOscar Mateo static struct intel_engine_cs * 2816a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2817a24a11e6SChris Wilson { 2818a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 281988fe429dSDaniel Vetter u32 cmd, ipehr, head; 2820a6cdb93aSRodrigo Vivi u64 offset = 0; 2821a6cdb93aSRodrigo Vivi int i, backwards; 2822a24a11e6SChris Wilson 2823a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2824a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 28256274f212SChris Wilson return NULL; 2826a24a11e6SChris Wilson 282788fe429dSDaniel Vetter /* 282888fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 282988fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2830a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2831a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 283288fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 283388fe429dSDaniel Vetter * ringbuffer itself. 2834a24a11e6SChris Wilson */ 283588fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2836a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 283788fe429dSDaniel Vetter 2838a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 283988fe429dSDaniel Vetter /* 284088fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 284188fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 284288fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 284388fe429dSDaniel Vetter */ 2844ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 284588fe429dSDaniel Vetter 284688fe429dSDaniel Vetter /* This here seems to blow up */ 2847ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2848a24a11e6SChris Wilson if (cmd == ipehr) 2849a24a11e6SChris Wilson break; 2850a24a11e6SChris Wilson 285188fe429dSDaniel Vetter head -= 4; 285288fe429dSDaniel Vetter } 2853a24a11e6SChris Wilson 285488fe429dSDaniel Vetter if (!i) 285588fe429dSDaniel Vetter return NULL; 285688fe429dSDaniel Vetter 2857ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2858a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2859a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2860a6cdb93aSRodrigo Vivi offset <<= 32; 2861a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2862a6cdb93aSRodrigo Vivi } 2863a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2864a24a11e6SChris Wilson } 2865a24a11e6SChris Wilson 2866a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 28676274f212SChris Wilson { 28686274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2869a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2870a0d036b0SChris Wilson u32 seqno; 28716274f212SChris Wilson 28724be17381SChris Wilson ring->hangcheck.deadlock++; 28736274f212SChris Wilson 28746274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 28754be17381SChris Wilson if (signaller == NULL) 28764be17381SChris Wilson return -1; 28774be17381SChris Wilson 28784be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 28794be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 28806274f212SChris Wilson return -1; 28816274f212SChris Wilson 28824be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 28834be17381SChris Wilson return 1; 28844be17381SChris Wilson 2885a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2886a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2887a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 28884be17381SChris Wilson return -1; 28894be17381SChris Wilson 28904be17381SChris Wilson return 0; 28916274f212SChris Wilson } 28926274f212SChris Wilson 28936274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 28946274f212SChris Wilson { 2895a4872ba6SOscar Mateo struct intel_engine_cs *ring; 28966274f212SChris Wilson int i; 28976274f212SChris Wilson 28986274f212SChris Wilson for_each_ring(ring, dev_priv, i) 28994be17381SChris Wilson ring->hangcheck.deadlock = 0; 29006274f212SChris Wilson } 29016274f212SChris Wilson 2902ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2903a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 29041ec14ad3SChris Wilson { 29051ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 29061ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 29079107e9d2SChris Wilson u32 tmp; 29089107e9d2SChris Wilson 2909f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2910f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2911f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2912f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2913f260fe7bSMika Kuoppala } 2914f260fe7bSMika Kuoppala 2915f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2916f260fe7bSMika Kuoppala } 29176274f212SChris Wilson 29189107e9d2SChris Wilson if (IS_GEN2(dev)) 2919f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29209107e9d2SChris Wilson 29219107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 29229107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 29239107e9d2SChris Wilson * and break the hang. This should work on 29249107e9d2SChris Wilson * all but the second generation chipsets. 29259107e9d2SChris Wilson */ 29269107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 29271ec14ad3SChris Wilson if (tmp & RING_WAIT) { 292858174462SMika Kuoppala i915_handle_error(dev, false, 292958174462SMika Kuoppala "Kicking stuck wait on %s", 29301ec14ad3SChris Wilson ring->name); 29311ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2932f2f4d82fSJani Nikula return HANGCHECK_KICK; 29331ec14ad3SChris Wilson } 2934a24a11e6SChris Wilson 29356274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 29366274f212SChris Wilson switch (semaphore_passed(ring)) { 29376274f212SChris Wilson default: 2938f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29396274f212SChris Wilson case 1: 294058174462SMika Kuoppala i915_handle_error(dev, false, 294158174462SMika Kuoppala "Kicking stuck semaphore on %s", 2942a24a11e6SChris Wilson ring->name); 2943a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2944f2f4d82fSJani Nikula return HANGCHECK_KICK; 29456274f212SChris Wilson case 0: 2946f2f4d82fSJani Nikula return HANGCHECK_WAIT; 29476274f212SChris Wilson } 29489107e9d2SChris Wilson } 29499107e9d2SChris Wilson 2950f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2951a24a11e6SChris Wilson } 2952d1e61e7fSChris Wilson 2953f65d9421SBen Gamari /** 2954f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 295505407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 295605407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 295705407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 295805407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 295905407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2960f65d9421SBen Gamari */ 2961a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2962f65d9421SBen Gamari { 2963f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 29642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2965a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2966b4519513SChris Wilson int i; 296705407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 29689107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 29699107e9d2SChris Wilson #define BUSY 1 29709107e9d2SChris Wilson #define KICK 5 29719107e9d2SChris Wilson #define HUNG 20 2972893eead0SChris Wilson 2973d330a953SJani Nikula if (!i915.enable_hangcheck) 29743e0dc6b0SBen Widawsky return; 29753e0dc6b0SBen Widawsky 2976b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 297750877445SChris Wilson u64 acthd; 297850877445SChris Wilson u32 seqno; 29799107e9d2SChris Wilson bool busy = true; 2980b4519513SChris Wilson 29816274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 29826274f212SChris Wilson 298305407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 298405407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 298505407ff8SMika Kuoppala 298605407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 29879107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2988da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2989da661464SMika Kuoppala 29909107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 29919107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2992094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2993f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 29949107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 29959107e9d2SChris Wilson ring->name); 2996f4adcd24SDaniel Vetter else 2997f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2998f4adcd24SDaniel Vetter ring->name); 29999107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 3000094f9a54SChris Wilson } 3001094f9a54SChris Wilson /* Safeguard against driver failure */ 3002094f9a54SChris Wilson ring->hangcheck.score += BUSY; 30039107e9d2SChris Wilson } else 30049107e9d2SChris Wilson busy = false; 300505407ff8SMika Kuoppala } else { 30066274f212SChris Wilson /* We always increment the hangcheck score 30076274f212SChris Wilson * if the ring is busy and still processing 30086274f212SChris Wilson * the same request, so that no single request 30096274f212SChris Wilson * can run indefinitely (such as a chain of 30106274f212SChris Wilson * batches). The only time we do not increment 30116274f212SChris Wilson * the hangcheck score on this ring, if this 30126274f212SChris Wilson * ring is in a legitimate wait for another 30136274f212SChris Wilson * ring. In that case the waiting ring is a 30146274f212SChris Wilson * victim and we want to be sure we catch the 30156274f212SChris Wilson * right culprit. Then every time we do kick 30166274f212SChris Wilson * the ring, add a small increment to the 30176274f212SChris Wilson * score so that we can catch a batch that is 30186274f212SChris Wilson * being repeatedly kicked and so responsible 30196274f212SChris Wilson * for stalling the machine. 30209107e9d2SChris Wilson */ 3021ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 3022ad8beaeaSMika Kuoppala acthd); 3023ad8beaeaSMika Kuoppala 3024ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 3025da661464SMika Kuoppala case HANGCHECK_IDLE: 3026f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3027f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 3028f260fe7bSMika Kuoppala break; 3029f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 3030ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 30316274f212SChris Wilson break; 3032f2f4d82fSJani Nikula case HANGCHECK_KICK: 3033ea04cb31SJani Nikula ring->hangcheck.score += KICK; 30346274f212SChris Wilson break; 3035f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3036ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 30376274f212SChris Wilson stuck[i] = true; 30386274f212SChris Wilson break; 30396274f212SChris Wilson } 304005407ff8SMika Kuoppala } 30419107e9d2SChris Wilson } else { 3042da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 3043da661464SMika Kuoppala 30449107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 30459107e9d2SChris Wilson * attempts across multiple batches. 30469107e9d2SChris Wilson */ 30479107e9d2SChris Wilson if (ring->hangcheck.score > 0) 30489107e9d2SChris Wilson ring->hangcheck.score--; 3049f260fe7bSMika Kuoppala 3050f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 3051cbb465e7SChris Wilson } 3052f65d9421SBen Gamari 305305407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 305405407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 30559107e9d2SChris Wilson busy_count += busy; 305605407ff8SMika Kuoppala } 305705407ff8SMika Kuoppala 305805407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3059b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3060b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 306105407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3062a43adf07SChris Wilson ring->name); 3063a43adf07SChris Wilson rings_hung++; 306405407ff8SMika Kuoppala } 306505407ff8SMika Kuoppala } 306605407ff8SMika Kuoppala 306705407ff8SMika Kuoppala if (rings_hung) 306858174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 306905407ff8SMika Kuoppala 307005407ff8SMika Kuoppala if (busy_count) 307105407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 307205407ff8SMika Kuoppala * being added */ 307310cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 307410cd45b6SMika Kuoppala } 307510cd45b6SMika Kuoppala 307610cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 307710cd45b6SMika Kuoppala { 307810cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3079672e7b7cSChris Wilson struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer; 3080672e7b7cSChris Wilson 3081d330a953SJani Nikula if (!i915.enable_hangcheck) 308210cd45b6SMika Kuoppala return; 308310cd45b6SMika Kuoppala 3084672e7b7cSChris Wilson /* Don't continually defer the hangcheck, but make sure it is active */ 3085d9e600b2SChris Wilson if (timer_pending(timer)) 3086d9e600b2SChris Wilson return; 3087d9e600b2SChris Wilson mod_timer(timer, 3088d9e600b2SChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3089f65d9421SBen Gamari } 3090f65d9421SBen Gamari 30911c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 309291738a95SPaulo Zanoni { 309391738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 309491738a95SPaulo Zanoni 309591738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 309691738a95SPaulo Zanoni return; 309791738a95SPaulo Zanoni 3098f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3099105b122eSPaulo Zanoni 3100105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3101105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3102622364b6SPaulo Zanoni } 3103105b122eSPaulo Zanoni 310491738a95SPaulo Zanoni /* 3105622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3106622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3107622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3108622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3109622364b6SPaulo Zanoni * 3110622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 311191738a95SPaulo Zanoni */ 3112622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3113622364b6SPaulo Zanoni { 3114622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3115622364b6SPaulo Zanoni 3116622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3117622364b6SPaulo Zanoni return; 3118622364b6SPaulo Zanoni 3119622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 312091738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 312191738a95SPaulo Zanoni POSTING_READ(SDEIER); 312291738a95SPaulo Zanoni } 312391738a95SPaulo Zanoni 31247c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3125d18ea1b5SDaniel Vetter { 3126d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3127d18ea1b5SDaniel Vetter 3128f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3129a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3130f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3131d18ea1b5SDaniel Vetter } 3132d18ea1b5SDaniel Vetter 3133c0e09200SDave Airlie /* drm_dma.h hooks 3134c0e09200SDave Airlie */ 3135be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3136036a4a7dSZhenyu Wang { 31372d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3138036a4a7dSZhenyu Wang 31390c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3140bdfcdb63SDaniel Vetter 3141f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3142c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3143c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3144036a4a7dSZhenyu Wang 31457c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3146c650156aSZhenyu Wang 31471c69eb42SPaulo Zanoni ibx_irq_reset(dev); 31487d99163dSBen Widawsky } 31497d99163dSBen Widawsky 315070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 315170591a41SVille Syrjälä { 315270591a41SVille Syrjälä enum pipe pipe; 315370591a41SVille Syrjälä 315470591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 315570591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 315670591a41SVille Syrjälä 315770591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 315870591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 315970591a41SVille Syrjälä 316070591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 316170591a41SVille Syrjälä } 316270591a41SVille Syrjälä 31637e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 31647e231dbeSJesse Barnes { 31652d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31667e231dbeSJesse Barnes 31677e231dbeSJesse Barnes /* VLV magic */ 31687e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 31697e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 31707e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 31717e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 31727e231dbeSJesse Barnes 31737c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 31747e231dbeSJesse Barnes 31757c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 31767e231dbeSJesse Barnes 317770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 31787e231dbeSJesse Barnes } 31797e231dbeSJesse Barnes 3180d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3181d6e3cca3SDaniel Vetter { 3182d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3183d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3184d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3185d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3186d6e3cca3SDaniel Vetter } 3187d6e3cca3SDaniel Vetter 3188823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3189abd58f01SBen Widawsky { 3190abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3191abd58f01SBen Widawsky int pipe; 3192abd58f01SBen Widawsky 3193abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3194abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3195abd58f01SBen Widawsky 3196d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3197abd58f01SBen Widawsky 3198055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3199f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3200813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3201f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3202abd58f01SBen Widawsky 3203f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3204f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3205f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3206abd58f01SBen Widawsky 32071c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3208abd58f01SBen Widawsky } 3209abd58f01SBen Widawsky 3210d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv) 3211d49bdb0eSPaulo Zanoni { 32121180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3213d49bdb0eSPaulo Zanoni 321413321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3215d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B], 32161180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 3217d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C], 32181180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 321913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3220d49bdb0eSPaulo Zanoni } 3221d49bdb0eSPaulo Zanoni 322243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 322343f328d7SVille Syrjälä { 322443f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 322543f328d7SVille Syrjälä 322643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 322743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 322843f328d7SVille Syrjälä 3229d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 323043f328d7SVille Syrjälä 323143f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 323243f328d7SVille Syrjälä 323343f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 323443f328d7SVille Syrjälä 323570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 323643f328d7SVille Syrjälä } 323743f328d7SVille Syrjälä 323882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 323982a28bcfSDaniel Vetter { 32402d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 324182a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3242fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 324382a28bcfSDaniel Vetter 324482a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3245fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3246b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3247cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3248fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 324982a28bcfSDaniel Vetter } else { 3250fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3251b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3252cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3253fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 325482a28bcfSDaniel Vetter } 325582a28bcfSDaniel Vetter 3256fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 325782a28bcfSDaniel Vetter 32587fe0b973SKeith Packard /* 32597fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 32607fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 32617fe0b973SKeith Packard * 32627fe0b973SKeith Packard * This register is the same on all known PCH chips. 32637fe0b973SKeith Packard */ 32647fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 32657fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 32667fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 32677fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 32687fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 32697fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32707fe0b973SKeith Packard } 32717fe0b973SKeith Packard 3272d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3273d46da437SPaulo Zanoni { 32742d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 327582a28bcfSDaniel Vetter u32 mask; 3276d46da437SPaulo Zanoni 3277692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3278692a04cfSDaniel Vetter return; 3279692a04cfSDaniel Vetter 3280105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 32815c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3282105b122eSPaulo Zanoni else 32835c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32848664281bSPaulo Zanoni 3285337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3286d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3287d46da437SPaulo Zanoni } 3288d46da437SPaulo Zanoni 32890a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 32900a9a8c91SDaniel Vetter { 32910a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 32920a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32930a9a8c91SDaniel Vetter 32940a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 32950a9a8c91SDaniel Vetter 32960a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3297040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 32980a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 329935a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 330035a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 33010a9a8c91SDaniel Vetter } 33020a9a8c91SDaniel Vetter 33030a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 33040a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 33050a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 33060a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 33070a9a8c91SDaniel Vetter } else { 33080a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 33090a9a8c91SDaniel Vetter } 33100a9a8c91SDaniel Vetter 331135079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33120a9a8c91SDaniel Vetter 33130a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 3314*78e68d36SImre Deak /* 3315*78e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 3316*78e68d36SImre Deak * itself is enabled/disabled. 3317*78e68d36SImre Deak */ 33180a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 33190a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 33200a9a8c91SDaniel Vetter 3321605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 332235079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 33230a9a8c91SDaniel Vetter } 33240a9a8c91SDaniel Vetter } 33250a9a8c91SDaniel Vetter 3326f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3327036a4a7dSZhenyu Wang { 33282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33298e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33308e76f8dcSPaulo Zanoni 33318e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 33328e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33338e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33348e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33355c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33368e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 33375c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 33388e76f8dcSPaulo Zanoni } else { 33398e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3340ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33415b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33425b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33435b3a856bSDaniel Vetter DE_POISON); 33445c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 33455c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 33468e76f8dcSPaulo Zanoni } 3347036a4a7dSZhenyu Wang 33481ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3349036a4a7dSZhenyu Wang 33500c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33510c841212SPaulo Zanoni 3352622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3353622364b6SPaulo Zanoni 335435079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3355036a4a7dSZhenyu Wang 33560a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3357036a4a7dSZhenyu Wang 3358d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33597fe0b973SKeith Packard 3360f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 33616005ce42SDaniel Vetter /* Enable PCU event interrupts 33626005ce42SDaniel Vetter * 33636005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33644bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33654bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3366d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3367f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3368d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3369f97108d1SJesse Barnes } 3370f97108d1SJesse Barnes 3371036a4a7dSZhenyu Wang return 0; 3372036a4a7dSZhenyu Wang } 3373036a4a7dSZhenyu Wang 3374f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3375f8b79e58SImre Deak { 3376f8b79e58SImre Deak u32 pipestat_mask; 3377f8b79e58SImre Deak u32 iir_mask; 3378120dda4fSVille Syrjälä enum pipe pipe; 3379f8b79e58SImre Deak 3380f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3381f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3382f8b79e58SImre Deak 3383120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3384120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3385f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3386f8b79e58SImre Deak 3387f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3388f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3389f8b79e58SImre Deak 3390120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3391120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3392120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3393f8b79e58SImre Deak 3394f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3395f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3396f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3397120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3398120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3399f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3400f8b79e58SImre Deak 3401f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3402f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3403f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 340476e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 340576e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3406f8b79e58SImre Deak } 3407f8b79e58SImre Deak 3408f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3409f8b79e58SImre Deak { 3410f8b79e58SImre Deak u32 pipestat_mask; 3411f8b79e58SImre Deak u32 iir_mask; 3412120dda4fSVille Syrjälä enum pipe pipe; 3413f8b79e58SImre Deak 3414f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3415f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 34166c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3417120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3418120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3419f8b79e58SImre Deak 3420f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3421f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 342276e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3423f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3424f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3425f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3426f8b79e58SImre Deak 3427f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3428f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3429f8b79e58SImre Deak 3430120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3431120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3432120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3433f8b79e58SImre Deak 3434f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3435f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3436120dda4fSVille Syrjälä 3437120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3438120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3439f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3440f8b79e58SImre Deak } 3441f8b79e58SImre Deak 3442f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3443f8b79e58SImre Deak { 3444f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3445f8b79e58SImre Deak 3446f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3447f8b79e58SImre Deak return; 3448f8b79e58SImre Deak 3449f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3450f8b79e58SImre Deak 3451950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3452f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3453f8b79e58SImre Deak } 3454f8b79e58SImre Deak 3455f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3456f8b79e58SImre Deak { 3457f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3458f8b79e58SImre Deak 3459f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3460f8b79e58SImre Deak return; 3461f8b79e58SImre Deak 3462f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3463f8b79e58SImre Deak 3464950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3465f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3466f8b79e58SImre Deak } 3467f8b79e58SImre Deak 34680e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34697e231dbeSJesse Barnes { 3470f8b79e58SImre Deak dev_priv->irq_mask = ~0; 34717e231dbeSJesse Barnes 347220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 347320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 347420afbda2SDaniel Vetter 34757e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 347676e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 347776e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 347876e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 347976e41860SVille Syrjälä POSTING_READ(VLV_IMR); 34807e231dbeSJesse Barnes 3481b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3482b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3483d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3484f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3485f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3486d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 34870e6c9a9eSVille Syrjälä } 34880e6c9a9eSVille Syrjälä 34890e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 34900e6c9a9eSVille Syrjälä { 34910e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 34920e6c9a9eSVille Syrjälä 34930e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 34947e231dbeSJesse Barnes 34950a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 34967e231dbeSJesse Barnes 34977e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 34987e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 34997e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 35007e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 35017e231dbeSJesse Barnes #endif 35027e231dbeSJesse Barnes 35037e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 350420afbda2SDaniel Vetter 350520afbda2SDaniel Vetter return 0; 350620afbda2SDaniel Vetter } 350720afbda2SDaniel Vetter 3508abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3509abd58f01SBen Widawsky { 3510abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3511abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3512abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 351373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3514abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 351573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 351673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3517abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 351873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 351973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 352073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3521abd58f01SBen Widawsky 0, 352273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 352373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3524abd58f01SBen Widawsky }; 3525abd58f01SBen Widawsky 35260961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 35279a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35289a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 3529*78e68d36SImre Deak /* 3530*78e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 3531*78e68d36SImre Deak * is enabled/disabled. 3532*78e68d36SImre Deak */ 3533*78e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 35349a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3535abd58f01SBen Widawsky } 3536abd58f01SBen Widawsky 3537abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3538abd58f01SBen Widawsky { 3539770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3540770de83dSDamien Lespiau uint32_t de_pipe_enables; 3541abd58f01SBen Widawsky int pipe; 354288e04703SJesse Barnes u32 aux_en = GEN8_AUX_CHANNEL_A; 3543770de83dSDamien Lespiau 354488e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3545770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3546770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 354788e04703SJesse Barnes aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 354888e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 354988e04703SJesse Barnes } else 3550770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3551770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3552770de83dSDamien Lespiau 3553770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3554770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3555770de83dSDamien Lespiau 355613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 355713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 355813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3559abd58f01SBen Widawsky 3560055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3561f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3562813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3563813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3564813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 356535079899SPaulo Zanoni de_pipe_enables); 3566abd58f01SBen Widawsky 356788e04703SJesse Barnes GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en); 3568abd58f01SBen Widawsky } 3569abd58f01SBen Widawsky 3570abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3571abd58f01SBen Widawsky { 3572abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3573abd58f01SBen Widawsky 3574622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3575622364b6SPaulo Zanoni 3576abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3577abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3578abd58f01SBen Widawsky 3579abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3580abd58f01SBen Widawsky 3581abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3582abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3583abd58f01SBen Widawsky 3584abd58f01SBen Widawsky return 0; 3585abd58f01SBen Widawsky } 3586abd58f01SBen Widawsky 358743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 358843f328d7SVille Syrjälä { 358943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 359043f328d7SVille Syrjälä 3591c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 359243f328d7SVille Syrjälä 359343f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 359443f328d7SVille Syrjälä 359543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 359643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 359743f328d7SVille Syrjälä 359843f328d7SVille Syrjälä return 0; 359943f328d7SVille Syrjälä } 360043f328d7SVille Syrjälä 3601abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3602abd58f01SBen Widawsky { 3603abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3604abd58f01SBen Widawsky 3605abd58f01SBen Widawsky if (!dev_priv) 3606abd58f01SBen Widawsky return; 3607abd58f01SBen Widawsky 3608823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3609abd58f01SBen Widawsky } 3610abd58f01SBen Widawsky 36118ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 36128ea0be4fSVille Syrjälä { 36138ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 36148ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 36158ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36168ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 36178ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 36188ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 36198ea0be4fSVille Syrjälä 36208ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 36218ea0be4fSVille Syrjälä 3622c352d1baSImre Deak dev_priv->irq_mask = ~0; 36238ea0be4fSVille Syrjälä } 36248ea0be4fSVille Syrjälä 36257e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 36267e231dbeSJesse Barnes { 36272d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36287e231dbeSJesse Barnes 36297e231dbeSJesse Barnes if (!dev_priv) 36307e231dbeSJesse Barnes return; 36317e231dbeSJesse Barnes 3632843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3633843d0e7dSImre Deak 3634893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3635893fce8eSVille Syrjälä 36367e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3637f8b79e58SImre Deak 36388ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 36397e231dbeSJesse Barnes } 36407e231dbeSJesse Barnes 364143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 364243f328d7SVille Syrjälä { 364343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 364443f328d7SVille Syrjälä 364543f328d7SVille Syrjälä if (!dev_priv) 364643f328d7SVille Syrjälä return; 364743f328d7SVille Syrjälä 364843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 364943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 365043f328d7SVille Syrjälä 3651a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 365243f328d7SVille Syrjälä 3653a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 365443f328d7SVille Syrjälä 3655c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 365643f328d7SVille Syrjälä } 365743f328d7SVille Syrjälä 3658f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3659036a4a7dSZhenyu Wang { 36602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36614697995bSJesse Barnes 36624697995bSJesse Barnes if (!dev_priv) 36634697995bSJesse Barnes return; 36644697995bSJesse Barnes 3665be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3666036a4a7dSZhenyu Wang } 3667036a4a7dSZhenyu Wang 3668c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3669c2798b19SChris Wilson { 36702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3671c2798b19SChris Wilson int pipe; 3672c2798b19SChris Wilson 3673055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3674c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3675c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3676c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3677c2798b19SChris Wilson POSTING_READ16(IER); 3678c2798b19SChris Wilson } 3679c2798b19SChris Wilson 3680c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3681c2798b19SChris Wilson { 36822d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3683c2798b19SChris Wilson 3684c2798b19SChris Wilson I915_WRITE16(EMR, 3685c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3686c2798b19SChris Wilson 3687c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3688c2798b19SChris Wilson dev_priv->irq_mask = 3689c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3690c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3691c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3692c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3693c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3694c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3695c2798b19SChris Wilson 3696c2798b19SChris Wilson I915_WRITE16(IER, 3697c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3698c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3699c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3700c2798b19SChris Wilson I915_USER_INTERRUPT); 3701c2798b19SChris Wilson POSTING_READ16(IER); 3702c2798b19SChris Wilson 3703379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3704379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3705d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3706755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3707755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3708d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3709379ef82dSDaniel Vetter 3710c2798b19SChris Wilson return 0; 3711c2798b19SChris Wilson } 3712c2798b19SChris Wilson 371390a72f87SVille Syrjälä /* 371490a72f87SVille Syrjälä * Returns true when a page flip has completed. 371590a72f87SVille Syrjälä */ 371690a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 37171f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 371890a72f87SVille Syrjälä { 37192d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 37201f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 372190a72f87SVille Syrjälä 37228d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 372390a72f87SVille Syrjälä return false; 372490a72f87SVille Syrjälä 372590a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3726d6bbafa1SChris Wilson goto check_page_flip; 372790a72f87SVille Syrjälä 37281f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 372990a72f87SVille Syrjälä 373090a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 373190a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 373290a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 373390a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 373490a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 373590a72f87SVille Syrjälä */ 373690a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3737d6bbafa1SChris Wilson goto check_page_flip; 373890a72f87SVille Syrjälä 373990a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 374090a72f87SVille Syrjälä return true; 3741d6bbafa1SChris Wilson 3742d6bbafa1SChris Wilson check_page_flip: 3743d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3744d6bbafa1SChris Wilson return false; 374590a72f87SVille Syrjälä } 374690a72f87SVille Syrjälä 3747ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3748c2798b19SChris Wilson { 374945a83f84SDaniel Vetter struct drm_device *dev = arg; 37502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3751c2798b19SChris Wilson u16 iir, new_iir; 3752c2798b19SChris Wilson u32 pipe_stats[2]; 3753c2798b19SChris Wilson int pipe; 3754c2798b19SChris Wilson u16 flip_mask = 3755c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3756c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3757c2798b19SChris Wilson 3758c2798b19SChris Wilson iir = I915_READ16(IIR); 3759c2798b19SChris Wilson if (iir == 0) 3760c2798b19SChris Wilson return IRQ_NONE; 3761c2798b19SChris Wilson 3762c2798b19SChris Wilson while (iir & ~flip_mask) { 3763c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3764c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3765c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3766c2798b19SChris Wilson * interrupts (for non-MSI). 3767c2798b19SChris Wilson */ 3768222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3769c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3770aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3771c2798b19SChris Wilson 3772055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3773c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3774c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3775c2798b19SChris Wilson 3776c2798b19SChris Wilson /* 3777c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3778c2798b19SChris Wilson */ 37792d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3780c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3781c2798b19SChris Wilson } 3782222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3783c2798b19SChris Wilson 3784c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3785c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3786c2798b19SChris Wilson 3787c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3788c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3789c2798b19SChris Wilson 3790055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37911f1c2e24SVille Syrjälä int plane = pipe; 37923a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 37931f1c2e24SVille Syrjälä plane = !plane; 37941f1c2e24SVille Syrjälä 37954356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 37961f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 37971f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3798c2798b19SChris Wilson 37994356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3800277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 38012d9d2b0bSVille Syrjälä 38021f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 38031f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 38041f7247c0SDaniel Vetter pipe); 38054356d586SDaniel Vetter } 3806c2798b19SChris Wilson 3807c2798b19SChris Wilson iir = new_iir; 3808c2798b19SChris Wilson } 3809c2798b19SChris Wilson 3810c2798b19SChris Wilson return IRQ_HANDLED; 3811c2798b19SChris Wilson } 3812c2798b19SChris Wilson 3813c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3814c2798b19SChris Wilson { 38152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3816c2798b19SChris Wilson int pipe; 3817c2798b19SChris Wilson 3818055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3819c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3820c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3821c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3822c2798b19SChris Wilson } 3823c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3824c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3825c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3826c2798b19SChris Wilson } 3827c2798b19SChris Wilson 3828a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3829a266c7d5SChris Wilson { 38302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3831a266c7d5SChris Wilson int pipe; 3832a266c7d5SChris Wilson 3833a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3834a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3835a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3836a266c7d5SChris Wilson } 3837a266c7d5SChris Wilson 383800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3839055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3840a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3841a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3842a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3843a266c7d5SChris Wilson POSTING_READ(IER); 3844a266c7d5SChris Wilson } 3845a266c7d5SChris Wilson 3846a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3847a266c7d5SChris Wilson { 38482d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 384938bde180SChris Wilson u32 enable_mask; 3850a266c7d5SChris Wilson 385138bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 385238bde180SChris Wilson 385338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 385438bde180SChris Wilson dev_priv->irq_mask = 385538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 385638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 385738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 385838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 385938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 386038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 386138bde180SChris Wilson 386238bde180SChris Wilson enable_mask = 386338bde180SChris Wilson I915_ASLE_INTERRUPT | 386438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 386538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 386638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 386738bde180SChris Wilson I915_USER_INTERRUPT; 386838bde180SChris Wilson 3869a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 387020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 387120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 387220afbda2SDaniel Vetter 3873a266c7d5SChris Wilson /* Enable in IER... */ 3874a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3875a266c7d5SChris Wilson /* and unmask in IMR */ 3876a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3877a266c7d5SChris Wilson } 3878a266c7d5SChris Wilson 3879a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3880a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3881a266c7d5SChris Wilson POSTING_READ(IER); 3882a266c7d5SChris Wilson 3883f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 388420afbda2SDaniel Vetter 3885379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3886379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3887d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3888755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3889755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3890d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3891379ef82dSDaniel Vetter 389220afbda2SDaniel Vetter return 0; 389320afbda2SDaniel Vetter } 389420afbda2SDaniel Vetter 389590a72f87SVille Syrjälä /* 389690a72f87SVille Syrjälä * Returns true when a page flip has completed. 389790a72f87SVille Syrjälä */ 389890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 389990a72f87SVille Syrjälä int plane, int pipe, u32 iir) 390090a72f87SVille Syrjälä { 39012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 390290a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 390390a72f87SVille Syrjälä 39048d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 390590a72f87SVille Syrjälä return false; 390690a72f87SVille Syrjälä 390790a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3908d6bbafa1SChris Wilson goto check_page_flip; 390990a72f87SVille Syrjälä 391090a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 391190a72f87SVille Syrjälä 391290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 391390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 391490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 391590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 391690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 391790a72f87SVille Syrjälä */ 391890a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3919d6bbafa1SChris Wilson goto check_page_flip; 392090a72f87SVille Syrjälä 392190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 392290a72f87SVille Syrjälä return true; 3923d6bbafa1SChris Wilson 3924d6bbafa1SChris Wilson check_page_flip: 3925d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3926d6bbafa1SChris Wilson return false; 392790a72f87SVille Syrjälä } 392890a72f87SVille Syrjälä 3929ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3930a266c7d5SChris Wilson { 393145a83f84SDaniel Vetter struct drm_device *dev = arg; 39322d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39338291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 393438bde180SChris Wilson u32 flip_mask = 393538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 393638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 393738bde180SChris Wilson int pipe, ret = IRQ_NONE; 3938a266c7d5SChris Wilson 3939a266c7d5SChris Wilson iir = I915_READ(IIR); 394038bde180SChris Wilson do { 394138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 39428291ee90SChris Wilson bool blc_event = false; 3943a266c7d5SChris Wilson 3944a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3945a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3946a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3947a266c7d5SChris Wilson * interrupts (for non-MSI). 3948a266c7d5SChris Wilson */ 3949222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3950a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3951aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3952a266c7d5SChris Wilson 3953055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3954a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3955a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3956a266c7d5SChris Wilson 395738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3958a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3959a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 396038bde180SChris Wilson irq_received = true; 3961a266c7d5SChris Wilson } 3962a266c7d5SChris Wilson } 3963222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3964a266c7d5SChris Wilson 3965a266c7d5SChris Wilson if (!irq_received) 3966a266c7d5SChris Wilson break; 3967a266c7d5SChris Wilson 3968a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 396916c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 397016c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 397116c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3972a266c7d5SChris Wilson 397338bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3974a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3975a266c7d5SChris Wilson 3976a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3977a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3978a266c7d5SChris Wilson 3979055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 398038bde180SChris Wilson int plane = pipe; 39813a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 398238bde180SChris Wilson plane = !plane; 39835e2032d4SVille Syrjälä 398490a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 398590a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 398690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3987a266c7d5SChris Wilson 3988a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3989a266c7d5SChris Wilson blc_event = true; 39904356d586SDaniel Vetter 39914356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3992277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 39932d9d2b0bSVille Syrjälä 39941f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39951f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39961f7247c0SDaniel Vetter pipe); 3997a266c7d5SChris Wilson } 3998a266c7d5SChris Wilson 3999a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4000a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4001a266c7d5SChris Wilson 4002a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4003a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4004a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4005a266c7d5SChris Wilson * we would never get another interrupt. 4006a266c7d5SChris Wilson * 4007a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4008a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4009a266c7d5SChris Wilson * another one. 4010a266c7d5SChris Wilson * 4011a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4012a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4013a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4014a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4015a266c7d5SChris Wilson * stray interrupts. 4016a266c7d5SChris Wilson */ 401738bde180SChris Wilson ret = IRQ_HANDLED; 4018a266c7d5SChris Wilson iir = new_iir; 401938bde180SChris Wilson } while (iir & ~flip_mask); 4020a266c7d5SChris Wilson 4021a266c7d5SChris Wilson return ret; 4022a266c7d5SChris Wilson } 4023a266c7d5SChris Wilson 4024a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4025a266c7d5SChris Wilson { 40262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4027a266c7d5SChris Wilson int pipe; 4028a266c7d5SChris Wilson 4029a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4030a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4031a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4032a266c7d5SChris Wilson } 4033a266c7d5SChris Wilson 403400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4035055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 403655b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4037a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 403855b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 403955b39755SChris Wilson } 4040a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4041a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4042a266c7d5SChris Wilson 4043a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4044a266c7d5SChris Wilson } 4045a266c7d5SChris Wilson 4046a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4047a266c7d5SChris Wilson { 40482d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4049a266c7d5SChris Wilson int pipe; 4050a266c7d5SChris Wilson 4051a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4052a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4053a266c7d5SChris Wilson 4054a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4055055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4056a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4057a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4058a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4059a266c7d5SChris Wilson POSTING_READ(IER); 4060a266c7d5SChris Wilson } 4061a266c7d5SChris Wilson 4062a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4063a266c7d5SChris Wilson { 40642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4065bbba0a97SChris Wilson u32 enable_mask; 4066a266c7d5SChris Wilson u32 error_mask; 4067a266c7d5SChris Wilson 4068a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4069bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4070adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4071bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4072bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4073bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4074bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4075bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4076bbba0a97SChris Wilson 4077bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 407821ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 407921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4080bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4081bbba0a97SChris Wilson 4082bbba0a97SChris Wilson if (IS_G4X(dev)) 4083bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4084a266c7d5SChris Wilson 4085b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4086b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4087d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4088755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4089755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4090755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4091d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4092a266c7d5SChris Wilson 4093a266c7d5SChris Wilson /* 4094a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4095a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4096a266c7d5SChris Wilson */ 4097a266c7d5SChris Wilson if (IS_G4X(dev)) { 4098a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4099a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4100a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4101a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4102a266c7d5SChris Wilson } else { 4103a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4104a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4105a266c7d5SChris Wilson } 4106a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4107a266c7d5SChris Wilson 4108a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4109a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4110a266c7d5SChris Wilson POSTING_READ(IER); 4111a266c7d5SChris Wilson 411220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 411320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 411420afbda2SDaniel Vetter 4115f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 411620afbda2SDaniel Vetter 411720afbda2SDaniel Vetter return 0; 411820afbda2SDaniel Vetter } 411920afbda2SDaniel Vetter 4120bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 412120afbda2SDaniel Vetter { 41222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4123cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 412420afbda2SDaniel Vetter u32 hotplug_en; 412520afbda2SDaniel Vetter 4126b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4127b5ea2d56SDaniel Vetter 4128bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 4129bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4130bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4131adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4132e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4133b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4134cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4135cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4136a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4137a266c7d5SChris Wilson to generate a spurious hotplug event about three 4138a266c7d5SChris Wilson seconds later. So just do it once. 4139a266c7d5SChris Wilson */ 4140a266c7d5SChris Wilson if (IS_G4X(dev)) 4141a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 414285fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4143a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4144a266c7d5SChris Wilson 4145a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4146a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4147a266c7d5SChris Wilson } 4148bac56d5bSEgbert Eich } 4149a266c7d5SChris Wilson 4150ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4151a266c7d5SChris Wilson { 415245a83f84SDaniel Vetter struct drm_device *dev = arg; 41532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4154a266c7d5SChris Wilson u32 iir, new_iir; 4155a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4156a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 415721ad8330SVille Syrjälä u32 flip_mask = 415821ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 415921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4160a266c7d5SChris Wilson 4161a266c7d5SChris Wilson iir = I915_READ(IIR); 4162a266c7d5SChris Wilson 4163a266c7d5SChris Wilson for (;;) { 4164501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41652c8ba29fSChris Wilson bool blc_event = false; 41662c8ba29fSChris Wilson 4167a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4168a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4169a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4170a266c7d5SChris Wilson * interrupts (for non-MSI). 4171a266c7d5SChris Wilson */ 4172222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4173a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4174aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4175a266c7d5SChris Wilson 4176055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4177a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4178a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4179a266c7d5SChris Wilson 4180a266c7d5SChris Wilson /* 4181a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4182a266c7d5SChris Wilson */ 4183a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4184a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4185501e01d7SVille Syrjälä irq_received = true; 4186a266c7d5SChris Wilson } 4187a266c7d5SChris Wilson } 4188222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4189a266c7d5SChris Wilson 4190a266c7d5SChris Wilson if (!irq_received) 4191a266c7d5SChris Wilson break; 4192a266c7d5SChris Wilson 4193a266c7d5SChris Wilson ret = IRQ_HANDLED; 4194a266c7d5SChris Wilson 4195a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 419616c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 419716c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4198a266c7d5SChris Wilson 419921ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4200a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4201a266c7d5SChris Wilson 4202a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4203a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4204a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4205a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4206a266c7d5SChris Wilson 4207055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42082c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 420990a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 421090a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4211a266c7d5SChris Wilson 4212a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4213a266c7d5SChris Wilson blc_event = true; 42144356d586SDaniel Vetter 42154356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4216277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4217a266c7d5SChris Wilson 42181f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42191f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 42202d9d2b0bSVille Syrjälä } 4221a266c7d5SChris Wilson 4222a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4223a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4224a266c7d5SChris Wilson 4225515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4226515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4227515ac2bbSDaniel Vetter 4228a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4229a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4230a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4231a266c7d5SChris Wilson * we would never get another interrupt. 4232a266c7d5SChris Wilson * 4233a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4234a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4235a266c7d5SChris Wilson * another one. 4236a266c7d5SChris Wilson * 4237a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4238a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4239a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4240a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4241a266c7d5SChris Wilson * stray interrupts. 4242a266c7d5SChris Wilson */ 4243a266c7d5SChris Wilson iir = new_iir; 4244a266c7d5SChris Wilson } 4245a266c7d5SChris Wilson 4246a266c7d5SChris Wilson return ret; 4247a266c7d5SChris Wilson } 4248a266c7d5SChris Wilson 4249a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4250a266c7d5SChris Wilson { 42512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4252a266c7d5SChris Wilson int pipe; 4253a266c7d5SChris Wilson 4254a266c7d5SChris Wilson if (!dev_priv) 4255a266c7d5SChris Wilson return; 4256a266c7d5SChris Wilson 4257a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4258a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4259a266c7d5SChris Wilson 4260a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4261055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4262a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4263a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4264a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4265a266c7d5SChris Wilson 4266055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4267a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4268a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4269a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4270a266c7d5SChris Wilson } 4271a266c7d5SChris Wilson 42724cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4273ac4c16c5SEgbert Eich { 42746323751dSImre Deak struct drm_i915_private *dev_priv = 42756323751dSImre Deak container_of(work, typeof(*dev_priv), 42766323751dSImre Deak hotplug_reenable_work.work); 4277ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4278ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4279ac4c16c5SEgbert Eich int i; 4280ac4c16c5SEgbert Eich 42816323751dSImre Deak intel_runtime_pm_get(dev_priv); 42826323751dSImre Deak 42834cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4284ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4285ac4c16c5SEgbert Eich struct drm_connector *connector; 4286ac4c16c5SEgbert Eich 4287ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4288ac4c16c5SEgbert Eich continue; 4289ac4c16c5SEgbert Eich 4290ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4291ac4c16c5SEgbert Eich 4292ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4293ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4294ac4c16c5SEgbert Eich 4295ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4296ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4297ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4298c23cc417SJani Nikula connector->name); 4299ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4300ac4c16c5SEgbert Eich if (!connector->polled) 4301ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4302ac4c16c5SEgbert Eich } 4303ac4c16c5SEgbert Eich } 4304ac4c16c5SEgbert Eich } 4305ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4306ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 43074cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 43086323751dSImre Deak 43096323751dSImre Deak intel_runtime_pm_put(dev_priv); 4310ac4c16c5SEgbert Eich } 4311ac4c16c5SEgbert Eich 4312fca52a55SDaniel Vetter /** 4313fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4314fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4315fca52a55SDaniel Vetter * 4316fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4317fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4318fca52a55SDaniel Vetter */ 4319b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4320f71d4af4SJesse Barnes { 4321b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 43228b2e326dSChris Wilson 43238b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 432413cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 432599584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4326c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4327a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 43288b2e326dSChris Wilson 4329a6706b45SDeepak S /* Let's track the enabled rps events */ 4330b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 43316c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 433231685c25SDeepak S dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 433331685c25SDeepak S else 4334a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4335a6706b45SDeepak S 433699584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 433799584db3SDaniel Vetter i915_hangcheck_elapsed, 433861bac78eSDaniel Vetter (unsigned long) dev); 43396323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 43404cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 434161bac78eSDaniel Vetter 434297a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 43439ee32feaSDaniel Vetter 4344b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43454cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 43464cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4347b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4348f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4349f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4350391f75e2SVille Syrjälä } else { 4351391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4352391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4353f71d4af4SJesse Barnes } 4354f71d4af4SJesse Barnes 435521da2700SVille Syrjälä /* 435621da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 435721da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 435821da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 435921da2700SVille Syrjälä */ 4360b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 436121da2700SVille Syrjälä dev->vblank_disable_immediate = true; 436221da2700SVille Syrjälä 4363c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4364f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4365f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4366c2baf4b7SVille Syrjälä } 4367f71d4af4SJesse Barnes 4368b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 436943f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 437043f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 437143f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 437243f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 437343f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 437443f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 437543f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4376b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43777e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43787e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43797e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43807e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 43817e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 43827e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4383fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4384b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4385abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4386723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4387abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4388abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4389abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4390abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4391abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4392f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4393f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4394723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4395f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4396f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4397f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4398f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 439982a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4400f71d4af4SJesse Barnes } else { 4401b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4402c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4403c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4404c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4405c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4406b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4407a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4408a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4409a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4410a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 441120afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4412c2798b19SChris Wilson } else { 4413a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4414a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4415a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4416a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4417bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4418c2798b19SChris Wilson } 4419f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4420f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4421f71d4af4SJesse Barnes } 4422f71d4af4SJesse Barnes } 442320afbda2SDaniel Vetter 4424fca52a55SDaniel Vetter /** 4425fca52a55SDaniel Vetter * intel_hpd_init - initializes and enables hpd support 4426fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4427fca52a55SDaniel Vetter * 4428fca52a55SDaniel Vetter * This function enables the hotplug support. It requires that interrupts have 4429fca52a55SDaniel Vetter * already been enabled with intel_irq_init_hw(). From this point on hotplug and 4430fca52a55SDaniel Vetter * poll request can run concurrently to other code, so locking rules must be 4431fca52a55SDaniel Vetter * obeyed. 4432fca52a55SDaniel Vetter * 4433fca52a55SDaniel Vetter * This is a separate step from interrupt enabling to simplify the locking rules 4434fca52a55SDaniel Vetter * in the driver load and resume code. 4435fca52a55SDaniel Vetter */ 4436b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv) 443720afbda2SDaniel Vetter { 4438b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 4439821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4440821450c6SEgbert Eich struct drm_connector *connector; 4441821450c6SEgbert Eich int i; 444220afbda2SDaniel Vetter 4443821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4444821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4445821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4446821450c6SEgbert Eich } 4447821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4448821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4449821450c6SEgbert Eich connector->polled = intel_connector->polled; 44500e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 44510e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 44520e32b39cSDave Airlie if (intel_connector->mst_port) 4453821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4454821450c6SEgbert Eich } 4455b5ea2d56SDaniel Vetter 4456b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4457b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4458d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 445920afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 446020afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4461d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 446220afbda2SDaniel Vetter } 4463c67a470bSPaulo Zanoni 4464fca52a55SDaniel Vetter /** 4465fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4466fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4467fca52a55SDaniel Vetter * 4468fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4469fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4470fca52a55SDaniel Vetter * 4471fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4472fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4473fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4474fca52a55SDaniel Vetter */ 44752aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44762aeb7d3aSDaniel Vetter { 44772aeb7d3aSDaniel Vetter /* 44782aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44792aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44802aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44812aeb7d3aSDaniel Vetter */ 44822aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44832aeb7d3aSDaniel Vetter 44842aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 44852aeb7d3aSDaniel Vetter } 44862aeb7d3aSDaniel Vetter 4487fca52a55SDaniel Vetter /** 4488fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4489fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4490fca52a55SDaniel Vetter * 4491fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4492fca52a55SDaniel Vetter * resources acquired in the init functions. 4493fca52a55SDaniel Vetter */ 44942aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44952aeb7d3aSDaniel Vetter { 44962aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 44972aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 44982aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 44992aeb7d3aSDaniel Vetter } 45002aeb7d3aSDaniel Vetter 4501fca52a55SDaniel Vetter /** 4502fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4503fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4504fca52a55SDaniel Vetter * 4505fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4506fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4507fca52a55SDaniel Vetter */ 4508b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4509c67a470bSPaulo Zanoni { 4510b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 45112aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 4512c67a470bSPaulo Zanoni } 4513c67a470bSPaulo Zanoni 4514fca52a55SDaniel Vetter /** 4515fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4516fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4517fca52a55SDaniel Vetter * 4518fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4519fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4520fca52a55SDaniel Vetter */ 4521b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4522c67a470bSPaulo Zanoni { 45232aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4524b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4525b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4526c67a470bSPaulo Zanoni } 4527