xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 77913b39addfaa836929815515ff55cea1142b66)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
824bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
91e0a20ad7SShashank Sharma /* BXT hpd list */
92e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
93e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95e0a20ad7SShashank Sharma };
96e0a20ad7SShashank Sharma 
975c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
98f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
995c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1005c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1015c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1025c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1035c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1045c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1055c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1065c502442SPaulo Zanoni } while (0)
1075c502442SPaulo Zanoni 
108f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
109a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1105c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
111a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1125c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1135c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1145c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1155c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
116a9d356a6SPaulo Zanoni } while (0)
117a9d356a6SPaulo Zanoni 
118337ba017SPaulo Zanoni /*
119337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120337ba017SPaulo Zanoni  */
121337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
123337ba017SPaulo Zanoni 	if (val) { \
124337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125337ba017SPaulo Zanoni 		     (reg), val); \
126337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
127337ba017SPaulo Zanoni 		POSTING_READ(reg); \
128337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
129337ba017SPaulo Zanoni 		POSTING_READ(reg); \
130337ba017SPaulo Zanoni 	} \
131337ba017SPaulo Zanoni } while (0)
132337ba017SPaulo Zanoni 
13335079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
134337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
13535079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1367d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1377d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13835079899SPaulo Zanoni } while (0)
13935079899SPaulo Zanoni 
14035079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
141337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
14235079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1437d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1447d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
14535079899SPaulo Zanoni } while (0)
14635079899SPaulo Zanoni 
147c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148c9a9a268SImre Deak 
149036a4a7dSZhenyu Wang /* For display hotplug interrupt */
15047339cd9SDaniel Vetter void
1512d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
152036a4a7dSZhenyu Wang {
1534bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1544bc9d430SDaniel Vetter 
1559df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
156c67a470bSPaulo Zanoni 		return;
157c67a470bSPaulo Zanoni 
1581ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1591ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1601ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1613143a2bfSChris Wilson 		POSTING_READ(DEIMR);
162036a4a7dSZhenyu Wang 	}
163036a4a7dSZhenyu Wang }
164036a4a7dSZhenyu Wang 
16547339cd9SDaniel Vetter void
1662d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
167036a4a7dSZhenyu Wang {
1684bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1694bc9d430SDaniel Vetter 
17006ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
171c67a470bSPaulo Zanoni 		return;
172c67a470bSPaulo Zanoni 
1731ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1741ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1751ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1763143a2bfSChris Wilson 		POSTING_READ(DEIMR);
177036a4a7dSZhenyu Wang 	}
178036a4a7dSZhenyu Wang }
179036a4a7dSZhenyu Wang 
18043eaea13SPaulo Zanoni /**
18143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
18243eaea13SPaulo Zanoni  * @dev_priv: driver private
18343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
18443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
18543eaea13SPaulo Zanoni  */
18643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18943eaea13SPaulo Zanoni {
19043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
19143eaea13SPaulo Zanoni 
19215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
19315a17aaeSDaniel Vetter 
1949df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
195c67a470bSPaulo Zanoni 		return;
196c67a470bSPaulo Zanoni 
19743eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19843eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19943eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
20043eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
20143eaea13SPaulo Zanoni }
20243eaea13SPaulo Zanoni 
203480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20443eaea13SPaulo Zanoni {
20543eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20643eaea13SPaulo Zanoni }
20743eaea13SPaulo Zanoni 
208480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20943eaea13SPaulo Zanoni {
21043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
21143eaea13SPaulo Zanoni }
21243eaea13SPaulo Zanoni 
213b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214b900b949SImre Deak {
215b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216b900b949SImre Deak }
217b900b949SImre Deak 
218a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219a72fbc3aSImre Deak {
220a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221a72fbc3aSImre Deak }
222a72fbc3aSImre Deak 
223b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224b900b949SImre Deak {
225b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226b900b949SImre Deak }
227b900b949SImre Deak 
228edbfdb45SPaulo Zanoni /**
229edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
230edbfdb45SPaulo Zanoni   * @dev_priv: driver private
231edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
232edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
233edbfdb45SPaulo Zanoni   */
234edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
236edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
237edbfdb45SPaulo Zanoni {
238605cd25bSPaulo Zanoni 	uint32_t new_val;
239edbfdb45SPaulo Zanoni 
24015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
24115a17aaeSDaniel Vetter 
242edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
243edbfdb45SPaulo Zanoni 
244605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
245f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
246f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
247f52ecbcfSPaulo Zanoni 
248605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
249605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
250a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
252edbfdb45SPaulo Zanoni 	}
253f52ecbcfSPaulo Zanoni }
254edbfdb45SPaulo Zanoni 
255480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
256edbfdb45SPaulo Zanoni {
2579939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2589939fba2SImre Deak 		return;
2599939fba2SImre Deak 
260edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
261edbfdb45SPaulo Zanoni }
262edbfdb45SPaulo Zanoni 
2639939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2649939fba2SImre Deak 				  uint32_t mask)
2659939fba2SImre Deak {
2669939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2679939fba2SImre Deak }
2689939fba2SImre Deak 
269480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
270edbfdb45SPaulo Zanoni {
2719939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2729939fba2SImre Deak 		return;
2739939fba2SImre Deak 
2749939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
275edbfdb45SPaulo Zanoni }
276edbfdb45SPaulo Zanoni 
2773cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2783cc134e3SImre Deak {
2793cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2803cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2813cc134e3SImre Deak 
2823cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2833cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2843cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2853cc134e3SImre Deak 	POSTING_READ(reg);
286096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
2873cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2883cc134e3SImre Deak }
2893cc134e3SImre Deak 
290b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
291b900b949SImre Deak {
292b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
293b900b949SImre Deak 
294b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
29578e68d36SImre Deak 
296b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2973cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
298d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
29978e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
30078e68d36SImre Deak 				dev_priv->pm_rps_events);
301b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
30278e68d36SImre Deak 
303b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
304b900b949SImre Deak }
305b900b949SImre Deak 
30659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
30759d02a1fSImre Deak {
30859d02a1fSImre Deak 	/*
309f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
31059d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
311f24eeb19SImre Deak 	 *
312f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
31359d02a1fSImre Deak 	 */
31459d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
31559d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
31659d02a1fSImre Deak 
31759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
31859d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
31959d02a1fSImre Deak 
32059d02a1fSImre Deak 	return mask;
32159d02a1fSImre Deak }
32259d02a1fSImre Deak 
323b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
324b900b949SImre Deak {
325b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
326b900b949SImre Deak 
327d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
328d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
329d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
330d4d70aa5SImre Deak 
331d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
332d4d70aa5SImre Deak 
3339939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3349939fba2SImre Deak 
33559d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3369939fba2SImre Deak 
3379939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
338b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339b900b949SImre Deak 				~dev_priv->pm_rps_events);
34058072ccbSImre Deak 
34158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
34258072ccbSImre Deak 
34358072ccbSImre Deak 	synchronize_irq(dev->irq);
344b900b949SImre Deak }
345b900b949SImre Deak 
3460961021aSBen Widawsky /**
347fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
348fee884edSDaniel Vetter  * @dev_priv: driver private
349fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
350fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
351fee884edSDaniel Vetter  */
35247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
354fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
355fee884edSDaniel Vetter {
356fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
357fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
358fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
359fee884edSDaniel Vetter 
36015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
36115a17aaeSDaniel Vetter 
362fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
363fee884edSDaniel Vetter 
3649df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
365c67a470bSPaulo Zanoni 		return;
366c67a470bSPaulo Zanoni 
367fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
368fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
369fee884edSDaniel Vetter }
3708664281bSPaulo Zanoni 
371b5ea642aSDaniel Vetter static void
372755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3747c463586SKeith Packard {
3759db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
376755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3777c463586SKeith Packard 
378b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
379d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
380b79480baSDaniel Vetter 
38104feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
38204feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
38304feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
38404feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
385755e9019SImre Deak 		return;
386755e9019SImre Deak 
387755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
38846c06a30SVille Syrjälä 		return;
38946c06a30SVille Syrjälä 
39091d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
39191d181ddSImre Deak 
3927c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
393755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
39446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3953143a2bfSChris Wilson 	POSTING_READ(reg);
3967c463586SKeith Packard }
3977c463586SKeith Packard 
398b5ea642aSDaniel Vetter static void
399755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4017c463586SKeith Packard {
4029db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
403755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4047c463586SKeith Packard 
405b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
406d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
407b79480baSDaniel Vetter 
40804feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40904feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
41004feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
41104feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
41246c06a30SVille Syrjälä 		return;
41346c06a30SVille Syrjälä 
414755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
415755e9019SImre Deak 		return;
416755e9019SImre Deak 
41791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
41891d181ddSImre Deak 
419755e9019SImre Deak 	pipestat &= ~enable_mask;
42046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4213143a2bfSChris Wilson 	POSTING_READ(reg);
4227c463586SKeith Packard }
4237c463586SKeith Packard 
42410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
42510c59c51SImre Deak {
42610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42710c59c51SImre Deak 
42810c59c51SImre Deak 	/*
429724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
430724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
43110c59c51SImre Deak 	 */
43210c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
43310c59c51SImre Deak 		return 0;
434724a6905SVille Syrjälä 	/*
435724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
437724a6905SVille Syrjälä 	 */
438724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439724a6905SVille Syrjälä 		return 0;
44010c59c51SImre Deak 
44110c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
44210c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
44310c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
44410c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44510c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44610c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44710c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44810c59c51SImre Deak 
44910c59c51SImre Deak 	return enable_mask;
45010c59c51SImre Deak }
45110c59c51SImre Deak 
452755e9019SImre Deak void
453755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454755e9019SImre Deak 		     u32 status_mask)
455755e9019SImre Deak {
456755e9019SImre Deak 	u32 enable_mask;
457755e9019SImre Deak 
45810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
45910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46010c59c51SImre Deak 							   status_mask);
46110c59c51SImre Deak 	else
462755e9019SImre Deak 		enable_mask = status_mask << 16;
463755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464755e9019SImre Deak }
465755e9019SImre Deak 
466755e9019SImre Deak void
467755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468755e9019SImre Deak 		      u32 status_mask)
469755e9019SImre Deak {
470755e9019SImre Deak 	u32 enable_mask;
471755e9019SImre Deak 
47210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
47310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
47410c59c51SImre Deak 							   status_mask);
47510c59c51SImre Deak 	else
476755e9019SImre Deak 		enable_mask = status_mask << 16;
477755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478755e9019SImre Deak }
479755e9019SImre Deak 
480c0e09200SDave Airlie /**
481f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
48201c66889SZhao Yakui  */
483f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48401c66889SZhao Yakui {
4852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4861ec14ad3SChris Wilson 
487f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488f49e38ddSJani Nikula 		return;
489f49e38ddSJani Nikula 
49013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
49101c66889SZhao Yakui 
492755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
493a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4943b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
495755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4961ec14ad3SChris Wilson 
49713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
49801c66889SZhao Yakui }
49901c66889SZhao Yakui 
500f75f3746SVille Syrjälä /*
501f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
502f75f3746SVille Syrjälä  * around the vertical blanking period.
503f75f3746SVille Syrjälä  *
504f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
505f75f3746SVille Syrjälä  *  vblank_start >= 3
506f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
507f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
508f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
509f75f3746SVille Syrjälä  *
510f75f3746SVille Syrjälä  *           start of vblank:
511f75f3746SVille Syrjälä  *           latch double buffered registers
512f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
513f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
514f75f3746SVille Syrjälä  *           |
515f75f3746SVille Syrjälä  *           |          frame start:
516f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
517f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
518f75f3746SVille Syrjälä  *           |          |
519f75f3746SVille Syrjälä  *           |          |  start of vsync:
520f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
521f75f3746SVille Syrjälä  *           |          |  |
522f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
523f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
524f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
525f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
526f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529f75f3746SVille Syrjälä  *       |          |                                         |
530f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
531f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
532f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
533f75f3746SVille Syrjälä  *
534f75f3746SVille Syrjälä  * x  = horizontal active
535f75f3746SVille Syrjälä  * _  = horizontal blanking
536f75f3746SVille Syrjälä  * hs = horizontal sync
537f75f3746SVille Syrjälä  * va = vertical active
538f75f3746SVille Syrjälä  * vb = vertical blanking
539f75f3746SVille Syrjälä  * vs = vertical sync
540f75f3746SVille Syrjälä  * vbs = vblank_start (number)
541f75f3746SVille Syrjälä  *
542f75f3746SVille Syrjälä  * Summary:
543f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
544f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
545f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
546f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
547f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
548f75f3746SVille Syrjälä  */
549f75f3746SVille Syrjälä 
5504cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5514cdb83ecSVille Syrjälä {
5524cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5534cdb83ecSVille Syrjälä 	return 0;
5544cdb83ecSVille Syrjälä }
5554cdb83ecSVille Syrjälä 
55642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
55742f52ef8SKeith Packard  * we use as a pipe index
55842f52ef8SKeith Packard  */
559f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5600a3e67a4SJesse Barnes {
5612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5620a3e67a4SJesse Barnes 	unsigned long high_frame;
5630a3e67a4SJesse Barnes 	unsigned long low_frame;
5640b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
565391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
566391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
568391f75e2SVille Syrjälä 
5690b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5700b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5710b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5720b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5730b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
574391f75e2SVille Syrjälä 
5750b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5760b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5770b2a8e09SVille Syrjälä 
5780b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5790b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5800b2a8e09SVille Syrjälä 
5819db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5829db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5835eddb70bSChris Wilson 
5840a3e67a4SJesse Barnes 	/*
5850a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5860a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5870a3e67a4SJesse Barnes 	 * register.
5880a3e67a4SJesse Barnes 	 */
5890a3e67a4SJesse Barnes 	do {
5905eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
591391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5925eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5930a3e67a4SJesse Barnes 	} while (high1 != high2);
5940a3e67a4SJesse Barnes 
5955eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
596391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5975eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
598391f75e2SVille Syrjälä 
599391f75e2SVille Syrjälä 	/*
600391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
601391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
602391f75e2SVille Syrjälä 	 * counter against vblank start.
603391f75e2SVille Syrjälä 	 */
604edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6050a3e67a4SJesse Barnes }
6060a3e67a4SJesse Barnes 
607f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6089880b7a5SJesse Barnes {
6092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6109db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6119880b7a5SJesse Barnes 
6129880b7a5SJesse Barnes 	return I915_READ(reg);
6139880b7a5SJesse Barnes }
6149880b7a5SJesse Barnes 
615ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
616ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
617ad3543edSMario Kleiner 
618a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
619a225f079SVille Syrjälä {
620a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
621a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
622fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
623a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
62480715b2fSVille Syrjälä 	int position, vtotal;
625a225f079SVille Syrjälä 
62680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
627a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
628a225f079SVille Syrjälä 		vtotal /= 2;
629a225f079SVille Syrjälä 
630a225f079SVille Syrjälä 	if (IS_GEN2(dev))
631a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
632a225f079SVille Syrjälä 	else
633a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
634a225f079SVille Syrjälä 
635a225f079SVille Syrjälä 	/*
63680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
63780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
638a225f079SVille Syrjälä 	 */
63980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
640a225f079SVille Syrjälä }
641a225f079SVille Syrjälä 
642f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
643abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
644abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6450af7e4dfSMario Kleiner {
646c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
647c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
648c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
649fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
6503aa18df8SVille Syrjälä 	int position;
65178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6520af7e4dfSMario Kleiner 	bool in_vbl = true;
6530af7e4dfSMario Kleiner 	int ret = 0;
654ad3543edSMario Kleiner 	unsigned long irqflags;
6550af7e4dfSMario Kleiner 
656fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
6570af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6589db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6590af7e4dfSMario Kleiner 		return 0;
6600af7e4dfSMario Kleiner 	}
6610af7e4dfSMario Kleiner 
662c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
66378e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
664c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
665c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
666c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6670af7e4dfSMario Kleiner 
668d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
669d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
670d31faf65SVille Syrjälä 		vbl_end /= 2;
671d31faf65SVille Syrjälä 		vtotal /= 2;
672d31faf65SVille Syrjälä 	}
673d31faf65SVille Syrjälä 
674c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
675c2baf4b7SVille Syrjälä 
676ad3543edSMario Kleiner 	/*
677ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
678ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
679ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
680ad3543edSMario Kleiner 	 */
681ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
682ad3543edSMario Kleiner 
683ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
684ad3543edSMario Kleiner 
685ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
686ad3543edSMario Kleiner 	if (stime)
687ad3543edSMario Kleiner 		*stime = ktime_get();
688ad3543edSMario Kleiner 
6897c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6900af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6910af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6920af7e4dfSMario Kleiner 		 */
693a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
6940af7e4dfSMario Kleiner 	} else {
6950af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6960af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6970af7e4dfSMario Kleiner 		 * scanout position.
6980af7e4dfSMario Kleiner 		 */
699ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7000af7e4dfSMario Kleiner 
7013aa18df8SVille Syrjälä 		/* convert to pixel counts */
7023aa18df8SVille Syrjälä 		vbl_start *= htotal;
7033aa18df8SVille Syrjälä 		vbl_end *= htotal;
7043aa18df8SVille Syrjälä 		vtotal *= htotal;
70578e8fc6bSVille Syrjälä 
70678e8fc6bSVille Syrjälä 		/*
7077e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7087e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7097e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7107e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7117e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7127e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7137e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7147e78f1cbSVille Syrjälä 		 */
7157e78f1cbSVille Syrjälä 		if (position >= vtotal)
7167e78f1cbSVille Syrjälä 			position = vtotal - 1;
7177e78f1cbSVille Syrjälä 
7187e78f1cbSVille Syrjälä 		/*
71978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
72078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
72178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
72278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
72378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
72478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
72578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
72678e8fc6bSVille Syrjälä 		 */
72778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7283aa18df8SVille Syrjälä 	}
7293aa18df8SVille Syrjälä 
730ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
731ad3543edSMario Kleiner 	if (etime)
732ad3543edSMario Kleiner 		*etime = ktime_get();
733ad3543edSMario Kleiner 
734ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
735ad3543edSMario Kleiner 
736ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
737ad3543edSMario Kleiner 
7383aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7393aa18df8SVille Syrjälä 
7403aa18df8SVille Syrjälä 	/*
7413aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7423aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7433aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7443aa18df8SVille Syrjälä 	 * up since vbl_end.
7453aa18df8SVille Syrjälä 	 */
7463aa18df8SVille Syrjälä 	if (position >= vbl_start)
7473aa18df8SVille Syrjälä 		position -= vbl_end;
7483aa18df8SVille Syrjälä 	else
7493aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7503aa18df8SVille Syrjälä 
7517c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7523aa18df8SVille Syrjälä 		*vpos = position;
7533aa18df8SVille Syrjälä 		*hpos = 0;
7543aa18df8SVille Syrjälä 	} else {
7550af7e4dfSMario Kleiner 		*vpos = position / htotal;
7560af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7570af7e4dfSMario Kleiner 	}
7580af7e4dfSMario Kleiner 
7590af7e4dfSMario Kleiner 	/* In vblank? */
7600af7e4dfSMario Kleiner 	if (in_vbl)
7613d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7620af7e4dfSMario Kleiner 
7630af7e4dfSMario Kleiner 	return ret;
7640af7e4dfSMario Kleiner }
7650af7e4dfSMario Kleiner 
766a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
767a225f079SVille Syrjälä {
768a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
769a225f079SVille Syrjälä 	unsigned long irqflags;
770a225f079SVille Syrjälä 	int position;
771a225f079SVille Syrjälä 
772a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
773a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
774a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
775a225f079SVille Syrjälä 
776a225f079SVille Syrjälä 	return position;
777a225f079SVille Syrjälä }
778a225f079SVille Syrjälä 
779f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7800af7e4dfSMario Kleiner 			      int *max_error,
7810af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7820af7e4dfSMario Kleiner 			      unsigned flags)
7830af7e4dfSMario Kleiner {
7844041b853SChris Wilson 	struct drm_crtc *crtc;
7850af7e4dfSMario Kleiner 
7867eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7874041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7880af7e4dfSMario Kleiner 		return -EINVAL;
7890af7e4dfSMario Kleiner 	}
7900af7e4dfSMario Kleiner 
7910af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7924041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7934041b853SChris Wilson 	if (crtc == NULL) {
7944041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7954041b853SChris Wilson 		return -EINVAL;
7964041b853SChris Wilson 	}
7974041b853SChris Wilson 
798fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
7994041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8004041b853SChris Wilson 		return -EBUSY;
8014041b853SChris Wilson 	}
8020af7e4dfSMario Kleiner 
8030af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8044041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8054041b853SChris Wilson 						     vblank_time, flags,
8067da903efSVille Syrjälä 						     crtc,
807fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
8080af7e4dfSMario Kleiner }
8090af7e4dfSMario Kleiner 
810d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
811f97108d1SJesse Barnes {
8122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
813b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8149270388eSDaniel Vetter 	u8 new_delay;
8159270388eSDaniel Vetter 
816d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
817f97108d1SJesse Barnes 
81873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
81973edd18fSDaniel Vetter 
82020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8219270388eSDaniel Vetter 
8227648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
823b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
824b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
825f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
826f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
827f97108d1SJesse Barnes 
828f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
829b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
83020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
83120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
83220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
83320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
834b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
83520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
83620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
83720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
83820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
839f97108d1SJesse Barnes 	}
840f97108d1SJesse Barnes 
8417648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
84220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
843f97108d1SJesse Barnes 
844d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8459270388eSDaniel Vetter 
846f97108d1SJesse Barnes 	return;
847f97108d1SJesse Barnes }
848f97108d1SJesse Barnes 
84974cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
850549f7365SChris Wilson {
85193b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
852475553deSChris Wilson 		return;
853475553deSChris Wilson 
854bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
8559862e600SChris Wilson 
856549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
857549f7365SChris Wilson }
858549f7365SChris Wilson 
85943cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
86043cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
86131685c25SDeepak S {
86243cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
86343cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
86443cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
86531685c25SDeepak S }
86631685c25SDeepak S 
86743cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
86843cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
86943cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
87043cf3bf0SChris Wilson 			 int threshold)
87131685c25SDeepak S {
87243cf3bf0SChris Wilson 	u64 time, c0;
87331685c25SDeepak S 
87443cf3bf0SChris Wilson 	if (old->cz_clock == 0)
87543cf3bf0SChris Wilson 		return false;
87631685c25SDeepak S 
87743cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
87843cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
87931685c25SDeepak S 
88043cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
88143cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
88243cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
88343cf3bf0SChris Wilson 	 */
88443cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
88543cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
88643cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
88731685c25SDeepak S 
88843cf3bf0SChris Wilson 	return c0 >= time;
88931685c25SDeepak S }
89031685c25SDeepak S 
89143cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
89243cf3bf0SChris Wilson {
89343cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
89443cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
89543cf3bf0SChris Wilson }
89643cf3bf0SChris Wilson 
89743cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
89843cf3bf0SChris Wilson {
89943cf3bf0SChris Wilson 	struct intel_rps_ei now;
90043cf3bf0SChris Wilson 	u32 events = 0;
90143cf3bf0SChris Wilson 
9026f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
90343cf3bf0SChris Wilson 		return 0;
90443cf3bf0SChris Wilson 
90543cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
90643cf3bf0SChris Wilson 	if (now.cz_clock == 0)
90743cf3bf0SChris Wilson 		return 0;
90831685c25SDeepak S 
90943cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
91043cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
91143cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
9128fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
91343cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
91443cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
91531685c25SDeepak S 	}
91631685c25SDeepak S 
91743cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
91843cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
91943cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
9208fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
92143cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
92243cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
92343cf3bf0SChris Wilson 	}
92443cf3bf0SChris Wilson 
92543cf3bf0SChris Wilson 	return events;
92631685c25SDeepak S }
92731685c25SDeepak S 
928f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
929f5a4c67dSChris Wilson {
930f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
931f5a4c67dSChris Wilson 	int i;
932f5a4c67dSChris Wilson 
933f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
934f5a4c67dSChris Wilson 		if (ring->irq_refcount)
935f5a4c67dSChris Wilson 			return true;
936f5a4c67dSChris Wilson 
937f5a4c67dSChris Wilson 	return false;
938f5a4c67dSChris Wilson }
939f5a4c67dSChris Wilson 
9404912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9413b8d8d91SJesse Barnes {
9422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9432d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
9448d3afd7dSChris Wilson 	bool client_boost;
9458d3afd7dSChris Wilson 	int new_delay, adj, min, max;
946edbfdb45SPaulo Zanoni 	u32 pm_iir;
9473b8d8d91SJesse Barnes 
94859cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
949d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
950d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
951d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
952d4d70aa5SImre Deak 		return;
953d4d70aa5SImre Deak 	}
954c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
955c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
956a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
957480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
9588d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
9598d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
96059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9614912d041SBen Widawsky 
96260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
963a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
96460611c13SPaulo Zanoni 
9658d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
9663b8d8d91SJesse Barnes 		return;
9673b8d8d91SJesse Barnes 
9684fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9697b9e0ae6SChris Wilson 
97043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
97143cf3bf0SChris Wilson 
972dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
973edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
9748d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
9758d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
9768d3afd7dSChris Wilson 
9778d3afd7dSChris Wilson 	if (client_boost) {
9788d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
9798d3afd7dSChris Wilson 		adj = 0;
9808d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
981dd75fdc8SChris Wilson 		if (adj > 0)
982dd75fdc8SChris Wilson 			adj *= 2;
983edcf284bSChris Wilson 		else /* CHV needs even encode values */
984edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
9857425034aSVille Syrjälä 		/*
9867425034aSVille Syrjälä 		 * For better performance, jump directly
9877425034aSVille Syrjälä 		 * to RPe if we're below it.
9887425034aSVille Syrjälä 		 */
989edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
990b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
991edcf284bSChris Wilson 			adj = 0;
992edcf284bSChris Wilson 		}
993f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
994f5a4c67dSChris Wilson 		adj = 0;
995dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
996b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
997b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
998dd75fdc8SChris Wilson 		else
999b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1000dd75fdc8SChris Wilson 		adj = 0;
1001dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1002dd75fdc8SChris Wilson 		if (adj < 0)
1003dd75fdc8SChris Wilson 			adj *= 2;
1004edcf284bSChris Wilson 		else /* CHV needs even encode values */
1005edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1006dd75fdc8SChris Wilson 	} else { /* unknown event */
1007edcf284bSChris Wilson 		adj = 0;
1008dd75fdc8SChris Wilson 	}
10093b8d8d91SJesse Barnes 
1010edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1011edcf284bSChris Wilson 
101279249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
101379249636SBen Widawsky 	 * interrupt
101479249636SBen Widawsky 	 */
1015edcf284bSChris Wilson 	new_delay += adj;
10168d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
101727544369SDeepak S 
1018ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
10193b8d8d91SJesse Barnes 
10204fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10213b8d8d91SJesse Barnes }
10223b8d8d91SJesse Barnes 
1023e3689190SBen Widawsky 
1024e3689190SBen Widawsky /**
1025e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1026e3689190SBen Widawsky  * occurred.
1027e3689190SBen Widawsky  * @work: workqueue struct
1028e3689190SBen Widawsky  *
1029e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1030e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1031e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1032e3689190SBen Widawsky  */
1033e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1034e3689190SBen Widawsky {
10352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10362d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1037e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
103835a85ac6SBen Widawsky 	char *parity_event[6];
1039e3689190SBen Widawsky 	uint32_t misccpctl;
104035a85ac6SBen Widawsky 	uint8_t slice = 0;
1041e3689190SBen Widawsky 
1042e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1043e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1044e3689190SBen Widawsky 	 * any time we access those registers.
1045e3689190SBen Widawsky 	 */
1046e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1047e3689190SBen Widawsky 
104835a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
104935a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
105035a85ac6SBen Widawsky 		goto out;
105135a85ac6SBen Widawsky 
1052e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1053e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1054e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1055e3689190SBen Widawsky 
105635a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
105735a85ac6SBen Widawsky 		u32 reg;
105835a85ac6SBen Widawsky 
105935a85ac6SBen Widawsky 		slice--;
106035a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
106135a85ac6SBen Widawsky 			break;
106235a85ac6SBen Widawsky 
106335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
106435a85ac6SBen Widawsky 
106535a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
106635a85ac6SBen Widawsky 
106735a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1068e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1069e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1070e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1071e3689190SBen Widawsky 
107235a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
107335a85ac6SBen Widawsky 		POSTING_READ(reg);
1074e3689190SBen Widawsky 
1075cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1076e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1077e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1078e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
107935a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108035a85ac6SBen Widawsky 		parity_event[5] = NULL;
1081e3689190SBen Widawsky 
10825bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1083e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1084e3689190SBen Widawsky 
108535a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
108635a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1087e3689190SBen Widawsky 
108835a85ac6SBen Widawsky 		kfree(parity_event[4]);
1089e3689190SBen Widawsky 		kfree(parity_event[3]);
1090e3689190SBen Widawsky 		kfree(parity_event[2]);
1091e3689190SBen Widawsky 		kfree(parity_event[1]);
1092e3689190SBen Widawsky 	}
1093e3689190SBen Widawsky 
109435a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
109535a85ac6SBen Widawsky 
109635a85ac6SBen Widawsky out:
109735a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
10984cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1099480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
11004cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
110135a85ac6SBen Widawsky 
110235a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
110335a85ac6SBen Widawsky }
110435a85ac6SBen Widawsky 
110535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1106e3689190SBen Widawsky {
11072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1108e3689190SBen Widawsky 
1109040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1110e3689190SBen Widawsky 		return;
1111e3689190SBen Widawsky 
1112d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1113480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1114d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1115e3689190SBen Widawsky 
111635a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
111735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
111835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
111935a85ac6SBen Widawsky 
112035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
112135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
112235a85ac6SBen Widawsky 
1123a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1124e3689190SBen Widawsky }
1125e3689190SBen Widawsky 
1126f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1127f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1128f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1129f1af8fc1SPaulo Zanoni {
1130f1af8fc1SPaulo Zanoni 	if (gt_iir &
1131f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
113274cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1133f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
113474cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1135f1af8fc1SPaulo Zanoni }
1136f1af8fc1SPaulo Zanoni 
1137e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1138e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1139e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1140e7b4c6b1SDaniel Vetter {
1141e7b4c6b1SDaniel Vetter 
1142cc609d5dSBen Widawsky 	if (gt_iir &
1143cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
114474cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1145cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
114674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1147cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
114874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1149e7b4c6b1SDaniel Vetter 
1150cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1151cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1152aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1153aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1154e3689190SBen Widawsky 
115535a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
115635a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1157e7b4c6b1SDaniel Vetter }
1158e7b4c6b1SDaniel Vetter 
115974cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1160abd58f01SBen Widawsky 				       u32 master_ctl)
1161abd58f01SBen Widawsky {
1162abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1163abd58f01SBen Widawsky 
1164abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
116574cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1166abd58f01SBen Widawsky 		if (tmp) {
1167cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1168abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1169e981e7b1SThomas Daniel 
117074cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
117174cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
117274cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
117374cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1174e981e7b1SThomas Daniel 
117574cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
117674cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
117774cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
117874cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1179abd58f01SBen Widawsky 		} else
1180abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1181abd58f01SBen Widawsky 	}
1182abd58f01SBen Widawsky 
118385f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
118474cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1185abd58f01SBen Widawsky 		if (tmp) {
1186cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1187abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1188e981e7b1SThomas Daniel 
118974cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
119074cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
119174cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
119274cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1193e981e7b1SThomas Daniel 
119474cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
119574cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
119674cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
119774cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1198abd58f01SBen Widawsky 		} else
1199abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1200abd58f01SBen Widawsky 	}
1201abd58f01SBen Widawsky 
120274cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
120374cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
120474cdb337SChris Wilson 		if (tmp) {
120574cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
120674cdb337SChris Wilson 			ret = IRQ_HANDLED;
120774cdb337SChris Wilson 
120874cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
120974cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
121074cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
121174cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
121274cdb337SChris Wilson 		} else
121374cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
121474cdb337SChris Wilson 	}
121574cdb337SChris Wilson 
12160961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
121774cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
12180961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1219cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
12200961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
122138cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1222c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
12230961021aSBen Widawsky 		} else
12240961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
12250961021aSBen Widawsky 	}
12260961021aSBen Widawsky 
1227abd58f01SBen Widawsky 	return ret;
1228abd58f01SBen Widawsky }
1229abd58f01SBen Widawsky 
1230676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
123113cf5504SDave Airlie {
123213cf5504SDave Airlie 	switch (port) {
123313cf5504SDave Airlie 	case PORT_B:
1234676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
123513cf5504SDave Airlie 	case PORT_C:
1236676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
123713cf5504SDave Airlie 	case PORT_D:
1238676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1239676574dfSJani Nikula 	default:
1240676574dfSJani Nikula 		return false;
124113cf5504SDave Airlie 	}
124213cf5504SDave Airlie }
124313cf5504SDave Airlie 
1244676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
124513cf5504SDave Airlie {
124613cf5504SDave Airlie 	switch (port) {
124713cf5504SDave Airlie 	case PORT_B:
1248676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
124913cf5504SDave Airlie 	case PORT_C:
1250676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
125113cf5504SDave Airlie 	case PORT_D:
1252676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1253676574dfSJani Nikula 	default:
1254676574dfSJani Nikula 		return false;
125513cf5504SDave Airlie 	}
125613cf5504SDave Airlie }
125713cf5504SDave Airlie 
1258676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */
1259676574dfSJani Nikula static void pch_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1260676574dfSJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg, const u32 hpd[HPD_NUM_PINS])
1261676574dfSJani Nikula {
1262676574dfSJani Nikula 	int i;
1263676574dfSJani Nikula 
1264676574dfSJani Nikula 	*pin_mask = 0;
1265676574dfSJani Nikula 	*long_mask = 0;
1266676574dfSJani Nikula 
1267676574dfSJani Nikula 	if (!hotplug_trigger)
1268676574dfSJani Nikula 		return;
1269676574dfSJani Nikula 
1270676574dfSJani Nikula 	for_each_hpd_pin(i) {
1271676574dfSJani Nikula 		if (hpd[i] & hotplug_trigger) {
1272676574dfSJani Nikula 			*pin_mask |= BIT(i);
1273676574dfSJani Nikula 
1274*77913b39SJani Nikula 			if (pch_port_hotplug_long_detect(intel_hpd_pin_to_port(i), dig_hotplug_reg))
1275676574dfSJani Nikula 				*long_mask |= BIT(i);
1276676574dfSJani Nikula 		}
1277676574dfSJani Nikula 	}
1278676574dfSJani Nikula 
1279676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1280676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1281676574dfSJani Nikula 
1282676574dfSJani Nikula }
1283676574dfSJani Nikula 
1284676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */
1285676574dfSJani Nikula static void i9xx_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
1286676574dfSJani Nikula 			      u32 hotplug_trigger, const u32 hpd[HPD_NUM_PINS])
1287676574dfSJani Nikula {
1288676574dfSJani Nikula 	int i;
1289676574dfSJani Nikula 
1290676574dfSJani Nikula 	*pin_mask = 0;
1291676574dfSJani Nikula 	*long_mask = 0;
1292676574dfSJani Nikula 
1293676574dfSJani Nikula 	if (!hotplug_trigger)
1294676574dfSJani Nikula 		return;
1295676574dfSJani Nikula 
1296676574dfSJani Nikula 	for_each_hpd_pin(i) {
1297676574dfSJani Nikula 		if (hpd[i] & hotplug_trigger) {
1298676574dfSJani Nikula 			*pin_mask |= BIT(i);
1299676574dfSJani Nikula 
1300*77913b39SJani Nikula 			if (i9xx_port_hotplug_long_detect(intel_hpd_pin_to_port(i), hotplug_trigger))
1301676574dfSJani Nikula 				*long_mask |= BIT(i);
1302676574dfSJani Nikula 		}
1303676574dfSJani Nikula 	}
1304676574dfSJani Nikula 
1305676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, pins 0x%08x\n",
1306676574dfSJani Nikula 			 hotplug_trigger, *pin_mask);
1307676574dfSJani Nikula }
1308676574dfSJani Nikula 
1309515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1310515ac2bbSDaniel Vetter {
13112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
131228c70f16SDaniel Vetter 
131328c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1314515ac2bbSDaniel Vetter }
1315515ac2bbSDaniel Vetter 
1316ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1317ce99c256SDaniel Vetter {
13182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
13199ee32feaSDaniel Vetter 
13209ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1321ce99c256SDaniel Vetter }
1322ce99c256SDaniel Vetter 
13238bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1324277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1325eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1326eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
13278bc5e955SDaniel Vetter 					 uint32_t crc4)
13288bf1e9f1SShuang He {
13298bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
13308bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
13318bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1332ac2300d4SDamien Lespiau 	int head, tail;
1333b2c88f5bSDamien Lespiau 
1334d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1335d538bbdfSDamien Lespiau 
13360c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1337d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
133834273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
13390c912c79SDamien Lespiau 		return;
13400c912c79SDamien Lespiau 	}
13410c912c79SDamien Lespiau 
1342d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1343d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1344b2c88f5bSDamien Lespiau 
1345b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1346d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1347b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1348b2c88f5bSDamien Lespiau 		return;
1349b2c88f5bSDamien Lespiau 	}
1350b2c88f5bSDamien Lespiau 
1351b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
13528bf1e9f1SShuang He 
13538bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1354eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1355eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1356eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1357eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1358eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1359b2c88f5bSDamien Lespiau 
1360b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1361d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1362d538bbdfSDamien Lespiau 
1363d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
136407144428SDamien Lespiau 
136507144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
13668bf1e9f1SShuang He }
1367277de95eSDaniel Vetter #else
1368277de95eSDaniel Vetter static inline void
1369277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1370277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1371277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1372277de95eSDaniel Vetter 			     uint32_t crc4) {}
1373277de95eSDaniel Vetter #endif
1374eba94eb9SDaniel Vetter 
1375277de95eSDaniel Vetter 
1376277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13775a69b89fSDaniel Vetter {
13785a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13795a69b89fSDaniel Vetter 
1380277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13815a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
13825a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13835a69b89fSDaniel Vetter }
13845a69b89fSDaniel Vetter 
1385277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1386eba94eb9SDaniel Vetter {
1387eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1388eba94eb9SDaniel Vetter 
1389277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1390eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1391eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1392eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1393eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
13948bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1395eba94eb9SDaniel Vetter }
13965b3a856bSDaniel Vetter 
1397277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13985b3a856bSDaniel Vetter {
13995b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14000b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14010b5c5ed0SDaniel Vetter 
14020b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
14030b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
14040b5c5ed0SDaniel Vetter 	else
14050b5c5ed0SDaniel Vetter 		res1 = 0;
14060b5c5ed0SDaniel Vetter 
14070b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14080b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
14090b5c5ed0SDaniel Vetter 	else
14100b5c5ed0SDaniel Vetter 		res2 = 0;
14115b3a856bSDaniel Vetter 
1412277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14130b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
14140b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
14150b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
14160b5c5ed0SDaniel Vetter 				     res1, res2);
14175b3a856bSDaniel Vetter }
14188bf1e9f1SShuang He 
14191403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
14201403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
14211403c0d4SPaulo Zanoni  * the work queue. */
14221403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1423baf02a1fSBen Widawsky {
1424a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
142559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1426480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1427d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1428d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
14292adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
143041a05a3aSDaniel Vetter 		}
1431d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1432d4d70aa5SImre Deak 	}
1433baf02a1fSBen Widawsky 
1434c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1435c9a9a268SImre Deak 		return;
1436c9a9a268SImre Deak 
14371403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
143812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
143974cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
144012638c57SBen Widawsky 
1441aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1442aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
144312638c57SBen Widawsky 	}
14441403c0d4SPaulo Zanoni }
1445baf02a1fSBen Widawsky 
14468d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
14478d7849dbSVille Syrjälä {
14488d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
14498d7849dbSVille Syrjälä 		return false;
14508d7849dbSVille Syrjälä 
14518d7849dbSVille Syrjälä 	return true;
14528d7849dbSVille Syrjälä }
14538d7849dbSVille Syrjälä 
1454c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
14557e231dbeSJesse Barnes {
1456c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
145791d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
14587e231dbeSJesse Barnes 	int pipe;
14597e231dbeSJesse Barnes 
146058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1461055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
146291d181ddSImre Deak 		int reg;
1463bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
146491d181ddSImre Deak 
1465bbb5eebfSDaniel Vetter 		/*
1466bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1467bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1468bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1469bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1470bbb5eebfSDaniel Vetter 		 * handle.
1471bbb5eebfSDaniel Vetter 		 */
14720f239f4cSDaniel Vetter 
14730f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14740f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1475bbb5eebfSDaniel Vetter 
1476bbb5eebfSDaniel Vetter 		switch (pipe) {
1477bbb5eebfSDaniel Vetter 		case PIPE_A:
1478bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1479bbb5eebfSDaniel Vetter 			break;
1480bbb5eebfSDaniel Vetter 		case PIPE_B:
1481bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1482bbb5eebfSDaniel Vetter 			break;
14833278f67fSVille Syrjälä 		case PIPE_C:
14843278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14853278f67fSVille Syrjälä 			break;
1486bbb5eebfSDaniel Vetter 		}
1487bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1488bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1489bbb5eebfSDaniel Vetter 
1490bbb5eebfSDaniel Vetter 		if (!mask)
149191d181ddSImre Deak 			continue;
149291d181ddSImre Deak 
149391d181ddSImre Deak 		reg = PIPESTAT(pipe);
1494bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1495bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
14967e231dbeSJesse Barnes 
14977e231dbeSJesse Barnes 		/*
14987e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
14997e231dbeSJesse Barnes 		 */
150091d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
150191d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15027e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15037e231dbeSJesse Barnes 	}
150458ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15057e231dbeSJesse Barnes 
1506055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1507d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1508d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1509d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
151031acc7f5SJesse Barnes 
1511579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
151231acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
151331acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
151431acc7f5SJesse Barnes 		}
15154356d586SDaniel Vetter 
15164356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1517277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
15182d9d2b0bSVille Syrjälä 
15191f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15201f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
152131acc7f5SJesse Barnes 	}
152231acc7f5SJesse Barnes 
1523c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1524c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1525c1874ed7SImre Deak }
1526c1874ed7SImre Deak 
152716c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
152816c6c56bSVille Syrjälä {
152916c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
153016c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1531676574dfSJani Nikula 	u32 pin_mask, long_mask;
153216c6c56bSVille Syrjälä 
15330d2e4297SJani Nikula 	if (!hotplug_status)
15340d2e4297SJani Nikula 		return;
15350d2e4297SJani Nikula 
15363ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15373ff60f89SOscar Mateo 	/*
15383ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
15393ff60f89SOscar Mateo 	 * may miss hotplug events.
15403ff60f89SOscar Mateo 	 */
15413ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
15423ff60f89SOscar Mateo 
15434bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
154416c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
154516c6c56bSVille Syrjälä 
1546676574dfSJani Nikula 		i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_g4x);
1547676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1548369712e8SJani Nikula 
1549369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1550369712e8SJani Nikula 			dp_aux_irq_handler(dev);
155116c6c56bSVille Syrjälä 	} else {
155216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
155316c6c56bSVille Syrjälä 
1554676574dfSJani Nikula 		i9xx_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, hpd_status_i915);
1555676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
155616c6c56bSVille Syrjälä 	}
15573ff60f89SOscar Mateo }
155816c6c56bSVille Syrjälä 
1559c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1560c1874ed7SImre Deak {
156145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
15622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1563c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1564c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1565c1874ed7SImre Deak 
15662dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15672dd2a883SImre Deak 		return IRQ_NONE;
15682dd2a883SImre Deak 
1569c1874ed7SImre Deak 	while (true) {
15703ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
15713ff60f89SOscar Mateo 
1572c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
15733ff60f89SOscar Mateo 		if (gt_iir)
15743ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
15753ff60f89SOscar Mateo 
1576c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15773ff60f89SOscar Mateo 		if (pm_iir)
15783ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
15793ff60f89SOscar Mateo 
15803ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
15813ff60f89SOscar Mateo 		if (iir) {
15823ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
15833ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
15843ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
15853ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
15863ff60f89SOscar Mateo 		}
1587c1874ed7SImre Deak 
1588c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1589c1874ed7SImre Deak 			goto out;
1590c1874ed7SImre Deak 
1591c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1592c1874ed7SImre Deak 
15933ff60f89SOscar Mateo 		if (gt_iir)
1594c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
159560611c13SPaulo Zanoni 		if (pm_iir)
1596d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
15973ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
15983ff60f89SOscar Mateo 		 * signalled in iir */
15993ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
16007e231dbeSJesse Barnes 	}
16017e231dbeSJesse Barnes 
16027e231dbeSJesse Barnes out:
16037e231dbeSJesse Barnes 	return ret;
16047e231dbeSJesse Barnes }
16057e231dbeSJesse Barnes 
160643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
160743f328d7SVille Syrjälä {
160845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
160943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
161043f328d7SVille Syrjälä 	u32 master_ctl, iir;
161143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
161243f328d7SVille Syrjälä 
16132dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16142dd2a883SImre Deak 		return IRQ_NONE;
16152dd2a883SImre Deak 
16168e5fd599SVille Syrjälä 	for (;;) {
16178e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16183278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16193278f67fSVille Syrjälä 
16203278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16218e5fd599SVille Syrjälä 			break;
162243f328d7SVille Syrjälä 
162327b6c122SOscar Mateo 		ret = IRQ_HANDLED;
162427b6c122SOscar Mateo 
162543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
162643f328d7SVille Syrjälä 
162727b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
162827b6c122SOscar Mateo 
162927b6c122SOscar Mateo 		if (iir) {
163027b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
163127b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
163227b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
163327b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
163427b6c122SOscar Mateo 		}
163527b6c122SOscar Mateo 
163674cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
163743f328d7SVille Syrjälä 
163827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
163927b6c122SOscar Mateo 		 * signalled in iir */
16403278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
164143f328d7SVille Syrjälä 
164243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
164343f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
16448e5fd599SVille Syrjälä 	}
16453278f67fSVille Syrjälä 
164643f328d7SVille Syrjälä 	return ret;
164743f328d7SVille Syrjälä }
164843f328d7SVille Syrjälä 
164923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1650776ad806SJesse Barnes {
16512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16529db4a9c7SJesse Barnes 	int pipe;
1653b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
165413cf5504SDave Airlie 	u32 dig_hotplug_reg;
1655676574dfSJani Nikula 	u32 pin_mask, long_mask;
1656776ad806SJesse Barnes 
165713cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
165813cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
165913cf5504SDave Airlie 
1660676574dfSJani Nikula 	pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
1661676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
166291d131d2SDaniel Vetter 
1663cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1664cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1665776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1666cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1667cfc33bf7SVille Syrjälä 				 port_name(port));
1668cfc33bf7SVille Syrjälä 	}
1669776ad806SJesse Barnes 
1670ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1671ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1672ce99c256SDaniel Vetter 
1673776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1674515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1675776ad806SJesse Barnes 
1676776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1677776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1678776ad806SJesse Barnes 
1679776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1680776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1681776ad806SJesse Barnes 
1682776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1683776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1684776ad806SJesse Barnes 
16859db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1686055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
16879db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
16889db4a9c7SJesse Barnes 					 pipe_name(pipe),
16899db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1690776ad806SJesse Barnes 
1691776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1692776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1693776ad806SJesse Barnes 
1694776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1695776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1696776ad806SJesse Barnes 
1697776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
16981f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
16998664281bSPaulo Zanoni 
17008664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17011f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17028664281bSPaulo Zanoni }
17038664281bSPaulo Zanoni 
17048664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17058664281bSPaulo Zanoni {
17068664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17078664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17085a69b89fSDaniel Vetter 	enum pipe pipe;
17098664281bSPaulo Zanoni 
1710de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1711de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1712de032bf4SPaulo Zanoni 
1713055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17141f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17151f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17168664281bSPaulo Zanoni 
17175a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17185a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1719277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17205a69b89fSDaniel Vetter 			else
1721277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17225a69b89fSDaniel Vetter 		}
17235a69b89fSDaniel Vetter 	}
17248bf1e9f1SShuang He 
17258664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17268664281bSPaulo Zanoni }
17278664281bSPaulo Zanoni 
17288664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17298664281bSPaulo Zanoni {
17308664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17318664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17328664281bSPaulo Zanoni 
1733de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1734de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1735de032bf4SPaulo Zanoni 
17368664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17371f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17388664281bSPaulo Zanoni 
17398664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17401f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17418664281bSPaulo Zanoni 
17428664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17431f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
17448664281bSPaulo Zanoni 
17458664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1746776ad806SJesse Barnes }
1747776ad806SJesse Barnes 
174823e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
174923e81d69SAdam Jackson {
17502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
175123e81d69SAdam Jackson 	int pipe;
1752b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
175313cf5504SDave Airlie 	u32 dig_hotplug_reg;
1754676574dfSJani Nikula 	u32 pin_mask, long_mask;
175523e81d69SAdam Jackson 
175613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
175713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
175813cf5504SDave Airlie 
1759676574dfSJani Nikula 	pch_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
1760676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
176191d131d2SDaniel Vetter 
1762cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1763cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
176423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1765cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1766cfc33bf7SVille Syrjälä 				 port_name(port));
1767cfc33bf7SVille Syrjälä 	}
176823e81d69SAdam Jackson 
176923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1770ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
177123e81d69SAdam Jackson 
177223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1773515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
177423e81d69SAdam Jackson 
177523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
177623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
177723e81d69SAdam Jackson 
177823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
177923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
178023e81d69SAdam Jackson 
178123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1782055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
178323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
178423e81d69SAdam Jackson 					 pipe_name(pipe),
178523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
17868664281bSPaulo Zanoni 
17878664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
17888664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
178923e81d69SAdam Jackson }
179023e81d69SAdam Jackson 
1791c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1792c008bc6eSPaulo Zanoni {
1793c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
179440da17c2SDaniel Vetter 	enum pipe pipe;
1795c008bc6eSPaulo Zanoni 
1796c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1797c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1798c008bc6eSPaulo Zanoni 
1799c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1800c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1801c008bc6eSPaulo Zanoni 
1802c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1803c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1804c008bc6eSPaulo Zanoni 
1805055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1806d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
1807d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1808d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
1809c008bc6eSPaulo Zanoni 
181040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
18111f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1812c008bc6eSPaulo Zanoni 
181340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
181440da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18155b3a856bSDaniel Vetter 
181640da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
181740da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
181840da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
181940da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1820c008bc6eSPaulo Zanoni 		}
1821c008bc6eSPaulo Zanoni 	}
1822c008bc6eSPaulo Zanoni 
1823c008bc6eSPaulo Zanoni 	/* check event from PCH */
1824c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1825c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1826c008bc6eSPaulo Zanoni 
1827c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1828c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1829c008bc6eSPaulo Zanoni 		else
1830c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1831c008bc6eSPaulo Zanoni 
1832c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1833c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1834c008bc6eSPaulo Zanoni 	}
1835c008bc6eSPaulo Zanoni 
1836c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1837c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1838c008bc6eSPaulo Zanoni }
1839c008bc6eSPaulo Zanoni 
18409719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18419719fb98SPaulo Zanoni {
18429719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
184307d27e20SDamien Lespiau 	enum pipe pipe;
18449719fb98SPaulo Zanoni 
18459719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18469719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18479719fb98SPaulo Zanoni 
18489719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18499719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18509719fb98SPaulo Zanoni 
18519719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18529719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18539719fb98SPaulo Zanoni 
1854055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1855d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1856d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1857d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
185840da17c2SDaniel Vetter 
185940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
186007d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
186107d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
186207d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
18639719fb98SPaulo Zanoni 		}
18649719fb98SPaulo Zanoni 	}
18659719fb98SPaulo Zanoni 
18669719fb98SPaulo Zanoni 	/* check event from PCH */
18679719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
18689719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
18699719fb98SPaulo Zanoni 
18709719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
18719719fb98SPaulo Zanoni 
18729719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
18739719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
18749719fb98SPaulo Zanoni 	}
18759719fb98SPaulo Zanoni }
18769719fb98SPaulo Zanoni 
187772c90f62SOscar Mateo /*
187872c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
187972c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
188072c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
188172c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
188272c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
188372c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
188472c90f62SOscar Mateo  */
1885f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1886b1f14ad0SJesse Barnes {
188745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1889f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
18900e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1891b1f14ad0SJesse Barnes 
18922dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18932dd2a883SImre Deak 		return IRQ_NONE;
18942dd2a883SImre Deak 
18958664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
18968664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1897907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
18988664281bSPaulo Zanoni 
1899b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1900b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1901b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
190223a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19030e43406bSChris Wilson 
190444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
190544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
190644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
190744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
190844498aeaSPaulo Zanoni 	 * due to its back queue). */
1909ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
191044498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
191144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
191244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1913ab5c608bSBen Widawsky 	}
191444498aeaSPaulo Zanoni 
191572c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
191672c90f62SOscar Mateo 
19170e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19180e43406bSChris Wilson 	if (gt_iir) {
191972c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
192072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1921d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19220e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1923d8fc8a47SPaulo Zanoni 		else
1924d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19250e43406bSChris Wilson 	}
1926b1f14ad0SJesse Barnes 
1927b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19280e43406bSChris Wilson 	if (de_iir) {
192972c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
193072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1931f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19329719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1933f1af8fc1SPaulo Zanoni 		else
1934f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19350e43406bSChris Wilson 	}
19360e43406bSChris Wilson 
1937f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1938f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19390e43406bSChris Wilson 		if (pm_iir) {
1940b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19410e43406bSChris Wilson 			ret = IRQ_HANDLED;
194272c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
19430e43406bSChris Wilson 		}
1944f1af8fc1SPaulo Zanoni 	}
1945b1f14ad0SJesse Barnes 
1946b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1947b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1948ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
194944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
195044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1951ab5c608bSBen Widawsky 	}
1952b1f14ad0SJesse Barnes 
1953b1f14ad0SJesse Barnes 	return ret;
1954b1f14ad0SJesse Barnes }
1955b1f14ad0SJesse Barnes 
1956d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
1957d04a492dSShashank Sharma {
1958d04a492dSShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
1959676574dfSJani Nikula 	u32 hp_control, hp_trigger;
1960676574dfSJani Nikula 	u32 pin_mask, long_mask;
1961d04a492dSShashank Sharma 
1962d04a492dSShashank Sharma 	/* Get the status */
1963d04a492dSShashank Sharma 	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
1964d04a492dSShashank Sharma 	hp_control = I915_READ(BXT_HOTPLUG_CTL);
1965d04a492dSShashank Sharma 
1966d04a492dSShashank Sharma 	/* Hotplug not enabled ? */
1967d04a492dSShashank Sharma 	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
1968d04a492dSShashank Sharma 		DRM_ERROR("Interrupt when HPD disabled\n");
1969d04a492dSShashank Sharma 		return;
1970d04a492dSShashank Sharma 	}
1971d04a492dSShashank Sharma 
1972d04a492dSShashank Sharma 	/* Clear sticky bits in hpd status */
1973d04a492dSShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
1974475c2e3bSJani Nikula 
1975475c2e3bSJani Nikula 	pch_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control, hpd_bxt);
1976475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1977d04a492dSShashank Sharma }
1978d04a492dSShashank Sharma 
1979abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1980abd58f01SBen Widawsky {
1981abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1982abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1983abd58f01SBen Widawsky 	u32 master_ctl;
1984abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1985abd58f01SBen Widawsky 	uint32_t tmp = 0;
1986c42664ccSDaniel Vetter 	enum pipe pipe;
198788e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
198888e04703SJesse Barnes 
19892dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19902dd2a883SImre Deak 		return IRQ_NONE;
19912dd2a883SImre Deak 
199288e04703SJesse Barnes 	if (IS_GEN9(dev))
199388e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
199488e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
1995abd58f01SBen Widawsky 
1996cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
1997abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1998abd58f01SBen Widawsky 	if (!master_ctl)
1999abd58f01SBen Widawsky 		return IRQ_NONE;
2000abd58f01SBen Widawsky 
2001cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2002abd58f01SBen Widawsky 
200338cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
200438cc46d7SOscar Mateo 
200574cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2006abd58f01SBen Widawsky 
2007abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2008abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2009abd58f01SBen Widawsky 		if (tmp) {
2010abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2011abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
201238cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
201338cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
201438cc46d7SOscar Mateo 			else
201538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2016abd58f01SBen Widawsky 		}
201738cc46d7SOscar Mateo 		else
201838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2019abd58f01SBen Widawsky 	}
2020abd58f01SBen Widawsky 
20216d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
20226d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
20236d766f02SDaniel Vetter 		if (tmp) {
2024d04a492dSShashank Sharma 			bool found = false;
2025d04a492dSShashank Sharma 
20266d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20276d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
202888e04703SJesse Barnes 
2029d04a492dSShashank Sharma 			if (tmp & aux_mask) {
203038cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2031d04a492dSShashank Sharma 				found = true;
2032d04a492dSShashank Sharma 			}
2033d04a492dSShashank Sharma 
2034d04a492dSShashank Sharma 			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2035d04a492dSShashank Sharma 				bxt_hpd_handler(dev, tmp);
2036d04a492dSShashank Sharma 				found = true;
2037d04a492dSShashank Sharma 			}
2038d04a492dSShashank Sharma 
20399e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
20409e63743eSShashank Sharma 				gmbus_irq_handler(dev);
20419e63743eSShashank Sharma 				found = true;
20429e63743eSShashank Sharma 			}
20439e63743eSShashank Sharma 
2044d04a492dSShashank Sharma 			if (!found)
204538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
20466d766f02SDaniel Vetter 		}
204738cc46d7SOscar Mateo 		else
204838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20496d766f02SDaniel Vetter 	}
20506d766f02SDaniel Vetter 
2051055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2052770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2053abd58f01SBen Widawsky 
2054c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2055c42664ccSDaniel Vetter 			continue;
2056c42664ccSDaniel Vetter 
2057abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
205838cc46d7SOscar Mateo 		if (pipe_iir) {
205938cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
206038cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2061770de83dSDamien Lespiau 
2062d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2063d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2064d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2065abd58f01SBen Widawsky 
2066770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2067770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2068770de83dSDamien Lespiau 			else
2069770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2070770de83dSDamien Lespiau 
2071770de83dSDamien Lespiau 			if (flip_done) {
2072abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2073abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2074abd58f01SBen Widawsky 			}
2075abd58f01SBen Widawsky 
20760fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
20770fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
20780fbe7870SDaniel Vetter 
20791f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
20801f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
20811f7247c0SDaniel Vetter 								    pipe);
208238d83c96SDaniel Vetter 
2083770de83dSDamien Lespiau 
2084770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2085770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2086770de83dSDamien Lespiau 			else
2087770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2088770de83dSDamien Lespiau 
2089770de83dSDamien Lespiau 			if (fault_errors)
209030100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
209130100f2bSDaniel Vetter 					  pipe_name(pipe),
209230100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2093c42664ccSDaniel Vetter 		} else
2094abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2095abd58f01SBen Widawsky 	}
2096abd58f01SBen Widawsky 
2097266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2098266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
209992d03a80SDaniel Vetter 		/*
210092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
210192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
210292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
210392d03a80SDaniel Vetter 		 */
210492d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
210592d03a80SDaniel Vetter 		if (pch_iir) {
210692d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
210792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
210838cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
210938cc46d7SOscar Mateo 		} else
211038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
211138cc46d7SOscar Mateo 
211292d03a80SDaniel Vetter 	}
211392d03a80SDaniel Vetter 
2114cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2115cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2116abd58f01SBen Widawsky 
2117abd58f01SBen Widawsky 	return ret;
2118abd58f01SBen Widawsky }
2119abd58f01SBen Widawsky 
212017e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
212117e1df07SDaniel Vetter 			       bool reset_completed)
212217e1df07SDaniel Vetter {
2123a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
212417e1df07SDaniel Vetter 	int i;
212517e1df07SDaniel Vetter 
212617e1df07SDaniel Vetter 	/*
212717e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
212817e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
212917e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
213017e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
213117e1df07SDaniel Vetter 	 */
213217e1df07SDaniel Vetter 
213317e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
213417e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
213517e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
213617e1df07SDaniel Vetter 
213717e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
213817e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
213917e1df07SDaniel Vetter 
214017e1df07SDaniel Vetter 	/*
214117e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
214217e1df07SDaniel Vetter 	 * reset state is cleared.
214317e1df07SDaniel Vetter 	 */
214417e1df07SDaniel Vetter 	if (reset_completed)
214517e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
214617e1df07SDaniel Vetter }
214717e1df07SDaniel Vetter 
21488a905236SJesse Barnes /**
2149b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
21508a905236SJesse Barnes  *
21518a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21528a905236SJesse Barnes  * was detected.
21538a905236SJesse Barnes  */
2154b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
21558a905236SJesse Barnes {
2156b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2157b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2158cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2159cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2160cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
216117e1df07SDaniel Vetter 	int ret;
21628a905236SJesse Barnes 
21635bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
21648a905236SJesse Barnes 
21657db0ba24SDaniel Vetter 	/*
21667db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
21677db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
21687db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
21697db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
21707db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
21717db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
21727db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
21737db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
21747db0ba24SDaniel Vetter 	 */
21757db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
217644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
21775bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
21787db0ba24SDaniel Vetter 				   reset_event);
21791f83fee0SDaniel Vetter 
218017e1df07SDaniel Vetter 		/*
2181f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2182f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2183f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2184f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2185f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2186f454c694SImre Deak 		 */
2187f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
21887514747dSVille Syrjälä 
21897514747dSVille Syrjälä 		intel_prepare_reset(dev);
21907514747dSVille Syrjälä 
2191f454c694SImre Deak 		/*
219217e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
219317e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
219417e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
219517e1df07SDaniel Vetter 		 * deadlocks with the reset work.
219617e1df07SDaniel Vetter 		 */
2197f69061beSDaniel Vetter 		ret = i915_reset(dev);
2198f69061beSDaniel Vetter 
21997514747dSVille Syrjälä 		intel_finish_reset(dev);
220017e1df07SDaniel Vetter 
2201f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2202f454c694SImre Deak 
2203f69061beSDaniel Vetter 		if (ret == 0) {
2204f69061beSDaniel Vetter 			/*
2205f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2206f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2207f69061beSDaniel Vetter 			 * complete.
2208f69061beSDaniel Vetter 			 *
2209f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2210f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2211f69061beSDaniel Vetter 			 * updates before
2212f69061beSDaniel Vetter 			 * the counter increment.
2213f69061beSDaniel Vetter 			 */
22144e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2215f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2216f69061beSDaniel Vetter 
22175bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2218f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
22191f83fee0SDaniel Vetter 		} else {
22202ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2221f316a42cSBen Gamari 		}
22221f83fee0SDaniel Vetter 
222317e1df07SDaniel Vetter 		/*
222417e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
222517e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
222617e1df07SDaniel Vetter 		 */
222717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2228f316a42cSBen Gamari 	}
22298a905236SJesse Barnes }
22308a905236SJesse Barnes 
223135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2232c0e09200SDave Airlie {
22338a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2234bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
223563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2236050ee91fSBen Widawsky 	int pipe, i;
223763eeaf38SJesse Barnes 
223835aed2e6SChris Wilson 	if (!eir)
223935aed2e6SChris Wilson 		return;
224063eeaf38SJesse Barnes 
2241a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
22428a905236SJesse Barnes 
2243bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2244bd9854f9SBen Widawsky 
22458a905236SJesse Barnes 	if (IS_G4X(dev)) {
22468a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
22478a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
22488a905236SJesse Barnes 
2249a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2250a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2251050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2252050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2253a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2254a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22558a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22563143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22578a905236SJesse Barnes 		}
22588a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22598a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2260a70491ccSJoe Perches 			pr_err("page table error\n");
2261a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22628a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22633143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
22648a905236SJesse Barnes 		}
22658a905236SJesse Barnes 	}
22668a905236SJesse Barnes 
2267a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
226863eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
226963eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2270a70491ccSJoe Perches 			pr_err("page table error\n");
2271a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
227263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22733143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
227463eeaf38SJesse Barnes 		}
22758a905236SJesse Barnes 	}
22768a905236SJesse Barnes 
227763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2278a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2279055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2280a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
22819db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
228263eeaf38SJesse Barnes 		/* pipestat has already been acked */
228363eeaf38SJesse Barnes 	}
228463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2285a70491ccSJoe Perches 		pr_err("instruction error\n");
2286a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2287050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2288050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2289a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
229063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
229163eeaf38SJesse Barnes 
2292a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2293a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2294a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
229563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22963143a2bfSChris Wilson 			POSTING_READ(IPEIR);
229763eeaf38SJesse Barnes 		} else {
229863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
229963eeaf38SJesse Barnes 
2300a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2301a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2302a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2303a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
230463eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23053143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
230663eeaf38SJesse Barnes 		}
230763eeaf38SJesse Barnes 	}
230863eeaf38SJesse Barnes 
230963eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
23103143a2bfSChris Wilson 	POSTING_READ(EIR);
231163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
231263eeaf38SJesse Barnes 	if (eir) {
231363eeaf38SJesse Barnes 		/*
231463eeaf38SJesse Barnes 		 * some errors might have become stuck,
231563eeaf38SJesse Barnes 		 * mask them.
231663eeaf38SJesse Barnes 		 */
231763eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
231863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
231963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
232063eeaf38SJesse Barnes 	}
232135aed2e6SChris Wilson }
232235aed2e6SChris Wilson 
232335aed2e6SChris Wilson /**
2324b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
232535aed2e6SChris Wilson  * @dev: drm device
232635aed2e6SChris Wilson  *
2327b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
232835aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
232935aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
233035aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
233135aed2e6SChris Wilson  * of a ring dump etc.).
233235aed2e6SChris Wilson  */
233358174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
233458174462SMika Kuoppala 		       const char *fmt, ...)
233535aed2e6SChris Wilson {
233635aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
233758174462SMika Kuoppala 	va_list args;
233858174462SMika Kuoppala 	char error_msg[80];
233935aed2e6SChris Wilson 
234058174462SMika Kuoppala 	va_start(args, fmt);
234158174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
234258174462SMika Kuoppala 	va_end(args);
234358174462SMika Kuoppala 
234458174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
234535aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
23468a905236SJesse Barnes 
2347ba1234d1SBen Gamari 	if (wedged) {
2348f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2349f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2350ba1234d1SBen Gamari 
235111ed50ecSBen Gamari 		/*
2352b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2353b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2354b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
235517e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
235617e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
235717e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
235817e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
235917e1df07SDaniel Vetter 		 *
236017e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
236117e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
236217e1df07SDaniel Vetter 		 * counter atomic_t.
236311ed50ecSBen Gamari 		 */
236417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
236511ed50ecSBen Gamari 	}
236611ed50ecSBen Gamari 
2367b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
23688a905236SJesse Barnes }
23698a905236SJesse Barnes 
237042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
237142f52ef8SKeith Packard  * we use as a pipe index
237242f52ef8SKeith Packard  */
2373f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
23740a3e67a4SJesse Barnes {
23752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2376e9d21d7fSKeith Packard 	unsigned long irqflags;
237771e0ffa5SJesse Barnes 
23781ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2379f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
23807c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2381755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
23820a3e67a4SJesse Barnes 	else
23837c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2384755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
23851ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23868692d00eSChris Wilson 
23870a3e67a4SJesse Barnes 	return 0;
23880a3e67a4SJesse Barnes }
23890a3e67a4SJesse Barnes 
2390f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2391f796cf8fSJesse Barnes {
23922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2393f796cf8fSJesse Barnes 	unsigned long irqflags;
2394b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
239540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2396f796cf8fSJesse Barnes 
2397f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2398b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2399b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2400b1f14ad0SJesse Barnes 
2401b1f14ad0SJesse Barnes 	return 0;
2402b1f14ad0SJesse Barnes }
2403b1f14ad0SJesse Barnes 
24047e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24057e231dbeSJesse Barnes {
24062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24077e231dbeSJesse Barnes 	unsigned long irqflags;
24087e231dbeSJesse Barnes 
24097e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
241031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2411755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24127e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24137e231dbeSJesse Barnes 
24147e231dbeSJesse Barnes 	return 0;
24157e231dbeSJesse Barnes }
24167e231dbeSJesse Barnes 
2417abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2418abd58f01SBen Widawsky {
2419abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2420abd58f01SBen Widawsky 	unsigned long irqflags;
2421abd58f01SBen Widawsky 
2422abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24237167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24247167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2425abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2426abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2427abd58f01SBen Widawsky 	return 0;
2428abd58f01SBen Widawsky }
2429abd58f01SBen Widawsky 
243042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
243142f52ef8SKeith Packard  * we use as a pipe index
243242f52ef8SKeith Packard  */
2433f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24340a3e67a4SJesse Barnes {
24352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2436e9d21d7fSKeith Packard 	unsigned long irqflags;
24370a3e67a4SJesse Barnes 
24381ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24397c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2440755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2441755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24421ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24430a3e67a4SJesse Barnes }
24440a3e67a4SJesse Barnes 
2445f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2446f796cf8fSJesse Barnes {
24472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2448f796cf8fSJesse Barnes 	unsigned long irqflags;
2449b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
245040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2451f796cf8fSJesse Barnes 
2452f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2453b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2454b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2455b1f14ad0SJesse Barnes }
2456b1f14ad0SJesse Barnes 
24577e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24587e231dbeSJesse Barnes {
24592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24607e231dbeSJesse Barnes 	unsigned long irqflags;
24617e231dbeSJesse Barnes 
24627e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
246331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2464755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24657e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24667e231dbeSJesse Barnes }
24677e231dbeSJesse Barnes 
2468abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2469abd58f01SBen Widawsky {
2470abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2471abd58f01SBen Widawsky 	unsigned long irqflags;
2472abd58f01SBen Widawsky 
2473abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24747167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
24757167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2476abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2477abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2478abd58f01SBen Widawsky }
2479abd58f01SBen Widawsky 
248044cdd6d2SJohn Harrison static struct drm_i915_gem_request *
248144cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2482852835f3SZou Nan hai {
2483893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
248444cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2485893eead0SChris Wilson }
2486893eead0SChris Wilson 
24879107e9d2SChris Wilson static bool
248844cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2489893eead0SChris Wilson {
24909107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
24911b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2492f65d9421SBen Gamari }
2493f65d9421SBen Gamari 
2494a028c4b0SDaniel Vetter static bool
2495a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2496a028c4b0SDaniel Vetter {
2497a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2498a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2499a028c4b0SDaniel Vetter 	} else {
2500a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2501a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2502a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2503a028c4b0SDaniel Vetter 	}
2504a028c4b0SDaniel Vetter }
2505a028c4b0SDaniel Vetter 
2506a4872ba6SOscar Mateo static struct intel_engine_cs *
2507a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2508921d42eaSDaniel Vetter {
2509921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2510a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2511921d42eaSDaniel Vetter 	int i;
2512921d42eaSDaniel Vetter 
2513921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2514a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2515a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2516a6cdb93aSRodrigo Vivi 				continue;
2517a6cdb93aSRodrigo Vivi 
2518a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2519a6cdb93aSRodrigo Vivi 				return signaller;
2520a6cdb93aSRodrigo Vivi 		}
2521921d42eaSDaniel Vetter 	} else {
2522921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2523921d42eaSDaniel Vetter 
2524921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2525921d42eaSDaniel Vetter 			if(ring == signaller)
2526921d42eaSDaniel Vetter 				continue;
2527921d42eaSDaniel Vetter 
2528ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2529921d42eaSDaniel Vetter 				return signaller;
2530921d42eaSDaniel Vetter 		}
2531921d42eaSDaniel Vetter 	}
2532921d42eaSDaniel Vetter 
2533a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2534a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2535921d42eaSDaniel Vetter 
2536921d42eaSDaniel Vetter 	return NULL;
2537921d42eaSDaniel Vetter }
2538921d42eaSDaniel Vetter 
2539a4872ba6SOscar Mateo static struct intel_engine_cs *
2540a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2541a24a11e6SChris Wilson {
2542a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
254388fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2544a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2545a6cdb93aSRodrigo Vivi 	int i, backwards;
2546a24a11e6SChris Wilson 
2547a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2548a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
25496274f212SChris Wilson 		return NULL;
2550a24a11e6SChris Wilson 
255188fe429dSDaniel Vetter 	/*
255288fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
255388fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2554a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2555a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
255688fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
255788fe429dSDaniel Vetter 	 * ringbuffer itself.
2558a24a11e6SChris Wilson 	 */
255988fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2560a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
256188fe429dSDaniel Vetter 
2562a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
256388fe429dSDaniel Vetter 		/*
256488fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
256588fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
256688fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
256788fe429dSDaniel Vetter 		 */
2568ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
256988fe429dSDaniel Vetter 
257088fe429dSDaniel Vetter 		/* This here seems to blow up */
2571ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2572a24a11e6SChris Wilson 		if (cmd == ipehr)
2573a24a11e6SChris Wilson 			break;
2574a24a11e6SChris Wilson 
257588fe429dSDaniel Vetter 		head -= 4;
257688fe429dSDaniel Vetter 	}
2577a24a11e6SChris Wilson 
257888fe429dSDaniel Vetter 	if (!i)
257988fe429dSDaniel Vetter 		return NULL;
258088fe429dSDaniel Vetter 
2581ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2582a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2583a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2584a6cdb93aSRodrigo Vivi 		offset <<= 32;
2585a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2586a6cdb93aSRodrigo Vivi 	}
2587a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2588a24a11e6SChris Wilson }
2589a24a11e6SChris Wilson 
2590a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
25916274f212SChris Wilson {
25926274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2593a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2594a0d036b0SChris Wilson 	u32 seqno;
25956274f212SChris Wilson 
25964be17381SChris Wilson 	ring->hangcheck.deadlock++;
25976274f212SChris Wilson 
25986274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
25994be17381SChris Wilson 	if (signaller == NULL)
26004be17381SChris Wilson 		return -1;
26014be17381SChris Wilson 
26024be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
26034be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
26046274f212SChris Wilson 		return -1;
26056274f212SChris Wilson 
26064be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
26074be17381SChris Wilson 		return 1;
26084be17381SChris Wilson 
2609a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2610a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2611a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
26124be17381SChris Wilson 		return -1;
26134be17381SChris Wilson 
26144be17381SChris Wilson 	return 0;
26156274f212SChris Wilson }
26166274f212SChris Wilson 
26176274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26186274f212SChris Wilson {
2619a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
26206274f212SChris Wilson 	int i;
26216274f212SChris Wilson 
26226274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26234be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
26246274f212SChris Wilson }
26256274f212SChris Wilson 
2626ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2627a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
26281ec14ad3SChris Wilson {
26291ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26301ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26319107e9d2SChris Wilson 	u32 tmp;
26329107e9d2SChris Wilson 
2633f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2634f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2635f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2636f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2637f260fe7bSMika Kuoppala 		}
2638f260fe7bSMika Kuoppala 
2639f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2640f260fe7bSMika Kuoppala 	}
26416274f212SChris Wilson 
26429107e9d2SChris Wilson 	if (IS_GEN2(dev))
2643f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26449107e9d2SChris Wilson 
26459107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26469107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26479107e9d2SChris Wilson 	 * and break the hang. This should work on
26489107e9d2SChris Wilson 	 * all but the second generation chipsets.
26499107e9d2SChris Wilson 	 */
26509107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26511ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
265258174462SMika Kuoppala 		i915_handle_error(dev, false,
265358174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26541ec14ad3SChris Wilson 				  ring->name);
26551ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2656f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26571ec14ad3SChris Wilson 	}
2658a24a11e6SChris Wilson 
26596274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26606274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26616274f212SChris Wilson 		default:
2662f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26636274f212SChris Wilson 		case 1:
266458174462SMika Kuoppala 			i915_handle_error(dev, false,
266558174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2666a24a11e6SChris Wilson 					  ring->name);
2667a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2668f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
26696274f212SChris Wilson 		case 0:
2670f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
26716274f212SChris Wilson 		}
26729107e9d2SChris Wilson 	}
26739107e9d2SChris Wilson 
2674f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2675a24a11e6SChris Wilson }
2676d1e61e7fSChris Wilson 
2677737b1506SChris Wilson /*
2678f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
267905407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
268005407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
268105407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
268205407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
268305407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2684f65d9421SBen Gamari  */
2685737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2686f65d9421SBen Gamari {
2687737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2688737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2689737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2690737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2691a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2692b4519513SChris Wilson 	int i;
269305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
26949107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
26959107e9d2SChris Wilson #define BUSY 1
26969107e9d2SChris Wilson #define KICK 5
26979107e9d2SChris Wilson #define HUNG 20
2698893eead0SChris Wilson 
2699d330a953SJani Nikula 	if (!i915.enable_hangcheck)
27003e0dc6b0SBen Widawsky 		return;
27013e0dc6b0SBen Widawsky 
2702b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
270350877445SChris Wilson 		u64 acthd;
270450877445SChris Wilson 		u32 seqno;
27059107e9d2SChris Wilson 		bool busy = true;
2706b4519513SChris Wilson 
27076274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27086274f212SChris Wilson 
270905407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
271005407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
271105407ff8SMika Kuoppala 
271205407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
271344cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
2714da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2715da661464SMika Kuoppala 
27169107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27179107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2718094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2719f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27209107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27219107e9d2SChris Wilson 								  ring->name);
2722f4adcd24SDaniel Vetter 						else
2723f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2724f4adcd24SDaniel Vetter 								 ring->name);
27259107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2726094f9a54SChris Wilson 					}
2727094f9a54SChris Wilson 					/* Safeguard against driver failure */
2728094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27299107e9d2SChris Wilson 				} else
27309107e9d2SChris Wilson 					busy = false;
273105407ff8SMika Kuoppala 			} else {
27326274f212SChris Wilson 				/* We always increment the hangcheck score
27336274f212SChris Wilson 				 * if the ring is busy and still processing
27346274f212SChris Wilson 				 * the same request, so that no single request
27356274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27366274f212SChris Wilson 				 * batches). The only time we do not increment
27376274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27386274f212SChris Wilson 				 * ring is in a legitimate wait for another
27396274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27406274f212SChris Wilson 				 * victim and we want to be sure we catch the
27416274f212SChris Wilson 				 * right culprit. Then every time we do kick
27426274f212SChris Wilson 				 * the ring, add a small increment to the
27436274f212SChris Wilson 				 * score so that we can catch a batch that is
27446274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27456274f212SChris Wilson 				 * for stalling the machine.
27469107e9d2SChris Wilson 				 */
2747ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2748ad8beaeaSMika Kuoppala 								    acthd);
2749ad8beaeaSMika Kuoppala 
2750ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2751da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2752f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2753f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2754f260fe7bSMika Kuoppala 					break;
2755f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2756ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27576274f212SChris Wilson 					break;
2758f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2759ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27606274f212SChris Wilson 					break;
2761f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2762ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27636274f212SChris Wilson 					stuck[i] = true;
27646274f212SChris Wilson 					break;
27656274f212SChris Wilson 				}
276605407ff8SMika Kuoppala 			}
27679107e9d2SChris Wilson 		} else {
2768da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2769da661464SMika Kuoppala 
27709107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
27719107e9d2SChris Wilson 			 * attempts across multiple batches.
27729107e9d2SChris Wilson 			 */
27739107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
27749107e9d2SChris Wilson 				ring->hangcheck.score--;
2775f260fe7bSMika Kuoppala 
2776f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2777cbb465e7SChris Wilson 		}
2778f65d9421SBen Gamari 
277905407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
278005407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
27819107e9d2SChris Wilson 		busy_count += busy;
278205407ff8SMika Kuoppala 	}
278305407ff8SMika Kuoppala 
278405407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2785b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2786b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
278705407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2788a43adf07SChris Wilson 				 ring->name);
2789a43adf07SChris Wilson 			rings_hung++;
279005407ff8SMika Kuoppala 		}
279105407ff8SMika Kuoppala 	}
279205407ff8SMika Kuoppala 
279305407ff8SMika Kuoppala 	if (rings_hung)
279458174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
279505407ff8SMika Kuoppala 
279605407ff8SMika Kuoppala 	if (busy_count)
279705407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
279805407ff8SMika Kuoppala 		 * being added */
279910cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
280010cd45b6SMika Kuoppala }
280110cd45b6SMika Kuoppala 
280210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
280310cd45b6SMika Kuoppala {
2804737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2805672e7b7cSChris Wilson 
2806d330a953SJani Nikula 	if (!i915.enable_hangcheck)
280710cd45b6SMika Kuoppala 		return;
280810cd45b6SMika Kuoppala 
2809737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2810737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2811737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2812737b1506SChris Wilson 	 */
2813737b1506SChris Wilson 
2814737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2815737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2816f65d9421SBen Gamari }
2817f65d9421SBen Gamari 
28181c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
281991738a95SPaulo Zanoni {
282091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
282191738a95SPaulo Zanoni 
282291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
282391738a95SPaulo Zanoni 		return;
282491738a95SPaulo Zanoni 
2825f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2826105b122eSPaulo Zanoni 
2827105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2828105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2829622364b6SPaulo Zanoni }
2830105b122eSPaulo Zanoni 
283191738a95SPaulo Zanoni /*
2832622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2833622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2834622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2835622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2836622364b6SPaulo Zanoni  *
2837622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
283891738a95SPaulo Zanoni  */
2839622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2840622364b6SPaulo Zanoni {
2841622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2842622364b6SPaulo Zanoni 
2843622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2844622364b6SPaulo Zanoni 		return;
2845622364b6SPaulo Zanoni 
2846622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
284791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
284891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
284991738a95SPaulo Zanoni }
285091738a95SPaulo Zanoni 
28517c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
2852d18ea1b5SDaniel Vetter {
2853d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2854d18ea1b5SDaniel Vetter 
2855f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2856a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2857f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2858d18ea1b5SDaniel Vetter }
2859d18ea1b5SDaniel Vetter 
2860c0e09200SDave Airlie /* drm_dma.h hooks
2861c0e09200SDave Airlie */
2862be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
2863036a4a7dSZhenyu Wang {
28642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2865036a4a7dSZhenyu Wang 
28660c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
2867bdfcdb63SDaniel Vetter 
2868f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
2869c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
2870c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2871036a4a7dSZhenyu Wang 
28727c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
2873c650156aSZhenyu Wang 
28741c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
28757d99163dSBen Widawsky }
28767d99163dSBen Widawsky 
287770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
287870591a41SVille Syrjälä {
287970591a41SVille Syrjälä 	enum pipe pipe;
288070591a41SVille Syrjälä 
288170591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
288270591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
288370591a41SVille Syrjälä 
288470591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
288570591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
288670591a41SVille Syrjälä 
288770591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
288870591a41SVille Syrjälä }
288970591a41SVille Syrjälä 
28907e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
28917e231dbeSJesse Barnes {
28922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28937e231dbeSJesse Barnes 
28947e231dbeSJesse Barnes 	/* VLV magic */
28957e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
28967e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
28977e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
28987e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
28997e231dbeSJesse Barnes 
29007c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
29017e231dbeSJesse Barnes 
29027c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
29037e231dbeSJesse Barnes 
290470591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
29057e231dbeSJesse Barnes }
29067e231dbeSJesse Barnes 
2907d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2908d6e3cca3SDaniel Vetter {
2909d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
2910d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
2911d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
2912d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
2913d6e3cca3SDaniel Vetter }
2914d6e3cca3SDaniel Vetter 
2915823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
2916abd58f01SBen Widawsky {
2917abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2918abd58f01SBen Widawsky 	int pipe;
2919abd58f01SBen Widawsky 
2920abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2921abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2922abd58f01SBen Widawsky 
2923d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
2924abd58f01SBen Widawsky 
2925055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2926f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2927813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2928f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2929abd58f01SBen Widawsky 
2930f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
2931f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
2932f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
2933abd58f01SBen Widawsky 
2934266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
29351c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
2936abd58f01SBen Widawsky }
2937abd58f01SBen Widawsky 
29384c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
29394c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
2940d49bdb0eSPaulo Zanoni {
29411180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2942d49bdb0eSPaulo Zanoni 
294313321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
2944d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
2945d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
2946d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
2947d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
29484c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
29494c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
29504c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
29511180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
29524c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
29534c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
29544c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
29551180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
295613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
2957d49bdb0eSPaulo Zanoni }
2958d49bdb0eSPaulo Zanoni 
295943f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
296043f328d7SVille Syrjälä {
296143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
296243f328d7SVille Syrjälä 
296343f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
296443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
296543f328d7SVille Syrjälä 
2966d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
296743f328d7SVille Syrjälä 
296843f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
296943f328d7SVille Syrjälä 
297043f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
297143f328d7SVille Syrjälä 
297270591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
297343f328d7SVille Syrjälä }
297443f328d7SVille Syrjälä 
297582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
297682a28bcfSDaniel Vetter {
29772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
297882a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2979fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
298082a28bcfSDaniel Vetter 
298182a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2982fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
2983b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
29845fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2985fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
298682a28bcfSDaniel Vetter 	} else {
2987fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
2988b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
29895fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
2990fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
299182a28bcfSDaniel Vetter 	}
299282a28bcfSDaniel Vetter 
2993fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
299482a28bcfSDaniel Vetter 
29957fe0b973SKeith Packard 	/*
29967fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29977fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
29987fe0b973SKeith Packard 	 *
29997fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
30007fe0b973SKeith Packard 	 */
30017fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
30027fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
30037fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
30047fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
30057fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
30067fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
30077fe0b973SKeith Packard }
30087fe0b973SKeith Packard 
3009e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3010e0a20ad7SShashank Sharma {
3011e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3012e0a20ad7SShashank Sharma 	struct intel_encoder *intel_encoder;
3013e0a20ad7SShashank Sharma 	u32 hotplug_port = 0;
3014e0a20ad7SShashank Sharma 	u32 hotplug_ctrl;
3015e0a20ad7SShashank Sharma 
3016e0a20ad7SShashank Sharma 	/* Now, enable HPD */
3017e0a20ad7SShashank Sharma 	for_each_intel_encoder(dev, intel_encoder) {
30185fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3019e0a20ad7SShashank Sharma 				== HPD_ENABLED)
3020e0a20ad7SShashank Sharma 			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3021e0a20ad7SShashank Sharma 	}
3022e0a20ad7SShashank Sharma 
3023e0a20ad7SShashank Sharma 	/* Mask all HPD control bits */
3024e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3025e0a20ad7SShashank Sharma 
3026e0a20ad7SShashank Sharma 	/* Enable requested port in hotplug control */
3027e0a20ad7SShashank Sharma 	/* TODO: implement (short) HPD support on port A */
3028e0a20ad7SShashank Sharma 	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3029e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3030e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3031e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3032e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3033e0a20ad7SShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3034e0a20ad7SShashank Sharma 
3035e0a20ad7SShashank Sharma 	/* Unmask DDI hotplug in IMR */
3036e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3037e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3038e0a20ad7SShashank Sharma 
3039e0a20ad7SShashank Sharma 	/* Enable DDI hotplug in IER */
3040e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3041e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3042e0a20ad7SShashank Sharma 	POSTING_READ(GEN8_DE_PORT_IER);
3043e0a20ad7SShashank Sharma }
3044e0a20ad7SShashank Sharma 
3045d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3046d46da437SPaulo Zanoni {
30472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
304882a28bcfSDaniel Vetter 	u32 mask;
3049d46da437SPaulo Zanoni 
3050692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3051692a04cfSDaniel Vetter 		return;
3052692a04cfSDaniel Vetter 
3053105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
30545c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3055105b122eSPaulo Zanoni 	else
30565c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
30578664281bSPaulo Zanoni 
3058337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3059d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3060d46da437SPaulo Zanoni }
3061d46da437SPaulo Zanoni 
30620a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
30630a9a8c91SDaniel Vetter {
30640a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
30650a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
30660a9a8c91SDaniel Vetter 
30670a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
30680a9a8c91SDaniel Vetter 
30690a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3070040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
30710a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
307235a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
307335a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
30740a9a8c91SDaniel Vetter 	}
30750a9a8c91SDaniel Vetter 
30760a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
30770a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
30780a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
30790a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
30800a9a8c91SDaniel Vetter 	} else {
30810a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
30820a9a8c91SDaniel Vetter 	}
30830a9a8c91SDaniel Vetter 
308435079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
30850a9a8c91SDaniel Vetter 
30860a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
308778e68d36SImre Deak 		/*
308878e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
308978e68d36SImre Deak 		 * itself is enabled/disabled.
309078e68d36SImre Deak 		 */
30910a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
30920a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
30930a9a8c91SDaniel Vetter 
3094605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
309535079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
30960a9a8c91SDaniel Vetter 	}
30970a9a8c91SDaniel Vetter }
30980a9a8c91SDaniel Vetter 
3099f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3100036a4a7dSZhenyu Wang {
31012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31028e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
31038e76f8dcSPaulo Zanoni 
31048e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
31058e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
31068e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
31078e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
31085c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
31098e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
31105c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
31118e76f8dcSPaulo Zanoni 	} else {
31128e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3113ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
31145b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
31155b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
31165b3a856bSDaniel Vetter 				DE_POISON);
31175c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
31185c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
31198e76f8dcSPaulo Zanoni 	}
3120036a4a7dSZhenyu Wang 
31211ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3122036a4a7dSZhenyu Wang 
31230c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
31240c841212SPaulo Zanoni 
3125622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3126622364b6SPaulo Zanoni 
312735079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3128036a4a7dSZhenyu Wang 
31290a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3130036a4a7dSZhenyu Wang 
3131d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
31327fe0b973SKeith Packard 
3133f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
31346005ce42SDaniel Vetter 		/* Enable PCU event interrupts
31356005ce42SDaniel Vetter 		 *
31366005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
31374bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
31384bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3139d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3140f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3141d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3142f97108d1SJesse Barnes 	}
3143f97108d1SJesse Barnes 
3144036a4a7dSZhenyu Wang 	return 0;
3145036a4a7dSZhenyu Wang }
3146036a4a7dSZhenyu Wang 
3147f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3148f8b79e58SImre Deak {
3149f8b79e58SImre Deak 	u32 pipestat_mask;
3150f8b79e58SImre Deak 	u32 iir_mask;
3151120dda4fSVille Syrjälä 	enum pipe pipe;
3152f8b79e58SImre Deak 
3153f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3154f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3155f8b79e58SImre Deak 
3156120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3157120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3158f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3159f8b79e58SImre Deak 
3160f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3161f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3162f8b79e58SImre Deak 
3163120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3164120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3165120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3166f8b79e58SImre Deak 
3167f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3168f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3169f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3170120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3171120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3172f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3173f8b79e58SImre Deak 
3174f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3175f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3176f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
317776e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
317876e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3179f8b79e58SImre Deak }
3180f8b79e58SImre Deak 
3181f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3182f8b79e58SImre Deak {
3183f8b79e58SImre Deak 	u32 pipestat_mask;
3184f8b79e58SImre Deak 	u32 iir_mask;
3185120dda4fSVille Syrjälä 	enum pipe pipe;
3186f8b79e58SImre Deak 
3187f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3188f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
31896c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3190120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3191120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3192f8b79e58SImre Deak 
3193f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3194f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
319576e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3196f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3197f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3198f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3199f8b79e58SImre Deak 
3200f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3201f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3202f8b79e58SImre Deak 
3203120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3204120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3205120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3206f8b79e58SImre Deak 
3207f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3208f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3209120dda4fSVille Syrjälä 
3210120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3211120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3212f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3213f8b79e58SImre Deak }
3214f8b79e58SImre Deak 
3215f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3216f8b79e58SImre Deak {
3217f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3218f8b79e58SImre Deak 
3219f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3220f8b79e58SImre Deak 		return;
3221f8b79e58SImre Deak 
3222f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3223f8b79e58SImre Deak 
3224950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3225f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3226f8b79e58SImre Deak }
3227f8b79e58SImre Deak 
3228f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3229f8b79e58SImre Deak {
3230f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3231f8b79e58SImre Deak 
3232f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3233f8b79e58SImre Deak 		return;
3234f8b79e58SImre Deak 
3235f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3236f8b79e58SImre Deak 
3237950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3238f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3239f8b79e58SImre Deak }
3240f8b79e58SImre Deak 
32410e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
32427e231dbeSJesse Barnes {
3243f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
32447e231dbeSJesse Barnes 
324520afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
324620afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
324720afbda2SDaniel Vetter 
32487e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
324976e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
325076e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
325176e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
325276e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
32537e231dbeSJesse Barnes 
3254b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3255b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3256d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3257f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3258f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3259d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
32600e6c9a9eSVille Syrjälä }
32610e6c9a9eSVille Syrjälä 
32620e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
32630e6c9a9eSVille Syrjälä {
32640e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
32650e6c9a9eSVille Syrjälä 
32660e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
32677e231dbeSJesse Barnes 
32680a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
32697e231dbeSJesse Barnes 
32707e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
32717e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
32727e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
32737e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
32747e231dbeSJesse Barnes #endif
32757e231dbeSJesse Barnes 
32767e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
327720afbda2SDaniel Vetter 
327820afbda2SDaniel Vetter 	return 0;
327920afbda2SDaniel Vetter }
328020afbda2SDaniel Vetter 
3281abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3282abd58f01SBen Widawsky {
3283abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3284abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3285abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
328673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3287abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
328873d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
328973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3290abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
329173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
329273d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
329373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3294abd58f01SBen Widawsky 		0,
329573d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
329673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3297abd58f01SBen Widawsky 		};
3298abd58f01SBen Widawsky 
32990961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
33009a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
33019a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
330278e68d36SImre Deak 	/*
330378e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
330478e68d36SImre Deak 	 * is enabled/disabled.
330578e68d36SImre Deak 	 */
330678e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
33079a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3308abd58f01SBen Widawsky }
3309abd58f01SBen Widawsky 
3310abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3311abd58f01SBen Widawsky {
3312770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3313770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3314abd58f01SBen Widawsky 	int pipe;
33159e63743eSShashank Sharma 	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3316770de83dSDamien Lespiau 
331788e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3318770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3319770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
33209e63743eSShashank Sharma 		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
332188e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
33229e63743eSShashank Sharma 
33239e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
33249e63743eSShashank Sharma 			de_port_en |= BXT_DE_PORT_GMBUS;
332588e04703SJesse Barnes 	} else
3326770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3327770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3328770de83dSDamien Lespiau 
3329770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3330770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3331770de83dSDamien Lespiau 
333213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
333313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
333413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3335abd58f01SBen Widawsky 
3336055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3337f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3338813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3339813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3340813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
334135079899SPaulo Zanoni 					  de_pipe_enables);
3342abd58f01SBen Widawsky 
33439e63743eSShashank Sharma 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3344abd58f01SBen Widawsky }
3345abd58f01SBen Widawsky 
3346abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3347abd58f01SBen Widawsky {
3348abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3349abd58f01SBen Widawsky 
3350266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3351622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3352622364b6SPaulo Zanoni 
3353abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3354abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3355abd58f01SBen Widawsky 
3356266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3357abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3358abd58f01SBen Widawsky 
3359abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3360abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3361abd58f01SBen Widawsky 
3362abd58f01SBen Widawsky 	return 0;
3363abd58f01SBen Widawsky }
3364abd58f01SBen Widawsky 
336543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
336643f328d7SVille Syrjälä {
336743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
336843f328d7SVille Syrjälä 
3369c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
337043f328d7SVille Syrjälä 
337143f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
337243f328d7SVille Syrjälä 
337343f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
337443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
337543f328d7SVille Syrjälä 
337643f328d7SVille Syrjälä 	return 0;
337743f328d7SVille Syrjälä }
337843f328d7SVille Syrjälä 
3379abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3380abd58f01SBen Widawsky {
3381abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3382abd58f01SBen Widawsky 
3383abd58f01SBen Widawsky 	if (!dev_priv)
3384abd58f01SBen Widawsky 		return;
3385abd58f01SBen Widawsky 
3386823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3387abd58f01SBen Widawsky }
3388abd58f01SBen Widawsky 
33898ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
33908ea0be4fSVille Syrjälä {
33918ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
33928ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
33938ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33948ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
33958ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
33968ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
33978ea0be4fSVille Syrjälä 
33988ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
33998ea0be4fSVille Syrjälä 
3400c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
34018ea0be4fSVille Syrjälä }
34028ea0be4fSVille Syrjälä 
34037e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
34047e231dbeSJesse Barnes {
34052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34067e231dbeSJesse Barnes 
34077e231dbeSJesse Barnes 	if (!dev_priv)
34087e231dbeSJesse Barnes 		return;
34097e231dbeSJesse Barnes 
3410843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3411843d0e7dSImre Deak 
3412893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3413893fce8eSVille Syrjälä 
34147e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3415f8b79e58SImre Deak 
34168ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
34177e231dbeSJesse Barnes }
34187e231dbeSJesse Barnes 
341943f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
342043f328d7SVille Syrjälä {
342143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
342243f328d7SVille Syrjälä 
342343f328d7SVille Syrjälä 	if (!dev_priv)
342443f328d7SVille Syrjälä 		return;
342543f328d7SVille Syrjälä 
342643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
342743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
342843f328d7SVille Syrjälä 
3429a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
343043f328d7SVille Syrjälä 
3431a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
343243f328d7SVille Syrjälä 
3433c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
343443f328d7SVille Syrjälä }
343543f328d7SVille Syrjälä 
3436f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3437036a4a7dSZhenyu Wang {
34382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34394697995bSJesse Barnes 
34404697995bSJesse Barnes 	if (!dev_priv)
34414697995bSJesse Barnes 		return;
34424697995bSJesse Barnes 
3443be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3444036a4a7dSZhenyu Wang }
3445036a4a7dSZhenyu Wang 
3446c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3447c2798b19SChris Wilson {
34482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3449c2798b19SChris Wilson 	int pipe;
3450c2798b19SChris Wilson 
3451055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3452c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3453c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3454c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3455c2798b19SChris Wilson 	POSTING_READ16(IER);
3456c2798b19SChris Wilson }
3457c2798b19SChris Wilson 
3458c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3459c2798b19SChris Wilson {
34602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3461c2798b19SChris Wilson 
3462c2798b19SChris Wilson 	I915_WRITE16(EMR,
3463c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3464c2798b19SChris Wilson 
3465c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3466c2798b19SChris Wilson 	dev_priv->irq_mask =
3467c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3468c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3469c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
347037ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3471c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3472c2798b19SChris Wilson 
3473c2798b19SChris Wilson 	I915_WRITE16(IER,
3474c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3475c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3476c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3477c2798b19SChris Wilson 	POSTING_READ16(IER);
3478c2798b19SChris Wilson 
3479379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3480379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3481d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3482755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3483755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3484d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3485379ef82dSDaniel Vetter 
3486c2798b19SChris Wilson 	return 0;
3487c2798b19SChris Wilson }
3488c2798b19SChris Wilson 
348990a72f87SVille Syrjälä /*
349090a72f87SVille Syrjälä  * Returns true when a page flip has completed.
349190a72f87SVille Syrjälä  */
349290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
34931f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
349490a72f87SVille Syrjälä {
34952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34961f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
349790a72f87SVille Syrjälä 
34988d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
349990a72f87SVille Syrjälä 		return false;
350090a72f87SVille Syrjälä 
350190a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3502d6bbafa1SChris Wilson 		goto check_page_flip;
350390a72f87SVille Syrjälä 
350490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
350590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
350690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
350790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
350890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
350990a72f87SVille Syrjälä 	 */
351090a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3511d6bbafa1SChris Wilson 		goto check_page_flip;
351290a72f87SVille Syrjälä 
35137d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
351490a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
351590a72f87SVille Syrjälä 	return true;
3516d6bbafa1SChris Wilson 
3517d6bbafa1SChris Wilson check_page_flip:
3518d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3519d6bbafa1SChris Wilson 	return false;
352090a72f87SVille Syrjälä }
352190a72f87SVille Syrjälä 
3522ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3523c2798b19SChris Wilson {
352445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
35252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3526c2798b19SChris Wilson 	u16 iir, new_iir;
3527c2798b19SChris Wilson 	u32 pipe_stats[2];
3528c2798b19SChris Wilson 	int pipe;
3529c2798b19SChris Wilson 	u16 flip_mask =
3530c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3531c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3532c2798b19SChris Wilson 
35332dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
35342dd2a883SImre Deak 		return IRQ_NONE;
35352dd2a883SImre Deak 
3536c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3537c2798b19SChris Wilson 	if (iir == 0)
3538c2798b19SChris Wilson 		return IRQ_NONE;
3539c2798b19SChris Wilson 
3540c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3541c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3542c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3543c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3544c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3545c2798b19SChris Wilson 		 */
3546222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3547c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3548aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3549c2798b19SChris Wilson 
3550055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3551c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3552c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3553c2798b19SChris Wilson 
3554c2798b19SChris Wilson 			/*
3555c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3556c2798b19SChris Wilson 			 */
35572d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3558c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3559c2798b19SChris Wilson 		}
3560222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3561c2798b19SChris Wilson 
3562c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3563c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3564c2798b19SChris Wilson 
3565c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
356674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3567c2798b19SChris Wilson 
3568055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
35691f1c2e24SVille Syrjälä 			int plane = pipe;
35703a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
35711f1c2e24SVille Syrjälä 				plane = !plane;
35721f1c2e24SVille Syrjälä 
35734356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
35741f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
35751f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3576c2798b19SChris Wilson 
35774356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3578277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
35792d9d2b0bSVille Syrjälä 
35801f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
35811f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
35821f7247c0SDaniel Vetter 								    pipe);
35834356d586SDaniel Vetter 		}
3584c2798b19SChris Wilson 
3585c2798b19SChris Wilson 		iir = new_iir;
3586c2798b19SChris Wilson 	}
3587c2798b19SChris Wilson 
3588c2798b19SChris Wilson 	return IRQ_HANDLED;
3589c2798b19SChris Wilson }
3590c2798b19SChris Wilson 
3591c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3592c2798b19SChris Wilson {
35932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3594c2798b19SChris Wilson 	int pipe;
3595c2798b19SChris Wilson 
3596055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3597c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3598c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3599c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3600c2798b19SChris Wilson 	}
3601c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3602c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3603c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3604c2798b19SChris Wilson }
3605c2798b19SChris Wilson 
3606a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3607a266c7d5SChris Wilson {
36082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3609a266c7d5SChris Wilson 	int pipe;
3610a266c7d5SChris Wilson 
3611a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3612a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3613a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3614a266c7d5SChris Wilson 	}
3615a266c7d5SChris Wilson 
361600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3617055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3618a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3619a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3620a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3621a266c7d5SChris Wilson 	POSTING_READ(IER);
3622a266c7d5SChris Wilson }
3623a266c7d5SChris Wilson 
3624a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3625a266c7d5SChris Wilson {
36262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
362738bde180SChris Wilson 	u32 enable_mask;
3628a266c7d5SChris Wilson 
362938bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
363038bde180SChris Wilson 
363138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
363238bde180SChris Wilson 	dev_priv->irq_mask =
363338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
363438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
363538bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
363638bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
363737ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
363838bde180SChris Wilson 
363938bde180SChris Wilson 	enable_mask =
364038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
364138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
364238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
364338bde180SChris Wilson 		I915_USER_INTERRUPT;
364438bde180SChris Wilson 
3645a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
364620afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
364720afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
364820afbda2SDaniel Vetter 
3649a266c7d5SChris Wilson 		/* Enable in IER... */
3650a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3651a266c7d5SChris Wilson 		/* and unmask in IMR */
3652a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3653a266c7d5SChris Wilson 	}
3654a266c7d5SChris Wilson 
3655a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3656a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3657a266c7d5SChris Wilson 	POSTING_READ(IER);
3658a266c7d5SChris Wilson 
3659f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
366020afbda2SDaniel Vetter 
3661379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3662379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3663d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3664755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3665755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3666d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3667379ef82dSDaniel Vetter 
366820afbda2SDaniel Vetter 	return 0;
366920afbda2SDaniel Vetter }
367020afbda2SDaniel Vetter 
367190a72f87SVille Syrjälä /*
367290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
367390a72f87SVille Syrjälä  */
367490a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
367590a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
367690a72f87SVille Syrjälä {
36772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
367890a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
367990a72f87SVille Syrjälä 
36808d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
368190a72f87SVille Syrjälä 		return false;
368290a72f87SVille Syrjälä 
368390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3684d6bbafa1SChris Wilson 		goto check_page_flip;
368590a72f87SVille Syrjälä 
368690a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
368790a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
368890a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
368990a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
369090a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
369190a72f87SVille Syrjälä 	 */
369290a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3693d6bbafa1SChris Wilson 		goto check_page_flip;
369490a72f87SVille Syrjälä 
36957d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
369690a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
369790a72f87SVille Syrjälä 	return true;
3698d6bbafa1SChris Wilson 
3699d6bbafa1SChris Wilson check_page_flip:
3700d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3701d6bbafa1SChris Wilson 	return false;
370290a72f87SVille Syrjälä }
370390a72f87SVille Syrjälä 
3704ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3705a266c7d5SChris Wilson {
370645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37088291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
370938bde180SChris Wilson 	u32 flip_mask =
371038bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
371138bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
371238bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3713a266c7d5SChris Wilson 
37142dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37152dd2a883SImre Deak 		return IRQ_NONE;
37162dd2a883SImre Deak 
3717a266c7d5SChris Wilson 	iir = I915_READ(IIR);
371838bde180SChris Wilson 	do {
371938bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
37208291ee90SChris Wilson 		bool blc_event = false;
3721a266c7d5SChris Wilson 
3722a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3723a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3724a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3725a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3726a266c7d5SChris Wilson 		 */
3727222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3728a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3729aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3730a266c7d5SChris Wilson 
3731055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3732a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3733a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3734a266c7d5SChris Wilson 
373538bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3736a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3737a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
373838bde180SChris Wilson 				irq_received = true;
3739a266c7d5SChris Wilson 			}
3740a266c7d5SChris Wilson 		}
3741222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3742a266c7d5SChris Wilson 
3743a266c7d5SChris Wilson 		if (!irq_received)
3744a266c7d5SChris Wilson 			break;
3745a266c7d5SChris Wilson 
3746a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
374716c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
374816c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
374916c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3750a266c7d5SChris Wilson 
375138bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3752a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3753a266c7d5SChris Wilson 
3754a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
375574cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3756a266c7d5SChris Wilson 
3757055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
375838bde180SChris Wilson 			int plane = pipe;
37593a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
376038bde180SChris Wilson 				plane = !plane;
37615e2032d4SVille Syrjälä 
376290a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
376390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
376490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3765a266c7d5SChris Wilson 
3766a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3767a266c7d5SChris Wilson 				blc_event = true;
37684356d586SDaniel Vetter 
37694356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3770277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37712d9d2b0bSVille Syrjälä 
37721f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37731f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37741f7247c0SDaniel Vetter 								    pipe);
3775a266c7d5SChris Wilson 		}
3776a266c7d5SChris Wilson 
3777a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3778a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3779a266c7d5SChris Wilson 
3780a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3781a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3782a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3783a266c7d5SChris Wilson 		 * we would never get another interrupt.
3784a266c7d5SChris Wilson 		 *
3785a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3786a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3787a266c7d5SChris Wilson 		 * another one.
3788a266c7d5SChris Wilson 		 *
3789a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3790a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3791a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3792a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3793a266c7d5SChris Wilson 		 * stray interrupts.
3794a266c7d5SChris Wilson 		 */
379538bde180SChris Wilson 		ret = IRQ_HANDLED;
3796a266c7d5SChris Wilson 		iir = new_iir;
379738bde180SChris Wilson 	} while (iir & ~flip_mask);
3798a266c7d5SChris Wilson 
3799a266c7d5SChris Wilson 	return ret;
3800a266c7d5SChris Wilson }
3801a266c7d5SChris Wilson 
3802a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3803a266c7d5SChris Wilson {
38042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3805a266c7d5SChris Wilson 	int pipe;
3806a266c7d5SChris Wilson 
3807a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3808a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3809a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3810a266c7d5SChris Wilson 	}
3811a266c7d5SChris Wilson 
381200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3813055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
381455b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3815a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
381655b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
381755b39755SChris Wilson 	}
3818a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3819a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3820a266c7d5SChris Wilson 
3821a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3822a266c7d5SChris Wilson }
3823a266c7d5SChris Wilson 
3824a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3825a266c7d5SChris Wilson {
38262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3827a266c7d5SChris Wilson 	int pipe;
3828a266c7d5SChris Wilson 
3829a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3830a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3831a266c7d5SChris Wilson 
3832a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3833055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3834a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3835a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3836a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3837a266c7d5SChris Wilson 	POSTING_READ(IER);
3838a266c7d5SChris Wilson }
3839a266c7d5SChris Wilson 
3840a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3841a266c7d5SChris Wilson {
38422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3843bbba0a97SChris Wilson 	u32 enable_mask;
3844a266c7d5SChris Wilson 	u32 error_mask;
3845a266c7d5SChris Wilson 
3846a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3847bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3848adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3849bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3850bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3851bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3852bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3853bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3854bbba0a97SChris Wilson 
3855bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
385621ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
385721ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3858bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3859bbba0a97SChris Wilson 
3860bbba0a97SChris Wilson 	if (IS_G4X(dev))
3861bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3862a266c7d5SChris Wilson 
3863b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3864b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3865d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3866755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3867755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3868755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3869d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3870a266c7d5SChris Wilson 
3871a266c7d5SChris Wilson 	/*
3872a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3873a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3874a266c7d5SChris Wilson 	 */
3875a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3876a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3877a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3878a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3879a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3880a266c7d5SChris Wilson 	} else {
3881a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3882a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3883a266c7d5SChris Wilson 	}
3884a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3885a266c7d5SChris Wilson 
3886a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3887a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3888a266c7d5SChris Wilson 	POSTING_READ(IER);
3889a266c7d5SChris Wilson 
389020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
389120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
389220afbda2SDaniel Vetter 
3893f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
389420afbda2SDaniel Vetter 
389520afbda2SDaniel Vetter 	return 0;
389620afbda2SDaniel Vetter }
389720afbda2SDaniel Vetter 
3898bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
389920afbda2SDaniel Vetter {
39002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3901cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
390220afbda2SDaniel Vetter 	u32 hotplug_en;
390320afbda2SDaniel Vetter 
3904b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3905b5ea2d56SDaniel Vetter 
3906bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3907bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3908adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3909e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
3910b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
39115fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3912cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3913a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3914a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3915a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3916a266c7d5SChris Wilson 	*/
3917a266c7d5SChris Wilson 	if (IS_G4X(dev))
3918a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
391985fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3920a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3921a266c7d5SChris Wilson 
3922a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
3923a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3924a266c7d5SChris Wilson }
3925a266c7d5SChris Wilson 
3926ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3927a266c7d5SChris Wilson {
392845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3930a266c7d5SChris Wilson 	u32 iir, new_iir;
3931a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3932a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
393321ad8330SVille Syrjälä 	u32 flip_mask =
393421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
393521ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3936a266c7d5SChris Wilson 
39372dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39382dd2a883SImre Deak 		return IRQ_NONE;
39392dd2a883SImre Deak 
3940a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3941a266c7d5SChris Wilson 
3942a266c7d5SChris Wilson 	for (;;) {
3943501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
39442c8ba29fSChris Wilson 		bool blc_event = false;
39452c8ba29fSChris Wilson 
3946a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3947a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3948a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3949a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3950a266c7d5SChris Wilson 		 */
3951222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3952a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3953aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3954a266c7d5SChris Wilson 
3955055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3956a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3957a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3958a266c7d5SChris Wilson 
3959a266c7d5SChris Wilson 			/*
3960a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3961a266c7d5SChris Wilson 			 */
3962a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3963a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3964501e01d7SVille Syrjälä 				irq_received = true;
3965a266c7d5SChris Wilson 			}
3966a266c7d5SChris Wilson 		}
3967222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3968a266c7d5SChris Wilson 
3969a266c7d5SChris Wilson 		if (!irq_received)
3970a266c7d5SChris Wilson 			break;
3971a266c7d5SChris Wilson 
3972a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3973a266c7d5SChris Wilson 
3974a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
397516c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
397616c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3977a266c7d5SChris Wilson 
397821ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3979a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3980a266c7d5SChris Wilson 
3981a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
398274cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3983a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
398474cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
3985a266c7d5SChris Wilson 
3986055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
39872c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
398890a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
398990a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3990a266c7d5SChris Wilson 
3991a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3992a266c7d5SChris Wilson 				blc_event = true;
39934356d586SDaniel Vetter 
39944356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3995277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3996a266c7d5SChris Wilson 
39971f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39981f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
39992d9d2b0bSVille Syrjälä 		}
4000a266c7d5SChris Wilson 
4001a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4002a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4003a266c7d5SChris Wilson 
4004515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4005515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4006515ac2bbSDaniel Vetter 
4007a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4008a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4009a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4010a266c7d5SChris Wilson 		 * we would never get another interrupt.
4011a266c7d5SChris Wilson 		 *
4012a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4013a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4014a266c7d5SChris Wilson 		 * another one.
4015a266c7d5SChris Wilson 		 *
4016a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4017a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4018a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4019a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4020a266c7d5SChris Wilson 		 * stray interrupts.
4021a266c7d5SChris Wilson 		 */
4022a266c7d5SChris Wilson 		iir = new_iir;
4023a266c7d5SChris Wilson 	}
4024a266c7d5SChris Wilson 
4025a266c7d5SChris Wilson 	return ret;
4026a266c7d5SChris Wilson }
4027a266c7d5SChris Wilson 
4028a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4029a266c7d5SChris Wilson {
40302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4031a266c7d5SChris Wilson 	int pipe;
4032a266c7d5SChris Wilson 
4033a266c7d5SChris Wilson 	if (!dev_priv)
4034a266c7d5SChris Wilson 		return;
4035a266c7d5SChris Wilson 
4036a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4037a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4038a266c7d5SChris Wilson 
4039a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4040055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4041a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4042a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4043a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4044a266c7d5SChris Wilson 
4045055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4046a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4047a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4048a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4049a266c7d5SChris Wilson }
4050a266c7d5SChris Wilson 
4051fca52a55SDaniel Vetter /**
4052fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4053fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4054fca52a55SDaniel Vetter  *
4055fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4056fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4057fca52a55SDaniel Vetter  */
4058b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4059f71d4af4SJesse Barnes {
4060b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
40618b2e326dSChris Wilson 
4062*77913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
4063*77913b39SJani Nikula 
4064c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4065a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
40668b2e326dSChris Wilson 
4067a6706b45SDeepak S 	/* Let's track the enabled rps events */
4068b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
40696c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
40706f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
407131685c25SDeepak S 	else
4072a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4073a6706b45SDeepak S 
4074737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4075737b1506SChris Wilson 			  i915_hangcheck_elapsed);
407661bac78eSDaniel Vetter 
407797a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
40789ee32feaSDaniel Vetter 
4079b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
40804cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
40814cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4082b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4083f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4084f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4085391f75e2SVille Syrjälä 	} else {
4086391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4087391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4088f71d4af4SJesse Barnes 	}
4089f71d4af4SJesse Barnes 
409021da2700SVille Syrjälä 	/*
409121da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
409221da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
409321da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
409421da2700SVille Syrjälä 	 */
4095b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
409621da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
409721da2700SVille Syrjälä 
4098f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4099f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4100f71d4af4SJesse Barnes 
4101b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
410243f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
410343f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
410443f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
410543f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
410643f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
410743f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
410843f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4109b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
41107e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
41117e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
41127e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
41137e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
41147e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
41157e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4116fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4117b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4118abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4119723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4120abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4121abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4122abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4123abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4124e0a20ad7SShashank Sharma 		if (HAS_PCH_SPLIT(dev))
4125abd58f01SBen Widawsky 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4126e0a20ad7SShashank Sharma 		else
4127e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4128f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4129f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4130723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4131f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4132f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4133f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4134f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
413582a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4136f71d4af4SJesse Barnes 	} else {
4137b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4138c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4139c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4140c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4141c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4142b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4143a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4144a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4145a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4146a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4147c2798b19SChris Wilson 		} else {
4148a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4149a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4150a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4151a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4152c2798b19SChris Wilson 		}
4153778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4154778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4155f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4156f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4157f71d4af4SJesse Barnes 	}
4158f71d4af4SJesse Barnes }
415920afbda2SDaniel Vetter 
4160fca52a55SDaniel Vetter /**
4161fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4162fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4163fca52a55SDaniel Vetter  *
4164fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4165fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4166fca52a55SDaniel Vetter  *
4167fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4168fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4169fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4170fca52a55SDaniel Vetter  */
41712aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
41722aeb7d3aSDaniel Vetter {
41732aeb7d3aSDaniel Vetter 	/*
41742aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
41752aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
41762aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
41772aeb7d3aSDaniel Vetter 	 */
41782aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
41792aeb7d3aSDaniel Vetter 
41802aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
41812aeb7d3aSDaniel Vetter }
41822aeb7d3aSDaniel Vetter 
4183fca52a55SDaniel Vetter /**
4184fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4185fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4186fca52a55SDaniel Vetter  *
4187fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4188fca52a55SDaniel Vetter  * resources acquired in the init functions.
4189fca52a55SDaniel Vetter  */
41902aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
41912aeb7d3aSDaniel Vetter {
41922aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
41932aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
41942aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
41952aeb7d3aSDaniel Vetter }
41962aeb7d3aSDaniel Vetter 
4197fca52a55SDaniel Vetter /**
4198fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4199fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4200fca52a55SDaniel Vetter  *
4201fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4202fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4203fca52a55SDaniel Vetter  */
4204b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4205c67a470bSPaulo Zanoni {
4206b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
42072aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
42082dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4209c67a470bSPaulo Zanoni }
4210c67a470bSPaulo Zanoni 
4211fca52a55SDaniel Vetter /**
4212fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4213fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4214fca52a55SDaniel Vetter  *
4215fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4216fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4217fca52a55SDaniel Vetter  */
4218b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4219c67a470bSPaulo Zanoni {
42202aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4221b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4222b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4223c67a470bSPaulo Zanoni }
4224