xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 76e438303403f301f3509479b544e41518edd059)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c0e09200SDave Airlie #include "drmP.h"
34c0e09200SDave Airlie #include "drm.h"
35c0e09200SDave Airlie #include "i915_drm.h"
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40036a4a7dSZhenyu Wang /* For display hotplug interrupt */
41995b6762SChris Wilson static void
42f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
43036a4a7dSZhenyu Wang {
441ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
451ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
461ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
473143a2bfSChris Wilson 		POSTING_READ(DEIMR);
48036a4a7dSZhenyu Wang 	}
49036a4a7dSZhenyu Wang }
50036a4a7dSZhenyu Wang 
51036a4a7dSZhenyu Wang static inline void
52f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
53036a4a7dSZhenyu Wang {
541ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
551ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
561ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
573143a2bfSChris Wilson 		POSTING_READ(DEIMR);
58036a4a7dSZhenyu Wang 	}
59036a4a7dSZhenyu Wang }
60036a4a7dSZhenyu Wang 
617c463586SKeith Packard void
627c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
637c463586SKeith Packard {
647c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
659db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
667c463586SKeith Packard 
677c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
687c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
697c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
703143a2bfSChris Wilson 		POSTING_READ(reg);
717c463586SKeith Packard 	}
727c463586SKeith Packard }
737c463586SKeith Packard 
747c463586SKeith Packard void
757c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
767c463586SKeith Packard {
777c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
789db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
797c463586SKeith Packard 
807c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
817c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
823143a2bfSChris Wilson 		POSTING_READ(reg);
837c463586SKeith Packard 	}
847c463586SKeith Packard }
857c463586SKeith Packard 
86c0e09200SDave Airlie /**
8701c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
8801c66889SZhao Yakui  */
8901c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
9001c66889SZhao Yakui {
911ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
921ec14ad3SChris Wilson 	unsigned long irqflags;
931ec14ad3SChris Wilson 
947e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
957e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
967e231dbeSJesse Barnes 		return;
977e231dbeSJesse Barnes 
981ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
9901c66889SZhao Yakui 
100c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
101f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
102edcb49caSZhao Yakui 	else {
10301c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
104d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
105a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
106edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
107d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
108edcb49caSZhao Yakui 	}
1091ec14ad3SChris Wilson 
1101ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
11101c66889SZhao Yakui }
11201c66889SZhao Yakui 
11301c66889SZhao Yakui /**
1140a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1150a3e67a4SJesse Barnes  * @dev: DRM device
1160a3e67a4SJesse Barnes  * @pipe: pipe to check
1170a3e67a4SJesse Barnes  *
1180a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1190a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1200a3e67a4SJesse Barnes  * before reading such registers if unsure.
1210a3e67a4SJesse Barnes  */
1220a3e67a4SJesse Barnes static int
1230a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1240a3e67a4SJesse Barnes {
1250a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1265eddb70bSChris Wilson 	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
1270a3e67a4SJesse Barnes }
1280a3e67a4SJesse Barnes 
12942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
13042f52ef8SKeith Packard  * we use as a pipe index
13142f52ef8SKeith Packard  */
132f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1330a3e67a4SJesse Barnes {
1340a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1350a3e67a4SJesse Barnes 	unsigned long high_frame;
1360a3e67a4SJesse Barnes 	unsigned long low_frame;
1375eddb70bSChris Wilson 	u32 high1, high2, low;
1380a3e67a4SJesse Barnes 
1390a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
14044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1419db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1420a3e67a4SJesse Barnes 		return 0;
1430a3e67a4SJesse Barnes 	}
1440a3e67a4SJesse Barnes 
1459db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1469db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1475eddb70bSChris Wilson 
1480a3e67a4SJesse Barnes 	/*
1490a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1500a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1510a3e67a4SJesse Barnes 	 * register.
1520a3e67a4SJesse Barnes 	 */
1530a3e67a4SJesse Barnes 	do {
1545eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1555eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1565eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1570a3e67a4SJesse Barnes 	} while (high1 != high2);
1580a3e67a4SJesse Barnes 
1595eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1605eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1615eddb70bSChris Wilson 	return (high1 << 8) | low;
1620a3e67a4SJesse Barnes }
1630a3e67a4SJesse Barnes 
164f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1659880b7a5SJesse Barnes {
1669880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1679db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1689880b7a5SJesse Barnes 
1699880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
17044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1719db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1729880b7a5SJesse Barnes 		return 0;
1739880b7a5SJesse Barnes 	}
1749880b7a5SJesse Barnes 
1759880b7a5SJesse Barnes 	return I915_READ(reg);
1769880b7a5SJesse Barnes }
1779880b7a5SJesse Barnes 
178f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1790af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
1800af7e4dfSMario Kleiner {
1810af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1820af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
1830af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
1840af7e4dfSMario Kleiner 	bool in_vbl = true;
1850af7e4dfSMario Kleiner 	int ret = 0;
1860af7e4dfSMario Kleiner 
1870af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
1880af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
1899db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1900af7e4dfSMario Kleiner 		return 0;
1910af7e4dfSMario Kleiner 	}
1920af7e4dfSMario Kleiner 
1930af7e4dfSMario Kleiner 	/* Get vtotal. */
1940af7e4dfSMario Kleiner 	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
1950af7e4dfSMario Kleiner 
1960af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
1970af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
1980af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
1990af7e4dfSMario Kleiner 		 */
2000af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2010af7e4dfSMario Kleiner 
2020af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2030af7e4dfSMario Kleiner 		 * horizontal scanout position.
2040af7e4dfSMario Kleiner 		 */
2050af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2060af7e4dfSMario Kleiner 		*hpos = 0;
2070af7e4dfSMario Kleiner 	} else {
2080af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2090af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2100af7e4dfSMario Kleiner 		 * scanout position.
2110af7e4dfSMario Kleiner 		 */
2120af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2130af7e4dfSMario Kleiner 
2140af7e4dfSMario Kleiner 		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
2150af7e4dfSMario Kleiner 		*vpos = position / htotal;
2160af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2170af7e4dfSMario Kleiner 	}
2180af7e4dfSMario Kleiner 
2190af7e4dfSMario Kleiner 	/* Query vblank area. */
2200af7e4dfSMario Kleiner 	vbl = I915_READ(VBLANK(pipe));
2210af7e4dfSMario Kleiner 
2220af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2230af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2240af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2250af7e4dfSMario Kleiner 
2260af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2270af7e4dfSMario Kleiner 		in_vbl = false;
2280af7e4dfSMario Kleiner 
2290af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2300af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2310af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2320af7e4dfSMario Kleiner 
2330af7e4dfSMario Kleiner 	/* Readouts valid? */
2340af7e4dfSMario Kleiner 	if (vbl > 0)
2350af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2360af7e4dfSMario Kleiner 
2370af7e4dfSMario Kleiner 	/* In vblank? */
2380af7e4dfSMario Kleiner 	if (in_vbl)
2390af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2400af7e4dfSMario Kleiner 
2410af7e4dfSMario Kleiner 	return ret;
2420af7e4dfSMario Kleiner }
2430af7e4dfSMario Kleiner 
244f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2450af7e4dfSMario Kleiner 			      int *max_error,
2460af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2470af7e4dfSMario Kleiner 			      unsigned flags)
2480af7e4dfSMario Kleiner {
2494041b853SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2504041b853SChris Wilson 	struct drm_crtc *crtc;
2510af7e4dfSMario Kleiner 
2524041b853SChris Wilson 	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
2534041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2540af7e4dfSMario Kleiner 		return -EINVAL;
2550af7e4dfSMario Kleiner 	}
2560af7e4dfSMario Kleiner 
2570af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2584041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2594041b853SChris Wilson 	if (crtc == NULL) {
2604041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2614041b853SChris Wilson 		return -EINVAL;
2624041b853SChris Wilson 	}
2634041b853SChris Wilson 
2644041b853SChris Wilson 	if (!crtc->enabled) {
2654041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2664041b853SChris Wilson 		return -EBUSY;
2674041b853SChris Wilson 	}
2680af7e4dfSMario Kleiner 
2690af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2704041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
2714041b853SChris Wilson 						     vblank_time, flags,
2724041b853SChris Wilson 						     crtc);
2730af7e4dfSMario Kleiner }
2740af7e4dfSMario Kleiner 
2755ca58282SJesse Barnes /*
2765ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2775ca58282SJesse Barnes  */
2785ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2795ca58282SJesse Barnes {
2805ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2815ca58282SJesse Barnes 						    hotplug_work);
2825ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
283c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
2844ef69c7aSChris Wilson 	struct intel_encoder *encoder;
2855ca58282SJesse Barnes 
286a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
287e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
288e67189abSJesse Barnes 
2894ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
2904ef69c7aSChris Wilson 		if (encoder->hot_plug)
2914ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
292c31c4ba3SKeith Packard 
29340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
29440ee3381SKeith Packard 
2955ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
296eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
2975ca58282SJesse Barnes }
2985ca58282SJesse Barnes 
2999270388eSDaniel Vetter /* defined intel_pm.c */
3009270388eSDaniel Vetter extern spinlock_t mchdev_lock;
3019270388eSDaniel Vetter 
30273edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
303f97108d1SJesse Barnes {
304f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
305b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
3069270388eSDaniel Vetter 	u8 new_delay;
3079270388eSDaniel Vetter 	unsigned long flags;
3089270388eSDaniel Vetter 
3099270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
310f97108d1SJesse Barnes 
31173edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
31273edd18fSDaniel Vetter 
31320e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
3149270388eSDaniel Vetter 
3157648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
316b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
317b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
318f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
319f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
320f97108d1SJesse Barnes 
321f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
322b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
32320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
32420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
32520e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
32620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
327b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
32820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
32920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
33020e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
33120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
332f97108d1SJesse Barnes 	}
333f97108d1SJesse Barnes 
3347648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
33520e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
336f97108d1SJesse Barnes 
3379270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
3389270388eSDaniel Vetter 
339f97108d1SJesse Barnes 	return;
340f97108d1SJesse Barnes }
341f97108d1SJesse Barnes 
342549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
343549f7365SChris Wilson 			struct intel_ring_buffer *ring)
344549f7365SChris Wilson {
345549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
3469862e600SChris Wilson 
347475553deSChris Wilson 	if (ring->obj == NULL)
348475553deSChris Wilson 		return;
349475553deSChris Wilson 
350b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
3519862e600SChris Wilson 
352549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3533e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
354549f7365SChris Wilson 		dev_priv->hangcheck_count = 0;
355549f7365SChris Wilson 		mod_timer(&dev_priv->hangcheck_timer,
356cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3573e0dc6b0SBen Widawsky 	}
358549f7365SChris Wilson }
359549f7365SChris Wilson 
3604912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3613b8d8d91SJesse Barnes {
3624912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
363c6a828d3SDaniel Vetter 						    rps.work);
3644912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3657b9e0ae6SChris Wilson 	u8 new_delay;
3663b8d8d91SJesse Barnes 
367c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
368c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
369c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
3704912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
371a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
372c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
3734912d041SBen Widawsky 
3747b9e0ae6SChris Wilson 	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
3753b8d8d91SJesse Barnes 		return;
3763b8d8d91SJesse Barnes 
3774912d041SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
3787b9e0ae6SChris Wilson 
3797b9e0ae6SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
380c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
3817b9e0ae6SChris Wilson 	else
382c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
3833b8d8d91SJesse Barnes 
38479249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
38579249636SBen Widawsky 	 * interrupt
38679249636SBen Widawsky 	 */
38779249636SBen Widawsky 	if (!(new_delay > dev_priv->rps.max_delay ||
38879249636SBen Widawsky 	      new_delay < dev_priv->rps.min_delay)) {
3894912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
39079249636SBen Widawsky 	}
3913b8d8d91SJesse Barnes 
3924912d041SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
3933b8d8d91SJesse Barnes }
3943b8d8d91SJesse Barnes 
395e3689190SBen Widawsky 
396e3689190SBen Widawsky /**
397e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
398e3689190SBen Widawsky  * occurred.
399e3689190SBen Widawsky  * @work: workqueue struct
400e3689190SBen Widawsky  *
401e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
402e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
403e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
404e3689190SBen Widawsky  */
405e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
406e3689190SBen Widawsky {
407e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
408e3689190SBen Widawsky 						    parity_error_work);
409e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
410e3689190SBen Widawsky 	char *parity_event[5];
411e3689190SBen Widawsky 	uint32_t misccpctl;
412e3689190SBen Widawsky 	unsigned long flags;
413e3689190SBen Widawsky 
414e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
415e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
416e3689190SBen Widawsky 	 * any time we access those registers.
417e3689190SBen Widawsky 	 */
418e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
419e3689190SBen Widawsky 
420e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
421e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
422e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
423e3689190SBen Widawsky 
424e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
425e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
426e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
427e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
428e3689190SBen Widawsky 
429e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
430e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
431e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
432e3689190SBen Widawsky 
433e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
434e3689190SBen Widawsky 
435e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
436e3689190SBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
437e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
438e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
439e3689190SBen Widawsky 
440e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
441e3689190SBen Widawsky 
442e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
443e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
444e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
445e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
446e3689190SBen Widawsky 	parity_event[4] = NULL;
447e3689190SBen Widawsky 
448e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
449e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
450e3689190SBen Widawsky 
451e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
452e3689190SBen Widawsky 		  row, bank, subbank);
453e3689190SBen Widawsky 
454e3689190SBen Widawsky 	kfree(parity_event[3]);
455e3689190SBen Widawsky 	kfree(parity_event[2]);
456e3689190SBen Widawsky 	kfree(parity_event[1]);
457e3689190SBen Widawsky }
458e3689190SBen Widawsky 
459d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
460e3689190SBen Widawsky {
461e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
462e3689190SBen Widawsky 	unsigned long flags;
463e3689190SBen Widawsky 
464e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
465e3689190SBen Widawsky 		return;
466e3689190SBen Widawsky 
467e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
468e3689190SBen Widawsky 	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
469e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
470e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
471e3689190SBen Widawsky 
472e3689190SBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->parity_error_work);
473e3689190SBen Widawsky }
474e3689190SBen Widawsky 
475e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
476e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
477e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
478e7b4c6b1SDaniel Vetter {
479e7b4c6b1SDaniel Vetter 
480e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
481e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
482e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
483e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
484e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
485e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
486e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
487e7b4c6b1SDaniel Vetter 
488e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
489e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
490e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
491e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
492e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
493e7b4c6b1SDaniel Vetter 	}
494e3689190SBen Widawsky 
495e3689190SBen Widawsky 	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
496e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
497e7b4c6b1SDaniel Vetter }
498e7b4c6b1SDaniel Vetter 
499fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
500fc6826d1SChris Wilson 				u32 pm_iir)
501fc6826d1SChris Wilson {
502fc6826d1SChris Wilson 	unsigned long flags;
503fc6826d1SChris Wilson 
504fc6826d1SChris Wilson 	/*
505fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
506fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
507fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
508c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
509fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
510fc6826d1SChris Wilson 	 *
511c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
512fc6826d1SChris Wilson 	 */
513fc6826d1SChris Wilson 
514c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
515c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
516c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
517fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
518c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
519fc6826d1SChris Wilson 
520c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
521fc6826d1SChris Wilson }
522fc6826d1SChris Wilson 
523ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
5247e231dbeSJesse Barnes {
5257e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
5267e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5277e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
5287e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
5297e231dbeSJesse Barnes 	unsigned long irqflags;
5307e231dbeSJesse Barnes 	int pipe;
5317e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
5327e231dbeSJesse Barnes 	bool blc_event;
5337e231dbeSJesse Barnes 
5347e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
5357e231dbeSJesse Barnes 
5367e231dbeSJesse Barnes 	while (true) {
5377e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
5387e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
5397e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
5407e231dbeSJesse Barnes 
5417e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
5427e231dbeSJesse Barnes 			goto out;
5437e231dbeSJesse Barnes 
5447e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
5457e231dbeSJesse Barnes 
546e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
5477e231dbeSJesse Barnes 
5487e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5497e231dbeSJesse Barnes 		for_each_pipe(pipe) {
5507e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
5517e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
5527e231dbeSJesse Barnes 
5537e231dbeSJesse Barnes 			/*
5547e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
5557e231dbeSJesse Barnes 			 */
5567e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
5577e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
5587e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
5597e231dbeSJesse Barnes 							 pipe_name(pipe));
5607e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
5617e231dbeSJesse Barnes 			}
5627e231dbeSJesse Barnes 		}
5637e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5647e231dbeSJesse Barnes 
56531acc7f5SJesse Barnes 		for_each_pipe(pipe) {
56631acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
56731acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
56831acc7f5SJesse Barnes 
56931acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
57031acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
57131acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
57231acc7f5SJesse Barnes 			}
57331acc7f5SJesse Barnes 		}
57431acc7f5SJesse Barnes 
5757e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
5767e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
5777e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
5787e231dbeSJesse Barnes 
5797e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5807e231dbeSJesse Barnes 					 hotplug_status);
5817e231dbeSJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
5827e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
5837e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
5847e231dbeSJesse Barnes 
5857e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
5867e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
5877e231dbeSJesse Barnes 		}
5887e231dbeSJesse Barnes 
5897e231dbeSJesse Barnes 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
5907e231dbeSJesse Barnes 			blc_event = true;
5917e231dbeSJesse Barnes 
592fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
593fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
5947e231dbeSJesse Barnes 
5957e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
5967e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
5977e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
5987e231dbeSJesse Barnes 	}
5997e231dbeSJesse Barnes 
6007e231dbeSJesse Barnes out:
6017e231dbeSJesse Barnes 	return ret;
6027e231dbeSJesse Barnes }
6037e231dbeSJesse Barnes 
60423e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
605776ad806SJesse Barnes {
606776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6079db4a9c7SJesse Barnes 	int pipe;
608776ad806SJesse Barnes 
609*76e43830SDaniel Vetter 	if (pch_iir & SDE_HOTPLUG_MASK)
610*76e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
611*76e43830SDaniel Vetter 
612776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
613776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
614776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
615776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
616776ad806SJesse Barnes 
617776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
618776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
619776ad806SJesse Barnes 
620776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
621776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
622776ad806SJesse Barnes 
623776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
624776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
625776ad806SJesse Barnes 
626776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
627776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
628776ad806SJesse Barnes 
6299db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
6309db4a9c7SJesse Barnes 		for_each_pipe(pipe)
6319db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
6329db4a9c7SJesse Barnes 					 pipe_name(pipe),
6339db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
634776ad806SJesse Barnes 
635776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
636776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
637776ad806SJesse Barnes 
638776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
639776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
640776ad806SJesse Barnes 
641776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
642776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
643776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
644776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
645776ad806SJesse Barnes }
646776ad806SJesse Barnes 
64723e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
64823e81d69SAdam Jackson {
64923e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
65023e81d69SAdam Jackson 	int pipe;
65123e81d69SAdam Jackson 
652*76e43830SDaniel Vetter 	if (pch_iir & SDE_HOTPLUG_MASK_CPT)
653*76e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
654*76e43830SDaniel Vetter 
65523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
65623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
65723e81d69SAdam Jackson 				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
65823e81d69SAdam Jackson 				 SDE_AUDIO_POWER_SHIFT_CPT);
65923e81d69SAdam Jackson 
66023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
66123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("AUX channel interrupt\n");
66223e81d69SAdam Jackson 
66323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
66423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
66523e81d69SAdam Jackson 
66623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
66723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
66823e81d69SAdam Jackson 
66923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
67023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
67123e81d69SAdam Jackson 
67223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
67323e81d69SAdam Jackson 		for_each_pipe(pipe)
67423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
67523e81d69SAdam Jackson 					 pipe_name(pipe),
67623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
67723e81d69SAdam Jackson }
67823e81d69SAdam Jackson 
679ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
680b1f14ad0SJesse Barnes {
681b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
682b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6830e43406bSChris Wilson 	u32 de_iir, gt_iir, de_ier, pm_iir;
6840e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
6850e43406bSChris Wilson 	int i;
686b1f14ad0SJesse Barnes 
687b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
688b1f14ad0SJesse Barnes 
689b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
690b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
691b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
6920e43406bSChris Wilson 
6930e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
6940e43406bSChris Wilson 	if (gt_iir) {
6950e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
6960e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
6970e43406bSChris Wilson 		ret = IRQ_HANDLED;
6980e43406bSChris Wilson 	}
699b1f14ad0SJesse Barnes 
700b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
7010e43406bSChris Wilson 	if (de_iir) {
702b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
703b1f14ad0SJesse Barnes 			intel_opregion_gse_intr(dev);
704b1f14ad0SJesse Barnes 
7050e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
7060e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
7070e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
7080e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
709b1f14ad0SJesse Barnes 			}
7100e43406bSChris Wilson 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
7110e43406bSChris Wilson 				drm_handle_vblank(dev, i);
712b1f14ad0SJesse Barnes 		}
713b1f14ad0SJesse Barnes 
714b1f14ad0SJesse Barnes 		/* check event from PCH */
715b1f14ad0SJesse Barnes 		if (de_iir & DE_PCH_EVENT_IVB) {
7160e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
7170e43406bSChris Wilson 
71823e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
7190e43406bSChris Wilson 
7200e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
7210e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
722b1f14ad0SJesse Barnes 		}
723b1f14ad0SJesse Barnes 
7240e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
7250e43406bSChris Wilson 		ret = IRQ_HANDLED;
7260e43406bSChris Wilson 	}
7270e43406bSChris Wilson 
7280e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
7290e43406bSChris Wilson 	if (pm_iir) {
730fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
731fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
732b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
7330e43406bSChris Wilson 		ret = IRQ_HANDLED;
7340e43406bSChris Wilson 	}
735b1f14ad0SJesse Barnes 
736b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
737b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
738b1f14ad0SJesse Barnes 
739b1f14ad0SJesse Barnes 	return ret;
740b1f14ad0SJesse Barnes }
741b1f14ad0SJesse Barnes 
742e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
743e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
744e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
745e7b4c6b1SDaniel Vetter {
746e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
747e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
748e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
749e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
750e7b4c6b1SDaniel Vetter }
751e7b4c6b1SDaniel Vetter 
752ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
753036a4a7dSZhenyu Wang {
7544697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
755036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
756036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
7573b8d8d91SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
758881f47b6SXiang, Haihao 
7594697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
7604697995bSJesse Barnes 
7612d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
7622d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
7632d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
7643143a2bfSChris Wilson 	POSTING_READ(DEIER);
7652d109a84SZou, Nanhai 
766036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
767036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
768c650156aSZhenyu Wang 	pch_iir = I915_READ(SDEIIR);
7693b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
770036a4a7dSZhenyu Wang 
7713b8d8d91SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
7723b8d8d91SJesse Barnes 	    (!IS_GEN6(dev) || pm_iir == 0))
773c7c85101SZou Nan hai 		goto done;
774036a4a7dSZhenyu Wang 
775036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
776036a4a7dSZhenyu Wang 
777e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
778e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
779e7b4c6b1SDaniel Vetter 	else
780e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
781036a4a7dSZhenyu Wang 
78201c66889SZhao Yakui 	if (de_iir & DE_GSE)
7833b617967SChris Wilson 		intel_opregion_gse_intr(dev);
78401c66889SZhao Yakui 
785f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
786013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
7872bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
788013d5aa2SJesse Barnes 	}
789013d5aa2SJesse Barnes 
790f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
791f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
7922bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
793013d5aa2SJesse Barnes 	}
794c062df61SLi Peng 
795f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEA_VBLANK)
796f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 0);
797f072d2e7SZhenyu Wang 
798f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEB_VBLANK)
799f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 1);
800f072d2e7SZhenyu Wang 
801c650156aSZhenyu Wang 	/* check event from PCH */
802776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
80323e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
80423e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
80523e81d69SAdam Jackson 		else
80623e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
807776ad806SJesse Barnes 	}
808c650156aSZhenyu Wang 
80973edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
81073edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
811f97108d1SJesse Barnes 
812fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
813fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
8143b8d8d91SJesse Barnes 
815c7c85101SZou Nan hai 	/* should clear PCH hotplug event before clear CPU irq */
816c7c85101SZou Nan hai 	I915_WRITE(SDEIIR, pch_iir);
817c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
818c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
8194912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
820036a4a7dSZhenyu Wang 
821c7c85101SZou Nan hai done:
8222d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
8233143a2bfSChris Wilson 	POSTING_READ(DEIER);
8242d109a84SZou, Nanhai 
825036a4a7dSZhenyu Wang 	return ret;
826036a4a7dSZhenyu Wang }
827036a4a7dSZhenyu Wang 
8288a905236SJesse Barnes /**
8298a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
8308a905236SJesse Barnes  * @work: work struct
8318a905236SJesse Barnes  *
8328a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
8338a905236SJesse Barnes  * was detected.
8348a905236SJesse Barnes  */
8358a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
8368a905236SJesse Barnes {
8378a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
8388a905236SJesse Barnes 						    error_work);
8398a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
840f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
841f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
842f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
8438a905236SJesse Barnes 
844f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
8458a905236SJesse Barnes 
846ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
84744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
848f316a42cSBen Gamari 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
849d4b8bb2aSDaniel Vetter 		if (!i915_reset(dev)) {
850ba1234d1SBen Gamari 			atomic_set(&dev_priv->mm.wedged, 0);
851f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
852f316a42cSBen Gamari 		}
85330dbf0c0SChris Wilson 		complete_all(&dev_priv->error_completion);
854f316a42cSBen Gamari 	}
8558a905236SJesse Barnes }
8568a905236SJesse Barnes 
85785f9e50dSDaniel Vetter /* NB: please notice the memset */
85885f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
85985f9e50dSDaniel Vetter 				    uint32_t *instdone)
86085f9e50dSDaniel Vetter {
86185f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
86285f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
86385f9e50dSDaniel Vetter 
86485f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
86585f9e50dSDaniel Vetter 	case 2:
86685f9e50dSDaniel Vetter 	case 3:
86785f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
86885f9e50dSDaniel Vetter 		break;
86985f9e50dSDaniel Vetter 	case 4:
87085f9e50dSDaniel Vetter 	case 5:
87185f9e50dSDaniel Vetter 	case 6:
87285f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
87385f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
87485f9e50dSDaniel Vetter 		break;
87585f9e50dSDaniel Vetter 	default:
87685f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
87785f9e50dSDaniel Vetter 	case 7:
87885f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
87985f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
88085f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
88185f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
88285f9e50dSDaniel Vetter 		break;
88385f9e50dSDaniel Vetter 	}
88485f9e50dSDaniel Vetter }
88585f9e50dSDaniel Vetter 
8863bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
8879df30794SChris Wilson static struct drm_i915_error_object *
888bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv,
88905394f39SChris Wilson 			 struct drm_i915_gem_object *src)
8909df30794SChris Wilson {
8919df30794SChris Wilson 	struct drm_i915_error_object *dst;
8929da3da66SChris Wilson 	int i, count;
893e56660ddSChris Wilson 	u32 reloc_offset;
8949df30794SChris Wilson 
89505394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
8969df30794SChris Wilson 		return NULL;
8979df30794SChris Wilson 
8989da3da66SChris Wilson 	count = src->base.size / PAGE_SIZE;
8999df30794SChris Wilson 
9009da3da66SChris Wilson 	dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
9019df30794SChris Wilson 	if (dst == NULL)
9029df30794SChris Wilson 		return NULL;
9039df30794SChris Wilson 
90405394f39SChris Wilson 	reloc_offset = src->gtt_offset;
9059da3da66SChris Wilson 	for (i = 0; i < count; i++) {
906788885aeSAndrew Morton 		unsigned long flags;
907e56660ddSChris Wilson 		void *d;
908788885aeSAndrew Morton 
909e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
9109df30794SChris Wilson 		if (d == NULL)
9119df30794SChris Wilson 			goto unwind;
912e56660ddSChris Wilson 
913788885aeSAndrew Morton 		local_irq_save(flags);
91474898d7eSDaniel Vetter 		if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
91574898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
916172975aaSChris Wilson 			void __iomem *s;
917172975aaSChris Wilson 
918172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
919172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
920172975aaSChris Wilson 			 * captures what the GPU read.
921172975aaSChris Wilson 			 */
922172975aaSChris Wilson 
923e56660ddSChris Wilson 			s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
9243e4d3af5SPeter Zijlstra 						     reloc_offset);
925e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
9263e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
927172975aaSChris Wilson 		} else {
9289da3da66SChris Wilson 			struct page *page;
929172975aaSChris Wilson 			void *s;
930172975aaSChris Wilson 
9319da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
932172975aaSChris Wilson 
9339da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
9349da3da66SChris Wilson 
9359da3da66SChris Wilson 			s = kmap_atomic(page);
936172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
937172975aaSChris Wilson 			kunmap_atomic(s);
938172975aaSChris Wilson 
9399da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
940172975aaSChris Wilson 		}
941788885aeSAndrew Morton 		local_irq_restore(flags);
942e56660ddSChris Wilson 
9439da3da66SChris Wilson 		dst->pages[i] = d;
944e56660ddSChris Wilson 
945e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
9469df30794SChris Wilson 	}
9479da3da66SChris Wilson 	dst->page_count = count;
94805394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
9499df30794SChris Wilson 
9509df30794SChris Wilson 	return dst;
9519df30794SChris Wilson 
9529df30794SChris Wilson unwind:
9539da3da66SChris Wilson 	while (i--)
9549da3da66SChris Wilson 		kfree(dst->pages[i]);
9559df30794SChris Wilson 	kfree(dst);
9569df30794SChris Wilson 	return NULL;
9579df30794SChris Wilson }
9589df30794SChris Wilson 
9599df30794SChris Wilson static void
9609df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
9619df30794SChris Wilson {
9629df30794SChris Wilson 	int page;
9639df30794SChris Wilson 
9649df30794SChris Wilson 	if (obj == NULL)
9659df30794SChris Wilson 		return;
9669df30794SChris Wilson 
9679df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
9689df30794SChris Wilson 		kfree(obj->pages[page]);
9699df30794SChris Wilson 
9709df30794SChris Wilson 	kfree(obj);
9719df30794SChris Wilson }
9729df30794SChris Wilson 
973742cbee8SDaniel Vetter void
974742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
9759df30794SChris Wilson {
976742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
977742cbee8SDaniel Vetter 							  typeof(*error), ref);
978e2f973d5SChris Wilson 	int i;
979e2f973d5SChris Wilson 
98052d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
98152d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
98252d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
98352d39a21SChris Wilson 		kfree(error->ring[i].requests);
98452d39a21SChris Wilson 	}
985e2f973d5SChris Wilson 
9869df30794SChris Wilson 	kfree(error->active_bo);
9876ef3d427SChris Wilson 	kfree(error->overlay);
9889df30794SChris Wilson 	kfree(error);
9899df30794SChris Wilson }
9901b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
9911b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
992c724e8a9SChris Wilson {
993c724e8a9SChris Wilson 	err->size = obj->base.size;
994c724e8a9SChris Wilson 	err->name = obj->base.name;
9950201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
9960201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
997c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
998c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
999c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1000c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1001c724e8a9SChris Wilson 	err->pinned = 0;
1002c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1003c724e8a9SChris Wilson 		err->pinned = 1;
1004c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1005c724e8a9SChris Wilson 		err->pinned = -1;
1006c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1007c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1008c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
100996154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
101093dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
10111b50247aSChris Wilson }
1012c724e8a9SChris Wilson 
10131b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
10141b50247aSChris Wilson 			     int count, struct list_head *head)
10151b50247aSChris Wilson {
10161b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
10171b50247aSChris Wilson 	int i = 0;
10181b50247aSChris Wilson 
10191b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
10201b50247aSChris Wilson 		capture_bo(err++, obj);
1021c724e8a9SChris Wilson 		if (++i == count)
1022c724e8a9SChris Wilson 			break;
10231b50247aSChris Wilson 	}
1024c724e8a9SChris Wilson 
10251b50247aSChris Wilson 	return i;
10261b50247aSChris Wilson }
10271b50247aSChris Wilson 
10281b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
10291b50247aSChris Wilson 			     int count, struct list_head *head)
10301b50247aSChris Wilson {
10311b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
10321b50247aSChris Wilson 	int i = 0;
10331b50247aSChris Wilson 
10341b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
10351b50247aSChris Wilson 		if (obj->pin_count == 0)
10361b50247aSChris Wilson 			continue;
10371b50247aSChris Wilson 
10381b50247aSChris Wilson 		capture_bo(err++, obj);
10391b50247aSChris Wilson 		if (++i == count)
10401b50247aSChris Wilson 			break;
1041c724e8a9SChris Wilson 	}
1042c724e8a9SChris Wilson 
1043c724e8a9SChris Wilson 	return i;
1044c724e8a9SChris Wilson }
1045c724e8a9SChris Wilson 
1046748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1047748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1048748ebc60SChris Wilson {
1049748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1050748ebc60SChris Wilson 	int i;
1051748ebc60SChris Wilson 
1052748ebc60SChris Wilson 	/* Fences */
1053748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1054775d17b6SDaniel Vetter 	case 7:
1055748ebc60SChris Wilson 	case 6:
1056748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1057748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1058748ebc60SChris Wilson 		break;
1059748ebc60SChris Wilson 	case 5:
1060748ebc60SChris Wilson 	case 4:
1061748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1062748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1063748ebc60SChris Wilson 		break;
1064748ebc60SChris Wilson 	case 3:
1065748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1066748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1067748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1068748ebc60SChris Wilson 	case 2:
1069748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1070748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1071748ebc60SChris Wilson 		break;
1072748ebc60SChris Wilson 
1073748ebc60SChris Wilson 	}
1074748ebc60SChris Wilson }
1075748ebc60SChris Wilson 
1076bcfb2e28SChris Wilson static struct drm_i915_error_object *
1077bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1078bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1079bcfb2e28SChris Wilson {
1080bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1081bcfb2e28SChris Wilson 	u32 seqno;
1082bcfb2e28SChris Wilson 
1083bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1084bcfb2e28SChris Wilson 		return NULL;
1085bcfb2e28SChris Wilson 
1086b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1087bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1088bcfb2e28SChris Wilson 		if (obj->ring != ring)
1089bcfb2e28SChris Wilson 			continue;
1090bcfb2e28SChris Wilson 
10910201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1092bcfb2e28SChris Wilson 			continue;
1093bcfb2e28SChris Wilson 
1094bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1095bcfb2e28SChris Wilson 			continue;
1096bcfb2e28SChris Wilson 
1097bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1098bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1099bcfb2e28SChris Wilson 		 */
1100bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1101bcfb2e28SChris Wilson 	}
1102bcfb2e28SChris Wilson 
1103bcfb2e28SChris Wilson 	return NULL;
1104bcfb2e28SChris Wilson }
1105bcfb2e28SChris Wilson 
1106d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1107d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1108d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1109d27b1e0eSDaniel Vetter {
1110d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1111d27b1e0eSDaniel Vetter 
111233f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
111312f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
111433f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
11157e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
11167e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
11177e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
11187e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
111933f3f518SDaniel Vetter 	}
1120c1cd90edSDaniel Vetter 
1121d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
11229d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1123d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1124d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1125d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1126c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1127050ee91fSBen Widawsky 		if (ring->id == RCS)
1128d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1129d27b1e0eSDaniel Vetter 	} else {
11309d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1131d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1132d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1133d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1134d27b1e0eSDaniel Vetter 	}
1135d27b1e0eSDaniel Vetter 
11369574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1137c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1138b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1139d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1140c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1141c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
11427e3b8737SDaniel Vetter 
11437e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
11447e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1145d27b1e0eSDaniel Vetter }
1146d27b1e0eSDaniel Vetter 
114752d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
114852d39a21SChris Wilson 				  struct drm_i915_error_state *error)
114952d39a21SChris Wilson {
115052d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1151b4519513SChris Wilson 	struct intel_ring_buffer *ring;
115252d39a21SChris Wilson 	struct drm_i915_gem_request *request;
115352d39a21SChris Wilson 	int i, count;
115452d39a21SChris Wilson 
1155b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
115652d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
115752d39a21SChris Wilson 
115852d39a21SChris Wilson 		error->ring[i].batchbuffer =
115952d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
116052d39a21SChris Wilson 
116152d39a21SChris Wilson 		error->ring[i].ringbuffer =
116252d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
116352d39a21SChris Wilson 
116452d39a21SChris Wilson 		count = 0;
116552d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
116652d39a21SChris Wilson 			count++;
116752d39a21SChris Wilson 
116852d39a21SChris Wilson 		error->ring[i].num_requests = count;
116952d39a21SChris Wilson 		error->ring[i].requests =
117052d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
117152d39a21SChris Wilson 				GFP_ATOMIC);
117252d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
117352d39a21SChris Wilson 			error->ring[i].num_requests = 0;
117452d39a21SChris Wilson 			continue;
117552d39a21SChris Wilson 		}
117652d39a21SChris Wilson 
117752d39a21SChris Wilson 		count = 0;
117852d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
117952d39a21SChris Wilson 			struct drm_i915_error_request *erq;
118052d39a21SChris Wilson 
118152d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
118252d39a21SChris Wilson 			erq->seqno = request->seqno;
118352d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1184ee4f42b1SChris Wilson 			erq->tail = request->tail;
118552d39a21SChris Wilson 		}
118652d39a21SChris Wilson 	}
118752d39a21SChris Wilson }
118852d39a21SChris Wilson 
11898a905236SJesse Barnes /**
11908a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
11918a905236SJesse Barnes  * @dev: drm device
11928a905236SJesse Barnes  *
11938a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
11948a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
11958a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
11968a905236SJesse Barnes  * to pick up.
11978a905236SJesse Barnes  */
119863eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
119963eeaf38SJesse Barnes {
120063eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
120105394f39SChris Wilson 	struct drm_i915_gem_object *obj;
120263eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
120363eeaf38SJesse Barnes 	unsigned long flags;
12049db4a9c7SJesse Barnes 	int i, pipe;
120563eeaf38SJesse Barnes 
120663eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12079df30794SChris Wilson 	error = dev_priv->first_error;
12089df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12099df30794SChris Wilson 	if (error)
12109df30794SChris Wilson 		return;
121163eeaf38SJesse Barnes 
12129db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
121333f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
121463eeaf38SJesse Barnes 	if (!error) {
12159df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
12169df30794SChris Wilson 		return;
121763eeaf38SJesse Barnes 	}
121863eeaf38SJesse Barnes 
1219b6f7833bSChris Wilson 	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1220b6f7833bSChris Wilson 		 dev->primary->index);
12212fa772f3SChris Wilson 
1222742cbee8SDaniel Vetter 	kref_init(&error->ref);
122363eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
122463eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1225b9a3906bSBen Widawsky 	error->ccid = I915_READ(CCID);
1226be998e2eSBen Widawsky 
1227be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1228be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1229be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1230be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1231be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1232be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1233be998e2eSBen Widawsky 	else
1234be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1235be998e2eSBen Widawsky 
12369db4a9c7SJesse Barnes 	for_each_pipe(pipe)
12379db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1238d27b1e0eSDaniel Vetter 
123933f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1240f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
124133f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
124233f3f518SDaniel Vetter 	}
1243add354ddSChris Wilson 
124471e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
124571e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
124671e172e8SBen Widawsky 
1247050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1248050ee91fSBen Widawsky 
1249748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
125052d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
12519df30794SChris Wilson 
1252c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
12539df30794SChris Wilson 	error->active_bo = NULL;
1254c724e8a9SChris Wilson 	error->pinned_bo = NULL;
12559df30794SChris Wilson 
1256bcfb2e28SChris Wilson 	i = 0;
1257bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1258bcfb2e28SChris Wilson 		i++;
1259bcfb2e28SChris Wilson 	error->active_bo_count = i;
12606c085a72SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
12611b50247aSChris Wilson 		if (obj->pin_count)
1262bcfb2e28SChris Wilson 			i++;
1263bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1264c724e8a9SChris Wilson 
12658e934dbfSChris Wilson 	error->active_bo = NULL;
12668e934dbfSChris Wilson 	error->pinned_bo = NULL;
1267bcfb2e28SChris Wilson 	if (i) {
1268bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
12699df30794SChris Wilson 					   GFP_ATOMIC);
1270c724e8a9SChris Wilson 		if (error->active_bo)
1271c724e8a9SChris Wilson 			error->pinned_bo =
1272c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
12739df30794SChris Wilson 	}
1274c724e8a9SChris Wilson 
1275c724e8a9SChris Wilson 	if (error->active_bo)
1276c724e8a9SChris Wilson 		error->active_bo_count =
12771b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1278c724e8a9SChris Wilson 					  error->active_bo_count,
1279c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1280c724e8a9SChris Wilson 
1281c724e8a9SChris Wilson 	if (error->pinned_bo)
1282c724e8a9SChris Wilson 		error->pinned_bo_count =
12831b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1284c724e8a9SChris Wilson 					  error->pinned_bo_count,
12856c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
128663eeaf38SJesse Barnes 
12878a905236SJesse Barnes 	do_gettimeofday(&error->time);
12888a905236SJesse Barnes 
12896ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1290c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
12916ef3d427SChris Wilson 
12929df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12939df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
129463eeaf38SJesse Barnes 		dev_priv->first_error = error;
12959df30794SChris Wilson 		error = NULL;
12969df30794SChris Wilson 	}
129763eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12989df30794SChris Wilson 
12999df30794SChris Wilson 	if (error)
1300742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
13019df30794SChris Wilson }
13029df30794SChris Wilson 
13039df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
13049df30794SChris Wilson {
13059df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
13069df30794SChris Wilson 	struct drm_i915_error_state *error;
13076dc0e816SBen Widawsky 	unsigned long flags;
13089df30794SChris Wilson 
13096dc0e816SBen Widawsky 	spin_lock_irqsave(&dev_priv->error_lock, flags);
13109df30794SChris Wilson 	error = dev_priv->first_error;
13119df30794SChris Wilson 	dev_priv->first_error = NULL;
13126dc0e816SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
13139df30794SChris Wilson 
13149df30794SChris Wilson 	if (error)
1315742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
131663eeaf38SJesse Barnes }
13173bd3c932SChris Wilson #else
13183bd3c932SChris Wilson #define i915_capture_error_state(x)
13193bd3c932SChris Wilson #endif
132063eeaf38SJesse Barnes 
132135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1322c0e09200SDave Airlie {
13238a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1324bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
132563eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1326050ee91fSBen Widawsky 	int pipe, i;
132763eeaf38SJesse Barnes 
132835aed2e6SChris Wilson 	if (!eir)
132935aed2e6SChris Wilson 		return;
133063eeaf38SJesse Barnes 
1331a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
13328a905236SJesse Barnes 
1333bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1334bd9854f9SBen Widawsky 
13358a905236SJesse Barnes 	if (IS_G4X(dev)) {
13368a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
13378a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
13388a905236SJesse Barnes 
1339a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1340a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1341050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1342050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1343a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1344a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
13458a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
13463143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
13478a905236SJesse Barnes 		}
13488a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
13498a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1350a70491ccSJoe Perches 			pr_err("page table error\n");
1351a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
13528a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
13533143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
13548a905236SJesse Barnes 		}
13558a905236SJesse Barnes 	}
13568a905236SJesse Barnes 
1357a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
135863eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
135963eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1360a70491ccSJoe Perches 			pr_err("page table error\n");
1361a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
136263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
13633143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
136463eeaf38SJesse Barnes 		}
13658a905236SJesse Barnes 	}
13668a905236SJesse Barnes 
136763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1368a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
13699db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1370a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
13719db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
137263eeaf38SJesse Barnes 		/* pipestat has already been acked */
137363eeaf38SJesse Barnes 	}
137463eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1375a70491ccSJoe Perches 		pr_err("instruction error\n");
1376a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1377050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1378050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1379a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
138063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
138163eeaf38SJesse Barnes 
1382a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1383a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1384a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
138563eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
13863143a2bfSChris Wilson 			POSTING_READ(IPEIR);
138763eeaf38SJesse Barnes 		} else {
138863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
138963eeaf38SJesse Barnes 
1390a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1391a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1392a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1393a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
139463eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
13953143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
139663eeaf38SJesse Barnes 		}
139763eeaf38SJesse Barnes 	}
139863eeaf38SJesse Barnes 
139963eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
14003143a2bfSChris Wilson 	POSTING_READ(EIR);
140163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
140263eeaf38SJesse Barnes 	if (eir) {
140363eeaf38SJesse Barnes 		/*
140463eeaf38SJesse Barnes 		 * some errors might have become stuck,
140563eeaf38SJesse Barnes 		 * mask them.
140663eeaf38SJesse Barnes 		 */
140763eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
140863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
140963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
141063eeaf38SJesse Barnes 	}
141135aed2e6SChris Wilson }
141235aed2e6SChris Wilson 
141335aed2e6SChris Wilson /**
141435aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
141535aed2e6SChris Wilson  * @dev: drm device
141635aed2e6SChris Wilson  *
141735aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
141835aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
141935aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
142035aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
142135aed2e6SChris Wilson  * of a ring dump etc.).
142235aed2e6SChris Wilson  */
1423527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
142435aed2e6SChris Wilson {
142535aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1426b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1427b4519513SChris Wilson 	int i;
142835aed2e6SChris Wilson 
142935aed2e6SChris Wilson 	i915_capture_error_state(dev);
143035aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
14318a905236SJesse Barnes 
1432ba1234d1SBen Gamari 	if (wedged) {
143330dbf0c0SChris Wilson 		INIT_COMPLETION(dev_priv->error_completion);
1434ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
1435ba1234d1SBen Gamari 
143611ed50ecSBen Gamari 		/*
143711ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
143811ed50ecSBen Gamari 		 */
1439b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
1440b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
144111ed50ecSBen Gamari 	}
144211ed50ecSBen Gamari 
14439c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
14448a905236SJesse Barnes }
14458a905236SJesse Barnes 
14464e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
14474e5359cdSSimon Farnsworth {
14484e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
14494e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14504e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
145105394f39SChris Wilson 	struct drm_i915_gem_object *obj;
14524e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
14534e5359cdSSimon Farnsworth 	unsigned long flags;
14544e5359cdSSimon Farnsworth 	bool stall_detected;
14554e5359cdSSimon Farnsworth 
14564e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
14574e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
14584e5359cdSSimon Farnsworth 		return;
14594e5359cdSSimon Farnsworth 
14604e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
14614e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
14624e5359cdSSimon Farnsworth 
14634e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
14644e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
14654e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
14664e5359cdSSimon Farnsworth 		return;
14674e5359cdSSimon Farnsworth 	}
14684e5359cdSSimon Farnsworth 
14694e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
147005394f39SChris Wilson 	obj = work->pending_flip_obj;
1471a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
14729db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1473446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1474446f2545SArmin Reese 					obj->gtt_offset;
14754e5359cdSSimon Farnsworth 	} else {
14769db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
147705394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
147801f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
14794e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
14804e5359cdSSimon Farnsworth 	}
14814e5359cdSSimon Farnsworth 
14824e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
14834e5359cdSSimon Farnsworth 
14844e5359cdSSimon Farnsworth 	if (stall_detected) {
14854e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
14864e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
14874e5359cdSSimon Farnsworth 	}
14884e5359cdSSimon Farnsworth }
14894e5359cdSSimon Farnsworth 
149042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
149142f52ef8SKeith Packard  * we use as a pipe index
149242f52ef8SKeith Packard  */
1493f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
14940a3e67a4SJesse Barnes {
14950a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1496e9d21d7fSKeith Packard 	unsigned long irqflags;
149771e0ffa5SJesse Barnes 
14985eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
149971e0ffa5SJesse Barnes 		return -EINVAL;
15000a3e67a4SJesse Barnes 
15011ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1502f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
15037c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15047c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15050a3e67a4SJesse Barnes 	else
15067c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15077c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
15088692d00eSChris Wilson 
15098692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
15108692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15116b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
15121ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15138692d00eSChris Wilson 
15140a3e67a4SJesse Barnes 	return 0;
15150a3e67a4SJesse Barnes }
15160a3e67a4SJesse Barnes 
1517f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1518f796cf8fSJesse Barnes {
1519f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1520f796cf8fSJesse Barnes 	unsigned long irqflags;
1521f796cf8fSJesse Barnes 
1522f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1523f796cf8fSJesse Barnes 		return -EINVAL;
1524f796cf8fSJesse Barnes 
1525f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1526f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1527f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1528f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1529f796cf8fSJesse Barnes 
1530f796cf8fSJesse Barnes 	return 0;
1531f796cf8fSJesse Barnes }
1532f796cf8fSJesse Barnes 
1533f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1534b1f14ad0SJesse Barnes {
1535b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1536b1f14ad0SJesse Barnes 	unsigned long irqflags;
1537b1f14ad0SJesse Barnes 
1538b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1539b1f14ad0SJesse Barnes 		return -EINVAL;
1540b1f14ad0SJesse Barnes 
1541b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1542b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
1543b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1544b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1545b1f14ad0SJesse Barnes 
1546b1f14ad0SJesse Barnes 	return 0;
1547b1f14ad0SJesse Barnes }
1548b1f14ad0SJesse Barnes 
15497e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
15507e231dbeSJesse Barnes {
15517e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15527e231dbeSJesse Barnes 	unsigned long irqflags;
155331acc7f5SJesse Barnes 	u32 imr;
15547e231dbeSJesse Barnes 
15557e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
15567e231dbeSJesse Barnes 		return -EINVAL;
15577e231dbeSJesse Barnes 
15587e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15597e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
156031acc7f5SJesse Barnes 	if (pipe == 0)
15617e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
156231acc7f5SJesse Barnes 	else
15637e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
15647e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
156531acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
156631acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15677e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15687e231dbeSJesse Barnes 
15697e231dbeSJesse Barnes 	return 0;
15707e231dbeSJesse Barnes }
15717e231dbeSJesse Barnes 
157242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
157342f52ef8SKeith Packard  * we use as a pipe index
157442f52ef8SKeith Packard  */
1575f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
15760a3e67a4SJesse Barnes {
15770a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1578e9d21d7fSKeith Packard 	unsigned long irqflags;
15790a3e67a4SJesse Barnes 
15801ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15818692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15826b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
15838692d00eSChris Wilson 
15847c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
15857c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
15867c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
15871ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15880a3e67a4SJesse Barnes }
15890a3e67a4SJesse Barnes 
1590f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1591f796cf8fSJesse Barnes {
1592f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1593f796cf8fSJesse Barnes 	unsigned long irqflags;
1594f796cf8fSJesse Barnes 
1595f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1596f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1597f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1598f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1599f796cf8fSJesse Barnes }
1600f796cf8fSJesse Barnes 
1601f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1602b1f14ad0SJesse Barnes {
1603b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1604b1f14ad0SJesse Barnes 	unsigned long irqflags;
1605b1f14ad0SJesse Barnes 
1606b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1607b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
1608b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1609b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1610b1f14ad0SJesse Barnes }
1611b1f14ad0SJesse Barnes 
16127e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
16137e231dbeSJesse Barnes {
16147e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16157e231dbeSJesse Barnes 	unsigned long irqflags;
161631acc7f5SJesse Barnes 	u32 imr;
16177e231dbeSJesse Barnes 
16187e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
161931acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
162031acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
16217e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
162231acc7f5SJesse Barnes 	if (pipe == 0)
16237e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
162431acc7f5SJesse Barnes 	else
16257e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
16267e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
16277e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16287e231dbeSJesse Barnes }
16297e231dbeSJesse Barnes 
1630893eead0SChris Wilson static u32
1631893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1632852835f3SZou Nan hai {
1633893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1634893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1635893eead0SChris Wilson }
1636893eead0SChris Wilson 
1637893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1638893eead0SChris Wilson {
1639893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1640b2eadbc8SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring, false),
1641b2eadbc8SChris Wilson 			      ring_last_seqno(ring))) {
1642893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
16439574b3feSBen Widawsky 		if (waitqueue_active(&ring->irq_queue)) {
16449574b3feSBen Widawsky 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
16459574b3feSBen Widawsky 				  ring->name);
1646893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1647893eead0SChris Wilson 			*err = true;
1648893eead0SChris Wilson 		}
1649893eead0SChris Wilson 		return true;
1650893eead0SChris Wilson 	}
1651893eead0SChris Wilson 	return false;
1652f65d9421SBen Gamari }
1653f65d9421SBen Gamari 
16541ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
16551ec14ad3SChris Wilson {
16561ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
16571ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
16581ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
16591ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
16601ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
16611ec14ad3SChris Wilson 			  ring->name);
16621ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
16631ec14ad3SChris Wilson 		return true;
16641ec14ad3SChris Wilson 	}
16651ec14ad3SChris Wilson 	return false;
16661ec14ad3SChris Wilson }
16671ec14ad3SChris Wilson 
1668d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
1669d1e61e7fSChris Wilson {
1670d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1671d1e61e7fSChris Wilson 
1672d1e61e7fSChris Wilson 	if (dev_priv->hangcheck_count++ > 1) {
1673b4519513SChris Wilson 		bool hung = true;
1674b4519513SChris Wilson 
1675d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1676d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
1677d1e61e7fSChris Wilson 
1678d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
1679b4519513SChris Wilson 			struct intel_ring_buffer *ring;
1680b4519513SChris Wilson 			int i;
1681b4519513SChris Wilson 
1682d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
1683d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
1684d1e61e7fSChris Wilson 			 * and break the hang. This should work on
1685d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
1686d1e61e7fSChris Wilson 			 */
1687b4519513SChris Wilson 			for_each_ring(ring, dev_priv, i)
1688b4519513SChris Wilson 				hung &= !kick_ring(ring);
1689d1e61e7fSChris Wilson 		}
1690d1e61e7fSChris Wilson 
1691b4519513SChris Wilson 		return hung;
1692d1e61e7fSChris Wilson 	}
1693d1e61e7fSChris Wilson 
1694d1e61e7fSChris Wilson 	return false;
1695d1e61e7fSChris Wilson }
1696d1e61e7fSChris Wilson 
1697f65d9421SBen Gamari /**
1698f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1699f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1700f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1701f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1702f65d9421SBen Gamari  */
1703f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1704f65d9421SBen Gamari {
1705f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1706f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1707bd9854f9SBen Widawsky 	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
1708b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1709b4519513SChris Wilson 	bool err = false, idle;
1710b4519513SChris Wilson 	int i;
1711893eead0SChris Wilson 
17123e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
17133e0dc6b0SBen Widawsky 		return;
17143e0dc6b0SBen Widawsky 
1715b4519513SChris Wilson 	memset(acthd, 0, sizeof(acthd));
1716b4519513SChris Wilson 	idle = true;
1717b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
1718b4519513SChris Wilson 	    idle &= i915_hangcheck_ring_idle(ring, &err);
1719b4519513SChris Wilson 	    acthd[i] = intel_ring_get_active_head(ring);
1720b4519513SChris Wilson 	}
1721b4519513SChris Wilson 
1722893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
1723b4519513SChris Wilson 	if (idle) {
1724d1e61e7fSChris Wilson 		if (err) {
1725d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
1726d1e61e7fSChris Wilson 				return;
1727d1e61e7fSChris Wilson 
1728893eead0SChris Wilson 			goto repeat;
1729d1e61e7fSChris Wilson 		}
1730d1e61e7fSChris Wilson 
1731d1e61e7fSChris Wilson 		dev_priv->hangcheck_count = 0;
1732893eead0SChris Wilson 		return;
1733893eead0SChris Wilson 	}
1734f65d9421SBen Gamari 
1735bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1736b4519513SChris Wilson 	if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
1737050ee91fSBen Widawsky 	    memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
1738d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
1739f65d9421SBen Gamari 			return;
1740cbb465e7SChris Wilson 	} else {
1741cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1742cbb465e7SChris Wilson 
1743b4519513SChris Wilson 		memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
1744050ee91fSBen Widawsky 		memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
1745cbb465e7SChris Wilson 	}
1746f65d9421SBen Gamari 
1747893eead0SChris Wilson repeat:
1748f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1749b3b079dbSChris Wilson 	mod_timer(&dev_priv->hangcheck_timer,
1750cecc21feSChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
1751f65d9421SBen Gamari }
1752f65d9421SBen Gamari 
1753c0e09200SDave Airlie /* drm_dma.h hooks
1754c0e09200SDave Airlie */
1755f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1756036a4a7dSZhenyu Wang {
1757036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1758036a4a7dSZhenyu Wang 
17594697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
17604697995bSJesse Barnes 
1761036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1762bdfcdb63SDaniel Vetter 
1763036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1764036a4a7dSZhenyu Wang 
1765036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1766036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
17673143a2bfSChris Wilson 	POSTING_READ(DEIER);
1768036a4a7dSZhenyu Wang 
1769036a4a7dSZhenyu Wang 	/* and GT */
1770036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1771036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
17723143a2bfSChris Wilson 	POSTING_READ(GTIER);
1773c650156aSZhenyu Wang 
1774c650156aSZhenyu Wang 	/* south display irq */
1775c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1776c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
17773143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1778036a4a7dSZhenyu Wang }
1779036a4a7dSZhenyu Wang 
17807e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
17817e231dbeSJesse Barnes {
17827e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17837e231dbeSJesse Barnes 	int pipe;
17847e231dbeSJesse Barnes 
17857e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
17867e231dbeSJesse Barnes 
17877e231dbeSJesse Barnes 	/* VLV magic */
17887e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
17897e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
17907e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
17917e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
17927e231dbeSJesse Barnes 
17937e231dbeSJesse Barnes 	/* and GT */
17947e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
17957e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
17967e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
17977e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
17987e231dbeSJesse Barnes 	POSTING_READ(GTIER);
17997e231dbeSJesse Barnes 
18007e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
18017e231dbeSJesse Barnes 
18027e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
18037e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
18047e231dbeSJesse Barnes 	for_each_pipe(pipe)
18057e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
18067e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
18077e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
18087e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
18097e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
18107e231dbeSJesse Barnes }
18117e231dbeSJesse Barnes 
18127fe0b973SKeith Packard /*
18137fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
18147fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
18157fe0b973SKeith Packard  *
18167fe0b973SKeith Packard  * This register is the same on all known PCH chips.
18177fe0b973SKeith Packard  */
18187fe0b973SKeith Packard 
18197fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev)
18207fe0b973SKeith Packard {
18217fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18227fe0b973SKeith Packard 	u32	hotplug;
18237fe0b973SKeith Packard 
18247fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
18257fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
18267fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
18277fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
18287fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
18297fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
18307fe0b973SKeith Packard }
18317fe0b973SKeith Packard 
1832f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
1833036a4a7dSZhenyu Wang {
1834036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1835036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
1836013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1837013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
18381ec14ad3SChris Wilson 	u32 render_irqs;
18392d7b8366SYuanhan Liu 	u32 hotplug_mask;
1840036a4a7dSZhenyu Wang 
18411ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
1842036a4a7dSZhenyu Wang 
1843036a4a7dSZhenyu Wang 	/* should always can generate irq */
1844036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
18451ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
18461ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
18473143a2bfSChris Wilson 	POSTING_READ(DEIER);
1848036a4a7dSZhenyu Wang 
18491ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
1850036a4a7dSZhenyu Wang 
1851036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18521ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1853881f47b6SXiang, Haihao 
18541ec14ad3SChris Wilson 	if (IS_GEN6(dev))
18551ec14ad3SChris Wilson 		render_irqs =
18561ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
1857e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
1858e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
18591ec14ad3SChris Wilson 	else
18601ec14ad3SChris Wilson 		render_irqs =
186188f23b8fSChris Wilson 			GT_USER_INTERRUPT |
1862c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
18631ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
18641ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
18653143a2bfSChris Wilson 	POSTING_READ(GTIER);
1866036a4a7dSZhenyu Wang 
18672d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev)) {
18689035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
18699035a97aSChris Wilson 				SDE_PORTB_HOTPLUG_CPT |
18709035a97aSChris Wilson 				SDE_PORTC_HOTPLUG_CPT |
18719035a97aSChris Wilson 				SDE_PORTD_HOTPLUG_CPT);
18722d7b8366SYuanhan Liu 	} else {
18739035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG |
18749035a97aSChris Wilson 				SDE_PORTB_HOTPLUG |
18759035a97aSChris Wilson 				SDE_PORTC_HOTPLUG |
18769035a97aSChris Wilson 				SDE_PORTD_HOTPLUG |
18779035a97aSChris Wilson 				SDE_AUX_MASK);
18782d7b8366SYuanhan Liu 	}
18792d7b8366SYuanhan Liu 
18801ec14ad3SChris Wilson 	dev_priv->pch_irq_mask = ~hotplug_mask;
1881c650156aSZhenyu Wang 
1882c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
18831ec14ad3SChris Wilson 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
18841ec14ad3SChris Wilson 	I915_WRITE(SDEIER, hotplug_mask);
18853143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1886c650156aSZhenyu Wang 
18877fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
18887fe0b973SKeith Packard 
1889f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
1890f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
1891f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
1892f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1893f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1894f97108d1SJesse Barnes 	}
1895f97108d1SJesse Barnes 
1896036a4a7dSZhenyu Wang 	return 0;
1897036a4a7dSZhenyu Wang }
1898036a4a7dSZhenyu Wang 
1899f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
1900b1f14ad0SJesse Barnes {
1901b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1902b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
1903b615b57aSChris Wilson 	u32 display_mask =
1904b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1905b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
1906b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
1907b615b57aSChris Wilson 		DE_PLANEA_FLIP_DONE_IVB;
1908b1f14ad0SJesse Barnes 	u32 render_irqs;
1909b1f14ad0SJesse Barnes 	u32 hotplug_mask;
1910b1f14ad0SJesse Barnes 
1911b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
1912b1f14ad0SJesse Barnes 
1913b1f14ad0SJesse Barnes 	/* should always can generate irq */
1914b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1915b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
1916b615b57aSChris Wilson 	I915_WRITE(DEIER,
1917b615b57aSChris Wilson 		   display_mask |
1918b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
1919b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
1920b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
1921b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1922b1f14ad0SJesse Barnes 
192315b9f80eSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
1924b1f14ad0SJesse Barnes 
1925b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1926b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1927b1f14ad0SJesse Barnes 
1928e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
192915b9f80eSBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
1930b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
1931b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
1932b1f14ad0SJesse Barnes 
1933b1f14ad0SJesse Barnes 	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1934b1f14ad0SJesse Barnes 			SDE_PORTB_HOTPLUG_CPT |
1935b1f14ad0SJesse Barnes 			SDE_PORTC_HOTPLUG_CPT |
1936b1f14ad0SJesse Barnes 			SDE_PORTD_HOTPLUG_CPT);
1937b1f14ad0SJesse Barnes 	dev_priv->pch_irq_mask = ~hotplug_mask;
1938b1f14ad0SJesse Barnes 
1939b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1940b1f14ad0SJesse Barnes 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1941b1f14ad0SJesse Barnes 	I915_WRITE(SDEIER, hotplug_mask);
1942b1f14ad0SJesse Barnes 	POSTING_READ(SDEIER);
1943b1f14ad0SJesse Barnes 
19447fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
19457fe0b973SKeith Packard 
1946b1f14ad0SJesse Barnes 	return 0;
1947b1f14ad0SJesse Barnes }
1948b1f14ad0SJesse Barnes 
19497e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
19507e231dbeSJesse Barnes {
19517e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19527e231dbeSJesse Barnes 	u32 enable_mask;
19537e231dbeSJesse Barnes 	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
195431acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
19553bcedbe5SJesse Barnes 	u32 render_irqs;
19567e231dbeSJesse Barnes 	u16 msid;
19577e231dbeSJesse Barnes 
19587e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
195931acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
196031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
196131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
19627e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19637e231dbeSJesse Barnes 
196431acc7f5SJesse Barnes 	/*
196531acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
196631acc7f5SJesse Barnes 	 * toggle them based on usage.
196731acc7f5SJesse Barnes 	 */
196831acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
196931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
197031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19717e231dbeSJesse Barnes 
19727e231dbeSJesse Barnes 	dev_priv->pipestat[0] = 0;
19737e231dbeSJesse Barnes 	dev_priv->pipestat[1] = 0;
19747e231dbeSJesse Barnes 
19757e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
19767e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
19777e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
19787e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
19797e231dbeSJesse Barnes 	msid |= (1<<14);
19807e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
19817e231dbeSJesse Barnes 
19827e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
19837e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
19847e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
19857e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
19867e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
19877e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
19887e231dbeSJesse Barnes 
198931acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
199031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
199131acc7f5SJesse Barnes 
19927e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
19937e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
19947e231dbeSJesse Barnes 
199531acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
199631acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19973bcedbe5SJesse Barnes 
19983bcedbe5SJesse Barnes 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
19993bcedbe5SJesse Barnes 		GEN6_BLITTER_USER_INTERRUPT;
20003bcedbe5SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
20017e231dbeSJesse Barnes 	POSTING_READ(GTIER);
20027e231dbeSJesse Barnes 
20037e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
20047e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
20057e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
20067e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
20077e231dbeSJesse Barnes #endif
20087e231dbeSJesse Barnes 
20097e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20107e231dbeSJesse Barnes 	/* Note HDMI and DP share bits */
20117e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
20127e231dbeSJesse Barnes 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
20137e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
20147e231dbeSJesse Barnes 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
20157e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
20167e231dbeSJesse Barnes 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
2017ae33cdcfSVijay Purushothaman 	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
20187e231dbeSJesse Barnes 		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2019ae33cdcfSVijay Purushothaman 	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
20207e231dbeSJesse Barnes 		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
20217e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
20227e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_INT_EN;
20237e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
20247e231dbeSJesse Barnes 	}
20257e231dbeSJesse Barnes 
20267e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
20277e231dbeSJesse Barnes 
20287e231dbeSJesse Barnes 	return 0;
20297e231dbeSJesse Barnes }
20307e231dbeSJesse Barnes 
20317e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
20327e231dbeSJesse Barnes {
20337e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20347e231dbeSJesse Barnes 	int pipe;
20357e231dbeSJesse Barnes 
20367e231dbeSJesse Barnes 	if (!dev_priv)
20377e231dbeSJesse Barnes 		return;
20387e231dbeSJesse Barnes 
20397e231dbeSJesse Barnes 	for_each_pipe(pipe)
20407e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20417e231dbeSJesse Barnes 
20427e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
20437e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
20447e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
20457e231dbeSJesse Barnes 	for_each_pipe(pipe)
20467e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20477e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20487e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
20497e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
20507e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20517e231dbeSJesse Barnes }
20527e231dbeSJesse Barnes 
2053f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2054036a4a7dSZhenyu Wang {
2055036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20564697995bSJesse Barnes 
20574697995bSJesse Barnes 	if (!dev_priv)
20584697995bSJesse Barnes 		return;
20594697995bSJesse Barnes 
2060036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2061036a4a7dSZhenyu Wang 
2062036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2063036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2064036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2065036a4a7dSZhenyu Wang 
2066036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2067036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2068036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2069192aac1fSKeith Packard 
2070192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2071192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2072192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2073036a4a7dSZhenyu Wang }
2074036a4a7dSZhenyu Wang 
2075c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2076c2798b19SChris Wilson {
2077c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2078c2798b19SChris Wilson 	int pipe;
2079c2798b19SChris Wilson 
2080c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2081c2798b19SChris Wilson 
2082c2798b19SChris Wilson 	for_each_pipe(pipe)
2083c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2084c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2085c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2086c2798b19SChris Wilson 	POSTING_READ16(IER);
2087c2798b19SChris Wilson }
2088c2798b19SChris Wilson 
2089c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2090c2798b19SChris Wilson {
2091c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2092c2798b19SChris Wilson 
2093c2798b19SChris Wilson 	dev_priv->pipestat[0] = 0;
2094c2798b19SChris Wilson 	dev_priv->pipestat[1] = 0;
2095c2798b19SChris Wilson 
2096c2798b19SChris Wilson 	I915_WRITE16(EMR,
2097c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2098c2798b19SChris Wilson 
2099c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2100c2798b19SChris Wilson 	dev_priv->irq_mask =
2101c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2102c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2103c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2104c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2105c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2106c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2107c2798b19SChris Wilson 
2108c2798b19SChris Wilson 	I915_WRITE16(IER,
2109c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2110c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2111c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2112c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2113c2798b19SChris Wilson 	POSTING_READ16(IER);
2114c2798b19SChris Wilson 
2115c2798b19SChris Wilson 	return 0;
2116c2798b19SChris Wilson }
2117c2798b19SChris Wilson 
2118ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2119c2798b19SChris Wilson {
2120c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2121c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2122c2798b19SChris Wilson 	u16 iir, new_iir;
2123c2798b19SChris Wilson 	u32 pipe_stats[2];
2124c2798b19SChris Wilson 	unsigned long irqflags;
2125c2798b19SChris Wilson 	int irq_received;
2126c2798b19SChris Wilson 	int pipe;
2127c2798b19SChris Wilson 	u16 flip_mask =
2128c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2129c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2130c2798b19SChris Wilson 
2131c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2132c2798b19SChris Wilson 
2133c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2134c2798b19SChris Wilson 	if (iir == 0)
2135c2798b19SChris Wilson 		return IRQ_NONE;
2136c2798b19SChris Wilson 
2137c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2138c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2139c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2140c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2141c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2142c2798b19SChris Wilson 		 */
2143c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2144c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2145c2798b19SChris Wilson 			i915_handle_error(dev, false);
2146c2798b19SChris Wilson 
2147c2798b19SChris Wilson 		for_each_pipe(pipe) {
2148c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2149c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2150c2798b19SChris Wilson 
2151c2798b19SChris Wilson 			/*
2152c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2153c2798b19SChris Wilson 			 */
2154c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2155c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2156c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2157c2798b19SChris Wilson 							 pipe_name(pipe));
2158c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2159c2798b19SChris Wilson 				irq_received = 1;
2160c2798b19SChris Wilson 			}
2161c2798b19SChris Wilson 		}
2162c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2163c2798b19SChris Wilson 
2164c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2165c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2166c2798b19SChris Wilson 
2167d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2168c2798b19SChris Wilson 
2169c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2170c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2171c2798b19SChris Wilson 
2172c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2173c2798b19SChris Wilson 		    drm_handle_vblank(dev, 0)) {
2174c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2175c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 0);
2176c2798b19SChris Wilson 				intel_finish_page_flip(dev, 0);
2177c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2178c2798b19SChris Wilson 			}
2179c2798b19SChris Wilson 		}
2180c2798b19SChris Wilson 
2181c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2182c2798b19SChris Wilson 		    drm_handle_vblank(dev, 1)) {
2183c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2184c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 1);
2185c2798b19SChris Wilson 				intel_finish_page_flip(dev, 1);
2186c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2187c2798b19SChris Wilson 			}
2188c2798b19SChris Wilson 		}
2189c2798b19SChris Wilson 
2190c2798b19SChris Wilson 		iir = new_iir;
2191c2798b19SChris Wilson 	}
2192c2798b19SChris Wilson 
2193c2798b19SChris Wilson 	return IRQ_HANDLED;
2194c2798b19SChris Wilson }
2195c2798b19SChris Wilson 
2196c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2197c2798b19SChris Wilson {
2198c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2199c2798b19SChris Wilson 	int pipe;
2200c2798b19SChris Wilson 
2201c2798b19SChris Wilson 	for_each_pipe(pipe) {
2202c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2203c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2204c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2205c2798b19SChris Wilson 	}
2206c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2207c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2208c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2209c2798b19SChris Wilson }
2210c2798b19SChris Wilson 
2211a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2212a266c7d5SChris Wilson {
2213a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2214a266c7d5SChris Wilson 	int pipe;
2215a266c7d5SChris Wilson 
2216a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2217a266c7d5SChris Wilson 
2218a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2219a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2220a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2221a266c7d5SChris Wilson 	}
2222a266c7d5SChris Wilson 
222300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2224a266c7d5SChris Wilson 	for_each_pipe(pipe)
2225a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2226a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2227a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2228a266c7d5SChris Wilson 	POSTING_READ(IER);
2229a266c7d5SChris Wilson }
2230a266c7d5SChris Wilson 
2231a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2232a266c7d5SChris Wilson {
2233a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
223438bde180SChris Wilson 	u32 enable_mask;
2235a266c7d5SChris Wilson 
2236a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2237a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2238a266c7d5SChris Wilson 
223938bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
224038bde180SChris Wilson 
224138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
224238bde180SChris Wilson 	dev_priv->irq_mask =
224338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
224438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
224538bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
224638bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
224738bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
224838bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
224938bde180SChris Wilson 
225038bde180SChris Wilson 	enable_mask =
225138bde180SChris Wilson 		I915_ASLE_INTERRUPT |
225238bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
225338bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
225438bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
225538bde180SChris Wilson 		I915_USER_INTERRUPT;
225638bde180SChris Wilson 
2257a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2258a266c7d5SChris Wilson 		/* Enable in IER... */
2259a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2260a266c7d5SChris Wilson 		/* and unmask in IMR */
2261a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2262a266c7d5SChris Wilson 	}
2263a266c7d5SChris Wilson 
2264a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2265a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2266a266c7d5SChris Wilson 	POSTING_READ(IER);
2267a266c7d5SChris Wilson 
2268a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2269a266c7d5SChris Wilson 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2270a266c7d5SChris Wilson 
2271a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2272a266c7d5SChris Wilson 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2273a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2274a266c7d5SChris Wilson 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2275a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2276a266c7d5SChris Wilson 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2277084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
2278a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2279084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
2280a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2281a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2282a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_INT_EN;
2283a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2284a266c7d5SChris Wilson 		}
2285a266c7d5SChris Wilson 
2286a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2287a266c7d5SChris Wilson 
2288a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2289a266c7d5SChris Wilson 	}
2290a266c7d5SChris Wilson 
2291a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2292a266c7d5SChris Wilson 
2293a266c7d5SChris Wilson 	return 0;
2294a266c7d5SChris Wilson }
2295a266c7d5SChris Wilson 
2296ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2297a266c7d5SChris Wilson {
2298a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2299a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23008291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2301a266c7d5SChris Wilson 	unsigned long irqflags;
230238bde180SChris Wilson 	u32 flip_mask =
230338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
230438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
230538bde180SChris Wilson 	u32 flip[2] = {
230638bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
230738bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
230838bde180SChris Wilson 	};
230938bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2310a266c7d5SChris Wilson 
2311a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2312a266c7d5SChris Wilson 
2313a266c7d5SChris Wilson 	iir = I915_READ(IIR);
231438bde180SChris Wilson 	do {
231538bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
23168291ee90SChris Wilson 		bool blc_event = false;
2317a266c7d5SChris Wilson 
2318a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2319a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2320a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2321a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2322a266c7d5SChris Wilson 		 */
2323a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2324a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2325a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2326a266c7d5SChris Wilson 
2327a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2328a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2329a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2330a266c7d5SChris Wilson 
233138bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2332a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2333a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2334a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2335a266c7d5SChris Wilson 							 pipe_name(pipe));
2336a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
233738bde180SChris Wilson 				irq_received = true;
2338a266c7d5SChris Wilson 			}
2339a266c7d5SChris Wilson 		}
2340a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2341a266c7d5SChris Wilson 
2342a266c7d5SChris Wilson 		if (!irq_received)
2343a266c7d5SChris Wilson 			break;
2344a266c7d5SChris Wilson 
2345a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2346a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2347a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2348a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2349a266c7d5SChris Wilson 
2350a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2351a266c7d5SChris Wilson 				  hotplug_status);
2352a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2353a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2354a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2355a266c7d5SChris Wilson 
2356a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
235738bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2358a266c7d5SChris Wilson 		}
2359a266c7d5SChris Wilson 
236038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2361a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2362a266c7d5SChris Wilson 
2363a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2364a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2365a266c7d5SChris Wilson 
2366a266c7d5SChris Wilson 		for_each_pipe(pipe) {
236738bde180SChris Wilson 			int plane = pipe;
236838bde180SChris Wilson 			if (IS_MOBILE(dev))
236938bde180SChris Wilson 				plane = !plane;
23708291ee90SChris Wilson 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2371a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
237238bde180SChris Wilson 				if (iir & flip[plane]) {
237338bde180SChris Wilson 					intel_prepare_page_flip(dev, plane);
2374a266c7d5SChris Wilson 					intel_finish_page_flip(dev, pipe);
237538bde180SChris Wilson 					flip_mask &= ~flip[plane];
237638bde180SChris Wilson 				}
2377a266c7d5SChris Wilson 			}
2378a266c7d5SChris Wilson 
2379a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2380a266c7d5SChris Wilson 				blc_event = true;
2381a266c7d5SChris Wilson 		}
2382a266c7d5SChris Wilson 
2383a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2384a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2385a266c7d5SChris Wilson 
2386a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2387a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2388a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2389a266c7d5SChris Wilson 		 * we would never get another interrupt.
2390a266c7d5SChris Wilson 		 *
2391a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2392a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2393a266c7d5SChris Wilson 		 * another one.
2394a266c7d5SChris Wilson 		 *
2395a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2396a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2397a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2398a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2399a266c7d5SChris Wilson 		 * stray interrupts.
2400a266c7d5SChris Wilson 		 */
240138bde180SChris Wilson 		ret = IRQ_HANDLED;
2402a266c7d5SChris Wilson 		iir = new_iir;
240338bde180SChris Wilson 	} while (iir & ~flip_mask);
2404a266c7d5SChris Wilson 
2405d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
24068291ee90SChris Wilson 
2407a266c7d5SChris Wilson 	return ret;
2408a266c7d5SChris Wilson }
2409a266c7d5SChris Wilson 
2410a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2411a266c7d5SChris Wilson {
2412a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2413a266c7d5SChris Wilson 	int pipe;
2414a266c7d5SChris Wilson 
2415a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2416a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2417a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2418a266c7d5SChris Wilson 	}
2419a266c7d5SChris Wilson 
242000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
242155b39755SChris Wilson 	for_each_pipe(pipe) {
242255b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2423a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
242455b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
242555b39755SChris Wilson 	}
2426a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2427a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2428a266c7d5SChris Wilson 
2429a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2430a266c7d5SChris Wilson }
2431a266c7d5SChris Wilson 
2432a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2433a266c7d5SChris Wilson {
2434a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2435a266c7d5SChris Wilson 	int pipe;
2436a266c7d5SChris Wilson 
2437a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2438a266c7d5SChris Wilson 
2439a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2440a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2441a266c7d5SChris Wilson 
2442a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2443a266c7d5SChris Wilson 	for_each_pipe(pipe)
2444a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2445a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2446a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2447a266c7d5SChris Wilson 	POSTING_READ(IER);
2448a266c7d5SChris Wilson }
2449a266c7d5SChris Wilson 
2450a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2451a266c7d5SChris Wilson {
2452a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2453adca4730SChris Wilson 	u32 hotplug_en;
2454bbba0a97SChris Wilson 	u32 enable_mask;
2455a266c7d5SChris Wilson 	u32 error_mask;
2456a266c7d5SChris Wilson 
2457a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2458bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2459adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2460bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2461bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2462bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2463bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2464bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2465bbba0a97SChris Wilson 
2466bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
2467bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2468bbba0a97SChris Wilson 
2469bbba0a97SChris Wilson 	if (IS_G4X(dev))
2470bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2471a266c7d5SChris Wilson 
2472a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2473a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2474a266c7d5SChris Wilson 
2475a266c7d5SChris Wilson 	/*
2476a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2477a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2478a266c7d5SChris Wilson 	 */
2479a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2480a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2481a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2482a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2483a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2484a266c7d5SChris Wilson 	} else {
2485a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2486a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2487a266c7d5SChris Wilson 	}
2488a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2489a266c7d5SChris Wilson 
2490a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2491a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2492a266c7d5SChris Wilson 	POSTING_READ(IER);
2493a266c7d5SChris Wilson 
2494adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
2495adca4730SChris Wilson 	hotplug_en = 0;
2496a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2497a266c7d5SChris Wilson 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2498a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2499a266c7d5SChris Wilson 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2500a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2501a266c7d5SChris Wilson 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
2502084b612eSChris Wilson 	if (IS_G4X(dev)) {
2503084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2504a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2505084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2506a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2507084b612eSChris Wilson 	} else {
2508084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2509084b612eSChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2510084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2511084b612eSChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2512084b612eSChris Wilson 	}
2513a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2514a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_INT_EN;
2515a266c7d5SChris Wilson 
2516a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2517a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2518a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2519a266c7d5SChris Wilson 		   */
2520a266c7d5SChris Wilson 		if (IS_G4X(dev))
2521a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2522a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2523a266c7d5SChris Wilson 	}
2524a266c7d5SChris Wilson 
2525a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
2526a266c7d5SChris Wilson 
2527a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2528a266c7d5SChris Wilson 
2529a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2530a266c7d5SChris Wilson 
2531a266c7d5SChris Wilson 	return 0;
2532a266c7d5SChris Wilson }
2533a266c7d5SChris Wilson 
2534ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2535a266c7d5SChris Wilson {
2536a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2537a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2538a266c7d5SChris Wilson 	u32 iir, new_iir;
2539a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2540a266c7d5SChris Wilson 	unsigned long irqflags;
2541a266c7d5SChris Wilson 	int irq_received;
2542a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
2543a266c7d5SChris Wilson 
2544a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2545a266c7d5SChris Wilson 
2546a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2547a266c7d5SChris Wilson 
2548a266c7d5SChris Wilson 	for (;;) {
25492c8ba29fSChris Wilson 		bool blc_event = false;
25502c8ba29fSChris Wilson 
2551a266c7d5SChris Wilson 		irq_received = iir != 0;
2552a266c7d5SChris Wilson 
2553a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2554a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2555a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2556a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2557a266c7d5SChris Wilson 		 */
2558a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2559a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2560a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2561a266c7d5SChris Wilson 
2562a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2563a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2564a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2565a266c7d5SChris Wilson 
2566a266c7d5SChris Wilson 			/*
2567a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2568a266c7d5SChris Wilson 			 */
2569a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2570a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2571a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2572a266c7d5SChris Wilson 							 pipe_name(pipe));
2573a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2574a266c7d5SChris Wilson 				irq_received = 1;
2575a266c7d5SChris Wilson 			}
2576a266c7d5SChris Wilson 		}
2577a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2578a266c7d5SChris Wilson 
2579a266c7d5SChris Wilson 		if (!irq_received)
2580a266c7d5SChris Wilson 			break;
2581a266c7d5SChris Wilson 
2582a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2583a266c7d5SChris Wilson 
2584a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2585adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2586a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2587a266c7d5SChris Wilson 
2588a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2589a266c7d5SChris Wilson 				  hotplug_status);
2590a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2591a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2592a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2593a266c7d5SChris Wilson 
2594a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2595a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2596a266c7d5SChris Wilson 		}
2597a266c7d5SChris Wilson 
2598a266c7d5SChris Wilson 		I915_WRITE(IIR, iir);
2599a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2600a266c7d5SChris Wilson 
2601a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2602a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2603a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2604a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2605a266c7d5SChris Wilson 
26064f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
2607a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 0);
2608a266c7d5SChris Wilson 
26094f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
2610a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 1);
2611a266c7d5SChris Wilson 
2612a266c7d5SChris Wilson 		for_each_pipe(pipe) {
26132c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2614a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
2615a266c7d5SChris Wilson 				i915_pageflip_stall_check(dev, pipe);
2616a266c7d5SChris Wilson 				intel_finish_page_flip(dev, pipe);
2617a266c7d5SChris Wilson 			}
2618a266c7d5SChris Wilson 
2619a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2620a266c7d5SChris Wilson 				blc_event = true;
2621a266c7d5SChris Wilson 		}
2622a266c7d5SChris Wilson 
2623a266c7d5SChris Wilson 
2624a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2625a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2626a266c7d5SChris Wilson 
2627a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2628a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2629a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2630a266c7d5SChris Wilson 		 * we would never get another interrupt.
2631a266c7d5SChris Wilson 		 *
2632a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2633a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2634a266c7d5SChris Wilson 		 * another one.
2635a266c7d5SChris Wilson 		 *
2636a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2637a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2638a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2639a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2640a266c7d5SChris Wilson 		 * stray interrupts.
2641a266c7d5SChris Wilson 		 */
2642a266c7d5SChris Wilson 		iir = new_iir;
2643a266c7d5SChris Wilson 	}
2644a266c7d5SChris Wilson 
2645d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
26462c8ba29fSChris Wilson 
2647a266c7d5SChris Wilson 	return ret;
2648a266c7d5SChris Wilson }
2649a266c7d5SChris Wilson 
2650a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
2651a266c7d5SChris Wilson {
2652a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2653a266c7d5SChris Wilson 	int pipe;
2654a266c7d5SChris Wilson 
2655a266c7d5SChris Wilson 	if (!dev_priv)
2656a266c7d5SChris Wilson 		return;
2657a266c7d5SChris Wilson 
2658a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2659a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2660a266c7d5SChris Wilson 
2661a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
2662a266c7d5SChris Wilson 	for_each_pipe(pipe)
2663a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2664a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2665a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2666a266c7d5SChris Wilson 
2667a266c7d5SChris Wilson 	for_each_pipe(pipe)
2668a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
2669a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2670a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2671a266c7d5SChris Wilson }
2672a266c7d5SChris Wilson 
2673f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2674f71d4af4SJesse Barnes {
26758b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26768b2e326dSChris Wilson 
26778b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
26788b2e326dSChris Wilson 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2679c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
268098fd81cdSDaniel Vetter 	INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
26818b2e326dSChris Wilson 
2682f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2683f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
26847d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
2685f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2686f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2687f71d4af4SJesse Barnes 	}
2688f71d4af4SJesse Barnes 
2689c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2690f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2691c3613de9SKeith Packard 	else
2692c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2693f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2694f71d4af4SJesse Barnes 
26957e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
26967e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
26977e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
26987e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
26997e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
27007e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
27017e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
27027e231dbeSJesse Barnes 	} else if (IS_IVYBRIDGE(dev)) {
2703f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2704f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2705f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2706f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2707f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2708f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2709f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
27107d4e146fSEugeni Dodonov 	} else if (IS_HASWELL(dev)) {
27117d4e146fSEugeni Dodonov 		/* Share interrupts handling with IVB */
27127d4e146fSEugeni Dodonov 		dev->driver->irq_handler = ivybridge_irq_handler;
27137d4e146fSEugeni Dodonov 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
27147d4e146fSEugeni Dodonov 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
27157d4e146fSEugeni Dodonov 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
27167d4e146fSEugeni Dodonov 		dev->driver->enable_vblank = ivybridge_enable_vblank;
27177d4e146fSEugeni Dodonov 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2718f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2719f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2720f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2721f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2722f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2723f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2724f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2725f71d4af4SJesse Barnes 	} else {
2726c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
2727c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
2728c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
2729c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
2730c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
2731a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
2732a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
2733a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
2734a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
2735a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
2736c2798b19SChris Wilson 		} else {
2737a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
2738a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
2739a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
2740a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
2741c2798b19SChris Wilson 		}
2742f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2743f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2744f71d4af4SJesse Barnes 	}
2745f71d4af4SJesse Barnes }
2746