1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 83036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 84995b6762SChris Wilson static void 85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 86036a4a7dSZhenyu Wang { 874bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 884bc9d430SDaniel Vetter 89c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 90c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 91c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr &= ~mask; 92c67a470bSPaulo Zanoni return; 93c67a470bSPaulo Zanoni } 94c67a470bSPaulo Zanoni 951ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 961ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 971ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 983143a2bfSChris Wilson POSTING_READ(DEIMR); 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang 1020ff9800aSPaulo Zanoni static void 103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 104036a4a7dSZhenyu Wang { 1054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1064bc9d430SDaniel Vetter 107c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 108c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 109c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr |= mask; 110c67a470bSPaulo Zanoni return; 111c67a470bSPaulo Zanoni } 112c67a470bSPaulo Zanoni 1131ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1141ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1151ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1163143a2bfSChris Wilson POSTING_READ(DEIMR); 117036a4a7dSZhenyu Wang } 118036a4a7dSZhenyu Wang } 119036a4a7dSZhenyu Wang 12043eaea13SPaulo Zanoni /** 12143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 12243eaea13SPaulo Zanoni * @dev_priv: driver private 12343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 12443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 12543eaea13SPaulo Zanoni */ 12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 12743eaea13SPaulo Zanoni uint32_t interrupt_mask, 12843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 12943eaea13SPaulo Zanoni { 13043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 13143eaea13SPaulo Zanoni 132c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 133c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 134c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr &= ~interrupt_mask; 135c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask & 136c67a470bSPaulo Zanoni interrupt_mask); 137c67a470bSPaulo Zanoni return; 138c67a470bSPaulo Zanoni } 139c67a470bSPaulo Zanoni 14043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 14143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 14243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 14343eaea13SPaulo Zanoni POSTING_READ(GTIMR); 14443eaea13SPaulo Zanoni } 14543eaea13SPaulo Zanoni 14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 14743eaea13SPaulo Zanoni { 14843eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 14943eaea13SPaulo Zanoni } 15043eaea13SPaulo Zanoni 15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 15243eaea13SPaulo Zanoni { 15343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 15443eaea13SPaulo Zanoni } 15543eaea13SPaulo Zanoni 156edbfdb45SPaulo Zanoni /** 157edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 158edbfdb45SPaulo Zanoni * @dev_priv: driver private 159edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 160edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 161edbfdb45SPaulo Zanoni */ 162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 163edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 164edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 165edbfdb45SPaulo Zanoni { 166605cd25bSPaulo Zanoni uint32_t new_val; 167edbfdb45SPaulo Zanoni 168edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 169edbfdb45SPaulo Zanoni 170c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 171c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 172c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask; 173c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask & 174c67a470bSPaulo Zanoni interrupt_mask); 175c67a470bSPaulo Zanoni return; 176c67a470bSPaulo Zanoni } 177c67a470bSPaulo Zanoni 178605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 179f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 180f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 181f52ecbcfSPaulo Zanoni 182605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 183605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 184605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 185edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 186edbfdb45SPaulo Zanoni } 187f52ecbcfSPaulo Zanoni } 188edbfdb45SPaulo Zanoni 189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 190edbfdb45SPaulo Zanoni { 191edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 192edbfdb45SPaulo Zanoni } 193edbfdb45SPaulo Zanoni 194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 195edbfdb45SPaulo Zanoni { 196edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 197edbfdb45SPaulo Zanoni } 198edbfdb45SPaulo Zanoni 1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2008664281bSPaulo Zanoni { 2018664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2028664281bSPaulo Zanoni struct intel_crtc *crtc; 2038664281bSPaulo Zanoni enum pipe pipe; 2048664281bSPaulo Zanoni 2054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2064bc9d430SDaniel Vetter 2078664281bSPaulo Zanoni for_each_pipe(pipe) { 2088664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2098664281bSPaulo Zanoni 2108664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2118664281bSPaulo Zanoni return false; 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni return true; 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2188664281bSPaulo Zanoni { 2198664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2208664281bSPaulo Zanoni enum pipe pipe; 2218664281bSPaulo Zanoni struct intel_crtc *crtc; 2228664281bSPaulo Zanoni 223fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 224fee884edSDaniel Vetter 2258664281bSPaulo Zanoni for_each_pipe(pipe) { 2268664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2278664281bSPaulo Zanoni 2288664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2298664281bSPaulo Zanoni return false; 2308664281bSPaulo Zanoni } 2318664281bSPaulo Zanoni 2328664281bSPaulo Zanoni return true; 2338664281bSPaulo Zanoni } 2348664281bSPaulo Zanoni 2352d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe) 2362d9d2b0bSVille Syrjälä { 2372d9d2b0bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 2382d9d2b0bSVille Syrjälä u32 reg = PIPESTAT(pipe); 2392d9d2b0bSVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 2402d9d2b0bSVille Syrjälä 2412d9d2b0bSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 2422d9d2b0bSVille Syrjälä 2432d9d2b0bSVille Syrjälä I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS); 2442d9d2b0bSVille Syrjälä POSTING_READ(reg); 2452d9d2b0bSVille Syrjälä } 2462d9d2b0bSVille Syrjälä 2478664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2488664281bSPaulo Zanoni enum pipe pipe, bool enable) 2498664281bSPaulo Zanoni { 2508664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2518664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2528664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2538664281bSPaulo Zanoni 2548664281bSPaulo Zanoni if (enable) 2558664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2568664281bSPaulo Zanoni else 2578664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2588664281bSPaulo Zanoni } 2598664281bSPaulo Zanoni 2608664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2617336df65SDaniel Vetter enum pipe pipe, bool enable) 2628664281bSPaulo Zanoni { 2638664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2648664281bSPaulo Zanoni if (enable) { 2657336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2667336df65SDaniel Vetter 2678664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2688664281bSPaulo Zanoni return; 2698664281bSPaulo Zanoni 2708664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2718664281bSPaulo Zanoni } else { 2727336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2737336df65SDaniel Vetter 2747336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2758664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2767336df65SDaniel Vetter 2777336df65SDaniel Vetter if (!was_enabled && 2787336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2797336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2807336df65SDaniel Vetter pipe_name(pipe)); 2817336df65SDaniel Vetter } 2828664281bSPaulo Zanoni } 2838664281bSPaulo Zanoni } 2848664281bSPaulo Zanoni 28538d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 28638d83c96SDaniel Vetter enum pipe pipe, bool enable) 28738d83c96SDaniel Vetter { 28838d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 28938d83c96SDaniel Vetter 29038d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 29138d83c96SDaniel Vetter 29238d83c96SDaniel Vetter if (enable) 29338d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 29438d83c96SDaniel Vetter else 29538d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 29638d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 29738d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 29838d83c96SDaniel Vetter } 29938d83c96SDaniel Vetter 300fee884edSDaniel Vetter /** 301fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 302fee884edSDaniel Vetter * @dev_priv: driver private 303fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 304fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 305fee884edSDaniel Vetter */ 306fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 307fee884edSDaniel Vetter uint32_t interrupt_mask, 308fee884edSDaniel Vetter uint32_t enabled_irq_mask) 309fee884edSDaniel Vetter { 310fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 311fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 312fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 313fee884edSDaniel Vetter 314fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 315fee884edSDaniel Vetter 316c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled && 317c67a470bSPaulo Zanoni (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) { 318c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 319c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask; 320c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask & 321c67a470bSPaulo Zanoni interrupt_mask); 322c67a470bSPaulo Zanoni return; 323c67a470bSPaulo Zanoni } 324c67a470bSPaulo Zanoni 325fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 326fee884edSDaniel Vetter POSTING_READ(SDEIMR); 327fee884edSDaniel Vetter } 328fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 329fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 330fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 331fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 332fee884edSDaniel Vetter 333de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 334de28075dSDaniel Vetter enum transcoder pch_transcoder, 3358664281bSPaulo Zanoni bool enable) 3368664281bSPaulo Zanoni { 3378664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 338de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 339de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3408664281bSPaulo Zanoni 3418664281bSPaulo Zanoni if (enable) 342fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3438664281bSPaulo Zanoni else 344fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3458664281bSPaulo Zanoni } 3468664281bSPaulo Zanoni 3478664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3488664281bSPaulo Zanoni enum transcoder pch_transcoder, 3498664281bSPaulo Zanoni bool enable) 3508664281bSPaulo Zanoni { 3518664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3528664281bSPaulo Zanoni 3538664281bSPaulo Zanoni if (enable) { 3541dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3551dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3561dd246fbSDaniel Vetter 3578664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3588664281bSPaulo Zanoni return; 3598664281bSPaulo Zanoni 360fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3618664281bSPaulo Zanoni } else { 3621dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3631dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3641dd246fbSDaniel Vetter 3651dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 366fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3671dd246fbSDaniel Vetter 3681dd246fbSDaniel Vetter if (!was_enabled && 3691dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3701dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3711dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3721dd246fbSDaniel Vetter } 3738664281bSPaulo Zanoni } 3748664281bSPaulo Zanoni } 3758664281bSPaulo Zanoni 3768664281bSPaulo Zanoni /** 3778664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3788664281bSPaulo Zanoni * @dev: drm device 3798664281bSPaulo Zanoni * @pipe: pipe 3808664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3818664281bSPaulo Zanoni * 3828664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3838664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3848664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3858664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3868664281bSPaulo Zanoni * bit for all the pipes. 3878664281bSPaulo Zanoni * 3888664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3898664281bSPaulo Zanoni */ 3908664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3918664281bSPaulo Zanoni enum pipe pipe, bool enable) 3928664281bSPaulo Zanoni { 3938664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3948664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3958664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3968664281bSPaulo Zanoni unsigned long flags; 3978664281bSPaulo Zanoni bool ret; 3988664281bSPaulo Zanoni 3998664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4008664281bSPaulo Zanoni 4018664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 4028664281bSPaulo Zanoni 4038664281bSPaulo Zanoni if (enable == ret) 4048664281bSPaulo Zanoni goto done; 4058664281bSPaulo Zanoni 4068664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 4078664281bSPaulo Zanoni 4082d9d2b0bSVille Syrjälä if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))) 4092d9d2b0bSVille Syrjälä i9xx_clear_fifo_underrun(dev, pipe); 4102d9d2b0bSVille Syrjälä else if (IS_GEN5(dev) || IS_GEN6(dev)) 4118664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 4128664281bSPaulo Zanoni else if (IS_GEN7(dev)) 4137336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 41438d83c96SDaniel Vetter else if (IS_GEN8(dev)) 41538d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 4168664281bSPaulo Zanoni 4178664281bSPaulo Zanoni done: 4188664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4198664281bSPaulo Zanoni return ret; 4208664281bSPaulo Zanoni } 4218664281bSPaulo Zanoni 4228664281bSPaulo Zanoni /** 4238664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 4248664281bSPaulo Zanoni * @dev: drm device 4258664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 4268664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4278664281bSPaulo Zanoni * 4288664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 4298664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 4308664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4318664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4328664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4338664281bSPaulo Zanoni * 4348664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4358664281bSPaulo Zanoni */ 4368664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4378664281bSPaulo Zanoni enum transcoder pch_transcoder, 4388664281bSPaulo Zanoni bool enable) 4398664281bSPaulo Zanoni { 4408664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 441de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 442de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4438664281bSPaulo Zanoni unsigned long flags; 4448664281bSPaulo Zanoni bool ret; 4458664281bSPaulo Zanoni 446de28075dSDaniel Vetter /* 447de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 448de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 449de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 450de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 451de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 452de28075dSDaniel Vetter * crtc on LPT won't cause issues. 453de28075dSDaniel Vetter */ 4548664281bSPaulo Zanoni 4558664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4568664281bSPaulo Zanoni 4578664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 4588664281bSPaulo Zanoni 4598664281bSPaulo Zanoni if (enable == ret) 4608664281bSPaulo Zanoni goto done; 4618664281bSPaulo Zanoni 4628664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 4638664281bSPaulo Zanoni 4648664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 465de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4668664281bSPaulo Zanoni else 4678664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4688664281bSPaulo Zanoni 4698664281bSPaulo Zanoni done: 4708664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4718664281bSPaulo Zanoni return ret; 4728664281bSPaulo Zanoni } 4738664281bSPaulo Zanoni 4748664281bSPaulo Zanoni 4757c463586SKeith Packard void 476*755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 477*755e9019SImre Deak u32 enable_mask, u32 status_mask) 4787c463586SKeith Packard { 4799db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 480*755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4817c463586SKeith Packard 482b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 483b79480baSDaniel Vetter 484*755e9019SImre Deak if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 485*755e9019SImre Deak status_mask & ~PIPESTAT_INT_STATUS_MASK)) 486*755e9019SImre Deak return; 487*755e9019SImre Deak 488*755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 48946c06a30SVille Syrjälä return; 49046c06a30SVille Syrjälä 4917c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 492*755e9019SImre Deak pipestat |= enable_mask | status_mask; 49346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4943143a2bfSChris Wilson POSTING_READ(reg); 4957c463586SKeith Packard } 4967c463586SKeith Packard 4977c463586SKeith Packard void 498*755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 499*755e9019SImre Deak u32 enable_mask, u32 status_mask) 5007c463586SKeith Packard { 5019db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 502*755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5037c463586SKeith Packard 504b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 505b79480baSDaniel Vetter 506*755e9019SImre Deak if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 507*755e9019SImre Deak status_mask & ~PIPESTAT_INT_STATUS_MASK)) 50846c06a30SVille Syrjälä return; 50946c06a30SVille Syrjälä 510*755e9019SImre Deak if ((pipestat & enable_mask) == 0) 511*755e9019SImre Deak return; 512*755e9019SImre Deak 513*755e9019SImre Deak pipestat &= ~enable_mask; 51446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5153143a2bfSChris Wilson POSTING_READ(reg); 5167c463586SKeith Packard } 5177c463586SKeith Packard 518*755e9019SImre Deak void 519*755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 520*755e9019SImre Deak u32 status_mask) 521*755e9019SImre Deak { 522*755e9019SImre Deak u32 enable_mask; 523*755e9019SImre Deak 524*755e9019SImre Deak enable_mask = status_mask << 16; 525*755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 526*755e9019SImre Deak } 527*755e9019SImre Deak 528*755e9019SImre Deak void 529*755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 530*755e9019SImre Deak u32 status_mask) 531*755e9019SImre Deak { 532*755e9019SImre Deak u32 enable_mask; 533*755e9019SImre Deak 534*755e9019SImre Deak enable_mask = status_mask << 16; 535*755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 536*755e9019SImre Deak } 537*755e9019SImre Deak 538c0e09200SDave Airlie /** 539f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 54001c66889SZhao Yakui */ 541f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 54201c66889SZhao Yakui { 5431ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 5441ec14ad3SChris Wilson unsigned long irqflags; 5451ec14ad3SChris Wilson 546f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 547f49e38ddSJani Nikula return; 548f49e38ddSJani Nikula 5491ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 55001c66889SZhao Yakui 551*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 552a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 5533b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 554*755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5551ec14ad3SChris Wilson 5561ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 55701c66889SZhao Yakui } 55801c66889SZhao Yakui 55901c66889SZhao Yakui /** 5600a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 5610a3e67a4SJesse Barnes * @dev: DRM device 5620a3e67a4SJesse Barnes * @pipe: pipe to check 5630a3e67a4SJesse Barnes * 5640a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 5650a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 5660a3e67a4SJesse Barnes * before reading such registers if unsure. 5670a3e67a4SJesse Barnes */ 5680a3e67a4SJesse Barnes static int 5690a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 5700a3e67a4SJesse Barnes { 5710a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 572702e7a56SPaulo Zanoni 573a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 574a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 575a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 576a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 57771f8ba6bSPaulo Zanoni 578a01025afSDaniel Vetter return intel_crtc->active; 579a01025afSDaniel Vetter } else { 580a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 581a01025afSDaniel Vetter } 5820a3e67a4SJesse Barnes } 5830a3e67a4SJesse Barnes 5844cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5854cdb83ecSVille Syrjälä { 5864cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5874cdb83ecSVille Syrjälä return 0; 5884cdb83ecSVille Syrjälä } 5894cdb83ecSVille Syrjälä 59042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 59142f52ef8SKeith Packard * we use as a pipe index 59242f52ef8SKeith Packard */ 593f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5940a3e67a4SJesse Barnes { 5950a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5960a3e67a4SJesse Barnes unsigned long high_frame; 5970a3e67a4SJesse Barnes unsigned long low_frame; 598391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 5990a3e67a4SJesse Barnes 6000a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 60144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6029db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6030a3e67a4SJesse Barnes return 0; 6040a3e67a4SJesse Barnes } 6050a3e67a4SJesse Barnes 606391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 607391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 608391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 609391f75e2SVille Syrjälä const struct drm_display_mode *mode = 610391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 611391f75e2SVille Syrjälä 612391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 613391f75e2SVille Syrjälä } else { 614391f75e2SVille Syrjälä enum transcoder cpu_transcoder = 615391f75e2SVille Syrjälä intel_pipe_to_cpu_transcoder(dev_priv, pipe); 616391f75e2SVille Syrjälä u32 htotal; 617391f75e2SVille Syrjälä 618391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 619391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 620391f75e2SVille Syrjälä 621391f75e2SVille Syrjälä vbl_start *= htotal; 622391f75e2SVille Syrjälä } 623391f75e2SVille Syrjälä 6249db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6259db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6265eddb70bSChris Wilson 6270a3e67a4SJesse Barnes /* 6280a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6290a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6300a3e67a4SJesse Barnes * register. 6310a3e67a4SJesse Barnes */ 6320a3e67a4SJesse Barnes do { 6335eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 634391f75e2SVille Syrjälä low = I915_READ(low_frame); 6355eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 6360a3e67a4SJesse Barnes } while (high1 != high2); 6370a3e67a4SJesse Barnes 6385eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 639391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6405eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 641391f75e2SVille Syrjälä 642391f75e2SVille Syrjälä /* 643391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 644391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 645391f75e2SVille Syrjälä * counter against vblank start. 646391f75e2SVille Syrjälä */ 647edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6480a3e67a4SJesse Barnes } 6490a3e67a4SJesse Barnes 650f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6519880b7a5SJesse Barnes { 6529880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6539db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6549880b7a5SJesse Barnes 6559880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 65644d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6579db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6589880b7a5SJesse Barnes return 0; 6599880b7a5SJesse Barnes } 6609880b7a5SJesse Barnes 6619880b7a5SJesse Barnes return I915_READ(reg); 6629880b7a5SJesse Barnes } 6639880b7a5SJesse Barnes 664ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 665ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 666ad3543edSMario Kleiner #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__)) 667ad3543edSMario Kleiner 668095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe) 66954ddcbd2SVille Syrjälä { 67054ddcbd2SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 67154ddcbd2SVille Syrjälä uint32_t status; 67254ddcbd2SVille Syrjälä 673095163baSVille Syrjälä if (INTEL_INFO(dev)->gen < 7) { 67454ddcbd2SVille Syrjälä status = pipe == PIPE_A ? 67554ddcbd2SVille Syrjälä DE_PIPEA_VBLANK : 67654ddcbd2SVille Syrjälä DE_PIPEB_VBLANK; 67754ddcbd2SVille Syrjälä } else { 67854ddcbd2SVille Syrjälä switch (pipe) { 67954ddcbd2SVille Syrjälä default: 68054ddcbd2SVille Syrjälä case PIPE_A: 68154ddcbd2SVille Syrjälä status = DE_PIPEA_VBLANK_IVB; 68254ddcbd2SVille Syrjälä break; 68354ddcbd2SVille Syrjälä case PIPE_B: 68454ddcbd2SVille Syrjälä status = DE_PIPEB_VBLANK_IVB; 68554ddcbd2SVille Syrjälä break; 68654ddcbd2SVille Syrjälä case PIPE_C: 68754ddcbd2SVille Syrjälä status = DE_PIPEC_VBLANK_IVB; 68854ddcbd2SVille Syrjälä break; 68954ddcbd2SVille Syrjälä } 69054ddcbd2SVille Syrjälä } 691ad3543edSMario Kleiner 692095163baSVille Syrjälä return __raw_i915_read32(dev_priv, DEISR) & status; 69354ddcbd2SVille Syrjälä } 69454ddcbd2SVille Syrjälä 695f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 696abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 697abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6980af7e4dfSMario Kleiner { 699c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 700c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 701c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 702c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 7033aa18df8SVille Syrjälä int position; 7040af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 7050af7e4dfSMario Kleiner bool in_vbl = true; 7060af7e4dfSMario Kleiner int ret = 0; 707ad3543edSMario Kleiner unsigned long irqflags; 7080af7e4dfSMario Kleiner 709c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 7100af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7119db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7120af7e4dfSMario Kleiner return 0; 7130af7e4dfSMario Kleiner } 7140af7e4dfSMario Kleiner 715c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 716c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 717c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 718c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7190af7e4dfSMario Kleiner 720d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 721d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 722d31faf65SVille Syrjälä vbl_end /= 2; 723d31faf65SVille Syrjälä vtotal /= 2; 724d31faf65SVille Syrjälä } 725d31faf65SVille Syrjälä 726c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 727c2baf4b7SVille Syrjälä 728ad3543edSMario Kleiner /* 729ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 730ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 731ad3543edSMario Kleiner * following code must not block on uncore.lock. 732ad3543edSMario Kleiner */ 733ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 734ad3543edSMario Kleiner 735ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 736ad3543edSMario Kleiner 737ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 738ad3543edSMario Kleiner if (stime) 739ad3543edSMario Kleiner *stime = ktime_get(); 740ad3543edSMario Kleiner 7417c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7420af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 7430af7e4dfSMario Kleiner * scanout position from Display scan line register. 7440af7e4dfSMario Kleiner */ 7457c06b08aSVille Syrjälä if (IS_GEN2(dev)) 746ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 7477c06b08aSVille Syrjälä else 748ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 74954ddcbd2SVille Syrjälä 750095163baSVille Syrjälä if (HAS_PCH_SPLIT(dev)) { 75154ddcbd2SVille Syrjälä /* 75254ddcbd2SVille Syrjälä * The scanline counter increments at the leading edge 75354ddcbd2SVille Syrjälä * of hsync, ie. it completely misses the active portion 75454ddcbd2SVille Syrjälä * of the line. Fix up the counter at both edges of vblank 75554ddcbd2SVille Syrjälä * to get a more accurate picture whether we're in vblank 75654ddcbd2SVille Syrjälä * or not. 75754ddcbd2SVille Syrjälä */ 758095163baSVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 75954ddcbd2SVille Syrjälä if ((in_vbl && position == vbl_start - 1) || 76054ddcbd2SVille Syrjälä (!in_vbl && position == vbl_end - 1)) 76154ddcbd2SVille Syrjälä position = (position + 1) % vtotal; 7620af7e4dfSMario Kleiner } else { 763095163baSVille Syrjälä /* 764095163baSVille Syrjälä * ISR vblank status bits don't work the way we'd want 765095163baSVille Syrjälä * them to work on non-PCH platforms (for 766095163baSVille Syrjälä * ilk_pipe_in_vblank_locked()), and there doesn't 767095163baSVille Syrjälä * appear any other way to determine if we're currently 768095163baSVille Syrjälä * in vblank. 769095163baSVille Syrjälä * 770095163baSVille Syrjälä * Instead let's assume that we're already in vblank if 771095163baSVille Syrjälä * we got called from the vblank interrupt and the 772095163baSVille Syrjälä * scanline counter value indicates that we're on the 773095163baSVille Syrjälä * line just prior to vblank start. This should result 774095163baSVille Syrjälä * in the correct answer, unless the vblank interrupt 775095163baSVille Syrjälä * delivery really got delayed for almost exactly one 776095163baSVille Syrjälä * full frame/field. 777095163baSVille Syrjälä */ 778095163baSVille Syrjälä if (flags & DRM_CALLED_FROM_VBLIRQ && 779095163baSVille Syrjälä position == vbl_start - 1) { 780095163baSVille Syrjälä position = (position + 1) % vtotal; 781095163baSVille Syrjälä 782095163baSVille Syrjälä /* Signal this correction as "applied". */ 783095163baSVille Syrjälä ret |= 0x8; 784095163baSVille Syrjälä } 785095163baSVille Syrjälä } 786095163baSVille Syrjälä } else { 7870af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7880af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7890af7e4dfSMario Kleiner * scanout position. 7900af7e4dfSMario Kleiner */ 791ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7920af7e4dfSMario Kleiner 7933aa18df8SVille Syrjälä /* convert to pixel counts */ 7943aa18df8SVille Syrjälä vbl_start *= htotal; 7953aa18df8SVille Syrjälä vbl_end *= htotal; 7963aa18df8SVille Syrjälä vtotal *= htotal; 7973aa18df8SVille Syrjälä } 7983aa18df8SVille Syrjälä 799ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 800ad3543edSMario Kleiner if (etime) 801ad3543edSMario Kleiner *etime = ktime_get(); 802ad3543edSMario Kleiner 803ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 804ad3543edSMario Kleiner 805ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 806ad3543edSMario Kleiner 8073aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8083aa18df8SVille Syrjälä 8093aa18df8SVille Syrjälä /* 8103aa18df8SVille Syrjälä * While in vblank, position will be negative 8113aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8123aa18df8SVille Syrjälä * vblank, position will be positive counting 8133aa18df8SVille Syrjälä * up since vbl_end. 8143aa18df8SVille Syrjälä */ 8153aa18df8SVille Syrjälä if (position >= vbl_start) 8163aa18df8SVille Syrjälä position -= vbl_end; 8173aa18df8SVille Syrjälä else 8183aa18df8SVille Syrjälä position += vtotal - vbl_end; 8193aa18df8SVille Syrjälä 8207c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8213aa18df8SVille Syrjälä *vpos = position; 8223aa18df8SVille Syrjälä *hpos = 0; 8233aa18df8SVille Syrjälä } else { 8240af7e4dfSMario Kleiner *vpos = position / htotal; 8250af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8260af7e4dfSMario Kleiner } 8270af7e4dfSMario Kleiner 8280af7e4dfSMario Kleiner /* In vblank? */ 8290af7e4dfSMario Kleiner if (in_vbl) 8300af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 8310af7e4dfSMario Kleiner 8320af7e4dfSMario Kleiner return ret; 8330af7e4dfSMario Kleiner } 8340af7e4dfSMario Kleiner 835f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 8360af7e4dfSMario Kleiner int *max_error, 8370af7e4dfSMario Kleiner struct timeval *vblank_time, 8380af7e4dfSMario Kleiner unsigned flags) 8390af7e4dfSMario Kleiner { 8404041b853SChris Wilson struct drm_crtc *crtc; 8410af7e4dfSMario Kleiner 8427eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 8434041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8440af7e4dfSMario Kleiner return -EINVAL; 8450af7e4dfSMario Kleiner } 8460af7e4dfSMario Kleiner 8470af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8484041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8494041b853SChris Wilson if (crtc == NULL) { 8504041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8514041b853SChris Wilson return -EINVAL; 8524041b853SChris Wilson } 8534041b853SChris Wilson 8544041b853SChris Wilson if (!crtc->enabled) { 8554041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8564041b853SChris Wilson return -EBUSY; 8574041b853SChris Wilson } 8580af7e4dfSMario Kleiner 8590af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8604041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8614041b853SChris Wilson vblank_time, flags, 8627da903efSVille Syrjälä crtc, 8637da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8640af7e4dfSMario Kleiner } 8650af7e4dfSMario Kleiner 86667c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 86767c347ffSJani Nikula struct drm_connector *connector) 868321a1b30SEgbert Eich { 869321a1b30SEgbert Eich enum drm_connector_status old_status; 870321a1b30SEgbert Eich 871321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 872321a1b30SEgbert Eich old_status = connector->status; 873321a1b30SEgbert Eich 874321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 87567c347ffSJani Nikula if (old_status == connector->status) 87667c347ffSJani Nikula return false; 87767c347ffSJani Nikula 87867c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 879321a1b30SEgbert Eich connector->base.id, 880321a1b30SEgbert Eich drm_get_connector_name(connector), 88167c347ffSJani Nikula drm_get_connector_status_name(old_status), 88267c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 88367c347ffSJani Nikula 88467c347ffSJani Nikula return true; 885321a1b30SEgbert Eich } 886321a1b30SEgbert Eich 8875ca58282SJesse Barnes /* 8885ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 8895ca58282SJesse Barnes */ 890ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 891ac4c16c5SEgbert Eich 8925ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 8935ca58282SJesse Barnes { 8945ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8955ca58282SJesse Barnes hotplug_work); 8965ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 897c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 898cd569aedSEgbert Eich struct intel_connector *intel_connector; 899cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 900cd569aedSEgbert Eich struct drm_connector *connector; 901cd569aedSEgbert Eich unsigned long irqflags; 902cd569aedSEgbert Eich bool hpd_disabled = false; 903321a1b30SEgbert Eich bool changed = false; 904142e2398SEgbert Eich u32 hpd_event_bits; 9055ca58282SJesse Barnes 90652d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 90752d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 90852d7ecedSDaniel Vetter return; 90952d7ecedSDaniel Vetter 910a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 911e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 912e67189abSJesse Barnes 913cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 914142e2398SEgbert Eich 915142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 916142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 917cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 918cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 919cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 920cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 921cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 922cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 923cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 924cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 925cd569aedSEgbert Eich drm_get_connector_name(connector)); 926cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 927cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 928cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 929cd569aedSEgbert Eich hpd_disabled = true; 930cd569aedSEgbert Eich } 931142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 932142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 933142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 934142e2398SEgbert Eich } 935cd569aedSEgbert Eich } 936cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 937cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 938cd569aedSEgbert Eich * some connectors */ 939ac4c16c5SEgbert Eich if (hpd_disabled) { 940cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 941ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 942ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 943ac4c16c5SEgbert Eich } 944cd569aedSEgbert Eich 945cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 946cd569aedSEgbert Eich 947321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 948321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 949321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 950321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 951cd569aedSEgbert Eich if (intel_encoder->hot_plug) 952cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 953321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 954321a1b30SEgbert Eich changed = true; 955321a1b30SEgbert Eich } 956321a1b30SEgbert Eich } 95740ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 95840ee3381SKeith Packard 959321a1b30SEgbert Eich if (changed) 960321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9615ca58282SJesse Barnes } 9625ca58282SJesse Barnes 9633ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv) 9643ca1ccedSVille Syrjälä { 9653ca1ccedSVille Syrjälä del_timer_sync(&dev_priv->hotplug_reenable_timer); 9663ca1ccedSVille Syrjälä } 9673ca1ccedSVille Syrjälä 968d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 969f97108d1SJesse Barnes { 970f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 971b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9729270388eSDaniel Vetter u8 new_delay; 9739270388eSDaniel Vetter 974d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 975f97108d1SJesse Barnes 97673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 97773edd18fSDaniel Vetter 97820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9799270388eSDaniel Vetter 9807648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 981b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 982b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 983f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 984f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 985f97108d1SJesse Barnes 986f97108d1SJesse Barnes /* Handle RCS change request from hw */ 987b5b72e89SMatthew Garrett if (busy_up > max_avg) { 98820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 98920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 99020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 99120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 992b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 99320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 99420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 99520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 99620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 997f97108d1SJesse Barnes } 998f97108d1SJesse Barnes 9997648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 100020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1001f97108d1SJesse Barnes 1002d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10039270388eSDaniel Vetter 1004f97108d1SJesse Barnes return; 1005f97108d1SJesse Barnes } 1006f97108d1SJesse Barnes 1007549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1008549f7365SChris Wilson struct intel_ring_buffer *ring) 1009549f7365SChris Wilson { 1010475553deSChris Wilson if (ring->obj == NULL) 1011475553deSChris Wilson return; 1012475553deSChris Wilson 1013814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10149862e600SChris Wilson 1015549f7365SChris Wilson wake_up_all(&ring->irq_queue); 101610cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 1017549f7365SChris Wilson } 1018549f7365SChris Wilson 101976c3552fSDeepak S void gen6_set_pm_mask(struct drm_i915_private *dev_priv, 102027544369SDeepak S u32 pm_iir, int new_delay) 102127544369SDeepak S { 102227544369SDeepak S if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 102327544369SDeepak S if (new_delay >= dev_priv->rps.max_delay) { 102427544369SDeepak S /* Mask UP THRESHOLD Interrupts */ 102527544369SDeepak S I915_WRITE(GEN6_PMINTRMSK, 102627544369SDeepak S I915_READ(GEN6_PMINTRMSK) | 102727544369SDeepak S GEN6_PM_RP_UP_THRESHOLD); 102827544369SDeepak S dev_priv->rps.rp_up_masked = true; 102927544369SDeepak S } 103027544369SDeepak S if (dev_priv->rps.rp_down_masked) { 103127544369SDeepak S /* UnMask DOWN THRESHOLD Interrupts */ 103227544369SDeepak S I915_WRITE(GEN6_PMINTRMSK, 103327544369SDeepak S I915_READ(GEN6_PMINTRMSK) & 103427544369SDeepak S ~GEN6_PM_RP_DOWN_THRESHOLD); 103527544369SDeepak S dev_priv->rps.rp_down_masked = false; 103627544369SDeepak S } 103727544369SDeepak S } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 103827544369SDeepak S if (new_delay <= dev_priv->rps.min_delay) { 103927544369SDeepak S /* Mask DOWN THRESHOLD Interrupts */ 104027544369SDeepak S I915_WRITE(GEN6_PMINTRMSK, 104127544369SDeepak S I915_READ(GEN6_PMINTRMSK) | 104227544369SDeepak S GEN6_PM_RP_DOWN_THRESHOLD); 104327544369SDeepak S dev_priv->rps.rp_down_masked = true; 104427544369SDeepak S } 104527544369SDeepak S 104627544369SDeepak S if (dev_priv->rps.rp_up_masked) { 104727544369SDeepak S /* UnMask UP THRESHOLD Interrupts */ 104827544369SDeepak S I915_WRITE(GEN6_PMINTRMSK, 104927544369SDeepak S I915_READ(GEN6_PMINTRMSK) & 105027544369SDeepak S ~GEN6_PM_RP_UP_THRESHOLD); 105127544369SDeepak S dev_priv->rps.rp_up_masked = false; 105227544369SDeepak S } 105327544369SDeepak S } 105427544369SDeepak S } 105527544369SDeepak S 10564912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10573b8d8d91SJesse Barnes { 10584912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 1059c6a828d3SDaniel Vetter rps.work); 1060edbfdb45SPaulo Zanoni u32 pm_iir; 1061dd75fdc8SChris Wilson int new_delay, adj; 10623b8d8d91SJesse Barnes 106359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1064c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1065c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 10664848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 1067edbfdb45SPaulo Zanoni snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 106859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 10694912d041SBen Widawsky 107060611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 107160611c13SPaulo Zanoni WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS); 107260611c13SPaulo Zanoni 10734848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 10743b8d8d91SJesse Barnes return; 10753b8d8d91SJesse Barnes 10764fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 10777b9e0ae6SChris Wilson 1078dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 10797425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1080dd75fdc8SChris Wilson if (adj > 0) 1081dd75fdc8SChris Wilson adj *= 2; 1082dd75fdc8SChris Wilson else 1083dd75fdc8SChris Wilson adj = 1; 1084dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 10857425034aSVille Syrjälä 10867425034aSVille Syrjälä /* 10877425034aSVille Syrjälä * For better performance, jump directly 10887425034aSVille Syrjälä * to RPe if we're below it. 10897425034aSVille Syrjälä */ 1090dd75fdc8SChris Wilson if (new_delay < dev_priv->rps.rpe_delay) 10917425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 1092dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1093dd75fdc8SChris Wilson if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay) 1094dd75fdc8SChris Wilson new_delay = dev_priv->rps.rpe_delay; 1095dd75fdc8SChris Wilson else 1096dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 1097dd75fdc8SChris Wilson adj = 0; 1098dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1099dd75fdc8SChris Wilson if (adj < 0) 1100dd75fdc8SChris Wilson adj *= 2; 1101dd75fdc8SChris Wilson else 1102dd75fdc8SChris Wilson adj = -1; 1103dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 1104dd75fdc8SChris Wilson } else { /* unknown event */ 1105dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay; 1106dd75fdc8SChris Wilson } 11073b8d8d91SJesse Barnes 110879249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 110979249636SBen Widawsky * interrupt 111079249636SBen Widawsky */ 11111272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 11121272e7b8SVille Syrjälä dev_priv->rps.min_delay, dev_priv->rps.max_delay); 111327544369SDeepak S 111427544369SDeepak S gen6_set_pm_mask(dev_priv, pm_iir, new_delay); 1115dd75fdc8SChris Wilson dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay; 1116dd75fdc8SChris Wilson 11170a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 11180a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 11190a073b84SJesse Barnes else 11204912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 11213b8d8d91SJesse Barnes 11224fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11233b8d8d91SJesse Barnes } 11243b8d8d91SJesse Barnes 1125e3689190SBen Widawsky 1126e3689190SBen Widawsky /** 1127e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1128e3689190SBen Widawsky * occurred. 1129e3689190SBen Widawsky * @work: workqueue struct 1130e3689190SBen Widawsky * 1131e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1132e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1133e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1134e3689190SBen Widawsky */ 1135e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1136e3689190SBen Widawsky { 1137e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 1138a4da4fa4SDaniel Vetter l3_parity.error_work); 1139e3689190SBen Widawsky u32 error_status, row, bank, subbank; 114035a85ac6SBen Widawsky char *parity_event[6]; 1141e3689190SBen Widawsky uint32_t misccpctl; 1142e3689190SBen Widawsky unsigned long flags; 114335a85ac6SBen Widawsky uint8_t slice = 0; 1144e3689190SBen Widawsky 1145e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1146e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1147e3689190SBen Widawsky * any time we access those registers. 1148e3689190SBen Widawsky */ 1149e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1150e3689190SBen Widawsky 115135a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 115235a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 115335a85ac6SBen Widawsky goto out; 115435a85ac6SBen Widawsky 1155e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1156e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1157e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1158e3689190SBen Widawsky 115935a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 116035a85ac6SBen Widawsky u32 reg; 116135a85ac6SBen Widawsky 116235a85ac6SBen Widawsky slice--; 116335a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 116435a85ac6SBen Widawsky break; 116535a85ac6SBen Widawsky 116635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 116735a85ac6SBen Widawsky 116835a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 116935a85ac6SBen Widawsky 117035a85ac6SBen Widawsky error_status = I915_READ(reg); 1171e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1172e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1173e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1174e3689190SBen Widawsky 117535a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 117635a85ac6SBen Widawsky POSTING_READ(reg); 1177e3689190SBen Widawsky 1178cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1179e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1180e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1181e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 118235a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 118335a85ac6SBen Widawsky parity_event[5] = NULL; 1184e3689190SBen Widawsky 11855bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1186e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1187e3689190SBen Widawsky 118835a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 118935a85ac6SBen Widawsky slice, row, bank, subbank); 1190e3689190SBen Widawsky 119135a85ac6SBen Widawsky kfree(parity_event[4]); 1192e3689190SBen Widawsky kfree(parity_event[3]); 1193e3689190SBen Widawsky kfree(parity_event[2]); 1194e3689190SBen Widawsky kfree(parity_event[1]); 1195e3689190SBen Widawsky } 1196e3689190SBen Widawsky 119735a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 119835a85ac6SBen Widawsky 119935a85ac6SBen Widawsky out: 120035a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 120135a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 120235a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 120335a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 120435a85ac6SBen Widawsky 120535a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 120635a85ac6SBen Widawsky } 120735a85ac6SBen Widawsky 120835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1209e3689190SBen Widawsky { 1210e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1211e3689190SBen Widawsky 1212040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1213e3689190SBen Widawsky return; 1214e3689190SBen Widawsky 1215d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 121635a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1217d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1218e3689190SBen Widawsky 121935a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 122035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 122135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 122235a85ac6SBen Widawsky 122335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 122435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 122535a85ac6SBen Widawsky 1226a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1227e3689190SBen Widawsky } 1228e3689190SBen Widawsky 1229f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1230f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1231f1af8fc1SPaulo Zanoni u32 gt_iir) 1232f1af8fc1SPaulo Zanoni { 1233f1af8fc1SPaulo Zanoni if (gt_iir & 1234f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1235f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1236f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1237f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1238f1af8fc1SPaulo Zanoni } 1239f1af8fc1SPaulo Zanoni 1240e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1241e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1242e7b4c6b1SDaniel Vetter u32 gt_iir) 1243e7b4c6b1SDaniel Vetter { 1244e7b4c6b1SDaniel Vetter 1245cc609d5dSBen Widawsky if (gt_iir & 1246cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1247e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1248cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1249e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1250cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1251e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1252e7b4c6b1SDaniel Vetter 1253cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1254cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1255cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 1256e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 1257e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 1258e7b4c6b1SDaniel Vetter } 1259e3689190SBen Widawsky 126035a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 126135a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1262e7b4c6b1SDaniel Vetter } 1263e7b4c6b1SDaniel Vetter 1264abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1265abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1266abd58f01SBen Widawsky u32 master_ctl) 1267abd58f01SBen Widawsky { 1268abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1269abd58f01SBen Widawsky uint32_t tmp = 0; 1270abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1271abd58f01SBen Widawsky 1272abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1273abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1274abd58f01SBen Widawsky if (tmp) { 1275abd58f01SBen Widawsky ret = IRQ_HANDLED; 1276abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1277abd58f01SBen Widawsky bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1278abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1279abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[RCS]); 1280abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1281abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[BCS]); 1282abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(0), tmp); 1283abd58f01SBen Widawsky } else 1284abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1285abd58f01SBen Widawsky } 1286abd58f01SBen Widawsky 1287abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VCS1_IRQ) { 1288abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1289abd58f01SBen Widawsky if (tmp) { 1290abd58f01SBen Widawsky ret = IRQ_HANDLED; 1291abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1292abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1293abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VCS]); 1294abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(1), tmp); 1295abd58f01SBen Widawsky } else 1296abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1297abd58f01SBen Widawsky } 1298abd58f01SBen Widawsky 1299abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1300abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1301abd58f01SBen Widawsky if (tmp) { 1302abd58f01SBen Widawsky ret = IRQ_HANDLED; 1303abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1304abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1305abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VECS]); 1306abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(3), tmp); 1307abd58f01SBen Widawsky } else 1308abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1309abd58f01SBen Widawsky } 1310abd58f01SBen Widawsky 1311abd58f01SBen Widawsky return ret; 1312abd58f01SBen Widawsky } 1313abd58f01SBen Widawsky 1314b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1315b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1316b543fb04SEgbert Eich 131710a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1318b543fb04SEgbert Eich u32 hotplug_trigger, 1319b543fb04SEgbert Eich const u32 *hpd) 1320b543fb04SEgbert Eich { 1321b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 1322b543fb04SEgbert Eich int i; 132310a504deSDaniel Vetter bool storm_detected = false; 1324b543fb04SEgbert Eich 132591d131d2SDaniel Vetter if (!hotplug_trigger) 132691d131d2SDaniel Vetter return; 132791d131d2SDaniel Vetter 1328cc9bd499SImre Deak DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 1329cc9bd499SImre Deak hotplug_trigger); 1330cc9bd499SImre Deak 1331b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1332b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1333821450c6SEgbert Eich 13343432087eSChris Wilson WARN_ONCE(hpd[i] & hotplug_trigger && 13358b5565b8SChris Wilson dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED, 1336cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1337cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1338b8f102e8SEgbert Eich 1339b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1340b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1341b543fb04SEgbert Eich continue; 1342b543fb04SEgbert Eich 1343bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1344b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1345b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1346b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1347b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1348b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1349b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1350b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1351b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1352142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1353b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 135410a504deSDaniel Vetter storm_detected = true; 1355b543fb04SEgbert Eich } else { 1356b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1357b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1358b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1359b543fb04SEgbert Eich } 1360b543fb04SEgbert Eich } 1361b543fb04SEgbert Eich 136210a504deSDaniel Vetter if (storm_detected) 136310a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1364b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 13655876fa0dSDaniel Vetter 1366645416f5SDaniel Vetter /* 1367645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1368645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1369645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1370645416f5SDaniel Vetter * deadlock. 1371645416f5SDaniel Vetter */ 1372645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1373b543fb04SEgbert Eich } 1374b543fb04SEgbert Eich 1375515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1376515ac2bbSDaniel Vetter { 137728c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 137828c70f16SDaniel Vetter 137928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1380515ac2bbSDaniel Vetter } 1381515ac2bbSDaniel Vetter 1382ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1383ce99c256SDaniel Vetter { 13849ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 13859ee32feaSDaniel Vetter 13869ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1387ce99c256SDaniel Vetter } 1388ce99c256SDaniel Vetter 13898bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1390277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1391eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1392eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 13938bc5e955SDaniel Vetter uint32_t crc4) 13948bf1e9f1SShuang He { 13958bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 13968bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 13978bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1398ac2300d4SDamien Lespiau int head, tail; 1399b2c88f5bSDamien Lespiau 1400d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1401d538bbdfSDamien Lespiau 14020c912c79SDamien Lespiau if (!pipe_crc->entries) { 1403d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 14040c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 14050c912c79SDamien Lespiau return; 14060c912c79SDamien Lespiau } 14070c912c79SDamien Lespiau 1408d538bbdfSDamien Lespiau head = pipe_crc->head; 1409d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1410b2c88f5bSDamien Lespiau 1411b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1412d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1413b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1414b2c88f5bSDamien Lespiau return; 1415b2c88f5bSDamien Lespiau } 1416b2c88f5bSDamien Lespiau 1417b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 14188bf1e9f1SShuang He 14198bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1420eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1421eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1422eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1423eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1424eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1425b2c88f5bSDamien Lespiau 1426b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1427d538bbdfSDamien Lespiau pipe_crc->head = head; 1428d538bbdfSDamien Lespiau 1429d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 143007144428SDamien Lespiau 143107144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 14328bf1e9f1SShuang He } 1433277de95eSDaniel Vetter #else 1434277de95eSDaniel Vetter static inline void 1435277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1436277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1437277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1438277de95eSDaniel Vetter uint32_t crc4) {} 1439277de95eSDaniel Vetter #endif 1440eba94eb9SDaniel Vetter 1441277de95eSDaniel Vetter 1442277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 14435a69b89fSDaniel Vetter { 14445a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 14455a69b89fSDaniel Vetter 1446277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14475a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 14485a69b89fSDaniel Vetter 0, 0, 0, 0); 14495a69b89fSDaniel Vetter } 14505a69b89fSDaniel Vetter 1451277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1452eba94eb9SDaniel Vetter { 1453eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1454eba94eb9SDaniel Vetter 1455277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1456eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1457eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1458eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1459eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 14608bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1461eba94eb9SDaniel Vetter } 14625b3a856bSDaniel Vetter 1463277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 14645b3a856bSDaniel Vetter { 14655b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 14660b5c5ed0SDaniel Vetter uint32_t res1, res2; 14670b5c5ed0SDaniel Vetter 14680b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 14690b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 14700b5c5ed0SDaniel Vetter else 14710b5c5ed0SDaniel Vetter res1 = 0; 14720b5c5ed0SDaniel Vetter 14730b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 14740b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 14750b5c5ed0SDaniel Vetter else 14760b5c5ed0SDaniel Vetter res2 = 0; 14775b3a856bSDaniel Vetter 1478277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14790b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 14800b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 14810b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 14820b5c5ed0SDaniel Vetter res1, res2); 14835b3a856bSDaniel Vetter } 14848bf1e9f1SShuang He 14851403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 14861403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 14871403c0d4SPaulo Zanoni * the work queue. */ 14881403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1489baf02a1fSBen Widawsky { 149041a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 149159cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 14924848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 14934d3b3d5fSPaulo Zanoni snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS); 149459cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 14952adbee62SDaniel Vetter 14962adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 149741a05a3aSDaniel Vetter } 1498baf02a1fSBen Widawsky 14991403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 150012638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 150112638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 150212638c57SBen Widawsky 150312638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 150412638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 150512638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 150612638c57SBen Widawsky } 150712638c57SBen Widawsky } 15081403c0d4SPaulo Zanoni } 1509baf02a1fSBen Widawsky 1510c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 15117e231dbeSJesse Barnes { 1512c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 1513c1874ed7SImre Deak u32 pipe_stats[I915_MAX_PIPES]; 15147e231dbeSJesse Barnes int pipe; 15157e231dbeSJesse Barnes 151658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 15177e231dbeSJesse Barnes for_each_pipe(pipe) { 15187e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 15197e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 15207e231dbeSJesse Barnes 15217e231dbeSJesse Barnes /* 15227e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 15237e231dbeSJesse Barnes */ 15242d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 15257e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 15267e231dbeSJesse Barnes } 152758ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 15287e231dbeSJesse Barnes 152931acc7f5SJesse Barnes for_each_pipe(pipe) { 15307b5562d4SJesse Barnes if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 153131acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 153231acc7f5SJesse Barnes 1533579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 153431acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 153531acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 153631acc7f5SJesse Barnes } 15374356d586SDaniel Vetter 15384356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1539277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 15402d9d2b0bSVille Syrjälä 15412d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 15422d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1543fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 154431acc7f5SJesse Barnes } 154531acc7f5SJesse Barnes 1546c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1547c1874ed7SImre Deak gmbus_irq_handler(dev); 1548c1874ed7SImre Deak } 1549c1874ed7SImre Deak 1550c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1551c1874ed7SImre Deak { 1552c1874ed7SImre Deak struct drm_device *dev = (struct drm_device *) arg; 1553c1874ed7SImre Deak drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1554c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1555c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1556c1874ed7SImre Deak 1557c1874ed7SImre Deak while (true) { 1558c1874ed7SImre Deak iir = I915_READ(VLV_IIR); 1559c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1560c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 1561c1874ed7SImre Deak 1562c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1563c1874ed7SImre Deak goto out; 1564c1874ed7SImre Deak 1565c1874ed7SImre Deak ret = IRQ_HANDLED; 1566c1874ed7SImre Deak 1567c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 1568c1874ed7SImre Deak 1569c1874ed7SImre Deak valleyview_pipestat_irq_handler(dev, iir); 1570c1874ed7SImre Deak 15717e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 15727e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 15737e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1574b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 15757e231dbeSJesse Barnes 157610a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 157791d131d2SDaniel Vetter 15784aeebd74SDaniel Vetter if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 15794aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 15804aeebd74SDaniel Vetter 15817e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15827e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 15837e231dbeSJesse Barnes } 15847e231dbeSJesse Barnes 15857e231dbeSJesse Barnes 158660611c13SPaulo Zanoni if (pm_iir) 1587d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 15887e231dbeSJesse Barnes 15897e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 15907e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 15917e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 15927e231dbeSJesse Barnes } 15937e231dbeSJesse Barnes 15947e231dbeSJesse Barnes out: 15957e231dbeSJesse Barnes return ret; 15967e231dbeSJesse Barnes } 15977e231dbeSJesse Barnes 159823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1599776ad806SJesse Barnes { 1600776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16019db4a9c7SJesse Barnes int pipe; 1602b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1603776ad806SJesse Barnes 160410a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 160591d131d2SDaniel Vetter 1606cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1607cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1608776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1609cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1610cfc33bf7SVille Syrjälä port_name(port)); 1611cfc33bf7SVille Syrjälä } 1612776ad806SJesse Barnes 1613ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1614ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1615ce99c256SDaniel Vetter 1616776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1617515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1618776ad806SJesse Barnes 1619776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1620776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1621776ad806SJesse Barnes 1622776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1623776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1624776ad806SJesse Barnes 1625776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1626776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1627776ad806SJesse Barnes 16289db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 16299db4a9c7SJesse Barnes for_each_pipe(pipe) 16309db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 16319db4a9c7SJesse Barnes pipe_name(pipe), 16329db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1633776ad806SJesse Barnes 1634776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1635776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1636776ad806SJesse Barnes 1637776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1638776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1639776ad806SJesse Barnes 1640776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 16418664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 16428664281bSPaulo Zanoni false)) 1643fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 16448664281bSPaulo Zanoni 16458664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 16468664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 16478664281bSPaulo Zanoni false)) 1648fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 16498664281bSPaulo Zanoni } 16508664281bSPaulo Zanoni 16518664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 16528664281bSPaulo Zanoni { 16538664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 16548664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 16555a69b89fSDaniel Vetter enum pipe pipe; 16568664281bSPaulo Zanoni 1657de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1658de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1659de032bf4SPaulo Zanoni 16605a69b89fSDaniel Vetter for_each_pipe(pipe) { 16615a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 16625a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 16635a69b89fSDaniel Vetter false)) 1664fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 16655a69b89fSDaniel Vetter pipe_name(pipe)); 16665a69b89fSDaniel Vetter } 16678664281bSPaulo Zanoni 16685a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 16695a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1670277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 16715a69b89fSDaniel Vetter else 1672277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 16735a69b89fSDaniel Vetter } 16745a69b89fSDaniel Vetter } 16758bf1e9f1SShuang He 16768664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 16778664281bSPaulo Zanoni } 16788664281bSPaulo Zanoni 16798664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 16808664281bSPaulo Zanoni { 16818664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 16828664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 16838664281bSPaulo Zanoni 1684de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1685de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1686de032bf4SPaulo Zanoni 16878664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 16888664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 16898664281bSPaulo Zanoni false)) 1690fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 16918664281bSPaulo Zanoni 16928664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 16938664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 16948664281bSPaulo Zanoni false)) 1695fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 16968664281bSPaulo Zanoni 16978664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 16988664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 16998664281bSPaulo Zanoni false)) 1700fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder C FIFO underrun\n"); 17018664281bSPaulo Zanoni 17028664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1703776ad806SJesse Barnes } 1704776ad806SJesse Barnes 170523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 170623e81d69SAdam Jackson { 170723e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 170823e81d69SAdam Jackson int pipe; 1709b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 171023e81d69SAdam Jackson 171110a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 171291d131d2SDaniel Vetter 1713cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1714cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 171523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1716cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1717cfc33bf7SVille Syrjälä port_name(port)); 1718cfc33bf7SVille Syrjälä } 171923e81d69SAdam Jackson 172023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1721ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 172223e81d69SAdam Jackson 172323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1724515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 172523e81d69SAdam Jackson 172623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 172723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 172823e81d69SAdam Jackson 172923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 173023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 173123e81d69SAdam Jackson 173223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 173323e81d69SAdam Jackson for_each_pipe(pipe) 173423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 173523e81d69SAdam Jackson pipe_name(pipe), 173623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 17378664281bSPaulo Zanoni 17388664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 17398664281bSPaulo Zanoni cpt_serr_int_handler(dev); 174023e81d69SAdam Jackson } 174123e81d69SAdam Jackson 1742c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1743c008bc6eSPaulo Zanoni { 1744c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 174540da17c2SDaniel Vetter enum pipe pipe; 1746c008bc6eSPaulo Zanoni 1747c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1748c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1749c008bc6eSPaulo Zanoni 1750c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1751c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1752c008bc6eSPaulo Zanoni 1753c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1754c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1755c008bc6eSPaulo Zanoni 175640da17c2SDaniel Vetter for_each_pipe(pipe) { 175740da17c2SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 175840da17c2SDaniel Vetter drm_handle_vblank(dev, pipe); 1759c008bc6eSPaulo Zanoni 176040da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 176140da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1762fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 176340da17c2SDaniel Vetter pipe_name(pipe)); 1764c008bc6eSPaulo Zanoni 176540da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 176640da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 17675b3a856bSDaniel Vetter 176840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 176940da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 177040da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 177140da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1772c008bc6eSPaulo Zanoni } 1773c008bc6eSPaulo Zanoni } 1774c008bc6eSPaulo Zanoni 1775c008bc6eSPaulo Zanoni /* check event from PCH */ 1776c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1777c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1778c008bc6eSPaulo Zanoni 1779c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1780c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1781c008bc6eSPaulo Zanoni else 1782c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1783c008bc6eSPaulo Zanoni 1784c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1785c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1786c008bc6eSPaulo Zanoni } 1787c008bc6eSPaulo Zanoni 1788c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1789c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1790c008bc6eSPaulo Zanoni } 1791c008bc6eSPaulo Zanoni 17929719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 17939719fb98SPaulo Zanoni { 17949719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17953b6c42e8SDaniel Vetter enum pipe i; 17969719fb98SPaulo Zanoni 17979719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 17989719fb98SPaulo Zanoni ivb_err_int_handler(dev); 17999719fb98SPaulo Zanoni 18009719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 18019719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 18029719fb98SPaulo Zanoni 18039719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 18049719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 18059719fb98SPaulo Zanoni 18063b6c42e8SDaniel Vetter for_each_pipe(i) { 180740da17c2SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(i))) 18089719fb98SPaulo Zanoni drm_handle_vblank(dev, i); 180940da17c2SDaniel Vetter 181040da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 181140da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) { 18129719fb98SPaulo Zanoni intel_prepare_page_flip(dev, i); 18139719fb98SPaulo Zanoni intel_finish_page_flip_plane(dev, i); 18149719fb98SPaulo Zanoni } 18159719fb98SPaulo Zanoni } 18169719fb98SPaulo Zanoni 18179719fb98SPaulo Zanoni /* check event from PCH */ 18189719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 18199719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 18209719fb98SPaulo Zanoni 18219719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 18229719fb98SPaulo Zanoni 18239719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 18249719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 18259719fb98SPaulo Zanoni } 18269719fb98SPaulo Zanoni } 18279719fb98SPaulo Zanoni 1828f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1829b1f14ad0SJesse Barnes { 1830b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1831b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1832f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 18330e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1834b1f14ad0SJesse Barnes 18358664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 18368664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1837907b28c5SChris Wilson intel_uncore_check_errors(dev); 18388664281bSPaulo Zanoni 1839b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1840b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1841b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 184223a78516SPaulo Zanoni POSTING_READ(DEIER); 18430e43406bSChris Wilson 184444498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 184544498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 184644498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 184744498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 184844498aeaSPaulo Zanoni * due to its back queue). */ 1849ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 185044498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 185144498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 185244498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1853ab5c608bSBen Widawsky } 185444498aeaSPaulo Zanoni 18550e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 18560e43406bSChris Wilson if (gt_iir) { 1857d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 18580e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1859d8fc8a47SPaulo Zanoni else 1860d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 18610e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 18620e43406bSChris Wilson ret = IRQ_HANDLED; 18630e43406bSChris Wilson } 1864b1f14ad0SJesse Barnes 1865b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 18660e43406bSChris Wilson if (de_iir) { 1867f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 18689719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1869f1af8fc1SPaulo Zanoni else 1870f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 18710e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 18720e43406bSChris Wilson ret = IRQ_HANDLED; 18730e43406bSChris Wilson } 18740e43406bSChris Wilson 1875f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1876f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 18770e43406bSChris Wilson if (pm_iir) { 1878d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1879b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 18800e43406bSChris Wilson ret = IRQ_HANDLED; 18810e43406bSChris Wilson } 1882f1af8fc1SPaulo Zanoni } 1883b1f14ad0SJesse Barnes 1884b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1885b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1886ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 188744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 188844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1889ab5c608bSBen Widawsky } 1890b1f14ad0SJesse Barnes 1891b1f14ad0SJesse Barnes return ret; 1892b1f14ad0SJesse Barnes } 1893b1f14ad0SJesse Barnes 1894abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 1895abd58f01SBen Widawsky { 1896abd58f01SBen Widawsky struct drm_device *dev = arg; 1897abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 1898abd58f01SBen Widawsky u32 master_ctl; 1899abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1900abd58f01SBen Widawsky uint32_t tmp = 0; 1901c42664ccSDaniel Vetter enum pipe pipe; 1902abd58f01SBen Widawsky 1903abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 1904abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 1905abd58f01SBen Widawsky if (!master_ctl) 1906abd58f01SBen Widawsky return IRQ_NONE; 1907abd58f01SBen Widawsky 1908abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 1909abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1910abd58f01SBen Widawsky 1911abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 1912abd58f01SBen Widawsky 1913abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 1914abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 1915abd58f01SBen Widawsky if (tmp & GEN8_DE_MISC_GSE) 1916abd58f01SBen Widawsky intel_opregion_asle_intr(dev); 1917abd58f01SBen Widawsky else if (tmp) 1918abd58f01SBen Widawsky DRM_ERROR("Unexpected DE Misc interrupt\n"); 1919abd58f01SBen Widawsky else 1920abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 1921abd58f01SBen Widawsky 1922abd58f01SBen Widawsky if (tmp) { 1923abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 1924abd58f01SBen Widawsky ret = IRQ_HANDLED; 1925abd58f01SBen Widawsky } 1926abd58f01SBen Widawsky } 1927abd58f01SBen Widawsky 19286d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 19296d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 19306d766f02SDaniel Vetter if (tmp & GEN8_AUX_CHANNEL_A) 19316d766f02SDaniel Vetter dp_aux_irq_handler(dev); 19326d766f02SDaniel Vetter else if (tmp) 19336d766f02SDaniel Vetter DRM_ERROR("Unexpected DE Port interrupt\n"); 19346d766f02SDaniel Vetter else 19356d766f02SDaniel Vetter DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 19366d766f02SDaniel Vetter 19376d766f02SDaniel Vetter if (tmp) { 19386d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 19396d766f02SDaniel Vetter ret = IRQ_HANDLED; 19406d766f02SDaniel Vetter } 19416d766f02SDaniel Vetter } 19426d766f02SDaniel Vetter 1943abd58f01SBen Widawsky for_each_pipe(pipe) { 1944abd58f01SBen Widawsky uint32_t pipe_iir; 1945abd58f01SBen Widawsky 1946c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 1947c42664ccSDaniel Vetter continue; 1948c42664ccSDaniel Vetter 1949abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 1950abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_VBLANK) 1951abd58f01SBen Widawsky drm_handle_vblank(dev, pipe); 1952abd58f01SBen Widawsky 1953abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_FLIP_DONE) { 1954abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 1955abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 1956abd58f01SBen Widawsky } 1957abd58f01SBen Widawsky 19580fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 19590fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 19600fbe7870SDaniel Vetter 196138d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 196238d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 196338d83c96SDaniel Vetter false)) 1964fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 196538d83c96SDaniel Vetter pipe_name(pipe)); 196638d83c96SDaniel Vetter } 196738d83c96SDaniel Vetter 196830100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 196930100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 197030100f2bSDaniel Vetter pipe_name(pipe), 197130100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 197230100f2bSDaniel Vetter } 1973abd58f01SBen Widawsky 1974abd58f01SBen Widawsky if (pipe_iir) { 1975abd58f01SBen Widawsky ret = IRQ_HANDLED; 1976abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 1977c42664ccSDaniel Vetter } else 1978abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 1979abd58f01SBen Widawsky } 1980abd58f01SBen Widawsky 198192d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 198292d03a80SDaniel Vetter /* 198392d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 198492d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 198592d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 198692d03a80SDaniel Vetter */ 198792d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 198892d03a80SDaniel Vetter 198992d03a80SDaniel Vetter cpt_irq_handler(dev, pch_iir); 199092d03a80SDaniel Vetter 199192d03a80SDaniel Vetter if (pch_iir) { 199292d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 199392d03a80SDaniel Vetter ret = IRQ_HANDLED; 199492d03a80SDaniel Vetter } 199592d03a80SDaniel Vetter } 199692d03a80SDaniel Vetter 1997abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 1998abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1999abd58f01SBen Widawsky 2000abd58f01SBen Widawsky return ret; 2001abd58f01SBen Widawsky } 2002abd58f01SBen Widawsky 200317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 200417e1df07SDaniel Vetter bool reset_completed) 200517e1df07SDaniel Vetter { 200617e1df07SDaniel Vetter struct intel_ring_buffer *ring; 200717e1df07SDaniel Vetter int i; 200817e1df07SDaniel Vetter 200917e1df07SDaniel Vetter /* 201017e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 201117e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 201217e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 201317e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 201417e1df07SDaniel Vetter */ 201517e1df07SDaniel Vetter 201617e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 201717e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 201817e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 201917e1df07SDaniel Vetter 202017e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 202117e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 202217e1df07SDaniel Vetter 202317e1df07SDaniel Vetter /* 202417e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 202517e1df07SDaniel Vetter * reset state is cleared. 202617e1df07SDaniel Vetter */ 202717e1df07SDaniel Vetter if (reset_completed) 202817e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 202917e1df07SDaniel Vetter } 203017e1df07SDaniel Vetter 20318a905236SJesse Barnes /** 20328a905236SJesse Barnes * i915_error_work_func - do process context error handling work 20338a905236SJesse Barnes * @work: work struct 20348a905236SJesse Barnes * 20358a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 20368a905236SJesse Barnes * was detected. 20378a905236SJesse Barnes */ 20388a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 20398a905236SJesse Barnes { 20401f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 20411f83fee0SDaniel Vetter work); 20421f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 20431f83fee0SDaniel Vetter gpu_error); 20448a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2045cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2046cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2047cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 204817e1df07SDaniel Vetter int ret; 20498a905236SJesse Barnes 20505bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 20518a905236SJesse Barnes 20527db0ba24SDaniel Vetter /* 20537db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 20547db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 20557db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 20567db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 20577db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 20587db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 20597db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 20607db0ba24SDaniel Vetter * work we don't need to worry about any other races. 20617db0ba24SDaniel Vetter */ 20627db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 206344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 20645bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 20657db0ba24SDaniel Vetter reset_event); 20661f83fee0SDaniel Vetter 206717e1df07SDaniel Vetter /* 206817e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 206917e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 207017e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 207117e1df07SDaniel Vetter * deadlocks with the reset work. 207217e1df07SDaniel Vetter */ 2073f69061beSDaniel Vetter ret = i915_reset(dev); 2074f69061beSDaniel Vetter 207517e1df07SDaniel Vetter intel_display_handle_reset(dev); 207617e1df07SDaniel Vetter 2077f69061beSDaniel Vetter if (ret == 0) { 2078f69061beSDaniel Vetter /* 2079f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2080f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2081f69061beSDaniel Vetter * complete. 2082f69061beSDaniel Vetter * 2083f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2084f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2085f69061beSDaniel Vetter * updates before 2086f69061beSDaniel Vetter * the counter increment. 2087f69061beSDaniel Vetter */ 2088f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 2089f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2090f69061beSDaniel Vetter 20915bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2092f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 20931f83fee0SDaniel Vetter } else { 20942ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2095f316a42cSBen Gamari } 20961f83fee0SDaniel Vetter 209717e1df07SDaniel Vetter /* 209817e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 209917e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 210017e1df07SDaniel Vetter */ 210117e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2102f316a42cSBen Gamari } 21038a905236SJesse Barnes } 21048a905236SJesse Barnes 210535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2106c0e09200SDave Airlie { 21078a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2108bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 210963eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2110050ee91fSBen Widawsky int pipe, i; 211163eeaf38SJesse Barnes 211235aed2e6SChris Wilson if (!eir) 211335aed2e6SChris Wilson return; 211463eeaf38SJesse Barnes 2115a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 21168a905236SJesse Barnes 2117bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2118bd9854f9SBen Widawsky 21198a905236SJesse Barnes if (IS_G4X(dev)) { 21208a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 21218a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 21228a905236SJesse Barnes 2123a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2124a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2125050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2126050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2127a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2128a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 21298a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 21303143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 21318a905236SJesse Barnes } 21328a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 21338a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2134a70491ccSJoe Perches pr_err("page table error\n"); 2135a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 21368a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 21373143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 21388a905236SJesse Barnes } 21398a905236SJesse Barnes } 21408a905236SJesse Barnes 2141a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 214263eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 214363eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2144a70491ccSJoe Perches pr_err("page table error\n"); 2145a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 214663eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 21473143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 214863eeaf38SJesse Barnes } 21498a905236SJesse Barnes } 21508a905236SJesse Barnes 215163eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2152a70491ccSJoe Perches pr_err("memory refresh error:\n"); 21539db4a9c7SJesse Barnes for_each_pipe(pipe) 2154a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 21559db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 215663eeaf38SJesse Barnes /* pipestat has already been acked */ 215763eeaf38SJesse Barnes } 215863eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2159a70491ccSJoe Perches pr_err("instruction error\n"); 2160a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2161050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2162050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2163a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 216463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 216563eeaf38SJesse Barnes 2166a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2167a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2168a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 216963eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 21703143a2bfSChris Wilson POSTING_READ(IPEIR); 217163eeaf38SJesse Barnes } else { 217263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 217363eeaf38SJesse Barnes 2174a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2175a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2176a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2177a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 217863eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 21793143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 218063eeaf38SJesse Barnes } 218163eeaf38SJesse Barnes } 218263eeaf38SJesse Barnes 218363eeaf38SJesse Barnes I915_WRITE(EIR, eir); 21843143a2bfSChris Wilson POSTING_READ(EIR); 218563eeaf38SJesse Barnes eir = I915_READ(EIR); 218663eeaf38SJesse Barnes if (eir) { 218763eeaf38SJesse Barnes /* 218863eeaf38SJesse Barnes * some errors might have become stuck, 218963eeaf38SJesse Barnes * mask them. 219063eeaf38SJesse Barnes */ 219163eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 219263eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 219363eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 219463eeaf38SJesse Barnes } 219535aed2e6SChris Wilson } 219635aed2e6SChris Wilson 219735aed2e6SChris Wilson /** 219835aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 219935aed2e6SChris Wilson * @dev: drm device 220035aed2e6SChris Wilson * 220135aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 220235aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 220335aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 220435aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 220535aed2e6SChris Wilson * of a ring dump etc.). 220635aed2e6SChris Wilson */ 2207527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 220835aed2e6SChris Wilson { 220935aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 221035aed2e6SChris Wilson 221135aed2e6SChris Wilson i915_capture_error_state(dev); 221235aed2e6SChris Wilson i915_report_and_clear_eir(dev); 22138a905236SJesse Barnes 2214ba1234d1SBen Gamari if (wedged) { 2215f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2216f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2217ba1234d1SBen Gamari 221811ed50ecSBen Gamari /* 221917e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 222017e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 222117e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 222217e1df07SDaniel Vetter * processes will see a reset in progress and back off, 222317e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 222417e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 222517e1df07SDaniel Vetter * that the reset work needs to acquire. 222617e1df07SDaniel Vetter * 222717e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 222817e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 222917e1df07SDaniel Vetter * counter atomic_t. 223011ed50ecSBen Gamari */ 223117e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 223211ed50ecSBen Gamari } 223311ed50ecSBen Gamari 2234122f46baSDaniel Vetter /* 2235122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2236122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2237122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2238122f46baSDaniel Vetter * code will deadlock. 2239122f46baSDaniel Vetter */ 2240122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 22418a905236SJesse Barnes } 22428a905236SJesse Barnes 224321ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 22444e5359cdSSimon Farnsworth { 22454e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 22464e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 22474e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 224805394f39SChris Wilson struct drm_i915_gem_object *obj; 22494e5359cdSSimon Farnsworth struct intel_unpin_work *work; 22504e5359cdSSimon Farnsworth unsigned long flags; 22514e5359cdSSimon Farnsworth bool stall_detected; 22524e5359cdSSimon Farnsworth 22534e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 22544e5359cdSSimon Farnsworth if (intel_crtc == NULL) 22554e5359cdSSimon Farnsworth return; 22564e5359cdSSimon Farnsworth 22574e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 22584e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 22594e5359cdSSimon Farnsworth 2260e7d841caSChris Wilson if (work == NULL || 2261e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2262e7d841caSChris Wilson !work->enable_stall_check) { 22634e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 22644e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 22654e5359cdSSimon Farnsworth return; 22664e5359cdSSimon Farnsworth } 22674e5359cdSSimon Farnsworth 22684e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 226905394f39SChris Wilson obj = work->pending_flip_obj; 2270a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 22719db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2272446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2273f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 22744e5359cdSSimon Farnsworth } else { 22759db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2276f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 227701f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 22784e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 22794e5359cdSSimon Farnsworth } 22804e5359cdSSimon Farnsworth 22814e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 22824e5359cdSSimon Farnsworth 22834e5359cdSSimon Farnsworth if (stall_detected) { 22844e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 22854e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 22864e5359cdSSimon Farnsworth } 22874e5359cdSSimon Farnsworth } 22884e5359cdSSimon Farnsworth 228942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 229042f52ef8SKeith Packard * we use as a pipe index 229142f52ef8SKeith Packard */ 2292f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 22930a3e67a4SJesse Barnes { 22940a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2295e9d21d7fSKeith Packard unsigned long irqflags; 229671e0ffa5SJesse Barnes 22975eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 229871e0ffa5SJesse Barnes return -EINVAL; 22990a3e67a4SJesse Barnes 23001ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2301f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 23027c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2303*755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 23040a3e67a4SJesse Barnes else 23057c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2306*755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 23078692d00eSChris Wilson 23088692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 23093d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 23106b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 23111ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23128692d00eSChris Wilson 23130a3e67a4SJesse Barnes return 0; 23140a3e67a4SJesse Barnes } 23150a3e67a4SJesse Barnes 2316f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2317f796cf8fSJesse Barnes { 2318f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2319f796cf8fSJesse Barnes unsigned long irqflags; 2320b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 232140da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2322f796cf8fSJesse Barnes 2323f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2324f796cf8fSJesse Barnes return -EINVAL; 2325f796cf8fSJesse Barnes 2326f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2327b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2328b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2329b1f14ad0SJesse Barnes 2330b1f14ad0SJesse Barnes return 0; 2331b1f14ad0SJesse Barnes } 2332b1f14ad0SJesse Barnes 23337e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 23347e231dbeSJesse Barnes { 23357e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23367e231dbeSJesse Barnes unsigned long irqflags; 23377e231dbeSJesse Barnes 23387e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 23397e231dbeSJesse Barnes return -EINVAL; 23407e231dbeSJesse Barnes 23417e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 234231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2343*755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 23447e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23457e231dbeSJesse Barnes 23467e231dbeSJesse Barnes return 0; 23477e231dbeSJesse Barnes } 23487e231dbeSJesse Barnes 2349abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2350abd58f01SBen Widawsky { 2351abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2352abd58f01SBen Widawsky unsigned long irqflags; 2353abd58f01SBen Widawsky 2354abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2355abd58f01SBen Widawsky return -EINVAL; 2356abd58f01SBen Widawsky 2357abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 23587167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 23597167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2360abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2361abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2362abd58f01SBen Widawsky return 0; 2363abd58f01SBen Widawsky } 2364abd58f01SBen Widawsky 236542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 236642f52ef8SKeith Packard * we use as a pipe index 236742f52ef8SKeith Packard */ 2368f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 23690a3e67a4SJesse Barnes { 23700a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2371e9d21d7fSKeith Packard unsigned long irqflags; 23720a3e67a4SJesse Barnes 23731ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 23743d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 23756b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 23768692d00eSChris Wilson 23777c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2378*755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2379*755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 23801ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23810a3e67a4SJesse Barnes } 23820a3e67a4SJesse Barnes 2383f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2384f796cf8fSJesse Barnes { 2385f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2386f796cf8fSJesse Barnes unsigned long irqflags; 2387b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 238840da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2389f796cf8fSJesse Barnes 2390f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2391b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2392b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2393b1f14ad0SJesse Barnes } 2394b1f14ad0SJesse Barnes 23957e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 23967e231dbeSJesse Barnes { 23977e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23987e231dbeSJesse Barnes unsigned long irqflags; 23997e231dbeSJesse Barnes 24007e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 240131acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2402*755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 24037e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 24047e231dbeSJesse Barnes } 24057e231dbeSJesse Barnes 2406abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2407abd58f01SBen Widawsky { 2408abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2409abd58f01SBen Widawsky unsigned long irqflags; 2410abd58f01SBen Widawsky 2411abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2412abd58f01SBen Widawsky return; 2413abd58f01SBen Widawsky 2414abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 24157167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 24167167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2417abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2418abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2419abd58f01SBen Widawsky } 2420abd58f01SBen Widawsky 2421893eead0SChris Wilson static u32 2422893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2423852835f3SZou Nan hai { 2424893eead0SChris Wilson return list_entry(ring->request_list.prev, 2425893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2426893eead0SChris Wilson } 2427893eead0SChris Wilson 24289107e9d2SChris Wilson static bool 24299107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2430893eead0SChris Wilson { 24319107e9d2SChris Wilson return (list_empty(&ring->request_list) || 24329107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2433f65d9421SBen Gamari } 2434f65d9421SBen Gamari 24356274f212SChris Wilson static struct intel_ring_buffer * 24366274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2437a24a11e6SChris Wilson { 2438a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 24396274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 2440a24a11e6SChris Wilson 2441a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2442a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2443a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 24446274f212SChris Wilson return NULL; 2445a24a11e6SChris Wilson 2446a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2447a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2448a24a11e6SChris Wilson */ 24496274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2450a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2451a24a11e6SChris Wilson do { 2452a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2453a24a11e6SChris Wilson if (cmd == ipehr) 2454a24a11e6SChris Wilson break; 2455a24a11e6SChris Wilson 2456a24a11e6SChris Wilson acthd -= 4; 2457a24a11e6SChris Wilson if (acthd < acthd_min) 24586274f212SChris Wilson return NULL; 2459a24a11e6SChris Wilson } while (1); 2460a24a11e6SChris Wilson 24616274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 24626274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2463a24a11e6SChris Wilson } 2464a24a11e6SChris Wilson 24656274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 24666274f212SChris Wilson { 24676274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 24686274f212SChris Wilson struct intel_ring_buffer *signaller; 24696274f212SChris Wilson u32 seqno, ctl; 24706274f212SChris Wilson 24716274f212SChris Wilson ring->hangcheck.deadlock = true; 24726274f212SChris Wilson 24736274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 24746274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 24756274f212SChris Wilson return -1; 24766274f212SChris Wilson 24776274f212SChris Wilson /* cursory check for an unkickable deadlock */ 24786274f212SChris Wilson ctl = I915_READ_CTL(signaller); 24796274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 24806274f212SChris Wilson return -1; 24816274f212SChris Wilson 24826274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 24836274f212SChris Wilson } 24846274f212SChris Wilson 24856274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 24866274f212SChris Wilson { 24876274f212SChris Wilson struct intel_ring_buffer *ring; 24886274f212SChris Wilson int i; 24896274f212SChris Wilson 24906274f212SChris Wilson for_each_ring(ring, dev_priv, i) 24916274f212SChris Wilson ring->hangcheck.deadlock = false; 24926274f212SChris Wilson } 24936274f212SChris Wilson 2494ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2495ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 24961ec14ad3SChris Wilson { 24971ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 24981ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 24999107e9d2SChris Wilson u32 tmp; 25009107e9d2SChris Wilson 25016274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2502f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 25036274f212SChris Wilson 25049107e9d2SChris Wilson if (IS_GEN2(dev)) 2505f2f4d82fSJani Nikula return HANGCHECK_HUNG; 25069107e9d2SChris Wilson 25079107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 25089107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 25099107e9d2SChris Wilson * and break the hang. This should work on 25109107e9d2SChris Wilson * all but the second generation chipsets. 25119107e9d2SChris Wilson */ 25129107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 25131ec14ad3SChris Wilson if (tmp & RING_WAIT) { 25141ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 25151ec14ad3SChris Wilson ring->name); 251609e14bf3SChris Wilson i915_handle_error(dev, false); 25171ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2518f2f4d82fSJani Nikula return HANGCHECK_KICK; 25191ec14ad3SChris Wilson } 2520a24a11e6SChris Wilson 25216274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 25226274f212SChris Wilson switch (semaphore_passed(ring)) { 25236274f212SChris Wilson default: 2524f2f4d82fSJani Nikula return HANGCHECK_HUNG; 25256274f212SChris Wilson case 1: 2526a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2527a24a11e6SChris Wilson ring->name); 252809e14bf3SChris Wilson i915_handle_error(dev, false); 2529a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2530f2f4d82fSJani Nikula return HANGCHECK_KICK; 25316274f212SChris Wilson case 0: 2532f2f4d82fSJani Nikula return HANGCHECK_WAIT; 25336274f212SChris Wilson } 25349107e9d2SChris Wilson } 25359107e9d2SChris Wilson 2536f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2537a24a11e6SChris Wilson } 2538d1e61e7fSChris Wilson 2539f65d9421SBen Gamari /** 2540f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 254105407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 254205407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 254305407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 254405407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 254505407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2546f65d9421SBen Gamari */ 2547a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2548f65d9421SBen Gamari { 2549f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2550f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2551b4519513SChris Wilson struct intel_ring_buffer *ring; 2552b4519513SChris Wilson int i; 255305407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 25549107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 25559107e9d2SChris Wilson #define BUSY 1 25569107e9d2SChris Wilson #define KICK 5 25579107e9d2SChris Wilson #define HUNG 20 2558893eead0SChris Wilson 2559d330a953SJani Nikula if (!i915.enable_hangcheck) 25603e0dc6b0SBen Widawsky return; 25613e0dc6b0SBen Widawsky 2562b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 256305407ff8SMika Kuoppala u32 seqno, acthd; 25649107e9d2SChris Wilson bool busy = true; 2565b4519513SChris Wilson 25666274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 25676274f212SChris Wilson 256805407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 256905407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 257005407ff8SMika Kuoppala 257105407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 25729107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2573da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2574da661464SMika Kuoppala 25759107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 25769107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2577094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2578f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 25799107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 25809107e9d2SChris Wilson ring->name); 2581f4adcd24SDaniel Vetter else 2582f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2583f4adcd24SDaniel Vetter ring->name); 25849107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2585094f9a54SChris Wilson } 2586094f9a54SChris Wilson /* Safeguard against driver failure */ 2587094f9a54SChris Wilson ring->hangcheck.score += BUSY; 25889107e9d2SChris Wilson } else 25899107e9d2SChris Wilson busy = false; 259005407ff8SMika Kuoppala } else { 25916274f212SChris Wilson /* We always increment the hangcheck score 25926274f212SChris Wilson * if the ring is busy and still processing 25936274f212SChris Wilson * the same request, so that no single request 25946274f212SChris Wilson * can run indefinitely (such as a chain of 25956274f212SChris Wilson * batches). The only time we do not increment 25966274f212SChris Wilson * the hangcheck score on this ring, if this 25976274f212SChris Wilson * ring is in a legitimate wait for another 25986274f212SChris Wilson * ring. In that case the waiting ring is a 25996274f212SChris Wilson * victim and we want to be sure we catch the 26006274f212SChris Wilson * right culprit. Then every time we do kick 26016274f212SChris Wilson * the ring, add a small increment to the 26026274f212SChris Wilson * score so that we can catch a batch that is 26036274f212SChris Wilson * being repeatedly kicked and so responsible 26046274f212SChris Wilson * for stalling the machine. 26059107e9d2SChris Wilson */ 2606ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2607ad8beaeaSMika Kuoppala acthd); 2608ad8beaeaSMika Kuoppala 2609ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2610da661464SMika Kuoppala case HANGCHECK_IDLE: 2611f2f4d82fSJani Nikula case HANGCHECK_WAIT: 26126274f212SChris Wilson break; 2613f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2614ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 26156274f212SChris Wilson break; 2616f2f4d82fSJani Nikula case HANGCHECK_KICK: 2617ea04cb31SJani Nikula ring->hangcheck.score += KICK; 26186274f212SChris Wilson break; 2619f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2620ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 26216274f212SChris Wilson stuck[i] = true; 26226274f212SChris Wilson break; 26236274f212SChris Wilson } 262405407ff8SMika Kuoppala } 26259107e9d2SChris Wilson } else { 2626da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2627da661464SMika Kuoppala 26289107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 26299107e9d2SChris Wilson * attempts across multiple batches. 26309107e9d2SChris Wilson */ 26319107e9d2SChris Wilson if (ring->hangcheck.score > 0) 26329107e9d2SChris Wilson ring->hangcheck.score--; 2633cbb465e7SChris Wilson } 2634f65d9421SBen Gamari 263505407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 263605407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 26379107e9d2SChris Wilson busy_count += busy; 263805407ff8SMika Kuoppala } 263905407ff8SMika Kuoppala 264005407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 2641b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 2642b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 264305407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2644a43adf07SChris Wilson ring->name); 2645a43adf07SChris Wilson rings_hung++; 264605407ff8SMika Kuoppala } 264705407ff8SMika Kuoppala } 264805407ff8SMika Kuoppala 264905407ff8SMika Kuoppala if (rings_hung) 265005407ff8SMika Kuoppala return i915_handle_error(dev, true); 265105407ff8SMika Kuoppala 265205407ff8SMika Kuoppala if (busy_count) 265305407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 265405407ff8SMika Kuoppala * being added */ 265510cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 265610cd45b6SMika Kuoppala } 265710cd45b6SMika Kuoppala 265810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 265910cd45b6SMika Kuoppala { 266010cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 2661d330a953SJani Nikula if (!i915.enable_hangcheck) 266210cd45b6SMika Kuoppala return; 266310cd45b6SMika Kuoppala 266499584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 266510cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2666f65d9421SBen Gamari } 2667f65d9421SBen Gamari 266891738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 266991738a95SPaulo Zanoni { 267091738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 267191738a95SPaulo Zanoni 267291738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 267391738a95SPaulo Zanoni return; 267491738a95SPaulo Zanoni 267591738a95SPaulo Zanoni /* south display irq */ 267691738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 267791738a95SPaulo Zanoni /* 267891738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 267991738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 268091738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 268191738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 268291738a95SPaulo Zanoni */ 268391738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 268491738a95SPaulo Zanoni POSTING_READ(SDEIER); 268591738a95SPaulo Zanoni } 268691738a95SPaulo Zanoni 2687d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2688d18ea1b5SDaniel Vetter { 2689d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2690d18ea1b5SDaniel Vetter 2691d18ea1b5SDaniel Vetter /* and GT */ 2692d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2693d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2694d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2695d18ea1b5SDaniel Vetter 2696d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2697d18ea1b5SDaniel Vetter /* and PM */ 2698d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2699d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2700d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2701d18ea1b5SDaniel Vetter } 2702d18ea1b5SDaniel Vetter } 2703d18ea1b5SDaniel Vetter 2704c0e09200SDave Airlie /* drm_dma.h hooks 2705c0e09200SDave Airlie */ 2706f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2707036a4a7dSZhenyu Wang { 2708036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2709036a4a7dSZhenyu Wang 2710036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2711bdfcdb63SDaniel Vetter 2712036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2713036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 27143143a2bfSChris Wilson POSTING_READ(DEIER); 2715036a4a7dSZhenyu Wang 2716d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2717c650156aSZhenyu Wang 271891738a95SPaulo Zanoni ibx_irq_preinstall(dev); 27197d99163dSBen Widawsky } 27207d99163dSBen Widawsky 27217e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 27227e231dbeSJesse Barnes { 27237e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 27247e231dbeSJesse Barnes int pipe; 27257e231dbeSJesse Barnes 27267e231dbeSJesse Barnes /* VLV magic */ 27277e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 27287e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 27297e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 27307e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 27317e231dbeSJesse Barnes 27327e231dbeSJesse Barnes /* and GT */ 27337e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 27347e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2735d18ea1b5SDaniel Vetter 2736d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 27377e231dbeSJesse Barnes 27387e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 27397e231dbeSJesse Barnes 27407e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 27417e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 27427e231dbeSJesse Barnes for_each_pipe(pipe) 27437e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 27447e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 27457e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 27467e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 27477e231dbeSJesse Barnes POSTING_READ(VLV_IER); 27487e231dbeSJesse Barnes } 27497e231dbeSJesse Barnes 2750abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev) 2751abd58f01SBen Widawsky { 2752abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2753abd58f01SBen Widawsky int pipe; 2754abd58f01SBen Widawsky 2755abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2756abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2757abd58f01SBen Widawsky 2758abd58f01SBen Widawsky /* IIR can theoretically queue up two events. Be paranoid */ 2759abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \ 2760abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 2761abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR(which)); \ 2762abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 2763abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2764abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR(which)); \ 2765abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2766abd58f01SBen Widawsky } while (0) 2767abd58f01SBen Widawsky 2768abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \ 2769abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 2770abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR); \ 2771abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 2772abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2773abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR); \ 2774abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2775abd58f01SBen Widawsky } while (0) 2776abd58f01SBen Widawsky 2777abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 0); 2778abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 1); 2779abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 2); 2780abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 3); 2781abd58f01SBen Widawsky 2782abd58f01SBen Widawsky for_each_pipe(pipe) { 2783abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(DE_PIPE, pipe); 2784abd58f01SBen Widawsky } 2785abd58f01SBen Widawsky 2786abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_PORT); 2787abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_MISC); 2788abd58f01SBen Widawsky GEN8_IRQ_INIT(PCU); 2789abd58f01SBen Widawsky #undef GEN8_IRQ_INIT 2790abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX 2791abd58f01SBen Widawsky 2792abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 279309f2344dSJesse Barnes 279409f2344dSJesse Barnes ibx_irq_preinstall(dev); 2795abd58f01SBen Widawsky } 2796abd58f01SBen Widawsky 279782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 279882a28bcfSDaniel Vetter { 279982a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 280082a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 280182a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2802fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 280382a28bcfSDaniel Vetter 280482a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2805fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 280682a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2807cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2808fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 280982a28bcfSDaniel Vetter } else { 2810fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 281182a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2812cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2813fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 281482a28bcfSDaniel Vetter } 281582a28bcfSDaniel Vetter 2816fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 281782a28bcfSDaniel Vetter 28187fe0b973SKeith Packard /* 28197fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 28207fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 28217fe0b973SKeith Packard * 28227fe0b973SKeith Packard * This register is the same on all known PCH chips. 28237fe0b973SKeith Packard */ 28247fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 28257fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 28267fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 28277fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 28287fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 28297fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 28307fe0b973SKeith Packard } 28317fe0b973SKeith Packard 2832d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2833d46da437SPaulo Zanoni { 2834d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 283582a28bcfSDaniel Vetter u32 mask; 2836d46da437SPaulo Zanoni 2837692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2838692a04cfSDaniel Vetter return; 2839692a04cfSDaniel Vetter 28408664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 28418664281bSPaulo Zanoni mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER | 2842de032bf4SPaulo Zanoni SDE_TRANSA_FIFO_UNDER | SDE_POISON; 28438664281bSPaulo Zanoni } else { 28448664281bSPaulo Zanoni mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT; 28458664281bSPaulo Zanoni 28468664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 28478664281bSPaulo Zanoni } 2848ab5c608bSBen Widawsky 2849d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2850d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2851d46da437SPaulo Zanoni } 2852d46da437SPaulo Zanoni 28530a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 28540a9a8c91SDaniel Vetter { 28550a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 28560a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 28570a9a8c91SDaniel Vetter 28580a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 28590a9a8c91SDaniel Vetter 28600a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 2861040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 28620a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 286335a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 286435a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 28650a9a8c91SDaniel Vetter } 28660a9a8c91SDaniel Vetter 28670a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 28680a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 28690a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 28700a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 28710a9a8c91SDaniel Vetter } else { 28720a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 28730a9a8c91SDaniel Vetter } 28740a9a8c91SDaniel Vetter 28750a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 28760a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 28770a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 28780a9a8c91SDaniel Vetter POSTING_READ(GTIER); 28790a9a8c91SDaniel Vetter 28800a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 28810a9a8c91SDaniel Vetter pm_irqs |= GEN6_PM_RPS_EVENTS; 28820a9a8c91SDaniel Vetter 28830a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 28840a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 28850a9a8c91SDaniel Vetter 2886605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 28870a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 2888605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 28890a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 28900a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 28910a9a8c91SDaniel Vetter } 28920a9a8c91SDaniel Vetter } 28930a9a8c91SDaniel Vetter 2894f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2895036a4a7dSZhenyu Wang { 28964bc9d430SDaniel Vetter unsigned long irqflags; 2897036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 28988e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 28998e76f8dcSPaulo Zanoni 29008e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 29018e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 29028e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 29038e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 29048e76f8dcSPaulo Zanoni DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB | 29058e76f8dcSPaulo Zanoni DE_ERR_INT_IVB); 29068e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 29078e76f8dcSPaulo Zanoni DE_PIPEA_VBLANK_IVB); 29088e76f8dcSPaulo Zanoni 29098e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 29108e76f8dcSPaulo Zanoni } else { 29118e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2912ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 29135b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 29145b3a856bSDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 29155b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 29165b3a856bSDaniel Vetter DE_POISON); 29178e76f8dcSPaulo Zanoni extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT; 29188e76f8dcSPaulo Zanoni } 2919036a4a7dSZhenyu Wang 29201ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2921036a4a7dSZhenyu Wang 2922036a4a7dSZhenyu Wang /* should always can generate irq */ 2923036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 29241ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 29258e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 29263143a2bfSChris Wilson POSTING_READ(DEIER); 2927036a4a7dSZhenyu Wang 29280a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 2929036a4a7dSZhenyu Wang 2930d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 29317fe0b973SKeith Packard 2932f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 29336005ce42SDaniel Vetter /* Enable PCU event interrupts 29346005ce42SDaniel Vetter * 29356005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 29364bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 29374bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 29384bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2939f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 29404bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2941f97108d1SJesse Barnes } 2942f97108d1SJesse Barnes 2943036a4a7dSZhenyu Wang return 0; 2944036a4a7dSZhenyu Wang } 2945036a4a7dSZhenyu Wang 29467e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 29477e231dbeSJesse Barnes { 29487e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 29497e231dbeSJesse Barnes u32 enable_mask; 2950*755e9019SImre Deak u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV | 2951*755e9019SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 2952b79480baSDaniel Vetter unsigned long irqflags; 29537e231dbeSJesse Barnes 29547e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 295531acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 295631acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 295731acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 29587e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 29597e231dbeSJesse Barnes 296031acc7f5SJesse Barnes /* 296131acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 296231acc7f5SJesse Barnes * toggle them based on usage. 296331acc7f5SJesse Barnes */ 296431acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 296531acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 296631acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 29677e231dbeSJesse Barnes 296820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 296920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 297020afbda2SDaniel Vetter 29717e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 29727e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 29737e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29747e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 29757e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 29767e231dbeSJesse Barnes POSTING_READ(VLV_IER); 29777e231dbeSJesse Barnes 2978b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2979b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2980b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29813b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable); 2982*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29833b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable); 2984b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 298531acc7f5SJesse Barnes 29867e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29877e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29887e231dbeSJesse Barnes 29890a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 29907e231dbeSJesse Barnes 29917e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 29927e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 29937e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 29947e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 29957e231dbeSJesse Barnes #endif 29967e231dbeSJesse Barnes 29977e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 299820afbda2SDaniel Vetter 299920afbda2SDaniel Vetter return 0; 300020afbda2SDaniel Vetter } 300120afbda2SDaniel Vetter 3002abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3003abd58f01SBen Widawsky { 3004abd58f01SBen Widawsky int i; 3005abd58f01SBen Widawsky 3006abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3007abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3008abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3009abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 3010abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3011abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 3012abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3013abd58f01SBen Widawsky 0, 3014abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3015abd58f01SBen Widawsky }; 3016abd58f01SBen Widawsky 3017abd58f01SBen Widawsky for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) { 3018abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_GT_IIR(i)); 3019abd58f01SBen Widawsky if (tmp) 3020abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 3021abd58f01SBen Widawsky i, tmp); 3022abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]); 3023abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]); 3024abd58f01SBen Widawsky } 3025abd58f01SBen Widawsky POSTING_READ(GEN8_GT_IER(0)); 3026abd58f01SBen Widawsky } 3027abd58f01SBen Widawsky 3028abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3029abd58f01SBen Widawsky { 3030abd58f01SBen Widawsky struct drm_device *dev = dev_priv->dev; 303113b3a0a7SDaniel Vetter uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE | 30320fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 303338d83c96SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN | 303430100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 303513b3a0a7SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK; 3036abd58f01SBen Widawsky int pipe; 303713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 303813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 303913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3040abd58f01SBen Widawsky 3041abd58f01SBen Widawsky for_each_pipe(pipe) { 3042abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 3043abd58f01SBen Widawsky if (tmp) 3044abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 3045abd58f01SBen Widawsky pipe, tmp); 3046abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 3047abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables); 3048abd58f01SBen Widawsky } 3049abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_ISR(0)); 3050abd58f01SBen Widawsky 30516d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A); 30526d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A); 3053abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PORT_IER); 3054abd58f01SBen Widawsky } 3055abd58f01SBen Widawsky 3056abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3057abd58f01SBen Widawsky { 3058abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3059abd58f01SBen Widawsky 3060abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3061abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3062abd58f01SBen Widawsky 3063abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3064abd58f01SBen Widawsky 3065abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3066abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3067abd58f01SBen Widawsky 3068abd58f01SBen Widawsky return 0; 3069abd58f01SBen Widawsky } 3070abd58f01SBen Widawsky 3071abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3072abd58f01SBen Widawsky { 3073abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3074abd58f01SBen Widawsky int pipe; 3075abd58f01SBen Widawsky 3076abd58f01SBen Widawsky if (!dev_priv) 3077abd58f01SBen Widawsky return; 3078abd58f01SBen Widawsky 3079abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3080abd58f01SBen Widawsky 3081abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \ 3082abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 3083abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 3084abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 3085abd58f01SBen Widawsky } while (0) 3086abd58f01SBen Widawsky 3087abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \ 3088abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 3089abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 3090abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 3091abd58f01SBen Widawsky } while (0) 3092abd58f01SBen Widawsky 3093abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 0); 3094abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 1); 3095abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 2); 3096abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 3); 3097abd58f01SBen Widawsky 3098abd58f01SBen Widawsky for_each_pipe(pipe) { 3099abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(DE_PIPE, pipe); 3100abd58f01SBen Widawsky } 3101abd58f01SBen Widawsky 3102abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_PORT); 3103abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_MISC); 3104abd58f01SBen Widawsky GEN8_IRQ_FINI(PCU); 3105abd58f01SBen Widawsky #undef GEN8_IRQ_FINI 3106abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX 3107abd58f01SBen Widawsky 3108abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 3109abd58f01SBen Widawsky } 3110abd58f01SBen Widawsky 31117e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 31127e231dbeSJesse Barnes { 31137e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 31147e231dbeSJesse Barnes int pipe; 31157e231dbeSJesse Barnes 31167e231dbeSJesse Barnes if (!dev_priv) 31177e231dbeSJesse Barnes return; 31187e231dbeSJesse Barnes 31193ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3120ac4c16c5SEgbert Eich 31217e231dbeSJesse Barnes for_each_pipe(pipe) 31227e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 31237e231dbeSJesse Barnes 31247e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 31257e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 31267e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 31277e231dbeSJesse Barnes for_each_pipe(pipe) 31287e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 31297e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 31307e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 31317e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 31327e231dbeSJesse Barnes POSTING_READ(VLV_IER); 31337e231dbeSJesse Barnes } 31347e231dbeSJesse Barnes 3135f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3136036a4a7dSZhenyu Wang { 3137036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 31384697995bSJesse Barnes 31394697995bSJesse Barnes if (!dev_priv) 31404697995bSJesse Barnes return; 31414697995bSJesse Barnes 31423ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3143ac4c16c5SEgbert Eich 3144036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 3145036a4a7dSZhenyu Wang 3146036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 3147036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 3148036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 31498664281bSPaulo Zanoni if (IS_GEN7(dev)) 31508664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 3151036a4a7dSZhenyu Wang 3152036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 3153036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 3154036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 3155192aac1fSKeith Packard 3156ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 3157ab5c608bSBen Widawsky return; 3158ab5c608bSBen Widawsky 3159192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 3160192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 3161192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 31628664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 31638664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 3164036a4a7dSZhenyu Wang } 3165036a4a7dSZhenyu Wang 3166c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3167c2798b19SChris Wilson { 3168c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3169c2798b19SChris Wilson int pipe; 3170c2798b19SChris Wilson 3171c2798b19SChris Wilson for_each_pipe(pipe) 3172c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3173c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3174c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3175c2798b19SChris Wilson POSTING_READ16(IER); 3176c2798b19SChris Wilson } 3177c2798b19SChris Wilson 3178c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3179c2798b19SChris Wilson { 3180c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3181379ef82dSDaniel Vetter unsigned long irqflags; 3182c2798b19SChris Wilson 3183c2798b19SChris Wilson I915_WRITE16(EMR, 3184c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3185c2798b19SChris Wilson 3186c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3187c2798b19SChris Wilson dev_priv->irq_mask = 3188c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3189c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3190c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3191c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3192c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3193c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3194c2798b19SChris Wilson 3195c2798b19SChris Wilson I915_WRITE16(IER, 3196c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3197c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3198c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3199c2798b19SChris Wilson I915_USER_INTERRUPT); 3200c2798b19SChris Wilson POSTING_READ16(IER); 3201c2798b19SChris Wilson 3202379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3203379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3204379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3205*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3206*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3207379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3208379ef82dSDaniel Vetter 3209c2798b19SChris Wilson return 0; 3210c2798b19SChris Wilson } 3211c2798b19SChris Wilson 321290a72f87SVille Syrjälä /* 321390a72f87SVille Syrjälä * Returns true when a page flip has completed. 321490a72f87SVille Syrjälä */ 321590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 32161f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 321790a72f87SVille Syrjälä { 321890a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 32191f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 322090a72f87SVille Syrjälä 322190a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 322290a72f87SVille Syrjälä return false; 322390a72f87SVille Syrjälä 322490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 322590a72f87SVille Syrjälä return false; 322690a72f87SVille Syrjälä 32271f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 322890a72f87SVille Syrjälä 322990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 323090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 323190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 323290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 323390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 323490a72f87SVille Syrjälä */ 323590a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 323690a72f87SVille Syrjälä return false; 323790a72f87SVille Syrjälä 323890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 323990a72f87SVille Syrjälä 324090a72f87SVille Syrjälä return true; 324190a72f87SVille Syrjälä } 324290a72f87SVille Syrjälä 3243ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3244c2798b19SChris Wilson { 3245c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3246c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3247c2798b19SChris Wilson u16 iir, new_iir; 3248c2798b19SChris Wilson u32 pipe_stats[2]; 3249c2798b19SChris Wilson unsigned long irqflags; 3250c2798b19SChris Wilson int pipe; 3251c2798b19SChris Wilson u16 flip_mask = 3252c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3253c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3254c2798b19SChris Wilson 3255c2798b19SChris Wilson iir = I915_READ16(IIR); 3256c2798b19SChris Wilson if (iir == 0) 3257c2798b19SChris Wilson return IRQ_NONE; 3258c2798b19SChris Wilson 3259c2798b19SChris Wilson while (iir & ~flip_mask) { 3260c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3261c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3262c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3263c2798b19SChris Wilson * interrupts (for non-MSI). 3264c2798b19SChris Wilson */ 3265c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3266c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3267c2798b19SChris Wilson i915_handle_error(dev, false); 3268c2798b19SChris Wilson 3269c2798b19SChris Wilson for_each_pipe(pipe) { 3270c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3271c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3272c2798b19SChris Wilson 3273c2798b19SChris Wilson /* 3274c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3275c2798b19SChris Wilson */ 32762d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3277c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3278c2798b19SChris Wilson } 3279c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3280c2798b19SChris Wilson 3281c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3282c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3283c2798b19SChris Wilson 3284d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3285c2798b19SChris Wilson 3286c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3287c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3288c2798b19SChris Wilson 32894356d586SDaniel Vetter for_each_pipe(pipe) { 32901f1c2e24SVille Syrjälä int plane = pipe; 32913a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 32921f1c2e24SVille Syrjälä plane = !plane; 32931f1c2e24SVille Syrjälä 32944356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 32951f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 32961f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3297c2798b19SChris Wilson 32984356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3299277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 33002d9d2b0bSVille Syrjälä 33012d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 33022d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3303fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 33044356d586SDaniel Vetter } 3305c2798b19SChris Wilson 3306c2798b19SChris Wilson iir = new_iir; 3307c2798b19SChris Wilson } 3308c2798b19SChris Wilson 3309c2798b19SChris Wilson return IRQ_HANDLED; 3310c2798b19SChris Wilson } 3311c2798b19SChris Wilson 3312c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3313c2798b19SChris Wilson { 3314c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3315c2798b19SChris Wilson int pipe; 3316c2798b19SChris Wilson 3317c2798b19SChris Wilson for_each_pipe(pipe) { 3318c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3319c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3320c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3321c2798b19SChris Wilson } 3322c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3323c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3324c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3325c2798b19SChris Wilson } 3326c2798b19SChris Wilson 3327a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3328a266c7d5SChris Wilson { 3329a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3330a266c7d5SChris Wilson int pipe; 3331a266c7d5SChris Wilson 3332a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3333a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3334a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3335a266c7d5SChris Wilson } 3336a266c7d5SChris Wilson 333700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3338a266c7d5SChris Wilson for_each_pipe(pipe) 3339a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3340a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3341a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3342a266c7d5SChris Wilson POSTING_READ(IER); 3343a266c7d5SChris Wilson } 3344a266c7d5SChris Wilson 3345a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3346a266c7d5SChris Wilson { 3347a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 334838bde180SChris Wilson u32 enable_mask; 3349379ef82dSDaniel Vetter unsigned long irqflags; 3350a266c7d5SChris Wilson 335138bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 335238bde180SChris Wilson 335338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 335438bde180SChris Wilson dev_priv->irq_mask = 335538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 335638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 335738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 335838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 335938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 336038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 336138bde180SChris Wilson 336238bde180SChris Wilson enable_mask = 336338bde180SChris Wilson I915_ASLE_INTERRUPT | 336438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 336538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 336638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 336738bde180SChris Wilson I915_USER_INTERRUPT; 336838bde180SChris Wilson 3369a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 337020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 337120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 337220afbda2SDaniel Vetter 3373a266c7d5SChris Wilson /* Enable in IER... */ 3374a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3375a266c7d5SChris Wilson /* and unmask in IMR */ 3376a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3377a266c7d5SChris Wilson } 3378a266c7d5SChris Wilson 3379a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3380a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3381a266c7d5SChris Wilson POSTING_READ(IER); 3382a266c7d5SChris Wilson 3383f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 338420afbda2SDaniel Vetter 3385379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3386379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3387379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3388*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3389*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3390379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3391379ef82dSDaniel Vetter 339220afbda2SDaniel Vetter return 0; 339320afbda2SDaniel Vetter } 339420afbda2SDaniel Vetter 339590a72f87SVille Syrjälä /* 339690a72f87SVille Syrjälä * Returns true when a page flip has completed. 339790a72f87SVille Syrjälä */ 339890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 339990a72f87SVille Syrjälä int plane, int pipe, u32 iir) 340090a72f87SVille Syrjälä { 340190a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 340290a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 340390a72f87SVille Syrjälä 340490a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 340590a72f87SVille Syrjälä return false; 340690a72f87SVille Syrjälä 340790a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 340890a72f87SVille Syrjälä return false; 340990a72f87SVille Syrjälä 341090a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 341190a72f87SVille Syrjälä 341290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 341390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 341490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 341590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 341690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 341790a72f87SVille Syrjälä */ 341890a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 341990a72f87SVille Syrjälä return false; 342090a72f87SVille Syrjälä 342190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 342290a72f87SVille Syrjälä 342390a72f87SVille Syrjälä return true; 342490a72f87SVille Syrjälä } 342590a72f87SVille Syrjälä 3426ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3427a266c7d5SChris Wilson { 3428a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3429a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 34308291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3431a266c7d5SChris Wilson unsigned long irqflags; 343238bde180SChris Wilson u32 flip_mask = 343338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 343438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 343538bde180SChris Wilson int pipe, ret = IRQ_NONE; 3436a266c7d5SChris Wilson 3437a266c7d5SChris Wilson iir = I915_READ(IIR); 343838bde180SChris Wilson do { 343938bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 34408291ee90SChris Wilson bool blc_event = false; 3441a266c7d5SChris Wilson 3442a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3443a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3444a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3445a266c7d5SChris Wilson * interrupts (for non-MSI). 3446a266c7d5SChris Wilson */ 3447a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3448a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3449a266c7d5SChris Wilson i915_handle_error(dev, false); 3450a266c7d5SChris Wilson 3451a266c7d5SChris Wilson for_each_pipe(pipe) { 3452a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3453a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3454a266c7d5SChris Wilson 345538bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3456a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3457a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 345838bde180SChris Wilson irq_received = true; 3459a266c7d5SChris Wilson } 3460a266c7d5SChris Wilson } 3461a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3462a266c7d5SChris Wilson 3463a266c7d5SChris Wilson if (!irq_received) 3464a266c7d5SChris Wilson break; 3465a266c7d5SChris Wilson 3466a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3467a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 3468a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3469a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3470b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 3471a266c7d5SChris Wilson 347210a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 347391d131d2SDaniel Vetter 3474a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 347538bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 3476a266c7d5SChris Wilson } 3477a266c7d5SChris Wilson 347838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3479a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3480a266c7d5SChris Wilson 3481a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3482a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3483a266c7d5SChris Wilson 3484a266c7d5SChris Wilson for_each_pipe(pipe) { 348538bde180SChris Wilson int plane = pipe; 34863a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 348738bde180SChris Wilson plane = !plane; 34885e2032d4SVille Syrjälä 348990a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 349090a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 349190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3492a266c7d5SChris Wilson 3493a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3494a266c7d5SChris Wilson blc_event = true; 34954356d586SDaniel Vetter 34964356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3497277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 34982d9d2b0bSVille Syrjälä 34992d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 35002d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3501fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 3502a266c7d5SChris Wilson } 3503a266c7d5SChris Wilson 3504a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3505a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3506a266c7d5SChris Wilson 3507a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3508a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3509a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3510a266c7d5SChris Wilson * we would never get another interrupt. 3511a266c7d5SChris Wilson * 3512a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3513a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3514a266c7d5SChris Wilson * another one. 3515a266c7d5SChris Wilson * 3516a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3517a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3518a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3519a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3520a266c7d5SChris Wilson * stray interrupts. 3521a266c7d5SChris Wilson */ 352238bde180SChris Wilson ret = IRQ_HANDLED; 3523a266c7d5SChris Wilson iir = new_iir; 352438bde180SChris Wilson } while (iir & ~flip_mask); 3525a266c7d5SChris Wilson 3526d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 35278291ee90SChris Wilson 3528a266c7d5SChris Wilson return ret; 3529a266c7d5SChris Wilson } 3530a266c7d5SChris Wilson 3531a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3532a266c7d5SChris Wilson { 3533a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3534a266c7d5SChris Wilson int pipe; 3535a266c7d5SChris Wilson 35363ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3537ac4c16c5SEgbert Eich 3538a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3539a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3540a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3541a266c7d5SChris Wilson } 3542a266c7d5SChris Wilson 354300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 354455b39755SChris Wilson for_each_pipe(pipe) { 354555b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3546a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 354755b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 354855b39755SChris Wilson } 3549a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3550a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3551a266c7d5SChris Wilson 3552a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3553a266c7d5SChris Wilson } 3554a266c7d5SChris Wilson 3555a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3556a266c7d5SChris Wilson { 3557a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3558a266c7d5SChris Wilson int pipe; 3559a266c7d5SChris Wilson 3560a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3561a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3562a266c7d5SChris Wilson 3563a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3564a266c7d5SChris Wilson for_each_pipe(pipe) 3565a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3566a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3567a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3568a266c7d5SChris Wilson POSTING_READ(IER); 3569a266c7d5SChris Wilson } 3570a266c7d5SChris Wilson 3571a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3572a266c7d5SChris Wilson { 3573a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3574bbba0a97SChris Wilson u32 enable_mask; 3575a266c7d5SChris Wilson u32 error_mask; 3576b79480baSDaniel Vetter unsigned long irqflags; 3577a266c7d5SChris Wilson 3578a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3579bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3580adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3581bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3582bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3583bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3584bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3585bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3586bbba0a97SChris Wilson 3587bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 358821ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 358921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3590bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3591bbba0a97SChris Wilson 3592bbba0a97SChris Wilson if (IS_G4X(dev)) 3593bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3594a266c7d5SChris Wilson 3595b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3596b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3597b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3598*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3599*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3600*755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3601b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3602a266c7d5SChris Wilson 3603a266c7d5SChris Wilson /* 3604a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3605a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3606a266c7d5SChris Wilson */ 3607a266c7d5SChris Wilson if (IS_G4X(dev)) { 3608a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3609a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3610a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3611a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3612a266c7d5SChris Wilson } else { 3613a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3614a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3615a266c7d5SChris Wilson } 3616a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3617a266c7d5SChris Wilson 3618a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3619a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3620a266c7d5SChris Wilson POSTING_READ(IER); 3621a266c7d5SChris Wilson 362220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 362320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 362420afbda2SDaniel Vetter 3625f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 362620afbda2SDaniel Vetter 362720afbda2SDaniel Vetter return 0; 362820afbda2SDaniel Vetter } 362920afbda2SDaniel Vetter 3630bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 363120afbda2SDaniel Vetter { 363220afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3633e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3634cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 363520afbda2SDaniel Vetter u32 hotplug_en; 363620afbda2SDaniel Vetter 3637b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3638b5ea2d56SDaniel Vetter 3639bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3640bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3641bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3642adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3643e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3644cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3645cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3646cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3647a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3648a266c7d5SChris Wilson to generate a spurious hotplug event about three 3649a266c7d5SChris Wilson seconds later. So just do it once. 3650a266c7d5SChris Wilson */ 3651a266c7d5SChris Wilson if (IS_G4X(dev)) 3652a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 365385fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3654a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3655a266c7d5SChris Wilson 3656a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3657a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3658a266c7d5SChris Wilson } 3659bac56d5bSEgbert Eich } 3660a266c7d5SChris Wilson 3661ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3662a266c7d5SChris Wilson { 3663a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3664a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3665a266c7d5SChris Wilson u32 iir, new_iir; 3666a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3667a266c7d5SChris Wilson unsigned long irqflags; 3668a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 366921ad8330SVille Syrjälä u32 flip_mask = 367021ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 367121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3672a266c7d5SChris Wilson 3673a266c7d5SChris Wilson iir = I915_READ(IIR); 3674a266c7d5SChris Wilson 3675a266c7d5SChris Wilson for (;;) { 3676501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 36772c8ba29fSChris Wilson bool blc_event = false; 36782c8ba29fSChris Wilson 3679a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3680a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3681a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3682a266c7d5SChris Wilson * interrupts (for non-MSI). 3683a266c7d5SChris Wilson */ 3684a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3685a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3686a266c7d5SChris Wilson i915_handle_error(dev, false); 3687a266c7d5SChris Wilson 3688a266c7d5SChris Wilson for_each_pipe(pipe) { 3689a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3690a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3691a266c7d5SChris Wilson 3692a266c7d5SChris Wilson /* 3693a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3694a266c7d5SChris Wilson */ 3695a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3696a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3697501e01d7SVille Syrjälä irq_received = true; 3698a266c7d5SChris Wilson } 3699a266c7d5SChris Wilson } 3700a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3701a266c7d5SChris Wilson 3702a266c7d5SChris Wilson if (!irq_received) 3703a266c7d5SChris Wilson break; 3704a266c7d5SChris Wilson 3705a266c7d5SChris Wilson ret = IRQ_HANDLED; 3706a266c7d5SChris Wilson 3707a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3708adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3709a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3710b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3711b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 37124f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 3713a266c7d5SChris Wilson 371410a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 3715704cfb87SDaniel Vetter IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915); 371691d131d2SDaniel Vetter 37174aeebd74SDaniel Vetter if (IS_G4X(dev) && 37184aeebd74SDaniel Vetter (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)) 37194aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 37204aeebd74SDaniel Vetter 3721a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3722a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3723a266c7d5SChris Wilson } 3724a266c7d5SChris Wilson 372521ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3726a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3727a266c7d5SChris Wilson 3728a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3729a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3730a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3731a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3732a266c7d5SChris Wilson 3733a266c7d5SChris Wilson for_each_pipe(pipe) { 37342c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 373590a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 373690a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3737a266c7d5SChris Wilson 3738a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3739a266c7d5SChris Wilson blc_event = true; 37404356d586SDaniel Vetter 37414356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3742277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3743a266c7d5SChris Wilson 37442d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 37452d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3746fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 37472d9d2b0bSVille Syrjälä } 3748a266c7d5SChris Wilson 3749a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3750a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3751a266c7d5SChris Wilson 3752515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3753515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3754515ac2bbSDaniel Vetter 3755a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3756a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3757a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3758a266c7d5SChris Wilson * we would never get another interrupt. 3759a266c7d5SChris Wilson * 3760a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3761a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3762a266c7d5SChris Wilson * another one. 3763a266c7d5SChris Wilson * 3764a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3765a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3766a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3767a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3768a266c7d5SChris Wilson * stray interrupts. 3769a266c7d5SChris Wilson */ 3770a266c7d5SChris Wilson iir = new_iir; 3771a266c7d5SChris Wilson } 3772a266c7d5SChris Wilson 3773d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 37742c8ba29fSChris Wilson 3775a266c7d5SChris Wilson return ret; 3776a266c7d5SChris Wilson } 3777a266c7d5SChris Wilson 3778a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3779a266c7d5SChris Wilson { 3780a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3781a266c7d5SChris Wilson int pipe; 3782a266c7d5SChris Wilson 3783a266c7d5SChris Wilson if (!dev_priv) 3784a266c7d5SChris Wilson return; 3785a266c7d5SChris Wilson 37863ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3787ac4c16c5SEgbert Eich 3788a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3789a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3790a266c7d5SChris Wilson 3791a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3792a266c7d5SChris Wilson for_each_pipe(pipe) 3793a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3794a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3795a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3796a266c7d5SChris Wilson 3797a266c7d5SChris Wilson for_each_pipe(pipe) 3798a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3799a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3800a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3801a266c7d5SChris Wilson } 3802a266c7d5SChris Wilson 38033ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data) 3804ac4c16c5SEgbert Eich { 3805ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3806ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3807ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3808ac4c16c5SEgbert Eich unsigned long irqflags; 3809ac4c16c5SEgbert Eich int i; 3810ac4c16c5SEgbert Eich 3811ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3812ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3813ac4c16c5SEgbert Eich struct drm_connector *connector; 3814ac4c16c5SEgbert Eich 3815ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3816ac4c16c5SEgbert Eich continue; 3817ac4c16c5SEgbert Eich 3818ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3819ac4c16c5SEgbert Eich 3820ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3821ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3822ac4c16c5SEgbert Eich 3823ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3824ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3825ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3826ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3827ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3828ac4c16c5SEgbert Eich if (!connector->polled) 3829ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3830ac4c16c5SEgbert Eich } 3831ac4c16c5SEgbert Eich } 3832ac4c16c5SEgbert Eich } 3833ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3834ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3835ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3836ac4c16c5SEgbert Eich } 3837ac4c16c5SEgbert Eich 3838f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3839f71d4af4SJesse Barnes { 38408b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 38418b2e326dSChris Wilson 38428b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 384399584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3844c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3845a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 38468b2e326dSChris Wilson 384799584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 384899584db3SDaniel Vetter i915_hangcheck_elapsed, 384961bac78eSDaniel Vetter (unsigned long) dev); 38503ca1ccedSVille Syrjälä setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable, 3851ac4c16c5SEgbert Eich (unsigned long) dev_priv); 385261bac78eSDaniel Vetter 385397a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 38549ee32feaSDaniel Vetter 38554cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 38564cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 38574cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 38584cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3859f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3860f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3861391f75e2SVille Syrjälä } else { 3862391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 3863391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 3864f71d4af4SJesse Barnes } 3865f71d4af4SJesse Barnes 3866c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 3867f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3868f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3869c2baf4b7SVille Syrjälä } 3870f71d4af4SJesse Barnes 38717e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 38727e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 38737e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 38747e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 38757e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 38767e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 38777e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3878fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3879abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 3880abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 3881abd58f01SBen Widawsky dev->driver->irq_preinstall = gen8_irq_preinstall; 3882abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 3883abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 3884abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 3885abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 3886abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3887f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3888f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3889f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3890f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3891f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3892f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3893f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 389482a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3895f71d4af4SJesse Barnes } else { 3896c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3897c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3898c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3899c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3900c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3901a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3902a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3903a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3904a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3905a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 390620afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3907c2798b19SChris Wilson } else { 3908a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3909a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3910a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3911a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3912bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3913c2798b19SChris Wilson } 3914f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3915f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3916f71d4af4SJesse Barnes } 3917f71d4af4SJesse Barnes } 391820afbda2SDaniel Vetter 391920afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 392020afbda2SDaniel Vetter { 392120afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3922821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3923821450c6SEgbert Eich struct drm_connector *connector; 3924b5ea2d56SDaniel Vetter unsigned long irqflags; 3925821450c6SEgbert Eich int i; 392620afbda2SDaniel Vetter 3927821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3928821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3929821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3930821450c6SEgbert Eich } 3931821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3932821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3933821450c6SEgbert Eich connector->polled = intel_connector->polled; 3934821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3935821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3936821450c6SEgbert Eich } 3937b5ea2d56SDaniel Vetter 3938b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3939b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3940b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 394120afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 394220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3943b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 394420afbda2SDaniel Vetter } 3945c67a470bSPaulo Zanoni 3946c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */ 3947c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev) 3948c67a470bSPaulo Zanoni { 3949c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3950c67a470bSPaulo Zanoni unsigned long irqflags; 3951c67a470bSPaulo Zanoni 3952c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3953c67a470bSPaulo Zanoni 3954c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr = I915_READ(DEIMR); 3955c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR); 3956c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR); 3957c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtier = I915_READ(GTIER); 3958c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR); 3959c67a470bSPaulo Zanoni 39601f2d4531SPaulo Zanoni ironlake_disable_display_irq(dev_priv, 0xffffffff); 39611f2d4531SPaulo Zanoni ibx_disable_display_interrupt(dev_priv, 0xffffffff); 3962c67a470bSPaulo Zanoni ilk_disable_gt_irq(dev_priv, 0xffffffff); 3963c67a470bSPaulo Zanoni snb_disable_pm_irq(dev_priv, 0xffffffff); 3964c67a470bSPaulo Zanoni 3965c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = true; 3966c67a470bSPaulo Zanoni 3967c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3968c67a470bSPaulo Zanoni } 3969c67a470bSPaulo Zanoni 3970c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */ 3971c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev) 3972c67a470bSPaulo Zanoni { 3973c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3974c67a470bSPaulo Zanoni unsigned long irqflags; 39751f2d4531SPaulo Zanoni uint32_t val; 3976c67a470bSPaulo Zanoni 3977c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3978c67a470bSPaulo Zanoni 3979c67a470bSPaulo Zanoni val = I915_READ(DEIMR); 39801f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val); 3981c67a470bSPaulo Zanoni 39821f2d4531SPaulo Zanoni val = I915_READ(SDEIMR); 39831f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val); 3984c67a470bSPaulo Zanoni 3985c67a470bSPaulo Zanoni val = I915_READ(GTIMR); 39861f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val); 3987c67a470bSPaulo Zanoni 3988c67a470bSPaulo Zanoni val = I915_READ(GEN6_PMIMR); 39891f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val); 3990c67a470bSPaulo Zanoni 3991c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = false; 3992c67a470bSPaulo Zanoni 3993c67a470bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr); 39941f2d4531SPaulo Zanoni ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr); 3995c67a470bSPaulo Zanoni ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr); 3996c67a470bSPaulo Zanoni snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr); 3997c67a470bSPaulo Zanoni I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier); 3998c67a470bSPaulo Zanoni 3999c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4000c67a470bSPaulo Zanoni } 4001