xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 750e76b4f9f63c95bf4c283ccf8e2af0e258d3bb)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/cpuidle.h>
3355367a27SJani Nikula #include <linux/slab.h>
3455367a27SJani Nikula #include <linux/sysrq.h>
3555367a27SJani Nikula 
36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3755367a27SJani Nikula #include <drm/drm_irq.h>
38760285e7SDavid Howells #include <drm/i915_drm.h>
3955367a27SJani Nikula 
40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
41df0566a6SJani Nikula #include "display/intel_hotplug.h"
42df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
43df0566a6SJani Nikula #include "display/intel_psr.h"
44df0566a6SJani Nikula 
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
462239e6dfSDaniele Ceraolo Spurio 
47c0e09200SDave Airlie #include "i915_drv.h"
48440e2b3dSJani Nikula #include "i915_irq.h"
491c5d22f7SChris Wilson #include "i915_trace.h"
5079e53945SJesse Barnes #include "intel_drv.h"
51d13616dbSJani Nikula #include "intel_pm.h"
52c0e09200SDave Airlie 
53fca52a55SDaniel Vetter /**
54fca52a55SDaniel Vetter  * DOC: interrupt handling
55fca52a55SDaniel Vetter  *
56fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
57fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
58fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
59fca52a55SDaniel Vetter  */
60fca52a55SDaniel Vetter 
6148ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
6248ef15d3SJosé Roberto de Souza 
63e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
64e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
65e4ce95aaSVille Syrjälä };
66e4ce95aaSVille Syrjälä 
6723bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
6823bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
6923bb4cb5SVille Syrjälä };
7023bb4cb5SVille Syrjälä 
713a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
723a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
733a3b3c7dSVille Syrjälä };
743a3b3c7dSVille Syrjälä 
757c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
76e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
77e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
837c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
84e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8573c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
9126951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
9274c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
9326951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
9426951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9526951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
9626951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
9726951cafSXiong Zhang };
9826951cafSXiong Zhang 
997c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
100e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
101e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
102e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
103e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
104e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
105e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
106e5868a31SEgbert Eich };
107e5868a31SEgbert Eich 
1087c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
109e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
110e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
111e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
112e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
113e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
114e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
115e5868a31SEgbert Eich };
116e5868a31SEgbert Eich 
1174bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
118e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
119e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
120e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
121e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
122e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
123e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
124e5868a31SEgbert Eich };
125e5868a31SEgbert Eich 
126e0a20ad7SShashank Sharma /* BXT hpd list */
127e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1287f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
129e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
130e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
131e0a20ad7SShashank Sharma };
132e0a20ad7SShashank Sharma 
133b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
134b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
135b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
136b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
137b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
138121e758eSDhinakaran Pandiyan };
139121e758eSDhinakaran Pandiyan 
14048ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = {
14148ef15d3SJosé Roberto de Souza 	[HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
14248ef15d3SJosé Roberto de Souza 	[HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
14348ef15d3SJosé Roberto de Souza 	[HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
14448ef15d3SJosé Roberto de Souza 	[HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
14548ef15d3SJosé Roberto de Souza 	[HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
14648ef15d3SJosé Roberto de Souza 	[HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG
14748ef15d3SJosé Roberto de Souza };
14848ef15d3SJosé Roberto de Souza 
14931604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
15031604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
15131604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
15231604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
15331604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
15431604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
15531604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
15631604222SAnusha Srivatsa };
15731604222SAnusha Srivatsa 
158c6f7acb8SMatt Roper static const u32 hpd_mcc[HPD_NUM_PINS] = {
159c6f7acb8SMatt Roper 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
160c6f7acb8SMatt Roper 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
161c6f7acb8SMatt Roper 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP
162c6f7acb8SMatt Roper };
163c6f7acb8SMatt Roper 
16452dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = {
16552dfdba0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
16652dfdba0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
16752dfdba0SLucas De Marchi 	[HPD_PORT_C] = SDE_DDIC_HOTPLUG_TGP,
16852dfdba0SLucas De Marchi 	[HPD_PORT_D] = SDE_TC1_HOTPLUG_ICP,
16952dfdba0SLucas De Marchi 	[HPD_PORT_E] = SDE_TC2_HOTPLUG_ICP,
17052dfdba0SLucas De Marchi 	[HPD_PORT_F] = SDE_TC3_HOTPLUG_ICP,
17152dfdba0SLucas De Marchi 	[HPD_PORT_G] = SDE_TC4_HOTPLUG_ICP,
17252dfdba0SLucas De Marchi 	[HPD_PORT_H] = SDE_TC5_HOTPLUG_TGP,
17352dfdba0SLucas De Marchi 	[HPD_PORT_I] = SDE_TC6_HOTPLUG_TGP,
17452dfdba0SLucas De Marchi };
17552dfdba0SLucas De Marchi 
17665f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
17768eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
17868eb49b1SPaulo Zanoni {
17965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
18065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
18168eb49b1SPaulo Zanoni 
18265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
18368eb49b1SPaulo Zanoni 
1845c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
18565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
18665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
18765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
18865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
18968eb49b1SPaulo Zanoni }
1905c502442SPaulo Zanoni 
19165f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore)
19268eb49b1SPaulo Zanoni {
19365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
19465f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
195a9d356a6SPaulo Zanoni 
19665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
19768eb49b1SPaulo Zanoni 
19868eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
19965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
20065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
20165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
20265f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
20368eb49b1SPaulo Zanoni }
20468eb49b1SPaulo Zanoni 
205b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \
20668eb49b1SPaulo Zanoni ({ \
20768eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
208b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \
20968eb49b1SPaulo Zanoni 		       GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
21068eb49b1SPaulo Zanoni })
21168eb49b1SPaulo Zanoni 
212b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \
213b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER)
21468eb49b1SPaulo Zanoni 
215b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \
216b16b2a2fSPaulo Zanoni 	gen2_irq_reset(uncore)
217e9e9848aSVille Syrjälä 
218337ba017SPaulo Zanoni /*
219337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
220337ba017SPaulo Zanoni  */
22165f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
222b51a2842SVille Syrjälä {
22365f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
224b51a2842SVille Syrjälä 
225b51a2842SVille Syrjälä 	if (val == 0)
226b51a2842SVille Syrjälä 		return;
227b51a2842SVille Syrjälä 
228b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
229f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
23065f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
23165f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
23265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
23365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
234b51a2842SVille Syrjälä }
235337ba017SPaulo Zanoni 
23665f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
237e9e9848aSVille Syrjälä {
23865f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
239e9e9848aSVille Syrjälä 
240e9e9848aSVille Syrjälä 	if (val == 0)
241e9e9848aSVille Syrjälä 		return;
242e9e9848aSVille Syrjälä 
243e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
2449d9523d8SPaulo Zanoni 	     i915_mmio_reg_offset(GEN2_IIR), val);
24565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
24665f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
24765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
24865f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
249e9e9848aSVille Syrjälä }
250e9e9848aSVille Syrjälä 
25165f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore,
25268eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
25368eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
25468eb49b1SPaulo Zanoni 			  i915_reg_t iir)
25568eb49b1SPaulo Zanoni {
25665f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
25735079899SPaulo Zanoni 
25865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
25965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
26065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
26168eb49b1SPaulo Zanoni }
26235079899SPaulo Zanoni 
26365f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore,
2642918c3caSPaulo Zanoni 			  u32 imr_val, u32 ier_val)
26568eb49b1SPaulo Zanoni {
26665f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
26768eb49b1SPaulo Zanoni 
26865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
26965f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
27065f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
27168eb49b1SPaulo Zanoni }
27268eb49b1SPaulo Zanoni 
273b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \
27468eb49b1SPaulo Zanoni ({ \
27568eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
276b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
27768eb49b1SPaulo Zanoni 		      GEN8_##type##_IMR(which_), imr_val, \
27868eb49b1SPaulo Zanoni 		      GEN8_##type##_IER(which_), ier_val, \
27968eb49b1SPaulo Zanoni 		      GEN8_##type##_IIR(which_)); \
28068eb49b1SPaulo Zanoni })
28168eb49b1SPaulo Zanoni 
282b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \
283b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
28468eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
28568eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
28668eb49b1SPaulo Zanoni 		      type##IIR)
28768eb49b1SPaulo Zanoni 
288b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \
289b16b2a2fSPaulo Zanoni 	gen2_irq_init((uncore), imr_val, ier_val)
290e9e9848aSVille Syrjälä 
291c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
292633023a4SDaniele Ceraolo Spurio static void guc_irq_handler(struct intel_guc *guc, u16 guc_iir);
293c9a9a268SImre Deak 
2940706f17cSEgbert Eich /* For display hotplug interrupt */
2950706f17cSEgbert Eich static inline void
2960706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
297a9c287c9SJani Nikula 				     u32 mask,
298a9c287c9SJani Nikula 				     u32 bits)
2990706f17cSEgbert Eich {
300a9c287c9SJani Nikula 	u32 val;
3010706f17cSEgbert Eich 
30267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3030706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
3040706f17cSEgbert Eich 
3050706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
3060706f17cSEgbert Eich 	val &= ~mask;
3070706f17cSEgbert Eich 	val |= bits;
3080706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
3090706f17cSEgbert Eich }
3100706f17cSEgbert Eich 
3110706f17cSEgbert Eich /**
3120706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3130706f17cSEgbert Eich  * @dev_priv: driver private
3140706f17cSEgbert Eich  * @mask: bits to update
3150706f17cSEgbert Eich  * @bits: bits to enable
3160706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3170706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3180706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3190706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3200706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3210706f17cSEgbert Eich  * version is also available.
3220706f17cSEgbert Eich  */
3230706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
324a9c287c9SJani Nikula 				   u32 mask,
325a9c287c9SJani Nikula 				   u32 bits)
3260706f17cSEgbert Eich {
3270706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3280706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3290706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3300706f17cSEgbert Eich }
3310706f17cSEgbert Eich 
33296606f3bSOscar Mateo static u32
3339b77011eSTvrtko Ursulin gen11_gt_engine_identity(struct intel_gt *gt,
33496606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
33596606f3bSOscar Mateo 
3369b77011eSTvrtko Ursulin static bool gen11_reset_one_iir(struct intel_gt *gt,
33796606f3bSOscar Mateo 				const unsigned int bank,
33896606f3bSOscar Mateo 				const unsigned int bit)
33996606f3bSOscar Mateo {
3409b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
34196606f3bSOscar Mateo 	u32 dw;
34296606f3bSOscar Mateo 
3439b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
34496606f3bSOscar Mateo 
34596606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
34696606f3bSOscar Mateo 	if (dw & BIT(bit)) {
34796606f3bSOscar Mateo 		/*
34896606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
34996606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
35096606f3bSOscar Mateo 		 */
3519b77011eSTvrtko Ursulin 		gen11_gt_engine_identity(gt, bank, bit);
35296606f3bSOscar Mateo 
35396606f3bSOscar Mateo 		/*
35496606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
35596606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
35696606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
35796606f3bSOscar Mateo 		 * everybody.
35896606f3bSOscar Mateo 		 */
35996606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
36096606f3bSOscar Mateo 
36196606f3bSOscar Mateo 		return true;
36296606f3bSOscar Mateo 	}
36396606f3bSOscar Mateo 
36496606f3bSOscar Mateo 	return false;
36596606f3bSOscar Mateo }
36696606f3bSOscar Mateo 
367d9dc34f1SVille Syrjälä /**
368d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
369d9dc34f1SVille Syrjälä  * @dev_priv: driver private
370d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
371d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
372d9dc34f1SVille Syrjälä  */
373fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
374a9c287c9SJani Nikula 			    u32 interrupt_mask,
375a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
376036a4a7dSZhenyu Wang {
377a9c287c9SJani Nikula 	u32 new_val;
378d9dc34f1SVille Syrjälä 
37967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3804bc9d430SDaniel Vetter 
381d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
382d9dc34f1SVille Syrjälä 
3839df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
384c67a470bSPaulo Zanoni 		return;
385c67a470bSPaulo Zanoni 
386d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
387d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
388d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
389d9dc34f1SVille Syrjälä 
390d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
391d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3921ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3933143a2bfSChris Wilson 		POSTING_READ(DEIMR);
394036a4a7dSZhenyu Wang 	}
395036a4a7dSZhenyu Wang }
396036a4a7dSZhenyu Wang 
39743eaea13SPaulo Zanoni /**
39843eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
39943eaea13SPaulo Zanoni  * @dev_priv: driver private
40043eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
40143eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
40243eaea13SPaulo Zanoni  */
40343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
404a9c287c9SJani Nikula 			      u32 interrupt_mask,
405a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
40643eaea13SPaulo Zanoni {
40767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
40843eaea13SPaulo Zanoni 
40915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
41015a17aaeSDaniel Vetter 
4119df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
412c67a470bSPaulo Zanoni 		return;
413c67a470bSPaulo Zanoni 
41443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
41543eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
41643eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
41743eaea13SPaulo Zanoni }
41843eaea13SPaulo Zanoni 
419a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
42043eaea13SPaulo Zanoni {
42143eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
422e33a4be8STvrtko Ursulin 	intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR);
42343eaea13SPaulo Zanoni }
42443eaea13SPaulo Zanoni 
425a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
42643eaea13SPaulo Zanoni {
42743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
42843eaea13SPaulo Zanoni }
42943eaea13SPaulo Zanoni 
430f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
431b900b949SImre Deak {
432d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
433d02b98b8SOscar Mateo 
434bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
435b900b949SImre Deak }
436b900b949SImre Deak 
43758820574STvrtko Ursulin static void write_pm_imr(struct intel_gt *gt)
438a72fbc3aSImre Deak {
43958820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
44058820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
44158820574STvrtko Ursulin 	u32 mask = gt->pm_imr;
442917dc6b5SMika Kuoppala 	i915_reg_t reg;
443917dc6b5SMika Kuoppala 
44458820574STvrtko Ursulin 	if (INTEL_GEN(i915) >= 11) {
445917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
446917dc6b5SMika Kuoppala 		/* pm is in upper half */
447917dc6b5SMika Kuoppala 		mask = mask << 16;
44858820574STvrtko Ursulin 	} else if (INTEL_GEN(i915) >= 8) {
449917dc6b5SMika Kuoppala 		reg = GEN8_GT_IMR(2);
450917dc6b5SMika Kuoppala 	} else {
451917dc6b5SMika Kuoppala 		reg = GEN6_PMIMR;
452a72fbc3aSImre Deak 	}
453a72fbc3aSImre Deak 
45458820574STvrtko Ursulin 	intel_uncore_write(uncore, reg, mask);
45558820574STvrtko Ursulin 	intel_uncore_posting_read(uncore, reg);
456917dc6b5SMika Kuoppala }
457917dc6b5SMika Kuoppala 
45858820574STvrtko Ursulin static void write_pm_ier(struct intel_gt *gt)
459b900b949SImre Deak {
46058820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
46158820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
46258820574STvrtko Ursulin 	u32 mask = gt->pm_ier;
463917dc6b5SMika Kuoppala 	i915_reg_t reg;
464917dc6b5SMika Kuoppala 
46558820574STvrtko Ursulin 	if (INTEL_GEN(i915) >= 11) {
466917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
467917dc6b5SMika Kuoppala 		/* pm is in upper half */
468917dc6b5SMika Kuoppala 		mask = mask << 16;
46958820574STvrtko Ursulin 	} else if (INTEL_GEN(i915) >= 8) {
470917dc6b5SMika Kuoppala 		reg = GEN8_GT_IER(2);
471917dc6b5SMika Kuoppala 	} else {
472917dc6b5SMika Kuoppala 		reg = GEN6_PMIER;
473917dc6b5SMika Kuoppala 	}
474917dc6b5SMika Kuoppala 
47558820574STvrtko Ursulin 	intel_uncore_write(uncore, reg, mask);
476b900b949SImre Deak }
477b900b949SImre Deak 
478edbfdb45SPaulo Zanoni /**
479edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
48058820574STvrtko Ursulin  * @gt: gt for the interrupts
481edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
482edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
483edbfdb45SPaulo Zanoni  */
48458820574STvrtko Ursulin static void snb_update_pm_irq(struct intel_gt *gt,
485a9c287c9SJani Nikula 			      u32 interrupt_mask,
486a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
487edbfdb45SPaulo Zanoni {
488a9c287c9SJani Nikula 	u32 new_val;
489edbfdb45SPaulo Zanoni 
49015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
49115a17aaeSDaniel Vetter 
49258820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
493edbfdb45SPaulo Zanoni 
49458820574STvrtko Ursulin 	new_val = gt->pm_imr;
495f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
496f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
497f52ecbcfSPaulo Zanoni 
49858820574STvrtko Ursulin 	if (new_val != gt->pm_imr) {
49958820574STvrtko Ursulin 		gt->pm_imr = new_val;
50058820574STvrtko Ursulin 		write_pm_imr(gt);
501edbfdb45SPaulo Zanoni 	}
502f52ecbcfSPaulo Zanoni }
503edbfdb45SPaulo Zanoni 
50458820574STvrtko Ursulin void gen6_unmask_pm_irq(struct intel_gt *gt, u32 mask)
505edbfdb45SPaulo Zanoni {
50658820574STvrtko Ursulin 	if (WARN_ON(!intel_irqs_enabled(gt->i915)))
5079939fba2SImre Deak 		return;
5089939fba2SImre Deak 
50958820574STvrtko Ursulin 	snb_update_pm_irq(gt, mask, mask);
510edbfdb45SPaulo Zanoni }
511edbfdb45SPaulo Zanoni 
51258820574STvrtko Ursulin static void __gen6_mask_pm_irq(struct intel_gt *gt, u32 mask)
5139939fba2SImre Deak {
51458820574STvrtko Ursulin 	snb_update_pm_irq(gt, mask, 0);
5159939fba2SImre Deak }
5169939fba2SImre Deak 
51758820574STvrtko Ursulin void gen6_mask_pm_irq(struct intel_gt *gt, u32 mask)
518edbfdb45SPaulo Zanoni {
51958820574STvrtko Ursulin 	if (WARN_ON(!intel_irqs_enabled(gt->i915)))
5209939fba2SImre Deak 		return;
5219939fba2SImre Deak 
52258820574STvrtko Ursulin 	__gen6_mask_pm_irq(gt, mask);
523f4e9af4fSAkash Goel }
524f4e9af4fSAkash Goel 
5253814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
526f4e9af4fSAkash Goel {
527f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
528f4e9af4fSAkash Goel 
52967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
530f4e9af4fSAkash Goel 
531f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
532f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
533f4e9af4fSAkash Goel 	POSTING_READ(reg);
534f4e9af4fSAkash Goel }
535f4e9af4fSAkash Goel 
53658820574STvrtko Ursulin static void gen6_enable_pm_irq(struct intel_gt *gt, u32 enable_mask)
537f4e9af4fSAkash Goel {
53858820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
539f4e9af4fSAkash Goel 
54058820574STvrtko Ursulin 	gt->pm_ier |= enable_mask;
54158820574STvrtko Ursulin 	write_pm_ier(gt);
54258820574STvrtko Ursulin 	gen6_unmask_pm_irq(gt, enable_mask);
543f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
544f4e9af4fSAkash Goel }
545f4e9af4fSAkash Goel 
54658820574STvrtko Ursulin static void gen6_disable_pm_irq(struct intel_gt *gt, u32 disable_mask)
547f4e9af4fSAkash Goel {
54858820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
549f4e9af4fSAkash Goel 
55058820574STvrtko Ursulin 	gt->pm_ier &= ~disable_mask;
55158820574STvrtko Ursulin 	__gen6_mask_pm_irq(gt, disable_mask);
55258820574STvrtko Ursulin 	write_pm_ier(gt);
553f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
554edbfdb45SPaulo Zanoni }
555edbfdb45SPaulo Zanoni 
556d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
557d02b98b8SOscar Mateo {
558d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
559d02b98b8SOscar Mateo 
5609b77011eSTvrtko Ursulin 	while (gen11_reset_one_iir(&dev_priv->gt, 0, GEN11_GTPM))
56196606f3bSOscar Mateo 		;
562d02b98b8SOscar Mateo 
563d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
564d02b98b8SOscar Mateo 
565d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
566d02b98b8SOscar Mateo }
567d02b98b8SOscar Mateo 
568dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
5693cc134e3SImre Deak {
5703cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
5714668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
572562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
5733cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
5743cc134e3SImre Deak }
5753cc134e3SImre Deak 
57691d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
577b900b949SImre Deak {
57858820574STvrtko Ursulin 	struct intel_gt *gt = &dev_priv->gt;
579562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
580562d9baeSSagar Arun Kamble 
581562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
582f2a91d1aSChris Wilson 		return;
583f2a91d1aSChris Wilson 
584b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
585562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
58696606f3bSOscar Mateo 
587d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
58858820574STvrtko Ursulin 		WARN_ON_ONCE(gen11_reset_one_iir(gt, 0, GEN11_GTPM));
589d02b98b8SOscar Mateo 	else
590c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
59196606f3bSOscar Mateo 
592562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
59358820574STvrtko Ursulin 	gen6_enable_pm_irq(gt, dev_priv->pm_rps_events);
59478e68d36SImre Deak 
595b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
596b900b949SImre Deak }
597b900b949SImre Deak 
59891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
599b900b949SImre Deak {
600562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
601562d9baeSSagar Arun Kamble 
602562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
603f2a91d1aSChris Wilson 		return;
604f2a91d1aSChris Wilson 
605d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
606562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
6079939fba2SImre Deak 
608b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
6099939fba2SImre Deak 
61058820574STvrtko Ursulin 	gen6_disable_pm_irq(&dev_priv->gt, GEN6_PM_RPS_EVENTS);
61158072ccbSImre Deak 
61258072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
613315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
614c33d247dSChris Wilson 
615c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
6163814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
617c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
618c33d247dSChris Wilson 	 * state of the worker can be discarded.
619c33d247dSChris Wilson 	 */
620562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
621d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
622d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
623d02b98b8SOscar Mateo 	else
624c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
625b900b949SImre Deak }
626b900b949SImre Deak 
6279cbd51c2SDaniele Ceraolo Spurio void gen9_reset_guc_interrupts(struct intel_guc *guc)
62826705e20SSagar Arun Kamble {
6292239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6302239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6319cbd51c2SDaniele Ceraolo Spurio 
6322239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6331be333d3SSagar Arun Kamble 
6342239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6352239e6dfSDaniele Ceraolo Spurio 	gen6_reset_pm_iir(i915, gt->pm_guc_events);
6362239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
63726705e20SSagar Arun Kamble }
63826705e20SSagar Arun Kamble 
6399cbd51c2SDaniele Ceraolo Spurio void gen9_enable_guc_interrupts(struct intel_guc *guc)
64026705e20SSagar Arun Kamble {
6412239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6422239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6439cbd51c2SDaniele Ceraolo Spurio 
6442239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6451be333d3SSagar Arun Kamble 
6462239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6479cbd51c2SDaniele Ceraolo Spurio 	if (!guc->interrupts.enabled) {
6482239e6dfSDaniele Ceraolo Spurio 		WARN_ON_ONCE(intel_uncore_read(gt->uncore, gen6_pm_iir(i915)) &
6492239e6dfSDaniele Ceraolo Spurio 			     gt->pm_guc_events);
6509cbd51c2SDaniele Ceraolo Spurio 		guc->interrupts.enabled = true;
6512239e6dfSDaniele Ceraolo Spurio 		gen6_enable_pm_irq(gt, gt->pm_guc_events);
65226705e20SSagar Arun Kamble 	}
6532239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
65426705e20SSagar Arun Kamble }
65526705e20SSagar Arun Kamble 
6569cbd51c2SDaniele Ceraolo Spurio void gen9_disable_guc_interrupts(struct intel_guc *guc)
65726705e20SSagar Arun Kamble {
6582239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6592239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6609cbd51c2SDaniele Ceraolo Spurio 
6612239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6621be333d3SSagar Arun Kamble 
6632239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6649cbd51c2SDaniele Ceraolo Spurio 	guc->interrupts.enabled = false;
66526705e20SSagar Arun Kamble 
6662239e6dfSDaniele Ceraolo Spurio 	gen6_disable_pm_irq(gt, gt->pm_guc_events);
66726705e20SSagar Arun Kamble 
6682239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
6692239e6dfSDaniele Ceraolo Spurio 	intel_synchronize_irq(i915);
67026705e20SSagar Arun Kamble 
6719cbd51c2SDaniele Ceraolo Spurio 	gen9_reset_guc_interrupts(guc);
67226705e20SSagar Arun Kamble }
67326705e20SSagar Arun Kamble 
6749cbd51c2SDaniele Ceraolo Spurio void gen11_reset_guc_interrupts(struct intel_guc *guc)
67554c52a84SOscar Mateo {
6762239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6772239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6789cbd51c2SDaniele Ceraolo Spurio 
67954c52a84SOscar Mateo 	spin_lock_irq(&i915->irq_lock);
6802239e6dfSDaniele Ceraolo Spurio 	gen11_reset_one_iir(gt, 0, GEN11_GUC);
68154c52a84SOscar Mateo 	spin_unlock_irq(&i915->irq_lock);
68254c52a84SOscar Mateo }
68354c52a84SOscar Mateo 
6849cbd51c2SDaniele Ceraolo Spurio void gen11_enable_guc_interrupts(struct intel_guc *guc)
68554c52a84SOscar Mateo {
6862239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6879cbd51c2SDaniele Ceraolo Spurio 
6882239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&gt->i915->irq_lock);
6899cbd51c2SDaniele Ceraolo Spurio 	if (!guc->interrupts.enabled) {
690633023a4SDaniele Ceraolo Spurio 		u32 events = REG_FIELD_PREP(ENGINE1_MASK, GUC_INTR_GUC2HOST);
69154c52a84SOscar Mateo 
6922239e6dfSDaniele Ceraolo Spurio 		WARN_ON_ONCE(gen11_reset_one_iir(gt, 0, GEN11_GUC));
6932239e6dfSDaniele Ceraolo Spurio 		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, events);
6942239e6dfSDaniele Ceraolo Spurio 		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~events);
6959cbd51c2SDaniele Ceraolo Spurio 		guc->interrupts.enabled = true;
69654c52a84SOscar Mateo 	}
6972239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&gt->i915->irq_lock);
69854c52a84SOscar Mateo }
69954c52a84SOscar Mateo 
7009cbd51c2SDaniele Ceraolo Spurio void gen11_disable_guc_interrupts(struct intel_guc *guc)
70154c52a84SOscar Mateo {
7022239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
7032239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
7049cbd51c2SDaniele Ceraolo Spurio 
7052239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
7069cbd51c2SDaniele Ceraolo Spurio 	guc->interrupts.enabled = false;
70754c52a84SOscar Mateo 
7082239e6dfSDaniele Ceraolo Spurio 	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~0);
7092239e6dfSDaniele Ceraolo Spurio 	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
71054c52a84SOscar Mateo 
7112239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
7122239e6dfSDaniele Ceraolo Spurio 	intel_synchronize_irq(i915);
71354c52a84SOscar Mateo 
7149cbd51c2SDaniele Ceraolo Spurio 	gen11_reset_guc_interrupts(guc);
71554c52a84SOscar Mateo }
71654c52a84SOscar Mateo 
7170961021aSBen Widawsky /**
7183a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
7193a3b3c7dSVille Syrjälä  * @dev_priv: driver private
7203a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
7213a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
7223a3b3c7dSVille Syrjälä  */
7233a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
724a9c287c9SJani Nikula 				u32 interrupt_mask,
725a9c287c9SJani Nikula 				u32 enabled_irq_mask)
7263a3b3c7dSVille Syrjälä {
727a9c287c9SJani Nikula 	u32 new_val;
728a9c287c9SJani Nikula 	u32 old_val;
7293a3b3c7dSVille Syrjälä 
73067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
7313a3b3c7dSVille Syrjälä 
7323a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
7333a3b3c7dSVille Syrjälä 
7343a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
7353a3b3c7dSVille Syrjälä 		return;
7363a3b3c7dSVille Syrjälä 
7373a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
7383a3b3c7dSVille Syrjälä 
7393a3b3c7dSVille Syrjälä 	new_val = old_val;
7403a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
7413a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
7423a3b3c7dSVille Syrjälä 
7433a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
7443a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
7453a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
7463a3b3c7dSVille Syrjälä 	}
7473a3b3c7dSVille Syrjälä }
7483a3b3c7dSVille Syrjälä 
7493a3b3c7dSVille Syrjälä /**
750013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
751013d3752SVille Syrjälä  * @dev_priv: driver private
752013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
753013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
754013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
755013d3752SVille Syrjälä  */
756013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
757013d3752SVille Syrjälä 			 enum pipe pipe,
758a9c287c9SJani Nikula 			 u32 interrupt_mask,
759a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
760013d3752SVille Syrjälä {
761a9c287c9SJani Nikula 	u32 new_val;
762013d3752SVille Syrjälä 
76367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
764013d3752SVille Syrjälä 
765013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
766013d3752SVille Syrjälä 
767013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
768013d3752SVille Syrjälä 		return;
769013d3752SVille Syrjälä 
770013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
771013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
772013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
773013d3752SVille Syrjälä 
774013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
775013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
776013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
777013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
778013d3752SVille Syrjälä 	}
779013d3752SVille Syrjälä }
780013d3752SVille Syrjälä 
781013d3752SVille Syrjälä /**
782fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
783fee884edSDaniel Vetter  * @dev_priv: driver private
784fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
785fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
786fee884edSDaniel Vetter  */
78747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
788a9c287c9SJani Nikula 				  u32 interrupt_mask,
789a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
790fee884edSDaniel Vetter {
791a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
792fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
793fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
794fee884edSDaniel Vetter 
79515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
79615a17aaeSDaniel Vetter 
79767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
798fee884edSDaniel Vetter 
7999df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
800c67a470bSPaulo Zanoni 		return;
801c67a470bSPaulo Zanoni 
802fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
803fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
804fee884edSDaniel Vetter }
8058664281bSPaulo Zanoni 
8066b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
8076b12ca56SVille Syrjälä 			      enum pipe pipe)
8087c463586SKeith Packard {
8096b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
81010c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
81110c59c51SImre Deak 
8126b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8136b12ca56SVille Syrjälä 
8146b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
8156b12ca56SVille Syrjälä 		goto out;
8166b12ca56SVille Syrjälä 
81710c59c51SImre Deak 	/*
818724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
819724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
82010c59c51SImre Deak 	 */
82110c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
82210c59c51SImre Deak 		return 0;
823724a6905SVille Syrjälä 	/*
824724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
825724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
826724a6905SVille Syrjälä 	 */
827724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
828724a6905SVille Syrjälä 		return 0;
82910c59c51SImre Deak 
83010c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
83110c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
83210c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
83310c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
83410c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
83510c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
83610c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
83710c59c51SImre Deak 
8386b12ca56SVille Syrjälä out:
8396b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
8406b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
8416b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
8426b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
8436b12ca56SVille Syrjälä 
84410c59c51SImre Deak 	return enable_mask;
84510c59c51SImre Deak }
84610c59c51SImre Deak 
8476b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
8486b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
849755e9019SImre Deak {
8506b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
851755e9019SImre Deak 	u32 enable_mask;
852755e9019SImre Deak 
8536b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8546b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8556b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8566b12ca56SVille Syrjälä 
8576b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8586b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8596b12ca56SVille Syrjälä 
8606b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
8616b12ca56SVille Syrjälä 		return;
8626b12ca56SVille Syrjälä 
8636b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
8646b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8656b12ca56SVille Syrjälä 
8666b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8676b12ca56SVille Syrjälä 	POSTING_READ(reg);
868755e9019SImre Deak }
869755e9019SImre Deak 
8706b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
8716b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
872755e9019SImre Deak {
8736b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
874755e9019SImre Deak 	u32 enable_mask;
875755e9019SImre Deak 
8766b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8776b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8786b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8796b12ca56SVille Syrjälä 
8806b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8816b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8826b12ca56SVille Syrjälä 
8836b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
8846b12ca56SVille Syrjälä 		return;
8856b12ca56SVille Syrjälä 
8866b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
8876b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8886b12ca56SVille Syrjälä 
8896b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8906b12ca56SVille Syrjälä 	POSTING_READ(reg);
891755e9019SImre Deak }
892755e9019SImre Deak 
893f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
894f3e30485SVille Syrjälä {
895f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
896f3e30485SVille Syrjälä 		return false;
897f3e30485SVille Syrjälä 
898f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
899f3e30485SVille Syrjälä }
900f3e30485SVille Syrjälä 
901c0e09200SDave Airlie /**
902f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
90314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
90401c66889SZhao Yakui  */
90591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
90601c66889SZhao Yakui {
907f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
908f49e38ddSJani Nikula 		return;
909f49e38ddSJani Nikula 
91013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
91101c66889SZhao Yakui 
912755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
91391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
9143b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
915755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
9161ec14ad3SChris Wilson 
91713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
91801c66889SZhao Yakui }
91901c66889SZhao Yakui 
920f75f3746SVille Syrjälä /*
921f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
922f75f3746SVille Syrjälä  * around the vertical blanking period.
923f75f3746SVille Syrjälä  *
924f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
925f75f3746SVille Syrjälä  *  vblank_start >= 3
926f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
927f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
928f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
929f75f3746SVille Syrjälä  *
930f75f3746SVille Syrjälä  *           start of vblank:
931f75f3746SVille Syrjälä  *           latch double buffered registers
932f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
933f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
934f75f3746SVille Syrjälä  *           |
935f75f3746SVille Syrjälä  *           |          frame start:
936f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
937f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
938f75f3746SVille Syrjälä  *           |          |
939f75f3746SVille Syrjälä  *           |          |  start of vsync:
940f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
941f75f3746SVille Syrjälä  *           |          |  |
942f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
943f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
944f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
945f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
946f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
947f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
948f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
949f75f3746SVille Syrjälä  *       |          |                                         |
950f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
951f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
952f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
953f75f3746SVille Syrjälä  *
954f75f3746SVille Syrjälä  * x  = horizontal active
955f75f3746SVille Syrjälä  * _  = horizontal blanking
956f75f3746SVille Syrjälä  * hs = horizontal sync
957f75f3746SVille Syrjälä  * va = vertical active
958f75f3746SVille Syrjälä  * vb = vertical blanking
959f75f3746SVille Syrjälä  * vs = vertical sync
960f75f3746SVille Syrjälä  * vbs = vblank_start (number)
961f75f3746SVille Syrjälä  *
962f75f3746SVille Syrjälä  * Summary:
963f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
964f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
965f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
966f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
967f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
968f75f3746SVille Syrjälä  */
969f75f3746SVille Syrjälä 
97042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
97142f52ef8SKeith Packard  * we use as a pipe index
97242f52ef8SKeith Packard  */
97308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
9740a3e67a4SJesse Barnes {
97508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
97608fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
97732db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
97808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
979f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
9800b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
981694e409dSVille Syrjälä 	unsigned long irqflags;
982391f75e2SVille Syrjälä 
98332db0b65SVille Syrjälä 	/*
98432db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
98532db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
98632db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
98732db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
98832db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
98932db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
99032db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
99132db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
99232db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
99332db0b65SVille Syrjälä 	 */
99432db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
99532db0b65SVille Syrjälä 		return 0;
99632db0b65SVille Syrjälä 
9970b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
9980b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
9990b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
10000b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10010b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1002391f75e2SVille Syrjälä 
10030b2a8e09SVille Syrjälä 	/* Convert to pixel count */
10040b2a8e09SVille Syrjälä 	vbl_start *= htotal;
10050b2a8e09SVille Syrjälä 
10060b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
10070b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
10080b2a8e09SVille Syrjälä 
10099db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
10109db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
10115eddb70bSChris Wilson 
1012694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1013694e409dSVille Syrjälä 
10140a3e67a4SJesse Barnes 	/*
10150a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
10160a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
10170a3e67a4SJesse Barnes 	 * register.
10180a3e67a4SJesse Barnes 	 */
10190a3e67a4SJesse Barnes 	do {
1020694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
1021694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
1022694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
10230a3e67a4SJesse Barnes 	} while (high1 != high2);
10240a3e67a4SJesse Barnes 
1025694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1026694e409dSVille Syrjälä 
10275eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1028391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
10295eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1030391f75e2SVille Syrjälä 
1031391f75e2SVille Syrjälä 	/*
1032391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
1033391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
1034391f75e2SVille Syrjälä 	 * counter against vblank start.
1035391f75e2SVille Syrjälä 	 */
1036edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
10370a3e67a4SJesse Barnes }
10380a3e67a4SJesse Barnes 
103908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
10409880b7a5SJesse Barnes {
104108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
104208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
10439880b7a5SJesse Barnes 
1044649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
10459880b7a5SJesse Barnes }
10469880b7a5SJesse Barnes 
1047aec0246fSUma Shankar /*
1048aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
1049aec0246fSUma Shankar  * scanline register will not work to get the scanline,
1050aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
1051aec0246fSUma Shankar  * with scanline register updates.
1052aec0246fSUma Shankar  * This function will use Framestamp and current
1053aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
1054aec0246fSUma Shankar  */
1055aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
1056aec0246fSUma Shankar {
1057aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1058aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
1059aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
1060aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
1061aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
1062aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
1063aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
1064aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
1065aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
1066aec0246fSUma Shankar 
1067aec0246fSUma Shankar 	/*
1068aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
1069aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
1070aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
1071aec0246fSUma Shankar 	 * during the same frame.
1072aec0246fSUma Shankar 	 */
1073aec0246fSUma Shankar 	do {
1074aec0246fSUma Shankar 		/*
1075aec0246fSUma Shankar 		 * This field provides read back of the display
1076aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
1077aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
1078aec0246fSUma Shankar 		 */
1079aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1080aec0246fSUma Shankar 
1081aec0246fSUma Shankar 		/*
1082aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
1083aec0246fSUma Shankar 		 * time stamp value.
1084aec0246fSUma Shankar 		 */
1085aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
1086aec0246fSUma Shankar 
1087aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1088aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
1089aec0246fSUma Shankar 
1090aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
1091aec0246fSUma Shankar 					clock), 1000 * htotal);
1092aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
1093aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
1094aec0246fSUma Shankar 
1095aec0246fSUma Shankar 	return scanline;
1096aec0246fSUma Shankar }
1097aec0246fSUma Shankar 
109875aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
1099a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
1100a225f079SVille Syrjälä {
1101a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
1102fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
11035caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
11045caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
1105a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
110680715b2fSVille Syrjälä 	int position, vtotal;
1107a225f079SVille Syrjälä 
110872259536SVille Syrjälä 	if (!crtc->active)
110972259536SVille Syrjälä 		return -1;
111072259536SVille Syrjälä 
11115caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
11125caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
11135caa0feaSDaniel Vetter 
1114aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
1115aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
1116aec0246fSUma Shankar 
111780715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
1118a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1119a225f079SVille Syrjälä 		vtotal /= 2;
1120a225f079SVille Syrjälä 
1121cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
112275aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
1123a225f079SVille Syrjälä 	else
112475aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
1125a225f079SVille Syrjälä 
1126a225f079SVille Syrjälä 	/*
112741b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
112841b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
112941b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
113041b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
113141b578fbSJesse Barnes 	 *
113241b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
113341b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
113441b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
113541b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
113641b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
113741b578fbSJesse Barnes 	 */
113891d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
113941b578fbSJesse Barnes 		int i, temp;
114041b578fbSJesse Barnes 
114141b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
114241b578fbSJesse Barnes 			udelay(1);
1143707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
114441b578fbSJesse Barnes 			if (temp != position) {
114541b578fbSJesse Barnes 				position = temp;
114641b578fbSJesse Barnes 				break;
114741b578fbSJesse Barnes 			}
114841b578fbSJesse Barnes 		}
114941b578fbSJesse Barnes 	}
115041b578fbSJesse Barnes 
115141b578fbSJesse Barnes 	/*
115280715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
115380715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1154a225f079SVille Syrjälä 	 */
115580715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1156a225f079SVille Syrjälä }
1157a225f079SVille Syrjälä 
11587d23e593SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
11591bf6ad62SDaniel Vetter 			      bool in_vblank_irq, int *vpos, int *hpos,
11603bb403bfSVille Syrjälä 			      ktime_t *stime, ktime_t *etime,
11613bb403bfSVille Syrjälä 			      const struct drm_display_mode *mode)
11620af7e4dfSMario Kleiner {
1163fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
116498187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
116598187836SVille Syrjälä 								pipe);
11663aa18df8SVille Syrjälä 	int position;
116778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1168ad3543edSMario Kleiner 	unsigned long irqflags;
11698a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
11708a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
11718a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
11720af7e4dfSMario Kleiner 
1173fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
11740af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
11759db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
11761bf6ad62SDaniel Vetter 		return false;
11770af7e4dfSMario Kleiner 	}
11780af7e4dfSMario Kleiner 
1179c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
118078e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1181c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1182c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1183c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
11840af7e4dfSMario Kleiner 
1185d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1186d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1187d31faf65SVille Syrjälä 		vbl_end /= 2;
1188d31faf65SVille Syrjälä 		vtotal /= 2;
1189d31faf65SVille Syrjälä 	}
1190d31faf65SVille Syrjälä 
1191ad3543edSMario Kleiner 	/*
1192ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1193ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1194ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1195ad3543edSMario Kleiner 	 */
1196ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1197ad3543edSMario Kleiner 
1198ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1199ad3543edSMario Kleiner 
1200ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1201ad3543edSMario Kleiner 	if (stime)
1202ad3543edSMario Kleiner 		*stime = ktime_get();
1203ad3543edSMario Kleiner 
12048a920e24SVille Syrjälä 	if (use_scanline_counter) {
12050af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
12060af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
12070af7e4dfSMario Kleiner 		 */
1208a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
12090af7e4dfSMario Kleiner 	} else {
12100af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
12110af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
12120af7e4dfSMario Kleiner 		 * scanout position.
12130af7e4dfSMario Kleiner 		 */
121475aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
12150af7e4dfSMario Kleiner 
12163aa18df8SVille Syrjälä 		/* convert to pixel counts */
12173aa18df8SVille Syrjälä 		vbl_start *= htotal;
12183aa18df8SVille Syrjälä 		vbl_end *= htotal;
12193aa18df8SVille Syrjälä 		vtotal *= htotal;
122078e8fc6bSVille Syrjälä 
122178e8fc6bSVille Syrjälä 		/*
12227e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
12237e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
12247e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
12257e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
12267e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
12277e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
12287e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
12297e78f1cbSVille Syrjälä 		 */
12307e78f1cbSVille Syrjälä 		if (position >= vtotal)
12317e78f1cbSVille Syrjälä 			position = vtotal - 1;
12327e78f1cbSVille Syrjälä 
12337e78f1cbSVille Syrjälä 		/*
123478e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
123578e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
123678e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
123778e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
123878e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
123978e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
124078e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
124178e8fc6bSVille Syrjälä 		 */
124278e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
12433aa18df8SVille Syrjälä 	}
12443aa18df8SVille Syrjälä 
1245ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1246ad3543edSMario Kleiner 	if (etime)
1247ad3543edSMario Kleiner 		*etime = ktime_get();
1248ad3543edSMario Kleiner 
1249ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1250ad3543edSMario Kleiner 
1251ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1252ad3543edSMario Kleiner 
12533aa18df8SVille Syrjälä 	/*
12543aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
12553aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
12563aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
12573aa18df8SVille Syrjälä 	 * up since vbl_end.
12583aa18df8SVille Syrjälä 	 */
12593aa18df8SVille Syrjälä 	if (position >= vbl_start)
12603aa18df8SVille Syrjälä 		position -= vbl_end;
12613aa18df8SVille Syrjälä 	else
12623aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
12633aa18df8SVille Syrjälä 
12648a920e24SVille Syrjälä 	if (use_scanline_counter) {
12653aa18df8SVille Syrjälä 		*vpos = position;
12663aa18df8SVille Syrjälä 		*hpos = 0;
12673aa18df8SVille Syrjälä 	} else {
12680af7e4dfSMario Kleiner 		*vpos = position / htotal;
12690af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
12700af7e4dfSMario Kleiner 	}
12710af7e4dfSMario Kleiner 
12721bf6ad62SDaniel Vetter 	return true;
12730af7e4dfSMario Kleiner }
12740af7e4dfSMario Kleiner 
1275a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1276a225f079SVille Syrjälä {
1277fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1278a225f079SVille Syrjälä 	unsigned long irqflags;
1279a225f079SVille Syrjälä 	int position;
1280a225f079SVille Syrjälä 
1281a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1282a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1283a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1284a225f079SVille Syrjälä 
1285a225f079SVille Syrjälä 	return position;
1286a225f079SVille Syrjälä }
1287a225f079SVille Syrjälä 
128891d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1289f97108d1SJesse Barnes {
12904f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &dev_priv->uncore;
1291b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
12929270388eSDaniel Vetter 	u8 new_delay;
12939270388eSDaniel Vetter 
1294d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1295f97108d1SJesse Barnes 
12964f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
12974f5fd91fSTvrtko Ursulin 			     MEMINTRSTS,
12984f5fd91fSTvrtko Ursulin 			     intel_uncore_read(uncore, MEMINTRSTS));
129973edd18fSDaniel Vetter 
130020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
13019270388eSDaniel Vetter 
13024f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG);
13034f5fd91fSTvrtko Ursulin 	busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG);
13044f5fd91fSTvrtko Ursulin 	busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG);
13054f5fd91fSTvrtko Ursulin 	max_avg = intel_uncore_read(uncore, RCBMAXAVG);
13064f5fd91fSTvrtko Ursulin 	min_avg = intel_uncore_read(uncore, RCBMINAVG);
1307f97108d1SJesse Barnes 
1308f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1309b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
131020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
131120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
131220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
131320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1314b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
131520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
131620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
131720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
131820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1319f97108d1SJesse Barnes 	}
1320f97108d1SJesse Barnes 
132191d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
132220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1323f97108d1SJesse Barnes 
1324d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
13259270388eSDaniel Vetter 
1326f97108d1SJesse Barnes 	return;
1327f97108d1SJesse Barnes }
1328f97108d1SJesse Barnes 
132943cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
133043cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
133131685c25SDeepak S {
1332679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
133343cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
133443cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
133531685c25SDeepak S }
133631685c25SDeepak S 
133743cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
133843cf3bf0SChris Wilson {
1339562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
134043cf3bf0SChris Wilson }
134143cf3bf0SChris Wilson 
134243cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
134343cf3bf0SChris Wilson {
1344562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1345562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
134643cf3bf0SChris Wilson 	struct intel_rps_ei now;
134743cf3bf0SChris Wilson 	u32 events = 0;
134843cf3bf0SChris Wilson 
1349e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
135043cf3bf0SChris Wilson 		return 0;
135143cf3bf0SChris Wilson 
135243cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
135331685c25SDeepak S 
1354679cb6c1SMika Kuoppala 	if (prev->ktime) {
1355e0e8c7cbSChris Wilson 		u64 time, c0;
1356569884e3SChris Wilson 		u32 render, media;
1357e0e8c7cbSChris Wilson 
1358679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
13598f68d591SChris Wilson 
1360e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1361e0e8c7cbSChris Wilson 
1362e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1363e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1364e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1365e0e8c7cbSChris Wilson 		 * into our activity counter.
1366e0e8c7cbSChris Wilson 		 */
1367569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1368569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1369569884e3SChris Wilson 		c0 = max(render, media);
13706b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1371e0e8c7cbSChris Wilson 
137260548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1373e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
137460548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1375e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
137631685c25SDeepak S 	}
137731685c25SDeepak S 
1378562d9baeSSagar Arun Kamble 	rps->ei = now;
137943cf3bf0SChris Wilson 	return events;
138031685c25SDeepak S }
138131685c25SDeepak S 
13824912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
13833b8d8d91SJesse Barnes {
13842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1385562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1386562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
13877c0a16adSChris Wilson 	bool client_boost = false;
13888d3afd7dSChris Wilson 	int new_delay, adj, min, max;
13897c0a16adSChris Wilson 	u32 pm_iir = 0;
13903b8d8d91SJesse Barnes 
139159cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1392562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1393562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1394562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1395d4d70aa5SImre Deak 	}
139659cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
13974912d041SBen Widawsky 
139860611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1399a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
14008d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
14017c0a16adSChris Wilson 		goto out;
14023b8d8d91SJesse Barnes 
1403ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
14047b9e0ae6SChris Wilson 
140543cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
140643cf3bf0SChris Wilson 
1407562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1408562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1409562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1410562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
14117b92c1bdSChris Wilson 	if (client_boost)
1412562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1413562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1414562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
14158d3afd7dSChris Wilson 		adj = 0;
14168d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1417dd75fdc8SChris Wilson 		if (adj > 0)
1418dd75fdc8SChris Wilson 			adj *= 2;
1419edcf284bSChris Wilson 		else /* CHV needs even encode values */
1420edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
14217e79a683SSagar Arun Kamble 
1422562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
14237e79a683SSagar Arun Kamble 			adj = 0;
14247b92c1bdSChris Wilson 	} else if (client_boost) {
1425f5a4c67dSChris Wilson 		adj = 0;
1426dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1427562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1428562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1429562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1430562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1431dd75fdc8SChris Wilson 		adj = 0;
1432dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1433dd75fdc8SChris Wilson 		if (adj < 0)
1434dd75fdc8SChris Wilson 			adj *= 2;
1435edcf284bSChris Wilson 		else /* CHV needs even encode values */
1436edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
14377e79a683SSagar Arun Kamble 
1438562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
14397e79a683SSagar Arun Kamble 			adj = 0;
1440dd75fdc8SChris Wilson 	} else { /* unknown event */
1441edcf284bSChris Wilson 		adj = 0;
1442dd75fdc8SChris Wilson 	}
14433b8d8d91SJesse Barnes 
1444562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1445edcf284bSChris Wilson 
14462a8862d2SChris Wilson 	/*
14472a8862d2SChris Wilson 	 * Limit deboosting and boosting to keep ourselves at the extremes
14482a8862d2SChris Wilson 	 * when in the respective power modes (i.e. slowly decrease frequencies
14492a8862d2SChris Wilson 	 * while in the HIGH_POWER zone and slowly increase frequencies while
14502a8862d2SChris Wilson 	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
14512a8862d2SChris Wilson 	 * to the next level quickly, and conversely if busy we expect to
14522a8862d2SChris Wilson 	 * hit a waitboost and rapidly switch into max power.
14532a8862d2SChris Wilson 	 */
14542a8862d2SChris Wilson 	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
14552a8862d2SChris Wilson 	    (adj > 0 && rps->power.mode == LOW_POWER))
14562a8862d2SChris Wilson 		rps->last_adj = 0;
14572a8862d2SChris Wilson 
145879249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
145979249636SBen Widawsky 	 * interrupt
146079249636SBen Widawsky 	 */
1461edcf284bSChris Wilson 	new_delay += adj;
14628d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
146327544369SDeepak S 
14649fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
14659fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1466562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
14679fcee2f7SChris Wilson 	}
14683b8d8d91SJesse Barnes 
1469ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
14707c0a16adSChris Wilson 
14717c0a16adSChris Wilson out:
14727c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
14737c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1474562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
147558820574STvrtko Ursulin 		gen6_unmask_pm_irq(&dev_priv->gt, dev_priv->pm_rps_events);
14767c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
14773b8d8d91SJesse Barnes }
14783b8d8d91SJesse Barnes 
1479e3689190SBen Widawsky 
1480e3689190SBen Widawsky /**
1481e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1482e3689190SBen Widawsky  * occurred.
1483e3689190SBen Widawsky  * @work: workqueue struct
1484e3689190SBen Widawsky  *
1485e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1486e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1487e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1488e3689190SBen Widawsky  */
1489e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1490e3689190SBen Widawsky {
14912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1492cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1493e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
149435a85ac6SBen Widawsky 	char *parity_event[6];
1495a9c287c9SJani Nikula 	u32 misccpctl;
1496a9c287c9SJani Nikula 	u8 slice = 0;
1497e3689190SBen Widawsky 
1498e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1499e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1500e3689190SBen Widawsky 	 * any time we access those registers.
1501e3689190SBen Widawsky 	 */
150291c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1503e3689190SBen Widawsky 
150435a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
150535a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
150635a85ac6SBen Widawsky 		goto out;
150735a85ac6SBen Widawsky 
1508e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1509e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1510e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1511e3689190SBen Widawsky 
151235a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1513f0f59a00SVille Syrjälä 		i915_reg_t reg;
151435a85ac6SBen Widawsky 
151535a85ac6SBen Widawsky 		slice--;
15162d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
151735a85ac6SBen Widawsky 			break;
151835a85ac6SBen Widawsky 
151935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
152035a85ac6SBen Widawsky 
15216fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
152235a85ac6SBen Widawsky 
152335a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1524e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1525e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1526e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1527e3689190SBen Widawsky 
152835a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
152935a85ac6SBen Widawsky 		POSTING_READ(reg);
1530e3689190SBen Widawsky 
1531cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1532e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1533e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1534e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
153535a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
153635a85ac6SBen Widawsky 		parity_event[5] = NULL;
1537e3689190SBen Widawsky 
153891c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1539e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1540e3689190SBen Widawsky 
154135a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
154235a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1543e3689190SBen Widawsky 
154435a85ac6SBen Widawsky 		kfree(parity_event[4]);
1545e3689190SBen Widawsky 		kfree(parity_event[3]);
1546e3689190SBen Widawsky 		kfree(parity_event[2]);
1547e3689190SBen Widawsky 		kfree(parity_event[1]);
1548e3689190SBen Widawsky 	}
1549e3689190SBen Widawsky 
155035a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
155135a85ac6SBen Widawsky 
155235a85ac6SBen Widawsky out:
155335a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
15544cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
15552d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
15564cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
155735a85ac6SBen Widawsky 
155891c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
155935a85ac6SBen Widawsky }
156035a85ac6SBen Widawsky 
1561261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1562261e40b8SVille Syrjälä 					       u32 iir)
1563e3689190SBen Widawsky {
1564261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1565e3689190SBen Widawsky 		return;
1566e3689190SBen Widawsky 
1567d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1568261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1569d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1570e3689190SBen Widawsky 
1571261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
157235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
157335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
157435a85ac6SBen Widawsky 
157535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
157635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
157735a85ac6SBen Widawsky 
1578a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1579e3689190SBen Widawsky }
1580e3689190SBen Widawsky 
1581261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1582f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1583f1af8fc1SPaulo Zanoni {
1584f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15858a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1586f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
15878a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1588f1af8fc1SPaulo Zanoni }
1589f1af8fc1SPaulo Zanoni 
1590261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1591e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1592e7b4c6b1SDaniel Vetter {
1593f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15948a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1595cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
15968a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1597cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
15988a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]);
1599e7b4c6b1SDaniel Vetter 
1600cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1601cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1602aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1603aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1604e3689190SBen Widawsky 
1605261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1606261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1607e7b4c6b1SDaniel Vetter }
1608e7b4c6b1SDaniel Vetter 
16095d3d69d5SChris Wilson static void
161051f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1611fbcc1a0cSNick Hoath {
161231de7350SChris Wilson 	bool tasklet = false;
1613f747026cSChris Wilson 
1614fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
16158ea397faSChris Wilson 		tasklet = true;
161631de7350SChris Wilson 
161751f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
161852c0fdb2SChris Wilson 		intel_engine_breadcrumbs_irq(engine);
16194c6ce5c9SChris Wilson 		tasklet |= intel_engine_needs_breadcrumb_tasklet(engine);
162031de7350SChris Wilson 	}
162131de7350SChris Wilson 
162231de7350SChris Wilson 	if (tasklet)
1623fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1624fbcc1a0cSNick Hoath }
1625fbcc1a0cSNick Hoath 
16262e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
162755ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1628abd58f01SBen Widawsky {
162925286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
16302e4a5b25SChris Wilson 
1631f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1632f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
16338a68d464SChris Wilson 		      GEN8_GT_VCS0_IRQ | \
1634f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1635f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1636f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1637f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1638f0fd96f5SChris Wilson 
1639abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
16402e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
16412e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
16422e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1643abd58f01SBen Widawsky 	}
1644abd58f01SBen Widawsky 
16458a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
16462e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
16472e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
16482e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
164974cdb337SChris Wilson 	}
165074cdb337SChris Wilson 
165126705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
16522e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1653f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1654f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
16550961021aSBen Widawsky 	}
16562e4a5b25SChris Wilson 
16572e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16582e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
16592e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
16602e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
166155ef72f2SChris Wilson 	}
1662abd58f01SBen Widawsky }
1663abd58f01SBen Widawsky 
16642e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1665f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1666e30e251aSVille Syrjälä {
1667f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
16688a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS0],
166951f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
16708a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS0],
167151f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1672e30e251aSVille Syrjälä 	}
1673e30e251aSVille Syrjälä 
16748a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
16758a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS0],
16768a68d464SChris Wilson 				    gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT);
16778a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS1],
167851f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1679e30e251aSVille Syrjälä 	}
1680e30e251aSVille Syrjälä 
1681f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16828a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS0],
168351f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1684f0fd96f5SChris Wilson 	}
1685e30e251aSVille Syrjälä 
1686f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
16872e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
16888b5689d7SDaniele Ceraolo Spurio 		guc_irq_handler(&i915->gt.uc.guc, gt_iir[2] >> 16);
1689e30e251aSVille Syrjälä 	}
1690f0fd96f5SChris Wilson }
1691e30e251aSVille Syrjälä 
1692af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1693121e758eSDhinakaran Pandiyan {
1694af92058fSVille Syrjälä 	switch (pin) {
1695af92058fSVille Syrjälä 	case HPD_PORT_C:
1696121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1697af92058fSVille Syrjälä 	case HPD_PORT_D:
1698121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1699af92058fSVille Syrjälä 	case HPD_PORT_E:
1700121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1701af92058fSVille Syrjälä 	case HPD_PORT_F:
1702121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1703121e758eSDhinakaran Pandiyan 	default:
1704121e758eSDhinakaran Pandiyan 		return false;
1705121e758eSDhinakaran Pandiyan 	}
1706121e758eSDhinakaran Pandiyan }
1707121e758eSDhinakaran Pandiyan 
170848ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
170948ef15d3SJosé Roberto de Souza {
171048ef15d3SJosé Roberto de Souza 	switch (pin) {
171148ef15d3SJosé Roberto de Souza 	case HPD_PORT_D:
171248ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
171348ef15d3SJosé Roberto de Souza 	case HPD_PORT_E:
171448ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
171548ef15d3SJosé Roberto de Souza 	case HPD_PORT_F:
171648ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
171748ef15d3SJosé Roberto de Souza 	case HPD_PORT_G:
171848ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
171948ef15d3SJosé Roberto de Souza 	case HPD_PORT_H:
172048ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
172148ef15d3SJosé Roberto de Souza 	case HPD_PORT_I:
172248ef15d3SJosé Roberto de Souza 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
172348ef15d3SJosé Roberto de Souza 	default:
172448ef15d3SJosé Roberto de Souza 		return false;
172548ef15d3SJosé Roberto de Souza 	}
172648ef15d3SJosé Roberto de Souza }
172748ef15d3SJosé Roberto de Souza 
1728af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
172963c88d22SImre Deak {
1730af92058fSVille Syrjälä 	switch (pin) {
1731af92058fSVille Syrjälä 	case HPD_PORT_A:
1732195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1733af92058fSVille Syrjälä 	case HPD_PORT_B:
173463c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1735af92058fSVille Syrjälä 	case HPD_PORT_C:
173663c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
173763c88d22SImre Deak 	default:
173863c88d22SImre Deak 		return false;
173963c88d22SImre Deak 	}
174063c88d22SImre Deak }
174163c88d22SImre Deak 
1742af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
174331604222SAnusha Srivatsa {
1744af92058fSVille Syrjälä 	switch (pin) {
1745af92058fSVille Syrjälä 	case HPD_PORT_A:
174631604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1747af92058fSVille Syrjälä 	case HPD_PORT_B:
174831604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
17498ef7e340SMatt Roper 	case HPD_PORT_C:
17508ef7e340SMatt Roper 		return val & TGP_DDIC_HPD_LONG_DETECT;
175131604222SAnusha Srivatsa 	default:
175231604222SAnusha Srivatsa 		return false;
175331604222SAnusha Srivatsa 	}
175431604222SAnusha Srivatsa }
175531604222SAnusha Srivatsa 
1756af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
175731604222SAnusha Srivatsa {
1758af92058fSVille Syrjälä 	switch (pin) {
1759af92058fSVille Syrjälä 	case HPD_PORT_C:
176031604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1761af92058fSVille Syrjälä 	case HPD_PORT_D:
176231604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1763af92058fSVille Syrjälä 	case HPD_PORT_E:
176431604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1765af92058fSVille Syrjälä 	case HPD_PORT_F:
176631604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
176731604222SAnusha Srivatsa 	default:
176831604222SAnusha Srivatsa 		return false;
176931604222SAnusha Srivatsa 	}
177031604222SAnusha Srivatsa }
177131604222SAnusha Srivatsa 
177252dfdba0SLucas De Marchi static bool tgp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
177352dfdba0SLucas De Marchi {
177452dfdba0SLucas De Marchi 	switch (pin) {
177552dfdba0SLucas De Marchi 	case HPD_PORT_A:
177652dfdba0SLucas De Marchi 		return val & ICP_DDIA_HPD_LONG_DETECT;
177752dfdba0SLucas De Marchi 	case HPD_PORT_B:
177852dfdba0SLucas De Marchi 		return val & ICP_DDIB_HPD_LONG_DETECT;
177952dfdba0SLucas De Marchi 	case HPD_PORT_C:
178052dfdba0SLucas De Marchi 		return val & TGP_DDIC_HPD_LONG_DETECT;
178152dfdba0SLucas De Marchi 	default:
178252dfdba0SLucas De Marchi 		return false;
178352dfdba0SLucas De Marchi 	}
178452dfdba0SLucas De Marchi }
178552dfdba0SLucas De Marchi 
178652dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
178752dfdba0SLucas De Marchi {
178852dfdba0SLucas De Marchi 	switch (pin) {
178952dfdba0SLucas De Marchi 	case HPD_PORT_D:
179052dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
179152dfdba0SLucas De Marchi 	case HPD_PORT_E:
179252dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
179352dfdba0SLucas De Marchi 	case HPD_PORT_F:
179452dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
179552dfdba0SLucas De Marchi 	case HPD_PORT_G:
179652dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
179752dfdba0SLucas De Marchi 	case HPD_PORT_H:
179852dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
179952dfdba0SLucas De Marchi 	case HPD_PORT_I:
180052dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
180152dfdba0SLucas De Marchi 	default:
180252dfdba0SLucas De Marchi 		return false;
180352dfdba0SLucas De Marchi 	}
180452dfdba0SLucas De Marchi }
180552dfdba0SLucas De Marchi 
1806af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
18076dbf30ceSVille Syrjälä {
1808af92058fSVille Syrjälä 	switch (pin) {
1809af92058fSVille Syrjälä 	case HPD_PORT_E:
18106dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
18116dbf30ceSVille Syrjälä 	default:
18126dbf30ceSVille Syrjälä 		return false;
18136dbf30ceSVille Syrjälä 	}
18146dbf30ceSVille Syrjälä }
18156dbf30ceSVille Syrjälä 
1816af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
181774c0b395SVille Syrjälä {
1818af92058fSVille Syrjälä 	switch (pin) {
1819af92058fSVille Syrjälä 	case HPD_PORT_A:
182074c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1821af92058fSVille Syrjälä 	case HPD_PORT_B:
182274c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1823af92058fSVille Syrjälä 	case HPD_PORT_C:
182474c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1825af92058fSVille Syrjälä 	case HPD_PORT_D:
182674c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
182774c0b395SVille Syrjälä 	default:
182874c0b395SVille Syrjälä 		return false;
182974c0b395SVille Syrjälä 	}
183074c0b395SVille Syrjälä }
183174c0b395SVille Syrjälä 
1832af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1833e4ce95aaSVille Syrjälä {
1834af92058fSVille Syrjälä 	switch (pin) {
1835af92058fSVille Syrjälä 	case HPD_PORT_A:
1836e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1837e4ce95aaSVille Syrjälä 	default:
1838e4ce95aaSVille Syrjälä 		return false;
1839e4ce95aaSVille Syrjälä 	}
1840e4ce95aaSVille Syrjälä }
1841e4ce95aaSVille Syrjälä 
1842af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
184313cf5504SDave Airlie {
1844af92058fSVille Syrjälä 	switch (pin) {
1845af92058fSVille Syrjälä 	case HPD_PORT_B:
1846676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1847af92058fSVille Syrjälä 	case HPD_PORT_C:
1848676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1849af92058fSVille Syrjälä 	case HPD_PORT_D:
1850676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1851676574dfSJani Nikula 	default:
1852676574dfSJani Nikula 		return false;
185313cf5504SDave Airlie 	}
185413cf5504SDave Airlie }
185513cf5504SDave Airlie 
1856af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
185713cf5504SDave Airlie {
1858af92058fSVille Syrjälä 	switch (pin) {
1859af92058fSVille Syrjälä 	case HPD_PORT_B:
1860676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1861af92058fSVille Syrjälä 	case HPD_PORT_C:
1862676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1863af92058fSVille Syrjälä 	case HPD_PORT_D:
1864676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1865676574dfSJani Nikula 	default:
1866676574dfSJani Nikula 		return false;
186713cf5504SDave Airlie 	}
186813cf5504SDave Airlie }
186913cf5504SDave Airlie 
187042db67d6SVille Syrjälä /*
187142db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
187242db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
187342db67d6SVille Syrjälä  * hotplug detection results from several registers.
187442db67d6SVille Syrjälä  *
187542db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
187642db67d6SVille Syrjälä  */
1877cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1878cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
18798c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1880fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1881af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1882676574dfSJani Nikula {
1883e9be2850SVille Syrjälä 	enum hpd_pin pin;
1884676574dfSJani Nikula 
188552dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
188652dfdba0SLucas De Marchi 
1887e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1888e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
18898c841e57SJani Nikula 			continue;
18908c841e57SJani Nikula 
1891e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1892676574dfSJani Nikula 
1893af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1894e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1895676574dfSJani Nikula 	}
1896676574dfSJani Nikula 
1897f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1898f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1899676574dfSJani Nikula 
1900676574dfSJani Nikula }
1901676574dfSJani Nikula 
190291d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1903515ac2bbSDaniel Vetter {
190428c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1905515ac2bbSDaniel Vetter }
1906515ac2bbSDaniel Vetter 
190791d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1908ce99c256SDaniel Vetter {
19099ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1910ce99c256SDaniel Vetter }
1911ce99c256SDaniel Vetter 
19128bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
191391d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
191491d14251STvrtko Ursulin 					 enum pipe pipe,
1915a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1916a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1917a9c287c9SJani Nikula 					 u32 crc4)
19188bf1e9f1SShuang He {
19198bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
19208c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
19215cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
19225cee6c45SVille Syrjälä 
19235cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1924b2c88f5bSDamien Lespiau 
1925d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
19268c6b709dSTomeu Vizoso 	/*
19278c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
19288c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
19298c6b709dSTomeu Vizoso 	 * out the buggy result.
19308c6b709dSTomeu Vizoso 	 *
1931163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
19328c6b709dSTomeu Vizoso 	 * don't trust that one either.
19338c6b709dSTomeu Vizoso 	 */
1934033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1935163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
19368c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
19378c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
19388c6b709dSTomeu Vizoso 		return;
19398c6b709dSTomeu Vizoso 	}
19408c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
19416cc42152SMaarten Lankhorst 
1942246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1943ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1944246ee524STomeu Vizoso 				crcs);
19458c6b709dSTomeu Vizoso }
1946277de95eSDaniel Vetter #else
1947277de95eSDaniel Vetter static inline void
194891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
194991d14251STvrtko Ursulin 			     enum pipe pipe,
1950a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1951a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1952a9c287c9SJani Nikula 			     u32 crc4) {}
1953277de95eSDaniel Vetter #endif
1954eba94eb9SDaniel Vetter 
1955277de95eSDaniel Vetter 
195691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
195791d14251STvrtko Ursulin 				     enum pipe pipe)
19585a69b89fSDaniel Vetter {
195991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
19605a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
19615a69b89fSDaniel Vetter 				     0, 0, 0, 0);
19625a69b89fSDaniel Vetter }
19635a69b89fSDaniel Vetter 
196491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
196591d14251STvrtko Ursulin 				     enum pipe pipe)
1966eba94eb9SDaniel Vetter {
196791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1968eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1969eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1970eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1971eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
19728bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1973eba94eb9SDaniel Vetter }
19745b3a856bSDaniel Vetter 
197591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
197691d14251STvrtko Ursulin 				      enum pipe pipe)
19775b3a856bSDaniel Vetter {
1978a9c287c9SJani Nikula 	u32 res1, res2;
19790b5c5ed0SDaniel Vetter 
198091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
19810b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
19820b5c5ed0SDaniel Vetter 	else
19830b5c5ed0SDaniel Vetter 		res1 = 0;
19840b5c5ed0SDaniel Vetter 
198591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
19860b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
19870b5c5ed0SDaniel Vetter 	else
19880b5c5ed0SDaniel Vetter 		res2 = 0;
19895b3a856bSDaniel Vetter 
199091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
19910b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
19920b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
19930b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
19940b5c5ed0SDaniel Vetter 				     res1, res2);
19955b3a856bSDaniel Vetter }
19968bf1e9f1SShuang He 
19971403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
19981403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
19991403c0d4SPaulo Zanoni  * the work queue. */
200058820574STvrtko Ursulin static void gen11_rps_irq_handler(struct intel_gt *gt, u32 pm_iir)
2001a087bafeSMika Kuoppala {
200258820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
2003a087bafeSMika Kuoppala 	struct intel_rps *rps = &i915->gt_pm.rps;
2004a087bafeSMika Kuoppala 	const u32 events = i915->pm_rps_events & pm_iir;
2005a087bafeSMika Kuoppala 
2006a087bafeSMika Kuoppala 	lockdep_assert_held(&i915->irq_lock);
2007a087bafeSMika Kuoppala 
2008a087bafeSMika Kuoppala 	if (unlikely(!events))
2009a087bafeSMika Kuoppala 		return;
2010a087bafeSMika Kuoppala 
201158820574STvrtko Ursulin 	gen6_mask_pm_irq(gt, events);
2012a087bafeSMika Kuoppala 
2013a087bafeSMika Kuoppala 	if (!rps->interrupts_enabled)
2014a087bafeSMika Kuoppala 		return;
2015a087bafeSMika Kuoppala 
2016a087bafeSMika Kuoppala 	rps->pm_iir |= events;
2017a087bafeSMika Kuoppala 	schedule_work(&rps->work);
2018a087bafeSMika Kuoppala }
2019a087bafeSMika Kuoppala 
20201403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
2021baf02a1fSBen Widawsky {
2022562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2023562d9baeSSagar Arun Kamble 
2024a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
202559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
202658820574STvrtko Ursulin 		gen6_mask_pm_irq(&dev_priv->gt,
202758820574STvrtko Ursulin 				 pm_iir & dev_priv->pm_rps_events);
2028562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
2029562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
2030562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
203141a05a3aSDaniel Vetter 		}
2032d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
2033d4d70aa5SImre Deak 	}
2034baf02a1fSBen Widawsky 
2035bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
2036c9a9a268SImre Deak 		return;
2037c9a9a268SImre Deak 
203812638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
20398a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
204012638c57SBen Widawsky 
2041aaecdf61SDaniel Vetter 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
2042aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
204312638c57SBen Widawsky }
2044baf02a1fSBen Widawsky 
2045633023a4SDaniele Ceraolo Spurio static void guc_irq_handler(struct intel_guc *guc, u16 iir)
204626705e20SSagar Arun Kamble {
2047633023a4SDaniele Ceraolo Spurio 	if (iir & GUC_INTR_GUC2HOST)
2048633023a4SDaniele Ceraolo Spurio 		intel_guc_to_host_event_handler(guc);
204954c52a84SOscar Mateo }
205054c52a84SOscar Mateo 
205144d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
205244d9241eSVille Syrjälä {
205344d9241eSVille Syrjälä 	enum pipe pipe;
205444d9241eSVille Syrjälä 
205544d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
205644d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
205744d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
205844d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
205944d9241eSVille Syrjälä 
206044d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
206144d9241eSVille Syrjälä 	}
206244d9241eSVille Syrjälä }
206344d9241eSVille Syrjälä 
2064eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
206591d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
20667e231dbeSJesse Barnes {
20677e231dbeSJesse Barnes 	int pipe;
20687e231dbeSJesse Barnes 
206958ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
20701ca993d2SVille Syrjälä 
20711ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
20721ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
20731ca993d2SVille Syrjälä 		return;
20741ca993d2SVille Syrjälä 	}
20751ca993d2SVille Syrjälä 
2076055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2077f0f59a00SVille Syrjälä 		i915_reg_t reg;
20786b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
207991d181ddSImre Deak 
2080bbb5eebfSDaniel Vetter 		/*
2081bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
2082bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
2083bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
2084bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
2085bbb5eebfSDaniel Vetter 		 * handle.
2086bbb5eebfSDaniel Vetter 		 */
20870f239f4cSDaniel Vetter 
20880f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
20896b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
2090bbb5eebfSDaniel Vetter 
2091bbb5eebfSDaniel Vetter 		switch (pipe) {
2092bbb5eebfSDaniel Vetter 		case PIPE_A:
2093bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2094bbb5eebfSDaniel Vetter 			break;
2095bbb5eebfSDaniel Vetter 		case PIPE_B:
2096bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2097bbb5eebfSDaniel Vetter 			break;
20983278f67fSVille Syrjälä 		case PIPE_C:
20993278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
21003278f67fSVille Syrjälä 			break;
2101bbb5eebfSDaniel Vetter 		}
2102bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
21036b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
2104bbb5eebfSDaniel Vetter 
21056b12ca56SVille Syrjälä 		if (!status_mask)
210691d181ddSImre Deak 			continue;
210791d181ddSImre Deak 
210891d181ddSImre Deak 		reg = PIPESTAT(pipe);
21096b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
21106b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
21117e231dbeSJesse Barnes 
21127e231dbeSJesse Barnes 		/*
21137e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
2114132c27c9SVille Syrjälä 		 *
2115132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
2116132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
2117132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
2118132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
2119132c27c9SVille Syrjälä 		 * an interrupt is still pending.
21207e231dbeSJesse Barnes 		 */
2121132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
2122132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
2123132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
2124132c27c9SVille Syrjälä 		}
21257e231dbeSJesse Barnes 	}
212658ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
21272ecb8ca4SVille Syrjälä }
21282ecb8ca4SVille Syrjälä 
2129eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2130eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
2131eb64343cSVille Syrjälä {
2132eb64343cSVille Syrjälä 	enum pipe pipe;
2133eb64343cSVille Syrjälä 
2134eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2135eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2136eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2137eb64343cSVille Syrjälä 
2138eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2139eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2140eb64343cSVille Syrjälä 
2141eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2142eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2143eb64343cSVille Syrjälä 	}
2144eb64343cSVille Syrjälä }
2145eb64343cSVille Syrjälä 
2146eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2147eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2148eb64343cSVille Syrjälä {
2149eb64343cSVille Syrjälä 	bool blc_event = false;
2150eb64343cSVille Syrjälä 	enum pipe pipe;
2151eb64343cSVille Syrjälä 
2152eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2153eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2154eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2155eb64343cSVille Syrjälä 
2156eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2157eb64343cSVille Syrjälä 			blc_event = true;
2158eb64343cSVille Syrjälä 
2159eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2160eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2161eb64343cSVille Syrjälä 
2162eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2163eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2164eb64343cSVille Syrjälä 	}
2165eb64343cSVille Syrjälä 
2166eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2167eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2168eb64343cSVille Syrjälä }
2169eb64343cSVille Syrjälä 
2170eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2171eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2172eb64343cSVille Syrjälä {
2173eb64343cSVille Syrjälä 	bool blc_event = false;
2174eb64343cSVille Syrjälä 	enum pipe pipe;
2175eb64343cSVille Syrjälä 
2176eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2177eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2178eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2179eb64343cSVille Syrjälä 
2180eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2181eb64343cSVille Syrjälä 			blc_event = true;
2182eb64343cSVille Syrjälä 
2183eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2184eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2185eb64343cSVille Syrjälä 
2186eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2187eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2188eb64343cSVille Syrjälä 	}
2189eb64343cSVille Syrjälä 
2190eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2191eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2192eb64343cSVille Syrjälä 
2193eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2194eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2195eb64343cSVille Syrjälä }
2196eb64343cSVille Syrjälä 
219791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
21982ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
21992ecb8ca4SVille Syrjälä {
22002ecb8ca4SVille Syrjälä 	enum pipe pipe;
22017e231dbeSJesse Barnes 
2202055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2203fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2204fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
22054356d586SDaniel Vetter 
22064356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
220791d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
22082d9d2b0bSVille Syrjälä 
22091f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
22101f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
221131acc7f5SJesse Barnes 	}
221231acc7f5SJesse Barnes 
2213c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
221491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2215c1874ed7SImre Deak }
2216c1874ed7SImre Deak 
22171ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
221816c6c56bSVille Syrjälä {
22190ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
22200ba7c51aSVille Syrjälä 	int i;
222116c6c56bSVille Syrjälä 
22220ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
22230ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
22240ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
22250ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
22260ba7c51aSVille Syrjälä 	else
22270ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
22280ba7c51aSVille Syrjälä 
22290ba7c51aSVille Syrjälä 	/*
22300ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
22310ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
22320ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
22330ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
22340ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
22350ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
22360ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
22370ba7c51aSVille Syrjälä 	 */
22380ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
22390ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
22400ba7c51aSVille Syrjälä 
22410ba7c51aSVille Syrjälä 		if (tmp == 0)
22420ba7c51aSVille Syrjälä 			return hotplug_status;
22430ba7c51aSVille Syrjälä 
22440ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
22453ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
22460ba7c51aSVille Syrjälä 	}
22470ba7c51aSVille Syrjälä 
22480ba7c51aSVille Syrjälä 	WARN_ONCE(1,
22490ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
22500ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
22511ae3c34cSVille Syrjälä 
22521ae3c34cSVille Syrjälä 	return hotplug_status;
22531ae3c34cSVille Syrjälä }
22541ae3c34cSVille Syrjälä 
225591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
22561ae3c34cSVille Syrjälä 				 u32 hotplug_status)
22571ae3c34cSVille Syrjälä {
22581ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
22593ff60f89SOscar Mateo 
226091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
226191d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
226216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
226316c6c56bSVille Syrjälä 
226458f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2265cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2266cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2267cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2268fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
226958f2cf24SVille Syrjälä 
227091d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
227158f2cf24SVille Syrjälä 		}
2272369712e8SJani Nikula 
2273369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
227491d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
227516c6c56bSVille Syrjälä 	} else {
227616c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
227716c6c56bSVille Syrjälä 
227858f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2279cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2280cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2281cf53902fSRodrigo Vivi 					   hpd_status_i915,
2282fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
228391d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
228416c6c56bSVille Syrjälä 		}
22853ff60f89SOscar Mateo 	}
228658f2cf24SVille Syrjälä }
228716c6c56bSVille Syrjälä 
2288c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2289c1874ed7SImre Deak {
2290b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
2291c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2292c1874ed7SImre Deak 
22932dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22942dd2a883SImre Deak 		return IRQ_NONE;
22952dd2a883SImre Deak 
22961f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22979102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
22981f814dacSImre Deak 
22991e1cace9SVille Syrjälä 	do {
23006e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
23012ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
23021ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2303a5e485a9SVille Syrjälä 		u32 ier = 0;
23043ff60f89SOscar Mateo 
2305c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2306c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
23073ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2308c1874ed7SImre Deak 
2309c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
23101e1cace9SVille Syrjälä 			break;
2311c1874ed7SImre Deak 
2312c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2313c1874ed7SImre Deak 
2314a5e485a9SVille Syrjälä 		/*
2315a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2316a5e485a9SVille Syrjälä 		 *
2317a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2318a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2319a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2320a5e485a9SVille Syrjälä 		 *
2321a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2322a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2323a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2324a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2325a5e485a9SVille Syrjälä 		 * bits this time around.
2326a5e485a9SVille Syrjälä 		 */
23274a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2328a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2329a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
23304a0a0202SVille Syrjälä 
23314a0a0202SVille Syrjälä 		if (gt_iir)
23324a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
23334a0a0202SVille Syrjälä 		if (pm_iir)
23344a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
23354a0a0202SVille Syrjälä 
23367ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
23371ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
23387ce4d1f2SVille Syrjälä 
23393ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
23403ff60f89SOscar Mateo 		 * signalled in iir */
2341eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
23427ce4d1f2SVille Syrjälä 
2343eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2344eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2345eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2346eef57324SJerome Anand 
23477ce4d1f2SVille Syrjälä 		/*
23487ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
23497ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
23507ce4d1f2SVille Syrjälä 		 */
23517ce4d1f2SVille Syrjälä 		if (iir)
23527ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
23534a0a0202SVille Syrjälä 
2354a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
23554a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
23561ae3c34cSVille Syrjälä 
235752894874SVille Syrjälä 		if (gt_iir)
2358261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
235952894874SVille Syrjälä 		if (pm_iir)
236052894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
236152894874SVille Syrjälä 
23621ae3c34cSVille Syrjälä 		if (hotplug_status)
236391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
23642ecb8ca4SVille Syrjälä 
236591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
23661e1cace9SVille Syrjälä 	} while (0);
23677e231dbeSJesse Barnes 
23689102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23691f814dacSImre Deak 
23707e231dbeSJesse Barnes 	return ret;
23717e231dbeSJesse Barnes }
23727e231dbeSJesse Barnes 
237343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
237443f328d7SVille Syrjälä {
2375b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
237643f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
237743f328d7SVille Syrjälä 
23782dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23792dd2a883SImre Deak 		return IRQ_NONE;
23802dd2a883SImre Deak 
23811f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23829102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23831f814dacSImre Deak 
2384579de73bSChris Wilson 	do {
23856e814800SVille Syrjälä 		u32 master_ctl, iir;
23862ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
23871ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2388f0fd96f5SChris Wilson 		u32 gt_iir[4];
2389a5e485a9SVille Syrjälä 		u32 ier = 0;
2390a5e485a9SVille Syrjälä 
23918e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
23923278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
23933278f67fSVille Syrjälä 
23943278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
23958e5fd599SVille Syrjälä 			break;
239643f328d7SVille Syrjälä 
239727b6c122SOscar Mateo 		ret = IRQ_HANDLED;
239827b6c122SOscar Mateo 
2399a5e485a9SVille Syrjälä 		/*
2400a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2401a5e485a9SVille Syrjälä 		 *
2402a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2403a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2404a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2405a5e485a9SVille Syrjälä 		 *
2406a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2407a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2408a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2409a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2410a5e485a9SVille Syrjälä 		 * bits this time around.
2411a5e485a9SVille Syrjälä 		 */
241243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2413a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2414a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
241543f328d7SVille Syrjälä 
2416e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
241727b6c122SOscar Mateo 
241827b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
24191ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
242043f328d7SVille Syrjälä 
242127b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
242227b6c122SOscar Mateo 		 * signalled in iir */
2423eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
242443f328d7SVille Syrjälä 
2425eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2426eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2427eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2428eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2429eef57324SJerome Anand 
24307ce4d1f2SVille Syrjälä 		/*
24317ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
24327ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
24337ce4d1f2SVille Syrjälä 		 */
24347ce4d1f2SVille Syrjälä 		if (iir)
24357ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
24367ce4d1f2SVille Syrjälä 
2437a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2438e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
24391ae3c34cSVille Syrjälä 
2440f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2441e30e251aSVille Syrjälä 
24421ae3c34cSVille Syrjälä 		if (hotplug_status)
244391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
24442ecb8ca4SVille Syrjälä 
244591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2446579de73bSChris Wilson 	} while (0);
24473278f67fSVille Syrjälä 
24489102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
24491f814dacSImre Deak 
245043f328d7SVille Syrjälä 	return ret;
245143f328d7SVille Syrjälä }
245243f328d7SVille Syrjälä 
245391d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
245491d14251STvrtko Ursulin 				u32 hotplug_trigger,
245540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2456776ad806SJesse Barnes {
245742db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2458776ad806SJesse Barnes 
24596a39d7c9SJani Nikula 	/*
24606a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
24616a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
24626a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
24636a39d7c9SJani Nikula 	 * errors.
24646a39d7c9SJani Nikula 	 */
246513cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
24666a39d7c9SJani Nikula 	if (!hotplug_trigger) {
24676a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
24686a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
24696a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
24706a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
24716a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
24726a39d7c9SJani Nikula 	}
24736a39d7c9SJani Nikula 
247413cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
24756a39d7c9SJani Nikula 	if (!hotplug_trigger)
24766a39d7c9SJani Nikula 		return;
247713cf5504SDave Airlie 
2478cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
247940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2480fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
248140e56410SVille Syrjälä 
248291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2483aaf5ec2eSSonika Jindal }
248491d131d2SDaniel Vetter 
248591d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
248640e56410SVille Syrjälä {
248740e56410SVille Syrjälä 	int pipe;
248840e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
248940e56410SVille Syrjälä 
249091d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
249140e56410SVille Syrjälä 
2492cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2493cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2494776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2495cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2496cfc33bf7SVille Syrjälä 				 port_name(port));
2497cfc33bf7SVille Syrjälä 	}
2498776ad806SJesse Barnes 
2499ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
250091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2501ce99c256SDaniel Vetter 
2502776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
250391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2504776ad806SJesse Barnes 
2505776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2506776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2507776ad806SJesse Barnes 
2508776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2509776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2510776ad806SJesse Barnes 
2511776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2512776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2513776ad806SJesse Barnes 
25149db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2515055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
25169db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
25179db4a9c7SJesse Barnes 					 pipe_name(pipe),
25189db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2519776ad806SJesse Barnes 
2520776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2521776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2522776ad806SJesse Barnes 
2523776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2524776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2525776ad806SJesse Barnes 
2526776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2527a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
25288664281bSPaulo Zanoni 
25298664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2530a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
25318664281bSPaulo Zanoni }
25328664281bSPaulo Zanoni 
253391d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
25348664281bSPaulo Zanoni {
25358664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
25365a69b89fSDaniel Vetter 	enum pipe pipe;
25378664281bSPaulo Zanoni 
2538de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2539de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2540de032bf4SPaulo Zanoni 
2541055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
25421f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
25431f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
25448664281bSPaulo Zanoni 
25455a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
254691d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
254791d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
25485a69b89fSDaniel Vetter 			else
254991d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
25505a69b89fSDaniel Vetter 		}
25515a69b89fSDaniel Vetter 	}
25528bf1e9f1SShuang He 
25538664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
25548664281bSPaulo Zanoni }
25558664281bSPaulo Zanoni 
255691d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
25578664281bSPaulo Zanoni {
25588664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
255945c1cd87SMika Kahola 	enum pipe pipe;
25608664281bSPaulo Zanoni 
2561de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2562de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2563de032bf4SPaulo Zanoni 
256445c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
256545c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
256645c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
25678664281bSPaulo Zanoni 
25688664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2569776ad806SJesse Barnes }
2570776ad806SJesse Barnes 
257191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
257223e81d69SAdam Jackson {
257323e81d69SAdam Jackson 	int pipe;
25746dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2575aaf5ec2eSSonika Jindal 
257691d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
257791d131d2SDaniel Vetter 
2578cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2579cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
258023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2581cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2582cfc33bf7SVille Syrjälä 				 port_name(port));
2583cfc33bf7SVille Syrjälä 	}
258423e81d69SAdam Jackson 
258523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
258691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
258723e81d69SAdam Jackson 
258823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
258991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
259023e81d69SAdam Jackson 
259123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
259223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
259323e81d69SAdam Jackson 
259423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
259523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
259623e81d69SAdam Jackson 
259723e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2598055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
259923e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
260023e81d69SAdam Jackson 					 pipe_name(pipe),
260123e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
26028664281bSPaulo Zanoni 
26038664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
260491d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
260523e81d69SAdam Jackson }
260623e81d69SAdam Jackson 
2607c6f7acb8SMatt Roper static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir,
2608c6f7acb8SMatt Roper 			    const u32 *pins)
260931604222SAnusha Srivatsa {
26108ef7e340SMatt Roper 	u32 ddi_hotplug_trigger;
26118ef7e340SMatt Roper 	u32 tc_hotplug_trigger;
261231604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
261331604222SAnusha Srivatsa 
26148ef7e340SMatt Roper 	if (HAS_PCH_MCC(dev_priv)) {
26158ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
26168ef7e340SMatt Roper 		tc_hotplug_trigger = 0;
26178ef7e340SMatt Roper 	} else {
26188ef7e340SMatt Roper 		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
26198ef7e340SMatt Roper 		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
26208ef7e340SMatt Roper 	}
26218ef7e340SMatt Roper 
262231604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
262331604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
262431604222SAnusha Srivatsa 
262531604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
262631604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
262731604222SAnusha Srivatsa 
262831604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
262931604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
2630c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
263131604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
263231604222SAnusha Srivatsa 	}
263331604222SAnusha Srivatsa 
263431604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
263531604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
263631604222SAnusha Srivatsa 
263731604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
263831604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
263931604222SAnusha Srivatsa 
264031604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
264131604222SAnusha Srivatsa 				   tc_hotplug_trigger,
2642c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
264331604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
264431604222SAnusha Srivatsa 	}
264531604222SAnusha Srivatsa 
264631604222SAnusha Srivatsa 	if (pin_mask)
264731604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
264831604222SAnusha Srivatsa 
264931604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
265031604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
265131604222SAnusha Srivatsa }
265231604222SAnusha Srivatsa 
265352dfdba0SLucas De Marchi static void tgp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
265452dfdba0SLucas De Marchi {
265552dfdba0SLucas De Marchi 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
265652dfdba0SLucas De Marchi 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
265752dfdba0SLucas De Marchi 	u32 pin_mask = 0, long_mask = 0;
265852dfdba0SLucas De Marchi 
265952dfdba0SLucas De Marchi 	if (ddi_hotplug_trigger) {
266052dfdba0SLucas De Marchi 		u32 dig_hotplug_reg;
266152dfdba0SLucas De Marchi 
266252dfdba0SLucas De Marchi 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
266352dfdba0SLucas De Marchi 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
266452dfdba0SLucas De Marchi 
266552dfdba0SLucas De Marchi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
266652dfdba0SLucas De Marchi 				   ddi_hotplug_trigger,
266752dfdba0SLucas De Marchi 				   dig_hotplug_reg, hpd_tgp,
266852dfdba0SLucas De Marchi 				   tgp_ddi_port_hotplug_long_detect);
266952dfdba0SLucas De Marchi 	}
267052dfdba0SLucas De Marchi 
267152dfdba0SLucas De Marchi 	if (tc_hotplug_trigger) {
267252dfdba0SLucas De Marchi 		u32 dig_hotplug_reg;
267352dfdba0SLucas De Marchi 
267452dfdba0SLucas De Marchi 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
267552dfdba0SLucas De Marchi 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
267652dfdba0SLucas De Marchi 
267752dfdba0SLucas De Marchi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
267852dfdba0SLucas De Marchi 				   tc_hotplug_trigger,
267952dfdba0SLucas De Marchi 				   dig_hotplug_reg, hpd_tgp,
268052dfdba0SLucas De Marchi 				   tgp_tc_port_hotplug_long_detect);
268152dfdba0SLucas De Marchi 	}
268252dfdba0SLucas De Marchi 
268352dfdba0SLucas De Marchi 	if (pin_mask)
268452dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
268552dfdba0SLucas De Marchi 
268652dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
268752dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
268852dfdba0SLucas De Marchi }
268952dfdba0SLucas De Marchi 
269091d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
26916dbf30ceSVille Syrjälä {
26926dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
26936dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
26946dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
26956dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
26966dbf30ceSVille Syrjälä 
26976dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
26986dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
26996dbf30ceSVille Syrjälä 
27006dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
27016dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
27026dbf30ceSVille Syrjälä 
2703cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2704cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
270574c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
27066dbf30ceSVille Syrjälä 	}
27076dbf30ceSVille Syrjälä 
27086dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
27096dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
27106dbf30ceSVille Syrjälä 
27116dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
27126dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
27136dbf30ceSVille Syrjälä 
2714cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2715cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
27166dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
27176dbf30ceSVille Syrjälä 	}
27186dbf30ceSVille Syrjälä 
27196dbf30ceSVille Syrjälä 	if (pin_mask)
272091d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
27216dbf30ceSVille Syrjälä 
27226dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
272391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
27246dbf30ceSVille Syrjälä }
27256dbf30ceSVille Syrjälä 
272691d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
272791d14251STvrtko Ursulin 				u32 hotplug_trigger,
272840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2729c008bc6eSPaulo Zanoni {
2730e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2731e4ce95aaSVille Syrjälä 
2732e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2733e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2734e4ce95aaSVille Syrjälä 
2735cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
273640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2737e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
273840e56410SVille Syrjälä 
273991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2740e4ce95aaSVille Syrjälä }
2741c008bc6eSPaulo Zanoni 
274291d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
274391d14251STvrtko Ursulin 				    u32 de_iir)
274440e56410SVille Syrjälä {
274540e56410SVille Syrjälä 	enum pipe pipe;
274640e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
274740e56410SVille Syrjälä 
274840e56410SVille Syrjälä 	if (hotplug_trigger)
274991d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
275040e56410SVille Syrjälä 
2751c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
275291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2753c008bc6eSPaulo Zanoni 
2754c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
275591d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2756c008bc6eSPaulo Zanoni 
2757c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2758c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2759c008bc6eSPaulo Zanoni 
2760055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2761fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2762fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2763c008bc6eSPaulo Zanoni 
276440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
27651f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2766c008bc6eSPaulo Zanoni 
276740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
276891d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2769c008bc6eSPaulo Zanoni 	}
2770c008bc6eSPaulo Zanoni 
2771c008bc6eSPaulo Zanoni 	/* check event from PCH */
2772c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2773c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2774c008bc6eSPaulo Zanoni 
277591d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
277691d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2777c008bc6eSPaulo Zanoni 		else
277891d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2779c008bc6eSPaulo Zanoni 
2780c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2781c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2782c008bc6eSPaulo Zanoni 	}
2783c008bc6eSPaulo Zanoni 
2784cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
278591d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2786c008bc6eSPaulo Zanoni }
2787c008bc6eSPaulo Zanoni 
278891d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
278991d14251STvrtko Ursulin 				    u32 de_iir)
27909719fb98SPaulo Zanoni {
279107d27e20SDamien Lespiau 	enum pipe pipe;
279223bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
279323bb4cb5SVille Syrjälä 
279440e56410SVille Syrjälä 	if (hotplug_trigger)
279591d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
27969719fb98SPaulo Zanoni 
27979719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
279891d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
27999719fb98SPaulo Zanoni 
280054fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
280154fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
280254fd3149SDhinakaran Pandiyan 
280354fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
280454fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
280554fd3149SDhinakaran Pandiyan 	}
2806fc340442SDaniel Vetter 
28079719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
280891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
28099719fb98SPaulo Zanoni 
28109719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
281191d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
28129719fb98SPaulo Zanoni 
2813055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2814fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2815fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
28169719fb98SPaulo Zanoni 	}
28179719fb98SPaulo Zanoni 
28189719fb98SPaulo Zanoni 	/* check event from PCH */
281991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
28209719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
28219719fb98SPaulo Zanoni 
282291d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
28239719fb98SPaulo Zanoni 
28249719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
28259719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
28269719fb98SPaulo Zanoni 	}
28279719fb98SPaulo Zanoni }
28289719fb98SPaulo Zanoni 
282972c90f62SOscar Mateo /*
283072c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
283172c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
283272c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
283372c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
283472c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
283572c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
283672c90f62SOscar Mateo  */
2837f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2838b1f14ad0SJesse Barnes {
2839b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
2840f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
28410e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2842b1f14ad0SJesse Barnes 
28432dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
28442dd2a883SImre Deak 		return IRQ_NONE;
28452dd2a883SImre Deak 
28461f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
28479102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
28481f814dacSImre Deak 
2849b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2850b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2851b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
28520e43406bSChris Wilson 
285344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
285444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
285544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
285644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
285744498aeaSPaulo Zanoni 	 * due to its back queue). */
285891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
285944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
286044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2861ab5c608bSBen Widawsky 	}
286244498aeaSPaulo Zanoni 
286372c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
286472c90f62SOscar Mateo 
28650e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
28660e43406bSChris Wilson 	if (gt_iir) {
286772c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
286872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
286991d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2870261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2871d8fc8a47SPaulo Zanoni 		else
2872261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
28730e43406bSChris Wilson 	}
2874b1f14ad0SJesse Barnes 
2875b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
28760e43406bSChris Wilson 	if (de_iir) {
287772c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
287872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
287991d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
288091d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2881f1af8fc1SPaulo Zanoni 		else
288291d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
28830e43406bSChris Wilson 	}
28840e43406bSChris Wilson 
288591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2886f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
28870e43406bSChris Wilson 		if (pm_iir) {
2888b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
28890e43406bSChris Wilson 			ret = IRQ_HANDLED;
289072c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
28910e43406bSChris Wilson 		}
2892f1af8fc1SPaulo Zanoni 	}
2893b1f14ad0SJesse Barnes 
2894b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
289574093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
289644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2897b1f14ad0SJesse Barnes 
28981f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
28999102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
29001f814dacSImre Deak 
2901b1f14ad0SJesse Barnes 	return ret;
2902b1f14ad0SJesse Barnes }
2903b1f14ad0SJesse Barnes 
290491d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
290591d14251STvrtko Ursulin 				u32 hotplug_trigger,
290640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2907d04a492dSShashank Sharma {
2908cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2909d04a492dSShashank Sharma 
2910a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2911a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2912d04a492dSShashank Sharma 
2913cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
291440e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2915cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
291640e56410SVille Syrjälä 
291791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2918d04a492dSShashank Sharma }
2919d04a492dSShashank Sharma 
2920121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2921121e758eSDhinakaran Pandiyan {
2922121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2923b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2924b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
292548ef15d3SJosé Roberto de Souza 	long_pulse_detect_func long_pulse_detect;
292648ef15d3SJosé Roberto de Souza 	const u32 *hpd;
292748ef15d3SJosé Roberto de Souza 
292848ef15d3SJosé Roberto de Souza 	if (INTEL_GEN(dev_priv) >= 12) {
292948ef15d3SJosé Roberto de Souza 		long_pulse_detect = gen12_port_hotplug_long_detect;
293048ef15d3SJosé Roberto de Souza 		hpd = hpd_gen12;
293148ef15d3SJosé Roberto de Souza 	} else {
293248ef15d3SJosé Roberto de Souza 		long_pulse_detect = gen11_port_hotplug_long_detect;
293348ef15d3SJosé Roberto de Souza 		hpd = hpd_gen11;
293448ef15d3SJosé Roberto de Souza 	}
2935121e758eSDhinakaran Pandiyan 
2936121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2937b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2938b796b971SDhinakaran Pandiyan 
2939121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2940121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2941121e758eSDhinakaran Pandiyan 
2942121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
294348ef15d3SJosé Roberto de Souza 				   dig_hotplug_reg, hpd, long_pulse_detect);
2944121e758eSDhinakaran Pandiyan 	}
2945b796b971SDhinakaran Pandiyan 
2946b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2947b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2948b796b971SDhinakaran Pandiyan 
2949b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2950b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2951b796b971SDhinakaran Pandiyan 
2952b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
295348ef15d3SJosé Roberto de Souza 				   dig_hotplug_reg, hpd, long_pulse_detect);
2954b796b971SDhinakaran Pandiyan 	}
2955b796b971SDhinakaran Pandiyan 
2956b796b971SDhinakaran Pandiyan 	if (pin_mask)
2957b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2958b796b971SDhinakaran Pandiyan 	else
2959b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2960121e758eSDhinakaran Pandiyan }
2961121e758eSDhinakaran Pandiyan 
29629d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
29639d17210fSLucas De Marchi {
296455523360SLucas De Marchi 	u32 mask;
29659d17210fSLucas De Marchi 
296655523360SLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 12)
296755523360SLucas De Marchi 		/* TODO: Add AUX entries for USBC */
296855523360SLucas De Marchi 		return TGL_DE_PORT_AUX_DDIA |
296955523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIB |
297055523360SLucas De Marchi 			TGL_DE_PORT_AUX_DDIC;
297155523360SLucas De Marchi 
297255523360SLucas De Marchi 	mask = GEN8_AUX_CHANNEL_A;
29739d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
29749d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
29759d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
29769d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
29779d17210fSLucas De Marchi 
297855523360SLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
29799d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
29809d17210fSLucas De Marchi 
298155523360SLucas De Marchi 	if (IS_GEN(dev_priv, 11))
298255523360SLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E;
29839d17210fSLucas De Marchi 
29849d17210fSLucas De Marchi 	return mask;
29859d17210fSLucas De Marchi }
29869d17210fSLucas De Marchi 
29875270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
29885270130dSVille Syrjälä {
29895270130dSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 9)
29905270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
29915270130dSVille Syrjälä 	else
29925270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
29935270130dSVille Syrjälä }
29945270130dSVille Syrjälä 
2995f11a0f46STvrtko Ursulin static irqreturn_t
2996f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2997abd58f01SBen Widawsky {
2998abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2999f11a0f46STvrtko Ursulin 	u32 iir;
3000c42664ccSDaniel Vetter 	enum pipe pipe;
300188e04703SJesse Barnes 
3002abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
3003e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
3004e32192e1STvrtko Ursulin 		if (iir) {
3005e04f7eceSVille Syrjälä 			bool found = false;
3006e04f7eceSVille Syrjälä 
3007e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
3008abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
3009e04f7eceSVille Syrjälä 
3010e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
301191d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
3012e04f7eceSVille Syrjälä 				found = true;
3013e04f7eceSVille Syrjälä 			}
3014e04f7eceSVille Syrjälä 
3015e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
301654fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
301754fd3149SDhinakaran Pandiyan 
301854fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
301954fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
3020e04f7eceSVille Syrjälä 				found = true;
3021e04f7eceSVille Syrjälä 			}
3022e04f7eceSVille Syrjälä 
3023e04f7eceSVille Syrjälä 			if (!found)
302438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
3025abd58f01SBen Widawsky 		}
302638cc46d7SOscar Mateo 		else
302738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
3028abd58f01SBen Widawsky 	}
3029abd58f01SBen Widawsky 
3030121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
3031121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
3032121e758eSDhinakaran Pandiyan 		if (iir) {
3033121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
3034121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
3035121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
3036121e758eSDhinakaran Pandiyan 		} else {
3037121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
3038121e758eSDhinakaran Pandiyan 		}
3039121e758eSDhinakaran Pandiyan 	}
3040121e758eSDhinakaran Pandiyan 
30416d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
3042e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
3043e32192e1STvrtko Ursulin 		if (iir) {
3044e32192e1STvrtko Ursulin 			u32 tmp_mask;
3045d04a492dSShashank Sharma 			bool found = false;
3046cebd87a0SVille Syrjälä 
3047e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
30486d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
304988e04703SJesse Barnes 
30509d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
305191d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
3052d04a492dSShashank Sharma 				found = true;
3053d04a492dSShashank Sharma 			}
3054d04a492dSShashank Sharma 
3055cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
3056e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
3057e32192e1STvrtko Ursulin 				if (tmp_mask) {
305891d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
305991d14251STvrtko Ursulin 							    hpd_bxt);
3060d04a492dSShashank Sharma 					found = true;
3061d04a492dSShashank Sharma 				}
3062e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
3063e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
3064e32192e1STvrtko Ursulin 				if (tmp_mask) {
306591d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
306691d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
3067e32192e1STvrtko Ursulin 					found = true;
3068e32192e1STvrtko Ursulin 				}
3069e32192e1STvrtko Ursulin 			}
3070d04a492dSShashank Sharma 
3071cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
307291d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
30739e63743eSShashank Sharma 				found = true;
30749e63743eSShashank Sharma 			}
30759e63743eSShashank Sharma 
3076d04a492dSShashank Sharma 			if (!found)
307738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
30786d766f02SDaniel Vetter 		}
307938cc46d7SOscar Mateo 		else
308038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
30816d766f02SDaniel Vetter 	}
30826d766f02SDaniel Vetter 
3083055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3084fd3a4024SDaniel Vetter 		u32 fault_errors;
3085abd58f01SBen Widawsky 
3086c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
3087c42664ccSDaniel Vetter 			continue;
3088c42664ccSDaniel Vetter 
3089e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3090e32192e1STvrtko Ursulin 		if (!iir) {
3091e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
3092e32192e1STvrtko Ursulin 			continue;
3093e32192e1STvrtko Ursulin 		}
3094770de83dSDamien Lespiau 
3095e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
3096e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
3097e32192e1STvrtko Ursulin 
3098fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
3099fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
3100abd58f01SBen Widawsky 
3101e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
310291d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
31030fbe7870SDaniel Vetter 
3104e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
3105e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
310638d83c96SDaniel Vetter 
31075270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
3108770de83dSDamien Lespiau 		if (fault_errors)
31091353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
311030100f2bSDaniel Vetter 				  pipe_name(pipe),
3111e32192e1STvrtko Ursulin 				  fault_errors);
3112abd58f01SBen Widawsky 	}
3113abd58f01SBen Widawsky 
311491d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
3115266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
311692d03a80SDaniel Vetter 		/*
311792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
311892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
311992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
312092d03a80SDaniel Vetter 		 */
3121e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
3122e32192e1STvrtko Ursulin 		if (iir) {
3123e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
312492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
31256dbf30ceSVille Syrjälä 
312652dfdba0SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
312752dfdba0SLucas De Marchi 				tgp_irq_handler(dev_priv, iir);
312852dfdba0SLucas De Marchi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC)
3129c6f7acb8SMatt Roper 				icp_irq_handler(dev_priv, iir, hpd_mcc);
3130c6f7acb8SMatt Roper 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3131c6f7acb8SMatt Roper 				icp_irq_handler(dev_priv, iir, hpd_icp);
3132c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
313391d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
31346dbf30ceSVille Syrjälä 			else
313591d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
31362dfb0b81SJani Nikula 		} else {
31372dfb0b81SJani Nikula 			/*
31382dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
31392dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
31402dfb0b81SJani Nikula 			 */
31412dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
31422dfb0b81SJani Nikula 		}
314392d03a80SDaniel Vetter 	}
314492d03a80SDaniel Vetter 
3145f11a0f46STvrtko Ursulin 	return ret;
3146f11a0f46STvrtko Ursulin }
3147f11a0f46STvrtko Ursulin 
31484376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
31494376b9c9SMika Kuoppala {
31504376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
31514376b9c9SMika Kuoppala 
31524376b9c9SMika Kuoppala 	/*
31534376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
31544376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
31554376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
31564376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
31574376b9c9SMika Kuoppala 	 */
31584376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
31594376b9c9SMika Kuoppala }
31604376b9c9SMika Kuoppala 
31614376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
31624376b9c9SMika Kuoppala {
31634376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
31644376b9c9SMika Kuoppala }
31654376b9c9SMika Kuoppala 
3166f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
3167f11a0f46STvrtko Ursulin {
3168b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
316925286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
3170f11a0f46STvrtko Ursulin 	u32 master_ctl;
3171f0fd96f5SChris Wilson 	u32 gt_iir[4];
3172f11a0f46STvrtko Ursulin 
3173f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
3174f11a0f46STvrtko Ursulin 		return IRQ_NONE;
3175f11a0f46STvrtko Ursulin 
31764376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
31774376b9c9SMika Kuoppala 	if (!master_ctl) {
31784376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
3179f11a0f46STvrtko Ursulin 		return IRQ_NONE;
31804376b9c9SMika Kuoppala 	}
3181f11a0f46STvrtko Ursulin 
3182f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
318355ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
3184f0fd96f5SChris Wilson 
3185f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3186f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
31879102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
318855ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
31899102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3190f0fd96f5SChris Wilson 	}
3191f11a0f46STvrtko Ursulin 
31924376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
3193abd58f01SBen Widawsky 
3194f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
31951f814dacSImre Deak 
319655ef72f2SChris Wilson 	return IRQ_HANDLED;
3197abd58f01SBen Widawsky }
3198abd58f01SBen Widawsky 
319951951ae7SMika Kuoppala static u32
32009b77011eSTvrtko Ursulin gen11_gt_engine_identity(struct intel_gt *gt,
320151951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
320251951ae7SMika Kuoppala {
32039b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
320451951ae7SMika Kuoppala 	u32 timeout_ts;
320551951ae7SMika Kuoppala 	u32 ident;
320651951ae7SMika Kuoppala 
32079b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
320896606f3bSOscar Mateo 
320951951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
321051951ae7SMika Kuoppala 
321151951ae7SMika Kuoppala 	/*
321251951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
321351951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
321451951ae7SMika Kuoppala 	 */
321551951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
321651951ae7SMika Kuoppala 	do {
321751951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
321851951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
321951951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
322051951ae7SMika Kuoppala 
322151951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
322251951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
322351951ae7SMika Kuoppala 			  bank, bit, ident);
322451951ae7SMika Kuoppala 		return 0;
322551951ae7SMika Kuoppala 	}
322651951ae7SMika Kuoppala 
322751951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
322851951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
322951951ae7SMika Kuoppala 
3230f744dbc2SMika Kuoppala 	return ident;
3231f744dbc2SMika Kuoppala }
3232f744dbc2SMika Kuoppala 
3233f744dbc2SMika Kuoppala static void
32349b77011eSTvrtko Ursulin gen11_other_irq_handler(struct intel_gt *gt, const u8 instance,
32359b77011eSTvrtko Ursulin 			const u16 iir)
3236f744dbc2SMika Kuoppala {
323754c52a84SOscar Mateo 	if (instance == OTHER_GUC_INSTANCE)
32388b5689d7SDaniele Ceraolo Spurio 		return guc_irq_handler(&gt->uc.guc, iir);
323954c52a84SOscar Mateo 
3240d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
324158820574STvrtko Ursulin 		return gen11_rps_irq_handler(gt, iir);
3242d02b98b8SOscar Mateo 
3243f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3244f744dbc2SMika Kuoppala 		  instance, iir);
3245f744dbc2SMika Kuoppala }
3246f744dbc2SMika Kuoppala 
3247f744dbc2SMika Kuoppala static void
32489b77011eSTvrtko Ursulin gen11_engine_irq_handler(struct intel_gt *gt, const u8 class,
32499b77011eSTvrtko Ursulin 			 const u8 instance, const u16 iir)
3250f744dbc2SMika Kuoppala {
3251f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3252f744dbc2SMika Kuoppala 
3253f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3254*750e76b4SChris Wilson 		engine = gt->engine_class[class][instance];
3255f744dbc2SMika Kuoppala 	else
3256f744dbc2SMika Kuoppala 		engine = NULL;
3257f744dbc2SMika Kuoppala 
3258f744dbc2SMika Kuoppala 	if (likely(engine))
3259f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3260f744dbc2SMika Kuoppala 
3261f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3262f744dbc2SMika Kuoppala 		  class, instance);
3263f744dbc2SMika Kuoppala }
3264f744dbc2SMika Kuoppala 
3265f744dbc2SMika Kuoppala static void
32669b77011eSTvrtko Ursulin gen11_gt_identity_handler(struct intel_gt *gt, const u32 identity)
3267f744dbc2SMika Kuoppala {
3268f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3269f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3270f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3271f744dbc2SMika Kuoppala 
3272f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3273f744dbc2SMika Kuoppala 		return;
3274f744dbc2SMika Kuoppala 
3275f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
32769b77011eSTvrtko Ursulin 		return gen11_engine_irq_handler(gt, class, instance, intr);
3277f744dbc2SMika Kuoppala 
3278f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
32799b77011eSTvrtko Ursulin 		return gen11_other_irq_handler(gt, instance, intr);
3280f744dbc2SMika Kuoppala 
3281f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3282f744dbc2SMika Kuoppala 		  class, instance, intr);
328351951ae7SMika Kuoppala }
328451951ae7SMika Kuoppala 
328551951ae7SMika Kuoppala static void
32869b77011eSTvrtko Ursulin gen11_gt_bank_handler(struct intel_gt *gt, const unsigned int bank)
328751951ae7SMika Kuoppala {
32889b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
328951951ae7SMika Kuoppala 	unsigned long intr_dw;
329051951ae7SMika Kuoppala 	unsigned int bit;
329151951ae7SMika Kuoppala 
32929b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
329351951ae7SMika Kuoppala 
329451951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
329551951ae7SMika Kuoppala 
329651951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
32979b77011eSTvrtko Ursulin 		const u32 ident = gen11_gt_engine_identity(gt, bank, bit);
329851951ae7SMika Kuoppala 
32999b77011eSTvrtko Ursulin 		gen11_gt_identity_handler(gt, ident);
330051951ae7SMika Kuoppala 	}
330151951ae7SMika Kuoppala 
330251951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
330351951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
330451951ae7SMika Kuoppala }
330596606f3bSOscar Mateo 
330696606f3bSOscar Mateo static void
33079b77011eSTvrtko Ursulin gen11_gt_irq_handler(struct intel_gt *gt, const u32 master_ctl)
330896606f3bSOscar Mateo {
33099b77011eSTvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
331096606f3bSOscar Mateo 	unsigned int bank;
331196606f3bSOscar Mateo 
331296606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
331396606f3bSOscar Mateo 
331496606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
331596606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
33169b77011eSTvrtko Ursulin 			gen11_gt_bank_handler(gt, bank);
331796606f3bSOscar Mateo 	}
331896606f3bSOscar Mateo 
331996606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
332051951ae7SMika Kuoppala }
332151951ae7SMika Kuoppala 
33227a909383SChris Wilson static u32
33239b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
3324df0d28c1SDhinakaran Pandiyan {
33259b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
33267a909383SChris Wilson 	u32 iir;
3327df0d28c1SDhinakaran Pandiyan 
3328df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
33297a909383SChris Wilson 		return 0;
3330df0d28c1SDhinakaran Pandiyan 
33317a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
33327a909383SChris Wilson 	if (likely(iir))
33337a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
33347a909383SChris Wilson 
33357a909383SChris Wilson 	return iir;
3336df0d28c1SDhinakaran Pandiyan }
3337df0d28c1SDhinakaran Pandiyan 
3338df0d28c1SDhinakaran Pandiyan static void
33399b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
3340df0d28c1SDhinakaran Pandiyan {
3341df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
33429b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
3343df0d28c1SDhinakaran Pandiyan }
3344df0d28c1SDhinakaran Pandiyan 
334581067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
334681067b71SMika Kuoppala {
334781067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
334881067b71SMika Kuoppala 
334981067b71SMika Kuoppala 	/*
335081067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
335181067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
335281067b71SMika Kuoppala 	 * New indications can and will light up during processing,
335381067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
335481067b71SMika Kuoppala 	 */
335581067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
335681067b71SMika Kuoppala }
335781067b71SMika Kuoppala 
335881067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
335981067b71SMika Kuoppala {
336081067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
336181067b71SMika Kuoppala }
336281067b71SMika Kuoppala 
336351951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
336451951ae7SMika Kuoppala {
3365b318b824SVille Syrjälä 	struct drm_i915_private * const i915 = arg;
336625286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
33679b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
336851951ae7SMika Kuoppala 	u32 master_ctl;
3369df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
337051951ae7SMika Kuoppala 
337151951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
337251951ae7SMika Kuoppala 		return IRQ_NONE;
337351951ae7SMika Kuoppala 
337481067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
337581067b71SMika Kuoppala 	if (!master_ctl) {
337681067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
337751951ae7SMika Kuoppala 		return IRQ_NONE;
337881067b71SMika Kuoppala 	}
337951951ae7SMika Kuoppala 
338051951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
33819b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
338251951ae7SMika Kuoppala 
338351951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
338451951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
338551951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
338651951ae7SMika Kuoppala 
33879102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&i915->runtime_pm);
338851951ae7SMika Kuoppala 		/*
338951951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
339051951ae7SMika Kuoppala 		 * for the display related bits.
339151951ae7SMika Kuoppala 		 */
339251951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
33939102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&i915->runtime_pm);
339451951ae7SMika Kuoppala 	}
339551951ae7SMika Kuoppala 
33969b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
3397df0d28c1SDhinakaran Pandiyan 
339881067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
339951951ae7SMika Kuoppala 
34009b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
3401df0d28c1SDhinakaran Pandiyan 
340251951ae7SMika Kuoppala 	return IRQ_HANDLED;
340351951ae7SMika Kuoppala }
340451951ae7SMika Kuoppala 
340542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
340642f52ef8SKeith Packard  * we use as a pipe index
340742f52ef8SKeith Packard  */
340808fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
34090a3e67a4SJesse Barnes {
341008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
341108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3412e9d21d7fSKeith Packard 	unsigned long irqflags;
341371e0ffa5SJesse Barnes 
34141ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
341586e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
341686e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
341786e83e35SChris Wilson 
341886e83e35SChris Wilson 	return 0;
341986e83e35SChris Wilson }
342086e83e35SChris Wilson 
342108fa8fd0SVille Syrjälä int i945gm_enable_vblank(struct drm_crtc *crtc)
3422d938da6bSVille Syrjälä {
342308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3424d938da6bSVille Syrjälä 
3425d938da6bSVille Syrjälä 	if (dev_priv->i945gm_vblank.enabled++ == 0)
3426d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3427d938da6bSVille Syrjälä 
342808fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
3429d938da6bSVille Syrjälä }
3430d938da6bSVille Syrjälä 
343108fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
343286e83e35SChris Wilson {
343308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
343408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
343586e83e35SChris Wilson 	unsigned long irqflags;
343686e83e35SChris Wilson 
343786e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34387c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3439755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
34401ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
34418692d00eSChris Wilson 
34420a3e67a4SJesse Barnes 	return 0;
34430a3e67a4SJesse Barnes }
34440a3e67a4SJesse Barnes 
344508fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
3446f796cf8fSJesse Barnes {
344708fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
344808fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3449f796cf8fSJesse Barnes 	unsigned long irqflags;
3450a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
345186e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3452f796cf8fSJesse Barnes 
3453f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3454fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3455b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3456b1f14ad0SJesse Barnes 
34572e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
34582e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
34592e8bf223SDhinakaran Pandiyan 	 */
34602e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
346108fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
34622e8bf223SDhinakaran Pandiyan 
3463b1f14ad0SJesse Barnes 	return 0;
3464b1f14ad0SJesse Barnes }
3465b1f14ad0SJesse Barnes 
346608fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
3467abd58f01SBen Widawsky {
346808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
346908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3470abd58f01SBen Widawsky 	unsigned long irqflags;
3471abd58f01SBen Widawsky 
3472abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3473013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3474abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3475013d3752SVille Syrjälä 
34762e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
34772e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
34782e8bf223SDhinakaran Pandiyan 	 */
34792e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
348008fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
34812e8bf223SDhinakaran Pandiyan 
3482abd58f01SBen Widawsky 	return 0;
3483abd58f01SBen Widawsky }
3484abd58f01SBen Widawsky 
348542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
348642f52ef8SKeith Packard  * we use as a pipe index
348742f52ef8SKeith Packard  */
348808fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
348986e83e35SChris Wilson {
349008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
349108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
349286e83e35SChris Wilson 	unsigned long irqflags;
349386e83e35SChris Wilson 
349486e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
349586e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
349686e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
349786e83e35SChris Wilson }
349886e83e35SChris Wilson 
349908fa8fd0SVille Syrjälä void i945gm_disable_vblank(struct drm_crtc *crtc)
3500d938da6bSVille Syrjälä {
350108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3502d938da6bSVille Syrjälä 
350308fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
3504d938da6bSVille Syrjälä 
3505d938da6bSVille Syrjälä 	if (--dev_priv->i945gm_vblank.enabled == 0)
3506d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3507d938da6bSVille Syrjälä }
3508d938da6bSVille Syrjälä 
350908fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
35100a3e67a4SJesse Barnes {
351108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
351208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3513e9d21d7fSKeith Packard 	unsigned long irqflags;
35140a3e67a4SJesse Barnes 
35151ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
35167c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3517755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
35181ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
35190a3e67a4SJesse Barnes }
35200a3e67a4SJesse Barnes 
352108fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
3522f796cf8fSJesse Barnes {
352308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
352408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3525f796cf8fSJesse Barnes 	unsigned long irqflags;
3526a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
352786e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3528f796cf8fSJesse Barnes 
3529f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3530fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3531b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3532b1f14ad0SJesse Barnes }
3533b1f14ad0SJesse Barnes 
353408fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
3535abd58f01SBen Widawsky {
353608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
353708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3538abd58f01SBen Widawsky 	unsigned long irqflags;
3539abd58f01SBen Widawsky 
3540abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3541013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3542abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3543abd58f01SBen Widawsky }
3544abd58f01SBen Widawsky 
35457218524dSChris Wilson static void i945gm_vblank_work_func(struct work_struct *work)
3546d938da6bSVille Syrjälä {
3547d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv =
3548d938da6bSVille Syrjälä 		container_of(work, struct drm_i915_private, i945gm_vblank.work);
3549d938da6bSVille Syrjälä 
3550d938da6bSVille Syrjälä 	/*
3551d938da6bSVille Syrjälä 	 * Vblank interrupts fail to wake up the device from C3,
3552d938da6bSVille Syrjälä 	 * hence we want to prevent C3 usage while vblank interrupts
3553d938da6bSVille Syrjälä 	 * are enabled.
3554d938da6bSVille Syrjälä 	 */
3555d938da6bSVille Syrjälä 	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
3556d938da6bSVille Syrjälä 			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
3557d938da6bSVille Syrjälä 			      dev_priv->i945gm_vblank.c3_disable_latency :
3558d938da6bSVille Syrjälä 			      PM_QOS_DEFAULT_VALUE);
3559d938da6bSVille Syrjälä }
3560d938da6bSVille Syrjälä 
3561d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name)
3562d938da6bSVille Syrjälä {
3563d938da6bSVille Syrjälä 	const struct cpuidle_driver *drv;
3564d938da6bSVille Syrjälä 	int i;
3565d938da6bSVille Syrjälä 
3566d938da6bSVille Syrjälä 	drv = cpuidle_get_driver();
3567d938da6bSVille Syrjälä 	if (!drv)
3568d938da6bSVille Syrjälä 		return 0;
3569d938da6bSVille Syrjälä 
3570d938da6bSVille Syrjälä 	for (i = 0; i < drv->state_count; i++) {
3571d938da6bSVille Syrjälä 		const struct cpuidle_state *state = &drv->states[i];
3572d938da6bSVille Syrjälä 
3573d938da6bSVille Syrjälä 		if (!strcmp(state->name, name))
3574d938da6bSVille Syrjälä 			return state->exit_latency ?
3575d938da6bSVille Syrjälä 				state->exit_latency - 1 : 0;
3576d938da6bSVille Syrjälä 	}
3577d938da6bSVille Syrjälä 
3578d938da6bSVille Syrjälä 	return 0;
3579d938da6bSVille Syrjälä }
3580d938da6bSVille Syrjälä 
3581d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
3582d938da6bSVille Syrjälä {
3583d938da6bSVille Syrjälä 	INIT_WORK(&dev_priv->i945gm_vblank.work,
3584d938da6bSVille Syrjälä 		  i945gm_vblank_work_func);
3585d938da6bSVille Syrjälä 
3586d938da6bSVille Syrjälä 	dev_priv->i945gm_vblank.c3_disable_latency =
3587d938da6bSVille Syrjälä 		cstate_disable_latency("C3");
3588d938da6bSVille Syrjälä 	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
3589d938da6bSVille Syrjälä 			   PM_QOS_CPU_DMA_LATENCY,
3590d938da6bSVille Syrjälä 			   PM_QOS_DEFAULT_VALUE);
3591d938da6bSVille Syrjälä }
3592d938da6bSVille Syrjälä 
3593d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
3594d938da6bSVille Syrjälä {
3595d938da6bSVille Syrjälä 	cancel_work_sync(&dev_priv->i945gm_vblank.work);
3596d938da6bSVille Syrjälä 	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
3597d938da6bSVille Syrjälä }
3598d938da6bSVille Syrjälä 
3599b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
360091738a95SPaulo Zanoni {
3601b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3602b16b2a2fSPaulo Zanoni 
36036e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
360491738a95SPaulo Zanoni 		return;
360591738a95SPaulo Zanoni 
3606b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3607105b122eSPaulo Zanoni 
36086e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3609105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3610622364b6SPaulo Zanoni }
3611105b122eSPaulo Zanoni 
361291738a95SPaulo Zanoni /*
3613622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3614622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3615622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3616622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3617622364b6SPaulo Zanoni  *
3618622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
361991738a95SPaulo Zanoni  */
3620b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
3621622364b6SPaulo Zanoni {
36226e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3623622364b6SPaulo Zanoni 		return;
3624622364b6SPaulo Zanoni 
3625622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
362691738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
362791738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
362891738a95SPaulo Zanoni }
362991738a95SPaulo Zanoni 
3630b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3631d18ea1b5SDaniel Vetter {
3632b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3633b16b2a2fSPaulo Zanoni 
3634b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GT);
3635b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
3636b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, GEN6_PM);
3637d18ea1b5SDaniel Vetter }
3638d18ea1b5SDaniel Vetter 
363970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
364070591a41SVille Syrjälä {
3641b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3642b16b2a2fSPaulo Zanoni 
364371b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3644f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
364571b8b41dSVille Syrjälä 	else
3646f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
364771b8b41dSVille Syrjälä 
3648ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3649f0818984STvrtko Ursulin 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
365070591a41SVille Syrjälä 
365144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
365270591a41SVille Syrjälä 
3653b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
36548bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
365570591a41SVille Syrjälä }
365670591a41SVille Syrjälä 
36578bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
36588bb61306SVille Syrjälä {
3659b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3660b16b2a2fSPaulo Zanoni 
36618bb61306SVille Syrjälä 	u32 pipestat_mask;
36629ab981f2SVille Syrjälä 	u32 enable_mask;
36638bb61306SVille Syrjälä 	enum pipe pipe;
36648bb61306SVille Syrjälä 
3665842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
36668bb61306SVille Syrjälä 
36678bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
36688bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
36698bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
36708bb61306SVille Syrjälä 
36719ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
36728bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3673ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3674ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3675ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3676ebf5f921SVille Syrjälä 
36778bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3678ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3679ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
36806b7eafc1SVille Syrjälä 
36818bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
36826b7eafc1SVille Syrjälä 
36839ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
36848bb61306SVille Syrjälä 
3685b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
36868bb61306SVille Syrjälä }
36878bb61306SVille Syrjälä 
36888bb61306SVille Syrjälä /* drm_dma.h hooks
36898bb61306SVille Syrjälä */
3690b318b824SVille Syrjälä static void ironlake_irq_reset(struct drm_i915_private *dev_priv)
36918bb61306SVille Syrjälä {
3692b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36938bb61306SVille Syrjälä 
3694b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3695cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
3696f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
36978bb61306SVille Syrjälä 
3698fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3699f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3700f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3701fc340442SDaniel Vetter 	}
3702fc340442SDaniel Vetter 
3703b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
37048bb61306SVille Syrjälä 
3705b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
37068bb61306SVille Syrjälä }
37078bb61306SVille Syrjälä 
3708b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
37097e231dbeSJesse Barnes {
371034c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
371134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
371234c7b8a7SVille Syrjälä 
3713b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
37147e231dbeSJesse Barnes 
3715ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37169918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
371770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3718ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
37197e231dbeSJesse Barnes }
37207e231dbeSJesse Barnes 
3721d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3722d6e3cca3SDaniel Vetter {
3723b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3724b16b2a2fSPaulo Zanoni 
3725b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 0);
3726b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 1);
3727b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 2);
3728b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 3);
3729d6e3cca3SDaniel Vetter }
3730d6e3cca3SDaniel Vetter 
3731b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3732abd58f01SBen Widawsky {
3733b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3734abd58f01SBen Widawsky 	int pipe;
3735abd58f01SBen Widawsky 
373625286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3737abd58f01SBen Widawsky 
3738d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3739abd58f01SBen Widawsky 
3740f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3741f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3742e04f7eceSVille Syrjälä 
3743055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3744f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3745813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3746b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3747abd58f01SBen Widawsky 
3748b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3749b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3750b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3751abd58f01SBen Widawsky 
37526e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3753b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3754abd58f01SBen Widawsky }
3755abd58f01SBen Widawsky 
37569b77011eSTvrtko Ursulin static void gen11_gt_irq_reset(struct intel_gt *gt)
375751951ae7SMika Kuoppala {
3758f0818984STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
37599b77011eSTvrtko Ursulin 
376051951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
3761f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RENDER_COPY_INTR_ENABLE, 0);
3762f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS_VECS_INTR_ENABLE,	  0);
376351951ae7SMika Kuoppala 
376451951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
3765f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RCS0_RSVD_INTR_MASK,	~0);
3766f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_BCS_RSVD_INTR_MASK,	~0);
3767f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS0_VCS1_INTR_MASK,	~0);
3768f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS2_VCS3_INTR_MASK,	~0);
3769f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VECS0_VECS1_INTR_MASK,	~0);
3770d02b98b8SOscar Mateo 
3771f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3772f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
3773f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
3774f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_MASK,  ~0);
377551951ae7SMika Kuoppala }
377651951ae7SMika Kuoppala 
3777b318b824SVille Syrjälä static void gen11_irq_reset(struct drm_i915_private *dev_priv)
377851951ae7SMika Kuoppala {
3779b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
378051951ae7SMika Kuoppala 	int pipe;
378151951ae7SMika Kuoppala 
378225286aacSDaniele Ceraolo Spurio 	gen11_master_intr_disable(dev_priv->uncore.regs);
378351951ae7SMika Kuoppala 
37849b77011eSTvrtko Ursulin 	gen11_gt_irq_reset(&dev_priv->gt);
378551951ae7SMika Kuoppala 
3786f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
378751951ae7SMika Kuoppala 
3788f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3789f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
379062819dfdSJosé Roberto de Souza 
379151951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
379251951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
379351951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3794b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
379551951ae7SMika Kuoppala 
3796b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3797b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3798b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3799b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3800b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
380131604222SAnusha Srivatsa 
380229b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3803b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
380451951ae7SMika Kuoppala }
380551951ae7SMika Kuoppala 
38064c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3807001bd2cbSImre Deak 				     u8 pipe_mask)
3808d49bdb0eSPaulo Zanoni {
3809b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3810b16b2a2fSPaulo Zanoni 
3811a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
38126831f3e3SVille Syrjälä 	enum pipe pipe;
3813d49bdb0eSPaulo Zanoni 
381413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
38159dfe2e3aSImre Deak 
38169dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
38179dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
38189dfe2e3aSImre Deak 		return;
38199dfe2e3aSImre Deak 	}
38209dfe2e3aSImre Deak 
38216831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3822b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
38236831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
38246831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
38259dfe2e3aSImre Deak 
382613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3827d49bdb0eSPaulo Zanoni }
3828d49bdb0eSPaulo Zanoni 
3829aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3830001bd2cbSImre Deak 				     u8 pipe_mask)
3831aae8ba84SVille Syrjälä {
3832b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
38336831f3e3SVille Syrjälä 	enum pipe pipe;
38346831f3e3SVille Syrjälä 
3835aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38369dfe2e3aSImre Deak 
38379dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
38389dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
38399dfe2e3aSImre Deak 		return;
38409dfe2e3aSImre Deak 	}
38419dfe2e3aSImre Deak 
38426831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3843b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
38449dfe2e3aSImre Deak 
3845aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3846aae8ba84SVille Syrjälä 
3847aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3848315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3849aae8ba84SVille Syrjälä }
3850aae8ba84SVille Syrjälä 
3851b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
385243f328d7SVille Syrjälä {
3853b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
385443f328d7SVille Syrjälä 
385543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
385643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
385743f328d7SVille Syrjälä 
3858d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
385943f328d7SVille Syrjälä 
3860b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
386143f328d7SVille Syrjälä 
3862ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38639918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
386470591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3865ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
386643f328d7SVille Syrjälä }
386743f328d7SVille Syrjälä 
386891d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
386987a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
387087a02106SVille Syrjälä {
387187a02106SVille Syrjälä 	struct intel_encoder *encoder;
387287a02106SVille Syrjälä 	u32 enabled_irqs = 0;
387387a02106SVille Syrjälä 
387491c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
387587a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
387687a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
387787a02106SVille Syrjälä 
387887a02106SVille Syrjälä 	return enabled_irqs;
387987a02106SVille Syrjälä }
388087a02106SVille Syrjälä 
38811a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
38821a56b1a2SImre Deak {
38831a56b1a2SImre Deak 	u32 hotplug;
38841a56b1a2SImre Deak 
38851a56b1a2SImre Deak 	/*
38861a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
38871a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
38881a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
38891a56b1a2SImre Deak 	 */
38901a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38911a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
38921a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
38931a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
38941a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
38951a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
38961a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
38971a56b1a2SImre Deak 	/*
38981a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
38991a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
39001a56b1a2SImre Deak 	 */
39011a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
39021a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
39031a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
39041a56b1a2SImre Deak }
39051a56b1a2SImre Deak 
390691d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
390782a28bcfSDaniel Vetter {
39081a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
390982a28bcfSDaniel Vetter 
391091d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3911fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
391291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
391382a28bcfSDaniel Vetter 	} else {
3914fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
391591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
391682a28bcfSDaniel Vetter 	}
391782a28bcfSDaniel Vetter 
3918fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
391982a28bcfSDaniel Vetter 
39201a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
39216dbf30ceSVille Syrjälä }
392226951cafSXiong Zhang 
392352dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
392452dfdba0SLucas De Marchi 				    u32 ddi_hotplug_enable_mask,
392552dfdba0SLucas De Marchi 				    u32 tc_hotplug_enable_mask)
392631604222SAnusha Srivatsa {
392731604222SAnusha Srivatsa 	u32 hotplug;
392831604222SAnusha Srivatsa 
392931604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
393052dfdba0SLucas De Marchi 	hotplug |= ddi_hotplug_enable_mask;
393131604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
393231604222SAnusha Srivatsa 
39338ef7e340SMatt Roper 	if (tc_hotplug_enable_mask) {
393431604222SAnusha Srivatsa 		hotplug = I915_READ(SHOTPLUG_CTL_TC);
393552dfdba0SLucas De Marchi 		hotplug |= tc_hotplug_enable_mask;
393631604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
393731604222SAnusha Srivatsa 	}
39388ef7e340SMatt Roper }
393931604222SAnusha Srivatsa 
394031604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
394131604222SAnusha Srivatsa {
394231604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
394331604222SAnusha Srivatsa 
394431604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
394531604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
394631604222SAnusha Srivatsa 
394731604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
394831604222SAnusha Srivatsa 
394952dfdba0SLucas De Marchi 	icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
395052dfdba0SLucas De Marchi 				ICP_TC_HPD_ENABLE_MASK);
395152dfdba0SLucas De Marchi }
395252dfdba0SLucas De Marchi 
39538ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
39548ef7e340SMatt Roper {
39558ef7e340SMatt Roper 	u32 hotplug_irqs, enabled_irqs;
39568ef7e340SMatt Roper 
39578ef7e340SMatt Roper 	hotplug_irqs = SDE_DDI_MASK_TGP;
39588ef7e340SMatt Roper 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_mcc);
39598ef7e340SMatt Roper 
39608ef7e340SMatt Roper 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
39618ef7e340SMatt Roper 
39628ef7e340SMatt Roper 	icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
39638ef7e340SMatt Roper }
39648ef7e340SMatt Roper 
396552dfdba0SLucas De Marchi static void tgp_hpd_irq_setup(struct drm_i915_private *dev_priv)
396652dfdba0SLucas De Marchi {
396752dfdba0SLucas De Marchi 	u32 hotplug_irqs, enabled_irqs;
396852dfdba0SLucas De Marchi 
396952dfdba0SLucas De Marchi 	hotplug_irqs = SDE_DDI_MASK_TGP | SDE_TC_MASK_TGP;
397052dfdba0SLucas De Marchi 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_tgp);
397152dfdba0SLucas De Marchi 
397252dfdba0SLucas De Marchi 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
397352dfdba0SLucas De Marchi 
397452dfdba0SLucas De Marchi 	icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
397552dfdba0SLucas De Marchi 				TGP_TC_HPD_ENABLE_MASK);
397631604222SAnusha Srivatsa }
397731604222SAnusha Srivatsa 
3978121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3979121e758eSDhinakaran Pandiyan {
3980121e758eSDhinakaran Pandiyan 	u32 hotplug;
3981121e758eSDhinakaran Pandiyan 
3982121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3983121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3984121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3985121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3986121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3987121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3988b796b971SDhinakaran Pandiyan 
3989b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3990b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3991b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3992b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3993b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3994b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3995121e758eSDhinakaran Pandiyan }
3996121e758eSDhinakaran Pandiyan 
3997121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3998121e758eSDhinakaran Pandiyan {
3999121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
400048ef15d3SJosé Roberto de Souza 	const u32 *hpd;
4001121e758eSDhinakaran Pandiyan 	u32 val;
4002121e758eSDhinakaran Pandiyan 
400348ef15d3SJosé Roberto de Souza 	hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11;
400448ef15d3SJosé Roberto de Souza 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd);
4005b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
4006121e758eSDhinakaran Pandiyan 
4007121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
4008121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
4009121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
4010121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
4011121e758eSDhinakaran Pandiyan 
4012121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
401331604222SAnusha Srivatsa 
401452dfdba0SLucas De Marchi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
401552dfdba0SLucas De Marchi 		tgp_hpd_irq_setup(dev_priv);
401652dfdba0SLucas De Marchi 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
401731604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
4018121e758eSDhinakaran Pandiyan }
4019121e758eSDhinakaran Pandiyan 
40202a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
40212a57d9ccSImre Deak {
40223b92e263SRodrigo Vivi 	u32 val, hotplug;
40233b92e263SRodrigo Vivi 
40243b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
40253b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
40263b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
40273b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
40283b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
40293b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
40303b92e263SRodrigo Vivi 	}
40312a57d9ccSImre Deak 
40322a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
40332a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
40342a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
40352a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
40362a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
40372a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
40382a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
40392a57d9ccSImre Deak 
40402a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
40412a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
40422a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
40432a57d9ccSImre Deak }
40442a57d9ccSImre Deak 
404591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
40466dbf30ceSVille Syrjälä {
40472a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
40486dbf30ceSVille Syrjälä 
40496dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
405091d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
40516dbf30ceSVille Syrjälä 
40526dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
40536dbf30ceSVille Syrjälä 
40542a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
405526951cafSXiong Zhang }
40567fe0b973SKeith Packard 
40571a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
40581a56b1a2SImre Deak {
40591a56b1a2SImre Deak 	u32 hotplug;
40601a56b1a2SImre Deak 
40611a56b1a2SImre Deak 	/*
40621a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
40631a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
40641a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
40651a56b1a2SImre Deak 	 */
40661a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
40671a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
40681a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
40691a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
40701a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
40711a56b1a2SImre Deak }
40721a56b1a2SImre Deak 
407391d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
4074e4ce95aaSVille Syrjälä {
40751a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
4076e4ce95aaSVille Syrjälä 
407791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
40783a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
407991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
40803a3b3c7dSVille Syrjälä 
40813a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
408291d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
408323bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
408491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
40853a3b3c7dSVille Syrjälä 
40863a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
408723bb4cb5SVille Syrjälä 	} else {
4088e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
408991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
4090e4ce95aaSVille Syrjälä 
4091e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
40923a3b3c7dSVille Syrjälä 	}
4093e4ce95aaSVille Syrjälä 
40941a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
4095e4ce95aaSVille Syrjälä 
409691d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
4097e4ce95aaSVille Syrjälä }
4098e4ce95aaSVille Syrjälä 
40992a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
41002a57d9ccSImre Deak 				      u32 enabled_irqs)
4101e0a20ad7SShashank Sharma {
41022a57d9ccSImre Deak 	u32 hotplug;
4103e0a20ad7SShashank Sharma 
4104a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
41052a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
41062a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
41072a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
4108d252bf68SShubhangi Shrivastava 
4109d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
4110d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
4111d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
4112d252bf68SShubhangi Shrivastava 
4113d252bf68SShubhangi Shrivastava 	/*
4114d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
4115d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
4116d252bf68SShubhangi Shrivastava 	 */
4117d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
4118d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
4119d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
4120d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
4121d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
4122d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
4123d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
4124d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
4125d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
4126d252bf68SShubhangi Shrivastava 
4127a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
4128e0a20ad7SShashank Sharma }
4129e0a20ad7SShashank Sharma 
41302a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
41312a57d9ccSImre Deak {
41322a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
41332a57d9ccSImre Deak }
41342a57d9ccSImre Deak 
41352a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
41362a57d9ccSImre Deak {
41372a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
41382a57d9ccSImre Deak 
41392a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
41402a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
41412a57d9ccSImre Deak 
41422a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
41432a57d9ccSImre Deak 
41442a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
41452a57d9ccSImre Deak }
41462a57d9ccSImre Deak 
4147b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
4148d46da437SPaulo Zanoni {
414982a28bcfSDaniel Vetter 	u32 mask;
4150d46da437SPaulo Zanoni 
41516e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
4152692a04cfSDaniel Vetter 		return;
4153692a04cfSDaniel Vetter 
41546e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
41555c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
41564ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
41575c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
41584ebc6509SDhinakaran Pandiyan 	else
41594ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
41608664281bSPaulo Zanoni 
416165f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
4162d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
41632a57d9ccSImre Deak 
41642a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
41652a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
41661a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
41672a57d9ccSImre Deak 	else
41682a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
4169d46da437SPaulo Zanoni }
4170d46da437SPaulo Zanoni 
4171b318b824SVille Syrjälä static void gen5_gt_irq_postinstall(struct drm_i915_private *dev_priv)
41720a9a8c91SDaniel Vetter {
4173b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
41740a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
41750a9a8c91SDaniel Vetter 
41760a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
41770a9a8c91SDaniel Vetter 
41780a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
41793c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
41800a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
4181772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
4182772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
41830a9a8c91SDaniel Vetter 	}
41840a9a8c91SDaniel Vetter 
41850a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
4186cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
4187f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
41880a9a8c91SDaniel Vetter 	} else {
41890a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
41900a9a8c91SDaniel Vetter 	}
41910a9a8c91SDaniel Vetter 
4192b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs);
41930a9a8c91SDaniel Vetter 
4194b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
419578e68d36SImre Deak 		/*
419678e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
419778e68d36SImre Deak 		 * itself is enabled/disabled.
419878e68d36SImre Deak 		 */
41998a68d464SChris Wilson 		if (HAS_ENGINE(dev_priv, VECS0)) {
42000a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
420158820574STvrtko Ursulin 			dev_priv->gt.pm_ier |= PM_VEBOX_USER_INTERRUPT;
4202f4e9af4fSAkash Goel 		}
42030a9a8c91SDaniel Vetter 
420458820574STvrtko Ursulin 		dev_priv->gt.pm_imr = 0xffffffff;
420558820574STvrtko Ursulin 		GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->gt.pm_imr, pm_irqs);
42060a9a8c91SDaniel Vetter 	}
42070a9a8c91SDaniel Vetter }
42080a9a8c91SDaniel Vetter 
4209b318b824SVille Syrjälä static void ironlake_irq_postinstall(struct drm_i915_private *dev_priv)
4210036a4a7dSZhenyu Wang {
4211b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
42128e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
42138e76f8dcSPaulo Zanoni 
4214b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
42158e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
4216842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
42178e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
421823bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
421923bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
42208e76f8dcSPaulo Zanoni 	} else {
42218e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
4222842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
4223842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
4224e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
4225e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
4226e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
42278e76f8dcSPaulo Zanoni 	}
4228036a4a7dSZhenyu Wang 
4229fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
4230b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
42311aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4232fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
4233fc340442SDaniel Vetter 	}
4234fc340442SDaniel Vetter 
42351ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
4236036a4a7dSZhenyu Wang 
4237b318b824SVille Syrjälä 	ibx_irq_pre_postinstall(dev_priv);
4238622364b6SPaulo Zanoni 
4239b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
4240b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
4241036a4a7dSZhenyu Wang 
4242b318b824SVille Syrjälä 	gen5_gt_irq_postinstall(dev_priv);
4243036a4a7dSZhenyu Wang 
42441a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
42451a56b1a2SImre Deak 
4246b318b824SVille Syrjälä 	ibx_irq_postinstall(dev_priv);
42477fe0b973SKeith Packard 
424850a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
42496005ce42SDaniel Vetter 		/* Enable PCU event interrupts
42506005ce42SDaniel Vetter 		 *
42516005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
42524bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
42534bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
4254d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
4255fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
4256d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
4257f97108d1SJesse Barnes 	}
4258036a4a7dSZhenyu Wang }
4259036a4a7dSZhenyu Wang 
4260f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
4261f8b79e58SImre Deak {
426267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4263f8b79e58SImre Deak 
4264f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
4265f8b79e58SImre Deak 		return;
4266f8b79e58SImre Deak 
4267f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4268f8b79e58SImre Deak 
4269d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4270d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4271ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4272f8b79e58SImre Deak 	}
4273d6c69803SVille Syrjälä }
4274f8b79e58SImre Deak 
4275f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4276f8b79e58SImre Deak {
427767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4278f8b79e58SImre Deak 
4279f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4280f8b79e58SImre Deak 		return;
4281f8b79e58SImre Deak 
4282f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4283f8b79e58SImre Deak 
4284950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4285ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4286f8b79e58SImre Deak }
4287f8b79e58SImre Deak 
42880e6c9a9eSVille Syrjälä 
4289b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
42900e6c9a9eSVille Syrjälä {
4291b318b824SVille Syrjälä 	gen5_gt_irq_postinstall(dev_priv);
42927e231dbeSJesse Barnes 
4293ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
42949918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4295ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4296ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4297ad22d106SVille Syrjälä 
42987e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
429934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
430020afbda2SDaniel Vetter }
430120afbda2SDaniel Vetter 
430258820574STvrtko Ursulin static void gen8_gt_irq_postinstall(struct drm_i915_private *i915)
4303abd58f01SBen Widawsky {
430458820574STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
430558820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
4306b16b2a2fSPaulo Zanoni 
4307abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4308a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
43098a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
431073d477f6SOscar Mateo 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
431173d477f6SOscar Mateo 		 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
43128a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT),
43138a68d464SChris Wilson 
43148a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
43158a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
4316abd58f01SBen Widawsky 		 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
43178a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT),
43188a68d464SChris Wilson 
4319abd58f01SBen Widawsky 		0,
43208a68d464SChris Wilson 
43218a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
43228a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)
4323abd58f01SBen Widawsky 	};
4324abd58f01SBen Widawsky 
432558820574STvrtko Ursulin 	gt->pm_ier = 0x0;
432658820574STvrtko Ursulin 	gt->pm_imr = ~gt->pm_ier;
4327b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
4328b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
432978e68d36SImre Deak 	/*
433078e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
433126705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
433278e68d36SImre Deak 	 */
433358820574STvrtko Ursulin 	GEN8_IRQ_INIT_NDX(uncore, GT, 2, gt->pm_imr, gt->pm_ier);
4334b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4335abd58f01SBen Widawsky }
4336abd58f01SBen Widawsky 
4337abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4338abd58f01SBen Widawsky {
4339b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4340b16b2a2fSPaulo Zanoni 
4341a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4342a9c287c9SJani Nikula 	u32 de_pipe_enables;
43433a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
43443a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4345df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
43463a3b3c7dSVille Syrjälä 	enum pipe pipe;
4347770de83dSDamien Lespiau 
4348df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4349df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4350df0d28c1SDhinakaran Pandiyan 
4351bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4352842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
43533a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
435488e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4355cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
43563a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
43573a3b3c7dSVille Syrjälä 	} else {
4358842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
43593a3b3c7dSVille Syrjälä 	}
4360770de83dSDamien Lespiau 
4361bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4362bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4363bb187e93SJames Ausmus 
43649bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4365a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4366a324fcacSRodrigo Vivi 
4367770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4368770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4369770de83dSDamien Lespiau 
43703a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4371cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4372a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4373a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
43743a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
43753a3b3c7dSVille Syrjälä 
4376b16b2a2fSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
437754fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4378e04f7eceSVille Syrjälä 
43790a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
43800a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4381abd58f01SBen Widawsky 
4382f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4383813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4384b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
4385813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
438635079899SPaulo Zanoni 					  de_pipe_enables);
43870a195c02SMika Kahola 	}
4388abd58f01SBen Widawsky 
4389b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
4390b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
43912a57d9ccSImre Deak 
4392121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4393121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4394b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4395b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4396121e758eSDhinakaran Pandiyan 
4397b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
4398b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
4399121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4400121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
44012a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4402121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
44031a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4404abd58f01SBen Widawsky 	}
4405121e758eSDhinakaran Pandiyan }
4406abd58f01SBen Widawsky 
4407b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
4408abd58f01SBen Widawsky {
44096e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4410b318b824SVille Syrjälä 		ibx_irq_pre_postinstall(dev_priv);
4411622364b6SPaulo Zanoni 
4412abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4413abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4414abd58f01SBen Widawsky 
44156e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4416b318b824SVille Syrjälä 		ibx_irq_postinstall(dev_priv);
4417abd58f01SBen Widawsky 
441825286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
4419abd58f01SBen Widawsky }
4420abd58f01SBen Widawsky 
44219b77011eSTvrtko Ursulin static void gen11_gt_irq_postinstall(struct intel_gt *gt)
442251951ae7SMika Kuoppala {
442351951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
4424f0818984STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
4425f0818984STvrtko Ursulin 	const u32 dmask = irqs << 16 | irqs;
4426f0818984STvrtko Ursulin 	const u32 smask = irqs << 16;
442751951ae7SMika Kuoppala 
442851951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
442951951ae7SMika Kuoppala 
443051951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
4431f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RENDER_COPY_INTR_ENABLE, dmask);
4432f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS_VECS_INTR_ENABLE, dmask);
443351951ae7SMika Kuoppala 
443451951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
4435f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RCS0_RSVD_INTR_MASK, ~smask);
4436f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_BCS_RSVD_INTR_MASK, ~smask);
4437f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS0_VCS1_INTR_MASK, ~dmask);
4438f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS2_VCS3_INTR_MASK, ~dmask);
4439f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VECS0_VECS1_INTR_MASK, ~dmask);
444051951ae7SMika Kuoppala 
4441d02b98b8SOscar Mateo 	/*
4442d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4443d02b98b8SOscar Mateo 	 * is enabled/disabled.
4444d02b98b8SOscar Mateo 	 */
444558820574STvrtko Ursulin 	gt->pm_ier = 0x0;
444658820574STvrtko Ursulin 	gt->pm_imr = ~gt->pm_ier;
4447f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4448f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
444954c52a84SOscar Mateo 
445054c52a84SOscar Mateo 	/* Same thing for GuC interrupts */
4451f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
4452f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_MASK,  ~0);
445351951ae7SMika Kuoppala }
445451951ae7SMika Kuoppala 
4455b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
445631604222SAnusha Srivatsa {
445731604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
445831604222SAnusha Srivatsa 
445931604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
446031604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
446131604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
446231604222SAnusha Srivatsa 
446365f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
446431604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
446531604222SAnusha Srivatsa 
446652dfdba0SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv))
446752dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
446852dfdba0SLucas De Marchi 					TGP_TC_HPD_ENABLE_MASK);
44698ef7e340SMatt Roper 	else if (HAS_PCH_MCC(dev_priv))
44708ef7e340SMatt Roper 		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
447152dfdba0SLucas De Marchi 	else
447252dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
447352dfdba0SLucas De Marchi 					ICP_TC_HPD_ENABLE_MASK);
447431604222SAnusha Srivatsa }
447531604222SAnusha Srivatsa 
4476b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
447751951ae7SMika Kuoppala {
4478b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4479df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
448051951ae7SMika Kuoppala 
448129b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
4482b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
448331604222SAnusha Srivatsa 
44849b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
448551951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
448651951ae7SMika Kuoppala 
4487b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4488df0d28c1SDhinakaran Pandiyan 
448951951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
449051951ae7SMika Kuoppala 
44919b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
4492c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
449351951ae7SMika Kuoppala }
449451951ae7SMika Kuoppala 
4495b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
449643f328d7SVille Syrjälä {
449743f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
449843f328d7SVille Syrjälä 
4499ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
45009918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4501ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4502ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4503ad22d106SVille Syrjälä 
4504e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
450543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
450643f328d7SVille Syrjälä }
450743f328d7SVille Syrjälä 
4508b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
4509c2798b19SChris Wilson {
4510b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4511c2798b19SChris Wilson 
451244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
451344d9241eSVille Syrjälä 
4514b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
4515c2798b19SChris Wilson }
4516c2798b19SChris Wilson 
4517b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
4518c2798b19SChris Wilson {
4519b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4520e9e9848aSVille Syrjälä 	u16 enable_mask;
4521c2798b19SChris Wilson 
45224f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
45234f5fd91fSTvrtko Ursulin 			     EMR,
45244f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
4525045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
4526c2798b19SChris Wilson 
4527c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4528c2798b19SChris Wilson 	dev_priv->irq_mask =
4529c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
453016659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
453116659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4532c2798b19SChris Wilson 
4533e9e9848aSVille Syrjälä 	enable_mask =
4534c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4535c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
453616659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4537e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4538e9e9848aSVille Syrjälä 
4539b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
4540c2798b19SChris Wilson 
4541379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4542379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4543d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4544755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4545755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4546d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4547c2798b19SChris Wilson }
4548c2798b19SChris Wilson 
45494f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
455078c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
455178c357ddSVille Syrjälä {
45524f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
455378c357ddSVille Syrjälä 	u16 emr;
455478c357ddSVille Syrjälä 
45554f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
455678c357ddSVille Syrjälä 
455778c357ddSVille Syrjälä 	if (*eir)
45584f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
455978c357ddSVille Syrjälä 
45604f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
456178c357ddSVille Syrjälä 	if (*eir_stuck == 0)
456278c357ddSVille Syrjälä 		return;
456378c357ddSVille Syrjälä 
456478c357ddSVille Syrjälä 	/*
456578c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
456678c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
456778c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
456878c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
456978c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
457078c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
457178c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
457278c357ddSVille Syrjälä 	 * remains set.
457378c357ddSVille Syrjälä 	 */
45744f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
45754f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
45764f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
457778c357ddSVille Syrjälä }
457878c357ddSVille Syrjälä 
457978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
458078c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
458178c357ddSVille Syrjälä {
458278c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
458378c357ddSVille Syrjälä 
458478c357ddSVille Syrjälä 	if (eir_stuck)
458578c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
458678c357ddSVille Syrjälä }
458778c357ddSVille Syrjälä 
458878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
458978c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
459078c357ddSVille Syrjälä {
459178c357ddSVille Syrjälä 	u32 emr;
459278c357ddSVille Syrjälä 
459378c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
459478c357ddSVille Syrjälä 
459578c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
459678c357ddSVille Syrjälä 
459778c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
459878c357ddSVille Syrjälä 	if (*eir_stuck == 0)
459978c357ddSVille Syrjälä 		return;
460078c357ddSVille Syrjälä 
460178c357ddSVille Syrjälä 	/*
460278c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
460378c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
460478c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
460578c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
460678c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
460778c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
460878c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
460978c357ddSVille Syrjälä 	 * remains set.
461078c357ddSVille Syrjälä 	 */
461178c357ddSVille Syrjälä 	emr = I915_READ(EMR);
461278c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
461378c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
461478c357ddSVille Syrjälä }
461578c357ddSVille Syrjälä 
461678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
461778c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
461878c357ddSVille Syrjälä {
461978c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
462078c357ddSVille Syrjälä 
462178c357ddSVille Syrjälä 	if (eir_stuck)
462278c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
462378c357ddSVille Syrjälä }
462478c357ddSVille Syrjälä 
4625ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4626c2798b19SChris Wilson {
4627b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4628af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4629c2798b19SChris Wilson 
46302dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46312dd2a883SImre Deak 		return IRQ_NONE;
46322dd2a883SImre Deak 
46331f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
46349102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
46351f814dacSImre Deak 
4636af722d28SVille Syrjälä 	do {
4637af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
463878c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4639af722d28SVille Syrjälä 		u16 iir;
4640af722d28SVille Syrjälä 
46414f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4642c2798b19SChris Wilson 		if (iir == 0)
4643af722d28SVille Syrjälä 			break;
4644c2798b19SChris Wilson 
4645af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4646c2798b19SChris Wilson 
4647eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4648eb64343cSVille Syrjälä 		 * signalled in iir */
4649eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4650c2798b19SChris Wilson 
465178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
465278c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
465378c357ddSVille Syrjälä 
46544f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4655c2798b19SChris Wilson 
4656c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
46578a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4658c2798b19SChris Wilson 
465978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
466078c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4661af722d28SVille Syrjälä 
4662eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4663af722d28SVille Syrjälä 	} while (0);
4664c2798b19SChris Wilson 
46659102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
46661f814dacSImre Deak 
46671f814dacSImre Deak 	return ret;
4668c2798b19SChris Wilson }
4669c2798b19SChris Wilson 
4670b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4671a266c7d5SChris Wilson {
4672b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4673a266c7d5SChris Wilson 
467456b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
46750706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4676a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4677a266c7d5SChris Wilson 	}
4678a266c7d5SChris Wilson 
467944d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
468044d9241eSVille Syrjälä 
4681b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4682a266c7d5SChris Wilson }
4683a266c7d5SChris Wilson 
4684b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4685a266c7d5SChris Wilson {
4686b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
468738bde180SChris Wilson 	u32 enable_mask;
4688a266c7d5SChris Wilson 
4689045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4690045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
469138bde180SChris Wilson 
469238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
469338bde180SChris Wilson 	dev_priv->irq_mask =
469438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
469538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
469616659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
469716659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
469838bde180SChris Wilson 
469938bde180SChris Wilson 	enable_mask =
470038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
470138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
470238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
470316659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
470438bde180SChris Wilson 		I915_USER_INTERRUPT;
470538bde180SChris Wilson 
470656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4707a266c7d5SChris Wilson 		/* Enable in IER... */
4708a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4709a266c7d5SChris Wilson 		/* and unmask in IMR */
4710a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4711a266c7d5SChris Wilson 	}
4712a266c7d5SChris Wilson 
4713b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4714a266c7d5SChris Wilson 
4715379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4716379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4717d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4718755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4719755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4720d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4721379ef82dSDaniel Vetter 
4722c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
472320afbda2SDaniel Vetter }
472420afbda2SDaniel Vetter 
4725ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4726a266c7d5SChris Wilson {
4727b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4728af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4729a266c7d5SChris Wilson 
47302dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
47312dd2a883SImre Deak 		return IRQ_NONE;
47322dd2a883SImre Deak 
47331f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
47349102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
47351f814dacSImre Deak 
473638bde180SChris Wilson 	do {
4737eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
473878c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4739af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4740af722d28SVille Syrjälä 		u32 iir;
4741a266c7d5SChris Wilson 
47429d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4743af722d28SVille Syrjälä 		if (iir == 0)
4744af722d28SVille Syrjälä 			break;
4745af722d28SVille Syrjälä 
4746af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4747af722d28SVille Syrjälä 
4748af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4749af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4750af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4751a266c7d5SChris Wilson 
4752eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4753eb64343cSVille Syrjälä 		 * signalled in iir */
4754eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4755a266c7d5SChris Wilson 
475678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
475778c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
475878c357ddSVille Syrjälä 
47599d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4760a266c7d5SChris Wilson 
4761a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
47628a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4763a266c7d5SChris Wilson 
476478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
476578c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4766a266c7d5SChris Wilson 
4767af722d28SVille Syrjälä 		if (hotplug_status)
4768af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4769af722d28SVille Syrjälä 
4770af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4771af722d28SVille Syrjälä 	} while (0);
4772a266c7d5SChris Wilson 
47739102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
47741f814dacSImre Deak 
4775a266c7d5SChris Wilson 	return ret;
4776a266c7d5SChris Wilson }
4777a266c7d5SChris Wilson 
4778b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4779a266c7d5SChris Wilson {
4780b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4781a266c7d5SChris Wilson 
47820706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4783a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4784a266c7d5SChris Wilson 
478544d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
478644d9241eSVille Syrjälä 
4787b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4788a266c7d5SChris Wilson }
4789a266c7d5SChris Wilson 
4790b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4791a266c7d5SChris Wilson {
4792b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4793bbba0a97SChris Wilson 	u32 enable_mask;
4794a266c7d5SChris Wilson 	u32 error_mask;
4795a266c7d5SChris Wilson 
4796045cebd2SVille Syrjälä 	/*
4797045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4798045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4799045cebd2SVille Syrjälä 	 */
4800045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4801045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4802045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4803045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4804045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4805045cebd2SVille Syrjälä 	} else {
4806045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4807045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4808045cebd2SVille Syrjälä 	}
4809045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4810045cebd2SVille Syrjälä 
4811a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4812c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4813c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4814adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4815bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4816bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
481778c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4818bbba0a97SChris Wilson 
4819c30bb1fdSVille Syrjälä 	enable_mask =
4820c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4821c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4822c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4823c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
482478c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4825c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4826bbba0a97SChris Wilson 
482791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4828bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4829a266c7d5SChris Wilson 
4830b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4831c30bb1fdSVille Syrjälä 
4832b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4833b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4834d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4835755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4836755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4837755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4838d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4839a266c7d5SChris Wilson 
484091d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
484120afbda2SDaniel Vetter }
484220afbda2SDaniel Vetter 
484391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
484420afbda2SDaniel Vetter {
484520afbda2SDaniel Vetter 	u32 hotplug_en;
484620afbda2SDaniel Vetter 
484767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4848b5ea2d56SDaniel Vetter 
4849adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4850e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
485191d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4852a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4853a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4854a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4855a266c7d5SChris Wilson 	*/
485691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4857a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4858a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4859a266c7d5SChris Wilson 
4860a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
48610706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4862f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4863f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4864f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
48650706f17cSEgbert Eich 					     hotplug_en);
4866a266c7d5SChris Wilson }
4867a266c7d5SChris Wilson 
4868ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4869a266c7d5SChris Wilson {
4870b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4871af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4872a266c7d5SChris Wilson 
48732dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
48742dd2a883SImre Deak 		return IRQ_NONE;
48752dd2a883SImre Deak 
48761f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
48779102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
48781f814dacSImre Deak 
4879af722d28SVille Syrjälä 	do {
4880eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
488178c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4882af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4883af722d28SVille Syrjälä 		u32 iir;
48842c8ba29fSChris Wilson 
48859d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4886af722d28SVille Syrjälä 		if (iir == 0)
4887af722d28SVille Syrjälä 			break;
4888af722d28SVille Syrjälä 
4889af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4890af722d28SVille Syrjälä 
4891af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4892af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4893a266c7d5SChris Wilson 
4894eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4895eb64343cSVille Syrjälä 		 * signalled in iir */
4896eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4897a266c7d5SChris Wilson 
489878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
489978c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
490078c357ddSVille Syrjälä 
49019d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4902a266c7d5SChris Wilson 
4903a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
49048a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4905af722d28SVille Syrjälä 
4906a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
49078a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4908a266c7d5SChris Wilson 
490978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
491078c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4911515ac2bbSDaniel Vetter 
4912af722d28SVille Syrjälä 		if (hotplug_status)
4913af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4914af722d28SVille Syrjälä 
4915af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4916af722d28SVille Syrjälä 	} while (0);
4917a266c7d5SChris Wilson 
49189102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
49191f814dacSImre Deak 
4920a266c7d5SChris Wilson 	return ret;
4921a266c7d5SChris Wilson }
4922a266c7d5SChris Wilson 
4923fca52a55SDaniel Vetter /**
4924fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4925fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4926fca52a55SDaniel Vetter  *
4927fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4928fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4929fca52a55SDaniel Vetter  */
4930b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4931f71d4af4SJesse Barnes {
493291c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4933562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4934cefcff8fSJoonas Lahtinen 	int i;
49358b2e326dSChris Wilson 
4936d938da6bSVille Syrjälä 	if (IS_I945GM(dev_priv))
4937d938da6bSVille Syrjälä 		i945gm_vblank_work_init(dev_priv);
4938d938da6bSVille Syrjälä 
493977913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
494077913b39SJani Nikula 
4941562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4942cefcff8fSJoonas Lahtinen 
4943a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4944cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4945cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
49468b2e326dSChris Wilson 
4947633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4948702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
49492239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
495026705e20SSagar Arun Kamble 
4951a6706b45SDeepak S 	/* Let's track the enabled rps events */
4952666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
49536c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4954e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
495531685c25SDeepak S 	else
49564668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
49574668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
49584668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4959a6706b45SDeepak S 
4960917dc6b5SMika Kuoppala 	/* We share the register with other engine */
4961917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) > 9)
4962917dc6b5SMika Kuoppala 		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);
4963917dc6b5SMika Kuoppala 
4964562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
49651800ad25SSagar Arun Kamble 
49661800ad25SSagar Arun Kamble 	/*
4967acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
49681800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
49691800ad25SSagar Arun Kamble 	 *
49701800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
49711800ad25SSagar Arun Kamble 	 */
4972bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4973562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
49741800ad25SSagar Arun Kamble 
4975bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4976562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
49771800ad25SSagar Arun Kamble 
497821da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
497921da2700SVille Syrjälä 
4980262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4981262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4982262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4983262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4984262fd485SChris Wilson 	 * in this case to the runtime pm.
4985262fd485SChris Wilson 	 */
4986262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4987262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4988262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4989262fd485SChris Wilson 
4990317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
49919a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
49929a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
49939a64c650SLyude Paul 	 * sideband messaging with MST.
49949a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
49959a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
49969a64c650SLyude Paul 	 */
49979a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4998317eaa95SLyude 
4999b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5000b318b824SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
500143f328d7SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
5002b318b824SVille Syrjälä 	} else {
50038ef7e340SMatt Roper 		if (HAS_PCH_MCC(dev_priv))
50048ef7e340SMatt Roper 			/* EHL doesn't need most of gen11_hpd_irq_setup */
50058ef7e340SMatt Roper 			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
50068ef7e340SMatt Roper 		else if (INTEL_GEN(dev_priv) >= 11)
5007121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
5008b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
5009e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
5010c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
50116dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
50126dbf30ceSVille Syrjälä 		else
50133a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
5014f71d4af4SJesse Barnes 	}
5015f71d4af4SJesse Barnes }
501620afbda2SDaniel Vetter 
5017fca52a55SDaniel Vetter /**
5018cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
5019cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
5020cefcff8fSJoonas Lahtinen  *
5021cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
5022cefcff8fSJoonas Lahtinen  */
5023cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
5024cefcff8fSJoonas Lahtinen {
5025cefcff8fSJoonas Lahtinen 	int i;
5026cefcff8fSJoonas Lahtinen 
5027d938da6bSVille Syrjälä 	if (IS_I945GM(i915))
5028d938da6bSVille Syrjälä 		i945gm_vblank_work_fini(i915);
5029d938da6bSVille Syrjälä 
5030cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
5031cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
5032cefcff8fSJoonas Lahtinen }
5033cefcff8fSJoonas Lahtinen 
5034b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
5035b318b824SVille Syrjälä {
5036b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5037b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
5038b318b824SVille Syrjälä 			return cherryview_irq_handler;
5039b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
5040b318b824SVille Syrjälä 			return valleyview_irq_handler;
5041b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
5042b318b824SVille Syrjälä 			return i965_irq_handler;
5043b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
5044b318b824SVille Syrjälä 			return i915_irq_handler;
5045b318b824SVille Syrjälä 		else
5046b318b824SVille Syrjälä 			return i8xx_irq_handler;
5047b318b824SVille Syrjälä 	} else {
5048b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
5049b318b824SVille Syrjälä 			return gen11_irq_handler;
5050b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
5051b318b824SVille Syrjälä 			return gen8_irq_handler;
5052b318b824SVille Syrjälä 		else
5053b318b824SVille Syrjälä 			return ironlake_irq_handler;
5054b318b824SVille Syrjälä 	}
5055b318b824SVille Syrjälä }
5056b318b824SVille Syrjälä 
5057b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
5058b318b824SVille Syrjälä {
5059b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5060b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
5061b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
5062b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
5063b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
5064b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
5065b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
5066b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
5067b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
5068b318b824SVille Syrjälä 		else
5069b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
5070b318b824SVille Syrjälä 	} else {
5071b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
5072b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
5073b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
5074b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
5075b318b824SVille Syrjälä 		else
5076b318b824SVille Syrjälä 			ironlake_irq_reset(dev_priv);
5077b318b824SVille Syrjälä 	}
5078b318b824SVille Syrjälä }
5079b318b824SVille Syrjälä 
5080b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
5081b318b824SVille Syrjälä {
5082b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5083b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
5084b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
5085b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
5086b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
5087b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
5088b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
5089b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
5090b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
5091b318b824SVille Syrjälä 		else
5092b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
5093b318b824SVille Syrjälä 	} else {
5094b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
5095b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
5096b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
5097b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
5098b318b824SVille Syrjälä 		else
5099b318b824SVille Syrjälä 			ironlake_irq_postinstall(dev_priv);
5100b318b824SVille Syrjälä 	}
5101b318b824SVille Syrjälä }
5102b318b824SVille Syrjälä 
5103cefcff8fSJoonas Lahtinen /**
5104fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
5105fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5106fca52a55SDaniel Vetter  *
5107fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
5108fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
5109fca52a55SDaniel Vetter  *
5110fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
5111fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
5112fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
5113fca52a55SDaniel Vetter  */
51142aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
51152aeb7d3aSDaniel Vetter {
5116b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
5117b318b824SVille Syrjälä 	int ret;
5118b318b824SVille Syrjälä 
51192aeb7d3aSDaniel Vetter 	/*
51202aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
51212aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
51222aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
51232aeb7d3aSDaniel Vetter 	 */
5124ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
51252aeb7d3aSDaniel Vetter 
5126b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
5127b318b824SVille Syrjälä 
5128b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5129b318b824SVille Syrjälä 
5130b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
5131b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
5132b318b824SVille Syrjälä 	if (ret < 0) {
5133b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
5134b318b824SVille Syrjälä 		return ret;
5135b318b824SVille Syrjälä 	}
5136b318b824SVille Syrjälä 
5137b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
5138b318b824SVille Syrjälä 
5139b318b824SVille Syrjälä 	return ret;
51402aeb7d3aSDaniel Vetter }
51412aeb7d3aSDaniel Vetter 
5142fca52a55SDaniel Vetter /**
5143fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
5144fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5145fca52a55SDaniel Vetter  *
5146fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
5147fca52a55SDaniel Vetter  * resources acquired in the init functions.
5148fca52a55SDaniel Vetter  */
51492aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
51502aeb7d3aSDaniel Vetter {
5151b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
5152b318b824SVille Syrjälä 
5153b318b824SVille Syrjälä 	/*
5154b318b824SVille Syrjälä 	 * FIXME we can get called twice during driver load
5155b318b824SVille Syrjälä 	 * error handling due to intel_modeset_cleanup()
5156b318b824SVille Syrjälä 	 * calling us out of sequence. Would be nice if
5157b318b824SVille Syrjälä 	 * it didn't do that...
5158b318b824SVille Syrjälä 	 */
5159b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
5160b318b824SVille Syrjälä 		return;
5161b318b824SVille Syrjälä 
5162b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
5163b318b824SVille Syrjälä 
5164b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5165b318b824SVille Syrjälä 
5166b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
5167b318b824SVille Syrjälä 
51682aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
5169ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
51702aeb7d3aSDaniel Vetter }
51712aeb7d3aSDaniel Vetter 
5172fca52a55SDaniel Vetter /**
5173fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
5174fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5175fca52a55SDaniel Vetter  *
5176fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
5177fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
5178fca52a55SDaniel Vetter  */
5179b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
5180c67a470bSPaulo Zanoni {
5181b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5182ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
5183315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
5184c67a470bSPaulo Zanoni }
5185c67a470bSPaulo Zanoni 
5186fca52a55SDaniel Vetter /**
5187fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
5188fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5189fca52a55SDaniel Vetter  *
5190fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
5191fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
5192fca52a55SDaniel Vetter  */
5193b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
5194c67a470bSPaulo Zanoni {
5195ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
5196b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5197b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
5198c67a470bSPaulo Zanoni }
5199