xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 74898d7edc701bdae3cbd099d783dfb80b42350f)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33c0e09200SDave Airlie #include "drmP.h"
34c0e09200SDave Airlie #include "drm.h"
35c0e09200SDave Airlie #include "i915_drm.h"
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40c0e09200SDave Airlie #define MAX_NOPID ((u32)~0)
41c0e09200SDave Airlie 
427c463586SKeith Packard /**
437c463586SKeith Packard  * Interrupts that are always left unmasked.
447c463586SKeith Packard  *
457c463586SKeith Packard  * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
467c463586SKeith Packard  * we leave them always unmasked in IMR and then control enabling them through
477c463586SKeith Packard  * PIPESTAT alone.
487c463586SKeith Packard  */
496b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX			\
506b95a207SKristian Høgsberg 	(I915_ASLE_INTERRUPT |				\
510a3e67a4SJesse Barnes 	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
5263eeaf38SJesse Barnes 	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
536b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
546b95a207SKristian Høgsberg 	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
5563eeaf38SJesse Barnes 	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
56ed4cb414SEric Anholt 
577c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */
58d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
597c463586SKeith Packard 
6079e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
6179e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_STATUS)
6279e53945SJesse Barnes 
6379e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
6479e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_ENABLE)
6579e53945SJesse Barnes 
6679e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
6779e53945SJesse Barnes 					 DRM_I915_VBLANK_PIPE_B)
6879e53945SJesse Barnes 
69036a4a7dSZhenyu Wang /* For display hotplug interrupt */
70995b6762SChris Wilson static void
71f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
72036a4a7dSZhenyu Wang {
731ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
741ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
751ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
763143a2bfSChris Wilson 		POSTING_READ(DEIMR);
77036a4a7dSZhenyu Wang 	}
78036a4a7dSZhenyu Wang }
79036a4a7dSZhenyu Wang 
80036a4a7dSZhenyu Wang static inline void
81f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
82036a4a7dSZhenyu Wang {
831ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
841ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
851ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
863143a2bfSChris Wilson 		POSTING_READ(DEIMR);
87036a4a7dSZhenyu Wang 	}
88036a4a7dSZhenyu Wang }
89036a4a7dSZhenyu Wang 
907c463586SKeith Packard void
917c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
927c463586SKeith Packard {
937c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
949db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
957c463586SKeith Packard 
967c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
977c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
987c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
993143a2bfSChris Wilson 		POSTING_READ(reg);
1007c463586SKeith Packard 	}
1017c463586SKeith Packard }
1027c463586SKeith Packard 
1037c463586SKeith Packard void
1047c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1057c463586SKeith Packard {
1067c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
1079db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
1087c463586SKeith Packard 
1097c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
1107c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
1113143a2bfSChris Wilson 		POSTING_READ(reg);
1127c463586SKeith Packard 	}
1137c463586SKeith Packard }
1147c463586SKeith Packard 
115c0e09200SDave Airlie /**
11601c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
11701c66889SZhao Yakui  */
11801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
11901c66889SZhao Yakui {
1201ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1211ec14ad3SChris Wilson 	unsigned long irqflags;
1221ec14ad3SChris Wilson 
1231ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
12401c66889SZhao Yakui 
125c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
126f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
127edcb49caSZhao Yakui 	else {
12801c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
129d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
130a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
131edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
132d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
133edcb49caSZhao Yakui 	}
1341ec14ad3SChris Wilson 
1351ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
13601c66889SZhao Yakui }
13701c66889SZhao Yakui 
13801c66889SZhao Yakui /**
1390a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1400a3e67a4SJesse Barnes  * @dev: DRM device
1410a3e67a4SJesse Barnes  * @pipe: pipe to check
1420a3e67a4SJesse Barnes  *
1430a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1440a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1450a3e67a4SJesse Barnes  * before reading such registers if unsure.
1460a3e67a4SJesse Barnes  */
1470a3e67a4SJesse Barnes static int
1480a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1490a3e67a4SJesse Barnes {
1500a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1515eddb70bSChris Wilson 	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
1520a3e67a4SJesse Barnes }
1530a3e67a4SJesse Barnes 
15442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
15542f52ef8SKeith Packard  * we use as a pipe index
15642f52ef8SKeith Packard  */
157f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1580a3e67a4SJesse Barnes {
1590a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1600a3e67a4SJesse Barnes 	unsigned long high_frame;
1610a3e67a4SJesse Barnes 	unsigned long low_frame;
1625eddb70bSChris Wilson 	u32 high1, high2, low;
1630a3e67a4SJesse Barnes 
1640a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
16544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1669db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1670a3e67a4SJesse Barnes 		return 0;
1680a3e67a4SJesse Barnes 	}
1690a3e67a4SJesse Barnes 
1709db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1719db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1725eddb70bSChris Wilson 
1730a3e67a4SJesse Barnes 	/*
1740a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1750a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1760a3e67a4SJesse Barnes 	 * register.
1770a3e67a4SJesse Barnes 	 */
1780a3e67a4SJesse Barnes 	do {
1795eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1805eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1815eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1820a3e67a4SJesse Barnes 	} while (high1 != high2);
1830a3e67a4SJesse Barnes 
1845eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1855eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1865eddb70bSChris Wilson 	return (high1 << 8) | low;
1870a3e67a4SJesse Barnes }
1880a3e67a4SJesse Barnes 
189f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1909880b7a5SJesse Barnes {
1919880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1929db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1939880b7a5SJesse Barnes 
1949880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
19544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1969db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1979880b7a5SJesse Barnes 		return 0;
1989880b7a5SJesse Barnes 	}
1999880b7a5SJesse Barnes 
2009880b7a5SJesse Barnes 	return I915_READ(reg);
2019880b7a5SJesse Barnes }
2029880b7a5SJesse Barnes 
203f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
2040af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
2050af7e4dfSMario Kleiner {
2060af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2070af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
2080af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
2090af7e4dfSMario Kleiner 	bool in_vbl = true;
2100af7e4dfSMario Kleiner 	int ret = 0;
2110af7e4dfSMario Kleiner 
2120af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
2130af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
2149db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
2150af7e4dfSMario Kleiner 		return 0;
2160af7e4dfSMario Kleiner 	}
2170af7e4dfSMario Kleiner 
2180af7e4dfSMario Kleiner 	/* Get vtotal. */
2190af7e4dfSMario Kleiner 	vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
2200af7e4dfSMario Kleiner 
2210af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
2220af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
2230af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
2240af7e4dfSMario Kleiner 		 */
2250af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2260af7e4dfSMario Kleiner 
2270af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2280af7e4dfSMario Kleiner 		 * horizontal scanout position.
2290af7e4dfSMario Kleiner 		 */
2300af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2310af7e4dfSMario Kleiner 		*hpos = 0;
2320af7e4dfSMario Kleiner 	} else {
2330af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2340af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2350af7e4dfSMario Kleiner 		 * scanout position.
2360af7e4dfSMario Kleiner 		 */
2370af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2380af7e4dfSMario Kleiner 
2390af7e4dfSMario Kleiner 		htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
2400af7e4dfSMario Kleiner 		*vpos = position / htotal;
2410af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2420af7e4dfSMario Kleiner 	}
2430af7e4dfSMario Kleiner 
2440af7e4dfSMario Kleiner 	/* Query vblank area. */
2450af7e4dfSMario Kleiner 	vbl = I915_READ(VBLANK(pipe));
2460af7e4dfSMario Kleiner 
2470af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2480af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2490af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2500af7e4dfSMario Kleiner 
2510af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2520af7e4dfSMario Kleiner 		in_vbl = false;
2530af7e4dfSMario Kleiner 
2540af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2550af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2560af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2570af7e4dfSMario Kleiner 
2580af7e4dfSMario Kleiner 	/* Readouts valid? */
2590af7e4dfSMario Kleiner 	if (vbl > 0)
2600af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2610af7e4dfSMario Kleiner 
2620af7e4dfSMario Kleiner 	/* In vblank? */
2630af7e4dfSMario Kleiner 	if (in_vbl)
2640af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2650af7e4dfSMario Kleiner 
2660af7e4dfSMario Kleiner 	return ret;
2670af7e4dfSMario Kleiner }
2680af7e4dfSMario Kleiner 
269f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2700af7e4dfSMario Kleiner 			      int *max_error,
2710af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2720af7e4dfSMario Kleiner 			      unsigned flags)
2730af7e4dfSMario Kleiner {
2744041b853SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2754041b853SChris Wilson 	struct drm_crtc *crtc;
2760af7e4dfSMario Kleiner 
2774041b853SChris Wilson 	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
2784041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2790af7e4dfSMario Kleiner 		return -EINVAL;
2800af7e4dfSMario Kleiner 	}
2810af7e4dfSMario Kleiner 
2820af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2834041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2844041b853SChris Wilson 	if (crtc == NULL) {
2854041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2864041b853SChris Wilson 		return -EINVAL;
2874041b853SChris Wilson 	}
2884041b853SChris Wilson 
2894041b853SChris Wilson 	if (!crtc->enabled) {
2904041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2914041b853SChris Wilson 		return -EBUSY;
2924041b853SChris Wilson 	}
2930af7e4dfSMario Kleiner 
2940af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2954041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
2964041b853SChris Wilson 						     vblank_time, flags,
2974041b853SChris Wilson 						     crtc);
2980af7e4dfSMario Kleiner }
2990af7e4dfSMario Kleiner 
3005ca58282SJesse Barnes /*
3015ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
3025ca58282SJesse Barnes  */
3035ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
3045ca58282SJesse Barnes {
3055ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3065ca58282SJesse Barnes 						    hotplug_work);
3075ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
308c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
3094ef69c7aSChris Wilson 	struct intel_encoder *encoder;
3105ca58282SJesse Barnes 
311a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
312e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
313e67189abSJesse Barnes 
3144ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
3154ef69c7aSChris Wilson 		if (encoder->hot_plug)
3164ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
317c31c4ba3SKeith Packard 
31840ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
31940ee3381SKeith Packard 
3205ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
321eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
3225ca58282SJesse Barnes }
3235ca58282SJesse Barnes 
324f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev)
325f97108d1SJesse Barnes {
326f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
327b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
328f97108d1SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
329f97108d1SJesse Barnes 
3307648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
331b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
332b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
333f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
334f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
335f97108d1SJesse Barnes 
336f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
337b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
338f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
339f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
340f97108d1SJesse Barnes 		if (new_delay < dev_priv->max_delay)
341f97108d1SJesse Barnes 			new_delay = dev_priv->max_delay;
342b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
343f97108d1SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
344f97108d1SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
345f97108d1SJesse Barnes 		if (new_delay > dev_priv->min_delay)
346f97108d1SJesse Barnes 			new_delay = dev_priv->min_delay;
347f97108d1SJesse Barnes 	}
348f97108d1SJesse Barnes 
3497648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
350f97108d1SJesse Barnes 		dev_priv->cur_delay = new_delay;
351f97108d1SJesse Barnes 
352f97108d1SJesse Barnes 	return;
353f97108d1SJesse Barnes }
354f97108d1SJesse Barnes 
355549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
356549f7365SChris Wilson 			struct intel_ring_buffer *ring)
357549f7365SChris Wilson {
358549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
359475553deSChris Wilson 	u32 seqno;
3609862e600SChris Wilson 
361475553deSChris Wilson 	if (ring->obj == NULL)
362475553deSChris Wilson 		return;
363475553deSChris Wilson 
364475553deSChris Wilson 	seqno = ring->get_seqno(ring);
365db53a302SChris Wilson 	trace_i915_gem_request_complete(ring, seqno);
3669862e600SChris Wilson 
3679862e600SChris Wilson 	ring->irq_seqno = seqno;
368549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3693e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
370549f7365SChris Wilson 		dev_priv->hangcheck_count = 0;
371549f7365SChris Wilson 		mod_timer(&dev_priv->hangcheck_timer,
3723e0dc6b0SBen Widawsky 			  jiffies +
3733e0dc6b0SBen Widawsky 			  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
3743e0dc6b0SBen Widawsky 	}
375549f7365SChris Wilson }
376549f7365SChris Wilson 
3774912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3783b8d8d91SJesse Barnes {
3794912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3804912d041SBen Widawsky 						    rps_work);
3813b8d8d91SJesse Barnes 	u8 new_delay = dev_priv->cur_delay;
3824912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3833b8d8d91SJesse Barnes 
3844912d041SBen Widawsky 	spin_lock_irq(&dev_priv->rps_lock);
3854912d041SBen Widawsky 	pm_iir = dev_priv->pm_iir;
3864912d041SBen Widawsky 	dev_priv->pm_iir = 0;
3874912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
388a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
3894912d041SBen Widawsky 	spin_unlock_irq(&dev_priv->rps_lock);
3904912d041SBen Widawsky 
3913b8d8d91SJesse Barnes 	if (!pm_iir)
3923b8d8d91SJesse Barnes 		return;
3933b8d8d91SJesse Barnes 
3944912d041SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
3953b8d8d91SJesse Barnes 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
3963b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->max_delay)
3973b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay + 1;
3983b8d8d91SJesse Barnes 		if (new_delay > dev_priv->max_delay)
3993b8d8d91SJesse Barnes 			new_delay = dev_priv->max_delay;
4003b8d8d91SJesse Barnes 	} else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
4014912d041SBen Widawsky 		gen6_gt_force_wake_get(dev_priv);
4023b8d8d91SJesse Barnes 		if (dev_priv->cur_delay != dev_priv->min_delay)
4033b8d8d91SJesse Barnes 			new_delay = dev_priv->cur_delay - 1;
4043b8d8d91SJesse Barnes 		if (new_delay < dev_priv->min_delay) {
4053b8d8d91SJesse Barnes 			new_delay = dev_priv->min_delay;
4063b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4073b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
4083b8d8d91SJesse Barnes 				   ((new_delay << 16) & 0x3f0000));
4093b8d8d91SJesse Barnes 		} else {
4103b8d8d91SJesse Barnes 			/* Make sure we continue to get down interrupts
4113b8d8d91SJesse Barnes 			 * until we hit the minimum frequency */
4123b8d8d91SJesse Barnes 			I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4133b8d8d91SJesse Barnes 				   I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
4143b8d8d91SJesse Barnes 		}
4154912d041SBen Widawsky 		gen6_gt_force_wake_put(dev_priv);
4163b8d8d91SJesse Barnes 	}
4173b8d8d91SJesse Barnes 
4184912d041SBen Widawsky 	gen6_set_rps(dev_priv->dev, new_delay);
4193b8d8d91SJesse Barnes 	dev_priv->cur_delay = new_delay;
4203b8d8d91SJesse Barnes 
4214912d041SBen Widawsky 	/*
4224912d041SBen Widawsky 	 * rps_lock not held here because clearing is non-destructive. There is
4234912d041SBen Widawsky 	 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
4244912d041SBen Widawsky 	 * by holding struct_mutex for the duration of the write.
4254912d041SBen Widawsky 	 */
4264912d041SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
4273b8d8d91SJesse Barnes }
4283b8d8d91SJesse Barnes 
429776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev)
430776ad806SJesse Barnes {
431776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
432776ad806SJesse Barnes 	u32 pch_iir;
4339db4a9c7SJesse Barnes 	int pipe;
434776ad806SJesse Barnes 
435776ad806SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
436776ad806SJesse Barnes 
437776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
438776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
439776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
440776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
441776ad806SJesse Barnes 
442776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
443776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
444776ad806SJesse Barnes 
445776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
446776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
447776ad806SJesse Barnes 
448776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
449776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
450776ad806SJesse Barnes 
451776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
452776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
453776ad806SJesse Barnes 
4549db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
4559db4a9c7SJesse Barnes 		for_each_pipe(pipe)
4569db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
4579db4a9c7SJesse Barnes 					 pipe_name(pipe),
4589db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
459776ad806SJesse Barnes 
460776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
461776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
462776ad806SJesse Barnes 
463776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
464776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
465776ad806SJesse Barnes 
466776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
467776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
468776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
469776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
470776ad806SJesse Barnes }
471776ad806SJesse Barnes 
472f71d4af4SJesse Barnes static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
473b1f14ad0SJesse Barnes {
474b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
475b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
476b1f14ad0SJesse Barnes 	int ret = IRQ_NONE;
477b1f14ad0SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
478b1f14ad0SJesse Barnes 	struct drm_i915_master_private *master_priv;
479b1f14ad0SJesse Barnes 
480b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
481b1f14ad0SJesse Barnes 
482b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
483b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
484b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
485b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
486b1f14ad0SJesse Barnes 
487b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
488b1f14ad0SJesse Barnes 	gt_iir = I915_READ(GTIIR);
489b1f14ad0SJesse Barnes 	pch_iir = I915_READ(SDEIIR);
490b1f14ad0SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
491b1f14ad0SJesse Barnes 
492b1f14ad0SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
493b1f14ad0SJesse Barnes 		goto done;
494b1f14ad0SJesse Barnes 
495b1f14ad0SJesse Barnes 	ret = IRQ_HANDLED;
496b1f14ad0SJesse Barnes 
497b1f14ad0SJesse Barnes 	if (dev->primary->master) {
498b1f14ad0SJesse Barnes 		master_priv = dev->primary->master->driver_priv;
499b1f14ad0SJesse Barnes 		if (master_priv->sarea_priv)
500b1f14ad0SJesse Barnes 			master_priv->sarea_priv->last_dispatch =
501b1f14ad0SJesse Barnes 				READ_BREADCRUMB(dev_priv);
502b1f14ad0SJesse Barnes 	}
503b1f14ad0SJesse Barnes 
504b1f14ad0SJesse Barnes 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
505b1f14ad0SJesse Barnes 		notify_ring(dev, &dev_priv->ring[RCS]);
506b1f14ad0SJesse Barnes 	if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
507b1f14ad0SJesse Barnes 		notify_ring(dev, &dev_priv->ring[VCS]);
508b1f14ad0SJesse Barnes 	if (gt_iir & GT_BLT_USER_INTERRUPT)
509b1f14ad0SJesse Barnes 		notify_ring(dev, &dev_priv->ring[BCS]);
510b1f14ad0SJesse Barnes 
511b1f14ad0SJesse Barnes 	if (de_iir & DE_GSE_IVB)
512b1f14ad0SJesse Barnes 		intel_opregion_gse_intr(dev);
513b1f14ad0SJesse Barnes 
514b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
515b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 0);
516b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 0);
517b1f14ad0SJesse Barnes 	}
518b1f14ad0SJesse Barnes 
519b1f14ad0SJesse Barnes 	if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
520b1f14ad0SJesse Barnes 		intel_prepare_page_flip(dev, 1);
521b1f14ad0SJesse Barnes 		intel_finish_page_flip_plane(dev, 1);
522b1f14ad0SJesse Barnes 	}
523b1f14ad0SJesse Barnes 
524b1f14ad0SJesse Barnes 	if (de_iir & DE_PIPEA_VBLANK_IVB)
525b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 0);
526b1f14ad0SJesse Barnes 
527f6b07f45SDan Carpenter 	if (de_iir & DE_PIPEB_VBLANK_IVB)
528b1f14ad0SJesse Barnes 		drm_handle_vblank(dev, 1);
529b1f14ad0SJesse Barnes 
530b1f14ad0SJesse Barnes 	/* check event from PCH */
531b1f14ad0SJesse Barnes 	if (de_iir & DE_PCH_EVENT_IVB) {
532b1f14ad0SJesse Barnes 		if (pch_iir & SDE_HOTPLUG_MASK_CPT)
533b1f14ad0SJesse Barnes 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
534b1f14ad0SJesse Barnes 		pch_irq_handler(dev);
535b1f14ad0SJesse Barnes 	}
536b1f14ad0SJesse Barnes 
537b1f14ad0SJesse Barnes 	if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
538b1f14ad0SJesse Barnes 		unsigned long flags;
539b1f14ad0SJesse Barnes 		spin_lock_irqsave(&dev_priv->rps_lock, flags);
540b1f14ad0SJesse Barnes 		WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
541b1f14ad0SJesse Barnes 		dev_priv->pm_iir |= pm_iir;
5424fb066abSDaniel Vetter 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
5434fb066abSDaniel Vetter 		POSTING_READ(GEN6_PMIMR);
544b1f14ad0SJesse Barnes 		spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
545b1f14ad0SJesse Barnes 		queue_work(dev_priv->wq, &dev_priv->rps_work);
546b1f14ad0SJesse Barnes 	}
547b1f14ad0SJesse Barnes 
548b1f14ad0SJesse Barnes 	/* should clear PCH hotplug event before clear CPU irq */
549b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, pch_iir);
550b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, gt_iir);
551b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, de_iir);
552b1f14ad0SJesse Barnes 	I915_WRITE(GEN6_PMIIR, pm_iir);
553b1f14ad0SJesse Barnes 
554b1f14ad0SJesse Barnes done:
555b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
556b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
557b1f14ad0SJesse Barnes 
558b1f14ad0SJesse Barnes 	return ret;
559b1f14ad0SJesse Barnes }
560b1f14ad0SJesse Barnes 
561f71d4af4SJesse Barnes static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
562036a4a7dSZhenyu Wang {
5634697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
564036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
565036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
5663b8d8d91SJesse Barnes 	u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
5672d7b8366SYuanhan Liu 	u32 hotplug_mask;
568036a4a7dSZhenyu Wang 	struct drm_i915_master_private *master_priv;
569881f47b6SXiang, Haihao 	u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
570881f47b6SXiang, Haihao 
5714697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
5724697995bSJesse Barnes 
573881f47b6SXiang, Haihao 	if (IS_GEN6(dev))
574881f47b6SXiang, Haihao 		bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
575036a4a7dSZhenyu Wang 
5762d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
5772d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
5782d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
5793143a2bfSChris Wilson 	POSTING_READ(DEIER);
5802d109a84SZou, Nanhai 
581036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
582036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
583c650156aSZhenyu Wang 	pch_iir = I915_READ(SDEIIR);
5843b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
585036a4a7dSZhenyu Wang 
5863b8d8d91SJesse Barnes 	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
5873b8d8d91SJesse Barnes 	    (!IS_GEN6(dev) || pm_iir == 0))
588c7c85101SZou Nan hai 		goto done;
589036a4a7dSZhenyu Wang 
5902d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev))
5912d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
5922d7b8366SYuanhan Liu 	else
5932d7b8366SYuanhan Liu 		hotplug_mask = SDE_HOTPLUG_MASK;
5942d7b8366SYuanhan Liu 
595036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
596036a4a7dSZhenyu Wang 
597036a4a7dSZhenyu Wang 	if (dev->primary->master) {
598036a4a7dSZhenyu Wang 		master_priv = dev->primary->master->driver_priv;
599036a4a7dSZhenyu Wang 		if (master_priv->sarea_priv)
600036a4a7dSZhenyu Wang 			master_priv->sarea_priv->last_dispatch =
601036a4a7dSZhenyu Wang 				READ_BREADCRUMB(dev_priv);
602036a4a7dSZhenyu Wang 	}
603036a4a7dSZhenyu Wang 
604c6df541cSChris Wilson 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
6051ec14ad3SChris Wilson 		notify_ring(dev, &dev_priv->ring[RCS]);
606881f47b6SXiang, Haihao 	if (gt_iir & bsd_usr_interrupt)
6071ec14ad3SChris Wilson 		notify_ring(dev, &dev_priv->ring[VCS]);
6081ec14ad3SChris Wilson 	if (gt_iir & GT_BLT_USER_INTERRUPT)
6091ec14ad3SChris Wilson 		notify_ring(dev, &dev_priv->ring[BCS]);
610036a4a7dSZhenyu Wang 
61101c66889SZhao Yakui 	if (de_iir & DE_GSE)
6123b617967SChris Wilson 		intel_opregion_gse_intr(dev);
61301c66889SZhao Yakui 
614f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
615013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
6162bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
617013d5aa2SJesse Barnes 	}
618013d5aa2SJesse Barnes 
619f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
620f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
6212bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
622013d5aa2SJesse Barnes 	}
623c062df61SLi Peng 
624f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEA_VBLANK)
625f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 0);
626f072d2e7SZhenyu Wang 
627f072d2e7SZhenyu Wang 	if (de_iir & DE_PIPEB_VBLANK)
628f072d2e7SZhenyu Wang 		drm_handle_vblank(dev, 1);
629f072d2e7SZhenyu Wang 
630c650156aSZhenyu Wang 	/* check event from PCH */
631776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
632776ad806SJesse Barnes 		if (pch_iir & hotplug_mask)
633c650156aSZhenyu Wang 			queue_work(dev_priv->wq, &dev_priv->hotplug_work);
634776ad806SJesse Barnes 		pch_irq_handler(dev);
635776ad806SJesse Barnes 	}
636c650156aSZhenyu Wang 
637f97108d1SJesse Barnes 	if (de_iir & DE_PCU_EVENT) {
6387648fa99SJesse Barnes 		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
639f97108d1SJesse Barnes 		i915_handle_rps_change(dev);
640f97108d1SJesse Barnes 	}
641f97108d1SJesse Barnes 
6424912d041SBen Widawsky 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
6434912d041SBen Widawsky 		/*
6444912d041SBen Widawsky 		 * IIR bits should never already be set because IMR should
6454912d041SBen Widawsky 		 * prevent an interrupt from being shown in IIR. The warning
6464912d041SBen Widawsky 		 * displays a case where we've unsafely cleared
6474912d041SBen Widawsky 		 * dev_priv->pm_iir. Although missing an interrupt of the same
6484912d041SBen Widawsky 		 * type is not a problem, it displays a problem in the logic.
6494912d041SBen Widawsky 		 *
6504912d041SBen Widawsky 		 * The mask bit in IMR is cleared by rps_work.
6514912d041SBen Widawsky 		 */
6524912d041SBen Widawsky 		unsigned long flags;
6534912d041SBen Widawsky 		spin_lock_irqsave(&dev_priv->rps_lock, flags);
6544912d041SBen Widawsky 		WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
6554912d041SBen Widawsky 		dev_priv->pm_iir |= pm_iir;
6564fb066abSDaniel Vetter 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
6574fb066abSDaniel Vetter 		POSTING_READ(GEN6_PMIMR);
6584912d041SBen Widawsky 		spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
6594912d041SBen Widawsky 		queue_work(dev_priv->wq, &dev_priv->rps_work);
6604912d041SBen Widawsky 	}
6613b8d8d91SJesse Barnes 
662c7c85101SZou Nan hai 	/* should clear PCH hotplug event before clear CPU irq */
663c7c85101SZou Nan hai 	I915_WRITE(SDEIIR, pch_iir);
664c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
665c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
6664912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
667036a4a7dSZhenyu Wang 
668c7c85101SZou Nan hai done:
6692d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
6703143a2bfSChris Wilson 	POSTING_READ(DEIER);
6712d109a84SZou, Nanhai 
672036a4a7dSZhenyu Wang 	return ret;
673036a4a7dSZhenyu Wang }
674036a4a7dSZhenyu Wang 
6758a905236SJesse Barnes /**
6768a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
6778a905236SJesse Barnes  * @work: work struct
6788a905236SJesse Barnes  *
6798a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
6808a905236SJesse Barnes  * was detected.
6818a905236SJesse Barnes  */
6828a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
6838a905236SJesse Barnes {
6848a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6858a905236SJesse Barnes 						    error_work);
6868a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
687f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
688f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
689f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
6908a905236SJesse Barnes 
691f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
6928a905236SJesse Barnes 
693ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
69444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
695f316a42cSBen Gamari 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
696f803aa55SChris Wilson 		if (!i915_reset(dev, GRDOM_RENDER)) {
697ba1234d1SBen Gamari 			atomic_set(&dev_priv->mm.wedged, 0);
698f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
699f316a42cSBen Gamari 		}
70030dbf0c0SChris Wilson 		complete_all(&dev_priv->error_completion);
701f316a42cSBen Gamari 	}
7028a905236SJesse Barnes }
7038a905236SJesse Barnes 
7043bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
7059df30794SChris Wilson static struct drm_i915_error_object *
706bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv,
70705394f39SChris Wilson 			 struct drm_i915_gem_object *src)
7089df30794SChris Wilson {
7099df30794SChris Wilson 	struct drm_i915_error_object *dst;
7109df30794SChris Wilson 	int page, page_count;
711e56660ddSChris Wilson 	u32 reloc_offset;
7129df30794SChris Wilson 
71305394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
7149df30794SChris Wilson 		return NULL;
7159df30794SChris Wilson 
71605394f39SChris Wilson 	page_count = src->base.size / PAGE_SIZE;
7179df30794SChris Wilson 
7189df30794SChris Wilson 	dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
7199df30794SChris Wilson 	if (dst == NULL)
7209df30794SChris Wilson 		return NULL;
7219df30794SChris Wilson 
72205394f39SChris Wilson 	reloc_offset = src->gtt_offset;
7239df30794SChris Wilson 	for (page = 0; page < page_count; page++) {
724788885aeSAndrew Morton 		unsigned long flags;
725e56660ddSChris Wilson 		void *d;
726788885aeSAndrew Morton 
727e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
7289df30794SChris Wilson 		if (d == NULL)
7299df30794SChris Wilson 			goto unwind;
730e56660ddSChris Wilson 
731788885aeSAndrew Morton 		local_irq_save(flags);
732*74898d7eSDaniel Vetter 		if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
733*74898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
734172975aaSChris Wilson 			void __iomem *s;
735172975aaSChris Wilson 
736172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
737172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
738172975aaSChris Wilson 			 * captures what the GPU read.
739172975aaSChris Wilson 			 */
740172975aaSChris Wilson 
741e56660ddSChris Wilson 			s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
7423e4d3af5SPeter Zijlstra 						     reloc_offset);
743e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
7443e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
745172975aaSChris Wilson 		} else {
746172975aaSChris Wilson 			void *s;
747172975aaSChris Wilson 
748172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
749172975aaSChris Wilson 
750172975aaSChris Wilson 			s = kmap_atomic(src->pages[page]);
751172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
752172975aaSChris Wilson 			kunmap_atomic(s);
753172975aaSChris Wilson 
754172975aaSChris Wilson 			drm_clflush_pages(&src->pages[page], 1);
755172975aaSChris Wilson 		}
756788885aeSAndrew Morton 		local_irq_restore(flags);
757e56660ddSChris Wilson 
7589df30794SChris Wilson 		dst->pages[page] = d;
759e56660ddSChris Wilson 
760e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
7619df30794SChris Wilson 	}
7629df30794SChris Wilson 	dst->page_count = page_count;
76305394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
7649df30794SChris Wilson 
7659df30794SChris Wilson 	return dst;
7669df30794SChris Wilson 
7679df30794SChris Wilson unwind:
7689df30794SChris Wilson 	while (page--)
7699df30794SChris Wilson 		kfree(dst->pages[page]);
7709df30794SChris Wilson 	kfree(dst);
7719df30794SChris Wilson 	return NULL;
7729df30794SChris Wilson }
7739df30794SChris Wilson 
7749df30794SChris Wilson static void
7759df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
7769df30794SChris Wilson {
7779df30794SChris Wilson 	int page;
7789df30794SChris Wilson 
7799df30794SChris Wilson 	if (obj == NULL)
7809df30794SChris Wilson 		return;
7819df30794SChris Wilson 
7829df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
7839df30794SChris Wilson 		kfree(obj->pages[page]);
7849df30794SChris Wilson 
7859df30794SChris Wilson 	kfree(obj);
7869df30794SChris Wilson }
7879df30794SChris Wilson 
7889df30794SChris Wilson static void
7899df30794SChris Wilson i915_error_state_free(struct drm_device *dev,
7909df30794SChris Wilson 		      struct drm_i915_error_state *error)
7919df30794SChris Wilson {
792e2f973d5SChris Wilson 	int i;
793e2f973d5SChris Wilson 
79452d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
79552d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
79652d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
79752d39a21SChris Wilson 		kfree(error->ring[i].requests);
79852d39a21SChris Wilson 	}
799e2f973d5SChris Wilson 
8009df30794SChris Wilson 	kfree(error->active_bo);
8016ef3d427SChris Wilson 	kfree(error->overlay);
8029df30794SChris Wilson 	kfree(error);
8039df30794SChris Wilson }
8049df30794SChris Wilson 
805c724e8a9SChris Wilson static u32 capture_bo_list(struct drm_i915_error_buffer *err,
806c724e8a9SChris Wilson 			   int count,
807c724e8a9SChris Wilson 			   struct list_head *head)
808c724e8a9SChris Wilson {
809c724e8a9SChris Wilson 	struct drm_i915_gem_object *obj;
810c724e8a9SChris Wilson 	int i = 0;
811c724e8a9SChris Wilson 
812c724e8a9SChris Wilson 	list_for_each_entry(obj, head, mm_list) {
813c724e8a9SChris Wilson 		err->size = obj->base.size;
814c724e8a9SChris Wilson 		err->name = obj->base.name;
815c724e8a9SChris Wilson 		err->seqno = obj->last_rendering_seqno;
816c724e8a9SChris Wilson 		err->gtt_offset = obj->gtt_offset;
817c724e8a9SChris Wilson 		err->read_domains = obj->base.read_domains;
818c724e8a9SChris Wilson 		err->write_domain = obj->base.write_domain;
819c724e8a9SChris Wilson 		err->fence_reg = obj->fence_reg;
820c724e8a9SChris Wilson 		err->pinned = 0;
821c724e8a9SChris Wilson 		if (obj->pin_count > 0)
822c724e8a9SChris Wilson 			err->pinned = 1;
823c724e8a9SChris Wilson 		if (obj->user_pin_count > 0)
824c724e8a9SChris Wilson 			err->pinned = -1;
825c724e8a9SChris Wilson 		err->tiling = obj->tiling_mode;
826c724e8a9SChris Wilson 		err->dirty = obj->dirty;
827c724e8a9SChris Wilson 		err->purgeable = obj->madv != I915_MADV_WILLNEED;
82896154f2fSDaniel Vetter 		err->ring = obj->ring ? obj->ring->id : -1;
82993dfb40cSChris Wilson 		err->cache_level = obj->cache_level;
830c724e8a9SChris Wilson 
831c724e8a9SChris Wilson 		if (++i == count)
832c724e8a9SChris Wilson 			break;
833c724e8a9SChris Wilson 
834c724e8a9SChris Wilson 		err++;
835c724e8a9SChris Wilson 	}
836c724e8a9SChris Wilson 
837c724e8a9SChris Wilson 	return i;
838c724e8a9SChris Wilson }
839c724e8a9SChris Wilson 
840748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
841748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
842748ebc60SChris Wilson {
843748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
844748ebc60SChris Wilson 	int i;
845748ebc60SChris Wilson 
846748ebc60SChris Wilson 	/* Fences */
847748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
848775d17b6SDaniel Vetter 	case 7:
849748ebc60SChris Wilson 	case 6:
850748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
851748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
852748ebc60SChris Wilson 		break;
853748ebc60SChris Wilson 	case 5:
854748ebc60SChris Wilson 	case 4:
855748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
856748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
857748ebc60SChris Wilson 		break;
858748ebc60SChris Wilson 	case 3:
859748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
860748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
861748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
862748ebc60SChris Wilson 	case 2:
863748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
864748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
865748ebc60SChris Wilson 		break;
866748ebc60SChris Wilson 
867748ebc60SChris Wilson 	}
868748ebc60SChris Wilson }
869748ebc60SChris Wilson 
870bcfb2e28SChris Wilson static struct drm_i915_error_object *
871bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
872bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
873bcfb2e28SChris Wilson {
874bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
875bcfb2e28SChris Wilson 	u32 seqno;
876bcfb2e28SChris Wilson 
877bcfb2e28SChris Wilson 	if (!ring->get_seqno)
878bcfb2e28SChris Wilson 		return NULL;
879bcfb2e28SChris Wilson 
880bcfb2e28SChris Wilson 	seqno = ring->get_seqno(ring);
881bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
882bcfb2e28SChris Wilson 		if (obj->ring != ring)
883bcfb2e28SChris Wilson 			continue;
884bcfb2e28SChris Wilson 
885c37d9a5dSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
886bcfb2e28SChris Wilson 			continue;
887bcfb2e28SChris Wilson 
888bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
889bcfb2e28SChris Wilson 			continue;
890bcfb2e28SChris Wilson 
891bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
892bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
893bcfb2e28SChris Wilson 		 */
894bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
895bcfb2e28SChris Wilson 	}
896bcfb2e28SChris Wilson 
897bcfb2e28SChris Wilson 	return NULL;
898bcfb2e28SChris Wilson }
899bcfb2e28SChris Wilson 
900d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
901d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
902d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
903d27b1e0eSDaniel Vetter {
904d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
905d27b1e0eSDaniel Vetter 
90633f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
907c1cd90edSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
90833f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
9097e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
9107e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
9117e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
9127e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
91333f3f518SDaniel Vetter 	}
914c1cd90edSDaniel Vetter 
915d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
916d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
917d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
918d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
919c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
920d27b1e0eSDaniel Vetter 		if (ring->id == RCS) {
921d27b1e0eSDaniel Vetter 			error->instdone1 = I915_READ(INSTDONE1);
922d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
923d27b1e0eSDaniel Vetter 		}
924d27b1e0eSDaniel Vetter 	} else {
925d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
926d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
927d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
928d27b1e0eSDaniel Vetter 	}
929d27b1e0eSDaniel Vetter 
930c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
931d27b1e0eSDaniel Vetter 	error->seqno[ring->id] = ring->get_seqno(ring);
932d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
933c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
934c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
9357e3b8737SDaniel Vetter 
9367e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
9377e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
938d27b1e0eSDaniel Vetter }
939d27b1e0eSDaniel Vetter 
94052d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
94152d39a21SChris Wilson 				  struct drm_i915_error_state *error)
94252d39a21SChris Wilson {
94352d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
94452d39a21SChris Wilson 	struct drm_i915_gem_request *request;
94552d39a21SChris Wilson 	int i, count;
94652d39a21SChris Wilson 
94752d39a21SChris Wilson 	for (i = 0; i < I915_NUM_RINGS; i++) {
94852d39a21SChris Wilson 		struct intel_ring_buffer *ring = &dev_priv->ring[i];
94952d39a21SChris Wilson 
95052d39a21SChris Wilson 		if (ring->obj == NULL)
95152d39a21SChris Wilson 			continue;
95252d39a21SChris Wilson 
95352d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
95452d39a21SChris Wilson 
95552d39a21SChris Wilson 		error->ring[i].batchbuffer =
95652d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
95752d39a21SChris Wilson 
95852d39a21SChris Wilson 		error->ring[i].ringbuffer =
95952d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
96052d39a21SChris Wilson 
96152d39a21SChris Wilson 		count = 0;
96252d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
96352d39a21SChris Wilson 			count++;
96452d39a21SChris Wilson 
96552d39a21SChris Wilson 		error->ring[i].num_requests = count;
96652d39a21SChris Wilson 		error->ring[i].requests =
96752d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
96852d39a21SChris Wilson 				GFP_ATOMIC);
96952d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
97052d39a21SChris Wilson 			error->ring[i].num_requests = 0;
97152d39a21SChris Wilson 			continue;
97252d39a21SChris Wilson 		}
97352d39a21SChris Wilson 
97452d39a21SChris Wilson 		count = 0;
97552d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
97652d39a21SChris Wilson 			struct drm_i915_error_request *erq;
97752d39a21SChris Wilson 
97852d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
97952d39a21SChris Wilson 			erq->seqno = request->seqno;
98052d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
981ee4f42b1SChris Wilson 			erq->tail = request->tail;
98252d39a21SChris Wilson 		}
98352d39a21SChris Wilson 	}
98452d39a21SChris Wilson }
98552d39a21SChris Wilson 
9868a905236SJesse Barnes /**
9878a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
9888a905236SJesse Barnes  * @dev: drm device
9898a905236SJesse Barnes  *
9908a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
9918a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
9928a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
9938a905236SJesse Barnes  * to pick up.
9948a905236SJesse Barnes  */
99563eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
99663eeaf38SJesse Barnes {
99763eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
99805394f39SChris Wilson 	struct drm_i915_gem_object *obj;
99963eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
100063eeaf38SJesse Barnes 	unsigned long flags;
10019db4a9c7SJesse Barnes 	int i, pipe;
100263eeaf38SJesse Barnes 
100363eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
10049df30794SChris Wilson 	error = dev_priv->first_error;
10059df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
10069df30794SChris Wilson 	if (error)
10079df30794SChris Wilson 		return;
100863eeaf38SJesse Barnes 
10099db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
101033f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
101163eeaf38SJesse Barnes 	if (!error) {
10129df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
10139df30794SChris Wilson 		return;
101463eeaf38SJesse Barnes 	}
101563eeaf38SJesse Barnes 
1016b6f7833bSChris Wilson 	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1017b6f7833bSChris Wilson 		 dev->primary->index);
10182fa772f3SChris Wilson 
101963eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
102063eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
10219db4a9c7SJesse Barnes 	for_each_pipe(pipe)
10229db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1023d27b1e0eSDaniel Vetter 
102433f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1025f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
102633f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
102733f3f518SDaniel Vetter 	}
1028add354ddSChris Wilson 
1029748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
103052d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
10319df30794SChris Wilson 
1032c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
10339df30794SChris Wilson 	error->active_bo = NULL;
1034c724e8a9SChris Wilson 	error->pinned_bo = NULL;
10359df30794SChris Wilson 
1036bcfb2e28SChris Wilson 	i = 0;
1037bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1038bcfb2e28SChris Wilson 		i++;
1039bcfb2e28SChris Wilson 	error->active_bo_count = i;
104005394f39SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
1041bcfb2e28SChris Wilson 		i++;
1042bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1043c724e8a9SChris Wilson 
10448e934dbfSChris Wilson 	error->active_bo = NULL;
10458e934dbfSChris Wilson 	error->pinned_bo = NULL;
1046bcfb2e28SChris Wilson 	if (i) {
1047bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
10489df30794SChris Wilson 					   GFP_ATOMIC);
1049c724e8a9SChris Wilson 		if (error->active_bo)
1050c724e8a9SChris Wilson 			error->pinned_bo =
1051c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
10529df30794SChris Wilson 	}
1053c724e8a9SChris Wilson 
1054c724e8a9SChris Wilson 	if (error->active_bo)
1055c724e8a9SChris Wilson 		error->active_bo_count =
1056c724e8a9SChris Wilson 			capture_bo_list(error->active_bo,
1057c724e8a9SChris Wilson 					error->active_bo_count,
1058c724e8a9SChris Wilson 					&dev_priv->mm.active_list);
1059c724e8a9SChris Wilson 
1060c724e8a9SChris Wilson 	if (error->pinned_bo)
1061c724e8a9SChris Wilson 		error->pinned_bo_count =
1062c724e8a9SChris Wilson 			capture_bo_list(error->pinned_bo,
1063c724e8a9SChris Wilson 					error->pinned_bo_count,
1064c724e8a9SChris Wilson 					&dev_priv->mm.pinned_list);
106563eeaf38SJesse Barnes 
10668a905236SJesse Barnes 	do_gettimeofday(&error->time);
10678a905236SJesse Barnes 
10686ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1069c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
10706ef3d427SChris Wilson 
10719df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
10729df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
107363eeaf38SJesse Barnes 		dev_priv->first_error = error;
10749df30794SChris Wilson 		error = NULL;
10759df30794SChris Wilson 	}
107663eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
10779df30794SChris Wilson 
10789df30794SChris Wilson 	if (error)
10799df30794SChris Wilson 		i915_error_state_free(dev, error);
10809df30794SChris Wilson }
10819df30794SChris Wilson 
10829df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
10839df30794SChris Wilson {
10849df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
10859df30794SChris Wilson 	struct drm_i915_error_state *error;
10866dc0e816SBen Widawsky 	unsigned long flags;
10879df30794SChris Wilson 
10886dc0e816SBen Widawsky 	spin_lock_irqsave(&dev_priv->error_lock, flags);
10899df30794SChris Wilson 	error = dev_priv->first_error;
10909df30794SChris Wilson 	dev_priv->first_error = NULL;
10916dc0e816SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
10929df30794SChris Wilson 
10939df30794SChris Wilson 	if (error)
10949df30794SChris Wilson 		i915_error_state_free(dev, error);
109563eeaf38SJesse Barnes }
10963bd3c932SChris Wilson #else
10973bd3c932SChris Wilson #define i915_capture_error_state(x)
10983bd3c932SChris Wilson #endif
109963eeaf38SJesse Barnes 
110035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1101c0e09200SDave Airlie {
11028a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
110363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
11049db4a9c7SJesse Barnes 	int pipe;
110563eeaf38SJesse Barnes 
110635aed2e6SChris Wilson 	if (!eir)
110735aed2e6SChris Wilson 		return;
110863eeaf38SJesse Barnes 
1109a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
11108a905236SJesse Barnes 
11118a905236SJesse Barnes 	if (IS_G4X(dev)) {
11128a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
11138a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
11148a905236SJesse Barnes 
1115a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1116a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1117a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
11188a905236SJesse Barnes 			       I915_READ(INSTDONE_I965));
1119a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1120a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1121a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
11228a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
11233143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
11248a905236SJesse Barnes 		}
11258a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
11268a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1127a70491ccSJoe Perches 			pr_err("page table error\n");
1128a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
11298a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
11303143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
11318a905236SJesse Barnes 		}
11328a905236SJesse Barnes 	}
11338a905236SJesse Barnes 
1134a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
113563eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
113663eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1137a70491ccSJoe Perches 			pr_err("page table error\n");
1138a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
113963eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
11403143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
114163eeaf38SJesse Barnes 		}
11428a905236SJesse Barnes 	}
11438a905236SJesse Barnes 
114463eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1145a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
11469db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1147a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
11489db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
114963eeaf38SJesse Barnes 		/* pipestat has already been acked */
115063eeaf38SJesse Barnes 	}
115163eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1152a70491ccSJoe Perches 		pr_err("instruction error\n");
1153a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1154a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
115563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
115663eeaf38SJesse Barnes 
1157a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1158a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1159a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1160a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
116163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
11623143a2bfSChris Wilson 			POSTING_READ(IPEIR);
116363eeaf38SJesse Barnes 		} else {
116463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
116563eeaf38SJesse Barnes 
1166a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1167a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1168a70491ccSJoe Perches 			pr_err("  INSTDONE: 0x%08x\n",
116963eeaf38SJesse Barnes 			       I915_READ(INSTDONE_I965));
1170a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1171a70491ccSJoe Perches 			pr_err("  INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1172a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
117363eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
11743143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
117563eeaf38SJesse Barnes 		}
117663eeaf38SJesse Barnes 	}
117763eeaf38SJesse Barnes 
117863eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
11793143a2bfSChris Wilson 	POSTING_READ(EIR);
118063eeaf38SJesse Barnes 	eir = I915_READ(EIR);
118163eeaf38SJesse Barnes 	if (eir) {
118263eeaf38SJesse Barnes 		/*
118363eeaf38SJesse Barnes 		 * some errors might have become stuck,
118463eeaf38SJesse Barnes 		 * mask them.
118563eeaf38SJesse Barnes 		 */
118663eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
118763eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
118863eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
118963eeaf38SJesse Barnes 	}
119035aed2e6SChris Wilson }
119135aed2e6SChris Wilson 
119235aed2e6SChris Wilson /**
119335aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
119435aed2e6SChris Wilson  * @dev: drm device
119535aed2e6SChris Wilson  *
119635aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
119735aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
119835aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
119935aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
120035aed2e6SChris Wilson  * of a ring dump etc.).
120135aed2e6SChris Wilson  */
1202527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
120335aed2e6SChris Wilson {
120435aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
120535aed2e6SChris Wilson 
120635aed2e6SChris Wilson 	i915_capture_error_state(dev);
120735aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
12088a905236SJesse Barnes 
1209ba1234d1SBen Gamari 	if (wedged) {
121030dbf0c0SChris Wilson 		INIT_COMPLETION(dev_priv->error_completion);
1211ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
1212ba1234d1SBen Gamari 
121311ed50ecSBen Gamari 		/*
121411ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
121511ed50ecSBen Gamari 		 */
12161ec14ad3SChris Wilson 		wake_up_all(&dev_priv->ring[RCS].irq_queue);
1217f787a5f5SChris Wilson 		if (HAS_BSD(dev))
12181ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[VCS].irq_queue);
1219549f7365SChris Wilson 		if (HAS_BLT(dev))
12201ec14ad3SChris Wilson 			wake_up_all(&dev_priv->ring[BCS].irq_queue);
122111ed50ecSBen Gamari 	}
122211ed50ecSBen Gamari 
12239c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
12248a905236SJesse Barnes }
12258a905236SJesse Barnes 
12264e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
12274e5359cdSSimon Farnsworth {
12284e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
12294e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
12304e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
123105394f39SChris Wilson 	struct drm_i915_gem_object *obj;
12324e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
12334e5359cdSSimon Farnsworth 	unsigned long flags;
12344e5359cdSSimon Farnsworth 	bool stall_detected;
12354e5359cdSSimon Farnsworth 
12364e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
12374e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
12384e5359cdSSimon Farnsworth 		return;
12394e5359cdSSimon Farnsworth 
12404e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
12414e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
12424e5359cdSSimon Farnsworth 
12434e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
12444e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
12454e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
12464e5359cdSSimon Farnsworth 		return;
12474e5359cdSSimon Farnsworth 	}
12484e5359cdSSimon Farnsworth 
12494e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
125005394f39SChris Wilson 	obj = work->pending_flip_obj;
1251a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
12529db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
125305394f39SChris Wilson 		stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
12544e5359cdSSimon Farnsworth 	} else {
12559db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
125605394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
125701f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
12584e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
12594e5359cdSSimon Farnsworth 	}
12604e5359cdSSimon Farnsworth 
12614e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
12624e5359cdSSimon Farnsworth 
12634e5359cdSSimon Farnsworth 	if (stall_detected) {
12644e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
12654e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
12664e5359cdSSimon Farnsworth 	}
12674e5359cdSSimon Farnsworth }
12684e5359cdSSimon Farnsworth 
1269f71d4af4SJesse Barnes static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
12708a905236SJesse Barnes {
12718a905236SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
12728a905236SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
12738a905236SJesse Barnes 	struct drm_i915_master_private *master_priv;
12748a905236SJesse Barnes 	u32 iir, new_iir;
12759db4a9c7SJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
12768a905236SJesse Barnes 	u32 vblank_status;
12778a905236SJesse Barnes 	int vblank = 0;
12788a905236SJesse Barnes 	unsigned long irqflags;
12798a905236SJesse Barnes 	int irq_received;
12809db4a9c7SJesse Barnes 	int ret = IRQ_NONE, pipe;
12819db4a9c7SJesse Barnes 	bool blc_event = false;
12828a905236SJesse Barnes 
12838a905236SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
12848a905236SJesse Barnes 
12858a905236SJesse Barnes 	iir = I915_READ(IIR);
12868a905236SJesse Barnes 
1287a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
1288d874bcffSJesse Barnes 		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1289e25e6601SJesse Barnes 	else
1290d874bcffSJesse Barnes 		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
12918a905236SJesse Barnes 
12928a905236SJesse Barnes 	for (;;) {
12938a905236SJesse Barnes 		irq_received = iir != 0;
12948a905236SJesse Barnes 
12958a905236SJesse Barnes 		/* Can't rely on pipestat interrupt bit in iir as it might
12968a905236SJesse Barnes 		 * have been cleared after the pipestat interrupt was received.
12978a905236SJesse Barnes 		 * It doesn't set the bit in iir again, but it still produces
12988a905236SJesse Barnes 		 * interrupts (for non-MSI).
12998a905236SJesse Barnes 		 */
13001ec14ad3SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
13018a905236SJesse Barnes 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1302ba1234d1SBen Gamari 			i915_handle_error(dev, false);
13038a905236SJesse Barnes 
13049db4a9c7SJesse Barnes 		for_each_pipe(pipe) {
13059db4a9c7SJesse Barnes 			int reg = PIPESTAT(pipe);
13069db4a9c7SJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
13079db4a9c7SJesse Barnes 
13088a905236SJesse Barnes 			/*
13099db4a9c7SJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
13108a905236SJesse Barnes 			 */
13119db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
13129db4a9c7SJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
13139db4a9c7SJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
13149db4a9c7SJesse Barnes 							 pipe_name(pipe));
13159db4a9c7SJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
13168a905236SJesse Barnes 				irq_received = 1;
13178a905236SJesse Barnes 			}
13188a905236SJesse Barnes 		}
13191ec14ad3SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
13208a905236SJesse Barnes 
13218a905236SJesse Barnes 		if (!irq_received)
13228a905236SJesse Barnes 			break;
13238a905236SJesse Barnes 
13248a905236SJesse Barnes 		ret = IRQ_HANDLED;
13258a905236SJesse Barnes 
13268a905236SJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
13278a905236SJesse Barnes 		if ((I915_HAS_HOTPLUG(dev)) &&
13288a905236SJesse Barnes 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
13298a905236SJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
13308a905236SJesse Barnes 
133144d98a61SZhao Yakui 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
13328a905236SJesse Barnes 				  hotplug_status);
13338a905236SJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
13349c9fe1f8SEric Anholt 				queue_work(dev_priv->wq,
13359c9fe1f8SEric Anholt 					   &dev_priv->hotplug_work);
13368a905236SJesse Barnes 
13378a905236SJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
13388a905236SJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
133963eeaf38SJesse Barnes 		}
134063eeaf38SJesse Barnes 
1341673a394bSEric Anholt 		I915_WRITE(IIR, iir);
1342cdfbc41fSEric Anholt 		new_iir = I915_READ(IIR); /* Flush posted writes */
13437c463586SKeith Packard 
13447c1c2871SDave Airlie 		if (dev->primary->master) {
13457c1c2871SDave Airlie 			master_priv = dev->primary->master->driver_priv;
13467c1c2871SDave Airlie 			if (master_priv->sarea_priv)
13477c1c2871SDave Airlie 				master_priv->sarea_priv->last_dispatch =
1348c99b058fSKristian Høgsberg 					READ_BREADCRUMB(dev_priv);
13497c1c2871SDave Airlie 		}
13500a3e67a4SJesse Barnes 
1351549f7365SChris Wilson 		if (iir & I915_USER_INTERRUPT)
13521ec14ad3SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
13531ec14ad3SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
13541ec14ad3SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
1355d1b851fcSZou Nan hai 
13561afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
13576b95a207SKristian Høgsberg 			intel_prepare_page_flip(dev, 0);
13581afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
13591afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 0);
13601afe3e9dSJesse Barnes 		}
13616b95a207SKristian Høgsberg 
13621afe3e9dSJesse Barnes 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
136370565d00SJesse Barnes 			intel_prepare_page_flip(dev, 1);
13641afe3e9dSJesse Barnes 			if (dev_priv->flip_pending_is_done)
13651afe3e9dSJesse Barnes 				intel_finish_page_flip_plane(dev, 1);
13661afe3e9dSJesse Barnes 		}
13676b95a207SKristian Høgsberg 
13689db4a9c7SJesse Barnes 		for_each_pipe(pipe) {
13699db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & vblank_status &&
13709db4a9c7SJesse Barnes 			    drm_handle_vblank(dev, pipe)) {
13717c463586SKeith Packard 				vblank++;
13724e5359cdSSimon Farnsworth 				if (!dev_priv->flip_pending_is_done) {
13739db4a9c7SJesse Barnes 					i915_pageflip_stall_check(dev, pipe);
13749db4a9c7SJesse Barnes 					intel_finish_page_flip(dev, pipe);
13757c463586SKeith Packard 				}
13764e5359cdSSimon Farnsworth 			}
13777c463586SKeith Packard 
13789db4a9c7SJesse Barnes 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
13799db4a9c7SJesse Barnes 				blc_event = true;
13804e5359cdSSimon Farnsworth 		}
13817c463586SKeith Packard 
13829db4a9c7SJesse Barnes 
13839db4a9c7SJesse Barnes 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
13843b617967SChris Wilson 			intel_opregion_asle_intr(dev);
13850a3e67a4SJesse Barnes 
1386cdfbc41fSEric Anholt 		/* With MSI, interrupts are only generated when iir
1387cdfbc41fSEric Anholt 		 * transitions from zero to nonzero.  If another bit got
1388cdfbc41fSEric Anholt 		 * set while we were handling the existing iir bits, then
1389cdfbc41fSEric Anholt 		 * we would never get another interrupt.
1390cdfbc41fSEric Anholt 		 *
1391cdfbc41fSEric Anholt 		 * This is fine on non-MSI as well, as if we hit this path
1392cdfbc41fSEric Anholt 		 * we avoid exiting the interrupt handler only to generate
1393cdfbc41fSEric Anholt 		 * another one.
1394cdfbc41fSEric Anholt 		 *
1395cdfbc41fSEric Anholt 		 * Note that for MSI this could cause a stray interrupt report
1396cdfbc41fSEric Anholt 		 * if an interrupt landed in the time between writing IIR and
1397cdfbc41fSEric Anholt 		 * the posting read.  This should be rare enough to never
1398cdfbc41fSEric Anholt 		 * trigger the 99% of 100,000 interrupts test for disabling
1399cdfbc41fSEric Anholt 		 * stray interrupts.
1400cdfbc41fSEric Anholt 		 */
1401cdfbc41fSEric Anholt 		iir = new_iir;
140205eff845SKeith Packard 	}
1403cdfbc41fSEric Anholt 
140405eff845SKeith Packard 	return ret;
1405c0e09200SDave Airlie }
1406c0e09200SDave Airlie 
1407c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev)
1408c0e09200SDave Airlie {
1409c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
14107c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1411c0e09200SDave Airlie 
1412c0e09200SDave Airlie 	i915_kernel_lost_context(dev);
1413c0e09200SDave Airlie 
141444d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("\n");
1415c0e09200SDave Airlie 
1416c99b058fSKristian Høgsberg 	dev_priv->counter++;
1417c0e09200SDave Airlie 	if (dev_priv->counter > 0x7FFFFFFFUL)
1418c99b058fSKristian Høgsberg 		dev_priv->counter = 1;
14197c1c2871SDave Airlie 	if (master_priv->sarea_priv)
14207c1c2871SDave Airlie 		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1421c0e09200SDave Airlie 
1422e1f99ce6SChris Wilson 	if (BEGIN_LP_RING(4) == 0) {
1423585fb111SJesse Barnes 		OUT_RING(MI_STORE_DWORD_INDEX);
14240baf823aSKeith Packard 		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1425c0e09200SDave Airlie 		OUT_RING(dev_priv->counter);
1426585fb111SJesse Barnes 		OUT_RING(MI_USER_INTERRUPT);
1427c0e09200SDave Airlie 		ADVANCE_LP_RING();
1428e1f99ce6SChris Wilson 	}
1429c0e09200SDave Airlie 
1430c0e09200SDave Airlie 	return dev_priv->counter;
1431c0e09200SDave Airlie }
1432c0e09200SDave Airlie 
1433c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1434c0e09200SDave Airlie {
1435c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
14367c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1437c0e09200SDave Airlie 	int ret = 0;
14381ec14ad3SChris Wilson 	struct intel_ring_buffer *ring = LP_RING(dev_priv);
1439c0e09200SDave Airlie 
144044d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1441c0e09200SDave Airlie 		  READ_BREADCRUMB(dev_priv));
1442c0e09200SDave Airlie 
1443ed4cb414SEric Anholt 	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
14447c1c2871SDave Airlie 		if (master_priv->sarea_priv)
14457c1c2871SDave Airlie 			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1446c0e09200SDave Airlie 		return 0;
1447ed4cb414SEric Anholt 	}
1448c0e09200SDave Airlie 
14497c1c2871SDave Airlie 	if (master_priv->sarea_priv)
14507c1c2871SDave Airlie 		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1451c0e09200SDave Airlie 
1452b13c2b96SChris Wilson 	if (ring->irq_get(ring)) {
14531ec14ad3SChris Wilson 		DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1454c0e09200SDave Airlie 			    READ_BREADCRUMB(dev_priv) >= irq_nr);
14551ec14ad3SChris Wilson 		ring->irq_put(ring);
14565a9a8d1aSChris Wilson 	} else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
14575a9a8d1aSChris Wilson 		ret = -EBUSY;
1458c0e09200SDave Airlie 
1459c0e09200SDave Airlie 	if (ret == -EBUSY) {
1460c0e09200SDave Airlie 		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1461c0e09200SDave Airlie 			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1462c0e09200SDave Airlie 	}
1463c0e09200SDave Airlie 
1464c0e09200SDave Airlie 	return ret;
1465c0e09200SDave Airlie }
1466c0e09200SDave Airlie 
1467c0e09200SDave Airlie /* Needs the lock as it touches the ring.
1468c0e09200SDave Airlie  */
1469c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data,
1470c0e09200SDave Airlie 			 struct drm_file *file_priv)
1471c0e09200SDave Airlie {
1472c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1473c0e09200SDave Airlie 	drm_i915_irq_emit_t *emit = data;
1474c0e09200SDave Airlie 	int result;
1475c0e09200SDave Airlie 
14761ec14ad3SChris Wilson 	if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
1477c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1478c0e09200SDave Airlie 		return -EINVAL;
1479c0e09200SDave Airlie 	}
1480299eb93cSEric Anholt 
1481299eb93cSEric Anholt 	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1482299eb93cSEric Anholt 
1483546b0974SEric Anholt 	mutex_lock(&dev->struct_mutex);
1484c0e09200SDave Airlie 	result = i915_emit_irq(dev);
1485546b0974SEric Anholt 	mutex_unlock(&dev->struct_mutex);
1486c0e09200SDave Airlie 
1487c0e09200SDave Airlie 	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1488c0e09200SDave Airlie 		DRM_ERROR("copy_to_user\n");
1489c0e09200SDave Airlie 		return -EFAULT;
1490c0e09200SDave Airlie 	}
1491c0e09200SDave Airlie 
1492c0e09200SDave Airlie 	return 0;
1493c0e09200SDave Airlie }
1494c0e09200SDave Airlie 
1495c0e09200SDave Airlie /* Doesn't need the hardware lock.
1496c0e09200SDave Airlie  */
1497c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data,
1498c0e09200SDave Airlie 			 struct drm_file *file_priv)
1499c0e09200SDave Airlie {
1500c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1501c0e09200SDave Airlie 	drm_i915_irq_wait_t *irqwait = data;
1502c0e09200SDave Airlie 
1503c0e09200SDave Airlie 	if (!dev_priv) {
1504c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1505c0e09200SDave Airlie 		return -EINVAL;
1506c0e09200SDave Airlie 	}
1507c0e09200SDave Airlie 
1508c0e09200SDave Airlie 	return i915_wait_irq(dev, irqwait->irq_seq);
1509c0e09200SDave Airlie }
1510c0e09200SDave Airlie 
151142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
151242f52ef8SKeith Packard  * we use as a pipe index
151342f52ef8SKeith Packard  */
1514f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
15150a3e67a4SJesse Barnes {
15160a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1517e9d21d7fSKeith Packard 	unsigned long irqflags;
151871e0ffa5SJesse Barnes 
15195eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
152071e0ffa5SJesse Barnes 		return -EINVAL;
15210a3e67a4SJesse Barnes 
15221ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1523f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
15247c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15257c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15260a3e67a4SJesse Barnes 	else
15277c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15287c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
15298692d00eSChris Wilson 
15308692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
15318692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15328692d00eSChris Wilson 		I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
15331ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15348692d00eSChris Wilson 
15350a3e67a4SJesse Barnes 	return 0;
15360a3e67a4SJesse Barnes }
15370a3e67a4SJesse Barnes 
1538f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1539f796cf8fSJesse Barnes {
1540f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1541f796cf8fSJesse Barnes 	unsigned long irqflags;
1542f796cf8fSJesse Barnes 
1543f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1544f796cf8fSJesse Barnes 		return -EINVAL;
1545f796cf8fSJesse Barnes 
1546f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1547f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1548f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1549f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1550f796cf8fSJesse Barnes 
1551f796cf8fSJesse Barnes 	return 0;
1552f796cf8fSJesse Barnes }
1553f796cf8fSJesse Barnes 
1554f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1555b1f14ad0SJesse Barnes {
1556b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1557b1f14ad0SJesse Barnes 	unsigned long irqflags;
1558b1f14ad0SJesse Barnes 
1559b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1560b1f14ad0SJesse Barnes 		return -EINVAL;
1561b1f14ad0SJesse Barnes 
1562b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1563b1f14ad0SJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1564b1f14ad0SJesse Barnes 				    DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1565b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1566b1f14ad0SJesse Barnes 
1567b1f14ad0SJesse Barnes 	return 0;
1568b1f14ad0SJesse Barnes }
1569b1f14ad0SJesse Barnes 
157042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
157142f52ef8SKeith Packard  * we use as a pipe index
157242f52ef8SKeith Packard  */
1573f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
15740a3e67a4SJesse Barnes {
15750a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1576e9d21d7fSKeith Packard 	unsigned long irqflags;
15770a3e67a4SJesse Barnes 
15781ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15798692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15808692d00eSChris Wilson 		I915_WRITE(INSTPM,
15818692d00eSChris Wilson 			   INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
15828692d00eSChris Wilson 
15837c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
15847c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
15857c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
15861ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15870a3e67a4SJesse Barnes }
15880a3e67a4SJesse Barnes 
1589f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1590f796cf8fSJesse Barnes {
1591f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1592f796cf8fSJesse Barnes 	unsigned long irqflags;
1593f796cf8fSJesse Barnes 
1594f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1595f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1596f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1597f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1598f796cf8fSJesse Barnes }
1599f796cf8fSJesse Barnes 
1600f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1601b1f14ad0SJesse Barnes {
1602b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1603b1f14ad0SJesse Barnes 	unsigned long irqflags;
1604b1f14ad0SJesse Barnes 
1605b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1606b1f14ad0SJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1607b1f14ad0SJesse Barnes 				     DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
1608b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1609b1f14ad0SJesse Barnes }
1610b1f14ad0SJesse Barnes 
1611c0e09200SDave Airlie /* Set the vblank monitor pipe
1612c0e09200SDave Airlie  */
1613c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1614c0e09200SDave Airlie 			 struct drm_file *file_priv)
1615c0e09200SDave Airlie {
1616c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1617c0e09200SDave Airlie 
1618c0e09200SDave Airlie 	if (!dev_priv) {
1619c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1620c0e09200SDave Airlie 		return -EINVAL;
1621c0e09200SDave Airlie 	}
1622c0e09200SDave Airlie 
1623c0e09200SDave Airlie 	return 0;
1624c0e09200SDave Airlie }
1625c0e09200SDave Airlie 
1626c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1627c0e09200SDave Airlie 			 struct drm_file *file_priv)
1628c0e09200SDave Airlie {
1629c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
1630c0e09200SDave Airlie 	drm_i915_vblank_pipe_t *pipe = data;
1631c0e09200SDave Airlie 
1632c0e09200SDave Airlie 	if (!dev_priv) {
1633c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
1634c0e09200SDave Airlie 		return -EINVAL;
1635c0e09200SDave Airlie 	}
1636c0e09200SDave Airlie 
16370a3e67a4SJesse Barnes 	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1638c0e09200SDave Airlie 
1639c0e09200SDave Airlie 	return 0;
1640c0e09200SDave Airlie }
1641c0e09200SDave Airlie 
1642c0e09200SDave Airlie /**
1643c0e09200SDave Airlie  * Schedule buffer swap at given vertical blank.
1644c0e09200SDave Airlie  */
1645c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data,
1646c0e09200SDave Airlie 		     struct drm_file *file_priv)
1647c0e09200SDave Airlie {
1648bd95e0a4SEric Anholt 	/* The delayed swap mechanism was fundamentally racy, and has been
1649bd95e0a4SEric Anholt 	 * removed.  The model was that the client requested a delayed flip/swap
1650bd95e0a4SEric Anholt 	 * from the kernel, then waited for vblank before continuing to perform
1651bd95e0a4SEric Anholt 	 * rendering.  The problem was that the kernel might wake the client
1652bd95e0a4SEric Anholt 	 * up before it dispatched the vblank swap (since the lock has to be
1653bd95e0a4SEric Anholt 	 * held while touching the ringbuffer), in which case the client would
1654bd95e0a4SEric Anholt 	 * clear and start the next frame before the swap occurred, and
1655bd95e0a4SEric Anholt 	 * flicker would occur in addition to likely missing the vblank.
1656bd95e0a4SEric Anholt 	 *
1657bd95e0a4SEric Anholt 	 * In the absence of this ioctl, userland falls back to a correct path
1658bd95e0a4SEric Anholt 	 * of waiting for a vblank, then dispatching the swap on its own.
1659bd95e0a4SEric Anholt 	 * Context switching to userland and back is plenty fast enough for
1660bd95e0a4SEric Anholt 	 * meeting the requirements of vblank swapping.
16610a3e67a4SJesse Barnes 	 */
1662c0e09200SDave Airlie 	return -EINVAL;
1663c0e09200SDave Airlie }
1664c0e09200SDave Airlie 
1665893eead0SChris Wilson static u32
1666893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1667852835f3SZou Nan hai {
1668893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1669893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1670893eead0SChris Wilson }
1671893eead0SChris Wilson 
1672893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1673893eead0SChris Wilson {
1674893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1675893eead0SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1676893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
1677b2223497SChris Wilson 		if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1678893eead0SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1679893eead0SChris Wilson 				  ring->name,
1680b2223497SChris Wilson 				  ring->waiting_seqno,
1681893eead0SChris Wilson 				  ring->get_seqno(ring));
1682893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1683893eead0SChris Wilson 			*err = true;
1684893eead0SChris Wilson 		}
1685893eead0SChris Wilson 		return true;
1686893eead0SChris Wilson 	}
1687893eead0SChris Wilson 	return false;
1688f65d9421SBen Gamari }
1689f65d9421SBen Gamari 
16901ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
16911ec14ad3SChris Wilson {
16921ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
16931ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
16941ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
16951ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
16961ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
16971ec14ad3SChris Wilson 			  ring->name);
16981ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
16991ec14ad3SChris Wilson 		return true;
17001ec14ad3SChris Wilson 	}
17011ec14ad3SChris Wilson 	return false;
17021ec14ad3SChris Wilson }
17031ec14ad3SChris Wilson 
1704f65d9421SBen Gamari /**
1705f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1706f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1707f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1708f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1709f65d9421SBen Gamari  */
1710f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1711f65d9421SBen Gamari {
1712f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1713f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1714097354ebSDaniel Vetter 	uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
1715893eead0SChris Wilson 	bool err = false;
1716893eead0SChris Wilson 
17173e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
17183e0dc6b0SBen Widawsky 		return;
17193e0dc6b0SBen Widawsky 
1720893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
17211ec14ad3SChris Wilson 	if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
17221ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
17231ec14ad3SChris Wilson 	    i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
1724893eead0SChris Wilson 		dev_priv->hangcheck_count = 0;
1725893eead0SChris Wilson 		if (err)
1726893eead0SChris Wilson 			goto repeat;
1727893eead0SChris Wilson 		return;
1728893eead0SChris Wilson 	}
1729f65d9421SBen Gamari 
1730a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen < 4) {
1731cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE);
1732cbb465e7SChris Wilson 		instdone1 = 0;
1733cbb465e7SChris Wilson 	} else {
1734cbb465e7SChris Wilson 		instdone = I915_READ(INSTDONE_I965);
1735cbb465e7SChris Wilson 		instdone1 = I915_READ(INSTDONE1);
1736cbb465e7SChris Wilson 	}
1737097354ebSDaniel Vetter 	acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
1738097354ebSDaniel Vetter 	acthd_bsd = HAS_BSD(dev) ?
1739097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
1740097354ebSDaniel Vetter 	acthd_blt = HAS_BLT(dev) ?
1741097354ebSDaniel Vetter 		intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
1742f65d9421SBen Gamari 
1743cbb465e7SChris Wilson 	if (dev_priv->last_acthd == acthd &&
1744097354ebSDaniel Vetter 	    dev_priv->last_acthd_bsd == acthd_bsd &&
1745097354ebSDaniel Vetter 	    dev_priv->last_acthd_blt == acthd_blt &&
1746cbb465e7SChris Wilson 	    dev_priv->last_instdone == instdone &&
1747cbb465e7SChris Wilson 	    dev_priv->last_instdone1 == instdone1) {
1748cbb465e7SChris Wilson 		if (dev_priv->hangcheck_count++ > 1) {
1749f65d9421SBen Gamari 			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1750653d7bedSDaniel Vetter 			i915_handle_error(dev, true);
17518c80b59bSChris Wilson 
17528c80b59bSChris Wilson 			if (!IS_GEN2(dev)) {
17538c80b59bSChris Wilson 				/* Is the chip hanging on a WAIT_FOR_EVENT?
17548c80b59bSChris Wilson 				 * If so we can simply poke the RB_WAIT bit
17558c80b59bSChris Wilson 				 * and break the hang. This should work on
17568c80b59bSChris Wilson 				 * all but the second generation chipsets.
17578c80b59bSChris Wilson 				 */
17581ec14ad3SChris Wilson 				if (kick_ring(&dev_priv->ring[RCS]))
1759893eead0SChris Wilson 					goto repeat;
17601ec14ad3SChris Wilson 
17611ec14ad3SChris Wilson 				if (HAS_BSD(dev) &&
17621ec14ad3SChris Wilson 				    kick_ring(&dev_priv->ring[VCS]))
17631ec14ad3SChris Wilson 					goto repeat;
17641ec14ad3SChris Wilson 
17651ec14ad3SChris Wilson 				if (HAS_BLT(dev) &&
17661ec14ad3SChris Wilson 				    kick_ring(&dev_priv->ring[BCS]))
17671ec14ad3SChris Wilson 					goto repeat;
17688c80b59bSChris Wilson 			}
17698c80b59bSChris Wilson 
1770f65d9421SBen Gamari 			return;
1771f65d9421SBen Gamari 		}
1772cbb465e7SChris Wilson 	} else {
1773cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1774cbb465e7SChris Wilson 
1775cbb465e7SChris Wilson 		dev_priv->last_acthd = acthd;
1776097354ebSDaniel Vetter 		dev_priv->last_acthd_bsd = acthd_bsd;
1777097354ebSDaniel Vetter 		dev_priv->last_acthd_blt = acthd_blt;
1778cbb465e7SChris Wilson 		dev_priv->last_instdone = instdone;
1779cbb465e7SChris Wilson 		dev_priv->last_instdone1 = instdone1;
1780cbb465e7SChris Wilson 	}
1781f65d9421SBen Gamari 
1782893eead0SChris Wilson repeat:
1783f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1784b3b079dbSChris Wilson 	mod_timer(&dev_priv->hangcheck_timer,
1785b3b079dbSChris Wilson 		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1786f65d9421SBen Gamari }
1787f65d9421SBen Gamari 
1788c0e09200SDave Airlie /* drm_dma.h hooks
1789c0e09200SDave Airlie */
1790f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1791036a4a7dSZhenyu Wang {
1792036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1793036a4a7dSZhenyu Wang 
17944697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
17954697995bSJesse Barnes 
17964697995bSJesse Barnes 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
17974697995bSJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
17989e3c256dSJesse Barnes 	if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
17999e3c256dSJesse Barnes 		INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
18004697995bSJesse Barnes 
1801036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1802bdfcdb63SDaniel Vetter 
1803036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1804036a4a7dSZhenyu Wang 
1805036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1806036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
18073143a2bfSChris Wilson 	POSTING_READ(DEIER);
1808036a4a7dSZhenyu Wang 
1809036a4a7dSZhenyu Wang 	/* and GT */
1810036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1811036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
18123143a2bfSChris Wilson 	POSTING_READ(GTIER);
1813c650156aSZhenyu Wang 
1814c650156aSZhenyu Wang 	/* south display irq */
1815c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1816c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
18173143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1818036a4a7dSZhenyu Wang }
1819036a4a7dSZhenyu Wang 
18207fe0b973SKeith Packard /*
18217fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
18227fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
18237fe0b973SKeith Packard  *
18247fe0b973SKeith Packard  * This register is the same on all known PCH chips.
18257fe0b973SKeith Packard  */
18267fe0b973SKeith Packard 
18277fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev)
18287fe0b973SKeith Packard {
18297fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18307fe0b973SKeith Packard 	u32	hotplug;
18317fe0b973SKeith Packard 
18327fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
18337fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
18347fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
18357fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
18367fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
18377fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
18387fe0b973SKeith Packard }
18397fe0b973SKeith Packard 
1840f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
1841036a4a7dSZhenyu Wang {
1842036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1843036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
1844013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1845013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
18461ec14ad3SChris Wilson 	u32 render_irqs;
18472d7b8366SYuanhan Liu 	u32 hotplug_mask;
1848036a4a7dSZhenyu Wang 
18494697995bSJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
18504697995bSJesse Barnes 	if (HAS_BSD(dev))
18514697995bSJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
18524697995bSJesse Barnes 	if (HAS_BLT(dev))
18534697995bSJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
18544697995bSJesse Barnes 
18554697995bSJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
18561ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
1857036a4a7dSZhenyu Wang 
1858036a4a7dSZhenyu Wang 	/* should always can generate irq */
1859036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
18601ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
18611ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
18623143a2bfSChris Wilson 	POSTING_READ(DEIER);
1863036a4a7dSZhenyu Wang 
18641ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
1865036a4a7dSZhenyu Wang 
1866036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18671ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1868881f47b6SXiang, Haihao 
18691ec14ad3SChris Wilson 	if (IS_GEN6(dev))
18701ec14ad3SChris Wilson 		render_irqs =
18711ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
18721ec14ad3SChris Wilson 			GT_GEN6_BSD_USER_INTERRUPT |
18731ec14ad3SChris Wilson 			GT_BLT_USER_INTERRUPT;
18741ec14ad3SChris Wilson 	else
18751ec14ad3SChris Wilson 		render_irqs =
187688f23b8fSChris Wilson 			GT_USER_INTERRUPT |
1877c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
18781ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
18791ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
18803143a2bfSChris Wilson 	POSTING_READ(GTIER);
1881036a4a7dSZhenyu Wang 
18822d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev)) {
18839035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
18849035a97aSChris Wilson 				SDE_PORTB_HOTPLUG_CPT |
18859035a97aSChris Wilson 				SDE_PORTC_HOTPLUG_CPT |
18869035a97aSChris Wilson 				SDE_PORTD_HOTPLUG_CPT);
18872d7b8366SYuanhan Liu 	} else {
18889035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG |
18899035a97aSChris Wilson 				SDE_PORTB_HOTPLUG |
18909035a97aSChris Wilson 				SDE_PORTC_HOTPLUG |
18919035a97aSChris Wilson 				SDE_PORTD_HOTPLUG |
18929035a97aSChris Wilson 				SDE_AUX_MASK);
18932d7b8366SYuanhan Liu 	}
18942d7b8366SYuanhan Liu 
18951ec14ad3SChris Wilson 	dev_priv->pch_irq_mask = ~hotplug_mask;
1896c650156aSZhenyu Wang 
1897c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
18981ec14ad3SChris Wilson 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
18991ec14ad3SChris Wilson 	I915_WRITE(SDEIER, hotplug_mask);
19003143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1901c650156aSZhenyu Wang 
19027fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
19037fe0b973SKeith Packard 
1904f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
1905f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
1906f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
1907f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1908f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1909f97108d1SJesse Barnes 	}
1910f97108d1SJesse Barnes 
1911036a4a7dSZhenyu Wang 	return 0;
1912036a4a7dSZhenyu Wang }
1913036a4a7dSZhenyu Wang 
1914f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
1915b1f14ad0SJesse Barnes {
1916b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1917b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
1918b1f14ad0SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
1919b1f14ad0SJesse Barnes 		DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
1920b1f14ad0SJesse Barnes 		DE_PLANEB_FLIP_DONE_IVB;
1921b1f14ad0SJesse Barnes 	u32 render_irqs;
1922b1f14ad0SJesse Barnes 	u32 hotplug_mask;
1923b1f14ad0SJesse Barnes 
1924b1f14ad0SJesse Barnes 	DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1925b1f14ad0SJesse Barnes 	if (HAS_BSD(dev))
1926b1f14ad0SJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1927b1f14ad0SJesse Barnes 	if (HAS_BLT(dev))
1928b1f14ad0SJesse Barnes 		DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1929b1f14ad0SJesse Barnes 
1930b1f14ad0SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1931b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
1932b1f14ad0SJesse Barnes 
1933b1f14ad0SJesse Barnes 	/* should always can generate irq */
1934b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1935b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
1936b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
1937b1f14ad0SJesse Barnes 		   DE_PIPEB_VBLANK_IVB);
1938b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1939b1f14ad0SJesse Barnes 
1940b1f14ad0SJesse Barnes 	dev_priv->gt_irq_mask = ~0;
1941b1f14ad0SJesse Barnes 
1942b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1943b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1944b1f14ad0SJesse Barnes 
1945b1f14ad0SJesse Barnes 	render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
1946b1f14ad0SJesse Barnes 		GT_BLT_USER_INTERRUPT;
1947b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
1948b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
1949b1f14ad0SJesse Barnes 
1950b1f14ad0SJesse Barnes 	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1951b1f14ad0SJesse Barnes 			SDE_PORTB_HOTPLUG_CPT |
1952b1f14ad0SJesse Barnes 			SDE_PORTC_HOTPLUG_CPT |
1953b1f14ad0SJesse Barnes 			SDE_PORTD_HOTPLUG_CPT);
1954b1f14ad0SJesse Barnes 	dev_priv->pch_irq_mask = ~hotplug_mask;
1955b1f14ad0SJesse Barnes 
1956b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1957b1f14ad0SJesse Barnes 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1958b1f14ad0SJesse Barnes 	I915_WRITE(SDEIER, hotplug_mask);
1959b1f14ad0SJesse Barnes 	POSTING_READ(SDEIER);
1960b1f14ad0SJesse Barnes 
19617fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
19627fe0b973SKeith Packard 
1963b1f14ad0SJesse Barnes 	return 0;
1964b1f14ad0SJesse Barnes }
1965b1f14ad0SJesse Barnes 
1966f71d4af4SJesse Barnes static void i915_driver_irq_preinstall(struct drm_device * dev)
1967c0e09200SDave Airlie {
1968c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19699db4a9c7SJesse Barnes 	int pipe;
1970c0e09200SDave Airlie 
197179e53945SJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
197279e53945SJesse Barnes 
1973036a4a7dSZhenyu Wang 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
19748a905236SJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1975036a4a7dSZhenyu Wang 
19765ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
19775ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
19785ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
19795ca58282SJesse Barnes 	}
19805ca58282SJesse Barnes 
19810a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xeffe);
19829db4a9c7SJesse Barnes 	for_each_pipe(pipe)
19839db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0);
19840a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
1985ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
19863143a2bfSChris Wilson 	POSTING_READ(IER);
1987c0e09200SDave Airlie }
1988c0e09200SDave Airlie 
1989b01f2c3aSJesse Barnes /*
1990b01f2c3aSJesse Barnes  * Must be called after intel_modeset_init or hotplug interrupts won't be
1991b01f2c3aSJesse Barnes  * enabled correctly.
1992b01f2c3aSJesse Barnes  */
1993f71d4af4SJesse Barnes static int i915_driver_irq_postinstall(struct drm_device *dev)
1994c0e09200SDave Airlie {
1995c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19965ca58282SJesse Barnes 	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
199763eeaf38SJesse Barnes 	u32 error_mask;
19980a3e67a4SJesse Barnes 
19990a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
2000ed4cb414SEric Anholt 
20017c463586SKeith Packard 	/* Unmask the interrupts that we always want on. */
20021ec14ad3SChris Wilson 	dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
20038ee1c3dbSMatthew Garrett 
20047c463586SKeith Packard 	dev_priv->pipestat[0] = 0;
20057c463586SKeith Packard 	dev_priv->pipestat[1] = 0;
20067c463586SKeith Packard 
20075ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
2008c496fa1fSAdam Jackson 		/* Enable in IER... */
2009c496fa1fSAdam Jackson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2010c496fa1fSAdam Jackson 		/* and unmask in IMR */
20111ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2012c496fa1fSAdam Jackson 	}
2013c496fa1fSAdam Jackson 
2014c496fa1fSAdam Jackson 	/*
2015c496fa1fSAdam Jackson 	 * Enable some error detection, note the instruction error mask
2016c496fa1fSAdam Jackson 	 * bit is reserved, so we leave it masked.
2017c496fa1fSAdam Jackson 	 */
2018c496fa1fSAdam Jackson 	if (IS_G4X(dev)) {
2019c496fa1fSAdam Jackson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2020c496fa1fSAdam Jackson 			       GM45_ERROR_MEM_PRIV |
2021c496fa1fSAdam Jackson 			       GM45_ERROR_CP_PRIV |
2022c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
2023c496fa1fSAdam Jackson 	} else {
2024c496fa1fSAdam Jackson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2025c496fa1fSAdam Jackson 			       I915_ERROR_MEMORY_REFRESH);
2026c496fa1fSAdam Jackson 	}
2027c496fa1fSAdam Jackson 	I915_WRITE(EMR, error_mask);
2028c496fa1fSAdam Jackson 
20291ec14ad3SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2030c496fa1fSAdam Jackson 	I915_WRITE(IER, enable_mask);
20313143a2bfSChris Wilson 	POSTING_READ(IER);
2032c496fa1fSAdam Jackson 
2033c496fa1fSAdam Jackson 	if (I915_HAS_HOTPLUG(dev)) {
20345ca58282SJesse Barnes 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
20355ca58282SJesse Barnes 
2036b01f2c3aSJesse Barnes 		/* Note HDMI and DP share bits */
2037b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2038b01f2c3aSJesse Barnes 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2039b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2040b01f2c3aSJesse Barnes 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2041b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2042b01f2c3aSJesse Barnes 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2043b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
2044b01f2c3aSJesse Barnes 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2045b01f2c3aSJesse Barnes 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
2046b01f2c3aSJesse Barnes 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
20472d1c9752SAndy Lutomirski 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2048b01f2c3aSJesse Barnes 			hotplug_en |= CRT_HOTPLUG_INT_EN;
20492d1c9752SAndy Lutomirski 
20502d1c9752SAndy Lutomirski 			/* Programming the CRT detection parameters tends
20512d1c9752SAndy Lutomirski 			   to generate a spurious hotplug event about three
20522d1c9752SAndy Lutomirski 			   seconds later.  So just do it once.
20532d1c9752SAndy Lutomirski 			*/
20542d1c9752SAndy Lutomirski 			if (IS_G4X(dev))
20552d1c9752SAndy Lutomirski 				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
20562d1c9752SAndy Lutomirski 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
20572d1c9752SAndy Lutomirski 		}
20582d1c9752SAndy Lutomirski 
2059b01f2c3aSJesse Barnes 		/* Ignore TV since it's buggy */
2060b01f2c3aSJesse Barnes 
20615ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
20625ca58282SJesse Barnes 	}
20635ca58282SJesse Barnes 
20643b617967SChris Wilson 	intel_opregion_enable_asle(dev);
20650a3e67a4SJesse Barnes 
20660a3e67a4SJesse Barnes 	return 0;
2067c0e09200SDave Airlie }
2068c0e09200SDave Airlie 
2069f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2070036a4a7dSZhenyu Wang {
2071036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20724697995bSJesse Barnes 
20734697995bSJesse Barnes 	if (!dev_priv)
20744697995bSJesse Barnes 		return;
20754697995bSJesse Barnes 
20764697995bSJesse Barnes 	dev_priv->vblank_pipe = 0;
20774697995bSJesse Barnes 
2078036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2079036a4a7dSZhenyu Wang 
2080036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2081036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2082036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2083036a4a7dSZhenyu Wang 
2084036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2085036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2086036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2087192aac1fSKeith Packard 
2088192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2089192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2090192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2091036a4a7dSZhenyu Wang }
2092036a4a7dSZhenyu Wang 
2093f71d4af4SJesse Barnes static void i915_driver_irq_uninstall(struct drm_device * dev)
2094c0e09200SDave Airlie {
2095c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20969db4a9c7SJesse Barnes 	int pipe;
2097c0e09200SDave Airlie 
2098c0e09200SDave Airlie 	if (!dev_priv)
2099c0e09200SDave Airlie 		return;
2100c0e09200SDave Airlie 
21010a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = 0;
21020a3e67a4SJesse Barnes 
21035ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
21045ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
21055ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
21065ca58282SJesse Barnes 	}
21075ca58282SJesse Barnes 
21080a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
21099db4a9c7SJesse Barnes 	for_each_pipe(pipe)
21109db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0);
21110a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
2112ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
2113c0e09200SDave Airlie 
21149db4a9c7SJesse Barnes 	for_each_pipe(pipe)
21159db4a9c7SJesse Barnes 		I915_WRITE(PIPESTAT(pipe),
21169db4a9c7SJesse Barnes 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
21177c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
2118c0e09200SDave Airlie }
2119f71d4af4SJesse Barnes 
2120f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2121f71d4af4SJesse Barnes {
2122f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2123f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
2124f71d4af4SJesse Barnes 	if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
2125f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2126f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2127f71d4af4SJesse Barnes 	}
2128f71d4af4SJesse Barnes 
2129c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2130f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2131c3613de9SKeith Packard 	else
2132c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2133f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2134f71d4af4SJesse Barnes 
2135f71d4af4SJesse Barnes 	if (IS_IVYBRIDGE(dev)) {
2136f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2137f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2138f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2139f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2140f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2141f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2142f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2143f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2144f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2145f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2146f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2147f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2148f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2149f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2150f71d4af4SJesse Barnes 	} else {
2151f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = i915_driver_irq_preinstall;
2152f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = i915_driver_irq_postinstall;
2153f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = i915_driver_irq_uninstall;
2154f71d4af4SJesse Barnes 		dev->driver->irq_handler = i915_driver_irq_handler;
2155f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2156f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2157f71d4af4SJesse Barnes 	}
2158f71d4af4SJesse Barnes }
2159