xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 7425034a3361145c109510892d1e5154af2cdfed)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82cd569aedSEgbert Eich static void ibx_hpd_irq_setup(struct drm_device *dev);
83cd569aedSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev);
84e5868a31SEgbert Eich 
85036a4a7dSZhenyu Wang /* For display hotplug interrupt */
86995b6762SChris Wilson static void
87f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
88036a4a7dSZhenyu Wang {
891ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
901ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
911ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
923143a2bfSChris Wilson 		POSTING_READ(DEIMR);
93036a4a7dSZhenyu Wang 	}
94036a4a7dSZhenyu Wang }
95036a4a7dSZhenyu Wang 
960ff9800aSPaulo Zanoni static void
97f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
98036a4a7dSZhenyu Wang {
991ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1001ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1011ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1023143a2bfSChris Wilson 		POSTING_READ(DEIMR);
103036a4a7dSZhenyu Wang 	}
104036a4a7dSZhenyu Wang }
105036a4a7dSZhenyu Wang 
1068664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
1078664281bSPaulo Zanoni {
1088664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1098664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1108664281bSPaulo Zanoni 	enum pipe pipe;
1118664281bSPaulo Zanoni 
1128664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1138664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1148664281bSPaulo Zanoni 
1158664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
1168664281bSPaulo Zanoni 			return false;
1178664281bSPaulo Zanoni 	}
1188664281bSPaulo Zanoni 
1198664281bSPaulo Zanoni 	return true;
1208664281bSPaulo Zanoni }
1218664281bSPaulo Zanoni 
1228664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
1238664281bSPaulo Zanoni {
1248664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1258664281bSPaulo Zanoni 	enum pipe pipe;
1268664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1278664281bSPaulo Zanoni 
1288664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1298664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1308664281bSPaulo Zanoni 
1318664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
1328664281bSPaulo Zanoni 			return false;
1338664281bSPaulo Zanoni 	}
1348664281bSPaulo Zanoni 
1358664281bSPaulo Zanoni 	return true;
1368664281bSPaulo Zanoni }
1378664281bSPaulo Zanoni 
1388664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
1398664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
1408664281bSPaulo Zanoni {
1418664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1428664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
1438664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
1448664281bSPaulo Zanoni 
1458664281bSPaulo Zanoni 	if (enable)
1468664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
1478664281bSPaulo Zanoni 	else
1488664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
1498664281bSPaulo Zanoni }
1508664281bSPaulo Zanoni 
1518664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
1528664281bSPaulo Zanoni 						  bool enable)
1538664281bSPaulo Zanoni {
1548664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1558664281bSPaulo Zanoni 
1568664281bSPaulo Zanoni 	if (enable) {
1578664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
1588664281bSPaulo Zanoni 			return;
1598664281bSPaulo Zanoni 
1608664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
1618664281bSPaulo Zanoni 					 ERR_INT_FIFO_UNDERRUN_B |
1628664281bSPaulo Zanoni 					 ERR_INT_FIFO_UNDERRUN_C);
1638664281bSPaulo Zanoni 
1648664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1658664281bSPaulo Zanoni 	} else {
1668664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1678664281bSPaulo Zanoni 	}
1688664281bSPaulo Zanoni }
1698664281bSPaulo Zanoni 
1708664281bSPaulo Zanoni static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
1718664281bSPaulo Zanoni 					    bool enable)
1728664281bSPaulo Zanoni {
1738664281bSPaulo Zanoni 	struct drm_device *dev = crtc->base.dev;
1748664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1758664281bSPaulo Zanoni 	uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
1768664281bSPaulo Zanoni 						SDE_TRANSB_FIFO_UNDER;
1778664281bSPaulo Zanoni 
1788664281bSPaulo Zanoni 	if (enable)
1798664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
1808664281bSPaulo Zanoni 	else
1818664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
1828664281bSPaulo Zanoni 
1838664281bSPaulo Zanoni 	POSTING_READ(SDEIMR);
1848664281bSPaulo Zanoni }
1858664281bSPaulo Zanoni 
1868664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
1878664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
1888664281bSPaulo Zanoni 					    bool enable)
1898664281bSPaulo Zanoni {
1908664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1918664281bSPaulo Zanoni 
1928664281bSPaulo Zanoni 	if (enable) {
1938664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
1948664281bSPaulo Zanoni 			return;
1958664281bSPaulo Zanoni 
1968664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
1978664281bSPaulo Zanoni 				     SERR_INT_TRANS_B_FIFO_UNDERRUN |
1988664281bSPaulo Zanoni 				     SERR_INT_TRANS_C_FIFO_UNDERRUN);
1998664281bSPaulo Zanoni 
2008664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
2018664281bSPaulo Zanoni 	} else {
2028664281bSPaulo Zanoni 		I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
2038664281bSPaulo Zanoni 	}
2048664281bSPaulo Zanoni 
2058664281bSPaulo Zanoni 	POSTING_READ(SDEIMR);
2068664281bSPaulo Zanoni }
2078664281bSPaulo Zanoni 
2088664281bSPaulo Zanoni /**
2098664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
2108664281bSPaulo Zanoni  * @dev: drm device
2118664281bSPaulo Zanoni  * @pipe: pipe
2128664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
2138664281bSPaulo Zanoni  *
2148664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
2158664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
2168664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
2178664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
2188664281bSPaulo Zanoni  * bit for all the pipes.
2198664281bSPaulo Zanoni  *
2208664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
2218664281bSPaulo Zanoni  */
2228664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
2238664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
2248664281bSPaulo Zanoni {
2258664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2268664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2278664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2288664281bSPaulo Zanoni 	unsigned long flags;
2298664281bSPaulo Zanoni 	bool ret;
2308664281bSPaulo Zanoni 
2318664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
2328664281bSPaulo Zanoni 
2338664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
2348664281bSPaulo Zanoni 
2358664281bSPaulo Zanoni 	if (enable == ret)
2368664281bSPaulo Zanoni 		goto done;
2378664281bSPaulo Zanoni 
2388664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
2398664281bSPaulo Zanoni 
2408664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
2418664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
2428664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
2438664281bSPaulo Zanoni 		ivybridge_set_fifo_underrun_reporting(dev, enable);
2448664281bSPaulo Zanoni 
2458664281bSPaulo Zanoni done:
2468664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
2478664281bSPaulo Zanoni 	return ret;
2488664281bSPaulo Zanoni }
2498664281bSPaulo Zanoni 
2508664281bSPaulo Zanoni /**
2518664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
2528664281bSPaulo Zanoni  * @dev: drm device
2538664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
2548664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
2558664281bSPaulo Zanoni  *
2568664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
2578664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
2588664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
2598664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
2608664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
2618664281bSPaulo Zanoni  *
2628664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
2638664281bSPaulo Zanoni  */
2648664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
2658664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
2668664281bSPaulo Zanoni 					   bool enable)
2678664281bSPaulo Zanoni {
2688664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2698664281bSPaulo Zanoni 	enum pipe p;
2708664281bSPaulo Zanoni 	struct drm_crtc *crtc;
2718664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc;
2728664281bSPaulo Zanoni 	unsigned long flags;
2738664281bSPaulo Zanoni 	bool ret;
2748664281bSPaulo Zanoni 
2758664281bSPaulo Zanoni 	if (HAS_PCH_LPT(dev)) {
2768664281bSPaulo Zanoni 		crtc = NULL;
2778664281bSPaulo Zanoni 		for_each_pipe(p) {
2788664281bSPaulo Zanoni 			struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
2798664281bSPaulo Zanoni 			if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
2808664281bSPaulo Zanoni 				crtc = c;
2818664281bSPaulo Zanoni 				break;
2828664281bSPaulo Zanoni 			}
2838664281bSPaulo Zanoni 		}
2848664281bSPaulo Zanoni 		if (!crtc) {
2858664281bSPaulo Zanoni 			DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
2868664281bSPaulo Zanoni 			return false;
2878664281bSPaulo Zanoni 		}
2888664281bSPaulo Zanoni 	} else {
2898664281bSPaulo Zanoni 		crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
2908664281bSPaulo Zanoni 	}
2918664281bSPaulo Zanoni 	intel_crtc = to_intel_crtc(crtc);
2928664281bSPaulo Zanoni 
2938664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
2948664281bSPaulo Zanoni 
2958664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
2968664281bSPaulo Zanoni 
2978664281bSPaulo Zanoni 	if (enable == ret)
2988664281bSPaulo Zanoni 		goto done;
2998664281bSPaulo Zanoni 
3008664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
3038664281bSPaulo Zanoni 		ibx_set_fifo_underrun_reporting(intel_crtc, enable);
3048664281bSPaulo Zanoni 	else
3058664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
3068664281bSPaulo Zanoni 
3078664281bSPaulo Zanoni done:
3088664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3098664281bSPaulo Zanoni 	return ret;
3108664281bSPaulo Zanoni }
3118664281bSPaulo Zanoni 
3128664281bSPaulo Zanoni 
3137c463586SKeith Packard void
3147c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3157c463586SKeith Packard {
3169db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
31746c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3187c463586SKeith Packard 
31946c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
32046c06a30SVille Syrjälä 		return;
32146c06a30SVille Syrjälä 
3227c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
32346c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
32446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3253143a2bfSChris Wilson 	POSTING_READ(reg);
3267c463586SKeith Packard }
3277c463586SKeith Packard 
3287c463586SKeith Packard void
3297c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3307c463586SKeith Packard {
3319db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
33246c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3337c463586SKeith Packard 
33446c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
33546c06a30SVille Syrjälä 		return;
33646c06a30SVille Syrjälä 
33746c06a30SVille Syrjälä 	pipestat &= ~mask;
33846c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3393143a2bfSChris Wilson 	POSTING_READ(reg);
3407c463586SKeith Packard }
3417c463586SKeith Packard 
342c0e09200SDave Airlie /**
343f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
34401c66889SZhao Yakui  */
345f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
34601c66889SZhao Yakui {
3471ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
3481ec14ad3SChris Wilson 	unsigned long irqflags;
3491ec14ad3SChris Wilson 
350f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
351f49e38ddSJani Nikula 		return;
352f49e38ddSJani Nikula 
3531ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
35401c66889SZhao Yakui 
355f898780bSJani Nikula 	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
356a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
357f898780bSJani Nikula 		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
3581ec14ad3SChris Wilson 
3591ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
36001c66889SZhao Yakui }
36101c66889SZhao Yakui 
36201c66889SZhao Yakui /**
3630a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
3640a3e67a4SJesse Barnes  * @dev: DRM device
3650a3e67a4SJesse Barnes  * @pipe: pipe to check
3660a3e67a4SJesse Barnes  *
3670a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
3680a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
3690a3e67a4SJesse Barnes  * before reading such registers if unsure.
3700a3e67a4SJesse Barnes  */
3710a3e67a4SJesse Barnes static int
3720a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
3730a3e67a4SJesse Barnes {
3740a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
375702e7a56SPaulo Zanoni 
376a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
377a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
378a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
379a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
38071f8ba6bSPaulo Zanoni 
381a01025afSDaniel Vetter 		return intel_crtc->active;
382a01025afSDaniel Vetter 	} else {
383a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
384a01025afSDaniel Vetter 	}
3850a3e67a4SJesse Barnes }
3860a3e67a4SJesse Barnes 
38742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
38842f52ef8SKeith Packard  * we use as a pipe index
38942f52ef8SKeith Packard  */
390f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
3910a3e67a4SJesse Barnes {
3920a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3930a3e67a4SJesse Barnes 	unsigned long high_frame;
3940a3e67a4SJesse Barnes 	unsigned long low_frame;
3955eddb70bSChris Wilson 	u32 high1, high2, low;
3960a3e67a4SJesse Barnes 
3970a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
39844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
3999db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
4000a3e67a4SJesse Barnes 		return 0;
4010a3e67a4SJesse Barnes 	}
4020a3e67a4SJesse Barnes 
4039db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
4049db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
4055eddb70bSChris Wilson 
4060a3e67a4SJesse Barnes 	/*
4070a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
4080a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
4090a3e67a4SJesse Barnes 	 * register.
4100a3e67a4SJesse Barnes 	 */
4110a3e67a4SJesse Barnes 	do {
4125eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4135eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
4145eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4150a3e67a4SJesse Barnes 	} while (high1 != high2);
4160a3e67a4SJesse Barnes 
4175eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
4185eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
4195eddb70bSChris Wilson 	return (high1 << 8) | low;
4200a3e67a4SJesse Barnes }
4210a3e67a4SJesse Barnes 
422f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
4239880b7a5SJesse Barnes {
4249880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4259db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
4269880b7a5SJesse Barnes 
4279880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
42844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4299db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
4309880b7a5SJesse Barnes 		return 0;
4319880b7a5SJesse Barnes 	}
4329880b7a5SJesse Barnes 
4339880b7a5SJesse Barnes 	return I915_READ(reg);
4349880b7a5SJesse Barnes }
4359880b7a5SJesse Barnes 
436f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
4370af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
4380af7e4dfSMario Kleiner {
4390af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4400af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
4410af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
4420af7e4dfSMario Kleiner 	bool in_vbl = true;
4430af7e4dfSMario Kleiner 	int ret = 0;
444fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
445fe2b8f9dSPaulo Zanoni 								      pipe);
4460af7e4dfSMario Kleiner 
4470af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
4480af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
4499db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
4500af7e4dfSMario Kleiner 		return 0;
4510af7e4dfSMario Kleiner 	}
4520af7e4dfSMario Kleiner 
4530af7e4dfSMario Kleiner 	/* Get vtotal. */
454fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
4550af7e4dfSMario Kleiner 
4560af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
4570af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
4580af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
4590af7e4dfSMario Kleiner 		 */
4600af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
4610af7e4dfSMario Kleiner 
4620af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
4630af7e4dfSMario Kleiner 		 * horizontal scanout position.
4640af7e4dfSMario Kleiner 		 */
4650af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
4660af7e4dfSMario Kleiner 		*hpos = 0;
4670af7e4dfSMario Kleiner 	} else {
4680af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
4690af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
4700af7e4dfSMario Kleiner 		 * scanout position.
4710af7e4dfSMario Kleiner 		 */
4720af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
4730af7e4dfSMario Kleiner 
474fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
4750af7e4dfSMario Kleiner 		*vpos = position / htotal;
4760af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
4770af7e4dfSMario Kleiner 	}
4780af7e4dfSMario Kleiner 
4790af7e4dfSMario Kleiner 	/* Query vblank area. */
480fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
4810af7e4dfSMario Kleiner 
4820af7e4dfSMario Kleiner 	/* Test position against vblank region. */
4830af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
4840af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
4850af7e4dfSMario Kleiner 
4860af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
4870af7e4dfSMario Kleiner 		in_vbl = false;
4880af7e4dfSMario Kleiner 
4890af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
4900af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
4910af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
4920af7e4dfSMario Kleiner 
4930af7e4dfSMario Kleiner 	/* Readouts valid? */
4940af7e4dfSMario Kleiner 	if (vbl > 0)
4950af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
4960af7e4dfSMario Kleiner 
4970af7e4dfSMario Kleiner 	/* In vblank? */
4980af7e4dfSMario Kleiner 	if (in_vbl)
4990af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
5000af7e4dfSMario Kleiner 
5010af7e4dfSMario Kleiner 	return ret;
5020af7e4dfSMario Kleiner }
5030af7e4dfSMario Kleiner 
504f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
5050af7e4dfSMario Kleiner 			      int *max_error,
5060af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
5070af7e4dfSMario Kleiner 			      unsigned flags)
5080af7e4dfSMario Kleiner {
5094041b853SChris Wilson 	struct drm_crtc *crtc;
5100af7e4dfSMario Kleiner 
5117eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
5124041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5130af7e4dfSMario Kleiner 		return -EINVAL;
5140af7e4dfSMario Kleiner 	}
5150af7e4dfSMario Kleiner 
5160af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
5174041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
5184041b853SChris Wilson 	if (crtc == NULL) {
5194041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5204041b853SChris Wilson 		return -EINVAL;
5214041b853SChris Wilson 	}
5224041b853SChris Wilson 
5234041b853SChris Wilson 	if (!crtc->enabled) {
5244041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
5254041b853SChris Wilson 		return -EBUSY;
5264041b853SChris Wilson 	}
5270af7e4dfSMario Kleiner 
5280af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
5294041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
5304041b853SChris Wilson 						     vblank_time, flags,
5314041b853SChris Wilson 						     crtc);
5320af7e4dfSMario Kleiner }
5330af7e4dfSMario Kleiner 
534321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
535321a1b30SEgbert Eich {
536321a1b30SEgbert Eich 	enum drm_connector_status old_status;
537321a1b30SEgbert Eich 
538321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
539321a1b30SEgbert Eich 	old_status = connector->status;
540321a1b30SEgbert Eich 
541321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
542321a1b30SEgbert Eich 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
543321a1b30SEgbert Eich 		      connector->base.id,
544321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
545321a1b30SEgbert Eich 		      old_status, connector->status);
546321a1b30SEgbert Eich 	return (old_status != connector->status);
547321a1b30SEgbert Eich }
548321a1b30SEgbert Eich 
5495ca58282SJesse Barnes /*
5505ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
5515ca58282SJesse Barnes  */
552ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
553ac4c16c5SEgbert Eich 
5545ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
5555ca58282SJesse Barnes {
5565ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
5575ca58282SJesse Barnes 						    hotplug_work);
5585ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
559c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
560cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
561cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
562cd569aedSEgbert Eich 	struct drm_connector *connector;
563cd569aedSEgbert Eich 	unsigned long irqflags;
564cd569aedSEgbert Eich 	bool hpd_disabled = false;
565321a1b30SEgbert Eich 	bool changed = false;
566142e2398SEgbert Eich 	u32 hpd_event_bits;
5675ca58282SJesse Barnes 
56852d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
56952d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
57052d7ecedSDaniel Vetter 		return;
57152d7ecedSDaniel Vetter 
572a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
573e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
574e67189abSJesse Barnes 
575cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
576142e2398SEgbert Eich 
577142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
578142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
579cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
580cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
581cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
582cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
583cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
584cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
585cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
586cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
587cd569aedSEgbert Eich 				drm_get_connector_name(connector));
588cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
589cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
590cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
591cd569aedSEgbert Eich 			hpd_disabled = true;
592cd569aedSEgbert Eich 		}
593142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
594142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
595142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
596142e2398SEgbert Eich 		}
597cd569aedSEgbert Eich 	}
598cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
599cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
600cd569aedSEgbert Eich 	  * some connectors */
601ac4c16c5SEgbert Eich 	if (hpd_disabled) {
602cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
603ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
604ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
605ac4c16c5SEgbert Eich 	}
606cd569aedSEgbert Eich 
607cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
608cd569aedSEgbert Eich 
609321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
610321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
611321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
612321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
613cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
614cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
615321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
616321a1b30SEgbert Eich 				changed = true;
617321a1b30SEgbert Eich 		}
618321a1b30SEgbert Eich 	}
61940ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
62040ee3381SKeith Packard 
621321a1b30SEgbert Eich 	if (changed)
622321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
6235ca58282SJesse Barnes }
6245ca58282SJesse Barnes 
62573edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
626f97108d1SJesse Barnes {
627f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
628b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
6299270388eSDaniel Vetter 	u8 new_delay;
6309270388eSDaniel Vetter 	unsigned long flags;
6319270388eSDaniel Vetter 
6329270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
633f97108d1SJesse Barnes 
63473edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
63573edd18fSDaniel Vetter 
63620e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
6379270388eSDaniel Vetter 
6387648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
639b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
640b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
641f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
642f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
643f97108d1SJesse Barnes 
644f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
645b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
64620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
64720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
64820e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
64920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
650b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
65120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
65220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
65320e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
65420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
655f97108d1SJesse Barnes 	}
656f97108d1SJesse Barnes 
6577648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
65820e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
659f97108d1SJesse Barnes 
6609270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
6619270388eSDaniel Vetter 
662f97108d1SJesse Barnes 	return;
663f97108d1SJesse Barnes }
664f97108d1SJesse Barnes 
665549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
666549f7365SChris Wilson 			struct intel_ring_buffer *ring)
667549f7365SChris Wilson {
668549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
6699862e600SChris Wilson 
670475553deSChris Wilson 	if (ring->obj == NULL)
671475553deSChris Wilson 		return;
672475553deSChris Wilson 
673b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
6749862e600SChris Wilson 
675549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
6763e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
67799584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
678cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
6793e0dc6b0SBen Widawsky 	}
680549f7365SChris Wilson }
681549f7365SChris Wilson 
6824912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
6833b8d8d91SJesse Barnes {
6844912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
685c6a828d3SDaniel Vetter 						    rps.work);
6864912d041SBen Widawsky 	u32 pm_iir, pm_imr;
6877b9e0ae6SChris Wilson 	u8 new_delay;
6883b8d8d91SJesse Barnes 
689c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
690c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
691c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
6924912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
6934848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
6944848405cSBen Widawsky 	I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
695c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
6964912d041SBen Widawsky 
6974848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
6983b8d8d91SJesse Barnes 		return;
6993b8d8d91SJesse Barnes 
7004fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
7017b9e0ae6SChris Wilson 
702*7425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
703c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
704*7425034aSVille Syrjälä 
705*7425034aSVille Syrjälä 		/*
706*7425034aSVille Syrjälä 		 * For better performance, jump directly
707*7425034aSVille Syrjälä 		 * to RPe if we're below it.
708*7425034aSVille Syrjälä 		 */
709*7425034aSVille Syrjälä 		if (IS_VALLEYVIEW(dev_priv->dev) &&
710*7425034aSVille Syrjälä 		    dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
711*7425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
712*7425034aSVille Syrjälä 	} else
713c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
7143b8d8d91SJesse Barnes 
71579249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
71679249636SBen Widawsky 	 * interrupt
71779249636SBen Widawsky 	 */
718d8289c9eSVille Syrjälä 	if (new_delay >= dev_priv->rps.min_delay &&
719d8289c9eSVille Syrjälä 	    new_delay <= dev_priv->rps.max_delay) {
7200a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev_priv->dev))
7210a073b84SJesse Barnes 			valleyview_set_rps(dev_priv->dev, new_delay);
7220a073b84SJesse Barnes 		else
7234912d041SBen Widawsky 			gen6_set_rps(dev_priv->dev, new_delay);
72479249636SBen Widawsky 	}
7253b8d8d91SJesse Barnes 
72652ceb908SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev)) {
72752ceb908SJesse Barnes 		/*
72852ceb908SJesse Barnes 		 * On VLV, when we enter RC6 we may not be at the minimum
72952ceb908SJesse Barnes 		 * voltage level, so arm a timer to check.  It should only
73052ceb908SJesse Barnes 		 * fire when there's activity or once after we've entered
73152ceb908SJesse Barnes 		 * RC6, and then won't be re-armed until the next RPS interrupt.
73252ceb908SJesse Barnes 		 */
73352ceb908SJesse Barnes 		mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
73452ceb908SJesse Barnes 				 msecs_to_jiffies(100));
73552ceb908SJesse Barnes 	}
73652ceb908SJesse Barnes 
7374fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
7383b8d8d91SJesse Barnes }
7393b8d8d91SJesse Barnes 
740e3689190SBen Widawsky 
741e3689190SBen Widawsky /**
742e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
743e3689190SBen Widawsky  * occurred.
744e3689190SBen Widawsky  * @work: workqueue struct
745e3689190SBen Widawsky  *
746e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
747e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
748e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
749e3689190SBen Widawsky  */
750e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
751e3689190SBen Widawsky {
752e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
753a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
754e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
755e3689190SBen Widawsky 	char *parity_event[5];
756e3689190SBen Widawsky 	uint32_t misccpctl;
757e3689190SBen Widawsky 	unsigned long flags;
758e3689190SBen Widawsky 
759e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
760e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
761e3689190SBen Widawsky 	 * any time we access those registers.
762e3689190SBen Widawsky 	 */
763e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
764e3689190SBen Widawsky 
765e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
766e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
767e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
768e3689190SBen Widawsky 
769e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
770e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
771e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
772e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
773e3689190SBen Widawsky 
774e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
775e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
776e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
777e3689190SBen Widawsky 
778e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
779e3689190SBen Widawsky 
780e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
781cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
782e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
783e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
784e3689190SBen Widawsky 
785e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
786e3689190SBen Widawsky 
787e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
788e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
789e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
790e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
791e3689190SBen Widawsky 	parity_event[4] = NULL;
792e3689190SBen Widawsky 
793e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
794e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
795e3689190SBen Widawsky 
796e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
797e3689190SBen Widawsky 		  row, bank, subbank);
798e3689190SBen Widawsky 
799e3689190SBen Widawsky 	kfree(parity_event[3]);
800e3689190SBen Widawsky 	kfree(parity_event[2]);
801e3689190SBen Widawsky 	kfree(parity_event[1]);
802e3689190SBen Widawsky }
803e3689190SBen Widawsky 
804d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
805e3689190SBen Widawsky {
806e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
807e3689190SBen Widawsky 	unsigned long flags;
808e3689190SBen Widawsky 
809e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
810e3689190SBen Widawsky 		return;
811e3689190SBen Widawsky 
812e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
813cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
814e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
815e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
816e3689190SBen Widawsky 
817a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
818e3689190SBen Widawsky }
819e3689190SBen Widawsky 
820e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
821e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
822e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
823e7b4c6b1SDaniel Vetter {
824e7b4c6b1SDaniel Vetter 
825cc609d5dSBen Widawsky 	if (gt_iir &
826cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
827e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
828cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
829e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
830cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
831e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
832e7b4c6b1SDaniel Vetter 
833cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
834cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
835cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
836e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
837e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
838e7b4c6b1SDaniel Vetter 	}
839e3689190SBen Widawsky 
840cc609d5dSBen Widawsky 	if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
841e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
842e7b4c6b1SDaniel Vetter }
843e7b4c6b1SDaniel Vetter 
844baf02a1fSBen Widawsky /* Legacy way of handling PM interrupts */
845fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
846fc6826d1SChris Wilson 				u32 pm_iir)
847fc6826d1SChris Wilson {
848fc6826d1SChris Wilson 	unsigned long flags;
849fc6826d1SChris Wilson 
850fc6826d1SChris Wilson 	/*
851fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
852fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
853fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
854c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
855fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
856fc6826d1SChris Wilson 	 *
857c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
858fc6826d1SChris Wilson 	 */
859fc6826d1SChris Wilson 
860c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
861c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
862c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
863fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
864c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
865fc6826d1SChris Wilson 
866c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
867fc6826d1SChris Wilson }
868fc6826d1SChris Wilson 
869b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
870b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
871b543fb04SEgbert Eich 
872cd569aedSEgbert Eich static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
873b543fb04SEgbert Eich 					    u32 hotplug_trigger,
874b543fb04SEgbert Eich 					    const u32 *hpd)
875b543fb04SEgbert Eich {
876b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
877b543fb04SEgbert Eich 	unsigned long irqflags;
878b543fb04SEgbert Eich 	int i;
879cd569aedSEgbert Eich 	bool ret = false;
880b543fb04SEgbert Eich 
881b543fb04SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
882b543fb04SEgbert Eich 
883b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
884821450c6SEgbert Eich 
885b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
886b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
887b543fb04SEgbert Eich 			continue;
888b543fb04SEgbert Eich 
889bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
890b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
891b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
892b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
893b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
894b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
895b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
896b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
897142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
898b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
899cd569aedSEgbert Eich 			ret = true;
900b543fb04SEgbert Eich 		} else {
901b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
902b543fb04SEgbert Eich 		}
903b543fb04SEgbert Eich 	}
904b543fb04SEgbert Eich 
905b543fb04SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
906cd569aedSEgbert Eich 
907cd569aedSEgbert Eich 	return ret;
908b543fb04SEgbert Eich }
909b543fb04SEgbert Eich 
910515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
911515ac2bbSDaniel Vetter {
91228c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
91328c70f16SDaniel Vetter 
91428c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
915515ac2bbSDaniel Vetter }
916515ac2bbSDaniel Vetter 
917ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
918ce99c256SDaniel Vetter {
9199ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
9209ee32feaSDaniel Vetter 
9219ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
922ce99c256SDaniel Vetter }
923ce99c256SDaniel Vetter 
924baf02a1fSBen Widawsky /* Unlike gen6_queue_rps_work() from which this function is originally derived,
925baf02a1fSBen Widawsky  * we must be able to deal with other PM interrupts. This is complicated because
926baf02a1fSBen Widawsky  * of the way in which we use the masks to defer the RPS work (which for
927baf02a1fSBen Widawsky  * posterity is necessary because of forcewake).
928baf02a1fSBen Widawsky  */
929baf02a1fSBen Widawsky static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
930baf02a1fSBen Widawsky 			       u32 pm_iir)
931baf02a1fSBen Widawsky {
932baf02a1fSBen Widawsky 	unsigned long flags;
933baf02a1fSBen Widawsky 
934baf02a1fSBen Widawsky 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
9354848405cSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
936baf02a1fSBen Widawsky 	if (dev_priv->rps.pm_iir) {
937baf02a1fSBen Widawsky 		I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
938baf02a1fSBen Widawsky 		/* never want to mask useful interrupts. (also posting read) */
9394848405cSBen Widawsky 		WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
940baf02a1fSBen Widawsky 		/* TODO: if queue_work is slow, move it out of the spinlock */
941baf02a1fSBen Widawsky 		queue_work(dev_priv->wq, &dev_priv->rps.work);
942baf02a1fSBen Widawsky 	}
943baf02a1fSBen Widawsky 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
944baf02a1fSBen Widawsky 
94512638c57SBen Widawsky 	if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
94612638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
94712638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
94812638c57SBen Widawsky 
94912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
95012638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
95112638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
95212638c57SBen Widawsky 		}
95312638c57SBen Widawsky 	}
954baf02a1fSBen Widawsky }
955baf02a1fSBen Widawsky 
956ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
9577e231dbeSJesse Barnes {
9587e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
9597e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9607e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
9617e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
9627e231dbeSJesse Barnes 	unsigned long irqflags;
9637e231dbeSJesse Barnes 	int pipe;
9647e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
9657e231dbeSJesse Barnes 
9667e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
9677e231dbeSJesse Barnes 
9687e231dbeSJesse Barnes 	while (true) {
9697e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
9707e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
9717e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
9727e231dbeSJesse Barnes 
9737e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
9747e231dbeSJesse Barnes 			goto out;
9757e231dbeSJesse Barnes 
9767e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
9777e231dbeSJesse Barnes 
978e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
9797e231dbeSJesse Barnes 
9807e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
9817e231dbeSJesse Barnes 		for_each_pipe(pipe) {
9827e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
9837e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
9847e231dbeSJesse Barnes 
9857e231dbeSJesse Barnes 			/*
9867e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
9877e231dbeSJesse Barnes 			 */
9887e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
9897e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
9907e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
9917e231dbeSJesse Barnes 							 pipe_name(pipe));
9927e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
9937e231dbeSJesse Barnes 			}
9947e231dbeSJesse Barnes 		}
9957e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
9967e231dbeSJesse Barnes 
99731acc7f5SJesse Barnes 		for_each_pipe(pipe) {
99831acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
99931acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
100031acc7f5SJesse Barnes 
100131acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
100231acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
100331acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
100431acc7f5SJesse Barnes 			}
100531acc7f5SJesse Barnes 		}
100631acc7f5SJesse Barnes 
10077e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
10087e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
10097e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1010b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
10117e231dbeSJesse Barnes 
10127e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
10137e231dbeSJesse Barnes 					 hotplug_status);
1014b543fb04SEgbert Eich 			if (hotplug_trigger) {
1015cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
1016cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
10177e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
10187e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
1019b543fb04SEgbert Eich 			}
10207e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
10217e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
10227e231dbeSJesse Barnes 		}
10237e231dbeSJesse Barnes 
1024515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1025515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
10267e231dbeSJesse Barnes 
10274848405cSBen Widawsky 		if (pm_iir & GEN6_PM_RPS_EVENTS)
1028fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
10297e231dbeSJesse Barnes 
10307e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
10317e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
10327e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
10337e231dbeSJesse Barnes 	}
10347e231dbeSJesse Barnes 
10357e231dbeSJesse Barnes out:
10367e231dbeSJesse Barnes 	return ret;
10377e231dbeSJesse Barnes }
10387e231dbeSJesse Barnes 
103923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1040776ad806SJesse Barnes {
1041776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
10429db4a9c7SJesse Barnes 	int pipe;
1043b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1044776ad806SJesse Barnes 
1045b543fb04SEgbert Eich 	if (hotplug_trigger) {
1046cd569aedSEgbert Eich 		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
1047cd569aedSEgbert Eich 			ibx_hpd_irq_setup(dev);
104876e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
1049b543fb04SEgbert Eich 	}
1050cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1051cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1052776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1053cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1054cfc33bf7SVille Syrjälä 				 port_name(port));
1055cfc33bf7SVille Syrjälä 	}
1056776ad806SJesse Barnes 
1057ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1058ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1059ce99c256SDaniel Vetter 
1060776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1061515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1062776ad806SJesse Barnes 
1063776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1064776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1065776ad806SJesse Barnes 
1066776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1067776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1068776ad806SJesse Barnes 
1069776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1070776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1071776ad806SJesse Barnes 
10729db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
10739db4a9c7SJesse Barnes 		for_each_pipe(pipe)
10749db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
10759db4a9c7SJesse Barnes 					 pipe_name(pipe),
10769db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1077776ad806SJesse Barnes 
1078776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1079776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1080776ad806SJesse Barnes 
1081776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1082776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1083776ad806SJesse Barnes 
1084776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
10858664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
10868664281bSPaulo Zanoni 							  false))
10878664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
10888664281bSPaulo Zanoni 
10898664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
10908664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
10918664281bSPaulo Zanoni 							  false))
10928664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
10938664281bSPaulo Zanoni }
10948664281bSPaulo Zanoni 
10958664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
10968664281bSPaulo Zanoni {
10978664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
10988664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
10998664281bSPaulo Zanoni 
1100de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1101de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1102de032bf4SPaulo Zanoni 
11038664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
11048664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
11058664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
11068664281bSPaulo Zanoni 
11078664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
11088664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
11098664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
11108664281bSPaulo Zanoni 
11118664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
11128664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
11138664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
11148664281bSPaulo Zanoni 
11158664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
11168664281bSPaulo Zanoni }
11178664281bSPaulo Zanoni 
11188664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
11198664281bSPaulo Zanoni {
11208664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
11218664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
11228664281bSPaulo Zanoni 
1123de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1124de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1125de032bf4SPaulo Zanoni 
11268664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
11278664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
11288664281bSPaulo Zanoni 							  false))
11298664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
11308664281bSPaulo Zanoni 
11318664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
11328664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
11338664281bSPaulo Zanoni 							  false))
11348664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
11358664281bSPaulo Zanoni 
11368664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
11378664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
11388664281bSPaulo Zanoni 							  false))
11398664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
11408664281bSPaulo Zanoni 
11418664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1142776ad806SJesse Barnes }
1143776ad806SJesse Barnes 
114423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
114523e81d69SAdam Jackson {
114623e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
114723e81d69SAdam Jackson 	int pipe;
1148b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
114923e81d69SAdam Jackson 
1150b543fb04SEgbert Eich 	if (hotplug_trigger) {
1151cd569aedSEgbert Eich 		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
1152cd569aedSEgbert Eich 			ibx_hpd_irq_setup(dev);
115376e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
1154b543fb04SEgbert Eich 	}
1155cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1156cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
115723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1158cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1159cfc33bf7SVille Syrjälä 				 port_name(port));
1160cfc33bf7SVille Syrjälä 	}
116123e81d69SAdam Jackson 
116223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1163ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
116423e81d69SAdam Jackson 
116523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1166515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
116723e81d69SAdam Jackson 
116823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
116923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
117023e81d69SAdam Jackson 
117123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
117223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
117323e81d69SAdam Jackson 
117423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
117523e81d69SAdam Jackson 		for_each_pipe(pipe)
117623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
117723e81d69SAdam Jackson 					 pipe_name(pipe),
117823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
11798664281bSPaulo Zanoni 
11808664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
11818664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
118223e81d69SAdam Jackson }
118323e81d69SAdam Jackson 
1184ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
1185b1f14ad0SJesse Barnes {
1186b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1187b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1188ab5c608bSBen Widawsky 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
11890e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
11900e43406bSChris Wilson 	int i;
1191b1f14ad0SJesse Barnes 
1192b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1193b1f14ad0SJesse Barnes 
11948664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
11958664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
11968664281bSPaulo Zanoni 	if (IS_HASWELL(dev) &&
11978664281bSPaulo Zanoni 	    (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
11988664281bSPaulo Zanoni 		DRM_ERROR("Unclaimed register before interrupt\n");
11998664281bSPaulo Zanoni 		I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
12008664281bSPaulo Zanoni 	}
12018664281bSPaulo Zanoni 
1202b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1203b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1204b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
12050e43406bSChris Wilson 
120644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
120744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
120844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
120944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
121044498aeaSPaulo Zanoni 	 * due to its back queue). */
1211ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
121244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
121344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
121444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1215ab5c608bSBen Widawsky 	}
121644498aeaSPaulo Zanoni 
12178664281bSPaulo Zanoni 	/* On Haswell, also mask ERR_INT because we don't want to risk
12188664281bSPaulo Zanoni 	 * generating "unclaimed register" interrupts from inside the interrupt
12198664281bSPaulo Zanoni 	 * handler. */
12208664281bSPaulo Zanoni 	if (IS_HASWELL(dev))
12218664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
12228664281bSPaulo Zanoni 
12230e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
12240e43406bSChris Wilson 	if (gt_iir) {
12250e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
12260e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
12270e43406bSChris Wilson 		ret = IRQ_HANDLED;
12280e43406bSChris Wilson 	}
1229b1f14ad0SJesse Barnes 
1230b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
12310e43406bSChris Wilson 	if (de_iir) {
12328664281bSPaulo Zanoni 		if (de_iir & DE_ERR_INT_IVB)
12338664281bSPaulo Zanoni 			ivb_err_int_handler(dev);
12348664281bSPaulo Zanoni 
1235ce99c256SDaniel Vetter 		if (de_iir & DE_AUX_CHANNEL_A_IVB)
1236ce99c256SDaniel Vetter 			dp_aux_irq_handler(dev);
1237ce99c256SDaniel Vetter 
1238b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
123981a07809SJani Nikula 			intel_opregion_asle_intr(dev);
1240b1f14ad0SJesse Barnes 
12410e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
124274d44445SDaniel Vetter 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
124374d44445SDaniel Vetter 				drm_handle_vblank(dev, i);
12440e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
12450e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
12460e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
1247b1f14ad0SJesse Barnes 			}
1248b1f14ad0SJesse Barnes 		}
1249b1f14ad0SJesse Barnes 
1250b1f14ad0SJesse Barnes 		/* check event from PCH */
1251ab5c608bSBen Widawsky 		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
12520e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
12530e43406bSChris Wilson 
125423e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
12550e43406bSChris Wilson 
12560e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
12570e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
1258b1f14ad0SJesse Barnes 		}
1259b1f14ad0SJesse Barnes 
12600e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
12610e43406bSChris Wilson 		ret = IRQ_HANDLED;
12620e43406bSChris Wilson 	}
12630e43406bSChris Wilson 
12640e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
12650e43406bSChris Wilson 	if (pm_iir) {
1266baf02a1fSBen Widawsky 		if (IS_HASWELL(dev))
1267baf02a1fSBen Widawsky 			hsw_pm_irq_handler(dev_priv, pm_iir);
12684848405cSBen Widawsky 		else if (pm_iir & GEN6_PM_RPS_EVENTS)
1269fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
1270b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
12710e43406bSChris Wilson 		ret = IRQ_HANDLED;
12720e43406bSChris Wilson 	}
1273b1f14ad0SJesse Barnes 
12748664281bSPaulo Zanoni 	if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
12758664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
12768664281bSPaulo Zanoni 
1277b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1278b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1279ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
128044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
128144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1282ab5c608bSBen Widawsky 	}
1283b1f14ad0SJesse Barnes 
1284b1f14ad0SJesse Barnes 	return ret;
1285b1f14ad0SJesse Barnes }
1286b1f14ad0SJesse Barnes 
1287e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
1288e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1289e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1290e7b4c6b1SDaniel Vetter {
1291cc609d5dSBen Widawsky 	if (gt_iir &
1292cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1293e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1294cc609d5dSBen Widawsky 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1295e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1296e7b4c6b1SDaniel Vetter }
1297e7b4c6b1SDaniel Vetter 
1298ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1299036a4a7dSZhenyu Wang {
13004697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1301036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1302036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
130344498aeaSPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
1304881f47b6SXiang, Haihao 
13054697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
13064697995bSJesse Barnes 
13072d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
13082d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
13092d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
13103143a2bfSChris Wilson 	POSTING_READ(DEIER);
13112d109a84SZou, Nanhai 
131244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
131344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
131444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
131544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
131644498aeaSPaulo Zanoni 	 * due to its back queue). */
131744498aeaSPaulo Zanoni 	sde_ier = I915_READ(SDEIER);
131844498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, 0);
131944498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
132044498aeaSPaulo Zanoni 
1321036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
1322036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
13233b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
1324036a4a7dSZhenyu Wang 
1325acd15b6cSDaniel Vetter 	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
1326c7c85101SZou Nan hai 		goto done;
1327036a4a7dSZhenyu Wang 
1328036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
1329036a4a7dSZhenyu Wang 
1330e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
1331e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1332e7b4c6b1SDaniel Vetter 	else
1333e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1334036a4a7dSZhenyu Wang 
1335ce99c256SDaniel Vetter 	if (de_iir & DE_AUX_CHANNEL_A)
1336ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1337ce99c256SDaniel Vetter 
133801c66889SZhao Yakui 	if (de_iir & DE_GSE)
133981a07809SJani Nikula 		intel_opregion_asle_intr(dev);
134001c66889SZhao Yakui 
134174d44445SDaniel Vetter 	if (de_iir & DE_PIPEA_VBLANK)
134274d44445SDaniel Vetter 		drm_handle_vblank(dev, 0);
134374d44445SDaniel Vetter 
134474d44445SDaniel Vetter 	if (de_iir & DE_PIPEB_VBLANK)
134574d44445SDaniel Vetter 		drm_handle_vblank(dev, 1);
134674d44445SDaniel Vetter 
1347de032bf4SPaulo Zanoni 	if (de_iir & DE_POISON)
1348de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1349de032bf4SPaulo Zanoni 
13508664281bSPaulo Zanoni 	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
13518664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
13528664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
13538664281bSPaulo Zanoni 
13548664281bSPaulo Zanoni 	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
13558664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
13568664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
13578664281bSPaulo Zanoni 
1358f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
1359013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
13602bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
1361013d5aa2SJesse Barnes 	}
1362013d5aa2SJesse Barnes 
1363f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
1364f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
13652bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
1366013d5aa2SJesse Barnes 	}
1367c062df61SLi Peng 
1368c650156aSZhenyu Wang 	/* check event from PCH */
1369776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
1370acd15b6cSDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
1371acd15b6cSDaniel Vetter 
137223e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
137323e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
137423e81d69SAdam Jackson 		else
137523e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
1376acd15b6cSDaniel Vetter 
1377acd15b6cSDaniel Vetter 		/* should clear PCH hotplug event before clear CPU irq */
1378acd15b6cSDaniel Vetter 		I915_WRITE(SDEIIR, pch_iir);
1379776ad806SJesse Barnes 	}
1380c650156aSZhenyu Wang 
138173edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
138273edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
1383f97108d1SJesse Barnes 
13844848405cSBen Widawsky 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
1385fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
13863b8d8d91SJesse Barnes 
1387c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
1388c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
13894912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
1390036a4a7dSZhenyu Wang 
1391c7c85101SZou Nan hai done:
13922d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
13933143a2bfSChris Wilson 	POSTING_READ(DEIER);
139444498aeaSPaulo Zanoni 	I915_WRITE(SDEIER, sde_ier);
139544498aeaSPaulo Zanoni 	POSTING_READ(SDEIER);
13962d109a84SZou, Nanhai 
1397036a4a7dSZhenyu Wang 	return ret;
1398036a4a7dSZhenyu Wang }
1399036a4a7dSZhenyu Wang 
14008a905236SJesse Barnes /**
14018a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
14028a905236SJesse Barnes  * @work: work struct
14038a905236SJesse Barnes  *
14048a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
14058a905236SJesse Barnes  * was detected.
14068a905236SJesse Barnes  */
14078a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
14088a905236SJesse Barnes {
14091f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
14101f83fee0SDaniel Vetter 						    work);
14111f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
14121f83fee0SDaniel Vetter 						    gpu_error);
14138a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1414f69061beSDaniel Vetter 	struct intel_ring_buffer *ring;
1415f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
1416f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
1417f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
1418f69061beSDaniel Vetter 	int i, ret;
14198a905236SJesse Barnes 
1420f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
14218a905236SJesse Barnes 
14227db0ba24SDaniel Vetter 	/*
14237db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
14247db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
14257db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
14267db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
14277db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
14287db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
14297db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
14307db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
14317db0ba24SDaniel Vetter 	 */
14327db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
143344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
14347db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
14357db0ba24SDaniel Vetter 				   reset_event);
14361f83fee0SDaniel Vetter 
1437f69061beSDaniel Vetter 		ret = i915_reset(dev);
1438f69061beSDaniel Vetter 
1439f69061beSDaniel Vetter 		if (ret == 0) {
1440f69061beSDaniel Vetter 			/*
1441f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1442f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1443f69061beSDaniel Vetter 			 * complete.
1444f69061beSDaniel Vetter 			 *
1445f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1446f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1447f69061beSDaniel Vetter 			 * updates before
1448f69061beSDaniel Vetter 			 * the counter increment.
1449f69061beSDaniel Vetter 			 */
1450f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1451f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1452f69061beSDaniel Vetter 
1453f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1454f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
14551f83fee0SDaniel Vetter 		} else {
14561f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1457f316a42cSBen Gamari 		}
14581f83fee0SDaniel Vetter 
1459f69061beSDaniel Vetter 		for_each_ring(ring, dev_priv, i)
1460f69061beSDaniel Vetter 			wake_up_all(&ring->irq_queue);
1461f69061beSDaniel Vetter 
146296a02917SVille Syrjälä 		intel_display_handle_reset(dev);
146396a02917SVille Syrjälä 
14641f83fee0SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
1465f316a42cSBen Gamari 	}
14668a905236SJesse Barnes }
14678a905236SJesse Barnes 
146885f9e50dSDaniel Vetter /* NB: please notice the memset */
146985f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
147085f9e50dSDaniel Vetter 				    uint32_t *instdone)
147185f9e50dSDaniel Vetter {
147285f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
147385f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
147485f9e50dSDaniel Vetter 
147585f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
147685f9e50dSDaniel Vetter 	case 2:
147785f9e50dSDaniel Vetter 	case 3:
147885f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
147985f9e50dSDaniel Vetter 		break;
148085f9e50dSDaniel Vetter 	case 4:
148185f9e50dSDaniel Vetter 	case 5:
148285f9e50dSDaniel Vetter 	case 6:
148385f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
148485f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
148585f9e50dSDaniel Vetter 		break;
148685f9e50dSDaniel Vetter 	default:
148785f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
148885f9e50dSDaniel Vetter 	case 7:
148985f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
149085f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
149185f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
149285f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
149385f9e50dSDaniel Vetter 		break;
149485f9e50dSDaniel Vetter 	}
149585f9e50dSDaniel Vetter }
149685f9e50dSDaniel Vetter 
14973bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
14989df30794SChris Wilson static struct drm_i915_error_object *
1499d0d045e8SBen Widawsky i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1500d0d045e8SBen Widawsky 			       struct drm_i915_gem_object *src,
1501d0d045e8SBen Widawsky 			       const int num_pages)
15029df30794SChris Wilson {
15039df30794SChris Wilson 	struct drm_i915_error_object *dst;
1504d0d045e8SBen Widawsky 	int i;
1505e56660ddSChris Wilson 	u32 reloc_offset;
15069df30794SChris Wilson 
150705394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
15089df30794SChris Wilson 		return NULL;
15099df30794SChris Wilson 
1510d0d045e8SBen Widawsky 	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
15119df30794SChris Wilson 	if (dst == NULL)
15129df30794SChris Wilson 		return NULL;
15139df30794SChris Wilson 
151405394f39SChris Wilson 	reloc_offset = src->gtt_offset;
1515d0d045e8SBen Widawsky 	for (i = 0; i < num_pages; i++) {
1516788885aeSAndrew Morton 		unsigned long flags;
1517e56660ddSChris Wilson 		void *d;
1518788885aeSAndrew Morton 
1519e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
15209df30794SChris Wilson 		if (d == NULL)
15219df30794SChris Wilson 			goto unwind;
1522e56660ddSChris Wilson 
1523788885aeSAndrew Morton 		local_irq_save(flags);
15245d4545aeSBen Widawsky 		if (reloc_offset < dev_priv->gtt.mappable_end &&
152574898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
1526172975aaSChris Wilson 			void __iomem *s;
1527172975aaSChris Wilson 
1528172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
1529172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
1530172975aaSChris Wilson 			 * captures what the GPU read.
1531172975aaSChris Wilson 			 */
1532172975aaSChris Wilson 
15335d4545aeSBen Widawsky 			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
15343e4d3af5SPeter Zijlstra 						     reloc_offset);
1535e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
15363e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
1537960e3564SChris Wilson 		} else if (src->stolen) {
1538960e3564SChris Wilson 			unsigned long offset;
1539960e3564SChris Wilson 
1540960e3564SChris Wilson 			offset = dev_priv->mm.stolen_base;
1541960e3564SChris Wilson 			offset += src->stolen->start;
1542960e3564SChris Wilson 			offset += i << PAGE_SHIFT;
1543960e3564SChris Wilson 
15441a240d4dSDaniel Vetter 			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1545172975aaSChris Wilson 		} else {
15469da3da66SChris Wilson 			struct page *page;
1547172975aaSChris Wilson 			void *s;
1548172975aaSChris Wilson 
15499da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
1550172975aaSChris Wilson 
15519da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
15529da3da66SChris Wilson 
15539da3da66SChris Wilson 			s = kmap_atomic(page);
1554172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
1555172975aaSChris Wilson 			kunmap_atomic(s);
1556172975aaSChris Wilson 
15579da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
1558172975aaSChris Wilson 		}
1559788885aeSAndrew Morton 		local_irq_restore(flags);
1560e56660ddSChris Wilson 
15619da3da66SChris Wilson 		dst->pages[i] = d;
1562e56660ddSChris Wilson 
1563e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
15649df30794SChris Wilson 	}
1565d0d045e8SBen Widawsky 	dst->page_count = num_pages;
156605394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
15679df30794SChris Wilson 
15689df30794SChris Wilson 	return dst;
15699df30794SChris Wilson 
15709df30794SChris Wilson unwind:
15719da3da66SChris Wilson 	while (i--)
15729da3da66SChris Wilson 		kfree(dst->pages[i]);
15739df30794SChris Wilson 	kfree(dst);
15749df30794SChris Wilson 	return NULL;
15759df30794SChris Wilson }
1576d0d045e8SBen Widawsky #define i915_error_object_create(dev_priv, src) \
1577d0d045e8SBen Widawsky 	i915_error_object_create_sized((dev_priv), (src), \
1578d0d045e8SBen Widawsky 				       (src)->base.size>>PAGE_SHIFT)
15799df30794SChris Wilson 
15809df30794SChris Wilson static void
15819df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
15829df30794SChris Wilson {
15839df30794SChris Wilson 	int page;
15849df30794SChris Wilson 
15859df30794SChris Wilson 	if (obj == NULL)
15869df30794SChris Wilson 		return;
15879df30794SChris Wilson 
15889df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
15899df30794SChris Wilson 		kfree(obj->pages[page]);
15909df30794SChris Wilson 
15919df30794SChris Wilson 	kfree(obj);
15929df30794SChris Wilson }
15939df30794SChris Wilson 
1594742cbee8SDaniel Vetter void
1595742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
15969df30794SChris Wilson {
1597742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
1598742cbee8SDaniel Vetter 							  typeof(*error), ref);
1599e2f973d5SChris Wilson 	int i;
1600e2f973d5SChris Wilson 
160152d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
160252d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
160352d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
16047ed73da0SBen Widawsky 		i915_error_object_free(error->ring[i].ctx);
160552d39a21SChris Wilson 		kfree(error->ring[i].requests);
160652d39a21SChris Wilson 	}
1607e2f973d5SChris Wilson 
16089df30794SChris Wilson 	kfree(error->active_bo);
16096ef3d427SChris Wilson 	kfree(error->overlay);
16107ed73da0SBen Widawsky 	kfree(error->display);
16119df30794SChris Wilson 	kfree(error);
16129df30794SChris Wilson }
16131b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
16141b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
1615c724e8a9SChris Wilson {
1616c724e8a9SChris Wilson 	err->size = obj->base.size;
1617c724e8a9SChris Wilson 	err->name = obj->base.name;
16180201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
16190201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
1620c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
1621c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
1622c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1623c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1624c724e8a9SChris Wilson 	err->pinned = 0;
1625c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1626c724e8a9SChris Wilson 		err->pinned = 1;
1627c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1628c724e8a9SChris Wilson 		err->pinned = -1;
1629c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1630c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1631c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
163296154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
163393dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
16341b50247aSChris Wilson }
1635c724e8a9SChris Wilson 
16361b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
16371b50247aSChris Wilson 			     int count, struct list_head *head)
16381b50247aSChris Wilson {
16391b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
16401b50247aSChris Wilson 	int i = 0;
16411b50247aSChris Wilson 
16421b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
16431b50247aSChris Wilson 		capture_bo(err++, obj);
1644c724e8a9SChris Wilson 		if (++i == count)
1645c724e8a9SChris Wilson 			break;
16461b50247aSChris Wilson 	}
1647c724e8a9SChris Wilson 
16481b50247aSChris Wilson 	return i;
16491b50247aSChris Wilson }
16501b50247aSChris Wilson 
16511b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
16521b50247aSChris Wilson 			     int count, struct list_head *head)
16531b50247aSChris Wilson {
16541b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
16551b50247aSChris Wilson 	int i = 0;
16561b50247aSChris Wilson 
165735c20a60SBen Widawsky 	list_for_each_entry(obj, head, global_list) {
16581b50247aSChris Wilson 		if (obj->pin_count == 0)
16591b50247aSChris Wilson 			continue;
16601b50247aSChris Wilson 
16611b50247aSChris Wilson 		capture_bo(err++, obj);
16621b50247aSChris Wilson 		if (++i == count)
16631b50247aSChris Wilson 			break;
1664c724e8a9SChris Wilson 	}
1665c724e8a9SChris Wilson 
1666c724e8a9SChris Wilson 	return i;
1667c724e8a9SChris Wilson }
1668c724e8a9SChris Wilson 
1669748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1670748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1671748ebc60SChris Wilson {
1672748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1673748ebc60SChris Wilson 	int i;
1674748ebc60SChris Wilson 
1675748ebc60SChris Wilson 	/* Fences */
1676748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1677775d17b6SDaniel Vetter 	case 7:
1678748ebc60SChris Wilson 	case 6:
167942b5aeabSVille Syrjälä 		for (i = 0; i < dev_priv->num_fence_regs; i++)
1680748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1681748ebc60SChris Wilson 		break;
1682748ebc60SChris Wilson 	case 5:
1683748ebc60SChris Wilson 	case 4:
1684748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1685748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1686748ebc60SChris Wilson 		break;
1687748ebc60SChris Wilson 	case 3:
1688748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1689748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1690748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1691748ebc60SChris Wilson 	case 2:
1692748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1693748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1694748ebc60SChris Wilson 		break;
1695748ebc60SChris Wilson 
16967dbf9d6eSBen Widawsky 	default:
16977dbf9d6eSBen Widawsky 		BUG();
1698748ebc60SChris Wilson 	}
1699748ebc60SChris Wilson }
1700748ebc60SChris Wilson 
1701bcfb2e28SChris Wilson static struct drm_i915_error_object *
1702bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1703bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1704bcfb2e28SChris Wilson {
1705bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1706bcfb2e28SChris Wilson 	u32 seqno;
1707bcfb2e28SChris Wilson 
1708bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1709bcfb2e28SChris Wilson 		return NULL;
1710bcfb2e28SChris Wilson 
1711b45305fcSDaniel Vetter 	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1712b45305fcSDaniel Vetter 		u32 acthd = I915_READ(ACTHD);
1713b45305fcSDaniel Vetter 
1714b45305fcSDaniel Vetter 		if (WARN_ON(ring->id != RCS))
1715b45305fcSDaniel Vetter 			return NULL;
1716b45305fcSDaniel Vetter 
1717b45305fcSDaniel Vetter 		obj = ring->private;
1718b45305fcSDaniel Vetter 		if (acthd >= obj->gtt_offset &&
1719b45305fcSDaniel Vetter 		    acthd < obj->gtt_offset + obj->base.size)
1720b45305fcSDaniel Vetter 			return i915_error_object_create(dev_priv, obj);
1721b45305fcSDaniel Vetter 	}
1722b45305fcSDaniel Vetter 
1723b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1724bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1725bcfb2e28SChris Wilson 		if (obj->ring != ring)
1726bcfb2e28SChris Wilson 			continue;
1727bcfb2e28SChris Wilson 
17280201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1729bcfb2e28SChris Wilson 			continue;
1730bcfb2e28SChris Wilson 
1731bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1732bcfb2e28SChris Wilson 			continue;
1733bcfb2e28SChris Wilson 
1734bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1735bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1736bcfb2e28SChris Wilson 		 */
1737bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1738bcfb2e28SChris Wilson 	}
1739bcfb2e28SChris Wilson 
1740bcfb2e28SChris Wilson 	return NULL;
1741bcfb2e28SChris Wilson }
1742bcfb2e28SChris Wilson 
1743d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1744d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1745d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1746d27b1e0eSDaniel Vetter {
1747d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1748d27b1e0eSDaniel Vetter 
174933f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
175012f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
175133f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
17527e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
17537e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
17547e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
17557e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
1756df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1757df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
175833f3f518SDaniel Vetter 	}
1759c1cd90edSDaniel Vetter 
1760d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
17619d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1762d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1763d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1764d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1765c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1766050ee91fSBen Widawsky 		if (ring->id == RCS)
1767d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1768d27b1e0eSDaniel Vetter 	} else {
17699d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1770d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1771d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1772d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1773d27b1e0eSDaniel Vetter 	}
1774d27b1e0eSDaniel Vetter 
17759574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1776c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1777b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1778d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1779c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1780c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
17810f3b6849SChris Wilson 	error->ctl[ring->id] = I915_READ_CTL(ring);
17827e3b8737SDaniel Vetter 
17837e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
17847e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1785d27b1e0eSDaniel Vetter }
1786d27b1e0eSDaniel Vetter 
17878c123e54SBen Widawsky 
17888c123e54SBen Widawsky static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
17898c123e54SBen Widawsky 					   struct drm_i915_error_state *error,
17908c123e54SBen Widawsky 					   struct drm_i915_error_ring *ering)
17918c123e54SBen Widawsky {
17928c123e54SBen Widawsky 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
17938c123e54SBen Widawsky 	struct drm_i915_gem_object *obj;
17948c123e54SBen Widawsky 
17958c123e54SBen Widawsky 	/* Currently render ring is the only HW context user */
17968c123e54SBen Widawsky 	if (ring->id != RCS || !error->ccid)
17978c123e54SBen Widawsky 		return;
17988c123e54SBen Widawsky 
179935c20a60SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
18008c123e54SBen Widawsky 		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
18018c123e54SBen Widawsky 			ering->ctx = i915_error_object_create_sized(dev_priv,
18028c123e54SBen Widawsky 								    obj, 1);
18038c123e54SBen Widawsky 		}
18048c123e54SBen Widawsky 	}
18058c123e54SBen Widawsky }
18068c123e54SBen Widawsky 
180752d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
180852d39a21SChris Wilson 				  struct drm_i915_error_state *error)
180952d39a21SChris Wilson {
181052d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1811b4519513SChris Wilson 	struct intel_ring_buffer *ring;
181252d39a21SChris Wilson 	struct drm_i915_gem_request *request;
181352d39a21SChris Wilson 	int i, count;
181452d39a21SChris Wilson 
1815b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
181652d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
181752d39a21SChris Wilson 
181852d39a21SChris Wilson 		error->ring[i].batchbuffer =
181952d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
182052d39a21SChris Wilson 
182152d39a21SChris Wilson 		error->ring[i].ringbuffer =
182252d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
182352d39a21SChris Wilson 
18248c123e54SBen Widawsky 
18258c123e54SBen Widawsky 		i915_gem_record_active_context(ring, error, &error->ring[i]);
18268c123e54SBen Widawsky 
182752d39a21SChris Wilson 		count = 0;
182852d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
182952d39a21SChris Wilson 			count++;
183052d39a21SChris Wilson 
183152d39a21SChris Wilson 		error->ring[i].num_requests = count;
183252d39a21SChris Wilson 		error->ring[i].requests =
183352d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
183452d39a21SChris Wilson 				GFP_ATOMIC);
183552d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
183652d39a21SChris Wilson 			error->ring[i].num_requests = 0;
183752d39a21SChris Wilson 			continue;
183852d39a21SChris Wilson 		}
183952d39a21SChris Wilson 
184052d39a21SChris Wilson 		count = 0;
184152d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
184252d39a21SChris Wilson 			struct drm_i915_error_request *erq;
184352d39a21SChris Wilson 
184452d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
184552d39a21SChris Wilson 			erq->seqno = request->seqno;
184652d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1847ee4f42b1SChris Wilson 			erq->tail = request->tail;
184852d39a21SChris Wilson 		}
184952d39a21SChris Wilson 	}
185052d39a21SChris Wilson }
185152d39a21SChris Wilson 
18528a905236SJesse Barnes /**
18538a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
18548a905236SJesse Barnes  * @dev: drm device
18558a905236SJesse Barnes  *
18568a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
18578a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
18588a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
18598a905236SJesse Barnes  * to pick up.
18608a905236SJesse Barnes  */
186163eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
186263eeaf38SJesse Barnes {
186363eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
186405394f39SChris Wilson 	struct drm_i915_gem_object *obj;
186563eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
186663eeaf38SJesse Barnes 	unsigned long flags;
18679db4a9c7SJesse Barnes 	int i, pipe;
186863eeaf38SJesse Barnes 
186999584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
187099584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
187199584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
18729df30794SChris Wilson 	if (error)
18739df30794SChris Wilson 		return;
187463eeaf38SJesse Barnes 
18759db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
187633f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
187763eeaf38SJesse Barnes 	if (!error) {
18789df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
18799df30794SChris Wilson 		return;
188063eeaf38SJesse Barnes 	}
188163eeaf38SJesse Barnes 
18822f86f191SBen Widawsky 	DRM_INFO("capturing error event; look for more information in "
18832f86f191SBen Widawsky 		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1884b6f7833bSChris Wilson 		 dev->primary->index);
18852fa772f3SChris Wilson 
1886742cbee8SDaniel Vetter 	kref_init(&error->ref);
188763eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
188863eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1889211816ecSBen Widawsky 	if (HAS_HW_CONTEXTS(dev))
1890b9a3906bSBen Widawsky 		error->ccid = I915_READ(CCID);
1891be998e2eSBen Widawsky 
1892be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1893be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1894be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1895be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1896be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1897be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1898be998e2eSBen Widawsky 	else
1899be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1900be998e2eSBen Widawsky 
19010f3b6849SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6)
19020f3b6849SChris Wilson 		error->derrmr = I915_READ(DERRMR);
19030f3b6849SChris Wilson 
19040f3b6849SChris Wilson 	if (IS_VALLEYVIEW(dev))
19050f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_VLV);
19060f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen >= 7)
19070f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE_MT);
19080f3b6849SChris Wilson 	else if (INTEL_INFO(dev)->gen == 6)
19090f3b6849SChris Wilson 		error->forcewake = I915_READ(FORCEWAKE);
19100f3b6849SChris Wilson 
19114f3308b9SPaulo Zanoni 	if (!HAS_PCH_SPLIT(dev))
19129db4a9c7SJesse Barnes 		for_each_pipe(pipe)
19139db4a9c7SJesse Barnes 			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1914d27b1e0eSDaniel Vetter 
191533f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1916f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
191733f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
191833f3f518SDaniel Vetter 	}
1919add354ddSChris Wilson 
192071e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
192171e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
192271e172e8SBen Widawsky 
1923050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1924050ee91fSBen Widawsky 
1925748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
192652d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
19279df30794SChris Wilson 
1928c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
19299df30794SChris Wilson 	error->active_bo = NULL;
1930c724e8a9SChris Wilson 	error->pinned_bo = NULL;
19319df30794SChris Wilson 
1932bcfb2e28SChris Wilson 	i = 0;
1933bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1934bcfb2e28SChris Wilson 		i++;
1935bcfb2e28SChris Wilson 	error->active_bo_count = i;
193635c20a60SBen Widawsky 	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
19371b50247aSChris Wilson 		if (obj->pin_count)
1938bcfb2e28SChris Wilson 			i++;
1939bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1940c724e8a9SChris Wilson 
19418e934dbfSChris Wilson 	error->active_bo = NULL;
19428e934dbfSChris Wilson 	error->pinned_bo = NULL;
1943bcfb2e28SChris Wilson 	if (i) {
1944bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
19459df30794SChris Wilson 					   GFP_ATOMIC);
1946c724e8a9SChris Wilson 		if (error->active_bo)
1947c724e8a9SChris Wilson 			error->pinned_bo =
1948c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
19499df30794SChris Wilson 	}
1950c724e8a9SChris Wilson 
1951c724e8a9SChris Wilson 	if (error->active_bo)
1952c724e8a9SChris Wilson 		error->active_bo_count =
19531b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1954c724e8a9SChris Wilson 					  error->active_bo_count,
1955c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1956c724e8a9SChris Wilson 
1957c724e8a9SChris Wilson 	if (error->pinned_bo)
1958c724e8a9SChris Wilson 		error->pinned_bo_count =
19591b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1960c724e8a9SChris Wilson 					  error->pinned_bo_count,
19616c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
196263eeaf38SJesse Barnes 
19638a905236SJesse Barnes 	do_gettimeofday(&error->time);
19648a905236SJesse Barnes 
19656ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1966c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
19676ef3d427SChris Wilson 
196899584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
196999584db3SDaniel Vetter 	if (dev_priv->gpu_error.first_error == NULL) {
197099584db3SDaniel Vetter 		dev_priv->gpu_error.first_error = error;
19719df30794SChris Wilson 		error = NULL;
19729df30794SChris Wilson 	}
197399584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
19749df30794SChris Wilson 
19759df30794SChris Wilson 	if (error)
1976742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
19779df30794SChris Wilson }
19789df30794SChris Wilson 
19799df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
19809df30794SChris Wilson {
19819df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
19829df30794SChris Wilson 	struct drm_i915_error_state *error;
19836dc0e816SBen Widawsky 	unsigned long flags;
19849df30794SChris Wilson 
198599584db3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
198699584db3SDaniel Vetter 	error = dev_priv->gpu_error.first_error;
198799584db3SDaniel Vetter 	dev_priv->gpu_error.first_error = NULL;
198899584db3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
19899df30794SChris Wilson 
19909df30794SChris Wilson 	if (error)
1991742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
199263eeaf38SJesse Barnes }
19933bd3c932SChris Wilson #else
19943bd3c932SChris Wilson #define i915_capture_error_state(x)
19953bd3c932SChris Wilson #endif
199663eeaf38SJesse Barnes 
199735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1998c0e09200SDave Airlie {
19998a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2000bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
200163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2002050ee91fSBen Widawsky 	int pipe, i;
200363eeaf38SJesse Barnes 
200435aed2e6SChris Wilson 	if (!eir)
200535aed2e6SChris Wilson 		return;
200663eeaf38SJesse Barnes 
2007a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
20088a905236SJesse Barnes 
2009bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2010bd9854f9SBen Widawsky 
20118a905236SJesse Barnes 	if (IS_G4X(dev)) {
20128a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
20138a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
20148a905236SJesse Barnes 
2015a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2016a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2017050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2018050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2019a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2020a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
20218a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
20223143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
20238a905236SJesse Barnes 		}
20248a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
20258a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2026a70491ccSJoe Perches 			pr_err("page table error\n");
2027a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
20288a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20293143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
20308a905236SJesse Barnes 		}
20318a905236SJesse Barnes 	}
20328a905236SJesse Barnes 
2033a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
203463eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
203563eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2036a70491ccSJoe Perches 			pr_err("page table error\n");
2037a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
203863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
20393143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
204063eeaf38SJesse Barnes 		}
20418a905236SJesse Barnes 	}
20428a905236SJesse Barnes 
204363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2044a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
20459db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2046a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
20479db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
204863eeaf38SJesse Barnes 		/* pipestat has already been acked */
204963eeaf38SJesse Barnes 	}
205063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2051a70491ccSJoe Perches 		pr_err("instruction error\n");
2052a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2053050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2054050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2055a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
205663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
205763eeaf38SJesse Barnes 
2058a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2059a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2060a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
206163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
20623143a2bfSChris Wilson 			POSTING_READ(IPEIR);
206363eeaf38SJesse Barnes 		} else {
206463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
206563eeaf38SJesse Barnes 
2066a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2067a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2068a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2069a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
207063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
20713143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
207263eeaf38SJesse Barnes 		}
207363eeaf38SJesse Barnes 	}
207463eeaf38SJesse Barnes 
207563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
20763143a2bfSChris Wilson 	POSTING_READ(EIR);
207763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
207863eeaf38SJesse Barnes 	if (eir) {
207963eeaf38SJesse Barnes 		/*
208063eeaf38SJesse Barnes 		 * some errors might have become stuck,
208163eeaf38SJesse Barnes 		 * mask them.
208263eeaf38SJesse Barnes 		 */
208363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
208463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
208563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
208663eeaf38SJesse Barnes 	}
208735aed2e6SChris Wilson }
208835aed2e6SChris Wilson 
208935aed2e6SChris Wilson /**
209035aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
209135aed2e6SChris Wilson  * @dev: drm device
209235aed2e6SChris Wilson  *
209335aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
209435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
209535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
209635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
209735aed2e6SChris Wilson  * of a ring dump etc.).
209835aed2e6SChris Wilson  */
2099527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
210035aed2e6SChris Wilson {
210135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2102b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2103b4519513SChris Wilson 	int i;
210435aed2e6SChris Wilson 
210535aed2e6SChris Wilson 	i915_capture_error_state(dev);
210635aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
21078a905236SJesse Barnes 
2108ba1234d1SBen Gamari 	if (wedged) {
2109f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2110f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2111ba1234d1SBen Gamari 
211211ed50ecSBen Gamari 		/*
21131f83fee0SDaniel Vetter 		 * Wakeup waiting processes so that the reset work item
21141f83fee0SDaniel Vetter 		 * doesn't deadlock trying to grab various locks.
211511ed50ecSBen Gamari 		 */
2116b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
2117b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
211811ed50ecSBen Gamari 	}
211911ed50ecSBen Gamari 
212099584db3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
21218a905236SJesse Barnes }
21228a905236SJesse Barnes 
212321ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
21244e5359cdSSimon Farnsworth {
21254e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
21264e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
21274e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
212805394f39SChris Wilson 	struct drm_i915_gem_object *obj;
21294e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
21304e5359cdSSimon Farnsworth 	unsigned long flags;
21314e5359cdSSimon Farnsworth 	bool stall_detected;
21324e5359cdSSimon Farnsworth 
21334e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
21344e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
21354e5359cdSSimon Farnsworth 		return;
21364e5359cdSSimon Farnsworth 
21374e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
21384e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
21394e5359cdSSimon Farnsworth 
2140e7d841caSChris Wilson 	if (work == NULL ||
2141e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2142e7d841caSChris Wilson 	    !work->enable_stall_check) {
21434e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
21444e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
21454e5359cdSSimon Farnsworth 		return;
21464e5359cdSSimon Farnsworth 	}
21474e5359cdSSimon Farnsworth 
21484e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
214905394f39SChris Wilson 	obj = work->pending_flip_obj;
2150a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
21519db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2152446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2153446f2545SArmin Reese 					obj->gtt_offset;
21544e5359cdSSimon Farnsworth 	} else {
21559db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
215605394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
215701f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
21584e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
21594e5359cdSSimon Farnsworth 	}
21604e5359cdSSimon Farnsworth 
21614e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
21624e5359cdSSimon Farnsworth 
21634e5359cdSSimon Farnsworth 	if (stall_detected) {
21644e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
21654e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
21664e5359cdSSimon Farnsworth 	}
21674e5359cdSSimon Farnsworth }
21684e5359cdSSimon Farnsworth 
216942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
217042f52ef8SKeith Packard  * we use as a pipe index
217142f52ef8SKeith Packard  */
2172f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
21730a3e67a4SJesse Barnes {
21740a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2175e9d21d7fSKeith Packard 	unsigned long irqflags;
217671e0ffa5SJesse Barnes 
21775eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
217871e0ffa5SJesse Barnes 		return -EINVAL;
21790a3e67a4SJesse Barnes 
21801ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2181f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
21827c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
21837c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
21840a3e67a4SJesse Barnes 	else
21857c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
21867c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
21878692d00eSChris Wilson 
21888692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
21898692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
21906b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
21911ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
21928692d00eSChris Wilson 
21930a3e67a4SJesse Barnes 	return 0;
21940a3e67a4SJesse Barnes }
21950a3e67a4SJesse Barnes 
2196f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2197f796cf8fSJesse Barnes {
2198f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2199f796cf8fSJesse Barnes 	unsigned long irqflags;
2200f796cf8fSJesse Barnes 
2201f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2202f796cf8fSJesse Barnes 		return -EINVAL;
2203f796cf8fSJesse Barnes 
2204f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2205f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
2206f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2207f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2208f796cf8fSJesse Barnes 
2209f796cf8fSJesse Barnes 	return 0;
2210f796cf8fSJesse Barnes }
2211f796cf8fSJesse Barnes 
2212f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
2213b1f14ad0SJesse Barnes {
2214b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2215b1f14ad0SJesse Barnes 	unsigned long irqflags;
2216b1f14ad0SJesse Barnes 
2217b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2218b1f14ad0SJesse Barnes 		return -EINVAL;
2219b1f14ad0SJesse Barnes 
2220b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2221b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
2222b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
2223b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2224b1f14ad0SJesse Barnes 
2225b1f14ad0SJesse Barnes 	return 0;
2226b1f14ad0SJesse Barnes }
2227b1f14ad0SJesse Barnes 
22287e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
22297e231dbeSJesse Barnes {
22307e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22317e231dbeSJesse Barnes 	unsigned long irqflags;
223231acc7f5SJesse Barnes 	u32 imr;
22337e231dbeSJesse Barnes 
22347e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
22357e231dbeSJesse Barnes 		return -EINVAL;
22367e231dbeSJesse Barnes 
22377e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22387e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
223931acc7f5SJesse Barnes 	if (pipe == 0)
22407e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
224131acc7f5SJesse Barnes 	else
22427e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22437e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
224431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
224531acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
22467e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22477e231dbeSJesse Barnes 
22487e231dbeSJesse Barnes 	return 0;
22497e231dbeSJesse Barnes }
22507e231dbeSJesse Barnes 
225142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
225242f52ef8SKeith Packard  * we use as a pipe index
225342f52ef8SKeith Packard  */
2254f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
22550a3e67a4SJesse Barnes {
22560a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2257e9d21d7fSKeith Packard 	unsigned long irqflags;
22580a3e67a4SJesse Barnes 
22591ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
22608692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
22616b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
22628692d00eSChris Wilson 
22637c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
22647c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
22657c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
22661ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22670a3e67a4SJesse Barnes }
22680a3e67a4SJesse Barnes 
2269f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2270f796cf8fSJesse Barnes {
2271f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2272f796cf8fSJesse Barnes 	unsigned long irqflags;
2273f796cf8fSJesse Barnes 
2274f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2275f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
2276f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
2277f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2278f796cf8fSJesse Barnes }
2279f796cf8fSJesse Barnes 
2280f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
2281b1f14ad0SJesse Barnes {
2282b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2283b1f14ad0SJesse Barnes 	unsigned long irqflags;
2284b1f14ad0SJesse Barnes 
2285b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2286b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
2287b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
2288b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2289b1f14ad0SJesse Barnes }
2290b1f14ad0SJesse Barnes 
22917e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
22927e231dbeSJesse Barnes {
22937e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22947e231dbeSJesse Barnes 	unsigned long irqflags;
229531acc7f5SJesse Barnes 	u32 imr;
22967e231dbeSJesse Barnes 
22977e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
229831acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
229931acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
23007e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
230131acc7f5SJesse Barnes 	if (pipe == 0)
23027e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
230331acc7f5SJesse Barnes 	else
23047e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
23057e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
23067e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
23077e231dbeSJesse Barnes }
23087e231dbeSJesse Barnes 
2309893eead0SChris Wilson static u32
2310893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2311852835f3SZou Nan hai {
2312893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2313893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2314893eead0SChris Wilson }
2315893eead0SChris Wilson 
23169107e9d2SChris Wilson static bool
23179107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2318893eead0SChris Wilson {
23199107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
23209107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2321f65d9421SBen Gamari }
2322f65d9421SBen Gamari 
23236274f212SChris Wilson static struct intel_ring_buffer *
23246274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2325a24a11e6SChris Wilson {
2326a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
23276274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
2328a24a11e6SChris Wilson 
2329a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2330a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
2331a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
23326274f212SChris Wilson 		return NULL;
2333a24a11e6SChris Wilson 
2334a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
2335a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
2336a24a11e6SChris Wilson 	 */
23376274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2338a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
2339a24a11e6SChris Wilson 	do {
2340a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
2341a24a11e6SChris Wilson 		if (cmd == ipehr)
2342a24a11e6SChris Wilson 			break;
2343a24a11e6SChris Wilson 
2344a24a11e6SChris Wilson 		acthd -= 4;
2345a24a11e6SChris Wilson 		if (acthd < acthd_min)
23466274f212SChris Wilson 			return NULL;
2347a24a11e6SChris Wilson 	} while (1);
2348a24a11e6SChris Wilson 
23496274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
23506274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2351a24a11e6SChris Wilson }
2352a24a11e6SChris Wilson 
23536274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
23546274f212SChris Wilson {
23556274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
23566274f212SChris Wilson 	struct intel_ring_buffer *signaller;
23576274f212SChris Wilson 	u32 seqno, ctl;
23586274f212SChris Wilson 
23596274f212SChris Wilson 	ring->hangcheck.deadlock = true;
23606274f212SChris Wilson 
23616274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
23626274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
23636274f212SChris Wilson 		return -1;
23646274f212SChris Wilson 
23656274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
23666274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
23676274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
23686274f212SChris Wilson 		return -1;
23696274f212SChris Wilson 
23706274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
23716274f212SChris Wilson }
23726274f212SChris Wilson 
23736274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
23746274f212SChris Wilson {
23756274f212SChris Wilson 	struct intel_ring_buffer *ring;
23766274f212SChris Wilson 	int i;
23776274f212SChris Wilson 
23786274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
23796274f212SChris Wilson 		ring->hangcheck.deadlock = false;
23806274f212SChris Wilson }
23816274f212SChris Wilson 
2382ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2383ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
23841ec14ad3SChris Wilson {
23851ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
23861ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
23879107e9d2SChris Wilson 	u32 tmp;
23889107e9d2SChris Wilson 
23896274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
23906274f212SChris Wilson 		return active;
23916274f212SChris Wilson 
23929107e9d2SChris Wilson 	if (IS_GEN2(dev))
23936274f212SChris Wilson 		return hung;
23949107e9d2SChris Wilson 
23959107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
23969107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
23979107e9d2SChris Wilson 	 * and break the hang. This should work on
23989107e9d2SChris Wilson 	 * all but the second generation chipsets.
23999107e9d2SChris Wilson 	 */
24009107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
24011ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
24021ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
24031ec14ad3SChris Wilson 			  ring->name);
24041ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
24056274f212SChris Wilson 		return kick;
24061ec14ad3SChris Wilson 	}
2407a24a11e6SChris Wilson 
24086274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
24096274f212SChris Wilson 		switch (semaphore_passed(ring)) {
24106274f212SChris Wilson 		default:
24116274f212SChris Wilson 			return hung;
24126274f212SChris Wilson 		case 1:
2413a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
2414a24a11e6SChris Wilson 				  ring->name);
2415a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
24166274f212SChris Wilson 			return kick;
24176274f212SChris Wilson 		case 0:
24186274f212SChris Wilson 			return wait;
24196274f212SChris Wilson 		}
24209107e9d2SChris Wilson 	}
24219107e9d2SChris Wilson 
24226274f212SChris Wilson 	return hung;
2423a24a11e6SChris Wilson }
2424d1e61e7fSChris Wilson 
2425f65d9421SBen Gamari /**
2426f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
242705407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
242805407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
242905407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
243005407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
243105407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2432f65d9421SBen Gamari  */
2433f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
2434f65d9421SBen Gamari {
2435f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2436f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2437b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2438b4519513SChris Wilson 	int i;
243905407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
24409107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
24419107e9d2SChris Wilson #define BUSY 1
24429107e9d2SChris Wilson #define KICK 5
24439107e9d2SChris Wilson #define HUNG 20
24449107e9d2SChris Wilson #define FIRE 30
2445893eead0SChris Wilson 
24463e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
24473e0dc6b0SBen Widawsky 		return;
24483e0dc6b0SBen Widawsky 
2449b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
245005407ff8SMika Kuoppala 		u32 seqno, acthd;
24519107e9d2SChris Wilson 		bool busy = true;
2452b4519513SChris Wilson 
24536274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
24546274f212SChris Wilson 
245505407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
245605407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
245705407ff8SMika Kuoppala 
245805407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
24599107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
24609107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
24619107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
24629107e9d2SChris Wilson 					DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
24639107e9d2SChris Wilson 						  ring->name);
24649107e9d2SChris Wilson 					wake_up_all(&ring->irq_queue);
24659107e9d2SChris Wilson 					ring->hangcheck.score += HUNG;
24669107e9d2SChris Wilson 				} else
24679107e9d2SChris Wilson 					busy = false;
246805407ff8SMika Kuoppala 			} else {
24699107e9d2SChris Wilson 				int score;
24709107e9d2SChris Wilson 
24716274f212SChris Wilson 				/* We always increment the hangcheck score
24726274f212SChris Wilson 				 * if the ring is busy and still processing
24736274f212SChris Wilson 				 * the same request, so that no single request
24746274f212SChris Wilson 				 * can run indefinitely (such as a chain of
24756274f212SChris Wilson 				 * batches). The only time we do not increment
24766274f212SChris Wilson 				 * the hangcheck score on this ring, if this
24776274f212SChris Wilson 				 * ring is in a legitimate wait for another
24786274f212SChris Wilson 				 * ring. In that case the waiting ring is a
24796274f212SChris Wilson 				 * victim and we want to be sure we catch the
24806274f212SChris Wilson 				 * right culprit. Then every time we do kick
24816274f212SChris Wilson 				 * the ring, add a small increment to the
24826274f212SChris Wilson 				 * score so that we can catch a batch that is
24836274f212SChris Wilson 				 * being repeatedly kicked and so responsible
24846274f212SChris Wilson 				 * for stalling the machine.
24859107e9d2SChris Wilson 				 */
2486ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2487ad8beaeaSMika Kuoppala 								    acthd);
2488ad8beaeaSMika Kuoppala 
2489ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
24906274f212SChris Wilson 				case wait:
24916274f212SChris Wilson 					score = 0;
24926274f212SChris Wilson 					break;
24936274f212SChris Wilson 				case active:
24949107e9d2SChris Wilson 					score = BUSY;
24956274f212SChris Wilson 					break;
24966274f212SChris Wilson 				case kick:
24976274f212SChris Wilson 					score = KICK;
24986274f212SChris Wilson 					break;
24996274f212SChris Wilson 				case hung:
25006274f212SChris Wilson 					score = HUNG;
25016274f212SChris Wilson 					stuck[i] = true;
25026274f212SChris Wilson 					break;
25036274f212SChris Wilson 				}
25049107e9d2SChris Wilson 				ring->hangcheck.score += score;
250505407ff8SMika Kuoppala 			}
25069107e9d2SChris Wilson 		} else {
25079107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
25089107e9d2SChris Wilson 			 * attempts across multiple batches.
25099107e9d2SChris Wilson 			 */
25109107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
25119107e9d2SChris Wilson 				ring->hangcheck.score--;
2512cbb465e7SChris Wilson 		}
2513f65d9421SBen Gamari 
251405407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
251505407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
25169107e9d2SChris Wilson 		busy_count += busy;
251705407ff8SMika Kuoppala 	}
251805407ff8SMika Kuoppala 
251905407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
25209107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
2521acd78c11SBen Widawsky 			DRM_ERROR("%s on %s\n",
252205407ff8SMika Kuoppala 				  stuck[i] ? "stuck" : "no progress",
2523a43adf07SChris Wilson 				  ring->name);
2524a43adf07SChris Wilson 			rings_hung++;
252505407ff8SMika Kuoppala 		}
252605407ff8SMika Kuoppala 	}
252705407ff8SMika Kuoppala 
252805407ff8SMika Kuoppala 	if (rings_hung)
252905407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
253005407ff8SMika Kuoppala 
253105407ff8SMika Kuoppala 	if (busy_count)
253205407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
253305407ff8SMika Kuoppala 		 * being added */
253499584db3SDaniel Vetter 		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
253505407ff8SMika Kuoppala 			  round_jiffies_up(jiffies +
253605407ff8SMika Kuoppala 					   DRM_I915_HANGCHECK_JIFFIES));
2537f65d9421SBen Gamari }
2538f65d9421SBen Gamari 
253991738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
254091738a95SPaulo Zanoni {
254191738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
254291738a95SPaulo Zanoni 
254391738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
254491738a95SPaulo Zanoni 		return;
254591738a95SPaulo Zanoni 
254691738a95SPaulo Zanoni 	/* south display irq */
254791738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
254891738a95SPaulo Zanoni 	/*
254991738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
255091738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
255191738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
255291738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
255391738a95SPaulo Zanoni 	 */
255491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
255591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
255691738a95SPaulo Zanoni }
255791738a95SPaulo Zanoni 
2558c0e09200SDave Airlie /* drm_dma.h hooks
2559c0e09200SDave Airlie */
2560f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2561036a4a7dSZhenyu Wang {
2562036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2563036a4a7dSZhenyu Wang 
25644697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
25654697995bSJesse Barnes 
2566036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2567bdfcdb63SDaniel Vetter 
2568036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
2569036a4a7dSZhenyu Wang 
2570036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2571036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
25723143a2bfSChris Wilson 	POSTING_READ(DEIER);
2573036a4a7dSZhenyu Wang 
2574036a4a7dSZhenyu Wang 	/* and GT */
2575036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2576036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
25773143a2bfSChris Wilson 	POSTING_READ(GTIER);
2578c650156aSZhenyu Wang 
257991738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
25807d99163dSBen Widawsky }
25817d99163dSBen Widawsky 
25827d99163dSBen Widawsky static void ivybridge_irq_preinstall(struct drm_device *dev)
25837d99163dSBen Widawsky {
25847d99163dSBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25857d99163dSBen Widawsky 
25867d99163dSBen Widawsky 	atomic_set(&dev_priv->irq_received, 0);
25877d99163dSBen Widawsky 
25887d99163dSBen Widawsky 	I915_WRITE(HWSTAM, 0xeffe);
25897d99163dSBen Widawsky 
25907d99163dSBen Widawsky 	/* XXX hotplug from PCH */
25917d99163dSBen Widawsky 
25927d99163dSBen Widawsky 	I915_WRITE(DEIMR, 0xffffffff);
25937d99163dSBen Widawsky 	I915_WRITE(DEIER, 0x0);
25947d99163dSBen Widawsky 	POSTING_READ(DEIER);
25957d99163dSBen Widawsky 
25967d99163dSBen Widawsky 	/* and GT */
25977d99163dSBen Widawsky 	I915_WRITE(GTIMR, 0xffffffff);
25987d99163dSBen Widawsky 	I915_WRITE(GTIER, 0x0);
25997d99163dSBen Widawsky 	POSTING_READ(GTIER);
26007d99163dSBen Widawsky 
2601eda63ffbSBen Widawsky 	/* Power management */
2602eda63ffbSBen Widawsky 	I915_WRITE(GEN6_PMIMR, 0xffffffff);
2603eda63ffbSBen Widawsky 	I915_WRITE(GEN6_PMIER, 0x0);
2604eda63ffbSBen Widawsky 	POSTING_READ(GEN6_PMIER);
2605eda63ffbSBen Widawsky 
260691738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
2607036a4a7dSZhenyu Wang }
2608036a4a7dSZhenyu Wang 
26097e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
26107e231dbeSJesse Barnes {
26117e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
26127e231dbeSJesse Barnes 	int pipe;
26137e231dbeSJesse Barnes 
26147e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
26157e231dbeSJesse Barnes 
26167e231dbeSJesse Barnes 	/* VLV magic */
26177e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
26187e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
26197e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
26207e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
26217e231dbeSJesse Barnes 
26227e231dbeSJesse Barnes 	/* and GT */
26237e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
26247e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
26257e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
26267e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
26277e231dbeSJesse Barnes 	POSTING_READ(GTIER);
26287e231dbeSJesse Barnes 
26297e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
26307e231dbeSJesse Barnes 
26317e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
26327e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
26337e231dbeSJesse Barnes 	for_each_pipe(pipe)
26347e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
26357e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
26367e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
26377e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
26387e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
26397e231dbeSJesse Barnes }
26407e231dbeSJesse Barnes 
264182a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
264282a28bcfSDaniel Vetter {
264382a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
264482a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
264582a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
264682a28bcfSDaniel Vetter 	u32 mask = ~I915_READ(SDEIMR);
264782a28bcfSDaniel Vetter 	u32 hotplug;
264882a28bcfSDaniel Vetter 
264982a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2650995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK;
265182a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2652cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
265382a28bcfSDaniel Vetter 				mask |= hpd_ibx[intel_encoder->hpd_pin];
265482a28bcfSDaniel Vetter 	} else {
2655995e6b3dSEgbert Eich 		mask &= ~SDE_HOTPLUG_MASK_CPT;
265682a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2657cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
265882a28bcfSDaniel Vetter 				mask |= hpd_cpt[intel_encoder->hpd_pin];
265982a28bcfSDaniel Vetter 	}
266082a28bcfSDaniel Vetter 
266182a28bcfSDaniel Vetter 	I915_WRITE(SDEIMR, ~mask);
266282a28bcfSDaniel Vetter 
26637fe0b973SKeith Packard 	/*
26647fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
26657fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
26667fe0b973SKeith Packard 	 *
26677fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
26687fe0b973SKeith Packard 	 */
26697fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
26707fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
26717fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
26727fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
26737fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
26747fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
26757fe0b973SKeith Packard }
26767fe0b973SKeith Packard 
2677d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2678d46da437SPaulo Zanoni {
2679d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
268082a28bcfSDaniel Vetter 	u32 mask;
2681d46da437SPaulo Zanoni 
2682692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2683692a04cfSDaniel Vetter 		return;
2684692a04cfSDaniel Vetter 
26858664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
26868664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2687de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
26888664281bSPaulo Zanoni 	} else {
26898664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
26908664281bSPaulo Zanoni 
26918664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
26928664281bSPaulo Zanoni 	}
2693ab5c608bSBen Widawsky 
2694d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2695d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2696d46da437SPaulo Zanoni }
2697d46da437SPaulo Zanoni 
2698f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2699036a4a7dSZhenyu Wang {
2700036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2701036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
2702013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2703ce99c256SDaniel Vetter 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
27048664281bSPaulo Zanoni 			   DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
2705de032bf4SPaulo Zanoni 			   DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
2706cc609d5dSBen Widawsky 	u32 gt_irqs;
2707036a4a7dSZhenyu Wang 
27081ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2709036a4a7dSZhenyu Wang 
2710036a4a7dSZhenyu Wang 	/* should always can generate irq */
2711036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
27121ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
27131ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
27143143a2bfSChris Wilson 	POSTING_READ(DEIER);
2715036a4a7dSZhenyu Wang 
27161ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
2717036a4a7dSZhenyu Wang 
2718036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
27191ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2720881f47b6SXiang, Haihao 
2721cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT;
2722cc609d5dSBen Widawsky 
27231ec14ad3SChris Wilson 	if (IS_GEN6(dev))
2724cc609d5dSBen Widawsky 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
27251ec14ad3SChris Wilson 	else
2726cc609d5dSBen Widawsky 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2727cc609d5dSBen Widawsky 			   ILK_BSD_USER_INTERRUPT;
2728cc609d5dSBen Widawsky 
2729cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
27303143a2bfSChris Wilson 	POSTING_READ(GTIER);
2731036a4a7dSZhenyu Wang 
2732d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
27337fe0b973SKeith Packard 
2734f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
2735f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
2736f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
2737f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2738f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2739f97108d1SJesse Barnes 	}
2740f97108d1SJesse Barnes 
2741036a4a7dSZhenyu Wang 	return 0;
2742036a4a7dSZhenyu Wang }
2743036a4a7dSZhenyu Wang 
2744f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
2745b1f14ad0SJesse Barnes {
2746b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2747b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
2748b615b57aSChris Wilson 	u32 display_mask =
2749b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2750b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
2751b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
2752ce99c256SDaniel Vetter 		DE_PLANEA_FLIP_DONE_IVB |
27538664281bSPaulo Zanoni 		DE_AUX_CHANNEL_A_IVB |
27548664281bSPaulo Zanoni 		DE_ERR_INT_IVB;
275512638c57SBen Widawsky 	u32 pm_irqs = GEN6_PM_RPS_EVENTS;
2756cc609d5dSBen Widawsky 	u32 gt_irqs;
2757b1f14ad0SJesse Barnes 
2758b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
2759b1f14ad0SJesse Barnes 
2760b1f14ad0SJesse Barnes 	/* should always can generate irq */
27618664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2762b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2763b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
2764b615b57aSChris Wilson 	I915_WRITE(DEIER,
2765b615b57aSChris Wilson 		   display_mask |
2766b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
2767b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
2768b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
2769b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2770b1f14ad0SJesse Barnes 
2771cc609d5dSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2772b1f14ad0SJesse Barnes 
2773b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2774b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2775b1f14ad0SJesse Barnes 
2776cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2777cc609d5dSBen Widawsky 		  GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2778cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
2779b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
2780b1f14ad0SJesse Barnes 
278112638c57SBen Widawsky 	I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
278212638c57SBen Widawsky 	if (HAS_VEBOX(dev))
278312638c57SBen Widawsky 		pm_irqs |= PM_VEBOX_USER_INTERRUPT |
278412638c57SBen Widawsky 			PM_VEBOX_CS_ERROR_INTERRUPT;
278512638c57SBen Widawsky 
278612638c57SBen Widawsky 	/* Our enable/disable rps functions may touch these registers so
278712638c57SBen Widawsky 	 * make sure to set a known state for only the non-RPS bits.
278812638c57SBen Widawsky 	 * The RMW is extra paranoia since this should be called after being set
278912638c57SBen Widawsky 	 * to a known state in preinstall.
279012638c57SBen Widawsky 	 * */
279112638c57SBen Widawsky 	I915_WRITE(GEN6_PMIMR,
279212638c57SBen Widawsky 		   (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
279312638c57SBen Widawsky 	I915_WRITE(GEN6_PMIER,
279412638c57SBen Widawsky 		   (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
279512638c57SBen Widawsky 	POSTING_READ(GEN6_PMIER);
2796eda63ffbSBen Widawsky 
2797d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
27987fe0b973SKeith Packard 
2799b1f14ad0SJesse Barnes 	return 0;
2800b1f14ad0SJesse Barnes }
2801b1f14ad0SJesse Barnes 
28027e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
28037e231dbeSJesse Barnes {
28047e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2805cc609d5dSBen Widawsky 	u32 gt_irqs;
28067e231dbeSJesse Barnes 	u32 enable_mask;
280731acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
28087e231dbeSJesse Barnes 
28097e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
281031acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
281131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
281231acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
28137e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
28147e231dbeSJesse Barnes 
281531acc7f5SJesse Barnes 	/*
281631acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
281731acc7f5SJesse Barnes 	 * toggle them based on usage.
281831acc7f5SJesse Barnes 	 */
281931acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
282031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
282131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
28227e231dbeSJesse Barnes 
282320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
282420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
282520afbda2SDaniel Vetter 
28267e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
28277e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
28287e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28297e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
28307e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
28317e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
28327e231dbeSJesse Barnes 
283331acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2834515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
283531acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
283631acc7f5SJesse Barnes 
28377e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28387e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28397e231dbeSJesse Barnes 
284031acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
284131acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
28423bcedbe5SJesse Barnes 
2843cc609d5dSBen Widawsky 	gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
2844cc609d5dSBen Widawsky 		GT_BLT_USER_INTERRUPT;
2845cc609d5dSBen Widawsky 	I915_WRITE(GTIER, gt_irqs);
28467e231dbeSJesse Barnes 	POSTING_READ(GTIER);
28477e231dbeSJesse Barnes 
28487e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
28497e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
28507e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
28517e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
28527e231dbeSJesse Barnes #endif
28537e231dbeSJesse Barnes 
28547e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
285520afbda2SDaniel Vetter 
285620afbda2SDaniel Vetter 	return 0;
285720afbda2SDaniel Vetter }
285820afbda2SDaniel Vetter 
28597e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
28607e231dbeSJesse Barnes {
28617e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
28627e231dbeSJesse Barnes 	int pipe;
28637e231dbeSJesse Barnes 
28647e231dbeSJesse Barnes 	if (!dev_priv)
28657e231dbeSJesse Barnes 		return;
28667e231dbeSJesse Barnes 
2867ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2868ac4c16c5SEgbert Eich 
28697e231dbeSJesse Barnes 	for_each_pipe(pipe)
28707e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
28717e231dbeSJesse Barnes 
28727e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
28737e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
28747e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
28757e231dbeSJesse Barnes 	for_each_pipe(pipe)
28767e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
28777e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28787e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
28797e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
28807e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
28817e231dbeSJesse Barnes }
28827e231dbeSJesse Barnes 
2883f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2884036a4a7dSZhenyu Wang {
2885036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
28864697995bSJesse Barnes 
28874697995bSJesse Barnes 	if (!dev_priv)
28884697995bSJesse Barnes 		return;
28894697995bSJesse Barnes 
2890ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2891ac4c16c5SEgbert Eich 
2892036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2893036a4a7dSZhenyu Wang 
2894036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2895036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2896036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
28978664281bSPaulo Zanoni 	if (IS_GEN7(dev))
28988664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2899036a4a7dSZhenyu Wang 
2900036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2901036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2902036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2903192aac1fSKeith Packard 
2904ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2905ab5c608bSBen Widawsky 		return;
2906ab5c608bSBen Widawsky 
2907192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2908192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2909192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
29108664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
29118664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2912036a4a7dSZhenyu Wang }
2913036a4a7dSZhenyu Wang 
2914c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2915c2798b19SChris Wilson {
2916c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2917c2798b19SChris Wilson 	int pipe;
2918c2798b19SChris Wilson 
2919c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2920c2798b19SChris Wilson 
2921c2798b19SChris Wilson 	for_each_pipe(pipe)
2922c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2923c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2924c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2925c2798b19SChris Wilson 	POSTING_READ16(IER);
2926c2798b19SChris Wilson }
2927c2798b19SChris Wilson 
2928c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2929c2798b19SChris Wilson {
2930c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2931c2798b19SChris Wilson 
2932c2798b19SChris Wilson 	I915_WRITE16(EMR,
2933c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2934c2798b19SChris Wilson 
2935c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2936c2798b19SChris Wilson 	dev_priv->irq_mask =
2937c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2938c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2939c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2940c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2941c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2942c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2943c2798b19SChris Wilson 
2944c2798b19SChris Wilson 	I915_WRITE16(IER,
2945c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2946c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2947c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2948c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2949c2798b19SChris Wilson 	POSTING_READ16(IER);
2950c2798b19SChris Wilson 
2951c2798b19SChris Wilson 	return 0;
2952c2798b19SChris Wilson }
2953c2798b19SChris Wilson 
295490a72f87SVille Syrjälä /*
295590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
295690a72f87SVille Syrjälä  */
295790a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
295890a72f87SVille Syrjälä 			       int pipe, u16 iir)
295990a72f87SVille Syrjälä {
296090a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
296190a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
296290a72f87SVille Syrjälä 
296390a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
296490a72f87SVille Syrjälä 		return false;
296590a72f87SVille Syrjälä 
296690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
296790a72f87SVille Syrjälä 		return false;
296890a72f87SVille Syrjälä 
296990a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
297090a72f87SVille Syrjälä 
297190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
297290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
297390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
297490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
297590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
297690a72f87SVille Syrjälä 	 */
297790a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
297890a72f87SVille Syrjälä 		return false;
297990a72f87SVille Syrjälä 
298090a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
298190a72f87SVille Syrjälä 
298290a72f87SVille Syrjälä 	return true;
298390a72f87SVille Syrjälä }
298490a72f87SVille Syrjälä 
2985ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2986c2798b19SChris Wilson {
2987c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2988c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2989c2798b19SChris Wilson 	u16 iir, new_iir;
2990c2798b19SChris Wilson 	u32 pipe_stats[2];
2991c2798b19SChris Wilson 	unsigned long irqflags;
2992c2798b19SChris Wilson 	int irq_received;
2993c2798b19SChris Wilson 	int pipe;
2994c2798b19SChris Wilson 	u16 flip_mask =
2995c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2996c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2997c2798b19SChris Wilson 
2998c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2999c2798b19SChris Wilson 
3000c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3001c2798b19SChris Wilson 	if (iir == 0)
3002c2798b19SChris Wilson 		return IRQ_NONE;
3003c2798b19SChris Wilson 
3004c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3005c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3006c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3007c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3008c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3009c2798b19SChris Wilson 		 */
3010c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3011c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3012c2798b19SChris Wilson 			i915_handle_error(dev, false);
3013c2798b19SChris Wilson 
3014c2798b19SChris Wilson 		for_each_pipe(pipe) {
3015c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3016c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3017c2798b19SChris Wilson 
3018c2798b19SChris Wilson 			/*
3019c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3020c2798b19SChris Wilson 			 */
3021c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3022c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3023c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3024c2798b19SChris Wilson 							 pipe_name(pipe));
3025c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3026c2798b19SChris Wilson 				irq_received = 1;
3027c2798b19SChris Wilson 			}
3028c2798b19SChris Wilson 		}
3029c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3030c2798b19SChris Wilson 
3031c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3032c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3033c2798b19SChris Wilson 
3034d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3035c2798b19SChris Wilson 
3036c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3037c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3038c2798b19SChris Wilson 
3039c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
304090a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
304190a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
3042c2798b19SChris Wilson 
3043c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
304490a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
304590a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
3046c2798b19SChris Wilson 
3047c2798b19SChris Wilson 		iir = new_iir;
3048c2798b19SChris Wilson 	}
3049c2798b19SChris Wilson 
3050c2798b19SChris Wilson 	return IRQ_HANDLED;
3051c2798b19SChris Wilson }
3052c2798b19SChris Wilson 
3053c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3054c2798b19SChris Wilson {
3055c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3056c2798b19SChris Wilson 	int pipe;
3057c2798b19SChris Wilson 
3058c2798b19SChris Wilson 	for_each_pipe(pipe) {
3059c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3060c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3061c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3062c2798b19SChris Wilson 	}
3063c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3064c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3065c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3066c2798b19SChris Wilson }
3067c2798b19SChris Wilson 
3068a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3069a266c7d5SChris Wilson {
3070a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3071a266c7d5SChris Wilson 	int pipe;
3072a266c7d5SChris Wilson 
3073a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3074a266c7d5SChris Wilson 
3075a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3076a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3077a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3078a266c7d5SChris Wilson 	}
3079a266c7d5SChris Wilson 
308000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3081a266c7d5SChris Wilson 	for_each_pipe(pipe)
3082a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3083a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3084a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3085a266c7d5SChris Wilson 	POSTING_READ(IER);
3086a266c7d5SChris Wilson }
3087a266c7d5SChris Wilson 
3088a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3089a266c7d5SChris Wilson {
3090a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
309138bde180SChris Wilson 	u32 enable_mask;
3092a266c7d5SChris Wilson 
309338bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
309438bde180SChris Wilson 
309538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
309638bde180SChris Wilson 	dev_priv->irq_mask =
309738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
309838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
309938bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
310038bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
310138bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
310238bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
310338bde180SChris Wilson 
310438bde180SChris Wilson 	enable_mask =
310538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
310638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
310738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
310838bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
310938bde180SChris Wilson 		I915_USER_INTERRUPT;
311038bde180SChris Wilson 
3111a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
311220afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
311320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
311420afbda2SDaniel Vetter 
3115a266c7d5SChris Wilson 		/* Enable in IER... */
3116a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3117a266c7d5SChris Wilson 		/* and unmask in IMR */
3118a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3119a266c7d5SChris Wilson 	}
3120a266c7d5SChris Wilson 
3121a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3122a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3123a266c7d5SChris Wilson 	POSTING_READ(IER);
3124a266c7d5SChris Wilson 
3125f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
312620afbda2SDaniel Vetter 
312720afbda2SDaniel Vetter 	return 0;
312820afbda2SDaniel Vetter }
312920afbda2SDaniel Vetter 
313090a72f87SVille Syrjälä /*
313190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
313290a72f87SVille Syrjälä  */
313390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
313490a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
313590a72f87SVille Syrjälä {
313690a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
313790a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
313890a72f87SVille Syrjälä 
313990a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
314090a72f87SVille Syrjälä 		return false;
314190a72f87SVille Syrjälä 
314290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
314390a72f87SVille Syrjälä 		return false;
314490a72f87SVille Syrjälä 
314590a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
314690a72f87SVille Syrjälä 
314790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
314890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
314990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
315090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
315190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
315290a72f87SVille Syrjälä 	 */
315390a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
315490a72f87SVille Syrjälä 		return false;
315590a72f87SVille Syrjälä 
315690a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
315790a72f87SVille Syrjälä 
315890a72f87SVille Syrjälä 	return true;
315990a72f87SVille Syrjälä }
316090a72f87SVille Syrjälä 
3161ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3162a266c7d5SChris Wilson {
3163a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3164a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
31658291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3166a266c7d5SChris Wilson 	unsigned long irqflags;
316738bde180SChris Wilson 	u32 flip_mask =
316838bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
316938bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
317038bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3171a266c7d5SChris Wilson 
3172a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3173a266c7d5SChris Wilson 
3174a266c7d5SChris Wilson 	iir = I915_READ(IIR);
317538bde180SChris Wilson 	do {
317638bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
31778291ee90SChris Wilson 		bool blc_event = false;
3178a266c7d5SChris Wilson 
3179a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3180a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3181a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3182a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3183a266c7d5SChris Wilson 		 */
3184a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3185a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3186a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3187a266c7d5SChris Wilson 
3188a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3189a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3190a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3191a266c7d5SChris Wilson 
319238bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3193a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3194a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3195a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3196a266c7d5SChris Wilson 							 pipe_name(pipe));
3197a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
319838bde180SChris Wilson 				irq_received = true;
3199a266c7d5SChris Wilson 			}
3200a266c7d5SChris Wilson 		}
3201a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3202a266c7d5SChris Wilson 
3203a266c7d5SChris Wilson 		if (!irq_received)
3204a266c7d5SChris Wilson 			break;
3205a266c7d5SChris Wilson 
3206a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3207a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
3208a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3209a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3210b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3211a266c7d5SChris Wilson 
3212a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3213a266c7d5SChris Wilson 				  hotplug_status);
3214b543fb04SEgbert Eich 			if (hotplug_trigger) {
3215cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
3216cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
3217a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
3218a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
3219b543fb04SEgbert Eich 			}
3220a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
322138bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3222a266c7d5SChris Wilson 		}
3223a266c7d5SChris Wilson 
322438bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3225a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3226a266c7d5SChris Wilson 
3227a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3228a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3229a266c7d5SChris Wilson 
3230a266c7d5SChris Wilson 		for_each_pipe(pipe) {
323138bde180SChris Wilson 			int plane = pipe;
323238bde180SChris Wilson 			if (IS_MOBILE(dev))
323338bde180SChris Wilson 				plane = !plane;
32345e2032d4SVille Syrjälä 
323590a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
323690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
323790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3238a266c7d5SChris Wilson 
3239a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3240a266c7d5SChris Wilson 				blc_event = true;
3241a266c7d5SChris Wilson 		}
3242a266c7d5SChris Wilson 
3243a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3244a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3245a266c7d5SChris Wilson 
3246a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3247a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3248a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3249a266c7d5SChris Wilson 		 * we would never get another interrupt.
3250a266c7d5SChris Wilson 		 *
3251a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3252a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3253a266c7d5SChris Wilson 		 * another one.
3254a266c7d5SChris Wilson 		 *
3255a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3256a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3257a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3258a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3259a266c7d5SChris Wilson 		 * stray interrupts.
3260a266c7d5SChris Wilson 		 */
326138bde180SChris Wilson 		ret = IRQ_HANDLED;
3262a266c7d5SChris Wilson 		iir = new_iir;
326338bde180SChris Wilson 	} while (iir & ~flip_mask);
3264a266c7d5SChris Wilson 
3265d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
32668291ee90SChris Wilson 
3267a266c7d5SChris Wilson 	return ret;
3268a266c7d5SChris Wilson }
3269a266c7d5SChris Wilson 
3270a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3271a266c7d5SChris Wilson {
3272a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3273a266c7d5SChris Wilson 	int pipe;
3274a266c7d5SChris Wilson 
3275ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3276ac4c16c5SEgbert Eich 
3277a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3278a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3279a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3280a266c7d5SChris Wilson 	}
3281a266c7d5SChris Wilson 
328200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
328355b39755SChris Wilson 	for_each_pipe(pipe) {
328455b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3285a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
328655b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
328755b39755SChris Wilson 	}
3288a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3289a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3290a266c7d5SChris Wilson 
3291a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3292a266c7d5SChris Wilson }
3293a266c7d5SChris Wilson 
3294a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3295a266c7d5SChris Wilson {
3296a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3297a266c7d5SChris Wilson 	int pipe;
3298a266c7d5SChris Wilson 
3299a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3300a266c7d5SChris Wilson 
3301a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3302a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3303a266c7d5SChris Wilson 
3304a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3305a266c7d5SChris Wilson 	for_each_pipe(pipe)
3306a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3307a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3308a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3309a266c7d5SChris Wilson 	POSTING_READ(IER);
3310a266c7d5SChris Wilson }
3311a266c7d5SChris Wilson 
3312a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3313a266c7d5SChris Wilson {
3314a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3315bbba0a97SChris Wilson 	u32 enable_mask;
3316a266c7d5SChris Wilson 	u32 error_mask;
3317a266c7d5SChris Wilson 
3318a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3319bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3320adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3321bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3322bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3323bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3324bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3325bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3326bbba0a97SChris Wilson 
3327bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
332821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
332921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3330bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3331bbba0a97SChris Wilson 
3332bbba0a97SChris Wilson 	if (IS_G4X(dev))
3333bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3334a266c7d5SChris Wilson 
3335515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
3336a266c7d5SChris Wilson 
3337a266c7d5SChris Wilson 	/*
3338a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3339a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3340a266c7d5SChris Wilson 	 */
3341a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3342a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3343a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3344a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3345a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3346a266c7d5SChris Wilson 	} else {
3347a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3348a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3349a266c7d5SChris Wilson 	}
3350a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3351a266c7d5SChris Wilson 
3352a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3353a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3354a266c7d5SChris Wilson 	POSTING_READ(IER);
3355a266c7d5SChris Wilson 
335620afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
335720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
335820afbda2SDaniel Vetter 
3359f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
336020afbda2SDaniel Vetter 
336120afbda2SDaniel Vetter 	return 0;
336220afbda2SDaniel Vetter }
336320afbda2SDaniel Vetter 
3364bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
336520afbda2SDaniel Vetter {
336620afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3367e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3368cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
336920afbda2SDaniel Vetter 	u32 hotplug_en;
337020afbda2SDaniel Vetter 
3371bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3372bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3373bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3374adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3375e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3376cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3377cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3378cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3379a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3380a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3381a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3382a266c7d5SChris Wilson 		*/
3383a266c7d5SChris Wilson 		if (IS_G4X(dev))
3384a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
338585fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3386a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3387a266c7d5SChris Wilson 
3388a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3389a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3390a266c7d5SChris Wilson 	}
3391bac56d5bSEgbert Eich }
3392a266c7d5SChris Wilson 
3393ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3394a266c7d5SChris Wilson {
3395a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3396a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3397a266c7d5SChris Wilson 	u32 iir, new_iir;
3398a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3399a266c7d5SChris Wilson 	unsigned long irqflags;
3400a266c7d5SChris Wilson 	int irq_received;
3401a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
340221ad8330SVille Syrjälä 	u32 flip_mask =
340321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
340421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3405a266c7d5SChris Wilson 
3406a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3407a266c7d5SChris Wilson 
3408a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3409a266c7d5SChris Wilson 
3410a266c7d5SChris Wilson 	for (;;) {
34112c8ba29fSChris Wilson 		bool blc_event = false;
34122c8ba29fSChris Wilson 
341321ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
3414a266c7d5SChris Wilson 
3415a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3416a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3417a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3418a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3419a266c7d5SChris Wilson 		 */
3420a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3421a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3422a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3423a266c7d5SChris Wilson 
3424a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3425a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3426a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3427a266c7d5SChris Wilson 
3428a266c7d5SChris Wilson 			/*
3429a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3430a266c7d5SChris Wilson 			 */
3431a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3432a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3433a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3434a266c7d5SChris Wilson 							 pipe_name(pipe));
3435a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3436a266c7d5SChris Wilson 				irq_received = 1;
3437a266c7d5SChris Wilson 			}
3438a266c7d5SChris Wilson 		}
3439a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3440a266c7d5SChris Wilson 
3441a266c7d5SChris Wilson 		if (!irq_received)
3442a266c7d5SChris Wilson 			break;
3443a266c7d5SChris Wilson 
3444a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3445a266c7d5SChris Wilson 
3446a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3447adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3448a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3449b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3450b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
34514f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3452a266c7d5SChris Wilson 
3453a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3454a266c7d5SChris Wilson 				  hotplug_status);
3455b543fb04SEgbert Eich 			if (hotplug_trigger) {
3456cd569aedSEgbert Eich 				if (hotplug_irq_storm_detect(dev, hotplug_trigger,
34574f7fd709SDaniel Vetter 							    IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915))
3458cd569aedSEgbert Eich 					i915_hpd_irq_setup(dev);
3459a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
3460a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
3461b543fb04SEgbert Eich 			}
3462a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3463a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3464a266c7d5SChris Wilson 		}
3465a266c7d5SChris Wilson 
346621ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3467a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3468a266c7d5SChris Wilson 
3469a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3470a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3471a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3472a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3473a266c7d5SChris Wilson 
3474a266c7d5SChris Wilson 		for_each_pipe(pipe) {
34752c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
347690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
347790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3478a266c7d5SChris Wilson 
3479a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3480a266c7d5SChris Wilson 				blc_event = true;
3481a266c7d5SChris Wilson 		}
3482a266c7d5SChris Wilson 
3483a266c7d5SChris Wilson 
3484a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3485a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3486a266c7d5SChris Wilson 
3487515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3488515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3489515ac2bbSDaniel Vetter 
3490a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3491a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3492a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3493a266c7d5SChris Wilson 		 * we would never get another interrupt.
3494a266c7d5SChris Wilson 		 *
3495a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3496a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3497a266c7d5SChris Wilson 		 * another one.
3498a266c7d5SChris Wilson 		 *
3499a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3500a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3501a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3502a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3503a266c7d5SChris Wilson 		 * stray interrupts.
3504a266c7d5SChris Wilson 		 */
3505a266c7d5SChris Wilson 		iir = new_iir;
3506a266c7d5SChris Wilson 	}
3507a266c7d5SChris Wilson 
3508d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
35092c8ba29fSChris Wilson 
3510a266c7d5SChris Wilson 	return ret;
3511a266c7d5SChris Wilson }
3512a266c7d5SChris Wilson 
3513a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3514a266c7d5SChris Wilson {
3515a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3516a266c7d5SChris Wilson 	int pipe;
3517a266c7d5SChris Wilson 
3518a266c7d5SChris Wilson 	if (!dev_priv)
3519a266c7d5SChris Wilson 		return;
3520a266c7d5SChris Wilson 
3521ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3522ac4c16c5SEgbert Eich 
3523a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3524a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3525a266c7d5SChris Wilson 
3526a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3527a266c7d5SChris Wilson 	for_each_pipe(pipe)
3528a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3529a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3530a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3531a266c7d5SChris Wilson 
3532a266c7d5SChris Wilson 	for_each_pipe(pipe)
3533a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3534a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3535a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3536a266c7d5SChris Wilson }
3537a266c7d5SChris Wilson 
3538ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3539ac4c16c5SEgbert Eich {
3540ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3541ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3542ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3543ac4c16c5SEgbert Eich 	unsigned long irqflags;
3544ac4c16c5SEgbert Eich 	int i;
3545ac4c16c5SEgbert Eich 
3546ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3547ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3548ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3549ac4c16c5SEgbert Eich 
3550ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3551ac4c16c5SEgbert Eich 			continue;
3552ac4c16c5SEgbert Eich 
3553ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3554ac4c16c5SEgbert Eich 
3555ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3556ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3557ac4c16c5SEgbert Eich 
3558ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3559ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3560ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3561ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3562ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3563ac4c16c5SEgbert Eich 				if (!connector->polled)
3564ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3565ac4c16c5SEgbert Eich 			}
3566ac4c16c5SEgbert Eich 		}
3567ac4c16c5SEgbert Eich 	}
3568ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3569ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3570ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3571ac4c16c5SEgbert Eich }
3572ac4c16c5SEgbert Eich 
3573f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3574f71d4af4SJesse Barnes {
35758b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
35768b2e326dSChris Wilson 
35778b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
357899584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3579c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3580a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
35818b2e326dSChris Wilson 
358299584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
358399584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
358461bac78eSDaniel Vetter 		    (unsigned long) dev);
3585ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3586ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
358761bac78eSDaniel Vetter 
358897a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
35899ee32feaSDaniel Vetter 
3590f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
3591f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
35927d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3593f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3594f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3595f71d4af4SJesse Barnes 	}
3596f71d4af4SJesse Barnes 
3597c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3598f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3599c3613de9SKeith Packard 	else
3600c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3601f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3602f71d4af4SJesse Barnes 
36037e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
36047e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
36057e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
36067e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
36077e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
36087e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
36097e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3610fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
36114a06e201SDaniel Vetter 	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
36127d99163dSBen Widawsky 		/* Share uninstall handlers with ILK/SNB */
3613f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
36147d99163dSBen Widawsky 		dev->driver->irq_preinstall = ivybridge_irq_preinstall;
3615f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3616f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3617f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
3618f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
361982a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3620f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3621f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3622f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3623f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3624f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3625f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3626f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
362782a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3628f71d4af4SJesse Barnes 	} else {
3629c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3630c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3631c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3632c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3633c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3634a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3635a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3636a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3637a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3638a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
363920afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3640c2798b19SChris Wilson 		} else {
3641a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3642a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3643a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3644a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3645bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3646c2798b19SChris Wilson 		}
3647f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3648f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3649f71d4af4SJesse Barnes 	}
3650f71d4af4SJesse Barnes }
365120afbda2SDaniel Vetter 
365220afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
365320afbda2SDaniel Vetter {
365420afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3655821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3656821450c6SEgbert Eich 	struct drm_connector *connector;
3657821450c6SEgbert Eich 	int i;
365820afbda2SDaniel Vetter 
3659821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3660821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3661821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3662821450c6SEgbert Eich 	}
3663821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3664821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3665821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3666821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3667821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3668821450c6SEgbert Eich 	}
366920afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
367020afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
367120afbda2SDaniel Vetter }
3672