xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 72c90f625ccf7aa348f3beae236e09cc837308ee)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104337ba017SPaulo Zanoni /*
105337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106337ba017SPaulo Zanoni  */
107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
109337ba017SPaulo Zanoni 	if (val) { \
110337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111337ba017SPaulo Zanoni 		     (reg), val); \
112337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
113337ba017SPaulo Zanoni 		POSTING_READ(reg); \
114337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
115337ba017SPaulo Zanoni 		POSTING_READ(reg); \
116337ba017SPaulo Zanoni 	} \
117337ba017SPaulo Zanoni } while (0)
118337ba017SPaulo Zanoni 
11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
12235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
12335079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
12435079899SPaulo Zanoni } while (0)
12535079899SPaulo Zanoni 
12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
12835079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
12935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
13035079899SPaulo Zanoni 	POSTING_READ(type##IER); \
13135079899SPaulo Zanoni } while (0)
13235079899SPaulo Zanoni 
133036a4a7dSZhenyu Wang /* For display hotplug interrupt */
134995b6762SChris Wilson static void
1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136036a4a7dSZhenyu Wang {
1374bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1384bc9d430SDaniel Vetter 
139730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
140c67a470bSPaulo Zanoni 		return;
141c67a470bSPaulo Zanoni 
1421ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1431ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1441ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1453143a2bfSChris Wilson 		POSTING_READ(DEIMR);
146036a4a7dSZhenyu Wang 	}
147036a4a7dSZhenyu Wang }
148036a4a7dSZhenyu Wang 
1490ff9800aSPaulo Zanoni static void
1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151036a4a7dSZhenyu Wang {
1524bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1534bc9d430SDaniel Vetter 
154730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
155c67a470bSPaulo Zanoni 		return;
156c67a470bSPaulo Zanoni 
1571ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1581ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
161036a4a7dSZhenyu Wang 	}
162036a4a7dSZhenyu Wang }
163036a4a7dSZhenyu Wang 
16443eaea13SPaulo Zanoni /**
16543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
16643eaea13SPaulo Zanoni  * @dev_priv: driver private
16743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
16843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
16943eaea13SPaulo Zanoni  */
17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
17143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
17243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
17543eaea13SPaulo Zanoni 
176730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
177c67a470bSPaulo Zanoni 		return;
178c67a470bSPaulo Zanoni 
17943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
18043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
18143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
18243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
18343eaea13SPaulo Zanoni }
18443eaea13SPaulo Zanoni 
18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18643eaea13SPaulo Zanoni {
18743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18843eaea13SPaulo Zanoni }
18943eaea13SPaulo Zanoni 
19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19143eaea13SPaulo Zanoni {
19243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195edbfdb45SPaulo Zanoni /**
196edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
197edbfdb45SPaulo Zanoni   * @dev_priv: driver private
198edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
199edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
200edbfdb45SPaulo Zanoni   */
201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
203edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
204edbfdb45SPaulo Zanoni {
205605cd25bSPaulo Zanoni 	uint32_t new_val;
206edbfdb45SPaulo Zanoni 
207edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
208edbfdb45SPaulo Zanoni 
209730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
210c67a470bSPaulo Zanoni 		return;
211c67a470bSPaulo Zanoni 
212605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
213f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
214f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
215f52ecbcfSPaulo Zanoni 
216605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
217605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
218605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
220edbfdb45SPaulo Zanoni 	}
221f52ecbcfSPaulo Zanoni }
222edbfdb45SPaulo Zanoni 
223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224edbfdb45SPaulo Zanoni {
225edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
226edbfdb45SPaulo Zanoni }
227edbfdb45SPaulo Zanoni 
228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229edbfdb45SPaulo Zanoni {
230edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
231edbfdb45SPaulo Zanoni }
232edbfdb45SPaulo Zanoni 
2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2348664281bSPaulo Zanoni {
2358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2368664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2378664281bSPaulo Zanoni 	enum pipe pipe;
2388664281bSPaulo Zanoni 
2394bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2404bc9d430SDaniel Vetter 
2418664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2428664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2458664281bSPaulo Zanoni 			return false;
2468664281bSPaulo Zanoni 	}
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni 	return true;
2498664281bSPaulo Zanoni }
2508664281bSPaulo Zanoni 
2510961021aSBen Widawsky /**
2520961021aSBen Widawsky   * bdw_update_pm_irq - update GT interrupt 2
2530961021aSBen Widawsky   * @dev_priv: driver private
2540961021aSBen Widawsky   * @interrupt_mask: mask of interrupt bits to update
2550961021aSBen Widawsky   * @enabled_irq_mask: mask of interrupt bits to enable
2560961021aSBen Widawsky   *
2570961021aSBen Widawsky   * Copied from the snb function, updated with relevant register offsets
2580961021aSBen Widawsky   */
2590961021aSBen Widawsky static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
2600961021aSBen Widawsky 			      uint32_t interrupt_mask,
2610961021aSBen Widawsky 			      uint32_t enabled_irq_mask)
2620961021aSBen Widawsky {
2630961021aSBen Widawsky 	uint32_t new_val;
2640961021aSBen Widawsky 
2650961021aSBen Widawsky 	assert_spin_locked(&dev_priv->irq_lock);
2660961021aSBen Widawsky 
2670961021aSBen Widawsky 	if (WARN_ON(dev_priv->pm.irqs_disabled))
2680961021aSBen Widawsky 		return;
2690961021aSBen Widawsky 
2700961021aSBen Widawsky 	new_val = dev_priv->pm_irq_mask;
2710961021aSBen Widawsky 	new_val &= ~interrupt_mask;
2720961021aSBen Widawsky 	new_val |= (~enabled_irq_mask & interrupt_mask);
2730961021aSBen Widawsky 
2740961021aSBen Widawsky 	if (new_val != dev_priv->pm_irq_mask) {
2750961021aSBen Widawsky 		dev_priv->pm_irq_mask = new_val;
2760961021aSBen Widawsky 		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
2770961021aSBen Widawsky 		POSTING_READ(GEN8_GT_IMR(2));
2780961021aSBen Widawsky 	}
2790961021aSBen Widawsky }
2800961021aSBen Widawsky 
2810961021aSBen Widawsky void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2820961021aSBen Widawsky {
2830961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, mask);
2840961021aSBen Widawsky }
2850961021aSBen Widawsky 
2860961021aSBen Widawsky void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2870961021aSBen Widawsky {
2880961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, 0);
2890961021aSBen Widawsky }
2900961021aSBen Widawsky 
2918664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2928664281bSPaulo Zanoni {
2938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2948664281bSPaulo Zanoni 	enum pipe pipe;
2958664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2968664281bSPaulo Zanoni 
297fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
298fee884edSDaniel Vetter 
2998664281bSPaulo Zanoni 	for_each_pipe(pipe) {
3008664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
3038664281bSPaulo Zanoni 			return false;
3048664281bSPaulo Zanoni 	}
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	return true;
3078664281bSPaulo Zanoni }
3088664281bSPaulo Zanoni 
30956b80e1fSVille Syrjälä void i9xx_check_fifo_underruns(struct drm_device *dev)
31056b80e1fSVille Syrjälä {
31156b80e1fSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
31256b80e1fSVille Syrjälä 	struct intel_crtc *crtc;
31356b80e1fSVille Syrjälä 	unsigned long flags;
31456b80e1fSVille Syrjälä 
31556b80e1fSVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
31656b80e1fSVille Syrjälä 
31756b80e1fSVille Syrjälä 	for_each_intel_crtc(dev, crtc) {
31856b80e1fSVille Syrjälä 		u32 reg = PIPESTAT(crtc->pipe);
31956b80e1fSVille Syrjälä 		u32 pipestat;
32056b80e1fSVille Syrjälä 
32156b80e1fSVille Syrjälä 		if (crtc->cpu_fifo_underrun_disabled)
32256b80e1fSVille Syrjälä 			continue;
32356b80e1fSVille Syrjälä 
32456b80e1fSVille Syrjälä 		pipestat = I915_READ(reg) & 0xffff0000;
32556b80e1fSVille Syrjälä 		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
32656b80e1fSVille Syrjälä 			continue;
32756b80e1fSVille Syrjälä 
32856b80e1fSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
32956b80e1fSVille Syrjälä 		POSTING_READ(reg);
33056b80e1fSVille Syrjälä 
33156b80e1fSVille Syrjälä 		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
33256b80e1fSVille Syrjälä 	}
33356b80e1fSVille Syrjälä 
33456b80e1fSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
33556b80e1fSVille Syrjälä }
33656b80e1fSVille Syrjälä 
337e69abff0SVille Syrjälä static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
3382ae2a50cSDaniel Vetter 					     enum pipe pipe,
3392ae2a50cSDaniel Vetter 					     bool enable, bool old)
3402d9d2b0bSVille Syrjälä {
3412d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3422d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
343e69abff0SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0xffff0000;
3442d9d2b0bSVille Syrjälä 
3452d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
3462d9d2b0bSVille Syrjälä 
347e69abff0SVille Syrjälä 	if (enable) {
3482d9d2b0bSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
3492d9d2b0bSVille Syrjälä 		POSTING_READ(reg);
350e69abff0SVille Syrjälä 	} else {
3512ae2a50cSDaniel Vetter 		if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
352e69abff0SVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353e69abff0SVille Syrjälä 	}
3542d9d2b0bSVille Syrjälä }
3552d9d2b0bSVille Syrjälä 
3568664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
3578664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
3588664281bSPaulo Zanoni {
3598664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3608664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
3618664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
3628664281bSPaulo Zanoni 
3638664281bSPaulo Zanoni 	if (enable)
3648664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
3658664281bSPaulo Zanoni 	else
3668664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
3678664281bSPaulo Zanoni }
3688664281bSPaulo Zanoni 
3698664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
3702ae2a50cSDaniel Vetter 						  enum pipe pipe,
3712ae2a50cSDaniel Vetter 						  bool enable, bool old)
3728664281bSPaulo Zanoni {
3738664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3748664281bSPaulo Zanoni 	if (enable) {
3757336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
3767336df65SDaniel Vetter 
3778664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3788664281bSPaulo Zanoni 			return;
3798664281bSPaulo Zanoni 
3808664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3818664281bSPaulo Zanoni 	} else {
3828664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3837336df65SDaniel Vetter 
3842ae2a50cSDaniel Vetter 		if (old &&
3852ae2a50cSDaniel Vetter 		    I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
386823c6909SVille Syrjälä 			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
3877336df65SDaniel Vetter 				  pipe_name(pipe));
3887336df65SDaniel Vetter 		}
3898664281bSPaulo Zanoni 	}
3908664281bSPaulo Zanoni }
3918664281bSPaulo Zanoni 
39238d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
39338d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
39438d83c96SDaniel Vetter {
39538d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
39638d83c96SDaniel Vetter 
39738d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
39838d83c96SDaniel Vetter 
39938d83c96SDaniel Vetter 	if (enable)
40038d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
40138d83c96SDaniel Vetter 	else
40238d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
40338d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
40438d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
40538d83c96SDaniel Vetter }
40638d83c96SDaniel Vetter 
407fee884edSDaniel Vetter /**
408fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
409fee884edSDaniel Vetter  * @dev_priv: driver private
410fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
411fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
412fee884edSDaniel Vetter  */
413fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
415fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
416fee884edSDaniel Vetter {
417fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
418fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
419fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
420fee884edSDaniel Vetter 
421fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
422fee884edSDaniel Vetter 
423730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
424c67a470bSPaulo Zanoni 		return;
425c67a470bSPaulo Zanoni 
426fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
427fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
428fee884edSDaniel Vetter }
429fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
430fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
431fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
432fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
433fee884edSDaniel Vetter 
434de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
4368664281bSPaulo Zanoni 					    bool enable)
4378664281bSPaulo Zanoni {
4388664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
439de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
4418664281bSPaulo Zanoni 
4428664281bSPaulo Zanoni 	if (enable)
443fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
4448664281bSPaulo Zanoni 	else
445fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
4468664281bSPaulo Zanoni }
4478664281bSPaulo Zanoni 
4488664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
4498664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
4502ae2a50cSDaniel Vetter 					    bool enable, bool old)
4518664281bSPaulo Zanoni {
4528664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4538664281bSPaulo Zanoni 
4548664281bSPaulo Zanoni 	if (enable) {
4551dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
4561dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
4571dd246fbSDaniel Vetter 
4588664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
4598664281bSPaulo Zanoni 			return;
4608664281bSPaulo Zanoni 
461fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4628664281bSPaulo Zanoni 	} else {
463fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4641dd246fbSDaniel Vetter 
4652ae2a50cSDaniel Vetter 		if (old && I915_READ(SERR_INT) &
4662ae2a50cSDaniel Vetter 		    SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
467823c6909SVille Syrjälä 			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
4681dd246fbSDaniel Vetter 				  transcoder_name(pch_transcoder));
4691dd246fbSDaniel Vetter 		}
4708664281bSPaulo Zanoni 	}
4718664281bSPaulo Zanoni }
4728664281bSPaulo Zanoni 
4738664281bSPaulo Zanoni /**
4748664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4758664281bSPaulo Zanoni  * @dev: drm device
4768664281bSPaulo Zanoni  * @pipe: pipe
4778664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4788664281bSPaulo Zanoni  *
4798664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4808664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4818664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4828664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4838664281bSPaulo Zanoni  * bit for all the pipes.
4848664281bSPaulo Zanoni  *
4858664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4868664281bSPaulo Zanoni  */
487c5ab3bc0SDaniel Vetter static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4888664281bSPaulo Zanoni 						    enum pipe pipe, bool enable)
4898664281bSPaulo Zanoni {
4908664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4918664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4928664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4932ae2a50cSDaniel Vetter 	bool old;
4948664281bSPaulo Zanoni 
49577961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
49677961eb9SImre Deak 
4972ae2a50cSDaniel Vetter 	old = !intel_crtc->cpu_fifo_underrun_disabled;
4988664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4998664281bSPaulo Zanoni 
500e69abff0SVille Syrjälä 	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
5012ae2a50cSDaniel Vetter 		i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
5022d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
5038664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
5048664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
5052ae2a50cSDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
50638d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
50738d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
5088664281bSPaulo Zanoni 
5092ae2a50cSDaniel Vetter 	return old;
510f88d42f1SImre Deak }
511f88d42f1SImre Deak 
512f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
514f88d42f1SImre Deak {
515f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
516f88d42f1SImre Deak 	unsigned long flags;
517f88d42f1SImre Deak 	bool ret;
518f88d42f1SImre Deak 
519f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
520f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
5218664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
522f88d42f1SImre Deak 
5238664281bSPaulo Zanoni 	return ret;
5248664281bSPaulo Zanoni }
5258664281bSPaulo Zanoni 
52691d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
52791d181ddSImre Deak 						  enum pipe pipe)
52891d181ddSImre Deak {
52991d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
53091d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
53191d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
53291d181ddSImre Deak 
53391d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
53491d181ddSImre Deak }
53591d181ddSImre Deak 
5368664281bSPaulo Zanoni /**
5378664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
5388664281bSPaulo Zanoni  * @dev: drm device
5398664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
5408664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
5418664281bSPaulo Zanoni  *
5428664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
5438664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
5448664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
5458664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
5468664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
5478664281bSPaulo Zanoni  *
5488664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
5498664281bSPaulo Zanoni  */
5508664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
5518664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
5528664281bSPaulo Zanoni 					   bool enable)
5538664281bSPaulo Zanoni {
5548664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
555de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5578664281bSPaulo Zanoni 	unsigned long flags;
5582ae2a50cSDaniel Vetter 	bool old;
5598664281bSPaulo Zanoni 
560de28075dSDaniel Vetter 	/*
561de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
563de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
564de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
565de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
566de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
567de28075dSDaniel Vetter 	 */
5688664281bSPaulo Zanoni 
5698664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5708664281bSPaulo Zanoni 
5712ae2a50cSDaniel Vetter 	old = !intel_crtc->pch_fifo_underrun_disabled;
5728664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5738664281bSPaulo Zanoni 
5748664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
575de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5768664281bSPaulo Zanoni 	else
5772ae2a50cSDaniel Vetter 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
5788664281bSPaulo Zanoni 
5798664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5802ae2a50cSDaniel Vetter 	return old;
5818664281bSPaulo Zanoni }
5828664281bSPaulo Zanoni 
5838664281bSPaulo Zanoni 
584b5ea642aSDaniel Vetter static void
585755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5877c463586SKeith Packard {
5889db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
589755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5907c463586SKeith Packard 
591b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
592b79480baSDaniel Vetter 
59304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
59404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
59504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
59604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
597755e9019SImre Deak 		return;
598755e9019SImre Deak 
599755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
60046c06a30SVille Syrjälä 		return;
60146c06a30SVille Syrjälä 
60291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
60391d181ddSImre Deak 
6047c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
605755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
60646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6073143a2bfSChris Wilson 	POSTING_READ(reg);
6087c463586SKeith Packard }
6097c463586SKeith Packard 
610b5ea642aSDaniel Vetter static void
611755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
6137c463586SKeith Packard {
6149db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
615755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
6167c463586SKeith Packard 
617b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
618b79480baSDaniel Vetter 
61904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
62004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
62104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
62204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
62346c06a30SVille Syrjälä 		return;
62446c06a30SVille Syrjälä 
625755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
626755e9019SImre Deak 		return;
627755e9019SImre Deak 
62891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
62991d181ddSImre Deak 
630755e9019SImre Deak 	pipestat &= ~enable_mask;
63146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6323143a2bfSChris Wilson 	POSTING_READ(reg);
6337c463586SKeith Packard }
6347c463586SKeith Packard 
63510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
63610c59c51SImre Deak {
63710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
63810c59c51SImre Deak 
63910c59c51SImre Deak 	/*
640724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
641724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
64210c59c51SImre Deak 	 */
64310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
64410c59c51SImre Deak 		return 0;
645724a6905SVille Syrjälä 	/*
646724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
648724a6905SVille Syrjälä 	 */
649724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650724a6905SVille Syrjälä 		return 0;
65110c59c51SImre Deak 
65210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
65310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
65410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
65510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
65610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
65710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
65810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
65910c59c51SImre Deak 
66010c59c51SImre Deak 	return enable_mask;
66110c59c51SImre Deak }
66210c59c51SImre Deak 
663755e9019SImre Deak void
664755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665755e9019SImre Deak 		     u32 status_mask)
666755e9019SImre Deak {
667755e9019SImre Deak 	u32 enable_mask;
668755e9019SImre Deak 
66910c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
67010c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
67110c59c51SImre Deak 							   status_mask);
67210c59c51SImre Deak 	else
673755e9019SImre Deak 		enable_mask = status_mask << 16;
674755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675755e9019SImre Deak }
676755e9019SImre Deak 
677755e9019SImre Deak void
678755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679755e9019SImre Deak 		      u32 status_mask)
680755e9019SImre Deak {
681755e9019SImre Deak 	u32 enable_mask;
682755e9019SImre Deak 
68310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
68410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
68510c59c51SImre Deak 							   status_mask);
68610c59c51SImre Deak 	else
687755e9019SImre Deak 		enable_mask = status_mask << 16;
688755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689755e9019SImre Deak }
690755e9019SImre Deak 
691c0e09200SDave Airlie /**
692f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
69301c66889SZhao Yakui  */
694f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
69501c66889SZhao Yakui {
6962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6971ec14ad3SChris Wilson 	unsigned long irqflags;
6981ec14ad3SChris Wilson 
699f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700f49e38ddSJani Nikula 		return;
701f49e38ddSJani Nikula 
7021ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
70301c66889SZhao Yakui 
704755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
705a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
7063b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
707755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
7081ec14ad3SChris Wilson 
7091ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
71001c66889SZhao Yakui }
71101c66889SZhao Yakui 
71201c66889SZhao Yakui /**
7130a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
7140a3e67a4SJesse Barnes  * @dev: DRM device
7150a3e67a4SJesse Barnes  * @pipe: pipe to check
7160a3e67a4SJesse Barnes  *
7170a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
7180a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
7190a3e67a4SJesse Barnes  * before reading such registers if unsure.
7200a3e67a4SJesse Barnes  */
7210a3e67a4SJesse Barnes static int
7220a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
7230a3e67a4SJesse Barnes {
7242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
725702e7a56SPaulo Zanoni 
726a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
728a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
73071f8ba6bSPaulo Zanoni 
731a01025afSDaniel Vetter 		return intel_crtc->active;
732a01025afSDaniel Vetter 	} else {
733a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734a01025afSDaniel Vetter 	}
7350a3e67a4SJesse Barnes }
7360a3e67a4SJesse Barnes 
737f75f3746SVille Syrjälä /*
738f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
739f75f3746SVille Syrjälä  * around the vertical blanking period.
740f75f3746SVille Syrjälä  *
741f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
742f75f3746SVille Syrjälä  *  vblank_start >= 3
743f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
744f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
745f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
746f75f3746SVille Syrjälä  *
747f75f3746SVille Syrjälä  *           start of vblank:
748f75f3746SVille Syrjälä  *           latch double buffered registers
749f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
750f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
751f75f3746SVille Syrjälä  *           |
752f75f3746SVille Syrjälä  *           |          frame start:
753f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
754f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
755f75f3746SVille Syrjälä  *           |          |
756f75f3746SVille Syrjälä  *           |          |  start of vsync:
757f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
758f75f3746SVille Syrjälä  *           |          |  |
759f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
760f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
761f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
762f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
763f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766f75f3746SVille Syrjälä  *       |          |                                         |
767f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
768f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
769f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
770f75f3746SVille Syrjälä  *
771f75f3746SVille Syrjälä  * x  = horizontal active
772f75f3746SVille Syrjälä  * _  = horizontal blanking
773f75f3746SVille Syrjälä  * hs = horizontal sync
774f75f3746SVille Syrjälä  * va = vertical active
775f75f3746SVille Syrjälä  * vb = vertical blanking
776f75f3746SVille Syrjälä  * vs = vertical sync
777f75f3746SVille Syrjälä  * vbs = vblank_start (number)
778f75f3746SVille Syrjälä  *
779f75f3746SVille Syrjälä  * Summary:
780f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
781f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
782f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
783f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
784f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
785f75f3746SVille Syrjälä  */
786f75f3746SVille Syrjälä 
7874cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
7884cdb83ecSVille Syrjälä {
7894cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
7904cdb83ecSVille Syrjälä 	return 0;
7914cdb83ecSVille Syrjälä }
7924cdb83ecSVille Syrjälä 
79342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
79442f52ef8SKeith Packard  * we use as a pipe index
79542f52ef8SKeith Packard  */
796f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
7970a3e67a4SJesse Barnes {
7982d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7990a3e67a4SJesse Barnes 	unsigned long high_frame;
8000a3e67a4SJesse Barnes 	unsigned long low_frame;
8010b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
8020a3e67a4SJesse Barnes 
8030a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
80444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
8059db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
8060a3e67a4SJesse Barnes 		return 0;
8070a3e67a4SJesse Barnes 	}
8080a3e67a4SJesse Barnes 
809391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
811391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
813391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
814391f75e2SVille Syrjälä 
8150b2a8e09SVille Syrjälä 		htotal = mode->crtc_htotal;
8160b2a8e09SVille Syrjälä 		hsync_start = mode->crtc_hsync_start;
8170b2a8e09SVille Syrjälä 		vbl_start = mode->crtc_vblank_start;
8180b2a8e09SVille Syrjälä 		if (mode->flags & DRM_MODE_FLAG_INTERLACE)
8190b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
820391f75e2SVille Syrjälä 	} else {
821a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
822391f75e2SVille Syrjälä 
823391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
8240b2a8e09SVille Syrjälä 		hsync_start = (I915_READ(HSYNC(cpu_transcoder))  & 0x1fff) + 1;
825391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
8260b2a8e09SVille Syrjälä 		if ((I915_READ(PIPECONF(cpu_transcoder)) &
8270b2a8e09SVille Syrjälä 		     PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
8280b2a8e09SVille Syrjälä 			vbl_start = DIV_ROUND_UP(vbl_start, 2);
829391f75e2SVille Syrjälä 	}
830391f75e2SVille Syrjälä 
8310b2a8e09SVille Syrjälä 	/* Convert to pixel count */
8320b2a8e09SVille Syrjälä 	vbl_start *= htotal;
8330b2a8e09SVille Syrjälä 
8340b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
8350b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
8360b2a8e09SVille Syrjälä 
8379db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
8389db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
8395eddb70bSChris Wilson 
8400a3e67a4SJesse Barnes 	/*
8410a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
8420a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
8430a3e67a4SJesse Barnes 	 * register.
8440a3e67a4SJesse Barnes 	 */
8450a3e67a4SJesse Barnes 	do {
8465eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
847391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
8485eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
8490a3e67a4SJesse Barnes 	} while (high1 != high2);
8500a3e67a4SJesse Barnes 
8515eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
852391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
8535eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
854391f75e2SVille Syrjälä 
855391f75e2SVille Syrjälä 	/*
856391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
857391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
858391f75e2SVille Syrjälä 	 * counter against vblank start.
859391f75e2SVille Syrjälä 	 */
860edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
8610a3e67a4SJesse Barnes }
8620a3e67a4SJesse Barnes 
863f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
8649880b7a5SJesse Barnes {
8652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
8669db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
8679880b7a5SJesse Barnes 
8689880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
86944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
8709db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8719880b7a5SJesse Barnes 		return 0;
8729880b7a5SJesse Barnes 	}
8739880b7a5SJesse Barnes 
8749880b7a5SJesse Barnes 	return I915_READ(reg);
8759880b7a5SJesse Barnes }
8769880b7a5SJesse Barnes 
877ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
878ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
879ad3543edSMario Kleiner 
880a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881a225f079SVille Syrjälä {
882a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
883a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
884a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
88680715b2fSVille Syrjälä 	int position, vtotal;
887a225f079SVille Syrjälä 
88880715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
889a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890a225f079SVille Syrjälä 		vtotal /= 2;
891a225f079SVille Syrjälä 
892a225f079SVille Syrjälä 	if (IS_GEN2(dev))
893a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894a225f079SVille Syrjälä 	else
895a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896a225f079SVille Syrjälä 
897a225f079SVille Syrjälä 	/*
89880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
89980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
900a225f079SVille Syrjälä 	 */
90180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
902a225f079SVille Syrjälä }
903a225f079SVille Syrjälä 
904f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
905abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
906abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
9070af7e4dfSMario Kleiner {
908c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
909c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
9123aa18df8SVille Syrjälä 	int position;
91378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
9140af7e4dfSMario Kleiner 	bool in_vbl = true;
9150af7e4dfSMario Kleiner 	int ret = 0;
916ad3543edSMario Kleiner 	unsigned long irqflags;
9170af7e4dfSMario Kleiner 
918c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
9190af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9209db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
9210af7e4dfSMario Kleiner 		return 0;
9220af7e4dfSMario Kleiner 	}
9230af7e4dfSMario Kleiner 
924c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
92578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
926c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
927c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
928c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9290af7e4dfSMario Kleiner 
930d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
932d31faf65SVille Syrjälä 		vbl_end /= 2;
933d31faf65SVille Syrjälä 		vtotal /= 2;
934d31faf65SVille Syrjälä 	}
935d31faf65SVille Syrjälä 
936c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937c2baf4b7SVille Syrjälä 
938ad3543edSMario Kleiner 	/*
939ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
940ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
941ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
942ad3543edSMario Kleiner 	 */
943ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
944ad3543edSMario Kleiner 
945ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946ad3543edSMario Kleiner 
947ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
948ad3543edSMario Kleiner 	if (stime)
949ad3543edSMario Kleiner 		*stime = ktime_get();
950ad3543edSMario Kleiner 
9517c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9520af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9530af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9540af7e4dfSMario Kleiner 		 */
955a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
9560af7e4dfSMario Kleiner 	} else {
9570af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9580af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9590af7e4dfSMario Kleiner 		 * scanout position.
9600af7e4dfSMario Kleiner 		 */
961ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9620af7e4dfSMario Kleiner 
9633aa18df8SVille Syrjälä 		/* convert to pixel counts */
9643aa18df8SVille Syrjälä 		vbl_start *= htotal;
9653aa18df8SVille Syrjälä 		vbl_end *= htotal;
9663aa18df8SVille Syrjälä 		vtotal *= htotal;
96778e8fc6bSVille Syrjälä 
96878e8fc6bSVille Syrjälä 		/*
9697e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9707e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9717e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9727e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9737e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9747e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9757e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9767e78f1cbSVille Syrjälä 		 */
9777e78f1cbSVille Syrjälä 		if (position >= vtotal)
9787e78f1cbSVille Syrjälä 			position = vtotal - 1;
9797e78f1cbSVille Syrjälä 
9807e78f1cbSVille Syrjälä 		/*
98178e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
98278e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
98378e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
98478e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
98578e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
98678e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
98778e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
98878e8fc6bSVille Syrjälä 		 */
98978e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9903aa18df8SVille Syrjälä 	}
9913aa18df8SVille Syrjälä 
992ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
993ad3543edSMario Kleiner 	if (etime)
994ad3543edSMario Kleiner 		*etime = ktime_get();
995ad3543edSMario Kleiner 
996ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997ad3543edSMario Kleiner 
998ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999ad3543edSMario Kleiner 
10003aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
10013aa18df8SVille Syrjälä 
10023aa18df8SVille Syrjälä 	/*
10033aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
10043aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
10053aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
10063aa18df8SVille Syrjälä 	 * up since vbl_end.
10073aa18df8SVille Syrjälä 	 */
10083aa18df8SVille Syrjälä 	if (position >= vbl_start)
10093aa18df8SVille Syrjälä 		position -= vbl_end;
10103aa18df8SVille Syrjälä 	else
10113aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
10123aa18df8SVille Syrjälä 
10137c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
10143aa18df8SVille Syrjälä 		*vpos = position;
10153aa18df8SVille Syrjälä 		*hpos = 0;
10163aa18df8SVille Syrjälä 	} else {
10170af7e4dfSMario Kleiner 		*vpos = position / htotal;
10180af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10190af7e4dfSMario Kleiner 	}
10200af7e4dfSMario Kleiner 
10210af7e4dfSMario Kleiner 	/* In vblank? */
10220af7e4dfSMario Kleiner 	if (in_vbl)
10230af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
10240af7e4dfSMario Kleiner 
10250af7e4dfSMario Kleiner 	return ret;
10260af7e4dfSMario Kleiner }
10270af7e4dfSMario Kleiner 
1028a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029a225f079SVille Syrjälä {
1030a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031a225f079SVille Syrjälä 	unsigned long irqflags;
1032a225f079SVille Syrjälä 	int position;
1033a225f079SVille Syrjälä 
1034a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1036a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037a225f079SVille Syrjälä 
1038a225f079SVille Syrjälä 	return position;
1039a225f079SVille Syrjälä }
1040a225f079SVille Syrjälä 
1041f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
10420af7e4dfSMario Kleiner 			      int *max_error,
10430af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
10440af7e4dfSMario Kleiner 			      unsigned flags)
10450af7e4dfSMario Kleiner {
10464041b853SChris Wilson 	struct drm_crtc *crtc;
10470af7e4dfSMario Kleiner 
10487eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
10494041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
10500af7e4dfSMario Kleiner 		return -EINVAL;
10510af7e4dfSMario Kleiner 	}
10520af7e4dfSMario Kleiner 
10530af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
10544041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
10554041b853SChris Wilson 	if (crtc == NULL) {
10564041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
10574041b853SChris Wilson 		return -EINVAL;
10584041b853SChris Wilson 	}
10594041b853SChris Wilson 
10604041b853SChris Wilson 	if (!crtc->enabled) {
10614041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
10624041b853SChris Wilson 		return -EBUSY;
10634041b853SChris Wilson 	}
10640af7e4dfSMario Kleiner 
10650af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
10664041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
10674041b853SChris Wilson 						     vblank_time, flags,
10687da903efSVille Syrjälä 						     crtc,
10697da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
10700af7e4dfSMario Kleiner }
10710af7e4dfSMario Kleiner 
107267c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
107367c347ffSJani Nikula 				struct drm_connector *connector)
1074321a1b30SEgbert Eich {
1075321a1b30SEgbert Eich 	enum drm_connector_status old_status;
1076321a1b30SEgbert Eich 
1077321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078321a1b30SEgbert Eich 	old_status = connector->status;
1079321a1b30SEgbert Eich 
1080321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
108167c347ffSJani Nikula 	if (old_status == connector->status)
108267c347ffSJani Nikula 		return false;
108367c347ffSJani Nikula 
108467c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1085321a1b30SEgbert Eich 		      connector->base.id,
1086c23cc417SJani Nikula 		      connector->name,
108767c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
108867c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
108967c347ffSJani Nikula 
109067c347ffSJani Nikula 	return true;
1091321a1b30SEgbert Eich }
1092321a1b30SEgbert Eich 
10935ca58282SJesse Barnes /*
10945ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
10955ca58282SJesse Barnes  */
1096ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1097ac4c16c5SEgbert Eich 
10985ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
10995ca58282SJesse Barnes {
11002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11012d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
11025ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1103c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
1104cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
1105cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
1106cd569aedSEgbert Eich 	struct drm_connector *connector;
1107cd569aedSEgbert Eich 	unsigned long irqflags;
1108cd569aedSEgbert Eich 	bool hpd_disabled = false;
1109321a1b30SEgbert Eich 	bool changed = false;
1110142e2398SEgbert Eich 	u32 hpd_event_bits;
11115ca58282SJesse Barnes 
111252d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
111352d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
111452d7ecedSDaniel Vetter 		return;
111552d7ecedSDaniel Vetter 
1116a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1117e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1118e67189abSJesse Barnes 
1119cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1120142e2398SEgbert Eich 
1121142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1122142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1123cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1124cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1125cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1126cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1127cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1128cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1129cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1130cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1131c23cc417SJani Nikula 				connector->name);
1132cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1133cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1134cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1135cd569aedSEgbert Eich 			hpd_disabled = true;
1136cd569aedSEgbert Eich 		}
1137142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1138142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1139c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
1140142e2398SEgbert Eich 		}
1141cd569aedSEgbert Eich 	}
1142cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1143cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1144cd569aedSEgbert Eich 	  * some connectors */
1145ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1146cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1147ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1148ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1149ac4c16c5SEgbert Eich 	}
1150cd569aedSEgbert Eich 
1151cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1152cd569aedSEgbert Eich 
1153321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1154321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1155321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1156321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1157cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1158cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1159321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1160321a1b30SEgbert Eich 				changed = true;
1161321a1b30SEgbert Eich 		}
1162321a1b30SEgbert Eich 	}
116340ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
116440ee3381SKeith Packard 
1165321a1b30SEgbert Eich 	if (changed)
1166321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
11675ca58282SJesse Barnes }
11685ca58282SJesse Barnes 
11693ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
11703ca1ccedSVille Syrjälä {
11713ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
11723ca1ccedSVille Syrjälä }
11733ca1ccedSVille Syrjälä 
1174d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1175f97108d1SJesse Barnes {
11762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1177b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11789270388eSDaniel Vetter 	u8 new_delay;
11799270388eSDaniel Vetter 
1180d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1181f97108d1SJesse Barnes 
118273edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
118373edd18fSDaniel Vetter 
118420e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
11859270388eSDaniel Vetter 
11867648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1187b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1188b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1189f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1190f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1191f97108d1SJesse Barnes 
1192f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1193b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
119420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
119520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
119620e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
119720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1198b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
119920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
120020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
120120e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
120220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1203f97108d1SJesse Barnes 	}
1204f97108d1SJesse Barnes 
12057648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
120620e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1207f97108d1SJesse Barnes 
1208d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
12099270388eSDaniel Vetter 
1210f97108d1SJesse Barnes 	return;
1211f97108d1SJesse Barnes }
1212f97108d1SJesse Barnes 
1213549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1214a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
1215549f7365SChris Wilson {
121693b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
1217475553deSChris Wilson 		return;
1218475553deSChris Wilson 
1219814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
12209862e600SChris Wilson 
122184c33a64SSourab Gupta 	if (drm_core_check_feature(dev, DRIVER_MODESET))
122284c33a64SSourab Gupta 		intel_notify_mmio_flip(ring);
122384c33a64SSourab Gupta 
1224549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
122510cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1226549f7365SChris Wilson }
1227549f7365SChris Wilson 
12284912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12293b8d8d91SJesse Barnes {
12302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12312d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1232edbfdb45SPaulo Zanoni 	u32 pm_iir;
1233dd75fdc8SChris Wilson 	int new_delay, adj;
12343b8d8d91SJesse Barnes 
123559cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1236c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1237c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
12380961021aSBen Widawsky 	if (IS_BROADWELL(dev_priv->dev))
12390961021aSBen Widawsky 		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
12400961021aSBen Widawsky 	else {
12410961021aSBen Widawsky 		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1242a6706b45SDeepak S 		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
12430961021aSBen Widawsky 	}
124459cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
12454912d041SBen Widawsky 
124660611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1247a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
124860611c13SPaulo Zanoni 
1249a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
12503b8d8d91SJesse Barnes 		return;
12513b8d8d91SJesse Barnes 
12524fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
12537b9e0ae6SChris Wilson 
1254dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
12557425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1256dd75fdc8SChris Wilson 		if (adj > 0)
1257dd75fdc8SChris Wilson 			adj *= 2;
125813a5660cSDeepak S 		else {
125913a5660cSDeepak S 			/* CHV needs even encode values */
126013a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
126113a5660cSDeepak S 		}
1262b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
12637425034aSVille Syrjälä 
12647425034aSVille Syrjälä 		/*
12657425034aSVille Syrjälä 		 * For better performance, jump directly
12667425034aSVille Syrjälä 		 * to RPe if we're below it.
12677425034aSVille Syrjälä 		 */
1268b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1269b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1270dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1271b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1272b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1273dd75fdc8SChris Wilson 		else
1274b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1275dd75fdc8SChris Wilson 		adj = 0;
1276dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1277dd75fdc8SChris Wilson 		if (adj < 0)
1278dd75fdc8SChris Wilson 			adj *= 2;
127913a5660cSDeepak S 		else {
128013a5660cSDeepak S 			/* CHV needs even encode values */
128113a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
128213a5660cSDeepak S 		}
1283b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1284dd75fdc8SChris Wilson 	} else { /* unknown event */
1285b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1286dd75fdc8SChris Wilson 	}
12873b8d8d91SJesse Barnes 
128879249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
128979249636SBen Widawsky 	 * interrupt
129079249636SBen Widawsky 	 */
12911272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1292b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1293b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
129427544369SDeepak S 
1295b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1296dd75fdc8SChris Wilson 
12970a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12980a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12990a073b84SJesse Barnes 	else
13004912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
13013b8d8d91SJesse Barnes 
13024fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
13033b8d8d91SJesse Barnes }
13043b8d8d91SJesse Barnes 
1305e3689190SBen Widawsky 
1306e3689190SBen Widawsky /**
1307e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1308e3689190SBen Widawsky  * occurred.
1309e3689190SBen Widawsky  * @work: workqueue struct
1310e3689190SBen Widawsky  *
1311e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1312e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1313e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1314e3689190SBen Widawsky  */
1315e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1316e3689190SBen Widawsky {
13172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
13182d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1319e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
132035a85ac6SBen Widawsky 	char *parity_event[6];
1321e3689190SBen Widawsky 	uint32_t misccpctl;
1322e3689190SBen Widawsky 	unsigned long flags;
132335a85ac6SBen Widawsky 	uint8_t slice = 0;
1324e3689190SBen Widawsky 
1325e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1326e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1327e3689190SBen Widawsky 	 * any time we access those registers.
1328e3689190SBen Widawsky 	 */
1329e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1330e3689190SBen Widawsky 
133135a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
133235a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
133335a85ac6SBen Widawsky 		goto out;
133435a85ac6SBen Widawsky 
1335e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1336e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1337e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1338e3689190SBen Widawsky 
133935a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
134035a85ac6SBen Widawsky 		u32 reg;
134135a85ac6SBen Widawsky 
134235a85ac6SBen Widawsky 		slice--;
134335a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
134435a85ac6SBen Widawsky 			break;
134535a85ac6SBen Widawsky 
134635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
134735a85ac6SBen Widawsky 
134835a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
134935a85ac6SBen Widawsky 
135035a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1351e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1352e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1353e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1354e3689190SBen Widawsky 
135535a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
135635a85ac6SBen Widawsky 		POSTING_READ(reg);
1357e3689190SBen Widawsky 
1358cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1359e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1360e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1361e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
136235a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
136335a85ac6SBen Widawsky 		parity_event[5] = NULL;
1364e3689190SBen Widawsky 
13655bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1366e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1367e3689190SBen Widawsky 
136835a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
136935a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1370e3689190SBen Widawsky 
137135a85ac6SBen Widawsky 		kfree(parity_event[4]);
1372e3689190SBen Widawsky 		kfree(parity_event[3]);
1373e3689190SBen Widawsky 		kfree(parity_event[2]);
1374e3689190SBen Widawsky 		kfree(parity_event[1]);
1375e3689190SBen Widawsky 	}
1376e3689190SBen Widawsky 
137735a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
137835a85ac6SBen Widawsky 
137935a85ac6SBen Widawsky out:
138035a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
138135a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
138235a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
138335a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
138435a85ac6SBen Widawsky 
138535a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
138635a85ac6SBen Widawsky }
138735a85ac6SBen Widawsky 
138835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1389e3689190SBen Widawsky {
13902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1391e3689190SBen Widawsky 
1392040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1393e3689190SBen Widawsky 		return;
1394e3689190SBen Widawsky 
1395d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
139635a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1397d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1398e3689190SBen Widawsky 
139935a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
140035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
140135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
140235a85ac6SBen Widawsky 
140335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
140435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
140535a85ac6SBen Widawsky 
1406a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1407e3689190SBen Widawsky }
1408e3689190SBen Widawsky 
1409f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1410f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1411f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1412f1af8fc1SPaulo Zanoni {
1413f1af8fc1SPaulo Zanoni 	if (gt_iir &
1414f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1415f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1416f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1417f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1418f1af8fc1SPaulo Zanoni }
1419f1af8fc1SPaulo Zanoni 
1420e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1421e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1422e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1423e7b4c6b1SDaniel Vetter {
1424e7b4c6b1SDaniel Vetter 
1425cc609d5dSBen Widawsky 	if (gt_iir &
1426cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1427e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1428cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1429e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1430cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1431e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1432e7b4c6b1SDaniel Vetter 
1433cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1434cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1435cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
143658174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
143758174462SMika Kuoppala 				  gt_iir);
1438e7b4c6b1SDaniel Vetter 	}
1439e3689190SBen Widawsky 
144035a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
144135a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1442e7b4c6b1SDaniel Vetter }
1443e7b4c6b1SDaniel Vetter 
14440961021aSBen Widawsky static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
14450961021aSBen Widawsky {
14460961021aSBen Widawsky 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
14470961021aSBen Widawsky 		return;
14480961021aSBen Widawsky 
14490961021aSBen Widawsky 	spin_lock(&dev_priv->irq_lock);
14500961021aSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
14510961021aSBen Widawsky 	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
14520961021aSBen Widawsky 	spin_unlock(&dev_priv->irq_lock);
14530961021aSBen Widawsky 
14540961021aSBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->rps.work);
14550961021aSBen Widawsky }
14560961021aSBen Widawsky 
1457abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1458abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1459abd58f01SBen Widawsky 				       u32 master_ctl)
1460abd58f01SBen Widawsky {
1461abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1462abd58f01SBen Widawsky 	uint32_t tmp = 0;
1463abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1464abd58f01SBen Widawsky 
1465abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1466abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1467abd58f01SBen Widawsky 		if (tmp) {
1468abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1469abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1470abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1471abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1472abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1473abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1474abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1475abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1476abd58f01SBen Widawsky 		} else
1477abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1478abd58f01SBen Widawsky 	}
1479abd58f01SBen Widawsky 
148085f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1481abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1482abd58f01SBen Widawsky 		if (tmp) {
1483abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1484abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1485abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1486abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
148785f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
148885f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
148985f9b5f9SZhao Yakui 				notify_ring(dev, &dev_priv->ring[VCS2]);
1490abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1491abd58f01SBen Widawsky 		} else
1492abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1493abd58f01SBen Widawsky 	}
1494abd58f01SBen Widawsky 
14950961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14960961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14970961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14980961021aSBen Widawsky 			ret = IRQ_HANDLED;
14990961021aSBen Widawsky 			gen8_rps_irq_handler(dev_priv, tmp);
15000961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
15010961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
15020961021aSBen Widawsky 		} else
15030961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
15040961021aSBen Widawsky 	}
15050961021aSBen Widawsky 
1506abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1507abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1508abd58f01SBen Widawsky 		if (tmp) {
1509abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1510abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1511abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1512abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1513abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1514abd58f01SBen Widawsky 		} else
1515abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1516abd58f01SBen Widawsky 	}
1517abd58f01SBen Widawsky 
1518abd58f01SBen Widawsky 	return ret;
1519abd58f01SBen Widawsky }
1520abd58f01SBen Widawsky 
1521b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1522b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1523b543fb04SEgbert Eich 
152410a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1525b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1526b543fb04SEgbert Eich 					 const u32 *hpd)
1527b543fb04SEgbert Eich {
15282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1529b543fb04SEgbert Eich 	int i;
153010a504deSDaniel Vetter 	bool storm_detected = false;
1531b543fb04SEgbert Eich 
153291d131d2SDaniel Vetter 	if (!hotplug_trigger)
153391d131d2SDaniel Vetter 		return;
153491d131d2SDaniel Vetter 
1535cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1536cc9bd499SImre Deak 			  hotplug_trigger);
1537cc9bd499SImre Deak 
1538b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1539b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1540821450c6SEgbert Eich 
15413ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
15423ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
15433ff04a16SDaniel Vetter 			/*
15443ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
15453ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
15463ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
15473ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
15483ff04a16SDaniel Vetter 			 */
15493ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1550cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1551cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1552b8f102e8SEgbert Eich 
15533ff04a16SDaniel Vetter 			continue;
15543ff04a16SDaniel Vetter 		}
15553ff04a16SDaniel Vetter 
1556b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1557b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1558b543fb04SEgbert Eich 			continue;
1559b543fb04SEgbert Eich 
1560bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1561b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1562b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1563b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1564b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1565b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1566b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1567b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1568b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1569142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1570b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
157110a504deSDaniel Vetter 			storm_detected = true;
1572b543fb04SEgbert Eich 		} else {
1573b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1574b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1575b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1576b543fb04SEgbert Eich 		}
1577b543fb04SEgbert Eich 	}
1578b543fb04SEgbert Eich 
157910a504deSDaniel Vetter 	if (storm_detected)
158010a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1581b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15825876fa0dSDaniel Vetter 
1583645416f5SDaniel Vetter 	/*
1584645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1585645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1586645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1587645416f5SDaniel Vetter 	 * deadlock.
1588645416f5SDaniel Vetter 	 */
1589645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1590b543fb04SEgbert Eich }
1591b543fb04SEgbert Eich 
1592515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1593515ac2bbSDaniel Vetter {
15942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
159528c70f16SDaniel Vetter 
159628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1597515ac2bbSDaniel Vetter }
1598515ac2bbSDaniel Vetter 
1599ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1600ce99c256SDaniel Vetter {
16012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16029ee32feaSDaniel Vetter 
16039ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1604ce99c256SDaniel Vetter }
1605ce99c256SDaniel Vetter 
16068bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1607277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1608eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1609eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
16108bc5e955SDaniel Vetter 					 uint32_t crc4)
16118bf1e9f1SShuang He {
16128bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
16138bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16148bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1615ac2300d4SDamien Lespiau 	int head, tail;
1616b2c88f5bSDamien Lespiau 
1617d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1618d538bbdfSDamien Lespiau 
16190c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1620d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
16210c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
16220c912c79SDamien Lespiau 		return;
16230c912c79SDamien Lespiau 	}
16240c912c79SDamien Lespiau 
1625d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1626d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1627b2c88f5bSDamien Lespiau 
1628b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1629d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1630b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1631b2c88f5bSDamien Lespiau 		return;
1632b2c88f5bSDamien Lespiau 	}
1633b2c88f5bSDamien Lespiau 
1634b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
16358bf1e9f1SShuang He 
16368bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1637eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1638eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1639eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1640eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1641eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1642b2c88f5bSDamien Lespiau 
1643b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1644d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1645d538bbdfSDamien Lespiau 
1646d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
164707144428SDamien Lespiau 
164807144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
16498bf1e9f1SShuang He }
1650277de95eSDaniel Vetter #else
1651277de95eSDaniel Vetter static inline void
1652277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1653277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1654277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1655277de95eSDaniel Vetter 			     uint32_t crc4) {}
1656277de95eSDaniel Vetter #endif
1657eba94eb9SDaniel Vetter 
1658277de95eSDaniel Vetter 
1659277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16605a69b89fSDaniel Vetter {
16615a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16625a69b89fSDaniel Vetter 
1663277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16645a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16655a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16665a69b89fSDaniel Vetter }
16675a69b89fSDaniel Vetter 
1668277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1669eba94eb9SDaniel Vetter {
1670eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1671eba94eb9SDaniel Vetter 
1672277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1673eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1674eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1675eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1676eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16778bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1678eba94eb9SDaniel Vetter }
16795b3a856bSDaniel Vetter 
1680277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16815b3a856bSDaniel Vetter {
16825b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16830b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16840b5c5ed0SDaniel Vetter 
16850b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16860b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16870b5c5ed0SDaniel Vetter 	else
16880b5c5ed0SDaniel Vetter 		res1 = 0;
16890b5c5ed0SDaniel Vetter 
16900b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16910b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16920b5c5ed0SDaniel Vetter 	else
16930b5c5ed0SDaniel Vetter 		res2 = 0;
16945b3a856bSDaniel Vetter 
1695277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16960b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16970b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16980b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16990b5c5ed0SDaniel Vetter 				     res1, res2);
17005b3a856bSDaniel Vetter }
17018bf1e9f1SShuang He 
17021403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17031403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17041403c0d4SPaulo Zanoni  * the work queue. */
17051403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1706baf02a1fSBen Widawsky {
1707a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
170859cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1709a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1710a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
171159cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
17122adbee62SDaniel Vetter 
17132adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
171441a05a3aSDaniel Vetter 	}
1715baf02a1fSBen Widawsky 
17161403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
171712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
171812638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
171912638c57SBen Widawsky 
172012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
172158174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
172258174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
172358174462SMika Kuoppala 					  pm_iir);
172412638c57SBen Widawsky 		}
172512638c57SBen Widawsky 	}
17261403c0d4SPaulo Zanoni }
1727baf02a1fSBen Widawsky 
17288d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
17298d7849dbSVille Syrjälä {
17308d7849dbSVille Syrjälä 	struct intel_crtc *crtc;
17318d7849dbSVille Syrjälä 
17328d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
17338d7849dbSVille Syrjälä 		return false;
17348d7849dbSVille Syrjälä 
17358d7849dbSVille Syrjälä 	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
17368d7849dbSVille Syrjälä 	wake_up(&crtc->vbl_wait);
17378d7849dbSVille Syrjälä 
17388d7849dbSVille Syrjälä 	return true;
17398d7849dbSVille Syrjälä }
17408d7849dbSVille Syrjälä 
1741c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
17427e231dbeSJesse Barnes {
1743c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
174491d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
17457e231dbeSJesse Barnes 	int pipe;
17467e231dbeSJesse Barnes 
174758ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17487e231dbeSJesse Barnes 	for_each_pipe(pipe) {
174991d181ddSImre Deak 		int reg;
1750bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
175191d181ddSImre Deak 
1752bbb5eebfSDaniel Vetter 		/*
1753bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1754bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1755bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1756bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1757bbb5eebfSDaniel Vetter 		 * handle.
1758bbb5eebfSDaniel Vetter 		 */
1759bbb5eebfSDaniel Vetter 		mask = 0;
1760bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1761bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1762bbb5eebfSDaniel Vetter 
1763bbb5eebfSDaniel Vetter 		switch (pipe) {
1764bbb5eebfSDaniel Vetter 		case PIPE_A:
1765bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1766bbb5eebfSDaniel Vetter 			break;
1767bbb5eebfSDaniel Vetter 		case PIPE_B:
1768bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1769bbb5eebfSDaniel Vetter 			break;
17703278f67fSVille Syrjälä 		case PIPE_C:
17713278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17723278f67fSVille Syrjälä 			break;
1773bbb5eebfSDaniel Vetter 		}
1774bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1775bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1776bbb5eebfSDaniel Vetter 
1777bbb5eebfSDaniel Vetter 		if (!mask)
177891d181ddSImre Deak 			continue;
177991d181ddSImre Deak 
178091d181ddSImre Deak 		reg = PIPESTAT(pipe);
1781bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1782bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17837e231dbeSJesse Barnes 
17847e231dbeSJesse Barnes 		/*
17857e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17867e231dbeSJesse Barnes 		 */
178791d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
178891d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17897e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17907e231dbeSJesse Barnes 	}
179158ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17927e231dbeSJesse Barnes 
179331acc7f5SJesse Barnes 	for_each_pipe(pipe) {
17947b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
17958d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
179631acc7f5SJesse Barnes 
1797579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
179831acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
179931acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
180031acc7f5SJesse Barnes 		}
18014356d586SDaniel Vetter 
18024356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1803277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18042d9d2b0bSVille Syrjälä 
18052d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
18062d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1807fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
180831acc7f5SJesse Barnes 	}
180931acc7f5SJesse Barnes 
1810c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1811c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1812c1874ed7SImre Deak }
1813c1874ed7SImre Deak 
181416c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
181516c6c56bSVille Syrjälä {
181616c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
181716c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
181816c6c56bSVille Syrjälä 
181916c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
182016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
182116c6c56bSVille Syrjälä 
182216c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
182316c6c56bSVille Syrjälä 	} else {
182416c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
182516c6c56bSVille Syrjälä 
182616c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
182716c6c56bSVille Syrjälä 	}
182816c6c56bSVille Syrjälä 
182916c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
183016c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
183116c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
183216c6c56bSVille Syrjälä 
183316c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
183416c6c56bSVille Syrjälä 	/*
183516c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
183616c6c56bSVille Syrjälä 	 * may miss hotplug events.
183716c6c56bSVille Syrjälä 	 */
183816c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
183916c6c56bSVille Syrjälä }
184016c6c56bSVille Syrjälä 
1841c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1842c1874ed7SImre Deak {
184345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
18442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1845c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1846c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1847c1874ed7SImre Deak 
1848c1874ed7SImre Deak 	while (true) {
1849c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1850c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1851c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1852c1874ed7SImre Deak 
1853c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1854c1874ed7SImre Deak 			goto out;
1855c1874ed7SImre Deak 
1856c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1857c1874ed7SImre Deak 
1858c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1859c1874ed7SImre Deak 
1860c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1861c1874ed7SImre Deak 
18627e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
186316c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
186416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
18657e231dbeSJesse Barnes 
186660611c13SPaulo Zanoni 		if (pm_iir)
1867d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18687e231dbeSJesse Barnes 
18697e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
18707e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
18717e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
18727e231dbeSJesse Barnes 	}
18737e231dbeSJesse Barnes 
18747e231dbeSJesse Barnes out:
18757e231dbeSJesse Barnes 	return ret;
18767e231dbeSJesse Barnes }
18777e231dbeSJesse Barnes 
187843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
187943f328d7SVille Syrjälä {
188045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
188143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
188243f328d7SVille Syrjälä 	u32 master_ctl, iir;
188343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
188443f328d7SVille Syrjälä 
18858e5fd599SVille Syrjälä 	for (;;) {
18868e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18873278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18883278f67fSVille Syrjälä 
18893278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18908e5fd599SVille Syrjälä 			break;
189143f328d7SVille Syrjälä 
189243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
189343f328d7SVille Syrjälä 
18943278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
189543f328d7SVille Syrjälä 
18963278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
189743f328d7SVille Syrjälä 
189843f328d7SVille Syrjälä 		/* Consume port.  Then clear IIR or we'll miss events */
18993278f67fSVille Syrjälä 		i9xx_hpd_irq_handler(dev);
190043f328d7SVille Syrjälä 
190143f328d7SVille Syrjälä 		I915_WRITE(VLV_IIR, iir);
190243f328d7SVille Syrjälä 
190343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
190443f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
190543f328d7SVille Syrjälä 
19063278f67fSVille Syrjälä 		ret = IRQ_HANDLED;
19078e5fd599SVille Syrjälä 	}
19083278f67fSVille Syrjälä 
190943f328d7SVille Syrjälä 	return ret;
191043f328d7SVille Syrjälä }
191143f328d7SVille Syrjälä 
191223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1913776ad806SJesse Barnes {
19142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
19159db4a9c7SJesse Barnes 	int pipe;
1916b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1917776ad806SJesse Barnes 
191810a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
191991d131d2SDaniel Vetter 
1920cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1921cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1922776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1923cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1924cfc33bf7SVille Syrjälä 				 port_name(port));
1925cfc33bf7SVille Syrjälä 	}
1926776ad806SJesse Barnes 
1927ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1928ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1929ce99c256SDaniel Vetter 
1930776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1931515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1932776ad806SJesse Barnes 
1933776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1934776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1935776ad806SJesse Barnes 
1936776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1937776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1938776ad806SJesse Barnes 
1939776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1940776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1941776ad806SJesse Barnes 
19429db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
19439db4a9c7SJesse Barnes 		for_each_pipe(pipe)
19449db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19459db4a9c7SJesse Barnes 					 pipe_name(pipe),
19469db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1947776ad806SJesse Barnes 
1948776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1949776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1950776ad806SJesse Barnes 
1951776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1952776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1953776ad806SJesse Barnes 
1954776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19558664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
19568664281bSPaulo Zanoni 							  false))
1957fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
19588664281bSPaulo Zanoni 
19598664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19608664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
19618664281bSPaulo Zanoni 							  false))
1962fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
19638664281bSPaulo Zanoni }
19648664281bSPaulo Zanoni 
19658664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19668664281bSPaulo Zanoni {
19678664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19688664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19695a69b89fSDaniel Vetter 	enum pipe pipe;
19708664281bSPaulo Zanoni 
1971de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1972de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1973de032bf4SPaulo Zanoni 
19745a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
19755a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
19765a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
19775a69b89fSDaniel Vetter 								  false))
1978fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
19795a69b89fSDaniel Vetter 					  pipe_name(pipe));
19805a69b89fSDaniel Vetter 		}
19818664281bSPaulo Zanoni 
19825a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19835a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1984277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19855a69b89fSDaniel Vetter 			else
1986277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19875a69b89fSDaniel Vetter 		}
19885a69b89fSDaniel Vetter 	}
19898bf1e9f1SShuang He 
19908664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19918664281bSPaulo Zanoni }
19928664281bSPaulo Zanoni 
19938664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19948664281bSPaulo Zanoni {
19958664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19968664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19978664281bSPaulo Zanoni 
1998de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1999de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2000de032bf4SPaulo Zanoni 
20018664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20028664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
20038664281bSPaulo Zanoni 							  false))
2004fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
20058664281bSPaulo Zanoni 
20068664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20078664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
20088664281bSPaulo Zanoni 							  false))
2009fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
20108664281bSPaulo Zanoni 
20118664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20128664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
20138664281bSPaulo Zanoni 							  false))
2014fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
20158664281bSPaulo Zanoni 
20168664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2017776ad806SJesse Barnes }
2018776ad806SJesse Barnes 
201923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
202023e81d69SAdam Jackson {
20212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
202223e81d69SAdam Jackson 	int pipe;
2023b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
202423e81d69SAdam Jackson 
202510a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
202691d131d2SDaniel Vetter 
2027cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2028cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
202923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2030cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2031cfc33bf7SVille Syrjälä 				 port_name(port));
2032cfc33bf7SVille Syrjälä 	}
203323e81d69SAdam Jackson 
203423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2035ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
203623e81d69SAdam Jackson 
203723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2038515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
203923e81d69SAdam Jackson 
204023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
204123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
204223e81d69SAdam Jackson 
204323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
204423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
204523e81d69SAdam Jackson 
204623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
204723e81d69SAdam Jackson 		for_each_pipe(pipe)
204823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
204923e81d69SAdam Jackson 					 pipe_name(pipe),
205023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20518664281bSPaulo Zanoni 
20528664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20538664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
205423e81d69SAdam Jackson }
205523e81d69SAdam Jackson 
2056c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2057c008bc6eSPaulo Zanoni {
2058c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
205940da17c2SDaniel Vetter 	enum pipe pipe;
2060c008bc6eSPaulo Zanoni 
2061c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2062c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2063c008bc6eSPaulo Zanoni 
2064c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2065c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2066c008bc6eSPaulo Zanoni 
2067c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2068c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2069c008bc6eSPaulo Zanoni 
207040da17c2SDaniel Vetter 	for_each_pipe(pipe) {
207140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
20728d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2073c008bc6eSPaulo Zanoni 
207440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
207540da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2076fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
207740da17c2SDaniel Vetter 					  pipe_name(pipe));
2078c008bc6eSPaulo Zanoni 
207940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
208040da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20815b3a856bSDaniel Vetter 
208240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
208340da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
208440da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
208540da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2086c008bc6eSPaulo Zanoni 		}
2087c008bc6eSPaulo Zanoni 	}
2088c008bc6eSPaulo Zanoni 
2089c008bc6eSPaulo Zanoni 	/* check event from PCH */
2090c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2091c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2092c008bc6eSPaulo Zanoni 
2093c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2094c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2095c008bc6eSPaulo Zanoni 		else
2096c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2097c008bc6eSPaulo Zanoni 
2098c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2099c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2100c008bc6eSPaulo Zanoni 	}
2101c008bc6eSPaulo Zanoni 
2102c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2103c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2104c008bc6eSPaulo Zanoni }
2105c008bc6eSPaulo Zanoni 
21069719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
21079719fb98SPaulo Zanoni {
21089719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
210907d27e20SDamien Lespiau 	enum pipe pipe;
21109719fb98SPaulo Zanoni 
21119719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
21129719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21139719fb98SPaulo Zanoni 
21149719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21159719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21169719fb98SPaulo Zanoni 
21179719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21189719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21199719fb98SPaulo Zanoni 
212007d27e20SDamien Lespiau 	for_each_pipe(pipe) {
212107d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
21228d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
212340da17c2SDaniel Vetter 
212440da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
212507d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
212607d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
212707d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21289719fb98SPaulo Zanoni 		}
21299719fb98SPaulo Zanoni 	}
21309719fb98SPaulo Zanoni 
21319719fb98SPaulo Zanoni 	/* check event from PCH */
21329719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21339719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21349719fb98SPaulo Zanoni 
21359719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21369719fb98SPaulo Zanoni 
21379719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21389719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21399719fb98SPaulo Zanoni 	}
21409719fb98SPaulo Zanoni }
21419719fb98SPaulo Zanoni 
2142*72c90f62SOscar Mateo /*
2143*72c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
2144*72c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
2145*72c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
2146*72c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
2147*72c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
2148*72c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
2149*72c90f62SOscar Mateo  */
2150f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2151b1f14ad0SJesse Barnes {
215245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2154f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21550e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2156b1f14ad0SJesse Barnes 
21578664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21588664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2159907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21608664281bSPaulo Zanoni 
2161b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2162b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2163b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
216423a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21650e43406bSChris Wilson 
216644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
216744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
216844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
216944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
217044498aeaSPaulo Zanoni 	 * due to its back queue). */
2171ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
217244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
217344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
217444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2175ab5c608bSBen Widawsky 	}
217644498aeaSPaulo Zanoni 
2177*72c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
2178*72c90f62SOscar Mateo 
21790e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21800e43406bSChris Wilson 	if (gt_iir) {
2181*72c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
2182*72c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2183d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21840e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2185d8fc8a47SPaulo Zanoni 		else
2186d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21870e43406bSChris Wilson 	}
2188b1f14ad0SJesse Barnes 
2189b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21900e43406bSChris Wilson 	if (de_iir) {
2191*72c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
2192*72c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2193f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21949719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2195f1af8fc1SPaulo Zanoni 		else
2196f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21970e43406bSChris Wilson 	}
21980e43406bSChris Wilson 
2199f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2200f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22010e43406bSChris Wilson 		if (pm_iir) {
2202b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22030e43406bSChris Wilson 			ret = IRQ_HANDLED;
2204*72c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22050e43406bSChris Wilson 		}
2206f1af8fc1SPaulo Zanoni 	}
2207b1f14ad0SJesse Barnes 
2208b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2209b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2210ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
221144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
221244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2213ab5c608bSBen Widawsky 	}
2214b1f14ad0SJesse Barnes 
2215b1f14ad0SJesse Barnes 	return ret;
2216b1f14ad0SJesse Barnes }
2217b1f14ad0SJesse Barnes 
2218abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2219abd58f01SBen Widawsky {
2220abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2221abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2222abd58f01SBen Widawsky 	u32 master_ctl;
2223abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2224abd58f01SBen Widawsky 	uint32_t tmp = 0;
2225c42664ccSDaniel Vetter 	enum pipe pipe;
2226abd58f01SBen Widawsky 
2227abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2228abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2229abd58f01SBen Widawsky 	if (!master_ctl)
2230abd58f01SBen Widawsky 		return IRQ_NONE;
2231abd58f01SBen Widawsky 
2232abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2233abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2234abd58f01SBen Widawsky 
2235abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2236abd58f01SBen Widawsky 
2237abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2238abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2239abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2240abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2241abd58f01SBen Widawsky 		else if (tmp)
2242abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2243abd58f01SBen Widawsky 		else
2244abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2245abd58f01SBen Widawsky 
2246abd58f01SBen Widawsky 		if (tmp) {
2247abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2248abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2249abd58f01SBen Widawsky 		}
2250abd58f01SBen Widawsky 	}
2251abd58f01SBen Widawsky 
22526d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22536d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22546d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
22556d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
22566d766f02SDaniel Vetter 		else if (tmp)
22576d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
22586d766f02SDaniel Vetter 		else
22596d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22606d766f02SDaniel Vetter 
22616d766f02SDaniel Vetter 		if (tmp) {
22626d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22636d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
22646d766f02SDaniel Vetter 		}
22656d766f02SDaniel Vetter 	}
22666d766f02SDaniel Vetter 
2267abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2268abd58f01SBen Widawsky 		uint32_t pipe_iir;
2269abd58f01SBen Widawsky 
2270c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2271c42664ccSDaniel Vetter 			continue;
2272c42664ccSDaniel Vetter 
2273abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2274abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
22758d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2276abd58f01SBen Widawsky 
2277d0e1f1cbSDamien Lespiau 		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2278abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2279abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2280abd58f01SBen Widawsky 		}
2281abd58f01SBen Widawsky 
22820fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22830fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
22840fbe7870SDaniel Vetter 
228538d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
228638d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
228738d83c96SDaniel Vetter 								  false))
2288fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
228938d83c96SDaniel Vetter 					  pipe_name(pipe));
229038d83c96SDaniel Vetter 		}
229138d83c96SDaniel Vetter 
229230100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
229330100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
229430100f2bSDaniel Vetter 				  pipe_name(pipe),
229530100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
229630100f2bSDaniel Vetter 		}
2297abd58f01SBen Widawsky 
2298abd58f01SBen Widawsky 		if (pipe_iir) {
2299abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2300abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2301c42664ccSDaniel Vetter 		} else
2302abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2303abd58f01SBen Widawsky 	}
2304abd58f01SBen Widawsky 
230592d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
230692d03a80SDaniel Vetter 		/*
230792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
230892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
230992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
231092d03a80SDaniel Vetter 		 */
231192d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
231292d03a80SDaniel Vetter 
231392d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
231492d03a80SDaniel Vetter 
231592d03a80SDaniel Vetter 		if (pch_iir) {
231692d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
231792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
231892d03a80SDaniel Vetter 		}
231992d03a80SDaniel Vetter 	}
232092d03a80SDaniel Vetter 
2321abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2322abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2323abd58f01SBen Widawsky 
2324abd58f01SBen Widawsky 	return ret;
2325abd58f01SBen Widawsky }
2326abd58f01SBen Widawsky 
232717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
232817e1df07SDaniel Vetter 			       bool reset_completed)
232917e1df07SDaniel Vetter {
2330a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
233117e1df07SDaniel Vetter 	int i;
233217e1df07SDaniel Vetter 
233317e1df07SDaniel Vetter 	/*
233417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
233517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
233617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
233717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
233817e1df07SDaniel Vetter 	 */
233917e1df07SDaniel Vetter 
234017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
234117e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
234217e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
234317e1df07SDaniel Vetter 
234417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
234517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
234617e1df07SDaniel Vetter 
234717e1df07SDaniel Vetter 	/*
234817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
234917e1df07SDaniel Vetter 	 * reset state is cleared.
235017e1df07SDaniel Vetter 	 */
235117e1df07SDaniel Vetter 	if (reset_completed)
235217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
235317e1df07SDaniel Vetter }
235417e1df07SDaniel Vetter 
23558a905236SJesse Barnes /**
23568a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
23578a905236SJesse Barnes  * @work: work struct
23588a905236SJesse Barnes  *
23598a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23608a905236SJesse Barnes  * was detected.
23618a905236SJesse Barnes  */
23628a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
23638a905236SJesse Barnes {
23641f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
23651f83fee0SDaniel Vetter 						    work);
23662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
23672d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
23688a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2369cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2370cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2371cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
237217e1df07SDaniel Vetter 	int ret;
23738a905236SJesse Barnes 
23745bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23758a905236SJesse Barnes 
23767db0ba24SDaniel Vetter 	/*
23777db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23787db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23797db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23807db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23817db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23827db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23837db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23847db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23857db0ba24SDaniel Vetter 	 */
23867db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
238744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23885bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23897db0ba24SDaniel Vetter 				   reset_event);
23901f83fee0SDaniel Vetter 
239117e1df07SDaniel Vetter 		/*
2392f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2393f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2394f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2395f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2396f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2397f454c694SImre Deak 		 */
2398f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2399f454c694SImre Deak 		/*
240017e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
240117e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
240217e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
240317e1df07SDaniel Vetter 		 * deadlocks with the reset work.
240417e1df07SDaniel Vetter 		 */
2405f69061beSDaniel Vetter 		ret = i915_reset(dev);
2406f69061beSDaniel Vetter 
240717e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
240817e1df07SDaniel Vetter 
2409f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2410f454c694SImre Deak 
2411f69061beSDaniel Vetter 		if (ret == 0) {
2412f69061beSDaniel Vetter 			/*
2413f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2414f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2415f69061beSDaniel Vetter 			 * complete.
2416f69061beSDaniel Vetter 			 *
2417f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2418f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2419f69061beSDaniel Vetter 			 * updates before
2420f69061beSDaniel Vetter 			 * the counter increment.
2421f69061beSDaniel Vetter 			 */
2422f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2423f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2424f69061beSDaniel Vetter 
24255bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2426f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24271f83fee0SDaniel Vetter 		} else {
24282ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2429f316a42cSBen Gamari 		}
24301f83fee0SDaniel Vetter 
243117e1df07SDaniel Vetter 		/*
243217e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
243317e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
243417e1df07SDaniel Vetter 		 */
243517e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2436f316a42cSBen Gamari 	}
24378a905236SJesse Barnes }
24388a905236SJesse Barnes 
243935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2440c0e09200SDave Airlie {
24418a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2442bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
244363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2444050ee91fSBen Widawsky 	int pipe, i;
244563eeaf38SJesse Barnes 
244635aed2e6SChris Wilson 	if (!eir)
244735aed2e6SChris Wilson 		return;
244863eeaf38SJesse Barnes 
2449a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24508a905236SJesse Barnes 
2451bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2452bd9854f9SBen Widawsky 
24538a905236SJesse Barnes 	if (IS_G4X(dev)) {
24548a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24558a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24568a905236SJesse Barnes 
2457a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2458a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2459050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2460050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2461a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2462a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24638a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24643143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24658a905236SJesse Barnes 		}
24668a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24678a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2468a70491ccSJoe Perches 			pr_err("page table error\n");
2469a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24708a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24713143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24728a905236SJesse Barnes 		}
24738a905236SJesse Barnes 	}
24748a905236SJesse Barnes 
2475a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
247663eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
247763eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2478a70491ccSJoe Perches 			pr_err("page table error\n");
2479a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
248063eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24813143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
248263eeaf38SJesse Barnes 		}
24838a905236SJesse Barnes 	}
24848a905236SJesse Barnes 
248563eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2486a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
24879db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2488a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24899db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
249063eeaf38SJesse Barnes 		/* pipestat has already been acked */
249163eeaf38SJesse Barnes 	}
249263eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2493a70491ccSJoe Perches 		pr_err("instruction error\n");
2494a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2495050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2496050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2497a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
249863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
249963eeaf38SJesse Barnes 
2500a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2501a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2502a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
250363eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25043143a2bfSChris Wilson 			POSTING_READ(IPEIR);
250563eeaf38SJesse Barnes 		} else {
250663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
250763eeaf38SJesse Barnes 
2508a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2509a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2510a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2511a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
251263eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25133143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
251463eeaf38SJesse Barnes 		}
251563eeaf38SJesse Barnes 	}
251663eeaf38SJesse Barnes 
251763eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25183143a2bfSChris Wilson 	POSTING_READ(EIR);
251963eeaf38SJesse Barnes 	eir = I915_READ(EIR);
252063eeaf38SJesse Barnes 	if (eir) {
252163eeaf38SJesse Barnes 		/*
252263eeaf38SJesse Barnes 		 * some errors might have become stuck,
252363eeaf38SJesse Barnes 		 * mask them.
252463eeaf38SJesse Barnes 		 */
252563eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
252663eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
252763eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
252863eeaf38SJesse Barnes 	}
252935aed2e6SChris Wilson }
253035aed2e6SChris Wilson 
253135aed2e6SChris Wilson /**
253235aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
253335aed2e6SChris Wilson  * @dev: drm device
253435aed2e6SChris Wilson  *
253535aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
253635aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
253735aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
253835aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
253935aed2e6SChris Wilson  * of a ring dump etc.).
254035aed2e6SChris Wilson  */
254158174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
254258174462SMika Kuoppala 		       const char *fmt, ...)
254335aed2e6SChris Wilson {
254435aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
254558174462SMika Kuoppala 	va_list args;
254658174462SMika Kuoppala 	char error_msg[80];
254735aed2e6SChris Wilson 
254858174462SMika Kuoppala 	va_start(args, fmt);
254958174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
255058174462SMika Kuoppala 	va_end(args);
255158174462SMika Kuoppala 
255258174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
255335aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25548a905236SJesse Barnes 
2555ba1234d1SBen Gamari 	if (wedged) {
2556f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2557f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2558ba1234d1SBen Gamari 
255911ed50ecSBen Gamari 		/*
256017e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
256117e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
256217e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
256317e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
256417e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
256517e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
256617e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
256717e1df07SDaniel Vetter 		 *
256817e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
256917e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
257017e1df07SDaniel Vetter 		 * counter atomic_t.
257111ed50ecSBen Gamari 		 */
257217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
257311ed50ecSBen Gamari 	}
257411ed50ecSBen Gamari 
2575122f46baSDaniel Vetter 	/*
2576122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2577122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2578122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2579122f46baSDaniel Vetter 	 * code will deadlock.
2580122f46baSDaniel Vetter 	 */
2581122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
25828a905236SJesse Barnes }
25838a905236SJesse Barnes 
258421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
25854e5359cdSSimon Farnsworth {
25862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25874e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
25884e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
258905394f39SChris Wilson 	struct drm_i915_gem_object *obj;
25904e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
25914e5359cdSSimon Farnsworth 	unsigned long flags;
25924e5359cdSSimon Farnsworth 	bool stall_detected;
25934e5359cdSSimon Farnsworth 
25944e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
25954e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
25964e5359cdSSimon Farnsworth 		return;
25974e5359cdSSimon Farnsworth 
25984e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
25994e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
26004e5359cdSSimon Farnsworth 
2601e7d841caSChris Wilson 	if (work == NULL ||
2602e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2603e7d841caSChris Wilson 	    !work->enable_stall_check) {
26044e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
26054e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
26064e5359cdSSimon Farnsworth 		return;
26074e5359cdSSimon Farnsworth 	}
26084e5359cdSSimon Farnsworth 
26094e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
261005394f39SChris Wilson 	obj = work->pending_flip_obj;
2611a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
26129db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2613446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2614f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
26154e5359cdSSimon Farnsworth 	} else {
26169db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2617f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2618f4510a27SMatt Roper 							crtc->y * crtc->primary->fb->pitches[0] +
2619f4510a27SMatt Roper 							crtc->x * crtc->primary->fb->bits_per_pixel/8);
26204e5359cdSSimon Farnsworth 	}
26214e5359cdSSimon Farnsworth 
26224e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
26234e5359cdSSimon Farnsworth 
26244e5359cdSSimon Farnsworth 	if (stall_detected) {
26254e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
26264e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
26274e5359cdSSimon Farnsworth 	}
26284e5359cdSSimon Farnsworth }
26294e5359cdSSimon Farnsworth 
263042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
263142f52ef8SKeith Packard  * we use as a pipe index
263242f52ef8SKeith Packard  */
2633f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26340a3e67a4SJesse Barnes {
26352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2636e9d21d7fSKeith Packard 	unsigned long irqflags;
263771e0ffa5SJesse Barnes 
26385eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
263971e0ffa5SJesse Barnes 		return -EINVAL;
26400a3e67a4SJesse Barnes 
26411ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2642f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26437c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2644755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26450a3e67a4SJesse Barnes 	else
26467c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2647755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26481ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26498692d00eSChris Wilson 
26500a3e67a4SJesse Barnes 	return 0;
26510a3e67a4SJesse Barnes }
26520a3e67a4SJesse Barnes 
2653f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2654f796cf8fSJesse Barnes {
26552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2656f796cf8fSJesse Barnes 	unsigned long irqflags;
2657b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
265840da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2659f796cf8fSJesse Barnes 
2660f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2661f796cf8fSJesse Barnes 		return -EINVAL;
2662f796cf8fSJesse Barnes 
2663f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2664b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2665b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2666b1f14ad0SJesse Barnes 
2667b1f14ad0SJesse Barnes 	return 0;
2668b1f14ad0SJesse Barnes }
2669b1f14ad0SJesse Barnes 
26707e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26717e231dbeSJesse Barnes {
26722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26737e231dbeSJesse Barnes 	unsigned long irqflags;
26747e231dbeSJesse Barnes 
26757e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26767e231dbeSJesse Barnes 		return -EINVAL;
26777e231dbeSJesse Barnes 
26787e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
267931acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2680755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26817e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26827e231dbeSJesse Barnes 
26837e231dbeSJesse Barnes 	return 0;
26847e231dbeSJesse Barnes }
26857e231dbeSJesse Barnes 
2686abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2687abd58f01SBen Widawsky {
2688abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2689abd58f01SBen Widawsky 	unsigned long irqflags;
2690abd58f01SBen Widawsky 
2691abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2692abd58f01SBen Widawsky 		return -EINVAL;
2693abd58f01SBen Widawsky 
2694abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26957167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26967167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2697abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2698abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2699abd58f01SBen Widawsky 	return 0;
2700abd58f01SBen Widawsky }
2701abd58f01SBen Widawsky 
270242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
270342f52ef8SKeith Packard  * we use as a pipe index
270442f52ef8SKeith Packard  */
2705f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
27060a3e67a4SJesse Barnes {
27072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2708e9d21d7fSKeith Packard 	unsigned long irqflags;
27090a3e67a4SJesse Barnes 
27101ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27117c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2712755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2713755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27141ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27150a3e67a4SJesse Barnes }
27160a3e67a4SJesse Barnes 
2717f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2718f796cf8fSJesse Barnes {
27192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2720f796cf8fSJesse Barnes 	unsigned long irqflags;
2721b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
272240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2723f796cf8fSJesse Barnes 
2724f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2725b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2726b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2727b1f14ad0SJesse Barnes }
2728b1f14ad0SJesse Barnes 
27297e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
27307e231dbeSJesse Barnes {
27312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27327e231dbeSJesse Barnes 	unsigned long irqflags;
27337e231dbeSJesse Barnes 
27347e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
273531acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2736755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27377e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27387e231dbeSJesse Barnes }
27397e231dbeSJesse Barnes 
2740abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2741abd58f01SBen Widawsky {
2742abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2743abd58f01SBen Widawsky 	unsigned long irqflags;
2744abd58f01SBen Widawsky 
2745abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2746abd58f01SBen Widawsky 		return;
2747abd58f01SBen Widawsky 
2748abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27497167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27507167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2751abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2752abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2753abd58f01SBen Widawsky }
2754abd58f01SBen Widawsky 
2755893eead0SChris Wilson static u32
2756a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring)
2757852835f3SZou Nan hai {
2758893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2759893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2760893eead0SChris Wilson }
2761893eead0SChris Wilson 
27629107e9d2SChris Wilson static bool
2763a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno)
2764893eead0SChris Wilson {
27659107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
27669107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2767f65d9421SBen Gamari }
2768f65d9421SBen Gamari 
2769a028c4b0SDaniel Vetter static bool
2770a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2771a028c4b0SDaniel Vetter {
2772a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2773a028c4b0SDaniel Vetter 		/*
2774a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2775a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2776a028c4b0SDaniel Vetter 		 * we merge that code.
2777a028c4b0SDaniel Vetter 		 */
2778a028c4b0SDaniel Vetter 		return false;
2779a028c4b0SDaniel Vetter 	} else {
2780a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2781a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2782a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2783a028c4b0SDaniel Vetter 	}
2784a028c4b0SDaniel Vetter }
2785a028c4b0SDaniel Vetter 
2786a4872ba6SOscar Mateo static struct intel_engine_cs *
2787a4872ba6SOscar Mateo semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr)
2788921d42eaSDaniel Vetter {
2789921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2790a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2791921d42eaSDaniel Vetter 	int i;
2792921d42eaSDaniel Vetter 
2793921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2794921d42eaSDaniel Vetter 		/*
2795921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2796921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2797921d42eaSDaniel Vetter 		 * we merge that code.
2798921d42eaSDaniel Vetter 		 */
2799921d42eaSDaniel Vetter 		return NULL;
2800921d42eaSDaniel Vetter 	} else {
2801921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2802921d42eaSDaniel Vetter 
2803921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2804921d42eaSDaniel Vetter 			if(ring == signaller)
2805921d42eaSDaniel Vetter 				continue;
2806921d42eaSDaniel Vetter 
2807ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2808921d42eaSDaniel Vetter 				return signaller;
2809921d42eaSDaniel Vetter 		}
2810921d42eaSDaniel Vetter 	}
2811921d42eaSDaniel Vetter 
2812921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2813921d42eaSDaniel Vetter 		  ring->id, ipehr);
2814921d42eaSDaniel Vetter 
2815921d42eaSDaniel Vetter 	return NULL;
2816921d42eaSDaniel Vetter }
2817921d42eaSDaniel Vetter 
2818a4872ba6SOscar Mateo static struct intel_engine_cs *
2819a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2820a24a11e6SChris Wilson {
2821a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
282288fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
282388fe429dSDaniel Vetter 	int i;
2824a24a11e6SChris Wilson 
2825a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2826a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
28276274f212SChris Wilson 		return NULL;
2828a24a11e6SChris Wilson 
282988fe429dSDaniel Vetter 	/*
283088fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
283188fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
283288fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
283388fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
283488fe429dSDaniel Vetter 	 * ringbuffer itself.
2835a24a11e6SChris Wilson 	 */
283688fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
283788fe429dSDaniel Vetter 
283888fe429dSDaniel Vetter 	for (i = 4; i; --i) {
283988fe429dSDaniel Vetter 		/*
284088fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
284188fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
284288fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
284388fe429dSDaniel Vetter 		 */
2844ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
284588fe429dSDaniel Vetter 
284688fe429dSDaniel Vetter 		/* This here seems to blow up */
2847ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2848a24a11e6SChris Wilson 		if (cmd == ipehr)
2849a24a11e6SChris Wilson 			break;
2850a24a11e6SChris Wilson 
285188fe429dSDaniel Vetter 		head -= 4;
285288fe429dSDaniel Vetter 	}
2853a24a11e6SChris Wilson 
285488fe429dSDaniel Vetter 	if (!i)
285588fe429dSDaniel Vetter 		return NULL;
285688fe429dSDaniel Vetter 
2857ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2858921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2859a24a11e6SChris Wilson }
2860a24a11e6SChris Wilson 
2861a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28626274f212SChris Wilson {
28636274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2864a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
28656274f212SChris Wilson 	u32 seqno, ctl;
28666274f212SChris Wilson 
28676274f212SChris Wilson 	ring->hangcheck.deadlock = true;
28686274f212SChris Wilson 
28696274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28706274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
28716274f212SChris Wilson 		return -1;
28726274f212SChris Wilson 
28736274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
28746274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
28756274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
28766274f212SChris Wilson 		return -1;
28776274f212SChris Wilson 
28786274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
28796274f212SChris Wilson }
28806274f212SChris Wilson 
28816274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28826274f212SChris Wilson {
2883a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28846274f212SChris Wilson 	int i;
28856274f212SChris Wilson 
28866274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28876274f212SChris Wilson 		ring->hangcheck.deadlock = false;
28886274f212SChris Wilson }
28896274f212SChris Wilson 
2890ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2891a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
28921ec14ad3SChris Wilson {
28931ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28941ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28959107e9d2SChris Wilson 	u32 tmp;
28969107e9d2SChris Wilson 
28976274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2898f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
28996274f212SChris Wilson 
29009107e9d2SChris Wilson 	if (IS_GEN2(dev))
2901f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
29029107e9d2SChris Wilson 
29039107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
29049107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
29059107e9d2SChris Wilson 	 * and break the hang. This should work on
29069107e9d2SChris Wilson 	 * all but the second generation chipsets.
29079107e9d2SChris Wilson 	 */
29089107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
29091ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
291058174462SMika Kuoppala 		i915_handle_error(dev, false,
291158174462SMika Kuoppala 				  "Kicking stuck wait on %s",
29121ec14ad3SChris Wilson 				  ring->name);
29131ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2914f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
29151ec14ad3SChris Wilson 	}
2916a24a11e6SChris Wilson 
29176274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29186274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29196274f212SChris Wilson 		default:
2920f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29216274f212SChris Wilson 		case 1:
292258174462SMika Kuoppala 			i915_handle_error(dev, false,
292358174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2924a24a11e6SChris Wilson 					  ring->name);
2925a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2926f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29276274f212SChris Wilson 		case 0:
2928f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29296274f212SChris Wilson 		}
29309107e9d2SChris Wilson 	}
29319107e9d2SChris Wilson 
2932f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2933a24a11e6SChris Wilson }
2934d1e61e7fSChris Wilson 
2935f65d9421SBen Gamari /**
2936f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
293705407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
293805407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
293905407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
294005407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
294105407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2942f65d9421SBen Gamari  */
2943a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2944f65d9421SBen Gamari {
2945f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
29462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2947a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2948b4519513SChris Wilson 	int i;
294905407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29509107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29519107e9d2SChris Wilson #define BUSY 1
29529107e9d2SChris Wilson #define KICK 5
29539107e9d2SChris Wilson #define HUNG 20
2954893eead0SChris Wilson 
2955d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29563e0dc6b0SBen Widawsky 		return;
29573e0dc6b0SBen Widawsky 
2958b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
295950877445SChris Wilson 		u64 acthd;
296050877445SChris Wilson 		u32 seqno;
29619107e9d2SChris Wilson 		bool busy = true;
2962b4519513SChris Wilson 
29636274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29646274f212SChris Wilson 
296505407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
296605407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
296705407ff8SMika Kuoppala 
296805407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
29699107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2970da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2971da661464SMika Kuoppala 
29729107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29739107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2974094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2975f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29769107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29779107e9d2SChris Wilson 								  ring->name);
2978f4adcd24SDaniel Vetter 						else
2979f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2980f4adcd24SDaniel Vetter 								 ring->name);
29819107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2982094f9a54SChris Wilson 					}
2983094f9a54SChris Wilson 					/* Safeguard against driver failure */
2984094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29859107e9d2SChris Wilson 				} else
29869107e9d2SChris Wilson 					busy = false;
298705407ff8SMika Kuoppala 			} else {
29886274f212SChris Wilson 				/* We always increment the hangcheck score
29896274f212SChris Wilson 				 * if the ring is busy and still processing
29906274f212SChris Wilson 				 * the same request, so that no single request
29916274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29926274f212SChris Wilson 				 * batches). The only time we do not increment
29936274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29946274f212SChris Wilson 				 * ring is in a legitimate wait for another
29956274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29966274f212SChris Wilson 				 * victim and we want to be sure we catch the
29976274f212SChris Wilson 				 * right culprit. Then every time we do kick
29986274f212SChris Wilson 				 * the ring, add a small increment to the
29996274f212SChris Wilson 				 * score so that we can catch a batch that is
30006274f212SChris Wilson 				 * being repeatedly kicked and so responsible
30016274f212SChris Wilson 				 * for stalling the machine.
30029107e9d2SChris Wilson 				 */
3003ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3004ad8beaeaSMika Kuoppala 								    acthd);
3005ad8beaeaSMika Kuoppala 
3006ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3007da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3008f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
30096274f212SChris Wilson 					break;
3010f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3011ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
30126274f212SChris Wilson 					break;
3013f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3014ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
30156274f212SChris Wilson 					break;
3016f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3017ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30186274f212SChris Wilson 					stuck[i] = true;
30196274f212SChris Wilson 					break;
30206274f212SChris Wilson 				}
302105407ff8SMika Kuoppala 			}
30229107e9d2SChris Wilson 		} else {
3023da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3024da661464SMika Kuoppala 
30259107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30269107e9d2SChris Wilson 			 * attempts across multiple batches.
30279107e9d2SChris Wilson 			 */
30289107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30299107e9d2SChris Wilson 				ring->hangcheck.score--;
3030cbb465e7SChris Wilson 		}
3031f65d9421SBen Gamari 
303205407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
303305407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30349107e9d2SChris Wilson 		busy_count += busy;
303505407ff8SMika Kuoppala 	}
303605407ff8SMika Kuoppala 
303705407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3038b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3039b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
304005407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3041a43adf07SChris Wilson 				 ring->name);
3042a43adf07SChris Wilson 			rings_hung++;
304305407ff8SMika Kuoppala 		}
304405407ff8SMika Kuoppala 	}
304505407ff8SMika Kuoppala 
304605407ff8SMika Kuoppala 	if (rings_hung)
304758174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
304805407ff8SMika Kuoppala 
304905407ff8SMika Kuoppala 	if (busy_count)
305005407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
305105407ff8SMika Kuoppala 		 * being added */
305210cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
305310cd45b6SMika Kuoppala }
305410cd45b6SMika Kuoppala 
305510cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
305610cd45b6SMika Kuoppala {
305710cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3058d330a953SJani Nikula 	if (!i915.enable_hangcheck)
305910cd45b6SMika Kuoppala 		return;
306010cd45b6SMika Kuoppala 
306199584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
306210cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3063f65d9421SBen Gamari }
3064f65d9421SBen Gamari 
30651c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
306691738a95SPaulo Zanoni {
306791738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
306891738a95SPaulo Zanoni 
306991738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
307091738a95SPaulo Zanoni 		return;
307191738a95SPaulo Zanoni 
3072f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3073105b122eSPaulo Zanoni 
3074105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3075105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3076622364b6SPaulo Zanoni }
3077105b122eSPaulo Zanoni 
307891738a95SPaulo Zanoni /*
3079622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3080622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3081622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3082622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3083622364b6SPaulo Zanoni  *
3084622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
308591738a95SPaulo Zanoni  */
3086622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3087622364b6SPaulo Zanoni {
3088622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3089622364b6SPaulo Zanoni 
3090622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3091622364b6SPaulo Zanoni 		return;
3092622364b6SPaulo Zanoni 
3093622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
309491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
309591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
309691738a95SPaulo Zanoni }
309791738a95SPaulo Zanoni 
30987c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3099d18ea1b5SDaniel Vetter {
3100d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3101d18ea1b5SDaniel Vetter 
3102f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3103a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3104f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3105d18ea1b5SDaniel Vetter }
3106d18ea1b5SDaniel Vetter 
3107c0e09200SDave Airlie /* drm_dma.h hooks
3108c0e09200SDave Airlie */
3109be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3110036a4a7dSZhenyu Wang {
31112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3112036a4a7dSZhenyu Wang 
31130c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3114bdfcdb63SDaniel Vetter 
3115f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3116c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3117c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3118036a4a7dSZhenyu Wang 
31197c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3120c650156aSZhenyu Wang 
31211c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31227d99163dSBen Widawsky }
31237d99163dSBen Widawsky 
31247e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31257e231dbeSJesse Barnes {
31262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31277e231dbeSJesse Barnes 	int pipe;
31287e231dbeSJesse Barnes 
31297e231dbeSJesse Barnes 	/* VLV magic */
31307e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31317e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31327e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31337e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31347e231dbeSJesse Barnes 
31357e231dbeSJesse Barnes 	/* and GT */
31367e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
31377e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3138d18ea1b5SDaniel Vetter 
31397c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31407e231dbeSJesse Barnes 
31417e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
31427e231dbeSJesse Barnes 
31437e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
31447e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
31457e231dbeSJesse Barnes 	for_each_pipe(pipe)
31467e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
31477e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31487e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
31497e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
31507e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
31517e231dbeSJesse Barnes }
31527e231dbeSJesse Barnes 
3153d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3154d6e3cca3SDaniel Vetter {
3155d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3156d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3157d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3158d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3159d6e3cca3SDaniel Vetter }
3160d6e3cca3SDaniel Vetter 
3161823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3162abd58f01SBen Widawsky {
3163abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3164abd58f01SBen Widawsky 	int pipe;
3165abd58f01SBen Widawsky 
3166abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3167abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3168abd58f01SBen Widawsky 
3169d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3170abd58f01SBen Widawsky 
3171823f6b38SPaulo Zanoni 	for_each_pipe(pipe)
3172f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3173abd58f01SBen Widawsky 
3174f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3175f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3176f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3177abd58f01SBen Widawsky 
31781c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3179abd58f01SBen Widawsky }
3180abd58f01SBen Widawsky 
318143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
318243f328d7SVille Syrjälä {
318343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
318443f328d7SVille Syrjälä 	int pipe;
318543f328d7SVille Syrjälä 
318643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
318743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
318843f328d7SVille Syrjälä 
3189d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
319043f328d7SVille Syrjälä 
319143f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
319243f328d7SVille Syrjälä 
319343f328d7SVille Syrjälä 	POSTING_READ(GEN8_PCU_IIR);
319443f328d7SVille Syrjälä 
319543f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
319643f328d7SVille Syrjälä 
319743f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
319843f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
319943f328d7SVille Syrjälä 
320043f328d7SVille Syrjälä 	for_each_pipe(pipe)
320143f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
320243f328d7SVille Syrjälä 
320343f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
320443f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
320543f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
320643f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
320743f328d7SVille Syrjälä }
320843f328d7SVille Syrjälä 
320982a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
321082a28bcfSDaniel Vetter {
32112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
321282a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
321382a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3214fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
321582a28bcfSDaniel Vetter 
321682a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3217fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
321882a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3219cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3220fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
322182a28bcfSDaniel Vetter 	} else {
3222fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
322382a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3224cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3225fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
322682a28bcfSDaniel Vetter 	}
322782a28bcfSDaniel Vetter 
3228fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
322982a28bcfSDaniel Vetter 
32307fe0b973SKeith Packard 	/*
32317fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32327fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
32337fe0b973SKeith Packard 	 *
32347fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
32357fe0b973SKeith Packard 	 */
32367fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32377fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32387fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32397fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32407fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32417fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32427fe0b973SKeith Packard }
32437fe0b973SKeith Packard 
3244d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3245d46da437SPaulo Zanoni {
32462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
324782a28bcfSDaniel Vetter 	u32 mask;
3248d46da437SPaulo Zanoni 
3249692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3250692a04cfSDaniel Vetter 		return;
3251692a04cfSDaniel Vetter 
3252105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32535c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3254105b122eSPaulo Zanoni 	else
32555c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32568664281bSPaulo Zanoni 
3257337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3258d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3259d46da437SPaulo Zanoni }
3260d46da437SPaulo Zanoni 
32610a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32620a9a8c91SDaniel Vetter {
32630a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32640a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32650a9a8c91SDaniel Vetter 
32660a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32670a9a8c91SDaniel Vetter 
32680a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3269040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32700a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
327135a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
327235a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32730a9a8c91SDaniel Vetter 	}
32740a9a8c91SDaniel Vetter 
32750a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32760a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32770a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32780a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32790a9a8c91SDaniel Vetter 	} else {
32800a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32810a9a8c91SDaniel Vetter 	}
32820a9a8c91SDaniel Vetter 
328335079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32840a9a8c91SDaniel Vetter 
32850a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3286a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
32870a9a8c91SDaniel Vetter 
32880a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32890a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32900a9a8c91SDaniel Vetter 
3291605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
329235079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32930a9a8c91SDaniel Vetter 	}
32940a9a8c91SDaniel Vetter }
32950a9a8c91SDaniel Vetter 
3296f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3297036a4a7dSZhenyu Wang {
32984bc9d430SDaniel Vetter 	unsigned long irqflags;
32992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33008e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33018e76f8dcSPaulo Zanoni 
33028e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33038e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33048e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33058e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33065c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33078e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
33085c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
33098e76f8dcSPaulo Zanoni 	} else {
33108e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3311ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33125b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33135b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33145b3a856bSDaniel Vetter 				DE_POISON);
33155c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
33165c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
33178e76f8dcSPaulo Zanoni 	}
3318036a4a7dSZhenyu Wang 
33191ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3320036a4a7dSZhenyu Wang 
33210c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33220c841212SPaulo Zanoni 
3323622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3324622364b6SPaulo Zanoni 
332535079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3326036a4a7dSZhenyu Wang 
33270a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3328036a4a7dSZhenyu Wang 
3329d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33307fe0b973SKeith Packard 
3331f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33326005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33336005ce42SDaniel Vetter 		 *
33346005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33354bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33364bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
33374bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3338f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
33394bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3340f97108d1SJesse Barnes 	}
3341f97108d1SJesse Barnes 
3342036a4a7dSZhenyu Wang 	return 0;
3343036a4a7dSZhenyu Wang }
3344036a4a7dSZhenyu Wang 
3345f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3346f8b79e58SImre Deak {
3347f8b79e58SImre Deak 	u32 pipestat_mask;
3348f8b79e58SImre Deak 	u32 iir_mask;
3349f8b79e58SImre Deak 
3350f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3351f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3352f8b79e58SImre Deak 
3353f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3354f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3355f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3356f8b79e58SImre Deak 
3357f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3358f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3359f8b79e58SImre Deak 
3360f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3361f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3362f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3363f8b79e58SImre Deak 
3364f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3365f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3366f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3367f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3368f8b79e58SImre Deak 
3369f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3370f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3371f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3372f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3373f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3374f8b79e58SImre Deak }
3375f8b79e58SImre Deak 
3376f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3377f8b79e58SImre Deak {
3378f8b79e58SImre Deak 	u32 pipestat_mask;
3379f8b79e58SImre Deak 	u32 iir_mask;
3380f8b79e58SImre Deak 
3381f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3382f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33836c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3384f8b79e58SImre Deak 
3385f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3386f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3387f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3388f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3389f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3390f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3391f8b79e58SImre Deak 
3392f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3393f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3394f8b79e58SImre Deak 
3395f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3396f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3397f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3398f8b79e58SImre Deak 
3399f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3400f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3401f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3402f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3403f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3404f8b79e58SImre Deak }
3405f8b79e58SImre Deak 
3406f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3407f8b79e58SImre Deak {
3408f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3409f8b79e58SImre Deak 
3410f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3411f8b79e58SImre Deak 		return;
3412f8b79e58SImre Deak 
3413f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3414f8b79e58SImre Deak 
3415f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3416f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3417f8b79e58SImre Deak }
3418f8b79e58SImre Deak 
3419f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3420f8b79e58SImre Deak {
3421f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3422f8b79e58SImre Deak 
3423f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3424f8b79e58SImre Deak 		return;
3425f8b79e58SImre Deak 
3426f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3427f8b79e58SImre Deak 
3428f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3429f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3430f8b79e58SImre Deak }
3431f8b79e58SImre Deak 
34327e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
34337e231dbeSJesse Barnes {
34342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3435b79480baSDaniel Vetter 	unsigned long irqflags;
34367e231dbeSJesse Barnes 
3437f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34387e231dbeSJesse Barnes 
343920afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
344020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
344120afbda2SDaniel Vetter 
34427e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3443f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
34447e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
34457e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
34467e231dbeSJesse Barnes 
3447b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3448b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3449b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3450f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3451f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3452b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
345331acc7f5SJesse Barnes 
34547e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
34557e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
34567e231dbeSJesse Barnes 
34570a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34587e231dbeSJesse Barnes 
34597e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34607e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34617e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34627e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34637e231dbeSJesse Barnes #endif
34647e231dbeSJesse Barnes 
34657e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
346620afbda2SDaniel Vetter 
346720afbda2SDaniel Vetter 	return 0;
346820afbda2SDaniel Vetter }
346920afbda2SDaniel Vetter 
3470abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3471abd58f01SBen Widawsky {
3472abd58f01SBen Widawsky 	int i;
3473abd58f01SBen Widawsky 
3474abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3475abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3476abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3477abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3478abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3479abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3480abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3481abd58f01SBen Widawsky 		0,
3482abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3483abd58f01SBen Widawsky 		};
3484abd58f01SBen Widawsky 
3485337ba017SPaulo Zanoni 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
348635079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
34870961021aSBen Widawsky 
34880961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
3489abd58f01SBen Widawsky }
3490abd58f01SBen Widawsky 
3491abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3492abd58f01SBen Widawsky {
3493abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
3494d0e1f1cbSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
34950fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
349630100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34975c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
34985c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3499abd58f01SBen Widawsky 	int pipe;
350013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
350113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
350213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3503abd58f01SBen Widawsky 
3504337ba017SPaulo Zanoni 	for_each_pipe(pipe)
350535079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
350635079899SPaulo Zanoni 				  de_pipe_enables);
3507abd58f01SBen Widawsky 
350835079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3509abd58f01SBen Widawsky }
3510abd58f01SBen Widawsky 
3511abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3512abd58f01SBen Widawsky {
3513abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3514abd58f01SBen Widawsky 
3515622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3516622364b6SPaulo Zanoni 
3517abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3518abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3519abd58f01SBen Widawsky 
3520abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3521abd58f01SBen Widawsky 
3522abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3523abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3524abd58f01SBen Widawsky 
3525abd58f01SBen Widawsky 	return 0;
3526abd58f01SBen Widawsky }
3527abd58f01SBen Widawsky 
352843f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
352943f328d7SVille Syrjälä {
353043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
353143f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
353243f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
353343f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
35343278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
35353278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
35363278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
353743f328d7SVille Syrjälä 	unsigned long irqflags;
353843f328d7SVille Syrjälä 	int pipe;
353943f328d7SVille Syrjälä 
354043f328d7SVille Syrjälä 	/*
354143f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
354243f328d7SVille Syrjälä 	 * toggle them based on usage.
354343f328d7SVille Syrjälä 	 */
35443278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
354543f328d7SVille Syrjälä 
354643f328d7SVille Syrjälä 	for_each_pipe(pipe)
354743f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
354843f328d7SVille Syrjälä 
354943f328d7SVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
35503278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
355143f328d7SVille Syrjälä 	for_each_pipe(pipe)
355243f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
355343f328d7SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
355443f328d7SVille Syrjälä 
355543f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
355643f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
355743f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
355843f328d7SVille Syrjälä 
355943f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
356043f328d7SVille Syrjälä 
356143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
356243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
356343f328d7SVille Syrjälä 
356443f328d7SVille Syrjälä 	return 0;
356543f328d7SVille Syrjälä }
356643f328d7SVille Syrjälä 
3567abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3568abd58f01SBen Widawsky {
3569abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3570abd58f01SBen Widawsky 
3571abd58f01SBen Widawsky 	if (!dev_priv)
3572abd58f01SBen Widawsky 		return;
3573abd58f01SBen Widawsky 
3574d4eb6b10SPaulo Zanoni 	intel_hpd_irq_uninstall(dev_priv);
3575abd58f01SBen Widawsky 
3576823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3577abd58f01SBen Widawsky }
3578abd58f01SBen Widawsky 
35797e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35807e231dbeSJesse Barnes {
35812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3582f8b79e58SImre Deak 	unsigned long irqflags;
35837e231dbeSJesse Barnes 	int pipe;
35847e231dbeSJesse Barnes 
35857e231dbeSJesse Barnes 	if (!dev_priv)
35867e231dbeSJesse Barnes 		return;
35877e231dbeSJesse Barnes 
3588843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3589843d0e7dSImre Deak 
35903ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3591ac4c16c5SEgbert Eich 
35927e231dbeSJesse Barnes 	for_each_pipe(pipe)
35937e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
35947e231dbeSJesse Barnes 
35957e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
35967e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
35977e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3598f8b79e58SImre Deak 
3599f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3600f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3601f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3602f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3603f8b79e58SImre Deak 
3604f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3605f8b79e58SImre Deak 
36067e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
36077e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
36087e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
36097e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
36107e231dbeSJesse Barnes }
36117e231dbeSJesse Barnes 
361243f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
361343f328d7SVille Syrjälä {
361443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
361543f328d7SVille Syrjälä 	int pipe;
361643f328d7SVille Syrjälä 
361743f328d7SVille Syrjälä 	if (!dev_priv)
361843f328d7SVille Syrjälä 		return;
361943f328d7SVille Syrjälä 
362043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
362143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
362243f328d7SVille Syrjälä 
362343f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which)				\
362443f328d7SVille Syrjälä do {								\
362543f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
362643f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER(which), 0);		\
362743f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
362843f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR(which));			\
362943f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
363043f328d7SVille Syrjälä } while (0)
363143f328d7SVille Syrjälä 
363243f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type)				\
363343f328d7SVille Syrjälä do {							\
363443f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
363543f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER, 0);		\
363643f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
363743f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR);		\
363843f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
363943f328d7SVille Syrjälä } while (0)
364043f328d7SVille Syrjälä 
364143f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 0);
364243f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 1);
364343f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 2);
364443f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 3);
364543f328d7SVille Syrjälä 
364643f328d7SVille Syrjälä 	GEN8_IRQ_FINI(PCU);
364743f328d7SVille Syrjälä 
364843f328d7SVille Syrjälä #undef GEN8_IRQ_FINI
364943f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX
365043f328d7SVille Syrjälä 
365143f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
365243f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
365343f328d7SVille Syrjälä 
365443f328d7SVille Syrjälä 	for_each_pipe(pipe)
365543f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
365643f328d7SVille Syrjälä 
365743f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
365843f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
365943f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
366043f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
366143f328d7SVille Syrjälä }
366243f328d7SVille Syrjälä 
3663f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3664036a4a7dSZhenyu Wang {
36652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36664697995bSJesse Barnes 
36674697995bSJesse Barnes 	if (!dev_priv)
36684697995bSJesse Barnes 		return;
36694697995bSJesse Barnes 
36703ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3671ac4c16c5SEgbert Eich 
3672be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3673036a4a7dSZhenyu Wang }
3674036a4a7dSZhenyu Wang 
3675c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3676c2798b19SChris Wilson {
36772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3678c2798b19SChris Wilson 	int pipe;
3679c2798b19SChris Wilson 
3680c2798b19SChris Wilson 	for_each_pipe(pipe)
3681c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3682c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3683c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3684c2798b19SChris Wilson 	POSTING_READ16(IER);
3685c2798b19SChris Wilson }
3686c2798b19SChris Wilson 
3687c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3688c2798b19SChris Wilson {
36892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3690379ef82dSDaniel Vetter 	unsigned long irqflags;
3691c2798b19SChris Wilson 
3692c2798b19SChris Wilson 	I915_WRITE16(EMR,
3693c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3694c2798b19SChris Wilson 
3695c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3696c2798b19SChris Wilson 	dev_priv->irq_mask =
3697c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3698c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3699c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3700c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3701c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3702c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3703c2798b19SChris Wilson 
3704c2798b19SChris Wilson 	I915_WRITE16(IER,
3705c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3706c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3707c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3708c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3709c2798b19SChris Wilson 	POSTING_READ16(IER);
3710c2798b19SChris Wilson 
3711379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3712379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3713379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3714755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3715755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3716379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3717379ef82dSDaniel Vetter 
3718c2798b19SChris Wilson 	return 0;
3719c2798b19SChris Wilson }
3720c2798b19SChris Wilson 
372190a72f87SVille Syrjälä /*
372290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
372390a72f87SVille Syrjälä  */
372490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37251f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
372690a72f87SVille Syrjälä {
37272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37281f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
372990a72f87SVille Syrjälä 
37308d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
373190a72f87SVille Syrjälä 		return false;
373290a72f87SVille Syrjälä 
373390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
373490a72f87SVille Syrjälä 		return false;
373590a72f87SVille Syrjälä 
37361f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
373790a72f87SVille Syrjälä 
373890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
373990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
374090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
374190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
374290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
374390a72f87SVille Syrjälä 	 */
374490a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
374590a72f87SVille Syrjälä 		return false;
374690a72f87SVille Syrjälä 
374790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
374890a72f87SVille Syrjälä 
374990a72f87SVille Syrjälä 	return true;
375090a72f87SVille Syrjälä }
375190a72f87SVille Syrjälä 
3752ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3753c2798b19SChris Wilson {
375445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3756c2798b19SChris Wilson 	u16 iir, new_iir;
3757c2798b19SChris Wilson 	u32 pipe_stats[2];
3758c2798b19SChris Wilson 	unsigned long irqflags;
3759c2798b19SChris Wilson 	int pipe;
3760c2798b19SChris Wilson 	u16 flip_mask =
3761c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3762c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3763c2798b19SChris Wilson 
3764c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3765c2798b19SChris Wilson 	if (iir == 0)
3766c2798b19SChris Wilson 		return IRQ_NONE;
3767c2798b19SChris Wilson 
3768c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3769c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3770c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3771c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3772c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3773c2798b19SChris Wilson 		 */
3774c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3775c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
377658174462SMika Kuoppala 			i915_handle_error(dev, false,
377758174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
377858174462SMika Kuoppala 					  iir);
3779c2798b19SChris Wilson 
3780c2798b19SChris Wilson 		for_each_pipe(pipe) {
3781c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3782c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3783c2798b19SChris Wilson 
3784c2798b19SChris Wilson 			/*
3785c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3786c2798b19SChris Wilson 			 */
37872d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3788c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3789c2798b19SChris Wilson 		}
3790c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3791c2798b19SChris Wilson 
3792c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3793c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3794c2798b19SChris Wilson 
3795d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3796c2798b19SChris Wilson 
3797c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3798c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3799c2798b19SChris Wilson 
38004356d586SDaniel Vetter 		for_each_pipe(pipe) {
38011f1c2e24SVille Syrjälä 			int plane = pipe;
38023a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
38031f1c2e24SVille Syrjälä 				plane = !plane;
38041f1c2e24SVille Syrjälä 
38054356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
38061f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
38071f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3808c2798b19SChris Wilson 
38094356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3810277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38112d9d2b0bSVille Syrjälä 
38122d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
38132d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3814fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
38154356d586SDaniel Vetter 		}
3816c2798b19SChris Wilson 
3817c2798b19SChris Wilson 		iir = new_iir;
3818c2798b19SChris Wilson 	}
3819c2798b19SChris Wilson 
3820c2798b19SChris Wilson 	return IRQ_HANDLED;
3821c2798b19SChris Wilson }
3822c2798b19SChris Wilson 
3823c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3824c2798b19SChris Wilson {
38252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3826c2798b19SChris Wilson 	int pipe;
3827c2798b19SChris Wilson 
3828c2798b19SChris Wilson 	for_each_pipe(pipe) {
3829c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3830c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3831c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3832c2798b19SChris Wilson 	}
3833c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3834c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3835c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3836c2798b19SChris Wilson }
3837c2798b19SChris Wilson 
3838a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3839a266c7d5SChris Wilson {
38402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3841a266c7d5SChris Wilson 	int pipe;
3842a266c7d5SChris Wilson 
3843a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3844a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3845a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3846a266c7d5SChris Wilson 	}
3847a266c7d5SChris Wilson 
384800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3849a266c7d5SChris Wilson 	for_each_pipe(pipe)
3850a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3851a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3852a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3853a266c7d5SChris Wilson 	POSTING_READ(IER);
3854a266c7d5SChris Wilson }
3855a266c7d5SChris Wilson 
3856a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3857a266c7d5SChris Wilson {
38582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
385938bde180SChris Wilson 	u32 enable_mask;
3860379ef82dSDaniel Vetter 	unsigned long irqflags;
3861a266c7d5SChris Wilson 
386238bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
386338bde180SChris Wilson 
386438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
386538bde180SChris Wilson 	dev_priv->irq_mask =
386638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
386738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
386838bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
386938bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
387038bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
387138bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
387238bde180SChris Wilson 
387338bde180SChris Wilson 	enable_mask =
387438bde180SChris Wilson 		I915_ASLE_INTERRUPT |
387538bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
387638bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
387738bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
387838bde180SChris Wilson 		I915_USER_INTERRUPT;
387938bde180SChris Wilson 
3880a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
388120afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
388220afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
388320afbda2SDaniel Vetter 
3884a266c7d5SChris Wilson 		/* Enable in IER... */
3885a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3886a266c7d5SChris Wilson 		/* and unmask in IMR */
3887a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3888a266c7d5SChris Wilson 	}
3889a266c7d5SChris Wilson 
3890a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3891a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3892a266c7d5SChris Wilson 	POSTING_READ(IER);
3893a266c7d5SChris Wilson 
3894f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
389520afbda2SDaniel Vetter 
3896379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3897379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3898379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3899755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3900755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3901379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3902379ef82dSDaniel Vetter 
390320afbda2SDaniel Vetter 	return 0;
390420afbda2SDaniel Vetter }
390520afbda2SDaniel Vetter 
390690a72f87SVille Syrjälä /*
390790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
390890a72f87SVille Syrjälä  */
390990a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
391090a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
391190a72f87SVille Syrjälä {
39122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
391390a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
391490a72f87SVille Syrjälä 
39158d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
391690a72f87SVille Syrjälä 		return false;
391790a72f87SVille Syrjälä 
391890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
391990a72f87SVille Syrjälä 		return false;
392090a72f87SVille Syrjälä 
392190a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
392290a72f87SVille Syrjälä 
392390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
392490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
392590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
392690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
392790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
392890a72f87SVille Syrjälä 	 */
392990a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
393090a72f87SVille Syrjälä 		return false;
393190a72f87SVille Syrjälä 
393290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
393390a72f87SVille Syrjälä 
393490a72f87SVille Syrjälä 	return true;
393590a72f87SVille Syrjälä }
393690a72f87SVille Syrjälä 
3937ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3938a266c7d5SChris Wilson {
393945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39418291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3942a266c7d5SChris Wilson 	unsigned long irqflags;
394338bde180SChris Wilson 	u32 flip_mask =
394438bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
394538bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
394638bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3947a266c7d5SChris Wilson 
3948a266c7d5SChris Wilson 	iir = I915_READ(IIR);
394938bde180SChris Wilson 	do {
395038bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39518291ee90SChris Wilson 		bool blc_event = false;
3952a266c7d5SChris Wilson 
3953a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3954a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3955a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3956a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3957a266c7d5SChris Wilson 		 */
3958a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3959a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
396058174462SMika Kuoppala 			i915_handle_error(dev, false,
396158174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
396258174462SMika Kuoppala 					  iir);
3963a266c7d5SChris Wilson 
3964a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3965a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3966a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3967a266c7d5SChris Wilson 
396838bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3969a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3970a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
397138bde180SChris Wilson 				irq_received = true;
3972a266c7d5SChris Wilson 			}
3973a266c7d5SChris Wilson 		}
3974a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3975a266c7d5SChris Wilson 
3976a266c7d5SChris Wilson 		if (!irq_received)
3977a266c7d5SChris Wilson 			break;
3978a266c7d5SChris Wilson 
3979a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
398016c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
398116c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
398216c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3983a266c7d5SChris Wilson 
398438bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3985a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3986a266c7d5SChris Wilson 
3987a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3988a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3989a266c7d5SChris Wilson 
3990a266c7d5SChris Wilson 		for_each_pipe(pipe) {
399138bde180SChris Wilson 			int plane = pipe;
39923a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
399338bde180SChris Wilson 				plane = !plane;
39945e2032d4SVille Syrjälä 
399590a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
399690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
399790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3998a266c7d5SChris Wilson 
3999a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4000a266c7d5SChris Wilson 				blc_event = true;
40014356d586SDaniel Vetter 
40024356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4003277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
40042d9d2b0bSVille Syrjälä 
40052d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
40062d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4007fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4008a266c7d5SChris Wilson 		}
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4011a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4012a266c7d5SChris Wilson 
4013a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4014a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4015a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4016a266c7d5SChris Wilson 		 * we would never get another interrupt.
4017a266c7d5SChris Wilson 		 *
4018a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4019a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4020a266c7d5SChris Wilson 		 * another one.
4021a266c7d5SChris Wilson 		 *
4022a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4023a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4024a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4025a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4026a266c7d5SChris Wilson 		 * stray interrupts.
4027a266c7d5SChris Wilson 		 */
402838bde180SChris Wilson 		ret = IRQ_HANDLED;
4029a266c7d5SChris Wilson 		iir = new_iir;
403038bde180SChris Wilson 	} while (iir & ~flip_mask);
4031a266c7d5SChris Wilson 
4032d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
40338291ee90SChris Wilson 
4034a266c7d5SChris Wilson 	return ret;
4035a266c7d5SChris Wilson }
4036a266c7d5SChris Wilson 
4037a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4038a266c7d5SChris Wilson {
40392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4040a266c7d5SChris Wilson 	int pipe;
4041a266c7d5SChris Wilson 
40423ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4043ac4c16c5SEgbert Eich 
4044a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4045a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4046a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4047a266c7d5SChris Wilson 	}
4048a266c7d5SChris Wilson 
404900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
405055b39755SChris Wilson 	for_each_pipe(pipe) {
405155b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4052a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
405355b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
405455b39755SChris Wilson 	}
4055a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4056a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4057a266c7d5SChris Wilson 
4058a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4059a266c7d5SChris Wilson }
4060a266c7d5SChris Wilson 
4061a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4062a266c7d5SChris Wilson {
40632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4064a266c7d5SChris Wilson 	int pipe;
4065a266c7d5SChris Wilson 
4066a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4067a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4068a266c7d5SChris Wilson 
4069a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4070a266c7d5SChris Wilson 	for_each_pipe(pipe)
4071a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4072a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4073a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4074a266c7d5SChris Wilson 	POSTING_READ(IER);
4075a266c7d5SChris Wilson }
4076a266c7d5SChris Wilson 
4077a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4078a266c7d5SChris Wilson {
40792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4080bbba0a97SChris Wilson 	u32 enable_mask;
4081a266c7d5SChris Wilson 	u32 error_mask;
4082b79480baSDaniel Vetter 	unsigned long irqflags;
4083a266c7d5SChris Wilson 
4084a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4085bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4086adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4087bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4088bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4089bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4090bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4091bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4092bbba0a97SChris Wilson 
4093bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
409421ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
409521ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4096bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4097bbba0a97SChris Wilson 
4098bbba0a97SChris Wilson 	if (IS_G4X(dev))
4099bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4100a266c7d5SChris Wilson 
4101b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4102b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4103b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4104755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4105755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4106755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4107b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4108a266c7d5SChris Wilson 
4109a266c7d5SChris Wilson 	/*
4110a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4111a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4112a266c7d5SChris Wilson 	 */
4113a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4114a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4115a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4116a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4117a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4118a266c7d5SChris Wilson 	} else {
4119a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4120a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4121a266c7d5SChris Wilson 	}
4122a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4123a266c7d5SChris Wilson 
4124a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4125a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4126a266c7d5SChris Wilson 	POSTING_READ(IER);
4127a266c7d5SChris Wilson 
412820afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
412920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
413020afbda2SDaniel Vetter 
4131f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
413220afbda2SDaniel Vetter 
413320afbda2SDaniel Vetter 	return 0;
413420afbda2SDaniel Vetter }
413520afbda2SDaniel Vetter 
4136bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
413720afbda2SDaniel Vetter {
41382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4139e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4140cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
414120afbda2SDaniel Vetter 	u32 hotplug_en;
414220afbda2SDaniel Vetter 
4143b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4144b5ea2d56SDaniel Vetter 
4145bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4146bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4147bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4148adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4149e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4150cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4151cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4152cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4153a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4154a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4155a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4156a266c7d5SChris Wilson 		*/
4157a266c7d5SChris Wilson 		if (IS_G4X(dev))
4158a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
415985fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4160a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4161a266c7d5SChris Wilson 
4162a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4163a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4164a266c7d5SChris Wilson 	}
4165bac56d5bSEgbert Eich }
4166a266c7d5SChris Wilson 
4167ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4168a266c7d5SChris Wilson {
416945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4171a266c7d5SChris Wilson 	u32 iir, new_iir;
4172a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4173a266c7d5SChris Wilson 	unsigned long irqflags;
4174a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
417521ad8330SVille Syrjälä 	u32 flip_mask =
417621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
417721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4178a266c7d5SChris Wilson 
4179a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4180a266c7d5SChris Wilson 
4181a266c7d5SChris Wilson 	for (;;) {
4182501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41832c8ba29fSChris Wilson 		bool blc_event = false;
41842c8ba29fSChris Wilson 
4185a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4186a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4187a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4188a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4189a266c7d5SChris Wilson 		 */
4190a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4191a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
419258174462SMika Kuoppala 			i915_handle_error(dev, false,
419358174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
419458174462SMika Kuoppala 					  iir);
4195a266c7d5SChris Wilson 
4196a266c7d5SChris Wilson 		for_each_pipe(pipe) {
4197a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4198a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4199a266c7d5SChris Wilson 
4200a266c7d5SChris Wilson 			/*
4201a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4202a266c7d5SChris Wilson 			 */
4203a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4204a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4205501e01d7SVille Syrjälä 				irq_received = true;
4206a266c7d5SChris Wilson 			}
4207a266c7d5SChris Wilson 		}
4208a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4209a266c7d5SChris Wilson 
4210a266c7d5SChris Wilson 		if (!irq_received)
4211a266c7d5SChris Wilson 			break;
4212a266c7d5SChris Wilson 
4213a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4214a266c7d5SChris Wilson 
4215a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
421616c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
421716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4218a266c7d5SChris Wilson 
421921ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4220a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4221a266c7d5SChris Wilson 
4222a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4223a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4224a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4225a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4226a266c7d5SChris Wilson 
4227a266c7d5SChris Wilson 		for_each_pipe(pipe) {
42282c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
422990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
423090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4231a266c7d5SChris Wilson 
4232a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4233a266c7d5SChris Wilson 				blc_event = true;
42344356d586SDaniel Vetter 
42354356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4236277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4237a266c7d5SChris Wilson 
42382d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
42392d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4240fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
42412d9d2b0bSVille Syrjälä 		}
4242a266c7d5SChris Wilson 
4243a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4244a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4245a266c7d5SChris Wilson 
4246515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4247515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4248515ac2bbSDaniel Vetter 
4249a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4250a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4251a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4252a266c7d5SChris Wilson 		 * we would never get another interrupt.
4253a266c7d5SChris Wilson 		 *
4254a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4255a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4256a266c7d5SChris Wilson 		 * another one.
4257a266c7d5SChris Wilson 		 *
4258a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4259a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4260a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4261a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4262a266c7d5SChris Wilson 		 * stray interrupts.
4263a266c7d5SChris Wilson 		 */
4264a266c7d5SChris Wilson 		iir = new_iir;
4265a266c7d5SChris Wilson 	}
4266a266c7d5SChris Wilson 
4267d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
42682c8ba29fSChris Wilson 
4269a266c7d5SChris Wilson 	return ret;
4270a266c7d5SChris Wilson }
4271a266c7d5SChris Wilson 
4272a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4273a266c7d5SChris Wilson {
42742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4275a266c7d5SChris Wilson 	int pipe;
4276a266c7d5SChris Wilson 
4277a266c7d5SChris Wilson 	if (!dev_priv)
4278a266c7d5SChris Wilson 		return;
4279a266c7d5SChris Wilson 
42803ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4281ac4c16c5SEgbert Eich 
4282a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4283a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4284a266c7d5SChris Wilson 
4285a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4286a266c7d5SChris Wilson 	for_each_pipe(pipe)
4287a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4288a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4289a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4290a266c7d5SChris Wilson 
4291a266c7d5SChris Wilson 	for_each_pipe(pipe)
4292a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4293a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4294a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4295a266c7d5SChris Wilson }
4296a266c7d5SChris Wilson 
42973ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4298ac4c16c5SEgbert Eich {
42992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4300ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4301ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4302ac4c16c5SEgbert Eich 	unsigned long irqflags;
4303ac4c16c5SEgbert Eich 	int i;
4304ac4c16c5SEgbert Eich 
4305ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4306ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4307ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4308ac4c16c5SEgbert Eich 
4309ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4310ac4c16c5SEgbert Eich 			continue;
4311ac4c16c5SEgbert Eich 
4312ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4313ac4c16c5SEgbert Eich 
4314ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4315ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4316ac4c16c5SEgbert Eich 
4317ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4318ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4319ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4320c23cc417SJani Nikula 							 connector->name);
4321ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4322ac4c16c5SEgbert Eich 				if (!connector->polled)
4323ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4324ac4c16c5SEgbert Eich 			}
4325ac4c16c5SEgbert Eich 		}
4326ac4c16c5SEgbert Eich 	}
4327ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4328ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4329ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4330ac4c16c5SEgbert Eich }
4331ac4c16c5SEgbert Eich 
4332f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4333f71d4af4SJesse Barnes {
43348b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
43358b2e326dSChris Wilson 
43368b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
433799584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4338c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4339a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43408b2e326dSChris Wilson 
4341a6706b45SDeepak S 	/* Let's track the enabled rps events */
4342a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4343a6706b45SDeepak S 
434499584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
434599584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
434661bac78eSDaniel Vetter 		    (unsigned long) dev);
43473ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4348ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
434961bac78eSDaniel Vetter 
435097a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43519ee32feaSDaniel Vetter 
43524cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
43534cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43544cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
43554cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4356f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4357f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4358391f75e2SVille Syrjälä 	} else {
4359391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4360391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4361f71d4af4SJesse Barnes 	}
4362f71d4af4SJesse Barnes 
4363c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4364f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4365f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4366c2baf4b7SVille Syrjälä 	}
4367f71d4af4SJesse Barnes 
436843f328d7SVille Syrjälä 	if (IS_CHERRYVIEW(dev)) {
436943f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
437043f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
437143f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
437243f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
437343f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
437443f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
437543f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
437643f328d7SVille Syrjälä 	} else if (IS_VALLEYVIEW(dev)) {
43777e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43787e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43797e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43807e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43817e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43827e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4383fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4384abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4385abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4386723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4387abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4388abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4389abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4390abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4391abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4392f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4393f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4394723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4395f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4396f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4397f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4398f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
439982a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4400f71d4af4SJesse Barnes 	} else {
4401c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4402c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4403c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4404c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4405c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4406a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4407a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4408a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4409a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4410a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
441120afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4412c2798b19SChris Wilson 		} else {
4413a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4414a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4415a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4416a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4417bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4418c2798b19SChris Wilson 		}
4419f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4420f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4421f71d4af4SJesse Barnes 	}
4422f71d4af4SJesse Barnes }
442320afbda2SDaniel Vetter 
442420afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
442520afbda2SDaniel Vetter {
442620afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4427821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4428821450c6SEgbert Eich 	struct drm_connector *connector;
4429b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4430821450c6SEgbert Eich 	int i;
443120afbda2SDaniel Vetter 
4432821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4433821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4434821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4435821450c6SEgbert Eich 	}
4436821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4437821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4438821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4439821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4440821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4441821450c6SEgbert Eich 	}
4442b5ea2d56SDaniel Vetter 
4443b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4444b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4445b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
444620afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
444720afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4448b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
444920afbda2SDaniel Vetter }
4450c67a470bSPaulo Zanoni 
44515d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
4452730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4453c67a470bSPaulo Zanoni {
4454c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4455c67a470bSPaulo Zanoni 
4456730488b2SPaulo Zanoni 	dev->driver->irq_uninstall(dev);
44575d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4458c67a470bSPaulo Zanoni }
4459c67a470bSPaulo Zanoni 
44605d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
4461730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4462c67a470bSPaulo Zanoni {
4463c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4464c67a470bSPaulo Zanoni 
44655d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4466730488b2SPaulo Zanoni 	dev->driver->irq_preinstall(dev);
4467730488b2SPaulo Zanoni 	dev->driver->irq_postinstall(dev);
4468c67a470bSPaulo Zanoni }
4469