1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29c0e09200SDave Airlie #include "drmP.h" 30c0e09200SDave Airlie #include "drm.h" 31c0e09200SDave Airlie #include "i915_drm.h" 32c0e09200SDave Airlie #include "i915_drv.h" 3379e53945SJesse Barnes #include "intel_drv.h" 34c0e09200SDave Airlie 35c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 36c0e09200SDave Airlie 377c463586SKeith Packard /** 387c463586SKeith Packard * Interrupts that are always left unmasked. 397c463586SKeith Packard * 407c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 417c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 427c463586SKeith Packard * PIPESTAT alone. 437c463586SKeith Packard */ 447c463586SKeith Packard #define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \ 450a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 468ee1c3dbSMatthew Garrett I915_DISPLAY_PIPE_B_EVENT_INTERRUPT) 47ed4cb414SEric Anholt 487c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 497c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT) 507c463586SKeith Packard 517c463586SKeith Packard /** These are all of the interrupts used by the driver */ 527c463586SKeith Packard #define I915_INTERRUPT_ENABLE_MASK (I915_INTERRUPT_ENABLE_FIX | \ 537c463586SKeith Packard I915_INTERRUPT_ENABLE_VAR) 547c463586SKeith Packard 5579e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5679e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 5779e53945SJesse Barnes 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6279e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6379e53945SJesse Barnes 648ee1c3dbSMatthew Garrett void 65ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 66ed4cb414SEric Anholt { 67ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 68ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 69ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 70ed4cb414SEric Anholt (void) I915_READ(IMR); 71ed4cb414SEric Anholt } 72ed4cb414SEric Anholt } 73ed4cb414SEric Anholt 74ed4cb414SEric Anholt static inline void 75ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 76ed4cb414SEric Anholt { 77ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 78ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 79ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 80ed4cb414SEric Anholt (void) I915_READ(IMR); 81ed4cb414SEric Anholt } 82ed4cb414SEric Anholt } 83ed4cb414SEric Anholt 847c463586SKeith Packard static inline u32 857c463586SKeith Packard i915_pipestat(int pipe) 867c463586SKeith Packard { 877c463586SKeith Packard if (pipe == 0) 887c463586SKeith Packard return PIPEASTAT; 897c463586SKeith Packard if (pipe == 1) 907c463586SKeith Packard return PIPEBSTAT; 919c84ba4eSAndrew Morton BUG(); 927c463586SKeith Packard } 937c463586SKeith Packard 947c463586SKeith Packard void 957c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 967c463586SKeith Packard { 977c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 987c463586SKeith Packard u32 reg = i915_pipestat(pipe); 997c463586SKeith Packard 1007c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1017c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1027c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1037c463586SKeith Packard (void) I915_READ(reg); 1047c463586SKeith Packard } 1057c463586SKeith Packard } 1067c463586SKeith Packard 1077c463586SKeith Packard void 1087c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1097c463586SKeith Packard { 1107c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1117c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1127c463586SKeith Packard 1137c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1147c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1157c463586SKeith Packard (void) I915_READ(reg); 1167c463586SKeith Packard } 1177c463586SKeith Packard } 1187c463586SKeith Packard 119c0e09200SDave Airlie /** 1200a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1210a3e67a4SJesse Barnes * @dev: DRM device 1220a3e67a4SJesse Barnes * @pipe: pipe to check 1230a3e67a4SJesse Barnes * 1240a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1250a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1260a3e67a4SJesse Barnes * before reading such registers if unsure. 1270a3e67a4SJesse Barnes */ 1280a3e67a4SJesse Barnes static int 1290a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1300a3e67a4SJesse Barnes { 1310a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1320a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1330a3e67a4SJesse Barnes 1340a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1350a3e67a4SJesse Barnes return 1; 1360a3e67a4SJesse Barnes 1370a3e67a4SJesse Barnes return 0; 1380a3e67a4SJesse Barnes } 1390a3e67a4SJesse Barnes 14042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 14142f52ef8SKeith Packard * we use as a pipe index 14242f52ef8SKeith Packard */ 14342f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1440a3e67a4SJesse Barnes { 1450a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1460a3e67a4SJesse Barnes unsigned long high_frame; 1470a3e67a4SJesse Barnes unsigned long low_frame; 1480a3e67a4SJesse Barnes u32 high1, high2, low, count; 1490a3e67a4SJesse Barnes 1500a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 1510a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 1520a3e67a4SJesse Barnes 1530a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 1540a3e67a4SJesse Barnes DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe); 1550a3e67a4SJesse Barnes return 0; 1560a3e67a4SJesse Barnes } 1570a3e67a4SJesse Barnes 1580a3e67a4SJesse Barnes /* 1590a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1600a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1610a3e67a4SJesse Barnes * register. 1620a3e67a4SJesse Barnes */ 1630a3e67a4SJesse Barnes do { 1640a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 1650a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 1660a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 1670a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 1680a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 1690a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 1700a3e67a4SJesse Barnes } while (high1 != high2); 1710a3e67a4SJesse Barnes 1720a3e67a4SJesse Barnes count = (high1 << 8) | low; 1730a3e67a4SJesse Barnes 1740a3e67a4SJesse Barnes return count; 1750a3e67a4SJesse Barnes } 1760a3e67a4SJesse Barnes 177c0e09200SDave Airlie irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 178c0e09200SDave Airlie { 179c0e09200SDave Airlie struct drm_device *dev = (struct drm_device *) arg; 180c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1817c1c2871SDave Airlie struct drm_i915_master_private *master_priv; 182cdfbc41fSEric Anholt u32 iir, new_iir; 183cdfbc41fSEric Anholt u32 pipea_stats, pipeb_stats; 18405eff845SKeith Packard u32 vblank_status; 18505eff845SKeith Packard u32 vblank_enable; 1860a3e67a4SJesse Barnes int vblank = 0; 1877c463586SKeith Packard unsigned long irqflags; 18805eff845SKeith Packard int irq_received; 18905eff845SKeith Packard int ret = IRQ_NONE; 190c0e09200SDave Airlie 191630681d9SEric Anholt atomic_inc(&dev_priv->irq_received); 192630681d9SEric Anholt 193ed4cb414SEric Anholt iir = I915_READ(IIR); 194c0e09200SDave Airlie 19505eff845SKeith Packard if (IS_I965G(dev)) { 19605eff845SKeith Packard vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 19705eff845SKeith Packard vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 19805eff845SKeith Packard } else { 19905eff845SKeith Packard vblank_status = I915_VBLANK_INTERRUPT_STATUS; 20005eff845SKeith Packard vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 20105eff845SKeith Packard } 202c0e09200SDave Airlie 20305eff845SKeith Packard for (;;) { 20405eff845SKeith Packard irq_received = iir != 0; 20505eff845SKeith Packard 20605eff845SKeith Packard /* Can't rely on pipestat interrupt bit in iir as it might 20705eff845SKeith Packard * have been cleared after the pipestat interrupt was received. 20805eff845SKeith Packard * It doesn't set the bit in iir again, but it still produces 20905eff845SKeith Packard * interrupts (for non-MSI). 21005eff845SKeith Packard */ 21105eff845SKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 21205eff845SKeith Packard pipea_stats = I915_READ(PIPEASTAT); 21305eff845SKeith Packard pipeb_stats = I915_READ(PIPEBSTAT); 21479e53945SJesse Barnes 2150a3e67a4SJesse Barnes /* 2167c463586SKeith Packard * Clear the PIPE(A|B)STAT regs before the IIR 2170a3e67a4SJesse Barnes */ 21805eff845SKeith Packard if (pipea_stats & 0x8000ffff) { 2198ee1c3dbSMatthew Garrett I915_WRITE(PIPEASTAT, pipea_stats); 22005eff845SKeith Packard irq_received = 1; 2210a3e67a4SJesse Barnes } 2227c463586SKeith Packard 22305eff845SKeith Packard if (pipeb_stats & 0x8000ffff) { 2240a3e67a4SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 22505eff845SKeith Packard irq_received = 1; 226c0e09200SDave Airlie } 22705eff845SKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 22805eff845SKeith Packard 22905eff845SKeith Packard if (!irq_received) 23005eff845SKeith Packard break; 23105eff845SKeith Packard 23205eff845SKeith Packard ret = IRQ_HANDLED; 233c0e09200SDave Airlie 234673a394bSEric Anholt I915_WRITE(IIR, iir); 235cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 2367c463586SKeith Packard 2377c1c2871SDave Airlie if (dev->primary->master) { 2387c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 2397c1c2871SDave Airlie if (master_priv->sarea_priv) 2407c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 241c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 2427c1c2871SDave Airlie } 2430a3e67a4SJesse Barnes 244673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 245673a394bSEric Anholt dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev); 246673a394bSEric Anholt DRM_WAKEUP(&dev_priv->irq_queue); 247673a394bSEric Anholt } 248673a394bSEric Anholt 24905eff845SKeith Packard if (pipea_stats & vblank_status) { 2507c463586SKeith Packard vblank++; 2517c463586SKeith Packard drm_handle_vblank(dev, 0); 2527c463586SKeith Packard } 2537c463586SKeith Packard 25405eff845SKeith Packard if (pipeb_stats & vblank_status) { 2557c463586SKeith Packard vblank++; 2567c463586SKeith Packard drm_handle_vblank(dev, 1); 2577c463586SKeith Packard } 2587c463586SKeith Packard 2597c463586SKeith Packard if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 2607c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 261673a394bSEric Anholt opregion_asle_intr(dev); 2620a3e67a4SJesse Barnes 263cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 264cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 265cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 266cdfbc41fSEric Anholt * we would never get another interrupt. 267cdfbc41fSEric Anholt * 268cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 269cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 270cdfbc41fSEric Anholt * another one. 271cdfbc41fSEric Anholt * 272cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 273cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 274cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 275cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 276cdfbc41fSEric Anholt * stray interrupts. 277cdfbc41fSEric Anholt */ 278cdfbc41fSEric Anholt iir = new_iir; 27905eff845SKeith Packard } 280cdfbc41fSEric Anholt 28105eff845SKeith Packard return ret; 282c0e09200SDave Airlie } 283c0e09200SDave Airlie 284c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 285c0e09200SDave Airlie { 286c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 2877c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 288c0e09200SDave Airlie RING_LOCALS; 289c0e09200SDave Airlie 290c0e09200SDave Airlie i915_kernel_lost_context(dev); 291c0e09200SDave Airlie 292c0e09200SDave Airlie DRM_DEBUG("\n"); 293c0e09200SDave Airlie 294c99b058fSKristian Høgsberg dev_priv->counter++; 295c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 296c99b058fSKristian Høgsberg dev_priv->counter = 1; 2977c1c2871SDave Airlie if (master_priv->sarea_priv) 2987c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 299c0e09200SDave Airlie 3000baf823aSKeith Packard BEGIN_LP_RING(4); 301585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 3020baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 303c0e09200SDave Airlie OUT_RING(dev_priv->counter); 304585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 305c0e09200SDave Airlie ADVANCE_LP_RING(); 306c0e09200SDave Airlie 307c0e09200SDave Airlie return dev_priv->counter; 308c0e09200SDave Airlie } 309c0e09200SDave Airlie 310673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev) 311ed4cb414SEric Anholt { 312ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 313e9d21d7fSKeith Packard unsigned long irqflags; 314ed4cb414SEric Anholt 315e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 316ed4cb414SEric Anholt if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) 317ed4cb414SEric Anholt i915_enable_irq(dev_priv, I915_USER_INTERRUPT); 318e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 319ed4cb414SEric Anholt } 320ed4cb414SEric Anholt 3210a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev) 322ed4cb414SEric Anholt { 323ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 324e9d21d7fSKeith Packard unsigned long irqflags; 325ed4cb414SEric Anholt 326e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 327ed4cb414SEric Anholt BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0); 328ed4cb414SEric Anholt if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) 329ed4cb414SEric Anholt i915_disable_irq(dev_priv, I915_USER_INTERRUPT); 330e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 331ed4cb414SEric Anholt } 332ed4cb414SEric Anholt 333c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 334c0e09200SDave Airlie { 335c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3367c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 337c0e09200SDave Airlie int ret = 0; 338c0e09200SDave Airlie 339c0e09200SDave Airlie DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr, 340c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 341c0e09200SDave Airlie 342ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 3437c1c2871SDave Airlie if (master_priv->sarea_priv) 3447c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 345c0e09200SDave Airlie return 0; 346ed4cb414SEric Anholt } 347c0e09200SDave Airlie 3487c1c2871SDave Airlie if (master_priv->sarea_priv) 3497c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 350c0e09200SDave Airlie 351ed4cb414SEric Anholt i915_user_irq_get(dev); 352c0e09200SDave Airlie DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ, 353c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 354ed4cb414SEric Anholt i915_user_irq_put(dev); 355c0e09200SDave Airlie 356c0e09200SDave Airlie if (ret == -EBUSY) { 357c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 358c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 359c0e09200SDave Airlie } 360c0e09200SDave Airlie 361c0e09200SDave Airlie return ret; 362c0e09200SDave Airlie } 363c0e09200SDave Airlie 364c0e09200SDave Airlie /* Needs the lock as it touches the ring. 365c0e09200SDave Airlie */ 366c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 367c0e09200SDave Airlie struct drm_file *file_priv) 368c0e09200SDave Airlie { 369c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 370c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 371c0e09200SDave Airlie int result; 372c0e09200SDave Airlie 373546b0974SEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 374c0e09200SDave Airlie 375c0e09200SDave Airlie if (!dev_priv) { 376c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 377c0e09200SDave Airlie return -EINVAL; 378c0e09200SDave Airlie } 379546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 380c0e09200SDave Airlie result = i915_emit_irq(dev); 381546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 382c0e09200SDave Airlie 383c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 384c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 385c0e09200SDave Airlie return -EFAULT; 386c0e09200SDave Airlie } 387c0e09200SDave Airlie 388c0e09200SDave Airlie return 0; 389c0e09200SDave Airlie } 390c0e09200SDave Airlie 391c0e09200SDave Airlie /* Doesn't need the hardware lock. 392c0e09200SDave Airlie */ 393c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 394c0e09200SDave Airlie struct drm_file *file_priv) 395c0e09200SDave Airlie { 396c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 397c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 398c0e09200SDave Airlie 399c0e09200SDave Airlie if (!dev_priv) { 400c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 401c0e09200SDave Airlie return -EINVAL; 402c0e09200SDave Airlie } 403c0e09200SDave Airlie 404c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 405c0e09200SDave Airlie } 406c0e09200SDave Airlie 40742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 40842f52ef8SKeith Packard * we use as a pipe index 40942f52ef8SKeith Packard */ 41042f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 4110a3e67a4SJesse Barnes { 4120a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 413e9d21d7fSKeith Packard unsigned long irqflags; 414*71e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 415*71e0ffa5SJesse Barnes u32 pipeconf; 416*71e0ffa5SJesse Barnes 417*71e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 418*71e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 419*71e0ffa5SJesse Barnes return -EINVAL; 4200a3e67a4SJesse Barnes 421e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 4220a3e67a4SJesse Barnes if (IS_I965G(dev)) 4237c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 4247c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 4250a3e67a4SJesse Barnes else 4267c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 4277c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 428e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 4290a3e67a4SJesse Barnes return 0; 4300a3e67a4SJesse Barnes } 4310a3e67a4SJesse Barnes 43242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 43342f52ef8SKeith Packard * we use as a pipe index 43442f52ef8SKeith Packard */ 43542f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 4360a3e67a4SJesse Barnes { 4370a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 438e9d21d7fSKeith Packard unsigned long irqflags; 4390a3e67a4SJesse Barnes 440e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 4417c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 4427c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 4437c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 444e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 4450a3e67a4SJesse Barnes } 4460a3e67a4SJesse Barnes 44779e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 44879e53945SJesse Barnes { 44979e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 45079e53945SJesse Barnes opregion_enable_asle(dev); 45179e53945SJesse Barnes dev_priv->irq_enabled = 1; 45279e53945SJesse Barnes } 45379e53945SJesse Barnes 45479e53945SJesse Barnes 455c0e09200SDave Airlie /* Set the vblank monitor pipe 456c0e09200SDave Airlie */ 457c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 458c0e09200SDave Airlie struct drm_file *file_priv) 459c0e09200SDave Airlie { 460c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 461c0e09200SDave Airlie 462c0e09200SDave Airlie if (!dev_priv) { 463c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 464c0e09200SDave Airlie return -EINVAL; 465c0e09200SDave Airlie } 466c0e09200SDave Airlie 467c0e09200SDave Airlie return 0; 468c0e09200SDave Airlie } 469c0e09200SDave Airlie 470c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 471c0e09200SDave Airlie struct drm_file *file_priv) 472c0e09200SDave Airlie { 473c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 474c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 475c0e09200SDave Airlie 476c0e09200SDave Airlie if (!dev_priv) { 477c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 478c0e09200SDave Airlie return -EINVAL; 479c0e09200SDave Airlie } 480c0e09200SDave Airlie 4810a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 482c0e09200SDave Airlie 483c0e09200SDave Airlie return 0; 484c0e09200SDave Airlie } 485c0e09200SDave Airlie 486c0e09200SDave Airlie /** 487c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 488c0e09200SDave Airlie */ 489c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 490c0e09200SDave Airlie struct drm_file *file_priv) 491c0e09200SDave Airlie { 492bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 493bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 494bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 495bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 496bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 497bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 498bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 499bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 500bd95e0a4SEric Anholt * 501bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 502bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 503bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 504bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 5050a3e67a4SJesse Barnes */ 506c0e09200SDave Airlie return -EINVAL; 507c0e09200SDave Airlie } 508c0e09200SDave Airlie 509c0e09200SDave Airlie /* drm_dma.h hooks 510c0e09200SDave Airlie */ 511c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 512c0e09200SDave Airlie { 513c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 514c0e09200SDave Airlie 51579e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 51679e53945SJesse Barnes 5170a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 5187c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 5197c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 5200a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 521ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 5227c463586SKeith Packard (void) I915_READ(IER); 523c0e09200SDave Airlie } 524c0e09200SDave Airlie 5250a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 526c0e09200SDave Airlie { 527c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5280a3e67a4SJesse Barnes 5290a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 530ed4cb414SEric Anholt 5310a3e67a4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 5320a3e67a4SJesse Barnes 5337c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 5347c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 5358ee1c3dbSMatthew Garrett 5367c463586SKeith Packard dev_priv->pipestat[0] = 0; 5377c463586SKeith Packard dev_priv->pipestat[1] = 0; 5387c463586SKeith Packard 5397c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 5407c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 5417c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 5427c463586SKeith Packard /* Clear pending interrupt status */ 5437c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 5447c463586SKeith Packard 545ed4cb414SEric Anholt I915_WRITE(IER, I915_INTERRUPT_ENABLE_MASK); 5467c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 547ed4cb414SEric Anholt (void) I915_READ(IER); 548ed4cb414SEric Anholt 5498ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 550c0e09200SDave Airlie DRM_INIT_WAITQUEUE(&dev_priv->irq_queue); 5510a3e67a4SJesse Barnes 5520a3e67a4SJesse Barnes return 0; 553c0e09200SDave Airlie } 554c0e09200SDave Airlie 555c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 556c0e09200SDave Airlie { 557c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 558c0e09200SDave Airlie 559c0e09200SDave Airlie if (!dev_priv) 560c0e09200SDave Airlie return; 561c0e09200SDave Airlie 5620a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 5630a3e67a4SJesse Barnes 5640a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 5657c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 5667c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 5670a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 568ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 569c0e09200SDave Airlie 5707c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 5717c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 5727c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 573c0e09200SDave Airlie } 574