xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 6f4b12f89c78fd0030aa51ead17eaf234108f60d)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
827c7e10dbSVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
935c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
945c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
955c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
965c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
975c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
985c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1005c502442SPaulo Zanoni } while (0)
1015c502442SPaulo Zanoni 
102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
103a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1045c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
105a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1065c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1085c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1095c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
110a9d356a6SPaulo Zanoni } while (0)
111a9d356a6SPaulo Zanoni 
112337ba017SPaulo Zanoni /*
113337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114337ba017SPaulo Zanoni  */
115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
117337ba017SPaulo Zanoni 	if (val) { \
118337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119337ba017SPaulo Zanoni 		     (reg), val); \
120337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
121337ba017SPaulo Zanoni 		POSTING_READ(reg); \
122337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
123337ba017SPaulo Zanoni 		POSTING_READ(reg); \
124337ba017SPaulo Zanoni 	} \
125337ba017SPaulo Zanoni } while (0)
126337ba017SPaulo Zanoni 
12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
128337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12935079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1307d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1317d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13235079899SPaulo Zanoni } while (0)
13335079899SPaulo Zanoni 
13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
135337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
13635079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1377d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1387d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
13935079899SPaulo Zanoni } while (0)
14035079899SPaulo Zanoni 
141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142c9a9a268SImre Deak 
143036a4a7dSZhenyu Wang /* For display hotplug interrupt */
14447339cd9SDaniel Vetter void
1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
146036a4a7dSZhenyu Wang {
1474bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1484bc9d430SDaniel Vetter 
1499df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
150c67a470bSPaulo Zanoni 		return;
151c67a470bSPaulo Zanoni 
1521ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1531ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1541ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1553143a2bfSChris Wilson 		POSTING_READ(DEIMR);
156036a4a7dSZhenyu Wang 	}
157036a4a7dSZhenyu Wang }
158036a4a7dSZhenyu Wang 
15947339cd9SDaniel Vetter void
1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
161036a4a7dSZhenyu Wang {
1624bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1634bc9d430SDaniel Vetter 
16406ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
165c67a470bSPaulo Zanoni 		return;
166c67a470bSPaulo Zanoni 
1671ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1681ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1691ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1703143a2bfSChris Wilson 		POSTING_READ(DEIMR);
171036a4a7dSZhenyu Wang 	}
172036a4a7dSZhenyu Wang }
173036a4a7dSZhenyu Wang 
17443eaea13SPaulo Zanoni /**
17543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
17643eaea13SPaulo Zanoni  * @dev_priv: driver private
17743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
17843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
17943eaea13SPaulo Zanoni  */
18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18343eaea13SPaulo Zanoni {
18443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
18543eaea13SPaulo Zanoni 
18615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
18715a17aaeSDaniel Vetter 
1889df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
189c67a470bSPaulo Zanoni 		return;
190c67a470bSPaulo Zanoni 
19143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19343eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
19443eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
19543eaea13SPaulo Zanoni }
19643eaea13SPaulo Zanoni 
197480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19843eaea13SPaulo Zanoni {
19943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20043eaea13SPaulo Zanoni }
20143eaea13SPaulo Zanoni 
202480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20343eaea13SPaulo Zanoni {
20443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
20543eaea13SPaulo Zanoni }
20643eaea13SPaulo Zanoni 
207b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208b900b949SImre Deak {
209b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210b900b949SImre Deak }
211b900b949SImre Deak 
212a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213a72fbc3aSImre Deak {
214a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215a72fbc3aSImre Deak }
216a72fbc3aSImre Deak 
217b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218b900b949SImre Deak {
219b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220b900b949SImre Deak }
221b900b949SImre Deak 
222edbfdb45SPaulo Zanoni /**
223edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
224edbfdb45SPaulo Zanoni   * @dev_priv: driver private
225edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
226edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
227edbfdb45SPaulo Zanoni   */
228edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
230edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
231edbfdb45SPaulo Zanoni {
232605cd25bSPaulo Zanoni 	uint32_t new_val;
233edbfdb45SPaulo Zanoni 
23415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
23515a17aaeSDaniel Vetter 
236edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
237edbfdb45SPaulo Zanoni 
238605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
239f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
240f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
241f52ecbcfSPaulo Zanoni 
242605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
243605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
244a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
246edbfdb45SPaulo Zanoni 	}
247f52ecbcfSPaulo Zanoni }
248edbfdb45SPaulo Zanoni 
249480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
250edbfdb45SPaulo Zanoni {
2519939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2529939fba2SImre Deak 		return;
2539939fba2SImre Deak 
254edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
255edbfdb45SPaulo Zanoni }
256edbfdb45SPaulo Zanoni 
2579939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2589939fba2SImre Deak 				  uint32_t mask)
2599939fba2SImre Deak {
2609939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2619939fba2SImre Deak }
2629939fba2SImre Deak 
263480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
264edbfdb45SPaulo Zanoni {
2659939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2669939fba2SImre Deak 		return;
2679939fba2SImre Deak 
2689939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
269edbfdb45SPaulo Zanoni }
270edbfdb45SPaulo Zanoni 
2713cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2723cc134e3SImre Deak {
2733cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2743cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2753cc134e3SImre Deak 
2763cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2773cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2783cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2793cc134e3SImre Deak 	POSTING_READ(reg);
2803cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2813cc134e3SImre Deak }
2823cc134e3SImre Deak 
283b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
284b900b949SImre Deak {
285b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
286b900b949SImre Deak 
287b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
28878e68d36SImre Deak 
289b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2903cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
291d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
29278e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
29378e68d36SImre Deak 				dev_priv->pm_rps_events);
294b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
29578e68d36SImre Deak 
296b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
297b900b949SImre Deak }
298b900b949SImre Deak 
29959d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
30059d02a1fSImre Deak {
30159d02a1fSImre Deak 	/*
302f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
30359d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
304f24eeb19SImre Deak 	 *
305f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
30659d02a1fSImre Deak 	 */
30759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
30859d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
30959d02a1fSImre Deak 
31059d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
31159d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
31259d02a1fSImre Deak 
31359d02a1fSImre Deak 	return mask;
31459d02a1fSImre Deak }
31559d02a1fSImre Deak 
316b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
317b900b949SImre Deak {
318b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
319b900b949SImre Deak 
320d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
321d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
322d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
323d4d70aa5SImre Deak 
324d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
325d4d70aa5SImre Deak 
3269939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3279939fba2SImre Deak 
32859d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3299939fba2SImre Deak 
3309939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
331b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332b900b949SImre Deak 				~dev_priv->pm_rps_events);
333b900b949SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3349939fba2SImre Deak 	I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
3359939fba2SImre Deak 
3369939fba2SImre Deak 	dev_priv->rps.pm_iir = 0;
3379939fba2SImre Deak 
3389939fba2SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
339b900b949SImre Deak }
340b900b949SImre Deak 
3410961021aSBen Widawsky /**
342fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
343fee884edSDaniel Vetter  * @dev_priv: driver private
344fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
345fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
346fee884edSDaniel Vetter  */
34747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
349fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
350fee884edSDaniel Vetter {
351fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
352fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
353fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
354fee884edSDaniel Vetter 
35515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
35615a17aaeSDaniel Vetter 
357fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
358fee884edSDaniel Vetter 
3599df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
360c67a470bSPaulo Zanoni 		return;
361c67a470bSPaulo Zanoni 
362fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
363fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
364fee884edSDaniel Vetter }
3658664281bSPaulo Zanoni 
366b5ea642aSDaniel Vetter static void
367755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3697c463586SKeith Packard {
3709db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
371755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3727c463586SKeith Packard 
373b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
374d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
375b79480baSDaniel Vetter 
37604feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
37704feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
37804feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
37904feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
380755e9019SImre Deak 		return;
381755e9019SImre Deak 
382755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
38346c06a30SVille Syrjälä 		return;
38446c06a30SVille Syrjälä 
38591d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
38691d181ddSImre Deak 
3877c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
388755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
38946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3903143a2bfSChris Wilson 	POSTING_READ(reg);
3917c463586SKeith Packard }
3927c463586SKeith Packard 
393b5ea642aSDaniel Vetter static void
394755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
3967c463586SKeith Packard {
3979db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
398755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3997c463586SKeith Packard 
400b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
401d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
402b79480baSDaniel Vetter 
40304feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40404feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
40504feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
40604feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
40746c06a30SVille Syrjälä 		return;
40846c06a30SVille Syrjälä 
409755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
410755e9019SImre Deak 		return;
411755e9019SImre Deak 
41291d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
41391d181ddSImre Deak 
414755e9019SImre Deak 	pipestat &= ~enable_mask;
41546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4163143a2bfSChris Wilson 	POSTING_READ(reg);
4177c463586SKeith Packard }
4187c463586SKeith Packard 
41910c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
42010c59c51SImre Deak {
42110c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42210c59c51SImre Deak 
42310c59c51SImre Deak 	/*
424724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
425724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
42610c59c51SImre Deak 	 */
42710c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
42810c59c51SImre Deak 		return 0;
429724a6905SVille Syrjälä 	/*
430724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
432724a6905SVille Syrjälä 	 */
433724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434724a6905SVille Syrjälä 		return 0;
43510c59c51SImre Deak 
43610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
43710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
43810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
43910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44310c59c51SImre Deak 
44410c59c51SImre Deak 	return enable_mask;
44510c59c51SImre Deak }
44610c59c51SImre Deak 
447755e9019SImre Deak void
448755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449755e9019SImre Deak 		     u32 status_mask)
450755e9019SImre Deak {
451755e9019SImre Deak 	u32 enable_mask;
452755e9019SImre Deak 
45310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
45410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
45510c59c51SImre Deak 							   status_mask);
45610c59c51SImre Deak 	else
457755e9019SImre Deak 		enable_mask = status_mask << 16;
458755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459755e9019SImre Deak }
460755e9019SImre Deak 
461755e9019SImre Deak void
462755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463755e9019SImre Deak 		      u32 status_mask)
464755e9019SImre Deak {
465755e9019SImre Deak 	u32 enable_mask;
466755e9019SImre Deak 
46710c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
46810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46910c59c51SImre Deak 							   status_mask);
47010c59c51SImre Deak 	else
471755e9019SImre Deak 		enable_mask = status_mask << 16;
472755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473755e9019SImre Deak }
474755e9019SImre Deak 
475c0e09200SDave Airlie /**
476f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
47701c66889SZhao Yakui  */
478f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
47901c66889SZhao Yakui {
4802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4811ec14ad3SChris Wilson 
482f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483f49e38ddSJani Nikula 		return;
484f49e38ddSJani Nikula 
48513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
48601c66889SZhao Yakui 
487755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
488a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4893b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
490755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4911ec14ad3SChris Wilson 
49213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
49301c66889SZhao Yakui }
49401c66889SZhao Yakui 
495f75f3746SVille Syrjälä /*
496f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
497f75f3746SVille Syrjälä  * around the vertical blanking period.
498f75f3746SVille Syrjälä  *
499f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
500f75f3746SVille Syrjälä  *  vblank_start >= 3
501f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
502f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
503f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
504f75f3746SVille Syrjälä  *
505f75f3746SVille Syrjälä  *           start of vblank:
506f75f3746SVille Syrjälä  *           latch double buffered registers
507f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
508f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
509f75f3746SVille Syrjälä  *           |
510f75f3746SVille Syrjälä  *           |          frame start:
511f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
512f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
513f75f3746SVille Syrjälä  *           |          |
514f75f3746SVille Syrjälä  *           |          |  start of vsync:
515f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
516f75f3746SVille Syrjälä  *           |          |  |
517f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
518f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
519f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
520f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
521f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
522f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
523f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
524f75f3746SVille Syrjälä  *       |          |                                         |
525f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
526f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
527f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
528f75f3746SVille Syrjälä  *
529f75f3746SVille Syrjälä  * x  = horizontal active
530f75f3746SVille Syrjälä  * _  = horizontal blanking
531f75f3746SVille Syrjälä  * hs = horizontal sync
532f75f3746SVille Syrjälä  * va = vertical active
533f75f3746SVille Syrjälä  * vb = vertical blanking
534f75f3746SVille Syrjälä  * vs = vertical sync
535f75f3746SVille Syrjälä  * vbs = vblank_start (number)
536f75f3746SVille Syrjälä  *
537f75f3746SVille Syrjälä  * Summary:
538f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
539f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
540f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
541f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
542f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
543f75f3746SVille Syrjälä  */
544f75f3746SVille Syrjälä 
5454cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5464cdb83ecSVille Syrjälä {
5474cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5484cdb83ecSVille Syrjälä 	return 0;
5494cdb83ecSVille Syrjälä }
5504cdb83ecSVille Syrjälä 
55142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
55242f52ef8SKeith Packard  * we use as a pipe index
55342f52ef8SKeith Packard  */
554f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5550a3e67a4SJesse Barnes {
5562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5570a3e67a4SJesse Barnes 	unsigned long high_frame;
5580a3e67a4SJesse Barnes 	unsigned long low_frame;
5590b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
560391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
561391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
562391f75e2SVille Syrjälä 	const struct drm_display_mode *mode =
5636e3c9717SAnder Conselvan de Oliveira 		&intel_crtc->config->base.adjusted_mode;
564391f75e2SVille Syrjälä 
5650b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5660b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5670b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5680b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5690b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
570391f75e2SVille Syrjälä 
5710b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5720b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5730b2a8e09SVille Syrjälä 
5740b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5750b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5760b2a8e09SVille Syrjälä 
5779db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5789db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5795eddb70bSChris Wilson 
5800a3e67a4SJesse Barnes 	/*
5810a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5820a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5830a3e67a4SJesse Barnes 	 * register.
5840a3e67a4SJesse Barnes 	 */
5850a3e67a4SJesse Barnes 	do {
5865eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
587391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5885eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5890a3e67a4SJesse Barnes 	} while (high1 != high2);
5900a3e67a4SJesse Barnes 
5915eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
592391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5935eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
594391f75e2SVille Syrjälä 
595391f75e2SVille Syrjälä 	/*
596391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
597391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
598391f75e2SVille Syrjälä 	 * counter against vblank start.
599391f75e2SVille Syrjälä 	 */
600edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6010a3e67a4SJesse Barnes }
6020a3e67a4SJesse Barnes 
603f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6049880b7a5SJesse Barnes {
6052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6069db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6079880b7a5SJesse Barnes 
6089880b7a5SJesse Barnes 	return I915_READ(reg);
6099880b7a5SJesse Barnes }
6109880b7a5SJesse Barnes 
611ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
612ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
613ad3543edSMario Kleiner 
614a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
615a225f079SVille Syrjälä {
616a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
617a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
6186e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
619a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
62080715b2fSVille Syrjälä 	int position, vtotal;
621a225f079SVille Syrjälä 
62280715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
623a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
624a225f079SVille Syrjälä 		vtotal /= 2;
625a225f079SVille Syrjälä 
626a225f079SVille Syrjälä 	if (IS_GEN2(dev))
627a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
628a225f079SVille Syrjälä 	else
629a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
630a225f079SVille Syrjälä 
631a225f079SVille Syrjälä 	/*
63280715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
63380715b2fSVille Syrjälä 	 * scanline_offset adjustment.
634a225f079SVille Syrjälä 	 */
63580715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
636a225f079SVille Syrjälä }
637a225f079SVille Syrjälä 
638f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
639abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
640abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6410af7e4dfSMario Kleiner {
642c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
643c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
644c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6456e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
6463aa18df8SVille Syrjälä 	int position;
64778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6480af7e4dfSMario Kleiner 	bool in_vbl = true;
6490af7e4dfSMario Kleiner 	int ret = 0;
650ad3543edSMario Kleiner 	unsigned long irqflags;
6510af7e4dfSMario Kleiner 
652c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6530af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6549db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6550af7e4dfSMario Kleiner 		return 0;
6560af7e4dfSMario Kleiner 	}
6570af7e4dfSMario Kleiner 
658c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
65978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
660c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
661c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
662c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6630af7e4dfSMario Kleiner 
664d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
665d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
666d31faf65SVille Syrjälä 		vbl_end /= 2;
667d31faf65SVille Syrjälä 		vtotal /= 2;
668d31faf65SVille Syrjälä 	}
669d31faf65SVille Syrjälä 
670c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
671c2baf4b7SVille Syrjälä 
672ad3543edSMario Kleiner 	/*
673ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
674ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
675ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
676ad3543edSMario Kleiner 	 */
677ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
678ad3543edSMario Kleiner 
679ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
680ad3543edSMario Kleiner 
681ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
682ad3543edSMario Kleiner 	if (stime)
683ad3543edSMario Kleiner 		*stime = ktime_get();
684ad3543edSMario Kleiner 
6857c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6860af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6870af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6880af7e4dfSMario Kleiner 		 */
689a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
6900af7e4dfSMario Kleiner 	} else {
6910af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6920af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6930af7e4dfSMario Kleiner 		 * scanout position.
6940af7e4dfSMario Kleiner 		 */
695ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
6960af7e4dfSMario Kleiner 
6973aa18df8SVille Syrjälä 		/* convert to pixel counts */
6983aa18df8SVille Syrjälä 		vbl_start *= htotal;
6993aa18df8SVille Syrjälä 		vbl_end *= htotal;
7003aa18df8SVille Syrjälä 		vtotal *= htotal;
70178e8fc6bSVille Syrjälä 
70278e8fc6bSVille Syrjälä 		/*
7037e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7047e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7057e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7067e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7077e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7087e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7097e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7107e78f1cbSVille Syrjälä 		 */
7117e78f1cbSVille Syrjälä 		if (position >= vtotal)
7127e78f1cbSVille Syrjälä 			position = vtotal - 1;
7137e78f1cbSVille Syrjälä 
7147e78f1cbSVille Syrjälä 		/*
71578e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
71678e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
71778e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
71878e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
71978e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
72078e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
72178e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
72278e8fc6bSVille Syrjälä 		 */
72378e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7243aa18df8SVille Syrjälä 	}
7253aa18df8SVille Syrjälä 
726ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
727ad3543edSMario Kleiner 	if (etime)
728ad3543edSMario Kleiner 		*etime = ktime_get();
729ad3543edSMario Kleiner 
730ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
731ad3543edSMario Kleiner 
732ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
733ad3543edSMario Kleiner 
7343aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7353aa18df8SVille Syrjälä 
7363aa18df8SVille Syrjälä 	/*
7373aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7383aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7393aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7403aa18df8SVille Syrjälä 	 * up since vbl_end.
7413aa18df8SVille Syrjälä 	 */
7423aa18df8SVille Syrjälä 	if (position >= vbl_start)
7433aa18df8SVille Syrjälä 		position -= vbl_end;
7443aa18df8SVille Syrjälä 	else
7453aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7463aa18df8SVille Syrjälä 
7477c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7483aa18df8SVille Syrjälä 		*vpos = position;
7493aa18df8SVille Syrjälä 		*hpos = 0;
7503aa18df8SVille Syrjälä 	} else {
7510af7e4dfSMario Kleiner 		*vpos = position / htotal;
7520af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7530af7e4dfSMario Kleiner 	}
7540af7e4dfSMario Kleiner 
7550af7e4dfSMario Kleiner 	/* In vblank? */
7560af7e4dfSMario Kleiner 	if (in_vbl)
7573d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7580af7e4dfSMario Kleiner 
7590af7e4dfSMario Kleiner 	return ret;
7600af7e4dfSMario Kleiner }
7610af7e4dfSMario Kleiner 
762a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
763a225f079SVille Syrjälä {
764a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
765a225f079SVille Syrjälä 	unsigned long irqflags;
766a225f079SVille Syrjälä 	int position;
767a225f079SVille Syrjälä 
768a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
769a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
770a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
771a225f079SVille Syrjälä 
772a225f079SVille Syrjälä 	return position;
773a225f079SVille Syrjälä }
774a225f079SVille Syrjälä 
775f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7760af7e4dfSMario Kleiner 			      int *max_error,
7770af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7780af7e4dfSMario Kleiner 			      unsigned flags)
7790af7e4dfSMario Kleiner {
7804041b853SChris Wilson 	struct drm_crtc *crtc;
7810af7e4dfSMario Kleiner 
7827eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7834041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7840af7e4dfSMario Kleiner 		return -EINVAL;
7850af7e4dfSMario Kleiner 	}
7860af7e4dfSMario Kleiner 
7870af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7884041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7894041b853SChris Wilson 	if (crtc == NULL) {
7904041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7914041b853SChris Wilson 		return -EINVAL;
7924041b853SChris Wilson 	}
7934041b853SChris Wilson 
79483d65738SMatt Roper 	if (!crtc->state->enable) {
7954041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
7964041b853SChris Wilson 		return -EBUSY;
7974041b853SChris Wilson 	}
7980af7e4dfSMario Kleiner 
7990af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8004041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8014041b853SChris Wilson 						     vblank_time, flags,
8027da903efSVille Syrjälä 						     crtc,
8036e3c9717SAnder Conselvan de Oliveira 						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
8040af7e4dfSMario Kleiner }
8050af7e4dfSMario Kleiner 
80667c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
80767c347ffSJani Nikula 				struct drm_connector *connector)
808321a1b30SEgbert Eich {
809321a1b30SEgbert Eich 	enum drm_connector_status old_status;
810321a1b30SEgbert Eich 
811321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
812321a1b30SEgbert Eich 	old_status = connector->status;
813321a1b30SEgbert Eich 
814321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
81567c347ffSJani Nikula 	if (old_status == connector->status)
81667c347ffSJani Nikula 		return false;
81767c347ffSJani Nikula 
81867c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
819321a1b30SEgbert Eich 		      connector->base.id,
820c23cc417SJani Nikula 		      connector->name,
82167c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
82267c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
82367c347ffSJani Nikula 
82467c347ffSJani Nikula 	return true;
825321a1b30SEgbert Eich }
826321a1b30SEgbert Eich 
82713cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
82813cf5504SDave Airlie {
82913cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
83013cf5504SDave Airlie 		container_of(work, struct drm_i915_private, dig_port_work);
83113cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
83213cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
833b2c5c181SDaniel Vetter 	int i;
83413cf5504SDave Airlie 	u32 old_bits = 0;
83513cf5504SDave Airlie 
8364cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
83713cf5504SDave Airlie 	long_port_mask = dev_priv->long_hpd_port_mask;
83813cf5504SDave Airlie 	dev_priv->long_hpd_port_mask = 0;
83913cf5504SDave Airlie 	short_port_mask = dev_priv->short_hpd_port_mask;
84013cf5504SDave Airlie 	dev_priv->short_hpd_port_mask = 0;
8414cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
84213cf5504SDave Airlie 
84313cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
84413cf5504SDave Airlie 		bool valid = false;
84513cf5504SDave Airlie 		bool long_hpd = false;
84613cf5504SDave Airlie 		intel_dig_port = dev_priv->hpd_irq_port[i];
84713cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
84813cf5504SDave Airlie 			continue;
84913cf5504SDave Airlie 
85013cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
85113cf5504SDave Airlie 			valid = true;
85213cf5504SDave Airlie 			long_hpd = true;
85313cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
85413cf5504SDave Airlie 			valid = true;
85513cf5504SDave Airlie 
85613cf5504SDave Airlie 		if (valid) {
857b2c5c181SDaniel Vetter 			enum irqreturn ret;
858b2c5c181SDaniel Vetter 
85913cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
860b2c5c181SDaniel Vetter 			if (ret == IRQ_NONE) {
861b2c5c181SDaniel Vetter 				/* fall back to old school hpd */
86213cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
86313cf5504SDave Airlie 			}
86413cf5504SDave Airlie 		}
86513cf5504SDave Airlie 	}
86613cf5504SDave Airlie 
86713cf5504SDave Airlie 	if (old_bits) {
8684cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
86913cf5504SDave Airlie 		dev_priv->hpd_event_bits |= old_bits;
8704cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
87113cf5504SDave Airlie 		schedule_work(&dev_priv->hotplug_work);
87213cf5504SDave Airlie 	}
87313cf5504SDave Airlie }
87413cf5504SDave Airlie 
8755ca58282SJesse Barnes /*
8765ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8775ca58282SJesse Barnes  */
878ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
879ac4c16c5SEgbert Eich 
8805ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
8815ca58282SJesse Barnes {
8822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
8832d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
8845ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
885c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
886cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
887cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
888cd569aedSEgbert Eich 	struct drm_connector *connector;
889cd569aedSEgbert Eich 	bool hpd_disabled = false;
890321a1b30SEgbert Eich 	bool changed = false;
891142e2398SEgbert Eich 	u32 hpd_event_bits;
8925ca58282SJesse Barnes 
893a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
894e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
895e67189abSJesse Barnes 
8964cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
897142e2398SEgbert Eich 
898142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
899142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
900cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
901cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
90236cd7444SDave Airlie 		if (!intel_connector->encoder)
90336cd7444SDave Airlie 			continue;
904cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
905cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
906cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
907cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
908cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
909cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
910c23cc417SJani Nikula 				connector->name);
911cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
912cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
913cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
914cd569aedSEgbert Eich 			hpd_disabled = true;
915cd569aedSEgbert Eich 		}
916142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
917142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
918c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
919142e2398SEgbert Eich 		}
920cd569aedSEgbert Eich 	}
921cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
922cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
923cd569aedSEgbert Eich 	  * some connectors */
924ac4c16c5SEgbert Eich 	if (hpd_disabled) {
925cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
9266323751dSImre Deak 		mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
9276323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
928ac4c16c5SEgbert Eich 	}
929cd569aedSEgbert Eich 
9304cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
931cd569aedSEgbert Eich 
932321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
933321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
93436cd7444SDave Airlie 		if (!intel_connector->encoder)
93536cd7444SDave Airlie 			continue;
936321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
937321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
938cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
939cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
940321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
941321a1b30SEgbert Eich 				changed = true;
942321a1b30SEgbert Eich 		}
943321a1b30SEgbert Eich 	}
94440ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
94540ee3381SKeith Packard 
946321a1b30SEgbert Eich 	if (changed)
947321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9485ca58282SJesse Barnes }
9495ca58282SJesse Barnes 
950d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
951f97108d1SJesse Barnes {
9522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
953b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9549270388eSDaniel Vetter 	u8 new_delay;
9559270388eSDaniel Vetter 
956d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
957f97108d1SJesse Barnes 
95873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
95973edd18fSDaniel Vetter 
96020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9619270388eSDaniel Vetter 
9627648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
963b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
964b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
965f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
966f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
967f97108d1SJesse Barnes 
968f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
969b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
97020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
97120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
97220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
97320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
974b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
97520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
97620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
97720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
97820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
979f97108d1SJesse Barnes 	}
980f97108d1SJesse Barnes 
9817648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
98220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
983f97108d1SJesse Barnes 
984d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9859270388eSDaniel Vetter 
986f97108d1SJesse Barnes 	return;
987f97108d1SJesse Barnes }
988f97108d1SJesse Barnes 
989549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
990a4872ba6SOscar Mateo 			struct intel_engine_cs *ring)
991549f7365SChris Wilson {
99293b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
993475553deSChris Wilson 		return;
994475553deSChris Wilson 
995bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
9969862e600SChris Wilson 
997549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
998549f7365SChris Wilson }
999549f7365SChris Wilson 
100043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
100143cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
100231685c25SDeepak S {
100343cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
100443cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
100543cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
100631685c25SDeepak S }
100731685c25SDeepak S 
100843cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
100943cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
101043cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
101143cf3bf0SChris Wilson 			 int threshold)
101231685c25SDeepak S {
101343cf3bf0SChris Wilson 	u64 time, c0;
101431685c25SDeepak S 
101543cf3bf0SChris Wilson 	if (old->cz_clock == 0)
101643cf3bf0SChris Wilson 		return false;
101731685c25SDeepak S 
101843cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
101943cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
102031685c25SDeepak S 
102143cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
102243cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
102343cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
102443cf3bf0SChris Wilson 	 */
102543cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
102643cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
102743cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
102831685c25SDeepak S 
102943cf3bf0SChris Wilson 	return c0 >= time;
103031685c25SDeepak S }
103131685c25SDeepak S 
103243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
103343cf3bf0SChris Wilson {
103443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
103543cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
103643cf3bf0SChris Wilson }
103743cf3bf0SChris Wilson 
103843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
103943cf3bf0SChris Wilson {
104043cf3bf0SChris Wilson 	struct intel_rps_ei now;
104143cf3bf0SChris Wilson 	u32 events = 0;
104243cf3bf0SChris Wilson 
1043*6f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
104443cf3bf0SChris Wilson 		return 0;
104543cf3bf0SChris Wilson 
104643cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
104743cf3bf0SChris Wilson 	if (now.cz_clock == 0)
104843cf3bf0SChris Wilson 		return 0;
104931685c25SDeepak S 
105043cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
105143cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
105243cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
105343cf3bf0SChris Wilson 				  VLV_RP_DOWN_EI_THRESHOLD))
105443cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
105543cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
105631685c25SDeepak S 	}
105731685c25SDeepak S 
105843cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
105943cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
106043cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
106143cf3bf0SChris Wilson 				 VLV_RP_UP_EI_THRESHOLD))
106243cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
106343cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
106443cf3bf0SChris Wilson 	}
106543cf3bf0SChris Wilson 
106643cf3bf0SChris Wilson 	return events;
106731685c25SDeepak S }
106831685c25SDeepak S 
10694912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10703b8d8d91SJesse Barnes {
10712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10722d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1073edbfdb45SPaulo Zanoni 	u32 pm_iir;
1074dd75fdc8SChris Wilson 	int new_delay, adj;
10753b8d8d91SJesse Barnes 
107659cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1077d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1078d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1079d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1080d4d70aa5SImre Deak 		return;
1081d4d70aa5SImre Deak 	}
1082c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1083c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1084a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1085480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
108659cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10874912d041SBen Widawsky 
108860611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1089a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
109060611c13SPaulo Zanoni 
1091a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
10923b8d8d91SJesse Barnes 		return;
10933b8d8d91SJesse Barnes 
10944fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
10957b9e0ae6SChris Wilson 
109643cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
109743cf3bf0SChris Wilson 
1098dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
10997425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1100dd75fdc8SChris Wilson 		if (adj > 0)
1101dd75fdc8SChris Wilson 			adj *= 2;
110213a5660cSDeepak S 		else {
110313a5660cSDeepak S 			/* CHV needs even encode values */
110413a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
110513a5660cSDeepak S 		}
1106b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11077425034aSVille Syrjälä 
11087425034aSVille Syrjälä 		/*
11097425034aSVille Syrjälä 		 * For better performance, jump directly
11107425034aSVille Syrjälä 		 * to RPe if we're below it.
11117425034aSVille Syrjälä 		 */
1112b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1113b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1114dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1115b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1116b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1117dd75fdc8SChris Wilson 		else
1118b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1119dd75fdc8SChris Wilson 		adj = 0;
1120dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1121dd75fdc8SChris Wilson 		if (adj < 0)
1122dd75fdc8SChris Wilson 			adj *= 2;
112313a5660cSDeepak S 		else {
112413a5660cSDeepak S 			/* CHV needs even encode values */
112513a5660cSDeepak S 			adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
112613a5660cSDeepak S 		}
1127b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1128dd75fdc8SChris Wilson 	} else { /* unknown event */
1129b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1130dd75fdc8SChris Wilson 	}
11313b8d8d91SJesse Barnes 
113279249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
113379249636SBen Widawsky 	 * interrupt
113479249636SBen Widawsky 	 */
11351272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1136b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1137b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
113827544369SDeepak S 
1139b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1140dd75fdc8SChris Wilson 
1141ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11423b8d8d91SJesse Barnes 
11434fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11443b8d8d91SJesse Barnes }
11453b8d8d91SJesse Barnes 
1146e3689190SBen Widawsky 
1147e3689190SBen Widawsky /**
1148e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1149e3689190SBen Widawsky  * occurred.
1150e3689190SBen Widawsky  * @work: workqueue struct
1151e3689190SBen Widawsky  *
1152e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1153e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1154e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1155e3689190SBen Widawsky  */
1156e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1157e3689190SBen Widawsky {
11582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11592d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1160e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
116135a85ac6SBen Widawsky 	char *parity_event[6];
1162e3689190SBen Widawsky 	uint32_t misccpctl;
116335a85ac6SBen Widawsky 	uint8_t slice = 0;
1164e3689190SBen Widawsky 
1165e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1166e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1167e3689190SBen Widawsky 	 * any time we access those registers.
1168e3689190SBen Widawsky 	 */
1169e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1170e3689190SBen Widawsky 
117135a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
117235a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
117335a85ac6SBen Widawsky 		goto out;
117435a85ac6SBen Widawsky 
1175e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1176e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1177e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1178e3689190SBen Widawsky 
117935a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
118035a85ac6SBen Widawsky 		u32 reg;
118135a85ac6SBen Widawsky 
118235a85ac6SBen Widawsky 		slice--;
118335a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
118435a85ac6SBen Widawsky 			break;
118535a85ac6SBen Widawsky 
118635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
118735a85ac6SBen Widawsky 
118835a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
118935a85ac6SBen Widawsky 
119035a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1191e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1192e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1193e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1194e3689190SBen Widawsky 
119535a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
119635a85ac6SBen Widawsky 		POSTING_READ(reg);
1197e3689190SBen Widawsky 
1198cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1199e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1200e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1201e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
120235a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
120335a85ac6SBen Widawsky 		parity_event[5] = NULL;
1204e3689190SBen Widawsky 
12055bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1206e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1207e3689190SBen Widawsky 
120835a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
120935a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1210e3689190SBen Widawsky 
121135a85ac6SBen Widawsky 		kfree(parity_event[4]);
1212e3689190SBen Widawsky 		kfree(parity_event[3]);
1213e3689190SBen Widawsky 		kfree(parity_event[2]);
1214e3689190SBen Widawsky 		kfree(parity_event[1]);
1215e3689190SBen Widawsky 	}
1216e3689190SBen Widawsky 
121735a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
121835a85ac6SBen Widawsky 
121935a85ac6SBen Widawsky out:
122035a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12214cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1222480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12234cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
122435a85ac6SBen Widawsky 
122535a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
122635a85ac6SBen Widawsky }
122735a85ac6SBen Widawsky 
122835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1229e3689190SBen Widawsky {
12302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1231e3689190SBen Widawsky 
1232040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1233e3689190SBen Widawsky 		return;
1234e3689190SBen Widawsky 
1235d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1236480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1237d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1238e3689190SBen Widawsky 
123935a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
124035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
124135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
124235a85ac6SBen Widawsky 
124335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
124435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
124535a85ac6SBen Widawsky 
1246a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1247e3689190SBen Widawsky }
1248e3689190SBen Widawsky 
1249f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1250f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1251f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1252f1af8fc1SPaulo Zanoni {
1253f1af8fc1SPaulo Zanoni 	if (gt_iir &
1254f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1255f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1256f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1257f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1258f1af8fc1SPaulo Zanoni }
1259f1af8fc1SPaulo Zanoni 
1260e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1261e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1262e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1263e7b4c6b1SDaniel Vetter {
1264e7b4c6b1SDaniel Vetter 
1265cc609d5dSBen Widawsky 	if (gt_iir &
1266cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1267e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1268cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1269e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1270cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1271e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1272e7b4c6b1SDaniel Vetter 
1273cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1274cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1275aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1276aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1277e3689190SBen Widawsky 
127835a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
127935a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1280e7b4c6b1SDaniel Vetter }
1281e7b4c6b1SDaniel Vetter 
1282abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1283abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1284abd58f01SBen Widawsky 				       u32 master_ctl)
1285abd58f01SBen Widawsky {
1286e981e7b1SThomas Daniel 	struct intel_engine_cs *ring;
1287abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1288abd58f01SBen Widawsky 	uint32_t tmp = 0;
1289abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1290abd58f01SBen Widawsky 
1291abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1292abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1293abd58f01SBen Widawsky 		if (tmp) {
129438cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1295abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1296e981e7b1SThomas Daniel 
1297abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1298e981e7b1SThomas Daniel 			ring = &dev_priv->ring[RCS];
1299abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1300e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1301e981e7b1SThomas Daniel 			if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
13023f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1303e981e7b1SThomas Daniel 
1304e981e7b1SThomas Daniel 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1305e981e7b1SThomas Daniel 			ring = &dev_priv->ring[BCS];
1306abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1307e981e7b1SThomas Daniel 				notify_ring(dev, ring);
1308e981e7b1SThomas Daniel 			if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
13093f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1310abd58f01SBen Widawsky 		} else
1311abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1312abd58f01SBen Widawsky 	}
1313abd58f01SBen Widawsky 
131485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1315abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1316abd58f01SBen Widawsky 		if (tmp) {
131738cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1318abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1319e981e7b1SThomas Daniel 
1320abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1321e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS];
1322abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1323e981e7b1SThomas Daniel 				notify_ring(dev, ring);
132473d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
13253f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1326e981e7b1SThomas Daniel 
132785f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
1328e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VCS2];
132985f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
1330e981e7b1SThomas Daniel 				notify_ring(dev, ring);
133173d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
13323f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1333abd58f01SBen Widawsky 		} else
1334abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1335abd58f01SBen Widawsky 	}
1336abd58f01SBen Widawsky 
13370961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
13380961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
13390961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
13400961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
13410961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
134238cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1343c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
13440961021aSBen Widawsky 		} else
13450961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13460961021aSBen Widawsky 	}
13470961021aSBen Widawsky 
1348abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1349abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1350abd58f01SBen Widawsky 		if (tmp) {
135138cc46d7SOscar Mateo 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1352abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1353e981e7b1SThomas Daniel 
1354abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1355e981e7b1SThomas Daniel 			ring = &dev_priv->ring[VECS];
1356abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1357e981e7b1SThomas Daniel 				notify_ring(dev, ring);
135873d477f6SOscar Mateo 			if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
13593f7531c3SDaniel Vetter 				intel_lrc_irq_handler(ring);
1360abd58f01SBen Widawsky 		} else
1361abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1362abd58f01SBen Widawsky 	}
1363abd58f01SBen Widawsky 
1364abd58f01SBen Widawsky 	return ret;
1365abd58f01SBen Widawsky }
1366abd58f01SBen Widawsky 
1367b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1368b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1369b543fb04SEgbert Eich 
137007c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
137113cf5504SDave Airlie {
137213cf5504SDave Airlie 	switch (port) {
137313cf5504SDave Airlie 	case PORT_A:
137413cf5504SDave Airlie 	case PORT_E:
137513cf5504SDave Airlie 	default:
137613cf5504SDave Airlie 		return -1;
137713cf5504SDave Airlie 	case PORT_B:
137813cf5504SDave Airlie 		return 0;
137913cf5504SDave Airlie 	case PORT_C:
138013cf5504SDave Airlie 		return 8;
138113cf5504SDave Airlie 	case PORT_D:
138213cf5504SDave Airlie 		return 16;
138313cf5504SDave Airlie 	}
138413cf5504SDave Airlie }
138513cf5504SDave Airlie 
138607c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
138713cf5504SDave Airlie {
138813cf5504SDave Airlie 	switch (port) {
138913cf5504SDave Airlie 	case PORT_A:
139013cf5504SDave Airlie 	case PORT_E:
139113cf5504SDave Airlie 	default:
139213cf5504SDave Airlie 		return -1;
139313cf5504SDave Airlie 	case PORT_B:
139413cf5504SDave Airlie 		return 17;
139513cf5504SDave Airlie 	case PORT_C:
139613cf5504SDave Airlie 		return 19;
139713cf5504SDave Airlie 	case PORT_D:
139813cf5504SDave Airlie 		return 21;
139913cf5504SDave Airlie 	}
140013cf5504SDave Airlie }
140113cf5504SDave Airlie 
140213cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin)
140313cf5504SDave Airlie {
140413cf5504SDave Airlie 	switch (pin) {
140513cf5504SDave Airlie 	case HPD_PORT_B:
140613cf5504SDave Airlie 		return PORT_B;
140713cf5504SDave Airlie 	case HPD_PORT_C:
140813cf5504SDave Airlie 		return PORT_C;
140913cf5504SDave Airlie 	case HPD_PORT_D:
141013cf5504SDave Airlie 		return PORT_D;
141113cf5504SDave Airlie 	default:
141213cf5504SDave Airlie 		return PORT_A; /* no hpd */
141313cf5504SDave Airlie 	}
141413cf5504SDave Airlie }
141513cf5504SDave Airlie 
141610a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1417b543fb04SEgbert Eich 					 u32 hotplug_trigger,
141813cf5504SDave Airlie 					 u32 dig_hotplug_reg,
14197c7e10dbSVille Syrjälä 					 const u32 hpd[HPD_NUM_PINS])
1420b543fb04SEgbert Eich {
14212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1422b543fb04SEgbert Eich 	int i;
142313cf5504SDave Airlie 	enum port port;
142410a504deSDaniel Vetter 	bool storm_detected = false;
142513cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
142613cf5504SDave Airlie 	u32 dig_shift;
142713cf5504SDave Airlie 	u32 dig_port_mask = 0;
1428b543fb04SEgbert Eich 
142991d131d2SDaniel Vetter 	if (!hotplug_trigger)
143091d131d2SDaniel Vetter 		return;
143191d131d2SDaniel Vetter 
143213cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
143313cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1434cc9bd499SImre Deak 
1435b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1436b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
143713cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
143813cf5504SDave Airlie 			continue;
1439821450c6SEgbert Eich 
144013cf5504SDave Airlie 		port = get_port_from_pin(i);
144113cf5504SDave Airlie 		if (port && dev_priv->hpd_irq_port[port]) {
144213cf5504SDave Airlie 			bool long_hpd;
144313cf5504SDave Airlie 
144407c338ceSJani Nikula 			if (HAS_PCH_SPLIT(dev)) {
144507c338ceSJani Nikula 				dig_shift = pch_port_to_hotplug_shift(port);
144613cf5504SDave Airlie 				long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
144707c338ceSJani Nikula 			} else {
144807c338ceSJani Nikula 				dig_shift = i915_port_to_hotplug_shift(port);
144907c338ceSJani Nikula 				long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
145013cf5504SDave Airlie 			}
145113cf5504SDave Airlie 
145226fbb774SVille Syrjälä 			DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
145326fbb774SVille Syrjälä 					 port_name(port),
145426fbb774SVille Syrjälä 					 long_hpd ? "long" : "short");
145513cf5504SDave Airlie 			/* for long HPD pulses we want to have the digital queue happen,
145613cf5504SDave Airlie 			   but we still want HPD storm detection to function. */
145713cf5504SDave Airlie 			if (long_hpd) {
145813cf5504SDave Airlie 				dev_priv->long_hpd_port_mask |= (1 << port);
145913cf5504SDave Airlie 				dig_port_mask |= hpd[i];
146013cf5504SDave Airlie 			} else {
146113cf5504SDave Airlie 				/* for short HPD just trigger the digital queue */
146213cf5504SDave Airlie 				dev_priv->short_hpd_port_mask |= (1 << port);
146313cf5504SDave Airlie 				hotplug_trigger &= ~hpd[i];
146413cf5504SDave Airlie 			}
146513cf5504SDave Airlie 			queue_dig = true;
146613cf5504SDave Airlie 		}
146713cf5504SDave Airlie 	}
146813cf5504SDave Airlie 
146913cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
14703ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
14713ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
14723ff04a16SDaniel Vetter 			/*
14733ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14743ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14753ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14763ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14773ff04a16SDaniel Vetter 			 */
14783ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1479cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1480cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1481b8f102e8SEgbert Eich 
14823ff04a16SDaniel Vetter 			continue;
14833ff04a16SDaniel Vetter 		}
14843ff04a16SDaniel Vetter 
1485b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1486b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1487b543fb04SEgbert Eich 			continue;
1488b543fb04SEgbert Eich 
148913cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1490bc5ead8cSJani Nikula 			dev_priv->hpd_event_bits |= (1 << i);
149113cf5504SDave Airlie 			queue_hp = true;
149213cf5504SDave Airlie 		}
149313cf5504SDave Airlie 
1494b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1495b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1496b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1497b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1498b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1499b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1500b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1501b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1502142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1503b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
150410a504deSDaniel Vetter 			storm_detected = true;
1505b543fb04SEgbert Eich 		} else {
1506b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1507b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1508b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1509b543fb04SEgbert Eich 		}
1510b543fb04SEgbert Eich 	}
1511b543fb04SEgbert Eich 
151210a504deSDaniel Vetter 	if (storm_detected)
151310a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1514b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15155876fa0dSDaniel Vetter 
1516645416f5SDaniel Vetter 	/*
1517645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1518645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1519645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1520645416f5SDaniel Vetter 	 * deadlock.
1521645416f5SDaniel Vetter 	 */
152213cf5504SDave Airlie 	if (queue_dig)
15230e32b39cSDave Airlie 		queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
152413cf5504SDave Airlie 	if (queue_hp)
1525645416f5SDaniel Vetter 		schedule_work(&dev_priv->hotplug_work);
1526b543fb04SEgbert Eich }
1527b543fb04SEgbert Eich 
1528515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1529515ac2bbSDaniel Vetter {
15302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
153128c70f16SDaniel Vetter 
153228c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1533515ac2bbSDaniel Vetter }
1534515ac2bbSDaniel Vetter 
1535ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1536ce99c256SDaniel Vetter {
15372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15389ee32feaSDaniel Vetter 
15399ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1540ce99c256SDaniel Vetter }
1541ce99c256SDaniel Vetter 
15428bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1543277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1544eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1545eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15468bc5e955SDaniel Vetter 					 uint32_t crc4)
15478bf1e9f1SShuang He {
15488bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15498bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15508bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1551ac2300d4SDamien Lespiau 	int head, tail;
1552b2c88f5bSDamien Lespiau 
1553d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1554d538bbdfSDamien Lespiau 
15550c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1556d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
155734273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15580c912c79SDamien Lespiau 		return;
15590c912c79SDamien Lespiau 	}
15600c912c79SDamien Lespiau 
1561d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1562d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1563b2c88f5bSDamien Lespiau 
1564b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1565d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1566b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1567b2c88f5bSDamien Lespiau 		return;
1568b2c88f5bSDamien Lespiau 	}
1569b2c88f5bSDamien Lespiau 
1570b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15718bf1e9f1SShuang He 
15728bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1573eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1574eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1575eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1576eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1577eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1578b2c88f5bSDamien Lespiau 
1579b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1580d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1581d538bbdfSDamien Lespiau 
1582d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
158307144428SDamien Lespiau 
158407144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15858bf1e9f1SShuang He }
1586277de95eSDaniel Vetter #else
1587277de95eSDaniel Vetter static inline void
1588277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1589277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1590277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1591277de95eSDaniel Vetter 			     uint32_t crc4) {}
1592277de95eSDaniel Vetter #endif
1593eba94eb9SDaniel Vetter 
1594277de95eSDaniel Vetter 
1595277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15965a69b89fSDaniel Vetter {
15975a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15985a69b89fSDaniel Vetter 
1599277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16005a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16015a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16025a69b89fSDaniel Vetter }
16035a69b89fSDaniel Vetter 
1604277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1605eba94eb9SDaniel Vetter {
1606eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1607eba94eb9SDaniel Vetter 
1608277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1609eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1610eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1611eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1612eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16138bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1614eba94eb9SDaniel Vetter }
16155b3a856bSDaniel Vetter 
1616277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16175b3a856bSDaniel Vetter {
16185b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16190b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16200b5c5ed0SDaniel Vetter 
16210b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16220b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16230b5c5ed0SDaniel Vetter 	else
16240b5c5ed0SDaniel Vetter 		res1 = 0;
16250b5c5ed0SDaniel Vetter 
16260b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16270b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16280b5c5ed0SDaniel Vetter 	else
16290b5c5ed0SDaniel Vetter 		res2 = 0;
16305b3a856bSDaniel Vetter 
1631277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16320b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16330b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16340b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16350b5c5ed0SDaniel Vetter 				     res1, res2);
16365b3a856bSDaniel Vetter }
16378bf1e9f1SShuang He 
16381403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16391403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16401403c0d4SPaulo Zanoni  * the work queue. */
16411403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1642baf02a1fSBen Widawsky {
1643a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
164459cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1645480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1646d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1647d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16482adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
164941a05a3aSDaniel Vetter 		}
1650d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1651d4d70aa5SImre Deak 	}
1652baf02a1fSBen Widawsky 
1653c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1654c9a9a268SImre Deak 		return;
1655c9a9a268SImre Deak 
16561403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
165712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
165812638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
165912638c57SBen Widawsky 
1660aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1661aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
166212638c57SBen Widawsky 	}
16631403c0d4SPaulo Zanoni }
1664baf02a1fSBen Widawsky 
16658d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16668d7849dbSVille Syrjälä {
16678d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16688d7849dbSVille Syrjälä 		return false;
16698d7849dbSVille Syrjälä 
16708d7849dbSVille Syrjälä 	return true;
16718d7849dbSVille Syrjälä }
16728d7849dbSVille Syrjälä 
1673c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16747e231dbeSJesse Barnes {
1675c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
167691d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16777e231dbeSJesse Barnes 	int pipe;
16787e231dbeSJesse Barnes 
167958ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1680055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
168191d181ddSImre Deak 		int reg;
1682bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
168391d181ddSImre Deak 
1684bbb5eebfSDaniel Vetter 		/*
1685bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1686bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1687bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1688bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1689bbb5eebfSDaniel Vetter 		 * handle.
1690bbb5eebfSDaniel Vetter 		 */
16910f239f4cSDaniel Vetter 
16920f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16930f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1694bbb5eebfSDaniel Vetter 
1695bbb5eebfSDaniel Vetter 		switch (pipe) {
1696bbb5eebfSDaniel Vetter 		case PIPE_A:
1697bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1698bbb5eebfSDaniel Vetter 			break;
1699bbb5eebfSDaniel Vetter 		case PIPE_B:
1700bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1701bbb5eebfSDaniel Vetter 			break;
17023278f67fSVille Syrjälä 		case PIPE_C:
17033278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17043278f67fSVille Syrjälä 			break;
1705bbb5eebfSDaniel Vetter 		}
1706bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1707bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1708bbb5eebfSDaniel Vetter 
1709bbb5eebfSDaniel Vetter 		if (!mask)
171091d181ddSImre Deak 			continue;
171191d181ddSImre Deak 
171291d181ddSImre Deak 		reg = PIPESTAT(pipe);
1713bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1714bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17157e231dbeSJesse Barnes 
17167e231dbeSJesse Barnes 		/*
17177e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17187e231dbeSJesse Barnes 		 */
171991d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
172091d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17217e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17227e231dbeSJesse Barnes 	}
172358ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17247e231dbeSJesse Barnes 
1725055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1726d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1727d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1728d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
172931acc7f5SJesse Barnes 
1730579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
173131acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
173231acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
173331acc7f5SJesse Barnes 		}
17344356d586SDaniel Vetter 
17354356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1736277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17372d9d2b0bSVille Syrjälä 
17381f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17391f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
174031acc7f5SJesse Barnes 	}
174131acc7f5SJesse Barnes 
1742c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1743c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1744c1874ed7SImre Deak }
1745c1874ed7SImre Deak 
174616c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
174716c6c56bSVille Syrjälä {
174816c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
174916c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
175016c6c56bSVille Syrjälä 
17513ff60f89SOscar Mateo 	if (hotplug_status) {
17523ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17533ff60f89SOscar Mateo 		/*
17543ff60f89SOscar Mateo 		 * Make sure hotplug status is cleared before we clear IIR, or else we
17553ff60f89SOscar Mateo 		 * may miss hotplug events.
17563ff60f89SOscar Mateo 		 */
17573ff60f89SOscar Mateo 		POSTING_READ(PORT_HOTPLUG_STAT);
17583ff60f89SOscar Mateo 
175916c6c56bSVille Syrjälä 		if (IS_G4X(dev)) {
176016c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
176116c6c56bSVille Syrjälä 
176213cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
176316c6c56bSVille Syrjälä 		} else {
176416c6c56bSVille Syrjälä 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
176516c6c56bSVille Syrjälä 
176613cf5504SDave Airlie 			intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
176716c6c56bSVille Syrjälä 		}
176816c6c56bSVille Syrjälä 
176916c6c56bSVille Syrjälä 		if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
177016c6c56bSVille Syrjälä 		    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
177116c6c56bSVille Syrjälä 			dp_aux_irq_handler(dev);
17723ff60f89SOscar Mateo 	}
177316c6c56bSVille Syrjälä }
177416c6c56bSVille Syrjälä 
1775c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1776c1874ed7SImre Deak {
177745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1779c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1780c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1781c1874ed7SImre Deak 
17822dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17832dd2a883SImre Deak 		return IRQ_NONE;
17842dd2a883SImre Deak 
1785c1874ed7SImre Deak 	while (true) {
17863ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17873ff60f89SOscar Mateo 
1788c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
17893ff60f89SOscar Mateo 		if (gt_iir)
17903ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
17913ff60f89SOscar Mateo 
1792c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17933ff60f89SOscar Mateo 		if (pm_iir)
17943ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
17953ff60f89SOscar Mateo 
17963ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
17973ff60f89SOscar Mateo 		if (iir) {
17983ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
17993ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
18003ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
18013ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
18023ff60f89SOscar Mateo 		}
1803c1874ed7SImre Deak 
1804c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1805c1874ed7SImre Deak 			goto out;
1806c1874ed7SImre Deak 
1807c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1808c1874ed7SImre Deak 
18093ff60f89SOscar Mateo 		if (gt_iir)
1810c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
181160611c13SPaulo Zanoni 		if (pm_iir)
1812d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18133ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18143ff60f89SOscar Mateo 		 * signalled in iir */
18153ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
18167e231dbeSJesse Barnes 	}
18177e231dbeSJesse Barnes 
18187e231dbeSJesse Barnes out:
18197e231dbeSJesse Barnes 	return ret;
18207e231dbeSJesse Barnes }
18217e231dbeSJesse Barnes 
182243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
182343f328d7SVille Syrjälä {
182445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
182543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
182643f328d7SVille Syrjälä 	u32 master_ctl, iir;
182743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
182843f328d7SVille Syrjälä 
18292dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18302dd2a883SImre Deak 		return IRQ_NONE;
18312dd2a883SImre Deak 
18328e5fd599SVille Syrjälä 	for (;;) {
18338e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18343278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18353278f67fSVille Syrjälä 
18363278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18378e5fd599SVille Syrjälä 			break;
183843f328d7SVille Syrjälä 
183927b6c122SOscar Mateo 		ret = IRQ_HANDLED;
184027b6c122SOscar Mateo 
184143f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
184243f328d7SVille Syrjälä 
184327b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
184427b6c122SOscar Mateo 
184527b6c122SOscar Mateo 		if (iir) {
184627b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
184727b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
184827b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
184927b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
185027b6c122SOscar Mateo 		}
185127b6c122SOscar Mateo 
18523278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
185343f328d7SVille Syrjälä 
185427b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
185527b6c122SOscar Mateo 		 * signalled in iir */
18563278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
185743f328d7SVille Syrjälä 
185843f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
185943f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
18608e5fd599SVille Syrjälä 	}
18613278f67fSVille Syrjälä 
186243f328d7SVille Syrjälä 	return ret;
186343f328d7SVille Syrjälä }
186443f328d7SVille Syrjälä 
186523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1866776ad806SJesse Barnes {
18672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18689db4a9c7SJesse Barnes 	int pipe;
1869b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
187013cf5504SDave Airlie 	u32 dig_hotplug_reg;
1871776ad806SJesse Barnes 
187213cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
187313cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
187413cf5504SDave Airlie 
187513cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
187691d131d2SDaniel Vetter 
1877cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1878cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1879776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1880cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1881cfc33bf7SVille Syrjälä 				 port_name(port));
1882cfc33bf7SVille Syrjälä 	}
1883776ad806SJesse Barnes 
1884ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1885ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1886ce99c256SDaniel Vetter 
1887776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1888515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1889776ad806SJesse Barnes 
1890776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1891776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1892776ad806SJesse Barnes 
1893776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1894776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1895776ad806SJesse Barnes 
1896776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1897776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1898776ad806SJesse Barnes 
18999db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1900055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19019db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19029db4a9c7SJesse Barnes 					 pipe_name(pipe),
19039db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1904776ad806SJesse Barnes 
1905776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1906776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1907776ad806SJesse Barnes 
1908776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1909776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1910776ad806SJesse Barnes 
1911776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19121f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19138664281bSPaulo Zanoni 
19148664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19151f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19168664281bSPaulo Zanoni }
19178664281bSPaulo Zanoni 
19188664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19198664281bSPaulo Zanoni {
19208664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19218664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19225a69b89fSDaniel Vetter 	enum pipe pipe;
19238664281bSPaulo Zanoni 
1924de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1925de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1926de032bf4SPaulo Zanoni 
1927055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19281f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19291f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19308664281bSPaulo Zanoni 
19315a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19325a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1933277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19345a69b89fSDaniel Vetter 			else
1935277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19365a69b89fSDaniel Vetter 		}
19375a69b89fSDaniel Vetter 	}
19388bf1e9f1SShuang He 
19398664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19408664281bSPaulo Zanoni }
19418664281bSPaulo Zanoni 
19428664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19438664281bSPaulo Zanoni {
19448664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19458664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19468664281bSPaulo Zanoni 
1947de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1948de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1949de032bf4SPaulo Zanoni 
19508664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19511f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19528664281bSPaulo Zanoni 
19538664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19541f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19558664281bSPaulo Zanoni 
19568664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19571f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
19588664281bSPaulo Zanoni 
19598664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1960776ad806SJesse Barnes }
1961776ad806SJesse Barnes 
196223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
196323e81d69SAdam Jackson {
19642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
196523e81d69SAdam Jackson 	int pipe;
1966b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
196713cf5504SDave Airlie 	u32 dig_hotplug_reg;
196823e81d69SAdam Jackson 
196913cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
197013cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
197113cf5504SDave Airlie 
197213cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
197391d131d2SDaniel Vetter 
1974cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1975cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
197623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1977cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1978cfc33bf7SVille Syrjälä 				 port_name(port));
1979cfc33bf7SVille Syrjälä 	}
198023e81d69SAdam Jackson 
198123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1982ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
198323e81d69SAdam Jackson 
198423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1985515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
198623e81d69SAdam Jackson 
198723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
198823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
198923e81d69SAdam Jackson 
199023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
199123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
199223e81d69SAdam Jackson 
199323e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1994055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
199523e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
199623e81d69SAdam Jackson 					 pipe_name(pipe),
199723e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19988664281bSPaulo Zanoni 
19998664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20008664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
200123e81d69SAdam Jackson }
200223e81d69SAdam Jackson 
2003c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2004c008bc6eSPaulo Zanoni {
2005c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
200640da17c2SDaniel Vetter 	enum pipe pipe;
2007c008bc6eSPaulo Zanoni 
2008c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2009c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2010c008bc6eSPaulo Zanoni 
2011c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2012c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2013c008bc6eSPaulo Zanoni 
2014c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2015c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2016c008bc6eSPaulo Zanoni 
2017055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2018d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2019d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2020d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2021c008bc6eSPaulo Zanoni 
202240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20231f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2024c008bc6eSPaulo Zanoni 
202540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
202640da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20275b3a856bSDaniel Vetter 
202840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
202940da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
203040da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
203140da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2032c008bc6eSPaulo Zanoni 		}
2033c008bc6eSPaulo Zanoni 	}
2034c008bc6eSPaulo Zanoni 
2035c008bc6eSPaulo Zanoni 	/* check event from PCH */
2036c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2037c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2038c008bc6eSPaulo Zanoni 
2039c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2040c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2041c008bc6eSPaulo Zanoni 		else
2042c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2043c008bc6eSPaulo Zanoni 
2044c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2045c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2046c008bc6eSPaulo Zanoni 	}
2047c008bc6eSPaulo Zanoni 
2048c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2049c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2050c008bc6eSPaulo Zanoni }
2051c008bc6eSPaulo Zanoni 
20529719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20539719fb98SPaulo Zanoni {
20549719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
205507d27e20SDamien Lespiau 	enum pipe pipe;
20569719fb98SPaulo Zanoni 
20579719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20589719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20599719fb98SPaulo Zanoni 
20609719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20619719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20629719fb98SPaulo Zanoni 
20639719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20649719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20659719fb98SPaulo Zanoni 
2066055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2067d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2068d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2069d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
207040da17c2SDaniel Vetter 
207140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
207207d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
207307d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
207407d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20759719fb98SPaulo Zanoni 		}
20769719fb98SPaulo Zanoni 	}
20779719fb98SPaulo Zanoni 
20789719fb98SPaulo Zanoni 	/* check event from PCH */
20799719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20809719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20819719fb98SPaulo Zanoni 
20829719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20839719fb98SPaulo Zanoni 
20849719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20859719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20869719fb98SPaulo Zanoni 	}
20879719fb98SPaulo Zanoni }
20889719fb98SPaulo Zanoni 
208972c90f62SOscar Mateo /*
209072c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
209172c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
209272c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
209372c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
209472c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
209572c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
209672c90f62SOscar Mateo  */
2097f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2098b1f14ad0SJesse Barnes {
209945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2101f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21020e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2103b1f14ad0SJesse Barnes 
21042dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21052dd2a883SImre Deak 		return IRQ_NONE;
21062dd2a883SImre Deak 
21078664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21088664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2109907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21108664281bSPaulo Zanoni 
2111b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2112b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2113b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
211423a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21150e43406bSChris Wilson 
211644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
211744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
211844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
211944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
212044498aeaSPaulo Zanoni 	 * due to its back queue). */
2121ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
212244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
212344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
212444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2125ab5c608bSBen Widawsky 	}
212644498aeaSPaulo Zanoni 
212772c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
212872c90f62SOscar Mateo 
21290e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21300e43406bSChris Wilson 	if (gt_iir) {
213172c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
213272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2133d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21340e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2135d8fc8a47SPaulo Zanoni 		else
2136d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21370e43406bSChris Wilson 	}
2138b1f14ad0SJesse Barnes 
2139b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21400e43406bSChris Wilson 	if (de_iir) {
214172c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
214272c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2143f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21449719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2145f1af8fc1SPaulo Zanoni 		else
2146f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21470e43406bSChris Wilson 	}
21480e43406bSChris Wilson 
2149f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2150f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21510e43406bSChris Wilson 		if (pm_iir) {
2152b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21530e43406bSChris Wilson 			ret = IRQ_HANDLED;
215472c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21550e43406bSChris Wilson 		}
2156f1af8fc1SPaulo Zanoni 	}
2157b1f14ad0SJesse Barnes 
2158b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2159b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2160ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
216144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
216244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2163ab5c608bSBen Widawsky 	}
2164b1f14ad0SJesse Barnes 
2165b1f14ad0SJesse Barnes 	return ret;
2166b1f14ad0SJesse Barnes }
2167b1f14ad0SJesse Barnes 
2168abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2169abd58f01SBen Widawsky {
2170abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2171abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2172abd58f01SBen Widawsky 	u32 master_ctl;
2173abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2174abd58f01SBen Widawsky 	uint32_t tmp = 0;
2175c42664ccSDaniel Vetter 	enum pipe pipe;
217688e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
217788e04703SJesse Barnes 
21782dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21792dd2a883SImre Deak 		return IRQ_NONE;
21802dd2a883SImre Deak 
218188e04703SJesse Barnes 	if (IS_GEN9(dev))
218288e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
218388e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2184abd58f01SBen Widawsky 
2185abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2186abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2187abd58f01SBen Widawsky 	if (!master_ctl)
2188abd58f01SBen Widawsky 		return IRQ_NONE;
2189abd58f01SBen Widawsky 
2190abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2191abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2192abd58f01SBen Widawsky 
219338cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
219438cc46d7SOscar Mateo 
2195abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2196abd58f01SBen Widawsky 
2197abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2198abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2199abd58f01SBen Widawsky 		if (tmp) {
2200abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2201abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
220238cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
220338cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
220438cc46d7SOscar Mateo 			else
220538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2206abd58f01SBen Widawsky 		}
220738cc46d7SOscar Mateo 		else
220838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2209abd58f01SBen Widawsky 	}
2210abd58f01SBen Widawsky 
22116d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22126d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22136d766f02SDaniel Vetter 		if (tmp) {
22146d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22156d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
221688e04703SJesse Barnes 
221788e04703SJesse Barnes 			if (tmp & aux_mask)
221838cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
221938cc46d7SOscar Mateo 			else
222038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22216d766f02SDaniel Vetter 		}
222238cc46d7SOscar Mateo 		else
222338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22246d766f02SDaniel Vetter 	}
22256d766f02SDaniel Vetter 
2226055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2227770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2228abd58f01SBen Widawsky 
2229c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2230c42664ccSDaniel Vetter 			continue;
2231c42664ccSDaniel Vetter 
2232abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
223338cc46d7SOscar Mateo 		if (pipe_iir) {
223438cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
223538cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2236770de83dSDamien Lespiau 
2237d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2238d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2239d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2240abd58f01SBen Widawsky 
2241770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2242770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2243770de83dSDamien Lespiau 			else
2244770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2245770de83dSDamien Lespiau 
2246770de83dSDamien Lespiau 			if (flip_done) {
2247abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2248abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2249abd58f01SBen Widawsky 			}
2250abd58f01SBen Widawsky 
22510fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22520fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
22530fbe7870SDaniel Vetter 
22541f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
22551f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
22561f7247c0SDaniel Vetter 								    pipe);
225738d83c96SDaniel Vetter 
2258770de83dSDamien Lespiau 
2259770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2260770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2261770de83dSDamien Lespiau 			else
2262770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2263770de83dSDamien Lespiau 
2264770de83dSDamien Lespiau 			if (fault_errors)
226530100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
226630100f2bSDaniel Vetter 					  pipe_name(pipe),
226730100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2268c42664ccSDaniel Vetter 		} else
2269abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2270abd58f01SBen Widawsky 	}
2271abd58f01SBen Widawsky 
227292d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
227392d03a80SDaniel Vetter 		/*
227492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
227592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
227692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
227792d03a80SDaniel Vetter 		 */
227892d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
227992d03a80SDaniel Vetter 		if (pch_iir) {
228092d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
228192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
228238cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
228338cc46d7SOscar Mateo 		} else
228438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
228538cc46d7SOscar Mateo 
228692d03a80SDaniel Vetter 	}
228792d03a80SDaniel Vetter 
2288abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2289abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2290abd58f01SBen Widawsky 
2291abd58f01SBen Widawsky 	return ret;
2292abd58f01SBen Widawsky }
2293abd58f01SBen Widawsky 
229417e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
229517e1df07SDaniel Vetter 			       bool reset_completed)
229617e1df07SDaniel Vetter {
2297a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
229817e1df07SDaniel Vetter 	int i;
229917e1df07SDaniel Vetter 
230017e1df07SDaniel Vetter 	/*
230117e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
230217e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
230317e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
230417e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
230517e1df07SDaniel Vetter 	 */
230617e1df07SDaniel Vetter 
230717e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
230817e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
230917e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
231017e1df07SDaniel Vetter 
231117e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
231217e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
231317e1df07SDaniel Vetter 
231417e1df07SDaniel Vetter 	/*
231517e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
231617e1df07SDaniel Vetter 	 * reset state is cleared.
231717e1df07SDaniel Vetter 	 */
231817e1df07SDaniel Vetter 	if (reset_completed)
231917e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
232017e1df07SDaniel Vetter }
232117e1df07SDaniel Vetter 
23228a905236SJesse Barnes /**
2323b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
23248a905236SJesse Barnes  *
23258a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23268a905236SJesse Barnes  * was detected.
23278a905236SJesse Barnes  */
2328b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
23298a905236SJesse Barnes {
2330b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2331b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2332cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2333cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2334cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
233517e1df07SDaniel Vetter 	int ret;
23368a905236SJesse Barnes 
23375bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23388a905236SJesse Barnes 
23397db0ba24SDaniel Vetter 	/*
23407db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23417db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23427db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23437db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23447db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23457db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23467db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23477db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23487db0ba24SDaniel Vetter 	 */
23497db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
235044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23515bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23527db0ba24SDaniel Vetter 				   reset_event);
23531f83fee0SDaniel Vetter 
235417e1df07SDaniel Vetter 		/*
2355f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2356f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2357f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2358f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2359f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2360f454c694SImre Deak 		 */
2361f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
23627514747dSVille Syrjälä 
23637514747dSVille Syrjälä 		intel_prepare_reset(dev);
23647514747dSVille Syrjälä 
2365f454c694SImre Deak 		/*
236617e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
236717e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
236817e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
236917e1df07SDaniel Vetter 		 * deadlocks with the reset work.
237017e1df07SDaniel Vetter 		 */
2371f69061beSDaniel Vetter 		ret = i915_reset(dev);
2372f69061beSDaniel Vetter 
23737514747dSVille Syrjälä 		intel_finish_reset(dev);
237417e1df07SDaniel Vetter 
2375f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2376f454c694SImre Deak 
2377f69061beSDaniel Vetter 		if (ret == 0) {
2378f69061beSDaniel Vetter 			/*
2379f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2380f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2381f69061beSDaniel Vetter 			 * complete.
2382f69061beSDaniel Vetter 			 *
2383f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2384f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2385f69061beSDaniel Vetter 			 * updates before
2386f69061beSDaniel Vetter 			 * the counter increment.
2387f69061beSDaniel Vetter 			 */
23884e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2389f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2390f69061beSDaniel Vetter 
23915bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2392f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23931f83fee0SDaniel Vetter 		} else {
23942ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2395f316a42cSBen Gamari 		}
23961f83fee0SDaniel Vetter 
239717e1df07SDaniel Vetter 		/*
239817e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
239917e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
240017e1df07SDaniel Vetter 		 */
240117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2402f316a42cSBen Gamari 	}
24038a905236SJesse Barnes }
24048a905236SJesse Barnes 
240535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2406c0e09200SDave Airlie {
24078a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2408bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
240963eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2410050ee91fSBen Widawsky 	int pipe, i;
241163eeaf38SJesse Barnes 
241235aed2e6SChris Wilson 	if (!eir)
241335aed2e6SChris Wilson 		return;
241463eeaf38SJesse Barnes 
2415a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24168a905236SJesse Barnes 
2417bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2418bd9854f9SBen Widawsky 
24198a905236SJesse Barnes 	if (IS_G4X(dev)) {
24208a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24218a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24228a905236SJesse Barnes 
2423a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2424a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2425050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2426050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2427a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2428a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24298a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24303143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24318a905236SJesse Barnes 		}
24328a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24338a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2434a70491ccSJoe Perches 			pr_err("page table error\n");
2435a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24368a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24373143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24388a905236SJesse Barnes 		}
24398a905236SJesse Barnes 	}
24408a905236SJesse Barnes 
2441a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
244263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
244363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2444a70491ccSJoe Perches 			pr_err("page table error\n");
2445a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
244663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24473143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
244863eeaf38SJesse Barnes 		}
24498a905236SJesse Barnes 	}
24508a905236SJesse Barnes 
245163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2452a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2453055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2454a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24559db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
245663eeaf38SJesse Barnes 		/* pipestat has already been acked */
245763eeaf38SJesse Barnes 	}
245863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2459a70491ccSJoe Perches 		pr_err("instruction error\n");
2460a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2461050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2462050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2463a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
246463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
246563eeaf38SJesse Barnes 
2466a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2467a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2468a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
246963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24703143a2bfSChris Wilson 			POSTING_READ(IPEIR);
247163eeaf38SJesse Barnes 		} else {
247263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
247363eeaf38SJesse Barnes 
2474a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2475a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2476a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2477a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
247863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24793143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
248063eeaf38SJesse Barnes 		}
248163eeaf38SJesse Barnes 	}
248263eeaf38SJesse Barnes 
248363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24843143a2bfSChris Wilson 	POSTING_READ(EIR);
248563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
248663eeaf38SJesse Barnes 	if (eir) {
248763eeaf38SJesse Barnes 		/*
248863eeaf38SJesse Barnes 		 * some errors might have become stuck,
248963eeaf38SJesse Barnes 		 * mask them.
249063eeaf38SJesse Barnes 		 */
249163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
249263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
249363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
249463eeaf38SJesse Barnes 	}
249535aed2e6SChris Wilson }
249635aed2e6SChris Wilson 
249735aed2e6SChris Wilson /**
2498b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
249935aed2e6SChris Wilson  * @dev: drm device
250035aed2e6SChris Wilson  *
2501b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
250235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
250335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
250435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
250535aed2e6SChris Wilson  * of a ring dump etc.).
250635aed2e6SChris Wilson  */
250758174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
250858174462SMika Kuoppala 		       const char *fmt, ...)
250935aed2e6SChris Wilson {
251035aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
251158174462SMika Kuoppala 	va_list args;
251258174462SMika Kuoppala 	char error_msg[80];
251335aed2e6SChris Wilson 
251458174462SMika Kuoppala 	va_start(args, fmt);
251558174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
251658174462SMika Kuoppala 	va_end(args);
251758174462SMika Kuoppala 
251858174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
251935aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25208a905236SJesse Barnes 
2521ba1234d1SBen Gamari 	if (wedged) {
2522f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2523f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2524ba1234d1SBen Gamari 
252511ed50ecSBen Gamari 		/*
2526b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2527b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2528b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
252917e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
253017e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
253117e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
253217e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
253317e1df07SDaniel Vetter 		 *
253417e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
253517e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
253617e1df07SDaniel Vetter 		 * counter atomic_t.
253711ed50ecSBen Gamari 		 */
253817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
253911ed50ecSBen Gamari 	}
254011ed50ecSBen Gamari 
2541b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
25428a905236SJesse Barnes }
25438a905236SJesse Barnes 
254442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
254542f52ef8SKeith Packard  * we use as a pipe index
254642f52ef8SKeith Packard  */
2547f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25480a3e67a4SJesse Barnes {
25492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2550e9d21d7fSKeith Packard 	unsigned long irqflags;
255171e0ffa5SJesse Barnes 
25521ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2553f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25547c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2555755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25560a3e67a4SJesse Barnes 	else
25577c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2558755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25591ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25608692d00eSChris Wilson 
25610a3e67a4SJesse Barnes 	return 0;
25620a3e67a4SJesse Barnes }
25630a3e67a4SJesse Barnes 
2564f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2565f796cf8fSJesse Barnes {
25662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2567f796cf8fSJesse Barnes 	unsigned long irqflags;
2568b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
256940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2570f796cf8fSJesse Barnes 
2571f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2572b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2573b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2574b1f14ad0SJesse Barnes 
2575b1f14ad0SJesse Barnes 	return 0;
2576b1f14ad0SJesse Barnes }
2577b1f14ad0SJesse Barnes 
25787e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25797e231dbeSJesse Barnes {
25802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25817e231dbeSJesse Barnes 	unsigned long irqflags;
25827e231dbeSJesse Barnes 
25837e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
258431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2585755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25867e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25877e231dbeSJesse Barnes 
25887e231dbeSJesse Barnes 	return 0;
25897e231dbeSJesse Barnes }
25907e231dbeSJesse Barnes 
2591abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2592abd58f01SBen Widawsky {
2593abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2594abd58f01SBen Widawsky 	unsigned long irqflags;
2595abd58f01SBen Widawsky 
2596abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25977167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
25987167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2599abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2600abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2601abd58f01SBen Widawsky 	return 0;
2602abd58f01SBen Widawsky }
2603abd58f01SBen Widawsky 
260442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
260542f52ef8SKeith Packard  * we use as a pipe index
260642f52ef8SKeith Packard  */
2607f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26080a3e67a4SJesse Barnes {
26092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2610e9d21d7fSKeith Packard 	unsigned long irqflags;
26110a3e67a4SJesse Barnes 
26121ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26137c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2614755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2615755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26161ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26170a3e67a4SJesse Barnes }
26180a3e67a4SJesse Barnes 
2619f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2620f796cf8fSJesse Barnes {
26212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2622f796cf8fSJesse Barnes 	unsigned long irqflags;
2623b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
262440da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2625f796cf8fSJesse Barnes 
2626f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2627b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2628b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2629b1f14ad0SJesse Barnes }
2630b1f14ad0SJesse Barnes 
26317e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26327e231dbeSJesse Barnes {
26332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26347e231dbeSJesse Barnes 	unsigned long irqflags;
26357e231dbeSJesse Barnes 
26367e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
263731acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2638755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26397e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26407e231dbeSJesse Barnes }
26417e231dbeSJesse Barnes 
2642abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2643abd58f01SBen Widawsky {
2644abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2645abd58f01SBen Widawsky 	unsigned long irqflags;
2646abd58f01SBen Widawsky 
2647abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26487167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26497167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2650abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2651abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2652abd58f01SBen Widawsky }
2653abd58f01SBen Widawsky 
265444cdd6d2SJohn Harrison static struct drm_i915_gem_request *
265544cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2656852835f3SZou Nan hai {
2657893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
265844cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2659893eead0SChris Wilson }
2660893eead0SChris Wilson 
26619107e9d2SChris Wilson static bool
266244cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2663893eead0SChris Wilson {
26649107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
26651b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2666f65d9421SBen Gamari }
2667f65d9421SBen Gamari 
2668a028c4b0SDaniel Vetter static bool
2669a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2670a028c4b0SDaniel Vetter {
2671a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2672a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2673a028c4b0SDaniel Vetter 	} else {
2674a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2675a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2676a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2677a028c4b0SDaniel Vetter 	}
2678a028c4b0SDaniel Vetter }
2679a028c4b0SDaniel Vetter 
2680a4872ba6SOscar Mateo static struct intel_engine_cs *
2681a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2682921d42eaSDaniel Vetter {
2683921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2684a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2685921d42eaSDaniel Vetter 	int i;
2686921d42eaSDaniel Vetter 
2687921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2688a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2689a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2690a6cdb93aSRodrigo Vivi 				continue;
2691a6cdb93aSRodrigo Vivi 
2692a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2693a6cdb93aSRodrigo Vivi 				return signaller;
2694a6cdb93aSRodrigo Vivi 		}
2695921d42eaSDaniel Vetter 	} else {
2696921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2697921d42eaSDaniel Vetter 
2698921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2699921d42eaSDaniel Vetter 			if(ring == signaller)
2700921d42eaSDaniel Vetter 				continue;
2701921d42eaSDaniel Vetter 
2702ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2703921d42eaSDaniel Vetter 				return signaller;
2704921d42eaSDaniel Vetter 		}
2705921d42eaSDaniel Vetter 	}
2706921d42eaSDaniel Vetter 
2707a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2708a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2709921d42eaSDaniel Vetter 
2710921d42eaSDaniel Vetter 	return NULL;
2711921d42eaSDaniel Vetter }
2712921d42eaSDaniel Vetter 
2713a4872ba6SOscar Mateo static struct intel_engine_cs *
2714a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2715a24a11e6SChris Wilson {
2716a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
271788fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2718a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2719a6cdb93aSRodrigo Vivi 	int i, backwards;
2720a24a11e6SChris Wilson 
2721a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2722a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27236274f212SChris Wilson 		return NULL;
2724a24a11e6SChris Wilson 
272588fe429dSDaniel Vetter 	/*
272688fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
272788fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2728a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2729a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
273088fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
273188fe429dSDaniel Vetter 	 * ringbuffer itself.
2732a24a11e6SChris Wilson 	 */
273388fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2734a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
273588fe429dSDaniel Vetter 
2736a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
273788fe429dSDaniel Vetter 		/*
273888fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
273988fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
274088fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
274188fe429dSDaniel Vetter 		 */
2742ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
274388fe429dSDaniel Vetter 
274488fe429dSDaniel Vetter 		/* This here seems to blow up */
2745ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2746a24a11e6SChris Wilson 		if (cmd == ipehr)
2747a24a11e6SChris Wilson 			break;
2748a24a11e6SChris Wilson 
274988fe429dSDaniel Vetter 		head -= 4;
275088fe429dSDaniel Vetter 	}
2751a24a11e6SChris Wilson 
275288fe429dSDaniel Vetter 	if (!i)
275388fe429dSDaniel Vetter 		return NULL;
275488fe429dSDaniel Vetter 
2755ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2756a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2757a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2758a6cdb93aSRodrigo Vivi 		offset <<= 32;
2759a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2760a6cdb93aSRodrigo Vivi 	}
2761a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2762a24a11e6SChris Wilson }
2763a24a11e6SChris Wilson 
2764a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
27656274f212SChris Wilson {
27666274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2767a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2768a0d036b0SChris Wilson 	u32 seqno;
27696274f212SChris Wilson 
27704be17381SChris Wilson 	ring->hangcheck.deadlock++;
27716274f212SChris Wilson 
27726274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27734be17381SChris Wilson 	if (signaller == NULL)
27744be17381SChris Wilson 		return -1;
27754be17381SChris Wilson 
27764be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
27774be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
27786274f212SChris Wilson 		return -1;
27796274f212SChris Wilson 
27804be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
27814be17381SChris Wilson 		return 1;
27824be17381SChris Wilson 
2783a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2784a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2785a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
27864be17381SChris Wilson 		return -1;
27874be17381SChris Wilson 
27884be17381SChris Wilson 	return 0;
27896274f212SChris Wilson }
27906274f212SChris Wilson 
27916274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
27926274f212SChris Wilson {
2793a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
27946274f212SChris Wilson 	int i;
27956274f212SChris Wilson 
27966274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
27974be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
27986274f212SChris Wilson }
27996274f212SChris Wilson 
2800ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2801a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
28021ec14ad3SChris Wilson {
28031ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28041ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28059107e9d2SChris Wilson 	u32 tmp;
28069107e9d2SChris Wilson 
2807f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2808f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2809f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2810f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2811f260fe7bSMika Kuoppala 		}
2812f260fe7bSMika Kuoppala 
2813f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2814f260fe7bSMika Kuoppala 	}
28156274f212SChris Wilson 
28169107e9d2SChris Wilson 	if (IS_GEN2(dev))
2817f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28189107e9d2SChris Wilson 
28199107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28209107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28219107e9d2SChris Wilson 	 * and break the hang. This should work on
28229107e9d2SChris Wilson 	 * all but the second generation chipsets.
28239107e9d2SChris Wilson 	 */
28249107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28251ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
282658174462SMika Kuoppala 		i915_handle_error(dev, false,
282758174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28281ec14ad3SChris Wilson 				  ring->name);
28291ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2830f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28311ec14ad3SChris Wilson 	}
2832a24a11e6SChris Wilson 
28336274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28346274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28356274f212SChris Wilson 		default:
2836f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28376274f212SChris Wilson 		case 1:
283858174462SMika Kuoppala 			i915_handle_error(dev, false,
283958174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2840a24a11e6SChris Wilson 					  ring->name);
2841a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2842f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28436274f212SChris Wilson 		case 0:
2844f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28456274f212SChris Wilson 		}
28469107e9d2SChris Wilson 	}
28479107e9d2SChris Wilson 
2848f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2849a24a11e6SChris Wilson }
2850d1e61e7fSChris Wilson 
2851737b1506SChris Wilson /*
2852f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
285305407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
285405407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
285505407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
285605407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
285705407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2858f65d9421SBen Gamari  */
2859737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2860f65d9421SBen Gamari {
2861737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2862737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2863737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2864737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2865a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2866b4519513SChris Wilson 	int i;
286705407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28689107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28699107e9d2SChris Wilson #define BUSY 1
28709107e9d2SChris Wilson #define KICK 5
28719107e9d2SChris Wilson #define HUNG 20
2872893eead0SChris Wilson 
2873d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28743e0dc6b0SBen Widawsky 		return;
28753e0dc6b0SBen Widawsky 
2876b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
287750877445SChris Wilson 		u64 acthd;
287850877445SChris Wilson 		u32 seqno;
28799107e9d2SChris Wilson 		bool busy = true;
2880b4519513SChris Wilson 
28816274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28826274f212SChris Wilson 
288305407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
288405407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
288505407ff8SMika Kuoppala 
288605407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
288744cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
2888da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2889da661464SMika Kuoppala 
28909107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
28919107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2892094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2893f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
28949107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
28959107e9d2SChris Wilson 								  ring->name);
2896f4adcd24SDaniel Vetter 						else
2897f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2898f4adcd24SDaniel Vetter 								 ring->name);
28999107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2900094f9a54SChris Wilson 					}
2901094f9a54SChris Wilson 					/* Safeguard against driver failure */
2902094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29039107e9d2SChris Wilson 				} else
29049107e9d2SChris Wilson 					busy = false;
290505407ff8SMika Kuoppala 			} else {
29066274f212SChris Wilson 				/* We always increment the hangcheck score
29076274f212SChris Wilson 				 * if the ring is busy and still processing
29086274f212SChris Wilson 				 * the same request, so that no single request
29096274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29106274f212SChris Wilson 				 * batches). The only time we do not increment
29116274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29126274f212SChris Wilson 				 * ring is in a legitimate wait for another
29136274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29146274f212SChris Wilson 				 * victim and we want to be sure we catch the
29156274f212SChris Wilson 				 * right culprit. Then every time we do kick
29166274f212SChris Wilson 				 * the ring, add a small increment to the
29176274f212SChris Wilson 				 * score so that we can catch a batch that is
29186274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29196274f212SChris Wilson 				 * for stalling the machine.
29209107e9d2SChris Wilson 				 */
2921ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2922ad8beaeaSMika Kuoppala 								    acthd);
2923ad8beaeaSMika Kuoppala 
2924ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2925da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2926f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2927f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2928f260fe7bSMika Kuoppala 					break;
2929f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2930ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29316274f212SChris Wilson 					break;
2932f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2933ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29346274f212SChris Wilson 					break;
2935f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2936ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29376274f212SChris Wilson 					stuck[i] = true;
29386274f212SChris Wilson 					break;
29396274f212SChris Wilson 				}
294005407ff8SMika Kuoppala 			}
29419107e9d2SChris Wilson 		} else {
2942da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2943da661464SMika Kuoppala 
29449107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29459107e9d2SChris Wilson 			 * attempts across multiple batches.
29469107e9d2SChris Wilson 			 */
29479107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29489107e9d2SChris Wilson 				ring->hangcheck.score--;
2949f260fe7bSMika Kuoppala 
2950f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2951cbb465e7SChris Wilson 		}
2952f65d9421SBen Gamari 
295305407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
295405407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29559107e9d2SChris Wilson 		busy_count += busy;
295605407ff8SMika Kuoppala 	}
295705407ff8SMika Kuoppala 
295805407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2959b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2960b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
296105407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2962a43adf07SChris Wilson 				 ring->name);
2963a43adf07SChris Wilson 			rings_hung++;
296405407ff8SMika Kuoppala 		}
296505407ff8SMika Kuoppala 	}
296605407ff8SMika Kuoppala 
296705407ff8SMika Kuoppala 	if (rings_hung)
296858174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
296905407ff8SMika Kuoppala 
297005407ff8SMika Kuoppala 	if (busy_count)
297105407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
297205407ff8SMika Kuoppala 		 * being added */
297310cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
297410cd45b6SMika Kuoppala }
297510cd45b6SMika Kuoppala 
297610cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
297710cd45b6SMika Kuoppala {
2978737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2979672e7b7cSChris Wilson 
2980d330a953SJani Nikula 	if (!i915.enable_hangcheck)
298110cd45b6SMika Kuoppala 		return;
298210cd45b6SMika Kuoppala 
2983737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2984737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2985737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2986737b1506SChris Wilson 	 */
2987737b1506SChris Wilson 
2988737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2989737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2990f65d9421SBen Gamari }
2991f65d9421SBen Gamari 
29921c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
299391738a95SPaulo Zanoni {
299491738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
299591738a95SPaulo Zanoni 
299691738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
299791738a95SPaulo Zanoni 		return;
299891738a95SPaulo Zanoni 
2999f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3000105b122eSPaulo Zanoni 
3001105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3002105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3003622364b6SPaulo Zanoni }
3004105b122eSPaulo Zanoni 
300591738a95SPaulo Zanoni /*
3006622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3007622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3008622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3009622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3010622364b6SPaulo Zanoni  *
3011622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
301291738a95SPaulo Zanoni  */
3013622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3014622364b6SPaulo Zanoni {
3015622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3016622364b6SPaulo Zanoni 
3017622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3018622364b6SPaulo Zanoni 		return;
3019622364b6SPaulo Zanoni 
3020622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
302191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
302291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
302391738a95SPaulo Zanoni }
302491738a95SPaulo Zanoni 
30257c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3026d18ea1b5SDaniel Vetter {
3027d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3028d18ea1b5SDaniel Vetter 
3029f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3030a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3031f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3032d18ea1b5SDaniel Vetter }
3033d18ea1b5SDaniel Vetter 
3034c0e09200SDave Airlie /* drm_dma.h hooks
3035c0e09200SDave Airlie */
3036be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3037036a4a7dSZhenyu Wang {
30382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3039036a4a7dSZhenyu Wang 
30400c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3041bdfcdb63SDaniel Vetter 
3042f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3043c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3044c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3045036a4a7dSZhenyu Wang 
30467c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3047c650156aSZhenyu Wang 
30481c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30497d99163dSBen Widawsky }
30507d99163dSBen Widawsky 
305170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
305270591a41SVille Syrjälä {
305370591a41SVille Syrjälä 	enum pipe pipe;
305470591a41SVille Syrjälä 
305570591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
305670591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
305770591a41SVille Syrjälä 
305870591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
305970591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
306070591a41SVille Syrjälä 
306170591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
306270591a41SVille Syrjälä }
306370591a41SVille Syrjälä 
30647e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30657e231dbeSJesse Barnes {
30662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30677e231dbeSJesse Barnes 
30687e231dbeSJesse Barnes 	/* VLV magic */
30697e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30707e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30717e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30727e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30737e231dbeSJesse Barnes 
30747c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30757e231dbeSJesse Barnes 
30767c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
30777e231dbeSJesse Barnes 
307870591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
30797e231dbeSJesse Barnes }
30807e231dbeSJesse Barnes 
3081d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3082d6e3cca3SDaniel Vetter {
3083d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3084d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3085d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3086d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3087d6e3cca3SDaniel Vetter }
3088d6e3cca3SDaniel Vetter 
3089823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3090abd58f01SBen Widawsky {
3091abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3092abd58f01SBen Widawsky 	int pipe;
3093abd58f01SBen Widawsky 
3094abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3095abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3096abd58f01SBen Widawsky 
3097d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3098abd58f01SBen Widawsky 
3099055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3100f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3101813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3102f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3103abd58f01SBen Widawsky 
3104f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3105f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3106f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3107abd58f01SBen Widawsky 
31081c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3109abd58f01SBen Widawsky }
3110abd58f01SBen Widawsky 
31114c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
31124c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3113d49bdb0eSPaulo Zanoni {
31141180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3115d49bdb0eSPaulo Zanoni 
311613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3117d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3118d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3119d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3120d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
31214c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
31224c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
31234c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
31241180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
31254c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
31264c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
31274c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
31281180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
312913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3130d49bdb0eSPaulo Zanoni }
3131d49bdb0eSPaulo Zanoni 
313243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
313343f328d7SVille Syrjälä {
313443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
313543f328d7SVille Syrjälä 
313643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
313743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
313843f328d7SVille Syrjälä 
3139d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
314043f328d7SVille Syrjälä 
314143f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
314243f328d7SVille Syrjälä 
314343f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
314443f328d7SVille Syrjälä 
314570591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
314643f328d7SVille Syrjälä }
314743f328d7SVille Syrjälä 
314882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
314982a28bcfSDaniel Vetter {
31502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
315182a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3152fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
315382a28bcfSDaniel Vetter 
315482a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3155fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3156b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3157cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3158fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
315982a28bcfSDaniel Vetter 	} else {
3160fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3161b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3162cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3163fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
316482a28bcfSDaniel Vetter 	}
316582a28bcfSDaniel Vetter 
3166fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
316782a28bcfSDaniel Vetter 
31687fe0b973SKeith Packard 	/*
31697fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31707fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
31717fe0b973SKeith Packard 	 *
31727fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
31737fe0b973SKeith Packard 	 */
31747fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31757fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31767fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31777fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31787fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31797fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31807fe0b973SKeith Packard }
31817fe0b973SKeith Packard 
3182d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3183d46da437SPaulo Zanoni {
31842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
318582a28bcfSDaniel Vetter 	u32 mask;
3186d46da437SPaulo Zanoni 
3187692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3188692a04cfSDaniel Vetter 		return;
3189692a04cfSDaniel Vetter 
3190105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
31915c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3192105b122eSPaulo Zanoni 	else
31935c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
31948664281bSPaulo Zanoni 
3195337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3196d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3197d46da437SPaulo Zanoni }
3198d46da437SPaulo Zanoni 
31990a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32000a9a8c91SDaniel Vetter {
32010a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32020a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32030a9a8c91SDaniel Vetter 
32040a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32050a9a8c91SDaniel Vetter 
32060a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3207040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32080a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
320935a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
321035a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32110a9a8c91SDaniel Vetter 	}
32120a9a8c91SDaniel Vetter 
32130a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32140a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32150a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32160a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32170a9a8c91SDaniel Vetter 	} else {
32180a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32190a9a8c91SDaniel Vetter 	}
32200a9a8c91SDaniel Vetter 
322135079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32220a9a8c91SDaniel Vetter 
32230a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
322478e68d36SImre Deak 		/*
322578e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
322678e68d36SImre Deak 		 * itself is enabled/disabled.
322778e68d36SImre Deak 		 */
32280a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32290a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32300a9a8c91SDaniel Vetter 
3231605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
323235079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32330a9a8c91SDaniel Vetter 	}
32340a9a8c91SDaniel Vetter }
32350a9a8c91SDaniel Vetter 
3236f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3237036a4a7dSZhenyu Wang {
32382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32398e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32408e76f8dcSPaulo Zanoni 
32418e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32428e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32438e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32448e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32455c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32468e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32475c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32488e76f8dcSPaulo Zanoni 	} else {
32498e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3250ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32515b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32525b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32535b3a856bSDaniel Vetter 				DE_POISON);
32545c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
32555c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
32568e76f8dcSPaulo Zanoni 	}
3257036a4a7dSZhenyu Wang 
32581ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3259036a4a7dSZhenyu Wang 
32600c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32610c841212SPaulo Zanoni 
3262622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3263622364b6SPaulo Zanoni 
326435079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3265036a4a7dSZhenyu Wang 
32660a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3267036a4a7dSZhenyu Wang 
3268d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32697fe0b973SKeith Packard 
3270f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32716005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32726005ce42SDaniel Vetter 		 *
32736005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32744bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32754bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3276d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3277f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3278d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3279f97108d1SJesse Barnes 	}
3280f97108d1SJesse Barnes 
3281036a4a7dSZhenyu Wang 	return 0;
3282036a4a7dSZhenyu Wang }
3283036a4a7dSZhenyu Wang 
3284f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3285f8b79e58SImre Deak {
3286f8b79e58SImre Deak 	u32 pipestat_mask;
3287f8b79e58SImre Deak 	u32 iir_mask;
3288120dda4fSVille Syrjälä 	enum pipe pipe;
3289f8b79e58SImre Deak 
3290f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3291f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3292f8b79e58SImre Deak 
3293120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3294120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3295f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3296f8b79e58SImre Deak 
3297f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3298f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3299f8b79e58SImre Deak 
3300120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3301120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3302120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3303f8b79e58SImre Deak 
3304f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3305f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3306f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3307120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3308120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3309f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3310f8b79e58SImre Deak 
3311f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3312f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3313f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
331476e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
331576e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3316f8b79e58SImre Deak }
3317f8b79e58SImre Deak 
3318f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3319f8b79e58SImre Deak {
3320f8b79e58SImre Deak 	u32 pipestat_mask;
3321f8b79e58SImre Deak 	u32 iir_mask;
3322120dda4fSVille Syrjälä 	enum pipe pipe;
3323f8b79e58SImre Deak 
3324f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3325f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33266c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3327120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3328120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3329f8b79e58SImre Deak 
3330f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3331f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
333276e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3333f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3334f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3335f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3336f8b79e58SImre Deak 
3337f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3338f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3339f8b79e58SImre Deak 
3340120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3341120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3342120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3343f8b79e58SImre Deak 
3344f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3345f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3346120dda4fSVille Syrjälä 
3347120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3348120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3349f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3350f8b79e58SImre Deak }
3351f8b79e58SImre Deak 
3352f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3353f8b79e58SImre Deak {
3354f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3355f8b79e58SImre Deak 
3356f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3357f8b79e58SImre Deak 		return;
3358f8b79e58SImre Deak 
3359f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3360f8b79e58SImre Deak 
3361950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3362f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3363f8b79e58SImre Deak }
3364f8b79e58SImre Deak 
3365f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3366f8b79e58SImre Deak {
3367f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3368f8b79e58SImre Deak 
3369f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3370f8b79e58SImre Deak 		return;
3371f8b79e58SImre Deak 
3372f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3373f8b79e58SImre Deak 
3374950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3375f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3376f8b79e58SImre Deak }
3377f8b79e58SImre Deak 
33780e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33797e231dbeSJesse Barnes {
3380f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
33817e231dbeSJesse Barnes 
338220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
338320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
338420afbda2SDaniel Vetter 
33857e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
338676e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
338776e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
338876e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
338976e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
33907e231dbeSJesse Barnes 
3391b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3392b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3393d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3394f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3395f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3396d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
33970e6c9a9eSVille Syrjälä }
33980e6c9a9eSVille Syrjälä 
33990e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34000e6c9a9eSVille Syrjälä {
34010e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34020e6c9a9eSVille Syrjälä 
34030e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34047e231dbeSJesse Barnes 
34050a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34067e231dbeSJesse Barnes 
34077e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34087e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34097e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34107e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34117e231dbeSJesse Barnes #endif
34127e231dbeSJesse Barnes 
34137e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
341420afbda2SDaniel Vetter 
341520afbda2SDaniel Vetter 	return 0;
341620afbda2SDaniel Vetter }
341720afbda2SDaniel Vetter 
3418abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3419abd58f01SBen Widawsky {
3420abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3421abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3422abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
342373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3424abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
342573d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
342673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3427abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
342873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
342973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
343073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3431abd58f01SBen Widawsky 		0,
343273d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
343373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3434abd58f01SBen Widawsky 		};
3435abd58f01SBen Widawsky 
34360961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
34379a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34389a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
343978e68d36SImre Deak 	/*
344078e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
344178e68d36SImre Deak 	 * is enabled/disabled.
344278e68d36SImre Deak 	 */
344378e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
34449a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3445abd58f01SBen Widawsky }
3446abd58f01SBen Widawsky 
3447abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3448abd58f01SBen Widawsky {
3449770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3450770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3451abd58f01SBen Widawsky 	int pipe;
345288e04703SJesse Barnes 	u32 aux_en = GEN8_AUX_CHANNEL_A;
3453770de83dSDamien Lespiau 
345488e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3455770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3456770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
345788e04703SJesse Barnes 		aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
345888e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
345988e04703SJesse Barnes 	} else
3460770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3461770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3462770de83dSDamien Lespiau 
3463770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3464770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3465770de83dSDamien Lespiau 
346613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
346713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
346813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3469abd58f01SBen Widawsky 
3470055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3471f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3472813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3473813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3474813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
347535079899SPaulo Zanoni 					  de_pipe_enables);
3476abd58f01SBen Widawsky 
347788e04703SJesse Barnes 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
3478abd58f01SBen Widawsky }
3479abd58f01SBen Widawsky 
3480abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3481abd58f01SBen Widawsky {
3482abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3483abd58f01SBen Widawsky 
3484622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3485622364b6SPaulo Zanoni 
3486abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3487abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3488abd58f01SBen Widawsky 
3489abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3490abd58f01SBen Widawsky 
3491abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3492abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3493abd58f01SBen Widawsky 
3494abd58f01SBen Widawsky 	return 0;
3495abd58f01SBen Widawsky }
3496abd58f01SBen Widawsky 
349743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
349843f328d7SVille Syrjälä {
349943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
350043f328d7SVille Syrjälä 
3501c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
350243f328d7SVille Syrjälä 
350343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
350443f328d7SVille Syrjälä 
350543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
350643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
350743f328d7SVille Syrjälä 
350843f328d7SVille Syrjälä 	return 0;
350943f328d7SVille Syrjälä }
351043f328d7SVille Syrjälä 
3511abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3512abd58f01SBen Widawsky {
3513abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3514abd58f01SBen Widawsky 
3515abd58f01SBen Widawsky 	if (!dev_priv)
3516abd58f01SBen Widawsky 		return;
3517abd58f01SBen Widawsky 
3518823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3519abd58f01SBen Widawsky }
3520abd58f01SBen Widawsky 
35218ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
35228ea0be4fSVille Syrjälä {
35238ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
35248ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
35258ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35268ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
35278ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
35288ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35298ea0be4fSVille Syrjälä 
35308ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
35318ea0be4fSVille Syrjälä 
3532c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
35338ea0be4fSVille Syrjälä }
35348ea0be4fSVille Syrjälä 
35357e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35367e231dbeSJesse Barnes {
35372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35387e231dbeSJesse Barnes 
35397e231dbeSJesse Barnes 	if (!dev_priv)
35407e231dbeSJesse Barnes 		return;
35417e231dbeSJesse Barnes 
3542843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3543843d0e7dSImre Deak 
3544893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3545893fce8eSVille Syrjälä 
35467e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3547f8b79e58SImre Deak 
35488ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
35497e231dbeSJesse Barnes }
35507e231dbeSJesse Barnes 
355143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
355243f328d7SVille Syrjälä {
355343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
355443f328d7SVille Syrjälä 
355543f328d7SVille Syrjälä 	if (!dev_priv)
355643f328d7SVille Syrjälä 		return;
355743f328d7SVille Syrjälä 
355843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
355943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
356043f328d7SVille Syrjälä 
3561a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
356243f328d7SVille Syrjälä 
3563a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
356443f328d7SVille Syrjälä 
3565c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
356643f328d7SVille Syrjälä }
356743f328d7SVille Syrjälä 
3568f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3569036a4a7dSZhenyu Wang {
35702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35714697995bSJesse Barnes 
35724697995bSJesse Barnes 	if (!dev_priv)
35734697995bSJesse Barnes 		return;
35744697995bSJesse Barnes 
3575be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3576036a4a7dSZhenyu Wang }
3577036a4a7dSZhenyu Wang 
3578c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3579c2798b19SChris Wilson {
35802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3581c2798b19SChris Wilson 	int pipe;
3582c2798b19SChris Wilson 
3583055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3584c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3585c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3586c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3587c2798b19SChris Wilson 	POSTING_READ16(IER);
3588c2798b19SChris Wilson }
3589c2798b19SChris Wilson 
3590c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3591c2798b19SChris Wilson {
35922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3593c2798b19SChris Wilson 
3594c2798b19SChris Wilson 	I915_WRITE16(EMR,
3595c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3596c2798b19SChris Wilson 
3597c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3598c2798b19SChris Wilson 	dev_priv->irq_mask =
3599c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3600c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3601c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3602c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3603c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3604c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3605c2798b19SChris Wilson 
3606c2798b19SChris Wilson 	I915_WRITE16(IER,
3607c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3608c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3609c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3610c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3611c2798b19SChris Wilson 	POSTING_READ16(IER);
3612c2798b19SChris Wilson 
3613379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3614379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3615d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3616755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3617755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3618d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3619379ef82dSDaniel Vetter 
3620c2798b19SChris Wilson 	return 0;
3621c2798b19SChris Wilson }
3622c2798b19SChris Wilson 
362390a72f87SVille Syrjälä /*
362490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
362590a72f87SVille Syrjälä  */
362690a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36271f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
362890a72f87SVille Syrjälä {
36292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36301f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
363190a72f87SVille Syrjälä 
36328d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
363390a72f87SVille Syrjälä 		return false;
363490a72f87SVille Syrjälä 
363590a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3636d6bbafa1SChris Wilson 		goto check_page_flip;
363790a72f87SVille Syrjälä 
363890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
363990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
364090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
364190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
364290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
364390a72f87SVille Syrjälä 	 */
364490a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3645d6bbafa1SChris Wilson 		goto check_page_flip;
364690a72f87SVille Syrjälä 
36477d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
364890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
364990a72f87SVille Syrjälä 	return true;
3650d6bbafa1SChris Wilson 
3651d6bbafa1SChris Wilson check_page_flip:
3652d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3653d6bbafa1SChris Wilson 	return false;
365490a72f87SVille Syrjälä }
365590a72f87SVille Syrjälä 
3656ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3657c2798b19SChris Wilson {
365845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3660c2798b19SChris Wilson 	u16 iir, new_iir;
3661c2798b19SChris Wilson 	u32 pipe_stats[2];
3662c2798b19SChris Wilson 	int pipe;
3663c2798b19SChris Wilson 	u16 flip_mask =
3664c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3665c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3666c2798b19SChris Wilson 
36672dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36682dd2a883SImre Deak 		return IRQ_NONE;
36692dd2a883SImre Deak 
3670c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3671c2798b19SChris Wilson 	if (iir == 0)
3672c2798b19SChris Wilson 		return IRQ_NONE;
3673c2798b19SChris Wilson 
3674c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3675c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3676c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3677c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3678c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3679c2798b19SChris Wilson 		 */
3680222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3681c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3682aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3683c2798b19SChris Wilson 
3684055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3685c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3686c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3687c2798b19SChris Wilson 
3688c2798b19SChris Wilson 			/*
3689c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3690c2798b19SChris Wilson 			 */
36912d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3692c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3693c2798b19SChris Wilson 		}
3694222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3695c2798b19SChris Wilson 
3696c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3697c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3698c2798b19SChris Wilson 
3699c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3700c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3701c2798b19SChris Wilson 
3702055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37031f1c2e24SVille Syrjälä 			int plane = pipe;
37043a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37051f1c2e24SVille Syrjälä 				plane = !plane;
37061f1c2e24SVille Syrjälä 
37074356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37081f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37091f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3710c2798b19SChris Wilson 
37114356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3712277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37132d9d2b0bSVille Syrjälä 
37141f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37151f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37161f7247c0SDaniel Vetter 								    pipe);
37174356d586SDaniel Vetter 		}
3718c2798b19SChris Wilson 
3719c2798b19SChris Wilson 		iir = new_iir;
3720c2798b19SChris Wilson 	}
3721c2798b19SChris Wilson 
3722c2798b19SChris Wilson 	return IRQ_HANDLED;
3723c2798b19SChris Wilson }
3724c2798b19SChris Wilson 
3725c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3726c2798b19SChris Wilson {
37272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3728c2798b19SChris Wilson 	int pipe;
3729c2798b19SChris Wilson 
3730055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3731c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3732c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3733c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3734c2798b19SChris Wilson 	}
3735c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3736c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3737c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3738c2798b19SChris Wilson }
3739c2798b19SChris Wilson 
3740a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3741a266c7d5SChris Wilson {
37422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3743a266c7d5SChris Wilson 	int pipe;
3744a266c7d5SChris Wilson 
3745a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3746a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3747a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3748a266c7d5SChris Wilson 	}
3749a266c7d5SChris Wilson 
375000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3751055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3752a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3753a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3754a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3755a266c7d5SChris Wilson 	POSTING_READ(IER);
3756a266c7d5SChris Wilson }
3757a266c7d5SChris Wilson 
3758a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3759a266c7d5SChris Wilson {
37602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
376138bde180SChris Wilson 	u32 enable_mask;
3762a266c7d5SChris Wilson 
376338bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
376438bde180SChris Wilson 
376538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
376638bde180SChris Wilson 	dev_priv->irq_mask =
376738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
376838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
376938bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
377038bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
377138bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
377238bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
377338bde180SChris Wilson 
377438bde180SChris Wilson 	enable_mask =
377538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
377638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
377738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
377838bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
377938bde180SChris Wilson 		I915_USER_INTERRUPT;
378038bde180SChris Wilson 
3781a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
378220afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
378320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
378420afbda2SDaniel Vetter 
3785a266c7d5SChris Wilson 		/* Enable in IER... */
3786a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3787a266c7d5SChris Wilson 		/* and unmask in IMR */
3788a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3789a266c7d5SChris Wilson 	}
3790a266c7d5SChris Wilson 
3791a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3792a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3793a266c7d5SChris Wilson 	POSTING_READ(IER);
3794a266c7d5SChris Wilson 
3795f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
379620afbda2SDaniel Vetter 
3797379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3798379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3799d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3800755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3801755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3802d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3803379ef82dSDaniel Vetter 
380420afbda2SDaniel Vetter 	return 0;
380520afbda2SDaniel Vetter }
380620afbda2SDaniel Vetter 
380790a72f87SVille Syrjälä /*
380890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
380990a72f87SVille Syrjälä  */
381090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
381190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
381290a72f87SVille Syrjälä {
38132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
381490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
381590a72f87SVille Syrjälä 
38168d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
381790a72f87SVille Syrjälä 		return false;
381890a72f87SVille Syrjälä 
381990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3820d6bbafa1SChris Wilson 		goto check_page_flip;
382190a72f87SVille Syrjälä 
382290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
382390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
382490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
382590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
382690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
382790a72f87SVille Syrjälä 	 */
382890a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3829d6bbafa1SChris Wilson 		goto check_page_flip;
383090a72f87SVille Syrjälä 
38317d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
383290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
383390a72f87SVille Syrjälä 	return true;
3834d6bbafa1SChris Wilson 
3835d6bbafa1SChris Wilson check_page_flip:
3836d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3837d6bbafa1SChris Wilson 	return false;
383890a72f87SVille Syrjälä }
383990a72f87SVille Syrjälä 
3840ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3841a266c7d5SChris Wilson {
384245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38448291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
384538bde180SChris Wilson 	u32 flip_mask =
384638bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
384738bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
384838bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3849a266c7d5SChris Wilson 
38502dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38512dd2a883SImre Deak 		return IRQ_NONE;
38522dd2a883SImre Deak 
3853a266c7d5SChris Wilson 	iir = I915_READ(IIR);
385438bde180SChris Wilson 	do {
385538bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38568291ee90SChris Wilson 		bool blc_event = false;
3857a266c7d5SChris Wilson 
3858a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3859a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3860a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3861a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3862a266c7d5SChris Wilson 		 */
3863222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3864a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3865aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3866a266c7d5SChris Wilson 
3867055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3868a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3869a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3870a266c7d5SChris Wilson 
387138bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3872a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3873a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
387438bde180SChris Wilson 				irq_received = true;
3875a266c7d5SChris Wilson 			}
3876a266c7d5SChris Wilson 		}
3877222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3878a266c7d5SChris Wilson 
3879a266c7d5SChris Wilson 		if (!irq_received)
3880a266c7d5SChris Wilson 			break;
3881a266c7d5SChris Wilson 
3882a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
388316c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
388416c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
388516c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3886a266c7d5SChris Wilson 
388738bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3888a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3889a266c7d5SChris Wilson 
3890a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3891a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3892a266c7d5SChris Wilson 
3893055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
389438bde180SChris Wilson 			int plane = pipe;
38953a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
389638bde180SChris Wilson 				plane = !plane;
38975e2032d4SVille Syrjälä 
389890a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
389990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
390090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3901a266c7d5SChris Wilson 
3902a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3903a266c7d5SChris Wilson 				blc_event = true;
39044356d586SDaniel Vetter 
39054356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3906277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39072d9d2b0bSVille Syrjälä 
39081f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39091f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39101f7247c0SDaniel Vetter 								    pipe);
3911a266c7d5SChris Wilson 		}
3912a266c7d5SChris Wilson 
3913a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3914a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3915a266c7d5SChris Wilson 
3916a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3917a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3918a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3919a266c7d5SChris Wilson 		 * we would never get another interrupt.
3920a266c7d5SChris Wilson 		 *
3921a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3922a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3923a266c7d5SChris Wilson 		 * another one.
3924a266c7d5SChris Wilson 		 *
3925a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3926a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3927a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3928a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3929a266c7d5SChris Wilson 		 * stray interrupts.
3930a266c7d5SChris Wilson 		 */
393138bde180SChris Wilson 		ret = IRQ_HANDLED;
3932a266c7d5SChris Wilson 		iir = new_iir;
393338bde180SChris Wilson 	} while (iir & ~flip_mask);
3934a266c7d5SChris Wilson 
3935a266c7d5SChris Wilson 	return ret;
3936a266c7d5SChris Wilson }
3937a266c7d5SChris Wilson 
3938a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3939a266c7d5SChris Wilson {
39402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3941a266c7d5SChris Wilson 	int pipe;
3942a266c7d5SChris Wilson 
3943a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3944a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3945a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3946a266c7d5SChris Wilson 	}
3947a266c7d5SChris Wilson 
394800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3949055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
395055b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3951a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
395255b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
395355b39755SChris Wilson 	}
3954a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3955a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3956a266c7d5SChris Wilson 
3957a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3958a266c7d5SChris Wilson }
3959a266c7d5SChris Wilson 
3960a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3961a266c7d5SChris Wilson {
39622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3963a266c7d5SChris Wilson 	int pipe;
3964a266c7d5SChris Wilson 
3965a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3966a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3967a266c7d5SChris Wilson 
3968a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3969055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3970a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3971a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3972a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3973a266c7d5SChris Wilson 	POSTING_READ(IER);
3974a266c7d5SChris Wilson }
3975a266c7d5SChris Wilson 
3976a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3977a266c7d5SChris Wilson {
39782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3979bbba0a97SChris Wilson 	u32 enable_mask;
3980a266c7d5SChris Wilson 	u32 error_mask;
3981a266c7d5SChris Wilson 
3982a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3983bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3984adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3985bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3986bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3987bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3988bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3989bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3990bbba0a97SChris Wilson 
3991bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
399221ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
399321ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3994bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3995bbba0a97SChris Wilson 
3996bbba0a97SChris Wilson 	if (IS_G4X(dev))
3997bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3998a266c7d5SChris Wilson 
3999b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4000b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4001d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4002755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4003755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4004755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4005d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4006a266c7d5SChris Wilson 
4007a266c7d5SChris Wilson 	/*
4008a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4009a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4010a266c7d5SChris Wilson 	 */
4011a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4012a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4013a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4014a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4015a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4016a266c7d5SChris Wilson 	} else {
4017a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4018a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4019a266c7d5SChris Wilson 	}
4020a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4021a266c7d5SChris Wilson 
4022a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4023a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4024a266c7d5SChris Wilson 	POSTING_READ(IER);
4025a266c7d5SChris Wilson 
402620afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
402720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
402820afbda2SDaniel Vetter 
4029f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
403020afbda2SDaniel Vetter 
403120afbda2SDaniel Vetter 	return 0;
403220afbda2SDaniel Vetter }
403320afbda2SDaniel Vetter 
4034bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
403520afbda2SDaniel Vetter {
40362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4037cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
403820afbda2SDaniel Vetter 	u32 hotplug_en;
403920afbda2SDaniel Vetter 
4040b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4041b5ea2d56SDaniel Vetter 
4042bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4043bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4044adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4045e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
4046b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
4047cd569aedSEgbert Eich 		if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4048cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4049a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4050a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4051a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4052a266c7d5SChris Wilson 	*/
4053a266c7d5SChris Wilson 	if (IS_G4X(dev))
4054a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
405585fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4056a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4057a266c7d5SChris Wilson 
4058a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4059a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4060a266c7d5SChris Wilson }
4061a266c7d5SChris Wilson 
4062ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4063a266c7d5SChris Wilson {
406445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4066a266c7d5SChris Wilson 	u32 iir, new_iir;
4067a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4068a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
406921ad8330SVille Syrjälä 	u32 flip_mask =
407021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
407121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4072a266c7d5SChris Wilson 
40732dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40742dd2a883SImre Deak 		return IRQ_NONE;
40752dd2a883SImre Deak 
4076a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4077a266c7d5SChris Wilson 
4078a266c7d5SChris Wilson 	for (;;) {
4079501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
40802c8ba29fSChris Wilson 		bool blc_event = false;
40812c8ba29fSChris Wilson 
4082a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4083a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4084a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4085a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4086a266c7d5SChris Wilson 		 */
4087222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4088a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4089aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4090a266c7d5SChris Wilson 
4091055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4092a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4093a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4094a266c7d5SChris Wilson 
4095a266c7d5SChris Wilson 			/*
4096a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4097a266c7d5SChris Wilson 			 */
4098a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4099a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4100501e01d7SVille Syrjälä 				irq_received = true;
4101a266c7d5SChris Wilson 			}
4102a266c7d5SChris Wilson 		}
4103222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4104a266c7d5SChris Wilson 
4105a266c7d5SChris Wilson 		if (!irq_received)
4106a266c7d5SChris Wilson 			break;
4107a266c7d5SChris Wilson 
4108a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4109a266c7d5SChris Wilson 
4110a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
411116c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
411216c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4113a266c7d5SChris Wilson 
411421ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4115a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4116a266c7d5SChris Wilson 
4117a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4118a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4119a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4120a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4121a266c7d5SChris Wilson 
4122055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41232c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
412490a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
412590a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4126a266c7d5SChris Wilson 
4127a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4128a266c7d5SChris Wilson 				blc_event = true;
41294356d586SDaniel Vetter 
41304356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4131277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4132a266c7d5SChris Wilson 
41331f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41341f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
41352d9d2b0bSVille Syrjälä 		}
4136a266c7d5SChris Wilson 
4137a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4138a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4139a266c7d5SChris Wilson 
4140515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4141515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4142515ac2bbSDaniel Vetter 
4143a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4144a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4145a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4146a266c7d5SChris Wilson 		 * we would never get another interrupt.
4147a266c7d5SChris Wilson 		 *
4148a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4149a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4150a266c7d5SChris Wilson 		 * another one.
4151a266c7d5SChris Wilson 		 *
4152a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4153a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4154a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4155a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4156a266c7d5SChris Wilson 		 * stray interrupts.
4157a266c7d5SChris Wilson 		 */
4158a266c7d5SChris Wilson 		iir = new_iir;
4159a266c7d5SChris Wilson 	}
4160a266c7d5SChris Wilson 
4161a266c7d5SChris Wilson 	return ret;
4162a266c7d5SChris Wilson }
4163a266c7d5SChris Wilson 
4164a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4165a266c7d5SChris Wilson {
41662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4167a266c7d5SChris Wilson 	int pipe;
4168a266c7d5SChris Wilson 
4169a266c7d5SChris Wilson 	if (!dev_priv)
4170a266c7d5SChris Wilson 		return;
4171a266c7d5SChris Wilson 
4172a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4173a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4174a266c7d5SChris Wilson 
4175a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4176055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4177a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4178a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4179a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4180a266c7d5SChris Wilson 
4181055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4182a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4183a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4184a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4185a266c7d5SChris Wilson }
4186a266c7d5SChris Wilson 
41874cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4188ac4c16c5SEgbert Eich {
41896323751dSImre Deak 	struct drm_i915_private *dev_priv =
41906323751dSImre Deak 		container_of(work, typeof(*dev_priv),
41916323751dSImre Deak 			     hotplug_reenable_work.work);
4192ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4193ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4194ac4c16c5SEgbert Eich 	int i;
4195ac4c16c5SEgbert Eich 
41966323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
41976323751dSImre Deak 
41984cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4199ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4200ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4201ac4c16c5SEgbert Eich 
4202ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4203ac4c16c5SEgbert Eich 			continue;
4204ac4c16c5SEgbert Eich 
4205ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4206ac4c16c5SEgbert Eich 
4207ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4208ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4209ac4c16c5SEgbert Eich 
4210ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4211ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4212ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4213c23cc417SJani Nikula 							 connector->name);
4214ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4215ac4c16c5SEgbert Eich 				if (!connector->polled)
4216ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4217ac4c16c5SEgbert Eich 			}
4218ac4c16c5SEgbert Eich 		}
4219ac4c16c5SEgbert Eich 	}
4220ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4221ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
42224cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
42236323751dSImre Deak 
42246323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4225ac4c16c5SEgbert Eich }
4226ac4c16c5SEgbert Eich 
4227fca52a55SDaniel Vetter /**
4228fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4229fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4230fca52a55SDaniel Vetter  *
4231fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4232fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4233fca52a55SDaniel Vetter  */
4234b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4235f71d4af4SJesse Barnes {
4236b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
42378b2e326dSChris Wilson 
42388b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
423913cf5504SDave Airlie 	INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
4240c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4241a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42428b2e326dSChris Wilson 
4243a6706b45SDeepak S 	/* Let's track the enabled rps events */
4244b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
42456c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4246*6f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
424731685c25SDeepak S 	else
4248a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4249a6706b45SDeepak S 
4250737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4251737b1506SChris Wilson 			  i915_hangcheck_elapsed);
42526323751dSImre Deak 	INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
42534cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
425461bac78eSDaniel Vetter 
425597a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42569ee32feaSDaniel Vetter 
4257b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
42584cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42594cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4260b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4261f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4262f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4263391f75e2SVille Syrjälä 	} else {
4264391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4265391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4266f71d4af4SJesse Barnes 	}
4267f71d4af4SJesse Barnes 
426821da2700SVille Syrjälä 	/*
426921da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
427021da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
427121da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
427221da2700SVille Syrjälä 	 */
4273b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
427421da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
427521da2700SVille Syrjälä 
4276f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4277f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4278f71d4af4SJesse Barnes 
4279b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
428043f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
428143f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
428243f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
428343f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
428443f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
428543f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
428643f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4287b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
42887e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
42897e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
42907e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
42917e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
42927e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
42937e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4294fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4295b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4296abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4297723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4298abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4299abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4300abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4301abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4302abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4303f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4304f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4305723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4306f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4307f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4308f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4309f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
431082a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4311f71d4af4SJesse Barnes 	} else {
4312b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4313c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4314c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4315c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4316c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4317b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4318a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4319a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4320a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4321a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4322c2798b19SChris Wilson 		} else {
4323a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4324a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4325a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4326a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4327c2798b19SChris Wilson 		}
4328778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4329778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4330f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4331f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4332f71d4af4SJesse Barnes 	}
4333f71d4af4SJesse Barnes }
433420afbda2SDaniel Vetter 
4335fca52a55SDaniel Vetter /**
4336fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4337fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4338fca52a55SDaniel Vetter  *
4339fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4340fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4341fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4342fca52a55SDaniel Vetter  * obeyed.
4343fca52a55SDaniel Vetter  *
4344fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4345fca52a55SDaniel Vetter  * in the driver load and resume code.
4346fca52a55SDaniel Vetter  */
4347b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
434820afbda2SDaniel Vetter {
4349b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4350821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4351821450c6SEgbert Eich 	struct drm_connector *connector;
4352821450c6SEgbert Eich 	int i;
435320afbda2SDaniel Vetter 
4354821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4355821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4356821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4357821450c6SEgbert Eich 	}
4358821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4359821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4360821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
43610e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
43620e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
43630e32b39cSDave Airlie 		if (intel_connector->mst_port)
4364821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4365821450c6SEgbert Eich 	}
4366b5ea2d56SDaniel Vetter 
4367b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4368b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4369d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
437020afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
437120afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4372d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
437320afbda2SDaniel Vetter }
4374c67a470bSPaulo Zanoni 
4375fca52a55SDaniel Vetter /**
4376fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4377fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4378fca52a55SDaniel Vetter  *
4379fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4380fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4381fca52a55SDaniel Vetter  *
4382fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4383fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4384fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4385fca52a55SDaniel Vetter  */
43862aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
43872aeb7d3aSDaniel Vetter {
43882aeb7d3aSDaniel Vetter 	/*
43892aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
43902aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
43912aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
43922aeb7d3aSDaniel Vetter 	 */
43932aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
43942aeb7d3aSDaniel Vetter 
43952aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
43962aeb7d3aSDaniel Vetter }
43972aeb7d3aSDaniel Vetter 
4398fca52a55SDaniel Vetter /**
4399fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4400fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4401fca52a55SDaniel Vetter  *
4402fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4403fca52a55SDaniel Vetter  * resources acquired in the init functions.
4404fca52a55SDaniel Vetter  */
44052aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44062aeb7d3aSDaniel Vetter {
44072aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
44082aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44092aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44102aeb7d3aSDaniel Vetter }
44112aeb7d3aSDaniel Vetter 
4412fca52a55SDaniel Vetter /**
4413fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4414fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4415fca52a55SDaniel Vetter  *
4416fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4417fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4418fca52a55SDaniel Vetter  */
4419b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4420c67a470bSPaulo Zanoni {
4421b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
44222aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44232dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4424c67a470bSPaulo Zanoni }
4425c67a470bSPaulo Zanoni 
4426fca52a55SDaniel Vetter /**
4427fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4428fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4429fca52a55SDaniel Vetter  *
4430fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4431fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4432fca52a55SDaniel Vetter  */
4433b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4434c67a470bSPaulo Zanoni {
44352aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4436b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4437b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4438c67a470bSPaulo Zanoni }
4439