1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 743a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 827203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 907203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 987203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1077203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1167203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1257203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1297f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 130e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 1317203d49cSVille Syrjälä [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC, 132e0a20ad7SShashank Sharma }; 133e0a20ad7SShashank Sharma 134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 135da51e4baSVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(PORT_TC1) | GEN11_TBT_HOTPLUG(PORT_TC1), 136da51e4baSVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(PORT_TC2) | GEN11_TBT_HOTPLUG(PORT_TC2), 137da51e4baSVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(PORT_TC3) | GEN11_TBT_HOTPLUG(PORT_TC3), 138da51e4baSVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(PORT_TC4) | GEN11_TBT_HOTPLUG(PORT_TC4), 139da51e4baSVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(PORT_TC5) | GEN11_TBT_HOTPLUG(PORT_TC5), 140da51e4baSVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(PORT_TC6) | GEN11_TBT_HOTPLUG(PORT_TC6), 14148ef15d3SJosé Roberto de Souza }; 14248ef15d3SJosé Roberto de Souza 14331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 144b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 145b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 146b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 147da51e4baSVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 148da51e4baSVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 149da51e4baSVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 150da51e4baSVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 151da51e4baSVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 152da51e4baSVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 15352dfdba0SLucas De Marchi }; 15452dfdba0SLucas De Marchi 1550398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1560398993bSVille Syrjälä { 1570398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1580398993bSVille Syrjälä 1590398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1600398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1610398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1620398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1630398993bSVille Syrjälä else 1640398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1650398993bSVille Syrjälä return; 1660398993bSVille Syrjälä } 1670398993bSVille Syrjälä 168da51e4baSVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 1690398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1700398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1710398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1720398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 1730398993bSVille Syrjälä hpd->hpd = hpd_bdw; 1740398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 1750398993bSVille Syrjälä hpd->hpd = hpd_ivb; 1760398993bSVille Syrjälä else 1770398993bSVille Syrjälä hpd->hpd = hpd_ilk; 1780398993bSVille Syrjälä 1790398993bSVille Syrjälä if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv)) 1800398993bSVille Syrjälä return; 1810398993bSVille Syrjälä 182da51e4baSVille Syrjälä if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) || 183da51e4baSVille Syrjälä HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 1840398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 1850398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 1860398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 1870398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 1880398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 1890398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 1900398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 1910398993bSVille Syrjälä else 1920398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 1930398993bSVille Syrjälä } 1940398993bSVille Syrjälä 195aca9310aSAnshuman Gupta static void 196aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 197aca9310aSAnshuman Gupta { 198aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 199aca9310aSAnshuman Gupta 200aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 201aca9310aSAnshuman Gupta } 202aca9310aSAnshuman Gupta 203cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 20468eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 20568eb49b1SPaulo Zanoni { 20665f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 20765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 20868eb49b1SPaulo Zanoni 20965f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 21068eb49b1SPaulo Zanoni 2115c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 21265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 21365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 21465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 21565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 21668eb49b1SPaulo Zanoni } 2175c502442SPaulo Zanoni 218cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 21968eb49b1SPaulo Zanoni { 22065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 22165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 222a9d356a6SPaulo Zanoni 22365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 22468eb49b1SPaulo Zanoni 22568eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 22665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 22865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23068eb49b1SPaulo Zanoni } 23168eb49b1SPaulo Zanoni 232337ba017SPaulo Zanoni /* 233337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 234337ba017SPaulo Zanoni */ 23565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 236b51a2842SVille Syrjälä { 23765f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 238b51a2842SVille Syrjälä 239b51a2842SVille Syrjälä if (val == 0) 240b51a2842SVille Syrjälä return; 241b51a2842SVille Syrjälä 242a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 243a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 244f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 24565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 24665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 24765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 24865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 249b51a2842SVille Syrjälä } 250337ba017SPaulo Zanoni 25165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 252e9e9848aSVille Syrjälä { 25365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 254e9e9848aSVille Syrjälä 255e9e9848aSVille Syrjälä if (val == 0) 256e9e9848aSVille Syrjälä return; 257e9e9848aSVille Syrjälä 258a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 259a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2609d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 26165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 26365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 265e9e9848aSVille Syrjälä } 266e9e9848aSVille Syrjälä 267cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 26868eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 26968eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 27068eb49b1SPaulo Zanoni i915_reg_t iir) 27168eb49b1SPaulo Zanoni { 27265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 27335079899SPaulo Zanoni 27465f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 27565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 27665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 27768eb49b1SPaulo Zanoni } 27835079899SPaulo Zanoni 279cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2802918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 28168eb49b1SPaulo Zanoni { 28265f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 28368eb49b1SPaulo Zanoni 28465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 28565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 28665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 28768eb49b1SPaulo Zanoni } 28868eb49b1SPaulo Zanoni 2890706f17cSEgbert Eich /* For display hotplug interrupt */ 2900706f17cSEgbert Eich static inline void 2910706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 292a9c287c9SJani Nikula u32 mask, 293a9c287c9SJani Nikula u32 bits) 2940706f17cSEgbert Eich { 295a9c287c9SJani Nikula u32 val; 2960706f17cSEgbert Eich 29767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 29848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 2990706f17cSEgbert Eich 3000706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 3010706f17cSEgbert Eich val &= ~mask; 3020706f17cSEgbert Eich val |= bits; 3030706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 3040706f17cSEgbert Eich } 3050706f17cSEgbert Eich 3060706f17cSEgbert Eich /** 3070706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3080706f17cSEgbert Eich * @dev_priv: driver private 3090706f17cSEgbert Eich * @mask: bits to update 3100706f17cSEgbert Eich * @bits: bits to enable 3110706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3120706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3130706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3140706f17cSEgbert Eich * function is usually not called from a context where the lock is 3150706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3160706f17cSEgbert Eich * version is also available. 3170706f17cSEgbert Eich */ 3180706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 319a9c287c9SJani Nikula u32 mask, 320a9c287c9SJani Nikula u32 bits) 3210706f17cSEgbert Eich { 3220706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3230706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3240706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3250706f17cSEgbert Eich } 3260706f17cSEgbert Eich 327d9dc34f1SVille Syrjälä /** 328d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 329d9dc34f1SVille Syrjälä * @dev_priv: driver private 330d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 331d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 332d9dc34f1SVille Syrjälä */ 333fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 334a9c287c9SJani Nikula u32 interrupt_mask, 335a9c287c9SJani Nikula u32 enabled_irq_mask) 336036a4a7dSZhenyu Wang { 337a9c287c9SJani Nikula u32 new_val; 338d9dc34f1SVille Syrjälä 33967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3404bc9d430SDaniel Vetter 34148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 342d9dc34f1SVille Syrjälä 34348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 344c67a470bSPaulo Zanoni return; 345c67a470bSPaulo Zanoni 346d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 347d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 348d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 349d9dc34f1SVille Syrjälä 350d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 351d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3521ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3533143a2bfSChris Wilson POSTING_READ(DEIMR); 354036a4a7dSZhenyu Wang } 355036a4a7dSZhenyu Wang } 356036a4a7dSZhenyu Wang 3570961021aSBen Widawsky /** 3583a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3593a3b3c7dSVille Syrjälä * @dev_priv: driver private 3603a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3613a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3623a3b3c7dSVille Syrjälä */ 3633a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 364a9c287c9SJani Nikula u32 interrupt_mask, 365a9c287c9SJani Nikula u32 enabled_irq_mask) 3663a3b3c7dSVille Syrjälä { 367a9c287c9SJani Nikula u32 new_val; 368a9c287c9SJani Nikula u32 old_val; 3693a3b3c7dSVille Syrjälä 37067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3713a3b3c7dSVille Syrjälä 37248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3733a3b3c7dSVille Syrjälä 37448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3753a3b3c7dSVille Syrjälä return; 3763a3b3c7dSVille Syrjälä 3773a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3783a3b3c7dSVille Syrjälä 3793a3b3c7dSVille Syrjälä new_val = old_val; 3803a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3813a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3823a3b3c7dSVille Syrjälä 3833a3b3c7dSVille Syrjälä if (new_val != old_val) { 3843a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3853a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3863a3b3c7dSVille Syrjälä } 3873a3b3c7dSVille Syrjälä } 3883a3b3c7dSVille Syrjälä 3893a3b3c7dSVille Syrjälä /** 390013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 391013d3752SVille Syrjälä * @dev_priv: driver private 392013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 393013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 394013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 395013d3752SVille Syrjälä */ 396013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 397013d3752SVille Syrjälä enum pipe pipe, 398a9c287c9SJani Nikula u32 interrupt_mask, 399a9c287c9SJani Nikula u32 enabled_irq_mask) 400013d3752SVille Syrjälä { 401a9c287c9SJani Nikula u32 new_val; 402013d3752SVille Syrjälä 40367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 404013d3752SVille Syrjälä 40548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 406013d3752SVille Syrjälä 40748a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 408013d3752SVille Syrjälä return; 409013d3752SVille Syrjälä 410013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 411013d3752SVille Syrjälä new_val &= ~interrupt_mask; 412013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 413013d3752SVille Syrjälä 414013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 415013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 416013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 417013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 418013d3752SVille Syrjälä } 419013d3752SVille Syrjälä } 420013d3752SVille Syrjälä 421013d3752SVille Syrjälä /** 422fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 423fee884edSDaniel Vetter * @dev_priv: driver private 424fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 425fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 426fee884edSDaniel Vetter */ 42747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 428a9c287c9SJani Nikula u32 interrupt_mask, 429a9c287c9SJani Nikula u32 enabled_irq_mask) 430fee884edSDaniel Vetter { 431a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 432fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 433fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 434fee884edSDaniel Vetter 43548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 43615a17aaeSDaniel Vetter 43767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 438fee884edSDaniel Vetter 43948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 440c67a470bSPaulo Zanoni return; 441c67a470bSPaulo Zanoni 442fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 443fee884edSDaniel Vetter POSTING_READ(SDEIMR); 444fee884edSDaniel Vetter } 4458664281bSPaulo Zanoni 4466b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4476b12ca56SVille Syrjälä enum pipe pipe) 4487c463586SKeith Packard { 4496b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 45010c59c51SImre Deak u32 enable_mask = status_mask << 16; 45110c59c51SImre Deak 4526b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4536b12ca56SVille Syrjälä 4546b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4556b12ca56SVille Syrjälä goto out; 4566b12ca56SVille Syrjälä 45710c59c51SImre Deak /* 458724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 459724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 46010c59c51SImre Deak */ 46148a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 46248a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 46310c59c51SImre Deak return 0; 464724a6905SVille Syrjälä /* 465724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 466724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 467724a6905SVille Syrjälä */ 46848a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 46948a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 470724a6905SVille Syrjälä return 0; 47110c59c51SImre Deak 47210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 47310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 47410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 47510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 47610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 47710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 47810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 47910c59c51SImre Deak 4806b12ca56SVille Syrjälä out: 48148a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 48248a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4836b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4846b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4856b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4866b12ca56SVille Syrjälä 48710c59c51SImre Deak return enable_mask; 48810c59c51SImre Deak } 48910c59c51SImre Deak 4906b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4916b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 492755e9019SImre Deak { 4936b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 494755e9019SImre Deak u32 enable_mask; 495755e9019SImre Deak 49648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4976b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4986b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4996b12ca56SVille Syrjälä 5006b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 50148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5026b12ca56SVille Syrjälä 5036b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5046b12ca56SVille Syrjälä return; 5056b12ca56SVille Syrjälä 5066b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5076b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5086b12ca56SVille Syrjälä 5096b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5106b12ca56SVille Syrjälä POSTING_READ(reg); 511755e9019SImre Deak } 512755e9019SImre Deak 5136b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5146b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 515755e9019SImre Deak { 5166b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 517755e9019SImre Deak u32 enable_mask; 518755e9019SImre Deak 51948a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5206b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5216b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5226b12ca56SVille Syrjälä 5236b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 52448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5256b12ca56SVille Syrjälä 5266b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5276b12ca56SVille Syrjälä return; 5286b12ca56SVille Syrjälä 5296b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5306b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5316b12ca56SVille Syrjälä 5326b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5336b12ca56SVille Syrjälä POSTING_READ(reg); 534755e9019SImre Deak } 535755e9019SImre Deak 536f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 537f3e30485SVille Syrjälä { 538f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 539f3e30485SVille Syrjälä return false; 540f3e30485SVille Syrjälä 541f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 542f3e30485SVille Syrjälä } 543f3e30485SVille Syrjälä 544c0e09200SDave Airlie /** 545f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 54614bb2c11STvrtko Ursulin * @dev_priv: i915 device private 54701c66889SZhao Yakui */ 54891d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 54901c66889SZhao Yakui { 550f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 551f49e38ddSJani Nikula return; 552f49e38ddSJani Nikula 55313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 55401c66889SZhao Yakui 555755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 55691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5573b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 558755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5591ec14ad3SChris Wilson 56013321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 56101c66889SZhao Yakui } 56201c66889SZhao Yakui 563f75f3746SVille Syrjälä /* 564f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 565f75f3746SVille Syrjälä * around the vertical blanking period. 566f75f3746SVille Syrjälä * 567f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 568f75f3746SVille Syrjälä * vblank_start >= 3 569f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 570f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 571f75f3746SVille Syrjälä * vtotal = vblank_start + 3 572f75f3746SVille Syrjälä * 573f75f3746SVille Syrjälä * start of vblank: 574f75f3746SVille Syrjälä * latch double buffered registers 575f75f3746SVille Syrjälä * increment frame counter (ctg+) 576f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 577f75f3746SVille Syrjälä * | 578f75f3746SVille Syrjälä * | frame start: 579f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 580f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 581f75f3746SVille Syrjälä * | | 582f75f3746SVille Syrjälä * | | start of vsync: 583f75f3746SVille Syrjälä * | | generate vsync interrupt 584f75f3746SVille Syrjälä * | | | 585f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 586f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 587f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 588f75f3746SVille Syrjälä * | | <----vs-----> | 589f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 590f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 591f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 592f75f3746SVille Syrjälä * | | | 593f75f3746SVille Syrjälä * last visible pixel first visible pixel 594f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 595f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 596f75f3746SVille Syrjälä * 597f75f3746SVille Syrjälä * x = horizontal active 598f75f3746SVille Syrjälä * _ = horizontal blanking 599f75f3746SVille Syrjälä * hs = horizontal sync 600f75f3746SVille Syrjälä * va = vertical active 601f75f3746SVille Syrjälä * vb = vertical blanking 602f75f3746SVille Syrjälä * vs = vertical sync 603f75f3746SVille Syrjälä * vbs = vblank_start (number) 604f75f3746SVille Syrjälä * 605f75f3746SVille Syrjälä * Summary: 606f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 607f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 608f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 609f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 610f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 611f75f3746SVille Syrjälä */ 612f75f3746SVille Syrjälä 61342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 61442f52ef8SKeith Packard * we use as a pipe index 61542f52ef8SKeith Packard */ 61608fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6170a3e67a4SJesse Barnes { 61808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 61908fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 62032db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 62108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 622f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6230b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 624694e409dSVille Syrjälä unsigned long irqflags; 625391f75e2SVille Syrjälä 62632db0b65SVille Syrjälä /* 62732db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 62832db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 62932db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 63032db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 63132db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 63232db0b65SVille Syrjälä * is still in a working state. However the core vblank code 63332db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 63432db0b65SVille Syrjälä * when we've told it that we don't have a working frame 63532db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 63632db0b65SVille Syrjälä */ 63732db0b65SVille Syrjälä if (!vblank->max_vblank_count) 63832db0b65SVille Syrjälä return 0; 63932db0b65SVille Syrjälä 6400b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6410b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6420b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6430b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6440b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 645391f75e2SVille Syrjälä 6460b2a8e09SVille Syrjälä /* Convert to pixel count */ 6470b2a8e09SVille Syrjälä vbl_start *= htotal; 6480b2a8e09SVille Syrjälä 6490b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6500b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6510b2a8e09SVille Syrjälä 6529db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6539db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6545eddb70bSChris Wilson 655694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 656694e409dSVille Syrjälä 6570a3e67a4SJesse Barnes /* 6580a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6590a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6600a3e67a4SJesse Barnes * register. 6610a3e67a4SJesse Barnes */ 6620a3e67a4SJesse Barnes do { 6638cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6648cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6658cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6660a3e67a4SJesse Barnes } while (high1 != high2); 6670a3e67a4SJesse Barnes 668694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 669694e409dSVille Syrjälä 6705eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 671391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6725eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 673391f75e2SVille Syrjälä 674391f75e2SVille Syrjälä /* 675391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 676391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 677391f75e2SVille Syrjälä * counter against vblank start. 678391f75e2SVille Syrjälä */ 679edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6800a3e67a4SJesse Barnes } 6810a3e67a4SJesse Barnes 68208fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6839880b7a5SJesse Barnes { 68408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 68508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6869880b7a5SJesse Barnes 687649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6889880b7a5SJesse Barnes } 6899880b7a5SJesse Barnes 690aec0246fSUma Shankar /* 691aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 692aec0246fSUma Shankar * scanline register will not work to get the scanline, 693aec0246fSUma Shankar * since the timings are driven from the PORT or issues 694aec0246fSUma Shankar * with scanline register updates. 695aec0246fSUma Shankar * This function will use Framestamp and current 696aec0246fSUma Shankar * timestamp registers to calculate the scanline. 697aec0246fSUma Shankar */ 698aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 699aec0246fSUma Shankar { 700aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 701aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 702aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 703aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 704aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 705aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 706aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 707aec0246fSUma Shankar u32 clock = mode->crtc_clock; 708aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 709aec0246fSUma Shankar 710aec0246fSUma Shankar /* 711aec0246fSUma Shankar * To avoid the race condition where we might cross into the 712aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 713aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 714aec0246fSUma Shankar * during the same frame. 715aec0246fSUma Shankar */ 716aec0246fSUma Shankar do { 717aec0246fSUma Shankar /* 718aec0246fSUma Shankar * This field provides read back of the display 719aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 720aec0246fSUma Shankar * is sampled at every start of vertical blank. 721aec0246fSUma Shankar */ 7228cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7238cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 724aec0246fSUma Shankar 725aec0246fSUma Shankar /* 726aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 727aec0246fSUma Shankar * time stamp value. 728aec0246fSUma Shankar */ 7298cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 730aec0246fSUma Shankar 7318cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7328cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 733aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 734aec0246fSUma Shankar 735aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 736aec0246fSUma Shankar clock), 1000 * htotal); 737aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 738aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 739aec0246fSUma Shankar 740aec0246fSUma Shankar return scanline; 741aec0246fSUma Shankar } 742aec0246fSUma Shankar 7438cbda6b2SJani Nikula /* 7448cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7458cbda6b2SJani Nikula * forcewake etc. 7468cbda6b2SJani Nikula */ 747a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 748a225f079SVille Syrjälä { 749a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 750fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7515caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7525caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 753a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 75480715b2fSVille Syrjälä int position, vtotal; 755a225f079SVille Syrjälä 75672259536SVille Syrjälä if (!crtc->active) 75772259536SVille Syrjälä return -1; 75872259536SVille Syrjälä 7595caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7605caa0feaSDaniel Vetter mode = &vblank->hwmode; 7615caa0feaSDaniel Vetter 762af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 763aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 764aec0246fSUma Shankar 76580715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 766a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 767a225f079SVille Syrjälä vtotal /= 2; 768a225f079SVille Syrjälä 769cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7708cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 771a225f079SVille Syrjälä else 7728cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 773a225f079SVille Syrjälä 774a225f079SVille Syrjälä /* 77541b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 77641b578fbSJesse Barnes * read it just before the start of vblank. So try it again 77741b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 77841b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 77941b578fbSJesse Barnes * 78041b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 78141b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 78241b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 78341b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 78441b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 78541b578fbSJesse Barnes */ 78691d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 78741b578fbSJesse Barnes int i, temp; 78841b578fbSJesse Barnes 78941b578fbSJesse Barnes for (i = 0; i < 100; i++) { 79041b578fbSJesse Barnes udelay(1); 7918cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 79241b578fbSJesse Barnes if (temp != position) { 79341b578fbSJesse Barnes position = temp; 79441b578fbSJesse Barnes break; 79541b578fbSJesse Barnes } 79641b578fbSJesse Barnes } 79741b578fbSJesse Barnes } 79841b578fbSJesse Barnes 79941b578fbSJesse Barnes /* 80080715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 80180715b2fSVille Syrjälä * scanline_offset adjustment. 802a225f079SVille Syrjälä */ 80380715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 804a225f079SVille Syrjälä } 805a225f079SVille Syrjälä 8064bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8074bbffbf3SThomas Zimmermann bool in_vblank_irq, 8084bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8093bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8103bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8110af7e4dfSMario Kleiner { 8124bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 813fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8144bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 815e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8163aa18df8SVille Syrjälä int position; 81778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 818ad3543edSMario Kleiner unsigned long irqflags; 8198a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8208a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 821af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8220af7e4dfSMario Kleiner 82348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 82400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 82500376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8269db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8271bf6ad62SDaniel Vetter return false; 8280af7e4dfSMario Kleiner } 8290af7e4dfSMario Kleiner 830c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 83178e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 832c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 833c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 834c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8350af7e4dfSMario Kleiner 836d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 837d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 838d31faf65SVille Syrjälä vbl_end /= 2; 839d31faf65SVille Syrjälä vtotal /= 2; 840d31faf65SVille Syrjälä } 841d31faf65SVille Syrjälä 842ad3543edSMario Kleiner /* 843ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 844ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 845ad3543edSMario Kleiner * following code must not block on uncore.lock. 846ad3543edSMario Kleiner */ 847ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 848ad3543edSMario Kleiner 849ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 850ad3543edSMario Kleiner 851ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 852ad3543edSMario Kleiner if (stime) 853ad3543edSMario Kleiner *stime = ktime_get(); 854ad3543edSMario Kleiner 8558a920e24SVille Syrjälä if (use_scanline_counter) { 8560af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8570af7e4dfSMario Kleiner * scanout position from Display scan line register. 8580af7e4dfSMario Kleiner */ 859e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8600af7e4dfSMario Kleiner } else { 8610af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8620af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8630af7e4dfSMario Kleiner * scanout position. 8640af7e4dfSMario Kleiner */ 8658cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8660af7e4dfSMario Kleiner 8673aa18df8SVille Syrjälä /* convert to pixel counts */ 8683aa18df8SVille Syrjälä vbl_start *= htotal; 8693aa18df8SVille Syrjälä vbl_end *= htotal; 8703aa18df8SVille Syrjälä vtotal *= htotal; 87178e8fc6bSVille Syrjälä 87278e8fc6bSVille Syrjälä /* 8737e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8747e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8757e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8767e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8777e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8787e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8797e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8807e78f1cbSVille Syrjälä */ 8817e78f1cbSVille Syrjälä if (position >= vtotal) 8827e78f1cbSVille Syrjälä position = vtotal - 1; 8837e78f1cbSVille Syrjälä 8847e78f1cbSVille Syrjälä /* 88578e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 88678e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 88778e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 88878e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 88978e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 89078e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 89178e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 89278e8fc6bSVille Syrjälä */ 89378e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8943aa18df8SVille Syrjälä } 8953aa18df8SVille Syrjälä 896ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 897ad3543edSMario Kleiner if (etime) 898ad3543edSMario Kleiner *etime = ktime_get(); 899ad3543edSMario Kleiner 900ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 901ad3543edSMario Kleiner 902ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 903ad3543edSMario Kleiner 9043aa18df8SVille Syrjälä /* 9053aa18df8SVille Syrjälä * While in vblank, position will be negative 9063aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9073aa18df8SVille Syrjälä * vblank, position will be positive counting 9083aa18df8SVille Syrjälä * up since vbl_end. 9093aa18df8SVille Syrjälä */ 9103aa18df8SVille Syrjälä if (position >= vbl_start) 9113aa18df8SVille Syrjälä position -= vbl_end; 9123aa18df8SVille Syrjälä else 9133aa18df8SVille Syrjälä position += vtotal - vbl_end; 9143aa18df8SVille Syrjälä 9158a920e24SVille Syrjälä if (use_scanline_counter) { 9163aa18df8SVille Syrjälä *vpos = position; 9173aa18df8SVille Syrjälä *hpos = 0; 9183aa18df8SVille Syrjälä } else { 9190af7e4dfSMario Kleiner *vpos = position / htotal; 9200af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9210af7e4dfSMario Kleiner } 9220af7e4dfSMario Kleiner 9231bf6ad62SDaniel Vetter return true; 9240af7e4dfSMario Kleiner } 9250af7e4dfSMario Kleiner 9264bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9274bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9284bbffbf3SThomas Zimmermann { 9294bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9304bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 93148e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9324bbffbf3SThomas Zimmermann } 9334bbffbf3SThomas Zimmermann 934a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 935a225f079SVille Syrjälä { 936fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 937a225f079SVille Syrjälä unsigned long irqflags; 938a225f079SVille Syrjälä int position; 939a225f079SVille Syrjälä 940a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 941a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 942a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 943a225f079SVille Syrjälä 944a225f079SVille Syrjälä return position; 945a225f079SVille Syrjälä } 946a225f079SVille Syrjälä 947e3689190SBen Widawsky /** 94874bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 949e3689190SBen Widawsky * occurred. 950e3689190SBen Widawsky * @work: workqueue struct 951e3689190SBen Widawsky * 952e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 953e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 954e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 955e3689190SBen Widawsky */ 95674bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 957e3689190SBen Widawsky { 9582d1013ddSJani Nikula struct drm_i915_private *dev_priv = 959cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 960cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 961e3689190SBen Widawsky u32 error_status, row, bank, subbank; 96235a85ac6SBen Widawsky char *parity_event[6]; 963a9c287c9SJani Nikula u32 misccpctl; 964a9c287c9SJani Nikula u8 slice = 0; 965e3689190SBen Widawsky 966e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 967e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 968e3689190SBen Widawsky * any time we access those registers. 969e3689190SBen Widawsky */ 97091c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 971e3689190SBen Widawsky 97235a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 97348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 97435a85ac6SBen Widawsky goto out; 97535a85ac6SBen Widawsky 976e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 977e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 978e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 979e3689190SBen Widawsky 98035a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 981f0f59a00SVille Syrjälä i915_reg_t reg; 98235a85ac6SBen Widawsky 98335a85ac6SBen Widawsky slice--; 98448a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 98548a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 98635a85ac6SBen Widawsky break; 98735a85ac6SBen Widawsky 98835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 98935a85ac6SBen Widawsky 9906fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 99135a85ac6SBen Widawsky 99235a85ac6SBen Widawsky error_status = I915_READ(reg); 993e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 994e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 995e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 996e3689190SBen Widawsky 99735a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 99835a85ac6SBen Widawsky POSTING_READ(reg); 999e3689190SBen Widawsky 1000cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1001e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1002e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1003e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 100435a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 100535a85ac6SBen Widawsky parity_event[5] = NULL; 1006e3689190SBen Widawsky 100791c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1008e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1009e3689190SBen Widawsky 101035a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 101135a85ac6SBen Widawsky slice, row, bank, subbank); 1012e3689190SBen Widawsky 101335a85ac6SBen Widawsky kfree(parity_event[4]); 1014e3689190SBen Widawsky kfree(parity_event[3]); 1015e3689190SBen Widawsky kfree(parity_event[2]); 1016e3689190SBen Widawsky kfree(parity_event[1]); 1017e3689190SBen Widawsky } 1018e3689190SBen Widawsky 101935a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 102035a85ac6SBen Widawsky 102135a85ac6SBen Widawsky out: 102248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1023cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1024cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1025cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 102635a85ac6SBen Widawsky 102791c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 102835a85ac6SBen Widawsky } 102935a85ac6SBen Widawsky 1030af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1031121e758eSDhinakaran Pandiyan { 1032af92058fSVille Syrjälä switch (pin) { 1033da51e4baSVille Syrjälä case HPD_PORT_TC1: 1034121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1035da51e4baSVille Syrjälä case HPD_PORT_TC2: 1036121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1037da51e4baSVille Syrjälä case HPD_PORT_TC3: 1038121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1039da51e4baSVille Syrjälä case HPD_PORT_TC4: 1040121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1041da51e4baSVille Syrjälä case HPD_PORT_TC5: 104248ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 1043da51e4baSVille Syrjälä case HPD_PORT_TC6: 104448ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 104548ef15d3SJosé Roberto de Souza default: 104648ef15d3SJosé Roberto de Souza return false; 104748ef15d3SJosé Roberto de Souza } 104848ef15d3SJosé Roberto de Souza } 104948ef15d3SJosé Roberto de Souza 1050af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 105163c88d22SImre Deak { 1052af92058fSVille Syrjälä switch (pin) { 1053af92058fSVille Syrjälä case HPD_PORT_A: 1054195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1055af92058fSVille Syrjälä case HPD_PORT_B: 105663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1057af92058fSVille Syrjälä case HPD_PORT_C: 105863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 105963c88d22SImre Deak default: 106063c88d22SImre Deak return false; 106163c88d22SImre Deak } 106263c88d22SImre Deak } 106363c88d22SImre Deak 1064af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106531604222SAnusha Srivatsa { 1066af92058fSVille Syrjälä switch (pin) { 1067af92058fSVille Syrjälä case HPD_PORT_A: 1068ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1069af92058fSVille Syrjälä case HPD_PORT_B: 1070ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 10718ef7e340SMatt Roper case HPD_PORT_C: 1072ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 107331604222SAnusha Srivatsa default: 107431604222SAnusha Srivatsa return false; 107531604222SAnusha Srivatsa } 107631604222SAnusha Srivatsa } 107731604222SAnusha Srivatsa 1078af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107931604222SAnusha Srivatsa { 1080af92058fSVille Syrjälä switch (pin) { 1081da51e4baSVille Syrjälä case HPD_PORT_TC1: 108231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1083da51e4baSVille Syrjälä case HPD_PORT_TC2: 108431604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1085da51e4baSVille Syrjälä case HPD_PORT_TC3: 108631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1087da51e4baSVille Syrjälä case HPD_PORT_TC4: 108831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 1089da51e4baSVille Syrjälä case HPD_PORT_TC5: 109052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 1091da51e4baSVille Syrjälä case HPD_PORT_TC6: 109252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 109352dfdba0SLucas De Marchi default: 109452dfdba0SLucas De Marchi return false; 109552dfdba0SLucas De Marchi } 109652dfdba0SLucas De Marchi } 109752dfdba0SLucas De Marchi 1098af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 10996dbf30ceSVille Syrjälä { 1100af92058fSVille Syrjälä switch (pin) { 1101af92058fSVille Syrjälä case HPD_PORT_E: 11026dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11036dbf30ceSVille Syrjälä default: 11046dbf30ceSVille Syrjälä return false; 11056dbf30ceSVille Syrjälä } 11066dbf30ceSVille Syrjälä } 11076dbf30ceSVille Syrjälä 1108af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 110974c0b395SVille Syrjälä { 1110af92058fSVille Syrjälä switch (pin) { 1111af92058fSVille Syrjälä case HPD_PORT_A: 111274c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1113af92058fSVille Syrjälä case HPD_PORT_B: 111474c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1115af92058fSVille Syrjälä case HPD_PORT_C: 111674c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1117af92058fSVille Syrjälä case HPD_PORT_D: 111874c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 111974c0b395SVille Syrjälä default: 112074c0b395SVille Syrjälä return false; 112174c0b395SVille Syrjälä } 112274c0b395SVille Syrjälä } 112374c0b395SVille Syrjälä 1124af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1125e4ce95aaSVille Syrjälä { 1126af92058fSVille Syrjälä switch (pin) { 1127af92058fSVille Syrjälä case HPD_PORT_A: 1128e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1129e4ce95aaSVille Syrjälä default: 1130e4ce95aaSVille Syrjälä return false; 1131e4ce95aaSVille Syrjälä } 1132e4ce95aaSVille Syrjälä } 1133e4ce95aaSVille Syrjälä 1134af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113513cf5504SDave Airlie { 1136af92058fSVille Syrjälä switch (pin) { 1137af92058fSVille Syrjälä case HPD_PORT_B: 1138676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1139af92058fSVille Syrjälä case HPD_PORT_C: 1140676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1141af92058fSVille Syrjälä case HPD_PORT_D: 1142676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1143676574dfSJani Nikula default: 1144676574dfSJani Nikula return false; 114513cf5504SDave Airlie } 114613cf5504SDave Airlie } 114713cf5504SDave Airlie 1148af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 114913cf5504SDave Airlie { 1150af92058fSVille Syrjälä switch (pin) { 1151af92058fSVille Syrjälä case HPD_PORT_B: 1152676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1153af92058fSVille Syrjälä case HPD_PORT_C: 1154676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1155af92058fSVille Syrjälä case HPD_PORT_D: 1156676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1157676574dfSJani Nikula default: 1158676574dfSJani Nikula return false; 115913cf5504SDave Airlie } 116013cf5504SDave Airlie } 116113cf5504SDave Airlie 116242db67d6SVille Syrjälä /* 116342db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 116442db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 116542db67d6SVille Syrjälä * hotplug detection results from several registers. 116642db67d6SVille Syrjälä * 116742db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 116842db67d6SVille Syrjälä */ 1169cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1170cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11718c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1172fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1173af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1174676574dfSJani Nikula { 1175e9be2850SVille Syrjälä enum hpd_pin pin; 1176676574dfSJani Nikula 117752dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 117852dfdba0SLucas De Marchi 1179e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1180e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11818c841e57SJani Nikula continue; 11828c841e57SJani Nikula 1183e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1184676574dfSJani Nikula 1185af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1186e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1187676574dfSJani Nikula } 1188676574dfSJani Nikula 118900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 119000376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1191f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1192676574dfSJani Nikula 1193676574dfSJani Nikula } 1194676574dfSJani Nikula 119591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1196515ac2bbSDaniel Vetter { 119728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1198515ac2bbSDaniel Vetter } 1199515ac2bbSDaniel Vetter 120091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1201ce99c256SDaniel Vetter { 12029ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1203ce99c256SDaniel Vetter } 1204ce99c256SDaniel Vetter 12058bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 120691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 120791d14251STvrtko Ursulin enum pipe pipe, 1208a9c287c9SJani Nikula u32 crc0, u32 crc1, 1209a9c287c9SJani Nikula u32 crc2, u32 crc3, 1210a9c287c9SJani Nikula u32 crc4) 12118bf1e9f1SShuang He { 12128c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 121300535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12145cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12155cee6c45SVille Syrjälä 12165cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1217b2c88f5bSDamien Lespiau 1218d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12198c6b709dSTomeu Vizoso /* 12208c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12218c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12228c6b709dSTomeu Vizoso * out the buggy result. 12238c6b709dSTomeu Vizoso * 1224163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12258c6b709dSTomeu Vizoso * don't trust that one either. 12268c6b709dSTomeu Vizoso */ 1227033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1228163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12298c6b709dSTomeu Vizoso pipe_crc->skipped++; 12308c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12318c6b709dSTomeu Vizoso return; 12328c6b709dSTomeu Vizoso } 12338c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12346cc42152SMaarten Lankhorst 1235246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1236ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1237246ee524STomeu Vizoso crcs); 12388c6b709dSTomeu Vizoso } 1239277de95eSDaniel Vetter #else 1240277de95eSDaniel Vetter static inline void 124191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124291d14251STvrtko Ursulin enum pipe pipe, 1243a9c287c9SJani Nikula u32 crc0, u32 crc1, 1244a9c287c9SJani Nikula u32 crc2, u32 crc3, 1245a9c287c9SJani Nikula u32 crc4) {} 1246277de95eSDaniel Vetter #endif 1247eba94eb9SDaniel Vetter 1248277de95eSDaniel Vetter 124991d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125091d14251STvrtko Ursulin enum pipe pipe) 12515a69b89fSDaniel Vetter { 125291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12535a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12545a69b89fSDaniel Vetter 0, 0, 0, 0); 12555a69b89fSDaniel Vetter } 12565a69b89fSDaniel Vetter 125791d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125891d14251STvrtko Ursulin enum pipe pipe) 1259eba94eb9SDaniel Vetter { 126091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1261eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1262eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1263eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1264eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12658bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1266eba94eb9SDaniel Vetter } 12675b3a856bSDaniel Vetter 126891d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 126991d14251STvrtko Ursulin enum pipe pipe) 12705b3a856bSDaniel Vetter { 1271a9c287c9SJani Nikula u32 res1, res2; 12720b5c5ed0SDaniel Vetter 127391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 12740b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 12750b5c5ed0SDaniel Vetter else 12760b5c5ed0SDaniel Vetter res1 = 0; 12770b5c5ed0SDaniel Vetter 127891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 12790b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 12800b5c5ed0SDaniel Vetter else 12810b5c5ed0SDaniel Vetter res2 = 0; 12825b3a856bSDaniel Vetter 128391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12840b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 12850b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 12860b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 12870b5c5ed0SDaniel Vetter res1, res2); 12885b3a856bSDaniel Vetter } 12898bf1e9f1SShuang He 129044d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 129144d9241eSVille Syrjälä { 129244d9241eSVille Syrjälä enum pipe pipe; 129344d9241eSVille Syrjälä 129444d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 129544d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 129644d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 129744d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 129844d9241eSVille Syrjälä 129944d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 130044d9241eSVille Syrjälä } 130144d9241eSVille Syrjälä } 130244d9241eSVille Syrjälä 1303eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 130491d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13057e231dbeSJesse Barnes { 1306d048a268SVille Syrjälä enum pipe pipe; 13077e231dbeSJesse Barnes 130858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13091ca993d2SVille Syrjälä 13101ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13111ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13121ca993d2SVille Syrjälä return; 13131ca993d2SVille Syrjälä } 13141ca993d2SVille Syrjälä 1315055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1316f0f59a00SVille Syrjälä i915_reg_t reg; 13176b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 131891d181ddSImre Deak 1319bbb5eebfSDaniel Vetter /* 1320bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1321bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1322bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1323bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1324bbb5eebfSDaniel Vetter * handle. 1325bbb5eebfSDaniel Vetter */ 13260f239f4cSDaniel Vetter 13270f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13286b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1329bbb5eebfSDaniel Vetter 1330bbb5eebfSDaniel Vetter switch (pipe) { 1331d048a268SVille Syrjälä default: 1332bbb5eebfSDaniel Vetter case PIPE_A: 1333bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1334bbb5eebfSDaniel Vetter break; 1335bbb5eebfSDaniel Vetter case PIPE_B: 1336bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1337bbb5eebfSDaniel Vetter break; 13383278f67fSVille Syrjälä case PIPE_C: 13393278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13403278f67fSVille Syrjälä break; 1341bbb5eebfSDaniel Vetter } 1342bbb5eebfSDaniel Vetter if (iir & iir_bit) 13436b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1344bbb5eebfSDaniel Vetter 13456b12ca56SVille Syrjälä if (!status_mask) 134691d181ddSImre Deak continue; 134791d181ddSImre Deak 134891d181ddSImre Deak reg = PIPESTAT(pipe); 13496b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13506b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13517e231dbeSJesse Barnes 13527e231dbeSJesse Barnes /* 13537e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1354132c27c9SVille Syrjälä * 1355132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1356132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1357132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1358132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1359132c27c9SVille Syrjälä * an interrupt is still pending. 13607e231dbeSJesse Barnes */ 1361132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1362132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1363132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1364132c27c9SVille Syrjälä } 13657e231dbeSJesse Barnes } 136658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13672ecb8ca4SVille Syrjälä } 13682ecb8ca4SVille Syrjälä 1369eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1370eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1371eb64343cSVille Syrjälä { 1372eb64343cSVille Syrjälä enum pipe pipe; 1373eb64343cSVille Syrjälä 1374eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1375eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1376aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1377eb64343cSVille Syrjälä 1378eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1379eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1380eb64343cSVille Syrjälä 1381eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1382eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1383eb64343cSVille Syrjälä } 1384eb64343cSVille Syrjälä } 1385eb64343cSVille Syrjälä 1386eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1387eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1388eb64343cSVille Syrjälä { 1389eb64343cSVille Syrjälä bool blc_event = false; 1390eb64343cSVille Syrjälä enum pipe pipe; 1391eb64343cSVille Syrjälä 1392eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1393eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1394aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1395eb64343cSVille Syrjälä 1396eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1397eb64343cSVille Syrjälä blc_event = true; 1398eb64343cSVille Syrjälä 1399eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1400eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1401eb64343cSVille Syrjälä 1402eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1403eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1404eb64343cSVille Syrjälä } 1405eb64343cSVille Syrjälä 1406eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1407eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1408eb64343cSVille Syrjälä } 1409eb64343cSVille Syrjälä 1410eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1411eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1412eb64343cSVille Syrjälä { 1413eb64343cSVille Syrjälä bool blc_event = false; 1414eb64343cSVille Syrjälä enum pipe pipe; 1415eb64343cSVille Syrjälä 1416eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1417eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1418aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1419eb64343cSVille Syrjälä 1420eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1421eb64343cSVille Syrjälä blc_event = true; 1422eb64343cSVille Syrjälä 1423eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1424eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1425eb64343cSVille Syrjälä 1426eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1427eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1428eb64343cSVille Syrjälä } 1429eb64343cSVille Syrjälä 1430eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1431eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1432eb64343cSVille Syrjälä 1433eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1434eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1435eb64343cSVille Syrjälä } 1436eb64343cSVille Syrjälä 143791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14382ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14392ecb8ca4SVille Syrjälä { 14402ecb8ca4SVille Syrjälä enum pipe pipe; 14417e231dbeSJesse Barnes 1442055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1443fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1444aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 14454356d586SDaniel Vetter 14464356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 144791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14482d9d2b0bSVille Syrjälä 14491f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14501f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 145131acc7f5SJesse Barnes } 145231acc7f5SJesse Barnes 1453c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 145491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1455c1874ed7SImre Deak } 1456c1874ed7SImre Deak 14571ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 145816c6c56bSVille Syrjälä { 14590ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14600ba7c51aSVille Syrjälä int i; 146116c6c56bSVille Syrjälä 14620ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14630ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14640ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14650ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14660ba7c51aSVille Syrjälä else 14670ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14680ba7c51aSVille Syrjälä 14690ba7c51aSVille Syrjälä /* 14700ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 14710ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 14720ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 14730ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 14740ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 14750ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 14760ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 14770ba7c51aSVille Syrjälä */ 14780ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 14790ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 14800ba7c51aSVille Syrjälä 14810ba7c51aSVille Syrjälä if (tmp == 0) 14820ba7c51aSVille Syrjälä return hotplug_status; 14830ba7c51aSVille Syrjälä 14840ba7c51aSVille Syrjälä hotplug_status |= tmp; 14853ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14860ba7c51aSVille Syrjälä } 14870ba7c51aSVille Syrjälä 148848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 14890ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 14900ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 14911ae3c34cSVille Syrjälä 14921ae3c34cSVille Syrjälä return hotplug_status; 14931ae3c34cSVille Syrjälä } 14941ae3c34cSVille Syrjälä 149591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 14961ae3c34cSVille Syrjälä u32 hotplug_status) 14971ae3c34cSVille Syrjälä { 14981ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 14990398993bSVille Syrjälä u32 hotplug_trigger; 15003ff60f89SOscar Mateo 15010398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15020398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15030398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15040398993bSVille Syrjälä else 15050398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 150616c6c56bSVille Syrjälä 150758f2cf24SVille Syrjälä if (hotplug_trigger) { 1508cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1509cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15100398993bSVille Syrjälä dev_priv->hotplug.hpd, 1511fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 151258f2cf24SVille Syrjälä 151391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 151458f2cf24SVille Syrjälä } 1515369712e8SJani Nikula 15160398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15170398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15180398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 151991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 152058f2cf24SVille Syrjälä } 152116c6c56bSVille Syrjälä 1522c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1523c1874ed7SImre Deak { 1524b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1525c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1526c1874ed7SImre Deak 15272dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15282dd2a883SImre Deak return IRQ_NONE; 15292dd2a883SImre Deak 15301f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15319102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15321f814dacSImre Deak 15331e1cace9SVille Syrjälä do { 15346e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15352ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15361ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1537a5e485a9SVille Syrjälä u32 ier = 0; 15383ff60f89SOscar Mateo 1539c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1540c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15413ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1542c1874ed7SImre Deak 1543c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15441e1cace9SVille Syrjälä break; 1545c1874ed7SImre Deak 1546c1874ed7SImre Deak ret = IRQ_HANDLED; 1547c1874ed7SImre Deak 1548a5e485a9SVille Syrjälä /* 1549a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1550a5e485a9SVille Syrjälä * 1551a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1552a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1553a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1554a5e485a9SVille Syrjälä * 1555a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1556a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1557a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1558a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1559a5e485a9SVille Syrjälä * bits this time around. 1560a5e485a9SVille Syrjälä */ 15614a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1562a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1563a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15644a0a0202SVille Syrjälä 15654a0a0202SVille Syrjälä if (gt_iir) 15664a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15674a0a0202SVille Syrjälä if (pm_iir) 15684a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15694a0a0202SVille Syrjälä 15707ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 15711ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 15727ce4d1f2SVille Syrjälä 15733ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15743ff60f89SOscar Mateo * signalled in iir */ 1575eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 15767ce4d1f2SVille Syrjälä 1577eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1578eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1579eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1580eef57324SJerome Anand 15817ce4d1f2SVille Syrjälä /* 15827ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 15837ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 15847ce4d1f2SVille Syrjälä */ 15857ce4d1f2SVille Syrjälä if (iir) 15867ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 15874a0a0202SVille Syrjälä 1588a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 15894a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 15901ae3c34cSVille Syrjälä 159152894874SVille Syrjälä if (gt_iir) 1592cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 159352894874SVille Syrjälä if (pm_iir) 15943e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 159552894874SVille Syrjälä 15961ae3c34cSVille Syrjälä if (hotplug_status) 159791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 15982ecb8ca4SVille Syrjälä 159991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16001e1cace9SVille Syrjälä } while (0); 16017e231dbeSJesse Barnes 16029102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16031f814dacSImre Deak 16047e231dbeSJesse Barnes return ret; 16057e231dbeSJesse Barnes } 16067e231dbeSJesse Barnes 160743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 160843f328d7SVille Syrjälä { 1609b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 161043f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 161143f328d7SVille Syrjälä 16122dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16132dd2a883SImre Deak return IRQ_NONE; 16142dd2a883SImre Deak 16151f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16169102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16171f814dacSImre Deak 1618579de73bSChris Wilson do { 16196e814800SVille Syrjälä u32 master_ctl, iir; 16202ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16211ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1622a5e485a9SVille Syrjälä u32 ier = 0; 1623a5e485a9SVille Syrjälä 16248e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16253278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16263278f67fSVille Syrjälä 16273278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16288e5fd599SVille Syrjälä break; 162943f328d7SVille Syrjälä 163027b6c122SOscar Mateo ret = IRQ_HANDLED; 163127b6c122SOscar Mateo 1632a5e485a9SVille Syrjälä /* 1633a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1634a5e485a9SVille Syrjälä * 1635a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1636a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1637a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1638a5e485a9SVille Syrjälä * 1639a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1640a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1641a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1642a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1643a5e485a9SVille Syrjälä * bits this time around. 1644a5e485a9SVille Syrjälä */ 164543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1646a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1647a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 164843f328d7SVille Syrjälä 16496cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 165027b6c122SOscar Mateo 165127b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16521ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 165343f328d7SVille Syrjälä 165427b6c122SOscar Mateo /* Call regardless, as some status bits might not be 165527b6c122SOscar Mateo * signalled in iir */ 1656eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 165743f328d7SVille Syrjälä 1658eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1659eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1660eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1661eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1662eef57324SJerome Anand 16637ce4d1f2SVille Syrjälä /* 16647ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16657ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16667ce4d1f2SVille Syrjälä */ 16677ce4d1f2SVille Syrjälä if (iir) 16687ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16697ce4d1f2SVille Syrjälä 1670a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1671e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 16721ae3c34cSVille Syrjälä 16731ae3c34cSVille Syrjälä if (hotplug_status) 167491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16752ecb8ca4SVille Syrjälä 167691d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1677579de73bSChris Wilson } while (0); 16783278f67fSVille Syrjälä 16799102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16801f814dacSImre Deak 168143f328d7SVille Syrjälä return ret; 168243f328d7SVille Syrjälä } 168343f328d7SVille Syrjälä 168491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 16850398993bSVille Syrjälä u32 hotplug_trigger) 1686776ad806SJesse Barnes { 168742db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1688776ad806SJesse Barnes 16896a39d7c9SJani Nikula /* 16906a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 16916a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 16926a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 16936a39d7c9SJani Nikula * errors. 16946a39d7c9SJani Nikula */ 169513cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 16966a39d7c9SJani Nikula if (!hotplug_trigger) { 16976a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 16986a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 16996a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17006a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17016a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17026a39d7c9SJani Nikula } 17036a39d7c9SJani Nikula 170413cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17056a39d7c9SJani Nikula if (!hotplug_trigger) 17066a39d7c9SJani Nikula return; 170713cf5504SDave Airlie 17080398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17090398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17100398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1711fd63e2a9SImre Deak pch_port_hotplug_long_detect); 171240e56410SVille Syrjälä 171391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1714aaf5ec2eSSonika Jindal } 171591d131d2SDaniel Vetter 171691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 171740e56410SVille Syrjälä { 1718d048a268SVille Syrjälä enum pipe pipe; 171940e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 172040e56410SVille Syrjälä 17210398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 172240e56410SVille Syrjälä 1723cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1724cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1725776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 172600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1727cfc33bf7SVille Syrjälä port_name(port)); 1728cfc33bf7SVille Syrjälä } 1729776ad806SJesse Barnes 1730ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 173191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1732ce99c256SDaniel Vetter 1733776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 173491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1735776ad806SJesse Barnes 1736776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 173700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1738776ad806SJesse Barnes 1739776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 174000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1741776ad806SJesse Barnes 1742776ad806SJesse Barnes if (pch_iir & SDE_POISON) 174300376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1744776ad806SJesse Barnes 1745b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1746055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 174700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 17489db4a9c7SJesse Barnes pipe_name(pipe), 17499db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1750b8b65ccdSAnshuman Gupta } 1751776ad806SJesse Barnes 1752776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 175300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1754776ad806SJesse Barnes 1755776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 175600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 175700376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1758776ad806SJesse Barnes 1759776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1760a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17618664281bSPaulo Zanoni 17628664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1763a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17648664281bSPaulo Zanoni } 17658664281bSPaulo Zanoni 176691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17678664281bSPaulo Zanoni { 17688664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17695a69b89fSDaniel Vetter enum pipe pipe; 17708664281bSPaulo Zanoni 1771de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 177200376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1773de032bf4SPaulo Zanoni 1774055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17751f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17761f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17778664281bSPaulo Zanoni 17785a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 177991d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 178091d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 17815a69b89fSDaniel Vetter else 178291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 17835a69b89fSDaniel Vetter } 17845a69b89fSDaniel Vetter } 17858bf1e9f1SShuang He 17868664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17878664281bSPaulo Zanoni } 17888664281bSPaulo Zanoni 178991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 17908664281bSPaulo Zanoni { 17918664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 179245c1cd87SMika Kahola enum pipe pipe; 17938664281bSPaulo Zanoni 1794de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 179500376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1796de032bf4SPaulo Zanoni 179745c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 179845c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 179945c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18008664281bSPaulo Zanoni 18018664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1802776ad806SJesse Barnes } 1803776ad806SJesse Barnes 180491d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 180523e81d69SAdam Jackson { 1806d048a268SVille Syrjälä enum pipe pipe; 18076dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1808aaf5ec2eSSonika Jindal 18090398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 181091d131d2SDaniel Vetter 1811cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1812cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 181323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 181400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1815cfc33bf7SVille Syrjälä port_name(port)); 1816cfc33bf7SVille Syrjälä } 181723e81d69SAdam Jackson 181823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 181991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 182023e81d69SAdam Jackson 182123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 182291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 182323e81d69SAdam Jackson 182423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 182500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 182623e81d69SAdam Jackson 182723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 182800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 182923e81d69SAdam Jackson 1830b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1831055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 183200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 183323e81d69SAdam Jackson pipe_name(pipe), 183423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1835b8b65ccdSAnshuman Gupta } 18368664281bSPaulo Zanoni 18378664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 183891d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 183923e81d69SAdam Jackson } 184023e81d69SAdam Jackson 184158676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 184231604222SAnusha Srivatsa { 184358676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 184431604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 184531604222SAnusha Srivatsa 184658676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 184758676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 184858676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 1849943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1850943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1851943682e3SMatt Roper tc_hotplug_trigger = 0; 185258676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 185353448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 185453448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 18558ef7e340SMatt Roper } else { 185648a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 185748a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 185848a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1859943682e3SMatt Roper 18608ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18618ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 18628ef7e340SMatt Roper } 18638ef7e340SMatt Roper 186431604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 186531604222SAnusha Srivatsa u32 dig_hotplug_reg; 186631604222SAnusha Srivatsa 186731604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 186831604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 186931604222SAnusha Srivatsa 187031604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 18710398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 18720398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 187331604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 187431604222SAnusha Srivatsa } 187531604222SAnusha Srivatsa 187631604222SAnusha Srivatsa if (tc_hotplug_trigger) { 187731604222SAnusha Srivatsa u32 dig_hotplug_reg; 187831604222SAnusha Srivatsa 187931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 188031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 188131604222SAnusha Srivatsa 188231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 18830398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 18840398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1885da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 188652dfdba0SLucas De Marchi } 188752dfdba0SLucas De Marchi 188852dfdba0SLucas De Marchi if (pin_mask) 188952dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 189052dfdba0SLucas De Marchi 189152dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 189252dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 189352dfdba0SLucas De Marchi } 189452dfdba0SLucas De Marchi 189591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 18966dbf30ceSVille Syrjälä { 18976dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 18986dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 18996dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19006dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19016dbf30ceSVille Syrjälä 19026dbf30ceSVille Syrjälä if (hotplug_trigger) { 19036dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19046dbf30ceSVille Syrjälä 19056dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19066dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19076dbf30ceSVille Syrjälä 1908cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19090398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19100398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 191174c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19126dbf30ceSVille Syrjälä } 19136dbf30ceSVille Syrjälä 19146dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19156dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19166dbf30ceSVille Syrjälä 19176dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19186dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19196dbf30ceSVille Syrjälä 1920cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19210398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19220398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19236dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19246dbf30ceSVille Syrjälä } 19256dbf30ceSVille Syrjälä 19266dbf30ceSVille Syrjälä if (pin_mask) 192791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19286dbf30ceSVille Syrjälä 19296dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 193091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19316dbf30ceSVille Syrjälä } 19326dbf30ceSVille Syrjälä 193391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19340398993bSVille Syrjälä u32 hotplug_trigger) 1935c008bc6eSPaulo Zanoni { 1936e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1937e4ce95aaSVille Syrjälä 1938e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1939e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1940e4ce95aaSVille Syrjälä 19410398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19420398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19430398993bSVille Syrjälä dev_priv->hotplug.hpd, 1944e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 194540e56410SVille Syrjälä 194691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1947e4ce95aaSVille Syrjälä } 1948c008bc6eSPaulo Zanoni 194991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 195091d14251STvrtko Ursulin u32 de_iir) 195140e56410SVille Syrjälä { 195240e56410SVille Syrjälä enum pipe pipe; 195340e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 195440e56410SVille Syrjälä 195540e56410SVille Syrjälä if (hotplug_trigger) 19560398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 195740e56410SVille Syrjälä 1958c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 195991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1960c008bc6eSPaulo Zanoni 1961c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 196291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1963c008bc6eSPaulo Zanoni 1964c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 196500376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1966c008bc6eSPaulo Zanoni 1967055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1968fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1969aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1970c008bc6eSPaulo Zanoni 197140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 19721f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1973c008bc6eSPaulo Zanoni 197440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 197591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1976c008bc6eSPaulo Zanoni } 1977c008bc6eSPaulo Zanoni 1978c008bc6eSPaulo Zanoni /* check event from PCH */ 1979c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1980c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1981c008bc6eSPaulo Zanoni 198291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 198391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 1984c008bc6eSPaulo Zanoni else 198591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 1986c008bc6eSPaulo Zanoni 1987c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1988c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1989c008bc6eSPaulo Zanoni } 1990c008bc6eSPaulo Zanoni 1991cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 19923e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 1993c008bc6eSPaulo Zanoni } 1994c008bc6eSPaulo Zanoni 199591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 199691d14251STvrtko Ursulin u32 de_iir) 19979719fb98SPaulo Zanoni { 199807d27e20SDamien Lespiau enum pipe pipe; 199923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 200023bb4cb5SVille Syrjälä 200140e56410SVille Syrjälä if (hotplug_trigger) 20020398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20039719fb98SPaulo Zanoni 20049719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 200591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20069719fb98SPaulo Zanoni 200754fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 200854fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 200954fd3149SDhinakaran Pandiyan 201054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 201154fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 201254fd3149SDhinakaran Pandiyan } 2013fc340442SDaniel Vetter 20149719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 201591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20169719fb98SPaulo Zanoni 20179719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 201891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20199719fb98SPaulo Zanoni 2020055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2021fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2022aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20239719fb98SPaulo Zanoni } 20249719fb98SPaulo Zanoni 20259719fb98SPaulo Zanoni /* check event from PCH */ 202691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20279719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20289719fb98SPaulo Zanoni 202991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20309719fb98SPaulo Zanoni 20319719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20329719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20339719fb98SPaulo Zanoni } 20349719fb98SPaulo Zanoni } 20359719fb98SPaulo Zanoni 203672c90f62SOscar Mateo /* 203772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 203872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 203972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 204072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 204172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 204272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 204372c90f62SOscar Mateo */ 20449eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2045b1f14ad0SJesse Barnes { 2046c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2047c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2048f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20490e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2050b1f14ad0SJesse Barnes 2051c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 20522dd2a883SImre Deak return IRQ_NONE; 20532dd2a883SImre Deak 20541f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2055c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 20561f814dacSImre Deak 2057b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2058c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2059c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20600e43406bSChris Wilson 206144498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 206244498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 206344498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 206444498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 206544498aeaSPaulo Zanoni * due to its back queue). */ 2066c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2067c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2068c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2069ab5c608bSBen Widawsky } 207044498aeaSPaulo Zanoni 207172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 207272c90f62SOscar Mateo 2073c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 20740e43406bSChris Wilson if (gt_iir) { 2075c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2076c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2077c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2078d8fc8a47SPaulo Zanoni else 2079c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2080c48a798aSChris Wilson ret = IRQ_HANDLED; 20810e43406bSChris Wilson } 2082b1f14ad0SJesse Barnes 2083c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 20840e43406bSChris Wilson if (de_iir) { 2085c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2086c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2087c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2088f1af8fc1SPaulo Zanoni else 2089c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 20900e43406bSChris Wilson ret = IRQ_HANDLED; 2091c48a798aSChris Wilson } 2092c48a798aSChris Wilson 2093c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2094c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2095c48a798aSChris Wilson if (pm_iir) { 2096c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2097c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2098c48a798aSChris Wilson ret = IRQ_HANDLED; 20990e43406bSChris Wilson } 2100f1af8fc1SPaulo Zanoni } 2101b1f14ad0SJesse Barnes 2102c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2103c48a798aSChris Wilson if (sde_ier) 2104c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2105b1f14ad0SJesse Barnes 21061f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2107c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21081f814dacSImre Deak 2109b1f14ad0SJesse Barnes return ret; 2110b1f14ad0SJesse Barnes } 2111b1f14ad0SJesse Barnes 211291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21130398993bSVille Syrjälä u32 hotplug_trigger) 2114d04a492dSShashank Sharma { 2115cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2116d04a492dSShashank Sharma 2117a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2118a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2119d04a492dSShashank Sharma 21200398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21210398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21220398993bSVille Syrjälä dev_priv->hotplug.hpd, 2123cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 212440e56410SVille Syrjälä 212591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2126d04a492dSShashank Sharma } 2127d04a492dSShashank Sharma 2128121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2129121e758eSDhinakaran Pandiyan { 2130121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2131b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2132b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2133121e758eSDhinakaran Pandiyan 2134121e758eSDhinakaran Pandiyan if (trigger_tc) { 2135b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2136b796b971SDhinakaran Pandiyan 2137121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2138121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2139121e758eSDhinakaran Pandiyan 21400398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21410398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 21420398993bSVille Syrjälä dev_priv->hotplug.hpd, 2143da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2144121e758eSDhinakaran Pandiyan } 2145b796b971SDhinakaran Pandiyan 2146b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2147b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2148b796b971SDhinakaran Pandiyan 2149b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2150b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2151b796b971SDhinakaran Pandiyan 21520398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21530398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 21540398993bSVille Syrjälä dev_priv->hotplug.hpd, 2155da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2156b796b971SDhinakaran Pandiyan } 2157b796b971SDhinakaran Pandiyan 2158b796b971SDhinakaran Pandiyan if (pin_mask) 2159b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2160b796b971SDhinakaran Pandiyan else 216100376ccfSWambui Karuga drm_err(&dev_priv->drm, 216200376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2163121e758eSDhinakaran Pandiyan } 2164121e758eSDhinakaran Pandiyan 21659d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21669d17210fSLucas De Marchi { 216755523360SLucas De Marchi u32 mask; 21689d17210fSLucas De Marchi 216955523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 217055523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 217155523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2172e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2173e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2174e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2175e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2176e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2177e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2178e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2179e5df52dcSMatt Roper 218055523360SLucas De Marchi 218155523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 21829d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 21839d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 21849d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 21859d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 21869d17210fSLucas De Marchi 218755523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 21889d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 21899d17210fSLucas De Marchi 219055523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 219155523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 21929d17210fSLucas De Marchi 21939d17210fSLucas De Marchi return mask; 21949d17210fSLucas De Marchi } 21959d17210fSLucas De Marchi 21965270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 21975270130dSVille Syrjälä { 219899e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 219999e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 220099e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2201d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2202d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22035270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22045270130dSVille Syrjälä else 22055270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22065270130dSVille Syrjälä } 22075270130dSVille Syrjälä 220846c63d24SJosé Roberto de Souza static void 220946c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2210abd58f01SBen Widawsky { 2211e04f7eceSVille Syrjälä bool found = false; 2212e04f7eceSVille Syrjälä 2213e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 221491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2215e04f7eceSVille Syrjälä found = true; 2216e04f7eceSVille Syrjälä } 2217e04f7eceSVille Syrjälä 2218e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22198241cfbeSJosé Roberto de Souza u32 psr_iir; 22208241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22218241cfbeSJosé Roberto de Souza 22228241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22238241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22248241cfbeSJosé Roberto de Souza else 22258241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22268241cfbeSJosé Roberto de Souza 22278241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22288241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22298241cfbeSJosé Roberto de Souza 22308241cfbeSJosé Roberto de Souza if (psr_iir) 22318241cfbeSJosé Roberto de Souza found = true; 223254fd3149SDhinakaran Pandiyan 223354fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2234e04f7eceSVille Syrjälä } 2235e04f7eceSVille Syrjälä 2236e04f7eceSVille Syrjälä if (!found) 223700376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2238abd58f01SBen Widawsky } 223946c63d24SJosé Roberto de Souza 224046c63d24SJosé Roberto de Souza static irqreturn_t 224146c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 224246c63d24SJosé Roberto de Souza { 224346c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 224446c63d24SJosé Roberto de Souza u32 iir; 224546c63d24SJosé Roberto de Souza enum pipe pipe; 224646c63d24SJosé Roberto de Souza 224746c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 224846c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 224946c63d24SJosé Roberto de Souza if (iir) { 225046c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 225146c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 225246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 225346c63d24SJosé Roberto de Souza } else { 225400376ccfSWambui Karuga drm_err(&dev_priv->drm, 225500376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2256abd58f01SBen Widawsky } 225746c63d24SJosé Roberto de Souza } 2258abd58f01SBen Widawsky 2259121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2260121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2261121e758eSDhinakaran Pandiyan if (iir) { 2262121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2263121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2264121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2265121e758eSDhinakaran Pandiyan } else { 226600376ccfSWambui Karuga drm_err(&dev_priv->drm, 226700376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2268121e758eSDhinakaran Pandiyan } 2269121e758eSDhinakaran Pandiyan } 2270121e758eSDhinakaran Pandiyan 22716d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2272e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2273e32192e1STvrtko Ursulin if (iir) { 2274e32192e1STvrtko Ursulin u32 tmp_mask; 2275d04a492dSShashank Sharma bool found = false; 2276cebd87a0SVille Syrjälä 2277e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 22786d766f02SDaniel Vetter ret = IRQ_HANDLED; 227988e04703SJesse Barnes 22809d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 228191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2282d04a492dSShashank Sharma found = true; 2283d04a492dSShashank Sharma } 2284d04a492dSShashank Sharma 2285cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2286e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2287e32192e1STvrtko Ursulin if (tmp_mask) { 22880398993bSVille Syrjälä bxt_hpd_irq_handler(dev_priv, tmp_mask); 2289d04a492dSShashank Sharma found = true; 2290d04a492dSShashank Sharma } 2291e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2292e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2293e32192e1STvrtko Ursulin if (tmp_mask) { 22940398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, tmp_mask); 2295e32192e1STvrtko Ursulin found = true; 2296e32192e1STvrtko Ursulin } 2297e32192e1STvrtko Ursulin } 2298d04a492dSShashank Sharma 2299cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 230091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23019e63743eSShashank Sharma found = true; 23029e63743eSShashank Sharma } 23039e63743eSShashank Sharma 2304d04a492dSShashank Sharma if (!found) 230500376ccfSWambui Karuga drm_err(&dev_priv->drm, 230600376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 23076d766f02SDaniel Vetter } 230838cc46d7SOscar Mateo else 230900376ccfSWambui Karuga drm_err(&dev_priv->drm, 231000376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 23116d766f02SDaniel Vetter } 23126d766f02SDaniel Vetter 2313055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2314fd3a4024SDaniel Vetter u32 fault_errors; 2315abd58f01SBen Widawsky 2316c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2317c42664ccSDaniel Vetter continue; 2318c42664ccSDaniel Vetter 2319e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2320e32192e1STvrtko Ursulin if (!iir) { 232100376ccfSWambui Karuga drm_err(&dev_priv->drm, 232200376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2323e32192e1STvrtko Ursulin continue; 2324e32192e1STvrtko Ursulin } 2325770de83dSDamien Lespiau 2326e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2327e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2328e32192e1STvrtko Ursulin 2329fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2330aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2331abd58f01SBen Widawsky 2332e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 233391d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23340fbe7870SDaniel Vetter 2335e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2336e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 233738d83c96SDaniel Vetter 23385270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2339770de83dSDamien Lespiau if (fault_errors) 234000376ccfSWambui Karuga drm_err(&dev_priv->drm, 234100376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 234230100f2bSDaniel Vetter pipe_name(pipe), 2343e32192e1STvrtko Ursulin fault_errors); 2344abd58f01SBen Widawsky } 2345abd58f01SBen Widawsky 234691d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2347266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 234892d03a80SDaniel Vetter /* 234992d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 235092d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 235192d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 235292d03a80SDaniel Vetter */ 2353e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2354e32192e1STvrtko Ursulin if (iir) { 2355e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 235692d03a80SDaniel Vetter ret = IRQ_HANDLED; 23576dbf30ceSVille Syrjälä 235858676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 235958676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2360c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 236191d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 23626dbf30ceSVille Syrjälä else 236391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 23642dfb0b81SJani Nikula } else { 23652dfb0b81SJani Nikula /* 23662dfb0b81SJani Nikula * Like on previous PCH there seems to be something 23672dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 23682dfb0b81SJani Nikula */ 236900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 237000376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 23712dfb0b81SJani Nikula } 237292d03a80SDaniel Vetter } 237392d03a80SDaniel Vetter 2374f11a0f46STvrtko Ursulin return ret; 2375f11a0f46STvrtko Ursulin } 2376f11a0f46STvrtko Ursulin 23774376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 23784376b9c9SMika Kuoppala { 23794376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 23804376b9c9SMika Kuoppala 23814376b9c9SMika Kuoppala /* 23824376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 23834376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 23844376b9c9SMika Kuoppala * New indications can and will light up during processing, 23854376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 23864376b9c9SMika Kuoppala */ 23874376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 23884376b9c9SMika Kuoppala } 23894376b9c9SMika Kuoppala 23904376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 23914376b9c9SMika Kuoppala { 23924376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23934376b9c9SMika Kuoppala } 23944376b9c9SMika Kuoppala 2395f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2396f11a0f46STvrtko Ursulin { 2397b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 239825286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2399f11a0f46STvrtko Ursulin u32 master_ctl; 2400f11a0f46STvrtko Ursulin 2401f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2402f11a0f46STvrtko Ursulin return IRQ_NONE; 2403f11a0f46STvrtko Ursulin 24044376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 24054376b9c9SMika Kuoppala if (!master_ctl) { 24064376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2407f11a0f46STvrtko Ursulin return IRQ_NONE; 24084376b9c9SMika Kuoppala } 2409f11a0f46STvrtko Ursulin 24106cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 24116cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2412f0fd96f5SChris Wilson 2413f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2414f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24159102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 241655ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24179102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2418f0fd96f5SChris Wilson } 2419f11a0f46STvrtko Ursulin 24204376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2421abd58f01SBen Widawsky 242255ef72f2SChris Wilson return IRQ_HANDLED; 2423abd58f01SBen Widawsky } 2424abd58f01SBen Widawsky 242551951ae7SMika Kuoppala static u32 24269b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2427df0d28c1SDhinakaran Pandiyan { 24289b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24297a909383SChris Wilson u32 iir; 2430df0d28c1SDhinakaran Pandiyan 2431df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24327a909383SChris Wilson return 0; 2433df0d28c1SDhinakaran Pandiyan 24347a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24357a909383SChris Wilson if (likely(iir)) 24367a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24377a909383SChris Wilson 24387a909383SChris Wilson return iir; 2439df0d28c1SDhinakaran Pandiyan } 2440df0d28c1SDhinakaran Pandiyan 2441df0d28c1SDhinakaran Pandiyan static void 24429b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2443df0d28c1SDhinakaran Pandiyan { 2444df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 24459b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2446df0d28c1SDhinakaran Pandiyan } 2447df0d28c1SDhinakaran Pandiyan 244881067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 244981067b71SMika Kuoppala { 245081067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 245181067b71SMika Kuoppala 245281067b71SMika Kuoppala /* 245381067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 245481067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 245581067b71SMika Kuoppala * New indications can and will light up during processing, 245681067b71SMika Kuoppala * and will generate new interrupt after enabling master. 245781067b71SMika Kuoppala */ 245881067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 245981067b71SMika Kuoppala } 246081067b71SMika Kuoppala 246181067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 246281067b71SMika Kuoppala { 246381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 246481067b71SMika Kuoppala } 246581067b71SMika Kuoppala 2466a3265d85SMatt Roper static void 2467a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2468a3265d85SMatt Roper { 2469a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2470a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2471a3265d85SMatt Roper 2472a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2473a3265d85SMatt Roper /* 2474a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2475a3265d85SMatt Roper * for the display related bits. 2476a3265d85SMatt Roper */ 2477a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2478a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2479a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2480a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2481a3265d85SMatt Roper 2482a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2483a3265d85SMatt Roper } 2484a3265d85SMatt Roper 24857be8782aSLucas De Marchi static __always_inline irqreturn_t 24867be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 24877be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 24887be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 248951951ae7SMika Kuoppala { 249025286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 24919b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 249251951ae7SMika Kuoppala u32 master_ctl; 2493df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 249451951ae7SMika Kuoppala 249551951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 249651951ae7SMika Kuoppala return IRQ_NONE; 249751951ae7SMika Kuoppala 24987be8782aSLucas De Marchi master_ctl = intr_disable(regs); 249981067b71SMika Kuoppala if (!master_ctl) { 25007be8782aSLucas De Marchi intr_enable(regs); 250151951ae7SMika Kuoppala return IRQ_NONE; 250281067b71SMika Kuoppala } 250351951ae7SMika Kuoppala 25046cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25059b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 250651951ae7SMika Kuoppala 250751951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2508a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2509a3265d85SMatt Roper gen11_display_irq_handler(i915); 251051951ae7SMika Kuoppala 25119b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2512df0d28c1SDhinakaran Pandiyan 25137be8782aSLucas De Marchi intr_enable(regs); 251451951ae7SMika Kuoppala 25159b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2516df0d28c1SDhinakaran Pandiyan 251751951ae7SMika Kuoppala return IRQ_HANDLED; 251851951ae7SMika Kuoppala } 251951951ae7SMika Kuoppala 25207be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25217be8782aSLucas De Marchi { 25227be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25237be8782aSLucas De Marchi gen11_master_intr_disable, 25247be8782aSLucas De Marchi gen11_master_intr_enable); 25257be8782aSLucas De Marchi } 25267be8782aSLucas De Marchi 252797b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 252897b492f5SLucas De Marchi { 252997b492f5SLucas De Marchi u32 val; 253097b492f5SLucas De Marchi 253197b492f5SLucas De Marchi /* First disable interrupts */ 253297b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 253397b492f5SLucas De Marchi 253497b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 253597b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 253697b492f5SLucas De Marchi if (unlikely(!val)) 253797b492f5SLucas De Marchi return 0; 253897b492f5SLucas De Marchi 253997b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 254097b492f5SLucas De Marchi 254197b492f5SLucas De Marchi /* 254297b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 254397b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 254497b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 254597b492f5SLucas De Marchi */ 254697b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 254797b492f5SLucas De Marchi if (unlikely(!val)) 254897b492f5SLucas De Marchi return 0; 254997b492f5SLucas De Marchi 255097b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 255197b492f5SLucas De Marchi 255297b492f5SLucas De Marchi return val; 255397b492f5SLucas De Marchi } 255497b492f5SLucas De Marchi 255597b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 255697b492f5SLucas De Marchi { 255797b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 255897b492f5SLucas De Marchi } 255997b492f5SLucas De Marchi 256097b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 256197b492f5SLucas De Marchi { 256297b492f5SLucas De Marchi return __gen11_irq_handler(arg, 256397b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 256497b492f5SLucas De Marchi dg1_master_intr_enable); 256597b492f5SLucas De Marchi } 256697b492f5SLucas De Marchi 256742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 256842f52ef8SKeith Packard * we use as a pipe index 256942f52ef8SKeith Packard */ 257008fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 25710a3e67a4SJesse Barnes { 257208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 257308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2574e9d21d7fSKeith Packard unsigned long irqflags; 257571e0ffa5SJesse Barnes 25761ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 257786e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 257886e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 257986e83e35SChris Wilson 258086e83e35SChris Wilson return 0; 258186e83e35SChris Wilson } 258286e83e35SChris Wilson 25837d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2584d938da6bSVille Syrjälä { 258508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2586d938da6bSVille Syrjälä 25877d423af9SVille Syrjälä /* 25887d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 25897d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 25907d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 25917d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 25927d423af9SVille Syrjälä */ 25937d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 25947d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2595d938da6bSVille Syrjälä 259608fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2597d938da6bSVille Syrjälä } 2598d938da6bSVille Syrjälä 259908fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 260086e83e35SChris Wilson { 260108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 260208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 260386e83e35SChris Wilson unsigned long irqflags; 260486e83e35SChris Wilson 260586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26067c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2607755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26081ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26098692d00eSChris Wilson 26100a3e67a4SJesse Barnes return 0; 26110a3e67a4SJesse Barnes } 26120a3e67a4SJesse Barnes 261308fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2614f796cf8fSJesse Barnes { 261508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 261608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2617f796cf8fSJesse Barnes unsigned long irqflags; 2618a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 261986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2620f796cf8fSJesse Barnes 2621f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2622fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2623b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2624b1f14ad0SJesse Barnes 26252e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 26262e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 26272e8bf223SDhinakaran Pandiyan */ 26282e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 262908fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26302e8bf223SDhinakaran Pandiyan 2631b1f14ad0SJesse Barnes return 0; 2632b1f14ad0SJesse Barnes } 2633b1f14ad0SJesse Barnes 263408fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2635abd58f01SBen Widawsky { 263608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 263708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2638abd58f01SBen Widawsky unsigned long irqflags; 2639abd58f01SBen Widawsky 2640abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2641013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2642abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2643013d3752SVille Syrjälä 26442e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 26452e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 26462e8bf223SDhinakaran Pandiyan */ 26472e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 264808fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26492e8bf223SDhinakaran Pandiyan 2650abd58f01SBen Widawsky return 0; 2651abd58f01SBen Widawsky } 2652abd58f01SBen Widawsky 265342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 265442f52ef8SKeith Packard * we use as a pipe index 265542f52ef8SKeith Packard */ 265608fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 265786e83e35SChris Wilson { 265808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 265908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 266086e83e35SChris Wilson unsigned long irqflags; 266186e83e35SChris Wilson 266286e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 266386e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 266486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 266586e83e35SChris Wilson } 266686e83e35SChris Wilson 26677d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2668d938da6bSVille Syrjälä { 266908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2670d938da6bSVille Syrjälä 267108fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2672d938da6bSVille Syrjälä 26737d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 26747d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2675d938da6bSVille Syrjälä } 2676d938da6bSVille Syrjälä 267708fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 26780a3e67a4SJesse Barnes { 267908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 268008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2681e9d21d7fSKeith Packard unsigned long irqflags; 26820a3e67a4SJesse Barnes 26831ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26847c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2685755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26861ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26870a3e67a4SJesse Barnes } 26880a3e67a4SJesse Barnes 268908fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2690f796cf8fSJesse Barnes { 269108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 269208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2693f796cf8fSJesse Barnes unsigned long irqflags; 2694a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 269586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2696f796cf8fSJesse Barnes 2697f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2698fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2699b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2700b1f14ad0SJesse Barnes } 2701b1f14ad0SJesse Barnes 270208fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2703abd58f01SBen Widawsky { 270408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 270508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2706abd58f01SBen Widawsky unsigned long irqflags; 2707abd58f01SBen Widawsky 2708abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2709013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2710abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2711abd58f01SBen Widawsky } 2712abd58f01SBen Widawsky 2713b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 271491738a95SPaulo Zanoni { 2715b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2716b16b2a2fSPaulo Zanoni 27176e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 271891738a95SPaulo Zanoni return; 271991738a95SPaulo Zanoni 2720b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2721105b122eSPaulo Zanoni 27226e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2723105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2724622364b6SPaulo Zanoni } 2725105b122eSPaulo Zanoni 272691738a95SPaulo Zanoni /* 2727622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2728622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2729622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2730622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2731622364b6SPaulo Zanoni * 2732622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 273391738a95SPaulo Zanoni */ 2734b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2735622364b6SPaulo Zanoni { 27366e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2737622364b6SPaulo Zanoni return; 2738622364b6SPaulo Zanoni 273948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 274091738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 274191738a95SPaulo Zanoni POSTING_READ(SDEIER); 274291738a95SPaulo Zanoni } 274391738a95SPaulo Zanoni 274470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 274570591a41SVille Syrjälä { 2746b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2747b16b2a2fSPaulo Zanoni 274871b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2749f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 275071b8b41dSVille Syrjälä else 2751f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 275271b8b41dSVille Syrjälä 2753ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2754f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 275570591a41SVille Syrjälä 275644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 275770591a41SVille Syrjälä 2758b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 27598bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 276070591a41SVille Syrjälä } 276170591a41SVille Syrjälä 27628bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 27638bb61306SVille Syrjälä { 2764b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2765b16b2a2fSPaulo Zanoni 27668bb61306SVille Syrjälä u32 pipestat_mask; 27679ab981f2SVille Syrjälä u32 enable_mask; 27688bb61306SVille Syrjälä enum pipe pipe; 27698bb61306SVille Syrjälä 2770842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 27718bb61306SVille Syrjälä 27728bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 27738bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 27748bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 27758bb61306SVille Syrjälä 27769ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 27778bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2778ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2779ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2780ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2781ebf5f921SVille Syrjälä 27828bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2783ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2784ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 27856b7eafc1SVille Syrjälä 278648a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 27876b7eafc1SVille Syrjälä 27889ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 27898bb61306SVille Syrjälä 2790b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 27918bb61306SVille Syrjälä } 27928bb61306SVille Syrjälä 27938bb61306SVille Syrjälä /* drm_dma.h hooks 27948bb61306SVille Syrjälä */ 27959eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 27968bb61306SVille Syrjälä { 2797b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 27988bb61306SVille Syrjälä 2799b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2800cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2801f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 28028bb61306SVille Syrjälä 2803fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2804f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2805f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2806fc340442SDaniel Vetter } 2807fc340442SDaniel Vetter 2808cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 28098bb61306SVille Syrjälä 2810b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 28118bb61306SVille Syrjälä } 28128bb61306SVille Syrjälä 2813b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 28147e231dbeSJesse Barnes { 281534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 281634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 281734c7b8a7SVille Syrjälä 2818cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 28197e231dbeSJesse Barnes 2820ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 28219918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 282270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2823ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 28247e231dbeSJesse Barnes } 28257e231dbeSJesse Barnes 2826b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2827abd58f01SBen Widawsky { 2828b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2829d048a268SVille Syrjälä enum pipe pipe; 2830abd58f01SBen Widawsky 283125286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2832abd58f01SBen Widawsky 2833cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2834abd58f01SBen Widawsky 2835f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2836f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2837e04f7eceSVille Syrjälä 2838055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2839f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2840813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2841b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2842abd58f01SBen Widawsky 2843b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2844b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2845b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2846abd58f01SBen Widawsky 28476e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2848b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2849abd58f01SBen Widawsky } 2850abd58f01SBen Widawsky 2851a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 285251951ae7SMika Kuoppala { 2853b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2854d048a268SVille Syrjälä enum pipe pipe; 2855562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 2856562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 285751951ae7SMika Kuoppala 2858f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 285951951ae7SMika Kuoppala 28608241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 28618241cfbeSJosé Roberto de Souza enum transcoder trans; 28628241cfbeSJosé Roberto de Souza 2863562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 28648241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 28658241cfbeSJosé Roberto de Souza 28668241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 28678241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 28688241cfbeSJosé Roberto de Souza continue; 28698241cfbeSJosé Roberto de Souza 28708241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 28718241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 28728241cfbeSJosé Roberto de Souza } 28738241cfbeSJosé Roberto de Souza } else { 2874f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2875f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 28768241cfbeSJosé Roberto de Souza } 287762819dfdSJosé Roberto de Souza 287851951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 287951951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 288051951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2881b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 288251951ae7SMika Kuoppala 2883b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2884b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2885b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 288631604222SAnusha Srivatsa 288729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2888b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 28899b2383a7SMatt Roper 28901e8110a6SMatt Roper /* Wa_14010685332:icl,jsl,ehl,tgl,rkl */ 28911e8110a6SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) { 28929b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 28939b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 28949b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 28959b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 28969b2383a7SMatt Roper } 289751951ae7SMika Kuoppala } 289851951ae7SMika Kuoppala 2899a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2900a3265d85SMatt Roper { 2901a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2902a3265d85SMatt Roper 290397b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 290497b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 290597b492f5SLucas De Marchi else 2906a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2907a3265d85SMatt Roper 2908a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2909a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2910a3265d85SMatt Roper 2911a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2912a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2913a3265d85SMatt Roper } 2914a3265d85SMatt Roper 29154c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 2916001bd2cbSImre Deak u8 pipe_mask) 2917d49bdb0eSPaulo Zanoni { 2918b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2919b16b2a2fSPaulo Zanoni 2920a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 29216831f3e3SVille Syrjälä enum pipe pipe; 2922d49bdb0eSPaulo Zanoni 292313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 29249dfe2e3aSImre Deak 29259dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 29269dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 29279dfe2e3aSImre Deak return; 29289dfe2e3aSImre Deak } 29299dfe2e3aSImre Deak 29306831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2931b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 29326831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 29336831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 29349dfe2e3aSImre Deak 293513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2936d49bdb0eSPaulo Zanoni } 2937d49bdb0eSPaulo Zanoni 2938aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 2939001bd2cbSImre Deak u8 pipe_mask) 2940aae8ba84SVille Syrjälä { 2941b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29426831f3e3SVille Syrjälä enum pipe pipe; 29436831f3e3SVille Syrjälä 2944aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29459dfe2e3aSImre Deak 29469dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 29479dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 29489dfe2e3aSImre Deak return; 29499dfe2e3aSImre Deak } 29509dfe2e3aSImre Deak 29516831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2952b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 29539dfe2e3aSImre Deak 2954aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 2955aae8ba84SVille Syrjälä 2956aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 2957315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 2958aae8ba84SVille Syrjälä } 2959aae8ba84SVille Syrjälä 2960b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 296143f328d7SVille Syrjälä { 2962b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 296343f328d7SVille Syrjälä 296443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 296543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 296643f328d7SVille Syrjälä 2967cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 296843f328d7SVille Syrjälä 2969b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 297043f328d7SVille Syrjälä 2971ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29729918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 297370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2974ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 297543f328d7SVille Syrjälä } 297643f328d7SVille Syrjälä 297791d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 297887a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 297987a02106SVille Syrjälä { 298087a02106SVille Syrjälä struct intel_encoder *encoder; 298187a02106SVille Syrjälä u32 enabled_irqs = 0; 298287a02106SVille Syrjälä 298391c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 298487a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 298587a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 298687a02106SVille Syrjälä 298787a02106SVille Syrjälä return enabled_irqs; 298887a02106SVille Syrjälä } 298987a02106SVille Syrjälä 2990*6d3144ebSVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 2991*6d3144ebSVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2992*6d3144ebSVille Syrjälä { 2993*6d3144ebSVille Syrjälä struct intel_encoder *encoder; 2994*6d3144ebSVille Syrjälä u32 hotplug_irqs = 0; 2995*6d3144ebSVille Syrjälä 2996*6d3144ebSVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 2997*6d3144ebSVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 2998*6d3144ebSVille Syrjälä 2999*6d3144ebSVille Syrjälä return hotplug_irqs; 3000*6d3144ebSVille Syrjälä } 3001*6d3144ebSVille Syrjälä 30021a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 30031a56b1a2SImre Deak { 30041a56b1a2SImre Deak u32 hotplug; 30051a56b1a2SImre Deak 30061a56b1a2SImre Deak /* 30071a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 30081a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 30091a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 30101a56b1a2SImre Deak */ 30111a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 30121a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 30131a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 30141a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 30151a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 30161a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 30171a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 30181a56b1a2SImre Deak /* 30191a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 30201a56b1a2SImre Deak * HPD must be enabled in both north and south. 30211a56b1a2SImre Deak */ 30221a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 30231a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 30241a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30251a56b1a2SImre Deak } 30261a56b1a2SImre Deak 302791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 302882a28bcfSDaniel Vetter { 30291a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 303082a28bcfSDaniel Vetter 30310398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3032*6d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 303382a28bcfSDaniel Vetter 3034fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 303582a28bcfSDaniel Vetter 30361a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 30376dbf30ceSVille Syrjälä } 303826951cafSXiong Zhang 3039815f4ef2SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv, 3040815f4ef2SVille Syrjälä u32 enable_mask) 304131604222SAnusha Srivatsa { 304231604222SAnusha Srivatsa u32 hotplug; 304331604222SAnusha Srivatsa 304431604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 3045815f4ef2SVille Syrjälä hotplug |= enable_mask; 304631604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 304731604222SAnusha Srivatsa } 3048815f4ef2SVille Syrjälä 3049815f4ef2SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv, 3050815f4ef2SVille Syrjälä u32 enable_mask) 3051815f4ef2SVille Syrjälä { 3052815f4ef2SVille Syrjälä u32 hotplug; 3053815f4ef2SVille Syrjälä 3054815f4ef2SVille Syrjälä hotplug = I915_READ(SHOTPLUG_CTL_TC); 3055815f4ef2SVille Syrjälä hotplug |= enable_mask; 3056815f4ef2SVille Syrjälä I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 30578ef7e340SMatt Roper } 305831604222SAnusha Srivatsa 305940e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 30600398993bSVille Syrjälä u32 ddi_enable_mask, u32 tc_enable_mask) 306131604222SAnusha Srivatsa { 306231604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 306331604222SAnusha Srivatsa 30640398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3065*6d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 306631604222SAnusha Srivatsa 3067f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 3068f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3069f49108d0SMatt Roper 307031604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 307131604222SAnusha Srivatsa 3072815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask); 3073815f4ef2SVille Syrjälä if (tc_enable_mask) 3074815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask); 307552dfdba0SLucas De Marchi } 307652dfdba0SLucas De Marchi 307740e98130SLucas De Marchi /* 307840e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 307940e98130SLucas De Marchi * equivalent of SDE. 308040e98130SLucas De Marchi */ 30818ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 30828ef7e340SMatt Roper { 308340e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 30840398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1)); 308531604222SAnusha Srivatsa } 308631604222SAnusha Srivatsa 3087943682e3SMatt Roper /* 3088943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3089943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3090943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3091943682e3SMatt Roper */ 3092943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3093943682e3SMatt Roper { 3094943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 30950398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, 0); 3096943682e3SMatt Roper } 3097943682e3SMatt Roper 3098121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3099121e758eSDhinakaran Pandiyan { 3100121e758eSDhinakaran Pandiyan u32 hotplug; 3101121e758eSDhinakaran Pandiyan 3102121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3103121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3104121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3105121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 31061db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) | 31071db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) | 31081db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6); 3109121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3110b796b971SDhinakaran Pandiyan 3111b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3112b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3113b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3114b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 31151db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4) | 31161db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC5) | 31171db9f992SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(PORT_TC6); 3118b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3119121e758eSDhinakaran Pandiyan } 3120121e758eSDhinakaran Pandiyan 3121121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3122121e758eSDhinakaran Pandiyan { 3123121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3124121e758eSDhinakaran Pandiyan u32 val; 3125121e758eSDhinakaran Pandiyan 31260398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3127*6d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3128121e758eSDhinakaran Pandiyan 3129121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3130121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3131587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 3132121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3133121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3134121e758eSDhinakaran Pandiyan 3135121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 313631604222SAnusha Srivatsa 313752dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 3138*6d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 31390398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK); 314052dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3141*6d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 31420398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK); 3143121e758eSDhinakaran Pandiyan } 3144121e758eSDhinakaran Pandiyan 31452a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31462a57d9ccSImre Deak { 31473b92e263SRodrigo Vivi u32 val, hotplug; 31483b92e263SRodrigo Vivi 31493b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 31503b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 31513b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 31523b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 31533b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 31543b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 31553b92e263SRodrigo Vivi } 31562a57d9ccSImre Deak 31572a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 31582a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31592a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31602a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31612a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 31622a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 31632a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31642a57d9ccSImre Deak 31652a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31662a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31672a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31682a57d9ccSImre Deak } 31692a57d9ccSImre Deak 317091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31716dbf30ceSVille Syrjälä { 31722a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 31736dbf30ceSVille Syrjälä 3174f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3175f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3176f49108d0SMatt Roper 31770398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 3178*6d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 31796dbf30ceSVille Syrjälä 31806dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31816dbf30ceSVille Syrjälä 31822a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 318326951cafSXiong Zhang } 31847fe0b973SKeith Packard 31851a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31861a56b1a2SImre Deak { 31871a56b1a2SImre Deak u32 hotplug; 31881a56b1a2SImre Deak 31891a56b1a2SImre Deak /* 31901a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31911a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31921a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31931a56b1a2SImre Deak */ 31941a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31951a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31961a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31971a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31981a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31991a56b1a2SImre Deak } 32001a56b1a2SImre Deak 320191d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3202e4ce95aaSVille Syrjälä { 32031a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3204e4ce95aaSVille Syrjälä 32050398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3206*6d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 32073a3b3c7dSVille Syrjälä 3208*6d3144ebSVille Syrjälä if (INTEL_GEN(dev_priv) >= 8) 32093a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3210*6d3144ebSVille Syrjälä else 32113a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3212e4ce95aaSVille Syrjälä 32131a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3214e4ce95aaSVille Syrjälä 321591d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3216e4ce95aaSVille Syrjälä } 3217e4ce95aaSVille Syrjälä 32182a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 32192a57d9ccSImre Deak u32 enabled_irqs) 3220e0a20ad7SShashank Sharma { 32212a57d9ccSImre Deak u32 hotplug; 3222e0a20ad7SShashank Sharma 3223a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 32242a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32252a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32262a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3227d252bf68SShubhangi Shrivastava 322800376ccfSWambui Karuga drm_dbg_kms(&dev_priv->drm, 322900376ccfSWambui Karuga "Invert bit setting: hp_ctl:%x hp_port:%x\n", 3230d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3231d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3232d252bf68SShubhangi Shrivastava 3233d252bf68SShubhangi Shrivastava /* 3234d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3235d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3236d252bf68SShubhangi Shrivastava */ 3237d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3238d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3239d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3240d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3241d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3242d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3243d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3244d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3245d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3246d252bf68SShubhangi Shrivastava 3247a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3248e0a20ad7SShashank Sharma } 3249e0a20ad7SShashank Sharma 32502a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32512a57d9ccSImre Deak { 32522a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 32532a57d9ccSImre Deak } 32542a57d9ccSImre Deak 32552a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32562a57d9ccSImre Deak { 32572a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32582a57d9ccSImre Deak 32590398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 3260*6d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 32612a57d9ccSImre Deak 32622a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32632a57d9ccSImre Deak 32642a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32652a57d9ccSImre Deak } 32662a57d9ccSImre Deak 3267b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3268d46da437SPaulo Zanoni { 326982a28bcfSDaniel Vetter u32 mask; 3270d46da437SPaulo Zanoni 32716e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3272692a04cfSDaniel Vetter return; 3273692a04cfSDaniel Vetter 32746e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32755c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 32764ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 32775c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32784ebc6509SDhinakaran Pandiyan else 32794ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 32808664281bSPaulo Zanoni 328165f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3282d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32832a57d9ccSImre Deak 32842a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32852a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 32861a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32872a57d9ccSImre Deak else 32882a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3289d46da437SPaulo Zanoni } 3290d46da437SPaulo Zanoni 32919eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3292036a4a7dSZhenyu Wang { 3293b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32948e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32958e76f8dcSPaulo Zanoni 3296b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 32978e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3298842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 32998e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 330023bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 330123bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 33028e76f8dcSPaulo Zanoni } else { 33038e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3304842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3305842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3306e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3307e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3308e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 33098e76f8dcSPaulo Zanoni } 3310036a4a7dSZhenyu Wang 3311fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3312b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3313fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3314fc340442SDaniel Vetter } 3315fc340442SDaniel Vetter 33161ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3317036a4a7dSZhenyu Wang 3318b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3319622364b6SPaulo Zanoni 3320b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3321b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3322036a4a7dSZhenyu Wang 3323cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3324036a4a7dSZhenyu Wang 33251a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 33261a56b1a2SImre Deak 3327b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 33287fe0b973SKeith Packard 332950a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 33306005ce42SDaniel Vetter /* Enable PCU event interrupts 33316005ce42SDaniel Vetter * 33326005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33334bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33344bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3335d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3336fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3337d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3338f97108d1SJesse Barnes } 3339036a4a7dSZhenyu Wang } 3340036a4a7dSZhenyu Wang 3341f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3342f8b79e58SImre Deak { 334367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3344f8b79e58SImre Deak 3345f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3346f8b79e58SImre Deak return; 3347f8b79e58SImre Deak 3348f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3349f8b79e58SImre Deak 3350d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3351d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3352ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3353f8b79e58SImre Deak } 3354d6c69803SVille Syrjälä } 3355f8b79e58SImre Deak 3356f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3357f8b79e58SImre Deak { 335867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3359f8b79e58SImre Deak 3360f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3361f8b79e58SImre Deak return; 3362f8b79e58SImre Deak 3363f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3364f8b79e58SImre Deak 3365950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3366ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3367f8b79e58SImre Deak } 3368f8b79e58SImre Deak 33690e6c9a9eSVille Syrjälä 3370b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 33710e6c9a9eSVille Syrjälä { 3372cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 33737e231dbeSJesse Barnes 3374ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33759918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3376ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3377ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3378ad22d106SVille Syrjälä 33797e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 338034c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 338120afbda2SDaniel Vetter } 338220afbda2SDaniel Vetter 3383abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3384abd58f01SBen Widawsky { 3385b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3386b16b2a2fSPaulo Zanoni 3387869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3388869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3389a9c287c9SJani Nikula u32 de_pipe_enables; 3390054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 33913a3b3c7dSVille Syrjälä u32 de_port_enables; 3392df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3393562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3394562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 33953a3b3c7dSVille Syrjälä enum pipe pipe; 3396770de83dSDamien Lespiau 3397df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3398df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3399df0d28c1SDhinakaran Pandiyan 3400cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 34013a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3402a324fcacSRodrigo Vivi 3403770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3404770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3405770de83dSDamien Lespiau 34063a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3407cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3408a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3409a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 34103a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 34113a3b3c7dSVille Syrjälä 34128241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 34138241cfbeSJosé Roberto de Souza enum transcoder trans; 34148241cfbeSJosé Roberto de Souza 3415562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 34168241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 34178241cfbeSJosé Roberto de Souza 34188241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 34198241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 34208241cfbeSJosé Roberto de Souza continue; 34218241cfbeSJosé Roberto de Souza 34228241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 34238241cfbeSJosé Roberto de Souza } 34248241cfbeSJosé Roberto de Souza } else { 3425b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 34268241cfbeSJosé Roberto de Souza } 3427e04f7eceSVille Syrjälä 34280a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 34290a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3430abd58f01SBen Widawsky 3431f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3432813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3433b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3434813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 343535079899SPaulo Zanoni de_pipe_enables); 34360a195c02SMika Kahola } 3437abd58f01SBen Widawsky 3438b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3439b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 34402a57d9ccSImre Deak 3441121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3442121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3443b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3444b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3445121e758eSDhinakaran Pandiyan 3446b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3447b16b2a2fSPaulo Zanoni de_hpd_enables); 3448121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3449121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 34502a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3451121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 34521a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3453abd58f01SBen Widawsky } 3454121e758eSDhinakaran Pandiyan } 3455abd58f01SBen Widawsky 3456b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3457abd58f01SBen Widawsky { 34586e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3459b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3460622364b6SPaulo Zanoni 3461cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3462abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3463abd58f01SBen Widawsky 34646e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3465b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3466abd58f01SBen Widawsky 346725286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3468abd58f01SBen Widawsky } 3469abd58f01SBen Widawsky 3470b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 347131604222SAnusha Srivatsa { 347231604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 347331604222SAnusha Srivatsa 347448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 347531604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 347631604222SAnusha Srivatsa POSTING_READ(SDEIER); 347731604222SAnusha Srivatsa 347865f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 347931604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 348031604222SAnusha Srivatsa 3481815f4ef2SVille Syrjälä if (HAS_PCH_TGP(dev_priv)) { 3482815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3483815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK); 3484815f4ef2SVille Syrjälä } else if (HAS_PCH_JSP(dev_priv)) { 3485815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3486815f4ef2SVille Syrjälä } else if (HAS_PCH_MCC(dev_priv)) { 3487815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 3488815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(PORT_TC1)); 3489815f4ef2SVille Syrjälä } else { 3490815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 3491815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK); 3492815f4ef2SVille Syrjälä } 349331604222SAnusha Srivatsa } 349431604222SAnusha Srivatsa 3495b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 349651951ae7SMika Kuoppala { 3497b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3498df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 349951951ae7SMika Kuoppala 350029b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3501b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 350231604222SAnusha Srivatsa 35039b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 350451951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 350551951ae7SMika Kuoppala 3506b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3507df0d28c1SDhinakaran Pandiyan 350851951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 350951951ae7SMika Kuoppala 351097b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 351197b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 351297b492f5SLucas De Marchi POSTING_READ(DG1_MSTR_UNIT_INTR); 351397b492f5SLucas De Marchi } else { 35149b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3515c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 351651951ae7SMika Kuoppala } 351797b492f5SLucas De Marchi } 351851951ae7SMika Kuoppala 3519b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 352043f328d7SVille Syrjälä { 3521cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 352243f328d7SVille Syrjälä 3523ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35249918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3525ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3526ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3527ad22d106SVille Syrjälä 3528e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 352943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 353043f328d7SVille Syrjälä } 353143f328d7SVille Syrjälä 3532b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3533c2798b19SChris Wilson { 3534b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3535c2798b19SChris Wilson 353644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 353744d9241eSVille Syrjälä 3538b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3539c2798b19SChris Wilson } 3540c2798b19SChris Wilson 3541b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3542c2798b19SChris Wilson { 3543b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3544e9e9848aSVille Syrjälä u16 enable_mask; 3545c2798b19SChris Wilson 35464f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 35474f5fd91fSTvrtko Ursulin EMR, 35484f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3549045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3550c2798b19SChris Wilson 3551c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3552c2798b19SChris Wilson dev_priv->irq_mask = 3553c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 355416659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 355516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3556c2798b19SChris Wilson 3557e9e9848aSVille Syrjälä enable_mask = 3558c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3559c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 356016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3561e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3562e9e9848aSVille Syrjälä 3563b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3564c2798b19SChris Wilson 3565379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3566379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3567d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3568755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3569755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3570d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3571c2798b19SChris Wilson } 3572c2798b19SChris Wilson 35734f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 357478c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 357578c357ddSVille Syrjälä { 35764f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 357778c357ddSVille Syrjälä u16 emr; 357878c357ddSVille Syrjälä 35794f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 358078c357ddSVille Syrjälä 358178c357ddSVille Syrjälä if (*eir) 35824f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 358378c357ddSVille Syrjälä 35844f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 358578c357ddSVille Syrjälä if (*eir_stuck == 0) 358678c357ddSVille Syrjälä return; 358778c357ddSVille Syrjälä 358878c357ddSVille Syrjälä /* 358978c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 359078c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 359178c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 359278c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 359378c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 359478c357ddSVille Syrjälä * cleared except by handling the underlying error 359578c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 359678c357ddSVille Syrjälä * remains set. 359778c357ddSVille Syrjälä */ 35984f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 35994f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 36004f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 360178c357ddSVille Syrjälä } 360278c357ddSVille Syrjälä 360378c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 360478c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 360578c357ddSVille Syrjälä { 360678c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 360778c357ddSVille Syrjälä 360878c357ddSVille Syrjälä if (eir_stuck) 360900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 361000376ccfSWambui Karuga eir_stuck); 361178c357ddSVille Syrjälä } 361278c357ddSVille Syrjälä 361378c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 361478c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 361578c357ddSVille Syrjälä { 361678c357ddSVille Syrjälä u32 emr; 361778c357ddSVille Syrjälä 361878c357ddSVille Syrjälä *eir = I915_READ(EIR); 361978c357ddSVille Syrjälä 362078c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 362178c357ddSVille Syrjälä 362278c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 362378c357ddSVille Syrjälä if (*eir_stuck == 0) 362478c357ddSVille Syrjälä return; 362578c357ddSVille Syrjälä 362678c357ddSVille Syrjälä /* 362778c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 362878c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 362978c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 363078c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 363178c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 363278c357ddSVille Syrjälä * cleared except by handling the underlying error 363378c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 363478c357ddSVille Syrjälä * remains set. 363578c357ddSVille Syrjälä */ 363678c357ddSVille Syrjälä emr = I915_READ(EMR); 363778c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 363878c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 363978c357ddSVille Syrjälä } 364078c357ddSVille Syrjälä 364178c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 364278c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 364378c357ddSVille Syrjälä { 364478c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 364578c357ddSVille Syrjälä 364678c357ddSVille Syrjälä if (eir_stuck) 364700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 364800376ccfSWambui Karuga eir_stuck); 364978c357ddSVille Syrjälä } 365078c357ddSVille Syrjälä 3651ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3652c2798b19SChris Wilson { 3653b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3654af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3655c2798b19SChris Wilson 36562dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36572dd2a883SImre Deak return IRQ_NONE; 36582dd2a883SImre Deak 36591f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36609102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36611f814dacSImre Deak 3662af722d28SVille Syrjälä do { 3663af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 366478c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3665af722d28SVille Syrjälä u16 iir; 3666af722d28SVille Syrjälä 36674f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3668c2798b19SChris Wilson if (iir == 0) 3669af722d28SVille Syrjälä break; 3670c2798b19SChris Wilson 3671af722d28SVille Syrjälä ret = IRQ_HANDLED; 3672c2798b19SChris Wilson 3673eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3674eb64343cSVille Syrjälä * signalled in iir */ 3675eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3676c2798b19SChris Wilson 367778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 367878c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 367978c357ddSVille Syrjälä 36804f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3681c2798b19SChris Wilson 3682c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 368373c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3684c2798b19SChris Wilson 368578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 368678c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3687af722d28SVille Syrjälä 3688eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3689af722d28SVille Syrjälä } while (0); 3690c2798b19SChris Wilson 36919102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36921f814dacSImre Deak 36931f814dacSImre Deak return ret; 3694c2798b19SChris Wilson } 3695c2798b19SChris Wilson 3696b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3697a266c7d5SChris Wilson { 3698b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3699a266c7d5SChris Wilson 370056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37010706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3702a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3703a266c7d5SChris Wilson } 3704a266c7d5SChris Wilson 370544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 370644d9241eSVille Syrjälä 3707b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3708a266c7d5SChris Wilson } 3709a266c7d5SChris Wilson 3710b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3711a266c7d5SChris Wilson { 3712b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 371338bde180SChris Wilson u32 enable_mask; 3714a266c7d5SChris Wilson 3715045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3716045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 371738bde180SChris Wilson 371838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 371938bde180SChris Wilson dev_priv->irq_mask = 372038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 372138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 372216659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 372316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 372438bde180SChris Wilson 372538bde180SChris Wilson enable_mask = 372638bde180SChris Wilson I915_ASLE_INTERRUPT | 372738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 372838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 372916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 373038bde180SChris Wilson I915_USER_INTERRUPT; 373138bde180SChris Wilson 373256b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3733a266c7d5SChris Wilson /* Enable in IER... */ 3734a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3735a266c7d5SChris Wilson /* and unmask in IMR */ 3736a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3737a266c7d5SChris Wilson } 3738a266c7d5SChris Wilson 3739b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3740a266c7d5SChris Wilson 3741379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3742379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3743d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3744755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3745755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3746d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3747379ef82dSDaniel Vetter 3748c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 374920afbda2SDaniel Vetter } 375020afbda2SDaniel Vetter 3751ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3752a266c7d5SChris Wilson { 3753b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3754af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3755a266c7d5SChris Wilson 37562dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37572dd2a883SImre Deak return IRQ_NONE; 37582dd2a883SImre Deak 37591f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37609102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37611f814dacSImre Deak 376238bde180SChris Wilson do { 3763eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 376478c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3765af722d28SVille Syrjälä u32 hotplug_status = 0; 3766af722d28SVille Syrjälä u32 iir; 3767a266c7d5SChris Wilson 37689d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3769af722d28SVille Syrjälä if (iir == 0) 3770af722d28SVille Syrjälä break; 3771af722d28SVille Syrjälä 3772af722d28SVille Syrjälä ret = IRQ_HANDLED; 3773af722d28SVille Syrjälä 3774af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3775af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3776af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3777a266c7d5SChris Wilson 3778eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3779eb64343cSVille Syrjälä * signalled in iir */ 3780eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3781a266c7d5SChris Wilson 378278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 378378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 378478c357ddSVille Syrjälä 37859d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3786a266c7d5SChris Wilson 3787a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 378873c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3789a266c7d5SChris Wilson 379078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 379178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3792a266c7d5SChris Wilson 3793af722d28SVille Syrjälä if (hotplug_status) 3794af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3795af722d28SVille Syrjälä 3796af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3797af722d28SVille Syrjälä } while (0); 3798a266c7d5SChris Wilson 37999102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38001f814dacSImre Deak 3801a266c7d5SChris Wilson return ret; 3802a266c7d5SChris Wilson } 3803a266c7d5SChris Wilson 3804b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3805a266c7d5SChris Wilson { 3806b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3807a266c7d5SChris Wilson 38080706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3809a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3810a266c7d5SChris Wilson 381144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 381244d9241eSVille Syrjälä 3813b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3814a266c7d5SChris Wilson } 3815a266c7d5SChris Wilson 3816b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3817a266c7d5SChris Wilson { 3818b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3819bbba0a97SChris Wilson u32 enable_mask; 3820a266c7d5SChris Wilson u32 error_mask; 3821a266c7d5SChris Wilson 3822045cebd2SVille Syrjälä /* 3823045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3824045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3825045cebd2SVille Syrjälä */ 3826045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3827045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3828045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3829045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3830045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3831045cebd2SVille Syrjälä } else { 3832045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3833045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3834045cebd2SVille Syrjälä } 3835045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3836045cebd2SVille Syrjälä 3837a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3838c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3839c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3840adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3841bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3842bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 384378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3844bbba0a97SChris Wilson 3845c30bb1fdSVille Syrjälä enable_mask = 3846c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3847c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3848c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3849c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 385078c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3851c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3852bbba0a97SChris Wilson 385391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3854bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3855a266c7d5SChris Wilson 3856b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3857c30bb1fdSVille Syrjälä 3858b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3859b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3860d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3861755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3862755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3863755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3864d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3865a266c7d5SChris Wilson 386691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 386720afbda2SDaniel Vetter } 386820afbda2SDaniel Vetter 386991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 387020afbda2SDaniel Vetter { 387120afbda2SDaniel Vetter u32 hotplug_en; 387220afbda2SDaniel Vetter 387367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3874b5ea2d56SDaniel Vetter 3875adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3876e5868a31SEgbert Eich /* enable bits are the same for all generations */ 387791d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3878a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3879a266c7d5SChris Wilson to generate a spurious hotplug event about three 3880a266c7d5SChris Wilson seconds later. So just do it once. 3881a266c7d5SChris Wilson */ 388291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3883a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3884a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3885a266c7d5SChris Wilson 3886a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 38870706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3888f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3889f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3890f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 38910706f17cSEgbert Eich hotplug_en); 3892a266c7d5SChris Wilson } 3893a266c7d5SChris Wilson 3894ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3895a266c7d5SChris Wilson { 3896b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3897af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3898a266c7d5SChris Wilson 38992dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39002dd2a883SImre Deak return IRQ_NONE; 39012dd2a883SImre Deak 39021f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39039102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39041f814dacSImre Deak 3905af722d28SVille Syrjälä do { 3906eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 390778c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3908af722d28SVille Syrjälä u32 hotplug_status = 0; 3909af722d28SVille Syrjälä u32 iir; 39102c8ba29fSChris Wilson 39119d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3912af722d28SVille Syrjälä if (iir == 0) 3913af722d28SVille Syrjälä break; 3914af722d28SVille Syrjälä 3915af722d28SVille Syrjälä ret = IRQ_HANDLED; 3916af722d28SVille Syrjälä 3917af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3918af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3919a266c7d5SChris Wilson 3920eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3921eb64343cSVille Syrjälä * signalled in iir */ 3922eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3923a266c7d5SChris Wilson 392478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 392578c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 392678c357ddSVille Syrjälä 39279d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3928a266c7d5SChris Wilson 3929a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 393073c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3931af722d28SVille Syrjälä 3932a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 393373c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 3934a266c7d5SChris Wilson 393578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 393678c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3937515ac2bbSDaniel Vetter 3938af722d28SVille Syrjälä if (hotplug_status) 3939af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3940af722d28SVille Syrjälä 3941af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3942af722d28SVille Syrjälä } while (0); 3943a266c7d5SChris Wilson 39449102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39451f814dacSImre Deak 3946a266c7d5SChris Wilson return ret; 3947a266c7d5SChris Wilson } 3948a266c7d5SChris Wilson 3949fca52a55SDaniel Vetter /** 3950fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 3951fca52a55SDaniel Vetter * @dev_priv: i915 device instance 3952fca52a55SDaniel Vetter * 3953fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 3954fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 3955fca52a55SDaniel Vetter */ 3956b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 3957f71d4af4SJesse Barnes { 395891c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 3959cefcff8fSJoonas Lahtinen int i; 39608b2e326dSChris Wilson 39610398993bSVille Syrjälä intel_hpd_init_pins(dev_priv); 39620398993bSVille Syrjälä 396377913b39SJani Nikula intel_hpd_init_work(dev_priv); 396477913b39SJani Nikula 396574bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 3966cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3967cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 39688b2e326dSChris Wilson 3969633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 3970702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 39712239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 397226705e20SSagar Arun Kamble 397321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 397421da2700SVille Syrjälä 3975262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 3976262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 3977262fd485SChris Wilson * special care to avoid writing any of the display block registers 3978262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 3979262fd485SChris Wilson * in this case to the runtime pm. 3980262fd485SChris Wilson */ 3981262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 3982262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 3983262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 3984262fd485SChris Wilson 3985317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 39869a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 39879a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 39889a64c650SLyude Paul * sideband messaging with MST. 39899a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 39909a64c650SLyude Paul * short pulses, as seen on some G4x systems. 39919a64c650SLyude Paul */ 39929a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 3993317eaa95SLyude 3994b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3995b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 399643f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3997b318b824SVille Syrjälä } else { 3998943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 3999943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 4000943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 40018ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 40028ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4003121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4004b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4005e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4006c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 40076dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 40086dbf30ceSVille Syrjälä else 40093a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4010f71d4af4SJesse Barnes } 4011f71d4af4SJesse Barnes } 401220afbda2SDaniel Vetter 4013fca52a55SDaniel Vetter /** 4014cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4015cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4016cefcff8fSJoonas Lahtinen * 4017cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4018cefcff8fSJoonas Lahtinen */ 4019cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4020cefcff8fSJoonas Lahtinen { 4021cefcff8fSJoonas Lahtinen int i; 4022cefcff8fSJoonas Lahtinen 4023cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4024cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4025cefcff8fSJoonas Lahtinen } 4026cefcff8fSJoonas Lahtinen 4027b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4028b318b824SVille Syrjälä { 4029b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4030b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4031b318b824SVille Syrjälä return cherryview_irq_handler; 4032b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4033b318b824SVille Syrjälä return valleyview_irq_handler; 4034b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4035b318b824SVille Syrjälä return i965_irq_handler; 4036b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4037b318b824SVille Syrjälä return i915_irq_handler; 4038b318b824SVille Syrjälä else 4039b318b824SVille Syrjälä return i8xx_irq_handler; 4040b318b824SVille Syrjälä } else { 404197b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 404297b492f5SLucas De Marchi return dg1_irq_handler; 4043b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4044b318b824SVille Syrjälä return gen11_irq_handler; 4045b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4046b318b824SVille Syrjälä return gen8_irq_handler; 4047b318b824SVille Syrjälä else 40489eae5e27SLucas De Marchi return ilk_irq_handler; 4049b318b824SVille Syrjälä } 4050b318b824SVille Syrjälä } 4051b318b824SVille Syrjälä 4052b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4053b318b824SVille Syrjälä { 4054b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4055b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4056b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4057b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4058b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4059b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4060b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4061b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4062b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4063b318b824SVille Syrjälä else 4064b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4065b318b824SVille Syrjälä } else { 4066b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4067b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4068b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4069b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4070b318b824SVille Syrjälä else 40719eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4072b318b824SVille Syrjälä } 4073b318b824SVille Syrjälä } 4074b318b824SVille Syrjälä 4075b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4076b318b824SVille Syrjälä { 4077b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4078b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4079b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4080b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4081b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4082b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4083b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4084b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4085b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4086b318b824SVille Syrjälä else 4087b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4088b318b824SVille Syrjälä } else { 4089b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4090b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4091b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4092b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4093b318b824SVille Syrjälä else 40949eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4095b318b824SVille Syrjälä } 4096b318b824SVille Syrjälä } 4097b318b824SVille Syrjälä 4098cefcff8fSJoonas Lahtinen /** 4099fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4100fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4101fca52a55SDaniel Vetter * 4102fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4103fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4104fca52a55SDaniel Vetter * 4105fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4106fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4107fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4108fca52a55SDaniel Vetter */ 41092aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 41102aeb7d3aSDaniel Vetter { 4111b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4112b318b824SVille Syrjälä int ret; 4113b318b824SVille Syrjälä 41142aeb7d3aSDaniel Vetter /* 41152aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 41162aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 41172aeb7d3aSDaniel Vetter * special cases in our ordering checks. 41182aeb7d3aSDaniel Vetter */ 4119ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 41202aeb7d3aSDaniel Vetter 4121b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4122b318b824SVille Syrjälä 4123b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4124b318b824SVille Syrjälä 4125b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4126b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4127b318b824SVille Syrjälä if (ret < 0) { 4128b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4129b318b824SVille Syrjälä return ret; 4130b318b824SVille Syrjälä } 4131b318b824SVille Syrjälä 4132b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4133b318b824SVille Syrjälä 4134b318b824SVille Syrjälä return ret; 41352aeb7d3aSDaniel Vetter } 41362aeb7d3aSDaniel Vetter 4137fca52a55SDaniel Vetter /** 4138fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4139fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4140fca52a55SDaniel Vetter * 4141fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4142fca52a55SDaniel Vetter * resources acquired in the init functions. 4143fca52a55SDaniel Vetter */ 41442aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 41452aeb7d3aSDaniel Vetter { 4146b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4147b318b824SVille Syrjälä 4148b318b824SVille Syrjälä /* 4149789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4150789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4151789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4152789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4153b318b824SVille Syrjälä */ 4154b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4155b318b824SVille Syrjälä return; 4156b318b824SVille Syrjälä 4157b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4158b318b824SVille Syrjälä 4159b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4160b318b824SVille Syrjälä 4161b318b824SVille Syrjälä free_irq(irq, dev_priv); 4162b318b824SVille Syrjälä 41632aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4164ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 41652aeb7d3aSDaniel Vetter } 41662aeb7d3aSDaniel Vetter 4167fca52a55SDaniel Vetter /** 4168fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4169fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4170fca52a55SDaniel Vetter * 4171fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4172fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4173fca52a55SDaniel Vetter */ 4174b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4175c67a470bSPaulo Zanoni { 4176b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4177ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4178315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4179c67a470bSPaulo Zanoni } 4180c67a470bSPaulo Zanoni 4181fca52a55SDaniel Vetter /** 4182fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4183fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4184fca52a55SDaniel Vetter * 4185fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4186fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4187fca52a55SDaniel Vetter */ 4188b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4189c67a470bSPaulo Zanoni { 4190ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4191b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4192b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4193c67a470bSPaulo Zanoni } 4194d64575eeSJani Nikula 4195d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4196d64575eeSJani Nikula { 4197d64575eeSJani Nikula /* 4198d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4199d64575eeSJani Nikula * this is the only thing we need to check. 4200d64575eeSJani Nikula */ 4201d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4202d64575eeSJani Nikula } 4203d64575eeSJani Nikula 4204d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4205d64575eeSJani Nikula { 4206d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4207d64575eeSJani Nikula } 4208