1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 37760285e7SDavid Howells #include <drm/i915_drm.h> 3855367a27SJani Nikula 391d455f8dSJani Nikula #include "display/intel_display_types.h" 40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 41df0566a6SJani Nikula #include "display/intel_hotplug.h" 42df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 43df0566a6SJani Nikula #include "display/intel_psr.h" 44df0566a6SJani Nikula 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 743a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 82e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 90e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9826951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 116e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 125e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma /* BXT hpd list */ 129e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1307f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 131e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 132e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 133e0a20ad7SShashank Sharma }; 134e0a20ad7SShashank Sharma 135b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 136b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 137b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 138b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 139b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 140121e758eSDhinakaran Pandiyan }; 141121e758eSDhinakaran Pandiyan 14248ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = { 14348ef15d3SJosé Roberto de Souza [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 14448ef15d3SJosé Roberto de Souza [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 14548ef15d3SJosé Roberto de Souza [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 14648ef15d3SJosé Roberto de Souza [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 14748ef15d3SJosé Roberto de Souza [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG, 14848ef15d3SJosé Roberto de Souza [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG 14948ef15d3SJosé Roberto de Souza }; 15048ef15d3SJosé Roberto de Souza 15131604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 152b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 153b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 154b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 155b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 156b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 157b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 15831604222SAnusha Srivatsa }; 15931604222SAnusha Srivatsa 16052dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = { 161b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 162b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 163b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 164b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 165b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 166b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 167b32821c0SLucas De Marchi [HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 168b32821c0SLucas De Marchi [HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 169b32821c0SLucas De Marchi [HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 17052dfdba0SLucas De Marchi }; 17152dfdba0SLucas De Marchi 172cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 17368eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 17468eb49b1SPaulo Zanoni { 17565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 17665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 17768eb49b1SPaulo Zanoni 17865f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 17968eb49b1SPaulo Zanoni 1805c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 18165f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 18365f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 18568eb49b1SPaulo Zanoni } 1865c502442SPaulo Zanoni 187cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 18868eb49b1SPaulo Zanoni { 18965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 19065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 191a9d356a6SPaulo Zanoni 19265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 19368eb49b1SPaulo Zanoni 19468eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 19565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 19665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 19765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 19865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 19968eb49b1SPaulo Zanoni } 20068eb49b1SPaulo Zanoni 201337ba017SPaulo Zanoni /* 202337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 203337ba017SPaulo Zanoni */ 20465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 205b51a2842SVille Syrjälä { 20665f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 207b51a2842SVille Syrjälä 208b51a2842SVille Syrjälä if (val == 0) 209b51a2842SVille Syrjälä return; 210b51a2842SVille Syrjälä 211a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 212a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 213f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 21465f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 21565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 21665f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 21765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 218b51a2842SVille Syrjälä } 219337ba017SPaulo Zanoni 22065f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 221e9e9848aSVille Syrjälä { 22265f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 223e9e9848aSVille Syrjälä 224e9e9848aSVille Syrjälä if (val == 0) 225e9e9848aSVille Syrjälä return; 226e9e9848aSVille Syrjälä 227a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 228a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2299d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 23065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 234e9e9848aSVille Syrjälä } 235e9e9848aSVille Syrjälä 236cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 23768eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 23868eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 23968eb49b1SPaulo Zanoni i915_reg_t iir) 24068eb49b1SPaulo Zanoni { 24165f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 24235079899SPaulo Zanoni 24365f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 24465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 24565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 24668eb49b1SPaulo Zanoni } 24735079899SPaulo Zanoni 248cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2492918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 25068eb49b1SPaulo Zanoni { 25165f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 25268eb49b1SPaulo Zanoni 25365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 25465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 25565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 25668eb49b1SPaulo Zanoni } 25768eb49b1SPaulo Zanoni 2580706f17cSEgbert Eich /* For display hotplug interrupt */ 2590706f17cSEgbert Eich static inline void 2600706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 261a9c287c9SJani Nikula u32 mask, 262a9c287c9SJani Nikula u32 bits) 2630706f17cSEgbert Eich { 264a9c287c9SJani Nikula u32 val; 2650706f17cSEgbert Eich 26667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 26748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 2680706f17cSEgbert Eich 2690706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2700706f17cSEgbert Eich val &= ~mask; 2710706f17cSEgbert Eich val |= bits; 2720706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2730706f17cSEgbert Eich } 2740706f17cSEgbert Eich 2750706f17cSEgbert Eich /** 2760706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2770706f17cSEgbert Eich * @dev_priv: driver private 2780706f17cSEgbert Eich * @mask: bits to update 2790706f17cSEgbert Eich * @bits: bits to enable 2800706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2810706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2820706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2830706f17cSEgbert Eich * function is usually not called from a context where the lock is 2840706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2850706f17cSEgbert Eich * version is also available. 2860706f17cSEgbert Eich */ 2870706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 288a9c287c9SJani Nikula u32 mask, 289a9c287c9SJani Nikula u32 bits) 2900706f17cSEgbert Eich { 2910706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2920706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2930706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2940706f17cSEgbert Eich } 2950706f17cSEgbert Eich 296d9dc34f1SVille Syrjälä /** 297d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 298d9dc34f1SVille Syrjälä * @dev_priv: driver private 299d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 300d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 301d9dc34f1SVille Syrjälä */ 302fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 303a9c287c9SJani Nikula u32 interrupt_mask, 304a9c287c9SJani Nikula u32 enabled_irq_mask) 305036a4a7dSZhenyu Wang { 306a9c287c9SJani Nikula u32 new_val; 307d9dc34f1SVille Syrjälä 30867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3094bc9d430SDaniel Vetter 31048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 311d9dc34f1SVille Syrjälä 31248a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 313c67a470bSPaulo Zanoni return; 314c67a470bSPaulo Zanoni 315d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 316d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 317d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 318d9dc34f1SVille Syrjälä 319d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 320d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3211ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3223143a2bfSChris Wilson POSTING_READ(DEIMR); 323036a4a7dSZhenyu Wang } 324036a4a7dSZhenyu Wang } 325036a4a7dSZhenyu Wang 3260961021aSBen Widawsky /** 3273a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3283a3b3c7dSVille Syrjälä * @dev_priv: driver private 3293a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3303a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3313a3b3c7dSVille Syrjälä */ 3323a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 333a9c287c9SJani Nikula u32 interrupt_mask, 334a9c287c9SJani Nikula u32 enabled_irq_mask) 3353a3b3c7dSVille Syrjälä { 336a9c287c9SJani Nikula u32 new_val; 337a9c287c9SJani Nikula u32 old_val; 3383a3b3c7dSVille Syrjälä 33967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3403a3b3c7dSVille Syrjälä 34148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3423a3b3c7dSVille Syrjälä 34348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3443a3b3c7dSVille Syrjälä return; 3453a3b3c7dSVille Syrjälä 3463a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3473a3b3c7dSVille Syrjälä 3483a3b3c7dSVille Syrjälä new_val = old_val; 3493a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3503a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3513a3b3c7dSVille Syrjälä 3523a3b3c7dSVille Syrjälä if (new_val != old_val) { 3533a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3543a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3553a3b3c7dSVille Syrjälä } 3563a3b3c7dSVille Syrjälä } 3573a3b3c7dSVille Syrjälä 3583a3b3c7dSVille Syrjälä /** 359013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 360013d3752SVille Syrjälä * @dev_priv: driver private 361013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 362013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 363013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 364013d3752SVille Syrjälä */ 365013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 366013d3752SVille Syrjälä enum pipe pipe, 367a9c287c9SJani Nikula u32 interrupt_mask, 368a9c287c9SJani Nikula u32 enabled_irq_mask) 369013d3752SVille Syrjälä { 370a9c287c9SJani Nikula u32 new_val; 371013d3752SVille Syrjälä 37267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 373013d3752SVille Syrjälä 37448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 375013d3752SVille Syrjälä 37648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 377013d3752SVille Syrjälä return; 378013d3752SVille Syrjälä 379013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 380013d3752SVille Syrjälä new_val &= ~interrupt_mask; 381013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 382013d3752SVille Syrjälä 383013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 384013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 385013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 386013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 387013d3752SVille Syrjälä } 388013d3752SVille Syrjälä } 389013d3752SVille Syrjälä 390013d3752SVille Syrjälä /** 391fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 392fee884edSDaniel Vetter * @dev_priv: driver private 393fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 394fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 395fee884edSDaniel Vetter */ 39647339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 397a9c287c9SJani Nikula u32 interrupt_mask, 398a9c287c9SJani Nikula u32 enabled_irq_mask) 399fee884edSDaniel Vetter { 400a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 401fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 402fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 403fee884edSDaniel Vetter 40448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 40515a17aaeSDaniel Vetter 40667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 407fee884edSDaniel Vetter 40848a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 409c67a470bSPaulo Zanoni return; 410c67a470bSPaulo Zanoni 411fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 412fee884edSDaniel Vetter POSTING_READ(SDEIMR); 413fee884edSDaniel Vetter } 4148664281bSPaulo Zanoni 4156b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4166b12ca56SVille Syrjälä enum pipe pipe) 4177c463586SKeith Packard { 4186b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 41910c59c51SImre Deak u32 enable_mask = status_mask << 16; 42010c59c51SImre Deak 4216b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4226b12ca56SVille Syrjälä 4236b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4246b12ca56SVille Syrjälä goto out; 4256b12ca56SVille Syrjälä 42610c59c51SImre Deak /* 427724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 428724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 42910c59c51SImre Deak */ 43048a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 43148a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 43210c59c51SImre Deak return 0; 433724a6905SVille Syrjälä /* 434724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 435724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 436724a6905SVille Syrjälä */ 43748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 43848a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 439724a6905SVille Syrjälä return 0; 44010c59c51SImre Deak 44110c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44210c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 44310c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 44410c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 44510c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 44610c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 44710c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 44810c59c51SImre Deak 4496b12ca56SVille Syrjälä out: 45048a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 45148a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4526b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4536b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4546b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4556b12ca56SVille Syrjälä 45610c59c51SImre Deak return enable_mask; 45710c59c51SImre Deak } 45810c59c51SImre Deak 4596b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4606b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 461755e9019SImre Deak { 4626b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 463755e9019SImre Deak u32 enable_mask; 464755e9019SImre Deak 46548a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4666b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4676b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4686b12ca56SVille Syrjälä 4696b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 47048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 4716b12ca56SVille Syrjälä 4726b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 4736b12ca56SVille Syrjälä return; 4746b12ca56SVille Syrjälä 4756b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 4766b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 4776b12ca56SVille Syrjälä 4786b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 4796b12ca56SVille Syrjälä POSTING_READ(reg); 480755e9019SImre Deak } 481755e9019SImre Deak 4826b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 4836b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 484755e9019SImre Deak { 4856b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 486755e9019SImre Deak u32 enable_mask; 487755e9019SImre Deak 48848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4896b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4906b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4916b12ca56SVille Syrjälä 4926b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 49348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 4946b12ca56SVille Syrjälä 4956b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 4966b12ca56SVille Syrjälä return; 4976b12ca56SVille Syrjälä 4986b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 4996b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5006b12ca56SVille Syrjälä 5016b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5026b12ca56SVille Syrjälä POSTING_READ(reg); 503755e9019SImre Deak } 504755e9019SImre Deak 505f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 506f3e30485SVille Syrjälä { 507f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 508f3e30485SVille Syrjälä return false; 509f3e30485SVille Syrjälä 510f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 511f3e30485SVille Syrjälä } 512f3e30485SVille Syrjälä 513c0e09200SDave Airlie /** 514f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 51514bb2c11STvrtko Ursulin * @dev_priv: i915 device private 51601c66889SZhao Yakui */ 51791d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 51801c66889SZhao Yakui { 519f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 520f49e38ddSJani Nikula return; 521f49e38ddSJani Nikula 52213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 52301c66889SZhao Yakui 524755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 52591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5263b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 527755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5281ec14ad3SChris Wilson 52913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 53001c66889SZhao Yakui } 53101c66889SZhao Yakui 532f75f3746SVille Syrjälä /* 533f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 534f75f3746SVille Syrjälä * around the vertical blanking period. 535f75f3746SVille Syrjälä * 536f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 537f75f3746SVille Syrjälä * vblank_start >= 3 538f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 539f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 540f75f3746SVille Syrjälä * vtotal = vblank_start + 3 541f75f3746SVille Syrjälä * 542f75f3746SVille Syrjälä * start of vblank: 543f75f3746SVille Syrjälä * latch double buffered registers 544f75f3746SVille Syrjälä * increment frame counter (ctg+) 545f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 546f75f3746SVille Syrjälä * | 547f75f3746SVille Syrjälä * | frame start: 548f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 549f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 550f75f3746SVille Syrjälä * | | 551f75f3746SVille Syrjälä * | | start of vsync: 552f75f3746SVille Syrjälä * | | generate vsync interrupt 553f75f3746SVille Syrjälä * | | | 554f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 555f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 556f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 557f75f3746SVille Syrjälä * | | <----vs-----> | 558f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 559f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 560f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 561f75f3746SVille Syrjälä * | | | 562f75f3746SVille Syrjälä * last visible pixel first visible pixel 563f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 564f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 565f75f3746SVille Syrjälä * 566f75f3746SVille Syrjälä * x = horizontal active 567f75f3746SVille Syrjälä * _ = horizontal blanking 568f75f3746SVille Syrjälä * hs = horizontal sync 569f75f3746SVille Syrjälä * va = vertical active 570f75f3746SVille Syrjälä * vb = vertical blanking 571f75f3746SVille Syrjälä * vs = vertical sync 572f75f3746SVille Syrjälä * vbs = vblank_start (number) 573f75f3746SVille Syrjälä * 574f75f3746SVille Syrjälä * Summary: 575f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 576f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 577f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 578f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 579f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 580f75f3746SVille Syrjälä */ 581f75f3746SVille Syrjälä 58242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 58342f52ef8SKeith Packard * we use as a pipe index 58442f52ef8SKeith Packard */ 58508fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 5860a3e67a4SJesse Barnes { 58708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 58808fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 58932db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 59008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 591f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 5920b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 593694e409dSVille Syrjälä unsigned long irqflags; 594391f75e2SVille Syrjälä 59532db0b65SVille Syrjälä /* 59632db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 59732db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 59832db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 59932db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 60032db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 60132db0b65SVille Syrjälä * is still in a working state. However the core vblank code 60232db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 60332db0b65SVille Syrjälä * when we've told it that we don't have a working frame 60432db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 60532db0b65SVille Syrjälä */ 60632db0b65SVille Syrjälä if (!vblank->max_vblank_count) 60732db0b65SVille Syrjälä return 0; 60832db0b65SVille Syrjälä 6090b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6100b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6110b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6120b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6130b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 614391f75e2SVille Syrjälä 6150b2a8e09SVille Syrjälä /* Convert to pixel count */ 6160b2a8e09SVille Syrjälä vbl_start *= htotal; 6170b2a8e09SVille Syrjälä 6180b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6190b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6200b2a8e09SVille Syrjälä 6219db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6229db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6235eddb70bSChris Wilson 624694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 625694e409dSVille Syrjälä 6260a3e67a4SJesse Barnes /* 6270a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6280a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6290a3e67a4SJesse Barnes * register. 6300a3e67a4SJesse Barnes */ 6310a3e67a4SJesse Barnes do { 6328cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6338cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6348cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6350a3e67a4SJesse Barnes } while (high1 != high2); 6360a3e67a4SJesse Barnes 637694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 638694e409dSVille Syrjälä 6395eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 640391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6415eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 642391f75e2SVille Syrjälä 643391f75e2SVille Syrjälä /* 644391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 645391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 646391f75e2SVille Syrjälä * counter against vblank start. 647391f75e2SVille Syrjälä */ 648edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6490a3e67a4SJesse Barnes } 6500a3e67a4SJesse Barnes 65108fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6529880b7a5SJesse Barnes { 65308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 65408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6559880b7a5SJesse Barnes 656649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6579880b7a5SJesse Barnes } 6589880b7a5SJesse Barnes 659aec0246fSUma Shankar /* 660aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 661aec0246fSUma Shankar * scanline register will not work to get the scanline, 662aec0246fSUma Shankar * since the timings are driven from the PORT or issues 663aec0246fSUma Shankar * with scanline register updates. 664aec0246fSUma Shankar * This function will use Framestamp and current 665aec0246fSUma Shankar * timestamp registers to calculate the scanline. 666aec0246fSUma Shankar */ 667aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 668aec0246fSUma Shankar { 669aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 670aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 671aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 672aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 673aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 674aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 675aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 676aec0246fSUma Shankar u32 clock = mode->crtc_clock; 677aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 678aec0246fSUma Shankar 679aec0246fSUma Shankar /* 680aec0246fSUma Shankar * To avoid the race condition where we might cross into the 681aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 682aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 683aec0246fSUma Shankar * during the same frame. 684aec0246fSUma Shankar */ 685aec0246fSUma Shankar do { 686aec0246fSUma Shankar /* 687aec0246fSUma Shankar * This field provides read back of the display 688aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 689aec0246fSUma Shankar * is sampled at every start of vertical blank. 690aec0246fSUma Shankar */ 6918cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 6928cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 693aec0246fSUma Shankar 694aec0246fSUma Shankar /* 695aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 696aec0246fSUma Shankar * time stamp value. 697aec0246fSUma Shankar */ 6988cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 699aec0246fSUma Shankar 7008cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7018cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 702aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 703aec0246fSUma Shankar 704aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 705aec0246fSUma Shankar clock), 1000 * htotal); 706aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 707aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 708aec0246fSUma Shankar 709aec0246fSUma Shankar return scanline; 710aec0246fSUma Shankar } 711aec0246fSUma Shankar 7128cbda6b2SJani Nikula /* 7138cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7148cbda6b2SJani Nikula * forcewake etc. 7158cbda6b2SJani Nikula */ 716a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 717a225f079SVille Syrjälä { 718a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 719fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7205caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7215caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 722a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 72380715b2fSVille Syrjälä int position, vtotal; 724a225f079SVille Syrjälä 72572259536SVille Syrjälä if (!crtc->active) 72672259536SVille Syrjälä return -1; 72772259536SVille Syrjälä 7285caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7295caa0feaSDaniel Vetter mode = &vblank->hwmode; 7305caa0feaSDaniel Vetter 731aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 732aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 733aec0246fSUma Shankar 73480715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 735a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 736a225f079SVille Syrjälä vtotal /= 2; 737a225f079SVille Syrjälä 738cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7398cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 740a225f079SVille Syrjälä else 7418cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 742a225f079SVille Syrjälä 743a225f079SVille Syrjälä /* 74441b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 74541b578fbSJesse Barnes * read it just before the start of vblank. So try it again 74641b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 74741b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 74841b578fbSJesse Barnes * 74941b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 75041b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 75141b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 75241b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 75341b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 75441b578fbSJesse Barnes */ 75591d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 75641b578fbSJesse Barnes int i, temp; 75741b578fbSJesse Barnes 75841b578fbSJesse Barnes for (i = 0; i < 100; i++) { 75941b578fbSJesse Barnes udelay(1); 7608cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 76141b578fbSJesse Barnes if (temp != position) { 76241b578fbSJesse Barnes position = temp; 76341b578fbSJesse Barnes break; 76441b578fbSJesse Barnes } 76541b578fbSJesse Barnes } 76641b578fbSJesse Barnes } 76741b578fbSJesse Barnes 76841b578fbSJesse Barnes /* 76980715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 77080715b2fSVille Syrjälä * scanline_offset adjustment. 771a225f079SVille Syrjälä */ 77280715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 773a225f079SVille Syrjälä } 774a225f079SVille Syrjälä 775e8edae54SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index, 7761bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 7773bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7783bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7790af7e4dfSMario Kleiner { 780fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 781e8edae54SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index)); 782e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 7833aa18df8SVille Syrjälä int position; 78478e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 785ad3543edSMario Kleiner unsigned long irqflags; 7868a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 7878a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 7888a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 7890af7e4dfSMario Kleiner 79048a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 7910af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7929db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7931bf6ad62SDaniel Vetter return false; 7940af7e4dfSMario Kleiner } 7950af7e4dfSMario Kleiner 796c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 79778e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 798c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 799c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 800c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8010af7e4dfSMario Kleiner 802d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 803d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 804d31faf65SVille Syrjälä vbl_end /= 2; 805d31faf65SVille Syrjälä vtotal /= 2; 806d31faf65SVille Syrjälä } 807d31faf65SVille Syrjälä 808ad3543edSMario Kleiner /* 809ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 810ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 811ad3543edSMario Kleiner * following code must not block on uncore.lock. 812ad3543edSMario Kleiner */ 813ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 814ad3543edSMario Kleiner 815ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 816ad3543edSMario Kleiner 817ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 818ad3543edSMario Kleiner if (stime) 819ad3543edSMario Kleiner *stime = ktime_get(); 820ad3543edSMario Kleiner 8218a920e24SVille Syrjälä if (use_scanline_counter) { 8220af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8230af7e4dfSMario Kleiner * scanout position from Display scan line register. 8240af7e4dfSMario Kleiner */ 825e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8260af7e4dfSMario Kleiner } else { 8270af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8280af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8290af7e4dfSMario Kleiner * scanout position. 8300af7e4dfSMario Kleiner */ 8318cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8320af7e4dfSMario Kleiner 8333aa18df8SVille Syrjälä /* convert to pixel counts */ 8343aa18df8SVille Syrjälä vbl_start *= htotal; 8353aa18df8SVille Syrjälä vbl_end *= htotal; 8363aa18df8SVille Syrjälä vtotal *= htotal; 83778e8fc6bSVille Syrjälä 83878e8fc6bSVille Syrjälä /* 8397e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8407e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8417e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8427e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8437e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8447e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8457e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8467e78f1cbSVille Syrjälä */ 8477e78f1cbSVille Syrjälä if (position >= vtotal) 8487e78f1cbSVille Syrjälä position = vtotal - 1; 8497e78f1cbSVille Syrjälä 8507e78f1cbSVille Syrjälä /* 85178e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 85278e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 85378e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 85478e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 85578e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 85678e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 85778e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85878e8fc6bSVille Syrjälä */ 85978e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8603aa18df8SVille Syrjälä } 8613aa18df8SVille Syrjälä 862ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 863ad3543edSMario Kleiner if (etime) 864ad3543edSMario Kleiner *etime = ktime_get(); 865ad3543edSMario Kleiner 866ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 867ad3543edSMario Kleiner 868ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 869ad3543edSMario Kleiner 8703aa18df8SVille Syrjälä /* 8713aa18df8SVille Syrjälä * While in vblank, position will be negative 8723aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8733aa18df8SVille Syrjälä * vblank, position will be positive counting 8743aa18df8SVille Syrjälä * up since vbl_end. 8753aa18df8SVille Syrjälä */ 8763aa18df8SVille Syrjälä if (position >= vbl_start) 8773aa18df8SVille Syrjälä position -= vbl_end; 8783aa18df8SVille Syrjälä else 8793aa18df8SVille Syrjälä position += vtotal - vbl_end; 8803aa18df8SVille Syrjälä 8818a920e24SVille Syrjälä if (use_scanline_counter) { 8823aa18df8SVille Syrjälä *vpos = position; 8833aa18df8SVille Syrjälä *hpos = 0; 8843aa18df8SVille Syrjälä } else { 8850af7e4dfSMario Kleiner *vpos = position / htotal; 8860af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8870af7e4dfSMario Kleiner } 8880af7e4dfSMario Kleiner 8891bf6ad62SDaniel Vetter return true; 8900af7e4dfSMario Kleiner } 8910af7e4dfSMario Kleiner 892a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 893a225f079SVille Syrjälä { 894fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 895a225f079SVille Syrjälä unsigned long irqflags; 896a225f079SVille Syrjälä int position; 897a225f079SVille Syrjälä 898a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 899a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 900a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 901a225f079SVille Syrjälä 902a225f079SVille Syrjälä return position; 903a225f079SVille Syrjälä } 904a225f079SVille Syrjälä 905e3689190SBen Widawsky /** 90674bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 907e3689190SBen Widawsky * occurred. 908e3689190SBen Widawsky * @work: workqueue struct 909e3689190SBen Widawsky * 910e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 911e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 912e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 913e3689190SBen Widawsky */ 91474bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 915e3689190SBen Widawsky { 9162d1013ddSJani Nikula struct drm_i915_private *dev_priv = 917cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 918cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 919e3689190SBen Widawsky u32 error_status, row, bank, subbank; 92035a85ac6SBen Widawsky char *parity_event[6]; 921a9c287c9SJani Nikula u32 misccpctl; 922a9c287c9SJani Nikula u8 slice = 0; 923e3689190SBen Widawsky 924e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 925e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 926e3689190SBen Widawsky * any time we access those registers. 927e3689190SBen Widawsky */ 92891c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 929e3689190SBen Widawsky 93035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 93148a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 93235a85ac6SBen Widawsky goto out; 93335a85ac6SBen Widawsky 934e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 935e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 936e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 937e3689190SBen Widawsky 93835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 939f0f59a00SVille Syrjälä i915_reg_t reg; 94035a85ac6SBen Widawsky 94135a85ac6SBen Widawsky slice--; 94248a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 94348a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 94435a85ac6SBen Widawsky break; 94535a85ac6SBen Widawsky 94635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 94735a85ac6SBen Widawsky 9486fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 94935a85ac6SBen Widawsky 95035a85ac6SBen Widawsky error_status = I915_READ(reg); 951e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 952e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 953e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 954e3689190SBen Widawsky 95535a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 95635a85ac6SBen Widawsky POSTING_READ(reg); 957e3689190SBen Widawsky 958cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 959e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 960e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 961e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 96235a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 96335a85ac6SBen Widawsky parity_event[5] = NULL; 964e3689190SBen Widawsky 96591c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 966e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 967e3689190SBen Widawsky 96835a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 96935a85ac6SBen Widawsky slice, row, bank, subbank); 970e3689190SBen Widawsky 97135a85ac6SBen Widawsky kfree(parity_event[4]); 972e3689190SBen Widawsky kfree(parity_event[3]); 973e3689190SBen Widawsky kfree(parity_event[2]); 974e3689190SBen Widawsky kfree(parity_event[1]); 975e3689190SBen Widawsky } 976e3689190SBen Widawsky 97735a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 97835a85ac6SBen Widawsky 97935a85ac6SBen Widawsky out: 98048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 981cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 982cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 983cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 98435a85ac6SBen Widawsky 98591c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 98635a85ac6SBen Widawsky } 98735a85ac6SBen Widawsky 988af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 989121e758eSDhinakaran Pandiyan { 990af92058fSVille Syrjälä switch (pin) { 991af92058fSVille Syrjälä case HPD_PORT_C: 992121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 993af92058fSVille Syrjälä case HPD_PORT_D: 994121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 995af92058fSVille Syrjälä case HPD_PORT_E: 996121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 997af92058fSVille Syrjälä case HPD_PORT_F: 998121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 999121e758eSDhinakaran Pandiyan default: 1000121e758eSDhinakaran Pandiyan return false; 1001121e758eSDhinakaran Pandiyan } 1002121e758eSDhinakaran Pandiyan } 1003121e758eSDhinakaran Pandiyan 100448ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 100548ef15d3SJosé Roberto de Souza { 100648ef15d3SJosé Roberto de Souza switch (pin) { 100748ef15d3SJosé Roberto de Souza case HPD_PORT_D: 100848ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 100948ef15d3SJosé Roberto de Souza case HPD_PORT_E: 101048ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 101148ef15d3SJosé Roberto de Souza case HPD_PORT_F: 101248ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 101348ef15d3SJosé Roberto de Souza case HPD_PORT_G: 101448ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 101548ef15d3SJosé Roberto de Souza case HPD_PORT_H: 101648ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 101748ef15d3SJosé Roberto de Souza case HPD_PORT_I: 101848ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 101948ef15d3SJosé Roberto de Souza default: 102048ef15d3SJosé Roberto de Souza return false; 102148ef15d3SJosé Roberto de Souza } 102248ef15d3SJosé Roberto de Souza } 102348ef15d3SJosé Roberto de Souza 1024af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 102563c88d22SImre Deak { 1026af92058fSVille Syrjälä switch (pin) { 1027af92058fSVille Syrjälä case HPD_PORT_A: 1028195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1029af92058fSVille Syrjälä case HPD_PORT_B: 103063c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1031af92058fSVille Syrjälä case HPD_PORT_C: 103263c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 103363c88d22SImre Deak default: 103463c88d22SImre Deak return false; 103563c88d22SImre Deak } 103663c88d22SImre Deak } 103763c88d22SImre Deak 1038af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 103931604222SAnusha Srivatsa { 1040af92058fSVille Syrjälä switch (pin) { 1041af92058fSVille Syrjälä case HPD_PORT_A: 1042ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1043af92058fSVille Syrjälä case HPD_PORT_B: 1044ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 10458ef7e340SMatt Roper case HPD_PORT_C: 1046ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 104731604222SAnusha Srivatsa default: 104831604222SAnusha Srivatsa return false; 104931604222SAnusha Srivatsa } 105031604222SAnusha Srivatsa } 105131604222SAnusha Srivatsa 1052af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 105331604222SAnusha Srivatsa { 1054af92058fSVille Syrjälä switch (pin) { 1055af92058fSVille Syrjälä case HPD_PORT_C: 105631604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1057af92058fSVille Syrjälä case HPD_PORT_D: 105831604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1059af92058fSVille Syrjälä case HPD_PORT_E: 106031604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1061af92058fSVille Syrjälä case HPD_PORT_F: 106231604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 106331604222SAnusha Srivatsa default: 106431604222SAnusha Srivatsa return false; 106531604222SAnusha Srivatsa } 106631604222SAnusha Srivatsa } 106731604222SAnusha Srivatsa 106852dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106952dfdba0SLucas De Marchi { 107052dfdba0SLucas De Marchi switch (pin) { 107152dfdba0SLucas De Marchi case HPD_PORT_D: 107252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 107352dfdba0SLucas De Marchi case HPD_PORT_E: 107452dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 107552dfdba0SLucas De Marchi case HPD_PORT_F: 107652dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 107752dfdba0SLucas De Marchi case HPD_PORT_G: 107852dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 107952dfdba0SLucas De Marchi case HPD_PORT_H: 108052dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 108152dfdba0SLucas De Marchi case HPD_PORT_I: 108252dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 108352dfdba0SLucas De Marchi default: 108452dfdba0SLucas De Marchi return false; 108552dfdba0SLucas De Marchi } 108652dfdba0SLucas De Marchi } 108752dfdba0SLucas De Marchi 1088af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 10896dbf30ceSVille Syrjälä { 1090af92058fSVille Syrjälä switch (pin) { 1091af92058fSVille Syrjälä case HPD_PORT_E: 10926dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 10936dbf30ceSVille Syrjälä default: 10946dbf30ceSVille Syrjälä return false; 10956dbf30ceSVille Syrjälä } 10966dbf30ceSVille Syrjälä } 10976dbf30ceSVille Syrjälä 1098af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109974c0b395SVille Syrjälä { 1100af92058fSVille Syrjälä switch (pin) { 1101af92058fSVille Syrjälä case HPD_PORT_A: 110274c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1103af92058fSVille Syrjälä case HPD_PORT_B: 110474c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1105af92058fSVille Syrjälä case HPD_PORT_C: 110674c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1107af92058fSVille Syrjälä case HPD_PORT_D: 110874c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 110974c0b395SVille Syrjälä default: 111074c0b395SVille Syrjälä return false; 111174c0b395SVille Syrjälä } 111274c0b395SVille Syrjälä } 111374c0b395SVille Syrjälä 1114af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1115e4ce95aaSVille Syrjälä { 1116af92058fSVille Syrjälä switch (pin) { 1117af92058fSVille Syrjälä case HPD_PORT_A: 1118e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1119e4ce95aaSVille Syrjälä default: 1120e4ce95aaSVille Syrjälä return false; 1121e4ce95aaSVille Syrjälä } 1122e4ce95aaSVille Syrjälä } 1123e4ce95aaSVille Syrjälä 1124af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112513cf5504SDave Airlie { 1126af92058fSVille Syrjälä switch (pin) { 1127af92058fSVille Syrjälä case HPD_PORT_B: 1128676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1129af92058fSVille Syrjälä case HPD_PORT_C: 1130676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1131af92058fSVille Syrjälä case HPD_PORT_D: 1132676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1133676574dfSJani Nikula default: 1134676574dfSJani Nikula return false; 113513cf5504SDave Airlie } 113613cf5504SDave Airlie } 113713cf5504SDave Airlie 1138af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113913cf5504SDave Airlie { 1140af92058fSVille Syrjälä switch (pin) { 1141af92058fSVille Syrjälä case HPD_PORT_B: 1142676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1143af92058fSVille Syrjälä case HPD_PORT_C: 1144676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1145af92058fSVille Syrjälä case HPD_PORT_D: 1146676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1147676574dfSJani Nikula default: 1148676574dfSJani Nikula return false; 114913cf5504SDave Airlie } 115013cf5504SDave Airlie } 115113cf5504SDave Airlie 115242db67d6SVille Syrjälä /* 115342db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 115442db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 115542db67d6SVille Syrjälä * hotplug detection results from several registers. 115642db67d6SVille Syrjälä * 115742db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 115842db67d6SVille Syrjälä */ 1159cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1160cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11618c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1162fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1163af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1164676574dfSJani Nikula { 1165e9be2850SVille Syrjälä enum hpd_pin pin; 1166676574dfSJani Nikula 116752dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 116852dfdba0SLucas De Marchi 1169e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1170e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11718c841e57SJani Nikula continue; 11728c841e57SJani Nikula 1173e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1174676574dfSJani Nikula 1175af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1176e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1177676574dfSJani Nikula } 1178676574dfSJani Nikula 1179f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1180f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1181676574dfSJani Nikula 1182676574dfSJani Nikula } 1183676574dfSJani Nikula 118491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1185515ac2bbSDaniel Vetter { 118628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1187515ac2bbSDaniel Vetter } 1188515ac2bbSDaniel Vetter 118991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1190ce99c256SDaniel Vetter { 11919ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1192ce99c256SDaniel Vetter } 1193ce99c256SDaniel Vetter 11948bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 119591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 119691d14251STvrtko Ursulin enum pipe pipe, 1197a9c287c9SJani Nikula u32 crc0, u32 crc1, 1198a9c287c9SJani Nikula u32 crc2, u32 crc3, 1199a9c287c9SJani Nikula u32 crc4) 12008bf1e9f1SShuang He { 12018bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 12028c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 12035cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12045cee6c45SVille Syrjälä 12055cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1206b2c88f5bSDamien Lespiau 1207d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12088c6b709dSTomeu Vizoso /* 12098c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12108c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12118c6b709dSTomeu Vizoso * out the buggy result. 12128c6b709dSTomeu Vizoso * 1213163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12148c6b709dSTomeu Vizoso * don't trust that one either. 12158c6b709dSTomeu Vizoso */ 1216033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1217163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12188c6b709dSTomeu Vizoso pipe_crc->skipped++; 12198c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12208c6b709dSTomeu Vizoso return; 12218c6b709dSTomeu Vizoso } 12228c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12236cc42152SMaarten Lankhorst 1224246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1225ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1226246ee524STomeu Vizoso crcs); 12278c6b709dSTomeu Vizoso } 1228277de95eSDaniel Vetter #else 1229277de95eSDaniel Vetter static inline void 123091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 123191d14251STvrtko Ursulin enum pipe pipe, 1232a9c287c9SJani Nikula u32 crc0, u32 crc1, 1233a9c287c9SJani Nikula u32 crc2, u32 crc3, 1234a9c287c9SJani Nikula u32 crc4) {} 1235277de95eSDaniel Vetter #endif 1236eba94eb9SDaniel Vetter 1237277de95eSDaniel Vetter 123891d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 123991d14251STvrtko Ursulin enum pipe pipe) 12405a69b89fSDaniel Vetter { 124191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12425a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12435a69b89fSDaniel Vetter 0, 0, 0, 0); 12445a69b89fSDaniel Vetter } 12455a69b89fSDaniel Vetter 124691d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124791d14251STvrtko Ursulin enum pipe pipe) 1248eba94eb9SDaniel Vetter { 124991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1250eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1251eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1252eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1253eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12548bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1255eba94eb9SDaniel Vetter } 12565b3a856bSDaniel Vetter 125791d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125891d14251STvrtko Ursulin enum pipe pipe) 12595b3a856bSDaniel Vetter { 1260a9c287c9SJani Nikula u32 res1, res2; 12610b5c5ed0SDaniel Vetter 126291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 12630b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 12640b5c5ed0SDaniel Vetter else 12650b5c5ed0SDaniel Vetter res1 = 0; 12660b5c5ed0SDaniel Vetter 126791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 12680b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 12690b5c5ed0SDaniel Vetter else 12700b5c5ed0SDaniel Vetter res2 = 0; 12715b3a856bSDaniel Vetter 127291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12730b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 12740b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 12750b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 12760b5c5ed0SDaniel Vetter res1, res2); 12775b3a856bSDaniel Vetter } 12788bf1e9f1SShuang He 127944d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 128044d9241eSVille Syrjälä { 128144d9241eSVille Syrjälä enum pipe pipe; 128244d9241eSVille Syrjälä 128344d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 128444d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 128544d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 128644d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 128744d9241eSVille Syrjälä 128844d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 128944d9241eSVille Syrjälä } 129044d9241eSVille Syrjälä } 129144d9241eSVille Syrjälä 1292eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 129391d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 12947e231dbeSJesse Barnes { 1295d048a268SVille Syrjälä enum pipe pipe; 12967e231dbeSJesse Barnes 129758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 12981ca993d2SVille Syrjälä 12991ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13001ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13011ca993d2SVille Syrjälä return; 13021ca993d2SVille Syrjälä } 13031ca993d2SVille Syrjälä 1304055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1305f0f59a00SVille Syrjälä i915_reg_t reg; 13066b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 130791d181ddSImre Deak 1308bbb5eebfSDaniel Vetter /* 1309bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1310bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1311bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1312bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1313bbb5eebfSDaniel Vetter * handle. 1314bbb5eebfSDaniel Vetter */ 13150f239f4cSDaniel Vetter 13160f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13176b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1318bbb5eebfSDaniel Vetter 1319bbb5eebfSDaniel Vetter switch (pipe) { 1320d048a268SVille Syrjälä default: 1321bbb5eebfSDaniel Vetter case PIPE_A: 1322bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1323bbb5eebfSDaniel Vetter break; 1324bbb5eebfSDaniel Vetter case PIPE_B: 1325bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1326bbb5eebfSDaniel Vetter break; 13273278f67fSVille Syrjälä case PIPE_C: 13283278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13293278f67fSVille Syrjälä break; 1330bbb5eebfSDaniel Vetter } 1331bbb5eebfSDaniel Vetter if (iir & iir_bit) 13326b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1333bbb5eebfSDaniel Vetter 13346b12ca56SVille Syrjälä if (!status_mask) 133591d181ddSImre Deak continue; 133691d181ddSImre Deak 133791d181ddSImre Deak reg = PIPESTAT(pipe); 13386b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13396b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13407e231dbeSJesse Barnes 13417e231dbeSJesse Barnes /* 13427e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1343132c27c9SVille Syrjälä * 1344132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1345132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1346132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1347132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1348132c27c9SVille Syrjälä * an interrupt is still pending. 13497e231dbeSJesse Barnes */ 1350132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1351132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1352132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1353132c27c9SVille Syrjälä } 13547e231dbeSJesse Barnes } 135558ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13562ecb8ca4SVille Syrjälä } 13572ecb8ca4SVille Syrjälä 1358eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1359eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1360eb64343cSVille Syrjälä { 1361eb64343cSVille Syrjälä enum pipe pipe; 1362eb64343cSVille Syrjälä 1363eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1364eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1365eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1366eb64343cSVille Syrjälä 1367eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1368eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1369eb64343cSVille Syrjälä 1370eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1371eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1372eb64343cSVille Syrjälä } 1373eb64343cSVille Syrjälä } 1374eb64343cSVille Syrjälä 1375eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1376eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1377eb64343cSVille Syrjälä { 1378eb64343cSVille Syrjälä bool blc_event = false; 1379eb64343cSVille Syrjälä enum pipe pipe; 1380eb64343cSVille Syrjälä 1381eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1382eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1383eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1384eb64343cSVille Syrjälä 1385eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1386eb64343cSVille Syrjälä blc_event = true; 1387eb64343cSVille Syrjälä 1388eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1389eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1390eb64343cSVille Syrjälä 1391eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1392eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1393eb64343cSVille Syrjälä } 1394eb64343cSVille Syrjälä 1395eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1396eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1397eb64343cSVille Syrjälä } 1398eb64343cSVille Syrjälä 1399eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1400eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1401eb64343cSVille Syrjälä { 1402eb64343cSVille Syrjälä bool blc_event = false; 1403eb64343cSVille Syrjälä enum pipe pipe; 1404eb64343cSVille Syrjälä 1405eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1406eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1407eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1408eb64343cSVille Syrjälä 1409eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1410eb64343cSVille Syrjälä blc_event = true; 1411eb64343cSVille Syrjälä 1412eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1413eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1414eb64343cSVille Syrjälä 1415eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1416eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1417eb64343cSVille Syrjälä } 1418eb64343cSVille Syrjälä 1419eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1420eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1421eb64343cSVille Syrjälä 1422eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1423eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1424eb64343cSVille Syrjälä } 1425eb64343cSVille Syrjälä 142691d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14272ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14282ecb8ca4SVille Syrjälä { 14292ecb8ca4SVille Syrjälä enum pipe pipe; 14307e231dbeSJesse Barnes 1431055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1432fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1433fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 14344356d586SDaniel Vetter 14354356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 143691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14372d9d2b0bSVille Syrjälä 14381f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14391f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 144031acc7f5SJesse Barnes } 144131acc7f5SJesse Barnes 1442c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 144391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1444c1874ed7SImre Deak } 1445c1874ed7SImre Deak 14461ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 144716c6c56bSVille Syrjälä { 14480ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14490ba7c51aSVille Syrjälä int i; 145016c6c56bSVille Syrjälä 14510ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14520ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14530ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14540ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14550ba7c51aSVille Syrjälä else 14560ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14570ba7c51aSVille Syrjälä 14580ba7c51aSVille Syrjälä /* 14590ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 14600ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 14610ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 14620ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 14630ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 14640ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 14650ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 14660ba7c51aSVille Syrjälä */ 14670ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 14680ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 14690ba7c51aSVille Syrjälä 14700ba7c51aSVille Syrjälä if (tmp == 0) 14710ba7c51aSVille Syrjälä return hotplug_status; 14720ba7c51aSVille Syrjälä 14730ba7c51aSVille Syrjälä hotplug_status |= tmp; 14743ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14750ba7c51aSVille Syrjälä } 14760ba7c51aSVille Syrjälä 147748a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 14780ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 14790ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 14801ae3c34cSVille Syrjälä 14811ae3c34cSVille Syrjälä return hotplug_status; 14821ae3c34cSVille Syrjälä } 14831ae3c34cSVille Syrjälä 148491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 14851ae3c34cSVille Syrjälä u32 hotplug_status) 14861ae3c34cSVille Syrjälä { 14871ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 14883ff60f89SOscar Mateo 148991d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 149091d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 149116c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 149216c6c56bSVille Syrjälä 149358f2cf24SVille Syrjälä if (hotplug_trigger) { 1494cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1495cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1496cf53902fSRodrigo Vivi hpd_status_g4x, 1497fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 149858f2cf24SVille Syrjälä 149991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 150058f2cf24SVille Syrjälä } 1501369712e8SJani Nikula 1502369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 150391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 150416c6c56bSVille Syrjälä } else { 150516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 150616c6c56bSVille Syrjälä 150758f2cf24SVille Syrjälä if (hotplug_trigger) { 1508cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1509cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1510cf53902fSRodrigo Vivi hpd_status_i915, 1511fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 151291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 151316c6c56bSVille Syrjälä } 15143ff60f89SOscar Mateo } 151558f2cf24SVille Syrjälä } 151616c6c56bSVille Syrjälä 1517c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1518c1874ed7SImre Deak { 1519b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1520c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1521c1874ed7SImre Deak 15222dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15232dd2a883SImre Deak return IRQ_NONE; 15242dd2a883SImre Deak 15251f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15269102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15271f814dacSImre Deak 15281e1cace9SVille Syrjälä do { 15296e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15302ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15311ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1532a5e485a9SVille Syrjälä u32 ier = 0; 15333ff60f89SOscar Mateo 1534c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1535c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15363ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1537c1874ed7SImre Deak 1538c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15391e1cace9SVille Syrjälä break; 1540c1874ed7SImre Deak 1541c1874ed7SImre Deak ret = IRQ_HANDLED; 1542c1874ed7SImre Deak 1543a5e485a9SVille Syrjälä /* 1544a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1545a5e485a9SVille Syrjälä * 1546a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1547a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1548a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1549a5e485a9SVille Syrjälä * 1550a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1551a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1552a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1553a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1554a5e485a9SVille Syrjälä * bits this time around. 1555a5e485a9SVille Syrjälä */ 15564a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1557a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1558a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15594a0a0202SVille Syrjälä 15604a0a0202SVille Syrjälä if (gt_iir) 15614a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15624a0a0202SVille Syrjälä if (pm_iir) 15634a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15644a0a0202SVille Syrjälä 15657ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 15661ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 15677ce4d1f2SVille Syrjälä 15683ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15693ff60f89SOscar Mateo * signalled in iir */ 1570eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 15717ce4d1f2SVille Syrjälä 1572eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1573eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1574eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1575eef57324SJerome Anand 15767ce4d1f2SVille Syrjälä /* 15777ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 15787ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 15797ce4d1f2SVille Syrjälä */ 15807ce4d1f2SVille Syrjälä if (iir) 15817ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 15824a0a0202SVille Syrjälä 1583a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 15844a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 15851ae3c34cSVille Syrjälä 158652894874SVille Syrjälä if (gt_iir) 1587cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 158852894874SVille Syrjälä if (pm_iir) 15893e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 159052894874SVille Syrjälä 15911ae3c34cSVille Syrjälä if (hotplug_status) 159291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 15932ecb8ca4SVille Syrjälä 159491d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 15951e1cace9SVille Syrjälä } while (0); 15967e231dbeSJesse Barnes 15979102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15981f814dacSImre Deak 15997e231dbeSJesse Barnes return ret; 16007e231dbeSJesse Barnes } 16017e231dbeSJesse Barnes 160243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 160343f328d7SVille Syrjälä { 1604b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 160543f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 160643f328d7SVille Syrjälä 16072dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16082dd2a883SImre Deak return IRQ_NONE; 16092dd2a883SImre Deak 16101f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16119102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16121f814dacSImre Deak 1613579de73bSChris Wilson do { 16146e814800SVille Syrjälä u32 master_ctl, iir; 16152ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16161ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1617a5e485a9SVille Syrjälä u32 ier = 0; 1618a5e485a9SVille Syrjälä 16198e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16203278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16213278f67fSVille Syrjälä 16223278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16238e5fd599SVille Syrjälä break; 162443f328d7SVille Syrjälä 162527b6c122SOscar Mateo ret = IRQ_HANDLED; 162627b6c122SOscar Mateo 1627a5e485a9SVille Syrjälä /* 1628a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1629a5e485a9SVille Syrjälä * 1630a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1631a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1632a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1633a5e485a9SVille Syrjälä * 1634a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1635a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1636a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1637a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1638a5e485a9SVille Syrjälä * bits this time around. 1639a5e485a9SVille Syrjälä */ 164043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1641a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1642a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 164343f328d7SVille Syrjälä 1644*6cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 164527b6c122SOscar Mateo 164627b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16471ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 164843f328d7SVille Syrjälä 164927b6c122SOscar Mateo /* Call regardless, as some status bits might not be 165027b6c122SOscar Mateo * signalled in iir */ 1651eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 165243f328d7SVille Syrjälä 1653eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1654eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1655eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1656eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1657eef57324SJerome Anand 16587ce4d1f2SVille Syrjälä /* 16597ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16607ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16617ce4d1f2SVille Syrjälä */ 16627ce4d1f2SVille Syrjälä if (iir) 16637ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16647ce4d1f2SVille Syrjälä 1665a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1666e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 16671ae3c34cSVille Syrjälä 16681ae3c34cSVille Syrjälä if (hotplug_status) 166991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16702ecb8ca4SVille Syrjälä 167191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1672579de73bSChris Wilson } while (0); 16733278f67fSVille Syrjälä 16749102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16751f814dacSImre Deak 167643f328d7SVille Syrjälä return ret; 167743f328d7SVille Syrjälä } 167843f328d7SVille Syrjälä 167991d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 168091d14251STvrtko Ursulin u32 hotplug_trigger, 168140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1682776ad806SJesse Barnes { 168342db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1684776ad806SJesse Barnes 16856a39d7c9SJani Nikula /* 16866a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 16876a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 16886a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 16896a39d7c9SJani Nikula * errors. 16906a39d7c9SJani Nikula */ 169113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 16926a39d7c9SJani Nikula if (!hotplug_trigger) { 16936a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 16946a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 16956a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 16966a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 16976a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 16986a39d7c9SJani Nikula } 16996a39d7c9SJani Nikula 170013cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17016a39d7c9SJani Nikula if (!hotplug_trigger) 17026a39d7c9SJani Nikula return; 170313cf5504SDave Airlie 1704cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 170540e56410SVille Syrjälä dig_hotplug_reg, hpd, 1706fd63e2a9SImre Deak pch_port_hotplug_long_detect); 170740e56410SVille Syrjälä 170891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1709aaf5ec2eSSonika Jindal } 171091d131d2SDaniel Vetter 171191d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 171240e56410SVille Syrjälä { 1713d048a268SVille Syrjälä enum pipe pipe; 171440e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 171540e56410SVille Syrjälä 171691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 171740e56410SVille Syrjälä 1718cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1719cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1720776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1721cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1722cfc33bf7SVille Syrjälä port_name(port)); 1723cfc33bf7SVille Syrjälä } 1724776ad806SJesse Barnes 1725ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 172691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1727ce99c256SDaniel Vetter 1728776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 172991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1730776ad806SJesse Barnes 1731776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1732776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1733776ad806SJesse Barnes 1734776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1735776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1736776ad806SJesse Barnes 1737776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1738776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1739776ad806SJesse Barnes 17409db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1741055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 17429db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 17439db4a9c7SJesse Barnes pipe_name(pipe), 17449db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1745776ad806SJesse Barnes 1746776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1747776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1748776ad806SJesse Barnes 1749776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1750776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1751776ad806SJesse Barnes 1752776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1753a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17548664281bSPaulo Zanoni 17558664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1756a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17578664281bSPaulo Zanoni } 17588664281bSPaulo Zanoni 175991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17608664281bSPaulo Zanoni { 17618664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17625a69b89fSDaniel Vetter enum pipe pipe; 17638664281bSPaulo Zanoni 1764de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1765de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1766de032bf4SPaulo Zanoni 1767055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17681f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17691f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17708664281bSPaulo Zanoni 17715a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 177291d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 177391d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 17745a69b89fSDaniel Vetter else 177591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 17765a69b89fSDaniel Vetter } 17775a69b89fSDaniel Vetter } 17788bf1e9f1SShuang He 17798664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17808664281bSPaulo Zanoni } 17818664281bSPaulo Zanoni 178291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 17838664281bSPaulo Zanoni { 17848664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 178545c1cd87SMika Kahola enum pipe pipe; 17868664281bSPaulo Zanoni 1787de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1788de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1789de032bf4SPaulo Zanoni 179045c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 179145c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 179245c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 17938664281bSPaulo Zanoni 17948664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1795776ad806SJesse Barnes } 1796776ad806SJesse Barnes 179791d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 179823e81d69SAdam Jackson { 1799d048a268SVille Syrjälä enum pipe pipe; 18006dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1801aaf5ec2eSSonika Jindal 180291d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 180391d131d2SDaniel Vetter 1804cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1805cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 180623e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1807cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1808cfc33bf7SVille Syrjälä port_name(port)); 1809cfc33bf7SVille Syrjälä } 181023e81d69SAdam Jackson 181123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 181291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 181323e81d69SAdam Jackson 181423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 181591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 181623e81d69SAdam Jackson 181723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 181823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 181923e81d69SAdam Jackson 182023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 182123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 182223e81d69SAdam Jackson 182323e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 1824055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 182523e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 182623e81d69SAdam Jackson pipe_name(pipe), 182723e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 18288664281bSPaulo Zanoni 18298664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 183091d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 183123e81d69SAdam Jackson } 183223e81d69SAdam Jackson 183358676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 183431604222SAnusha Srivatsa { 183558676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 183631604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 183758676af6SLucas De Marchi bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val); 183858676af6SLucas De Marchi const u32 *pins; 183931604222SAnusha Srivatsa 184058676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 184158676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 184258676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 184358676af6SLucas De Marchi tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect; 184458676af6SLucas De Marchi pins = hpd_tgp; 1845943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1846943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1847943682e3SMatt Roper tc_hotplug_trigger = 0; 1848943682e3SMatt Roper pins = hpd_tgp; 184958676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 185053448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 185153448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 1852fcb9bba4SMatt Roper tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 1853d09ad3e7SMatt Roper pins = hpd_icp; 18548ef7e340SMatt Roper } else { 185548a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 185648a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 185748a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1858943682e3SMatt Roper 18598ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18608ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 186158676af6SLucas De Marchi tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 186258676af6SLucas De Marchi pins = hpd_icp; 18638ef7e340SMatt Roper } 18648ef7e340SMatt Roper 186531604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 186631604222SAnusha Srivatsa u32 dig_hotplug_reg; 186731604222SAnusha Srivatsa 186831604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 186931604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 187031604222SAnusha Srivatsa 187131604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 187231604222SAnusha Srivatsa ddi_hotplug_trigger, 1873c6f7acb8SMatt Roper dig_hotplug_reg, pins, 187431604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 187531604222SAnusha Srivatsa } 187631604222SAnusha Srivatsa 187731604222SAnusha Srivatsa if (tc_hotplug_trigger) { 187831604222SAnusha Srivatsa u32 dig_hotplug_reg; 187931604222SAnusha Srivatsa 188031604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 188131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 188231604222SAnusha Srivatsa 188331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 188431604222SAnusha Srivatsa tc_hotplug_trigger, 1885c6f7acb8SMatt Roper dig_hotplug_reg, pins, 188658676af6SLucas De Marchi tc_port_hotplug_long_detect); 188752dfdba0SLucas De Marchi } 188852dfdba0SLucas De Marchi 188952dfdba0SLucas De Marchi if (pin_mask) 189052dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 189152dfdba0SLucas De Marchi 189252dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 189352dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 189452dfdba0SLucas De Marchi } 189552dfdba0SLucas De Marchi 189691d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 18976dbf30ceSVille Syrjälä { 18986dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 18996dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19006dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19016dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19026dbf30ceSVille Syrjälä 19036dbf30ceSVille Syrjälä if (hotplug_trigger) { 19046dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19056dbf30ceSVille Syrjälä 19066dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19076dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19086dbf30ceSVille Syrjälä 1909cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1910cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 191174c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19126dbf30ceSVille Syrjälä } 19136dbf30ceSVille Syrjälä 19146dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19156dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19166dbf30ceSVille Syrjälä 19176dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19186dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19196dbf30ceSVille Syrjälä 1920cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1921cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 19226dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19236dbf30ceSVille Syrjälä } 19246dbf30ceSVille Syrjälä 19256dbf30ceSVille Syrjälä if (pin_mask) 192691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19276dbf30ceSVille Syrjälä 19286dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 192991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19306dbf30ceSVille Syrjälä } 19316dbf30ceSVille Syrjälä 193291d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 193391d14251STvrtko Ursulin u32 hotplug_trigger, 193440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1935c008bc6eSPaulo Zanoni { 1936e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1937e4ce95aaSVille Syrjälä 1938e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1939e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1940e4ce95aaSVille Syrjälä 1941cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 194240e56410SVille Syrjälä dig_hotplug_reg, hpd, 1943e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 194440e56410SVille Syrjälä 194591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1946e4ce95aaSVille Syrjälä } 1947c008bc6eSPaulo Zanoni 194891d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 194991d14251STvrtko Ursulin u32 de_iir) 195040e56410SVille Syrjälä { 195140e56410SVille Syrjälä enum pipe pipe; 195240e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 195340e56410SVille Syrjälä 195440e56410SVille Syrjälä if (hotplug_trigger) 195591d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 195640e56410SVille Syrjälä 1957c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 195891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1959c008bc6eSPaulo Zanoni 1960c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 196191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1962c008bc6eSPaulo Zanoni 1963c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1964c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1965c008bc6eSPaulo Zanoni 1966055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1967fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1968fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 1969c008bc6eSPaulo Zanoni 197040da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 19711f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1972c008bc6eSPaulo Zanoni 197340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 197491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1975c008bc6eSPaulo Zanoni } 1976c008bc6eSPaulo Zanoni 1977c008bc6eSPaulo Zanoni /* check event from PCH */ 1978c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1979c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1980c008bc6eSPaulo Zanoni 198191d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 198291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 1983c008bc6eSPaulo Zanoni else 198491d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 1985c008bc6eSPaulo Zanoni 1986c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1987c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1988c008bc6eSPaulo Zanoni } 1989c008bc6eSPaulo Zanoni 1990cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 19913e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 1992c008bc6eSPaulo Zanoni } 1993c008bc6eSPaulo Zanoni 199491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 199591d14251STvrtko Ursulin u32 de_iir) 19969719fb98SPaulo Zanoni { 199707d27e20SDamien Lespiau enum pipe pipe; 199823bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 199923bb4cb5SVille Syrjälä 200040e56410SVille Syrjälä if (hotplug_trigger) 200191d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 20029719fb98SPaulo Zanoni 20039719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 200491d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20059719fb98SPaulo Zanoni 200654fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 200754fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 200854fd3149SDhinakaran Pandiyan 200954fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 201054fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 201154fd3149SDhinakaran Pandiyan } 2012fc340442SDaniel Vetter 20139719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 201491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20159719fb98SPaulo Zanoni 20169719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 201791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20189719fb98SPaulo Zanoni 2019055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2020fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2021fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20229719fb98SPaulo Zanoni } 20239719fb98SPaulo Zanoni 20249719fb98SPaulo Zanoni /* check event from PCH */ 202591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20269719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20279719fb98SPaulo Zanoni 202891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20299719fb98SPaulo Zanoni 20309719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20319719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20329719fb98SPaulo Zanoni } 20339719fb98SPaulo Zanoni } 20349719fb98SPaulo Zanoni 203572c90f62SOscar Mateo /* 203672c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 203772c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 203872c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 203972c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 204072c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 204172c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 204272c90f62SOscar Mateo */ 20439eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2044b1f14ad0SJesse Barnes { 2045b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2046f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20470e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2048b1f14ad0SJesse Barnes 20492dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20502dd2a883SImre Deak return IRQ_NONE; 20512dd2a883SImre Deak 20521f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20539102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20541f814dacSImre Deak 2055b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2056b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2057b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20580e43406bSChris Wilson 205944498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 206044498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 206144498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 206244498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 206344498aeaSPaulo Zanoni * due to its back queue). */ 206491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 206544498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 206644498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2067ab5c608bSBen Widawsky } 206844498aeaSPaulo Zanoni 206972c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 207072c90f62SOscar Mateo 20710e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 20720e43406bSChris Wilson if (gt_iir) { 207372c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 207472c90f62SOscar Mateo ret = IRQ_HANDLED; 207591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2076cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 2077d8fc8a47SPaulo Zanoni else 2078cf1c97dcSAndi Shyti gen5_gt_irq_handler(&dev_priv->gt, gt_iir); 20790e43406bSChris Wilson } 2080b1f14ad0SJesse Barnes 2081b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 20820e43406bSChris Wilson if (de_iir) { 208372c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 208472c90f62SOscar Mateo ret = IRQ_HANDLED; 208591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 208691d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2087f1af8fc1SPaulo Zanoni else 208891d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 20890e43406bSChris Wilson } 20900e43406bSChris Wilson 209191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2092f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 20930e43406bSChris Wilson if (pm_iir) { 2094b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 20950e43406bSChris Wilson ret = IRQ_HANDLED; 20963e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 20970e43406bSChris Wilson } 2098f1af8fc1SPaulo Zanoni } 2099b1f14ad0SJesse Barnes 2100b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 210174093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 210244498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2103b1f14ad0SJesse Barnes 21041f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21059102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21061f814dacSImre Deak 2107b1f14ad0SJesse Barnes return ret; 2108b1f14ad0SJesse Barnes } 2109b1f14ad0SJesse Barnes 211091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 211191d14251STvrtko Ursulin u32 hotplug_trigger, 211240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2113d04a492dSShashank Sharma { 2114cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2115d04a492dSShashank Sharma 2116a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2117a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2118d04a492dSShashank Sharma 2119cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 212040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2121cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 212240e56410SVille Syrjälä 212391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2124d04a492dSShashank Sharma } 2125d04a492dSShashank Sharma 2126121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2127121e758eSDhinakaran Pandiyan { 2128121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2129b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2130b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 213148ef15d3SJosé Roberto de Souza long_pulse_detect_func long_pulse_detect; 213248ef15d3SJosé Roberto de Souza const u32 *hpd; 213348ef15d3SJosé Roberto de Souza 213448ef15d3SJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 213548ef15d3SJosé Roberto de Souza long_pulse_detect = gen12_port_hotplug_long_detect; 213648ef15d3SJosé Roberto de Souza hpd = hpd_gen12; 213748ef15d3SJosé Roberto de Souza } else { 213848ef15d3SJosé Roberto de Souza long_pulse_detect = gen11_port_hotplug_long_detect; 213948ef15d3SJosé Roberto de Souza hpd = hpd_gen11; 214048ef15d3SJosé Roberto de Souza } 2141121e758eSDhinakaran Pandiyan 2142121e758eSDhinakaran Pandiyan if (trigger_tc) { 2143b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2144b796b971SDhinakaran Pandiyan 2145121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2146121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2147121e758eSDhinakaran Pandiyan 2148121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 214948ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2150121e758eSDhinakaran Pandiyan } 2151b796b971SDhinakaran Pandiyan 2152b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2153b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2154b796b971SDhinakaran Pandiyan 2155b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2156b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2157b796b971SDhinakaran Pandiyan 2158b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 215948ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2160b796b971SDhinakaran Pandiyan } 2161b796b971SDhinakaran Pandiyan 2162b796b971SDhinakaran Pandiyan if (pin_mask) 2163b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2164b796b971SDhinakaran Pandiyan else 2165b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2166121e758eSDhinakaran Pandiyan } 2167121e758eSDhinakaran Pandiyan 21689d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21699d17210fSLucas De Marchi { 217055523360SLucas De Marchi u32 mask; 21719d17210fSLucas De Marchi 217255523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 217355523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 217455523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2175e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2176e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2177e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2178e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2179e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2180e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2181e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2182e5df52dcSMatt Roper 218355523360SLucas De Marchi 218455523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 21859d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 21869d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 21879d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 21889d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 21899d17210fSLucas De Marchi 219055523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 21919d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 21929d17210fSLucas De Marchi 219355523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 219455523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 21959d17210fSLucas De Marchi 21969d17210fSLucas De Marchi return mask; 21979d17210fSLucas De Marchi } 21989d17210fSLucas De Marchi 21995270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22005270130dSVille Syrjälä { 2201d506a65dSMatt Roper if (INTEL_GEN(dev_priv) >= 11) 2202d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2203d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22045270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22055270130dSVille Syrjälä else 22065270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22075270130dSVille Syrjälä } 22085270130dSVille Syrjälä 220946c63d24SJosé Roberto de Souza static void 221046c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2211abd58f01SBen Widawsky { 2212e04f7eceSVille Syrjälä bool found = false; 2213e04f7eceSVille Syrjälä 2214e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 221591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2216e04f7eceSVille Syrjälä found = true; 2217e04f7eceSVille Syrjälä } 2218e04f7eceSVille Syrjälä 2219e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22208241cfbeSJosé Roberto de Souza u32 psr_iir; 22218241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22228241cfbeSJosé Roberto de Souza 22238241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22248241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22258241cfbeSJosé Roberto de Souza else 22268241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22278241cfbeSJosé Roberto de Souza 22288241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22298241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22308241cfbeSJosé Roberto de Souza 22318241cfbeSJosé Roberto de Souza if (psr_iir) 22328241cfbeSJosé Roberto de Souza found = true; 223354fd3149SDhinakaran Pandiyan 223454fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2235e04f7eceSVille Syrjälä } 2236e04f7eceSVille Syrjälä 2237e04f7eceSVille Syrjälä if (!found) 223838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2239abd58f01SBen Widawsky } 224046c63d24SJosé Roberto de Souza 224146c63d24SJosé Roberto de Souza static irqreturn_t 224246c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 224346c63d24SJosé Roberto de Souza { 224446c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 224546c63d24SJosé Roberto de Souza u32 iir; 224646c63d24SJosé Roberto de Souza enum pipe pipe; 224746c63d24SJosé Roberto de Souza 224846c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 224946c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 225046c63d24SJosé Roberto de Souza if (iir) { 225146c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 225246c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 225346c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 225446c63d24SJosé Roberto de Souza } else { 225538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2256abd58f01SBen Widawsky } 225746c63d24SJosé Roberto de Souza } 2258abd58f01SBen Widawsky 2259121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2260121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2261121e758eSDhinakaran Pandiyan if (iir) { 2262121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2263121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2264121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2265121e758eSDhinakaran Pandiyan } else { 2266121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2267121e758eSDhinakaran Pandiyan } 2268121e758eSDhinakaran Pandiyan } 2269121e758eSDhinakaran Pandiyan 22706d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2271e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2272e32192e1STvrtko Ursulin if (iir) { 2273e32192e1STvrtko Ursulin u32 tmp_mask; 2274d04a492dSShashank Sharma bool found = false; 2275cebd87a0SVille Syrjälä 2276e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 22776d766f02SDaniel Vetter ret = IRQ_HANDLED; 227888e04703SJesse Barnes 22799d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 228091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2281d04a492dSShashank Sharma found = true; 2282d04a492dSShashank Sharma } 2283d04a492dSShashank Sharma 2284cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2285e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2286e32192e1STvrtko Ursulin if (tmp_mask) { 228791d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 228891d14251STvrtko Ursulin hpd_bxt); 2289d04a492dSShashank Sharma found = true; 2290d04a492dSShashank Sharma } 2291e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2292e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2293e32192e1STvrtko Ursulin if (tmp_mask) { 229491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 229591d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2296e32192e1STvrtko Ursulin found = true; 2297e32192e1STvrtko Ursulin } 2298e32192e1STvrtko Ursulin } 2299d04a492dSShashank Sharma 2300cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 230191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23029e63743eSShashank Sharma found = true; 23039e63743eSShashank Sharma } 23049e63743eSShashank Sharma 2305d04a492dSShashank Sharma if (!found) 230638cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23076d766f02SDaniel Vetter } 230838cc46d7SOscar Mateo else 230938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23106d766f02SDaniel Vetter } 23116d766f02SDaniel Vetter 2312055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2313fd3a4024SDaniel Vetter u32 fault_errors; 2314abd58f01SBen Widawsky 2315c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2316c42664ccSDaniel Vetter continue; 2317c42664ccSDaniel Vetter 2318e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2319e32192e1STvrtko Ursulin if (!iir) { 2320e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2321e32192e1STvrtko Ursulin continue; 2322e32192e1STvrtko Ursulin } 2323770de83dSDamien Lespiau 2324e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2325e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2326e32192e1STvrtko Ursulin 2327fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2328fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2329abd58f01SBen Widawsky 2330e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 233191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23320fbe7870SDaniel Vetter 2333e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2334e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 233538d83c96SDaniel Vetter 23365270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2337770de83dSDamien Lespiau if (fault_errors) 23381353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 233930100f2bSDaniel Vetter pipe_name(pipe), 2340e32192e1STvrtko Ursulin fault_errors); 2341abd58f01SBen Widawsky } 2342abd58f01SBen Widawsky 234391d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2344266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 234592d03a80SDaniel Vetter /* 234692d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 234792d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 234892d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 234992d03a80SDaniel Vetter */ 2350e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2351e32192e1STvrtko Ursulin if (iir) { 2352e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 235392d03a80SDaniel Vetter ret = IRQ_HANDLED; 23546dbf30ceSVille Syrjälä 235558676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 235658676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2357c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 235891d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 23596dbf30ceSVille Syrjälä else 236091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 23612dfb0b81SJani Nikula } else { 23622dfb0b81SJani Nikula /* 23632dfb0b81SJani Nikula * Like on previous PCH there seems to be something 23642dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 23652dfb0b81SJani Nikula */ 23662dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 23672dfb0b81SJani Nikula } 236892d03a80SDaniel Vetter } 236992d03a80SDaniel Vetter 2370f11a0f46STvrtko Ursulin return ret; 2371f11a0f46STvrtko Ursulin } 2372f11a0f46STvrtko Ursulin 23734376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 23744376b9c9SMika Kuoppala { 23754376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 23764376b9c9SMika Kuoppala 23774376b9c9SMika Kuoppala /* 23784376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 23794376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 23804376b9c9SMika Kuoppala * New indications can and will light up during processing, 23814376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 23824376b9c9SMika Kuoppala */ 23834376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 23844376b9c9SMika Kuoppala } 23854376b9c9SMika Kuoppala 23864376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 23874376b9c9SMika Kuoppala { 23884376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23894376b9c9SMika Kuoppala } 23904376b9c9SMika Kuoppala 2391f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2392f11a0f46STvrtko Ursulin { 2393b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 239425286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2395f11a0f46STvrtko Ursulin u32 master_ctl; 2396f11a0f46STvrtko Ursulin 2397f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2398f11a0f46STvrtko Ursulin return IRQ_NONE; 2399f11a0f46STvrtko Ursulin 24004376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 24014376b9c9SMika Kuoppala if (!master_ctl) { 24024376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2403f11a0f46STvrtko Ursulin return IRQ_NONE; 24044376b9c9SMika Kuoppala } 2405f11a0f46STvrtko Ursulin 2406*6cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 2407*6cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2408f0fd96f5SChris Wilson 2409f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2410f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24119102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 241255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24139102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2414f0fd96f5SChris Wilson } 2415f11a0f46STvrtko Ursulin 24164376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2417abd58f01SBen Widawsky 241855ef72f2SChris Wilson return IRQ_HANDLED; 2419abd58f01SBen Widawsky } 2420abd58f01SBen Widawsky 242151951ae7SMika Kuoppala static u32 24229b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2423df0d28c1SDhinakaran Pandiyan { 24249b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24257a909383SChris Wilson u32 iir; 2426df0d28c1SDhinakaran Pandiyan 2427df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24287a909383SChris Wilson return 0; 2429df0d28c1SDhinakaran Pandiyan 24307a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24317a909383SChris Wilson if (likely(iir)) 24327a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24337a909383SChris Wilson 24347a909383SChris Wilson return iir; 2435df0d28c1SDhinakaran Pandiyan } 2436df0d28c1SDhinakaran Pandiyan 2437df0d28c1SDhinakaran Pandiyan static void 24389b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2439df0d28c1SDhinakaran Pandiyan { 2440df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 24419b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2442df0d28c1SDhinakaran Pandiyan } 2443df0d28c1SDhinakaran Pandiyan 244481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 244581067b71SMika Kuoppala { 244681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 244781067b71SMika Kuoppala 244881067b71SMika Kuoppala /* 244981067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 245081067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 245181067b71SMika Kuoppala * New indications can and will light up during processing, 245281067b71SMika Kuoppala * and will generate new interrupt after enabling master. 245381067b71SMika Kuoppala */ 245481067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 245581067b71SMika Kuoppala } 245681067b71SMika Kuoppala 245781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 245881067b71SMika Kuoppala { 245981067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 246081067b71SMika Kuoppala } 246181067b71SMika Kuoppala 2462a3265d85SMatt Roper static void 2463a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2464a3265d85SMatt Roper { 2465a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2466a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2467a3265d85SMatt Roper 2468a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2469a3265d85SMatt Roper /* 2470a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2471a3265d85SMatt Roper * for the display related bits. 2472a3265d85SMatt Roper */ 2473a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2474a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2475a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2476a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2477a3265d85SMatt Roper 2478a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2479a3265d85SMatt Roper } 2480a3265d85SMatt Roper 24817be8782aSLucas De Marchi static __always_inline irqreturn_t 24827be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 24837be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 24847be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 248551951ae7SMika Kuoppala { 248625286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 24879b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 248851951ae7SMika Kuoppala u32 master_ctl; 2489df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 249051951ae7SMika Kuoppala 249151951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 249251951ae7SMika Kuoppala return IRQ_NONE; 249351951ae7SMika Kuoppala 24947be8782aSLucas De Marchi master_ctl = intr_disable(regs); 249581067b71SMika Kuoppala if (!master_ctl) { 24967be8782aSLucas De Marchi intr_enable(regs); 249751951ae7SMika Kuoppala return IRQ_NONE; 249881067b71SMika Kuoppala } 249951951ae7SMika Kuoppala 2500*6cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25019b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 250251951ae7SMika Kuoppala 250351951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2504a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2505a3265d85SMatt Roper gen11_display_irq_handler(i915); 250651951ae7SMika Kuoppala 25079b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2508df0d28c1SDhinakaran Pandiyan 25097be8782aSLucas De Marchi intr_enable(regs); 251051951ae7SMika Kuoppala 25119b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2512df0d28c1SDhinakaran Pandiyan 251351951ae7SMika Kuoppala return IRQ_HANDLED; 251451951ae7SMika Kuoppala } 251551951ae7SMika Kuoppala 25167be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25177be8782aSLucas De Marchi { 25187be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25197be8782aSLucas De Marchi gen11_master_intr_disable, 25207be8782aSLucas De Marchi gen11_master_intr_enable); 25217be8782aSLucas De Marchi } 25227be8782aSLucas De Marchi 252342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 252442f52ef8SKeith Packard * we use as a pipe index 252542f52ef8SKeith Packard */ 252608fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 25270a3e67a4SJesse Barnes { 252808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 252908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2530e9d21d7fSKeith Packard unsigned long irqflags; 253171e0ffa5SJesse Barnes 25321ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 253386e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 253486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 253586e83e35SChris Wilson 253686e83e35SChris Wilson return 0; 253786e83e35SChris Wilson } 253886e83e35SChris Wilson 25397d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2540d938da6bSVille Syrjälä { 254108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2542d938da6bSVille Syrjälä 25437d423af9SVille Syrjälä /* 25447d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 25457d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 25467d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 25477d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 25487d423af9SVille Syrjälä */ 25497d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 25507d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2551d938da6bSVille Syrjälä 255208fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2553d938da6bSVille Syrjälä } 2554d938da6bSVille Syrjälä 255508fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 255686e83e35SChris Wilson { 255708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 255808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 255986e83e35SChris Wilson unsigned long irqflags; 256086e83e35SChris Wilson 256186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25627c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2563755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25641ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25658692d00eSChris Wilson 25660a3e67a4SJesse Barnes return 0; 25670a3e67a4SJesse Barnes } 25680a3e67a4SJesse Barnes 256908fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2570f796cf8fSJesse Barnes { 257108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 257208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2573f796cf8fSJesse Barnes unsigned long irqflags; 2574a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 257586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2576f796cf8fSJesse Barnes 2577f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2578fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2579b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2580b1f14ad0SJesse Barnes 25812e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 25822e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 25832e8bf223SDhinakaran Pandiyan */ 25842e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 258508fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 25862e8bf223SDhinakaran Pandiyan 2587b1f14ad0SJesse Barnes return 0; 2588b1f14ad0SJesse Barnes } 2589b1f14ad0SJesse Barnes 259008fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2591abd58f01SBen Widawsky { 259208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 259308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2594abd58f01SBen Widawsky unsigned long irqflags; 2595abd58f01SBen Widawsky 2596abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2597013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2598abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2599013d3752SVille Syrjälä 26002e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 26012e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 26022e8bf223SDhinakaran Pandiyan */ 26032e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 260408fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26052e8bf223SDhinakaran Pandiyan 2606abd58f01SBen Widawsky return 0; 2607abd58f01SBen Widawsky } 2608abd58f01SBen Widawsky 260942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 261042f52ef8SKeith Packard * we use as a pipe index 261142f52ef8SKeith Packard */ 261208fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 261386e83e35SChris Wilson { 261408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 261508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 261686e83e35SChris Wilson unsigned long irqflags; 261786e83e35SChris Wilson 261886e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 261986e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 262086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 262186e83e35SChris Wilson } 262286e83e35SChris Wilson 26237d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2624d938da6bSVille Syrjälä { 262508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2626d938da6bSVille Syrjälä 262708fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2628d938da6bSVille Syrjälä 26297d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 26307d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2631d938da6bSVille Syrjälä } 2632d938da6bSVille Syrjälä 263308fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 26340a3e67a4SJesse Barnes { 263508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 263608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2637e9d21d7fSKeith Packard unsigned long irqflags; 26380a3e67a4SJesse Barnes 26391ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26407c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2641755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26421ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26430a3e67a4SJesse Barnes } 26440a3e67a4SJesse Barnes 264508fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2646f796cf8fSJesse Barnes { 264708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 264808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2649f796cf8fSJesse Barnes unsigned long irqflags; 2650a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 265186e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2652f796cf8fSJesse Barnes 2653f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2654fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2655b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2656b1f14ad0SJesse Barnes } 2657b1f14ad0SJesse Barnes 265808fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2659abd58f01SBen Widawsky { 266008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 266108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2662abd58f01SBen Widawsky unsigned long irqflags; 2663abd58f01SBen Widawsky 2664abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2665013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2666abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2667abd58f01SBen Widawsky } 2668abd58f01SBen Widawsky 2669b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 267091738a95SPaulo Zanoni { 2671b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2672b16b2a2fSPaulo Zanoni 26736e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 267491738a95SPaulo Zanoni return; 267591738a95SPaulo Zanoni 2676b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2677105b122eSPaulo Zanoni 26786e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2679105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2680622364b6SPaulo Zanoni } 2681105b122eSPaulo Zanoni 268291738a95SPaulo Zanoni /* 2683622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2684622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2685622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2686622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2687622364b6SPaulo Zanoni * 2688622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 268991738a95SPaulo Zanoni */ 2690b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2691622364b6SPaulo Zanoni { 26926e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2693622364b6SPaulo Zanoni return; 2694622364b6SPaulo Zanoni 269548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 269691738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 269791738a95SPaulo Zanoni POSTING_READ(SDEIER); 269891738a95SPaulo Zanoni } 269991738a95SPaulo Zanoni 270070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 270170591a41SVille Syrjälä { 2702b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2703b16b2a2fSPaulo Zanoni 270471b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2705f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 270671b8b41dSVille Syrjälä else 2707f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 270871b8b41dSVille Syrjälä 2709ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2710f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 271170591a41SVille Syrjälä 271244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 271370591a41SVille Syrjälä 2714b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 27158bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 271670591a41SVille Syrjälä } 271770591a41SVille Syrjälä 27188bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 27198bb61306SVille Syrjälä { 2720b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2721b16b2a2fSPaulo Zanoni 27228bb61306SVille Syrjälä u32 pipestat_mask; 27239ab981f2SVille Syrjälä u32 enable_mask; 27248bb61306SVille Syrjälä enum pipe pipe; 27258bb61306SVille Syrjälä 2726842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 27278bb61306SVille Syrjälä 27288bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 27298bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 27308bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 27318bb61306SVille Syrjälä 27329ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 27338bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2734ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2735ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2736ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2737ebf5f921SVille Syrjälä 27388bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2739ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2740ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 27416b7eafc1SVille Syrjälä 274248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 27436b7eafc1SVille Syrjälä 27449ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 27458bb61306SVille Syrjälä 2746b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 27478bb61306SVille Syrjälä } 27488bb61306SVille Syrjälä 27498bb61306SVille Syrjälä /* drm_dma.h hooks 27508bb61306SVille Syrjälä */ 27519eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 27528bb61306SVille Syrjälä { 2753b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 27548bb61306SVille Syrjälä 2755b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2756cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2757f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 27588bb61306SVille Syrjälä 2759fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2760f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2761f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2762fc340442SDaniel Vetter } 2763fc340442SDaniel Vetter 2764cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27658bb61306SVille Syrjälä 2766b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 27678bb61306SVille Syrjälä } 27688bb61306SVille Syrjälä 2769b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 27707e231dbeSJesse Barnes { 277134c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 277234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 277334c7b8a7SVille Syrjälä 2774cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27757e231dbeSJesse Barnes 2776ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 27779918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 277870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2779ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 27807e231dbeSJesse Barnes } 27817e231dbeSJesse Barnes 2782b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2783abd58f01SBen Widawsky { 2784b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2785d048a268SVille Syrjälä enum pipe pipe; 2786abd58f01SBen Widawsky 278725286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2788abd58f01SBen Widawsky 2789cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2790abd58f01SBen Widawsky 2791f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2792f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2793e04f7eceSVille Syrjälä 2794055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2795f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2796813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2797b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2798abd58f01SBen Widawsky 2799b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2800b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2801b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2802abd58f01SBen Widawsky 28036e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2804b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2805abd58f01SBen Widawsky } 2806abd58f01SBen Widawsky 2807a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 280851951ae7SMika Kuoppala { 2809b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2810d048a268SVille Syrjälä enum pipe pipe; 281151951ae7SMika Kuoppala 2812f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 281351951ae7SMika Kuoppala 28148241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 28158241cfbeSJosé Roberto de Souza enum transcoder trans; 28168241cfbeSJosé Roberto de Souza 28178241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 28188241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 28198241cfbeSJosé Roberto de Souza 28208241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 28218241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 28228241cfbeSJosé Roberto de Souza continue; 28238241cfbeSJosé Roberto de Souza 28248241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 28258241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 28268241cfbeSJosé Roberto de Souza } 28278241cfbeSJosé Roberto de Souza } else { 2828f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2829f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 28308241cfbeSJosé Roberto de Souza } 283162819dfdSJosé Roberto de Souza 283251951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 283351951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 283451951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2835b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 283651951ae7SMika Kuoppala 2837b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2838b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2839b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 284031604222SAnusha Srivatsa 284129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2842b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 284351951ae7SMika Kuoppala } 284451951ae7SMika Kuoppala 2845a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2846a3265d85SMatt Roper { 2847a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2848a3265d85SMatt Roper 2849a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2850a3265d85SMatt Roper 2851a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2852a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2853a3265d85SMatt Roper 2854a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2855a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2856a3265d85SMatt Roper } 2857a3265d85SMatt Roper 28584c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 2859001bd2cbSImre Deak u8 pipe_mask) 2860d49bdb0eSPaulo Zanoni { 2861b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2862b16b2a2fSPaulo Zanoni 2863a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 28646831f3e3SVille Syrjälä enum pipe pipe; 2865d49bdb0eSPaulo Zanoni 286613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 28679dfe2e3aSImre Deak 28689dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28699dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 28709dfe2e3aSImre Deak return; 28719dfe2e3aSImre Deak } 28729dfe2e3aSImre Deak 28736831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2874b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 28756831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 28766831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 28779dfe2e3aSImre Deak 287813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2879d49bdb0eSPaulo Zanoni } 2880d49bdb0eSPaulo Zanoni 2881aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 2882001bd2cbSImre Deak u8 pipe_mask) 2883aae8ba84SVille Syrjälä { 2884b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 28856831f3e3SVille Syrjälä enum pipe pipe; 28866831f3e3SVille Syrjälä 2887aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 28889dfe2e3aSImre Deak 28899dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28909dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 28919dfe2e3aSImre Deak return; 28929dfe2e3aSImre Deak } 28939dfe2e3aSImre Deak 28946831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2895b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 28969dfe2e3aSImre Deak 2897aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 2898aae8ba84SVille Syrjälä 2899aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 2900315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 2901aae8ba84SVille Syrjälä } 2902aae8ba84SVille Syrjälä 2903b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 290443f328d7SVille Syrjälä { 2905b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 290643f328d7SVille Syrjälä 290743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 290843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 290943f328d7SVille Syrjälä 2910cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 291143f328d7SVille Syrjälä 2912b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 291343f328d7SVille Syrjälä 2914ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29159918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 291670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2917ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 291843f328d7SVille Syrjälä } 291943f328d7SVille Syrjälä 292091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 292187a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 292287a02106SVille Syrjälä { 292387a02106SVille Syrjälä struct intel_encoder *encoder; 292487a02106SVille Syrjälä u32 enabled_irqs = 0; 292587a02106SVille Syrjälä 292691c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 292787a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 292887a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 292987a02106SVille Syrjälä 293087a02106SVille Syrjälä return enabled_irqs; 293187a02106SVille Syrjälä } 293287a02106SVille Syrjälä 29331a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 29341a56b1a2SImre Deak { 29351a56b1a2SImre Deak u32 hotplug; 29361a56b1a2SImre Deak 29371a56b1a2SImre Deak /* 29381a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 29391a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 29401a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 29411a56b1a2SImre Deak */ 29421a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 29431a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 29441a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 29451a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 29461a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 29471a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 29481a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 29491a56b1a2SImre Deak /* 29501a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 29511a56b1a2SImre Deak * HPD must be enabled in both north and south. 29521a56b1a2SImre Deak */ 29531a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 29541a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 29551a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 29561a56b1a2SImre Deak } 29571a56b1a2SImre Deak 295891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 295982a28bcfSDaniel Vetter { 29601a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 296182a28bcfSDaniel Vetter 296291d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 2963fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 296491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 296582a28bcfSDaniel Vetter } else { 2966fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 296791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 296882a28bcfSDaniel Vetter } 296982a28bcfSDaniel Vetter 2970fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 297182a28bcfSDaniel Vetter 29721a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 29736dbf30ceSVille Syrjälä } 297426951cafSXiong Zhang 297552dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv, 297652dfdba0SLucas De Marchi u32 ddi_hotplug_enable_mask, 297752dfdba0SLucas De Marchi u32 tc_hotplug_enable_mask) 297831604222SAnusha Srivatsa { 297931604222SAnusha Srivatsa u32 hotplug; 298031604222SAnusha Srivatsa 298131604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 298252dfdba0SLucas De Marchi hotplug |= ddi_hotplug_enable_mask; 298331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 298431604222SAnusha Srivatsa 29858ef7e340SMatt Roper if (tc_hotplug_enable_mask) { 298631604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 298752dfdba0SLucas De Marchi hotplug |= tc_hotplug_enable_mask; 298831604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 298931604222SAnusha Srivatsa } 29908ef7e340SMatt Roper } 299131604222SAnusha Srivatsa 299240e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 299340e98130SLucas De Marchi u32 sde_ddi_mask, u32 sde_tc_mask, 299440e98130SLucas De Marchi u32 ddi_enable_mask, u32 tc_enable_mask, 299540e98130SLucas De Marchi const u32 *pins) 299631604222SAnusha Srivatsa { 299731604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 299831604222SAnusha Srivatsa 299940e98130SLucas De Marchi hotplug_irqs = sde_ddi_mask | sde_tc_mask; 300040e98130SLucas De Marchi enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins); 300131604222SAnusha Srivatsa 3002f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3003f49108d0SMatt Roper 300431604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 300531604222SAnusha Srivatsa 300640e98130SLucas De Marchi icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask); 300752dfdba0SLucas De Marchi } 300852dfdba0SLucas De Marchi 300940e98130SLucas De Marchi /* 301040e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 301140e98130SLucas De Marchi * equivalent of SDE. 301240e98130SLucas De Marchi */ 30138ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 30148ef7e340SMatt Roper { 301540e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 301653448aedSVivek Kasireddy SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1), 301753448aedSVivek Kasireddy ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1), 3018d09ad3e7SMatt Roper hpd_icp); 301931604222SAnusha Srivatsa } 302031604222SAnusha Srivatsa 3021943682e3SMatt Roper /* 3022943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3023943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3024943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3025943682e3SMatt Roper */ 3026943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3027943682e3SMatt Roper { 3028943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 3029943682e3SMatt Roper SDE_DDI_MASK_TGP, 0, 3030943682e3SMatt Roper TGP_DDI_HPD_ENABLE_MASK, 0, 3031943682e3SMatt Roper hpd_tgp); 3032943682e3SMatt Roper } 3033943682e3SMatt Roper 3034121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3035121e758eSDhinakaran Pandiyan { 3036121e758eSDhinakaran Pandiyan u32 hotplug; 3037121e758eSDhinakaran Pandiyan 3038121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3039121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3040121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3041121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3042121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3043121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3044b796b971SDhinakaran Pandiyan 3045b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3046b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3047b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3048b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3049b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3050b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3051121e758eSDhinakaran Pandiyan } 3052121e758eSDhinakaran Pandiyan 3053121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3054121e758eSDhinakaran Pandiyan { 3055121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 305648ef15d3SJosé Roberto de Souza const u32 *hpd; 3057121e758eSDhinakaran Pandiyan u32 val; 3058121e758eSDhinakaran Pandiyan 305948ef15d3SJosé Roberto de Souza hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11; 306048ef15d3SJosé Roberto de Souza enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd); 3061b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3062121e758eSDhinakaran Pandiyan 3063121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3064121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3065121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3066121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3067121e758eSDhinakaran Pandiyan 3068121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 306931604222SAnusha Srivatsa 307052dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 307140e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP, 307240e98130SLucas De Marchi TGP_DDI_HPD_ENABLE_MASK, 307340e98130SLucas De Marchi TGP_TC_HPD_ENABLE_MASK, hpd_tgp); 307452dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 307540e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP, 307640e98130SLucas De Marchi ICP_DDI_HPD_ENABLE_MASK, 307740e98130SLucas De Marchi ICP_TC_HPD_ENABLE_MASK, hpd_icp); 3078121e758eSDhinakaran Pandiyan } 3079121e758eSDhinakaran Pandiyan 30802a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 30812a57d9ccSImre Deak { 30823b92e263SRodrigo Vivi u32 val, hotplug; 30833b92e263SRodrigo Vivi 30843b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 30853b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 30863b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 30873b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 30883b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 30893b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 30903b92e263SRodrigo Vivi } 30912a57d9ccSImre Deak 30922a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 30932a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 30942a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 30952a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 30962a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 30972a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 30982a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30992a57d9ccSImre Deak 31002a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31012a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31022a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31032a57d9ccSImre Deak } 31042a57d9ccSImre Deak 310591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31066dbf30ceSVille Syrjälä { 31072a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 31086dbf30ceSVille Syrjälä 3109f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3110f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3111f49108d0SMatt Roper 31126dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 311391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31146dbf30ceSVille Syrjälä 31156dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31166dbf30ceSVille Syrjälä 31172a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 311826951cafSXiong Zhang } 31197fe0b973SKeith Packard 31201a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31211a56b1a2SImre Deak { 31221a56b1a2SImre Deak u32 hotplug; 31231a56b1a2SImre Deak 31241a56b1a2SImre Deak /* 31251a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31261a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31271a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31281a56b1a2SImre Deak */ 31291a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31301a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31311a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31321a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31331a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31341a56b1a2SImre Deak } 31351a56b1a2SImre Deak 313691d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3137e4ce95aaSVille Syrjälä { 31381a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3139e4ce95aaSVille Syrjälä 314091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31413a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 314291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31433a3b3c7dSVille Syrjälä 31443a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 314591d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 314623bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 314791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31483a3b3c7dSVille Syrjälä 31493a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 315023bb4cb5SVille Syrjälä } else { 3151e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 315291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3153e4ce95aaSVille Syrjälä 3154e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 31553a3b3c7dSVille Syrjälä } 3156e4ce95aaSVille Syrjälä 31571a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3158e4ce95aaSVille Syrjälä 315991d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3160e4ce95aaSVille Syrjälä } 3161e4ce95aaSVille Syrjälä 31622a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 31632a57d9ccSImre Deak u32 enabled_irqs) 3164e0a20ad7SShashank Sharma { 31652a57d9ccSImre Deak u32 hotplug; 3166e0a20ad7SShashank Sharma 3167a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 31682a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31692a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31702a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3171d252bf68SShubhangi Shrivastava 3172d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3173d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3174d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3175d252bf68SShubhangi Shrivastava 3176d252bf68SShubhangi Shrivastava /* 3177d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3178d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3179d252bf68SShubhangi Shrivastava */ 3180d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3181d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3182d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3183d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3184d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3185d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3186d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3187d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3188d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3189d252bf68SShubhangi Shrivastava 3190a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3191e0a20ad7SShashank Sharma } 3192e0a20ad7SShashank Sharma 31932a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31942a57d9ccSImre Deak { 31952a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 31962a57d9ccSImre Deak } 31972a57d9ccSImre Deak 31982a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31992a57d9ccSImre Deak { 32002a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32012a57d9ccSImre Deak 32022a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32032a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32042a57d9ccSImre Deak 32052a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32062a57d9ccSImre Deak 32072a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32082a57d9ccSImre Deak } 32092a57d9ccSImre Deak 3210b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3211d46da437SPaulo Zanoni { 321282a28bcfSDaniel Vetter u32 mask; 3213d46da437SPaulo Zanoni 32146e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3215692a04cfSDaniel Vetter return; 3216692a04cfSDaniel Vetter 32176e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32185c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 32194ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 32205c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32214ebc6509SDhinakaran Pandiyan else 32224ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 32238664281bSPaulo Zanoni 322465f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3225d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32262a57d9ccSImre Deak 32272a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32282a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 32291a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32302a57d9ccSImre Deak else 32312a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3232d46da437SPaulo Zanoni } 3233d46da437SPaulo Zanoni 32349eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3235036a4a7dSZhenyu Wang { 3236b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32378e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32388e76f8dcSPaulo Zanoni 3239b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 32408e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3241842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 32428e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 324323bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 324423bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 32458e76f8dcSPaulo Zanoni } else { 32468e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3247842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3248842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3249e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3250e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3251e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 32528e76f8dcSPaulo Zanoni } 3253036a4a7dSZhenyu Wang 3254fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3255b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3256fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3257fc340442SDaniel Vetter } 3258fc340442SDaniel Vetter 32591ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3260036a4a7dSZhenyu Wang 3261b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3262622364b6SPaulo Zanoni 3263b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3264b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3265036a4a7dSZhenyu Wang 3266cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3267036a4a7dSZhenyu Wang 32681a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 32691a56b1a2SImre Deak 3270b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 32717fe0b973SKeith Packard 327250a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 32736005ce42SDaniel Vetter /* Enable PCU event interrupts 32746005ce42SDaniel Vetter * 32756005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 32764bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 32774bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3278d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3279fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3280d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3281f97108d1SJesse Barnes } 3282036a4a7dSZhenyu Wang } 3283036a4a7dSZhenyu Wang 3284f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3285f8b79e58SImre Deak { 328667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3287f8b79e58SImre Deak 3288f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3289f8b79e58SImre Deak return; 3290f8b79e58SImre Deak 3291f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3292f8b79e58SImre Deak 3293d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3294d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3295ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3296f8b79e58SImre Deak } 3297d6c69803SVille Syrjälä } 3298f8b79e58SImre Deak 3299f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3300f8b79e58SImre Deak { 330167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3302f8b79e58SImre Deak 3303f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3304f8b79e58SImre Deak return; 3305f8b79e58SImre Deak 3306f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3307f8b79e58SImre Deak 3308950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3309ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3310f8b79e58SImre Deak } 3311f8b79e58SImre Deak 33120e6c9a9eSVille Syrjälä 3313b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 33140e6c9a9eSVille Syrjälä { 3315cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 33167e231dbeSJesse Barnes 3317ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33189918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3319ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3320ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3321ad22d106SVille Syrjälä 33227e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 332334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 332420afbda2SDaniel Vetter } 332520afbda2SDaniel Vetter 3326abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3327abd58f01SBen Widawsky { 3328b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3329b16b2a2fSPaulo Zanoni 3330a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3331a9c287c9SJani Nikula u32 de_pipe_enables; 33323a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 33333a3b3c7dSVille Syrjälä u32 de_port_enables; 3334df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 33353a3b3c7dSVille Syrjälä enum pipe pipe; 3336770de83dSDamien Lespiau 3337df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3338df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3339df0d28c1SDhinakaran Pandiyan 3340bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3341842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 33423a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 334388e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3344cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 33453a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 33463a3b3c7dSVille Syrjälä } else { 3347842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 33483a3b3c7dSVille Syrjälä } 3349770de83dSDamien Lespiau 3350bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 3351bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 3352bb187e93SJames Ausmus 33539bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 3354a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3355a324fcacSRodrigo Vivi 3356770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3357770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3358770de83dSDamien Lespiau 33593a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3360cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3361a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3362a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 33633a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 33643a3b3c7dSVille Syrjälä 33658241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 33668241cfbeSJosé Roberto de Souza enum transcoder trans; 33678241cfbeSJosé Roberto de Souza 33688241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 33698241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 33708241cfbeSJosé Roberto de Souza 33718241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 33728241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 33738241cfbeSJosé Roberto de Souza continue; 33748241cfbeSJosé Roberto de Souza 33758241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 33768241cfbeSJosé Roberto de Souza } 33778241cfbeSJosé Roberto de Souza } else { 3378b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 33798241cfbeSJosé Roberto de Souza } 3380e04f7eceSVille Syrjälä 33810a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 33820a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3383abd58f01SBen Widawsky 3384f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3385813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3386b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3387813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 338835079899SPaulo Zanoni de_pipe_enables); 33890a195c02SMika Kahola } 3390abd58f01SBen Widawsky 3391b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3392b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 33932a57d9ccSImre Deak 3394121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3395121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3396b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3397b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3398121e758eSDhinakaran Pandiyan 3399b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3400b16b2a2fSPaulo Zanoni de_hpd_enables); 3401121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3402121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 34032a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3404121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 34051a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3406abd58f01SBen Widawsky } 3407121e758eSDhinakaran Pandiyan } 3408abd58f01SBen Widawsky 3409b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3410abd58f01SBen Widawsky { 34116e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3412b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3413622364b6SPaulo Zanoni 3414cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3415abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3416abd58f01SBen Widawsky 34176e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3418b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3419abd58f01SBen Widawsky 342025286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3421abd58f01SBen Widawsky } 3422abd58f01SBen Widawsky 3423b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 342431604222SAnusha Srivatsa { 342531604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 342631604222SAnusha Srivatsa 342748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 342831604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 342931604222SAnusha Srivatsa POSTING_READ(SDEIER); 343031604222SAnusha Srivatsa 343165f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 343231604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 343331604222SAnusha Srivatsa 343452dfdba0SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) 343552dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 343652dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 3437e83c4673SVivek Kasireddy else if (HAS_PCH_JSP(dev_priv)) 34388ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 3439e83c4673SVivek Kasireddy else if (HAS_PCH_MCC(dev_priv)) 3440e83c4673SVivek Kasireddy icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 3441e83c4673SVivek Kasireddy ICP_TC_HPD_ENABLE(PORT_TC1)); 344252dfdba0SLucas De Marchi else 344352dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 344452dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 344531604222SAnusha Srivatsa } 344631604222SAnusha Srivatsa 3447b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 344851951ae7SMika Kuoppala { 3449b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3450df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 345151951ae7SMika Kuoppala 345229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3453b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 345431604222SAnusha Srivatsa 34559b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 345651951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 345751951ae7SMika Kuoppala 3458b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3459df0d28c1SDhinakaran Pandiyan 346051951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 346151951ae7SMika Kuoppala 34629b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3463c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 346451951ae7SMika Kuoppala } 346551951ae7SMika Kuoppala 3466b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 346743f328d7SVille Syrjälä { 3468cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 346943f328d7SVille Syrjälä 3470ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34719918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3472ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3473ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3474ad22d106SVille Syrjälä 3475e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 347643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 347743f328d7SVille Syrjälä } 347843f328d7SVille Syrjälä 3479b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3480c2798b19SChris Wilson { 3481b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3482c2798b19SChris Wilson 348344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 348444d9241eSVille Syrjälä 3485b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3486c2798b19SChris Wilson } 3487c2798b19SChris Wilson 3488b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3489c2798b19SChris Wilson { 3490b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3491e9e9848aSVille Syrjälä u16 enable_mask; 3492c2798b19SChris Wilson 34934f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 34944f5fd91fSTvrtko Ursulin EMR, 34954f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3496045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3497c2798b19SChris Wilson 3498c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3499c2798b19SChris Wilson dev_priv->irq_mask = 3500c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 350116659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 350216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3503c2798b19SChris Wilson 3504e9e9848aSVille Syrjälä enable_mask = 3505c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3506c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 350716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3508e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3509e9e9848aSVille Syrjälä 3510b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3511c2798b19SChris Wilson 3512379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3513379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3514d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3515755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3516755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3517d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3518c2798b19SChris Wilson } 3519c2798b19SChris Wilson 35204f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 352178c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 352278c357ddSVille Syrjälä { 35234f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 352478c357ddSVille Syrjälä u16 emr; 352578c357ddSVille Syrjälä 35264f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 352778c357ddSVille Syrjälä 352878c357ddSVille Syrjälä if (*eir) 35294f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 353078c357ddSVille Syrjälä 35314f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 353278c357ddSVille Syrjälä if (*eir_stuck == 0) 353378c357ddSVille Syrjälä return; 353478c357ddSVille Syrjälä 353578c357ddSVille Syrjälä /* 353678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 353778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 353878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 353978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 354078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 354178c357ddSVille Syrjälä * cleared except by handling the underlying error 354278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 354378c357ddSVille Syrjälä * remains set. 354478c357ddSVille Syrjälä */ 35454f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 35464f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 35474f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 354878c357ddSVille Syrjälä } 354978c357ddSVille Syrjälä 355078c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 355178c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 355278c357ddSVille Syrjälä { 355378c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 355478c357ddSVille Syrjälä 355578c357ddSVille Syrjälä if (eir_stuck) 355678c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 355778c357ddSVille Syrjälä } 355878c357ddSVille Syrjälä 355978c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 356078c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 356178c357ddSVille Syrjälä { 356278c357ddSVille Syrjälä u32 emr; 356378c357ddSVille Syrjälä 356478c357ddSVille Syrjälä *eir = I915_READ(EIR); 356578c357ddSVille Syrjälä 356678c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 356778c357ddSVille Syrjälä 356878c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 356978c357ddSVille Syrjälä if (*eir_stuck == 0) 357078c357ddSVille Syrjälä return; 357178c357ddSVille Syrjälä 357278c357ddSVille Syrjälä /* 357378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 357478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 357578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 357678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 357778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 357878c357ddSVille Syrjälä * cleared except by handling the underlying error 357978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 358078c357ddSVille Syrjälä * remains set. 358178c357ddSVille Syrjälä */ 358278c357ddSVille Syrjälä emr = I915_READ(EMR); 358378c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 358478c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 358578c357ddSVille Syrjälä } 358678c357ddSVille Syrjälä 358778c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 358878c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 358978c357ddSVille Syrjälä { 359078c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 359178c357ddSVille Syrjälä 359278c357ddSVille Syrjälä if (eir_stuck) 359378c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 359478c357ddSVille Syrjälä } 359578c357ddSVille Syrjälä 3596ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3597c2798b19SChris Wilson { 3598b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3599af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3600c2798b19SChris Wilson 36012dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36022dd2a883SImre Deak return IRQ_NONE; 36032dd2a883SImre Deak 36041f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36059102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36061f814dacSImre Deak 3607af722d28SVille Syrjälä do { 3608af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 360978c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3610af722d28SVille Syrjälä u16 iir; 3611af722d28SVille Syrjälä 36124f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3613c2798b19SChris Wilson if (iir == 0) 3614af722d28SVille Syrjälä break; 3615c2798b19SChris Wilson 3616af722d28SVille Syrjälä ret = IRQ_HANDLED; 3617c2798b19SChris Wilson 3618eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3619eb64343cSVille Syrjälä * signalled in iir */ 3620eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3621c2798b19SChris Wilson 362278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 362378c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 362478c357ddSVille Syrjälä 36254f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3626c2798b19SChris Wilson 3627c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 362854400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3629c2798b19SChris Wilson 363078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 363178c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3632af722d28SVille Syrjälä 3633eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3634af722d28SVille Syrjälä } while (0); 3635c2798b19SChris Wilson 36369102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36371f814dacSImre Deak 36381f814dacSImre Deak return ret; 3639c2798b19SChris Wilson } 3640c2798b19SChris Wilson 3641b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3642a266c7d5SChris Wilson { 3643b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3644a266c7d5SChris Wilson 364556b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 36460706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3647a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3648a266c7d5SChris Wilson } 3649a266c7d5SChris Wilson 365044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 365144d9241eSVille Syrjälä 3652b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3653a266c7d5SChris Wilson } 3654a266c7d5SChris Wilson 3655b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3656a266c7d5SChris Wilson { 3657b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 365838bde180SChris Wilson u32 enable_mask; 3659a266c7d5SChris Wilson 3660045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3661045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 366238bde180SChris Wilson 366338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 366438bde180SChris Wilson dev_priv->irq_mask = 366538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 366638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 366716659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 366816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 366938bde180SChris Wilson 367038bde180SChris Wilson enable_mask = 367138bde180SChris Wilson I915_ASLE_INTERRUPT | 367238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 367338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 367416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 367538bde180SChris Wilson I915_USER_INTERRUPT; 367638bde180SChris Wilson 367756b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3678a266c7d5SChris Wilson /* Enable in IER... */ 3679a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3680a266c7d5SChris Wilson /* and unmask in IMR */ 3681a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3682a266c7d5SChris Wilson } 3683a266c7d5SChris Wilson 3684b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3685a266c7d5SChris Wilson 3686379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3687379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3688d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3689755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3690755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3691d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3692379ef82dSDaniel Vetter 3693c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 369420afbda2SDaniel Vetter } 369520afbda2SDaniel Vetter 3696ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3697a266c7d5SChris Wilson { 3698b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3699af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3700a266c7d5SChris Wilson 37012dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37022dd2a883SImre Deak return IRQ_NONE; 37032dd2a883SImre Deak 37041f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37059102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37061f814dacSImre Deak 370738bde180SChris Wilson do { 3708eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 370978c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3710af722d28SVille Syrjälä u32 hotplug_status = 0; 3711af722d28SVille Syrjälä u32 iir; 3712a266c7d5SChris Wilson 37139d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3714af722d28SVille Syrjälä if (iir == 0) 3715af722d28SVille Syrjälä break; 3716af722d28SVille Syrjälä 3717af722d28SVille Syrjälä ret = IRQ_HANDLED; 3718af722d28SVille Syrjälä 3719af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3720af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3721af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3722a266c7d5SChris Wilson 3723eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3724eb64343cSVille Syrjälä * signalled in iir */ 3725eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3726a266c7d5SChris Wilson 372778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 372878c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 372978c357ddSVille Syrjälä 37309d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3731a266c7d5SChris Wilson 3732a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 373354400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3734a266c7d5SChris Wilson 373578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 373678c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3737a266c7d5SChris Wilson 3738af722d28SVille Syrjälä if (hotplug_status) 3739af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3740af722d28SVille Syrjälä 3741af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3742af722d28SVille Syrjälä } while (0); 3743a266c7d5SChris Wilson 37449102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37451f814dacSImre Deak 3746a266c7d5SChris Wilson return ret; 3747a266c7d5SChris Wilson } 3748a266c7d5SChris Wilson 3749b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3750a266c7d5SChris Wilson { 3751b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3752a266c7d5SChris Wilson 37530706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3754a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3755a266c7d5SChris Wilson 375644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 375744d9241eSVille Syrjälä 3758b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3759a266c7d5SChris Wilson } 3760a266c7d5SChris Wilson 3761b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3762a266c7d5SChris Wilson { 3763b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3764bbba0a97SChris Wilson u32 enable_mask; 3765a266c7d5SChris Wilson u32 error_mask; 3766a266c7d5SChris Wilson 3767045cebd2SVille Syrjälä /* 3768045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3769045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3770045cebd2SVille Syrjälä */ 3771045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3772045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3773045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3774045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3775045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3776045cebd2SVille Syrjälä } else { 3777045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3778045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3779045cebd2SVille Syrjälä } 3780045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3781045cebd2SVille Syrjälä 3782a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3783c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3784c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3785adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3786bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3787bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378878c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3789bbba0a97SChris Wilson 3790c30bb1fdSVille Syrjälä enable_mask = 3791c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3792c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3793c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3794c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379578c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3796c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3797bbba0a97SChris Wilson 379891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3799bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3800a266c7d5SChris Wilson 3801b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3802c30bb1fdSVille Syrjälä 3803b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3804b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3805d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3806755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3807755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3808755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3809d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3810a266c7d5SChris Wilson 381191d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 381220afbda2SDaniel Vetter } 381320afbda2SDaniel Vetter 381491d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 381520afbda2SDaniel Vetter { 381620afbda2SDaniel Vetter u32 hotplug_en; 381720afbda2SDaniel Vetter 381867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3819b5ea2d56SDaniel Vetter 3820adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3821e5868a31SEgbert Eich /* enable bits are the same for all generations */ 382291d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3823a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3824a266c7d5SChris Wilson to generate a spurious hotplug event about three 3825a266c7d5SChris Wilson seconds later. So just do it once. 3826a266c7d5SChris Wilson */ 382791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3828a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3829a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3830a266c7d5SChris Wilson 3831a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 38320706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3833f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3834f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3835f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 38360706f17cSEgbert Eich hotplug_en); 3837a266c7d5SChris Wilson } 3838a266c7d5SChris Wilson 3839ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3840a266c7d5SChris Wilson { 3841b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3842af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3843a266c7d5SChris Wilson 38442dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38452dd2a883SImre Deak return IRQ_NONE; 38462dd2a883SImre Deak 38471f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38489102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38491f814dacSImre Deak 3850af722d28SVille Syrjälä do { 3851eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 385278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3853af722d28SVille Syrjälä u32 hotplug_status = 0; 3854af722d28SVille Syrjälä u32 iir; 38552c8ba29fSChris Wilson 38569d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3857af722d28SVille Syrjälä if (iir == 0) 3858af722d28SVille Syrjälä break; 3859af722d28SVille Syrjälä 3860af722d28SVille Syrjälä ret = IRQ_HANDLED; 3861af722d28SVille Syrjälä 3862af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3863af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3864a266c7d5SChris Wilson 3865eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3866eb64343cSVille Syrjälä * signalled in iir */ 3867eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3868a266c7d5SChris Wilson 386978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 387078c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 387178c357ddSVille Syrjälä 38729d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3873a266c7d5SChris Wilson 3874a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 387554400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3876af722d28SVille Syrjälä 3877a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 387854400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[VCS0]); 3879a266c7d5SChris Wilson 388078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 388178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3882515ac2bbSDaniel Vetter 3883af722d28SVille Syrjälä if (hotplug_status) 3884af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3885af722d28SVille Syrjälä 3886af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3887af722d28SVille Syrjälä } while (0); 3888a266c7d5SChris Wilson 38899102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38901f814dacSImre Deak 3891a266c7d5SChris Wilson return ret; 3892a266c7d5SChris Wilson } 3893a266c7d5SChris Wilson 3894fca52a55SDaniel Vetter /** 3895fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 3896fca52a55SDaniel Vetter * @dev_priv: i915 device instance 3897fca52a55SDaniel Vetter * 3898fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 3899fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 3900fca52a55SDaniel Vetter */ 3901b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 3902f71d4af4SJesse Barnes { 390391c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 3904cefcff8fSJoonas Lahtinen int i; 39058b2e326dSChris Wilson 390677913b39SJani Nikula intel_hpd_init_work(dev_priv); 390777913b39SJani Nikula 390874bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 3909cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3910cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 39118b2e326dSChris Wilson 3912633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 3913702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 39142239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 391526705e20SSagar Arun Kamble 391621da2700SVille Syrjälä dev->vblank_disable_immediate = true; 391721da2700SVille Syrjälä 3918262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 3919262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 3920262fd485SChris Wilson * special care to avoid writing any of the display block registers 3921262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 3922262fd485SChris Wilson * in this case to the runtime pm. 3923262fd485SChris Wilson */ 3924262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 3925262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 3926262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 3927262fd485SChris Wilson 3928317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 39299a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 39309a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 39319a64c650SLyude Paul * sideband messaging with MST. 39329a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 39339a64c650SLyude Paul * short pulses, as seen on some G4x systems. 39349a64c650SLyude Paul */ 39359a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 3936317eaa95SLyude 3937b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3938b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 393943f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3940b318b824SVille Syrjälä } else { 3941943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 3942943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 3943943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 39448ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 39458ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 3946121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 3947b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 3948e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 3949c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 39506dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 39516dbf30ceSVille Syrjälä else 39523a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 3953f71d4af4SJesse Barnes } 3954f71d4af4SJesse Barnes } 395520afbda2SDaniel Vetter 3956fca52a55SDaniel Vetter /** 3957cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 3958cefcff8fSJoonas Lahtinen * @i915: i915 device instance 3959cefcff8fSJoonas Lahtinen * 3960cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 3961cefcff8fSJoonas Lahtinen */ 3962cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 3963cefcff8fSJoonas Lahtinen { 3964cefcff8fSJoonas Lahtinen int i; 3965cefcff8fSJoonas Lahtinen 3966cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3967cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 3968cefcff8fSJoonas Lahtinen } 3969cefcff8fSJoonas Lahtinen 3970b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 3971b318b824SVille Syrjälä { 3972b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3973b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3974b318b824SVille Syrjälä return cherryview_irq_handler; 3975b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 3976b318b824SVille Syrjälä return valleyview_irq_handler; 3977b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 3978b318b824SVille Syrjälä return i965_irq_handler; 3979b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 3980b318b824SVille Syrjälä return i915_irq_handler; 3981b318b824SVille Syrjälä else 3982b318b824SVille Syrjälä return i8xx_irq_handler; 3983b318b824SVille Syrjälä } else { 3984b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 3985b318b824SVille Syrjälä return gen11_irq_handler; 3986b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 3987b318b824SVille Syrjälä return gen8_irq_handler; 3988b318b824SVille Syrjälä else 39899eae5e27SLucas De Marchi return ilk_irq_handler; 3990b318b824SVille Syrjälä } 3991b318b824SVille Syrjälä } 3992b318b824SVille Syrjälä 3993b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 3994b318b824SVille Syrjälä { 3995b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3996b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3997b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 3998b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 3999b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4000b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4001b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4002b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4003b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4004b318b824SVille Syrjälä else 4005b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4006b318b824SVille Syrjälä } else { 4007b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4008b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4009b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4010b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4011b318b824SVille Syrjälä else 40129eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4013b318b824SVille Syrjälä } 4014b318b824SVille Syrjälä } 4015b318b824SVille Syrjälä 4016b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4017b318b824SVille Syrjälä { 4018b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4019b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4020b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4021b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4022b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4023b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4024b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4025b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4026b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4027b318b824SVille Syrjälä else 4028b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4029b318b824SVille Syrjälä } else { 4030b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4031b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4032b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4033b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4034b318b824SVille Syrjälä else 40359eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4036b318b824SVille Syrjälä } 4037b318b824SVille Syrjälä } 4038b318b824SVille Syrjälä 4039cefcff8fSJoonas Lahtinen /** 4040fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4041fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4042fca52a55SDaniel Vetter * 4043fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4044fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4045fca52a55SDaniel Vetter * 4046fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4047fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4048fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4049fca52a55SDaniel Vetter */ 40502aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 40512aeb7d3aSDaniel Vetter { 4052b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4053b318b824SVille Syrjälä int ret; 4054b318b824SVille Syrjälä 40552aeb7d3aSDaniel Vetter /* 40562aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 40572aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 40582aeb7d3aSDaniel Vetter * special cases in our ordering checks. 40592aeb7d3aSDaniel Vetter */ 4060ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 40612aeb7d3aSDaniel Vetter 4062b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4063b318b824SVille Syrjälä 4064b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4065b318b824SVille Syrjälä 4066b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4067b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4068b318b824SVille Syrjälä if (ret < 0) { 4069b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4070b318b824SVille Syrjälä return ret; 4071b318b824SVille Syrjälä } 4072b318b824SVille Syrjälä 4073b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4074b318b824SVille Syrjälä 4075b318b824SVille Syrjälä return ret; 40762aeb7d3aSDaniel Vetter } 40772aeb7d3aSDaniel Vetter 4078fca52a55SDaniel Vetter /** 4079fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4080fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4081fca52a55SDaniel Vetter * 4082fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4083fca52a55SDaniel Vetter * resources acquired in the init functions. 4084fca52a55SDaniel Vetter */ 40852aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 40862aeb7d3aSDaniel Vetter { 4087b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4088b318b824SVille Syrjälä 4089b318b824SVille Syrjälä /* 4090789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4091789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4092789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4093789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4094b318b824SVille Syrjälä */ 4095b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4096b318b824SVille Syrjälä return; 4097b318b824SVille Syrjälä 4098b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4099b318b824SVille Syrjälä 4100b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4101b318b824SVille Syrjälä 4102b318b824SVille Syrjälä free_irq(irq, dev_priv); 4103b318b824SVille Syrjälä 41042aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4105ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 41062aeb7d3aSDaniel Vetter } 41072aeb7d3aSDaniel Vetter 4108fca52a55SDaniel Vetter /** 4109fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4110fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4111fca52a55SDaniel Vetter * 4112fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4113fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4114fca52a55SDaniel Vetter */ 4115b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4116c67a470bSPaulo Zanoni { 4117b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4118ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4119315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4120c67a470bSPaulo Zanoni } 4121c67a470bSPaulo Zanoni 4122fca52a55SDaniel Vetter /** 4123fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4124fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4125fca52a55SDaniel Vetter * 4126fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4127fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4128fca52a55SDaniel Vetter */ 4129b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4130c67a470bSPaulo Zanoni { 4131ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4132b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4133b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4134c67a470bSPaulo Zanoni } 4135d64575eeSJani Nikula 4136d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4137d64575eeSJani Nikula { 4138d64575eeSJani Nikula /* 4139d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4140d64575eeSJani Nikula * this is the only thing we need to check. 4141d64575eeSJani Nikula */ 4142d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4143d64575eeSJani Nikula } 4144d64575eeSJani Nikula 4145d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4146d64575eeSJani Nikula { 4147d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4148d64575eeSJani Nikula } 4149