xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 6cb504c29b1338925c83e4430e42a51eaa43781e)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
2963eeaf38SJesse Barnes #include <linux/sysrq.h>
30c0e09200SDave Airlie #include "drmP.h"
31c0e09200SDave Airlie #include "drm.h"
32c0e09200SDave Airlie #include "i915_drm.h"
33c0e09200SDave Airlie #include "i915_drv.h"
3479e53945SJesse Barnes #include "intel_drv.h"
35c0e09200SDave Airlie 
36c0e09200SDave Airlie #define MAX_NOPID ((u32)~0)
37c0e09200SDave Airlie 
387c463586SKeith Packard /**
397c463586SKeith Packard  * Interrupts that are always left unmasked.
407c463586SKeith Packard  *
417c463586SKeith Packard  * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
427c463586SKeith Packard  * we leave them always unmasked in IMR and then control enabling them through
437c463586SKeith Packard  * PIPESTAT alone.
447c463586SKeith Packard  */
457c463586SKeith Packard #define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT |		 \
460a3e67a4SJesse Barnes 				   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
4763eeaf38SJesse Barnes 				   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
4863eeaf38SJesse Barnes 				   I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
49ed4cb414SEric Anholt 
507c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */
517c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
527c463586SKeith Packard 
5379e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
5479e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_STATUS)
5579e53945SJesse Barnes 
5679e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
5779e53945SJesse Barnes 				 PIPE_VBLANK_INTERRUPT_ENABLE)
5879e53945SJesse Barnes 
5979e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
6079e53945SJesse Barnes 					 DRM_I915_VBLANK_PIPE_B)
6179e53945SJesse Barnes 
628ee1c3dbSMatthew Garrett void
63036a4a7dSZhenyu Wang igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
64036a4a7dSZhenyu Wang {
65036a4a7dSZhenyu Wang 	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
66036a4a7dSZhenyu Wang 		dev_priv->gt_irq_mask_reg &= ~mask;
67036a4a7dSZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
68036a4a7dSZhenyu Wang 		(void) I915_READ(GTIMR);
69036a4a7dSZhenyu Wang 	}
70036a4a7dSZhenyu Wang }
71036a4a7dSZhenyu Wang 
72036a4a7dSZhenyu Wang static inline void
73036a4a7dSZhenyu Wang igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
74036a4a7dSZhenyu Wang {
75036a4a7dSZhenyu Wang 	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
76036a4a7dSZhenyu Wang 		dev_priv->gt_irq_mask_reg |= mask;
77036a4a7dSZhenyu Wang 		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
78036a4a7dSZhenyu Wang 		(void) I915_READ(GTIMR);
79036a4a7dSZhenyu Wang 	}
80036a4a7dSZhenyu Wang }
81036a4a7dSZhenyu Wang 
82036a4a7dSZhenyu Wang /* For display hotplug interrupt */
83036a4a7dSZhenyu Wang void
84036a4a7dSZhenyu Wang igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
85036a4a7dSZhenyu Wang {
86036a4a7dSZhenyu Wang 	if ((dev_priv->irq_mask_reg & mask) != 0) {
87036a4a7dSZhenyu Wang 		dev_priv->irq_mask_reg &= ~mask;
88036a4a7dSZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
89036a4a7dSZhenyu Wang 		(void) I915_READ(DEIMR);
90036a4a7dSZhenyu Wang 	}
91036a4a7dSZhenyu Wang }
92036a4a7dSZhenyu Wang 
93036a4a7dSZhenyu Wang static inline void
94036a4a7dSZhenyu Wang igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
95036a4a7dSZhenyu Wang {
96036a4a7dSZhenyu Wang 	if ((dev_priv->irq_mask_reg & mask) != mask) {
97036a4a7dSZhenyu Wang 		dev_priv->irq_mask_reg |= mask;
98036a4a7dSZhenyu Wang 		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
99036a4a7dSZhenyu Wang 		(void) I915_READ(DEIMR);
100036a4a7dSZhenyu Wang 	}
101036a4a7dSZhenyu Wang }
102036a4a7dSZhenyu Wang 
103036a4a7dSZhenyu Wang void
104ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
105ed4cb414SEric Anholt {
106ed4cb414SEric Anholt 	if ((dev_priv->irq_mask_reg & mask) != 0) {
107ed4cb414SEric Anholt 		dev_priv->irq_mask_reg &= ~mask;
108ed4cb414SEric Anholt 		I915_WRITE(IMR, dev_priv->irq_mask_reg);
109ed4cb414SEric Anholt 		(void) I915_READ(IMR);
110ed4cb414SEric Anholt 	}
111ed4cb414SEric Anholt }
112ed4cb414SEric Anholt 
113ed4cb414SEric Anholt static inline void
114ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
115ed4cb414SEric Anholt {
116ed4cb414SEric Anholt 	if ((dev_priv->irq_mask_reg & mask) != mask) {
117ed4cb414SEric Anholt 		dev_priv->irq_mask_reg |= mask;
118ed4cb414SEric Anholt 		I915_WRITE(IMR, dev_priv->irq_mask_reg);
119ed4cb414SEric Anholt 		(void) I915_READ(IMR);
120ed4cb414SEric Anholt 	}
121ed4cb414SEric Anholt }
122ed4cb414SEric Anholt 
1237c463586SKeith Packard static inline u32
1247c463586SKeith Packard i915_pipestat(int pipe)
1257c463586SKeith Packard {
1267c463586SKeith Packard 	if (pipe == 0)
1277c463586SKeith Packard 		return PIPEASTAT;
1287c463586SKeith Packard 	if (pipe == 1)
1297c463586SKeith Packard 		return PIPEBSTAT;
1309c84ba4eSAndrew Morton 	BUG();
1317c463586SKeith Packard }
1327c463586SKeith Packard 
1337c463586SKeith Packard void
1347c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1357c463586SKeith Packard {
1367c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
1377c463586SKeith Packard 		u32 reg = i915_pipestat(pipe);
1387c463586SKeith Packard 
1397c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
1407c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
1417c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
1427c463586SKeith Packard 		(void) I915_READ(reg);
1437c463586SKeith Packard 	}
1447c463586SKeith Packard }
1457c463586SKeith Packard 
1467c463586SKeith Packard void
1477c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
1487c463586SKeith Packard {
1497c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
1507c463586SKeith Packard 		u32 reg = i915_pipestat(pipe);
1517c463586SKeith Packard 
1527c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
1537c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
1547c463586SKeith Packard 		(void) I915_READ(reg);
1557c463586SKeith Packard 	}
1567c463586SKeith Packard }
1577c463586SKeith Packard 
158c0e09200SDave Airlie /**
1590a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1600a3e67a4SJesse Barnes  * @dev: DRM device
1610a3e67a4SJesse Barnes  * @pipe: pipe to check
1620a3e67a4SJesse Barnes  *
1630a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1640a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1650a3e67a4SJesse Barnes  * before reading such registers if unsure.
1660a3e67a4SJesse Barnes  */
1670a3e67a4SJesse Barnes static int
1680a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1690a3e67a4SJesse Barnes {
1700a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1710a3e67a4SJesse Barnes 	unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
1720a3e67a4SJesse Barnes 
1730a3e67a4SJesse Barnes 	if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
1740a3e67a4SJesse Barnes 		return 1;
1750a3e67a4SJesse Barnes 
1760a3e67a4SJesse Barnes 	return 0;
1770a3e67a4SJesse Barnes }
1780a3e67a4SJesse Barnes 
17942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
18042f52ef8SKeith Packard  * we use as a pipe index
18142f52ef8SKeith Packard  */
18242f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1830a3e67a4SJesse Barnes {
1840a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1850a3e67a4SJesse Barnes 	unsigned long high_frame;
1860a3e67a4SJesse Barnes 	unsigned long low_frame;
1870a3e67a4SJesse Barnes 	u32 high1, high2, low, count;
1880a3e67a4SJesse Barnes 
1890a3e67a4SJesse Barnes 	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
1900a3e67a4SJesse Barnes 	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
1910a3e67a4SJesse Barnes 
1920a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
193*6cb504c2SFrans Pop 		DRM_DEBUG("trying to get vblank count for disabled pipe %d\n", pipe);
1940a3e67a4SJesse Barnes 		return 0;
1950a3e67a4SJesse Barnes 	}
1960a3e67a4SJesse Barnes 
1970a3e67a4SJesse Barnes 	/*
1980a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1990a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
2000a3e67a4SJesse Barnes 	 * register.
2010a3e67a4SJesse Barnes 	 */
2020a3e67a4SJesse Barnes 	do {
2030a3e67a4SJesse Barnes 		high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
2040a3e67a4SJesse Barnes 			 PIPE_FRAME_HIGH_SHIFT);
2050a3e67a4SJesse Barnes 		low =  ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
2060a3e67a4SJesse Barnes 			PIPE_FRAME_LOW_SHIFT);
2070a3e67a4SJesse Barnes 		high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
2080a3e67a4SJesse Barnes 			 PIPE_FRAME_HIGH_SHIFT);
2090a3e67a4SJesse Barnes 	} while (high1 != high2);
2100a3e67a4SJesse Barnes 
2110a3e67a4SJesse Barnes 	count = (high1 << 8) | low;
2120a3e67a4SJesse Barnes 
2130a3e67a4SJesse Barnes 	return count;
2140a3e67a4SJesse Barnes }
2150a3e67a4SJesse Barnes 
2169880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
2179880b7a5SJesse Barnes {
2189880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2199880b7a5SJesse Barnes 	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
2209880b7a5SJesse Barnes 
2219880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
222*6cb504c2SFrans Pop 		DRM_DEBUG("trying to get vblank count for disabled pipe %d\n", pipe);
2239880b7a5SJesse Barnes 		return 0;
2249880b7a5SJesse Barnes 	}
2259880b7a5SJesse Barnes 
2269880b7a5SJesse Barnes 	return I915_READ(reg);
2279880b7a5SJesse Barnes }
2289880b7a5SJesse Barnes 
2295ca58282SJesse Barnes /*
2305ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2315ca58282SJesse Barnes  */
2325ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2335ca58282SJesse Barnes {
2345ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2355ca58282SJesse Barnes 						    hotplug_work);
2365ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
237c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
238c31c4ba3SKeith Packard 	struct drm_connector *connector;
2395ca58282SJesse Barnes 
240c31c4ba3SKeith Packard 	if (mode_config->num_connector) {
241c31c4ba3SKeith Packard 		list_for_each_entry(connector, &mode_config->connector_list, head) {
242c31c4ba3SKeith Packard 			struct intel_output *intel_output = to_intel_output(connector);
243c31c4ba3SKeith Packard 
244c31c4ba3SKeith Packard 			if (intel_output->hot_plug)
245c31c4ba3SKeith Packard 				(*intel_output->hot_plug) (intel_output);
246c31c4ba3SKeith Packard 		}
247c31c4ba3SKeith Packard 	}
2485ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
2495ca58282SJesse Barnes 	drm_sysfs_hotplug_event(dev);
2505ca58282SJesse Barnes }
2515ca58282SJesse Barnes 
252036a4a7dSZhenyu Wang irqreturn_t igdng_irq_handler(struct drm_device *dev)
253036a4a7dSZhenyu Wang {
254036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
255036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
256036a4a7dSZhenyu Wang 	u32 de_iir, gt_iir;
257036a4a7dSZhenyu Wang 	u32 new_de_iir, new_gt_iir;
258036a4a7dSZhenyu Wang 	struct drm_i915_master_private *master_priv;
259036a4a7dSZhenyu Wang 
260036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
261036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
262036a4a7dSZhenyu Wang 
263036a4a7dSZhenyu Wang 	for (;;) {
264036a4a7dSZhenyu Wang 		if (de_iir == 0 && gt_iir == 0)
265036a4a7dSZhenyu Wang 			break;
266036a4a7dSZhenyu Wang 
267036a4a7dSZhenyu Wang 		ret = IRQ_HANDLED;
268036a4a7dSZhenyu Wang 
269036a4a7dSZhenyu Wang 		I915_WRITE(DEIIR, de_iir);
270036a4a7dSZhenyu Wang 		new_de_iir = I915_READ(DEIIR);
271036a4a7dSZhenyu Wang 		I915_WRITE(GTIIR, gt_iir);
272036a4a7dSZhenyu Wang 		new_gt_iir = I915_READ(GTIIR);
273036a4a7dSZhenyu Wang 
274036a4a7dSZhenyu Wang 		if (dev->primary->master) {
275036a4a7dSZhenyu Wang 			master_priv = dev->primary->master->driver_priv;
276036a4a7dSZhenyu Wang 			if (master_priv->sarea_priv)
277036a4a7dSZhenyu Wang 				master_priv->sarea_priv->last_dispatch =
278036a4a7dSZhenyu Wang 					READ_BREADCRUMB(dev_priv);
279036a4a7dSZhenyu Wang 		}
280036a4a7dSZhenyu Wang 
281036a4a7dSZhenyu Wang 		if (gt_iir & GT_USER_INTERRUPT) {
282036a4a7dSZhenyu Wang 			dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
283036a4a7dSZhenyu Wang 			DRM_WAKEUP(&dev_priv->irq_queue);
284036a4a7dSZhenyu Wang 		}
285036a4a7dSZhenyu Wang 
286036a4a7dSZhenyu Wang 		de_iir = new_de_iir;
287036a4a7dSZhenyu Wang 		gt_iir = new_gt_iir;
288036a4a7dSZhenyu Wang 	}
289036a4a7dSZhenyu Wang 
290036a4a7dSZhenyu Wang 	return ret;
291036a4a7dSZhenyu Wang }
292036a4a7dSZhenyu Wang 
2938a905236SJesse Barnes /**
2948a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
2958a905236SJesse Barnes  * @work: work struct
2968a905236SJesse Barnes  *
2978a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
2988a905236SJesse Barnes  * was detected.
2998a905236SJesse Barnes  */
3008a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
3018a905236SJesse Barnes {
3028a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
3038a905236SJesse Barnes 						    error_work);
3048a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
3058a905236SJesse Barnes 	char *event_string = "ERROR=1";
3068a905236SJesse Barnes 	char *envp[] = { event_string, NULL };
3078a905236SJesse Barnes 
3088a905236SJesse Barnes 	DRM_DEBUG("generating error event\n");
3098a905236SJesse Barnes 
3108a905236SJesse Barnes 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, envp);
3118a905236SJesse Barnes }
3128a905236SJesse Barnes 
3138a905236SJesse Barnes /**
3148a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
3158a905236SJesse Barnes  * @dev: drm device
3168a905236SJesse Barnes  *
3178a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
3188a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
3198a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
3208a905236SJesse Barnes  * to pick up.
3218a905236SJesse Barnes  */
32263eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
32363eeaf38SJesse Barnes {
32463eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
32563eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
32663eeaf38SJesse Barnes 	unsigned long flags;
32763eeaf38SJesse Barnes 
32863eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
32963eeaf38SJesse Barnes 	if (dev_priv->first_error)
33063eeaf38SJesse Barnes 		goto out;
33163eeaf38SJesse Barnes 
33263eeaf38SJesse Barnes 	error = kmalloc(sizeof(*error), GFP_ATOMIC);
33363eeaf38SJesse Barnes 	if (!error) {
33463eeaf38SJesse Barnes 		DRM_DEBUG("out ot memory, not capturing error state\n");
33563eeaf38SJesse Barnes 		goto out;
33663eeaf38SJesse Barnes 	}
33763eeaf38SJesse Barnes 
33863eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
33963eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
34063eeaf38SJesse Barnes 	error->pipeastat = I915_READ(PIPEASTAT);
34163eeaf38SJesse Barnes 	error->pipebstat = I915_READ(PIPEBSTAT);
34263eeaf38SJesse Barnes 	error->instpm = I915_READ(INSTPM);
34363eeaf38SJesse Barnes 	if (!IS_I965G(dev)) {
34463eeaf38SJesse Barnes 		error->ipeir = I915_READ(IPEIR);
34563eeaf38SJesse Barnes 		error->ipehr = I915_READ(IPEHR);
34663eeaf38SJesse Barnes 		error->instdone = I915_READ(INSTDONE);
34763eeaf38SJesse Barnes 		error->acthd = I915_READ(ACTHD);
34863eeaf38SJesse Barnes 	} else {
34963eeaf38SJesse Barnes 		error->ipeir = I915_READ(IPEIR_I965);
35063eeaf38SJesse Barnes 		error->ipehr = I915_READ(IPEHR_I965);
35163eeaf38SJesse Barnes 		error->instdone = I915_READ(INSTDONE_I965);
35263eeaf38SJesse Barnes 		error->instps = I915_READ(INSTPS);
35363eeaf38SJesse Barnes 		error->instdone1 = I915_READ(INSTDONE1);
35463eeaf38SJesse Barnes 		error->acthd = I915_READ(ACTHD_I965);
35563eeaf38SJesse Barnes 	}
35663eeaf38SJesse Barnes 
3578a905236SJesse Barnes 	do_gettimeofday(&error->time);
3588a905236SJesse Barnes 
35963eeaf38SJesse Barnes 	dev_priv->first_error = error;
36063eeaf38SJesse Barnes 
36163eeaf38SJesse Barnes out:
36263eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
36363eeaf38SJesse Barnes }
36463eeaf38SJesse Barnes 
3658a905236SJesse Barnes /**
3668a905236SJesse Barnes  * i915_handle_error - handle an error interrupt
3678a905236SJesse Barnes  * @dev: drm device
3688a905236SJesse Barnes  *
3698a905236SJesse Barnes  * Do some basic checking of regsiter state at error interrupt time and
3708a905236SJesse Barnes  * dump it to the syslog.  Also call i915_capture_error_state() to make
3718a905236SJesse Barnes  * sure we get a record and make it available in debugfs.  Fire a uevent
3728a905236SJesse Barnes  * so userspace knows something bad happened (should trigger collection
3738a905236SJesse Barnes  * of a ring dump etc.).
3748a905236SJesse Barnes  */
3758a905236SJesse Barnes static void i915_handle_error(struct drm_device *dev)
376c0e09200SDave Airlie {
3778a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
37863eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
3798a905236SJesse Barnes 	u32 pipea_stats = I915_READ(PIPEASTAT);
3808a905236SJesse Barnes 	u32 pipeb_stats = I915_READ(PIPEBSTAT);
38163eeaf38SJesse Barnes 
38263eeaf38SJesse Barnes 	i915_capture_error_state(dev);
38363eeaf38SJesse Barnes 
38463eeaf38SJesse Barnes 	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
38563eeaf38SJesse Barnes 	       eir);
3868a905236SJesse Barnes 
3878a905236SJesse Barnes 	if (IS_G4X(dev)) {
3888a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
3898a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
3908a905236SJesse Barnes 
3918a905236SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
3928a905236SJesse Barnes 			       I915_READ(IPEIR_I965));
3938a905236SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
3948a905236SJesse Barnes 			       I915_READ(IPEHR_I965));
3958a905236SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
3968a905236SJesse Barnes 			       I915_READ(INSTDONE_I965));
3978a905236SJesse Barnes 			printk(KERN_ERR "  INSTPS: 0x%08x\n",
3988a905236SJesse Barnes 			       I915_READ(INSTPS));
3998a905236SJesse Barnes 			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
4008a905236SJesse Barnes 			       I915_READ(INSTDONE1));
4018a905236SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
4028a905236SJesse Barnes 			       I915_READ(ACTHD_I965));
4038a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
4048a905236SJesse Barnes 			(void)I915_READ(IPEIR_I965);
4058a905236SJesse Barnes 		}
4068a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
4078a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
4088a905236SJesse Barnes 			printk(KERN_ERR "page table error\n");
4098a905236SJesse Barnes 			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
4108a905236SJesse Barnes 			       pgtbl_err);
4118a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
4128a905236SJesse Barnes 			(void)I915_READ(PGTBL_ER);
4138a905236SJesse Barnes 		}
4148a905236SJesse Barnes 	}
4158a905236SJesse Barnes 
4168a905236SJesse Barnes 	if (IS_I9XX(dev)) {
41763eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
41863eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
41963eeaf38SJesse Barnes 			printk(KERN_ERR "page table error\n");
42063eeaf38SJesse Barnes 			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
42163eeaf38SJesse Barnes 			       pgtbl_err);
42263eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
42363eeaf38SJesse Barnes 			(void)I915_READ(PGTBL_ER);
42463eeaf38SJesse Barnes 		}
4258a905236SJesse Barnes 	}
4268a905236SJesse Barnes 
42763eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
42863eeaf38SJesse Barnes 		printk(KERN_ERR "memory refresh error\n");
42963eeaf38SJesse Barnes 		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
43063eeaf38SJesse Barnes 		       pipea_stats);
43163eeaf38SJesse Barnes 		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
43263eeaf38SJesse Barnes 		       pipeb_stats);
43363eeaf38SJesse Barnes 		/* pipestat has already been acked */
43463eeaf38SJesse Barnes 	}
43563eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
43663eeaf38SJesse Barnes 		printk(KERN_ERR "instruction error\n");
43763eeaf38SJesse Barnes 		printk(KERN_ERR "  INSTPM: 0x%08x\n",
43863eeaf38SJesse Barnes 		       I915_READ(INSTPM));
43963eeaf38SJesse Barnes 		if (!IS_I965G(dev)) {
44063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
44163eeaf38SJesse Barnes 
44263eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
44363eeaf38SJesse Barnes 			       I915_READ(IPEIR));
44463eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
44563eeaf38SJesse Barnes 			       I915_READ(IPEHR));
44663eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
44763eeaf38SJesse Barnes 			       I915_READ(INSTDONE));
44863eeaf38SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
44963eeaf38SJesse Barnes 			       I915_READ(ACTHD));
45063eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
45163eeaf38SJesse Barnes 			(void)I915_READ(IPEIR);
45263eeaf38SJesse Barnes 		} else {
45363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
45463eeaf38SJesse Barnes 
45563eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEIR: 0x%08x\n",
45663eeaf38SJesse Barnes 			       I915_READ(IPEIR_I965));
45763eeaf38SJesse Barnes 			printk(KERN_ERR "  IPEHR: 0x%08x\n",
45863eeaf38SJesse Barnes 			       I915_READ(IPEHR_I965));
45963eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
46063eeaf38SJesse Barnes 			       I915_READ(INSTDONE_I965));
46163eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTPS: 0x%08x\n",
46263eeaf38SJesse Barnes 			       I915_READ(INSTPS));
46363eeaf38SJesse Barnes 			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
46463eeaf38SJesse Barnes 			       I915_READ(INSTDONE1));
46563eeaf38SJesse Barnes 			printk(KERN_ERR "  ACTHD: 0x%08x\n",
46663eeaf38SJesse Barnes 			       I915_READ(ACTHD_I965));
46763eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
46863eeaf38SJesse Barnes 			(void)I915_READ(IPEIR_I965);
46963eeaf38SJesse Barnes 		}
47063eeaf38SJesse Barnes 	}
47163eeaf38SJesse Barnes 
47263eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
47363eeaf38SJesse Barnes 	(void)I915_READ(EIR);
47463eeaf38SJesse Barnes 	eir = I915_READ(EIR);
47563eeaf38SJesse Barnes 	if (eir) {
47663eeaf38SJesse Barnes 		/*
47763eeaf38SJesse Barnes 		 * some errors might have become stuck,
47863eeaf38SJesse Barnes 		 * mask them.
47963eeaf38SJesse Barnes 		 */
48063eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
48163eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
48263eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
48363eeaf38SJesse Barnes 	}
4848a905236SJesse Barnes 
4859c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
4868a905236SJesse Barnes }
4878a905236SJesse Barnes 
4888a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
4898a905236SJesse Barnes {
4908a905236SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
4918a905236SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4928a905236SJesse Barnes 	struct drm_i915_master_private *master_priv;
4938a905236SJesse Barnes 	u32 iir, new_iir;
4948a905236SJesse Barnes 	u32 pipea_stats, pipeb_stats;
4958a905236SJesse Barnes 	u32 vblank_status;
4968a905236SJesse Barnes 	u32 vblank_enable;
4978a905236SJesse Barnes 	int vblank = 0;
4988a905236SJesse Barnes 	unsigned long irqflags;
4998a905236SJesse Barnes 	int irq_received;
5008a905236SJesse Barnes 	int ret = IRQ_NONE;
5018a905236SJesse Barnes 
5028a905236SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
5038a905236SJesse Barnes 
5048a905236SJesse Barnes 	if (IS_IGDNG(dev))
5058a905236SJesse Barnes 		return igdng_irq_handler(dev);
5068a905236SJesse Barnes 
5078a905236SJesse Barnes 	iir = I915_READ(IIR);
5088a905236SJesse Barnes 
5098a905236SJesse Barnes 	if (IS_I965G(dev)) {
5108a905236SJesse Barnes 		vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
5118a905236SJesse Barnes 		vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
5128a905236SJesse Barnes 	} else {
5138a905236SJesse Barnes 		vblank_status = I915_VBLANK_INTERRUPT_STATUS;
5148a905236SJesse Barnes 		vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
5158a905236SJesse Barnes 	}
5168a905236SJesse Barnes 
5178a905236SJesse Barnes 	for (;;) {
5188a905236SJesse Barnes 		irq_received = iir != 0;
5198a905236SJesse Barnes 
5208a905236SJesse Barnes 		/* Can't rely on pipestat interrupt bit in iir as it might
5218a905236SJesse Barnes 		 * have been cleared after the pipestat interrupt was received.
5228a905236SJesse Barnes 		 * It doesn't set the bit in iir again, but it still produces
5238a905236SJesse Barnes 		 * interrupts (for non-MSI).
5248a905236SJesse Barnes 		 */
5258a905236SJesse Barnes 		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
5268a905236SJesse Barnes 		pipea_stats = I915_READ(PIPEASTAT);
5278a905236SJesse Barnes 		pipeb_stats = I915_READ(PIPEBSTAT);
5288a905236SJesse Barnes 
5298a905236SJesse Barnes 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
5308a905236SJesse Barnes 			i915_handle_error(dev);
5318a905236SJesse Barnes 
5328a905236SJesse Barnes 		/*
5338a905236SJesse Barnes 		 * Clear the PIPE(A|B)STAT regs before the IIR
5348a905236SJesse Barnes 		 */
5358a905236SJesse Barnes 		if (pipea_stats & 0x8000ffff) {
5368a905236SJesse Barnes 			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
5378a905236SJesse Barnes 				DRM_DEBUG("pipe a underrun\n");
5388a905236SJesse Barnes 			I915_WRITE(PIPEASTAT, pipea_stats);
5398a905236SJesse Barnes 			irq_received = 1;
5408a905236SJesse Barnes 		}
5418a905236SJesse Barnes 
5428a905236SJesse Barnes 		if (pipeb_stats & 0x8000ffff) {
5438a905236SJesse Barnes 			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
5448a905236SJesse Barnes 				DRM_DEBUG("pipe b underrun\n");
5458a905236SJesse Barnes 			I915_WRITE(PIPEBSTAT, pipeb_stats);
5468a905236SJesse Barnes 			irq_received = 1;
5478a905236SJesse Barnes 		}
5488a905236SJesse Barnes 		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
5498a905236SJesse Barnes 
5508a905236SJesse Barnes 		if (!irq_received)
5518a905236SJesse Barnes 			break;
5528a905236SJesse Barnes 
5538a905236SJesse Barnes 		ret = IRQ_HANDLED;
5548a905236SJesse Barnes 
5558a905236SJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
5568a905236SJesse Barnes 		if ((I915_HAS_HOTPLUG(dev)) &&
5578a905236SJesse Barnes 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
5588a905236SJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
5598a905236SJesse Barnes 
5608a905236SJesse Barnes 			DRM_DEBUG("hotplug event received, stat 0x%08x\n",
5618a905236SJesse Barnes 				  hotplug_status);
5628a905236SJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
5639c9fe1f8SEric Anholt 				queue_work(dev_priv->wq,
5649c9fe1f8SEric Anholt 					   &dev_priv->hotplug_work);
5658a905236SJesse Barnes 
5668a905236SJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
5678a905236SJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
56863eeaf38SJesse Barnes 		}
56963eeaf38SJesse Barnes 
570673a394bSEric Anholt 		I915_WRITE(IIR, iir);
571cdfbc41fSEric Anholt 		new_iir = I915_READ(IIR); /* Flush posted writes */
5727c463586SKeith Packard 
5737c1c2871SDave Airlie 		if (dev->primary->master) {
5747c1c2871SDave Airlie 			master_priv = dev->primary->master->driver_priv;
5757c1c2871SDave Airlie 			if (master_priv->sarea_priv)
5767c1c2871SDave Airlie 				master_priv->sarea_priv->last_dispatch =
577c99b058fSKristian Høgsberg 					READ_BREADCRUMB(dev_priv);
5787c1c2871SDave Airlie 		}
5790a3e67a4SJesse Barnes 
580673a394bSEric Anholt 		if (iir & I915_USER_INTERRUPT) {
581673a394bSEric Anholt 			dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
582673a394bSEric Anholt 			DRM_WAKEUP(&dev_priv->irq_queue);
583673a394bSEric Anholt 		}
584673a394bSEric Anholt 
58505eff845SKeith Packard 		if (pipea_stats & vblank_status) {
5867c463586SKeith Packard 			vblank++;
5877c463586SKeith Packard 			drm_handle_vblank(dev, 0);
5887c463586SKeith Packard 		}
5897c463586SKeith Packard 
59005eff845SKeith Packard 		if (pipeb_stats & vblank_status) {
5917c463586SKeith Packard 			vblank++;
5927c463586SKeith Packard 			drm_handle_vblank(dev, 1);
5937c463586SKeith Packard 		}
5947c463586SKeith Packard 
5957c463586SKeith Packard 		if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
5967c463586SKeith Packard 		    (iir & I915_ASLE_INTERRUPT))
597673a394bSEric Anholt 			opregion_asle_intr(dev);
5980a3e67a4SJesse Barnes 
599cdfbc41fSEric Anholt 		/* With MSI, interrupts are only generated when iir
600cdfbc41fSEric Anholt 		 * transitions from zero to nonzero.  If another bit got
601cdfbc41fSEric Anholt 		 * set while we were handling the existing iir bits, then
602cdfbc41fSEric Anholt 		 * we would never get another interrupt.
603cdfbc41fSEric Anholt 		 *
604cdfbc41fSEric Anholt 		 * This is fine on non-MSI as well, as if we hit this path
605cdfbc41fSEric Anholt 		 * we avoid exiting the interrupt handler only to generate
606cdfbc41fSEric Anholt 		 * another one.
607cdfbc41fSEric Anholt 		 *
608cdfbc41fSEric Anholt 		 * Note that for MSI this could cause a stray interrupt report
609cdfbc41fSEric Anholt 		 * if an interrupt landed in the time between writing IIR and
610cdfbc41fSEric Anholt 		 * the posting read.  This should be rare enough to never
611cdfbc41fSEric Anholt 		 * trigger the 99% of 100,000 interrupts test for disabling
612cdfbc41fSEric Anholt 		 * stray interrupts.
613cdfbc41fSEric Anholt 		 */
614cdfbc41fSEric Anholt 		iir = new_iir;
61505eff845SKeith Packard 	}
616cdfbc41fSEric Anholt 
61705eff845SKeith Packard 	return ret;
618c0e09200SDave Airlie }
619c0e09200SDave Airlie 
620c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev)
621c0e09200SDave Airlie {
622c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
6237c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
624c0e09200SDave Airlie 	RING_LOCALS;
625c0e09200SDave Airlie 
626c0e09200SDave Airlie 	i915_kernel_lost_context(dev);
627c0e09200SDave Airlie 
628c0e09200SDave Airlie 	DRM_DEBUG("\n");
629c0e09200SDave Airlie 
630c99b058fSKristian Høgsberg 	dev_priv->counter++;
631c0e09200SDave Airlie 	if (dev_priv->counter > 0x7FFFFFFFUL)
632c99b058fSKristian Høgsberg 		dev_priv->counter = 1;
6337c1c2871SDave Airlie 	if (master_priv->sarea_priv)
6347c1c2871SDave Airlie 		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
635c0e09200SDave Airlie 
6360baf823aSKeith Packard 	BEGIN_LP_RING(4);
637585fb111SJesse Barnes 	OUT_RING(MI_STORE_DWORD_INDEX);
6380baf823aSKeith Packard 	OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
639c0e09200SDave Airlie 	OUT_RING(dev_priv->counter);
640585fb111SJesse Barnes 	OUT_RING(MI_USER_INTERRUPT);
641c0e09200SDave Airlie 	ADVANCE_LP_RING();
642c0e09200SDave Airlie 
643c0e09200SDave Airlie 	return dev_priv->counter;
644c0e09200SDave Airlie }
645c0e09200SDave Airlie 
646673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev)
647ed4cb414SEric Anholt {
648ed4cb414SEric Anholt 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
649e9d21d7fSKeith Packard 	unsigned long irqflags;
650ed4cb414SEric Anholt 
651e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
652036a4a7dSZhenyu Wang 	if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
653036a4a7dSZhenyu Wang 		if (IS_IGDNG(dev))
654036a4a7dSZhenyu Wang 			igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
655036a4a7dSZhenyu Wang 		else
656ed4cb414SEric Anholt 			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
657036a4a7dSZhenyu Wang 	}
658e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
659ed4cb414SEric Anholt }
660ed4cb414SEric Anholt 
6610a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev)
662ed4cb414SEric Anholt {
663ed4cb414SEric Anholt 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
664e9d21d7fSKeith Packard 	unsigned long irqflags;
665ed4cb414SEric Anholt 
666e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
667ed4cb414SEric Anholt 	BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
668036a4a7dSZhenyu Wang 	if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
669036a4a7dSZhenyu Wang 		if (IS_IGDNG(dev))
670036a4a7dSZhenyu Wang 			igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT);
671036a4a7dSZhenyu Wang 		else
672ed4cb414SEric Anholt 			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
673036a4a7dSZhenyu Wang 	}
674e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
675ed4cb414SEric Anholt }
676ed4cb414SEric Anholt 
677c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr)
678c0e09200SDave Airlie {
679c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6807c1c2871SDave Airlie 	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
681c0e09200SDave Airlie 	int ret = 0;
682c0e09200SDave Airlie 
683c0e09200SDave Airlie 	DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr,
684c0e09200SDave Airlie 		  READ_BREADCRUMB(dev_priv));
685c0e09200SDave Airlie 
686ed4cb414SEric Anholt 	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
6877c1c2871SDave Airlie 		if (master_priv->sarea_priv)
6887c1c2871SDave Airlie 			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
689c0e09200SDave Airlie 		return 0;
690ed4cb414SEric Anholt 	}
691c0e09200SDave Airlie 
6927c1c2871SDave Airlie 	if (master_priv->sarea_priv)
6937c1c2871SDave Airlie 		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
694c0e09200SDave Airlie 
695ed4cb414SEric Anholt 	i915_user_irq_get(dev);
696c0e09200SDave Airlie 	DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
697c0e09200SDave Airlie 		    READ_BREADCRUMB(dev_priv) >= irq_nr);
698ed4cb414SEric Anholt 	i915_user_irq_put(dev);
699c0e09200SDave Airlie 
700c0e09200SDave Airlie 	if (ret == -EBUSY) {
701c0e09200SDave Airlie 		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
702c0e09200SDave Airlie 			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
703c0e09200SDave Airlie 	}
704c0e09200SDave Airlie 
705c0e09200SDave Airlie 	return ret;
706c0e09200SDave Airlie }
707c0e09200SDave Airlie 
708c0e09200SDave Airlie /* Needs the lock as it touches the ring.
709c0e09200SDave Airlie  */
710c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data,
711c0e09200SDave Airlie 			 struct drm_file *file_priv)
712c0e09200SDave Airlie {
713c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
714c0e09200SDave Airlie 	drm_i915_irq_emit_t *emit = data;
715c0e09200SDave Airlie 	int result;
716c0e09200SDave Airlie 
71707f4f8bfSEric Anholt 	if (!dev_priv || !dev_priv->ring.virtual_start) {
718c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
719c0e09200SDave Airlie 		return -EINVAL;
720c0e09200SDave Airlie 	}
721299eb93cSEric Anholt 
722299eb93cSEric Anholt 	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
723299eb93cSEric Anholt 
724546b0974SEric Anholt 	mutex_lock(&dev->struct_mutex);
725c0e09200SDave Airlie 	result = i915_emit_irq(dev);
726546b0974SEric Anholt 	mutex_unlock(&dev->struct_mutex);
727c0e09200SDave Airlie 
728c0e09200SDave Airlie 	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
729c0e09200SDave Airlie 		DRM_ERROR("copy_to_user\n");
730c0e09200SDave Airlie 		return -EFAULT;
731c0e09200SDave Airlie 	}
732c0e09200SDave Airlie 
733c0e09200SDave Airlie 	return 0;
734c0e09200SDave Airlie }
735c0e09200SDave Airlie 
736c0e09200SDave Airlie /* Doesn't need the hardware lock.
737c0e09200SDave Airlie  */
738c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data,
739c0e09200SDave Airlie 			 struct drm_file *file_priv)
740c0e09200SDave Airlie {
741c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
742c0e09200SDave Airlie 	drm_i915_irq_wait_t *irqwait = data;
743c0e09200SDave Airlie 
744c0e09200SDave Airlie 	if (!dev_priv) {
745c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
746c0e09200SDave Airlie 		return -EINVAL;
747c0e09200SDave Airlie 	}
748c0e09200SDave Airlie 
749c0e09200SDave Airlie 	return i915_wait_irq(dev, irqwait->irq_seq);
750c0e09200SDave Airlie }
751c0e09200SDave Airlie 
75242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
75342f52ef8SKeith Packard  * we use as a pipe index
75442f52ef8SKeith Packard  */
75542f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe)
7560a3e67a4SJesse Barnes {
7570a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
758e9d21d7fSKeith Packard 	unsigned long irqflags;
75971e0ffa5SJesse Barnes 	int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
76071e0ffa5SJesse Barnes 	u32 pipeconf;
76171e0ffa5SJesse Barnes 
76271e0ffa5SJesse Barnes 	pipeconf = I915_READ(pipeconf_reg);
76371e0ffa5SJesse Barnes 	if (!(pipeconf & PIPEACONF_ENABLE))
76471e0ffa5SJesse Barnes 		return -EINVAL;
7650a3e67a4SJesse Barnes 
766036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev))
767036a4a7dSZhenyu Wang 		return 0;
768036a4a7dSZhenyu Wang 
769e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
7700a3e67a4SJesse Barnes 	if (IS_I965G(dev))
7717c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
7727c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
7730a3e67a4SJesse Barnes 	else
7747c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
7757c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
776e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
7770a3e67a4SJesse Barnes 	return 0;
7780a3e67a4SJesse Barnes }
7790a3e67a4SJesse Barnes 
78042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
78142f52ef8SKeith Packard  * we use as a pipe index
78242f52ef8SKeith Packard  */
78342f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe)
7840a3e67a4SJesse Barnes {
7850a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
786e9d21d7fSKeith Packard 	unsigned long irqflags;
7870a3e67a4SJesse Barnes 
788036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev))
789036a4a7dSZhenyu Wang 		return;
790036a4a7dSZhenyu Wang 
791e9d21d7fSKeith Packard 	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
7927c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
7937c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
7947c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
795e9d21d7fSKeith Packard 	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
7960a3e67a4SJesse Barnes }
7970a3e67a4SJesse Barnes 
79879e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev)
79979e53945SJesse Barnes {
80079e53945SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
801e170b030SZhenyu Wang 
802e170b030SZhenyu Wang 	if (!IS_IGDNG(dev))
80379e53945SJesse Barnes 		opregion_enable_asle(dev);
80479e53945SJesse Barnes 	dev_priv->irq_enabled = 1;
80579e53945SJesse Barnes }
80679e53945SJesse Barnes 
80779e53945SJesse Barnes 
808c0e09200SDave Airlie /* Set the vblank monitor pipe
809c0e09200SDave Airlie  */
810c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data,
811c0e09200SDave Airlie 			 struct drm_file *file_priv)
812c0e09200SDave Airlie {
813c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
814c0e09200SDave Airlie 
815c0e09200SDave Airlie 	if (!dev_priv) {
816c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
817c0e09200SDave Airlie 		return -EINVAL;
818c0e09200SDave Airlie 	}
819c0e09200SDave Airlie 
820c0e09200SDave Airlie 	return 0;
821c0e09200SDave Airlie }
822c0e09200SDave Airlie 
823c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data,
824c0e09200SDave Airlie 			 struct drm_file *file_priv)
825c0e09200SDave Airlie {
826c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = dev->dev_private;
827c0e09200SDave Airlie 	drm_i915_vblank_pipe_t *pipe = data;
828c0e09200SDave Airlie 
829c0e09200SDave Airlie 	if (!dev_priv) {
830c0e09200SDave Airlie 		DRM_ERROR("called with no initialization\n");
831c0e09200SDave Airlie 		return -EINVAL;
832c0e09200SDave Airlie 	}
833c0e09200SDave Airlie 
8340a3e67a4SJesse Barnes 	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
835c0e09200SDave Airlie 
836c0e09200SDave Airlie 	return 0;
837c0e09200SDave Airlie }
838c0e09200SDave Airlie 
839c0e09200SDave Airlie /**
840c0e09200SDave Airlie  * Schedule buffer swap at given vertical blank.
841c0e09200SDave Airlie  */
842c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data,
843c0e09200SDave Airlie 		     struct drm_file *file_priv)
844c0e09200SDave Airlie {
845bd95e0a4SEric Anholt 	/* The delayed swap mechanism was fundamentally racy, and has been
846bd95e0a4SEric Anholt 	 * removed.  The model was that the client requested a delayed flip/swap
847bd95e0a4SEric Anholt 	 * from the kernel, then waited for vblank before continuing to perform
848bd95e0a4SEric Anholt 	 * rendering.  The problem was that the kernel might wake the client
849bd95e0a4SEric Anholt 	 * up before it dispatched the vblank swap (since the lock has to be
850bd95e0a4SEric Anholt 	 * held while touching the ringbuffer), in which case the client would
851bd95e0a4SEric Anholt 	 * clear and start the next frame before the swap occurred, and
852bd95e0a4SEric Anholt 	 * flicker would occur in addition to likely missing the vblank.
853bd95e0a4SEric Anholt 	 *
854bd95e0a4SEric Anholt 	 * In the absence of this ioctl, userland falls back to a correct path
855bd95e0a4SEric Anholt 	 * of waiting for a vblank, then dispatching the swap on its own.
856bd95e0a4SEric Anholt 	 * Context switching to userland and back is plenty fast enough for
857bd95e0a4SEric Anholt 	 * meeting the requirements of vblank swapping.
8580a3e67a4SJesse Barnes 	 */
859c0e09200SDave Airlie 	return -EINVAL;
860c0e09200SDave Airlie }
861c0e09200SDave Airlie 
862c0e09200SDave Airlie /* drm_dma.h hooks
863c0e09200SDave Airlie */
864036a4a7dSZhenyu Wang static void igdng_irq_preinstall(struct drm_device *dev)
865036a4a7dSZhenyu Wang {
866036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
867036a4a7dSZhenyu Wang 
868036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
869036a4a7dSZhenyu Wang 
870036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
871036a4a7dSZhenyu Wang 
872036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
873036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
874036a4a7dSZhenyu Wang 	(void) I915_READ(DEIER);
875036a4a7dSZhenyu Wang 
876036a4a7dSZhenyu Wang 	/* and GT */
877036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
878036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
879036a4a7dSZhenyu Wang 	(void) I915_READ(GTIER);
880036a4a7dSZhenyu Wang }
881036a4a7dSZhenyu Wang 
882036a4a7dSZhenyu Wang static int igdng_irq_postinstall(struct drm_device *dev)
883036a4a7dSZhenyu Wang {
884036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
885036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
886036a4a7dSZhenyu Wang 	u32 display_mask = DE_MASTER_IRQ_CONTROL /*| DE_PCH_EVENT */;
887036a4a7dSZhenyu Wang 	u32 render_mask = GT_USER_INTERRUPT;
888036a4a7dSZhenyu Wang 
889036a4a7dSZhenyu Wang 	dev_priv->irq_mask_reg = ~display_mask;
890036a4a7dSZhenyu Wang 	dev_priv->de_irq_enable_reg = display_mask;
891036a4a7dSZhenyu Wang 
892036a4a7dSZhenyu Wang 	/* should always can generate irq */
893036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
894036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
895036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
896036a4a7dSZhenyu Wang 	(void) I915_READ(DEIER);
897036a4a7dSZhenyu Wang 
898036a4a7dSZhenyu Wang 	/* user interrupt should be enabled, but masked initial */
899036a4a7dSZhenyu Wang 	dev_priv->gt_irq_mask_reg = 0xffffffff;
900036a4a7dSZhenyu Wang 	dev_priv->gt_irq_enable_reg = render_mask;
901036a4a7dSZhenyu Wang 
902036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
903036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
904036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
905036a4a7dSZhenyu Wang 	(void) I915_READ(GTIER);
906036a4a7dSZhenyu Wang 
907036a4a7dSZhenyu Wang 	return 0;
908036a4a7dSZhenyu Wang }
909036a4a7dSZhenyu Wang 
910c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev)
911c0e09200SDave Airlie {
912c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
913c0e09200SDave Airlie 
91479e53945SJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
91579e53945SJesse Barnes 
916036a4a7dSZhenyu Wang 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
9178a905236SJesse Barnes 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
918036a4a7dSZhenyu Wang 
919036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev)) {
920036a4a7dSZhenyu Wang 		igdng_irq_preinstall(dev);
921036a4a7dSZhenyu Wang 		return;
922036a4a7dSZhenyu Wang 	}
923036a4a7dSZhenyu Wang 
9245ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
9255ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
9265ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
9275ca58282SJesse Barnes 	}
9285ca58282SJesse Barnes 
9290a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xeffe);
9307c463586SKeith Packard 	I915_WRITE(PIPEASTAT, 0);
9317c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, 0);
9320a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
933ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
9347c463586SKeith Packard 	(void) I915_READ(IER);
935c0e09200SDave Airlie }
936c0e09200SDave Airlie 
9370a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev)
938c0e09200SDave Airlie {
939c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9405ca58282SJesse Barnes 	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
94163eeaf38SJesse Barnes 	u32 error_mask;
9420a3e67a4SJesse Barnes 
943036a4a7dSZhenyu Wang 	DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
944036a4a7dSZhenyu Wang 
9450a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
946ed4cb414SEric Anholt 
947036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev))
948036a4a7dSZhenyu Wang 		return igdng_irq_postinstall(dev);
949036a4a7dSZhenyu Wang 
9507c463586SKeith Packard 	/* Unmask the interrupts that we always want on. */
9517c463586SKeith Packard 	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
9528ee1c3dbSMatthew Garrett 
9537c463586SKeith Packard 	dev_priv->pipestat[0] = 0;
9547c463586SKeith Packard 	dev_priv->pipestat[1] = 0;
9557c463586SKeith Packard 
9565ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
9575ca58282SJesse Barnes 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
9585ca58282SJesse Barnes 
9595ca58282SJesse Barnes 		/* Leave other bits alone */
9605ca58282SJesse Barnes 		hotplug_en |= HOTPLUG_EN_MASK;
9615ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
9625ca58282SJesse Barnes 
9635ca58282SJesse Barnes 		dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS |
9645ca58282SJesse Barnes 			TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS |
9655ca58282SJesse Barnes 			SDVOB_HOTPLUG_INT_STATUS;
9665ca58282SJesse Barnes 		if (IS_G4X(dev)) {
9675ca58282SJesse Barnes 			dev_priv->hotplug_supported_mask |=
9685ca58282SJesse Barnes 				HDMIB_HOTPLUG_INT_STATUS |
9695ca58282SJesse Barnes 				HDMIC_HOTPLUG_INT_STATUS |
9705ca58282SJesse Barnes 				HDMID_HOTPLUG_INT_STATUS;
9715ca58282SJesse Barnes 		}
9725ca58282SJesse Barnes 		/* Enable in IER... */
9735ca58282SJesse Barnes 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
9745ca58282SJesse Barnes 		/* and unmask in IMR */
9755ca58282SJesse Barnes 		i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
9765ca58282SJesse Barnes 	}
9775ca58282SJesse Barnes 
97863eeaf38SJesse Barnes 	/*
97963eeaf38SJesse Barnes 	 * Enable some error detection, note the instruction error mask
98063eeaf38SJesse Barnes 	 * bit is reserved, so we leave it masked.
98163eeaf38SJesse Barnes 	 */
98263eeaf38SJesse Barnes 	if (IS_G4X(dev)) {
98363eeaf38SJesse Barnes 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
98463eeaf38SJesse Barnes 			       GM45_ERROR_MEM_PRIV |
98563eeaf38SJesse Barnes 			       GM45_ERROR_CP_PRIV |
98663eeaf38SJesse Barnes 			       I915_ERROR_MEMORY_REFRESH);
98763eeaf38SJesse Barnes 	} else {
98863eeaf38SJesse Barnes 		error_mask = ~(I915_ERROR_PAGE_TABLE |
98963eeaf38SJesse Barnes 			       I915_ERROR_MEMORY_REFRESH);
99063eeaf38SJesse Barnes 	}
99163eeaf38SJesse Barnes 	I915_WRITE(EMR, error_mask);
99263eeaf38SJesse Barnes 
9937c463586SKeith Packard 	/* Disable pipe interrupt enables, clear pending pipe status */
9947c463586SKeith Packard 	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
9957c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
9967c463586SKeith Packard 	/* Clear pending interrupt status */
9977c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
9987c463586SKeith Packard 
9995ca58282SJesse Barnes 	I915_WRITE(IER, enable_mask);
10007c463586SKeith Packard 	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1001ed4cb414SEric Anholt 	(void) I915_READ(IER);
1002ed4cb414SEric Anholt 
10038ee1c3dbSMatthew Garrett 	opregion_enable_asle(dev);
10040a3e67a4SJesse Barnes 
10050a3e67a4SJesse Barnes 	return 0;
1006c0e09200SDave Airlie }
1007c0e09200SDave Airlie 
1008036a4a7dSZhenyu Wang static void igdng_irq_uninstall(struct drm_device *dev)
1009036a4a7dSZhenyu Wang {
1010036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1011036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
1012036a4a7dSZhenyu Wang 
1013036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1014036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
1015036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1016036a4a7dSZhenyu Wang 
1017036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1018036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
1019036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1020036a4a7dSZhenyu Wang }
1021036a4a7dSZhenyu Wang 
1022c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev)
1023c0e09200SDave Airlie {
1024c0e09200SDave Airlie 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1025c0e09200SDave Airlie 
1026c0e09200SDave Airlie 	if (!dev_priv)
1027c0e09200SDave Airlie 		return;
1028c0e09200SDave Airlie 
10290a3e67a4SJesse Barnes 	dev_priv->vblank_pipe = 0;
10300a3e67a4SJesse Barnes 
1031036a4a7dSZhenyu Wang 	if (IS_IGDNG(dev)) {
1032036a4a7dSZhenyu Wang 		igdng_irq_uninstall(dev);
1033036a4a7dSZhenyu Wang 		return;
1034036a4a7dSZhenyu Wang 	}
1035036a4a7dSZhenyu Wang 
10365ca58282SJesse Barnes 	if (I915_HAS_HOTPLUG(dev)) {
10375ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_EN, 0);
10385ca58282SJesse Barnes 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
10395ca58282SJesse Barnes 	}
10405ca58282SJesse Barnes 
10410a3e67a4SJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
10427c463586SKeith Packard 	I915_WRITE(PIPEASTAT, 0);
10437c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, 0);
10440a3e67a4SJesse Barnes 	I915_WRITE(IMR, 0xffffffff);
1045ed4cb414SEric Anholt 	I915_WRITE(IER, 0x0);
1046c0e09200SDave Airlie 
10477c463586SKeith Packard 	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
10487c463586SKeith Packard 	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
10497c463586SKeith Packard 	I915_WRITE(IIR, I915_READ(IIR));
1050c0e09200SDave Airlie }
1051