xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 6b12ca569bb2f864892c41dbbb0f88f3f9952bf3)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
1293488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \
140e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, 0xffff); \
141e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
142e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, 0); \
143e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
144e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
145e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
146e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
147e9e9848aSVille Syrjälä } while (0)
148e9e9848aSVille Syrjälä 
149337ba017SPaulo Zanoni /*
150337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
151337ba017SPaulo Zanoni  */
1523488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
153f0f59a00SVille Syrjälä 				    i915_reg_t reg)
154b51a2842SVille Syrjälä {
155b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
156b51a2842SVille Syrjälä 
157b51a2842SVille Syrjälä 	if (val == 0)
158b51a2842SVille Syrjälä 		return;
159b51a2842SVille Syrjälä 
160b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
161f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
162b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
163b51a2842SVille Syrjälä 	POSTING_READ(reg);
164b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
165b51a2842SVille Syrjälä 	POSTING_READ(reg);
166b51a2842SVille Syrjälä }
167337ba017SPaulo Zanoni 
168e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169e9e9848aSVille Syrjälä 				    i915_reg_t reg)
170e9e9848aSVille Syrjälä {
171e9e9848aSVille Syrjälä 	u16 val = I915_READ16(reg);
172e9e9848aSVille Syrjälä 
173e9e9848aSVille Syrjälä 	if (val == 0)
174e9e9848aSVille Syrjälä 		return;
175e9e9848aSVille Syrjälä 
176e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177e9e9848aSVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
178e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
179e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
180e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
181e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
182e9e9848aSVille Syrjälä }
183e9e9848aSVille Syrjälä 
18435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
1853488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
18635079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1877d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1887d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
18935079899SPaulo Zanoni } while (0)
19035079899SPaulo Zanoni 
1913488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
1923488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
19335079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1947d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1957d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
19635079899SPaulo Zanoni } while (0)
19735079899SPaulo Zanoni 
198e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
199e9e9848aSVille Syrjälä 	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
200e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, (ier_val)); \
201e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, (imr_val)); \
202e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
203e9e9848aSVille Syrjälä } while (0)
204e9e9848aSVille Syrjälä 
205c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
20626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
207c9a9a268SImre Deak 
2080706f17cSEgbert Eich /* For display hotplug interrupt */
2090706f17cSEgbert Eich static inline void
2100706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
2110706f17cSEgbert Eich 				     uint32_t mask,
2120706f17cSEgbert Eich 				     uint32_t bits)
2130706f17cSEgbert Eich {
2140706f17cSEgbert Eich 	uint32_t val;
2150706f17cSEgbert Eich 
21667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2170706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2180706f17cSEgbert Eich 
2190706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2200706f17cSEgbert Eich 	val &= ~mask;
2210706f17cSEgbert Eich 	val |= bits;
2220706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2230706f17cSEgbert Eich }
2240706f17cSEgbert Eich 
2250706f17cSEgbert Eich /**
2260706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2270706f17cSEgbert Eich  * @dev_priv: driver private
2280706f17cSEgbert Eich  * @mask: bits to update
2290706f17cSEgbert Eich  * @bits: bits to enable
2300706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2310706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2320706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2330706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2340706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2350706f17cSEgbert Eich  * version is also available.
2360706f17cSEgbert Eich  */
2370706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2380706f17cSEgbert Eich 				   uint32_t mask,
2390706f17cSEgbert Eich 				   uint32_t bits)
2400706f17cSEgbert Eich {
2410706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2420706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2430706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2440706f17cSEgbert Eich }
2450706f17cSEgbert Eich 
246d9dc34f1SVille Syrjälä /**
247d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
248d9dc34f1SVille Syrjälä  * @dev_priv: driver private
249d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
250d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
251d9dc34f1SVille Syrjälä  */
252fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
253d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
254d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
255036a4a7dSZhenyu Wang {
256d9dc34f1SVille Syrjälä 	uint32_t new_val;
257d9dc34f1SVille Syrjälä 
25867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2594bc9d430SDaniel Vetter 
260d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
261d9dc34f1SVille Syrjälä 
2629df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
263c67a470bSPaulo Zanoni 		return;
264c67a470bSPaulo Zanoni 
265d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
266d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
267d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
268d9dc34f1SVille Syrjälä 
269d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
270d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2711ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2723143a2bfSChris Wilson 		POSTING_READ(DEIMR);
273036a4a7dSZhenyu Wang 	}
274036a4a7dSZhenyu Wang }
275036a4a7dSZhenyu Wang 
27643eaea13SPaulo Zanoni /**
27743eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
27843eaea13SPaulo Zanoni  * @dev_priv: driver private
27943eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
28043eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
28143eaea13SPaulo Zanoni  */
28243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
28343eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
28443eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
28543eaea13SPaulo Zanoni {
28667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
28743eaea13SPaulo Zanoni 
28815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
28915a17aaeSDaniel Vetter 
2909df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
291c67a470bSPaulo Zanoni 		return;
292c67a470bSPaulo Zanoni 
29343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
29443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
29543eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
29643eaea13SPaulo Zanoni }
29743eaea13SPaulo Zanoni 
298480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
29943eaea13SPaulo Zanoni {
30043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
30131bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
30243eaea13SPaulo Zanoni }
30343eaea13SPaulo Zanoni 
304480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
30543eaea13SPaulo Zanoni {
30643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
30743eaea13SPaulo Zanoni }
30843eaea13SPaulo Zanoni 
309f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
310b900b949SImre Deak {
311bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
312b900b949SImre Deak }
313b900b949SImre Deak 
314f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
315a72fbc3aSImre Deak {
316bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
317a72fbc3aSImre Deak }
318a72fbc3aSImre Deak 
319f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
320b900b949SImre Deak {
321bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
322b900b949SImre Deak }
323b900b949SImre Deak 
324edbfdb45SPaulo Zanoni /**
325edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
326edbfdb45SPaulo Zanoni  * @dev_priv: driver private
327edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
328edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
329edbfdb45SPaulo Zanoni  */
330edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
331edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
332edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
333edbfdb45SPaulo Zanoni {
334605cd25bSPaulo Zanoni 	uint32_t new_val;
335edbfdb45SPaulo Zanoni 
33615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
33715a17aaeSDaniel Vetter 
33867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
339edbfdb45SPaulo Zanoni 
340f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
341f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
342f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
343f52ecbcfSPaulo Zanoni 
344f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
345f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
346f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
347a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
348edbfdb45SPaulo Zanoni 	}
349f52ecbcfSPaulo Zanoni }
350edbfdb45SPaulo Zanoni 
351f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
352edbfdb45SPaulo Zanoni {
3539939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3549939fba2SImre Deak 		return;
3559939fba2SImre Deak 
356edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
357edbfdb45SPaulo Zanoni }
358edbfdb45SPaulo Zanoni 
359f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3609939fba2SImre Deak {
3619939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3629939fba2SImre Deak }
3639939fba2SImre Deak 
364f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
365edbfdb45SPaulo Zanoni {
3669939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3679939fba2SImre Deak 		return;
3689939fba2SImre Deak 
369f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
370f4e9af4fSAkash Goel }
371f4e9af4fSAkash Goel 
3723814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
373f4e9af4fSAkash Goel {
374f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
375f4e9af4fSAkash Goel 
37667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
377f4e9af4fSAkash Goel 
378f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
379f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
380f4e9af4fSAkash Goel 	POSTING_READ(reg);
381f4e9af4fSAkash Goel }
382f4e9af4fSAkash Goel 
3833814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
384f4e9af4fSAkash Goel {
38567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
386f4e9af4fSAkash Goel 
387f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
388f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
389f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
390f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
391f4e9af4fSAkash Goel }
392f4e9af4fSAkash Goel 
3933814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
394f4e9af4fSAkash Goel {
39567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
396f4e9af4fSAkash Goel 
397f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
398f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
399f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
400f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
401edbfdb45SPaulo Zanoni }
402edbfdb45SPaulo Zanoni 
403dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
4043cc134e3SImre Deak {
4053cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
406f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
407096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
4083cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
4093cc134e3SImre Deak }
4103cc134e3SImre Deak 
41191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
412b900b949SImre Deak {
413f2a91d1aSChris Wilson 	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
414f2a91d1aSChris Wilson 		return;
415f2a91d1aSChris Wilson 
416b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
417c33d247dSChris Wilson 	WARN_ON_ONCE(dev_priv->rps.pm_iir);
418c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
419d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
420b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
42178e68d36SImre Deak 
422b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
423b900b949SImre Deak }
424b900b949SImre Deak 
42591d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
426b900b949SImre Deak {
427f2a91d1aSChris Wilson 	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
428f2a91d1aSChris Wilson 		return;
429f2a91d1aSChris Wilson 
430d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
431d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
4329939fba2SImre Deak 
433b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4349939fba2SImre Deak 
435f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
43658072ccbSImre Deak 
43758072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
43891c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
439c33d247dSChris Wilson 
440c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
4413814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
442c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
443c33d247dSChris Wilson 	 * state of the worker can be discarded.
444c33d247dSChris Wilson 	 */
445c33d247dSChris Wilson 	cancel_work_sync(&dev_priv->rps.work);
446c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
447b900b949SImre Deak }
448b900b949SImre Deak 
44926705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
45026705e20SSagar Arun Kamble {
45126705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
45226705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
45326705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
45426705e20SSagar Arun Kamble }
45526705e20SSagar Arun Kamble 
45626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
45726705e20SSagar Arun Kamble {
45826705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
45926705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
46026705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
46126705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
46226705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
46326705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
46426705e20SSagar Arun Kamble 	}
46526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
46626705e20SSagar Arun Kamble }
46726705e20SSagar Arun Kamble 
46826705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
46926705e20SSagar Arun Kamble {
47026705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
47126705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
47226705e20SSagar Arun Kamble 
47326705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
47426705e20SSagar Arun Kamble 
47526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
47626705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
47726705e20SSagar Arun Kamble 
47826705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
47926705e20SSagar Arun Kamble }
48026705e20SSagar Arun Kamble 
4810961021aSBen Widawsky /**
4823a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4833a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4843a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4853a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4863a3b3c7dSVille Syrjälä  */
4873a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4883a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4893a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4903a3b3c7dSVille Syrjälä {
4913a3b3c7dSVille Syrjälä 	uint32_t new_val;
4923a3b3c7dSVille Syrjälä 	uint32_t old_val;
4933a3b3c7dSVille Syrjälä 
49467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4953a3b3c7dSVille Syrjälä 
4963a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4973a3b3c7dSVille Syrjälä 
4983a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4993a3b3c7dSVille Syrjälä 		return;
5003a3b3c7dSVille Syrjälä 
5013a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
5023a3b3c7dSVille Syrjälä 
5033a3b3c7dSVille Syrjälä 	new_val = old_val;
5043a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
5053a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
5063a3b3c7dSVille Syrjälä 
5073a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
5083a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
5093a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
5103a3b3c7dSVille Syrjälä 	}
5113a3b3c7dSVille Syrjälä }
5123a3b3c7dSVille Syrjälä 
5133a3b3c7dSVille Syrjälä /**
514013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
515013d3752SVille Syrjälä  * @dev_priv: driver private
516013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
517013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
518013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
519013d3752SVille Syrjälä  */
520013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
521013d3752SVille Syrjälä 			 enum pipe pipe,
522013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
523013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
524013d3752SVille Syrjälä {
525013d3752SVille Syrjälä 	uint32_t new_val;
526013d3752SVille Syrjälä 
52767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
528013d3752SVille Syrjälä 
529013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
530013d3752SVille Syrjälä 
531013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
532013d3752SVille Syrjälä 		return;
533013d3752SVille Syrjälä 
534013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
535013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
536013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
537013d3752SVille Syrjälä 
538013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
539013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
540013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
541013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
542013d3752SVille Syrjälä 	}
543013d3752SVille Syrjälä }
544013d3752SVille Syrjälä 
545013d3752SVille Syrjälä /**
546fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
547fee884edSDaniel Vetter  * @dev_priv: driver private
548fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
549fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
550fee884edSDaniel Vetter  */
55147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
552fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
553fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
554fee884edSDaniel Vetter {
555fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
556fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
557fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
558fee884edSDaniel Vetter 
55915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
56015a17aaeSDaniel Vetter 
56167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
562fee884edSDaniel Vetter 
5639df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
564c67a470bSPaulo Zanoni 		return;
565c67a470bSPaulo Zanoni 
566fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
567fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
568fee884edSDaniel Vetter }
5698664281bSPaulo Zanoni 
570*6b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
571*6b12ca56SVille Syrjälä 			      enum pipe pipe)
5727c463586SKeith Packard {
573*6b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
57410c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
57510c59c51SImre Deak 
576*6b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
577*6b12ca56SVille Syrjälä 
578*6b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
579*6b12ca56SVille Syrjälä 		goto out;
580*6b12ca56SVille Syrjälä 
58110c59c51SImre Deak 	/*
582724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
583724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
58410c59c51SImre Deak 	 */
58510c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
58610c59c51SImre Deak 		return 0;
587724a6905SVille Syrjälä 	/*
588724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
589724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
590724a6905SVille Syrjälä 	 */
591724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
592724a6905SVille Syrjälä 		return 0;
59310c59c51SImre Deak 
59410c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
59510c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
59610c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
59710c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
59810c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
59910c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
60010c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
60110c59c51SImre Deak 
602*6b12ca56SVille Syrjälä out:
603*6b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
604*6b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
605*6b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
606*6b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
607*6b12ca56SVille Syrjälä 
60810c59c51SImre Deak 	return enable_mask;
60910c59c51SImre Deak }
61010c59c51SImre Deak 
611*6b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
612*6b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
613755e9019SImre Deak {
614*6b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
615755e9019SImre Deak 	u32 enable_mask;
616755e9019SImre Deak 
617*6b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
618*6b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
619*6b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
620*6b12ca56SVille Syrjälä 
621*6b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
622*6b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
623*6b12ca56SVille Syrjälä 
624*6b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
625*6b12ca56SVille Syrjälä 		return;
626*6b12ca56SVille Syrjälä 
627*6b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
628*6b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
629*6b12ca56SVille Syrjälä 
630*6b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
631*6b12ca56SVille Syrjälä 	POSTING_READ(reg);
632755e9019SImre Deak }
633755e9019SImre Deak 
634*6b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
635*6b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
636755e9019SImre Deak {
637*6b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
638755e9019SImre Deak 	u32 enable_mask;
639755e9019SImre Deak 
640*6b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
641*6b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
642*6b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
643*6b12ca56SVille Syrjälä 
644*6b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
645*6b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
646*6b12ca56SVille Syrjälä 
647*6b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
648*6b12ca56SVille Syrjälä 		return;
649*6b12ca56SVille Syrjälä 
650*6b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
651*6b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
652*6b12ca56SVille Syrjälä 
653*6b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
654*6b12ca56SVille Syrjälä 	POSTING_READ(reg);
655755e9019SImre Deak }
656755e9019SImre Deak 
657c0e09200SDave Airlie /**
658f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
65914bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
66001c66889SZhao Yakui  */
66191d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
66201c66889SZhao Yakui {
66391d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
664f49e38ddSJani Nikula 		return;
665f49e38ddSJani Nikula 
66613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
66701c66889SZhao Yakui 
668755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
66991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6703b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
671755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6721ec14ad3SChris Wilson 
67313321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
67401c66889SZhao Yakui }
67501c66889SZhao Yakui 
676f75f3746SVille Syrjälä /*
677f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
678f75f3746SVille Syrjälä  * around the vertical blanking period.
679f75f3746SVille Syrjälä  *
680f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
681f75f3746SVille Syrjälä  *  vblank_start >= 3
682f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
683f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
684f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
685f75f3746SVille Syrjälä  *
686f75f3746SVille Syrjälä  *           start of vblank:
687f75f3746SVille Syrjälä  *           latch double buffered registers
688f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
689f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
690f75f3746SVille Syrjälä  *           |
691f75f3746SVille Syrjälä  *           |          frame start:
692f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
693f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
694f75f3746SVille Syrjälä  *           |          |
695f75f3746SVille Syrjälä  *           |          |  start of vsync:
696f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
697f75f3746SVille Syrjälä  *           |          |  |
698f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
699f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
700f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
701f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
702f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
703f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
704f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
705f75f3746SVille Syrjälä  *       |          |                                         |
706f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
707f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
708f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
709f75f3746SVille Syrjälä  *
710f75f3746SVille Syrjälä  * x  = horizontal active
711f75f3746SVille Syrjälä  * _  = horizontal blanking
712f75f3746SVille Syrjälä  * hs = horizontal sync
713f75f3746SVille Syrjälä  * va = vertical active
714f75f3746SVille Syrjälä  * vb = vertical blanking
715f75f3746SVille Syrjälä  * vs = vertical sync
716f75f3746SVille Syrjälä  * vbs = vblank_start (number)
717f75f3746SVille Syrjälä  *
718f75f3746SVille Syrjälä  * Summary:
719f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
720f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
721f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
722f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
723f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
724f75f3746SVille Syrjälä  */
725f75f3746SVille Syrjälä 
72642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
72742f52ef8SKeith Packard  * we use as a pipe index
72842f52ef8SKeith Packard  */
72988e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7300a3e67a4SJesse Barnes {
731fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
732f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7330b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
7345caa0feaSDaniel Vetter 	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
735694e409dSVille Syrjälä 	unsigned long irqflags;
736391f75e2SVille Syrjälä 
7370b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7380b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7390b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7400b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7410b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
742391f75e2SVille Syrjälä 
7430b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7440b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7450b2a8e09SVille Syrjälä 
7460b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7470b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7480b2a8e09SVille Syrjälä 
7499db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7509db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7515eddb70bSChris Wilson 
752694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
753694e409dSVille Syrjälä 
7540a3e67a4SJesse Barnes 	/*
7550a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7560a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7570a3e67a4SJesse Barnes 	 * register.
7580a3e67a4SJesse Barnes 	 */
7590a3e67a4SJesse Barnes 	do {
760694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
761694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
762694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
7630a3e67a4SJesse Barnes 	} while (high1 != high2);
7640a3e67a4SJesse Barnes 
765694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
766694e409dSVille Syrjälä 
7675eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
768391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7695eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
770391f75e2SVille Syrjälä 
771391f75e2SVille Syrjälä 	/*
772391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
773391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
774391f75e2SVille Syrjälä 	 * counter against vblank start.
775391f75e2SVille Syrjälä 	 */
776edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7770a3e67a4SJesse Barnes }
7780a3e67a4SJesse Barnes 
779974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7809880b7a5SJesse Barnes {
781fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7829880b7a5SJesse Barnes 
783649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7849880b7a5SJesse Barnes }
7859880b7a5SJesse Barnes 
78675aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
787a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
788a225f079SVille Syrjälä {
789a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
790fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7915caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7925caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
793a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
79480715b2fSVille Syrjälä 	int position, vtotal;
795a225f079SVille Syrjälä 
79672259536SVille Syrjälä 	if (!crtc->active)
79772259536SVille Syrjälä 		return -1;
79872259536SVille Syrjälä 
7995caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8005caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8015caa0feaSDaniel Vetter 
80280715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
803a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
804a225f079SVille Syrjälä 		vtotal /= 2;
805a225f079SVille Syrjälä 
80691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
80775aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
808a225f079SVille Syrjälä 	else
80975aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
810a225f079SVille Syrjälä 
811a225f079SVille Syrjälä 	/*
81241b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
81341b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
81441b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
81541b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
81641b578fbSJesse Barnes 	 *
81741b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
81841b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
81941b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
82041b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
82141b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
82241b578fbSJesse Barnes 	 */
82391d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
82441b578fbSJesse Barnes 		int i, temp;
82541b578fbSJesse Barnes 
82641b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
82741b578fbSJesse Barnes 			udelay(1);
828707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
82941b578fbSJesse Barnes 			if (temp != position) {
83041b578fbSJesse Barnes 				position = temp;
83141b578fbSJesse Barnes 				break;
83241b578fbSJesse Barnes 			}
83341b578fbSJesse Barnes 		}
83441b578fbSJesse Barnes 	}
83541b578fbSJesse Barnes 
83641b578fbSJesse Barnes 	/*
83780715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
83880715b2fSVille Syrjälä 	 * scanline_offset adjustment.
839a225f079SVille Syrjälä 	 */
84080715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
841a225f079SVille Syrjälä }
842a225f079SVille Syrjälä 
8431bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
8441bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
8453bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8463bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8470af7e4dfSMario Kleiner {
848fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
84998187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
85098187836SVille Syrjälä 								pipe);
8513aa18df8SVille Syrjälä 	int position;
85278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
853ad3543edSMario Kleiner 	unsigned long irqflags;
8540af7e4dfSMario Kleiner 
855fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8560af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8579db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8581bf6ad62SDaniel Vetter 		return false;
8590af7e4dfSMario Kleiner 	}
8600af7e4dfSMario Kleiner 
861c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
86278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
863c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
864c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
865c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8660af7e4dfSMario Kleiner 
867d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
868d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
869d31faf65SVille Syrjälä 		vbl_end /= 2;
870d31faf65SVille Syrjälä 		vtotal /= 2;
871d31faf65SVille Syrjälä 	}
872d31faf65SVille Syrjälä 
873ad3543edSMario Kleiner 	/*
874ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
875ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
876ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
877ad3543edSMario Kleiner 	 */
878ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
879ad3543edSMario Kleiner 
880ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
881ad3543edSMario Kleiner 
882ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
883ad3543edSMario Kleiner 	if (stime)
884ad3543edSMario Kleiner 		*stime = ktime_get();
885ad3543edSMario Kleiner 
88691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8870af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8880af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8890af7e4dfSMario Kleiner 		 */
890a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8910af7e4dfSMario Kleiner 	} else {
8920af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8930af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8940af7e4dfSMario Kleiner 		 * scanout position.
8950af7e4dfSMario Kleiner 		 */
89675aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8970af7e4dfSMario Kleiner 
8983aa18df8SVille Syrjälä 		/* convert to pixel counts */
8993aa18df8SVille Syrjälä 		vbl_start *= htotal;
9003aa18df8SVille Syrjälä 		vbl_end *= htotal;
9013aa18df8SVille Syrjälä 		vtotal *= htotal;
90278e8fc6bSVille Syrjälä 
90378e8fc6bSVille Syrjälä 		/*
9047e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9057e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9067e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9077e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9087e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9097e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9107e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9117e78f1cbSVille Syrjälä 		 */
9127e78f1cbSVille Syrjälä 		if (position >= vtotal)
9137e78f1cbSVille Syrjälä 			position = vtotal - 1;
9147e78f1cbSVille Syrjälä 
9157e78f1cbSVille Syrjälä 		/*
91678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
91778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
91878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
91978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
92078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
92178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
92278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
92378e8fc6bSVille Syrjälä 		 */
92478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9253aa18df8SVille Syrjälä 	}
9263aa18df8SVille Syrjälä 
927ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
928ad3543edSMario Kleiner 	if (etime)
929ad3543edSMario Kleiner 		*etime = ktime_get();
930ad3543edSMario Kleiner 
931ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
932ad3543edSMario Kleiner 
933ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
934ad3543edSMario Kleiner 
9353aa18df8SVille Syrjälä 	/*
9363aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9373aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9383aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9393aa18df8SVille Syrjälä 	 * up since vbl_end.
9403aa18df8SVille Syrjälä 	 */
9413aa18df8SVille Syrjälä 	if (position >= vbl_start)
9423aa18df8SVille Syrjälä 		position -= vbl_end;
9433aa18df8SVille Syrjälä 	else
9443aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9453aa18df8SVille Syrjälä 
94691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9473aa18df8SVille Syrjälä 		*vpos = position;
9483aa18df8SVille Syrjälä 		*hpos = 0;
9493aa18df8SVille Syrjälä 	} else {
9500af7e4dfSMario Kleiner 		*vpos = position / htotal;
9510af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9520af7e4dfSMario Kleiner 	}
9530af7e4dfSMario Kleiner 
9541bf6ad62SDaniel Vetter 	return true;
9550af7e4dfSMario Kleiner }
9560af7e4dfSMario Kleiner 
957a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
958a225f079SVille Syrjälä {
959fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
960a225f079SVille Syrjälä 	unsigned long irqflags;
961a225f079SVille Syrjälä 	int position;
962a225f079SVille Syrjälä 
963a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
964a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
965a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
966a225f079SVille Syrjälä 
967a225f079SVille Syrjälä 	return position;
968a225f079SVille Syrjälä }
969a225f079SVille Syrjälä 
97091d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
971f97108d1SJesse Barnes {
972b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9739270388eSDaniel Vetter 	u8 new_delay;
9749270388eSDaniel Vetter 
975d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
976f97108d1SJesse Barnes 
97773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
97873edd18fSDaniel Vetter 
97920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9809270388eSDaniel Vetter 
9817648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
982b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
983b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
984f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
985f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
986f97108d1SJesse Barnes 
987f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
988b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
98920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
99020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
99120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
99220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
993b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
99420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
99520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
99620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
99720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
998f97108d1SJesse Barnes 	}
999f97108d1SJesse Barnes 
100091d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
100120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1002f97108d1SJesse Barnes 
1003d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10049270388eSDaniel Vetter 
1005f97108d1SJesse Barnes 	return;
1006f97108d1SJesse Barnes }
1007f97108d1SJesse Barnes 
10080bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1009549f7365SChris Wilson {
101056299fb7SChris Wilson 	struct drm_i915_gem_request *rq = NULL;
101156299fb7SChris Wilson 	struct intel_wait *wait;
1012dffabc8fSTvrtko Ursulin 
10132246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1014538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
101556299fb7SChris Wilson 
101661d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
101761d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
101856299fb7SChris Wilson 	if (wait) {
101917b51ad8SChris Wilson 		bool wakeup = engine->irq_seqno_barrier;
102017b51ad8SChris Wilson 
102156299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
102256299fb7SChris Wilson 		 * requests after waiting on our own requests. To
102356299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
102456299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
102556299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
102656299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
102756299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
102856299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
102956299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
103056299fb7SChris Wilson 		 * and many waiters.
103156299fb7SChris Wilson 		 */
103256299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
103317b51ad8SChris Wilson 				      wait->seqno)) {
1034de4d2106SChris Wilson 			struct drm_i915_gem_request *waiter = wait->request;
1035de4d2106SChris Wilson 
103617b51ad8SChris Wilson 			wakeup = true;
103717b51ad8SChris Wilson 			if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1038de4d2106SChris Wilson 				      &waiter->fence.flags) &&
1039de4d2106SChris Wilson 			    intel_wait_check_request(wait, waiter))
1040de4d2106SChris Wilson 				rq = i915_gem_request_get(waiter);
104117b51ad8SChris Wilson 		}
104256299fb7SChris Wilson 
104317b51ad8SChris Wilson 		if (wakeup)
104456299fb7SChris Wilson 			wake_up_process(wait->tsk);
104567b807a8SChris Wilson 	} else {
104667b807a8SChris Wilson 		__intel_engine_disarm_breadcrumbs(engine);
104756299fb7SChris Wilson 	}
104861d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
104956299fb7SChris Wilson 
105024754d75SChris Wilson 	if (rq) {
105156299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
105224754d75SChris Wilson 		i915_gem_request_put(rq);
105324754d75SChris Wilson 	}
105456299fb7SChris Wilson 
105556299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1056549f7365SChris Wilson }
1057549f7365SChris Wilson 
105843cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
105943cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
106031685c25SDeepak S {
1061679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
106243cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
106343cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
106431685c25SDeepak S }
106531685c25SDeepak S 
106643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
106743cf3bf0SChris Wilson {
1068e0e8c7cbSChris Wilson 	memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
106943cf3bf0SChris Wilson }
107043cf3bf0SChris Wilson 
107143cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
107243cf3bf0SChris Wilson {
1073e0e8c7cbSChris Wilson 	const struct intel_rps_ei *prev = &dev_priv->rps.ei;
107443cf3bf0SChris Wilson 	struct intel_rps_ei now;
107543cf3bf0SChris Wilson 	u32 events = 0;
107643cf3bf0SChris Wilson 
1077e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
107843cf3bf0SChris Wilson 		return 0;
107943cf3bf0SChris Wilson 
108043cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
108131685c25SDeepak S 
1082679cb6c1SMika Kuoppala 	if (prev->ktime) {
1083e0e8c7cbSChris Wilson 		u64 time, c0;
1084569884e3SChris Wilson 		u32 render, media;
1085e0e8c7cbSChris Wilson 
1086679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
10878f68d591SChris Wilson 
1088e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1089e0e8c7cbSChris Wilson 
1090e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1091e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1092e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1093e0e8c7cbSChris Wilson 		 * into our activity counter.
1094e0e8c7cbSChris Wilson 		 */
1095569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1096569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1097569884e3SChris Wilson 		c0 = max(render, media);
10986b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1099e0e8c7cbSChris Wilson 
1100e0e8c7cbSChris Wilson 		if (c0 > time * dev_priv->rps.up_threshold)
1101e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
1102e0e8c7cbSChris Wilson 		else if (c0 < time * dev_priv->rps.down_threshold)
1103e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
110431685c25SDeepak S 	}
110531685c25SDeepak S 
1106e0e8c7cbSChris Wilson 	dev_priv->rps.ei = now;
110743cf3bf0SChris Wilson 	return events;
110831685c25SDeepak S }
110931685c25SDeepak S 
11104912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11113b8d8d91SJesse Barnes {
11122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11132d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
11147c0a16adSChris Wilson 	bool client_boost = false;
11158d3afd7dSChris Wilson 	int new_delay, adj, min, max;
11167c0a16adSChris Wilson 	u32 pm_iir = 0;
11173b8d8d91SJesse Barnes 
111859cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
11197c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled) {
11207c0a16adSChris Wilson 		pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
11217b92c1bdSChris Wilson 		client_boost = atomic_read(&dev_priv->rps.num_waiters);
1122d4d70aa5SImre Deak 	}
112359cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11244912d041SBen Widawsky 
112560611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1126a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
11278d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11287c0a16adSChris Wilson 		goto out;
11293b8d8d91SJesse Barnes 
11304fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11317b9e0ae6SChris Wilson 
113243cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
113343cf3bf0SChris Wilson 
1134dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1135edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11368d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11378d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11387b92c1bdSChris Wilson 	if (client_boost)
113929ecd78dSChris Wilson 		max = dev_priv->rps.max_freq;
114029ecd78dSChris Wilson 	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
114129ecd78dSChris Wilson 		new_delay = dev_priv->rps.boost_freq;
11428d3afd7dSChris Wilson 		adj = 0;
11438d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1144dd75fdc8SChris Wilson 		if (adj > 0)
1145dd75fdc8SChris Wilson 			adj *= 2;
1146edcf284bSChris Wilson 		else /* CHV needs even encode values */
1147edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11487e79a683SSagar Arun Kamble 
11497e79a683SSagar Arun Kamble 		if (new_delay >= dev_priv->rps.max_freq_softlimit)
11507e79a683SSagar Arun Kamble 			adj = 0;
11517b92c1bdSChris Wilson 	} else if (client_boost) {
1152f5a4c67dSChris Wilson 		adj = 0;
1153dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1154b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1155b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
115617136d54SChris Wilson 		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1157b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1158dd75fdc8SChris Wilson 		adj = 0;
1159dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1160dd75fdc8SChris Wilson 		if (adj < 0)
1161dd75fdc8SChris Wilson 			adj *= 2;
1162edcf284bSChris Wilson 		else /* CHV needs even encode values */
1163edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
11647e79a683SSagar Arun Kamble 
11657e79a683SSagar Arun Kamble 		if (new_delay <= dev_priv->rps.min_freq_softlimit)
11667e79a683SSagar Arun Kamble 			adj = 0;
1167dd75fdc8SChris Wilson 	} else { /* unknown event */
1168edcf284bSChris Wilson 		adj = 0;
1169dd75fdc8SChris Wilson 	}
11703b8d8d91SJesse Barnes 
1171edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1172edcf284bSChris Wilson 
117379249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
117479249636SBen Widawsky 	 * interrupt
117579249636SBen Widawsky 	 */
1176edcf284bSChris Wilson 	new_delay += adj;
11778d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
117827544369SDeepak S 
11799fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
11809fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
11819fcee2f7SChris Wilson 		dev_priv->rps.last_adj = 0;
11829fcee2f7SChris Wilson 	}
11833b8d8d91SJesse Barnes 
11844fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11857c0a16adSChris Wilson 
11867c0a16adSChris Wilson out:
11877c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
11887c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
11897c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled)
11907c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
11917c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
11923b8d8d91SJesse Barnes }
11933b8d8d91SJesse Barnes 
1194e3689190SBen Widawsky 
1195e3689190SBen Widawsky /**
1196e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1197e3689190SBen Widawsky  * occurred.
1198e3689190SBen Widawsky  * @work: workqueue struct
1199e3689190SBen Widawsky  *
1200e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1201e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1202e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1203e3689190SBen Widawsky  */
1204e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1205e3689190SBen Widawsky {
12062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1207cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1208e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
120935a85ac6SBen Widawsky 	char *parity_event[6];
1210e3689190SBen Widawsky 	uint32_t misccpctl;
121135a85ac6SBen Widawsky 	uint8_t slice = 0;
1212e3689190SBen Widawsky 
1213e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1214e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1215e3689190SBen Widawsky 	 * any time we access those registers.
1216e3689190SBen Widawsky 	 */
121791c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1218e3689190SBen Widawsky 
121935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
122035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
122135a85ac6SBen Widawsky 		goto out;
122235a85ac6SBen Widawsky 
1223e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1224e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1225e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1226e3689190SBen Widawsky 
122735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1228f0f59a00SVille Syrjälä 		i915_reg_t reg;
122935a85ac6SBen Widawsky 
123035a85ac6SBen Widawsky 		slice--;
12312d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
123235a85ac6SBen Widawsky 			break;
123335a85ac6SBen Widawsky 
123435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
123535a85ac6SBen Widawsky 
12366fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
123735a85ac6SBen Widawsky 
123835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1239e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1240e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1241e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1242e3689190SBen Widawsky 
124335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
124435a85ac6SBen Widawsky 		POSTING_READ(reg);
1245e3689190SBen Widawsky 
1246cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1247e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1248e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1249e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
125035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
125135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1252e3689190SBen Widawsky 
125391c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1254e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1255e3689190SBen Widawsky 
125635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
125735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1258e3689190SBen Widawsky 
125935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1260e3689190SBen Widawsky 		kfree(parity_event[3]);
1261e3689190SBen Widawsky 		kfree(parity_event[2]);
1262e3689190SBen Widawsky 		kfree(parity_event[1]);
1263e3689190SBen Widawsky 	}
1264e3689190SBen Widawsky 
126535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
126635a85ac6SBen Widawsky 
126735a85ac6SBen Widawsky out:
126835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12694cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12702d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12714cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
127235a85ac6SBen Widawsky 
127391c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
127435a85ac6SBen Widawsky }
127535a85ac6SBen Widawsky 
1276261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1277261e40b8SVille Syrjälä 					       u32 iir)
1278e3689190SBen Widawsky {
1279261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1280e3689190SBen Widawsky 		return;
1281e3689190SBen Widawsky 
1282d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1283261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1284d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1285e3689190SBen Widawsky 
1286261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
128735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
128835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
128935a85ac6SBen Widawsky 
129035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
129135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
129235a85ac6SBen Widawsky 
1293a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1294e3689190SBen Widawsky }
1295e3689190SBen Widawsky 
1296261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1297f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1298f1af8fc1SPaulo Zanoni {
1299f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13003b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1301f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
13023b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1303f1af8fc1SPaulo Zanoni }
1304f1af8fc1SPaulo Zanoni 
1305261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1306e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1307e7b4c6b1SDaniel Vetter {
1308f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13093b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1310cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13113b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1312cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13133b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1314e7b4c6b1SDaniel Vetter 
1315cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1316cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1317aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1318aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1319e3689190SBen Widawsky 
1320261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1321261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1322e7b4c6b1SDaniel Vetter }
1323e7b4c6b1SDaniel Vetter 
13245d3d69d5SChris Wilson static void
13250bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1326fbcc1a0cSNick Hoath {
1327b620e870SMika Kuoppala 	struct intel_engine_execlists * const execlists = &engine->execlists;
132831de7350SChris Wilson 	bool tasklet = false;
1329f747026cSChris Wilson 
1330f747026cSChris Wilson 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1331b620e870SMika Kuoppala 		if (port_count(&execlists->port[0])) {
1332955a4b89SChris Wilson 			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
133331de7350SChris Wilson 			tasklet = true;
1334f747026cSChris Wilson 		}
1335a4b2b015SChris Wilson 	}
133631de7350SChris Wilson 
133731de7350SChris Wilson 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
133831de7350SChris Wilson 		notify_ring(engine);
13394f044a88SMichal Wajdeczko 		tasklet |= i915_modparams.enable_guc_submission;
134031de7350SChris Wilson 	}
134131de7350SChris Wilson 
134231de7350SChris Wilson 	if (tasklet)
1343b620e870SMika Kuoppala 		tasklet_hi_schedule(&execlists->irq_tasklet);
1344fbcc1a0cSNick Hoath }
1345fbcc1a0cSNick Hoath 
1346e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1347e30e251aSVille Syrjälä 				   u32 master_ctl,
1348e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1349abd58f01SBen Widawsky {
1350abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1351abd58f01SBen Widawsky 
1352abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1353e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1354e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1355e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1356abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1357abd58f01SBen Widawsky 		} else
1358abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1359abd58f01SBen Widawsky 	}
1360abd58f01SBen Widawsky 
136185f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1362e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1363e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1364e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1365abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1366abd58f01SBen Widawsky 		} else
1367abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1368abd58f01SBen Widawsky 	}
1369abd58f01SBen Widawsky 
137074cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1371e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1372e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1373e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
137474cdb337SChris Wilson 			ret = IRQ_HANDLED;
137574cdb337SChris Wilson 		} else
137674cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
137774cdb337SChris Wilson 	}
137874cdb337SChris Wilson 
137926705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1380e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
138126705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
138226705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1383cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
138426705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
138526705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
138638cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13870961021aSBen Widawsky 		} else
13880961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13890961021aSBen Widawsky 	}
13900961021aSBen Widawsky 
1391abd58f01SBen Widawsky 	return ret;
1392abd58f01SBen Widawsky }
1393abd58f01SBen Widawsky 
1394e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1395e30e251aSVille Syrjälä 				u32 gt_iir[4])
1396e30e251aSVille Syrjälä {
1397e30e251aSVille Syrjälä 	if (gt_iir[0]) {
13983b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1399e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
14003b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1401e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1402e30e251aSVille Syrjälä 	}
1403e30e251aSVille Syrjälä 
1404e30e251aSVille Syrjälä 	if (gt_iir[1]) {
14053b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1406e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
14073b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1408e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1409e30e251aSVille Syrjälä 	}
1410e30e251aSVille Syrjälä 
1411e30e251aSVille Syrjälä 	if (gt_iir[3])
14123b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1413e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1414e30e251aSVille Syrjälä 
1415e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1416e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
141726705e20SSagar Arun Kamble 
141826705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
141926705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1420e30e251aSVille Syrjälä }
1421e30e251aSVille Syrjälä 
142263c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
142363c88d22SImre Deak {
142463c88d22SImre Deak 	switch (port) {
142563c88d22SImre Deak 	case PORT_A:
1426195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
142763c88d22SImre Deak 	case PORT_B:
142863c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
142963c88d22SImre Deak 	case PORT_C:
143063c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
143163c88d22SImre Deak 	default:
143263c88d22SImre Deak 		return false;
143363c88d22SImre Deak 	}
143463c88d22SImre Deak }
143563c88d22SImre Deak 
14366dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14376dbf30ceSVille Syrjälä {
14386dbf30ceSVille Syrjälä 	switch (port) {
14396dbf30ceSVille Syrjälä 	case PORT_E:
14406dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14416dbf30ceSVille Syrjälä 	default:
14426dbf30ceSVille Syrjälä 		return false;
14436dbf30ceSVille Syrjälä 	}
14446dbf30ceSVille Syrjälä }
14456dbf30ceSVille Syrjälä 
144674c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
144774c0b395SVille Syrjälä {
144874c0b395SVille Syrjälä 	switch (port) {
144974c0b395SVille Syrjälä 	case PORT_A:
145074c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
145174c0b395SVille Syrjälä 	case PORT_B:
145274c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
145374c0b395SVille Syrjälä 	case PORT_C:
145474c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
145574c0b395SVille Syrjälä 	case PORT_D:
145674c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
145774c0b395SVille Syrjälä 	default:
145874c0b395SVille Syrjälä 		return false;
145974c0b395SVille Syrjälä 	}
146074c0b395SVille Syrjälä }
146174c0b395SVille Syrjälä 
1462e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1463e4ce95aaSVille Syrjälä {
1464e4ce95aaSVille Syrjälä 	switch (port) {
1465e4ce95aaSVille Syrjälä 	case PORT_A:
1466e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1467e4ce95aaSVille Syrjälä 	default:
1468e4ce95aaSVille Syrjälä 		return false;
1469e4ce95aaSVille Syrjälä 	}
1470e4ce95aaSVille Syrjälä }
1471e4ce95aaSVille Syrjälä 
1472676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
147313cf5504SDave Airlie {
147413cf5504SDave Airlie 	switch (port) {
147513cf5504SDave Airlie 	case PORT_B:
1476676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
147713cf5504SDave Airlie 	case PORT_C:
1478676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
147913cf5504SDave Airlie 	case PORT_D:
1480676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1481676574dfSJani Nikula 	default:
1482676574dfSJani Nikula 		return false;
148313cf5504SDave Airlie 	}
148413cf5504SDave Airlie }
148513cf5504SDave Airlie 
1486676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
148713cf5504SDave Airlie {
148813cf5504SDave Airlie 	switch (port) {
148913cf5504SDave Airlie 	case PORT_B:
1490676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
149113cf5504SDave Airlie 	case PORT_C:
1492676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
149313cf5504SDave Airlie 	case PORT_D:
1494676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1495676574dfSJani Nikula 	default:
1496676574dfSJani Nikula 		return false;
149713cf5504SDave Airlie 	}
149813cf5504SDave Airlie }
149913cf5504SDave Airlie 
150042db67d6SVille Syrjälä /*
150142db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
150242db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
150342db67d6SVille Syrjälä  * hotplug detection results from several registers.
150442db67d6SVille Syrjälä  *
150542db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
150642db67d6SVille Syrjälä  */
1507fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
15088c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1509fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1510fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1511676574dfSJani Nikula {
15128c841e57SJani Nikula 	enum port port;
1513676574dfSJani Nikula 	int i;
1514676574dfSJani Nikula 
1515676574dfSJani Nikula 	for_each_hpd_pin(i) {
15168c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15178c841e57SJani Nikula 			continue;
15188c841e57SJani Nikula 
1519676574dfSJani Nikula 		*pin_mask |= BIT(i);
1520676574dfSJani Nikula 
1521256cfddeSRodrigo Vivi 		port = intel_hpd_pin_to_port(i);
1522256cfddeSRodrigo Vivi 		if (port == PORT_NONE)
1523cc24fcdcSImre Deak 			continue;
1524cc24fcdcSImre Deak 
1525fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1526676574dfSJani Nikula 			*long_mask |= BIT(i);
1527676574dfSJani Nikula 	}
1528676574dfSJani Nikula 
1529676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1530676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1531676574dfSJani Nikula 
1532676574dfSJani Nikula }
1533676574dfSJani Nikula 
153491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1535515ac2bbSDaniel Vetter {
153628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1537515ac2bbSDaniel Vetter }
1538515ac2bbSDaniel Vetter 
153991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1540ce99c256SDaniel Vetter {
15419ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1542ce99c256SDaniel Vetter }
1543ce99c256SDaniel Vetter 
15448bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
154591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
154691d14251STvrtko Ursulin 					 enum pipe pipe,
1547eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1548eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15498bc5e955SDaniel Vetter 					 uint32_t crc4)
15508bf1e9f1SShuang He {
15518bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15528bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
15538c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15548c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
15558c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1556ac2300d4SDamien Lespiau 	int head, tail;
1557b2c88f5bSDamien Lespiau 
1558d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
15598c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
15600c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1561d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
156234273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
15630c912c79SDamien Lespiau 			return;
15640c912c79SDamien Lespiau 		}
15650c912c79SDamien Lespiau 
1566d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1567d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1568b2c88f5bSDamien Lespiau 
1569b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1570d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1571b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1572b2c88f5bSDamien Lespiau 			return;
1573b2c88f5bSDamien Lespiau 		}
1574b2c88f5bSDamien Lespiau 
1575b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
15768bf1e9f1SShuang He 
15778c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1578eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1579eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1580eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1581eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1582eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1583b2c88f5bSDamien Lespiau 
1584b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1585d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1586d538bbdfSDamien Lespiau 
1587d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
158807144428SDamien Lespiau 
158907144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
15908c6b709dSTomeu Vizoso 	} else {
15918c6b709dSTomeu Vizoso 		/*
15928c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
15938c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
15948c6b709dSTomeu Vizoso 		 * out the buggy result.
15958c6b709dSTomeu Vizoso 		 *
15968c6b709dSTomeu Vizoso 		 * On CHV sometimes the second CRC is bonkers as well, so
15978c6b709dSTomeu Vizoso 		 * don't trust that one either.
15988c6b709dSTomeu Vizoso 		 */
15998c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
16008c6b709dSTomeu Vizoso 		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
16018c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
16028c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
16038c6b709dSTomeu Vizoso 			return;
16048c6b709dSTomeu Vizoso 		}
16058c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
16068c6b709dSTomeu Vizoso 		crcs[0] = crc0;
16078c6b709dSTomeu Vizoso 		crcs[1] = crc1;
16088c6b709dSTomeu Vizoso 		crcs[2] = crc2;
16098c6b709dSTomeu Vizoso 		crcs[3] = crc3;
16108c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1611246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1612ca814b25SDaniel Vetter 				       drm_crtc_accurate_vblank_count(&crtc->base),
1613246ee524STomeu Vizoso 				       crcs);
16148c6b709dSTomeu Vizoso 	}
16158bf1e9f1SShuang He }
1616277de95eSDaniel Vetter #else
1617277de95eSDaniel Vetter static inline void
161891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
161991d14251STvrtko Ursulin 			     enum pipe pipe,
1620277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1621277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1622277de95eSDaniel Vetter 			     uint32_t crc4) {}
1623277de95eSDaniel Vetter #endif
1624eba94eb9SDaniel Vetter 
1625277de95eSDaniel Vetter 
162691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
162791d14251STvrtko Ursulin 				     enum pipe pipe)
16285a69b89fSDaniel Vetter {
162991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16305a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16315a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16325a69b89fSDaniel Vetter }
16335a69b89fSDaniel Vetter 
163491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
163591d14251STvrtko Ursulin 				     enum pipe pipe)
1636eba94eb9SDaniel Vetter {
163791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1638eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1639eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1640eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1641eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16428bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1643eba94eb9SDaniel Vetter }
16445b3a856bSDaniel Vetter 
164591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
164691d14251STvrtko Ursulin 				      enum pipe pipe)
16475b3a856bSDaniel Vetter {
16480b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16490b5c5ed0SDaniel Vetter 
165091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
16510b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16520b5c5ed0SDaniel Vetter 	else
16530b5c5ed0SDaniel Vetter 		res1 = 0;
16540b5c5ed0SDaniel Vetter 
165591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
16560b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16570b5c5ed0SDaniel Vetter 	else
16580b5c5ed0SDaniel Vetter 		res2 = 0;
16595b3a856bSDaniel Vetter 
166091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16610b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16620b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16630b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16640b5c5ed0SDaniel Vetter 				     res1, res2);
16655b3a856bSDaniel Vetter }
16668bf1e9f1SShuang He 
16671403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16681403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16691403c0d4SPaulo Zanoni  * the work queue. */
16701403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1671baf02a1fSBen Widawsky {
1672a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
167359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1674f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1675d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1676d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1677c33d247dSChris Wilson 			schedule_work(&dev_priv->rps.work);
167841a05a3aSDaniel Vetter 		}
1679d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1680d4d70aa5SImre Deak 	}
1681baf02a1fSBen Widawsky 
1682bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1683c9a9a268SImre Deak 		return;
1684c9a9a268SImre Deak 
16852d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
168612638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16873b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
168812638c57SBen Widawsky 
1689aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1690aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
169112638c57SBen Widawsky 	}
16921403c0d4SPaulo Zanoni }
1693baf02a1fSBen Widawsky 
169426705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
169526705e20SSagar Arun Kamble {
169626705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
16974100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
16984100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
16994100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
17004100b2abSSagar Arun Kamble 		 * to back flush interrupts.
17014100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
17024100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
17034100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
17044100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
17054100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
17064100b2abSSagar Arun Kamble 		 */
17074100b2abSSagar Arun Kamble 		u32 msg, flush;
17084100b2abSSagar Arun Kamble 
17094100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1710a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1711a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
17124100b2abSSagar Arun Kamble 		if (flush) {
17134100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
17144100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
17154100b2abSSagar Arun Kamble 
17164100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
1717e7465473SOscar Mateo 			queue_work(dev_priv->guc.log.runtime.flush_wq,
1718e7465473SOscar Mateo 				   &dev_priv->guc.log.runtime.flush_work);
17195aa1ee4bSAkash Goel 
17205aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17214100b2abSSagar Arun Kamble 		} else {
17224100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17234100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17244100b2abSSagar Arun Kamble 			 */
17254100b2abSSagar Arun Kamble 		}
172626705e20SSagar Arun Kamble 	}
172726705e20SSagar Arun Kamble }
172826705e20SSagar Arun Kamble 
172944d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
173044d9241eSVille Syrjälä {
173144d9241eSVille Syrjälä 	enum pipe pipe;
173244d9241eSVille Syrjälä 
173344d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
173444d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
173544d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
173644d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
173744d9241eSVille Syrjälä 
173844d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
173944d9241eSVille Syrjälä 	}
174044d9241eSVille Syrjälä }
174144d9241eSVille Syrjälä 
1742eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
174391d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
17447e231dbeSJesse Barnes {
17457e231dbeSJesse Barnes 	int pipe;
17467e231dbeSJesse Barnes 
174758ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17481ca993d2SVille Syrjälä 
17491ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
17501ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
17511ca993d2SVille Syrjälä 		return;
17521ca993d2SVille Syrjälä 	}
17531ca993d2SVille Syrjälä 
1754055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1755f0f59a00SVille Syrjälä 		i915_reg_t reg;
1756*6b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
175791d181ddSImre Deak 
1758bbb5eebfSDaniel Vetter 		/*
1759bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1760bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1761bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1762bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1763bbb5eebfSDaniel Vetter 		 * handle.
1764bbb5eebfSDaniel Vetter 		 */
17650f239f4cSDaniel Vetter 
17660f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
1767*6b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1768bbb5eebfSDaniel Vetter 
1769bbb5eebfSDaniel Vetter 		switch (pipe) {
1770bbb5eebfSDaniel Vetter 		case PIPE_A:
1771bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1772bbb5eebfSDaniel Vetter 			break;
1773bbb5eebfSDaniel Vetter 		case PIPE_B:
1774bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1775bbb5eebfSDaniel Vetter 			break;
17763278f67fSVille Syrjälä 		case PIPE_C:
17773278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17783278f67fSVille Syrjälä 			break;
1779bbb5eebfSDaniel Vetter 		}
1780bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1781*6b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1782bbb5eebfSDaniel Vetter 
1783*6b12ca56SVille Syrjälä 		if (!status_mask)
178491d181ddSImre Deak 			continue;
178591d181ddSImre Deak 
178691d181ddSImre Deak 		reg = PIPESTAT(pipe);
1787*6b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
1788*6b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
17897e231dbeSJesse Barnes 
17907e231dbeSJesse Barnes 		/*
17917e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17927e231dbeSJesse Barnes 		 */
1793*6b12ca56SVille Syrjälä 		if (pipe_stats[pipe])
1794*6b12ca56SVille Syrjälä 			I915_WRITE(reg, enable_mask | pipe_stats[pipe]);
17957e231dbeSJesse Barnes 	}
179658ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17972ecb8ca4SVille Syrjälä }
17982ecb8ca4SVille Syrjälä 
1799eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1800eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1801eb64343cSVille Syrjälä {
1802eb64343cSVille Syrjälä 	enum pipe pipe;
1803eb64343cSVille Syrjälä 
1804eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1805eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1806eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1807eb64343cSVille Syrjälä 
1808eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1809eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1810eb64343cSVille Syrjälä 
1811eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1812eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1813eb64343cSVille Syrjälä 	}
1814eb64343cSVille Syrjälä }
1815eb64343cSVille Syrjälä 
1816eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1817eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1818eb64343cSVille Syrjälä {
1819eb64343cSVille Syrjälä 	bool blc_event = false;
1820eb64343cSVille Syrjälä 	enum pipe pipe;
1821eb64343cSVille Syrjälä 
1822eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1823eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1824eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1825eb64343cSVille Syrjälä 
1826eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1827eb64343cSVille Syrjälä 			blc_event = true;
1828eb64343cSVille Syrjälä 
1829eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1830eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1831eb64343cSVille Syrjälä 
1832eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1833eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1834eb64343cSVille Syrjälä 	}
1835eb64343cSVille Syrjälä 
1836eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1837eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1838eb64343cSVille Syrjälä }
1839eb64343cSVille Syrjälä 
1840eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1841eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1842eb64343cSVille Syrjälä {
1843eb64343cSVille Syrjälä 	bool blc_event = false;
1844eb64343cSVille Syrjälä 	enum pipe pipe;
1845eb64343cSVille Syrjälä 
1846eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1847eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1848eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1849eb64343cSVille Syrjälä 
1850eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1851eb64343cSVille Syrjälä 			blc_event = true;
1852eb64343cSVille Syrjälä 
1853eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1854eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1855eb64343cSVille Syrjälä 
1856eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1857eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1858eb64343cSVille Syrjälä 	}
1859eb64343cSVille Syrjälä 
1860eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1861eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1862eb64343cSVille Syrjälä 
1863eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1864eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1865eb64343cSVille Syrjälä }
1866eb64343cSVille Syrjälä 
186791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
18682ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
18692ecb8ca4SVille Syrjälä {
18702ecb8ca4SVille Syrjälä 	enum pipe pipe;
18717e231dbeSJesse Barnes 
1872055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1873fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1874fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
18754356d586SDaniel Vetter 
18764356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
187791d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
18782d9d2b0bSVille Syrjälä 
18791f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18801f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
188131acc7f5SJesse Barnes 	}
188231acc7f5SJesse Barnes 
1883c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
188491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1885c1874ed7SImre Deak }
1886c1874ed7SImre Deak 
18871ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
188816c6c56bSVille Syrjälä {
188916c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
189016c6c56bSVille Syrjälä 
18911ae3c34cSVille Syrjälä 	if (hotplug_status)
18923ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18931ae3c34cSVille Syrjälä 
18941ae3c34cSVille Syrjälä 	return hotplug_status;
18951ae3c34cSVille Syrjälä }
18961ae3c34cSVille Syrjälä 
189791d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18981ae3c34cSVille Syrjälä 				 u32 hotplug_status)
18991ae3c34cSVille Syrjälä {
19001ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19013ff60f89SOscar Mateo 
190291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
190391d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
190416c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
190516c6c56bSVille Syrjälä 
190658f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1907fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1908fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1909fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
191058f2cf24SVille Syrjälä 
191191d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
191258f2cf24SVille Syrjälä 		}
1913369712e8SJani Nikula 
1914369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
191591d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
191616c6c56bSVille Syrjälä 	} else {
191716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
191816c6c56bSVille Syrjälä 
191958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1920fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
19214e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1922fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
192391d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
192416c6c56bSVille Syrjälä 		}
19253ff60f89SOscar Mateo 	}
192658f2cf24SVille Syrjälä }
192716c6c56bSVille Syrjälä 
1928c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1929c1874ed7SImre Deak {
193045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1931fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1932c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1933c1874ed7SImre Deak 
19342dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19352dd2a883SImre Deak 		return IRQ_NONE;
19362dd2a883SImre Deak 
19371f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19381f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19391f814dacSImre Deak 
19401e1cace9SVille Syrjälä 	do {
19416e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
19422ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
19431ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1944a5e485a9SVille Syrjälä 		u32 ier = 0;
19453ff60f89SOscar Mateo 
1946c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1947c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
19483ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1949c1874ed7SImre Deak 
1950c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
19511e1cace9SVille Syrjälä 			break;
1952c1874ed7SImre Deak 
1953c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1954c1874ed7SImre Deak 
1955a5e485a9SVille Syrjälä 		/*
1956a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1957a5e485a9SVille Syrjälä 		 *
1958a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1959a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1960a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1961a5e485a9SVille Syrjälä 		 *
1962a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1963a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1964a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1965a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1966a5e485a9SVille Syrjälä 		 * bits this time around.
1967a5e485a9SVille Syrjälä 		 */
19684a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1969a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1970a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
19714a0a0202SVille Syrjälä 
19724a0a0202SVille Syrjälä 		if (gt_iir)
19734a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
19744a0a0202SVille Syrjälä 		if (pm_iir)
19754a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
19764a0a0202SVille Syrjälä 
19777ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19781ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
19797ce4d1f2SVille Syrjälä 
19803ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19813ff60f89SOscar Mateo 		 * signalled in iir */
1982eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
19837ce4d1f2SVille Syrjälä 
1984eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1985eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1986eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1987eef57324SJerome Anand 
19887ce4d1f2SVille Syrjälä 		/*
19897ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19907ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19917ce4d1f2SVille Syrjälä 		 */
19927ce4d1f2SVille Syrjälä 		if (iir)
19937ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19944a0a0202SVille Syrjälä 
1995a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
19964a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
19974a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
19981ae3c34cSVille Syrjälä 
199952894874SVille Syrjälä 		if (gt_iir)
2000261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
200152894874SVille Syrjälä 		if (pm_iir)
200252894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
200352894874SVille Syrjälä 
20041ae3c34cSVille Syrjälä 		if (hotplug_status)
200591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20062ecb8ca4SVille Syrjälä 
200791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
20081e1cace9SVille Syrjälä 	} while (0);
20097e231dbeSJesse Barnes 
20101f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20111f814dacSImre Deak 
20127e231dbeSJesse Barnes 	return ret;
20137e231dbeSJesse Barnes }
20147e231dbeSJesse Barnes 
201543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
201643f328d7SVille Syrjälä {
201745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2018fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
201943f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
202043f328d7SVille Syrjälä 
20212dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20222dd2a883SImre Deak 		return IRQ_NONE;
20232dd2a883SImre Deak 
20241f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
20251f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
20261f814dacSImre Deak 
2027579de73bSChris Wilson 	do {
20286e814800SVille Syrjälä 		u32 master_ctl, iir;
2029e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
20302ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
20311ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2032a5e485a9SVille Syrjälä 		u32 ier = 0;
2033a5e485a9SVille Syrjälä 
20348e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
20353278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
20363278f67fSVille Syrjälä 
20373278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
20388e5fd599SVille Syrjälä 			break;
203943f328d7SVille Syrjälä 
204027b6c122SOscar Mateo 		ret = IRQ_HANDLED;
204127b6c122SOscar Mateo 
2042a5e485a9SVille Syrjälä 		/*
2043a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2044a5e485a9SVille Syrjälä 		 *
2045a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2046a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2047a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2048a5e485a9SVille Syrjälä 		 *
2049a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2050a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2051a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2052a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2053a5e485a9SVille Syrjälä 		 * bits this time around.
2054a5e485a9SVille Syrjälä 		 */
205543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2056a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2057a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
205843f328d7SVille Syrjälä 
2059e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
206027b6c122SOscar Mateo 
206127b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
20621ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
206343f328d7SVille Syrjälä 
206427b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
206527b6c122SOscar Mateo 		 * signalled in iir */
2066eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
206743f328d7SVille Syrjälä 
2068eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2069eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2070eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2071eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2072eef57324SJerome Anand 
20737ce4d1f2SVille Syrjälä 		/*
20747ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
20757ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
20767ce4d1f2SVille Syrjälä 		 */
20777ce4d1f2SVille Syrjälä 		if (iir)
20787ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
20797ce4d1f2SVille Syrjälä 
2080a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2081e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
208243f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
20831ae3c34cSVille Syrjälä 
2084e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
2085e30e251aSVille Syrjälä 
20861ae3c34cSVille Syrjälä 		if (hotplug_status)
208791d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20882ecb8ca4SVille Syrjälä 
208991d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2090579de73bSChris Wilson 	} while (0);
20913278f67fSVille Syrjälä 
20921f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20931f814dacSImre Deak 
209443f328d7SVille Syrjälä 	return ret;
209543f328d7SVille Syrjälä }
209643f328d7SVille Syrjälä 
209791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
209891d14251STvrtko Ursulin 				u32 hotplug_trigger,
209940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2100776ad806SJesse Barnes {
210142db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2102776ad806SJesse Barnes 
21036a39d7c9SJani Nikula 	/*
21046a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
21056a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
21066a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
21076a39d7c9SJani Nikula 	 * errors.
21086a39d7c9SJani Nikula 	 */
210913cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
21106a39d7c9SJani Nikula 	if (!hotplug_trigger) {
21116a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
21126a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
21136a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
21146a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
21156a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
21166a39d7c9SJani Nikula 	}
21176a39d7c9SJani Nikula 
211813cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
21196a39d7c9SJani Nikula 	if (!hotplug_trigger)
21206a39d7c9SJani Nikula 		return;
212113cf5504SDave Airlie 
2122fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
212340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2124fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
212540e56410SVille Syrjälä 
212691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2127aaf5ec2eSSonika Jindal }
212891d131d2SDaniel Vetter 
212991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
213040e56410SVille Syrjälä {
213140e56410SVille Syrjälä 	int pipe;
213240e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
213340e56410SVille Syrjälä 
213491d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
213540e56410SVille Syrjälä 
2136cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2137cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2138776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2139cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2140cfc33bf7SVille Syrjälä 				 port_name(port));
2141cfc33bf7SVille Syrjälä 	}
2142776ad806SJesse Barnes 
2143ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
214491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2145ce99c256SDaniel Vetter 
2146776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
214791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2148776ad806SJesse Barnes 
2149776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2150776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2151776ad806SJesse Barnes 
2152776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2153776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2154776ad806SJesse Barnes 
2155776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2156776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2157776ad806SJesse Barnes 
21589db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2159055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
21609db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
21619db4a9c7SJesse Barnes 					 pipe_name(pipe),
21629db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2163776ad806SJesse Barnes 
2164776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2165776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2166776ad806SJesse Barnes 
2167776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2168776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2169776ad806SJesse Barnes 
2170776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2171a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
21728664281bSPaulo Zanoni 
21738664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2174a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
21758664281bSPaulo Zanoni }
21768664281bSPaulo Zanoni 
217791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
21788664281bSPaulo Zanoni {
21798664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
21805a69b89fSDaniel Vetter 	enum pipe pipe;
21818664281bSPaulo Zanoni 
2182de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2183de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2184de032bf4SPaulo Zanoni 
2185055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21861f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
21871f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
21888664281bSPaulo Zanoni 
21895a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
219091d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
219191d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
21925a69b89fSDaniel Vetter 			else
219391d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
21945a69b89fSDaniel Vetter 		}
21955a69b89fSDaniel Vetter 	}
21968bf1e9f1SShuang He 
21978664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21988664281bSPaulo Zanoni }
21998664281bSPaulo Zanoni 
220091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
22018664281bSPaulo Zanoni {
22028664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
22038664281bSPaulo Zanoni 
2204de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2205de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2206de032bf4SPaulo Zanoni 
22078664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2208a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
22098664281bSPaulo Zanoni 
22108664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2211a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
22128664281bSPaulo Zanoni 
22138664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2214a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_C);
22158664281bSPaulo Zanoni 
22168664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2217776ad806SJesse Barnes }
2218776ad806SJesse Barnes 
221991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
222023e81d69SAdam Jackson {
222123e81d69SAdam Jackson 	int pipe;
22226dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2223aaf5ec2eSSonika Jindal 
222491d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
222591d131d2SDaniel Vetter 
2226cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2227cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
222823e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2229cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2230cfc33bf7SVille Syrjälä 				 port_name(port));
2231cfc33bf7SVille Syrjälä 	}
223223e81d69SAdam Jackson 
223323e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
223491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
223523e81d69SAdam Jackson 
223623e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
223791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
223823e81d69SAdam Jackson 
223923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
224023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
224123e81d69SAdam Jackson 
224223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
224323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
224423e81d69SAdam Jackson 
224523e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2246055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
224723e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
224823e81d69SAdam Jackson 					 pipe_name(pipe),
224923e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
22508664281bSPaulo Zanoni 
22518664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
225291d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
225323e81d69SAdam Jackson }
225423e81d69SAdam Jackson 
225591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
22566dbf30ceSVille Syrjälä {
22576dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
22586dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
22596dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
22606dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
22616dbf30ceSVille Syrjälä 
22626dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
22636dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22646dbf30ceSVille Syrjälä 
22656dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
22666dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
22676dbf30ceSVille Syrjälä 
22686dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
22696dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
227074c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
22716dbf30ceSVille Syrjälä 	}
22726dbf30ceSVille Syrjälä 
22736dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
22746dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22756dbf30ceSVille Syrjälä 
22766dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
22776dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
22786dbf30ceSVille Syrjälä 
22796dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
22806dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
22816dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
22826dbf30ceSVille Syrjälä 	}
22836dbf30ceSVille Syrjälä 
22846dbf30ceSVille Syrjälä 	if (pin_mask)
228591d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
22866dbf30ceSVille Syrjälä 
22876dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
228891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
22896dbf30ceSVille Syrjälä }
22906dbf30ceSVille Syrjälä 
229191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
229291d14251STvrtko Ursulin 				u32 hotplug_trigger,
229340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2294c008bc6eSPaulo Zanoni {
2295e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2296e4ce95aaSVille Syrjälä 
2297e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2298e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2299e4ce95aaSVille Syrjälä 
2300e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
230140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2302e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
230340e56410SVille Syrjälä 
230491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2305e4ce95aaSVille Syrjälä }
2306c008bc6eSPaulo Zanoni 
230791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
230891d14251STvrtko Ursulin 				    u32 de_iir)
230940e56410SVille Syrjälä {
231040e56410SVille Syrjälä 	enum pipe pipe;
231140e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
231240e56410SVille Syrjälä 
231340e56410SVille Syrjälä 	if (hotplug_trigger)
231491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
231540e56410SVille Syrjälä 
2316c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
231791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2318c008bc6eSPaulo Zanoni 
2319c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
232091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2321c008bc6eSPaulo Zanoni 
2322c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2323c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2324c008bc6eSPaulo Zanoni 
2325055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2326fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2327fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2328c008bc6eSPaulo Zanoni 
232940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
23301f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2331c008bc6eSPaulo Zanoni 
233240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
233391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2334c008bc6eSPaulo Zanoni 	}
2335c008bc6eSPaulo Zanoni 
2336c008bc6eSPaulo Zanoni 	/* check event from PCH */
2337c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2338c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2339c008bc6eSPaulo Zanoni 
234091d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
234191d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2342c008bc6eSPaulo Zanoni 		else
234391d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2344c008bc6eSPaulo Zanoni 
2345c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2346c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2347c008bc6eSPaulo Zanoni 	}
2348c008bc6eSPaulo Zanoni 
234991d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
235091d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2351c008bc6eSPaulo Zanoni }
2352c008bc6eSPaulo Zanoni 
235391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
235491d14251STvrtko Ursulin 				    u32 de_iir)
23559719fb98SPaulo Zanoni {
235607d27e20SDamien Lespiau 	enum pipe pipe;
235723bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
235823bb4cb5SVille Syrjälä 
235940e56410SVille Syrjälä 	if (hotplug_trigger)
236091d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
23619719fb98SPaulo Zanoni 
23629719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
236391d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
23649719fb98SPaulo Zanoni 
23659719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
236691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
23679719fb98SPaulo Zanoni 
23689719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
236991d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
23709719fb98SPaulo Zanoni 
2371055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2372fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2373fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
23749719fb98SPaulo Zanoni 	}
23759719fb98SPaulo Zanoni 
23769719fb98SPaulo Zanoni 	/* check event from PCH */
237791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
23789719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
23799719fb98SPaulo Zanoni 
238091d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
23819719fb98SPaulo Zanoni 
23829719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
23839719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
23849719fb98SPaulo Zanoni 	}
23859719fb98SPaulo Zanoni }
23869719fb98SPaulo Zanoni 
238772c90f62SOscar Mateo /*
238872c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
238972c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
239072c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
239172c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
239272c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
239372c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
239472c90f62SOscar Mateo  */
2395f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2396b1f14ad0SJesse Barnes {
239745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2398fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2399f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
24000e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2401b1f14ad0SJesse Barnes 
24022dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
24032dd2a883SImre Deak 		return IRQ_NONE;
24042dd2a883SImre Deak 
24051f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24061f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
24071f814dacSImre Deak 
2408b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2409b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2410b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
241123a78516SPaulo Zanoni 	POSTING_READ(DEIER);
24120e43406bSChris Wilson 
241344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
241444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
241544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
241644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
241744498aeaSPaulo Zanoni 	 * due to its back queue). */
241891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
241944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
242044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
242144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2422ab5c608bSBen Widawsky 	}
242344498aeaSPaulo Zanoni 
242472c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
242572c90f62SOscar Mateo 
24260e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
24270e43406bSChris Wilson 	if (gt_iir) {
242872c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
242972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
243091d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2431261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2432d8fc8a47SPaulo Zanoni 		else
2433261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
24340e43406bSChris Wilson 	}
2435b1f14ad0SJesse Barnes 
2436b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
24370e43406bSChris Wilson 	if (de_iir) {
243872c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
243972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
244091d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
244191d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2442f1af8fc1SPaulo Zanoni 		else
244391d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
24440e43406bSChris Wilson 	}
24450e43406bSChris Wilson 
244691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2447f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
24480e43406bSChris Wilson 		if (pm_iir) {
2449b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
24500e43406bSChris Wilson 			ret = IRQ_HANDLED;
245172c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
24520e43406bSChris Wilson 		}
2453f1af8fc1SPaulo Zanoni 	}
2454b1f14ad0SJesse Barnes 
2455b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2456b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
245791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
245844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
245944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2460ab5c608bSBen Widawsky 	}
2461b1f14ad0SJesse Barnes 
24621f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24631f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24641f814dacSImre Deak 
2465b1f14ad0SJesse Barnes 	return ret;
2466b1f14ad0SJesse Barnes }
2467b1f14ad0SJesse Barnes 
246891d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
246991d14251STvrtko Ursulin 				u32 hotplug_trigger,
247040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2471d04a492dSShashank Sharma {
2472cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2473d04a492dSShashank Sharma 
2474a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2475a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2476d04a492dSShashank Sharma 
2477cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
247840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2479cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
248040e56410SVille Syrjälä 
248191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2482d04a492dSShashank Sharma }
2483d04a492dSShashank Sharma 
2484f11a0f46STvrtko Ursulin static irqreturn_t
2485f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2486abd58f01SBen Widawsky {
2487abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2488f11a0f46STvrtko Ursulin 	u32 iir;
2489c42664ccSDaniel Vetter 	enum pipe pipe;
249088e04703SJesse Barnes 
2491abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2492e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2493e32192e1STvrtko Ursulin 		if (iir) {
2494e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2495abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2496e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
249791d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
249838cc46d7SOscar Mateo 			else
249938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2500abd58f01SBen Widawsky 		}
250138cc46d7SOscar Mateo 		else
250238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2503abd58f01SBen Widawsky 	}
2504abd58f01SBen Widawsky 
25056d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2506e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2507e32192e1STvrtko Ursulin 		if (iir) {
2508e32192e1STvrtko Ursulin 			u32 tmp_mask;
2509d04a492dSShashank Sharma 			bool found = false;
2510cebd87a0SVille Syrjälä 
2511e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
25126d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
251388e04703SJesse Barnes 
2514e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2515bca2bf2aSPandiyan, Dhinakaran 			if (INTEL_GEN(dev_priv) >= 9)
2516e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2517e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2518e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2519e32192e1STvrtko Ursulin 
2520e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
252191d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2522d04a492dSShashank Sharma 				found = true;
2523d04a492dSShashank Sharma 			}
2524d04a492dSShashank Sharma 
2525cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2526e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2527e32192e1STvrtko Ursulin 				if (tmp_mask) {
252891d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
252991d14251STvrtko Ursulin 							    hpd_bxt);
2530d04a492dSShashank Sharma 					found = true;
2531d04a492dSShashank Sharma 				}
2532e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2533e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2534e32192e1STvrtko Ursulin 				if (tmp_mask) {
253591d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
253691d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2537e32192e1STvrtko Ursulin 					found = true;
2538e32192e1STvrtko Ursulin 				}
2539e32192e1STvrtko Ursulin 			}
2540d04a492dSShashank Sharma 
2541cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
254291d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
25439e63743eSShashank Sharma 				found = true;
25449e63743eSShashank Sharma 			}
25459e63743eSShashank Sharma 
2546d04a492dSShashank Sharma 			if (!found)
254738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
25486d766f02SDaniel Vetter 		}
254938cc46d7SOscar Mateo 		else
255038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
25516d766f02SDaniel Vetter 	}
25526d766f02SDaniel Vetter 
2553055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2554fd3a4024SDaniel Vetter 		u32 fault_errors;
2555abd58f01SBen Widawsky 
2556c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2557c42664ccSDaniel Vetter 			continue;
2558c42664ccSDaniel Vetter 
2559e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2560e32192e1STvrtko Ursulin 		if (!iir) {
2561e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2562e32192e1STvrtko Ursulin 			continue;
2563e32192e1STvrtko Ursulin 		}
2564770de83dSDamien Lespiau 
2565e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2566e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2567e32192e1STvrtko Ursulin 
2568fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2569fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2570abd58f01SBen Widawsky 
2571e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
257291d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25730fbe7870SDaniel Vetter 
2574e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2575e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
257638d83c96SDaniel Vetter 
2577e32192e1STvrtko Ursulin 		fault_errors = iir;
2578bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2579e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2580770de83dSDamien Lespiau 		else
2581e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2582770de83dSDamien Lespiau 
2583770de83dSDamien Lespiau 		if (fault_errors)
25841353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
258530100f2bSDaniel Vetter 				  pipe_name(pipe),
2586e32192e1STvrtko Ursulin 				  fault_errors);
2587abd58f01SBen Widawsky 	}
2588abd58f01SBen Widawsky 
258991d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2590266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
259192d03a80SDaniel Vetter 		/*
259292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
259392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
259492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
259592d03a80SDaniel Vetter 		 */
2596e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2597e32192e1STvrtko Ursulin 		if (iir) {
2598e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
259992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
26006dbf30ceSVille Syrjälä 
26017b22b8c4SRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
26027b22b8c4SRodrigo Vivi 			    HAS_PCH_CNP(dev_priv))
260391d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
26046dbf30ceSVille Syrjälä 			else
260591d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
26062dfb0b81SJani Nikula 		} else {
26072dfb0b81SJani Nikula 			/*
26082dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
26092dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
26102dfb0b81SJani Nikula 			 */
26112dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
26122dfb0b81SJani Nikula 		}
261392d03a80SDaniel Vetter 	}
261492d03a80SDaniel Vetter 
2615f11a0f46STvrtko Ursulin 	return ret;
2616f11a0f46STvrtko Ursulin }
2617f11a0f46STvrtko Ursulin 
2618f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2619f11a0f46STvrtko Ursulin {
2620f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2621fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2622f11a0f46STvrtko Ursulin 	u32 master_ctl;
2623e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2624f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2625f11a0f46STvrtko Ursulin 
2626f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2627f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2628f11a0f46STvrtko Ursulin 
2629f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2630f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2631f11a0f46STvrtko Ursulin 	if (!master_ctl)
2632f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2633f11a0f46STvrtko Ursulin 
2634f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2635f11a0f46STvrtko Ursulin 
2636f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2637f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2638f11a0f46STvrtko Ursulin 
2639f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2640e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2641e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2642f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2643f11a0f46STvrtko Ursulin 
2644cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2645cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2646abd58f01SBen Widawsky 
26471f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
26481f814dacSImre Deak 
2649abd58f01SBen Widawsky 	return ret;
2650abd58f01SBen Widawsky }
2651abd58f01SBen Widawsky 
265236703e79SChris Wilson struct wedge_me {
265336703e79SChris Wilson 	struct delayed_work work;
265436703e79SChris Wilson 	struct drm_i915_private *i915;
265536703e79SChris Wilson 	const char *name;
265636703e79SChris Wilson };
265736703e79SChris Wilson 
265836703e79SChris Wilson static void wedge_me(struct work_struct *work)
265936703e79SChris Wilson {
266036703e79SChris Wilson 	struct wedge_me *w = container_of(work, typeof(*w), work.work);
266136703e79SChris Wilson 
266236703e79SChris Wilson 	dev_err(w->i915->drm.dev,
266336703e79SChris Wilson 		"%s timed out, cancelling all in-flight rendering.\n",
266436703e79SChris Wilson 		w->name);
266536703e79SChris Wilson 	i915_gem_set_wedged(w->i915);
266636703e79SChris Wilson }
266736703e79SChris Wilson 
266836703e79SChris Wilson static void __init_wedge(struct wedge_me *w,
266936703e79SChris Wilson 			 struct drm_i915_private *i915,
267036703e79SChris Wilson 			 long timeout,
267136703e79SChris Wilson 			 const char *name)
267236703e79SChris Wilson {
267336703e79SChris Wilson 	w->i915 = i915;
267436703e79SChris Wilson 	w->name = name;
267536703e79SChris Wilson 
267636703e79SChris Wilson 	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
267736703e79SChris Wilson 	schedule_delayed_work(&w->work, timeout);
267836703e79SChris Wilson }
267936703e79SChris Wilson 
268036703e79SChris Wilson static void __fini_wedge(struct wedge_me *w)
268136703e79SChris Wilson {
268236703e79SChris Wilson 	cancel_delayed_work_sync(&w->work);
268336703e79SChris Wilson 	destroy_delayed_work_on_stack(&w->work);
268436703e79SChris Wilson 	w->i915 = NULL;
268536703e79SChris Wilson }
268636703e79SChris Wilson 
268736703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
268836703e79SChris Wilson 	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
268936703e79SChris Wilson 	     (W)->i915;							\
269036703e79SChris Wilson 	     __fini_wedge((W)))
269136703e79SChris Wilson 
26928a905236SJesse Barnes /**
2693d5367307SChris Wilson  * i915_reset_device - do process context error handling work
269414bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
26958a905236SJesse Barnes  *
26968a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
26978a905236SJesse Barnes  * was detected.
26988a905236SJesse Barnes  */
2699d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv)
27008a905236SJesse Barnes {
270191c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2702cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2703cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2704cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
270536703e79SChris Wilson 	struct wedge_me w;
27068a905236SJesse Barnes 
2707c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
27088a905236SJesse Barnes 
270944d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2710c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
27111f83fee0SDaniel Vetter 
271236703e79SChris Wilson 	/* Use a watchdog to ensure that our reset completes */
271336703e79SChris Wilson 	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2714c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
27157514747dSVille Syrjälä 
271636703e79SChris Wilson 		/* Signal that locked waiters should reset the GPU */
27178c185ecaSChris Wilson 		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
27188c185ecaSChris Wilson 		wake_up_all(&dev_priv->gpu_error.wait_queue);
27198c185ecaSChris Wilson 
272036703e79SChris Wilson 		/* Wait for anyone holding the lock to wakeup, without
272136703e79SChris Wilson 		 * blocking indefinitely on struct_mutex.
272217e1df07SDaniel Vetter 		 */
272336703e79SChris Wilson 		do {
2724780f262aSChris Wilson 			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2725535275d3SChris Wilson 				i915_reset(dev_priv, 0);
2726221fe799SChris Wilson 				mutex_unlock(&dev_priv->drm.struct_mutex);
2727780f262aSChris Wilson 			}
2728780f262aSChris Wilson 		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
27298c185ecaSChris Wilson 					     I915_RESET_HANDOFF,
2730780f262aSChris Wilson 					     TASK_UNINTERRUPTIBLE,
273136703e79SChris Wilson 					     1));
2732f69061beSDaniel Vetter 
2733c033666aSChris Wilson 		intel_finish_reset(dev_priv);
273436703e79SChris Wilson 	}
2735f454c694SImre Deak 
2736780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2737c033666aSChris Wilson 		kobject_uevent_env(kobj,
2738f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
2739f316a42cSBen Gamari }
27408a905236SJesse Barnes 
2741eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2742c0e09200SDave Airlie {
2743eaa14c24SChris Wilson 	u32 eir;
274463eeaf38SJesse Barnes 
2745eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2746eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
274763eeaf38SJesse Barnes 
2748eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2749eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2750eaa14c24SChris Wilson 	else
2751eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
27528a905236SJesse Barnes 
2753eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
275463eeaf38SJesse Barnes 	eir = I915_READ(EIR);
275563eeaf38SJesse Barnes 	if (eir) {
275663eeaf38SJesse Barnes 		/*
275763eeaf38SJesse Barnes 		 * some errors might have become stuck,
275863eeaf38SJesse Barnes 		 * mask them.
275963eeaf38SJesse Barnes 		 */
2760eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
276163eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
276263eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
276363eeaf38SJesse Barnes 	}
276435aed2e6SChris Wilson }
276535aed2e6SChris Wilson 
276635aed2e6SChris Wilson /**
2767b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
276814bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
276914b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
277087c390b6SMichel Thierry  * @fmt: Error message format string
277187c390b6SMichel Thierry  *
2772aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
277335aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
277435aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
277535aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
277635aed2e6SChris Wilson  * of a ring dump etc.).
277735aed2e6SChris Wilson  */
2778c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2779c033666aSChris Wilson 		       u32 engine_mask,
278058174462SMika Kuoppala 		       const char *fmt, ...)
278135aed2e6SChris Wilson {
2782142bc7d9SMichel Thierry 	struct intel_engine_cs *engine;
2783142bc7d9SMichel Thierry 	unsigned int tmp;
278458174462SMika Kuoppala 	va_list args;
278558174462SMika Kuoppala 	char error_msg[80];
278635aed2e6SChris Wilson 
278758174462SMika Kuoppala 	va_start(args, fmt);
278858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
278958174462SMika Kuoppala 	va_end(args);
279058174462SMika Kuoppala 
27911604a86dSChris Wilson 	/*
27921604a86dSChris Wilson 	 * In most cases it's guaranteed that we get here with an RPM
27931604a86dSChris Wilson 	 * reference held, for example because there is a pending GPU
27941604a86dSChris Wilson 	 * request that won't finish until the reset is done. This
27951604a86dSChris Wilson 	 * isn't the case at least when we get here by doing a
27961604a86dSChris Wilson 	 * simulated reset via debugfs, so get an RPM reference.
27971604a86dSChris Wilson 	 */
27981604a86dSChris Wilson 	intel_runtime_pm_get(dev_priv);
27991604a86dSChris Wilson 
2800c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2801eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
28028a905236SJesse Barnes 
2803142bc7d9SMichel Thierry 	/*
2804142bc7d9SMichel Thierry 	 * Try engine reset when available. We fall back to full reset if
2805142bc7d9SMichel Thierry 	 * single reset fails.
2806142bc7d9SMichel Thierry 	 */
2807142bc7d9SMichel Thierry 	if (intel_has_reset_engine(dev_priv)) {
2808142bc7d9SMichel Thierry 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
28099db529aaSDaniel Vetter 			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
2810142bc7d9SMichel Thierry 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2811142bc7d9SMichel Thierry 					     &dev_priv->gpu_error.flags))
2812142bc7d9SMichel Thierry 				continue;
2813142bc7d9SMichel Thierry 
2814535275d3SChris Wilson 			if (i915_reset_engine(engine, 0) == 0)
2815142bc7d9SMichel Thierry 				engine_mask &= ~intel_engine_flag(engine);
2816142bc7d9SMichel Thierry 
2817142bc7d9SMichel Thierry 			clear_bit(I915_RESET_ENGINE + engine->id,
2818142bc7d9SMichel Thierry 				  &dev_priv->gpu_error.flags);
2819142bc7d9SMichel Thierry 			wake_up_bit(&dev_priv->gpu_error.flags,
2820142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id);
2821142bc7d9SMichel Thierry 		}
2822142bc7d9SMichel Thierry 	}
2823142bc7d9SMichel Thierry 
28248af29b0cSChris Wilson 	if (!engine_mask)
28251604a86dSChris Wilson 		goto out;
28268af29b0cSChris Wilson 
2827142bc7d9SMichel Thierry 	/* Full reset needs the mutex, stop any other user trying to do so. */
2828d5367307SChris Wilson 	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2829d5367307SChris Wilson 		wait_event(dev_priv->gpu_error.reset_queue,
2830d5367307SChris Wilson 			   !test_bit(I915_RESET_BACKOFF,
2831d5367307SChris Wilson 				     &dev_priv->gpu_error.flags));
28321604a86dSChris Wilson 		goto out;
2833d5367307SChris Wilson 	}
2834ba1234d1SBen Gamari 
2835142bc7d9SMichel Thierry 	/* Prevent any other reset-engine attempt. */
2836142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2837142bc7d9SMichel Thierry 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2838142bc7d9SMichel Thierry 					&dev_priv->gpu_error.flags))
2839142bc7d9SMichel Thierry 			wait_on_bit(&dev_priv->gpu_error.flags,
2840142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id,
2841142bc7d9SMichel Thierry 				    TASK_UNINTERRUPTIBLE);
2842142bc7d9SMichel Thierry 	}
2843142bc7d9SMichel Thierry 
2844d5367307SChris Wilson 	i915_reset_device(dev_priv);
2845d5367307SChris Wilson 
2846142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2847142bc7d9SMichel Thierry 		clear_bit(I915_RESET_ENGINE + engine->id,
2848142bc7d9SMichel Thierry 			  &dev_priv->gpu_error.flags);
2849142bc7d9SMichel Thierry 	}
2850142bc7d9SMichel Thierry 
2851d5367307SChris Wilson 	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2852d5367307SChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
28531604a86dSChris Wilson 
28541604a86dSChris Wilson out:
28551604a86dSChris Wilson 	intel_runtime_pm_put(dev_priv);
28568a905236SJesse Barnes }
28578a905236SJesse Barnes 
285842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
285942f52ef8SKeith Packard  * we use as a pipe index
286042f52ef8SKeith Packard  */
286186e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
28620a3e67a4SJesse Barnes {
2863fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2864e9d21d7fSKeith Packard 	unsigned long irqflags;
286571e0ffa5SJesse Barnes 
28661ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
286786e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
286886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
286986e83e35SChris Wilson 
287086e83e35SChris Wilson 	return 0;
287186e83e35SChris Wilson }
287286e83e35SChris Wilson 
287386e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
287486e83e35SChris Wilson {
287586e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
287686e83e35SChris Wilson 	unsigned long irqflags;
287786e83e35SChris Wilson 
287886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28797c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2880755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28811ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28828692d00eSChris Wilson 
28830a3e67a4SJesse Barnes 	return 0;
28840a3e67a4SJesse Barnes }
28850a3e67a4SJesse Barnes 
288688e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2887f796cf8fSJesse Barnes {
2888fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2889f796cf8fSJesse Barnes 	unsigned long irqflags;
289055b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
289186e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2892f796cf8fSJesse Barnes 
2893f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2894fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2895b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2896b1f14ad0SJesse Barnes 
2897b1f14ad0SJesse Barnes 	return 0;
2898b1f14ad0SJesse Barnes }
2899b1f14ad0SJesse Barnes 
290088e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2901abd58f01SBen Widawsky {
2902fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2903abd58f01SBen Widawsky 	unsigned long irqflags;
2904abd58f01SBen Widawsky 
2905abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2906013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2907abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2908013d3752SVille Syrjälä 
2909abd58f01SBen Widawsky 	return 0;
2910abd58f01SBen Widawsky }
2911abd58f01SBen Widawsky 
291242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
291342f52ef8SKeith Packard  * we use as a pipe index
291442f52ef8SKeith Packard  */
291586e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
291686e83e35SChris Wilson {
291786e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
291886e83e35SChris Wilson 	unsigned long irqflags;
291986e83e35SChris Wilson 
292086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
292186e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
292286e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
292386e83e35SChris Wilson }
292486e83e35SChris Wilson 
292586e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
29260a3e67a4SJesse Barnes {
2927fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2928e9d21d7fSKeith Packard 	unsigned long irqflags;
29290a3e67a4SJesse Barnes 
29301ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29317c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2932755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29331ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29340a3e67a4SJesse Barnes }
29350a3e67a4SJesse Barnes 
293688e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2937f796cf8fSJesse Barnes {
2938fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2939f796cf8fSJesse Barnes 	unsigned long irqflags;
294055b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
294186e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2942f796cf8fSJesse Barnes 
2943f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2944fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2945b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2946b1f14ad0SJesse Barnes }
2947b1f14ad0SJesse Barnes 
294888e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2949abd58f01SBen Widawsky {
2950fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2951abd58f01SBen Widawsky 	unsigned long irqflags;
2952abd58f01SBen Widawsky 
2953abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2954013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2955abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2956abd58f01SBen Widawsky }
2957abd58f01SBen Widawsky 
2958b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
295991738a95SPaulo Zanoni {
29606e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
296191738a95SPaulo Zanoni 		return;
296291738a95SPaulo Zanoni 
29633488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(SDE);
2964105b122eSPaulo Zanoni 
29656e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2966105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2967622364b6SPaulo Zanoni }
2968105b122eSPaulo Zanoni 
296991738a95SPaulo Zanoni /*
2970622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2971622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2972622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2973622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2974622364b6SPaulo Zanoni  *
2975622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
297691738a95SPaulo Zanoni  */
2977622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2978622364b6SPaulo Zanoni {
2979fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2980622364b6SPaulo Zanoni 
29816e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2982622364b6SPaulo Zanoni 		return;
2983622364b6SPaulo Zanoni 
2984622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
298591738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
298691738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
298791738a95SPaulo Zanoni }
298891738a95SPaulo Zanoni 
2989b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2990d18ea1b5SDaniel Vetter {
29913488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GT);
2992b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
29933488d4ebSVille Syrjälä 		GEN3_IRQ_RESET(GEN6_PM);
2994d18ea1b5SDaniel Vetter }
2995d18ea1b5SDaniel Vetter 
299670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
299770591a41SVille Syrjälä {
299871b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
299971b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
300071b8b41dSVille Syrjälä 	else
300171b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
300271b8b41dSVille Syrjälä 
3003ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
300470591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
300570591a41SVille Syrjälä 
300644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
300770591a41SVille Syrjälä 
30083488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(VLV_);
3009ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
301070591a41SVille Syrjälä }
301170591a41SVille Syrjälä 
30128bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
30138bb61306SVille Syrjälä {
30148bb61306SVille Syrjälä 	u32 pipestat_mask;
30159ab981f2SVille Syrjälä 	u32 enable_mask;
30168bb61306SVille Syrjälä 	enum pipe pipe;
30178bb61306SVille Syrjälä 
3018842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
30198bb61306SVille Syrjälä 
30208bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30218bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30228bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30238bb61306SVille Syrjälä 
30249ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30258bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3026ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3027ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3028ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3029ebf5f921SVille Syrjälä 
30308bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3031ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3032ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30336b7eafc1SVille Syrjälä 
30346b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
30356b7eafc1SVille Syrjälä 
30369ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30378bb61306SVille Syrjälä 
30383488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
30398bb61306SVille Syrjälä }
30408bb61306SVille Syrjälä 
30418bb61306SVille Syrjälä /* drm_dma.h hooks
30428bb61306SVille Syrjälä */
30438bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
30448bb61306SVille Syrjälä {
3045fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30468bb61306SVille Syrjälä 
3047d420a50cSVille Syrjälä 	if (IS_GEN5(dev_priv))
30488bb61306SVille Syrjälä 		I915_WRITE(HWSTAM, 0xffffffff);
30498bb61306SVille Syrjälä 
30503488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(DE);
30515db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
30528bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
30538bb61306SVille Syrjälä 
3054b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30558bb61306SVille Syrjälä 
3056b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30578bb61306SVille Syrjälä }
30588bb61306SVille Syrjälä 
30596bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
30607e231dbeSJesse Barnes {
3061fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30627e231dbeSJesse Barnes 
306334c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
306434c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
306534c7b8a7SVille Syrjälä 
3066b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30677e231dbeSJesse Barnes 
3068ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30699918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
307070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3071ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30727e231dbeSJesse Barnes }
30737e231dbeSJesse Barnes 
3074d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3075d6e3cca3SDaniel Vetter {
3076d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3077d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3078d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3079d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3080d6e3cca3SDaniel Vetter }
3081d6e3cca3SDaniel Vetter 
3082823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3083abd58f01SBen Widawsky {
3084fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3085abd58f01SBen Widawsky 	int pipe;
3086abd58f01SBen Widawsky 
3087abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3088abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3089abd58f01SBen Widawsky 
3090d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3091abd58f01SBen Widawsky 
3092055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3093f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3094813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3095f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3096abd58f01SBen Widawsky 
30973488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
30983488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
30993488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
3100abd58f01SBen Widawsky 
31016e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3102b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3103abd58f01SBen Widawsky }
3104abd58f01SBen Widawsky 
31054c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3106001bd2cbSImre Deak 				     u8 pipe_mask)
3107d49bdb0eSPaulo Zanoni {
31081180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
31096831f3e3SVille Syrjälä 	enum pipe pipe;
3110d49bdb0eSPaulo Zanoni 
311113321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
31126831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
31136831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
31146831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
31156831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
311613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3117d49bdb0eSPaulo Zanoni }
3118d49bdb0eSPaulo Zanoni 
3119aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3120001bd2cbSImre Deak 				     u8 pipe_mask)
3121aae8ba84SVille Syrjälä {
31226831f3e3SVille Syrjälä 	enum pipe pipe;
31236831f3e3SVille Syrjälä 
3124aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31256831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
31266831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3127aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3128aae8ba84SVille Syrjälä 
3129aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
313091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3131aae8ba84SVille Syrjälä }
3132aae8ba84SVille Syrjälä 
31336bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
313443f328d7SVille Syrjälä {
3135fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
313643f328d7SVille Syrjälä 
313743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
313843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
313943f328d7SVille Syrjälä 
3140d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
314143f328d7SVille Syrjälä 
31423488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
314343f328d7SVille Syrjälä 
3144ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31459918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
314670591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3147ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
314843f328d7SVille Syrjälä }
314943f328d7SVille Syrjälä 
315091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
315187a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
315287a02106SVille Syrjälä {
315387a02106SVille Syrjälä 	struct intel_encoder *encoder;
315487a02106SVille Syrjälä 	u32 enabled_irqs = 0;
315587a02106SVille Syrjälä 
315691c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
315787a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
315887a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
315987a02106SVille Syrjälä 
316087a02106SVille Syrjälä 	return enabled_irqs;
316187a02106SVille Syrjälä }
316287a02106SVille Syrjälä 
31631a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31641a56b1a2SImre Deak {
31651a56b1a2SImre Deak 	u32 hotplug;
31661a56b1a2SImre Deak 
31671a56b1a2SImre Deak 	/*
31681a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31691a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31701a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31711a56b1a2SImre Deak 	 */
31721a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31731a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31741a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31751a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31761a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31771a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31781a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31791a56b1a2SImre Deak 	/*
31801a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31811a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31821a56b1a2SImre Deak 	 */
31831a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31841a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31851a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31861a56b1a2SImre Deak }
31871a56b1a2SImre Deak 
318891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
318982a28bcfSDaniel Vetter {
31901a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
319182a28bcfSDaniel Vetter 
319291d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3193fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
319491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
319582a28bcfSDaniel Vetter 	} else {
3196fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
319791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
319882a28bcfSDaniel Vetter 	}
319982a28bcfSDaniel Vetter 
3200fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
320182a28bcfSDaniel Vetter 
32021a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
32036dbf30ceSVille Syrjälä }
320426951cafSXiong Zhang 
32052a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32062a57d9ccSImre Deak {
32073b92e263SRodrigo Vivi 	u32 val, hotplug;
32083b92e263SRodrigo Vivi 
32093b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
32103b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
32113b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
32123b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
32133b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
32143b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
32153b92e263SRodrigo Vivi 	}
32162a57d9ccSImre Deak 
32172a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
32182a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32192a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
32202a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
32212a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
32222a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
32232a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32242a57d9ccSImre Deak 
32252a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
32262a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
32272a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
32282a57d9ccSImre Deak }
32292a57d9ccSImre Deak 
323091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32316dbf30ceSVille Syrjälä {
32322a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
32336dbf30ceSVille Syrjälä 
32346dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
323591d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
32366dbf30ceSVille Syrjälä 
32376dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
32386dbf30ceSVille Syrjälä 
32392a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
324026951cafSXiong Zhang }
32417fe0b973SKeith Packard 
32421a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
32431a56b1a2SImre Deak {
32441a56b1a2SImre Deak 	u32 hotplug;
32451a56b1a2SImre Deak 
32461a56b1a2SImre Deak 	/*
32471a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
32481a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
32491a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
32501a56b1a2SImre Deak 	 */
32511a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
32521a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
32531a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
32541a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
32551a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
32561a56b1a2SImre Deak }
32571a56b1a2SImre Deak 
325891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3259e4ce95aaSVille Syrjälä {
32601a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3261e4ce95aaSVille Syrjälä 
326291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
32633a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
326491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
32653a3b3c7dSVille Syrjälä 
32663a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
326791d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
326823bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
326991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
32703a3b3c7dSVille Syrjälä 
32713a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
327223bb4cb5SVille Syrjälä 	} else {
3273e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
327491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3275e4ce95aaSVille Syrjälä 
3276e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
32773a3b3c7dSVille Syrjälä 	}
3278e4ce95aaSVille Syrjälä 
32791a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3280e4ce95aaSVille Syrjälä 
328191d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3282e4ce95aaSVille Syrjälä }
3283e4ce95aaSVille Syrjälä 
32842a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
32852a57d9ccSImre Deak 				      u32 enabled_irqs)
3286e0a20ad7SShashank Sharma {
32872a57d9ccSImre Deak 	u32 hotplug;
3288e0a20ad7SShashank Sharma 
3289a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32902a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
32912a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
32922a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3293d252bf68SShubhangi Shrivastava 
3294d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3295d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3296d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3297d252bf68SShubhangi Shrivastava 
3298d252bf68SShubhangi Shrivastava 	/*
3299d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3300d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3301d252bf68SShubhangi Shrivastava 	 */
3302d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3303d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3304d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3305d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3306d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3307d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3308d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3309d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3310d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3311d252bf68SShubhangi Shrivastava 
3312a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3313e0a20ad7SShashank Sharma }
3314e0a20ad7SShashank Sharma 
33152a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
33162a57d9ccSImre Deak {
33172a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
33182a57d9ccSImre Deak }
33192a57d9ccSImre Deak 
33202a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
33212a57d9ccSImre Deak {
33222a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
33232a57d9ccSImre Deak 
33242a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
33252a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
33262a57d9ccSImre Deak 
33272a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
33282a57d9ccSImre Deak 
33292a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
33302a57d9ccSImre Deak }
33312a57d9ccSImre Deak 
3332d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3333d46da437SPaulo Zanoni {
3334fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
333582a28bcfSDaniel Vetter 	u32 mask;
3336d46da437SPaulo Zanoni 
33376e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3338692a04cfSDaniel Vetter 		return;
3339692a04cfSDaniel Vetter 
33406e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
33415c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
33424ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
33435c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
33444ebc6509SDhinakaran Pandiyan 	else
33454ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
33468664281bSPaulo Zanoni 
33473488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
3348d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
33492a57d9ccSImre Deak 
33502a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
33512a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
33521a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
33532a57d9ccSImre Deak 	else
33542a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3355d46da437SPaulo Zanoni }
3356d46da437SPaulo Zanoni 
33570a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33580a9a8c91SDaniel Vetter {
3359fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33600a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33610a9a8c91SDaniel Vetter 
33620a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33630a9a8c91SDaniel Vetter 
33640a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
33653c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
33660a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3367772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3368772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
33690a9a8c91SDaniel Vetter 	}
33700a9a8c91SDaniel Vetter 
33710a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33725db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3373f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
33740a9a8c91SDaniel Vetter 	} else {
33750a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33760a9a8c91SDaniel Vetter 	}
33770a9a8c91SDaniel Vetter 
33783488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33790a9a8c91SDaniel Vetter 
3380b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
338178e68d36SImre Deak 		/*
338278e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
338378e68d36SImre Deak 		 * itself is enabled/disabled.
338478e68d36SImre Deak 		 */
3385f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
33860a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3387f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3388f4e9af4fSAkash Goel 		}
33890a9a8c91SDaniel Vetter 
3390f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
33913488d4ebSVille Syrjälä 		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
33920a9a8c91SDaniel Vetter 	}
33930a9a8c91SDaniel Vetter }
33940a9a8c91SDaniel Vetter 
3395f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3396036a4a7dSZhenyu Wang {
3397fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33988e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33998e76f8dcSPaulo Zanoni 
3400b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
34018e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3402842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
34038e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
340423bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
340523bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
34068e76f8dcSPaulo Zanoni 	} else {
34078e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3408842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3409842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3410e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3411e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3412e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
34138e76f8dcSPaulo Zanoni 	}
3414036a4a7dSZhenyu Wang 
34151ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3416036a4a7dSZhenyu Wang 
3417622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3418622364b6SPaulo Zanoni 
34193488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3420036a4a7dSZhenyu Wang 
34210a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3422036a4a7dSZhenyu Wang 
34231a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
34241a56b1a2SImre Deak 
3425d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
34267fe0b973SKeith Packard 
342750a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
34286005ce42SDaniel Vetter 		/* Enable PCU event interrupts
34296005ce42SDaniel Vetter 		 *
34306005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
34314bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
34324bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3433d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3434fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3435d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3436f97108d1SJesse Barnes 	}
3437f97108d1SJesse Barnes 
3438036a4a7dSZhenyu Wang 	return 0;
3439036a4a7dSZhenyu Wang }
3440036a4a7dSZhenyu Wang 
3441f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3442f8b79e58SImre Deak {
344367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3444f8b79e58SImre Deak 
3445f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3446f8b79e58SImre Deak 		return;
3447f8b79e58SImre Deak 
3448f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3449f8b79e58SImre Deak 
3450d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3451d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3452ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3453f8b79e58SImre Deak 	}
3454d6c69803SVille Syrjälä }
3455f8b79e58SImre Deak 
3456f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3457f8b79e58SImre Deak {
345867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3459f8b79e58SImre Deak 
3460f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3461f8b79e58SImre Deak 		return;
3462f8b79e58SImre Deak 
3463f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3464f8b79e58SImre Deak 
3465950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3466ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3467f8b79e58SImre Deak }
3468f8b79e58SImre Deak 
34690e6c9a9eSVille Syrjälä 
34700e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34710e6c9a9eSVille Syrjälä {
3472fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34730e6c9a9eSVille Syrjälä 
34740a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34757e231dbeSJesse Barnes 
3476ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34779918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3478ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3479ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3480ad22d106SVille Syrjälä 
34817e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
348234c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
348320afbda2SDaniel Vetter 
348420afbda2SDaniel Vetter 	return 0;
348520afbda2SDaniel Vetter }
348620afbda2SDaniel Vetter 
3487abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3488abd58f01SBen Widawsky {
3489abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3490abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3491abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
349273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
349373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
349473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3495abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
349673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
349773d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
349873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3499abd58f01SBen Widawsky 		0,
350073d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
350173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3502abd58f01SBen Widawsky 		};
3503abd58f01SBen Widawsky 
350498735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
350598735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
350698735739STvrtko Ursulin 
3507f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3508f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
35099a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35109a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
351178e68d36SImre Deak 	/*
351278e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
351326705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
351478e68d36SImre Deak 	 */
3515f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
35169a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3517abd58f01SBen Widawsky }
3518abd58f01SBen Widawsky 
3519abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3520abd58f01SBen Widawsky {
3521770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3522770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
35233a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
35243a3b3c7dSVille Syrjälä 	u32 de_port_enables;
352511825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
35263a3b3c7dSVille Syrjälä 	enum pipe pipe;
3527770de83dSDamien Lespiau 
3528bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
3529842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
35303a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
353188e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3532cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
35333a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
35343a3b3c7dSVille Syrjälä 	} else {
3535842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
35363a3b3c7dSVille Syrjälä 	}
3537770de83dSDamien Lespiau 
3538770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3539770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3540770de83dSDamien Lespiau 
35413a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3542cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3543a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3544a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35453a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35463a3b3c7dSVille Syrjälä 
354713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
354813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
354913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3550abd58f01SBen Widawsky 
3551055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3552f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3553813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3554813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3555813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
355635079899SPaulo Zanoni 					  de_pipe_enables);
3557abd58f01SBen Widawsky 
35583488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
35593488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
35602a57d9ccSImre Deak 
35612a57d9ccSImre Deak 	if (IS_GEN9_LP(dev_priv))
35622a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
35631a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
35641a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3565abd58f01SBen Widawsky }
3566abd58f01SBen Widawsky 
3567abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3568abd58f01SBen Widawsky {
3569fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3570abd58f01SBen Widawsky 
35716e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3572622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3573622364b6SPaulo Zanoni 
3574abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3575abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3576abd58f01SBen Widawsky 
35776e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3578abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3579abd58f01SBen Widawsky 
3580e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3581abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3582abd58f01SBen Widawsky 
3583abd58f01SBen Widawsky 	return 0;
3584abd58f01SBen Widawsky }
3585abd58f01SBen Widawsky 
358643f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
358743f328d7SVille Syrjälä {
3588fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
358943f328d7SVille Syrjälä 
359043f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
359143f328d7SVille Syrjälä 
3592ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35939918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3594ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3595ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3596ad22d106SVille Syrjälä 
3597e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
359843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
359943f328d7SVille Syrjälä 
360043f328d7SVille Syrjälä 	return 0;
360143f328d7SVille Syrjälä }
360243f328d7SVille Syrjälä 
36036bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
3604c2798b19SChris Wilson {
3605fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3606c2798b19SChris Wilson 
360744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
360844d9241eSVille Syrjälä 
3609d420a50cSVille Syrjälä 	I915_WRITE16(HWSTAM, 0xffff);
3610d420a50cSVille Syrjälä 
3611e9e9848aSVille Syrjälä 	GEN2_IRQ_RESET();
3612c2798b19SChris Wilson }
3613c2798b19SChris Wilson 
3614c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3615c2798b19SChris Wilson {
3616fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3617e9e9848aSVille Syrjälä 	u16 enable_mask;
3618c2798b19SChris Wilson 
3619045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
3620045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
3621c2798b19SChris Wilson 
3622c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3623c2798b19SChris Wilson 	dev_priv->irq_mask =
3624c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3625842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
3626c2798b19SChris Wilson 
3627e9e9848aSVille Syrjälä 	enable_mask =
3628c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3629c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3630e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3631e9e9848aSVille Syrjälä 
3632e9e9848aSVille Syrjälä 	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3633c2798b19SChris Wilson 
3634379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3635379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3636d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3637755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3638755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3639d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3640379ef82dSDaniel Vetter 
3641c2798b19SChris Wilson 	return 0;
3642c2798b19SChris Wilson }
3643c2798b19SChris Wilson 
3644ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3645c2798b19SChris Wilson {
364645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3647fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3648af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3649c2798b19SChris Wilson 
36502dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
36512dd2a883SImre Deak 		return IRQ_NONE;
36522dd2a883SImre Deak 
36531f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
36541f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
36551f814dacSImre Deak 
3656af722d28SVille Syrjälä 	do {
3657af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
3658af722d28SVille Syrjälä 		u16 iir;
3659af722d28SVille Syrjälä 
3660c2798b19SChris Wilson 		iir = I915_READ16(IIR);
3661c2798b19SChris Wilson 		if (iir == 0)
3662af722d28SVille Syrjälä 			break;
3663c2798b19SChris Wilson 
3664af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3665c2798b19SChris Wilson 
3666eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3667eb64343cSVille Syrjälä 		 * signalled in iir */
3668eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3669c2798b19SChris Wilson 
3670fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
3671c2798b19SChris Wilson 
3672c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
36733b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3674c2798b19SChris Wilson 
3675af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3676af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3677af722d28SVille Syrjälä 
3678eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3679af722d28SVille Syrjälä 	} while (0);
3680c2798b19SChris Wilson 
36811f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
36821f814dacSImre Deak 
36831f814dacSImre Deak 	return ret;
3684c2798b19SChris Wilson }
3685c2798b19SChris Wilson 
36866bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
3687a266c7d5SChris Wilson {
3688fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3689a266c7d5SChris Wilson 
369056b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
36910706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3692a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3693a266c7d5SChris Wilson 	}
3694a266c7d5SChris Wilson 
369544d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
369644d9241eSVille Syrjälä 
3697d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
369844d9241eSVille Syrjälä 
3699ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
3700a266c7d5SChris Wilson }
3701a266c7d5SChris Wilson 
3702a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3703a266c7d5SChris Wilson {
3704fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
370538bde180SChris Wilson 	u32 enable_mask;
3706a266c7d5SChris Wilson 
3707045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3708045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
370938bde180SChris Wilson 
371038bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
371138bde180SChris Wilson 	dev_priv->irq_mask =
371238bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
371338bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3714842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
371538bde180SChris Wilson 
371638bde180SChris Wilson 	enable_mask =
371738bde180SChris Wilson 		I915_ASLE_INTERRUPT |
371838bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
371938bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
372038bde180SChris Wilson 		I915_USER_INTERRUPT;
372138bde180SChris Wilson 
372256b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
3723a266c7d5SChris Wilson 		/* Enable in IER... */
3724a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3725a266c7d5SChris Wilson 		/* and unmask in IMR */
3726a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3727a266c7d5SChris Wilson 	}
3728a266c7d5SChris Wilson 
3729ba7eb789SVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3730a266c7d5SChris Wilson 
3731379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3732379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3733d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3734755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3735755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3736d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3737379ef82dSDaniel Vetter 
3738c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
3739c30bb1fdSVille Syrjälä 
374020afbda2SDaniel Vetter 	return 0;
374120afbda2SDaniel Vetter }
374220afbda2SDaniel Vetter 
3743ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3744a266c7d5SChris Wilson {
374545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3746fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3747af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3748a266c7d5SChris Wilson 
37492dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37502dd2a883SImre Deak 		return IRQ_NONE;
37512dd2a883SImre Deak 
37521f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37531f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
37541f814dacSImre Deak 
375538bde180SChris Wilson 	do {
3756eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
3757af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3758af722d28SVille Syrjälä 		u32 iir;
3759a266c7d5SChris Wilson 
3760af722d28SVille Syrjälä 		iir = I915_READ(IIR);
3761af722d28SVille Syrjälä 		if (iir == 0)
3762af722d28SVille Syrjälä 			break;
3763af722d28SVille Syrjälä 
3764af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3765af722d28SVille Syrjälä 
3766af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
3767af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
3768af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3769a266c7d5SChris Wilson 
3770eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3771eb64343cSVille Syrjälä 		 * signalled in iir */
3772eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3773a266c7d5SChris Wilson 
3774fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
3775a266c7d5SChris Wilson 
3776a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
37773b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3778a266c7d5SChris Wilson 
3779af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3780af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3781a266c7d5SChris Wilson 
3782af722d28SVille Syrjälä 		if (hotplug_status)
3783af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3784af722d28SVille Syrjälä 
3785af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3786af722d28SVille Syrjälä 	} while (0);
3787a266c7d5SChris Wilson 
37881f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
37891f814dacSImre Deak 
3790a266c7d5SChris Wilson 	return ret;
3791a266c7d5SChris Wilson }
3792a266c7d5SChris Wilson 
37936bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
3794a266c7d5SChris Wilson {
3795fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3796a266c7d5SChris Wilson 
37970706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3798a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3799a266c7d5SChris Wilson 
380044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
380144d9241eSVille Syrjälä 
3802d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
380344d9241eSVille Syrjälä 
3804ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
3805a266c7d5SChris Wilson }
3806a266c7d5SChris Wilson 
3807a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3808a266c7d5SChris Wilson {
3809fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3810bbba0a97SChris Wilson 	u32 enable_mask;
3811a266c7d5SChris Wilson 	u32 error_mask;
3812a266c7d5SChris Wilson 
3813045cebd2SVille Syrjälä 	/*
3814045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
3815045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
3816045cebd2SVille Syrjälä 	 */
3817045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
3818045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3819045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
3820045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
3821045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3822045cebd2SVille Syrjälä 	} else {
3823045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3824045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
3825045cebd2SVille Syrjälä 	}
3826045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
3827045cebd2SVille Syrjälä 
3828a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3829c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
3830c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
3831adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
3832bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3833bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3834bbba0a97SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3835bbba0a97SChris Wilson 
3836c30bb1fdSVille Syrjälä 	enable_mask =
3837c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
3838c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
3839c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3840c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3841c30bb1fdSVille Syrjälä 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3842c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
3843bbba0a97SChris Wilson 
384491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3845bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3846a266c7d5SChris Wilson 
3847c30bb1fdSVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3848c30bb1fdSVille Syrjälä 
3849b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3850b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3851d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3852755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3853755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3854755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3855d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3856a266c7d5SChris Wilson 
385791d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
385820afbda2SDaniel Vetter 
385920afbda2SDaniel Vetter 	return 0;
386020afbda2SDaniel Vetter }
386120afbda2SDaniel Vetter 
386291d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
386320afbda2SDaniel Vetter {
386420afbda2SDaniel Vetter 	u32 hotplug_en;
386520afbda2SDaniel Vetter 
386667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3867b5ea2d56SDaniel Vetter 
3868adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3869e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
387091d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3871a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3872a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3873a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3874a266c7d5SChris Wilson 	*/
387591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
3876a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3877a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3878a266c7d5SChris Wilson 
3879a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
38800706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
3881f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
3882f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3883f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
38840706f17cSEgbert Eich 					     hotplug_en);
3885a266c7d5SChris Wilson }
3886a266c7d5SChris Wilson 
3887ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3888a266c7d5SChris Wilson {
388945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3890fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3891af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3892a266c7d5SChris Wilson 
38932dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38942dd2a883SImre Deak 		return IRQ_NONE;
38952dd2a883SImre Deak 
38961f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38971f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
38981f814dacSImre Deak 
3899af722d28SVille Syrjälä 	do {
3900eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
3901af722d28SVille Syrjälä 		u32 hotplug_status = 0;
3902af722d28SVille Syrjälä 		u32 iir;
39032c8ba29fSChris Wilson 
3904af722d28SVille Syrjälä 		iir = I915_READ(IIR);
3905af722d28SVille Syrjälä 		if (iir == 0)
3906af722d28SVille Syrjälä 			break;
3907af722d28SVille Syrjälä 
3908af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3909af722d28SVille Syrjälä 
3910af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
3911af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3912a266c7d5SChris Wilson 
3913eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3914eb64343cSVille Syrjälä 		 * signalled in iir */
3915eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3916a266c7d5SChris Wilson 
3917fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
3918a266c7d5SChris Wilson 
3919a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
39203b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3921af722d28SVille Syrjälä 
3922a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
39233b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
3924a266c7d5SChris Wilson 
3925af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3926af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3927515ac2bbSDaniel Vetter 
3928af722d28SVille Syrjälä 		if (hotplug_status)
3929af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3930af722d28SVille Syrjälä 
3931af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3932af722d28SVille Syrjälä 	} while (0);
3933a266c7d5SChris Wilson 
39341f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
39351f814dacSImre Deak 
3936a266c7d5SChris Wilson 	return ret;
3937a266c7d5SChris Wilson }
3938a266c7d5SChris Wilson 
3939fca52a55SDaniel Vetter /**
3940fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
3941fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
3942fca52a55SDaniel Vetter  *
3943fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
3944fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
3945fca52a55SDaniel Vetter  */
3946b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
3947f71d4af4SJesse Barnes {
394891c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
3949cefcff8fSJoonas Lahtinen 	int i;
39508b2e326dSChris Wilson 
395177913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
395277913b39SJani Nikula 
3953c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3954cefcff8fSJoonas Lahtinen 
3955a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
3956cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
3957cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
39588b2e326dSChris Wilson 
39594805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
396026705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
396126705e20SSagar Arun Kamble 
3962a6706b45SDeepak S 	/* Let's track the enabled rps events */
3963666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
39646c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
3965e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
396631685c25SDeepak S 	else
3967a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
3968a6706b45SDeepak S 
39695dd04556SSagar Arun Kamble 	dev_priv->rps.pm_intrmsk_mbz = 0;
39701800ad25SSagar Arun Kamble 
39711800ad25SSagar Arun Kamble 	/*
3972acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
39731800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
39741800ad25SSagar Arun Kamble 	 *
39751800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
39761800ad25SSagar Arun Kamble 	 */
3977bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
39785dd04556SSagar Arun Kamble 		dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
39791800ad25SSagar Arun Kamble 
3980bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
3981655d49efSChris Wilson 		dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
39821800ad25SSagar Arun Kamble 
3983b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
39844194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
39854cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
3986bca2bf2aSPandiyan, Dhinakaran 	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
3987f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3988fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
3989391f75e2SVille Syrjälä 	} else {
3990391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
3991391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3992f71d4af4SJesse Barnes 	}
3993f71d4af4SJesse Barnes 
399421da2700SVille Syrjälä 	/*
399521da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
399621da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
399721da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
399821da2700SVille Syrjälä 	 */
3999b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
400021da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
400121da2700SVille Syrjälä 
4002262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4003262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4004262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4005262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4006262fd485SChris Wilson 	 * in this case to the runtime pm.
4007262fd485SChris Wilson 	 */
4008262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4009262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4010262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4011262fd485SChris Wilson 
4012317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4013317eaa95SLyude 
40141bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4015f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4016f71d4af4SJesse Barnes 
4017b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
401843f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
40196bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
402043f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
40216bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
402286e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
402386e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
402443f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4025b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
40267e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
40276bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
40287e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
40296bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
403086e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
403186e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4032fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4033bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4034abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4035723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4036abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
40376bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4038abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4039abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4040cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4041e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
40427b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
40437b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
40446dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
40456dbf30ceSVille Syrjälä 		else
40463a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
40476e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4048f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4049723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4050f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
40516bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4052f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4053f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4054e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4055f71d4af4SJesse Barnes 	} else {
40567e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
40576bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4058c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4059c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
40606bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
406186e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
406286e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
40637e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
40646bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4065a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
40666bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4067a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
406886e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
406986e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4070c2798b19SChris Wilson 		} else {
40716bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4072a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
40736bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4074a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
407586e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
407686e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4077c2798b19SChris Wilson 		}
4078778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4079778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4080f71d4af4SJesse Barnes 	}
4081f71d4af4SJesse Barnes }
408220afbda2SDaniel Vetter 
4083fca52a55SDaniel Vetter /**
4084cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4085cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4086cefcff8fSJoonas Lahtinen  *
4087cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4088cefcff8fSJoonas Lahtinen  */
4089cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4090cefcff8fSJoonas Lahtinen {
4091cefcff8fSJoonas Lahtinen 	int i;
4092cefcff8fSJoonas Lahtinen 
4093cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4094cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4095cefcff8fSJoonas Lahtinen }
4096cefcff8fSJoonas Lahtinen 
4097cefcff8fSJoonas Lahtinen /**
4098fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4099fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4100fca52a55SDaniel Vetter  *
4101fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4102fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4103fca52a55SDaniel Vetter  *
4104fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4105fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4106fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4107fca52a55SDaniel Vetter  */
41082aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
41092aeb7d3aSDaniel Vetter {
41102aeb7d3aSDaniel Vetter 	/*
41112aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
41122aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
41132aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
41142aeb7d3aSDaniel Vetter 	 */
41152aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
41162aeb7d3aSDaniel Vetter 
411791c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
41182aeb7d3aSDaniel Vetter }
41192aeb7d3aSDaniel Vetter 
4120fca52a55SDaniel Vetter /**
4121fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4122fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4123fca52a55SDaniel Vetter  *
4124fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4125fca52a55SDaniel Vetter  * resources acquired in the init functions.
4126fca52a55SDaniel Vetter  */
41272aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
41282aeb7d3aSDaniel Vetter {
412991c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
41302aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
41312aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
41322aeb7d3aSDaniel Vetter }
41332aeb7d3aSDaniel Vetter 
4134fca52a55SDaniel Vetter /**
4135fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4136fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4137fca52a55SDaniel Vetter  *
4138fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4139fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4140fca52a55SDaniel Vetter  */
4141b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4142c67a470bSPaulo Zanoni {
414391c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
41442aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
414591c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4146c67a470bSPaulo Zanoni }
4147c67a470bSPaulo Zanoni 
4148fca52a55SDaniel Vetter /**
4149fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4150fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4151fca52a55SDaniel Vetter  *
4152fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4153fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4154fca52a55SDaniel Vetter  */
4155b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4156c67a470bSPaulo Zanoni {
41572aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
415891c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
415991c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4160c67a470bSPaulo Zanoni }
4161