xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 6a39d7c986be4fd18eb019e9cdbf774ec36c9f77)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173c9a9a268SImre Deak 
1740706f17cSEgbert Eich /* For display hotplug interrupt */
1750706f17cSEgbert Eich static inline void
1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1770706f17cSEgbert Eich 				     uint32_t mask,
1780706f17cSEgbert Eich 				     uint32_t bits)
1790706f17cSEgbert Eich {
1800706f17cSEgbert Eich 	uint32_t val;
1810706f17cSEgbert Eich 
1820706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1830706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1840706f17cSEgbert Eich 
1850706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1860706f17cSEgbert Eich 	val &= ~mask;
1870706f17cSEgbert Eich 	val |= bits;
1880706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1890706f17cSEgbert Eich }
1900706f17cSEgbert Eich 
1910706f17cSEgbert Eich /**
1920706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1930706f17cSEgbert Eich  * @dev_priv: driver private
1940706f17cSEgbert Eich  * @mask: bits to update
1950706f17cSEgbert Eich  * @bits: bits to enable
1960706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1970706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1980706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
1990706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2000706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2010706f17cSEgbert Eich  * version is also available.
2020706f17cSEgbert Eich  */
2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2040706f17cSEgbert Eich 				   uint32_t mask,
2050706f17cSEgbert Eich 				   uint32_t bits)
2060706f17cSEgbert Eich {
2070706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2080706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2090706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2100706f17cSEgbert Eich }
2110706f17cSEgbert Eich 
212d9dc34f1SVille Syrjälä /**
213d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
214d9dc34f1SVille Syrjälä  * @dev_priv: driver private
215d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
216d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
217d9dc34f1SVille Syrjälä  */
218d9dc34f1SVille Syrjälä static void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219d9dc34f1SVille Syrjälä 				   uint32_t interrupt_mask,
220d9dc34f1SVille Syrjälä 				   uint32_t enabled_irq_mask)
221036a4a7dSZhenyu Wang {
222d9dc34f1SVille Syrjälä 	uint32_t new_val;
223d9dc34f1SVille Syrjälä 
2244bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2254bc9d430SDaniel Vetter 
226d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
227d9dc34f1SVille Syrjälä 
2289df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229c67a470bSPaulo Zanoni 		return;
230c67a470bSPaulo Zanoni 
231d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
232d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
233d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
234d9dc34f1SVille Syrjälä 
235d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
236d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2371ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2383143a2bfSChris Wilson 		POSTING_READ(DEIMR);
239036a4a7dSZhenyu Wang 	}
240036a4a7dSZhenyu Wang }
241036a4a7dSZhenyu Wang 
24247339cd9SDaniel Vetter void
243d9dc34f1SVille Syrjälä ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
244d9dc34f1SVille Syrjälä {
245d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, mask);
246d9dc34f1SVille Syrjälä }
247d9dc34f1SVille Syrjälä 
248d9dc34f1SVille Syrjälä void
2492d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
250036a4a7dSZhenyu Wang {
251d9dc34f1SVille Syrjälä 	ilk_update_display_irq(dev_priv, mask, 0);
252036a4a7dSZhenyu Wang }
253036a4a7dSZhenyu Wang 
25443eaea13SPaulo Zanoni /**
25543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
25643eaea13SPaulo Zanoni  * @dev_priv: driver private
25743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
25843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
25943eaea13SPaulo Zanoni  */
26043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
26143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
26243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
26343eaea13SPaulo Zanoni {
26443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
26543eaea13SPaulo Zanoni 
26615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
26715a17aaeSDaniel Vetter 
2689df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
269c67a470bSPaulo Zanoni 		return;
270c67a470bSPaulo Zanoni 
27143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
27243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
27343eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
27443eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
27543eaea13SPaulo Zanoni }
27643eaea13SPaulo Zanoni 
277480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27843eaea13SPaulo Zanoni {
27943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
28043eaea13SPaulo Zanoni }
28143eaea13SPaulo Zanoni 
282480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
28343eaea13SPaulo Zanoni {
28443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
28543eaea13SPaulo Zanoni }
28643eaea13SPaulo Zanoni 
287f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
288b900b949SImre Deak {
289b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
290b900b949SImre Deak }
291b900b949SImre Deak 
292f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
293a72fbc3aSImre Deak {
294a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
295a72fbc3aSImre Deak }
296a72fbc3aSImre Deak 
297f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
298b900b949SImre Deak {
299b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
300b900b949SImre Deak }
301b900b949SImre Deak 
302edbfdb45SPaulo Zanoni /**
303edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
304edbfdb45SPaulo Zanoni   * @dev_priv: driver private
305edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
306edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
307edbfdb45SPaulo Zanoni   */
308edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
309edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
310edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
311edbfdb45SPaulo Zanoni {
312605cd25bSPaulo Zanoni 	uint32_t new_val;
313edbfdb45SPaulo Zanoni 
31415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
31515a17aaeSDaniel Vetter 
316edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
317edbfdb45SPaulo Zanoni 
318605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
319f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
320f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
321f52ecbcfSPaulo Zanoni 
322605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
323605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
324a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
325a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
326edbfdb45SPaulo Zanoni 	}
327f52ecbcfSPaulo Zanoni }
328edbfdb45SPaulo Zanoni 
329480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
330edbfdb45SPaulo Zanoni {
3319939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3329939fba2SImre Deak 		return;
3339939fba2SImre Deak 
334edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
335edbfdb45SPaulo Zanoni }
336edbfdb45SPaulo Zanoni 
3379939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3389939fba2SImre Deak 				  uint32_t mask)
3399939fba2SImre Deak {
3409939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3419939fba2SImre Deak }
3429939fba2SImre Deak 
343480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
344edbfdb45SPaulo Zanoni {
3459939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3469939fba2SImre Deak 		return;
3479939fba2SImre Deak 
3489939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
349edbfdb45SPaulo Zanoni }
350edbfdb45SPaulo Zanoni 
3513cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3523cc134e3SImre Deak {
3533cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
354f0f59a00SVille Syrjälä 	i915_reg_t reg = gen6_pm_iir(dev_priv);
3553cc134e3SImre Deak 
3563cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3573cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3583cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3593cc134e3SImre Deak 	POSTING_READ(reg);
360096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3613cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3623cc134e3SImre Deak }
3633cc134e3SImre Deak 
364b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
365b900b949SImre Deak {
366b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
367b900b949SImre Deak 
368b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
36978e68d36SImre Deak 
370b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3713cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
372d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
37378e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
37478e68d36SImre Deak 				dev_priv->pm_rps_events);
375b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
37678e68d36SImre Deak 
377b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
378b900b949SImre Deak }
379b900b949SImre Deak 
38059d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
38159d02a1fSImre Deak {
38259d02a1fSImre Deak 	/*
383f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
38459d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
385f24eeb19SImre Deak 	 *
386f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
38759d02a1fSImre Deak 	 */
38859d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
38959d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
39059d02a1fSImre Deak 
39159d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
39259d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
39359d02a1fSImre Deak 
39459d02a1fSImre Deak 	return mask;
39559d02a1fSImre Deak }
39659d02a1fSImre Deak 
397b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
398b900b949SImre Deak {
399b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
400b900b949SImre Deak 
401d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
402d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
403d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
404d4d70aa5SImre Deak 
405d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
406d4d70aa5SImre Deak 
4079939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
4089939fba2SImre Deak 
40959d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
4109939fba2SImre Deak 
4119939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
412b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
413b900b949SImre Deak 				~dev_priv->pm_rps_events);
41458072ccbSImre Deak 
41558072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
41658072ccbSImre Deak 
41758072ccbSImre Deak 	synchronize_irq(dev->irq);
418b900b949SImre Deak }
419b900b949SImre Deak 
4200961021aSBen Widawsky /**
4213a3b3c7dSVille Syrjälä   * bdw_update_port_irq - update DE port interrupt
4223a3b3c7dSVille Syrjälä   * @dev_priv: driver private
4233a3b3c7dSVille Syrjälä   * @interrupt_mask: mask of interrupt bits to update
4243a3b3c7dSVille Syrjälä   * @enabled_irq_mask: mask of interrupt bits to enable
4253a3b3c7dSVille Syrjälä   */
4263a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4273a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4283a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4293a3b3c7dSVille Syrjälä {
4303a3b3c7dSVille Syrjälä 	uint32_t new_val;
4313a3b3c7dSVille Syrjälä 	uint32_t old_val;
4323a3b3c7dSVille Syrjälä 
4333a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4343a3b3c7dSVille Syrjälä 
4353a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4363a3b3c7dSVille Syrjälä 
4373a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4383a3b3c7dSVille Syrjälä 		return;
4393a3b3c7dSVille Syrjälä 
4403a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4413a3b3c7dSVille Syrjälä 
4423a3b3c7dSVille Syrjälä 	new_val = old_val;
4433a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4443a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4453a3b3c7dSVille Syrjälä 
4463a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4473a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4483a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4493a3b3c7dSVille Syrjälä 	}
4503a3b3c7dSVille Syrjälä }
4513a3b3c7dSVille Syrjälä 
4523a3b3c7dSVille Syrjälä /**
453fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
454fee884edSDaniel Vetter  * @dev_priv: driver private
455fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
456fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
457fee884edSDaniel Vetter  */
45847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
459fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
460fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
461fee884edSDaniel Vetter {
462fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
463fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
464fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
465fee884edSDaniel Vetter 
46615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
46715a17aaeSDaniel Vetter 
468fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
469fee884edSDaniel Vetter 
4709df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471c67a470bSPaulo Zanoni 		return;
472c67a470bSPaulo Zanoni 
473fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
474fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
475fee884edSDaniel Vetter }
4768664281bSPaulo Zanoni 
477b5ea642aSDaniel Vetter static void
478755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
479755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4807c463586SKeith Packard {
481f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
482755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4837c463586SKeith Packard 
484b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
485d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
486b79480baSDaniel Vetter 
48704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
48804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
48904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
49004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
491755e9019SImre Deak 		return;
492755e9019SImre Deak 
493755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
49446c06a30SVille Syrjälä 		return;
49546c06a30SVille Syrjälä 
49691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
49791d181ddSImre Deak 
4987c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
499755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
50046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5013143a2bfSChris Wilson 	POSTING_READ(reg);
5027c463586SKeith Packard }
5037c463586SKeith Packard 
504b5ea642aSDaniel Vetter static void
505755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
506755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5077c463586SKeith Packard {
508f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
509755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5107c463586SKeith Packard 
511b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
512d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
513b79480baSDaniel Vetter 
51404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
51504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
51604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
51704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
51846c06a30SVille Syrjälä 		return;
51946c06a30SVille Syrjälä 
520755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
521755e9019SImre Deak 		return;
522755e9019SImre Deak 
52391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
52491d181ddSImre Deak 
525755e9019SImre Deak 	pipestat &= ~enable_mask;
52646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5273143a2bfSChris Wilson 	POSTING_READ(reg);
5287c463586SKeith Packard }
5297c463586SKeith Packard 
53010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
53110c59c51SImre Deak {
53210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
53310c59c51SImre Deak 
53410c59c51SImre Deak 	/*
535724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
536724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
53710c59c51SImre Deak 	 */
53810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
53910c59c51SImre Deak 		return 0;
540724a6905SVille Syrjälä 	/*
541724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
542724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
543724a6905SVille Syrjälä 	 */
544724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
545724a6905SVille Syrjälä 		return 0;
54610c59c51SImre Deak 
54710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
54810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
54910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
55010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
55110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
55210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
55310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
55410c59c51SImre Deak 
55510c59c51SImre Deak 	return enable_mask;
55610c59c51SImre Deak }
55710c59c51SImre Deak 
558755e9019SImre Deak void
559755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
560755e9019SImre Deak 		     u32 status_mask)
561755e9019SImre Deak {
562755e9019SImre Deak 	u32 enable_mask;
563755e9019SImre Deak 
56410c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
56510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
56610c59c51SImre Deak 							   status_mask);
56710c59c51SImre Deak 	else
568755e9019SImre Deak 		enable_mask = status_mask << 16;
569755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
570755e9019SImre Deak }
571755e9019SImre Deak 
572755e9019SImre Deak void
573755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
574755e9019SImre Deak 		      u32 status_mask)
575755e9019SImre Deak {
576755e9019SImre Deak 	u32 enable_mask;
577755e9019SImre Deak 
57810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
57910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58010c59c51SImre Deak 							   status_mask);
58110c59c51SImre Deak 	else
582755e9019SImre Deak 		enable_mask = status_mask << 16;
583755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
584755e9019SImre Deak }
585755e9019SImre Deak 
586c0e09200SDave Airlie /**
587f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
588468f9d29SJavier Martinez Canillas  * @dev: drm device
58901c66889SZhao Yakui  */
590f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
59101c66889SZhao Yakui {
5922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5931ec14ad3SChris Wilson 
594f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
595f49e38ddSJani Nikula 		return;
596f49e38ddSJani Nikula 
59713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
59801c66889SZhao Yakui 
599755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
600a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6013b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
602755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6031ec14ad3SChris Wilson 
60413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
60501c66889SZhao Yakui }
60601c66889SZhao Yakui 
607f75f3746SVille Syrjälä /*
608f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
609f75f3746SVille Syrjälä  * around the vertical blanking period.
610f75f3746SVille Syrjälä  *
611f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
612f75f3746SVille Syrjälä  *  vblank_start >= 3
613f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
614f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
615f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
616f75f3746SVille Syrjälä  *
617f75f3746SVille Syrjälä  *           start of vblank:
618f75f3746SVille Syrjälä  *           latch double buffered registers
619f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
620f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
621f75f3746SVille Syrjälä  *           |
622f75f3746SVille Syrjälä  *           |          frame start:
623f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
624f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
625f75f3746SVille Syrjälä  *           |          |
626f75f3746SVille Syrjälä  *           |          |  start of vsync:
627f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
628f75f3746SVille Syrjälä  *           |          |  |
629f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
630f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
631f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
632f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
633f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
634f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
635f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
636f75f3746SVille Syrjälä  *       |          |                                         |
637f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
638f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
639f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
640f75f3746SVille Syrjälä  *
641f75f3746SVille Syrjälä  * x  = horizontal active
642f75f3746SVille Syrjälä  * _  = horizontal blanking
643f75f3746SVille Syrjälä  * hs = horizontal sync
644f75f3746SVille Syrjälä  * va = vertical active
645f75f3746SVille Syrjälä  * vb = vertical blanking
646f75f3746SVille Syrjälä  * vs = vertical sync
647f75f3746SVille Syrjälä  * vbs = vblank_start (number)
648f75f3746SVille Syrjälä  *
649f75f3746SVille Syrjälä  * Summary:
650f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
651f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
652f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
653f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
654f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
655f75f3746SVille Syrjälä  */
656f75f3746SVille Syrjälä 
65788e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6584cdb83ecSVille Syrjälä {
6594cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6604cdb83ecSVille Syrjälä 	return 0;
6614cdb83ecSVille Syrjälä }
6624cdb83ecSVille Syrjälä 
66342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
66442f52ef8SKeith Packard  * we use as a pipe index
66542f52ef8SKeith Packard  */
66688e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6670a3e67a4SJesse Barnes {
6682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
669f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6700b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
671391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
672391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
673fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
674391f75e2SVille Syrjälä 
6750b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6760b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6770b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6780b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6790b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
680391f75e2SVille Syrjälä 
6810b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6820b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6830b2a8e09SVille Syrjälä 
6840b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6850b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6860b2a8e09SVille Syrjälä 
6879db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6889db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6895eddb70bSChris Wilson 
6900a3e67a4SJesse Barnes 	/*
6910a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6920a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6930a3e67a4SJesse Barnes 	 * register.
6940a3e67a4SJesse Barnes 	 */
6950a3e67a4SJesse Barnes 	do {
6965eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
697391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6985eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6990a3e67a4SJesse Barnes 	} while (high1 != high2);
7000a3e67a4SJesse Barnes 
7015eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
702391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7035eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
704391f75e2SVille Syrjälä 
705391f75e2SVille Syrjälä 	/*
706391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
707391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
708391f75e2SVille Syrjälä 	 * counter against vblank start.
709391f75e2SVille Syrjälä 	 */
710edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7110a3e67a4SJesse Barnes }
7120a3e67a4SJesse Barnes 
713974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7149880b7a5SJesse Barnes {
7152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7169880b7a5SJesse Barnes 
717649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7189880b7a5SJesse Barnes }
7199880b7a5SJesse Barnes 
72075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
721a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
722a225f079SVille Syrjälä {
723a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
724a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
725fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
726a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
72780715b2fSVille Syrjälä 	int position, vtotal;
728a225f079SVille Syrjälä 
72980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
730a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
731a225f079SVille Syrjälä 		vtotal /= 2;
732a225f079SVille Syrjälä 
733a225f079SVille Syrjälä 	if (IS_GEN2(dev))
73475aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
735a225f079SVille Syrjälä 	else
73675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
737a225f079SVille Syrjälä 
738a225f079SVille Syrjälä 	/*
73941b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
74041b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
74141b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
74241b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
74341b578fbSJesse Barnes 	 *
74441b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
74541b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
74641b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
74741b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
74841b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
74941b578fbSJesse Barnes 	 */
750b2916819SMaarten Lankhorst 	if (HAS_DDI(dev) && !position) {
75141b578fbSJesse Barnes 		int i, temp;
75241b578fbSJesse Barnes 
75341b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
75441b578fbSJesse Barnes 			udelay(1);
75541b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
75641b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
75741b578fbSJesse Barnes 			if (temp != position) {
75841b578fbSJesse Barnes 				position = temp;
75941b578fbSJesse Barnes 				break;
76041b578fbSJesse Barnes 			}
76141b578fbSJesse Barnes 		}
76241b578fbSJesse Barnes 	}
76341b578fbSJesse Barnes 
76441b578fbSJesse Barnes 	/*
76580715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
76680715b2fSVille Syrjälä 	 * scanline_offset adjustment.
767a225f079SVille Syrjälä 	 */
76880715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
769a225f079SVille Syrjälä }
770a225f079SVille Syrjälä 
77188e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
772abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
7733bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
7743bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
7750af7e4dfSMario Kleiner {
776c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
777c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
778c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7793aa18df8SVille Syrjälä 	int position;
78078e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7810af7e4dfSMario Kleiner 	bool in_vbl = true;
7820af7e4dfSMario Kleiner 	int ret = 0;
783ad3543edSMario Kleiner 	unsigned long irqflags;
7840af7e4dfSMario Kleiner 
785fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
7860af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7879db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7880af7e4dfSMario Kleiner 		return 0;
7890af7e4dfSMario Kleiner 	}
7900af7e4dfSMario Kleiner 
791c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
79278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
793c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
794c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
795c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7960af7e4dfSMario Kleiner 
797d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
798d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
799d31faf65SVille Syrjälä 		vbl_end /= 2;
800d31faf65SVille Syrjälä 		vtotal /= 2;
801d31faf65SVille Syrjälä 	}
802d31faf65SVille Syrjälä 
803c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
804c2baf4b7SVille Syrjälä 
805ad3543edSMario Kleiner 	/*
806ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
807ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
808ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
809ad3543edSMario Kleiner 	 */
810ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
811ad3543edSMario Kleiner 
812ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
813ad3543edSMario Kleiner 
814ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
815ad3543edSMario Kleiner 	if (stime)
816ad3543edSMario Kleiner 		*stime = ktime_get();
817ad3543edSMario Kleiner 
8187c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8190af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8200af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8210af7e4dfSMario Kleiner 		 */
822a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8230af7e4dfSMario Kleiner 	} else {
8240af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8250af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8260af7e4dfSMario Kleiner 		 * scanout position.
8270af7e4dfSMario Kleiner 		 */
82875aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8290af7e4dfSMario Kleiner 
8303aa18df8SVille Syrjälä 		/* convert to pixel counts */
8313aa18df8SVille Syrjälä 		vbl_start *= htotal;
8323aa18df8SVille Syrjälä 		vbl_end *= htotal;
8333aa18df8SVille Syrjälä 		vtotal *= htotal;
83478e8fc6bSVille Syrjälä 
83578e8fc6bSVille Syrjälä 		/*
8367e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8377e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8387e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8397e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8407e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8417e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8427e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8437e78f1cbSVille Syrjälä 		 */
8447e78f1cbSVille Syrjälä 		if (position >= vtotal)
8457e78f1cbSVille Syrjälä 			position = vtotal - 1;
8467e78f1cbSVille Syrjälä 
8477e78f1cbSVille Syrjälä 		/*
84878e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
84978e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
85078e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
85178e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
85278e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
85378e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
85478e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
85578e8fc6bSVille Syrjälä 		 */
85678e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8573aa18df8SVille Syrjälä 	}
8583aa18df8SVille Syrjälä 
859ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
860ad3543edSMario Kleiner 	if (etime)
861ad3543edSMario Kleiner 		*etime = ktime_get();
862ad3543edSMario Kleiner 
863ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
864ad3543edSMario Kleiner 
865ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
866ad3543edSMario Kleiner 
8673aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8683aa18df8SVille Syrjälä 
8693aa18df8SVille Syrjälä 	/*
8703aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8713aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8723aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8733aa18df8SVille Syrjälä 	 * up since vbl_end.
8743aa18df8SVille Syrjälä 	 */
8753aa18df8SVille Syrjälä 	if (position >= vbl_start)
8763aa18df8SVille Syrjälä 		position -= vbl_end;
8773aa18df8SVille Syrjälä 	else
8783aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8793aa18df8SVille Syrjälä 
8807c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8813aa18df8SVille Syrjälä 		*vpos = position;
8823aa18df8SVille Syrjälä 		*hpos = 0;
8833aa18df8SVille Syrjälä 	} else {
8840af7e4dfSMario Kleiner 		*vpos = position / htotal;
8850af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8860af7e4dfSMario Kleiner 	}
8870af7e4dfSMario Kleiner 
8880af7e4dfSMario Kleiner 	/* In vblank? */
8890af7e4dfSMario Kleiner 	if (in_vbl)
8903d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
8910af7e4dfSMario Kleiner 
8920af7e4dfSMario Kleiner 	return ret;
8930af7e4dfSMario Kleiner }
8940af7e4dfSMario Kleiner 
895a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
896a225f079SVille Syrjälä {
897a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
898a225f079SVille Syrjälä 	unsigned long irqflags;
899a225f079SVille Syrjälä 	int position;
900a225f079SVille Syrjälä 
901a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
902a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
903a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
904a225f079SVille Syrjälä 
905a225f079SVille Syrjälä 	return position;
906a225f079SVille Syrjälä }
907a225f079SVille Syrjälä 
90888e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9090af7e4dfSMario Kleiner 			      int *max_error,
9100af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9110af7e4dfSMario Kleiner 			      unsigned flags)
9120af7e4dfSMario Kleiner {
9134041b853SChris Wilson 	struct drm_crtc *crtc;
9140af7e4dfSMario Kleiner 
91588e72717SThierry Reding 	if (pipe >= INTEL_INFO(dev)->num_pipes) {
91688e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9170af7e4dfSMario Kleiner 		return -EINVAL;
9180af7e4dfSMario Kleiner 	}
9190af7e4dfSMario Kleiner 
9200af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9214041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9224041b853SChris Wilson 	if (crtc == NULL) {
92388e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9244041b853SChris Wilson 		return -EINVAL;
9254041b853SChris Wilson 	}
9264041b853SChris Wilson 
927fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
92888e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9294041b853SChris Wilson 		return -EBUSY;
9304041b853SChris Wilson 	}
9310af7e4dfSMario Kleiner 
9320af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9334041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9344041b853SChris Wilson 						     vblank_time, flags,
935fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9360af7e4dfSMario Kleiner }
9370af7e4dfSMario Kleiner 
938d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
939f97108d1SJesse Barnes {
9402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
941b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9429270388eSDaniel Vetter 	u8 new_delay;
9439270388eSDaniel Vetter 
944d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
945f97108d1SJesse Barnes 
94673edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
94773edd18fSDaniel Vetter 
94820e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9499270388eSDaniel Vetter 
9507648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
951b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
952b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
953f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
954f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
955f97108d1SJesse Barnes 
956f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
957b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
95820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
95920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
96020e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
96120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
962b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
96320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
96420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
96520e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
96620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
967f97108d1SJesse Barnes 	}
968f97108d1SJesse Barnes 
9697648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
97020e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
971f97108d1SJesse Barnes 
972d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9739270388eSDaniel Vetter 
974f97108d1SJesse Barnes 	return;
975f97108d1SJesse Barnes }
976f97108d1SJesse Barnes 
97774cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
978549f7365SChris Wilson {
97993b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
980475553deSChris Wilson 		return;
981475553deSChris Wilson 
982bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
9839862e600SChris Wilson 
984549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
985549f7365SChris Wilson }
986549f7365SChris Wilson 
98743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
98843cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
98931685c25SDeepak S {
99043cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
99143cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
99243cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
99331685c25SDeepak S }
99431685c25SDeepak S 
99543cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
99643cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
99743cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
99843cf3bf0SChris Wilson 			 int threshold)
99931685c25SDeepak S {
100043cf3bf0SChris Wilson 	u64 time, c0;
10017bad74d5SVille Syrjälä 	unsigned int mul = 100;
100231685c25SDeepak S 
100343cf3bf0SChris Wilson 	if (old->cz_clock == 0)
100443cf3bf0SChris Wilson 		return false;
100531685c25SDeepak S 
10067bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10077bad74d5SVille Syrjälä 		mul <<= 8;
10087bad74d5SVille Syrjälä 
100943cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10107bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
101131685c25SDeepak S 
101243cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
101343cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
101443cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
101543cf3bf0SChris Wilson 	 */
101643cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
101743cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10187bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
101931685c25SDeepak S 
102043cf3bf0SChris Wilson 	return c0 >= time;
102131685c25SDeepak S }
102231685c25SDeepak S 
102343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
102443cf3bf0SChris Wilson {
102543cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
102643cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
102743cf3bf0SChris Wilson }
102843cf3bf0SChris Wilson 
102943cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
103043cf3bf0SChris Wilson {
103143cf3bf0SChris Wilson 	struct intel_rps_ei now;
103243cf3bf0SChris Wilson 	u32 events = 0;
103343cf3bf0SChris Wilson 
10346f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
103543cf3bf0SChris Wilson 		return 0;
103643cf3bf0SChris Wilson 
103743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
103843cf3bf0SChris Wilson 	if (now.cz_clock == 0)
103943cf3bf0SChris Wilson 		return 0;
104031685c25SDeepak S 
104143cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
104243cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
104343cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10448fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
104543cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
104643cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
104731685c25SDeepak S 	}
104831685c25SDeepak S 
104943cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
105043cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
105143cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10528fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
105343cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
105443cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
105543cf3bf0SChris Wilson 	}
105643cf3bf0SChris Wilson 
105743cf3bf0SChris Wilson 	return events;
105831685c25SDeepak S }
105931685c25SDeepak S 
1060f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1061f5a4c67dSChris Wilson {
1062f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
1063f5a4c67dSChris Wilson 	int i;
1064f5a4c67dSChris Wilson 
1065f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
1066f5a4c67dSChris Wilson 		if (ring->irq_refcount)
1067f5a4c67dSChris Wilson 			return true;
1068f5a4c67dSChris Wilson 
1069f5a4c67dSChris Wilson 	return false;
1070f5a4c67dSChris Wilson }
1071f5a4c67dSChris Wilson 
10724912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10733b8d8d91SJesse Barnes {
10742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10752d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10768d3afd7dSChris Wilson 	bool client_boost;
10778d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1078edbfdb45SPaulo Zanoni 	u32 pm_iir;
10793b8d8d91SJesse Barnes 
108059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1081d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1082d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1083d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1084d4d70aa5SImre Deak 		return;
1085d4d70aa5SImre Deak 	}
1086c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1087c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1088a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1089480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
10908d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
10918d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
109259cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10934912d041SBen Widawsky 
109460611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1095a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
109660611c13SPaulo Zanoni 
10978d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
10983b8d8d91SJesse Barnes 		return;
10993b8d8d91SJesse Barnes 
11004fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11017b9e0ae6SChris Wilson 
110243cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
110343cf3bf0SChris Wilson 
1104dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1105edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11068d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11078d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11088d3afd7dSChris Wilson 
11098d3afd7dSChris Wilson 	if (client_boost) {
11108d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11118d3afd7dSChris Wilson 		adj = 0;
11128d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1113dd75fdc8SChris Wilson 		if (adj > 0)
1114dd75fdc8SChris Wilson 			adj *= 2;
1115edcf284bSChris Wilson 		else /* CHV needs even encode values */
1116edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11177425034aSVille Syrjälä 		/*
11187425034aSVille Syrjälä 		 * For better performance, jump directly
11197425034aSVille Syrjälä 		 * to RPe if we're below it.
11207425034aSVille Syrjälä 		 */
1121edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1122b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1123edcf284bSChris Wilson 			adj = 0;
1124edcf284bSChris Wilson 		}
1125f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1126f5a4c67dSChris Wilson 		adj = 0;
1127dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1128b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1129b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1130dd75fdc8SChris Wilson 		else
1131b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1132dd75fdc8SChris Wilson 		adj = 0;
1133dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1134dd75fdc8SChris Wilson 		if (adj < 0)
1135dd75fdc8SChris Wilson 			adj *= 2;
1136edcf284bSChris Wilson 		else /* CHV needs even encode values */
1137edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1138dd75fdc8SChris Wilson 	} else { /* unknown event */
1139edcf284bSChris Wilson 		adj = 0;
1140dd75fdc8SChris Wilson 	}
11413b8d8d91SJesse Barnes 
1142edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1143edcf284bSChris Wilson 
114479249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
114579249636SBen Widawsky 	 * interrupt
114679249636SBen Widawsky 	 */
1147edcf284bSChris Wilson 	new_delay += adj;
11488d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
114927544369SDeepak S 
1150ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11513b8d8d91SJesse Barnes 
11524fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11533b8d8d91SJesse Barnes }
11543b8d8d91SJesse Barnes 
1155e3689190SBen Widawsky 
1156e3689190SBen Widawsky /**
1157e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1158e3689190SBen Widawsky  * occurred.
1159e3689190SBen Widawsky  * @work: workqueue struct
1160e3689190SBen Widawsky  *
1161e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1162e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1163e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1164e3689190SBen Widawsky  */
1165e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1166e3689190SBen Widawsky {
11672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11682d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1169e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
117035a85ac6SBen Widawsky 	char *parity_event[6];
1171e3689190SBen Widawsky 	uint32_t misccpctl;
117235a85ac6SBen Widawsky 	uint8_t slice = 0;
1173e3689190SBen Widawsky 
1174e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1175e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1176e3689190SBen Widawsky 	 * any time we access those registers.
1177e3689190SBen Widawsky 	 */
1178e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1179e3689190SBen Widawsky 
118035a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
118135a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
118235a85ac6SBen Widawsky 		goto out;
118335a85ac6SBen Widawsky 
1184e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1185e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1186e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1187e3689190SBen Widawsky 
118835a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1189f0f59a00SVille Syrjälä 		i915_reg_t reg;
119035a85ac6SBen Widawsky 
119135a85ac6SBen Widawsky 		slice--;
119235a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
119335a85ac6SBen Widawsky 			break;
119435a85ac6SBen Widawsky 
119535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
119635a85ac6SBen Widawsky 
11976fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
119835a85ac6SBen Widawsky 
119935a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1200e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1201e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1202e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1203e3689190SBen Widawsky 
120435a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
120535a85ac6SBen Widawsky 		POSTING_READ(reg);
1206e3689190SBen Widawsky 
1207cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1208e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1209e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1210e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
121135a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
121235a85ac6SBen Widawsky 		parity_event[5] = NULL;
1213e3689190SBen Widawsky 
12145bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1215e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1216e3689190SBen Widawsky 
121735a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
121835a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1219e3689190SBen Widawsky 
122035a85ac6SBen Widawsky 		kfree(parity_event[4]);
1221e3689190SBen Widawsky 		kfree(parity_event[3]);
1222e3689190SBen Widawsky 		kfree(parity_event[2]);
1223e3689190SBen Widawsky 		kfree(parity_event[1]);
1224e3689190SBen Widawsky 	}
1225e3689190SBen Widawsky 
122635a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
122735a85ac6SBen Widawsky 
122835a85ac6SBen Widawsky out:
122935a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12304cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1231480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12324cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
123335a85ac6SBen Widawsky 
123435a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
123535a85ac6SBen Widawsky }
123635a85ac6SBen Widawsky 
123735a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1238e3689190SBen Widawsky {
12392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1240e3689190SBen Widawsky 
1241040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1242e3689190SBen Widawsky 		return;
1243e3689190SBen Widawsky 
1244d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1245480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1246d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1247e3689190SBen Widawsky 
124835a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
124935a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
125035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
125135a85ac6SBen Widawsky 
125235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
125335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
125435a85ac6SBen Widawsky 
1255a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1256e3689190SBen Widawsky }
1257e3689190SBen Widawsky 
1258f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1259f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1260f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1261f1af8fc1SPaulo Zanoni {
1262f1af8fc1SPaulo Zanoni 	if (gt_iir &
1263f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
126474cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1265f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
126674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1267f1af8fc1SPaulo Zanoni }
1268f1af8fc1SPaulo Zanoni 
1269e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1270e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1271e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1272e7b4c6b1SDaniel Vetter {
1273e7b4c6b1SDaniel Vetter 
1274cc609d5dSBen Widawsky 	if (gt_iir &
1275cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
127674cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1277cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
127874cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1279cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
128074cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1281e7b4c6b1SDaniel Vetter 
1282cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1283cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1284aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1285aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1286e3689190SBen Widawsky 
128735a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
128835a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1289e7b4c6b1SDaniel Vetter }
1290e7b4c6b1SDaniel Vetter 
1291fbcc1a0cSNick Hoath static __always_inline void
1292e4ba99b9SDaniel Vetter gen8_cs_irq_handler(struct intel_engine_cs *ring, u32 iir, int test_shift)
1293fbcc1a0cSNick Hoath {
1294fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
1295fbcc1a0cSNick Hoath 		notify_ring(ring);
1296fbcc1a0cSNick Hoath 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
1297fbcc1a0cSNick Hoath 		intel_lrc_irq_handler(ring);
1298fbcc1a0cSNick Hoath }
1299fbcc1a0cSNick Hoath 
130074cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1301abd58f01SBen Widawsky 				       u32 master_ctl)
1302abd58f01SBen Widawsky {
1303abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1304abd58f01SBen Widawsky 
1305abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
13065dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
13075dd280b0SNick Hoath 		if (iir) {
13085dd280b0SNick Hoath 			I915_WRITE_FW(GEN8_GT_IIR(0), iir);
1309abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1310e981e7b1SThomas Daniel 
1311fbcc1a0cSNick Hoath 			gen8_cs_irq_handler(&dev_priv->ring[RCS],
1312fbcc1a0cSNick Hoath 					iir, GEN8_RCS_IRQ_SHIFT);
1313e981e7b1SThomas Daniel 
1314fbcc1a0cSNick Hoath 			gen8_cs_irq_handler(&dev_priv->ring[BCS],
1315fbcc1a0cSNick Hoath 					iir, GEN8_BCS_IRQ_SHIFT);
1316abd58f01SBen Widawsky 		} else
1317abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1318abd58f01SBen Widawsky 	}
1319abd58f01SBen Widawsky 
132085f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
13215dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
13225dd280b0SNick Hoath 		if (iir) {
13235dd280b0SNick Hoath 			I915_WRITE_FW(GEN8_GT_IIR(1), iir);
1324abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1325e981e7b1SThomas Daniel 
1326fbcc1a0cSNick Hoath 			gen8_cs_irq_handler(&dev_priv->ring[VCS],
1327fbcc1a0cSNick Hoath 					iir, GEN8_VCS1_IRQ_SHIFT);
1328e981e7b1SThomas Daniel 
1329fbcc1a0cSNick Hoath 			gen8_cs_irq_handler(&dev_priv->ring[VCS2],
1330fbcc1a0cSNick Hoath 					iir, GEN8_VCS2_IRQ_SHIFT);
1331abd58f01SBen Widawsky 		} else
1332abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1333abd58f01SBen Widawsky 	}
1334abd58f01SBen Widawsky 
133574cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
13365dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
13375dd280b0SNick Hoath 		if (iir) {
13385dd280b0SNick Hoath 			I915_WRITE_FW(GEN8_GT_IIR(3), iir);
133974cdb337SChris Wilson 			ret = IRQ_HANDLED;
134074cdb337SChris Wilson 
1341fbcc1a0cSNick Hoath 			gen8_cs_irq_handler(&dev_priv->ring[VECS],
1342fbcc1a0cSNick Hoath 					iir, GEN8_VECS_IRQ_SHIFT);
134374cdb337SChris Wilson 		} else
134474cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
134574cdb337SChris Wilson 	}
134674cdb337SChris Wilson 
13470961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
13485dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
13495dd280b0SNick Hoath 		if (iir & dev_priv->pm_rps_events) {
1350cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
13515dd280b0SNick Hoath 				      iir & dev_priv->pm_rps_events);
135238cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13535dd280b0SNick Hoath 			gen6_rps_irq_handler(dev_priv, iir);
13540961021aSBen Widawsky 		} else
13550961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13560961021aSBen Widawsky 	}
13570961021aSBen Widawsky 
1358abd58f01SBen Widawsky 	return ret;
1359abd58f01SBen Widawsky }
1360abd58f01SBen Widawsky 
136163c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
136263c88d22SImre Deak {
136363c88d22SImre Deak 	switch (port) {
136463c88d22SImre Deak 	case PORT_A:
1365195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
136663c88d22SImre Deak 	case PORT_B:
136763c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
136863c88d22SImre Deak 	case PORT_C:
136963c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
137063c88d22SImre Deak 	default:
137163c88d22SImre Deak 		return false;
137263c88d22SImre Deak 	}
137363c88d22SImre Deak }
137463c88d22SImre Deak 
13756dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
13766dbf30ceSVille Syrjälä {
13776dbf30ceSVille Syrjälä 	switch (port) {
13786dbf30ceSVille Syrjälä 	case PORT_E:
13796dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
13806dbf30ceSVille Syrjälä 	default:
13816dbf30ceSVille Syrjälä 		return false;
13826dbf30ceSVille Syrjälä 	}
13836dbf30ceSVille Syrjälä }
13846dbf30ceSVille Syrjälä 
138574c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
138674c0b395SVille Syrjälä {
138774c0b395SVille Syrjälä 	switch (port) {
138874c0b395SVille Syrjälä 	case PORT_A:
138974c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
139074c0b395SVille Syrjälä 	case PORT_B:
139174c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
139274c0b395SVille Syrjälä 	case PORT_C:
139374c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
139474c0b395SVille Syrjälä 	case PORT_D:
139574c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
139674c0b395SVille Syrjälä 	default:
139774c0b395SVille Syrjälä 		return false;
139874c0b395SVille Syrjälä 	}
139974c0b395SVille Syrjälä }
140074c0b395SVille Syrjälä 
1401e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1402e4ce95aaSVille Syrjälä {
1403e4ce95aaSVille Syrjälä 	switch (port) {
1404e4ce95aaSVille Syrjälä 	case PORT_A:
1405e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1406e4ce95aaSVille Syrjälä 	default:
1407e4ce95aaSVille Syrjälä 		return false;
1408e4ce95aaSVille Syrjälä 	}
1409e4ce95aaSVille Syrjälä }
1410e4ce95aaSVille Syrjälä 
1411676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
141213cf5504SDave Airlie {
141313cf5504SDave Airlie 	switch (port) {
141413cf5504SDave Airlie 	case PORT_B:
1415676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
141613cf5504SDave Airlie 	case PORT_C:
1417676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
141813cf5504SDave Airlie 	case PORT_D:
1419676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1420676574dfSJani Nikula 	default:
1421676574dfSJani Nikula 		return false;
142213cf5504SDave Airlie 	}
142313cf5504SDave Airlie }
142413cf5504SDave Airlie 
1425676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
142613cf5504SDave Airlie {
142713cf5504SDave Airlie 	switch (port) {
142813cf5504SDave Airlie 	case PORT_B:
1429676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
143013cf5504SDave Airlie 	case PORT_C:
1431676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
143213cf5504SDave Airlie 	case PORT_D:
1433676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1434676574dfSJani Nikula 	default:
1435676574dfSJani Nikula 		return false;
143613cf5504SDave Airlie 	}
143713cf5504SDave Airlie }
143813cf5504SDave Airlie 
143942db67d6SVille Syrjälä /*
144042db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
144142db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
144242db67d6SVille Syrjälä  * hotplug detection results from several registers.
144342db67d6SVille Syrjälä  *
144442db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
144542db67d6SVille Syrjälä  */
1446fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14478c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1448fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1449fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1450676574dfSJani Nikula {
14518c841e57SJani Nikula 	enum port port;
1452676574dfSJani Nikula 	int i;
1453676574dfSJani Nikula 
1454676574dfSJani Nikula 	for_each_hpd_pin(i) {
14558c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14568c841e57SJani Nikula 			continue;
14578c841e57SJani Nikula 
1458676574dfSJani Nikula 		*pin_mask |= BIT(i);
1459676574dfSJani Nikula 
1460cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1461cc24fcdcSImre Deak 			continue;
1462cc24fcdcSImre Deak 
1463fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1464676574dfSJani Nikula 			*long_mask |= BIT(i);
1465676574dfSJani Nikula 	}
1466676574dfSJani Nikula 
1467676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1468676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1469676574dfSJani Nikula 
1470676574dfSJani Nikula }
1471676574dfSJani Nikula 
1472515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1473515ac2bbSDaniel Vetter {
14742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
147528c70f16SDaniel Vetter 
147628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1477515ac2bbSDaniel Vetter }
1478515ac2bbSDaniel Vetter 
1479ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1480ce99c256SDaniel Vetter {
14812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14829ee32feaSDaniel Vetter 
14839ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1484ce99c256SDaniel Vetter }
1485ce99c256SDaniel Vetter 
14868bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1487277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1488eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1489eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14908bc5e955SDaniel Vetter 					 uint32_t crc4)
14918bf1e9f1SShuang He {
14928bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14938bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14948bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1495ac2300d4SDamien Lespiau 	int head, tail;
1496b2c88f5bSDamien Lespiau 
1497d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1498d538bbdfSDamien Lespiau 
14990c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1500d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
150134273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15020c912c79SDamien Lespiau 		return;
15030c912c79SDamien Lespiau 	}
15040c912c79SDamien Lespiau 
1505d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1506d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1507b2c88f5bSDamien Lespiau 
1508b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1509d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1510b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1511b2c88f5bSDamien Lespiau 		return;
1512b2c88f5bSDamien Lespiau 	}
1513b2c88f5bSDamien Lespiau 
1514b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15158bf1e9f1SShuang He 
15168bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1517eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1518eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1519eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1520eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1521eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1522b2c88f5bSDamien Lespiau 
1523b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1524d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1525d538bbdfSDamien Lespiau 
1526d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
152707144428SDamien Lespiau 
152807144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15298bf1e9f1SShuang He }
1530277de95eSDaniel Vetter #else
1531277de95eSDaniel Vetter static inline void
1532277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1533277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1534277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1535277de95eSDaniel Vetter 			     uint32_t crc4) {}
1536277de95eSDaniel Vetter #endif
1537eba94eb9SDaniel Vetter 
1538277de95eSDaniel Vetter 
1539277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15405a69b89fSDaniel Vetter {
15415a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15425a69b89fSDaniel Vetter 
1543277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15445a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15455a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15465a69b89fSDaniel Vetter }
15475a69b89fSDaniel Vetter 
1548277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1549eba94eb9SDaniel Vetter {
1550eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1551eba94eb9SDaniel Vetter 
1552277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1553eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1554eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1555eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1556eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15578bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1558eba94eb9SDaniel Vetter }
15595b3a856bSDaniel Vetter 
1560277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15615b3a856bSDaniel Vetter {
15625b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15630b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15640b5c5ed0SDaniel Vetter 
15650b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15660b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15670b5c5ed0SDaniel Vetter 	else
15680b5c5ed0SDaniel Vetter 		res1 = 0;
15690b5c5ed0SDaniel Vetter 
15700b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15710b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15720b5c5ed0SDaniel Vetter 	else
15730b5c5ed0SDaniel Vetter 		res2 = 0;
15745b3a856bSDaniel Vetter 
1575277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15760b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15770b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15780b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15790b5c5ed0SDaniel Vetter 				     res1, res2);
15805b3a856bSDaniel Vetter }
15818bf1e9f1SShuang He 
15821403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15831403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15841403c0d4SPaulo Zanoni  * the work queue. */
15851403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1586baf02a1fSBen Widawsky {
1587a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
158859cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1589480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1590d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1591d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
15922adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
159341a05a3aSDaniel Vetter 		}
1594d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1595d4d70aa5SImre Deak 	}
1596baf02a1fSBen Widawsky 
1597c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1598c9a9a268SImre Deak 		return;
1599c9a9a268SImre Deak 
16001403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
160112638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
160274cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
160312638c57SBen Widawsky 
1604aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1605aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
160612638c57SBen Widawsky 	}
16071403c0d4SPaulo Zanoni }
1608baf02a1fSBen Widawsky 
16098d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16108d7849dbSVille Syrjälä {
16118d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16128d7849dbSVille Syrjälä 		return false;
16138d7849dbSVille Syrjälä 
16148d7849dbSVille Syrjälä 	return true;
16158d7849dbSVille Syrjälä }
16168d7849dbSVille Syrjälä 
1617c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16187e231dbeSJesse Barnes {
1619c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
162091d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16217e231dbeSJesse Barnes 	int pipe;
16227e231dbeSJesse Barnes 
162358ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1624055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1625f0f59a00SVille Syrjälä 		i915_reg_t reg;
1626bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
162791d181ddSImre Deak 
1628bbb5eebfSDaniel Vetter 		/*
1629bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1630bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1631bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1632bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1633bbb5eebfSDaniel Vetter 		 * handle.
1634bbb5eebfSDaniel Vetter 		 */
16350f239f4cSDaniel Vetter 
16360f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16370f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1638bbb5eebfSDaniel Vetter 
1639bbb5eebfSDaniel Vetter 		switch (pipe) {
1640bbb5eebfSDaniel Vetter 		case PIPE_A:
1641bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1642bbb5eebfSDaniel Vetter 			break;
1643bbb5eebfSDaniel Vetter 		case PIPE_B:
1644bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1645bbb5eebfSDaniel Vetter 			break;
16463278f67fSVille Syrjälä 		case PIPE_C:
16473278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16483278f67fSVille Syrjälä 			break;
1649bbb5eebfSDaniel Vetter 		}
1650bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1651bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1652bbb5eebfSDaniel Vetter 
1653bbb5eebfSDaniel Vetter 		if (!mask)
165491d181ddSImre Deak 			continue;
165591d181ddSImre Deak 
165691d181ddSImre Deak 		reg = PIPESTAT(pipe);
1657bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1658bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16597e231dbeSJesse Barnes 
16607e231dbeSJesse Barnes 		/*
16617e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16627e231dbeSJesse Barnes 		 */
166391d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
166491d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16657e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16667e231dbeSJesse Barnes 	}
166758ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16687e231dbeSJesse Barnes 
1669055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1670d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1671d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1672d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
167331acc7f5SJesse Barnes 
1674579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
167531acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
167631acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
167731acc7f5SJesse Barnes 		}
16784356d586SDaniel Vetter 
16794356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1680277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16812d9d2b0bSVille Syrjälä 
16821f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
16831f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
168431acc7f5SJesse Barnes 	}
168531acc7f5SJesse Barnes 
1686c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1687c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1688c1874ed7SImre Deak }
1689c1874ed7SImre Deak 
169016c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
169116c6c56bSVille Syrjälä {
169216c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
169316c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
169442db67d6SVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
169516c6c56bSVille Syrjälä 
16960d2e4297SJani Nikula 	if (!hotplug_status)
16970d2e4297SJani Nikula 		return;
16980d2e4297SJani Nikula 
16993ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17003ff60f89SOscar Mateo 	/*
17013ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
17023ff60f89SOscar Mateo 	 * may miss hotplug events.
17033ff60f89SOscar Mateo 	 */
17043ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
17053ff60f89SOscar Mateo 
17064bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
170716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
170816c6c56bSVille Syrjälä 
170958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1710fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1711fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1712fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
171358f2cf24SVille Syrjälä 
1714676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
171558f2cf24SVille Syrjälä 		}
1716369712e8SJani Nikula 
1717369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1718369712e8SJani Nikula 			dp_aux_irq_handler(dev);
171916c6c56bSVille Syrjälä 	} else {
172016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
172116c6c56bSVille Syrjälä 
172258f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1723fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
17244e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1725fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
1726676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
172716c6c56bSVille Syrjälä 		}
17283ff60f89SOscar Mateo 	}
172958f2cf24SVille Syrjälä }
173016c6c56bSVille Syrjälä 
1731c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1732c1874ed7SImre Deak {
173345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1735c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1736c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1737c1874ed7SImre Deak 
17382dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17392dd2a883SImre Deak 		return IRQ_NONE;
17402dd2a883SImre Deak 
1741c1874ed7SImre Deak 	while (true) {
17423ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17433ff60f89SOscar Mateo 
1744c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
17453ff60f89SOscar Mateo 		if (gt_iir)
17463ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
17473ff60f89SOscar Mateo 
1748c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17493ff60f89SOscar Mateo 		if (pm_iir)
17503ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
17513ff60f89SOscar Mateo 
17523ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
17533ff60f89SOscar Mateo 		if (iir) {
17543ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
17553ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
17563ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
17573ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
17583ff60f89SOscar Mateo 		}
1759c1874ed7SImre Deak 
1760c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1761c1874ed7SImre Deak 			goto out;
1762c1874ed7SImre Deak 
1763c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1764c1874ed7SImre Deak 
17653ff60f89SOscar Mateo 		if (gt_iir)
1766c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
176760611c13SPaulo Zanoni 		if (pm_iir)
1768d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
17693ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
17703ff60f89SOscar Mateo 		 * signalled in iir */
17713ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
17727e231dbeSJesse Barnes 	}
17737e231dbeSJesse Barnes 
17747e231dbeSJesse Barnes out:
17757e231dbeSJesse Barnes 	return ret;
17767e231dbeSJesse Barnes }
17777e231dbeSJesse Barnes 
177843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
177943f328d7SVille Syrjälä {
178045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
178143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
178243f328d7SVille Syrjälä 	u32 master_ctl, iir;
178343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
178443f328d7SVille Syrjälä 
17852dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17862dd2a883SImre Deak 		return IRQ_NONE;
17872dd2a883SImre Deak 
17888e5fd599SVille Syrjälä 	for (;;) {
17898e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
17903278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
17913278f67fSVille Syrjälä 
17923278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
17938e5fd599SVille Syrjälä 			break;
179443f328d7SVille Syrjälä 
179527b6c122SOscar Mateo 		ret = IRQ_HANDLED;
179627b6c122SOscar Mateo 
179743f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
179843f328d7SVille Syrjälä 
179927b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
180027b6c122SOscar Mateo 
180127b6c122SOscar Mateo 		if (iir) {
180227b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
180327b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
180427b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
180527b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
180627b6c122SOscar Mateo 		}
180727b6c122SOscar Mateo 
180874cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
180943f328d7SVille Syrjälä 
181027b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
181127b6c122SOscar Mateo 		 * signalled in iir */
18123278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
181343f328d7SVille Syrjälä 
181443f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
181543f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
18168e5fd599SVille Syrjälä 	}
18173278f67fSVille Syrjälä 
181843f328d7SVille Syrjälä 	return ret;
181943f328d7SVille Syrjälä }
182043f328d7SVille Syrjälä 
182140e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
182240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1823776ad806SJesse Barnes {
182440e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
182542db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1826776ad806SJesse Barnes 
1827*6a39d7c9SJani Nikula 	/*
1828*6a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1829*6a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
1830*6a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1831*6a39d7c9SJani Nikula 	 * errors.
1832*6a39d7c9SJani Nikula 	 */
183313cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1834*6a39d7c9SJani Nikula 	if (!hotplug_trigger) {
1835*6a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1836*6a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
1837*6a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
1838*6a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
1839*6a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
1840*6a39d7c9SJani Nikula 	}
1841*6a39d7c9SJani Nikula 
184213cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1843*6a39d7c9SJani Nikula 	if (!hotplug_trigger)
1844*6a39d7c9SJani Nikula 		return;
184513cf5504SDave Airlie 
1846fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
184740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1848fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
184940e56410SVille Syrjälä 
1850676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1851aaf5ec2eSSonika Jindal }
185291d131d2SDaniel Vetter 
185340e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
185440e56410SVille Syrjälä {
185540e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
185640e56410SVille Syrjälä 	int pipe;
185740e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
185840e56410SVille Syrjälä 
185940e56410SVille Syrjälä 	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
186040e56410SVille Syrjälä 
1861cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1862cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1863776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1864cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1865cfc33bf7SVille Syrjälä 				 port_name(port));
1866cfc33bf7SVille Syrjälä 	}
1867776ad806SJesse Barnes 
1868ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1869ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1870ce99c256SDaniel Vetter 
1871776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1872515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1873776ad806SJesse Barnes 
1874776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1875776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1876776ad806SJesse Barnes 
1877776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1878776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1879776ad806SJesse Barnes 
1880776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1881776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1882776ad806SJesse Barnes 
18839db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1884055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
18859db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18869db4a9c7SJesse Barnes 					 pipe_name(pipe),
18879db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1888776ad806SJesse Barnes 
1889776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1890776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1891776ad806SJesse Barnes 
1892776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1893776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1894776ad806SJesse Barnes 
1895776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18961f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
18978664281bSPaulo Zanoni 
18988664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18991f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19008664281bSPaulo Zanoni }
19018664281bSPaulo Zanoni 
19028664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19038664281bSPaulo Zanoni {
19048664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19058664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19065a69b89fSDaniel Vetter 	enum pipe pipe;
19078664281bSPaulo Zanoni 
1908de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1909de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1910de032bf4SPaulo Zanoni 
1911055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19121f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19131f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19148664281bSPaulo Zanoni 
19155a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19165a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1917277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19185a69b89fSDaniel Vetter 			else
1919277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19205a69b89fSDaniel Vetter 		}
19215a69b89fSDaniel Vetter 	}
19228bf1e9f1SShuang He 
19238664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19248664281bSPaulo Zanoni }
19258664281bSPaulo Zanoni 
19268664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19278664281bSPaulo Zanoni {
19288664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19298664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19308664281bSPaulo Zanoni 
1931de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1932de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1933de032bf4SPaulo Zanoni 
19348664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19351f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19368664281bSPaulo Zanoni 
19378664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19381f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19398664281bSPaulo Zanoni 
19408664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19411f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
19428664281bSPaulo Zanoni 
19438664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1944776ad806SJesse Barnes }
1945776ad806SJesse Barnes 
194623e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
194723e81d69SAdam Jackson {
19482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
194923e81d69SAdam Jackson 	int pipe;
19506dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1951aaf5ec2eSSonika Jindal 
195240e56410SVille Syrjälä 	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
195391d131d2SDaniel Vetter 
1954cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1955cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
195623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1957cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1958cfc33bf7SVille Syrjälä 				 port_name(port));
1959cfc33bf7SVille Syrjälä 	}
196023e81d69SAdam Jackson 
196123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1962ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
196323e81d69SAdam Jackson 
196423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1965515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
196623e81d69SAdam Jackson 
196723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
196823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
196923e81d69SAdam Jackson 
197023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
197123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
197223e81d69SAdam Jackson 
197323e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1974055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
197523e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
197623e81d69SAdam Jackson 					 pipe_name(pipe),
197723e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19788664281bSPaulo Zanoni 
19798664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19808664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
198123e81d69SAdam Jackson }
198223e81d69SAdam Jackson 
19836dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
19846dbf30ceSVille Syrjälä {
19856dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
19866dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
19876dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
19886dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
19896dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19906dbf30ceSVille Syrjälä 
19916dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
19926dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
19936dbf30ceSVille Syrjälä 
19946dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19956dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19966dbf30ceSVille Syrjälä 
19976dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
19986dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
199974c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
20006dbf30ceSVille Syrjälä 	}
20016dbf30ceSVille Syrjälä 
20026dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20036dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20046dbf30ceSVille Syrjälä 
20056dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
20066dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
20076dbf30ceSVille Syrjälä 
20086dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
20096dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
20106dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20116dbf30ceSVille Syrjälä 	}
20126dbf30ceSVille Syrjälä 
20136dbf30ceSVille Syrjälä 	if (pin_mask)
20146dbf30ceSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
20156dbf30ceSVille Syrjälä 
20166dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
20176dbf30ceSVille Syrjälä 		gmbus_irq_handler(dev);
20186dbf30ceSVille Syrjälä }
20196dbf30ceSVille Syrjälä 
202040e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
202140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2022c008bc6eSPaulo Zanoni {
202340e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2024e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2025e4ce95aaSVille Syrjälä 
2026e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2027e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2028e4ce95aaSVille Syrjälä 
2029e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
203040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2031e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
203240e56410SVille Syrjälä 
2033e4ce95aaSVille Syrjälä 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2034e4ce95aaSVille Syrjälä }
2035c008bc6eSPaulo Zanoni 
203640e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
203740e56410SVille Syrjälä {
203840e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
203940e56410SVille Syrjälä 	enum pipe pipe;
204040e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
204140e56410SVille Syrjälä 
204240e56410SVille Syrjälä 	if (hotplug_trigger)
204340e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
204440e56410SVille Syrjälä 
2045c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2046c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2047c008bc6eSPaulo Zanoni 
2048c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2049c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2050c008bc6eSPaulo Zanoni 
2051c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2052c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2053c008bc6eSPaulo Zanoni 
2054055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2055d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2056d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2057d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2058c008bc6eSPaulo Zanoni 
205940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20601f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2061c008bc6eSPaulo Zanoni 
206240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
206340da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20645b3a856bSDaniel Vetter 
206540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
206640da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
206740da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
206840da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2069c008bc6eSPaulo Zanoni 		}
2070c008bc6eSPaulo Zanoni 	}
2071c008bc6eSPaulo Zanoni 
2072c008bc6eSPaulo Zanoni 	/* check event from PCH */
2073c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2074c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2075c008bc6eSPaulo Zanoni 
2076c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2077c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2078c008bc6eSPaulo Zanoni 		else
2079c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2080c008bc6eSPaulo Zanoni 
2081c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2082c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2083c008bc6eSPaulo Zanoni 	}
2084c008bc6eSPaulo Zanoni 
2085c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2086c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2087c008bc6eSPaulo Zanoni }
2088c008bc6eSPaulo Zanoni 
20899719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20909719fb98SPaulo Zanoni {
20919719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
209207d27e20SDamien Lespiau 	enum pipe pipe;
209323bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
209423bb4cb5SVille Syrjälä 
209540e56410SVille Syrjälä 	if (hotplug_trigger)
209640e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
20979719fb98SPaulo Zanoni 
20989719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20999719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21009719fb98SPaulo Zanoni 
21019719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21029719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21039719fb98SPaulo Zanoni 
21049719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21059719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21069719fb98SPaulo Zanoni 
2107055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2108d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2109d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2110d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
211140da17c2SDaniel Vetter 
211240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
211307d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
211407d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
211507d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21169719fb98SPaulo Zanoni 		}
21179719fb98SPaulo Zanoni 	}
21189719fb98SPaulo Zanoni 
21199719fb98SPaulo Zanoni 	/* check event from PCH */
21209719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21219719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21229719fb98SPaulo Zanoni 
21239719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21249719fb98SPaulo Zanoni 
21259719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21269719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21279719fb98SPaulo Zanoni 	}
21289719fb98SPaulo Zanoni }
21299719fb98SPaulo Zanoni 
213072c90f62SOscar Mateo /*
213172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
213272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
213372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
213472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
213572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
213672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
213772c90f62SOscar Mateo  */
2138f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2139b1f14ad0SJesse Barnes {
214045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2142f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21430e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2144b1f14ad0SJesse Barnes 
21452dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21462dd2a883SImre Deak 		return IRQ_NONE;
21472dd2a883SImre Deak 
21488664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21498664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2150907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21518664281bSPaulo Zanoni 
2152b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2153b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2154b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
215523a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21560e43406bSChris Wilson 
215744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
215844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
215944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
216044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
216144498aeaSPaulo Zanoni 	 * due to its back queue). */
2162ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
216344498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
216444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
216544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2166ab5c608bSBen Widawsky 	}
216744498aeaSPaulo Zanoni 
216872c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
216972c90f62SOscar Mateo 
21700e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21710e43406bSChris Wilson 	if (gt_iir) {
217272c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
217372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2174d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21750e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2176d8fc8a47SPaulo Zanoni 		else
2177d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21780e43406bSChris Wilson 	}
2179b1f14ad0SJesse Barnes 
2180b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21810e43406bSChris Wilson 	if (de_iir) {
218272c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
218372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2184f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21859719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2186f1af8fc1SPaulo Zanoni 		else
2187f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21880e43406bSChris Wilson 	}
21890e43406bSChris Wilson 
2190f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2191f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21920e43406bSChris Wilson 		if (pm_iir) {
2193b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21940e43406bSChris Wilson 			ret = IRQ_HANDLED;
219572c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21960e43406bSChris Wilson 		}
2197f1af8fc1SPaulo Zanoni 	}
2198b1f14ad0SJesse Barnes 
2199b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2200b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2201ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
220244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
220344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2204ab5c608bSBen Widawsky 	}
2205b1f14ad0SJesse Barnes 
2206b1f14ad0SJesse Barnes 	return ret;
2207b1f14ad0SJesse Barnes }
2208b1f14ad0SJesse Barnes 
220940e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
221040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2211d04a492dSShashank Sharma {
2212cebd87a0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2213cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2214d04a492dSShashank Sharma 
2215a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2216a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2217d04a492dSShashank Sharma 
2218cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
221940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2220cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
222140e56410SVille Syrjälä 
2222475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2223d04a492dSShashank Sharma }
2224d04a492dSShashank Sharma 
2225abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2226abd58f01SBen Widawsky {
2227abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2228abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2229abd58f01SBen Widawsky 	u32 master_ctl;
2230abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2231abd58f01SBen Widawsky 	uint32_t tmp = 0;
2232c42664ccSDaniel Vetter 	enum pipe pipe;
223388e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
223488e04703SJesse Barnes 
22352dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22362dd2a883SImre Deak 		return IRQ_NONE;
22372dd2a883SImre Deak 
2238b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9)
223988e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
224088e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2241abd58f01SBen Widawsky 
2242cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2243abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2244abd58f01SBen Widawsky 	if (!master_ctl)
2245abd58f01SBen Widawsky 		return IRQ_NONE;
2246abd58f01SBen Widawsky 
2247cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2248abd58f01SBen Widawsky 
224938cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
225038cc46d7SOscar Mateo 
225174cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2252abd58f01SBen Widawsky 
2253abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2254abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2255abd58f01SBen Widawsky 		if (tmp) {
2256abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2257abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
225838cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
225938cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
226038cc46d7SOscar Mateo 			else
226138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2262abd58f01SBen Widawsky 		}
226338cc46d7SOscar Mateo 		else
226438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2265abd58f01SBen Widawsky 	}
2266abd58f01SBen Widawsky 
22676d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22686d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22696d766f02SDaniel Vetter 		if (tmp) {
2270d04a492dSShashank Sharma 			bool found = false;
2271cebd87a0SVille Syrjälä 			u32 hotplug_trigger = 0;
2272cebd87a0SVille Syrjälä 
2273cebd87a0SVille Syrjälä 			if (IS_BROXTON(dev_priv))
2274cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK;
2275cebd87a0SVille Syrjälä 			else if (IS_BROADWELL(dev_priv))
2276cebd87a0SVille Syrjälä 				hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG;
2277d04a492dSShashank Sharma 
22786d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22796d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
228088e04703SJesse Barnes 
2281d04a492dSShashank Sharma 			if (tmp & aux_mask) {
228238cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2283d04a492dSShashank Sharma 				found = true;
2284d04a492dSShashank Sharma 			}
2285d04a492dSShashank Sharma 
228640e56410SVille Syrjälä 			if (hotplug_trigger) {
228740e56410SVille Syrjälä 				if (IS_BROXTON(dev))
228840e56410SVille Syrjälä 					bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt);
228940e56410SVille Syrjälä 				else
229040e56410SVille Syrjälä 					ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw);
2291d04a492dSShashank Sharma 				found = true;
2292d04a492dSShashank Sharma 			}
2293d04a492dSShashank Sharma 
22949e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
22959e63743eSShashank Sharma 				gmbus_irq_handler(dev);
22969e63743eSShashank Sharma 				found = true;
22979e63743eSShashank Sharma 			}
22989e63743eSShashank Sharma 
2299d04a492dSShashank Sharma 			if (!found)
230038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23016d766f02SDaniel Vetter 		}
230238cc46d7SOscar Mateo 		else
230338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23046d766f02SDaniel Vetter 	}
23056d766f02SDaniel Vetter 
2306055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2307770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2308abd58f01SBen Widawsky 
2309c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2310c42664ccSDaniel Vetter 			continue;
2311c42664ccSDaniel Vetter 
2312abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
231338cc46d7SOscar Mateo 		if (pipe_iir) {
231438cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
231538cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2316770de83dSDamien Lespiau 
2317d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2318d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2319d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2320abd58f01SBen Widawsky 
2321b4834a50SRodrigo Vivi 			if (INTEL_INFO(dev_priv)->gen >= 9)
2322770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2323770de83dSDamien Lespiau 			else
2324770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2325770de83dSDamien Lespiau 
2326770de83dSDamien Lespiau 			if (flip_done) {
2327abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2328abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2329abd58f01SBen Widawsky 			}
2330abd58f01SBen Widawsky 
23310fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
23320fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
23330fbe7870SDaniel Vetter 
23341f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23351f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23361f7247c0SDaniel Vetter 								    pipe);
233738d83c96SDaniel Vetter 
2338770de83dSDamien Lespiau 
2339b4834a50SRodrigo Vivi 			if (INTEL_INFO(dev_priv)->gen >= 9)
2340770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2341770de83dSDamien Lespiau 			else
2342770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2343770de83dSDamien Lespiau 
2344770de83dSDamien Lespiau 			if (fault_errors)
234530100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
234630100f2bSDaniel Vetter 					  pipe_name(pipe),
234730100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2348c42664ccSDaniel Vetter 		} else
2349abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2350abd58f01SBen Widawsky 	}
2351abd58f01SBen Widawsky 
2352266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2353266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
235492d03a80SDaniel Vetter 		/*
235592d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
235692d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
235792d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
235892d03a80SDaniel Vetter 		 */
235992d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
236092d03a80SDaniel Vetter 		if (pch_iir) {
236192d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
236292d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
23636dbf30ceSVille Syrjälä 
23646dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
23656dbf30ceSVille Syrjälä 				spt_irq_handler(dev, pch_iir);
23666dbf30ceSVille Syrjälä 			else
236738cc46d7SOscar Mateo 				cpt_irq_handler(dev, pch_iir);
236897e5ed11SDaniel Vetter 		} else {
236997e5ed11SDaniel Vetter 			/*
237097e5ed11SDaniel Vetter 			 * Like on previous PCH there seems to be something
237197e5ed11SDaniel Vetter 			 * fishy going on with forwarding PCH interrupts.
237297e5ed11SDaniel Vetter 			 */
237397e5ed11SDaniel Vetter 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
237497e5ed11SDaniel Vetter 		}
237592d03a80SDaniel Vetter 	}
237692d03a80SDaniel Vetter 
2377cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2378cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2379abd58f01SBen Widawsky 
2380abd58f01SBen Widawsky 	return ret;
2381abd58f01SBen Widawsky }
2382abd58f01SBen Widawsky 
238317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
238417e1df07SDaniel Vetter 			       bool reset_completed)
238517e1df07SDaniel Vetter {
2386a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
238717e1df07SDaniel Vetter 	int i;
238817e1df07SDaniel Vetter 
238917e1df07SDaniel Vetter 	/*
239017e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
239117e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
239217e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
239317e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
239417e1df07SDaniel Vetter 	 */
239517e1df07SDaniel Vetter 
239617e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
239717e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
239817e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
239917e1df07SDaniel Vetter 
240017e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
240117e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
240217e1df07SDaniel Vetter 
240317e1df07SDaniel Vetter 	/*
240417e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
240517e1df07SDaniel Vetter 	 * reset state is cleared.
240617e1df07SDaniel Vetter 	 */
240717e1df07SDaniel Vetter 	if (reset_completed)
240817e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
240917e1df07SDaniel Vetter }
241017e1df07SDaniel Vetter 
24118a905236SJesse Barnes /**
2412b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
2413468f9d29SJavier Martinez Canillas  * @dev: drm device
24148a905236SJesse Barnes  *
24158a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
24168a905236SJesse Barnes  * was detected.
24178a905236SJesse Barnes  */
2418b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
24198a905236SJesse Barnes {
2420b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2421b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2422cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2423cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2424cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
242517e1df07SDaniel Vetter 	int ret;
24268a905236SJesse Barnes 
24275bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
24288a905236SJesse Barnes 
24297db0ba24SDaniel Vetter 	/*
24307db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
24317db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24327db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24337db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24347db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24357db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
24367db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
24377db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
24387db0ba24SDaniel Vetter 	 */
24397db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
244044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24415bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24427db0ba24SDaniel Vetter 				   reset_event);
24431f83fee0SDaniel Vetter 
244417e1df07SDaniel Vetter 		/*
2445f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2446f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2447f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2448f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2449f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2450f454c694SImre Deak 		 */
2451f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24527514747dSVille Syrjälä 
24537514747dSVille Syrjälä 		intel_prepare_reset(dev);
24547514747dSVille Syrjälä 
2455f454c694SImre Deak 		/*
245617e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
245717e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
245817e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
245917e1df07SDaniel Vetter 		 * deadlocks with the reset work.
246017e1df07SDaniel Vetter 		 */
2461f69061beSDaniel Vetter 		ret = i915_reset(dev);
2462f69061beSDaniel Vetter 
24637514747dSVille Syrjälä 		intel_finish_reset(dev);
246417e1df07SDaniel Vetter 
2465f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2466f454c694SImre Deak 
2467f69061beSDaniel Vetter 		if (ret == 0) {
2468f69061beSDaniel Vetter 			/*
2469f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2470f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2471f69061beSDaniel Vetter 			 * complete.
2472f69061beSDaniel Vetter 			 *
2473f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2474f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2475f69061beSDaniel Vetter 			 * updates before
2476f69061beSDaniel Vetter 			 * the counter increment.
2477f69061beSDaniel Vetter 			 */
24784e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2479f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2480f69061beSDaniel Vetter 
24815bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2482f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24831f83fee0SDaniel Vetter 		} else {
2484805de8f4SPeter Zijlstra 			atomic_or(I915_WEDGED, &error->reset_counter);
2485f316a42cSBen Gamari 		}
24861f83fee0SDaniel Vetter 
248717e1df07SDaniel Vetter 		/*
248817e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
248917e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
249017e1df07SDaniel Vetter 		 */
249117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2492f316a42cSBen Gamari 	}
24938a905236SJesse Barnes }
24948a905236SJesse Barnes 
249535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2496c0e09200SDave Airlie {
24978a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2498bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
249963eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2500050ee91fSBen Widawsky 	int pipe, i;
250163eeaf38SJesse Barnes 
250235aed2e6SChris Wilson 	if (!eir)
250335aed2e6SChris Wilson 		return;
250463eeaf38SJesse Barnes 
2505a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
25068a905236SJesse Barnes 
2507bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2508bd9854f9SBen Widawsky 
25098a905236SJesse Barnes 	if (IS_G4X(dev)) {
25108a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
25118a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
25128a905236SJesse Barnes 
2513a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2514a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2515050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2516050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2517a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2518a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25198a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25203143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25218a905236SJesse Barnes 		}
25228a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25238a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2524a70491ccSJoe Perches 			pr_err("page table error\n");
2525a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25268a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25273143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
25288a905236SJesse Barnes 		}
25298a905236SJesse Barnes 	}
25308a905236SJesse Barnes 
2531a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
253263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
253363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2534a70491ccSJoe Perches 			pr_err("page table error\n");
2535a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
253663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25373143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
253863eeaf38SJesse Barnes 		}
25398a905236SJesse Barnes 	}
25408a905236SJesse Barnes 
254163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2542a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2543055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2544a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25459db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
254663eeaf38SJesse Barnes 		/* pipestat has already been acked */
254763eeaf38SJesse Barnes 	}
254863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2549a70491ccSJoe Perches 		pr_err("instruction error\n");
2550a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2551050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2552050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2553a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
255463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
255563eeaf38SJesse Barnes 
2556a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2557a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2558a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
255963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25603143a2bfSChris Wilson 			POSTING_READ(IPEIR);
256163eeaf38SJesse Barnes 		} else {
256263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
256363eeaf38SJesse Barnes 
2564a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2565a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2566a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2567a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
256863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25693143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
257063eeaf38SJesse Barnes 		}
257163eeaf38SJesse Barnes 	}
257263eeaf38SJesse Barnes 
257363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25743143a2bfSChris Wilson 	POSTING_READ(EIR);
257563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
257663eeaf38SJesse Barnes 	if (eir) {
257763eeaf38SJesse Barnes 		/*
257863eeaf38SJesse Barnes 		 * some errors might have become stuck,
257963eeaf38SJesse Barnes 		 * mask them.
258063eeaf38SJesse Barnes 		 */
258163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
258263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
258363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
258463eeaf38SJesse Barnes 	}
258535aed2e6SChris Wilson }
258635aed2e6SChris Wilson 
258735aed2e6SChris Wilson /**
2588b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
258935aed2e6SChris Wilson  * @dev: drm device
259035aed2e6SChris Wilson  *
2591aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
259235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
259335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
259435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
259535aed2e6SChris Wilson  * of a ring dump etc.).
259635aed2e6SChris Wilson  */
259758174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
259858174462SMika Kuoppala 		       const char *fmt, ...)
259935aed2e6SChris Wilson {
260035aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
260158174462SMika Kuoppala 	va_list args;
260258174462SMika Kuoppala 	char error_msg[80];
260335aed2e6SChris Wilson 
260458174462SMika Kuoppala 	va_start(args, fmt);
260558174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
260658174462SMika Kuoppala 	va_end(args);
260758174462SMika Kuoppala 
260858174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
260935aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
26108a905236SJesse Barnes 
2611ba1234d1SBen Gamari 	if (wedged) {
2612805de8f4SPeter Zijlstra 		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2613f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2614ba1234d1SBen Gamari 
261511ed50ecSBen Gamari 		/*
2616b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2617b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2618b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
261917e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
262017e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
262117e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
262217e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
262317e1df07SDaniel Vetter 		 *
262417e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
262517e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
262617e1df07SDaniel Vetter 		 * counter atomic_t.
262711ed50ecSBen Gamari 		 */
262817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
262911ed50ecSBen Gamari 	}
263011ed50ecSBen Gamari 
2631b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
26328a905236SJesse Barnes }
26338a905236SJesse Barnes 
263442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
263542f52ef8SKeith Packard  * we use as a pipe index
263642f52ef8SKeith Packard  */
263788e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
26380a3e67a4SJesse Barnes {
26392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2640e9d21d7fSKeith Packard 	unsigned long irqflags;
264171e0ffa5SJesse Barnes 
26421ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2643f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26447c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2645755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26460a3e67a4SJesse Barnes 	else
26477c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2648755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26491ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26508692d00eSChris Wilson 
26510a3e67a4SJesse Barnes 	return 0;
26520a3e67a4SJesse Barnes }
26530a3e67a4SJesse Barnes 
265488e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2655f796cf8fSJesse Barnes {
26562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2657f796cf8fSJesse Barnes 	unsigned long irqflags;
2658b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
265940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2660f796cf8fSJesse Barnes 
2661f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2662b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2663b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2664b1f14ad0SJesse Barnes 
2665b1f14ad0SJesse Barnes 	return 0;
2666b1f14ad0SJesse Barnes }
2667b1f14ad0SJesse Barnes 
266888e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
26697e231dbeSJesse Barnes {
26702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26717e231dbeSJesse Barnes 	unsigned long irqflags;
26727e231dbeSJesse Barnes 
26737e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
267431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2675755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26767e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26777e231dbeSJesse Barnes 
26787e231dbeSJesse Barnes 	return 0;
26797e231dbeSJesse Barnes }
26807e231dbeSJesse Barnes 
268188e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2682abd58f01SBen Widawsky {
2683abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2684abd58f01SBen Widawsky 	unsigned long irqflags;
2685abd58f01SBen Widawsky 
2686abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26877167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26887167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2689abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2690abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2691abd58f01SBen Widawsky 	return 0;
2692abd58f01SBen Widawsky }
2693abd58f01SBen Widawsky 
269442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
269542f52ef8SKeith Packard  * we use as a pipe index
269642f52ef8SKeith Packard  */
269788e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
26980a3e67a4SJesse Barnes {
26992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2700e9d21d7fSKeith Packard 	unsigned long irqflags;
27010a3e67a4SJesse Barnes 
27021ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27037c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2704755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2705755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27061ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27070a3e67a4SJesse Barnes }
27080a3e67a4SJesse Barnes 
270988e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2710f796cf8fSJesse Barnes {
27112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2712f796cf8fSJesse Barnes 	unsigned long irqflags;
2713b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
271440da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2715f796cf8fSJesse Barnes 
2716f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2717b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2718b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2719b1f14ad0SJesse Barnes }
2720b1f14ad0SJesse Barnes 
272188e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
27227e231dbeSJesse Barnes {
27232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27247e231dbeSJesse Barnes 	unsigned long irqflags;
27257e231dbeSJesse Barnes 
27267e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
272731acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2728755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27297e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27307e231dbeSJesse Barnes }
27317e231dbeSJesse Barnes 
273288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2733abd58f01SBen Widawsky {
2734abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2735abd58f01SBen Widawsky 	unsigned long irqflags;
2736abd58f01SBen Widawsky 
2737abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27387167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27397167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2740abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2741abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2742abd58f01SBen Widawsky }
2743abd58f01SBen Widawsky 
27449107e9d2SChris Wilson static bool
274594f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2746893eead0SChris Wilson {
27479107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
274894f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2749f65d9421SBen Gamari }
2750f65d9421SBen Gamari 
2751a028c4b0SDaniel Vetter static bool
2752a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2753a028c4b0SDaniel Vetter {
2754a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2755a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2756a028c4b0SDaniel Vetter 	} else {
2757a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2758a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2759a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2760a028c4b0SDaniel Vetter 	}
2761a028c4b0SDaniel Vetter }
2762a028c4b0SDaniel Vetter 
2763a4872ba6SOscar Mateo static struct intel_engine_cs *
2764a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2765921d42eaSDaniel Vetter {
2766921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2767a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2768921d42eaSDaniel Vetter 	int i;
2769921d42eaSDaniel Vetter 
2770921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2771a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2772a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2773a6cdb93aSRodrigo Vivi 				continue;
2774a6cdb93aSRodrigo Vivi 
2775a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2776a6cdb93aSRodrigo Vivi 				return signaller;
2777a6cdb93aSRodrigo Vivi 		}
2778921d42eaSDaniel Vetter 	} else {
2779921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2780921d42eaSDaniel Vetter 
2781921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2782921d42eaSDaniel Vetter 			if(ring == signaller)
2783921d42eaSDaniel Vetter 				continue;
2784921d42eaSDaniel Vetter 
2785ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2786921d42eaSDaniel Vetter 				return signaller;
2787921d42eaSDaniel Vetter 		}
2788921d42eaSDaniel Vetter 	}
2789921d42eaSDaniel Vetter 
2790a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2791a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2792921d42eaSDaniel Vetter 
2793921d42eaSDaniel Vetter 	return NULL;
2794921d42eaSDaniel Vetter }
2795921d42eaSDaniel Vetter 
2796a4872ba6SOscar Mateo static struct intel_engine_cs *
2797a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2798a24a11e6SChris Wilson {
2799a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
280088fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2801a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2802a6cdb93aSRodrigo Vivi 	int i, backwards;
2803a24a11e6SChris Wilson 
2804381e8ae3STomas Elf 	/*
2805381e8ae3STomas Elf 	 * This function does not support execlist mode - any attempt to
2806381e8ae3STomas Elf 	 * proceed further into this function will result in a kernel panic
2807381e8ae3STomas Elf 	 * when dereferencing ring->buffer, which is not set up in execlist
2808381e8ae3STomas Elf 	 * mode.
2809381e8ae3STomas Elf 	 *
2810381e8ae3STomas Elf 	 * The correct way of doing it would be to derive the currently
2811381e8ae3STomas Elf 	 * executing ring buffer from the current context, which is derived
2812381e8ae3STomas Elf 	 * from the currently running request. Unfortunately, to get the
2813381e8ae3STomas Elf 	 * current request we would have to grab the struct_mutex before doing
2814381e8ae3STomas Elf 	 * anything else, which would be ill-advised since some other thread
2815381e8ae3STomas Elf 	 * might have grabbed it already and managed to hang itself, causing
2816381e8ae3STomas Elf 	 * the hang checker to deadlock.
2817381e8ae3STomas Elf 	 *
2818381e8ae3STomas Elf 	 * Therefore, this function does not support execlist mode in its
2819381e8ae3STomas Elf 	 * current form. Just return NULL and move on.
2820381e8ae3STomas Elf 	 */
2821381e8ae3STomas Elf 	if (ring->buffer == NULL)
2822381e8ae3STomas Elf 		return NULL;
2823381e8ae3STomas Elf 
2824a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2825a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
28266274f212SChris Wilson 		return NULL;
2827a24a11e6SChris Wilson 
282888fe429dSDaniel Vetter 	/*
282988fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
283088fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2831a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2832a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
283388fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
283488fe429dSDaniel Vetter 	 * ringbuffer itself.
2835a24a11e6SChris Wilson 	 */
283688fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2837a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
283888fe429dSDaniel Vetter 
2839a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
284088fe429dSDaniel Vetter 		/*
284188fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
284288fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
284388fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
284488fe429dSDaniel Vetter 		 */
2845ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
284688fe429dSDaniel Vetter 
284788fe429dSDaniel Vetter 		/* This here seems to blow up */
2848ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2849a24a11e6SChris Wilson 		if (cmd == ipehr)
2850a24a11e6SChris Wilson 			break;
2851a24a11e6SChris Wilson 
285288fe429dSDaniel Vetter 		head -= 4;
285388fe429dSDaniel Vetter 	}
2854a24a11e6SChris Wilson 
285588fe429dSDaniel Vetter 	if (!i)
285688fe429dSDaniel Vetter 		return NULL;
285788fe429dSDaniel Vetter 
2858ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2859a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2860a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2861a6cdb93aSRodrigo Vivi 		offset <<= 32;
2862a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2863a6cdb93aSRodrigo Vivi 	}
2864a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2865a24a11e6SChris Wilson }
2866a24a11e6SChris Wilson 
2867a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28686274f212SChris Wilson {
28696274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2870a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2871a0d036b0SChris Wilson 	u32 seqno;
28726274f212SChris Wilson 
28734be17381SChris Wilson 	ring->hangcheck.deadlock++;
28746274f212SChris Wilson 
28756274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28764be17381SChris Wilson 	if (signaller == NULL)
28774be17381SChris Wilson 		return -1;
28784be17381SChris Wilson 
28794be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28804be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28816274f212SChris Wilson 		return -1;
28826274f212SChris Wilson 
28834be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28844be17381SChris Wilson 		return 1;
28854be17381SChris Wilson 
2886a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2887a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2888a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28894be17381SChris Wilson 		return -1;
28904be17381SChris Wilson 
28914be17381SChris Wilson 	return 0;
28926274f212SChris Wilson }
28936274f212SChris Wilson 
28946274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28956274f212SChris Wilson {
2896a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28976274f212SChris Wilson 	int i;
28986274f212SChris Wilson 
28996274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
29004be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
29016274f212SChris Wilson }
29026274f212SChris Wilson 
2903ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2904a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
29051ec14ad3SChris Wilson {
29061ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
29071ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
29089107e9d2SChris Wilson 	u32 tmp;
29099107e9d2SChris Wilson 
2910f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2911f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2912f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2913f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2914f260fe7bSMika Kuoppala 		}
2915f260fe7bSMika Kuoppala 
2916f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2917f260fe7bSMika Kuoppala 	}
29186274f212SChris Wilson 
29199107e9d2SChris Wilson 	if (IS_GEN2(dev))
2920f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
29219107e9d2SChris Wilson 
29229107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
29239107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
29249107e9d2SChris Wilson 	 * and break the hang. This should work on
29259107e9d2SChris Wilson 	 * all but the second generation chipsets.
29269107e9d2SChris Wilson 	 */
29279107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
29281ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
292958174462SMika Kuoppala 		i915_handle_error(dev, false,
293058174462SMika Kuoppala 				  "Kicking stuck wait on %s",
29311ec14ad3SChris Wilson 				  ring->name);
29321ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2933f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
29341ec14ad3SChris Wilson 	}
2935a24a11e6SChris Wilson 
29366274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
29376274f212SChris Wilson 		switch (semaphore_passed(ring)) {
29386274f212SChris Wilson 		default:
2939f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
29406274f212SChris Wilson 		case 1:
294158174462SMika Kuoppala 			i915_handle_error(dev, false,
294258174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2943a24a11e6SChris Wilson 					  ring->name);
2944a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2945f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29466274f212SChris Wilson 		case 0:
2947f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29486274f212SChris Wilson 		}
29499107e9d2SChris Wilson 	}
29509107e9d2SChris Wilson 
2951f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2952a24a11e6SChris Wilson }
2953d1e61e7fSChris Wilson 
2954737b1506SChris Wilson /*
2955f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
295605407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
295705407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
295805407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
295905407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
296005407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2961f65d9421SBen Gamari  */
2962737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2963f65d9421SBen Gamari {
2964737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2965737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2966737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2967737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2968a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2969b4519513SChris Wilson 	int i;
297005407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29719107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29729107e9d2SChris Wilson #define BUSY 1
29739107e9d2SChris Wilson #define KICK 5
29749107e9d2SChris Wilson #define HUNG 20
2975893eead0SChris Wilson 
2976d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29773e0dc6b0SBen Widawsky 		return;
29783e0dc6b0SBen Widawsky 
2979b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
298050877445SChris Wilson 		u64 acthd;
298150877445SChris Wilson 		u32 seqno;
29829107e9d2SChris Wilson 		bool busy = true;
2983b4519513SChris Wilson 
29846274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29856274f212SChris Wilson 
298605407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
298705407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
298805407ff8SMika Kuoppala 
298905407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
299094f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2991da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2992da661464SMika Kuoppala 
29939107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29949107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2995094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2996f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29979107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29989107e9d2SChris Wilson 								  ring->name);
2999f4adcd24SDaniel Vetter 						else
3000f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
3001f4adcd24SDaniel Vetter 								 ring->name);
30029107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
3003094f9a54SChris Wilson 					}
3004094f9a54SChris Wilson 					/* Safeguard against driver failure */
3005094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
30069107e9d2SChris Wilson 				} else
30079107e9d2SChris Wilson 					busy = false;
300805407ff8SMika Kuoppala 			} else {
30096274f212SChris Wilson 				/* We always increment the hangcheck score
30106274f212SChris Wilson 				 * if the ring is busy and still processing
30116274f212SChris Wilson 				 * the same request, so that no single request
30126274f212SChris Wilson 				 * can run indefinitely (such as a chain of
30136274f212SChris Wilson 				 * batches). The only time we do not increment
30146274f212SChris Wilson 				 * the hangcheck score on this ring, if this
30156274f212SChris Wilson 				 * ring is in a legitimate wait for another
30166274f212SChris Wilson 				 * ring. In that case the waiting ring is a
30176274f212SChris Wilson 				 * victim and we want to be sure we catch the
30186274f212SChris Wilson 				 * right culprit. Then every time we do kick
30196274f212SChris Wilson 				 * the ring, add a small increment to the
30206274f212SChris Wilson 				 * score so that we can catch a batch that is
30216274f212SChris Wilson 				 * being repeatedly kicked and so responsible
30226274f212SChris Wilson 				 * for stalling the machine.
30239107e9d2SChris Wilson 				 */
3024ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
3025ad8beaeaSMika Kuoppala 								    acthd);
3026ad8beaeaSMika Kuoppala 
3027ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
3028da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3029f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3030f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
3031f260fe7bSMika Kuoppala 					break;
3032f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
3033ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
30346274f212SChris Wilson 					break;
3035f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3036ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
30376274f212SChris Wilson 					break;
3038f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3039ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
30406274f212SChris Wilson 					stuck[i] = true;
30416274f212SChris Wilson 					break;
30426274f212SChris Wilson 				}
304305407ff8SMika Kuoppala 			}
30449107e9d2SChris Wilson 		} else {
3045da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3046da661464SMika Kuoppala 
30479107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30489107e9d2SChris Wilson 			 * attempts across multiple batches.
30499107e9d2SChris Wilson 			 */
30509107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30519107e9d2SChris Wilson 				ring->hangcheck.score--;
3052f260fe7bSMika Kuoppala 
3053f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3054cbb465e7SChris Wilson 		}
3055f65d9421SBen Gamari 
305605407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
305705407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30589107e9d2SChris Wilson 		busy_count += busy;
305905407ff8SMika Kuoppala 	}
306005407ff8SMika Kuoppala 
306105407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3062b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3063b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
306405407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3065a43adf07SChris Wilson 				 ring->name);
3066a43adf07SChris Wilson 			rings_hung++;
306705407ff8SMika Kuoppala 		}
306805407ff8SMika Kuoppala 	}
306905407ff8SMika Kuoppala 
307005407ff8SMika Kuoppala 	if (rings_hung)
307158174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
307205407ff8SMika Kuoppala 
307305407ff8SMika Kuoppala 	if (busy_count)
307405407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
307505407ff8SMika Kuoppala 		 * being added */
307610cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
307710cd45b6SMika Kuoppala }
307810cd45b6SMika Kuoppala 
307910cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
308010cd45b6SMika Kuoppala {
3081737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3082672e7b7cSChris Wilson 
3083d330a953SJani Nikula 	if (!i915.enable_hangcheck)
308410cd45b6SMika Kuoppala 		return;
308510cd45b6SMika Kuoppala 
3086737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3087737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3088737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3089737b1506SChris Wilson 	 */
3090737b1506SChris Wilson 
3091737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3092737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3093f65d9421SBen Gamari }
3094f65d9421SBen Gamari 
30951c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
309691738a95SPaulo Zanoni {
309791738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
309891738a95SPaulo Zanoni 
309991738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
310091738a95SPaulo Zanoni 		return;
310191738a95SPaulo Zanoni 
3102f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3103105b122eSPaulo Zanoni 
3104105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3105105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3106622364b6SPaulo Zanoni }
3107105b122eSPaulo Zanoni 
310891738a95SPaulo Zanoni /*
3109622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3110622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3111622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3112622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3113622364b6SPaulo Zanoni  *
3114622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
311591738a95SPaulo Zanoni  */
3116622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3117622364b6SPaulo Zanoni {
3118622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3119622364b6SPaulo Zanoni 
3120622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3121622364b6SPaulo Zanoni 		return;
3122622364b6SPaulo Zanoni 
3123622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
312491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
312591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
312691738a95SPaulo Zanoni }
312791738a95SPaulo Zanoni 
31287c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3129d18ea1b5SDaniel Vetter {
3130d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3131d18ea1b5SDaniel Vetter 
3132f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3133a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3134f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3135d18ea1b5SDaniel Vetter }
3136d18ea1b5SDaniel Vetter 
3137c0e09200SDave Airlie /* drm_dma.h hooks
3138c0e09200SDave Airlie */
3139be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3140036a4a7dSZhenyu Wang {
31412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3142036a4a7dSZhenyu Wang 
31430c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3144bdfcdb63SDaniel Vetter 
3145f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3146c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3147c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3148036a4a7dSZhenyu Wang 
31497c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3150c650156aSZhenyu Wang 
31511c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31527d99163dSBen Widawsky }
31537d99163dSBen Widawsky 
315470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
315570591a41SVille Syrjälä {
315670591a41SVille Syrjälä 	enum pipe pipe;
315770591a41SVille Syrjälä 
31580706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
315970591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
316070591a41SVille Syrjälä 
316170591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
316270591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
316370591a41SVille Syrjälä 
316470591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
316570591a41SVille Syrjälä }
316670591a41SVille Syrjälä 
31677e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31687e231dbeSJesse Barnes {
31692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31707e231dbeSJesse Barnes 
31717e231dbeSJesse Barnes 	/* VLV magic */
31727e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31737e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31747e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31757e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31767e231dbeSJesse Barnes 
31777c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31787e231dbeSJesse Barnes 
31797c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31807e231dbeSJesse Barnes 
318170591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31827e231dbeSJesse Barnes }
31837e231dbeSJesse Barnes 
3184d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3185d6e3cca3SDaniel Vetter {
3186d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3187d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3188d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3189d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3190d6e3cca3SDaniel Vetter }
3191d6e3cca3SDaniel Vetter 
3192823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3193abd58f01SBen Widawsky {
3194abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3195abd58f01SBen Widawsky 	int pipe;
3196abd58f01SBen Widawsky 
3197abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3198abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3199abd58f01SBen Widawsky 
3200d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3201abd58f01SBen Widawsky 
3202055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3203f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3204813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3205f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3206abd58f01SBen Widawsky 
3207f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3208f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3209f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3210abd58f01SBen Widawsky 
3211266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
32121c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3213abd58f01SBen Widawsky }
3214abd58f01SBen Widawsky 
32154c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
32164c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3217d49bdb0eSPaulo Zanoni {
32181180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3219d49bdb0eSPaulo Zanoni 
322013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3221d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3222d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3223d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3224d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
32254c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
32264c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
32274c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
32281180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
32294c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
32304c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
32314c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
32321180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
323313321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3234d49bdb0eSPaulo Zanoni }
3235d49bdb0eSPaulo Zanoni 
323643f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
323743f328d7SVille Syrjälä {
323843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
323943f328d7SVille Syrjälä 
324043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
324143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
324243f328d7SVille Syrjälä 
3243d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
324443f328d7SVille Syrjälä 
324543f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
324643f328d7SVille Syrjälä 
324743f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
324843f328d7SVille Syrjälä 
324970591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
325043f328d7SVille Syrjälä }
325143f328d7SVille Syrjälä 
325287a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
325387a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
325487a02106SVille Syrjälä {
325587a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
325687a02106SVille Syrjälä 	struct intel_encoder *encoder;
325787a02106SVille Syrjälä 	u32 enabled_irqs = 0;
325887a02106SVille Syrjälä 
325987a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
326087a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
326187a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
326287a02106SVille Syrjälä 
326387a02106SVille Syrjälä 	return enabled_irqs;
326487a02106SVille Syrjälä }
326587a02106SVille Syrjälä 
326682a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
326782a28bcfSDaniel Vetter {
32682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
326987a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
327082a28bcfSDaniel Vetter 
327182a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3272fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
327387a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
327482a28bcfSDaniel Vetter 	} else {
3275fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
327687a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
327782a28bcfSDaniel Vetter 	}
327882a28bcfSDaniel Vetter 
3279fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
328082a28bcfSDaniel Vetter 
32817fe0b973SKeith Packard 	/*
32827fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32836dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
32846dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
32857fe0b973SKeith Packard 	 */
32867fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32877fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32887fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32897fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32907fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32910b2eb33eSVille Syrjälä 	/*
32920b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
32930b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
32940b2eb33eSVille Syrjälä 	 */
32950b2eb33eSVille Syrjälä 	if (HAS_PCH_LPT_LP(dev))
32960b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
32977fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32986dbf30ceSVille Syrjälä }
329926951cafSXiong Zhang 
33006dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev)
33016dbf30ceSVille Syrjälä {
33026dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
33036dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
33046dbf30ceSVille Syrjälä 
33056dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
33066dbf30ceSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
33076dbf30ceSVille Syrjälä 
33086dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
33096dbf30ceSVille Syrjälä 
33106dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
33116dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
33126dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
331374c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
33146dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
33156dbf30ceSVille Syrjälä 
331626951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
331726951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
331826951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
331926951cafSXiong Zhang }
33207fe0b973SKeith Packard 
3321e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev)
3322e4ce95aaSVille Syrjälä {
3323e4ce95aaSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3324e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3325e4ce95aaSVille Syrjälä 
33263a3b3c7dSVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
33273a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
33283a3b3c7dSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
33293a3b3c7dSVille Syrjälä 
33303a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
33313a3b3c7dSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
333223bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
333323bb4cb5SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
33343a3b3c7dSVille Syrjälä 
33353a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
333623bb4cb5SVille Syrjälä 	} else {
3337e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
3338e4ce95aaSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3339e4ce95aaSVille Syrjälä 
3340e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
33413a3b3c7dSVille Syrjälä 	}
3342e4ce95aaSVille Syrjälä 
3343e4ce95aaSVille Syrjälä 	/*
3344e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3345e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
334623bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3347e4ce95aaSVille Syrjälä 	 */
3348e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3349e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3350e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3351e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3352e4ce95aaSVille Syrjälä 
3353e4ce95aaSVille Syrjälä 	ibx_hpd_irq_setup(dev);
3354e4ce95aaSVille Syrjälä }
3355e4ce95aaSVille Syrjälä 
3356e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3357e0a20ad7SShashank Sharma {
3358e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3359a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3360e0a20ad7SShashank Sharma 
3361a52bb15bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3362a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3363e0a20ad7SShashank Sharma 
3364a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3365e0a20ad7SShashank Sharma 
3366a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3367a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3368a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3369a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3370e0a20ad7SShashank Sharma }
3371e0a20ad7SShashank Sharma 
3372d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3373d46da437SPaulo Zanoni {
33742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
337582a28bcfSDaniel Vetter 	u32 mask;
3376d46da437SPaulo Zanoni 
3377692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3378692a04cfSDaniel Vetter 		return;
3379692a04cfSDaniel Vetter 
3380105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
33815c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3382105b122eSPaulo Zanoni 	else
33835c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
33848664281bSPaulo Zanoni 
3385b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3386d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3387d46da437SPaulo Zanoni }
3388d46da437SPaulo Zanoni 
33890a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33900a9a8c91SDaniel Vetter {
33910a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
33920a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33930a9a8c91SDaniel Vetter 
33940a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33950a9a8c91SDaniel Vetter 
33960a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3397040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
33980a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
339935a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
340035a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
34010a9a8c91SDaniel Vetter 	}
34020a9a8c91SDaniel Vetter 
34030a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
34040a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
34050a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
34060a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
34070a9a8c91SDaniel Vetter 	} else {
34080a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
34090a9a8c91SDaniel Vetter 	}
34100a9a8c91SDaniel Vetter 
341135079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
34120a9a8c91SDaniel Vetter 
34130a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
341478e68d36SImre Deak 		/*
341578e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
341678e68d36SImre Deak 		 * itself is enabled/disabled.
341778e68d36SImre Deak 		 */
34180a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
34190a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
34200a9a8c91SDaniel Vetter 
3421605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
342235079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
34230a9a8c91SDaniel Vetter 	}
34240a9a8c91SDaniel Vetter }
34250a9a8c91SDaniel Vetter 
3426f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3427036a4a7dSZhenyu Wang {
34282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34298e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
34308e76f8dcSPaulo Zanoni 
34318e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
34328e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
34338e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
34348e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
34355c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
34368e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
343723bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
343823bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
34398e76f8dcSPaulo Zanoni 	} else {
34408e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3441ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
34425b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
34435b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
34445b3a856bSDaniel Vetter 				DE_POISON);
3445e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3446e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3447e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
34488e76f8dcSPaulo Zanoni 	}
3449036a4a7dSZhenyu Wang 
34501ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3451036a4a7dSZhenyu Wang 
34520c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
34530c841212SPaulo Zanoni 
3454622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3455622364b6SPaulo Zanoni 
345635079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3457036a4a7dSZhenyu Wang 
34580a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3459036a4a7dSZhenyu Wang 
3460d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
34617fe0b973SKeith Packard 
3462f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
34636005ce42SDaniel Vetter 		/* Enable PCU event interrupts
34646005ce42SDaniel Vetter 		 *
34656005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
34664bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
34674bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3468d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3469f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3470d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3471f97108d1SJesse Barnes 	}
3472f97108d1SJesse Barnes 
3473036a4a7dSZhenyu Wang 	return 0;
3474036a4a7dSZhenyu Wang }
3475036a4a7dSZhenyu Wang 
3476f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3477f8b79e58SImre Deak {
3478f8b79e58SImre Deak 	u32 pipestat_mask;
3479f8b79e58SImre Deak 	u32 iir_mask;
3480120dda4fSVille Syrjälä 	enum pipe pipe;
3481f8b79e58SImre Deak 
3482f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3483f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3484f8b79e58SImre Deak 
3485120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3486120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3487f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3488f8b79e58SImre Deak 
3489f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3490f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3491f8b79e58SImre Deak 
3492120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3493120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3494120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3495f8b79e58SImre Deak 
3496f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3497f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3498f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3499120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3500120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3501f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3502f8b79e58SImre Deak 
3503f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3504f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3505f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
350676e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
350776e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3508f8b79e58SImre Deak }
3509f8b79e58SImre Deak 
3510f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3511f8b79e58SImre Deak {
3512f8b79e58SImre Deak 	u32 pipestat_mask;
3513f8b79e58SImre Deak 	u32 iir_mask;
3514120dda4fSVille Syrjälä 	enum pipe pipe;
3515f8b79e58SImre Deak 
3516f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3517f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
35186c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3519120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3520120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3521f8b79e58SImre Deak 
3522f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3523f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
352476e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3525f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3526f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3527f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3528f8b79e58SImre Deak 
3529f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3530f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3531f8b79e58SImre Deak 
3532120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3533120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3534120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3535f8b79e58SImre Deak 
3536f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3537f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3538120dda4fSVille Syrjälä 
3539120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3540120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3541f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3542f8b79e58SImre Deak }
3543f8b79e58SImre Deak 
3544f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3545f8b79e58SImre Deak {
3546f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3547f8b79e58SImre Deak 
3548f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3549f8b79e58SImre Deak 		return;
3550f8b79e58SImre Deak 
3551f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3552f8b79e58SImre Deak 
3553950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3554f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3555f8b79e58SImre Deak }
3556f8b79e58SImre Deak 
3557f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3558f8b79e58SImre Deak {
3559f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3560f8b79e58SImre Deak 
3561f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3562f8b79e58SImre Deak 		return;
3563f8b79e58SImre Deak 
3564f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3565f8b79e58SImre Deak 
3566950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3567f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3568f8b79e58SImre Deak }
3569f8b79e58SImre Deak 
35700e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
35717e231dbeSJesse Barnes {
3572f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
35737e231dbeSJesse Barnes 
35740706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
357520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
357620afbda2SDaniel Vetter 
35777e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
357876e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
357976e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
358076e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
358176e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
35827e231dbeSJesse Barnes 
3583b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3584b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3585d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3586f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3587f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3588d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
35890e6c9a9eSVille Syrjälä }
35900e6c9a9eSVille Syrjälä 
35910e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
35920e6c9a9eSVille Syrjälä {
35930e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
35940e6c9a9eSVille Syrjälä 
35950e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
35967e231dbeSJesse Barnes 
35970a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
35987e231dbeSJesse Barnes 
35997e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
36007e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
36017e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
36027e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
36037e231dbeSJesse Barnes #endif
36047e231dbeSJesse Barnes 
36057e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
360620afbda2SDaniel Vetter 
360720afbda2SDaniel Vetter 	return 0;
360820afbda2SDaniel Vetter }
360920afbda2SDaniel Vetter 
3610abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3611abd58f01SBen Widawsky {
3612abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3613abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3614abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
361573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3616abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
361773d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
361873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3619abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
362073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
362173d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
362273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3623abd58f01SBen Widawsky 		0,
362473d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
362573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3626abd58f01SBen Widawsky 		};
3627abd58f01SBen Widawsky 
36280961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
36299a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
36309a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
363178e68d36SImre Deak 	/*
363278e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
363378e68d36SImre Deak 	 * is enabled/disabled.
363478e68d36SImre Deak 	 */
363578e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
36369a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3637abd58f01SBen Widawsky }
3638abd58f01SBen Widawsky 
3639abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3640abd58f01SBen Widawsky {
3641770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3642770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
36433a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
36443a3b3c7dSVille Syrjälä 	u32 de_port_enables;
36453a3b3c7dSVille Syrjälä 	enum pipe pipe;
3646770de83dSDamien Lespiau 
3647b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3648770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3649770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
36503a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
365188e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
36529e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
36533a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
36543a3b3c7dSVille Syrjälä 	} else {
3655770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3656770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
36573a3b3c7dSVille Syrjälä 	}
3658770de83dSDamien Lespiau 
3659770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3660770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3661770de83dSDamien Lespiau 
36623a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3663a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3664a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3665a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
36663a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
36673a3b3c7dSVille Syrjälä 
366813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
366913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
367013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3671abd58f01SBen Widawsky 
3672055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3673f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3674813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3675813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3676813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
367735079899SPaulo Zanoni 					  de_pipe_enables);
3678abd58f01SBen Widawsky 
36793a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3680abd58f01SBen Widawsky }
3681abd58f01SBen Widawsky 
3682abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3683abd58f01SBen Widawsky {
3684abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3685abd58f01SBen Widawsky 
3686266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3687622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3688622364b6SPaulo Zanoni 
3689abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3690abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3691abd58f01SBen Widawsky 
3692266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3693abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3694abd58f01SBen Widawsky 
3695abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3696abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3697abd58f01SBen Widawsky 
3698abd58f01SBen Widawsky 	return 0;
3699abd58f01SBen Widawsky }
3700abd58f01SBen Widawsky 
370143f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
370243f328d7SVille Syrjälä {
370343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
370443f328d7SVille Syrjälä 
3705c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
370643f328d7SVille Syrjälä 
370743f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
370843f328d7SVille Syrjälä 
370943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
371043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
371143f328d7SVille Syrjälä 
371243f328d7SVille Syrjälä 	return 0;
371343f328d7SVille Syrjälä }
371443f328d7SVille Syrjälä 
3715abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3716abd58f01SBen Widawsky {
3717abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3718abd58f01SBen Widawsky 
3719abd58f01SBen Widawsky 	if (!dev_priv)
3720abd58f01SBen Widawsky 		return;
3721abd58f01SBen Widawsky 
3722823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3723abd58f01SBen Widawsky }
3724abd58f01SBen Widawsky 
37258ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
37268ea0be4fSVille Syrjälä {
37278ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
37288ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
37298ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37308ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
37318ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
37328ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
37338ea0be4fSVille Syrjälä 
37348ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
37358ea0be4fSVille Syrjälä 
3736c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
37378ea0be4fSVille Syrjälä }
37388ea0be4fSVille Syrjälä 
37397e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
37407e231dbeSJesse Barnes {
37412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37427e231dbeSJesse Barnes 
37437e231dbeSJesse Barnes 	if (!dev_priv)
37447e231dbeSJesse Barnes 		return;
37457e231dbeSJesse Barnes 
3746843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3747843d0e7dSImre Deak 
3748893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3749893fce8eSVille Syrjälä 
37507e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3751f8b79e58SImre Deak 
37528ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
37537e231dbeSJesse Barnes }
37547e231dbeSJesse Barnes 
375543f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
375643f328d7SVille Syrjälä {
375743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
375843f328d7SVille Syrjälä 
375943f328d7SVille Syrjälä 	if (!dev_priv)
376043f328d7SVille Syrjälä 		return;
376143f328d7SVille Syrjälä 
376243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
376343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
376443f328d7SVille Syrjälä 
3765a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
376643f328d7SVille Syrjälä 
3767a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
376843f328d7SVille Syrjälä 
3769c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
377043f328d7SVille Syrjälä }
377143f328d7SVille Syrjälä 
3772f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3773036a4a7dSZhenyu Wang {
37742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37754697995bSJesse Barnes 
37764697995bSJesse Barnes 	if (!dev_priv)
37774697995bSJesse Barnes 		return;
37784697995bSJesse Barnes 
3779be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3780036a4a7dSZhenyu Wang }
3781036a4a7dSZhenyu Wang 
3782c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3783c2798b19SChris Wilson {
37842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3785c2798b19SChris Wilson 	int pipe;
3786c2798b19SChris Wilson 
3787055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3788c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3789c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3790c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3791c2798b19SChris Wilson 	POSTING_READ16(IER);
3792c2798b19SChris Wilson }
3793c2798b19SChris Wilson 
3794c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3795c2798b19SChris Wilson {
37962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3797c2798b19SChris Wilson 
3798c2798b19SChris Wilson 	I915_WRITE16(EMR,
3799c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3800c2798b19SChris Wilson 
3801c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3802c2798b19SChris Wilson 	dev_priv->irq_mask =
3803c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3804c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3805c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
380637ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3807c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3808c2798b19SChris Wilson 
3809c2798b19SChris Wilson 	I915_WRITE16(IER,
3810c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3811c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3812c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3813c2798b19SChris Wilson 	POSTING_READ16(IER);
3814c2798b19SChris Wilson 
3815379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3816379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3817d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3818755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3819755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3820d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3821379ef82dSDaniel Vetter 
3822c2798b19SChris Wilson 	return 0;
3823c2798b19SChris Wilson }
3824c2798b19SChris Wilson 
382590a72f87SVille Syrjälä /*
382690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
382790a72f87SVille Syrjälä  */
382890a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
38291f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
383090a72f87SVille Syrjälä {
38312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38321f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
383390a72f87SVille Syrjälä 
38348d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
383590a72f87SVille Syrjälä 		return false;
383690a72f87SVille Syrjälä 
383790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3838d6bbafa1SChris Wilson 		goto check_page_flip;
383990a72f87SVille Syrjälä 
384090a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
384190a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
384290a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
384390a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
384490a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
384590a72f87SVille Syrjälä 	 */
384690a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3847d6bbafa1SChris Wilson 		goto check_page_flip;
384890a72f87SVille Syrjälä 
38497d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
385090a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
385190a72f87SVille Syrjälä 	return true;
3852d6bbafa1SChris Wilson 
3853d6bbafa1SChris Wilson check_page_flip:
3854d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3855d6bbafa1SChris Wilson 	return false;
385690a72f87SVille Syrjälä }
385790a72f87SVille Syrjälä 
3858ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3859c2798b19SChris Wilson {
386045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3862c2798b19SChris Wilson 	u16 iir, new_iir;
3863c2798b19SChris Wilson 	u32 pipe_stats[2];
3864c2798b19SChris Wilson 	int pipe;
3865c2798b19SChris Wilson 	u16 flip_mask =
3866c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3867c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3868c2798b19SChris Wilson 
38692dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38702dd2a883SImre Deak 		return IRQ_NONE;
38712dd2a883SImre Deak 
3872c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3873c2798b19SChris Wilson 	if (iir == 0)
3874c2798b19SChris Wilson 		return IRQ_NONE;
3875c2798b19SChris Wilson 
3876c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3877c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3878c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3879c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3880c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3881c2798b19SChris Wilson 		 */
3882222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3883c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3884aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3885c2798b19SChris Wilson 
3886055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3887f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3888c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3889c2798b19SChris Wilson 
3890c2798b19SChris Wilson 			/*
3891c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3892c2798b19SChris Wilson 			 */
38932d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3894c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3895c2798b19SChris Wilson 		}
3896222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3897c2798b19SChris Wilson 
3898c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3899c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3900c2798b19SChris Wilson 
3901c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
390274cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3903c2798b19SChris Wilson 
3904055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
39051f1c2e24SVille Syrjälä 			int plane = pipe;
39063a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
39071f1c2e24SVille Syrjälä 				plane = !plane;
39081f1c2e24SVille Syrjälä 
39094356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
39101f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
39111f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3912c2798b19SChris Wilson 
39134356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3914277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39152d9d2b0bSVille Syrjälä 
39161f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39171f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39181f7247c0SDaniel Vetter 								    pipe);
39194356d586SDaniel Vetter 		}
3920c2798b19SChris Wilson 
3921c2798b19SChris Wilson 		iir = new_iir;
3922c2798b19SChris Wilson 	}
3923c2798b19SChris Wilson 
3924c2798b19SChris Wilson 	return IRQ_HANDLED;
3925c2798b19SChris Wilson }
3926c2798b19SChris Wilson 
3927c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3928c2798b19SChris Wilson {
39292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3930c2798b19SChris Wilson 	int pipe;
3931c2798b19SChris Wilson 
3932055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3933c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3934c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3935c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3936c2798b19SChris Wilson 	}
3937c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3938c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3939c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3940c2798b19SChris Wilson }
3941c2798b19SChris Wilson 
3942a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3943a266c7d5SChris Wilson {
39442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3945a266c7d5SChris Wilson 	int pipe;
3946a266c7d5SChris Wilson 
3947a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
39480706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3949a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3950a266c7d5SChris Wilson 	}
3951a266c7d5SChris Wilson 
395200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3953055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3954a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3955a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3956a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3957a266c7d5SChris Wilson 	POSTING_READ(IER);
3958a266c7d5SChris Wilson }
3959a266c7d5SChris Wilson 
3960a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3961a266c7d5SChris Wilson {
39622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
396338bde180SChris Wilson 	u32 enable_mask;
3964a266c7d5SChris Wilson 
396538bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
396638bde180SChris Wilson 
396738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
396838bde180SChris Wilson 	dev_priv->irq_mask =
396938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
397038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
397138bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
397238bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
397337ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
397438bde180SChris Wilson 
397538bde180SChris Wilson 	enable_mask =
397638bde180SChris Wilson 		I915_ASLE_INTERRUPT |
397738bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
397838bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
397938bde180SChris Wilson 		I915_USER_INTERRUPT;
398038bde180SChris Wilson 
3981a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
39820706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
398320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
398420afbda2SDaniel Vetter 
3985a266c7d5SChris Wilson 		/* Enable in IER... */
3986a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3987a266c7d5SChris Wilson 		/* and unmask in IMR */
3988a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3989a266c7d5SChris Wilson 	}
3990a266c7d5SChris Wilson 
3991a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3992a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3993a266c7d5SChris Wilson 	POSTING_READ(IER);
3994a266c7d5SChris Wilson 
3995f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
399620afbda2SDaniel Vetter 
3997379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3998379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3999d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4000755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4001755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4002d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4003379ef82dSDaniel Vetter 
400420afbda2SDaniel Vetter 	return 0;
400520afbda2SDaniel Vetter }
400620afbda2SDaniel Vetter 
400790a72f87SVille Syrjälä /*
400890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
400990a72f87SVille Syrjälä  */
401090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
401190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
401290a72f87SVille Syrjälä {
40132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
401490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
401590a72f87SVille Syrjälä 
40168d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
401790a72f87SVille Syrjälä 		return false;
401890a72f87SVille Syrjälä 
401990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
4020d6bbafa1SChris Wilson 		goto check_page_flip;
402190a72f87SVille Syrjälä 
402290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
402390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
402490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
402590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
402690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
402790a72f87SVille Syrjälä 	 */
402890a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
4029d6bbafa1SChris Wilson 		goto check_page_flip;
403090a72f87SVille Syrjälä 
40317d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
403290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
403390a72f87SVille Syrjälä 	return true;
4034d6bbafa1SChris Wilson 
4035d6bbafa1SChris Wilson check_page_flip:
4036d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
4037d6bbafa1SChris Wilson 	return false;
403890a72f87SVille Syrjälä }
403990a72f87SVille Syrjälä 
4040ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4041a266c7d5SChris Wilson {
404245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
40448291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
404538bde180SChris Wilson 	u32 flip_mask =
404638bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
404738bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
404838bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4049a266c7d5SChris Wilson 
40502dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40512dd2a883SImre Deak 		return IRQ_NONE;
40522dd2a883SImre Deak 
4053a266c7d5SChris Wilson 	iir = I915_READ(IIR);
405438bde180SChris Wilson 	do {
405538bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
40568291ee90SChris Wilson 		bool blc_event = false;
4057a266c7d5SChris Wilson 
4058a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4059a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4060a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4061a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4062a266c7d5SChris Wilson 		 */
4063222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4064a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4065aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4066a266c7d5SChris Wilson 
4067055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4068f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4069a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4070a266c7d5SChris Wilson 
407138bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4072a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4073a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
407438bde180SChris Wilson 				irq_received = true;
4075a266c7d5SChris Wilson 			}
4076a266c7d5SChris Wilson 		}
4077222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4078a266c7d5SChris Wilson 
4079a266c7d5SChris Wilson 		if (!irq_received)
4080a266c7d5SChris Wilson 			break;
4081a266c7d5SChris Wilson 
4082a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
408316c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
408416c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
408516c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4086a266c7d5SChris Wilson 
408738bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4088a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4089a266c7d5SChris Wilson 
4090a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
409174cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4092a266c7d5SChris Wilson 
4093055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
409438bde180SChris Wilson 			int plane = pipe;
40953a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
409638bde180SChris Wilson 				plane = !plane;
40975e2032d4SVille Syrjälä 
409890a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
409990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
410090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4101a266c7d5SChris Wilson 
4102a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4103a266c7d5SChris Wilson 				blc_event = true;
41044356d586SDaniel Vetter 
41054356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4106277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
41072d9d2b0bSVille Syrjälä 
41081f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41091f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
41101f7247c0SDaniel Vetter 								    pipe);
4111a266c7d5SChris Wilson 		}
4112a266c7d5SChris Wilson 
4113a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4114a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4115a266c7d5SChris Wilson 
4116a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4117a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4118a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4119a266c7d5SChris Wilson 		 * we would never get another interrupt.
4120a266c7d5SChris Wilson 		 *
4121a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4122a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4123a266c7d5SChris Wilson 		 * another one.
4124a266c7d5SChris Wilson 		 *
4125a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4126a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4127a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4128a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4129a266c7d5SChris Wilson 		 * stray interrupts.
4130a266c7d5SChris Wilson 		 */
413138bde180SChris Wilson 		ret = IRQ_HANDLED;
4132a266c7d5SChris Wilson 		iir = new_iir;
413338bde180SChris Wilson 	} while (iir & ~flip_mask);
4134a266c7d5SChris Wilson 
4135a266c7d5SChris Wilson 	return ret;
4136a266c7d5SChris Wilson }
4137a266c7d5SChris Wilson 
4138a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4139a266c7d5SChris Wilson {
41402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4141a266c7d5SChris Wilson 	int pipe;
4142a266c7d5SChris Wilson 
4143a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41440706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4145a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4146a266c7d5SChris Wilson 	}
4147a266c7d5SChris Wilson 
414800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4149055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
415055b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4151a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
415255b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
415355b39755SChris Wilson 	}
4154a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4155a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4156a266c7d5SChris Wilson 
4157a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4158a266c7d5SChris Wilson }
4159a266c7d5SChris Wilson 
4160a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4161a266c7d5SChris Wilson {
41622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4163a266c7d5SChris Wilson 	int pipe;
4164a266c7d5SChris Wilson 
41650706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4166a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4167a266c7d5SChris Wilson 
4168a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4169055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4170a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4171a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4172a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4173a266c7d5SChris Wilson 	POSTING_READ(IER);
4174a266c7d5SChris Wilson }
4175a266c7d5SChris Wilson 
4176a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4177a266c7d5SChris Wilson {
41782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4179bbba0a97SChris Wilson 	u32 enable_mask;
4180a266c7d5SChris Wilson 	u32 error_mask;
4181a266c7d5SChris Wilson 
4182a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4183bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4184adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4185bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4186bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4187bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4188bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4189bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4190bbba0a97SChris Wilson 
4191bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
419221ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
419321ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4194bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4195bbba0a97SChris Wilson 
4196bbba0a97SChris Wilson 	if (IS_G4X(dev))
4197bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4198a266c7d5SChris Wilson 
4199b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4200b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4201d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4202755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4203755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4204755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4205d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4206a266c7d5SChris Wilson 
4207a266c7d5SChris Wilson 	/*
4208a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4209a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4210a266c7d5SChris Wilson 	 */
4211a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4212a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4213a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4214a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4215a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4216a266c7d5SChris Wilson 	} else {
4217a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4218a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4219a266c7d5SChris Wilson 	}
4220a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4221a266c7d5SChris Wilson 
4222a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4223a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4224a266c7d5SChris Wilson 	POSTING_READ(IER);
4225a266c7d5SChris Wilson 
42260706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
422720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
422820afbda2SDaniel Vetter 
4229f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
423020afbda2SDaniel Vetter 
423120afbda2SDaniel Vetter 	return 0;
423220afbda2SDaniel Vetter }
423320afbda2SDaniel Vetter 
4234bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
423520afbda2SDaniel Vetter {
42362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
423720afbda2SDaniel Vetter 	u32 hotplug_en;
423820afbda2SDaniel Vetter 
4239b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4240b5ea2d56SDaniel Vetter 
4241adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4242e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
42430706f17cSEgbert Eich 	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4244a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4245a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4246a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4247a266c7d5SChris Wilson 	*/
4248a266c7d5SChris Wilson 	if (IS_G4X(dev))
4249a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4250a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4251a266c7d5SChris Wilson 
4252a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
42530706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4254f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4255f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4256f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
42570706f17cSEgbert Eich 					     hotplug_en);
4258a266c7d5SChris Wilson }
4259a266c7d5SChris Wilson 
4260ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4261a266c7d5SChris Wilson {
426245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
42632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4264a266c7d5SChris Wilson 	u32 iir, new_iir;
4265a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4266a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
426721ad8330SVille Syrjälä 	u32 flip_mask =
426821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
426921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4270a266c7d5SChris Wilson 
42712dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42722dd2a883SImre Deak 		return IRQ_NONE;
42732dd2a883SImre Deak 
4274a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4275a266c7d5SChris Wilson 
4276a266c7d5SChris Wilson 	for (;;) {
4277501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
42782c8ba29fSChris Wilson 		bool blc_event = false;
42792c8ba29fSChris Wilson 
4280a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4281a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4282a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4283a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4284a266c7d5SChris Wilson 		 */
4285222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4286a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4287aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4288a266c7d5SChris Wilson 
4289055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4290f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4291a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4292a266c7d5SChris Wilson 
4293a266c7d5SChris Wilson 			/*
4294a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4295a266c7d5SChris Wilson 			 */
4296a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4297a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4298501e01d7SVille Syrjälä 				irq_received = true;
4299a266c7d5SChris Wilson 			}
4300a266c7d5SChris Wilson 		}
4301222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4302a266c7d5SChris Wilson 
4303a266c7d5SChris Wilson 		if (!irq_received)
4304a266c7d5SChris Wilson 			break;
4305a266c7d5SChris Wilson 
4306a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4307a266c7d5SChris Wilson 
4308a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
430916c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
431016c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4311a266c7d5SChris Wilson 
431221ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4313a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4314a266c7d5SChris Wilson 
4315a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
431674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4317a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
431874cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4319a266c7d5SChris Wilson 
4320055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
43212c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
432290a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
432390a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4324a266c7d5SChris Wilson 
4325a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4326a266c7d5SChris Wilson 				blc_event = true;
43274356d586SDaniel Vetter 
43284356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4329277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4330a266c7d5SChris Wilson 
43311f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
43321f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
43332d9d2b0bSVille Syrjälä 		}
4334a266c7d5SChris Wilson 
4335a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4336a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4337a266c7d5SChris Wilson 
4338515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4339515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4340515ac2bbSDaniel Vetter 
4341a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4342a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4343a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4344a266c7d5SChris Wilson 		 * we would never get another interrupt.
4345a266c7d5SChris Wilson 		 *
4346a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4347a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4348a266c7d5SChris Wilson 		 * another one.
4349a266c7d5SChris Wilson 		 *
4350a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4351a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4352a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4353a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4354a266c7d5SChris Wilson 		 * stray interrupts.
4355a266c7d5SChris Wilson 		 */
4356a266c7d5SChris Wilson 		iir = new_iir;
4357a266c7d5SChris Wilson 	}
4358a266c7d5SChris Wilson 
4359a266c7d5SChris Wilson 	return ret;
4360a266c7d5SChris Wilson }
4361a266c7d5SChris Wilson 
4362a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4363a266c7d5SChris Wilson {
43642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4365a266c7d5SChris Wilson 	int pipe;
4366a266c7d5SChris Wilson 
4367a266c7d5SChris Wilson 	if (!dev_priv)
4368a266c7d5SChris Wilson 		return;
4369a266c7d5SChris Wilson 
43700706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4371a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4372a266c7d5SChris Wilson 
4373a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4374055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4375a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4376a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4377a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4378a266c7d5SChris Wilson 
4379055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4380a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4381a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4382a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4383a266c7d5SChris Wilson }
4384a266c7d5SChris Wilson 
4385fca52a55SDaniel Vetter /**
4386fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4387fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4388fca52a55SDaniel Vetter  *
4389fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4390fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4391fca52a55SDaniel Vetter  */
4392b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4393f71d4af4SJesse Barnes {
4394b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43958b2e326dSChris Wilson 
439677913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
439777913b39SJani Nikula 
4398c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4399a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
44008b2e326dSChris Wilson 
4401a6706b45SDeepak S 	/* Let's track the enabled rps events */
4402b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
44036c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
44046f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
440531685c25SDeepak S 	else
4406a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4407a6706b45SDeepak S 
4408737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4409737b1506SChris Wilson 			  i915_hangcheck_elapsed);
441061bac78eSDaniel Vetter 
441197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
44129ee32feaSDaniel Vetter 
4413b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
44144cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
44154cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4416b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4417f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4418fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4419391f75e2SVille Syrjälä 	} else {
4420391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4421391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4422f71d4af4SJesse Barnes 	}
4423f71d4af4SJesse Barnes 
442421da2700SVille Syrjälä 	/*
442521da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
442621da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
442721da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
442821da2700SVille Syrjälä 	 */
4429b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
443021da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
443121da2700SVille Syrjälä 
4432f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4433f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4434f71d4af4SJesse Barnes 
4435b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
443643f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
443743f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
443843f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
443943f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
444043f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
444143f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
444243f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4443b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
44447e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
44457e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
44467e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
44477e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
44487e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
44497e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4450fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4451b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4452abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4453723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4454abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4455abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4456abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4457abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
44586dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4459e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
44606dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
44616dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
44626dbf30ceSVille Syrjälä 		else
44633a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4464f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4465f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4466723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4467f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4468f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4469f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4470f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4471e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4472f71d4af4SJesse Barnes 	} else {
4473b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4474c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4475c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4476c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4477c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4478b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4479a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4480a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4481a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4482a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4483c2798b19SChris Wilson 		} else {
4484a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4485a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4486a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4487a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4488c2798b19SChris Wilson 		}
4489778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4490778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4491f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4492f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4493f71d4af4SJesse Barnes 	}
4494f71d4af4SJesse Barnes }
449520afbda2SDaniel Vetter 
4496fca52a55SDaniel Vetter /**
4497fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4498fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4499fca52a55SDaniel Vetter  *
4500fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4501fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4502fca52a55SDaniel Vetter  *
4503fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4504fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4505fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4506fca52a55SDaniel Vetter  */
45072aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
45082aeb7d3aSDaniel Vetter {
45092aeb7d3aSDaniel Vetter 	/*
45102aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
45112aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
45122aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
45132aeb7d3aSDaniel Vetter 	 */
45142aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
45152aeb7d3aSDaniel Vetter 
45162aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
45172aeb7d3aSDaniel Vetter }
45182aeb7d3aSDaniel Vetter 
4519fca52a55SDaniel Vetter /**
4520fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4521fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4522fca52a55SDaniel Vetter  *
4523fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4524fca52a55SDaniel Vetter  * resources acquired in the init functions.
4525fca52a55SDaniel Vetter  */
45262aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45272aeb7d3aSDaniel Vetter {
45282aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
45292aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
45302aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45312aeb7d3aSDaniel Vetter }
45322aeb7d3aSDaniel Vetter 
4533fca52a55SDaniel Vetter /**
4534fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4535fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4536fca52a55SDaniel Vetter  *
4537fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4538fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4539fca52a55SDaniel Vetter  */
4540b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4541c67a470bSPaulo Zanoni {
4542b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45432aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45442dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4545c67a470bSPaulo Zanoni }
4546c67a470bSPaulo Zanoni 
4547fca52a55SDaniel Vetter /**
4548fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4549fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4550fca52a55SDaniel Vetter  *
4551fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4552fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4553fca52a55SDaniel Vetter  */
4554b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4555c67a470bSPaulo Zanoni {
45562aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4557b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4558b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4559c67a470bSPaulo Zanoni }
4560