xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 68eb49b140c380866ee918d378ae1a798aab9983)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/cpuidle.h>
3355367a27SJani Nikula #include <linux/slab.h>
3455367a27SJani Nikula #include <linux/sysrq.h>
3555367a27SJani Nikula 
36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3755367a27SJani Nikula #include <drm/drm_irq.h>
38760285e7SDavid Howells #include <drm/i915_drm.h>
3955367a27SJani Nikula 
40c0e09200SDave Airlie #include "i915_drv.h"
411c5d22f7SChris Wilson #include "i915_trace.h"
4279e53945SJesse Barnes #include "intel_drv.h"
4355367a27SJani Nikula #include "intel_psr.h"
44c0e09200SDave Airlie 
45fca52a55SDaniel Vetter /**
46fca52a55SDaniel Vetter  * DOC: interrupt handling
47fca52a55SDaniel Vetter  *
48fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
49fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
50fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
51fca52a55SDaniel Vetter  */
52fca52a55SDaniel Vetter 
53e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
54e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
55e4ce95aaSVille Syrjälä };
56e4ce95aaSVille Syrjälä 
5723bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5823bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5923bb4cb5SVille Syrjälä };
6023bb4cb5SVille Syrjälä 
613a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
623a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
633a3b3c7dSVille Syrjälä };
643a3b3c7dSVille Syrjälä 
657c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7573c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
76e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
77e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
78e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
79e5868a31SEgbert Eich };
80e5868a31SEgbert Eich 
8126951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
8274c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
8326951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
8426951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8526951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8626951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8726951cafSXiong Zhang };
8826951cafSXiong Zhang 
897c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
90e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
91e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
92e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
93e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
94e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
95e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
96e5868a31SEgbert Eich };
97e5868a31SEgbert Eich 
987c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
99e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
100e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
101e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
102e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
103e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
105e5868a31SEgbert Eich };
106e5868a31SEgbert Eich 
1074bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
108e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
109e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
110e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
111e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
112e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
113e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
114e5868a31SEgbert Eich };
115e5868a31SEgbert Eich 
116e0a20ad7SShashank Sharma /* BXT hpd list */
117e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1187f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
119e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
120e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
121e0a20ad7SShashank Sharma };
122e0a20ad7SShashank Sharma 
123b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
124b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
125b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
126b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
127b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
128121e758eSDhinakaran Pandiyan };
129121e758eSDhinakaran Pandiyan 
13031604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
13131604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
13231604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
13331604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
13431604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
13531604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
13631604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
13731604222SAnusha Srivatsa };
13831604222SAnusha Srivatsa 
139*68eb49b1SPaulo Zanoni static void gen3_irq_reset(struct drm_i915_private *dev_priv, i915_reg_t imr,
140*68eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
141*68eb49b1SPaulo Zanoni {
142*68eb49b1SPaulo Zanoni 	I915_WRITE(imr, 0xffffffff);
143*68eb49b1SPaulo Zanoni 	POSTING_READ(imr);
144*68eb49b1SPaulo Zanoni 
145*68eb49b1SPaulo Zanoni 	I915_WRITE(ier, 0);
146*68eb49b1SPaulo Zanoni 
1475c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
148*68eb49b1SPaulo Zanoni 	I915_WRITE(iir, 0xffffffff);
149*68eb49b1SPaulo Zanoni 	POSTING_READ(iir);
150*68eb49b1SPaulo Zanoni 	I915_WRITE(iir, 0xffffffff);
151*68eb49b1SPaulo Zanoni 	POSTING_READ(iir);
152*68eb49b1SPaulo Zanoni }
1535c502442SPaulo Zanoni 
154*68eb49b1SPaulo Zanoni static void gen2_irq_reset(struct drm_i915_private *dev_priv, i915_reg_t imr,
155*68eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
156*68eb49b1SPaulo Zanoni {
157*68eb49b1SPaulo Zanoni 	I915_WRITE16(imr, 0xffff);
158*68eb49b1SPaulo Zanoni 	POSTING_READ16(imr);
159a9d356a6SPaulo Zanoni 
160*68eb49b1SPaulo Zanoni 	I915_WRITE16(ier, 0);
161*68eb49b1SPaulo Zanoni 
162*68eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
163*68eb49b1SPaulo Zanoni 	I915_WRITE16(iir, 0xffff);
164*68eb49b1SPaulo Zanoni 	POSTING_READ16(iir);
165*68eb49b1SPaulo Zanoni 	I915_WRITE16(iir, 0xffff);
166*68eb49b1SPaulo Zanoni 	POSTING_READ16(iir);
167*68eb49b1SPaulo Zanoni }
168*68eb49b1SPaulo Zanoni 
169*68eb49b1SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) \
170*68eb49b1SPaulo Zanoni ({ \
171*68eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
172*68eb49b1SPaulo Zanoni 	gen3_irq_reset(dev_priv, GEN8_##type##_IMR(which_), \
173*68eb49b1SPaulo Zanoni 		       GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
174*68eb49b1SPaulo Zanoni })
175*68eb49b1SPaulo Zanoni 
176*68eb49b1SPaulo Zanoni #define GEN3_IRQ_RESET(type) \
177*68eb49b1SPaulo Zanoni 	gen3_irq_reset(dev_priv, type##IMR, type##IIR, type##IER)
178*68eb49b1SPaulo Zanoni 
179*68eb49b1SPaulo Zanoni #define GEN2_IRQ_RESET(type) \
180*68eb49b1SPaulo Zanoni 	gen2_irq_reset(dev_priv, type##IMR, type##IIR, type##IER)
181e9e9848aSVille Syrjälä 
182337ba017SPaulo Zanoni /*
183337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
184337ba017SPaulo Zanoni  */
1853488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
186f0f59a00SVille Syrjälä 				    i915_reg_t reg)
187b51a2842SVille Syrjälä {
188b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
189b51a2842SVille Syrjälä 
190b51a2842SVille Syrjälä 	if (val == 0)
191b51a2842SVille Syrjälä 		return;
192b51a2842SVille Syrjälä 
193b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
194f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
195b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
196b51a2842SVille Syrjälä 	POSTING_READ(reg);
197b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
198b51a2842SVille Syrjälä 	POSTING_READ(reg);
199b51a2842SVille Syrjälä }
200337ba017SPaulo Zanoni 
201e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
202e9e9848aSVille Syrjälä 				    i915_reg_t reg)
203e9e9848aSVille Syrjälä {
204e9e9848aSVille Syrjälä 	u16 val = I915_READ16(reg);
205e9e9848aSVille Syrjälä 
206e9e9848aSVille Syrjälä 	if (val == 0)
207e9e9848aSVille Syrjälä 		return;
208e9e9848aSVille Syrjälä 
209e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
210e9e9848aSVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
211e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
212e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
213e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
214e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
215e9e9848aSVille Syrjälä }
216e9e9848aSVille Syrjälä 
217*68eb49b1SPaulo Zanoni static void gen3_irq_init(struct drm_i915_private *dev_priv,
218*68eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
219*68eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
220*68eb49b1SPaulo Zanoni 			  i915_reg_t iir)
221*68eb49b1SPaulo Zanoni {
222*68eb49b1SPaulo Zanoni 	gen3_assert_iir_is_zero(dev_priv, iir);
22335079899SPaulo Zanoni 
224*68eb49b1SPaulo Zanoni 	I915_WRITE(ier, ier_val);
225*68eb49b1SPaulo Zanoni 	I915_WRITE(imr, imr_val);
226*68eb49b1SPaulo Zanoni 	POSTING_READ(imr);
227*68eb49b1SPaulo Zanoni }
22835079899SPaulo Zanoni 
229*68eb49b1SPaulo Zanoni static void gen2_irq_init(struct drm_i915_private *dev_priv,
230*68eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
231*68eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
232*68eb49b1SPaulo Zanoni 			  i915_reg_t iir)
233*68eb49b1SPaulo Zanoni {
234*68eb49b1SPaulo Zanoni 	gen2_assert_iir_is_zero(dev_priv, iir);
235*68eb49b1SPaulo Zanoni 
236*68eb49b1SPaulo Zanoni 	I915_WRITE16(ier, ier_val);
237*68eb49b1SPaulo Zanoni 	I915_WRITE16(imr, imr_val);
238*68eb49b1SPaulo Zanoni 	POSTING_READ16(imr);
239*68eb49b1SPaulo Zanoni }
240*68eb49b1SPaulo Zanoni 
241*68eb49b1SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) \
242*68eb49b1SPaulo Zanoni ({ \
243*68eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
244*68eb49b1SPaulo Zanoni 	gen3_irq_init(dev_priv, \
245*68eb49b1SPaulo Zanoni 		      GEN8_##type##_IMR(which_), imr_val, \
246*68eb49b1SPaulo Zanoni 		      GEN8_##type##_IER(which_), ier_val, \
247*68eb49b1SPaulo Zanoni 		      GEN8_##type##_IIR(which_)); \
248*68eb49b1SPaulo Zanoni })
249*68eb49b1SPaulo Zanoni 
250*68eb49b1SPaulo Zanoni #define GEN3_IRQ_INIT(type, imr_val, ier_val) \
251*68eb49b1SPaulo Zanoni 	gen3_irq_init(dev_priv, \
252*68eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
253*68eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
254*68eb49b1SPaulo Zanoni 		      type##IIR)
255*68eb49b1SPaulo Zanoni 
256*68eb49b1SPaulo Zanoni #define GEN2_IRQ_INIT(type, imr_val, ier_val) \
257*68eb49b1SPaulo Zanoni 	gen2_irq_init(dev_priv, \
258*68eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
259*68eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
260*68eb49b1SPaulo Zanoni 		      type##IIR)
261e9e9848aSVille Syrjälä 
262c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
26326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
264c9a9a268SImre Deak 
2650706f17cSEgbert Eich /* For display hotplug interrupt */
2660706f17cSEgbert Eich static inline void
2670706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
268a9c287c9SJani Nikula 				     u32 mask,
269a9c287c9SJani Nikula 				     u32 bits)
2700706f17cSEgbert Eich {
271a9c287c9SJani Nikula 	u32 val;
2720706f17cSEgbert Eich 
27367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2740706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2750706f17cSEgbert Eich 
2760706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2770706f17cSEgbert Eich 	val &= ~mask;
2780706f17cSEgbert Eich 	val |= bits;
2790706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2800706f17cSEgbert Eich }
2810706f17cSEgbert Eich 
2820706f17cSEgbert Eich /**
2830706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2840706f17cSEgbert Eich  * @dev_priv: driver private
2850706f17cSEgbert Eich  * @mask: bits to update
2860706f17cSEgbert Eich  * @bits: bits to enable
2870706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2880706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2890706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2900706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2910706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2920706f17cSEgbert Eich  * version is also available.
2930706f17cSEgbert Eich  */
2940706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
295a9c287c9SJani Nikula 				   u32 mask,
296a9c287c9SJani Nikula 				   u32 bits)
2970706f17cSEgbert Eich {
2980706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2990706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3000706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3010706f17cSEgbert Eich }
3020706f17cSEgbert Eich 
30396606f3bSOscar Mateo static u32
30496606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915,
30596606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
30696606f3bSOscar Mateo 
30760a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
30896606f3bSOscar Mateo 				const unsigned int bank,
30996606f3bSOscar Mateo 				const unsigned int bit)
31096606f3bSOscar Mateo {
31125286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
31296606f3bSOscar Mateo 	u32 dw;
31396606f3bSOscar Mateo 
31496606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
31596606f3bSOscar Mateo 
31696606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
31796606f3bSOscar Mateo 	if (dw & BIT(bit)) {
31896606f3bSOscar Mateo 		/*
31996606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
32096606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
32196606f3bSOscar Mateo 		 */
32296606f3bSOscar Mateo 		gen11_gt_engine_identity(i915, bank, bit);
32396606f3bSOscar Mateo 
32496606f3bSOscar Mateo 		/*
32596606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
32696606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
32796606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
32896606f3bSOscar Mateo 		 * everybody.
32996606f3bSOscar Mateo 		 */
33096606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
33196606f3bSOscar Mateo 
33296606f3bSOscar Mateo 		return true;
33396606f3bSOscar Mateo 	}
33496606f3bSOscar Mateo 
33596606f3bSOscar Mateo 	return false;
33696606f3bSOscar Mateo }
33796606f3bSOscar Mateo 
338d9dc34f1SVille Syrjälä /**
339d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
340d9dc34f1SVille Syrjälä  * @dev_priv: driver private
341d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
342d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
343d9dc34f1SVille Syrjälä  */
344fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
345a9c287c9SJani Nikula 			    u32 interrupt_mask,
346a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
347036a4a7dSZhenyu Wang {
348a9c287c9SJani Nikula 	u32 new_val;
349d9dc34f1SVille Syrjälä 
35067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3514bc9d430SDaniel Vetter 
352d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
353d9dc34f1SVille Syrjälä 
3549df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
355c67a470bSPaulo Zanoni 		return;
356c67a470bSPaulo Zanoni 
357d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
358d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
359d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
360d9dc34f1SVille Syrjälä 
361d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
362d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3631ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3643143a2bfSChris Wilson 		POSTING_READ(DEIMR);
365036a4a7dSZhenyu Wang 	}
366036a4a7dSZhenyu Wang }
367036a4a7dSZhenyu Wang 
36843eaea13SPaulo Zanoni /**
36943eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
37043eaea13SPaulo Zanoni  * @dev_priv: driver private
37143eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
37243eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
37343eaea13SPaulo Zanoni  */
37443eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
375a9c287c9SJani Nikula 			      u32 interrupt_mask,
376a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
37743eaea13SPaulo Zanoni {
37867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
37943eaea13SPaulo Zanoni 
38015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
38115a17aaeSDaniel Vetter 
3829df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
383c67a470bSPaulo Zanoni 		return;
384c67a470bSPaulo Zanoni 
38543eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
38643eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
38743eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
38843eaea13SPaulo Zanoni }
38943eaea13SPaulo Zanoni 
390a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
39143eaea13SPaulo Zanoni {
39243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
39331bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
39443eaea13SPaulo Zanoni }
39543eaea13SPaulo Zanoni 
396a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
39743eaea13SPaulo Zanoni {
39843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
39943eaea13SPaulo Zanoni }
40043eaea13SPaulo Zanoni 
401f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
402b900b949SImre Deak {
403d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
404d02b98b8SOscar Mateo 
405bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
406b900b949SImre Deak }
407b900b949SImre Deak 
408917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv)
409a72fbc3aSImre Deak {
410917dc6b5SMika Kuoppala 	i915_reg_t reg;
411917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_imr;
412917dc6b5SMika Kuoppala 
413917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
414917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
415917dc6b5SMika Kuoppala 		/* pm is in upper half */
416917dc6b5SMika Kuoppala 		mask = mask << 16;
417917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
418917dc6b5SMika Kuoppala 		reg = GEN8_GT_IMR(2);
419917dc6b5SMika Kuoppala 	} else {
420917dc6b5SMika Kuoppala 		reg = GEN6_PMIMR;
421a72fbc3aSImre Deak 	}
422a72fbc3aSImre Deak 
423917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
424917dc6b5SMika Kuoppala 	POSTING_READ(reg);
425917dc6b5SMika Kuoppala }
426917dc6b5SMika Kuoppala 
427917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv)
428b900b949SImre Deak {
429917dc6b5SMika Kuoppala 	i915_reg_t reg;
430917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_ier;
431917dc6b5SMika Kuoppala 
432917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
433917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
434917dc6b5SMika Kuoppala 		/* pm is in upper half */
435917dc6b5SMika Kuoppala 		mask = mask << 16;
436917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
437917dc6b5SMika Kuoppala 		reg = GEN8_GT_IER(2);
438917dc6b5SMika Kuoppala 	} else {
439917dc6b5SMika Kuoppala 		reg = GEN6_PMIER;
440917dc6b5SMika Kuoppala 	}
441917dc6b5SMika Kuoppala 
442917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
443b900b949SImre Deak }
444b900b949SImre Deak 
445edbfdb45SPaulo Zanoni /**
446edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
447edbfdb45SPaulo Zanoni  * @dev_priv: driver private
448edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
449edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
450edbfdb45SPaulo Zanoni  */
451edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
452a9c287c9SJani Nikula 			      u32 interrupt_mask,
453a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
454edbfdb45SPaulo Zanoni {
455a9c287c9SJani Nikula 	u32 new_val;
456edbfdb45SPaulo Zanoni 
45715a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
45815a17aaeSDaniel Vetter 
45967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
460edbfdb45SPaulo Zanoni 
461f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
462f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
463f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
464f52ecbcfSPaulo Zanoni 
465f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
466f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
467917dc6b5SMika Kuoppala 		write_pm_imr(dev_priv);
468edbfdb45SPaulo Zanoni 	}
469f52ecbcfSPaulo Zanoni }
470edbfdb45SPaulo Zanoni 
471f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
472edbfdb45SPaulo Zanoni {
4739939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4749939fba2SImre Deak 		return;
4759939fba2SImre Deak 
476edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
477edbfdb45SPaulo Zanoni }
478edbfdb45SPaulo Zanoni 
479f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
4809939fba2SImre Deak {
4819939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
4829939fba2SImre Deak }
4839939fba2SImre Deak 
484f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
485edbfdb45SPaulo Zanoni {
4869939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4879939fba2SImre Deak 		return;
4889939fba2SImre Deak 
489f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
490f4e9af4fSAkash Goel }
491f4e9af4fSAkash Goel 
4923814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
493f4e9af4fSAkash Goel {
494f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
495f4e9af4fSAkash Goel 
49667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
497f4e9af4fSAkash Goel 
498f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
499f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
500f4e9af4fSAkash Goel 	POSTING_READ(reg);
501f4e9af4fSAkash Goel }
502f4e9af4fSAkash Goel 
5033814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
504f4e9af4fSAkash Goel {
50567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
506f4e9af4fSAkash Goel 
507f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
508917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
509f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
510f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
511f4e9af4fSAkash Goel }
512f4e9af4fSAkash Goel 
5133814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
514f4e9af4fSAkash Goel {
51567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
516f4e9af4fSAkash Goel 
517f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
518f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
519917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
520f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
521edbfdb45SPaulo Zanoni }
522edbfdb45SPaulo Zanoni 
523d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
524d02b98b8SOscar Mateo {
525d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
526d02b98b8SOscar Mateo 
52796606f3bSOscar Mateo 	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
52896606f3bSOscar Mateo 		;
529d02b98b8SOscar Mateo 
530d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
531d02b98b8SOscar Mateo 
532d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
533d02b98b8SOscar Mateo }
534d02b98b8SOscar Mateo 
535dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
5363cc134e3SImre Deak {
5373cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
5384668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
539562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
5403cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
5413cc134e3SImre Deak }
5423cc134e3SImre Deak 
54391d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
544b900b949SImre Deak {
545562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
546562d9baeSSagar Arun Kamble 
547562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
548f2a91d1aSChris Wilson 		return;
549f2a91d1aSChris Wilson 
550b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
551562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
55296606f3bSOscar Mateo 
553d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
55496606f3bSOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
555d02b98b8SOscar Mateo 	else
556c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
55796606f3bSOscar Mateo 
558562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
559b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
56078e68d36SImre Deak 
561b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
562b900b949SImre Deak }
563b900b949SImre Deak 
56491d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
565b900b949SImre Deak {
566562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
567562d9baeSSagar Arun Kamble 
568562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
569f2a91d1aSChris Wilson 		return;
570f2a91d1aSChris Wilson 
571d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
572562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5739939fba2SImre Deak 
574b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5759939fba2SImre Deak 
5764668f695SChris Wilson 	gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
57758072ccbSImre Deak 
57858072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
57991c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
580c33d247dSChris Wilson 
581c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
5823814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
583c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
584c33d247dSChris Wilson 	 * state of the worker can be discarded.
585c33d247dSChris Wilson 	 */
586562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
587d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
588d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
589d02b98b8SOscar Mateo 	else
590c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
591b900b949SImre Deak }
592b900b949SImre Deak 
59326705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
59426705e20SSagar Arun Kamble {
5951be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5961be333d3SSagar Arun Kamble 
59726705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
59826705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
59926705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
60026705e20SSagar Arun Kamble }
60126705e20SSagar Arun Kamble 
60226705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
60326705e20SSagar Arun Kamble {
6041be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
6051be333d3SSagar Arun Kamble 
60626705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
60726705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
60826705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
60926705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
61026705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
61126705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
61226705e20SSagar Arun Kamble 	}
61326705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
61426705e20SSagar Arun Kamble }
61526705e20SSagar Arun Kamble 
61626705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
61726705e20SSagar Arun Kamble {
6181be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
6191be333d3SSagar Arun Kamble 
62026705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
62126705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
62226705e20SSagar Arun Kamble 
62326705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
62426705e20SSagar Arun Kamble 
62526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
62626705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
62726705e20SSagar Arun Kamble 
62826705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
62926705e20SSagar Arun Kamble }
63026705e20SSagar Arun Kamble 
6310961021aSBen Widawsky /**
6323a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
6333a3b3c7dSVille Syrjälä  * @dev_priv: driver private
6343a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
6353a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
6363a3b3c7dSVille Syrjälä  */
6373a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
638a9c287c9SJani Nikula 				u32 interrupt_mask,
639a9c287c9SJani Nikula 				u32 enabled_irq_mask)
6403a3b3c7dSVille Syrjälä {
641a9c287c9SJani Nikula 	u32 new_val;
642a9c287c9SJani Nikula 	u32 old_val;
6433a3b3c7dSVille Syrjälä 
64467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
6453a3b3c7dSVille Syrjälä 
6463a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
6473a3b3c7dSVille Syrjälä 
6483a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
6493a3b3c7dSVille Syrjälä 		return;
6503a3b3c7dSVille Syrjälä 
6513a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
6523a3b3c7dSVille Syrjälä 
6533a3b3c7dSVille Syrjälä 	new_val = old_val;
6543a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
6553a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
6563a3b3c7dSVille Syrjälä 
6573a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
6583a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
6593a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
6603a3b3c7dSVille Syrjälä 	}
6613a3b3c7dSVille Syrjälä }
6623a3b3c7dSVille Syrjälä 
6633a3b3c7dSVille Syrjälä /**
664013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
665013d3752SVille Syrjälä  * @dev_priv: driver private
666013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
667013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
668013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
669013d3752SVille Syrjälä  */
670013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
671013d3752SVille Syrjälä 			 enum pipe pipe,
672a9c287c9SJani Nikula 			 u32 interrupt_mask,
673a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
674013d3752SVille Syrjälä {
675a9c287c9SJani Nikula 	u32 new_val;
676013d3752SVille Syrjälä 
67767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
678013d3752SVille Syrjälä 
679013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
680013d3752SVille Syrjälä 
681013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
682013d3752SVille Syrjälä 		return;
683013d3752SVille Syrjälä 
684013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
685013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
686013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
687013d3752SVille Syrjälä 
688013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
689013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
690013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
691013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
692013d3752SVille Syrjälä 	}
693013d3752SVille Syrjälä }
694013d3752SVille Syrjälä 
695013d3752SVille Syrjälä /**
696fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
697fee884edSDaniel Vetter  * @dev_priv: driver private
698fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
699fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
700fee884edSDaniel Vetter  */
70147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
702a9c287c9SJani Nikula 				  u32 interrupt_mask,
703a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
704fee884edSDaniel Vetter {
705a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
706fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
707fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
708fee884edSDaniel Vetter 
70915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
71015a17aaeSDaniel Vetter 
71167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
712fee884edSDaniel Vetter 
7139df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
714c67a470bSPaulo Zanoni 		return;
715c67a470bSPaulo Zanoni 
716fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
717fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
718fee884edSDaniel Vetter }
7198664281bSPaulo Zanoni 
7206b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
7216b12ca56SVille Syrjälä 			      enum pipe pipe)
7227c463586SKeith Packard {
7236b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
72410c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
72510c59c51SImre Deak 
7266b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7276b12ca56SVille Syrjälä 
7286b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
7296b12ca56SVille Syrjälä 		goto out;
7306b12ca56SVille Syrjälä 
73110c59c51SImre Deak 	/*
732724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
733724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
73410c59c51SImre Deak 	 */
73510c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
73610c59c51SImre Deak 		return 0;
737724a6905SVille Syrjälä 	/*
738724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
739724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
740724a6905SVille Syrjälä 	 */
741724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
742724a6905SVille Syrjälä 		return 0;
74310c59c51SImre Deak 
74410c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
74510c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
74610c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
74710c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
74810c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
74910c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
75010c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
75110c59c51SImre Deak 
7526b12ca56SVille Syrjälä out:
7536b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
7546b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
7556b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
7566b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
7576b12ca56SVille Syrjälä 
75810c59c51SImre Deak 	return enable_mask;
75910c59c51SImre Deak }
76010c59c51SImre Deak 
7616b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
7626b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
763755e9019SImre Deak {
7646b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
765755e9019SImre Deak 	u32 enable_mask;
766755e9019SImre Deak 
7676b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7686b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7696b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7706b12ca56SVille Syrjälä 
7716b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7726b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7736b12ca56SVille Syrjälä 
7746b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
7756b12ca56SVille Syrjälä 		return;
7766b12ca56SVille Syrjälä 
7776b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
7786b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7796b12ca56SVille Syrjälä 
7806b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7816b12ca56SVille Syrjälä 	POSTING_READ(reg);
782755e9019SImre Deak }
783755e9019SImre Deak 
7846b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
7856b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
786755e9019SImre Deak {
7876b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
788755e9019SImre Deak 	u32 enable_mask;
789755e9019SImre Deak 
7906b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7916b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7926b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7936b12ca56SVille Syrjälä 
7946b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7956b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7966b12ca56SVille Syrjälä 
7976b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
7986b12ca56SVille Syrjälä 		return;
7996b12ca56SVille Syrjälä 
8006b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
8016b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8026b12ca56SVille Syrjälä 
8036b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8046b12ca56SVille Syrjälä 	POSTING_READ(reg);
805755e9019SImre Deak }
806755e9019SImre Deak 
807f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
808f3e30485SVille Syrjälä {
809f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
810f3e30485SVille Syrjälä 		return false;
811f3e30485SVille Syrjälä 
812f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
813f3e30485SVille Syrjälä }
814f3e30485SVille Syrjälä 
815c0e09200SDave Airlie /**
816f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
81714bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
81801c66889SZhao Yakui  */
81991d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
82001c66889SZhao Yakui {
821f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
822f49e38ddSJani Nikula 		return;
823f49e38ddSJani Nikula 
82413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
82501c66889SZhao Yakui 
826755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
82791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
8283b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
829755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
8301ec14ad3SChris Wilson 
83113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
83201c66889SZhao Yakui }
83301c66889SZhao Yakui 
834f75f3746SVille Syrjälä /*
835f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
836f75f3746SVille Syrjälä  * around the vertical blanking period.
837f75f3746SVille Syrjälä  *
838f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
839f75f3746SVille Syrjälä  *  vblank_start >= 3
840f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
841f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
842f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
843f75f3746SVille Syrjälä  *
844f75f3746SVille Syrjälä  *           start of vblank:
845f75f3746SVille Syrjälä  *           latch double buffered registers
846f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
847f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
848f75f3746SVille Syrjälä  *           |
849f75f3746SVille Syrjälä  *           |          frame start:
850f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
851f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
852f75f3746SVille Syrjälä  *           |          |
853f75f3746SVille Syrjälä  *           |          |  start of vsync:
854f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
855f75f3746SVille Syrjälä  *           |          |  |
856f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
857f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
858f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
859f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
860f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
861f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
862f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
863f75f3746SVille Syrjälä  *       |          |                                         |
864f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
865f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
866f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
867f75f3746SVille Syrjälä  *
868f75f3746SVille Syrjälä  * x  = horizontal active
869f75f3746SVille Syrjälä  * _  = horizontal blanking
870f75f3746SVille Syrjälä  * hs = horizontal sync
871f75f3746SVille Syrjälä  * va = vertical active
872f75f3746SVille Syrjälä  * vb = vertical blanking
873f75f3746SVille Syrjälä  * vs = vertical sync
874f75f3746SVille Syrjälä  * vbs = vblank_start (number)
875f75f3746SVille Syrjälä  *
876f75f3746SVille Syrjälä  * Summary:
877f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
878f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
879f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
880f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
881f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
882f75f3746SVille Syrjälä  */
883f75f3746SVille Syrjälä 
88442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
88542f52ef8SKeith Packard  * we use as a pipe index
88642f52ef8SKeith Packard  */
88788e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8880a3e67a4SJesse Barnes {
889fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
89032db0b65SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev->vblank[pipe];
89132db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
892f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
8930b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
894694e409dSVille Syrjälä 	unsigned long irqflags;
895391f75e2SVille Syrjälä 
89632db0b65SVille Syrjälä 	/*
89732db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
89832db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
89932db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
90032db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
90132db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
90232db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
90332db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
90432db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
90532db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
90632db0b65SVille Syrjälä 	 */
90732db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
90832db0b65SVille Syrjälä 		return 0;
90932db0b65SVille Syrjälä 
9100b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
9110b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
9120b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
9130b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
9140b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
915391f75e2SVille Syrjälä 
9160b2a8e09SVille Syrjälä 	/* Convert to pixel count */
9170b2a8e09SVille Syrjälä 	vbl_start *= htotal;
9180b2a8e09SVille Syrjälä 
9190b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
9200b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
9210b2a8e09SVille Syrjälä 
9229db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
9239db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
9245eddb70bSChris Wilson 
925694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
926694e409dSVille Syrjälä 
9270a3e67a4SJesse Barnes 	/*
9280a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
9290a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
9300a3e67a4SJesse Barnes 	 * register.
9310a3e67a4SJesse Barnes 	 */
9320a3e67a4SJesse Barnes 	do {
933694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
934694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
935694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
9360a3e67a4SJesse Barnes 	} while (high1 != high2);
9370a3e67a4SJesse Barnes 
938694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
939694e409dSVille Syrjälä 
9405eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
941391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
9425eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
943391f75e2SVille Syrjälä 
944391f75e2SVille Syrjälä 	/*
945391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
946391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
947391f75e2SVille Syrjälä 	 * counter against vblank start.
948391f75e2SVille Syrjälä 	 */
949edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
9500a3e67a4SJesse Barnes }
9510a3e67a4SJesse Barnes 
952974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
9539880b7a5SJesse Barnes {
954fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
9559880b7a5SJesse Barnes 
956649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
9579880b7a5SJesse Barnes }
9589880b7a5SJesse Barnes 
959aec0246fSUma Shankar /*
960aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
961aec0246fSUma Shankar  * scanline register will not work to get the scanline,
962aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
963aec0246fSUma Shankar  * with scanline register updates.
964aec0246fSUma Shankar  * This function will use Framestamp and current
965aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
966aec0246fSUma Shankar  */
967aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
968aec0246fSUma Shankar {
969aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
970aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
971aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
972aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
973aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
974aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
975aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
976aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
977aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
978aec0246fSUma Shankar 
979aec0246fSUma Shankar 	/*
980aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
981aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
982aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
983aec0246fSUma Shankar 	 * during the same frame.
984aec0246fSUma Shankar 	 */
985aec0246fSUma Shankar 	do {
986aec0246fSUma Shankar 		/*
987aec0246fSUma Shankar 		 * This field provides read back of the display
988aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
989aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
990aec0246fSUma Shankar 		 */
991aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
992aec0246fSUma Shankar 
993aec0246fSUma Shankar 		/*
994aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
995aec0246fSUma Shankar 		 * time stamp value.
996aec0246fSUma Shankar 		 */
997aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
998aec0246fSUma Shankar 
999aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1000aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
1001aec0246fSUma Shankar 
1002aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
1003aec0246fSUma Shankar 					clock), 1000 * htotal);
1004aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
1005aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
1006aec0246fSUma Shankar 
1007aec0246fSUma Shankar 	return scanline;
1008aec0246fSUma Shankar }
1009aec0246fSUma Shankar 
101075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
1011a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
1012a225f079SVille Syrjälä {
1013a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
1014fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
10155caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
10165caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
1017a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
101880715b2fSVille Syrjälä 	int position, vtotal;
1019a225f079SVille Syrjälä 
102072259536SVille Syrjälä 	if (!crtc->active)
102172259536SVille Syrjälä 		return -1;
102272259536SVille Syrjälä 
10235caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
10245caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
10255caa0feaSDaniel Vetter 
1026aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
1027aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
1028aec0246fSUma Shankar 
102980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
1030a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1031a225f079SVille Syrjälä 		vtotal /= 2;
1032a225f079SVille Syrjälä 
1033cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
103475aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
1035a225f079SVille Syrjälä 	else
103675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
1037a225f079SVille Syrjälä 
1038a225f079SVille Syrjälä 	/*
103941b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
104041b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
104141b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
104241b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
104341b578fbSJesse Barnes 	 *
104441b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
104541b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
104641b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
104741b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
104841b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
104941b578fbSJesse Barnes 	 */
105091d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
105141b578fbSJesse Barnes 		int i, temp;
105241b578fbSJesse Barnes 
105341b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
105441b578fbSJesse Barnes 			udelay(1);
1055707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
105641b578fbSJesse Barnes 			if (temp != position) {
105741b578fbSJesse Barnes 				position = temp;
105841b578fbSJesse Barnes 				break;
105941b578fbSJesse Barnes 			}
106041b578fbSJesse Barnes 		}
106141b578fbSJesse Barnes 	}
106241b578fbSJesse Barnes 
106341b578fbSJesse Barnes 	/*
106480715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
106580715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1066a225f079SVille Syrjälä 	 */
106780715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1068a225f079SVille Syrjälä }
1069a225f079SVille Syrjälä 
10701bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
10711bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
10723bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
10733bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
10740af7e4dfSMario Kleiner {
1075fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
107698187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
107798187836SVille Syrjälä 								pipe);
10783aa18df8SVille Syrjälä 	int position;
107978e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1080ad3543edSMario Kleiner 	unsigned long irqflags;
10818a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
10828a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
10838a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
10840af7e4dfSMario Kleiner 
1085fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
10860af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
10879db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
10881bf6ad62SDaniel Vetter 		return false;
10890af7e4dfSMario Kleiner 	}
10900af7e4dfSMario Kleiner 
1091c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
109278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1093c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1094c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1095c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
10960af7e4dfSMario Kleiner 
1097d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1098d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1099d31faf65SVille Syrjälä 		vbl_end /= 2;
1100d31faf65SVille Syrjälä 		vtotal /= 2;
1101d31faf65SVille Syrjälä 	}
1102d31faf65SVille Syrjälä 
1103ad3543edSMario Kleiner 	/*
1104ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1105ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1106ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1107ad3543edSMario Kleiner 	 */
1108ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1109ad3543edSMario Kleiner 
1110ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1111ad3543edSMario Kleiner 
1112ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1113ad3543edSMario Kleiner 	if (stime)
1114ad3543edSMario Kleiner 		*stime = ktime_get();
1115ad3543edSMario Kleiner 
11168a920e24SVille Syrjälä 	if (use_scanline_counter) {
11170af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
11180af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
11190af7e4dfSMario Kleiner 		 */
1120a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
11210af7e4dfSMario Kleiner 	} else {
11220af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
11230af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
11240af7e4dfSMario Kleiner 		 * scanout position.
11250af7e4dfSMario Kleiner 		 */
112675aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
11270af7e4dfSMario Kleiner 
11283aa18df8SVille Syrjälä 		/* convert to pixel counts */
11293aa18df8SVille Syrjälä 		vbl_start *= htotal;
11303aa18df8SVille Syrjälä 		vbl_end *= htotal;
11313aa18df8SVille Syrjälä 		vtotal *= htotal;
113278e8fc6bSVille Syrjälä 
113378e8fc6bSVille Syrjälä 		/*
11347e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
11357e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
11367e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
11377e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
11387e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
11397e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
11407e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
11417e78f1cbSVille Syrjälä 		 */
11427e78f1cbSVille Syrjälä 		if (position >= vtotal)
11437e78f1cbSVille Syrjälä 			position = vtotal - 1;
11447e78f1cbSVille Syrjälä 
11457e78f1cbSVille Syrjälä 		/*
114678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
114778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
114878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
114978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
115078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
115178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
115278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
115378e8fc6bSVille Syrjälä 		 */
115478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
11553aa18df8SVille Syrjälä 	}
11563aa18df8SVille Syrjälä 
1157ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1158ad3543edSMario Kleiner 	if (etime)
1159ad3543edSMario Kleiner 		*etime = ktime_get();
1160ad3543edSMario Kleiner 
1161ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1162ad3543edSMario Kleiner 
1163ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1164ad3543edSMario Kleiner 
11653aa18df8SVille Syrjälä 	/*
11663aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
11673aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
11683aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
11693aa18df8SVille Syrjälä 	 * up since vbl_end.
11703aa18df8SVille Syrjälä 	 */
11713aa18df8SVille Syrjälä 	if (position >= vbl_start)
11723aa18df8SVille Syrjälä 		position -= vbl_end;
11733aa18df8SVille Syrjälä 	else
11743aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
11753aa18df8SVille Syrjälä 
11768a920e24SVille Syrjälä 	if (use_scanline_counter) {
11773aa18df8SVille Syrjälä 		*vpos = position;
11783aa18df8SVille Syrjälä 		*hpos = 0;
11793aa18df8SVille Syrjälä 	} else {
11800af7e4dfSMario Kleiner 		*vpos = position / htotal;
11810af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
11820af7e4dfSMario Kleiner 	}
11830af7e4dfSMario Kleiner 
11841bf6ad62SDaniel Vetter 	return true;
11850af7e4dfSMario Kleiner }
11860af7e4dfSMario Kleiner 
1187a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1188a225f079SVille Syrjälä {
1189fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1190a225f079SVille Syrjälä 	unsigned long irqflags;
1191a225f079SVille Syrjälä 	int position;
1192a225f079SVille Syrjälä 
1193a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1194a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1195a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1196a225f079SVille Syrjälä 
1197a225f079SVille Syrjälä 	return position;
1198a225f079SVille Syrjälä }
1199a225f079SVille Syrjälä 
120091d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1201f97108d1SJesse Barnes {
1202b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
12039270388eSDaniel Vetter 	u8 new_delay;
12049270388eSDaniel Vetter 
1205d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1206f97108d1SJesse Barnes 
120773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
120873edd18fSDaniel Vetter 
120920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
12109270388eSDaniel Vetter 
12117648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1212b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1213b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1214f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1215f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1216f97108d1SJesse Barnes 
1217f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1218b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
121920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
122020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
122120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
122220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1223b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
122420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
122520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
122620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
122720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1228f97108d1SJesse Barnes 	}
1229f97108d1SJesse Barnes 
123091d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
123120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1232f97108d1SJesse Barnes 
1233d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
12349270388eSDaniel Vetter 
1235f97108d1SJesse Barnes 	return;
1236f97108d1SJesse Barnes }
1237f97108d1SJesse Barnes 
123843cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
123943cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
124031685c25SDeepak S {
1241679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
124243cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
124343cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
124431685c25SDeepak S }
124531685c25SDeepak S 
124643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
124743cf3bf0SChris Wilson {
1248562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
124943cf3bf0SChris Wilson }
125043cf3bf0SChris Wilson 
125143cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
125243cf3bf0SChris Wilson {
1253562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1254562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
125543cf3bf0SChris Wilson 	struct intel_rps_ei now;
125643cf3bf0SChris Wilson 	u32 events = 0;
125743cf3bf0SChris Wilson 
1258e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
125943cf3bf0SChris Wilson 		return 0;
126043cf3bf0SChris Wilson 
126143cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
126231685c25SDeepak S 
1263679cb6c1SMika Kuoppala 	if (prev->ktime) {
1264e0e8c7cbSChris Wilson 		u64 time, c0;
1265569884e3SChris Wilson 		u32 render, media;
1266e0e8c7cbSChris Wilson 
1267679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
12688f68d591SChris Wilson 
1269e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1270e0e8c7cbSChris Wilson 
1271e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1272e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1273e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1274e0e8c7cbSChris Wilson 		 * into our activity counter.
1275e0e8c7cbSChris Wilson 		 */
1276569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1277569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1278569884e3SChris Wilson 		c0 = max(render, media);
12796b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1280e0e8c7cbSChris Wilson 
128160548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1282e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
128360548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1284e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
128531685c25SDeepak S 	}
128631685c25SDeepak S 
1287562d9baeSSagar Arun Kamble 	rps->ei = now;
128843cf3bf0SChris Wilson 	return events;
128931685c25SDeepak S }
129031685c25SDeepak S 
12914912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12923b8d8d91SJesse Barnes {
12932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1294562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1295562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
12967c0a16adSChris Wilson 	bool client_boost = false;
12978d3afd7dSChris Wilson 	int new_delay, adj, min, max;
12987c0a16adSChris Wilson 	u32 pm_iir = 0;
12993b8d8d91SJesse Barnes 
130059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1301562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1302562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1303562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1304d4d70aa5SImre Deak 	}
130559cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
13064912d041SBen Widawsky 
130760611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1308a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
13098d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
13107c0a16adSChris Wilson 		goto out;
13113b8d8d91SJesse Barnes 
13129f817501SSagar Arun Kamble 	mutex_lock(&dev_priv->pcu_lock);
13137b9e0ae6SChris Wilson 
131443cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
131543cf3bf0SChris Wilson 
1316562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1317562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1318562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1319562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
13207b92c1bdSChris Wilson 	if (client_boost)
1321562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1322562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1323562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
13248d3afd7dSChris Wilson 		adj = 0;
13258d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1326dd75fdc8SChris Wilson 		if (adj > 0)
1327dd75fdc8SChris Wilson 			adj *= 2;
1328edcf284bSChris Wilson 		else /* CHV needs even encode values */
1329edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
13307e79a683SSagar Arun Kamble 
1331562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
13327e79a683SSagar Arun Kamble 			adj = 0;
13337b92c1bdSChris Wilson 	} else if (client_boost) {
1334f5a4c67dSChris Wilson 		adj = 0;
1335dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1336562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1337562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1338562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1339562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1340dd75fdc8SChris Wilson 		adj = 0;
1341dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1342dd75fdc8SChris Wilson 		if (adj < 0)
1343dd75fdc8SChris Wilson 			adj *= 2;
1344edcf284bSChris Wilson 		else /* CHV needs even encode values */
1345edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
13467e79a683SSagar Arun Kamble 
1347562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
13487e79a683SSagar Arun Kamble 			adj = 0;
1349dd75fdc8SChris Wilson 	} else { /* unknown event */
1350edcf284bSChris Wilson 		adj = 0;
1351dd75fdc8SChris Wilson 	}
13523b8d8d91SJesse Barnes 
1353562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1354edcf284bSChris Wilson 
13552a8862d2SChris Wilson 	/*
13562a8862d2SChris Wilson 	 * Limit deboosting and boosting to keep ourselves at the extremes
13572a8862d2SChris Wilson 	 * when in the respective power modes (i.e. slowly decrease frequencies
13582a8862d2SChris Wilson 	 * while in the HIGH_POWER zone and slowly increase frequencies while
13592a8862d2SChris Wilson 	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
13602a8862d2SChris Wilson 	 * to the next level quickly, and conversely if busy we expect to
13612a8862d2SChris Wilson 	 * hit a waitboost and rapidly switch into max power.
13622a8862d2SChris Wilson 	 */
13632a8862d2SChris Wilson 	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
13642a8862d2SChris Wilson 	    (adj > 0 && rps->power.mode == LOW_POWER))
13652a8862d2SChris Wilson 		rps->last_adj = 0;
13662a8862d2SChris Wilson 
136779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
136879249636SBen Widawsky 	 * interrupt
136979249636SBen Widawsky 	 */
1370edcf284bSChris Wilson 	new_delay += adj;
13718d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
137227544369SDeepak S 
13739fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
13749fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1375562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
13769fcee2f7SChris Wilson 	}
13773b8d8d91SJesse Barnes 
13789f817501SSagar Arun Kamble 	mutex_unlock(&dev_priv->pcu_lock);
13797c0a16adSChris Wilson 
13807c0a16adSChris Wilson out:
13817c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
13827c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1383562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
13847c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
13857c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
13863b8d8d91SJesse Barnes }
13873b8d8d91SJesse Barnes 
1388e3689190SBen Widawsky 
1389e3689190SBen Widawsky /**
1390e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1391e3689190SBen Widawsky  * occurred.
1392e3689190SBen Widawsky  * @work: workqueue struct
1393e3689190SBen Widawsky  *
1394e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1395e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1396e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1397e3689190SBen Widawsky  */
1398e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1399e3689190SBen Widawsky {
14002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1401cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1402e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
140335a85ac6SBen Widawsky 	char *parity_event[6];
1404a9c287c9SJani Nikula 	u32 misccpctl;
1405a9c287c9SJani Nikula 	u8 slice = 0;
1406e3689190SBen Widawsky 
1407e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1408e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1409e3689190SBen Widawsky 	 * any time we access those registers.
1410e3689190SBen Widawsky 	 */
141191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1412e3689190SBen Widawsky 
141335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
141435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
141535a85ac6SBen Widawsky 		goto out;
141635a85ac6SBen Widawsky 
1417e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1418e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1419e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1420e3689190SBen Widawsky 
142135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1422f0f59a00SVille Syrjälä 		i915_reg_t reg;
142335a85ac6SBen Widawsky 
142435a85ac6SBen Widawsky 		slice--;
14252d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
142635a85ac6SBen Widawsky 			break;
142735a85ac6SBen Widawsky 
142835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
142935a85ac6SBen Widawsky 
14306fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
143135a85ac6SBen Widawsky 
143235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1433e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1434e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1435e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1436e3689190SBen Widawsky 
143735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
143835a85ac6SBen Widawsky 		POSTING_READ(reg);
1439e3689190SBen Widawsky 
1440cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1441e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1442e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1443e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
144435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
144535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1446e3689190SBen Widawsky 
144791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1448e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1449e3689190SBen Widawsky 
145035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
145135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1452e3689190SBen Widawsky 
145335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1454e3689190SBen Widawsky 		kfree(parity_event[3]);
1455e3689190SBen Widawsky 		kfree(parity_event[2]);
1456e3689190SBen Widawsky 		kfree(parity_event[1]);
1457e3689190SBen Widawsky 	}
1458e3689190SBen Widawsky 
145935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
146035a85ac6SBen Widawsky 
146135a85ac6SBen Widawsky out:
146235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
14634cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
14642d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
14654cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
146635a85ac6SBen Widawsky 
146791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
146835a85ac6SBen Widawsky }
146935a85ac6SBen Widawsky 
1470261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1471261e40b8SVille Syrjälä 					       u32 iir)
1472e3689190SBen Widawsky {
1473261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1474e3689190SBen Widawsky 		return;
1475e3689190SBen Widawsky 
1476d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1477261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1478d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1479e3689190SBen Widawsky 
1480261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
148135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
148235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
148335a85ac6SBen Widawsky 
148435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
148535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
148635a85ac6SBen Widawsky 
1487a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1488e3689190SBen Widawsky }
1489e3689190SBen Widawsky 
1490261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1491f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1492f1af8fc1SPaulo Zanoni {
1493f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14948a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1495f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
14968a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1497f1af8fc1SPaulo Zanoni }
1498f1af8fc1SPaulo Zanoni 
1499261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1500e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1501e7b4c6b1SDaniel Vetter {
1502f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15038a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1504cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
15058a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1506cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
15078a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]);
1508e7b4c6b1SDaniel Vetter 
1509cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1510cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1511aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1512aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1513e3689190SBen Widawsky 
1514261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1515261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1516e7b4c6b1SDaniel Vetter }
1517e7b4c6b1SDaniel Vetter 
15185d3d69d5SChris Wilson static void
151951f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1520fbcc1a0cSNick Hoath {
152131de7350SChris Wilson 	bool tasklet = false;
1522f747026cSChris Wilson 
1523fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
15248ea397faSChris Wilson 		tasklet = true;
152531de7350SChris Wilson 
152651f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
152752c0fdb2SChris Wilson 		intel_engine_breadcrumbs_irq(engine);
15284c6ce5c9SChris Wilson 		tasklet |= intel_engine_needs_breadcrumb_tasklet(engine);
152931de7350SChris Wilson 	}
153031de7350SChris Wilson 
153131de7350SChris Wilson 	if (tasklet)
1532fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1533fbcc1a0cSNick Hoath }
1534fbcc1a0cSNick Hoath 
15352e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
153655ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1537abd58f01SBen Widawsky {
153825286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
15392e4a5b25SChris Wilson 
1540f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1541f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
15428a68d464SChris Wilson 		      GEN8_GT_VCS0_IRQ | \
1543f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1544f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1545f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1546f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1547f0fd96f5SChris Wilson 
1548abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15492e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
15502e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
15512e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1552abd58f01SBen Widawsky 	}
1553abd58f01SBen Widawsky 
15548a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
15552e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
15562e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
15572e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
155874cdb337SChris Wilson 	}
155974cdb337SChris Wilson 
156026705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15612e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1562f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1563f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
15640961021aSBen Widawsky 	}
15652e4a5b25SChris Wilson 
15662e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15672e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
15682e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
15692e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
157055ef72f2SChris Wilson 	}
1571abd58f01SBen Widawsky }
1572abd58f01SBen Widawsky 
15732e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1574f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1575e30e251aSVille Syrjälä {
1576f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15778a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS0],
157851f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
15798a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS0],
158051f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1581e30e251aSVille Syrjälä 	}
1582e30e251aSVille Syrjälä 
15838a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
15848a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS0],
15858a68d464SChris Wilson 				    gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT);
15868a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS1],
158751f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1588e30e251aSVille Syrjälä 	}
1589e30e251aSVille Syrjälä 
1590f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15918a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS0],
159251f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1593f0fd96f5SChris Wilson 	}
1594e30e251aSVille Syrjälä 
1595f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15962e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
15972e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1598e30e251aSVille Syrjälä 	}
1599f0fd96f5SChris Wilson }
1600e30e251aSVille Syrjälä 
1601af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1602121e758eSDhinakaran Pandiyan {
1603af92058fSVille Syrjälä 	switch (pin) {
1604af92058fSVille Syrjälä 	case HPD_PORT_C:
1605121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1606af92058fSVille Syrjälä 	case HPD_PORT_D:
1607121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1608af92058fSVille Syrjälä 	case HPD_PORT_E:
1609121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1610af92058fSVille Syrjälä 	case HPD_PORT_F:
1611121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1612121e758eSDhinakaran Pandiyan 	default:
1613121e758eSDhinakaran Pandiyan 		return false;
1614121e758eSDhinakaran Pandiyan 	}
1615121e758eSDhinakaran Pandiyan }
1616121e758eSDhinakaran Pandiyan 
1617af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
161863c88d22SImre Deak {
1619af92058fSVille Syrjälä 	switch (pin) {
1620af92058fSVille Syrjälä 	case HPD_PORT_A:
1621195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1622af92058fSVille Syrjälä 	case HPD_PORT_B:
162363c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1624af92058fSVille Syrjälä 	case HPD_PORT_C:
162563c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
162663c88d22SImre Deak 	default:
162763c88d22SImre Deak 		return false;
162863c88d22SImre Deak 	}
162963c88d22SImre Deak }
163063c88d22SImre Deak 
1631af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
163231604222SAnusha Srivatsa {
1633af92058fSVille Syrjälä 	switch (pin) {
1634af92058fSVille Syrjälä 	case HPD_PORT_A:
163531604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1636af92058fSVille Syrjälä 	case HPD_PORT_B:
163731604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
163831604222SAnusha Srivatsa 	default:
163931604222SAnusha Srivatsa 		return false;
164031604222SAnusha Srivatsa 	}
164131604222SAnusha Srivatsa }
164231604222SAnusha Srivatsa 
1643af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
164431604222SAnusha Srivatsa {
1645af92058fSVille Syrjälä 	switch (pin) {
1646af92058fSVille Syrjälä 	case HPD_PORT_C:
164731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1648af92058fSVille Syrjälä 	case HPD_PORT_D:
164931604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1650af92058fSVille Syrjälä 	case HPD_PORT_E:
165131604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1652af92058fSVille Syrjälä 	case HPD_PORT_F:
165331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
165431604222SAnusha Srivatsa 	default:
165531604222SAnusha Srivatsa 		return false;
165631604222SAnusha Srivatsa 	}
165731604222SAnusha Srivatsa }
165831604222SAnusha Srivatsa 
1659af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
16606dbf30ceSVille Syrjälä {
1661af92058fSVille Syrjälä 	switch (pin) {
1662af92058fSVille Syrjälä 	case HPD_PORT_E:
16636dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
16646dbf30ceSVille Syrjälä 	default:
16656dbf30ceSVille Syrjälä 		return false;
16666dbf30ceSVille Syrjälä 	}
16676dbf30ceSVille Syrjälä }
16686dbf30ceSVille Syrjälä 
1669af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
167074c0b395SVille Syrjälä {
1671af92058fSVille Syrjälä 	switch (pin) {
1672af92058fSVille Syrjälä 	case HPD_PORT_A:
167374c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1674af92058fSVille Syrjälä 	case HPD_PORT_B:
167574c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1676af92058fSVille Syrjälä 	case HPD_PORT_C:
167774c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1678af92058fSVille Syrjälä 	case HPD_PORT_D:
167974c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
168074c0b395SVille Syrjälä 	default:
168174c0b395SVille Syrjälä 		return false;
168274c0b395SVille Syrjälä 	}
168374c0b395SVille Syrjälä }
168474c0b395SVille Syrjälä 
1685af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1686e4ce95aaSVille Syrjälä {
1687af92058fSVille Syrjälä 	switch (pin) {
1688af92058fSVille Syrjälä 	case HPD_PORT_A:
1689e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1690e4ce95aaSVille Syrjälä 	default:
1691e4ce95aaSVille Syrjälä 		return false;
1692e4ce95aaSVille Syrjälä 	}
1693e4ce95aaSVille Syrjälä }
1694e4ce95aaSVille Syrjälä 
1695af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
169613cf5504SDave Airlie {
1697af92058fSVille Syrjälä 	switch (pin) {
1698af92058fSVille Syrjälä 	case HPD_PORT_B:
1699676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1700af92058fSVille Syrjälä 	case HPD_PORT_C:
1701676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1702af92058fSVille Syrjälä 	case HPD_PORT_D:
1703676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1704676574dfSJani Nikula 	default:
1705676574dfSJani Nikula 		return false;
170613cf5504SDave Airlie 	}
170713cf5504SDave Airlie }
170813cf5504SDave Airlie 
1709af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
171013cf5504SDave Airlie {
1711af92058fSVille Syrjälä 	switch (pin) {
1712af92058fSVille Syrjälä 	case HPD_PORT_B:
1713676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1714af92058fSVille Syrjälä 	case HPD_PORT_C:
1715676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1716af92058fSVille Syrjälä 	case HPD_PORT_D:
1717676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1718676574dfSJani Nikula 	default:
1719676574dfSJani Nikula 		return false;
172013cf5504SDave Airlie 	}
172113cf5504SDave Airlie }
172213cf5504SDave Airlie 
172342db67d6SVille Syrjälä /*
172442db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
172542db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
172642db67d6SVille Syrjälä  * hotplug detection results from several registers.
172742db67d6SVille Syrjälä  *
172842db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
172942db67d6SVille Syrjälä  */
1730cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1731cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
17328c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1733fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1734af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1735676574dfSJani Nikula {
1736e9be2850SVille Syrjälä 	enum hpd_pin pin;
1737676574dfSJani Nikula 
1738e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1739e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
17408c841e57SJani Nikula 			continue;
17418c841e57SJani Nikula 
1742e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1743676574dfSJani Nikula 
1744af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1745e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1746676574dfSJani Nikula 	}
1747676574dfSJani Nikula 
1748f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1749f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1750676574dfSJani Nikula 
1751676574dfSJani Nikula }
1752676574dfSJani Nikula 
175391d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1754515ac2bbSDaniel Vetter {
175528c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1756515ac2bbSDaniel Vetter }
1757515ac2bbSDaniel Vetter 
175891d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1759ce99c256SDaniel Vetter {
17609ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1761ce99c256SDaniel Vetter }
1762ce99c256SDaniel Vetter 
17638bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
176491d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
176591d14251STvrtko Ursulin 					 enum pipe pipe,
1766a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1767a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1768a9c287c9SJani Nikula 					 u32 crc4)
17698bf1e9f1SShuang He {
17708bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
17718c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
17725cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
17735cee6c45SVille Syrjälä 
17745cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1775b2c88f5bSDamien Lespiau 
1776d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
17778c6b709dSTomeu Vizoso 	/*
17788c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
17798c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
17808c6b709dSTomeu Vizoso 	 * out the buggy result.
17818c6b709dSTomeu Vizoso 	 *
1782163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
17838c6b709dSTomeu Vizoso 	 * don't trust that one either.
17848c6b709dSTomeu Vizoso 	 */
1785033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1786163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
17878c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
17888c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
17898c6b709dSTomeu Vizoso 		return;
17908c6b709dSTomeu Vizoso 	}
17918c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
17926cc42152SMaarten Lankhorst 
1793246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1794ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1795246ee524STomeu Vizoso 				crcs);
17968c6b709dSTomeu Vizoso }
1797277de95eSDaniel Vetter #else
1798277de95eSDaniel Vetter static inline void
179991d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
180091d14251STvrtko Ursulin 			     enum pipe pipe,
1801a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1802a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1803a9c287c9SJani Nikula 			     u32 crc4) {}
1804277de95eSDaniel Vetter #endif
1805eba94eb9SDaniel Vetter 
1806277de95eSDaniel Vetter 
180791d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
180891d14251STvrtko Ursulin 				     enum pipe pipe)
18095a69b89fSDaniel Vetter {
181091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18115a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
18125a69b89fSDaniel Vetter 				     0, 0, 0, 0);
18135a69b89fSDaniel Vetter }
18145a69b89fSDaniel Vetter 
181591d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
181691d14251STvrtko Ursulin 				     enum pipe pipe)
1817eba94eb9SDaniel Vetter {
181891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1819eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1820eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1821eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1822eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18238bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1824eba94eb9SDaniel Vetter }
18255b3a856bSDaniel Vetter 
182691d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
182791d14251STvrtko Ursulin 				      enum pipe pipe)
18285b3a856bSDaniel Vetter {
1829a9c287c9SJani Nikula 	u32 res1, res2;
18300b5c5ed0SDaniel Vetter 
183191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
18320b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18330b5c5ed0SDaniel Vetter 	else
18340b5c5ed0SDaniel Vetter 		res1 = 0;
18350b5c5ed0SDaniel Vetter 
183691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
18370b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18380b5c5ed0SDaniel Vetter 	else
18390b5c5ed0SDaniel Vetter 		res2 = 0;
18405b3a856bSDaniel Vetter 
184191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18420b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18430b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18440b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18450b5c5ed0SDaniel Vetter 				     res1, res2);
18465b3a856bSDaniel Vetter }
18478bf1e9f1SShuang He 
18481403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18491403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18501403c0d4SPaulo Zanoni  * the work queue. */
1851a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir)
1852a087bafeSMika Kuoppala {
1853a087bafeSMika Kuoppala 	struct intel_rps *rps = &i915->gt_pm.rps;
1854a087bafeSMika Kuoppala 	const u32 events = i915->pm_rps_events & pm_iir;
1855a087bafeSMika Kuoppala 
1856a087bafeSMika Kuoppala 	lockdep_assert_held(&i915->irq_lock);
1857a087bafeSMika Kuoppala 
1858a087bafeSMika Kuoppala 	if (unlikely(!events))
1859a087bafeSMika Kuoppala 		return;
1860a087bafeSMika Kuoppala 
1861a087bafeSMika Kuoppala 	gen6_mask_pm_irq(i915, events);
1862a087bafeSMika Kuoppala 
1863a087bafeSMika Kuoppala 	if (!rps->interrupts_enabled)
1864a087bafeSMika Kuoppala 		return;
1865a087bafeSMika Kuoppala 
1866a087bafeSMika Kuoppala 	rps->pm_iir |= events;
1867a087bafeSMika Kuoppala 	schedule_work(&rps->work);
1868a087bafeSMika Kuoppala }
1869a087bafeSMika Kuoppala 
18701403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1871baf02a1fSBen Widawsky {
1872562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1873562d9baeSSagar Arun Kamble 
1874a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
187559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1876f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1877562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1878562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1879562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
188041a05a3aSDaniel Vetter 		}
1881d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1882d4d70aa5SImre Deak 	}
1883baf02a1fSBen Widawsky 
1884bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1885c9a9a268SImre Deak 		return;
1886c9a9a268SImre Deak 
188712638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
18888a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
188912638c57SBen Widawsky 
1890aaecdf61SDaniel Vetter 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1891aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
189212638c57SBen Widawsky }
1893baf02a1fSBen Widawsky 
189426705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
189526705e20SSagar Arun Kamble {
189693bf8096SMichal Wajdeczko 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
189793bf8096SMichal Wajdeczko 		intel_guc_to_host_event_handler(&dev_priv->guc);
189826705e20SSagar Arun Kamble }
189926705e20SSagar Arun Kamble 
190044d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
190144d9241eSVille Syrjälä {
190244d9241eSVille Syrjälä 	enum pipe pipe;
190344d9241eSVille Syrjälä 
190444d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
190544d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
190644d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
190744d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
190844d9241eSVille Syrjälä 
190944d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
191044d9241eSVille Syrjälä 	}
191144d9241eSVille Syrjälä }
191244d9241eSVille Syrjälä 
1913eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
191491d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
19157e231dbeSJesse Barnes {
19167e231dbeSJesse Barnes 	int pipe;
19177e231dbeSJesse Barnes 
191858ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
19191ca993d2SVille Syrjälä 
19201ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
19211ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
19221ca993d2SVille Syrjälä 		return;
19231ca993d2SVille Syrjälä 	}
19241ca993d2SVille Syrjälä 
1925055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1926f0f59a00SVille Syrjälä 		i915_reg_t reg;
19276b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
192891d181ddSImre Deak 
1929bbb5eebfSDaniel Vetter 		/*
1930bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1931bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1932bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1933bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1934bbb5eebfSDaniel Vetter 		 * handle.
1935bbb5eebfSDaniel Vetter 		 */
19360f239f4cSDaniel Vetter 
19370f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
19386b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1939bbb5eebfSDaniel Vetter 
1940bbb5eebfSDaniel Vetter 		switch (pipe) {
1941bbb5eebfSDaniel Vetter 		case PIPE_A:
1942bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1943bbb5eebfSDaniel Vetter 			break;
1944bbb5eebfSDaniel Vetter 		case PIPE_B:
1945bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1946bbb5eebfSDaniel Vetter 			break;
19473278f67fSVille Syrjälä 		case PIPE_C:
19483278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19493278f67fSVille Syrjälä 			break;
1950bbb5eebfSDaniel Vetter 		}
1951bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
19526b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1953bbb5eebfSDaniel Vetter 
19546b12ca56SVille Syrjälä 		if (!status_mask)
195591d181ddSImre Deak 			continue;
195691d181ddSImre Deak 
195791d181ddSImre Deak 		reg = PIPESTAT(pipe);
19586b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
19596b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
19607e231dbeSJesse Barnes 
19617e231dbeSJesse Barnes 		/*
19627e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1963132c27c9SVille Syrjälä 		 *
1964132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1965132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1966132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1967132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1968132c27c9SVille Syrjälä 		 * an interrupt is still pending.
19697e231dbeSJesse Barnes 		 */
1970132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1971132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1972132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1973132c27c9SVille Syrjälä 		}
19747e231dbeSJesse Barnes 	}
197558ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
19762ecb8ca4SVille Syrjälä }
19772ecb8ca4SVille Syrjälä 
1978eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1979eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1980eb64343cSVille Syrjälä {
1981eb64343cSVille Syrjälä 	enum pipe pipe;
1982eb64343cSVille Syrjälä 
1983eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1984eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1985eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1986eb64343cSVille Syrjälä 
1987eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1988eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1989eb64343cSVille Syrjälä 
1990eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1991eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1992eb64343cSVille Syrjälä 	}
1993eb64343cSVille Syrjälä }
1994eb64343cSVille Syrjälä 
1995eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1996eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1997eb64343cSVille Syrjälä {
1998eb64343cSVille Syrjälä 	bool blc_event = false;
1999eb64343cSVille Syrjälä 	enum pipe pipe;
2000eb64343cSVille Syrjälä 
2001eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2002eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2003eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2004eb64343cSVille Syrjälä 
2005eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2006eb64343cSVille Syrjälä 			blc_event = true;
2007eb64343cSVille Syrjälä 
2008eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2009eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2010eb64343cSVille Syrjälä 
2011eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2012eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2013eb64343cSVille Syrjälä 	}
2014eb64343cSVille Syrjälä 
2015eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2016eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2017eb64343cSVille Syrjälä }
2018eb64343cSVille Syrjälä 
2019eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2020eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2021eb64343cSVille Syrjälä {
2022eb64343cSVille Syrjälä 	bool blc_event = false;
2023eb64343cSVille Syrjälä 	enum pipe pipe;
2024eb64343cSVille Syrjälä 
2025eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2026eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2027eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2028eb64343cSVille Syrjälä 
2029eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2030eb64343cSVille Syrjälä 			blc_event = true;
2031eb64343cSVille Syrjälä 
2032eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2033eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2034eb64343cSVille Syrjälä 
2035eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2036eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2037eb64343cSVille Syrjälä 	}
2038eb64343cSVille Syrjälä 
2039eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2040eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2041eb64343cSVille Syrjälä 
2042eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2043eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2044eb64343cSVille Syrjälä }
2045eb64343cSVille Syrjälä 
204691d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
20472ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
20482ecb8ca4SVille Syrjälä {
20492ecb8ca4SVille Syrjälä 	enum pipe pipe;
20507e231dbeSJesse Barnes 
2051055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2052fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2053fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20544356d586SDaniel Vetter 
20554356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
205691d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
20572d9d2b0bSVille Syrjälä 
20581f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
20591f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
206031acc7f5SJesse Barnes 	}
206131acc7f5SJesse Barnes 
2062c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
206391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2064c1874ed7SImre Deak }
2065c1874ed7SImre Deak 
20661ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
206716c6c56bSVille Syrjälä {
20680ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
20690ba7c51aSVille Syrjälä 	int i;
207016c6c56bSVille Syrjälä 
20710ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
20720ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
20730ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
20740ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
20750ba7c51aSVille Syrjälä 	else
20760ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
20770ba7c51aSVille Syrjälä 
20780ba7c51aSVille Syrjälä 	/*
20790ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
20800ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
20810ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
20820ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
20830ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
20840ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
20850ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
20860ba7c51aSVille Syrjälä 	 */
20870ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
20880ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
20890ba7c51aSVille Syrjälä 
20900ba7c51aSVille Syrjälä 		if (tmp == 0)
20910ba7c51aSVille Syrjälä 			return hotplug_status;
20920ba7c51aSVille Syrjälä 
20930ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
20943ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
20950ba7c51aSVille Syrjälä 	}
20960ba7c51aSVille Syrjälä 
20970ba7c51aSVille Syrjälä 	WARN_ONCE(1,
20980ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
20990ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
21001ae3c34cSVille Syrjälä 
21011ae3c34cSVille Syrjälä 	return hotplug_status;
21021ae3c34cSVille Syrjälä }
21031ae3c34cSVille Syrjälä 
210491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
21051ae3c34cSVille Syrjälä 				 u32 hotplug_status)
21061ae3c34cSVille Syrjälä {
21071ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21083ff60f89SOscar Mateo 
210991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
211091d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
211116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
211216c6c56bSVille Syrjälä 
211358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2114cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2115cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2116cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2117fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
211858f2cf24SVille Syrjälä 
211991d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
212058f2cf24SVille Syrjälä 		}
2121369712e8SJani Nikula 
2122369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
212391d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
212416c6c56bSVille Syrjälä 	} else {
212516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
212616c6c56bSVille Syrjälä 
212758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2128cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2129cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2130cf53902fSRodrigo Vivi 					   hpd_status_i915,
2131fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
213291d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
213316c6c56bSVille Syrjälä 		}
21343ff60f89SOscar Mateo 	}
213558f2cf24SVille Syrjälä }
213616c6c56bSVille Syrjälä 
2137c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2138c1874ed7SImre Deak {
213945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2140fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2141c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2142c1874ed7SImre Deak 
21432dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21442dd2a883SImre Deak 		return IRQ_NONE;
21452dd2a883SImre Deak 
21461f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21471f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21481f814dacSImre Deak 
21491e1cace9SVille Syrjälä 	do {
21506e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
21512ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21521ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2153a5e485a9SVille Syrjälä 		u32 ier = 0;
21543ff60f89SOscar Mateo 
2155c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2156c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
21573ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2158c1874ed7SImre Deak 
2159c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
21601e1cace9SVille Syrjälä 			break;
2161c1874ed7SImre Deak 
2162c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2163c1874ed7SImre Deak 
2164a5e485a9SVille Syrjälä 		/*
2165a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2166a5e485a9SVille Syrjälä 		 *
2167a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2168a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2169a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2170a5e485a9SVille Syrjälä 		 *
2171a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2172a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2173a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2174a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2175a5e485a9SVille Syrjälä 		 * bits this time around.
2176a5e485a9SVille Syrjälä 		 */
21774a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2178a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2179a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
21804a0a0202SVille Syrjälä 
21814a0a0202SVille Syrjälä 		if (gt_iir)
21824a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
21834a0a0202SVille Syrjälä 		if (pm_iir)
21844a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
21854a0a0202SVille Syrjälä 
21867ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21871ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
21887ce4d1f2SVille Syrjälä 
21893ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
21903ff60f89SOscar Mateo 		 * signalled in iir */
2191eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
21927ce4d1f2SVille Syrjälä 
2193eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2194eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2195eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2196eef57324SJerome Anand 
21977ce4d1f2SVille Syrjälä 		/*
21987ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21997ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22007ce4d1f2SVille Syrjälä 		 */
22017ce4d1f2SVille Syrjälä 		if (iir)
22027ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22034a0a0202SVille Syrjälä 
2204a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
22054a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
22061ae3c34cSVille Syrjälä 
220752894874SVille Syrjälä 		if (gt_iir)
2208261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
220952894874SVille Syrjälä 		if (pm_iir)
221052894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
221152894874SVille Syrjälä 
22121ae3c34cSVille Syrjälä 		if (hotplug_status)
221391d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22142ecb8ca4SVille Syrjälä 
221591d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
22161e1cace9SVille Syrjälä 	} while (0);
22177e231dbeSJesse Barnes 
22181f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22191f814dacSImre Deak 
22207e231dbeSJesse Barnes 	return ret;
22217e231dbeSJesse Barnes }
22227e231dbeSJesse Barnes 
222343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
222443f328d7SVille Syrjälä {
222545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2226fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
222743f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
222843f328d7SVille Syrjälä 
22292dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22302dd2a883SImre Deak 		return IRQ_NONE;
22312dd2a883SImre Deak 
22321f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22331f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22341f814dacSImre Deak 
2235579de73bSChris Wilson 	do {
22366e814800SVille Syrjälä 		u32 master_ctl, iir;
22372ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22381ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2239f0fd96f5SChris Wilson 		u32 gt_iir[4];
2240a5e485a9SVille Syrjälä 		u32 ier = 0;
2241a5e485a9SVille Syrjälä 
22428e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
22433278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
22443278f67fSVille Syrjälä 
22453278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
22468e5fd599SVille Syrjälä 			break;
224743f328d7SVille Syrjälä 
224827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
224927b6c122SOscar Mateo 
2250a5e485a9SVille Syrjälä 		/*
2251a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2252a5e485a9SVille Syrjälä 		 *
2253a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2254a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2255a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2256a5e485a9SVille Syrjälä 		 *
2257a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2258a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2259a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2260a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2261a5e485a9SVille Syrjälä 		 * bits this time around.
2262a5e485a9SVille Syrjälä 		 */
226343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2264a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2265a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
226643f328d7SVille Syrjälä 
2267e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
226827b6c122SOscar Mateo 
226927b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
22701ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
227143f328d7SVille Syrjälä 
227227b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
227327b6c122SOscar Mateo 		 * signalled in iir */
2274eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
227543f328d7SVille Syrjälä 
2276eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2277eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2278eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2279eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2280eef57324SJerome Anand 
22817ce4d1f2SVille Syrjälä 		/*
22827ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
22837ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22847ce4d1f2SVille Syrjälä 		 */
22857ce4d1f2SVille Syrjälä 		if (iir)
22867ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22877ce4d1f2SVille Syrjälä 
2288a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2289e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
22901ae3c34cSVille Syrjälä 
2291f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2292e30e251aSVille Syrjälä 
22931ae3c34cSVille Syrjälä 		if (hotplug_status)
229491d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22952ecb8ca4SVille Syrjälä 
229691d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2297579de73bSChris Wilson 	} while (0);
22983278f67fSVille Syrjälä 
22991f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
23001f814dacSImre Deak 
230143f328d7SVille Syrjälä 	return ret;
230243f328d7SVille Syrjälä }
230343f328d7SVille Syrjälä 
230491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
230591d14251STvrtko Ursulin 				u32 hotplug_trigger,
230640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2307776ad806SJesse Barnes {
230842db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2309776ad806SJesse Barnes 
23106a39d7c9SJani Nikula 	/*
23116a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
23126a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
23136a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
23146a39d7c9SJani Nikula 	 * errors.
23156a39d7c9SJani Nikula 	 */
231613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
23176a39d7c9SJani Nikula 	if (!hotplug_trigger) {
23186a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
23196a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
23206a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
23216a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
23226a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
23236a39d7c9SJani Nikula 	}
23246a39d7c9SJani Nikula 
232513cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23266a39d7c9SJani Nikula 	if (!hotplug_trigger)
23276a39d7c9SJani Nikula 		return;
232813cf5504SDave Airlie 
2329cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
233040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2331fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
233240e56410SVille Syrjälä 
233391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2334aaf5ec2eSSonika Jindal }
233591d131d2SDaniel Vetter 
233691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
233740e56410SVille Syrjälä {
233840e56410SVille Syrjälä 	int pipe;
233940e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
234040e56410SVille Syrjälä 
234191d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
234240e56410SVille Syrjälä 
2343cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2344cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2345776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2346cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2347cfc33bf7SVille Syrjälä 				 port_name(port));
2348cfc33bf7SVille Syrjälä 	}
2349776ad806SJesse Barnes 
2350ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
235191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2352ce99c256SDaniel Vetter 
2353776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
235491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2355776ad806SJesse Barnes 
2356776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2357776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2358776ad806SJesse Barnes 
2359776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2360776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2361776ad806SJesse Barnes 
2362776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2363776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2364776ad806SJesse Barnes 
23659db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2366055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
23679db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
23689db4a9c7SJesse Barnes 					 pipe_name(pipe),
23699db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2370776ad806SJesse Barnes 
2371776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2372776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2373776ad806SJesse Barnes 
2374776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2375776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2376776ad806SJesse Barnes 
2377776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2378a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
23798664281bSPaulo Zanoni 
23808664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2381a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
23828664281bSPaulo Zanoni }
23838664281bSPaulo Zanoni 
238491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
23858664281bSPaulo Zanoni {
23868664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
23875a69b89fSDaniel Vetter 	enum pipe pipe;
23888664281bSPaulo Zanoni 
2389de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2390de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2391de032bf4SPaulo Zanoni 
2392055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23931f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
23941f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
23958664281bSPaulo Zanoni 
23965a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
239791d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
239891d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
23995a69b89fSDaniel Vetter 			else
240091d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
24015a69b89fSDaniel Vetter 		}
24025a69b89fSDaniel Vetter 	}
24038bf1e9f1SShuang He 
24048664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
24058664281bSPaulo Zanoni }
24068664281bSPaulo Zanoni 
240791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
24088664281bSPaulo Zanoni {
24098664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
241045c1cd87SMika Kahola 	enum pipe pipe;
24118664281bSPaulo Zanoni 
2412de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2413de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2414de032bf4SPaulo Zanoni 
241545c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
241645c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
241745c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
24188664281bSPaulo Zanoni 
24198664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2420776ad806SJesse Barnes }
2421776ad806SJesse Barnes 
242291d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
242323e81d69SAdam Jackson {
242423e81d69SAdam Jackson 	int pipe;
24256dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2426aaf5ec2eSSonika Jindal 
242791d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
242891d131d2SDaniel Vetter 
2429cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2430cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
243123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2432cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2433cfc33bf7SVille Syrjälä 				 port_name(port));
2434cfc33bf7SVille Syrjälä 	}
243523e81d69SAdam Jackson 
243623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
243791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
243823e81d69SAdam Jackson 
243923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
244091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
244123e81d69SAdam Jackson 
244223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
244323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
244423e81d69SAdam Jackson 
244523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
244623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
244723e81d69SAdam Jackson 
244823e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2449055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
245023e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
245123e81d69SAdam Jackson 					 pipe_name(pipe),
245223e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
24538664281bSPaulo Zanoni 
24548664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
245591d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
245623e81d69SAdam Jackson }
245723e81d69SAdam Jackson 
245831604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
245931604222SAnusha Srivatsa {
246031604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
246131604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
246231604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
246331604222SAnusha Srivatsa 
246431604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
246531604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
246631604222SAnusha Srivatsa 
246731604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
246831604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
246931604222SAnusha Srivatsa 
247031604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
247131604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
247231604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
247331604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
247431604222SAnusha Srivatsa 	}
247531604222SAnusha Srivatsa 
247631604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
247731604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
247831604222SAnusha Srivatsa 
247931604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
248031604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
248131604222SAnusha Srivatsa 
248231604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
248331604222SAnusha Srivatsa 				   tc_hotplug_trigger,
248431604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
248531604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
248631604222SAnusha Srivatsa 	}
248731604222SAnusha Srivatsa 
248831604222SAnusha Srivatsa 	if (pin_mask)
248931604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
249031604222SAnusha Srivatsa 
249131604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
249231604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
249331604222SAnusha Srivatsa }
249431604222SAnusha Srivatsa 
249591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
24966dbf30ceSVille Syrjälä {
24976dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
24986dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
24996dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
25006dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
25016dbf30ceSVille Syrjälä 
25026dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
25036dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
25046dbf30ceSVille Syrjälä 
25056dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
25066dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
25076dbf30ceSVille Syrjälä 
2508cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2509cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
251074c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
25116dbf30ceSVille Syrjälä 	}
25126dbf30ceSVille Syrjälä 
25136dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
25146dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
25156dbf30ceSVille Syrjälä 
25166dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
25176dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
25186dbf30ceSVille Syrjälä 
2519cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2520cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
25216dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
25226dbf30ceSVille Syrjälä 	}
25236dbf30ceSVille Syrjälä 
25246dbf30ceSVille Syrjälä 	if (pin_mask)
252591d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
25266dbf30ceSVille Syrjälä 
25276dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
252891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
25296dbf30ceSVille Syrjälä }
25306dbf30ceSVille Syrjälä 
253191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
253291d14251STvrtko Ursulin 				u32 hotplug_trigger,
253340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2534c008bc6eSPaulo Zanoni {
2535e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2536e4ce95aaSVille Syrjälä 
2537e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2538e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2539e4ce95aaSVille Syrjälä 
2540cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
254140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2542e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
254340e56410SVille Syrjälä 
254491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2545e4ce95aaSVille Syrjälä }
2546c008bc6eSPaulo Zanoni 
254791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
254891d14251STvrtko Ursulin 				    u32 de_iir)
254940e56410SVille Syrjälä {
255040e56410SVille Syrjälä 	enum pipe pipe;
255140e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
255240e56410SVille Syrjälä 
255340e56410SVille Syrjälä 	if (hotplug_trigger)
255491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
255540e56410SVille Syrjälä 
2556c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
255791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2558c008bc6eSPaulo Zanoni 
2559c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
256091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2561c008bc6eSPaulo Zanoni 
2562c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2563c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2564c008bc6eSPaulo Zanoni 
2565055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2566fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2567fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2568c008bc6eSPaulo Zanoni 
256940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
25701f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2571c008bc6eSPaulo Zanoni 
257240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
257391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2574c008bc6eSPaulo Zanoni 	}
2575c008bc6eSPaulo Zanoni 
2576c008bc6eSPaulo Zanoni 	/* check event from PCH */
2577c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2578c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2579c008bc6eSPaulo Zanoni 
258091d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
258191d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2582c008bc6eSPaulo Zanoni 		else
258391d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2584c008bc6eSPaulo Zanoni 
2585c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2586c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2587c008bc6eSPaulo Zanoni 	}
2588c008bc6eSPaulo Zanoni 
2589cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
259091d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2591c008bc6eSPaulo Zanoni }
2592c008bc6eSPaulo Zanoni 
259391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
259491d14251STvrtko Ursulin 				    u32 de_iir)
25959719fb98SPaulo Zanoni {
259607d27e20SDamien Lespiau 	enum pipe pipe;
259723bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
259823bb4cb5SVille Syrjälä 
259940e56410SVille Syrjälä 	if (hotplug_trigger)
260091d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
26019719fb98SPaulo Zanoni 
26029719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
260391d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
26049719fb98SPaulo Zanoni 
260554fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
260654fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
260754fd3149SDhinakaran Pandiyan 
260854fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
260954fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
261054fd3149SDhinakaran Pandiyan 	}
2611fc340442SDaniel Vetter 
26129719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
261391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
26149719fb98SPaulo Zanoni 
26159719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
261691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
26179719fb98SPaulo Zanoni 
2618055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2619fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2620fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
26219719fb98SPaulo Zanoni 	}
26229719fb98SPaulo Zanoni 
26239719fb98SPaulo Zanoni 	/* check event from PCH */
262491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
26259719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
26269719fb98SPaulo Zanoni 
262791d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
26289719fb98SPaulo Zanoni 
26299719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
26309719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
26319719fb98SPaulo Zanoni 	}
26329719fb98SPaulo Zanoni }
26339719fb98SPaulo Zanoni 
263472c90f62SOscar Mateo /*
263572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
263672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
263772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
263872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
263972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
264072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
264172c90f62SOscar Mateo  */
2642f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2643b1f14ad0SJesse Barnes {
264445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2645fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2646f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
26470e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2648b1f14ad0SJesse Barnes 
26492dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
26502dd2a883SImre Deak 		return IRQ_NONE;
26512dd2a883SImre Deak 
26521f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26531f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
26541f814dacSImre Deak 
2655b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2656b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2657b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
26580e43406bSChris Wilson 
265944498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
266044498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
266144498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
266244498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
266344498aeaSPaulo Zanoni 	 * due to its back queue). */
266491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
266544498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
266644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2667ab5c608bSBen Widawsky 	}
266844498aeaSPaulo Zanoni 
266972c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
267072c90f62SOscar Mateo 
26710e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
26720e43406bSChris Wilson 	if (gt_iir) {
267372c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
267472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
267591d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2676261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2677d8fc8a47SPaulo Zanoni 		else
2678261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
26790e43406bSChris Wilson 	}
2680b1f14ad0SJesse Barnes 
2681b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
26820e43406bSChris Wilson 	if (de_iir) {
268372c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
268472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
268591d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
268691d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2687f1af8fc1SPaulo Zanoni 		else
268891d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
26890e43406bSChris Wilson 	}
26900e43406bSChris Wilson 
269191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2692f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
26930e43406bSChris Wilson 		if (pm_iir) {
2694b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
26950e43406bSChris Wilson 			ret = IRQ_HANDLED;
269672c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
26970e43406bSChris Wilson 		}
2698f1af8fc1SPaulo Zanoni 	}
2699b1f14ad0SJesse Barnes 
2700b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
270174093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
270244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2703b1f14ad0SJesse Barnes 
27041f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
27051f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
27061f814dacSImre Deak 
2707b1f14ad0SJesse Barnes 	return ret;
2708b1f14ad0SJesse Barnes }
2709b1f14ad0SJesse Barnes 
271091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
271191d14251STvrtko Ursulin 				u32 hotplug_trigger,
271240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2713d04a492dSShashank Sharma {
2714cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2715d04a492dSShashank Sharma 
2716a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2717a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2718d04a492dSShashank Sharma 
2719cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
272040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2721cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
272240e56410SVille Syrjälä 
272391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2724d04a492dSShashank Sharma }
2725d04a492dSShashank Sharma 
2726121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2727121e758eSDhinakaran Pandiyan {
2728121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2729b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2730b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2731121e758eSDhinakaran Pandiyan 
2732121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2733b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2734b796b971SDhinakaran Pandiyan 
2735121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2736121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2737121e758eSDhinakaran Pandiyan 
2738121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2739b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2740121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2741121e758eSDhinakaran Pandiyan 	}
2742b796b971SDhinakaran Pandiyan 
2743b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2744b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2745b796b971SDhinakaran Pandiyan 
2746b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2747b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2748b796b971SDhinakaran Pandiyan 
2749b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2750b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2751b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2752b796b971SDhinakaran Pandiyan 	}
2753b796b971SDhinakaran Pandiyan 
2754b796b971SDhinakaran Pandiyan 	if (pin_mask)
2755b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2756b796b971SDhinakaran Pandiyan 	else
2757b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2758121e758eSDhinakaran Pandiyan }
2759121e758eSDhinakaran Pandiyan 
27609d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
27619d17210fSLucas De Marchi {
27629d17210fSLucas De Marchi 	u32 mask = GEN8_AUX_CHANNEL_A;
27639d17210fSLucas De Marchi 
27649d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
27659d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
27669d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
27679d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
27689d17210fSLucas De Marchi 
27699d17210fSLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv))
27709d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
27719d17210fSLucas De Marchi 
27729d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 11)
27739d17210fSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E |
27749d17210fSLucas De Marchi 			CNL_AUX_CHANNEL_F;
27759d17210fSLucas De Marchi 
27769d17210fSLucas De Marchi 	return mask;
27779d17210fSLucas De Marchi }
27789d17210fSLucas De Marchi 
2779f11a0f46STvrtko Ursulin static irqreturn_t
2780f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2781abd58f01SBen Widawsky {
2782abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2783f11a0f46STvrtko Ursulin 	u32 iir;
2784c42664ccSDaniel Vetter 	enum pipe pipe;
278588e04703SJesse Barnes 
2786abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2787e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2788e32192e1STvrtko Ursulin 		if (iir) {
2789e04f7eceSVille Syrjälä 			bool found = false;
2790e04f7eceSVille Syrjälä 
2791e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2792abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2793e04f7eceSVille Syrjälä 
2794e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
279591d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2796e04f7eceSVille Syrjälä 				found = true;
2797e04f7eceSVille Syrjälä 			}
2798e04f7eceSVille Syrjälä 
2799e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
280054fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
280154fd3149SDhinakaran Pandiyan 
280254fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
280354fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2804e04f7eceSVille Syrjälä 				found = true;
2805e04f7eceSVille Syrjälä 			}
2806e04f7eceSVille Syrjälä 
2807e04f7eceSVille Syrjälä 			if (!found)
280838cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2809abd58f01SBen Widawsky 		}
281038cc46d7SOscar Mateo 		else
281138cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2812abd58f01SBen Widawsky 	}
2813abd58f01SBen Widawsky 
2814121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2815121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2816121e758eSDhinakaran Pandiyan 		if (iir) {
2817121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2818121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2819121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2820121e758eSDhinakaran Pandiyan 		} else {
2821121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2822121e758eSDhinakaran Pandiyan 		}
2823121e758eSDhinakaran Pandiyan 	}
2824121e758eSDhinakaran Pandiyan 
28256d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2826e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2827e32192e1STvrtko Ursulin 		if (iir) {
2828e32192e1STvrtko Ursulin 			u32 tmp_mask;
2829d04a492dSShashank Sharma 			bool found = false;
2830cebd87a0SVille Syrjälä 
2831e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
28326d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
283388e04703SJesse Barnes 
28349d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
283591d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2836d04a492dSShashank Sharma 				found = true;
2837d04a492dSShashank Sharma 			}
2838d04a492dSShashank Sharma 
2839cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2840e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2841e32192e1STvrtko Ursulin 				if (tmp_mask) {
284291d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
284391d14251STvrtko Ursulin 							    hpd_bxt);
2844d04a492dSShashank Sharma 					found = true;
2845d04a492dSShashank Sharma 				}
2846e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2847e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2848e32192e1STvrtko Ursulin 				if (tmp_mask) {
284991d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
285091d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2851e32192e1STvrtko Ursulin 					found = true;
2852e32192e1STvrtko Ursulin 				}
2853e32192e1STvrtko Ursulin 			}
2854d04a492dSShashank Sharma 
2855cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
285691d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
28579e63743eSShashank Sharma 				found = true;
28589e63743eSShashank Sharma 			}
28599e63743eSShashank Sharma 
2860d04a492dSShashank Sharma 			if (!found)
286138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
28626d766f02SDaniel Vetter 		}
286338cc46d7SOscar Mateo 		else
286438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
28656d766f02SDaniel Vetter 	}
28666d766f02SDaniel Vetter 
2867055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2868fd3a4024SDaniel Vetter 		u32 fault_errors;
2869abd58f01SBen Widawsky 
2870c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2871c42664ccSDaniel Vetter 			continue;
2872c42664ccSDaniel Vetter 
2873e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2874e32192e1STvrtko Ursulin 		if (!iir) {
2875e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2876e32192e1STvrtko Ursulin 			continue;
2877e32192e1STvrtko Ursulin 		}
2878770de83dSDamien Lespiau 
2879e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2880e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2881e32192e1STvrtko Ursulin 
2882fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2883fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2884abd58f01SBen Widawsky 
2885e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
288691d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
28870fbe7870SDaniel Vetter 
2888e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2889e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
289038d83c96SDaniel Vetter 
2891e32192e1STvrtko Ursulin 		fault_errors = iir;
2892bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2893e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2894770de83dSDamien Lespiau 		else
2895e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2896770de83dSDamien Lespiau 
2897770de83dSDamien Lespiau 		if (fault_errors)
28981353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
289930100f2bSDaniel Vetter 				  pipe_name(pipe),
2900e32192e1STvrtko Ursulin 				  fault_errors);
2901abd58f01SBen Widawsky 	}
2902abd58f01SBen Widawsky 
290391d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2904266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
290592d03a80SDaniel Vetter 		/*
290692d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
290792d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
290892d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
290992d03a80SDaniel Vetter 		 */
2910e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2911e32192e1STvrtko Ursulin 		if (iir) {
2912e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
291392d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
29146dbf30ceSVille Syrjälä 
291529b43ae2SRodrigo Vivi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
291631604222SAnusha Srivatsa 				icp_irq_handler(dev_priv, iir);
2917c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
291891d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
29196dbf30ceSVille Syrjälä 			else
292091d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
29212dfb0b81SJani Nikula 		} else {
29222dfb0b81SJani Nikula 			/*
29232dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
29242dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
29252dfb0b81SJani Nikula 			 */
29262dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
29272dfb0b81SJani Nikula 		}
292892d03a80SDaniel Vetter 	}
292992d03a80SDaniel Vetter 
2930f11a0f46STvrtko Ursulin 	return ret;
2931f11a0f46STvrtko Ursulin }
2932f11a0f46STvrtko Ursulin 
29334376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
29344376b9c9SMika Kuoppala {
29354376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
29364376b9c9SMika Kuoppala 
29374376b9c9SMika Kuoppala 	/*
29384376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
29394376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
29404376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
29414376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
29424376b9c9SMika Kuoppala 	 */
29434376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
29444376b9c9SMika Kuoppala }
29454376b9c9SMika Kuoppala 
29464376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
29474376b9c9SMika Kuoppala {
29484376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
29494376b9c9SMika Kuoppala }
29504376b9c9SMika Kuoppala 
2951f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2952f11a0f46STvrtko Ursulin {
2953f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
295425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2955f11a0f46STvrtko Ursulin 	u32 master_ctl;
2956f0fd96f5SChris Wilson 	u32 gt_iir[4];
2957f11a0f46STvrtko Ursulin 
2958f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2959f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2960f11a0f46STvrtko Ursulin 
29614376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
29624376b9c9SMika Kuoppala 	if (!master_ctl) {
29634376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2964f11a0f46STvrtko Ursulin 		return IRQ_NONE;
29654376b9c9SMika Kuoppala 	}
2966f11a0f46STvrtko Ursulin 
2967f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
296855ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2969f0fd96f5SChris Wilson 
2970f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2971f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
2972f0fd96f5SChris Wilson 		disable_rpm_wakeref_asserts(dev_priv);
297355ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
2974f0fd96f5SChris Wilson 		enable_rpm_wakeref_asserts(dev_priv);
2975f0fd96f5SChris Wilson 	}
2976f11a0f46STvrtko Ursulin 
29774376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2978abd58f01SBen Widawsky 
2979f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
29801f814dacSImre Deak 
298155ef72f2SChris Wilson 	return IRQ_HANDLED;
2982abd58f01SBen Widawsky }
2983abd58f01SBen Widawsky 
298451951ae7SMika Kuoppala static u32
2985f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915,
298651951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
298751951ae7SMika Kuoppala {
298825286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
298951951ae7SMika Kuoppala 	u32 timeout_ts;
299051951ae7SMika Kuoppala 	u32 ident;
299151951ae7SMika Kuoppala 
299296606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
299396606f3bSOscar Mateo 
299451951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
299551951ae7SMika Kuoppala 
299651951ae7SMika Kuoppala 	/*
299751951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
299851951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
299951951ae7SMika Kuoppala 	 */
300051951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
300151951ae7SMika Kuoppala 	do {
300251951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
300351951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
300451951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
300551951ae7SMika Kuoppala 
300651951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
300751951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
300851951ae7SMika Kuoppala 			  bank, bit, ident);
300951951ae7SMika Kuoppala 		return 0;
301051951ae7SMika Kuoppala 	}
301151951ae7SMika Kuoppala 
301251951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
301351951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
301451951ae7SMika Kuoppala 
3015f744dbc2SMika Kuoppala 	return ident;
3016f744dbc2SMika Kuoppala }
3017f744dbc2SMika Kuoppala 
3018f744dbc2SMika Kuoppala static void
3019f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915,
3020f744dbc2SMika Kuoppala 			const u8 instance, const u16 iir)
3021f744dbc2SMika Kuoppala {
3022d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
3023a087bafeSMika Kuoppala 		return gen11_rps_irq_handler(i915, iir);
3024d02b98b8SOscar Mateo 
3025f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3026f744dbc2SMika Kuoppala 		  instance, iir);
3027f744dbc2SMika Kuoppala }
3028f744dbc2SMika Kuoppala 
3029f744dbc2SMika Kuoppala static void
3030f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915,
3031f744dbc2SMika Kuoppala 			 const u8 class, const u8 instance, const u16 iir)
3032f744dbc2SMika Kuoppala {
3033f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3034f744dbc2SMika Kuoppala 
3035f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3036f744dbc2SMika Kuoppala 		engine = i915->engine_class[class][instance];
3037f744dbc2SMika Kuoppala 	else
3038f744dbc2SMika Kuoppala 		engine = NULL;
3039f744dbc2SMika Kuoppala 
3040f744dbc2SMika Kuoppala 	if (likely(engine))
3041f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3042f744dbc2SMika Kuoppala 
3043f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3044f744dbc2SMika Kuoppala 		  class, instance);
3045f744dbc2SMika Kuoppala }
3046f744dbc2SMika Kuoppala 
3047f744dbc2SMika Kuoppala static void
3048f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915,
3049f744dbc2SMika Kuoppala 			  const u32 identity)
3050f744dbc2SMika Kuoppala {
3051f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3052f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3053f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3054f744dbc2SMika Kuoppala 
3055f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3056f744dbc2SMika Kuoppala 		return;
3057f744dbc2SMika Kuoppala 
3058f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
3059f744dbc2SMika Kuoppala 		return gen11_engine_irq_handler(i915, class, instance, intr);
3060f744dbc2SMika Kuoppala 
3061f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
3062f744dbc2SMika Kuoppala 		return gen11_other_irq_handler(i915, instance, intr);
3063f744dbc2SMika Kuoppala 
3064f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3065f744dbc2SMika Kuoppala 		  class, instance, intr);
306651951ae7SMika Kuoppala }
306751951ae7SMika Kuoppala 
306851951ae7SMika Kuoppala static void
306996606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915,
307096606f3bSOscar Mateo 		      const unsigned int bank)
307151951ae7SMika Kuoppala {
307225286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
307351951ae7SMika Kuoppala 	unsigned long intr_dw;
307451951ae7SMika Kuoppala 	unsigned int bit;
307551951ae7SMika Kuoppala 
307696606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
307751951ae7SMika Kuoppala 
307851951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
307951951ae7SMika Kuoppala 
308051951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
30818455dad7SMika Kuoppala 		const u32 ident = gen11_gt_engine_identity(i915, bank, bit);
308251951ae7SMika Kuoppala 
3083f744dbc2SMika Kuoppala 		gen11_gt_identity_handler(i915, ident);
308451951ae7SMika Kuoppala 	}
308551951ae7SMika Kuoppala 
308651951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
308751951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
308851951ae7SMika Kuoppala }
308996606f3bSOscar Mateo 
309096606f3bSOscar Mateo static void
309196606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915,
309296606f3bSOscar Mateo 		     const u32 master_ctl)
309396606f3bSOscar Mateo {
309496606f3bSOscar Mateo 	unsigned int bank;
309596606f3bSOscar Mateo 
309696606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
309796606f3bSOscar Mateo 
309896606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
309996606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
310096606f3bSOscar Mateo 			gen11_gt_bank_handler(i915, bank);
310196606f3bSOscar Mateo 	}
310296606f3bSOscar Mateo 
310396606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
310451951ae7SMika Kuoppala }
310551951ae7SMika Kuoppala 
31067a909383SChris Wilson static u32
31077a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
3108df0d28c1SDhinakaran Pandiyan {
310925286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
31107a909383SChris Wilson 	u32 iir;
3111df0d28c1SDhinakaran Pandiyan 
3112df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
31137a909383SChris Wilson 		return 0;
3114df0d28c1SDhinakaran Pandiyan 
31157a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
31167a909383SChris Wilson 	if (likely(iir))
31177a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
31187a909383SChris Wilson 
31197a909383SChris Wilson 	return iir;
3120df0d28c1SDhinakaran Pandiyan }
3121df0d28c1SDhinakaran Pandiyan 
3122df0d28c1SDhinakaran Pandiyan static void
31237a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
3124df0d28c1SDhinakaran Pandiyan {
3125df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
3126df0d28c1SDhinakaran Pandiyan 		intel_opregion_asle_intr(dev_priv);
3127df0d28c1SDhinakaran Pandiyan }
3128df0d28c1SDhinakaran Pandiyan 
312981067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
313081067b71SMika Kuoppala {
313181067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
313281067b71SMika Kuoppala 
313381067b71SMika Kuoppala 	/*
313481067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
313581067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
313681067b71SMika Kuoppala 	 * New indications can and will light up during processing,
313781067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
313881067b71SMika Kuoppala 	 */
313981067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
314081067b71SMika Kuoppala }
314181067b71SMika Kuoppala 
314281067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
314381067b71SMika Kuoppala {
314481067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
314581067b71SMika Kuoppala }
314681067b71SMika Kuoppala 
314751951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
314851951ae7SMika Kuoppala {
314951951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
315025286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
315151951ae7SMika Kuoppala 	u32 master_ctl;
3152df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
315351951ae7SMika Kuoppala 
315451951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
315551951ae7SMika Kuoppala 		return IRQ_NONE;
315651951ae7SMika Kuoppala 
315781067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
315881067b71SMika Kuoppala 	if (!master_ctl) {
315981067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
316051951ae7SMika Kuoppala 		return IRQ_NONE;
316181067b71SMika Kuoppala 	}
316251951ae7SMika Kuoppala 
316351951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
316451951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
316551951ae7SMika Kuoppala 
316651951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
316751951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
316851951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
316951951ae7SMika Kuoppala 
317051951ae7SMika Kuoppala 		disable_rpm_wakeref_asserts(i915);
317151951ae7SMika Kuoppala 		/*
317251951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
317351951ae7SMika Kuoppala 		 * for the display related bits.
317451951ae7SMika Kuoppala 		 */
317551951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
317651951ae7SMika Kuoppala 		enable_rpm_wakeref_asserts(i915);
317751951ae7SMika Kuoppala 	}
317851951ae7SMika Kuoppala 
31797a909383SChris Wilson 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
3180df0d28c1SDhinakaran Pandiyan 
318181067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
318251951ae7SMika Kuoppala 
31837a909383SChris Wilson 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
3184df0d28c1SDhinakaran Pandiyan 
318551951ae7SMika Kuoppala 	return IRQ_HANDLED;
318651951ae7SMika Kuoppala }
318751951ae7SMika Kuoppala 
318842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
318942f52ef8SKeith Packard  * we use as a pipe index
319042f52ef8SKeith Packard  */
319186e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
31920a3e67a4SJesse Barnes {
3193fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3194e9d21d7fSKeith Packard 	unsigned long irqflags;
319571e0ffa5SJesse Barnes 
31961ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
319786e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
319886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
319986e83e35SChris Wilson 
320086e83e35SChris Wilson 	return 0;
320186e83e35SChris Wilson }
320286e83e35SChris Wilson 
3203d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe)
3204d938da6bSVille Syrjälä {
3205d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3206d938da6bSVille Syrjälä 
3207d938da6bSVille Syrjälä 	if (dev_priv->i945gm_vblank.enabled++ == 0)
3208d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3209d938da6bSVille Syrjälä 
3210d938da6bSVille Syrjälä 	return i8xx_enable_vblank(dev, pipe);
3211d938da6bSVille Syrjälä }
3212d938da6bSVille Syrjälä 
321386e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
321486e83e35SChris Wilson {
321586e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
321686e83e35SChris Wilson 	unsigned long irqflags;
321786e83e35SChris Wilson 
321886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32197c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3220755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
32211ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32228692d00eSChris Wilson 
32230a3e67a4SJesse Barnes 	return 0;
32240a3e67a4SJesse Barnes }
32250a3e67a4SJesse Barnes 
322688e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3227f796cf8fSJesse Barnes {
3228fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3229f796cf8fSJesse Barnes 	unsigned long irqflags;
3230a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
323186e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3232f796cf8fSJesse Barnes 
3233f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3234fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3235b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3236b1f14ad0SJesse Barnes 
32372e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
32382e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
32392e8bf223SDhinakaran Pandiyan 	 */
32402e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32412e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32422e8bf223SDhinakaran Pandiyan 
3243b1f14ad0SJesse Barnes 	return 0;
3244b1f14ad0SJesse Barnes }
3245b1f14ad0SJesse Barnes 
324688e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3247abd58f01SBen Widawsky {
3248fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3249abd58f01SBen Widawsky 	unsigned long irqflags;
3250abd58f01SBen Widawsky 
3251abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3252013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3253abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3254013d3752SVille Syrjälä 
32552e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
32562e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
32572e8bf223SDhinakaran Pandiyan 	 */
32582e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32592e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32602e8bf223SDhinakaran Pandiyan 
3261abd58f01SBen Widawsky 	return 0;
3262abd58f01SBen Widawsky }
3263abd58f01SBen Widawsky 
326442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
326542f52ef8SKeith Packard  * we use as a pipe index
326642f52ef8SKeith Packard  */
326786e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
326886e83e35SChris Wilson {
326986e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
327086e83e35SChris Wilson 	unsigned long irqflags;
327186e83e35SChris Wilson 
327286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
327386e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
327486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
327586e83e35SChris Wilson }
327686e83e35SChris Wilson 
3277d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe)
3278d938da6bSVille Syrjälä {
3279d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3280d938da6bSVille Syrjälä 
3281d938da6bSVille Syrjälä 	i8xx_disable_vblank(dev, pipe);
3282d938da6bSVille Syrjälä 
3283d938da6bSVille Syrjälä 	if (--dev_priv->i945gm_vblank.enabled == 0)
3284d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3285d938da6bSVille Syrjälä }
3286d938da6bSVille Syrjälä 
328786e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
32880a3e67a4SJesse Barnes {
3289fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3290e9d21d7fSKeith Packard 	unsigned long irqflags;
32910a3e67a4SJesse Barnes 
32921ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32937c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3294755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
32951ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32960a3e67a4SJesse Barnes }
32970a3e67a4SJesse Barnes 
329888e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3299f796cf8fSJesse Barnes {
3300fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3301f796cf8fSJesse Barnes 	unsigned long irqflags;
3302a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
330386e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3304f796cf8fSJesse Barnes 
3305f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3306fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3307b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3308b1f14ad0SJesse Barnes }
3309b1f14ad0SJesse Barnes 
331088e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3311abd58f01SBen Widawsky {
3312fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3313abd58f01SBen Widawsky 	unsigned long irqflags;
3314abd58f01SBen Widawsky 
3315abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3316013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3317abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3318abd58f01SBen Widawsky }
3319abd58f01SBen Widawsky 
3320d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work)
3321d938da6bSVille Syrjälä {
3322d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv =
3323d938da6bSVille Syrjälä 		container_of(work, struct drm_i915_private, i945gm_vblank.work);
3324d938da6bSVille Syrjälä 
3325d938da6bSVille Syrjälä 	/*
3326d938da6bSVille Syrjälä 	 * Vblank interrupts fail to wake up the device from C3,
3327d938da6bSVille Syrjälä 	 * hence we want to prevent C3 usage while vblank interrupts
3328d938da6bSVille Syrjälä 	 * are enabled.
3329d938da6bSVille Syrjälä 	 */
3330d938da6bSVille Syrjälä 	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
3331d938da6bSVille Syrjälä 			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
3332d938da6bSVille Syrjälä 			      dev_priv->i945gm_vblank.c3_disable_latency :
3333d938da6bSVille Syrjälä 			      PM_QOS_DEFAULT_VALUE);
3334d938da6bSVille Syrjälä }
3335d938da6bSVille Syrjälä 
3336d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name)
3337d938da6bSVille Syrjälä {
3338d938da6bSVille Syrjälä 	const struct cpuidle_driver *drv;
3339d938da6bSVille Syrjälä 	int i;
3340d938da6bSVille Syrjälä 
3341d938da6bSVille Syrjälä 	drv = cpuidle_get_driver();
3342d938da6bSVille Syrjälä 	if (!drv)
3343d938da6bSVille Syrjälä 		return 0;
3344d938da6bSVille Syrjälä 
3345d938da6bSVille Syrjälä 	for (i = 0; i < drv->state_count; i++) {
3346d938da6bSVille Syrjälä 		const struct cpuidle_state *state = &drv->states[i];
3347d938da6bSVille Syrjälä 
3348d938da6bSVille Syrjälä 		if (!strcmp(state->name, name))
3349d938da6bSVille Syrjälä 			return state->exit_latency ?
3350d938da6bSVille Syrjälä 				state->exit_latency - 1 : 0;
3351d938da6bSVille Syrjälä 	}
3352d938da6bSVille Syrjälä 
3353d938da6bSVille Syrjälä 	return 0;
3354d938da6bSVille Syrjälä }
3355d938da6bSVille Syrjälä 
3356d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
3357d938da6bSVille Syrjälä {
3358d938da6bSVille Syrjälä 	INIT_WORK(&dev_priv->i945gm_vblank.work,
3359d938da6bSVille Syrjälä 		  i945gm_vblank_work_func);
3360d938da6bSVille Syrjälä 
3361d938da6bSVille Syrjälä 	dev_priv->i945gm_vblank.c3_disable_latency =
3362d938da6bSVille Syrjälä 		cstate_disable_latency("C3");
3363d938da6bSVille Syrjälä 	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
3364d938da6bSVille Syrjälä 			   PM_QOS_CPU_DMA_LATENCY,
3365d938da6bSVille Syrjälä 			   PM_QOS_DEFAULT_VALUE);
3366d938da6bSVille Syrjälä }
3367d938da6bSVille Syrjälä 
3368d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
3369d938da6bSVille Syrjälä {
3370d938da6bSVille Syrjälä 	cancel_work_sync(&dev_priv->i945gm_vblank.work);
3371d938da6bSVille Syrjälä 	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
3372d938da6bSVille Syrjälä }
3373d938da6bSVille Syrjälä 
3374b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
337591738a95SPaulo Zanoni {
33766e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
337791738a95SPaulo Zanoni 		return;
337891738a95SPaulo Zanoni 
33793488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(SDE);
3380105b122eSPaulo Zanoni 
33816e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3382105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3383622364b6SPaulo Zanoni }
3384105b122eSPaulo Zanoni 
338591738a95SPaulo Zanoni /*
3386622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3387622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3388622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3389622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3390622364b6SPaulo Zanoni  *
3391622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
339291738a95SPaulo Zanoni  */
3393622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3394622364b6SPaulo Zanoni {
3395fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3396622364b6SPaulo Zanoni 
33976e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3398622364b6SPaulo Zanoni 		return;
3399622364b6SPaulo Zanoni 
3400622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
340191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
340291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
340391738a95SPaulo Zanoni }
340491738a95SPaulo Zanoni 
3405b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3406d18ea1b5SDaniel Vetter {
34073488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GT);
3408b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
34093488d4ebSVille Syrjälä 		GEN3_IRQ_RESET(GEN6_PM);
3410d18ea1b5SDaniel Vetter }
3411d18ea1b5SDaniel Vetter 
341270591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
341370591a41SVille Syrjälä {
341471b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
341571b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
341671b8b41dSVille Syrjälä 	else
341771b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
341871b8b41dSVille Syrjälä 
3419ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
342070591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
342170591a41SVille Syrjälä 
342244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
342370591a41SVille Syrjälä 
34243488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(VLV_);
34258bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
342670591a41SVille Syrjälä }
342770591a41SVille Syrjälä 
34288bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34298bb61306SVille Syrjälä {
34308bb61306SVille Syrjälä 	u32 pipestat_mask;
34319ab981f2SVille Syrjälä 	u32 enable_mask;
34328bb61306SVille Syrjälä 	enum pipe pipe;
34338bb61306SVille Syrjälä 
3434842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
34358bb61306SVille Syrjälä 
34368bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
34378bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
34388bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
34398bb61306SVille Syrjälä 
34409ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
34418bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3442ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3443ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3444ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3445ebf5f921SVille Syrjälä 
34468bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3447ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3448ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
34496b7eafc1SVille Syrjälä 
34508bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
34516b7eafc1SVille Syrjälä 
34529ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
34538bb61306SVille Syrjälä 
34543488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
34558bb61306SVille Syrjälä }
34568bb61306SVille Syrjälä 
34578bb61306SVille Syrjälä /* drm_dma.h hooks
34588bb61306SVille Syrjälä */
34598bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
34608bb61306SVille Syrjälä {
3461fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34628bb61306SVille Syrjälä 
34633488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(DE);
3464cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
34658bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
34668bb61306SVille Syrjälä 
3467fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3468fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3469fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3470fc340442SDaniel Vetter 	}
3471fc340442SDaniel Vetter 
3472b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
34738bb61306SVille Syrjälä 
3474b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
34758bb61306SVille Syrjälä }
34768bb61306SVille Syrjälä 
34776bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
34787e231dbeSJesse Barnes {
3479fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34807e231dbeSJesse Barnes 
348134c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
348234c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
348334c7b8a7SVille Syrjälä 
3484b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
34857e231dbeSJesse Barnes 
3486ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34879918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
348870591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3489ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34907e231dbeSJesse Barnes }
34917e231dbeSJesse Barnes 
3492d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3493d6e3cca3SDaniel Vetter {
3494d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3495d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3496d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3497d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3498d6e3cca3SDaniel Vetter }
3499d6e3cca3SDaniel Vetter 
3500823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3501abd58f01SBen Widawsky {
3502fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3503abd58f01SBen Widawsky 	int pipe;
3504abd58f01SBen Widawsky 
350525286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3506abd58f01SBen Widawsky 
3507d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3508abd58f01SBen Widawsky 
3509e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3510e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3511e04f7eceSVille Syrjälä 
3512055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3513f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3514813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3515f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3516abd58f01SBen Widawsky 
35173488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
35183488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
35193488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
3520abd58f01SBen Widawsky 
35216e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3522b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3523abd58f01SBen Widawsky }
3524abd58f01SBen Widawsky 
352551951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
352651951ae7SMika Kuoppala {
352751951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
352851951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
352951951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
353051951ae7SMika Kuoppala 
353151951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
353251951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
353351951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
353451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
353551951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
353651951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3537d02b98b8SOscar Mateo 
3538d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3539d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
354051951ae7SMika Kuoppala }
354151951ae7SMika Kuoppala 
354251951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
354351951ae7SMika Kuoppala {
354451951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
354551951ae7SMika Kuoppala 	int pipe;
354651951ae7SMika Kuoppala 
354725286aacSDaniele Ceraolo Spurio 	gen11_master_intr_disable(dev_priv->uncore.regs);
354851951ae7SMika Kuoppala 
354951951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
355051951ae7SMika Kuoppala 
355151951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
355251951ae7SMika Kuoppala 
355362819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
355462819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
355562819dfdSJosé Roberto de Souza 
355651951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
355751951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
355851951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
355951951ae7SMika Kuoppala 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
356051951ae7SMika Kuoppala 
356151951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
356251951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
3563121e758eSDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_DE_HPD_);
3564df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_GU_MISC_);
356551951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_PCU_);
356631604222SAnusha Srivatsa 
356729b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
356831604222SAnusha Srivatsa 		GEN3_IRQ_RESET(SDE);
356951951ae7SMika Kuoppala }
357051951ae7SMika Kuoppala 
35714c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3572001bd2cbSImre Deak 				     u8 pipe_mask)
3573d49bdb0eSPaulo Zanoni {
3574a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
35756831f3e3SVille Syrjälä 	enum pipe pipe;
3576d49bdb0eSPaulo Zanoni 
357713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
35789dfe2e3aSImre Deak 
35799dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
35809dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
35819dfe2e3aSImre Deak 		return;
35829dfe2e3aSImre Deak 	}
35839dfe2e3aSImre Deak 
35846831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
35856831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
35866831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
35876831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
35889dfe2e3aSImre Deak 
358913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3590d49bdb0eSPaulo Zanoni }
3591d49bdb0eSPaulo Zanoni 
3592aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3593001bd2cbSImre Deak 				     u8 pipe_mask)
3594aae8ba84SVille Syrjälä {
35956831f3e3SVille Syrjälä 	enum pipe pipe;
35966831f3e3SVille Syrjälä 
3597aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35989dfe2e3aSImre Deak 
35999dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
36009dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
36019dfe2e3aSImre Deak 		return;
36029dfe2e3aSImre Deak 	}
36039dfe2e3aSImre Deak 
36046831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
36056831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
36069dfe2e3aSImre Deak 
3607aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3608aae8ba84SVille Syrjälä 
3609aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
361091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3611aae8ba84SVille Syrjälä }
3612aae8ba84SVille Syrjälä 
36136bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
361443f328d7SVille Syrjälä {
3615fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
361643f328d7SVille Syrjälä 
361743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
361843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
361943f328d7SVille Syrjälä 
3620d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
362143f328d7SVille Syrjälä 
36223488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
362343f328d7SVille Syrjälä 
3624ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36259918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
362670591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3627ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
362843f328d7SVille Syrjälä }
362943f328d7SVille Syrjälä 
363091d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
363187a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
363287a02106SVille Syrjälä {
363387a02106SVille Syrjälä 	struct intel_encoder *encoder;
363487a02106SVille Syrjälä 	u32 enabled_irqs = 0;
363587a02106SVille Syrjälä 
363691c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
363787a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
363887a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
363987a02106SVille Syrjälä 
364087a02106SVille Syrjälä 	return enabled_irqs;
364187a02106SVille Syrjälä }
364287a02106SVille Syrjälä 
36431a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
36441a56b1a2SImre Deak {
36451a56b1a2SImre Deak 	u32 hotplug;
36461a56b1a2SImre Deak 
36471a56b1a2SImre Deak 	/*
36481a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
36491a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
36501a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
36511a56b1a2SImre Deak 	 */
36521a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
36531a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
36541a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
36551a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
36561a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
36571a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
36581a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
36591a56b1a2SImre Deak 	/*
36601a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
36611a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
36621a56b1a2SImre Deak 	 */
36631a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
36641a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
36651a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
36661a56b1a2SImre Deak }
36671a56b1a2SImre Deak 
366891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
366982a28bcfSDaniel Vetter {
36701a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
367182a28bcfSDaniel Vetter 
367291d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3673fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
367491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
367582a28bcfSDaniel Vetter 	} else {
3676fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
367791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
367882a28bcfSDaniel Vetter 	}
367982a28bcfSDaniel Vetter 
3680fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
368182a28bcfSDaniel Vetter 
36821a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
36836dbf30ceSVille Syrjälä }
368426951cafSXiong Zhang 
368531604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
368631604222SAnusha Srivatsa {
368731604222SAnusha Srivatsa 	u32 hotplug;
368831604222SAnusha Srivatsa 
368931604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
369031604222SAnusha Srivatsa 	hotplug |= ICP_DDIA_HPD_ENABLE |
369131604222SAnusha Srivatsa 		   ICP_DDIB_HPD_ENABLE;
369231604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
369331604222SAnusha Srivatsa 
369431604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
369531604222SAnusha Srivatsa 	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
369631604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC2) |
369731604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC3) |
369831604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC4);
369931604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
370031604222SAnusha Srivatsa }
370131604222SAnusha Srivatsa 
370231604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
370331604222SAnusha Srivatsa {
370431604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
370531604222SAnusha Srivatsa 
370631604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
370731604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
370831604222SAnusha Srivatsa 
370931604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
371031604222SAnusha Srivatsa 
371131604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
371231604222SAnusha Srivatsa }
371331604222SAnusha Srivatsa 
3714121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3715121e758eSDhinakaran Pandiyan {
3716121e758eSDhinakaran Pandiyan 	u32 hotplug;
3717121e758eSDhinakaran Pandiyan 
3718121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3719121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3720121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3721121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3722121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3723121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3724b796b971SDhinakaran Pandiyan 
3725b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3726b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3727b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3728b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3729b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3730b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3731121e758eSDhinakaran Pandiyan }
3732121e758eSDhinakaran Pandiyan 
3733121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3734121e758eSDhinakaran Pandiyan {
3735121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3736121e758eSDhinakaran Pandiyan 	u32 val;
3737121e758eSDhinakaran Pandiyan 
3738b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3739b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3740121e758eSDhinakaran Pandiyan 
3741121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3742121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3743121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3744121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3745121e758eSDhinakaran Pandiyan 
3746121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
374731604222SAnusha Srivatsa 
374829b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
374931604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3750121e758eSDhinakaran Pandiyan }
3751121e758eSDhinakaran Pandiyan 
37522a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
37532a57d9ccSImre Deak {
37543b92e263SRodrigo Vivi 	u32 val, hotplug;
37553b92e263SRodrigo Vivi 
37563b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
37573b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
37583b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
37593b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
37603b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
37613b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
37623b92e263SRodrigo Vivi 	}
37632a57d9ccSImre Deak 
37642a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
37652a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
37662a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
37672a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
37682a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
37692a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
37702a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
37712a57d9ccSImre Deak 
37722a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
37732a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
37742a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
37752a57d9ccSImre Deak }
37762a57d9ccSImre Deak 
377791d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
37786dbf30ceSVille Syrjälä {
37792a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
37806dbf30ceSVille Syrjälä 
37816dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
378291d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
37836dbf30ceSVille Syrjälä 
37846dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
37856dbf30ceSVille Syrjälä 
37862a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
378726951cafSXiong Zhang }
37887fe0b973SKeith Packard 
37891a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
37901a56b1a2SImre Deak {
37911a56b1a2SImre Deak 	u32 hotplug;
37921a56b1a2SImre Deak 
37931a56b1a2SImre Deak 	/*
37941a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
37951a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
37961a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
37971a56b1a2SImre Deak 	 */
37981a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
37991a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
38001a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
38011a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
38021a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
38031a56b1a2SImre Deak }
38041a56b1a2SImre Deak 
380591d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3806e4ce95aaSVille Syrjälä {
38071a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3808e4ce95aaSVille Syrjälä 
380991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
38103a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
381191d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
38123a3b3c7dSVille Syrjälä 
38133a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
381491d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
381523bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
381691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
38173a3b3c7dSVille Syrjälä 
38183a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
381923bb4cb5SVille Syrjälä 	} else {
3820e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
382191d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3822e4ce95aaSVille Syrjälä 
3823e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
38243a3b3c7dSVille Syrjälä 	}
3825e4ce95aaSVille Syrjälä 
38261a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3827e4ce95aaSVille Syrjälä 
382891d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3829e4ce95aaSVille Syrjälä }
3830e4ce95aaSVille Syrjälä 
38312a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
38322a57d9ccSImre Deak 				      u32 enabled_irqs)
3833e0a20ad7SShashank Sharma {
38342a57d9ccSImre Deak 	u32 hotplug;
3835e0a20ad7SShashank Sharma 
3836a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38372a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
38382a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
38392a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3840d252bf68SShubhangi Shrivastava 
3841d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3842d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3843d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3844d252bf68SShubhangi Shrivastava 
3845d252bf68SShubhangi Shrivastava 	/*
3846d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3847d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3848d252bf68SShubhangi Shrivastava 	 */
3849d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3850d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3851d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3852d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3853d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3854d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3855d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3856d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3857d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3858d252bf68SShubhangi Shrivastava 
3859a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3860e0a20ad7SShashank Sharma }
3861e0a20ad7SShashank Sharma 
38622a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
38632a57d9ccSImre Deak {
38642a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
38652a57d9ccSImre Deak }
38662a57d9ccSImre Deak 
38672a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
38682a57d9ccSImre Deak {
38692a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
38702a57d9ccSImre Deak 
38712a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
38722a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
38732a57d9ccSImre Deak 
38742a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
38752a57d9ccSImre Deak 
38762a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
38772a57d9ccSImre Deak }
38782a57d9ccSImre Deak 
3879d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3880d46da437SPaulo Zanoni {
3881fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
388282a28bcfSDaniel Vetter 	u32 mask;
3883d46da437SPaulo Zanoni 
38846e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3885692a04cfSDaniel Vetter 		return;
3886692a04cfSDaniel Vetter 
38876e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
38885c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
38894ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
38905c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
38914ebc6509SDhinakaran Pandiyan 	else
38924ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
38938664281bSPaulo Zanoni 
38943488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
3895d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
38962a57d9ccSImre Deak 
38972a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
38982a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
38991a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
39002a57d9ccSImre Deak 	else
39012a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3902d46da437SPaulo Zanoni }
3903d46da437SPaulo Zanoni 
39040a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
39050a9a8c91SDaniel Vetter {
3906fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
39070a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
39080a9a8c91SDaniel Vetter 
39090a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
39100a9a8c91SDaniel Vetter 
39110a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
39123c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
39130a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3914772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3915772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
39160a9a8c91SDaniel Vetter 	}
39170a9a8c91SDaniel Vetter 
39180a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3919cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
3920f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
39210a9a8c91SDaniel Vetter 	} else {
39220a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
39230a9a8c91SDaniel Vetter 	}
39240a9a8c91SDaniel Vetter 
39253488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
39260a9a8c91SDaniel Vetter 
3927b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
392878e68d36SImre Deak 		/*
392978e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
393078e68d36SImre Deak 		 * itself is enabled/disabled.
393178e68d36SImre Deak 		 */
39328a68d464SChris Wilson 		if (HAS_ENGINE(dev_priv, VECS0)) {
39330a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3934f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3935f4e9af4fSAkash Goel 		}
39360a9a8c91SDaniel Vetter 
3937f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
39383488d4ebSVille Syrjälä 		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
39390a9a8c91SDaniel Vetter 	}
39400a9a8c91SDaniel Vetter }
39410a9a8c91SDaniel Vetter 
3942f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3943036a4a7dSZhenyu Wang {
3944fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
39458e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
39468e76f8dcSPaulo Zanoni 
3947b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
39488e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3949842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
39508e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
395123bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
395223bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
39538e76f8dcSPaulo Zanoni 	} else {
39548e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3955842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3956842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3957e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3958e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3959e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
39608e76f8dcSPaulo Zanoni 	}
3961036a4a7dSZhenyu Wang 
3962fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3963fc340442SDaniel Vetter 		gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
39641aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
3965fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3966fc340442SDaniel Vetter 	}
3967fc340442SDaniel Vetter 
39681ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3969036a4a7dSZhenyu Wang 
3970622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3971622364b6SPaulo Zanoni 
39723488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3973036a4a7dSZhenyu Wang 
39740a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3975036a4a7dSZhenyu Wang 
39761a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
39771a56b1a2SImre Deak 
3978d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
39797fe0b973SKeith Packard 
398050a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
39816005ce42SDaniel Vetter 		/* Enable PCU event interrupts
39826005ce42SDaniel Vetter 		 *
39836005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
39844bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
39854bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3986d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3987fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3988d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3989f97108d1SJesse Barnes 	}
3990f97108d1SJesse Barnes 
3991036a4a7dSZhenyu Wang 	return 0;
3992036a4a7dSZhenyu Wang }
3993036a4a7dSZhenyu Wang 
3994f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3995f8b79e58SImre Deak {
399667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3997f8b79e58SImre Deak 
3998f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3999f8b79e58SImre Deak 		return;
4000f8b79e58SImre Deak 
4001f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4002f8b79e58SImre Deak 
4003d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4004d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4005ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4006f8b79e58SImre Deak 	}
4007d6c69803SVille Syrjälä }
4008f8b79e58SImre Deak 
4009f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4010f8b79e58SImre Deak {
401167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4012f8b79e58SImre Deak 
4013f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4014f8b79e58SImre Deak 		return;
4015f8b79e58SImre Deak 
4016f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4017f8b79e58SImre Deak 
4018950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4019ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4020f8b79e58SImre Deak }
4021f8b79e58SImre Deak 
40220e6c9a9eSVille Syrjälä 
40230e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
40240e6c9a9eSVille Syrjälä {
4025fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
40260e6c9a9eSVille Syrjälä 
40270a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
40287e231dbeSJesse Barnes 
4029ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
40309918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4031ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4032ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4033ad22d106SVille Syrjälä 
40347e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
403534c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
403620afbda2SDaniel Vetter 
403720afbda2SDaniel Vetter 	return 0;
403820afbda2SDaniel Vetter }
403920afbda2SDaniel Vetter 
4040abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
4041abd58f01SBen Widawsky {
4042abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4043a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
40448a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
404573d477f6SOscar Mateo 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
404673d477f6SOscar Mateo 		 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
40478a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT),
40488a68d464SChris Wilson 
40498a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
40508a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
4051abd58f01SBen Widawsky 		 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
40528a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT),
40538a68d464SChris Wilson 
4054abd58f01SBen Widawsky 		0,
40558a68d464SChris Wilson 
40568a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
40578a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)
4058abd58f01SBen Widawsky 	};
4059abd58f01SBen Widawsky 
4060f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
4061f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
40629a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
40639a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
406478e68d36SImre Deak 	/*
406578e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
406626705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
406778e68d36SImre Deak 	 */
4068f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
40699a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4070abd58f01SBen Widawsky }
4071abd58f01SBen Widawsky 
4072abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4073abd58f01SBen Widawsky {
4074a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4075a9c287c9SJani Nikula 	u32 de_pipe_enables;
40763a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
40773a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4078df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
40793a3b3c7dSVille Syrjälä 	enum pipe pipe;
4080770de83dSDamien Lespiau 
4081df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4082df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4083df0d28c1SDhinakaran Pandiyan 
4084bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4085842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
40863a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
408788e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4088cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
40893a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
40903a3b3c7dSVille Syrjälä 	} else {
4091842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
40923a3b3c7dSVille Syrjälä 	}
4093770de83dSDamien Lespiau 
4094bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4095bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4096bb187e93SJames Ausmus 
40979bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4098a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4099a324fcacSRodrigo Vivi 
4100770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4101770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4102770de83dSDamien Lespiau 
41033a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4104cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4105a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4106a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
41073a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
41083a3b3c7dSVille Syrjälä 
4109e04f7eceSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
411054fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4111e04f7eceSVille Syrjälä 
41120a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
41130a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4114abd58f01SBen Widawsky 
4115f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4116813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4117813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
4118813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
411935079899SPaulo Zanoni 					  de_pipe_enables);
41200a195c02SMika Kahola 	}
4121abd58f01SBen Widawsky 
41223488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
41233488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
41242a57d9ccSImre Deak 
4125121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4126121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4127b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4128b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4129121e758eSDhinakaran Pandiyan 
4130121e758eSDhinakaran Pandiyan 		GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
4131121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4132121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
41332a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4134121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
41351a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4136abd58f01SBen Widawsky 	}
4137121e758eSDhinakaran Pandiyan }
4138abd58f01SBen Widawsky 
4139abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
4140abd58f01SBen Widawsky {
4141fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4142abd58f01SBen Widawsky 
41436e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4144622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
4145622364b6SPaulo Zanoni 
4146abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4147abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4148abd58f01SBen Widawsky 
41496e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4150abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
4151abd58f01SBen Widawsky 
415225286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
4153abd58f01SBen Widawsky 
4154abd58f01SBen Widawsky 	return 0;
4155abd58f01SBen Widawsky }
4156abd58f01SBen Widawsky 
415751951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
415851951ae7SMika Kuoppala {
415951951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
416051951ae7SMika Kuoppala 
416151951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
416251951ae7SMika Kuoppala 
416351951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
416451951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
416551951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
416651951ae7SMika Kuoppala 
416751951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
416851951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
416951951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
417051951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
417151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
417251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
417351951ae7SMika Kuoppala 
4174d02b98b8SOscar Mateo 	/*
4175d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4176d02b98b8SOscar Mateo 	 * is enabled/disabled.
4177d02b98b8SOscar Mateo 	 */
4178d02b98b8SOscar Mateo 	dev_priv->pm_ier = 0x0;
4179d02b98b8SOscar Mateo 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4180d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4181d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
418251951ae7SMika Kuoppala }
418351951ae7SMika Kuoppala 
418431604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev)
418531604222SAnusha Srivatsa {
418631604222SAnusha Srivatsa 	struct drm_i915_private *dev_priv = to_i915(dev);
418731604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
418831604222SAnusha Srivatsa 
418931604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
419031604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
419131604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
419231604222SAnusha Srivatsa 
419331604222SAnusha Srivatsa 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
419431604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
419531604222SAnusha Srivatsa 
419631604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
419731604222SAnusha Srivatsa }
419831604222SAnusha Srivatsa 
419951951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
420051951ae7SMika Kuoppala {
420151951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
4202df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
420351951ae7SMika Kuoppala 
420429b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
420531604222SAnusha Srivatsa 		icp_irq_postinstall(dev);
420631604222SAnusha Srivatsa 
420751951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
420851951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
420951951ae7SMika Kuoppala 
4210df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4211df0d28c1SDhinakaran Pandiyan 
421251951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
421351951ae7SMika Kuoppala 
421425286aacSDaniele Ceraolo Spurio 	gen11_master_intr_enable(dev_priv->uncore.regs);
4215c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
421651951ae7SMika Kuoppala 
421751951ae7SMika Kuoppala 	return 0;
421851951ae7SMika Kuoppala }
421951951ae7SMika Kuoppala 
422043f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
422143f328d7SVille Syrjälä {
4222fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
422343f328d7SVille Syrjälä 
422443f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
422543f328d7SVille Syrjälä 
4226ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
42279918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4228ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4229ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4230ad22d106SVille Syrjälä 
4231e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
423243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
423343f328d7SVille Syrjälä 
423443f328d7SVille Syrjälä 	return 0;
423543f328d7SVille Syrjälä }
423643f328d7SVille Syrjälä 
42376bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
4238c2798b19SChris Wilson {
4239fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4240c2798b19SChris Wilson 
424144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
424244d9241eSVille Syrjälä 
4243e9e9848aSVille Syrjälä 	GEN2_IRQ_RESET();
4244c2798b19SChris Wilson }
4245c2798b19SChris Wilson 
4246c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
4247c2798b19SChris Wilson {
4248fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4249e9e9848aSVille Syrjälä 	u16 enable_mask;
4250c2798b19SChris Wilson 
4251045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
4252045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
4253c2798b19SChris Wilson 
4254c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4255c2798b19SChris Wilson 	dev_priv->irq_mask =
4256c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
425716659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
425816659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4259c2798b19SChris Wilson 
4260e9e9848aSVille Syrjälä 	enable_mask =
4261c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4262c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
426316659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4264e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4265e9e9848aSVille Syrjälä 
4266e9e9848aSVille Syrjälä 	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4267c2798b19SChris Wilson 
4268379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4269379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4270d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4271755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4272755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4273d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4274379ef82dSDaniel Vetter 
4275c2798b19SChris Wilson 	return 0;
4276c2798b19SChris Wilson }
4277c2798b19SChris Wilson 
427878c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv,
427978c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
428078c357ddSVille Syrjälä {
428178c357ddSVille Syrjälä 	u16 emr;
428278c357ddSVille Syrjälä 
428378c357ddSVille Syrjälä 	*eir = I915_READ16(EIR);
428478c357ddSVille Syrjälä 
428578c357ddSVille Syrjälä 	if (*eir)
428678c357ddSVille Syrjälä 		I915_WRITE16(EIR, *eir);
428778c357ddSVille Syrjälä 
428878c357ddSVille Syrjälä 	*eir_stuck = I915_READ16(EIR);
428978c357ddSVille Syrjälä 	if (*eir_stuck == 0)
429078c357ddSVille Syrjälä 		return;
429178c357ddSVille Syrjälä 
429278c357ddSVille Syrjälä 	/*
429378c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
429478c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
429578c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
429678c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
429778c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
429878c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
429978c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
430078c357ddSVille Syrjälä 	 * remains set.
430178c357ddSVille Syrjälä 	 */
430278c357ddSVille Syrjälä 	emr = I915_READ16(EMR);
430378c357ddSVille Syrjälä 	I915_WRITE16(EMR, 0xffff);
430478c357ddSVille Syrjälä 	I915_WRITE16(EMR, emr | *eir_stuck);
430578c357ddSVille Syrjälä }
430678c357ddSVille Syrjälä 
430778c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
430878c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
430978c357ddSVille Syrjälä {
431078c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
431178c357ddSVille Syrjälä 
431278c357ddSVille Syrjälä 	if (eir_stuck)
431378c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
431478c357ddSVille Syrjälä }
431578c357ddSVille Syrjälä 
431678c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
431778c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
431878c357ddSVille Syrjälä {
431978c357ddSVille Syrjälä 	u32 emr;
432078c357ddSVille Syrjälä 
432178c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
432278c357ddSVille Syrjälä 
432378c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
432478c357ddSVille Syrjälä 
432578c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
432678c357ddSVille Syrjälä 	if (*eir_stuck == 0)
432778c357ddSVille Syrjälä 		return;
432878c357ddSVille Syrjälä 
432978c357ddSVille Syrjälä 	/*
433078c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
433178c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
433278c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
433378c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
433478c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
433578c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
433678c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
433778c357ddSVille Syrjälä 	 * remains set.
433878c357ddSVille Syrjälä 	 */
433978c357ddSVille Syrjälä 	emr = I915_READ(EMR);
434078c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
434178c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
434278c357ddSVille Syrjälä }
434378c357ddSVille Syrjälä 
434478c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
434578c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
434678c357ddSVille Syrjälä {
434778c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
434878c357ddSVille Syrjälä 
434978c357ddSVille Syrjälä 	if (eir_stuck)
435078c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
435178c357ddSVille Syrjälä }
435278c357ddSVille Syrjälä 
4353ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4354c2798b19SChris Wilson {
435545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4356fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4357af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4358c2798b19SChris Wilson 
43592dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43602dd2a883SImre Deak 		return IRQ_NONE;
43612dd2a883SImre Deak 
43621f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43631f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
43641f814dacSImre Deak 
4365af722d28SVille Syrjälä 	do {
4366af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
436778c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4368af722d28SVille Syrjälä 		u16 iir;
4369af722d28SVille Syrjälä 
4370c2798b19SChris Wilson 		iir = I915_READ16(IIR);
4371c2798b19SChris Wilson 		if (iir == 0)
4372af722d28SVille Syrjälä 			break;
4373c2798b19SChris Wilson 
4374af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4375c2798b19SChris Wilson 
4376eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4377eb64343cSVille Syrjälä 		 * signalled in iir */
4378eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4379c2798b19SChris Wilson 
438078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
438178c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
438278c357ddSVille Syrjälä 
4383fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
4384c2798b19SChris Wilson 
4385c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
43868a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4387c2798b19SChris Wilson 
438878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
438978c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4390af722d28SVille Syrjälä 
4391eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4392af722d28SVille Syrjälä 	} while (0);
4393c2798b19SChris Wilson 
43941f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
43951f814dacSImre Deak 
43961f814dacSImre Deak 	return ret;
4397c2798b19SChris Wilson }
4398c2798b19SChris Wilson 
43996bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4400a266c7d5SChris Wilson {
4401fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4402a266c7d5SChris Wilson 
440356b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
44040706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4405a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4406a266c7d5SChris Wilson 	}
4407a266c7d5SChris Wilson 
440844d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
440944d9241eSVille Syrjälä 
4410ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4411a266c7d5SChris Wilson }
4412a266c7d5SChris Wilson 
4413a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4414a266c7d5SChris Wilson {
4415fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
441638bde180SChris Wilson 	u32 enable_mask;
4417a266c7d5SChris Wilson 
4418045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4419045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
442038bde180SChris Wilson 
442138bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
442238bde180SChris Wilson 	dev_priv->irq_mask =
442338bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
442438bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
442516659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
442616659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
442738bde180SChris Wilson 
442838bde180SChris Wilson 	enable_mask =
442938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
443038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
443138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
443216659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
443338bde180SChris Wilson 		I915_USER_INTERRUPT;
443438bde180SChris Wilson 
443556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4436a266c7d5SChris Wilson 		/* Enable in IER... */
4437a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4438a266c7d5SChris Wilson 		/* and unmask in IMR */
4439a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4440a266c7d5SChris Wilson 	}
4441a266c7d5SChris Wilson 
4442ba7eb789SVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4443a266c7d5SChris Wilson 
4444379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4445379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4446d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4447755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4448755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4449d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4450379ef82dSDaniel Vetter 
4451c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4452c30bb1fdSVille Syrjälä 
445320afbda2SDaniel Vetter 	return 0;
445420afbda2SDaniel Vetter }
445520afbda2SDaniel Vetter 
4456ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4457a266c7d5SChris Wilson {
445845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4459fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4460af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4461a266c7d5SChris Wilson 
44622dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44632dd2a883SImre Deak 		return IRQ_NONE;
44642dd2a883SImre Deak 
44651f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44661f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44671f814dacSImre Deak 
446838bde180SChris Wilson 	do {
4469eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
447078c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4471af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4472af722d28SVille Syrjälä 		u32 iir;
4473a266c7d5SChris Wilson 
4474af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4475af722d28SVille Syrjälä 		if (iir == 0)
4476af722d28SVille Syrjälä 			break;
4477af722d28SVille Syrjälä 
4478af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4479af722d28SVille Syrjälä 
4480af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4481af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4482af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4483a266c7d5SChris Wilson 
4484eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4485eb64343cSVille Syrjälä 		 * signalled in iir */
4486eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4487a266c7d5SChris Wilson 
448878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
448978c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
449078c357ddSVille Syrjälä 
4491fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4492a266c7d5SChris Wilson 
4493a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44948a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4495a266c7d5SChris Wilson 
449678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
449778c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4498a266c7d5SChris Wilson 
4499af722d28SVille Syrjälä 		if (hotplug_status)
4500af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4501af722d28SVille Syrjälä 
4502af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4503af722d28SVille Syrjälä 	} while (0);
4504a266c7d5SChris Wilson 
45051f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45061f814dacSImre Deak 
4507a266c7d5SChris Wilson 	return ret;
4508a266c7d5SChris Wilson }
4509a266c7d5SChris Wilson 
45106bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4511a266c7d5SChris Wilson {
4512fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4513a266c7d5SChris Wilson 
45140706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4515a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4516a266c7d5SChris Wilson 
451744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
451844d9241eSVille Syrjälä 
4519ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4520a266c7d5SChris Wilson }
4521a266c7d5SChris Wilson 
4522a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4523a266c7d5SChris Wilson {
4524fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4525bbba0a97SChris Wilson 	u32 enable_mask;
4526a266c7d5SChris Wilson 	u32 error_mask;
4527a266c7d5SChris Wilson 
4528045cebd2SVille Syrjälä 	/*
4529045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4530045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4531045cebd2SVille Syrjälä 	 */
4532045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4533045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4534045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4535045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4536045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4537045cebd2SVille Syrjälä 	} else {
4538045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4539045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4540045cebd2SVille Syrjälä 	}
4541045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4542045cebd2SVille Syrjälä 
4543a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4544c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4545c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4546adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4547bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4548bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
454978c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4550bbba0a97SChris Wilson 
4551c30bb1fdSVille Syrjälä 	enable_mask =
4552c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4553c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4554c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4555c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
455678c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4557c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4558bbba0a97SChris Wilson 
455991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4560bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4561a266c7d5SChris Wilson 
4562c30bb1fdSVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4563c30bb1fdSVille Syrjälä 
4564b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4565b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4566d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4567755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4568755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4569755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4570d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4571a266c7d5SChris Wilson 
457291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
457320afbda2SDaniel Vetter 
457420afbda2SDaniel Vetter 	return 0;
457520afbda2SDaniel Vetter }
457620afbda2SDaniel Vetter 
457791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
457820afbda2SDaniel Vetter {
457920afbda2SDaniel Vetter 	u32 hotplug_en;
458020afbda2SDaniel Vetter 
458167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4582b5ea2d56SDaniel Vetter 
4583adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4584e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
458591d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4586a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4587a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4588a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4589a266c7d5SChris Wilson 	*/
459091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4591a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4592a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4593a266c7d5SChris Wilson 
4594a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
45950706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4596f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4597f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4598f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
45990706f17cSEgbert Eich 					     hotplug_en);
4600a266c7d5SChris Wilson }
4601a266c7d5SChris Wilson 
4602ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4603a266c7d5SChris Wilson {
460445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4605fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4606af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4607a266c7d5SChris Wilson 
46082dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46092dd2a883SImre Deak 		return IRQ_NONE;
46102dd2a883SImre Deak 
46111f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
46121f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
46131f814dacSImre Deak 
4614af722d28SVille Syrjälä 	do {
4615eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
461678c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4617af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4618af722d28SVille Syrjälä 		u32 iir;
46192c8ba29fSChris Wilson 
4620af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4621af722d28SVille Syrjälä 		if (iir == 0)
4622af722d28SVille Syrjälä 			break;
4623af722d28SVille Syrjälä 
4624af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4625af722d28SVille Syrjälä 
4626af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4627af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4628a266c7d5SChris Wilson 
4629eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4630eb64343cSVille Syrjälä 		 * signalled in iir */
4631eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4632a266c7d5SChris Wilson 
463378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
463478c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
463578c357ddSVille Syrjälä 
4636fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4637a266c7d5SChris Wilson 
4638a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
46398a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4640af722d28SVille Syrjälä 
4641a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
46428a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4643a266c7d5SChris Wilson 
464478c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
464578c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4646515ac2bbSDaniel Vetter 
4647af722d28SVille Syrjälä 		if (hotplug_status)
4648af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4649af722d28SVille Syrjälä 
4650af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4651af722d28SVille Syrjälä 	} while (0);
4652a266c7d5SChris Wilson 
46531f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
46541f814dacSImre Deak 
4655a266c7d5SChris Wilson 	return ret;
4656a266c7d5SChris Wilson }
4657a266c7d5SChris Wilson 
4658fca52a55SDaniel Vetter /**
4659fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4660fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4661fca52a55SDaniel Vetter  *
4662fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4663fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4664fca52a55SDaniel Vetter  */
4665b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4666f71d4af4SJesse Barnes {
466791c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4668562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4669cefcff8fSJoonas Lahtinen 	int i;
46708b2e326dSChris Wilson 
4671d938da6bSVille Syrjälä 	if (IS_I945GM(dev_priv))
4672d938da6bSVille Syrjälä 		i945gm_vblank_work_init(dev_priv);
4673d938da6bSVille Syrjälä 
467477913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
467577913b39SJani Nikula 
4676562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4677cefcff8fSJoonas Lahtinen 
4678a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4679cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4680cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
46818b2e326dSChris Wilson 
46824805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
468326705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
468426705e20SSagar Arun Kamble 
4685a6706b45SDeepak S 	/* Let's track the enabled rps events */
4686666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
46876c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4688e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
468931685c25SDeepak S 	else
46904668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
46914668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
46924668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4693a6706b45SDeepak S 
4694917dc6b5SMika Kuoppala 	/* We share the register with other engine */
4695917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) > 9)
4696917dc6b5SMika Kuoppala 		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);
4697917dc6b5SMika Kuoppala 
4698562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
46991800ad25SSagar Arun Kamble 
47001800ad25SSagar Arun Kamble 	/*
4701acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
47021800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
47031800ad25SSagar Arun Kamble 	 *
47041800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
47051800ad25SSagar Arun Kamble 	 */
4706bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4707562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
47081800ad25SSagar Arun Kamble 
4709bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4710562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
47111800ad25SSagar Arun Kamble 
471232db0b65SVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
4713fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
471432db0b65SVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 3)
4715391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4716f71d4af4SJesse Barnes 
471721da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
471821da2700SVille Syrjälä 
4719262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4720262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4721262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4722262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4723262fd485SChris Wilson 	 * in this case to the runtime pm.
4724262fd485SChris Wilson 	 */
4725262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4726262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4727262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4728262fd485SChris Wilson 
4729317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
47309a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
47319a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
47329a64c650SLyude Paul 	 * sideband messaging with MST.
47339a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
47349a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
47359a64c650SLyude Paul 	 */
47369a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4737317eaa95SLyude 
47381bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4739f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4740f71d4af4SJesse Barnes 
4741b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
474243f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
47436bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
474443f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
47456bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
474686e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
474786e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
474843f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4749b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
47507e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
47516bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
47527e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
47536bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
475486e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
475586e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4756fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
475751951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
475851951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
475951951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
476051951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
476151951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
476251951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
476351951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
4764121e758eSDhinakaran Pandiyan 		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4765bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4766abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4767723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4768abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
47696bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4770abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4771abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4772cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4773e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4774c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
47756dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
47766dbf30ceSVille Syrjälä 		else
47773a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
47786e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4779f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4780723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4781f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
47826bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4783f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4784f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4785e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4786f71d4af4SJesse Barnes 	} else {
4787cf819effSLucas De Marchi 		if (IS_GEN(dev_priv, 2)) {
47886bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4789c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4790c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
47916bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
479286e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
479386e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4794d938da6bSVille Syrjälä 		} else if (IS_I945GM(dev_priv)) {
4795d938da6bSVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4796d938da6bSVille Syrjälä 			dev->driver->irq_postinstall = i915_irq_postinstall;
4797d938da6bSVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4798d938da6bSVille Syrjälä 			dev->driver->irq_handler = i915_irq_handler;
4799d938da6bSVille Syrjälä 			dev->driver->enable_vblank = i945gm_enable_vblank;
4800d938da6bSVille Syrjälä 			dev->driver->disable_vblank = i945gm_disable_vblank;
4801cf819effSLucas De Marchi 		} else if (IS_GEN(dev_priv, 3)) {
48026bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4803a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
48046bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4805a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
480686e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
480786e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4808c2798b19SChris Wilson 		} else {
48096bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4810a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
48116bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4812a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
481386e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
481486e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4815c2798b19SChris Wilson 		}
4816778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4817778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4818f71d4af4SJesse Barnes 	}
4819f71d4af4SJesse Barnes }
482020afbda2SDaniel Vetter 
4821fca52a55SDaniel Vetter /**
4822cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4823cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4824cefcff8fSJoonas Lahtinen  *
4825cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4826cefcff8fSJoonas Lahtinen  */
4827cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4828cefcff8fSJoonas Lahtinen {
4829cefcff8fSJoonas Lahtinen 	int i;
4830cefcff8fSJoonas Lahtinen 
4831d938da6bSVille Syrjälä 	if (IS_I945GM(i915))
4832d938da6bSVille Syrjälä 		i945gm_vblank_work_fini(i915);
4833d938da6bSVille Syrjälä 
4834cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4835cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4836cefcff8fSJoonas Lahtinen }
4837cefcff8fSJoonas Lahtinen 
4838cefcff8fSJoonas Lahtinen /**
4839fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4840fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4841fca52a55SDaniel Vetter  *
4842fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4843fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4844fca52a55SDaniel Vetter  *
4845fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4846fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4847fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4848fca52a55SDaniel Vetter  */
48492aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
48502aeb7d3aSDaniel Vetter {
48512aeb7d3aSDaniel Vetter 	/*
48522aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
48532aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
48542aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
48552aeb7d3aSDaniel Vetter 	 */
4856ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
48572aeb7d3aSDaniel Vetter 
485891c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
48592aeb7d3aSDaniel Vetter }
48602aeb7d3aSDaniel Vetter 
4861fca52a55SDaniel Vetter /**
4862fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4863fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4864fca52a55SDaniel Vetter  *
4865fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4866fca52a55SDaniel Vetter  * resources acquired in the init functions.
4867fca52a55SDaniel Vetter  */
48682aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
48692aeb7d3aSDaniel Vetter {
487091c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
48712aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4872ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
48732aeb7d3aSDaniel Vetter }
48742aeb7d3aSDaniel Vetter 
4875fca52a55SDaniel Vetter /**
4876fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4877fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4878fca52a55SDaniel Vetter  *
4879fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4880fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4881fca52a55SDaniel Vetter  */
4882b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4883c67a470bSPaulo Zanoni {
488491c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4885ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
488691c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4887c67a470bSPaulo Zanoni }
4888c67a470bSPaulo Zanoni 
4889fca52a55SDaniel Vetter /**
4890fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4891fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4892fca52a55SDaniel Vetter  *
4893fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4894fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4895fca52a55SDaniel Vetter  */
4896b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4897c67a470bSPaulo Zanoni {
4898ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
489991c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
490091c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4901c67a470bSPaulo Zanoni }
4902