xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 675204153e82c1048886da419b411bb95e83c797)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174c9a9a268SImre Deak 
1750706f17cSEgbert Eich /* For display hotplug interrupt */
1760706f17cSEgbert Eich static inline void
1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1780706f17cSEgbert Eich 				     uint32_t mask,
1790706f17cSEgbert Eich 				     uint32_t bits)
1800706f17cSEgbert Eich {
1810706f17cSEgbert Eich 	uint32_t val;
1820706f17cSEgbert Eich 
183*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
1840706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1850706f17cSEgbert Eich 
1860706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1870706f17cSEgbert Eich 	val &= ~mask;
1880706f17cSEgbert Eich 	val |= bits;
1890706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1900706f17cSEgbert Eich }
1910706f17cSEgbert Eich 
1920706f17cSEgbert Eich /**
1930706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1940706f17cSEgbert Eich  * @dev_priv: driver private
1950706f17cSEgbert Eich  * @mask: bits to update
1960706f17cSEgbert Eich  * @bits: bits to enable
1970706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1980706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1990706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2000706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2010706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2020706f17cSEgbert Eich  * version is also available.
2030706f17cSEgbert Eich  */
2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2050706f17cSEgbert Eich 				   uint32_t mask,
2060706f17cSEgbert Eich 				   uint32_t bits)
2070706f17cSEgbert Eich {
2080706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2090706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2100706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2110706f17cSEgbert Eich }
2120706f17cSEgbert Eich 
213d9dc34f1SVille Syrjälä /**
214d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
215d9dc34f1SVille Syrjälä  * @dev_priv: driver private
216d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
217d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
218d9dc34f1SVille Syrjälä  */
219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
221d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
222036a4a7dSZhenyu Wang {
223d9dc34f1SVille Syrjälä 	uint32_t new_val;
224d9dc34f1SVille Syrjälä 
225*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2264bc9d430SDaniel Vetter 
227d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
228d9dc34f1SVille Syrjälä 
2299df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230c67a470bSPaulo Zanoni 		return;
231c67a470bSPaulo Zanoni 
232d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
233d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
234d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
235d9dc34f1SVille Syrjälä 
236d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
237d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2381ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2393143a2bfSChris Wilson 		POSTING_READ(DEIMR);
240036a4a7dSZhenyu Wang 	}
241036a4a7dSZhenyu Wang }
242036a4a7dSZhenyu Wang 
24343eaea13SPaulo Zanoni /**
24443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24543eaea13SPaulo Zanoni  * @dev_priv: driver private
24643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24843eaea13SPaulo Zanoni  */
24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
25043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25243eaea13SPaulo Zanoni {
253*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
25443eaea13SPaulo Zanoni 
25515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25615a17aaeSDaniel Vetter 
2579df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258c67a470bSPaulo Zanoni 		return;
259c67a470bSPaulo Zanoni 
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26831bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
26943eaea13SPaulo Zanoni }
27043eaea13SPaulo Zanoni 
271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27243eaea13SPaulo Zanoni {
27343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27443eaea13SPaulo Zanoni }
27543eaea13SPaulo Zanoni 
276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277b900b949SImre Deak {
278b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279b900b949SImre Deak }
280b900b949SImre Deak 
281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282a72fbc3aSImre Deak {
283a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284a72fbc3aSImre Deak }
285a72fbc3aSImre Deak 
286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287b900b949SImre Deak {
288b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289b900b949SImre Deak }
290b900b949SImre Deak 
291edbfdb45SPaulo Zanoni /**
292edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
293edbfdb45SPaulo Zanoni  * @dev_priv: driver private
294edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
295edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
296edbfdb45SPaulo Zanoni  */
297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
299edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
300edbfdb45SPaulo Zanoni {
301605cd25bSPaulo Zanoni 	uint32_t new_val;
302edbfdb45SPaulo Zanoni 
30315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30415a17aaeSDaniel Vetter 
305*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
306edbfdb45SPaulo Zanoni 
307f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
308f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
309f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
310f52ecbcfSPaulo Zanoni 
311f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
312f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
313f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
315edbfdb45SPaulo Zanoni 	}
316f52ecbcfSPaulo Zanoni }
317edbfdb45SPaulo Zanoni 
318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
319edbfdb45SPaulo Zanoni {
3209939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3219939fba2SImre Deak 		return;
3229939fba2SImre Deak 
323edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
324edbfdb45SPaulo Zanoni }
325edbfdb45SPaulo Zanoni 
326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
336f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
337f4e9af4fSAkash Goel }
338f4e9af4fSAkash Goel 
339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340f4e9af4fSAkash Goel {
341f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
342f4e9af4fSAkash Goel 
343*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
344f4e9af4fSAkash Goel 
345f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
346f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
347f4e9af4fSAkash Goel 	POSTING_READ(reg);
348f4e9af4fSAkash Goel }
349f4e9af4fSAkash Goel 
350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351f4e9af4fSAkash Goel {
352*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
353f4e9af4fSAkash Goel 
354f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
355f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
357f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358f4e9af4fSAkash Goel }
359f4e9af4fSAkash Goel 
360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361f4e9af4fSAkash Goel {
362*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
363f4e9af4fSAkash Goel 
364f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
365f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
366f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
368edbfdb45SPaulo Zanoni }
369edbfdb45SPaulo Zanoni 
370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3713cc134e3SImre Deak {
3723cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
373f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3753cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3763cc134e3SImre Deak }
3773cc134e3SImre Deak 
37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379b900b949SImre Deak {
380f2a91d1aSChris Wilson 	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381f2a91d1aSChris Wilson 		return;
382f2a91d1aSChris Wilson 
383b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
384c33d247dSChris Wilson 	WARN_ON_ONCE(dev_priv->rps.pm_iir);
385c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
386d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
387b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
38878e68d36SImre Deak 
389b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
390b900b949SImre Deak }
391b900b949SImre Deak 
39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
39359d02a1fSImre Deak {
3941800ad25SSagar Arun Kamble 	return (mask & ~dev_priv->rps.pm_intr_keep);
39559d02a1fSImre Deak }
39659d02a1fSImre Deak 
39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
398b900b949SImre Deak {
399f2a91d1aSChris Wilson 	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400f2a91d1aSChris Wilson 		return;
401f2a91d1aSChris Wilson 
402d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
403d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
4049939fba2SImre Deak 
405b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4069939fba2SImre Deak 
407f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
40858072ccbSImre Deak 
40958072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
41091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
411c33d247dSChris Wilson 
412c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
413c33d247dSChris Wilson 	 * outsanding tasks. As we are called on the RPS idle path,
414c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
415c33d247dSChris Wilson 	 * state of the worker can be discarded.
416c33d247dSChris Wilson 	 */
417c33d247dSChris Wilson 	cancel_work_sync(&dev_priv->rps.work);
418c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
419b900b949SImre Deak }
420b900b949SImre Deak 
42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
42226705e20SSagar Arun Kamble {
42326705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
42426705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
42526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
42626705e20SSagar Arun Kamble }
42726705e20SSagar Arun Kamble 
42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
42926705e20SSagar Arun Kamble {
43026705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
43126705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
43226705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
43326705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
43426705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
43526705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
43626705e20SSagar Arun Kamble 	}
43726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
43826705e20SSagar Arun Kamble }
43926705e20SSagar Arun Kamble 
44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
44126705e20SSagar Arun Kamble {
44226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
44326705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
44426705e20SSagar Arun Kamble 
44526705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
44626705e20SSagar Arun Kamble 
44726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
44826705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
44926705e20SSagar Arun Kamble 
45026705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
45126705e20SSagar Arun Kamble }
45226705e20SSagar Arun Kamble 
4530961021aSBen Widawsky /**
4543a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4553a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4563a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4573a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4583a3b3c7dSVille Syrjälä  */
4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4603a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4613a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4623a3b3c7dSVille Syrjälä {
4633a3b3c7dSVille Syrjälä 	uint32_t new_val;
4643a3b3c7dSVille Syrjälä 	uint32_t old_val;
4653a3b3c7dSVille Syrjälä 
466*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4673a3b3c7dSVille Syrjälä 
4683a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4693a3b3c7dSVille Syrjälä 
4703a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4713a3b3c7dSVille Syrjälä 		return;
4723a3b3c7dSVille Syrjälä 
4733a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4743a3b3c7dSVille Syrjälä 
4753a3b3c7dSVille Syrjälä 	new_val = old_val;
4763a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4773a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4783a3b3c7dSVille Syrjälä 
4793a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4803a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4813a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4823a3b3c7dSVille Syrjälä 	}
4833a3b3c7dSVille Syrjälä }
4843a3b3c7dSVille Syrjälä 
4853a3b3c7dSVille Syrjälä /**
486013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
487013d3752SVille Syrjälä  * @dev_priv: driver private
488013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
489013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
490013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
491013d3752SVille Syrjälä  */
492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493013d3752SVille Syrjälä 			 enum pipe pipe,
494013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
495013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
496013d3752SVille Syrjälä {
497013d3752SVille Syrjälä 	uint32_t new_val;
498013d3752SVille Syrjälä 
499*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
500013d3752SVille Syrjälä 
501013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
502013d3752SVille Syrjälä 
503013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504013d3752SVille Syrjälä 		return;
505013d3752SVille Syrjälä 
506013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
507013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
508013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
509013d3752SVille Syrjälä 
510013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
511013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
512013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514013d3752SVille Syrjälä 	}
515013d3752SVille Syrjälä }
516013d3752SVille Syrjälä 
517013d3752SVille Syrjälä /**
518fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
519fee884edSDaniel Vetter  * @dev_priv: driver private
520fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
521fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
522fee884edSDaniel Vetter  */
52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
525fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
526fee884edSDaniel Vetter {
527fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
528fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
529fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
530fee884edSDaniel Vetter 
53115a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
53215a17aaeSDaniel Vetter 
533*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
534fee884edSDaniel Vetter 
5359df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536c67a470bSPaulo Zanoni 		return;
537c67a470bSPaulo Zanoni 
538fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
539fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
540fee884edSDaniel Vetter }
5418664281bSPaulo Zanoni 
542b5ea642aSDaniel Vetter static void
543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5457c463586SKeith Packard {
546f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
547755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5487c463586SKeith Packard 
549*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
550d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
551b79480baSDaniel Vetter 
55204feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
55304feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
55404feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
55504feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
556755e9019SImre Deak 		return;
557755e9019SImre Deak 
558755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
55946c06a30SVille Syrjälä 		return;
56046c06a30SVille Syrjälä 
56191d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
56291d181ddSImre Deak 
5637c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
564755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
56546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5663143a2bfSChris Wilson 	POSTING_READ(reg);
5677c463586SKeith Packard }
5687c463586SKeith Packard 
569b5ea642aSDaniel Vetter static void
570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5727c463586SKeith Packard {
573f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
574755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5757c463586SKeith Packard 
576*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
577d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
578b79480baSDaniel Vetter 
57904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
58004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
58104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
58204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
58346c06a30SVille Syrjälä 		return;
58446c06a30SVille Syrjälä 
585755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
586755e9019SImre Deak 		return;
587755e9019SImre Deak 
58891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
58991d181ddSImre Deak 
590755e9019SImre Deak 	pipestat &= ~enable_mask;
59146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5923143a2bfSChris Wilson 	POSTING_READ(reg);
5937c463586SKeith Packard }
5947c463586SKeith Packard 
59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
59610c59c51SImre Deak {
59710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
59810c59c51SImre Deak 
59910c59c51SImre Deak 	/*
600724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
601724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
60210c59c51SImre Deak 	 */
60310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
60410c59c51SImre Deak 		return 0;
605724a6905SVille Syrjälä 	/*
606724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
608724a6905SVille Syrjälä 	 */
609724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610724a6905SVille Syrjälä 		return 0;
61110c59c51SImre Deak 
61210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
61310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
61410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
61510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
61610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
61710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
61810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
61910c59c51SImre Deak 
62010c59c51SImre Deak 	return enable_mask;
62110c59c51SImre Deak }
62210c59c51SImre Deak 
623755e9019SImre Deak void
624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625755e9019SImre Deak 		     u32 status_mask)
626755e9019SImre Deak {
627755e9019SImre Deak 	u32 enable_mask;
628755e9019SImre Deak 
629666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
63091c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
63110c59c51SImre Deak 							   status_mask);
63210c59c51SImre Deak 	else
633755e9019SImre Deak 		enable_mask = status_mask << 16;
634755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635755e9019SImre Deak }
636755e9019SImre Deak 
637755e9019SImre Deak void
638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639755e9019SImre Deak 		      u32 status_mask)
640755e9019SImre Deak {
641755e9019SImre Deak 	u32 enable_mask;
642755e9019SImre Deak 
643666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
64491c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
64510c59c51SImre Deak 							   status_mask);
64610c59c51SImre Deak 	else
647755e9019SImre Deak 		enable_mask = status_mask << 16;
648755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649755e9019SImre Deak }
650755e9019SImre Deak 
651c0e09200SDave Airlie /**
652f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
65314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
65401c66889SZhao Yakui  */
65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
65601c66889SZhao Yakui {
65791d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
658f49e38ddSJani Nikula 		return;
659f49e38ddSJani Nikula 
66013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
66101c66889SZhao Yakui 
662755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
66391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6643b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
665755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6661ec14ad3SChris Wilson 
66713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
66801c66889SZhao Yakui }
66901c66889SZhao Yakui 
670f75f3746SVille Syrjälä /*
671f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
672f75f3746SVille Syrjälä  * around the vertical blanking period.
673f75f3746SVille Syrjälä  *
674f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
675f75f3746SVille Syrjälä  *  vblank_start >= 3
676f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
677f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
678f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
679f75f3746SVille Syrjälä  *
680f75f3746SVille Syrjälä  *           start of vblank:
681f75f3746SVille Syrjälä  *           latch double buffered registers
682f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
683f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
684f75f3746SVille Syrjälä  *           |
685f75f3746SVille Syrjälä  *           |          frame start:
686f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
687f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
688f75f3746SVille Syrjälä  *           |          |
689f75f3746SVille Syrjälä  *           |          |  start of vsync:
690f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
691f75f3746SVille Syrjälä  *           |          |  |
692f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
693f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
694f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
695f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
696f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699f75f3746SVille Syrjälä  *       |          |                                         |
700f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
701f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
702f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
703f75f3746SVille Syrjälä  *
704f75f3746SVille Syrjälä  * x  = horizontal active
705f75f3746SVille Syrjälä  * _  = horizontal blanking
706f75f3746SVille Syrjälä  * hs = horizontal sync
707f75f3746SVille Syrjälä  * va = vertical active
708f75f3746SVille Syrjälä  * vb = vertical blanking
709f75f3746SVille Syrjälä  * vs = vertical sync
710f75f3746SVille Syrjälä  * vbs = vblank_start (number)
711f75f3746SVille Syrjälä  *
712f75f3746SVille Syrjälä  * Summary:
713f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
714f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
715f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
716f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
717f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
718f75f3746SVille Syrjälä  */
719f75f3746SVille Syrjälä 
72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
72142f52ef8SKeith Packard  * we use as a pipe index
72242f52ef8SKeith Packard  */
72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7240a3e67a4SJesse Barnes {
725fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
726f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7270b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
72898187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
72998187836SVille Syrjälä 								pipe);
730fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
731391f75e2SVille Syrjälä 
7320b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7330b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7340b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7350b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7360b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
737391f75e2SVille Syrjälä 
7380b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7390b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7400b2a8e09SVille Syrjälä 
7410b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7420b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7430b2a8e09SVille Syrjälä 
7449db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7459db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7465eddb70bSChris Wilson 
7470a3e67a4SJesse Barnes 	/*
7480a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7490a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7500a3e67a4SJesse Barnes 	 * register.
7510a3e67a4SJesse Barnes 	 */
7520a3e67a4SJesse Barnes 	do {
7535eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
754391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7555eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7560a3e67a4SJesse Barnes 	} while (high1 != high2);
7570a3e67a4SJesse Barnes 
7585eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
759391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7605eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
761391f75e2SVille Syrjälä 
762391f75e2SVille Syrjälä 	/*
763391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
764391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
765391f75e2SVille Syrjälä 	 * counter against vblank start.
766391f75e2SVille Syrjälä 	 */
767edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7680a3e67a4SJesse Barnes }
7690a3e67a4SJesse Barnes 
770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7719880b7a5SJesse Barnes {
772fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7739880b7a5SJesse Barnes 
774649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7759880b7a5SJesse Barnes }
7769880b7a5SJesse Barnes 
77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779a225f079SVille Syrjälä {
780a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
781fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
782fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
783a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
78480715b2fSVille Syrjälä 	int position, vtotal;
785a225f079SVille Syrjälä 
78680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
787a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788a225f079SVille Syrjälä 		vtotal /= 2;
789a225f079SVille Syrjälä 
79091d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
79175aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
792a225f079SVille Syrjälä 	else
79375aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
794a225f079SVille Syrjälä 
795a225f079SVille Syrjälä 	/*
79641b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
79741b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
79841b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
79941b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
80041b578fbSJesse Barnes 	 *
80141b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
80241b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
80341b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
80441b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
80541b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
80641b578fbSJesse Barnes 	 */
80791d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
80841b578fbSJesse Barnes 		int i, temp;
80941b578fbSJesse Barnes 
81041b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
81141b578fbSJesse Barnes 			udelay(1);
81241b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
81341b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
81441b578fbSJesse Barnes 			if (temp != position) {
81541b578fbSJesse Barnes 				position = temp;
81641b578fbSJesse Barnes 				break;
81741b578fbSJesse Barnes 			}
81841b578fbSJesse Barnes 		}
81941b578fbSJesse Barnes 	}
82041b578fbSJesse Barnes 
82141b578fbSJesse Barnes 	/*
82280715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
82380715b2fSVille Syrjälä 	 * scanline_offset adjustment.
824a225f079SVille Syrjälä 	 */
82580715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
826a225f079SVille Syrjälä }
827a225f079SVille Syrjälä 
82888e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
829abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
8303bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
8313bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
8320af7e4dfSMario Kleiner {
833fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
83498187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
83598187836SVille Syrjälä 								pipe);
8363aa18df8SVille Syrjälä 	int position;
83778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8380af7e4dfSMario Kleiner 	bool in_vbl = true;
8390af7e4dfSMario Kleiner 	int ret = 0;
840ad3543edSMario Kleiner 	unsigned long irqflags;
8410af7e4dfSMario Kleiner 
842fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8430af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8449db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8450af7e4dfSMario Kleiner 		return 0;
8460af7e4dfSMario Kleiner 	}
8470af7e4dfSMario Kleiner 
848c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
84978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
850c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
851c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
852c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8530af7e4dfSMario Kleiner 
854d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
856d31faf65SVille Syrjälä 		vbl_end /= 2;
857d31faf65SVille Syrjälä 		vtotal /= 2;
858d31faf65SVille Syrjälä 	}
859d31faf65SVille Syrjälä 
860c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861c2baf4b7SVille Syrjälä 
862ad3543edSMario Kleiner 	/*
863ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
864ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
865ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
866ad3543edSMario Kleiner 	 */
867ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868ad3543edSMario Kleiner 
869ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870ad3543edSMario Kleiner 
871ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
872ad3543edSMario Kleiner 	if (stime)
873ad3543edSMario Kleiner 		*stime = ktime_get();
874ad3543edSMario Kleiner 
87591d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8760af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8770af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8780af7e4dfSMario Kleiner 		 */
879a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8800af7e4dfSMario Kleiner 	} else {
8810af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8820af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8830af7e4dfSMario Kleiner 		 * scanout position.
8840af7e4dfSMario Kleiner 		 */
88575aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8860af7e4dfSMario Kleiner 
8873aa18df8SVille Syrjälä 		/* convert to pixel counts */
8883aa18df8SVille Syrjälä 		vbl_start *= htotal;
8893aa18df8SVille Syrjälä 		vbl_end *= htotal;
8903aa18df8SVille Syrjälä 		vtotal *= htotal;
89178e8fc6bSVille Syrjälä 
89278e8fc6bSVille Syrjälä 		/*
8937e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8947e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8957e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8967e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8977e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8987e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8997e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9007e78f1cbSVille Syrjälä 		 */
9017e78f1cbSVille Syrjälä 		if (position >= vtotal)
9027e78f1cbSVille Syrjälä 			position = vtotal - 1;
9037e78f1cbSVille Syrjälä 
9047e78f1cbSVille Syrjälä 		/*
90578e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
90678e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
90778e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
90878e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
90978e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
91078e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
91178e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
91278e8fc6bSVille Syrjälä 		 */
91378e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9143aa18df8SVille Syrjälä 	}
9153aa18df8SVille Syrjälä 
916ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
917ad3543edSMario Kleiner 	if (etime)
918ad3543edSMario Kleiner 		*etime = ktime_get();
919ad3543edSMario Kleiner 
920ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921ad3543edSMario Kleiner 
922ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923ad3543edSMario Kleiner 
9243aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9253aa18df8SVille Syrjälä 
9263aa18df8SVille Syrjälä 	/*
9273aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9283aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9293aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9303aa18df8SVille Syrjälä 	 * up since vbl_end.
9313aa18df8SVille Syrjälä 	 */
9323aa18df8SVille Syrjälä 	if (position >= vbl_start)
9333aa18df8SVille Syrjälä 		position -= vbl_end;
9343aa18df8SVille Syrjälä 	else
9353aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9363aa18df8SVille Syrjälä 
93791d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9383aa18df8SVille Syrjälä 		*vpos = position;
9393aa18df8SVille Syrjälä 		*hpos = 0;
9403aa18df8SVille Syrjälä 	} else {
9410af7e4dfSMario Kleiner 		*vpos = position / htotal;
9420af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9430af7e4dfSMario Kleiner 	}
9440af7e4dfSMario Kleiner 
9450af7e4dfSMario Kleiner 	/* In vblank? */
9460af7e4dfSMario Kleiner 	if (in_vbl)
9473d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
9480af7e4dfSMario Kleiner 
9490af7e4dfSMario Kleiner 	return ret;
9500af7e4dfSMario Kleiner }
9510af7e4dfSMario Kleiner 
952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
953a225f079SVille Syrjälä {
954fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955a225f079SVille Syrjälä 	unsigned long irqflags;
956a225f079SVille Syrjälä 	int position;
957a225f079SVille Syrjälä 
958a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
960a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961a225f079SVille Syrjälä 
962a225f079SVille Syrjälä 	return position;
963a225f079SVille Syrjälä }
964a225f079SVille Syrjälä 
96588e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9660af7e4dfSMario Kleiner 			      int *max_error,
9670af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9680af7e4dfSMario Kleiner 			      unsigned flags)
9690af7e4dfSMario Kleiner {
970b91eb5ccSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
971e2af48c6SVille Syrjälä 	struct intel_crtc *crtc;
9720af7e4dfSMario Kleiner 
973b91eb5ccSVille Syrjälä 	if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
97488e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9750af7e4dfSMario Kleiner 		return -EINVAL;
9760af7e4dfSMario Kleiner 	}
9770af7e4dfSMario Kleiner 
9780af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
979b91eb5ccSVille Syrjälä 	crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
9804041b853SChris Wilson 	if (crtc == NULL) {
98188e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9824041b853SChris Wilson 		return -EINVAL;
9834041b853SChris Wilson 	}
9844041b853SChris Wilson 
985e2af48c6SVille Syrjälä 	if (!crtc->base.hwmode.crtc_clock) {
98688e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9874041b853SChris Wilson 		return -EBUSY;
9884041b853SChris Wilson 	}
9890af7e4dfSMario Kleiner 
9900af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9914041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9924041b853SChris Wilson 						     vblank_time, flags,
993e2af48c6SVille Syrjälä 						     &crtc->base.hwmode);
9940af7e4dfSMario Kleiner }
9950af7e4dfSMario Kleiner 
99691d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
997f97108d1SJesse Barnes {
998b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9999270388eSDaniel Vetter 	u8 new_delay;
10009270388eSDaniel Vetter 
1001d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1002f97108d1SJesse Barnes 
100373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
100473edd18fSDaniel Vetter 
100520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10069270388eSDaniel Vetter 
10077648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1008b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1009b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1010f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1011f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1012f97108d1SJesse Barnes 
1013f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1014b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
101520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
101620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
101720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
101820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1019b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
102020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
102120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
102220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
102320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1024f97108d1SJesse Barnes 	}
1025f97108d1SJesse Barnes 
102691d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
102720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1028f97108d1SJesse Barnes 
1029d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10309270388eSDaniel Vetter 
1031f97108d1SJesse Barnes 	return;
1032f97108d1SJesse Barnes }
1033f97108d1SJesse Barnes 
10340bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1035549f7365SChris Wilson {
103656299fb7SChris Wilson 	struct drm_i915_gem_request *rq = NULL;
103756299fb7SChris Wilson 	struct intel_wait *wait;
1038dffabc8fSTvrtko Ursulin 
10392246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1040538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
104156299fb7SChris Wilson 
104256299fb7SChris Wilson 	rcu_read_lock();
104356299fb7SChris Wilson 
104456299fb7SChris Wilson 	spin_lock(&engine->breadcrumbs.lock);
104556299fb7SChris Wilson 	wait = engine->breadcrumbs.first_wait;
104656299fb7SChris Wilson 	if (wait) {
104756299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
104856299fb7SChris Wilson 		 * requests after waiting on our own requests. To
104956299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
105056299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
105156299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
105256299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
105356299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
105456299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
105556299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
105656299fb7SChris Wilson 		 * and many waiters.
105756299fb7SChris Wilson 		 */
105856299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
105956299fb7SChris Wilson 				      wait->seqno))
106056299fb7SChris Wilson 			rq = wait->request;
106156299fb7SChris Wilson 
106256299fb7SChris Wilson 		wake_up_process(wait->tsk);
106367b807a8SChris Wilson 	} else {
106467b807a8SChris Wilson 		__intel_engine_disarm_breadcrumbs(engine);
106556299fb7SChris Wilson 	}
106656299fb7SChris Wilson 	spin_unlock(&engine->breadcrumbs.lock);
106756299fb7SChris Wilson 
106856299fb7SChris Wilson 	if (rq)
106956299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
107056299fb7SChris Wilson 
107156299fb7SChris Wilson 	rcu_read_unlock();
107256299fb7SChris Wilson 
107356299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1074549f7365SChris Wilson }
1075549f7365SChris Wilson 
107643cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
107743cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
107831685c25SDeepak S {
107943cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
108043cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
108143cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
108231685c25SDeepak S }
108331685c25SDeepak S 
108443cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
108543cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
108643cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
108743cf3bf0SChris Wilson 			 int threshold)
108831685c25SDeepak S {
108943cf3bf0SChris Wilson 	u64 time, c0;
10907bad74d5SVille Syrjälä 	unsigned int mul = 100;
109131685c25SDeepak S 
109243cf3bf0SChris Wilson 	if (old->cz_clock == 0)
109343cf3bf0SChris Wilson 		return false;
109431685c25SDeepak S 
10957bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10967bad74d5SVille Syrjälä 		mul <<= 8;
10977bad74d5SVille Syrjälä 
109843cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10997bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
110031685c25SDeepak S 
110143cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
110243cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
110343cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
110443cf3bf0SChris Wilson 	 */
110543cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
110643cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
11077bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
110831685c25SDeepak S 
110943cf3bf0SChris Wilson 	return c0 >= time;
111031685c25SDeepak S }
111131685c25SDeepak S 
111243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
111343cf3bf0SChris Wilson {
111443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
111543cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
111643cf3bf0SChris Wilson }
111743cf3bf0SChris Wilson 
111843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
111943cf3bf0SChris Wilson {
112043cf3bf0SChris Wilson 	struct intel_rps_ei now;
112143cf3bf0SChris Wilson 	u32 events = 0;
112243cf3bf0SChris Wilson 
11236f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
112443cf3bf0SChris Wilson 		return 0;
112543cf3bf0SChris Wilson 
112643cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
112743cf3bf0SChris Wilson 	if (now.cz_clock == 0)
112843cf3bf0SChris Wilson 		return 0;
112931685c25SDeepak S 
113043cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
113143cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
113243cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
11338fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
113443cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
113543cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
113631685c25SDeepak S 	}
113731685c25SDeepak S 
113843cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
113943cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
114043cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
11418fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
114243cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
114343cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
114443cf3bf0SChris Wilson 	}
114543cf3bf0SChris Wilson 
114643cf3bf0SChris Wilson 	return events;
114731685c25SDeepak S }
114831685c25SDeepak S 
1149f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1150f5a4c67dSChris Wilson {
1151e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
11523b3f1650SAkash Goel 	enum intel_engine_id id;
1153f5a4c67dSChris Wilson 
11543b3f1650SAkash Goel 	for_each_engine(engine, dev_priv, id)
1155688e6c72SChris Wilson 		if (intel_engine_has_waiter(engine))
1156f5a4c67dSChris Wilson 			return true;
1157f5a4c67dSChris Wilson 
1158f5a4c67dSChris Wilson 	return false;
1159f5a4c67dSChris Wilson }
1160f5a4c67dSChris Wilson 
11614912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11623b8d8d91SJesse Barnes {
11632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11642d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
11658d3afd7dSChris Wilson 	bool client_boost;
11668d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1167edbfdb45SPaulo Zanoni 	u32 pm_iir;
11683b8d8d91SJesse Barnes 
116959cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1170d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1171d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1172d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1173d4d70aa5SImre Deak 		return;
1174d4d70aa5SImre Deak 	}
11751f814dacSImre Deak 
1176c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1177c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1178a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1179f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
11808d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11818d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
118259cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11834912d041SBen Widawsky 
118460611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1185a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
118660611c13SPaulo Zanoni 
11878d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1188c33d247dSChris Wilson 		return;
11893b8d8d91SJesse Barnes 
11904fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11917b9e0ae6SChris Wilson 
119243cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
119343cf3bf0SChris Wilson 
1194dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1195edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11968d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11978d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
119829ecd78dSChris Wilson 	if (client_boost || any_waiters(dev_priv))
119929ecd78dSChris Wilson 		max = dev_priv->rps.max_freq;
120029ecd78dSChris Wilson 	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
120129ecd78dSChris Wilson 		new_delay = dev_priv->rps.boost_freq;
12028d3afd7dSChris Wilson 		adj = 0;
12038d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1204dd75fdc8SChris Wilson 		if (adj > 0)
1205dd75fdc8SChris Wilson 			adj *= 2;
1206edcf284bSChris Wilson 		else /* CHV needs even encode values */
1207edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
12087e79a683SSagar Arun Kamble 
12097e79a683SSagar Arun Kamble 		if (new_delay >= dev_priv->rps.max_freq_softlimit)
12107e79a683SSagar Arun Kamble 			adj = 0;
121129ecd78dSChris Wilson 	} else if (client_boost || any_waiters(dev_priv)) {
1212f5a4c67dSChris Wilson 		adj = 0;
1213dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1214b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1215b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
121617136d54SChris Wilson 		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1217b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1218dd75fdc8SChris Wilson 		adj = 0;
1219dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1220dd75fdc8SChris Wilson 		if (adj < 0)
1221dd75fdc8SChris Wilson 			adj *= 2;
1222edcf284bSChris Wilson 		else /* CHV needs even encode values */
1223edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
12247e79a683SSagar Arun Kamble 
12257e79a683SSagar Arun Kamble 		if (new_delay <= dev_priv->rps.min_freq_softlimit)
12267e79a683SSagar Arun Kamble 			adj = 0;
1227dd75fdc8SChris Wilson 	} else { /* unknown event */
1228edcf284bSChris Wilson 		adj = 0;
1229dd75fdc8SChris Wilson 	}
12303b8d8d91SJesse Barnes 
1231edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1232edcf284bSChris Wilson 
123379249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
123479249636SBen Widawsky 	 * interrupt
123579249636SBen Widawsky 	 */
1236edcf284bSChris Wilson 	new_delay += adj;
12378d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
123827544369SDeepak S 
12399fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
12409fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
12419fcee2f7SChris Wilson 		dev_priv->rps.last_adj = 0;
12429fcee2f7SChris Wilson 	}
12433b8d8d91SJesse Barnes 
12444fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12453b8d8d91SJesse Barnes }
12463b8d8d91SJesse Barnes 
1247e3689190SBen Widawsky 
1248e3689190SBen Widawsky /**
1249e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1250e3689190SBen Widawsky  * occurred.
1251e3689190SBen Widawsky  * @work: workqueue struct
1252e3689190SBen Widawsky  *
1253e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1254e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1255e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1256e3689190SBen Widawsky  */
1257e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1258e3689190SBen Widawsky {
12592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12602d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1261e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
126235a85ac6SBen Widawsky 	char *parity_event[6];
1263e3689190SBen Widawsky 	uint32_t misccpctl;
126435a85ac6SBen Widawsky 	uint8_t slice = 0;
1265e3689190SBen Widawsky 
1266e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1267e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1268e3689190SBen Widawsky 	 * any time we access those registers.
1269e3689190SBen Widawsky 	 */
127091c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1271e3689190SBen Widawsky 
127235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
127335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
127435a85ac6SBen Widawsky 		goto out;
127535a85ac6SBen Widawsky 
1276e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1277e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1278e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1279e3689190SBen Widawsky 
128035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1281f0f59a00SVille Syrjälä 		i915_reg_t reg;
128235a85ac6SBen Widawsky 
128335a85ac6SBen Widawsky 		slice--;
12842d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
128535a85ac6SBen Widawsky 			break;
128635a85ac6SBen Widawsky 
128735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
128835a85ac6SBen Widawsky 
12896fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
129035a85ac6SBen Widawsky 
129135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1292e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1293e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1294e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1295e3689190SBen Widawsky 
129635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
129735a85ac6SBen Widawsky 		POSTING_READ(reg);
1298e3689190SBen Widawsky 
1299cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1300e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1301e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1302e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
130335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
130435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1305e3689190SBen Widawsky 
130691c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1307e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1308e3689190SBen Widawsky 
130935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
131035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1311e3689190SBen Widawsky 
131235a85ac6SBen Widawsky 		kfree(parity_event[4]);
1313e3689190SBen Widawsky 		kfree(parity_event[3]);
1314e3689190SBen Widawsky 		kfree(parity_event[2]);
1315e3689190SBen Widawsky 		kfree(parity_event[1]);
1316e3689190SBen Widawsky 	}
1317e3689190SBen Widawsky 
131835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
131935a85ac6SBen Widawsky 
132035a85ac6SBen Widawsky out:
132135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13224cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
13232d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
13244cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
132535a85ac6SBen Widawsky 
132691c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
132735a85ac6SBen Widawsky }
132835a85ac6SBen Widawsky 
1329261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1330261e40b8SVille Syrjälä 					       u32 iir)
1331e3689190SBen Widawsky {
1332261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1333e3689190SBen Widawsky 		return;
1334e3689190SBen Widawsky 
1335d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1336261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1337d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1338e3689190SBen Widawsky 
1339261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
134035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
134135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
134235a85ac6SBen Widawsky 
134335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
134435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
134535a85ac6SBen Widawsky 
1346a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1347e3689190SBen Widawsky }
1348e3689190SBen Widawsky 
1349261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1350f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1351f1af8fc1SPaulo Zanoni {
1352f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13533b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1354f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
13553b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1356f1af8fc1SPaulo Zanoni }
1357f1af8fc1SPaulo Zanoni 
1358261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1359e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1360e7b4c6b1SDaniel Vetter {
1361f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13623b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1363cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13643b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1365cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13663b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1367e7b4c6b1SDaniel Vetter 
1368cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1369cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1370aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1371aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1372e3689190SBen Widawsky 
1373261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1374261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1375e7b4c6b1SDaniel Vetter }
1376e7b4c6b1SDaniel Vetter 
1377fbcc1a0cSNick Hoath static __always_inline void
13780bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1379fbcc1a0cSNick Hoath {
1380fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
13810bc40be8STvrtko Ursulin 		notify_ring(engine);
1382f747026cSChris Wilson 
1383f747026cSChris Wilson 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1384f747026cSChris Wilson 		set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1385f747026cSChris Wilson 		tasklet_hi_schedule(&engine->irq_tasklet);
1386f747026cSChris Wilson 	}
1387fbcc1a0cSNick Hoath }
1388fbcc1a0cSNick Hoath 
1389e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1390e30e251aSVille Syrjälä 				   u32 master_ctl,
1391e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1392abd58f01SBen Widawsky {
1393abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1394abd58f01SBen Widawsky 
1395abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1396e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1397e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1398e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1399abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1400abd58f01SBen Widawsky 		} else
1401abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1402abd58f01SBen Widawsky 	}
1403abd58f01SBen Widawsky 
140485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1405e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1406e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1407e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1408abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1409abd58f01SBen Widawsky 		} else
1410abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1411abd58f01SBen Widawsky 	}
1412abd58f01SBen Widawsky 
141374cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1414e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1415e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1416e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
141774cdb337SChris Wilson 			ret = IRQ_HANDLED;
141874cdb337SChris Wilson 		} else
141974cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
142074cdb337SChris Wilson 	}
142174cdb337SChris Wilson 
142226705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1423e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
142426705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
142526705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1426cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
142726705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
142826705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
142938cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
14300961021aSBen Widawsky 		} else
14310961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14320961021aSBen Widawsky 	}
14330961021aSBen Widawsky 
1434abd58f01SBen Widawsky 	return ret;
1435abd58f01SBen Widawsky }
1436abd58f01SBen Widawsky 
1437e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1438e30e251aSVille Syrjälä 				u32 gt_iir[4])
1439e30e251aSVille Syrjälä {
1440e30e251aSVille Syrjälä 	if (gt_iir[0]) {
14413b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1442e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
14433b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1444e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1445e30e251aSVille Syrjälä 	}
1446e30e251aSVille Syrjälä 
1447e30e251aSVille Syrjälä 	if (gt_iir[1]) {
14483b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1449e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
14503b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1451e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1452e30e251aSVille Syrjälä 	}
1453e30e251aSVille Syrjälä 
1454e30e251aSVille Syrjälä 	if (gt_iir[3])
14553b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1456e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1457e30e251aSVille Syrjälä 
1458e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1459e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
146026705e20SSagar Arun Kamble 
146126705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
146226705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1463e30e251aSVille Syrjälä }
1464e30e251aSVille Syrjälä 
146563c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
146663c88d22SImre Deak {
146763c88d22SImre Deak 	switch (port) {
146863c88d22SImre Deak 	case PORT_A:
1469195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
147063c88d22SImre Deak 	case PORT_B:
147163c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
147263c88d22SImre Deak 	case PORT_C:
147363c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
147463c88d22SImre Deak 	default:
147563c88d22SImre Deak 		return false;
147663c88d22SImre Deak 	}
147763c88d22SImre Deak }
147863c88d22SImre Deak 
14796dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14806dbf30ceSVille Syrjälä {
14816dbf30ceSVille Syrjälä 	switch (port) {
14826dbf30ceSVille Syrjälä 	case PORT_E:
14836dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14846dbf30ceSVille Syrjälä 	default:
14856dbf30ceSVille Syrjälä 		return false;
14866dbf30ceSVille Syrjälä 	}
14876dbf30ceSVille Syrjälä }
14886dbf30ceSVille Syrjälä 
148974c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
149074c0b395SVille Syrjälä {
149174c0b395SVille Syrjälä 	switch (port) {
149274c0b395SVille Syrjälä 	case PORT_A:
149374c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
149474c0b395SVille Syrjälä 	case PORT_B:
149574c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
149674c0b395SVille Syrjälä 	case PORT_C:
149774c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
149874c0b395SVille Syrjälä 	case PORT_D:
149974c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
150074c0b395SVille Syrjälä 	default:
150174c0b395SVille Syrjälä 		return false;
150274c0b395SVille Syrjälä 	}
150374c0b395SVille Syrjälä }
150474c0b395SVille Syrjälä 
1505e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1506e4ce95aaSVille Syrjälä {
1507e4ce95aaSVille Syrjälä 	switch (port) {
1508e4ce95aaSVille Syrjälä 	case PORT_A:
1509e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1510e4ce95aaSVille Syrjälä 	default:
1511e4ce95aaSVille Syrjälä 		return false;
1512e4ce95aaSVille Syrjälä 	}
1513e4ce95aaSVille Syrjälä }
1514e4ce95aaSVille Syrjälä 
1515676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
151613cf5504SDave Airlie {
151713cf5504SDave Airlie 	switch (port) {
151813cf5504SDave Airlie 	case PORT_B:
1519676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
152013cf5504SDave Airlie 	case PORT_C:
1521676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
152213cf5504SDave Airlie 	case PORT_D:
1523676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1524676574dfSJani Nikula 	default:
1525676574dfSJani Nikula 		return false;
152613cf5504SDave Airlie 	}
152713cf5504SDave Airlie }
152813cf5504SDave Airlie 
1529676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
153013cf5504SDave Airlie {
153113cf5504SDave Airlie 	switch (port) {
153213cf5504SDave Airlie 	case PORT_B:
1533676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
153413cf5504SDave Airlie 	case PORT_C:
1535676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
153613cf5504SDave Airlie 	case PORT_D:
1537676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1538676574dfSJani Nikula 	default:
1539676574dfSJani Nikula 		return false;
154013cf5504SDave Airlie 	}
154113cf5504SDave Airlie }
154213cf5504SDave Airlie 
154342db67d6SVille Syrjälä /*
154442db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
154542db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
154642db67d6SVille Syrjälä  * hotplug detection results from several registers.
154742db67d6SVille Syrjälä  *
154842db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
154942db67d6SVille Syrjälä  */
1550fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
15518c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1552fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1553fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1554676574dfSJani Nikula {
15558c841e57SJani Nikula 	enum port port;
1556676574dfSJani Nikula 	int i;
1557676574dfSJani Nikula 
1558676574dfSJani Nikula 	for_each_hpd_pin(i) {
15598c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15608c841e57SJani Nikula 			continue;
15618c841e57SJani Nikula 
1562676574dfSJani Nikula 		*pin_mask |= BIT(i);
1563676574dfSJani Nikula 
1564cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1565cc24fcdcSImre Deak 			continue;
1566cc24fcdcSImre Deak 
1567fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1568676574dfSJani Nikula 			*long_mask |= BIT(i);
1569676574dfSJani Nikula 	}
1570676574dfSJani Nikula 
1571676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1572676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1573676574dfSJani Nikula 
1574676574dfSJani Nikula }
1575676574dfSJani Nikula 
157691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1577515ac2bbSDaniel Vetter {
157828c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1579515ac2bbSDaniel Vetter }
1580515ac2bbSDaniel Vetter 
158191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1582ce99c256SDaniel Vetter {
15839ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1584ce99c256SDaniel Vetter }
1585ce99c256SDaniel Vetter 
15868bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
158791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
158891d14251STvrtko Ursulin 					 enum pipe pipe,
1589eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1590eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15918bc5e955SDaniel Vetter 					 uint32_t crc4)
15928bf1e9f1SShuang He {
15938bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15948bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
15958c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15968c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
15978c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1598ac2300d4SDamien Lespiau 	int head, tail;
1599b2c88f5bSDamien Lespiau 
1600d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
16018c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
16020c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1603d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
160434273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
16050c912c79SDamien Lespiau 			return;
16060c912c79SDamien Lespiau 		}
16070c912c79SDamien Lespiau 
1608d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1609d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1610b2c88f5bSDamien Lespiau 
1611b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1612d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1613b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1614b2c88f5bSDamien Lespiau 			return;
1615b2c88f5bSDamien Lespiau 		}
1616b2c88f5bSDamien Lespiau 
1617b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
16188bf1e9f1SShuang He 
16198c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1620eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1621eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1622eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1623eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1624eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1625b2c88f5bSDamien Lespiau 
1626b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1627d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1628d538bbdfSDamien Lespiau 
1629d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
163007144428SDamien Lespiau 
163107144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
16328c6b709dSTomeu Vizoso 	} else {
16338c6b709dSTomeu Vizoso 		/*
16348c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
16358c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
16368c6b709dSTomeu Vizoso 		 * out the buggy result.
16378c6b709dSTomeu Vizoso 		 *
16388c6b709dSTomeu Vizoso 		 * On CHV sometimes the second CRC is bonkers as well, so
16398c6b709dSTomeu Vizoso 		 * don't trust that one either.
16408c6b709dSTomeu Vizoso 		 */
16418c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
16428c6b709dSTomeu Vizoso 		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
16438c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
16448c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
16458c6b709dSTomeu Vizoso 			return;
16468c6b709dSTomeu Vizoso 		}
16478c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
16488c6b709dSTomeu Vizoso 		crcs[0] = crc0;
16498c6b709dSTomeu Vizoso 		crcs[1] = crc1;
16508c6b709dSTomeu Vizoso 		crcs[2] = crc2;
16518c6b709dSTomeu Vizoso 		crcs[3] = crc3;
16528c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1653246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1654246ee524STomeu Vizoso 				       drm_accurate_vblank_count(&crtc->base),
1655246ee524STomeu Vizoso 				       crcs);
16568c6b709dSTomeu Vizoso 	}
16578bf1e9f1SShuang He }
1658277de95eSDaniel Vetter #else
1659277de95eSDaniel Vetter static inline void
166091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
166191d14251STvrtko Ursulin 			     enum pipe pipe,
1662277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1663277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1664277de95eSDaniel Vetter 			     uint32_t crc4) {}
1665277de95eSDaniel Vetter #endif
1666eba94eb9SDaniel Vetter 
1667277de95eSDaniel Vetter 
166891d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
166991d14251STvrtko Ursulin 				     enum pipe pipe)
16705a69b89fSDaniel Vetter {
167191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16725a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16735a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16745a69b89fSDaniel Vetter }
16755a69b89fSDaniel Vetter 
167691d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
167791d14251STvrtko Ursulin 				     enum pipe pipe)
1678eba94eb9SDaniel Vetter {
167991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1680eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1681eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1682eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1683eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16848bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1685eba94eb9SDaniel Vetter }
16865b3a856bSDaniel Vetter 
168791d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
168891d14251STvrtko Ursulin 				      enum pipe pipe)
16895b3a856bSDaniel Vetter {
16900b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16910b5c5ed0SDaniel Vetter 
169291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
16930b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16940b5c5ed0SDaniel Vetter 	else
16950b5c5ed0SDaniel Vetter 		res1 = 0;
16960b5c5ed0SDaniel Vetter 
169791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
16980b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16990b5c5ed0SDaniel Vetter 	else
17000b5c5ed0SDaniel Vetter 		res2 = 0;
17015b3a856bSDaniel Vetter 
170291d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
17030b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17040b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17050b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17060b5c5ed0SDaniel Vetter 				     res1, res2);
17075b3a856bSDaniel Vetter }
17088bf1e9f1SShuang He 
17091403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17101403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17111403c0d4SPaulo Zanoni  * the work queue. */
17121403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1713baf02a1fSBen Widawsky {
1714a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
171559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1716f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1717d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1718d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1719c33d247dSChris Wilson 			schedule_work(&dev_priv->rps.work);
172041a05a3aSDaniel Vetter 		}
1721d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1722d4d70aa5SImre Deak 	}
1723baf02a1fSBen Widawsky 
1724c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1725c9a9a268SImre Deak 		return;
1726c9a9a268SImre Deak 
17272d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
172812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
17293b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
173012638c57SBen Widawsky 
1731aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1732aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
173312638c57SBen Widawsky 	}
17341403c0d4SPaulo Zanoni }
1735baf02a1fSBen Widawsky 
173626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
173726705e20SSagar Arun Kamble {
173826705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
17394100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
17404100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
17414100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
17424100b2abSSagar Arun Kamble 		 * to back flush interrupts.
17434100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
17444100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
17454100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
17464100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
17474100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
17484100b2abSSagar Arun Kamble 		 */
17494100b2abSSagar Arun Kamble 		u32 msg, flush;
17504100b2abSSagar Arun Kamble 
17514100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1752a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1753a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
17544100b2abSSagar Arun Kamble 		if (flush) {
17554100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
17564100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
17574100b2abSSagar Arun Kamble 
17584100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
17594100b2abSSagar Arun Kamble 			queue_work(dev_priv->guc.log.flush_wq,
17604100b2abSSagar Arun Kamble 				   &dev_priv->guc.log.flush_work);
17615aa1ee4bSAkash Goel 
17625aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17634100b2abSSagar Arun Kamble 		} else {
17644100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17654100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17664100b2abSSagar Arun Kamble 			 */
17674100b2abSSagar Arun Kamble 		}
176826705e20SSagar Arun Kamble 	}
176926705e20SSagar Arun Kamble }
177026705e20SSagar Arun Kamble 
17715a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
177291d14251STvrtko Ursulin 				     enum pipe pipe)
17738d7849dbSVille Syrjälä {
17745a21b665SDaniel Vetter 	bool ret;
17755a21b665SDaniel Vetter 
177691c8a326SChris Wilson 	ret = drm_handle_vblank(&dev_priv->drm, pipe);
17775a21b665SDaniel Vetter 	if (ret)
177851cbaf01SMaarten Lankhorst 		intel_finish_page_flip_mmio(dev_priv, pipe);
17795a21b665SDaniel Vetter 
17805a21b665SDaniel Vetter 	return ret;
17818d7849dbSVille Syrjälä }
17828d7849dbSVille Syrjälä 
178391d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
178491d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
17857e231dbeSJesse Barnes {
17867e231dbeSJesse Barnes 	int pipe;
17877e231dbeSJesse Barnes 
178858ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17891ca993d2SVille Syrjälä 
17901ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
17911ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
17921ca993d2SVille Syrjälä 		return;
17931ca993d2SVille Syrjälä 	}
17941ca993d2SVille Syrjälä 
1795055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1796f0f59a00SVille Syrjälä 		i915_reg_t reg;
1797bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
179891d181ddSImre Deak 
1799bbb5eebfSDaniel Vetter 		/*
1800bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1801bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1802bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1803bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1804bbb5eebfSDaniel Vetter 		 * handle.
1805bbb5eebfSDaniel Vetter 		 */
18060f239f4cSDaniel Vetter 
18070f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
18080f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1809bbb5eebfSDaniel Vetter 
1810bbb5eebfSDaniel Vetter 		switch (pipe) {
1811bbb5eebfSDaniel Vetter 		case PIPE_A:
1812bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1813bbb5eebfSDaniel Vetter 			break;
1814bbb5eebfSDaniel Vetter 		case PIPE_B:
1815bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1816bbb5eebfSDaniel Vetter 			break;
18173278f67fSVille Syrjälä 		case PIPE_C:
18183278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
18193278f67fSVille Syrjälä 			break;
1820bbb5eebfSDaniel Vetter 		}
1821bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1822bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1823bbb5eebfSDaniel Vetter 
1824bbb5eebfSDaniel Vetter 		if (!mask)
182591d181ddSImre Deak 			continue;
182691d181ddSImre Deak 
182791d181ddSImre Deak 		reg = PIPESTAT(pipe);
1828bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1829bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
18307e231dbeSJesse Barnes 
18317e231dbeSJesse Barnes 		/*
18327e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18337e231dbeSJesse Barnes 		 */
183491d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
183591d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
18367e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
18377e231dbeSJesse Barnes 	}
183858ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18392ecb8ca4SVille Syrjälä }
18402ecb8ca4SVille Syrjälä 
184191d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
18422ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
18432ecb8ca4SVille Syrjälä {
18442ecb8ca4SVille Syrjälä 	enum pipe pipe;
18457e231dbeSJesse Barnes 
1846055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18475a21b665SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
18485a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
18495a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
185031acc7f5SJesse Barnes 
18515251f04eSMaarten Lankhorst 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
185251cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
18534356d586SDaniel Vetter 
18544356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
185591d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
18562d9d2b0bSVille Syrjälä 
18571f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18581f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
185931acc7f5SJesse Barnes 	}
186031acc7f5SJesse Barnes 
1861c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
186291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1863c1874ed7SImre Deak }
1864c1874ed7SImre Deak 
18651ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
186616c6c56bSVille Syrjälä {
186716c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
186816c6c56bSVille Syrjälä 
18691ae3c34cSVille Syrjälä 	if (hotplug_status)
18703ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18711ae3c34cSVille Syrjälä 
18721ae3c34cSVille Syrjälä 	return hotplug_status;
18731ae3c34cSVille Syrjälä }
18741ae3c34cSVille Syrjälä 
187591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18761ae3c34cSVille Syrjälä 				 u32 hotplug_status)
18771ae3c34cSVille Syrjälä {
18781ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
18793ff60f89SOscar Mateo 
188091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
188191d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
188216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
188316c6c56bSVille Syrjälä 
188458f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1885fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1886fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1887fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
188858f2cf24SVille Syrjälä 
188991d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
189058f2cf24SVille Syrjälä 		}
1891369712e8SJani Nikula 
1892369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
189391d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
189416c6c56bSVille Syrjälä 	} else {
189516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
189616c6c56bSVille Syrjälä 
189758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1898fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
18994e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1900fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
190191d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
190216c6c56bSVille Syrjälä 		}
19033ff60f89SOscar Mateo 	}
190458f2cf24SVille Syrjälä }
190516c6c56bSVille Syrjälä 
1906c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1907c1874ed7SImre Deak {
190845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1909fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1910c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1911c1874ed7SImre Deak 
19122dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19132dd2a883SImre Deak 		return IRQ_NONE;
19142dd2a883SImre Deak 
19151f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19161f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19171f814dacSImre Deak 
19181e1cace9SVille Syrjälä 	do {
19196e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
19202ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
19211ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1922a5e485a9SVille Syrjälä 		u32 ier = 0;
19233ff60f89SOscar Mateo 
1924c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1925c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
19263ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1927c1874ed7SImre Deak 
1928c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
19291e1cace9SVille Syrjälä 			break;
1930c1874ed7SImre Deak 
1931c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1932c1874ed7SImre Deak 
1933a5e485a9SVille Syrjälä 		/*
1934a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1935a5e485a9SVille Syrjälä 		 *
1936a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1937a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1938a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1939a5e485a9SVille Syrjälä 		 *
1940a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1941a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1942a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1943a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1944a5e485a9SVille Syrjälä 		 * bits this time around.
1945a5e485a9SVille Syrjälä 		 */
19464a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1947a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1948a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
19494a0a0202SVille Syrjälä 
19504a0a0202SVille Syrjälä 		if (gt_iir)
19514a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
19524a0a0202SVille Syrjälä 		if (pm_iir)
19534a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
19544a0a0202SVille Syrjälä 
19557ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19561ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
19577ce4d1f2SVille Syrjälä 
19583ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19593ff60f89SOscar Mateo 		 * signalled in iir */
196091d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
19617ce4d1f2SVille Syrjälä 
19627ce4d1f2SVille Syrjälä 		/*
19637ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19647ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19657ce4d1f2SVille Syrjälä 		 */
19667ce4d1f2SVille Syrjälä 		if (iir)
19677ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19684a0a0202SVille Syrjälä 
1969a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
19704a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
19714a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
19721ae3c34cSVille Syrjälä 
197352894874SVille Syrjälä 		if (gt_iir)
1974261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
197552894874SVille Syrjälä 		if (pm_iir)
197652894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
197752894874SVille Syrjälä 
19781ae3c34cSVille Syrjälä 		if (hotplug_status)
197991d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19802ecb8ca4SVille Syrjälä 
198191d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
19821e1cace9SVille Syrjälä 	} while (0);
19837e231dbeSJesse Barnes 
19841f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19851f814dacSImre Deak 
19867e231dbeSJesse Barnes 	return ret;
19877e231dbeSJesse Barnes }
19887e231dbeSJesse Barnes 
198943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
199043f328d7SVille Syrjälä {
199145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1992fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
199343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
199443f328d7SVille Syrjälä 
19952dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19962dd2a883SImre Deak 		return IRQ_NONE;
19972dd2a883SImre Deak 
19981f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19991f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
20001f814dacSImre Deak 
2001579de73bSChris Wilson 	do {
20026e814800SVille Syrjälä 		u32 master_ctl, iir;
2003e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
20042ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
20051ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2006a5e485a9SVille Syrjälä 		u32 ier = 0;
2007a5e485a9SVille Syrjälä 
20088e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
20093278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
20103278f67fSVille Syrjälä 
20113278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
20128e5fd599SVille Syrjälä 			break;
201343f328d7SVille Syrjälä 
201427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
201527b6c122SOscar Mateo 
2016a5e485a9SVille Syrjälä 		/*
2017a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2018a5e485a9SVille Syrjälä 		 *
2019a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2020a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2021a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2022a5e485a9SVille Syrjälä 		 *
2023a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2024a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2025a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2026a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2027a5e485a9SVille Syrjälä 		 * bits this time around.
2028a5e485a9SVille Syrjälä 		 */
202943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2030a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2031a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
203243f328d7SVille Syrjälä 
2033e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
203427b6c122SOscar Mateo 
203527b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
20361ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
203743f328d7SVille Syrjälä 
203827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
203927b6c122SOscar Mateo 		 * signalled in iir */
204091d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
204143f328d7SVille Syrjälä 
20427ce4d1f2SVille Syrjälä 		/*
20437ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
20447ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
20457ce4d1f2SVille Syrjälä 		 */
20467ce4d1f2SVille Syrjälä 		if (iir)
20477ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
20487ce4d1f2SVille Syrjälä 
2049a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2050e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
205143f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
20521ae3c34cSVille Syrjälä 
2053e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
2054e30e251aSVille Syrjälä 
20551ae3c34cSVille Syrjälä 		if (hotplug_status)
205691d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20572ecb8ca4SVille Syrjälä 
205891d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2059579de73bSChris Wilson 	} while (0);
20603278f67fSVille Syrjälä 
20611f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20621f814dacSImre Deak 
206343f328d7SVille Syrjälä 	return ret;
206443f328d7SVille Syrjälä }
206543f328d7SVille Syrjälä 
206691d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
206791d14251STvrtko Ursulin 				u32 hotplug_trigger,
206840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2069776ad806SJesse Barnes {
207042db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2071776ad806SJesse Barnes 
20726a39d7c9SJani Nikula 	/*
20736a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
20746a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
20756a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
20766a39d7c9SJani Nikula 	 * errors.
20776a39d7c9SJani Nikula 	 */
207813cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20796a39d7c9SJani Nikula 	if (!hotplug_trigger) {
20806a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
20816a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
20826a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
20836a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
20846a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
20856a39d7c9SJani Nikula 	}
20866a39d7c9SJani Nikula 
208713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20886a39d7c9SJani Nikula 	if (!hotplug_trigger)
20896a39d7c9SJani Nikula 		return;
209013cf5504SDave Airlie 
2091fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
209240e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2093fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
209440e56410SVille Syrjälä 
209591d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2096aaf5ec2eSSonika Jindal }
209791d131d2SDaniel Vetter 
209891d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
209940e56410SVille Syrjälä {
210040e56410SVille Syrjälä 	int pipe;
210140e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
210240e56410SVille Syrjälä 
210391d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
210440e56410SVille Syrjälä 
2105cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2106cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2107776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2108cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2109cfc33bf7SVille Syrjälä 				 port_name(port));
2110cfc33bf7SVille Syrjälä 	}
2111776ad806SJesse Barnes 
2112ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
211391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2114ce99c256SDaniel Vetter 
2115776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
211691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2117776ad806SJesse Barnes 
2118776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2119776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2120776ad806SJesse Barnes 
2121776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2122776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2123776ad806SJesse Barnes 
2124776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2125776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2126776ad806SJesse Barnes 
21279db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2128055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
21299db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
21309db4a9c7SJesse Barnes 					 pipe_name(pipe),
21319db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2132776ad806SJesse Barnes 
2133776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2134776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2135776ad806SJesse Barnes 
2136776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2137776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2138776ad806SJesse Barnes 
2139776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
21401f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21418664281bSPaulo Zanoni 
21428664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
21431f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21448664281bSPaulo Zanoni }
21458664281bSPaulo Zanoni 
214691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
21478664281bSPaulo Zanoni {
21488664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
21495a69b89fSDaniel Vetter 	enum pipe pipe;
21508664281bSPaulo Zanoni 
2151de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2152de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2153de032bf4SPaulo Zanoni 
2154055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21551f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
21561f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
21578664281bSPaulo Zanoni 
21585a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
215991d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
216091d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
21615a69b89fSDaniel Vetter 			else
216291d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
21635a69b89fSDaniel Vetter 		}
21645a69b89fSDaniel Vetter 	}
21658bf1e9f1SShuang He 
21668664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21678664281bSPaulo Zanoni }
21688664281bSPaulo Zanoni 
216991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
21708664281bSPaulo Zanoni {
21718664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
21728664281bSPaulo Zanoni 
2173de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2174de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2175de032bf4SPaulo Zanoni 
21768664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
21771f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21788664281bSPaulo Zanoni 
21798664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
21801f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21818664281bSPaulo Zanoni 
21828664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
21831f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
21848664281bSPaulo Zanoni 
21858664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2186776ad806SJesse Barnes }
2187776ad806SJesse Barnes 
218891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
218923e81d69SAdam Jackson {
219023e81d69SAdam Jackson 	int pipe;
21916dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2192aaf5ec2eSSonika Jindal 
219391d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
219491d131d2SDaniel Vetter 
2195cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2196cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
219723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2198cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2199cfc33bf7SVille Syrjälä 				 port_name(port));
2200cfc33bf7SVille Syrjälä 	}
220123e81d69SAdam Jackson 
220223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
220391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
220423e81d69SAdam Jackson 
220523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
220691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
220723e81d69SAdam Jackson 
220823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
220923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
221023e81d69SAdam Jackson 
221123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
221223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
221323e81d69SAdam Jackson 
221423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2215055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
221623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
221723e81d69SAdam Jackson 					 pipe_name(pipe),
221823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
22198664281bSPaulo Zanoni 
22208664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
222191d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
222223e81d69SAdam Jackson }
222323e81d69SAdam Jackson 
222491d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
22256dbf30ceSVille Syrjälä {
22266dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
22276dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
22286dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
22296dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
22306dbf30ceSVille Syrjälä 
22316dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
22326dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22336dbf30ceSVille Syrjälä 
22346dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
22356dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
22366dbf30ceSVille Syrjälä 
22376dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
22386dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
223974c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
22406dbf30ceSVille Syrjälä 	}
22416dbf30ceSVille Syrjälä 
22426dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
22436dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22446dbf30ceSVille Syrjälä 
22456dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
22466dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
22476dbf30ceSVille Syrjälä 
22486dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
22496dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
22506dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
22516dbf30ceSVille Syrjälä 	}
22526dbf30ceSVille Syrjälä 
22536dbf30ceSVille Syrjälä 	if (pin_mask)
225491d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
22556dbf30ceSVille Syrjälä 
22566dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
225791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
22586dbf30ceSVille Syrjälä }
22596dbf30ceSVille Syrjälä 
226091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
226191d14251STvrtko Ursulin 				u32 hotplug_trigger,
226240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2263c008bc6eSPaulo Zanoni {
2264e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2265e4ce95aaSVille Syrjälä 
2266e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2267e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2268e4ce95aaSVille Syrjälä 
2269e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
227040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2271e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
227240e56410SVille Syrjälä 
227391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2274e4ce95aaSVille Syrjälä }
2275c008bc6eSPaulo Zanoni 
227691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
227791d14251STvrtko Ursulin 				    u32 de_iir)
227840e56410SVille Syrjälä {
227940e56410SVille Syrjälä 	enum pipe pipe;
228040e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
228140e56410SVille Syrjälä 
228240e56410SVille Syrjälä 	if (hotplug_trigger)
228391d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
228440e56410SVille Syrjälä 
2285c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
228691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2287c008bc6eSPaulo Zanoni 
2288c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
228991d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2290c008bc6eSPaulo Zanoni 
2291c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2292c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2293c008bc6eSPaulo Zanoni 
2294055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22955a21b665SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
22965a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
22975a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2298c008bc6eSPaulo Zanoni 
229940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
23001f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2301c008bc6eSPaulo Zanoni 
230240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
230391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
23045b3a856bSDaniel Vetter 
230540da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
23065251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
230751cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2308c008bc6eSPaulo Zanoni 	}
2309c008bc6eSPaulo Zanoni 
2310c008bc6eSPaulo Zanoni 	/* check event from PCH */
2311c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2312c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2313c008bc6eSPaulo Zanoni 
231491d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
231591d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2316c008bc6eSPaulo Zanoni 		else
231791d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2318c008bc6eSPaulo Zanoni 
2319c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2320c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2321c008bc6eSPaulo Zanoni 	}
2322c008bc6eSPaulo Zanoni 
232391d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
232491d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2325c008bc6eSPaulo Zanoni }
2326c008bc6eSPaulo Zanoni 
232791d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
232891d14251STvrtko Ursulin 				    u32 de_iir)
23299719fb98SPaulo Zanoni {
233007d27e20SDamien Lespiau 	enum pipe pipe;
233123bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
233223bb4cb5SVille Syrjälä 
233340e56410SVille Syrjälä 	if (hotplug_trigger)
233491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
23359719fb98SPaulo Zanoni 
23369719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
233791d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
23389719fb98SPaulo Zanoni 
23399719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
234091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
23419719fb98SPaulo Zanoni 
23429719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
234391d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
23449719fb98SPaulo Zanoni 
2345055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23465a21b665SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
23475a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
23485a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
234940da17c2SDaniel Vetter 
235040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
23515251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
235251cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
23539719fb98SPaulo Zanoni 	}
23549719fb98SPaulo Zanoni 
23559719fb98SPaulo Zanoni 	/* check event from PCH */
235691d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
23579719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
23589719fb98SPaulo Zanoni 
235991d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
23609719fb98SPaulo Zanoni 
23619719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
23629719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
23639719fb98SPaulo Zanoni 	}
23649719fb98SPaulo Zanoni }
23659719fb98SPaulo Zanoni 
236672c90f62SOscar Mateo /*
236772c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
236872c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
236972c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
237072c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
237172c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
237272c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
237372c90f62SOscar Mateo  */
2374f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2375b1f14ad0SJesse Barnes {
237645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2377fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2378f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
23790e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2380b1f14ad0SJesse Barnes 
23812dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23822dd2a883SImre Deak 		return IRQ_NONE;
23832dd2a883SImre Deak 
23841f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23851f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
23861f814dacSImre Deak 
2387b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2388b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2389b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
239023a78516SPaulo Zanoni 	POSTING_READ(DEIER);
23910e43406bSChris Wilson 
239244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
239344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
239444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
239544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
239644498aeaSPaulo Zanoni 	 * due to its back queue). */
239791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
239844498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
239944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
240044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2401ab5c608bSBen Widawsky 	}
240244498aeaSPaulo Zanoni 
240372c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
240472c90f62SOscar Mateo 
24050e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
24060e43406bSChris Wilson 	if (gt_iir) {
240772c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
240872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
240991d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2410261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2411d8fc8a47SPaulo Zanoni 		else
2412261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
24130e43406bSChris Wilson 	}
2414b1f14ad0SJesse Barnes 
2415b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
24160e43406bSChris Wilson 	if (de_iir) {
241772c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
241872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
241991d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
242091d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2421f1af8fc1SPaulo Zanoni 		else
242291d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
24230e43406bSChris Wilson 	}
24240e43406bSChris Wilson 
242591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2426f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
24270e43406bSChris Wilson 		if (pm_iir) {
2428b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
24290e43406bSChris Wilson 			ret = IRQ_HANDLED;
243072c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
24310e43406bSChris Wilson 		}
2432f1af8fc1SPaulo Zanoni 	}
2433b1f14ad0SJesse Barnes 
2434b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2435b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
243691d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
243744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
243844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2439ab5c608bSBen Widawsky 	}
2440b1f14ad0SJesse Barnes 
24411f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24421f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24431f814dacSImre Deak 
2444b1f14ad0SJesse Barnes 	return ret;
2445b1f14ad0SJesse Barnes }
2446b1f14ad0SJesse Barnes 
244791d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
244891d14251STvrtko Ursulin 				u32 hotplug_trigger,
244940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2450d04a492dSShashank Sharma {
2451cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2452d04a492dSShashank Sharma 
2453a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2454a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2455d04a492dSShashank Sharma 
2456cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
245740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2458cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
245940e56410SVille Syrjälä 
246091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2461d04a492dSShashank Sharma }
2462d04a492dSShashank Sharma 
2463f11a0f46STvrtko Ursulin static irqreturn_t
2464f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2465abd58f01SBen Widawsky {
2466abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2467f11a0f46STvrtko Ursulin 	u32 iir;
2468c42664ccSDaniel Vetter 	enum pipe pipe;
246988e04703SJesse Barnes 
2470abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2471e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2472e32192e1STvrtko Ursulin 		if (iir) {
2473e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2474abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2475e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
247691d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
247738cc46d7SOscar Mateo 			else
247838cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2479abd58f01SBen Widawsky 		}
248038cc46d7SOscar Mateo 		else
248138cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2482abd58f01SBen Widawsky 	}
2483abd58f01SBen Widawsky 
24846d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2485e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2486e32192e1STvrtko Ursulin 		if (iir) {
2487e32192e1STvrtko Ursulin 			u32 tmp_mask;
2488d04a492dSShashank Sharma 			bool found = false;
2489cebd87a0SVille Syrjälä 
2490e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
24916d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
249288e04703SJesse Barnes 
2493e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2494e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2495e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2496e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2497e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2498e32192e1STvrtko Ursulin 
2499e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
250091d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2501d04a492dSShashank Sharma 				found = true;
2502d04a492dSShashank Sharma 			}
2503d04a492dSShashank Sharma 
2504cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2505e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2506e32192e1STvrtko Ursulin 				if (tmp_mask) {
250791d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
250891d14251STvrtko Ursulin 							    hpd_bxt);
2509d04a492dSShashank Sharma 					found = true;
2510d04a492dSShashank Sharma 				}
2511e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2512e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2513e32192e1STvrtko Ursulin 				if (tmp_mask) {
251491d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
251591d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2516e32192e1STvrtko Ursulin 					found = true;
2517e32192e1STvrtko Ursulin 				}
2518e32192e1STvrtko Ursulin 			}
2519d04a492dSShashank Sharma 
2520cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
252191d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
25229e63743eSShashank Sharma 				found = true;
25239e63743eSShashank Sharma 			}
25249e63743eSShashank Sharma 
2525d04a492dSShashank Sharma 			if (!found)
252638cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
25276d766f02SDaniel Vetter 		}
252838cc46d7SOscar Mateo 		else
252938cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
25306d766f02SDaniel Vetter 	}
25316d766f02SDaniel Vetter 
2532055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2533e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2534abd58f01SBen Widawsky 
2535c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2536c42664ccSDaniel Vetter 			continue;
2537c42664ccSDaniel Vetter 
2538e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2539e32192e1STvrtko Ursulin 		if (!iir) {
2540e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2541e32192e1STvrtko Ursulin 			continue;
2542e32192e1STvrtko Ursulin 		}
2543770de83dSDamien Lespiau 
2544e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2545e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2546e32192e1STvrtko Ursulin 
25475a21b665SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK &&
25485a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
25495a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2550abd58f01SBen Widawsky 
2551e32192e1STvrtko Ursulin 		flip_done = iir;
2552b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2553e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2554770de83dSDamien Lespiau 		else
2555e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2556770de83dSDamien Lespiau 
25575251f04eSMaarten Lankhorst 		if (flip_done)
255851cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2559abd58f01SBen Widawsky 
2560e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
256191d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25620fbe7870SDaniel Vetter 
2563e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2564e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
256538d83c96SDaniel Vetter 
2566e32192e1STvrtko Ursulin 		fault_errors = iir;
2567b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2568e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2569770de83dSDamien Lespiau 		else
2570e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2571770de83dSDamien Lespiau 
2572770de83dSDamien Lespiau 		if (fault_errors)
25731353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
257430100f2bSDaniel Vetter 				  pipe_name(pipe),
2575e32192e1STvrtko Ursulin 				  fault_errors);
2576abd58f01SBen Widawsky 	}
2577abd58f01SBen Widawsky 
257891d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2579266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
258092d03a80SDaniel Vetter 		/*
258192d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
258292d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
258392d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
258492d03a80SDaniel Vetter 		 */
2585e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2586e32192e1STvrtko Ursulin 		if (iir) {
2587e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
258892d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25896dbf30ceSVille Syrjälä 
259022dea0beSRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
259191d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25926dbf30ceSVille Syrjälä 			else
259391d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25942dfb0b81SJani Nikula 		} else {
25952dfb0b81SJani Nikula 			/*
25962dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25972dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25982dfb0b81SJani Nikula 			 */
25992dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
26002dfb0b81SJani Nikula 		}
260192d03a80SDaniel Vetter 	}
260292d03a80SDaniel Vetter 
2603f11a0f46STvrtko Ursulin 	return ret;
2604f11a0f46STvrtko Ursulin }
2605f11a0f46STvrtko Ursulin 
2606f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2607f11a0f46STvrtko Ursulin {
2608f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2609fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2610f11a0f46STvrtko Ursulin 	u32 master_ctl;
2611e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2612f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2613f11a0f46STvrtko Ursulin 
2614f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2615f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2616f11a0f46STvrtko Ursulin 
2617f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2618f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2619f11a0f46STvrtko Ursulin 	if (!master_ctl)
2620f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2621f11a0f46STvrtko Ursulin 
2622f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2623f11a0f46STvrtko Ursulin 
2624f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2625f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2626f11a0f46STvrtko Ursulin 
2627f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2628e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2629e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2630f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2631f11a0f46STvrtko Ursulin 
2632cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2633cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2634abd58f01SBen Widawsky 
26351f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
26361f814dacSImre Deak 
2637abd58f01SBen Widawsky 	return ret;
2638abd58f01SBen Widawsky }
2639abd58f01SBen Widawsky 
26401f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv)
264117e1df07SDaniel Vetter {
264217e1df07SDaniel Vetter 	/*
264317e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
264417e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
264517e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
264617e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
264717e1df07SDaniel Vetter 	 */
264817e1df07SDaniel Vetter 
264917e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
26501f15b76fSChris Wilson 	wake_up_all(&dev_priv->gpu_error.wait_queue);
265117e1df07SDaniel Vetter 
265217e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
265317e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
265417e1df07SDaniel Vetter }
265517e1df07SDaniel Vetter 
26568a905236SJesse Barnes /**
2657b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
265814bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
26598a905236SJesse Barnes  *
26608a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
26618a905236SJesse Barnes  * was detected.
26628a905236SJesse Barnes  */
2663c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
26648a905236SJesse Barnes {
266591c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2666cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2667cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2668cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
26698a905236SJesse Barnes 
2670c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
26718a905236SJesse Barnes 
267244d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2673c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
26741f83fee0SDaniel Vetter 
267517e1df07SDaniel Vetter 	/*
2676f454c694SImre Deak 	 * In most cases it's guaranteed that we get here with an RPM
2677f454c694SImre Deak 	 * reference held, for example because there is a pending GPU
2678f454c694SImre Deak 	 * request that won't finish until the reset is done. This
2679f454c694SImre Deak 	 * isn't the case at least when we get here by doing a
2680f454c694SImre Deak 	 * simulated reset via debugs, so get an RPM reference.
2681f454c694SImre Deak 	 */
2682f454c694SImre Deak 	intel_runtime_pm_get(dev_priv);
2683c033666aSChris Wilson 	intel_prepare_reset(dev_priv);
26847514747dSVille Syrjälä 
2685780f262aSChris Wilson 	do {
2686f454c694SImre Deak 		/*
268717e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
268817e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
268917e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
269017e1df07SDaniel Vetter 		 * deadlocks with the reset work.
269117e1df07SDaniel Vetter 		 */
2692780f262aSChris Wilson 		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2693780f262aSChris Wilson 			i915_reset(dev_priv);
2694221fe799SChris Wilson 			mutex_unlock(&dev_priv->drm.struct_mutex);
2695780f262aSChris Wilson 		}
2696780f262aSChris Wilson 
2697780f262aSChris Wilson 		/* We need to wait for anyone holding the lock to wakeup */
2698780f262aSChris Wilson 	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2699780f262aSChris Wilson 				     I915_RESET_IN_PROGRESS,
2700780f262aSChris Wilson 				     TASK_UNINTERRUPTIBLE,
2701780f262aSChris Wilson 				     HZ));
2702f69061beSDaniel Vetter 
2703c033666aSChris Wilson 	intel_finish_reset(dev_priv);
2704f454c694SImre Deak 	intel_runtime_pm_put(dev_priv);
2705f454c694SImre Deak 
2706780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2707c033666aSChris Wilson 		kobject_uevent_env(kobj,
2708f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
27091f83fee0SDaniel Vetter 
271017e1df07SDaniel Vetter 	/*
271117e1df07SDaniel Vetter 	 * Note: The wake_up also serves as a memory barrier so that
27128af29b0cSChris Wilson 	 * waiters see the updated value of the dev_priv->gpu_error.
271317e1df07SDaniel Vetter 	 */
27141f15b76fSChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
2715f316a42cSBen Gamari }
27168a905236SJesse Barnes 
2717d636951eSBen Widawsky static inline void
2718d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv,
2719d636951eSBen Widawsky 			struct intel_instdone *instdone)
2720d636951eSBen Widawsky {
2721f9e61372SBen Widawsky 	int slice;
2722f9e61372SBen Widawsky 	int subslice;
2723f9e61372SBen Widawsky 
2724d636951eSBen Widawsky 	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);
2725d636951eSBen Widawsky 
2726d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 3)
2727d636951eSBen Widawsky 		return;
2728d636951eSBen Widawsky 
2729d636951eSBen Widawsky 	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2730d636951eSBen Widawsky 
2731d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 6)
2732d636951eSBen Widawsky 		return;
2733d636951eSBen Widawsky 
2734f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2735f9e61372SBen Widawsky 		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2736f9e61372SBen Widawsky 		       slice, subslice, instdone->sampler[slice][subslice]);
2737f9e61372SBen Widawsky 
2738f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2739f9e61372SBen Widawsky 		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
2740f9e61372SBen Widawsky 		       slice, subslice, instdone->row[slice][subslice]);
2741d636951eSBen Widawsky }
2742d636951eSBen Widawsky 
2743eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2744c0e09200SDave Airlie {
2745eaa14c24SChris Wilson 	u32 eir;
274663eeaf38SJesse Barnes 
2747eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2748eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
274963eeaf38SJesse Barnes 
2750eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2751eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2752eaa14c24SChris Wilson 	else
2753eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
27548a905236SJesse Barnes 
2755eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
275663eeaf38SJesse Barnes 	eir = I915_READ(EIR);
275763eeaf38SJesse Barnes 	if (eir) {
275863eeaf38SJesse Barnes 		/*
275963eeaf38SJesse Barnes 		 * some errors might have become stuck,
276063eeaf38SJesse Barnes 		 * mask them.
276163eeaf38SJesse Barnes 		 */
2762eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
276363eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
276463eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
276563eeaf38SJesse Barnes 	}
276635aed2e6SChris Wilson }
276735aed2e6SChris Wilson 
276835aed2e6SChris Wilson /**
2769b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
277014bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
277114b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
277287c390b6SMichel Thierry  * @fmt: Error message format string
277387c390b6SMichel Thierry  *
2774aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
277535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
277635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
277735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
277835aed2e6SChris Wilson  * of a ring dump etc.).
277935aed2e6SChris Wilson  */
2780c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2781c033666aSChris Wilson 		       u32 engine_mask,
278258174462SMika Kuoppala 		       const char *fmt, ...)
278335aed2e6SChris Wilson {
278458174462SMika Kuoppala 	va_list args;
278558174462SMika Kuoppala 	char error_msg[80];
278635aed2e6SChris Wilson 
278758174462SMika Kuoppala 	va_start(args, fmt);
278858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
278958174462SMika Kuoppala 	va_end(args);
279058174462SMika Kuoppala 
2791c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2792eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
27938a905236SJesse Barnes 
27948af29b0cSChris Wilson 	if (!engine_mask)
27958af29b0cSChris Wilson 		return;
27968af29b0cSChris Wilson 
27978af29b0cSChris Wilson 	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
27988af29b0cSChris Wilson 			     &dev_priv->gpu_error.flags))
27998af29b0cSChris Wilson 		return;
2800ba1234d1SBen Gamari 
280111ed50ecSBen Gamari 	/*
2802b8d24a06SMika Kuoppala 	 * Wakeup waiting processes so that the reset function
2803b8d24a06SMika Kuoppala 	 * i915_reset_and_wakeup doesn't deadlock trying to grab
2804b8d24a06SMika Kuoppala 	 * various locks. By bumping the reset counter first, the woken
280517e1df07SDaniel Vetter 	 * processes will see a reset in progress and back off,
280617e1df07SDaniel Vetter 	 * releasing their locks and then wait for the reset completion.
280717e1df07SDaniel Vetter 	 * We must do this for _all_ gpu waiters that might hold locks
280817e1df07SDaniel Vetter 	 * that the reset work needs to acquire.
280917e1df07SDaniel Vetter 	 *
28108af29b0cSChris Wilson 	 * Note: The wake_up also provides a memory barrier to ensure that the
28118af29b0cSChris Wilson 	 * waiters see the updated value of the reset flags.
281211ed50ecSBen Gamari 	 */
28131f15b76fSChris Wilson 	i915_error_wake_up(dev_priv);
281411ed50ecSBen Gamari 
2815c033666aSChris Wilson 	i915_reset_and_wakeup(dev_priv);
28168a905236SJesse Barnes }
28178a905236SJesse Barnes 
281842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
281942f52ef8SKeith Packard  * we use as a pipe index
282042f52ef8SKeith Packard  */
282186e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
28220a3e67a4SJesse Barnes {
2823fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2824e9d21d7fSKeith Packard 	unsigned long irqflags;
282571e0ffa5SJesse Barnes 
28261ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
282786e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
282886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
282986e83e35SChris Wilson 
283086e83e35SChris Wilson 	return 0;
283186e83e35SChris Wilson }
283286e83e35SChris Wilson 
283386e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
283486e83e35SChris Wilson {
283586e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
283686e83e35SChris Wilson 	unsigned long irqflags;
283786e83e35SChris Wilson 
283886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28397c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2840755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28411ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28428692d00eSChris Wilson 
28430a3e67a4SJesse Barnes 	return 0;
28440a3e67a4SJesse Barnes }
28450a3e67a4SJesse Barnes 
284688e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2847f796cf8fSJesse Barnes {
2848fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2849f796cf8fSJesse Barnes 	unsigned long irqflags;
285055b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
285186e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2852f796cf8fSJesse Barnes 
2853f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2854fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2855b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2856b1f14ad0SJesse Barnes 
2857b1f14ad0SJesse Barnes 	return 0;
2858b1f14ad0SJesse Barnes }
2859b1f14ad0SJesse Barnes 
286088e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2861abd58f01SBen Widawsky {
2862fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2863abd58f01SBen Widawsky 	unsigned long irqflags;
2864abd58f01SBen Widawsky 
2865abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2866013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2867abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2868013d3752SVille Syrjälä 
2869abd58f01SBen Widawsky 	return 0;
2870abd58f01SBen Widawsky }
2871abd58f01SBen Widawsky 
287242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
287342f52ef8SKeith Packard  * we use as a pipe index
287442f52ef8SKeith Packard  */
287586e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
287686e83e35SChris Wilson {
287786e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
287886e83e35SChris Wilson 	unsigned long irqflags;
287986e83e35SChris Wilson 
288086e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
288186e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
288286e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
288386e83e35SChris Wilson }
288486e83e35SChris Wilson 
288586e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
28860a3e67a4SJesse Barnes {
2887fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2888e9d21d7fSKeith Packard 	unsigned long irqflags;
28890a3e67a4SJesse Barnes 
28901ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28917c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2892755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28931ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28940a3e67a4SJesse Barnes }
28950a3e67a4SJesse Barnes 
289688e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2897f796cf8fSJesse Barnes {
2898fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2899f796cf8fSJesse Barnes 	unsigned long irqflags;
290055b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
290186e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2902f796cf8fSJesse Barnes 
2903f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2904fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2905b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2906b1f14ad0SJesse Barnes }
2907b1f14ad0SJesse Barnes 
290888e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2909abd58f01SBen Widawsky {
2910fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2911abd58f01SBen Widawsky 	unsigned long irqflags;
2912abd58f01SBen Widawsky 
2913abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2914013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2915abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2916abd58f01SBen Widawsky }
2917abd58f01SBen Widawsky 
2918b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
291991738a95SPaulo Zanoni {
29206e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
292191738a95SPaulo Zanoni 		return;
292291738a95SPaulo Zanoni 
2923f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2924105b122eSPaulo Zanoni 
29256e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2926105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2927622364b6SPaulo Zanoni }
2928105b122eSPaulo Zanoni 
292991738a95SPaulo Zanoni /*
2930622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2931622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2932622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2933622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2934622364b6SPaulo Zanoni  *
2935622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
293691738a95SPaulo Zanoni  */
2937622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2938622364b6SPaulo Zanoni {
2939fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2940622364b6SPaulo Zanoni 
29416e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2942622364b6SPaulo Zanoni 		return;
2943622364b6SPaulo Zanoni 
2944622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
294591738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
294691738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
294791738a95SPaulo Zanoni }
294891738a95SPaulo Zanoni 
2949b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2950d18ea1b5SDaniel Vetter {
2951f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2952b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
2953f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2954d18ea1b5SDaniel Vetter }
2955d18ea1b5SDaniel Vetter 
295670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
295770591a41SVille Syrjälä {
295870591a41SVille Syrjälä 	enum pipe pipe;
295970591a41SVille Syrjälä 
296071b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
296171b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
296271b8b41dSVille Syrjälä 	else
296371b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
296471b8b41dSVille Syrjälä 
2965ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
296670591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
296770591a41SVille Syrjälä 
2968ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2969ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
2970ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
2971ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
2972ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
2973ad22d106SVille Syrjälä 	}
297470591a41SVille Syrjälä 
297570591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
2976ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
297770591a41SVille Syrjälä }
297870591a41SVille Syrjälä 
29798bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29808bb61306SVille Syrjälä {
29818bb61306SVille Syrjälä 	u32 pipestat_mask;
29829ab981f2SVille Syrjälä 	u32 enable_mask;
29838bb61306SVille Syrjälä 	enum pipe pipe;
29848bb61306SVille Syrjälä 
29858bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
29868bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
29878bb61306SVille Syrjälä 
29888bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29898bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29908bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29918bb61306SVille Syrjälä 
29929ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29938bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
29948bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
29958bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
29969ab981f2SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
29976b7eafc1SVille Syrjälä 
29986b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
29996b7eafc1SVille Syrjälä 
30009ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30018bb61306SVille Syrjälä 
30029ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
30038bb61306SVille Syrjälä }
30048bb61306SVille Syrjälä 
30058bb61306SVille Syrjälä /* drm_dma.h hooks
30068bb61306SVille Syrjälä */
30078bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
30088bb61306SVille Syrjälä {
3009fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30108bb61306SVille Syrjälä 
30118bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
30128bb61306SVille Syrjälä 
30138bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
30145db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
30158bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
30168bb61306SVille Syrjälä 
3017b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30188bb61306SVille Syrjälä 
3019b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30208bb61306SVille Syrjälä }
30218bb61306SVille Syrjälä 
30227e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30237e231dbeSJesse Barnes {
3024fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30257e231dbeSJesse Barnes 
302634c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
302734c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
302834c7b8a7SVille Syrjälä 
3029b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30307e231dbeSJesse Barnes 
3031ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30329918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
303370591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3034ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30357e231dbeSJesse Barnes }
30367e231dbeSJesse Barnes 
3037d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3038d6e3cca3SDaniel Vetter {
3039d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3040d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3041d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3042d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3043d6e3cca3SDaniel Vetter }
3044d6e3cca3SDaniel Vetter 
3045823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3046abd58f01SBen Widawsky {
3047fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3048abd58f01SBen Widawsky 	int pipe;
3049abd58f01SBen Widawsky 
3050abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3051abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3052abd58f01SBen Widawsky 
3053d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3054abd58f01SBen Widawsky 
3055055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3056f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3057813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3058f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3059abd58f01SBen Widawsky 
3060f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3061f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3062f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3063abd58f01SBen Widawsky 
30646e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3065b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3066abd58f01SBen Widawsky }
3067abd58f01SBen Widawsky 
30684c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
30694c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3070d49bdb0eSPaulo Zanoni {
30711180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30726831f3e3SVille Syrjälä 	enum pipe pipe;
3073d49bdb0eSPaulo Zanoni 
307413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30756831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30766831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
30776831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30786831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
307913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3080d49bdb0eSPaulo Zanoni }
3081d49bdb0eSPaulo Zanoni 
3082aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3083aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3084aae8ba84SVille Syrjälä {
30856831f3e3SVille Syrjälä 	enum pipe pipe;
30866831f3e3SVille Syrjälä 
3087aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30886831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30896831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3090aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3091aae8ba84SVille Syrjälä 
3092aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
309391c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3094aae8ba84SVille Syrjälä }
3095aae8ba84SVille Syrjälä 
309643f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
309743f328d7SVille Syrjälä {
3098fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
309943f328d7SVille Syrjälä 
310043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
310143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
310243f328d7SVille Syrjälä 
3103d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
310443f328d7SVille Syrjälä 
310543f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
310643f328d7SVille Syrjälä 
3107ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31089918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
310970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3110ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
311143f328d7SVille Syrjälä }
311243f328d7SVille Syrjälä 
311391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
311487a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
311587a02106SVille Syrjälä {
311687a02106SVille Syrjälä 	struct intel_encoder *encoder;
311787a02106SVille Syrjälä 	u32 enabled_irqs = 0;
311887a02106SVille Syrjälä 
311991c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
312087a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
312187a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
312287a02106SVille Syrjälä 
312387a02106SVille Syrjälä 	return enabled_irqs;
312487a02106SVille Syrjälä }
312587a02106SVille Syrjälä 
31261a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31271a56b1a2SImre Deak {
31281a56b1a2SImre Deak 	u32 hotplug;
31291a56b1a2SImre Deak 
31301a56b1a2SImre Deak 	/*
31311a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31321a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31331a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31341a56b1a2SImre Deak 	 */
31351a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31361a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31371a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31381a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31391a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31401a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31411a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31421a56b1a2SImre Deak 	/*
31431a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31441a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31451a56b1a2SImre Deak 	 */
31461a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31471a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31481a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31491a56b1a2SImre Deak }
31501a56b1a2SImre Deak 
315191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
315282a28bcfSDaniel Vetter {
31531a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
315482a28bcfSDaniel Vetter 
315591d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3156fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
315791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
315882a28bcfSDaniel Vetter 	} else {
3159fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
316091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
316182a28bcfSDaniel Vetter 	}
316282a28bcfSDaniel Vetter 
3163fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
316482a28bcfSDaniel Vetter 
31651a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31666dbf30ceSVille Syrjälä }
316726951cafSXiong Zhang 
31687fff8126SImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
31697fff8126SImre Deak {
31707fff8126SImre Deak 	u32 hotplug;
31717fff8126SImre Deak 
31727fff8126SImre Deak 	/* Enable digital hotplug on the PCH */
31737fff8126SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31747fff8126SImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
31757fff8126SImre Deak 		   PORTB_HOTPLUG_ENABLE |
31767fff8126SImre Deak 		   PORTC_HOTPLUG_ENABLE |
31777fff8126SImre Deak 		   PORTD_HOTPLUG_ENABLE;
31787fff8126SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31797fff8126SImre Deak 
31807fff8126SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
31817fff8126SImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
31827fff8126SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
31837fff8126SImre Deak }
31847fff8126SImre Deak 
318591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
31866dbf30ceSVille Syrjälä {
31877fff8126SImre Deak 	u32 hotplug_irqs, enabled_irqs;
31886dbf30ceSVille Syrjälä 
31896dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
319091d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
31916dbf30ceSVille Syrjälä 
31926dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
31936dbf30ceSVille Syrjälä 
31947fff8126SImre Deak 	spt_hpd_detection_setup(dev_priv);
319526951cafSXiong Zhang }
31967fe0b973SKeith Packard 
31971a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
31981a56b1a2SImre Deak {
31991a56b1a2SImre Deak 	u32 hotplug;
32001a56b1a2SImre Deak 
32011a56b1a2SImre Deak 	/*
32021a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
32031a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
32041a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
32051a56b1a2SImre Deak 	 */
32061a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
32071a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
32081a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
32091a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
32101a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
32111a56b1a2SImre Deak }
32121a56b1a2SImre Deak 
321391d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3214e4ce95aaSVille Syrjälä {
32151a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3216e4ce95aaSVille Syrjälä 
321791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
32183a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
321991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
32203a3b3c7dSVille Syrjälä 
32213a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
322291d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
322323bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
322491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
32253a3b3c7dSVille Syrjälä 
32263a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
322723bb4cb5SVille Syrjälä 	} else {
3228e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
322991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3230e4ce95aaSVille Syrjälä 
3231e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
32323a3b3c7dSVille Syrjälä 	}
3233e4ce95aaSVille Syrjälä 
32341a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3235e4ce95aaSVille Syrjälä 
323691d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3237e4ce95aaSVille Syrjälä }
3238e4ce95aaSVille Syrjälä 
32397fff8126SImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
32407fff8126SImre Deak 				      u32 enabled_irqs)
3241e0a20ad7SShashank Sharma {
32427fff8126SImre Deak 	u32 hotplug;
3243e0a20ad7SShashank Sharma 
3244a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32457fff8126SImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
32467fff8126SImre Deak 		   PORTB_HOTPLUG_ENABLE |
32477fff8126SImre Deak 		   PORTC_HOTPLUG_ENABLE;
3248d252bf68SShubhangi Shrivastava 
3249d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3250d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3251d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3252d252bf68SShubhangi Shrivastava 
3253d252bf68SShubhangi Shrivastava 	/*
3254d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3255d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3256d252bf68SShubhangi Shrivastava 	 */
3257d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3258d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3259d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3260d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3261d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3262d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3263d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3264d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3265d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3266d252bf68SShubhangi Shrivastava 
3267a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3268e0a20ad7SShashank Sharma }
3269e0a20ad7SShashank Sharma 
32707fff8126SImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32717fff8126SImre Deak {
32727fff8126SImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
32737fff8126SImre Deak }
32747fff8126SImre Deak 
32757fff8126SImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32767fff8126SImre Deak {
32777fff8126SImre Deak 	u32 hotplug_irqs, enabled_irqs;
32787fff8126SImre Deak 
32797fff8126SImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
32807fff8126SImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
32817fff8126SImre Deak 
32827fff8126SImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
32837fff8126SImre Deak 
32847fff8126SImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
32857fff8126SImre Deak }
32867fff8126SImre Deak 
3287d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3288d46da437SPaulo Zanoni {
3289fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
329082a28bcfSDaniel Vetter 	u32 mask;
3291d46da437SPaulo Zanoni 
32926e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3293692a04cfSDaniel Vetter 		return;
3294692a04cfSDaniel Vetter 
32956e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
32965c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3297105b122eSPaulo Zanoni 	else
32985c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32998664281bSPaulo Zanoni 
3300b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3301d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
33027fff8126SImre Deak 
33037fff8126SImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
33047fff8126SImre Deak 	    HAS_PCH_LPT(dev_priv))
33051a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
33067fff8126SImre Deak 	else
33077fff8126SImre Deak 		spt_hpd_detection_setup(dev_priv);
3308d46da437SPaulo Zanoni }
3309d46da437SPaulo Zanoni 
33100a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33110a9a8c91SDaniel Vetter {
3312fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33130a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33140a9a8c91SDaniel Vetter 
33150a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33160a9a8c91SDaniel Vetter 
33170a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
33183c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
33190a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3320772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3321772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
33220a9a8c91SDaniel Vetter 	}
33230a9a8c91SDaniel Vetter 
33240a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33255db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3326f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
33270a9a8c91SDaniel Vetter 	} else {
33280a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33290a9a8c91SDaniel Vetter 	}
33300a9a8c91SDaniel Vetter 
333135079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33320a9a8c91SDaniel Vetter 
3333b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
333478e68d36SImre Deak 		/*
333578e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
333678e68d36SImre Deak 		 * itself is enabled/disabled.
333778e68d36SImre Deak 		 */
3338f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
33390a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3340f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3341f4e9af4fSAkash Goel 		}
33420a9a8c91SDaniel Vetter 
3343f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3344f4e9af4fSAkash Goel 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
33450a9a8c91SDaniel Vetter 	}
33460a9a8c91SDaniel Vetter }
33470a9a8c91SDaniel Vetter 
3348f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3349036a4a7dSZhenyu Wang {
3350fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33518e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33528e76f8dcSPaulo Zanoni 
3353b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
33548e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33558e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33568e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33575c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33588e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
335923bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
336023bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
33618e76f8dcSPaulo Zanoni 	} else {
33628e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3363ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33645b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33655b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33665b3a856bSDaniel Vetter 				DE_POISON);
3367e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3368e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3369e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
33708e76f8dcSPaulo Zanoni 	}
3371036a4a7dSZhenyu Wang 
33721ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3373036a4a7dSZhenyu Wang 
33740c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33750c841212SPaulo Zanoni 
3376622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3377622364b6SPaulo Zanoni 
337835079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3379036a4a7dSZhenyu Wang 
33800a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3381036a4a7dSZhenyu Wang 
33821a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
33831a56b1a2SImre Deak 
3384d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33857fe0b973SKeith Packard 
338650a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
33876005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33886005ce42SDaniel Vetter 		 *
33896005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33904bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33914bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3392d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3393fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3394d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3395f97108d1SJesse Barnes 	}
3396f97108d1SJesse Barnes 
3397036a4a7dSZhenyu Wang 	return 0;
3398036a4a7dSZhenyu Wang }
3399036a4a7dSZhenyu Wang 
3400f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3401f8b79e58SImre Deak {
3402*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3403f8b79e58SImre Deak 
3404f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3405f8b79e58SImre Deak 		return;
3406f8b79e58SImre Deak 
3407f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3408f8b79e58SImre Deak 
3409d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3410d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3411ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3412f8b79e58SImre Deak 	}
3413d6c69803SVille Syrjälä }
3414f8b79e58SImre Deak 
3415f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3416f8b79e58SImre Deak {
3417*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3418f8b79e58SImre Deak 
3419f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3420f8b79e58SImre Deak 		return;
3421f8b79e58SImre Deak 
3422f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3423f8b79e58SImre Deak 
3424950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3425ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3426f8b79e58SImre Deak }
3427f8b79e58SImre Deak 
34280e6c9a9eSVille Syrjälä 
34290e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34300e6c9a9eSVille Syrjälä {
3431fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34320e6c9a9eSVille Syrjälä 
34330a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34347e231dbeSJesse Barnes 
3435ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34369918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3437ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3438ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3439ad22d106SVille Syrjälä 
34407e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
344134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
344220afbda2SDaniel Vetter 
344320afbda2SDaniel Vetter 	return 0;
344420afbda2SDaniel Vetter }
344520afbda2SDaniel Vetter 
3446abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3447abd58f01SBen Widawsky {
3448abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3449abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3450abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
345173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
345273d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
345373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3454abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
345573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
345673d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
345773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3458abd58f01SBen Widawsky 		0,
345973d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
346073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3461abd58f01SBen Widawsky 		};
3462abd58f01SBen Widawsky 
346398735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
346498735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
346598735739STvrtko Ursulin 
3466f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3467f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
34689a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34699a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
347078e68d36SImre Deak 	/*
347178e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
347226705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
347378e68d36SImre Deak 	 */
3474f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
34759a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3476abd58f01SBen Widawsky }
3477abd58f01SBen Widawsky 
3478abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3479abd58f01SBen Widawsky {
3480770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3481770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
34823a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
34833a3b3c7dSVille Syrjälä 	u32 de_port_enables;
348411825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
34853a3b3c7dSVille Syrjälä 	enum pipe pipe;
3486770de83dSDamien Lespiau 
3487b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3488770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3489770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
34903a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
349188e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3492cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
34933a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
34943a3b3c7dSVille Syrjälä 	} else {
3495770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3496770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34973a3b3c7dSVille Syrjälä 	}
3498770de83dSDamien Lespiau 
3499770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3500770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3501770de83dSDamien Lespiau 
35023a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3503cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3504a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3505a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35063a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35073a3b3c7dSVille Syrjälä 
350813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
350913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
351013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3511abd58f01SBen Widawsky 
3512055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3513f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3514813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3515813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3516813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
351735079899SPaulo Zanoni 					  de_pipe_enables);
3518abd58f01SBen Widawsky 
35193a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
352011825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
35217fff8126SImre Deak 
35227fff8126SImre Deak 	if (IS_GEN9_LP(dev_priv))
35237fff8126SImre Deak 		bxt_hpd_detection_setup(dev_priv);
35241a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
35251a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3526abd58f01SBen Widawsky }
3527abd58f01SBen Widawsky 
3528abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3529abd58f01SBen Widawsky {
3530fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3531abd58f01SBen Widawsky 
35326e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3533622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3534622364b6SPaulo Zanoni 
3535abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3536abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3537abd58f01SBen Widawsky 
35386e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3539abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3540abd58f01SBen Widawsky 
3541e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3542abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3543abd58f01SBen Widawsky 
3544abd58f01SBen Widawsky 	return 0;
3545abd58f01SBen Widawsky }
3546abd58f01SBen Widawsky 
354743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
354843f328d7SVille Syrjälä {
3549fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
355043f328d7SVille Syrjälä 
355143f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
355243f328d7SVille Syrjälä 
3553ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35549918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3555ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3556ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3557ad22d106SVille Syrjälä 
3558e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
355943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
356043f328d7SVille Syrjälä 
356143f328d7SVille Syrjälä 	return 0;
356243f328d7SVille Syrjälä }
356343f328d7SVille Syrjälä 
3564abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3565abd58f01SBen Widawsky {
3566fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3567abd58f01SBen Widawsky 
3568abd58f01SBen Widawsky 	if (!dev_priv)
3569abd58f01SBen Widawsky 		return;
3570abd58f01SBen Widawsky 
3571823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3572abd58f01SBen Widawsky }
3573abd58f01SBen Widawsky 
35747e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35757e231dbeSJesse Barnes {
3576fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35777e231dbeSJesse Barnes 
35787e231dbeSJesse Barnes 	if (!dev_priv)
35797e231dbeSJesse Barnes 		return;
35807e231dbeSJesse Barnes 
3581843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
358234c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3583843d0e7dSImre Deak 
3584b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
3585893fce8eSVille Syrjälä 
35867e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3587f8b79e58SImre Deak 
3588ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35899918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3590ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3591ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35927e231dbeSJesse Barnes }
35937e231dbeSJesse Barnes 
359443f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
359543f328d7SVille Syrjälä {
3596fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
359743f328d7SVille Syrjälä 
359843f328d7SVille Syrjälä 	if (!dev_priv)
359943f328d7SVille Syrjälä 		return;
360043f328d7SVille Syrjälä 
360143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
360243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
360343f328d7SVille Syrjälä 
3604a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
360543f328d7SVille Syrjälä 
3606a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
360743f328d7SVille Syrjälä 
3608ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36099918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3610ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3611ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
361243f328d7SVille Syrjälä }
361343f328d7SVille Syrjälä 
3614f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3615036a4a7dSZhenyu Wang {
3616fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
36174697995bSJesse Barnes 
36184697995bSJesse Barnes 	if (!dev_priv)
36194697995bSJesse Barnes 		return;
36204697995bSJesse Barnes 
3621be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3622036a4a7dSZhenyu Wang }
3623036a4a7dSZhenyu Wang 
3624c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3625c2798b19SChris Wilson {
3626fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3627c2798b19SChris Wilson 	int pipe;
3628c2798b19SChris Wilson 
3629055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3630c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3631c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3632c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3633c2798b19SChris Wilson 	POSTING_READ16(IER);
3634c2798b19SChris Wilson }
3635c2798b19SChris Wilson 
3636c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3637c2798b19SChris Wilson {
3638fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3639c2798b19SChris Wilson 
3640c2798b19SChris Wilson 	I915_WRITE16(EMR,
3641c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3642c2798b19SChris Wilson 
3643c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3644c2798b19SChris Wilson 	dev_priv->irq_mask =
3645c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3646c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3647c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
364837ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3649c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3650c2798b19SChris Wilson 
3651c2798b19SChris Wilson 	I915_WRITE16(IER,
3652c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3653c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3654c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3655c2798b19SChris Wilson 	POSTING_READ16(IER);
3656c2798b19SChris Wilson 
3657379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3658379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3659d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3660755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3661755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3662d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3663379ef82dSDaniel Vetter 
3664c2798b19SChris Wilson 	return 0;
3665c2798b19SChris Wilson }
3666c2798b19SChris Wilson 
36675a21b665SDaniel Vetter /*
36685a21b665SDaniel Vetter  * Returns true when a page flip has completed.
36695a21b665SDaniel Vetter  */
36705a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
36715a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
36725a21b665SDaniel Vetter {
36735a21b665SDaniel Vetter 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
36745a21b665SDaniel Vetter 
36755a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
36765a21b665SDaniel Vetter 		return false;
36775a21b665SDaniel Vetter 
36785a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
36795a21b665SDaniel Vetter 		goto check_page_flip;
36805a21b665SDaniel Vetter 
36815a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
36825a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
36835a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
36845a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
36855a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
36865a21b665SDaniel Vetter 	 */
36875a21b665SDaniel Vetter 	if (I915_READ16(ISR) & flip_pending)
36885a21b665SDaniel Vetter 		goto check_page_flip;
36895a21b665SDaniel Vetter 
36905a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
36915a21b665SDaniel Vetter 	return true;
36925a21b665SDaniel Vetter 
36935a21b665SDaniel Vetter check_page_flip:
36945a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
36955a21b665SDaniel Vetter 	return false;
36965a21b665SDaniel Vetter }
36975a21b665SDaniel Vetter 
3698ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3699c2798b19SChris Wilson {
370045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3701fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3702c2798b19SChris Wilson 	u16 iir, new_iir;
3703c2798b19SChris Wilson 	u32 pipe_stats[2];
3704c2798b19SChris Wilson 	int pipe;
3705c2798b19SChris Wilson 	u16 flip_mask =
3706c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3707c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
37081f814dacSImre Deak 	irqreturn_t ret;
3709c2798b19SChris Wilson 
37102dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37112dd2a883SImre Deak 		return IRQ_NONE;
37122dd2a883SImre Deak 
37131f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37141f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
37151f814dacSImre Deak 
37161f814dacSImre Deak 	ret = IRQ_NONE;
3717c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3718c2798b19SChris Wilson 	if (iir == 0)
37191f814dacSImre Deak 		goto out;
3720c2798b19SChris Wilson 
3721c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3722c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3723c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3724c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3725c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3726c2798b19SChris Wilson 		 */
3727222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3728c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3729aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3730c2798b19SChris Wilson 
3731055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3732f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3733c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3734c2798b19SChris Wilson 
3735c2798b19SChris Wilson 			/*
3736c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3737c2798b19SChris Wilson 			 */
37382d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3739c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3740c2798b19SChris Wilson 		}
3741222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3742c2798b19SChris Wilson 
3743c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3744c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3745c2798b19SChris Wilson 
3746c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
37473b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3748c2798b19SChris Wilson 
3749055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37505a21b665SDaniel Vetter 			int plane = pipe;
37515a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
37525a21b665SDaniel Vetter 				plane = !plane;
37535a21b665SDaniel Vetter 
37545a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37555a21b665SDaniel Vetter 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
37565a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3757c2798b19SChris Wilson 
37584356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
375991d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
37602d9d2b0bSVille Syrjälä 
37611f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37621f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37631f7247c0SDaniel Vetter 								    pipe);
37644356d586SDaniel Vetter 		}
3765c2798b19SChris Wilson 
3766c2798b19SChris Wilson 		iir = new_iir;
3767c2798b19SChris Wilson 	}
37681f814dacSImre Deak 	ret = IRQ_HANDLED;
3769c2798b19SChris Wilson 
37701f814dacSImre Deak out:
37711f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
37721f814dacSImre Deak 
37731f814dacSImre Deak 	return ret;
3774c2798b19SChris Wilson }
3775c2798b19SChris Wilson 
3776c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3777c2798b19SChris Wilson {
3778fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3779c2798b19SChris Wilson 	int pipe;
3780c2798b19SChris Wilson 
3781055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3782c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3783c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3784c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3785c2798b19SChris Wilson 	}
3786c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3787c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3788c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3789c2798b19SChris Wilson }
3790c2798b19SChris Wilson 
3791a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3792a266c7d5SChris Wilson {
3793fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3794a266c7d5SChris Wilson 	int pipe;
3795a266c7d5SChris Wilson 
379656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
37970706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3798a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3799a266c7d5SChris Wilson 	}
3800a266c7d5SChris Wilson 
380100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3802055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3803a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3804a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3805a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3806a266c7d5SChris Wilson 	POSTING_READ(IER);
3807a266c7d5SChris Wilson }
3808a266c7d5SChris Wilson 
3809a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3810a266c7d5SChris Wilson {
3811fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
381238bde180SChris Wilson 	u32 enable_mask;
3813a266c7d5SChris Wilson 
381438bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
381538bde180SChris Wilson 
381638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
381738bde180SChris Wilson 	dev_priv->irq_mask =
381838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
381938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
382038bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
382138bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
382237ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
382338bde180SChris Wilson 
382438bde180SChris Wilson 	enable_mask =
382538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
382638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
382738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
382838bde180SChris Wilson 		I915_USER_INTERRUPT;
382938bde180SChris Wilson 
383056b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38310706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
383220afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
383320afbda2SDaniel Vetter 
3834a266c7d5SChris Wilson 		/* Enable in IER... */
3835a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3836a266c7d5SChris Wilson 		/* and unmask in IMR */
3837a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3838a266c7d5SChris Wilson 	}
3839a266c7d5SChris Wilson 
3840a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3841a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3842a266c7d5SChris Wilson 	POSTING_READ(IER);
3843a266c7d5SChris Wilson 
384491d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
384520afbda2SDaniel Vetter 
3846379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3847379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3848d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3849755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3850755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3851d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3852379ef82dSDaniel Vetter 
385320afbda2SDaniel Vetter 	return 0;
385420afbda2SDaniel Vetter }
385520afbda2SDaniel Vetter 
38565a21b665SDaniel Vetter /*
38575a21b665SDaniel Vetter  * Returns true when a page flip has completed.
38585a21b665SDaniel Vetter  */
38595a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
38605a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
38615a21b665SDaniel Vetter {
38625a21b665SDaniel Vetter 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
38635a21b665SDaniel Vetter 
38645a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
38655a21b665SDaniel Vetter 		return false;
38665a21b665SDaniel Vetter 
38675a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
38685a21b665SDaniel Vetter 		goto check_page_flip;
38695a21b665SDaniel Vetter 
38705a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
38715a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
38725a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
38735a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
38745a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
38755a21b665SDaniel Vetter 	 */
38765a21b665SDaniel Vetter 	if (I915_READ(ISR) & flip_pending)
38775a21b665SDaniel Vetter 		goto check_page_flip;
38785a21b665SDaniel Vetter 
38795a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
38805a21b665SDaniel Vetter 	return true;
38815a21b665SDaniel Vetter 
38825a21b665SDaniel Vetter check_page_flip:
38835a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
38845a21b665SDaniel Vetter 	return false;
38855a21b665SDaniel Vetter }
38865a21b665SDaniel Vetter 
3887ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3888a266c7d5SChris Wilson {
388945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3890fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38918291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
389238bde180SChris Wilson 	u32 flip_mask =
389338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
389438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
389538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3896a266c7d5SChris Wilson 
38972dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38982dd2a883SImre Deak 		return IRQ_NONE;
38992dd2a883SImre Deak 
39001f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39011f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
39021f814dacSImre Deak 
3903a266c7d5SChris Wilson 	iir = I915_READ(IIR);
390438bde180SChris Wilson 	do {
390538bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39068291ee90SChris Wilson 		bool blc_event = false;
3907a266c7d5SChris Wilson 
3908a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3909a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3910a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3911a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3912a266c7d5SChris Wilson 		 */
3913222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3914a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3915aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3916a266c7d5SChris Wilson 
3917055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3918f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3919a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3920a266c7d5SChris Wilson 
392138bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3922a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3923a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
392438bde180SChris Wilson 				irq_received = true;
3925a266c7d5SChris Wilson 			}
3926a266c7d5SChris Wilson 		}
3927222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3928a266c7d5SChris Wilson 
3929a266c7d5SChris Wilson 		if (!irq_received)
3930a266c7d5SChris Wilson 			break;
3931a266c7d5SChris Wilson 
3932a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
393391d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
39341ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
39351ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
39361ae3c34cSVille Syrjälä 			if (hotplug_status)
393791d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
39381ae3c34cSVille Syrjälä 		}
3939a266c7d5SChris Wilson 
394038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3941a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3942a266c7d5SChris Wilson 
3943a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
39443b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3945a266c7d5SChris Wilson 
3946055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
39475a21b665SDaniel Vetter 			int plane = pipe;
39485a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
39495a21b665SDaniel Vetter 				plane = !plane;
39505a21b665SDaniel Vetter 
39515a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
39525a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
39535a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3954a266c7d5SChris Wilson 
3955a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3956a266c7d5SChris Wilson 				blc_event = true;
39574356d586SDaniel Vetter 
39584356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
395991d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
39602d9d2b0bSVille Syrjälä 
39611f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39621f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39631f7247c0SDaniel Vetter 								    pipe);
3964a266c7d5SChris Wilson 		}
3965a266c7d5SChris Wilson 
3966a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
396791d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
3968a266c7d5SChris Wilson 
3969a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3970a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3971a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3972a266c7d5SChris Wilson 		 * we would never get another interrupt.
3973a266c7d5SChris Wilson 		 *
3974a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3975a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3976a266c7d5SChris Wilson 		 * another one.
3977a266c7d5SChris Wilson 		 *
3978a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3979a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3980a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3981a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3982a266c7d5SChris Wilson 		 * stray interrupts.
3983a266c7d5SChris Wilson 		 */
398438bde180SChris Wilson 		ret = IRQ_HANDLED;
3985a266c7d5SChris Wilson 		iir = new_iir;
398638bde180SChris Wilson 	} while (iir & ~flip_mask);
3987a266c7d5SChris Wilson 
39881f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
39891f814dacSImre Deak 
3990a266c7d5SChris Wilson 	return ret;
3991a266c7d5SChris Wilson }
3992a266c7d5SChris Wilson 
3993a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3994a266c7d5SChris Wilson {
3995fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3996a266c7d5SChris Wilson 	int pipe;
3997a266c7d5SChris Wilson 
399856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
39990706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4000a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4001a266c7d5SChris Wilson 	}
4002a266c7d5SChris Wilson 
400300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4004055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
400555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4006a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
400755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
400855b39755SChris Wilson 	}
4009a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4010a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4011a266c7d5SChris Wilson 
4012a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4013a266c7d5SChris Wilson }
4014a266c7d5SChris Wilson 
4015a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4016a266c7d5SChris Wilson {
4017fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4018a266c7d5SChris Wilson 	int pipe;
4019a266c7d5SChris Wilson 
40200706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4021a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4022a266c7d5SChris Wilson 
4023a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4024055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4025a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4026a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4027a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4028a266c7d5SChris Wilson 	POSTING_READ(IER);
4029a266c7d5SChris Wilson }
4030a266c7d5SChris Wilson 
4031a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4032a266c7d5SChris Wilson {
4033fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4034bbba0a97SChris Wilson 	u32 enable_mask;
4035a266c7d5SChris Wilson 	u32 error_mask;
4036a266c7d5SChris Wilson 
4037a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4038bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4039adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4040bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4041bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4042bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4043bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4044bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4045bbba0a97SChris Wilson 
4046bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
404721ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
404821ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4049bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4050bbba0a97SChris Wilson 
405191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4052bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4053a266c7d5SChris Wilson 
4054b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4055b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4056d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4057755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4058755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4059755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4060d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4061a266c7d5SChris Wilson 
4062a266c7d5SChris Wilson 	/*
4063a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4064a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4065a266c7d5SChris Wilson 	 */
406691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
4067a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4068a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4069a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4070a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4071a266c7d5SChris Wilson 	} else {
4072a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4073a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4074a266c7d5SChris Wilson 	}
4075a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4076a266c7d5SChris Wilson 
4077a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4078a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4079a266c7d5SChris Wilson 	POSTING_READ(IER);
4080a266c7d5SChris Wilson 
40810706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
408220afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
408320afbda2SDaniel Vetter 
408491d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
408520afbda2SDaniel Vetter 
408620afbda2SDaniel Vetter 	return 0;
408720afbda2SDaniel Vetter }
408820afbda2SDaniel Vetter 
408991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
409020afbda2SDaniel Vetter {
409120afbda2SDaniel Vetter 	u32 hotplug_en;
409220afbda2SDaniel Vetter 
4093*67520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4094b5ea2d56SDaniel Vetter 
4095adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4096e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
409791d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4098a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4099a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4100a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4101a266c7d5SChris Wilson 	*/
410291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4103a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4104a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4105a266c7d5SChris Wilson 
4106a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
41070706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4108f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4109f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4110f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
41110706f17cSEgbert Eich 					     hotplug_en);
4112a266c7d5SChris Wilson }
4113a266c7d5SChris Wilson 
4114ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4115a266c7d5SChris Wilson {
411645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4117fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4118a266c7d5SChris Wilson 	u32 iir, new_iir;
4119a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4120a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
412121ad8330SVille Syrjälä 	u32 flip_mask =
412221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
412321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4124a266c7d5SChris Wilson 
41252dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41262dd2a883SImre Deak 		return IRQ_NONE;
41272dd2a883SImre Deak 
41281f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41291f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
41301f814dacSImre Deak 
4131a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4132a266c7d5SChris Wilson 
4133a266c7d5SChris Wilson 	for (;;) {
4134501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41352c8ba29fSChris Wilson 		bool blc_event = false;
41362c8ba29fSChris Wilson 
4137a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4138a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4139a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4140a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4141a266c7d5SChris Wilson 		 */
4142222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4143a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4144aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4145a266c7d5SChris Wilson 
4146055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4147f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4148a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4149a266c7d5SChris Wilson 
4150a266c7d5SChris Wilson 			/*
4151a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4152a266c7d5SChris Wilson 			 */
4153a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4154a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4155501e01d7SVille Syrjälä 				irq_received = true;
4156a266c7d5SChris Wilson 			}
4157a266c7d5SChris Wilson 		}
4158222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4159a266c7d5SChris Wilson 
4160a266c7d5SChris Wilson 		if (!irq_received)
4161a266c7d5SChris Wilson 			break;
4162a266c7d5SChris Wilson 
4163a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4164a266c7d5SChris Wilson 
4165a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
41661ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
41671ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
41681ae3c34cSVille Syrjälä 			if (hotplug_status)
416991d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
41701ae3c34cSVille Syrjälä 		}
4171a266c7d5SChris Wilson 
417221ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4173a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4174a266c7d5SChris Wilson 
4175a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41763b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4177a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
41783b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4179a266c7d5SChris Wilson 
4180055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41815a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
41825a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
41835a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4184a266c7d5SChris Wilson 
4185a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4186a266c7d5SChris Wilson 				blc_event = true;
41874356d586SDaniel Vetter 
41884356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
418991d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4190a266c7d5SChris Wilson 
41911f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41921f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
41932d9d2b0bSVille Syrjälä 		}
4194a266c7d5SChris Wilson 
4195a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
419691d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4197a266c7d5SChris Wilson 
4198515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
419991d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4200515ac2bbSDaniel Vetter 
4201a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4202a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4203a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4204a266c7d5SChris Wilson 		 * we would never get another interrupt.
4205a266c7d5SChris Wilson 		 *
4206a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4207a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4208a266c7d5SChris Wilson 		 * another one.
4209a266c7d5SChris Wilson 		 *
4210a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4211a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4212a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4213a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4214a266c7d5SChris Wilson 		 * stray interrupts.
4215a266c7d5SChris Wilson 		 */
4216a266c7d5SChris Wilson 		iir = new_iir;
4217a266c7d5SChris Wilson 	}
4218a266c7d5SChris Wilson 
42191f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42201f814dacSImre Deak 
4221a266c7d5SChris Wilson 	return ret;
4222a266c7d5SChris Wilson }
4223a266c7d5SChris Wilson 
4224a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4225a266c7d5SChris Wilson {
4226fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4227a266c7d5SChris Wilson 	int pipe;
4228a266c7d5SChris Wilson 
4229a266c7d5SChris Wilson 	if (!dev_priv)
4230a266c7d5SChris Wilson 		return;
4231a266c7d5SChris Wilson 
42320706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4233a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4234a266c7d5SChris Wilson 
4235a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4236055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4237a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4238a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4239a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4240a266c7d5SChris Wilson 
4241055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4242a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4243a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4244a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4245a266c7d5SChris Wilson }
4246a266c7d5SChris Wilson 
4247fca52a55SDaniel Vetter /**
4248fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4249fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4250fca52a55SDaniel Vetter  *
4251fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4252fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4253fca52a55SDaniel Vetter  */
4254b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4255f71d4af4SJesse Barnes {
425691c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
42578b2e326dSChris Wilson 
425877913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
425977913b39SJani Nikula 
4260c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4261a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42628b2e326dSChris Wilson 
42634805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
426426705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
426526705e20SSagar Arun Kamble 
4266a6706b45SDeepak S 	/* Let's track the enabled rps events */
4267666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
42686c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
42696f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
427031685c25SDeepak S 	else
4271a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4272a6706b45SDeepak S 
42731800ad25SSagar Arun Kamble 	dev_priv->rps.pm_intr_keep = 0;
42741800ad25SSagar Arun Kamble 
42751800ad25SSagar Arun Kamble 	/*
42761800ad25SSagar Arun Kamble 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
42771800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
42781800ad25SSagar Arun Kamble 	 *
42791800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
42801800ad25SSagar Arun Kamble 	 */
42811800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
42821800ad25SSagar Arun Kamble 		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
42831800ad25SSagar Arun Kamble 
42841800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen >= 8)
4285b20e3cfeSDave Gordon 		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
42861800ad25SSagar Arun Kamble 
4287b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
42884194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
42894cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42904194c088SRodrigo Vivi 		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4291b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4292f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4293fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4294391f75e2SVille Syrjälä 	} else {
4295391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4296391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4297f71d4af4SJesse Barnes 	}
4298f71d4af4SJesse Barnes 
429921da2700SVille Syrjälä 	/*
430021da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
430121da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
430221da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
430321da2700SVille Syrjälä 	 */
4304b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
430521da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
430621da2700SVille Syrjälä 
4307262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4308262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4309262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4310262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4311262fd485SChris Wilson 	 * in this case to the runtime pm.
4312262fd485SChris Wilson 	 */
4313262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4314262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4315262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4316262fd485SChris Wilson 
4317317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4318317eaa95SLyude 
4319f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4320f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4321f71d4af4SJesse Barnes 
4322b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
432343f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
432443f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
432543f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
432643f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
432786e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
432886e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
432943f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4330b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43317e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43327e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43337e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43347e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
433586e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
433686e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4337fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4338b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4339abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4340723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4341abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4342abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4343abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4344abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4345cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4346e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
43476e266956STvrtko Ursulin 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
43486dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43496dbf30ceSVille Syrjälä 		else
43503a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
43516e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4352f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4353723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4354f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4355f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4356f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4357f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4358e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4359f71d4af4SJesse Barnes 	} else {
43607e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4361c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4362c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4363c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4364c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
436586e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
436686e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
43677e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4368a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4369a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4370a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4371a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
437286e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
437386e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4374c2798b19SChris Wilson 		} else {
4375a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4376a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4377a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4378a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
437986e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
438086e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4381c2798b19SChris Wilson 		}
4382778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4383778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4384f71d4af4SJesse Barnes 	}
4385f71d4af4SJesse Barnes }
438620afbda2SDaniel Vetter 
4387fca52a55SDaniel Vetter /**
4388fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4389fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4390fca52a55SDaniel Vetter  *
4391fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4392fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4393fca52a55SDaniel Vetter  *
4394fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4395fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4396fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4397fca52a55SDaniel Vetter  */
43982aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
43992aeb7d3aSDaniel Vetter {
44002aeb7d3aSDaniel Vetter 	/*
44012aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44022aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44032aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44042aeb7d3aSDaniel Vetter 	 */
44052aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44062aeb7d3aSDaniel Vetter 
440791c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
44082aeb7d3aSDaniel Vetter }
44092aeb7d3aSDaniel Vetter 
4410fca52a55SDaniel Vetter /**
4411fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4412fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4413fca52a55SDaniel Vetter  *
4414fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4415fca52a55SDaniel Vetter  * resources acquired in the init functions.
4416fca52a55SDaniel Vetter  */
44172aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44182aeb7d3aSDaniel Vetter {
441991c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
44202aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44212aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44222aeb7d3aSDaniel Vetter }
44232aeb7d3aSDaniel Vetter 
4424fca52a55SDaniel Vetter /**
4425fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4426fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4427fca52a55SDaniel Vetter  *
4428fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4429fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4430fca52a55SDaniel Vetter  */
4431b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4432c67a470bSPaulo Zanoni {
443391c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
44342aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
443591c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4436c67a470bSPaulo Zanoni }
4437c67a470bSPaulo Zanoni 
4438fca52a55SDaniel Vetter /**
4439fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4440fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4441fca52a55SDaniel Vetter  *
4442fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4443fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4444fca52a55SDaniel Vetter  */
4445b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4446c67a470bSPaulo Zanoni {
44472aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
444891c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
444991c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4450c67a470bSPaulo Zanoni }
4451