1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/cpuidle.h> 3355367a27SJani Nikula #include <linux/slab.h> 3455367a27SJani Nikula #include <linux/sysrq.h> 3555367a27SJani Nikula 36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3755367a27SJani Nikula #include <drm/drm_irq.h> 38760285e7SDavid Howells #include <drm/i915_drm.h> 3955367a27SJani Nikula 40c0e09200SDave Airlie #include "i915_drv.h" 411c5d22f7SChris Wilson #include "i915_trace.h" 4279e53945SJesse Barnes #include "intel_drv.h" 4355367a27SJani Nikula #include "intel_psr.h" 44c0e09200SDave Airlie 45fca52a55SDaniel Vetter /** 46fca52a55SDaniel Vetter * DOC: interrupt handling 47fca52a55SDaniel Vetter * 48fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 49fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 50fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 51fca52a55SDaniel Vetter */ 52fca52a55SDaniel Vetter 53e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 54e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 55e4ce95aaSVille Syrjälä }; 56e4ce95aaSVille Syrjälä 5723bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5823bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5923bb4cb5SVille Syrjälä }; 6023bb4cb5SVille Syrjälä 613a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 623a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 633a3b3c7dSVille Syrjälä }; 643a3b3c7dSVille Syrjälä 657c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 66e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 68e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 69e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 70e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 737c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7573c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 76e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 77e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 78e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 79e5868a31SEgbert Eich }; 80e5868a31SEgbert Eich 8126951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 8274c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 8326951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 8426951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8526951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8626951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8726951cafSXiong Zhang }; 8826951cafSXiong Zhang 897c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 90e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 91e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 92e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 93e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 94e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 95e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 96e5868a31SEgbert Eich }; 97e5868a31SEgbert Eich 987c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 99e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 100e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 101e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 102e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 103e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 105e5868a31SEgbert Eich }; 106e5868a31SEgbert Eich 1074bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 108e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 109e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 110e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 111e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 113e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 114e5868a31SEgbert Eich }; 115e5868a31SEgbert Eich 116e0a20ad7SShashank Sharma /* BXT hpd list */ 117e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1187f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 119e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 120e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 121e0a20ad7SShashank Sharma }; 122e0a20ad7SShashank Sharma 123b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 124b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 125b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 126b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 127b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 128121e758eSDhinakaran Pandiyan }; 129121e758eSDhinakaran Pandiyan 13031604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 13131604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 13231604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 13331604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 13431604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 13531604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 13631604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 13731604222SAnusha Srivatsa }; 13831604222SAnusha Srivatsa 139*65f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 14068eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 14168eb49b1SPaulo Zanoni { 142*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 143*65f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 14468eb49b1SPaulo Zanoni 145*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 14668eb49b1SPaulo Zanoni 1475c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 148*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 149*65f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 150*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 151*65f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 15268eb49b1SPaulo Zanoni } 1535c502442SPaulo Zanoni 154*65f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore) 15568eb49b1SPaulo Zanoni { 156*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 157*65f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 158a9d356a6SPaulo Zanoni 159*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 16068eb49b1SPaulo Zanoni 16168eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 162*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 163*65f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 164*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 165*65f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 16668eb49b1SPaulo Zanoni } 16768eb49b1SPaulo Zanoni 16868eb49b1SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) \ 16968eb49b1SPaulo Zanoni ({ \ 17068eb49b1SPaulo Zanoni unsigned int which_ = which; \ 171*65f42cdcSPaulo Zanoni gen3_irq_reset(&dev_priv->uncore, GEN8_##type##_IMR(which_), \ 17268eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \ 17368eb49b1SPaulo Zanoni }) 17468eb49b1SPaulo Zanoni 17568eb49b1SPaulo Zanoni #define GEN3_IRQ_RESET(type) \ 176*65f42cdcSPaulo Zanoni gen3_irq_reset(&dev_priv->uncore, type##IMR, type##IIR, type##IER) 17768eb49b1SPaulo Zanoni 1782918c3caSPaulo Zanoni #define GEN2_IRQ_RESET() \ 179*65f42cdcSPaulo Zanoni gen2_irq_reset(&dev_priv->uncore) 180e9e9848aSVille Syrjälä 181337ba017SPaulo Zanoni /* 182337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 183337ba017SPaulo Zanoni */ 184*65f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 185b51a2842SVille Syrjälä { 186*65f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 187b51a2842SVille Syrjälä 188b51a2842SVille Syrjälä if (val == 0) 189b51a2842SVille Syrjälä return; 190b51a2842SVille Syrjälä 191b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 192f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 193*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 194*65f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 195*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 196*65f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 197b51a2842SVille Syrjälä } 198337ba017SPaulo Zanoni 199*65f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 200e9e9848aSVille Syrjälä { 201*65f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 202e9e9848aSVille Syrjälä 203e9e9848aSVille Syrjälä if (val == 0) 204e9e9848aSVille Syrjälä return; 205e9e9848aSVille Syrjälä 206e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2079d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 208*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 209*65f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 210*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 211*65f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 212e9e9848aSVille Syrjälä } 213e9e9848aSVille Syrjälä 214*65f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore, 21568eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 21668eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 21768eb49b1SPaulo Zanoni i915_reg_t iir) 21868eb49b1SPaulo Zanoni { 219*65f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 22035079899SPaulo Zanoni 221*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 222*65f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 223*65f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 22468eb49b1SPaulo Zanoni } 22535079899SPaulo Zanoni 226*65f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore, 2272918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 22868eb49b1SPaulo Zanoni { 229*65f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 23068eb49b1SPaulo Zanoni 231*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 232*65f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 233*65f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 23468eb49b1SPaulo Zanoni } 23568eb49b1SPaulo Zanoni 23668eb49b1SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) \ 23768eb49b1SPaulo Zanoni ({ \ 23868eb49b1SPaulo Zanoni unsigned int which_ = which; \ 239*65f42cdcSPaulo Zanoni gen3_irq_init(&dev_priv->uncore, \ 24068eb49b1SPaulo Zanoni GEN8_##type##_IMR(which_), imr_val, \ 24168eb49b1SPaulo Zanoni GEN8_##type##_IER(which_), ier_val, \ 24268eb49b1SPaulo Zanoni GEN8_##type##_IIR(which_)); \ 24368eb49b1SPaulo Zanoni }) 24468eb49b1SPaulo Zanoni 24568eb49b1SPaulo Zanoni #define GEN3_IRQ_INIT(type, imr_val, ier_val) \ 246*65f42cdcSPaulo Zanoni gen3_irq_init(&dev_priv->uncore, \ 24768eb49b1SPaulo Zanoni type##IMR, imr_val, \ 24868eb49b1SPaulo Zanoni type##IER, ier_val, \ 24968eb49b1SPaulo Zanoni type##IIR) 25068eb49b1SPaulo Zanoni 2512918c3caSPaulo Zanoni #define GEN2_IRQ_INIT(imr_val, ier_val) \ 252*65f42cdcSPaulo Zanoni gen2_irq_init(&dev_priv->uncore, imr_val, ier_val) 253e9e9848aSVille Syrjälä 254c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 25526705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 256c9a9a268SImre Deak 2570706f17cSEgbert Eich /* For display hotplug interrupt */ 2580706f17cSEgbert Eich static inline void 2590706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 260a9c287c9SJani Nikula u32 mask, 261a9c287c9SJani Nikula u32 bits) 2620706f17cSEgbert Eich { 263a9c287c9SJani Nikula u32 val; 2640706f17cSEgbert Eich 26567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2660706f17cSEgbert Eich WARN_ON(bits & ~mask); 2670706f17cSEgbert Eich 2680706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2690706f17cSEgbert Eich val &= ~mask; 2700706f17cSEgbert Eich val |= bits; 2710706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2720706f17cSEgbert Eich } 2730706f17cSEgbert Eich 2740706f17cSEgbert Eich /** 2750706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2760706f17cSEgbert Eich * @dev_priv: driver private 2770706f17cSEgbert Eich * @mask: bits to update 2780706f17cSEgbert Eich * @bits: bits to enable 2790706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2800706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2810706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2820706f17cSEgbert Eich * function is usually not called from a context where the lock is 2830706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2840706f17cSEgbert Eich * version is also available. 2850706f17cSEgbert Eich */ 2860706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 287a9c287c9SJani Nikula u32 mask, 288a9c287c9SJani Nikula u32 bits) 2890706f17cSEgbert Eich { 2900706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2910706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2920706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2930706f17cSEgbert Eich } 2940706f17cSEgbert Eich 29596606f3bSOscar Mateo static u32 29696606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 29796606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 29896606f3bSOscar Mateo 29960a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 30096606f3bSOscar Mateo const unsigned int bank, 30196606f3bSOscar Mateo const unsigned int bit) 30296606f3bSOscar Mateo { 30325286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 30496606f3bSOscar Mateo u32 dw; 30596606f3bSOscar Mateo 30696606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 30796606f3bSOscar Mateo 30896606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 30996606f3bSOscar Mateo if (dw & BIT(bit)) { 31096606f3bSOscar Mateo /* 31196606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 31296606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 31396606f3bSOscar Mateo */ 31496606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 31596606f3bSOscar Mateo 31696606f3bSOscar Mateo /* 31796606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 31896606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 31996606f3bSOscar Mateo * our bit, otherwise we are locking the register for 32096606f3bSOscar Mateo * everybody. 32196606f3bSOscar Mateo */ 32296606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 32396606f3bSOscar Mateo 32496606f3bSOscar Mateo return true; 32596606f3bSOscar Mateo } 32696606f3bSOscar Mateo 32796606f3bSOscar Mateo return false; 32896606f3bSOscar Mateo } 32996606f3bSOscar Mateo 330d9dc34f1SVille Syrjälä /** 331d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 332d9dc34f1SVille Syrjälä * @dev_priv: driver private 333d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 334d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 335d9dc34f1SVille Syrjälä */ 336fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 337a9c287c9SJani Nikula u32 interrupt_mask, 338a9c287c9SJani Nikula u32 enabled_irq_mask) 339036a4a7dSZhenyu Wang { 340a9c287c9SJani Nikula u32 new_val; 341d9dc34f1SVille Syrjälä 34267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3434bc9d430SDaniel Vetter 344d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 345d9dc34f1SVille Syrjälä 3469df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 347c67a470bSPaulo Zanoni return; 348c67a470bSPaulo Zanoni 349d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 350d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 351d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 352d9dc34f1SVille Syrjälä 353d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 354d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3551ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3563143a2bfSChris Wilson POSTING_READ(DEIMR); 357036a4a7dSZhenyu Wang } 358036a4a7dSZhenyu Wang } 359036a4a7dSZhenyu Wang 36043eaea13SPaulo Zanoni /** 36143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 36243eaea13SPaulo Zanoni * @dev_priv: driver private 36343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 36443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 36543eaea13SPaulo Zanoni */ 36643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 367a9c287c9SJani Nikula u32 interrupt_mask, 368a9c287c9SJani Nikula u32 enabled_irq_mask) 36943eaea13SPaulo Zanoni { 37067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 37143eaea13SPaulo Zanoni 37215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 37315a17aaeSDaniel Vetter 3749df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 375c67a470bSPaulo Zanoni return; 376c67a470bSPaulo Zanoni 37743eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 37843eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 37943eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 38043eaea13SPaulo Zanoni } 38143eaea13SPaulo Zanoni 382a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 38343eaea13SPaulo Zanoni { 38443eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 38531bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 38643eaea13SPaulo Zanoni } 38743eaea13SPaulo Zanoni 388a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 38943eaea13SPaulo Zanoni { 39043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 39143eaea13SPaulo Zanoni } 39243eaea13SPaulo Zanoni 393f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 394b900b949SImre Deak { 395d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 396d02b98b8SOscar Mateo 397bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 398b900b949SImre Deak } 399b900b949SImre Deak 400917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv) 401a72fbc3aSImre Deak { 402917dc6b5SMika Kuoppala i915_reg_t reg; 403917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_imr; 404917dc6b5SMika Kuoppala 405917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 406917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_MASK; 407917dc6b5SMika Kuoppala /* pm is in upper half */ 408917dc6b5SMika Kuoppala mask = mask << 16; 409917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 410917dc6b5SMika Kuoppala reg = GEN8_GT_IMR(2); 411917dc6b5SMika Kuoppala } else { 412917dc6b5SMika Kuoppala reg = GEN6_PMIMR; 413a72fbc3aSImre Deak } 414a72fbc3aSImre Deak 415917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 416917dc6b5SMika Kuoppala POSTING_READ(reg); 417917dc6b5SMika Kuoppala } 418917dc6b5SMika Kuoppala 419917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv) 420b900b949SImre Deak { 421917dc6b5SMika Kuoppala i915_reg_t reg; 422917dc6b5SMika Kuoppala u32 mask = dev_priv->pm_ier; 423917dc6b5SMika Kuoppala 424917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) >= 11) { 425917dc6b5SMika Kuoppala reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE; 426917dc6b5SMika Kuoppala /* pm is in upper half */ 427917dc6b5SMika Kuoppala mask = mask << 16; 428917dc6b5SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 8) { 429917dc6b5SMika Kuoppala reg = GEN8_GT_IER(2); 430917dc6b5SMika Kuoppala } else { 431917dc6b5SMika Kuoppala reg = GEN6_PMIER; 432917dc6b5SMika Kuoppala } 433917dc6b5SMika Kuoppala 434917dc6b5SMika Kuoppala I915_WRITE(reg, mask); 435b900b949SImre Deak } 436b900b949SImre Deak 437edbfdb45SPaulo Zanoni /** 438edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 439edbfdb45SPaulo Zanoni * @dev_priv: driver private 440edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 441edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 442edbfdb45SPaulo Zanoni */ 443edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 444a9c287c9SJani Nikula u32 interrupt_mask, 445a9c287c9SJani Nikula u32 enabled_irq_mask) 446edbfdb45SPaulo Zanoni { 447a9c287c9SJani Nikula u32 new_val; 448edbfdb45SPaulo Zanoni 44915a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 45015a17aaeSDaniel Vetter 45167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 452edbfdb45SPaulo Zanoni 453f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 454f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 455f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 456f52ecbcfSPaulo Zanoni 457f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 458f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 459917dc6b5SMika Kuoppala write_pm_imr(dev_priv); 460edbfdb45SPaulo Zanoni } 461f52ecbcfSPaulo Zanoni } 462edbfdb45SPaulo Zanoni 463f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 464edbfdb45SPaulo Zanoni { 4659939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4669939fba2SImre Deak return; 4679939fba2SImre Deak 468edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 469edbfdb45SPaulo Zanoni } 470edbfdb45SPaulo Zanoni 471f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4729939fba2SImre Deak { 4739939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4749939fba2SImre Deak } 4759939fba2SImre Deak 476f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 477edbfdb45SPaulo Zanoni { 4789939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4799939fba2SImre Deak return; 4809939fba2SImre Deak 481f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 482f4e9af4fSAkash Goel } 483f4e9af4fSAkash Goel 4843814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 485f4e9af4fSAkash Goel { 486f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 487f4e9af4fSAkash Goel 48867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 489f4e9af4fSAkash Goel 490f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 491f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 492f4e9af4fSAkash Goel POSTING_READ(reg); 493f4e9af4fSAkash Goel } 494f4e9af4fSAkash Goel 4953814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 496f4e9af4fSAkash Goel { 49767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 498f4e9af4fSAkash Goel 499f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 500917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 501f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 502f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 503f4e9af4fSAkash Goel } 504f4e9af4fSAkash Goel 5053814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 506f4e9af4fSAkash Goel { 50767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 508f4e9af4fSAkash Goel 509f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 510f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 511917dc6b5SMika Kuoppala write_pm_ier(dev_priv); 512f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 513edbfdb45SPaulo Zanoni } 514edbfdb45SPaulo Zanoni 515d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 516d02b98b8SOscar Mateo { 517d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 518d02b98b8SOscar Mateo 51996606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 52096606f3bSOscar Mateo ; 521d02b98b8SOscar Mateo 522d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 523d02b98b8SOscar Mateo 524d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 525d02b98b8SOscar Mateo } 526d02b98b8SOscar Mateo 527dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 5283cc134e3SImre Deak { 5293cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 5304668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 531562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 5323cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 5333cc134e3SImre Deak } 5343cc134e3SImre Deak 53591d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 536b900b949SImre Deak { 537562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 538562d9baeSSagar Arun Kamble 539562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 540f2a91d1aSChris Wilson return; 541f2a91d1aSChris Wilson 542b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 543562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 54496606f3bSOscar Mateo 545d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 54696606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 547d02b98b8SOscar Mateo else 548c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 54996606f3bSOscar Mateo 550562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 551b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 55278e68d36SImre Deak 553b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 554b900b949SImre Deak } 555b900b949SImre Deak 55691d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 557b900b949SImre Deak { 558562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 559562d9baeSSagar Arun Kamble 560562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 561f2a91d1aSChris Wilson return; 562f2a91d1aSChris Wilson 563d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 564562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5659939fba2SImre Deak 566b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5679939fba2SImre Deak 5684668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 56958072ccbSImre Deak 57058072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 57191c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 572c33d247dSChris Wilson 573c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5743814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 575c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 576c33d247dSChris Wilson * state of the worker can be discarded. 577c33d247dSChris Wilson */ 578562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 579d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 580d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 581d02b98b8SOscar Mateo else 582c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 583b900b949SImre Deak } 584b900b949SImre Deak 58526705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 58626705e20SSagar Arun Kamble { 5871be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5881be333d3SSagar Arun Kamble 58926705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 59026705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 59126705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 59226705e20SSagar Arun Kamble } 59326705e20SSagar Arun Kamble 59426705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 59526705e20SSagar Arun Kamble { 5961be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5971be333d3SSagar Arun Kamble 59826705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 59926705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 60026705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 60126705e20SSagar Arun Kamble dev_priv->pm_guc_events); 60226705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 60326705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 60426705e20SSagar Arun Kamble } 60526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 60626705e20SSagar Arun Kamble } 60726705e20SSagar Arun Kamble 60826705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 60926705e20SSagar Arun Kamble { 6101be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 6111be333d3SSagar Arun Kamble 61226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 61326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 61426705e20SSagar Arun Kamble 61526705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 61626705e20SSagar Arun Kamble 61726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 61826705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 61926705e20SSagar Arun Kamble 62026705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 62126705e20SSagar Arun Kamble } 62226705e20SSagar Arun Kamble 6230961021aSBen Widawsky /** 6243a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 6253a3b3c7dSVille Syrjälä * @dev_priv: driver private 6263a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 6273a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 6283a3b3c7dSVille Syrjälä */ 6293a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 630a9c287c9SJani Nikula u32 interrupt_mask, 631a9c287c9SJani Nikula u32 enabled_irq_mask) 6323a3b3c7dSVille Syrjälä { 633a9c287c9SJani Nikula u32 new_val; 634a9c287c9SJani Nikula u32 old_val; 6353a3b3c7dSVille Syrjälä 63667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 6373a3b3c7dSVille Syrjälä 6383a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 6393a3b3c7dSVille Syrjälä 6403a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 6413a3b3c7dSVille Syrjälä return; 6423a3b3c7dSVille Syrjälä 6433a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 6443a3b3c7dSVille Syrjälä 6453a3b3c7dSVille Syrjälä new_val = old_val; 6463a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 6473a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 6483a3b3c7dSVille Syrjälä 6493a3b3c7dSVille Syrjälä if (new_val != old_val) { 6503a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6513a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6523a3b3c7dSVille Syrjälä } 6533a3b3c7dSVille Syrjälä } 6543a3b3c7dSVille Syrjälä 6553a3b3c7dSVille Syrjälä /** 656013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 657013d3752SVille Syrjälä * @dev_priv: driver private 658013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 659013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 660013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 661013d3752SVille Syrjälä */ 662013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 663013d3752SVille Syrjälä enum pipe pipe, 664a9c287c9SJani Nikula u32 interrupt_mask, 665a9c287c9SJani Nikula u32 enabled_irq_mask) 666013d3752SVille Syrjälä { 667a9c287c9SJani Nikula u32 new_val; 668013d3752SVille Syrjälä 66967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 670013d3752SVille Syrjälä 671013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 672013d3752SVille Syrjälä 673013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 674013d3752SVille Syrjälä return; 675013d3752SVille Syrjälä 676013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 677013d3752SVille Syrjälä new_val &= ~interrupt_mask; 678013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 679013d3752SVille Syrjälä 680013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 681013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 682013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 683013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 684013d3752SVille Syrjälä } 685013d3752SVille Syrjälä } 686013d3752SVille Syrjälä 687013d3752SVille Syrjälä /** 688fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 689fee884edSDaniel Vetter * @dev_priv: driver private 690fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 691fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 692fee884edSDaniel Vetter */ 69347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 694a9c287c9SJani Nikula u32 interrupt_mask, 695a9c287c9SJani Nikula u32 enabled_irq_mask) 696fee884edSDaniel Vetter { 697a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 698fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 699fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 700fee884edSDaniel Vetter 70115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 70215a17aaeSDaniel Vetter 70367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 704fee884edSDaniel Vetter 7059df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 706c67a470bSPaulo Zanoni return; 707c67a470bSPaulo Zanoni 708fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 709fee884edSDaniel Vetter POSTING_READ(SDEIMR); 710fee884edSDaniel Vetter } 7118664281bSPaulo Zanoni 7126b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 7136b12ca56SVille Syrjälä enum pipe pipe) 7147c463586SKeith Packard { 7156b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 71610c59c51SImre Deak u32 enable_mask = status_mask << 16; 71710c59c51SImre Deak 7186b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7196b12ca56SVille Syrjälä 7206b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 7216b12ca56SVille Syrjälä goto out; 7226b12ca56SVille Syrjälä 72310c59c51SImre Deak /* 724724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 725724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 72610c59c51SImre Deak */ 72710c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 72810c59c51SImre Deak return 0; 729724a6905SVille Syrjälä /* 730724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 731724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 732724a6905SVille Syrjälä */ 733724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 734724a6905SVille Syrjälä return 0; 73510c59c51SImre Deak 73610c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 73710c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 73810c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 73910c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 74010c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 74110c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 74210c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 74310c59c51SImre Deak 7446b12ca56SVille Syrjälä out: 7456b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 7466b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 7476b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 7486b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 7496b12ca56SVille Syrjälä 75010c59c51SImre Deak return enable_mask; 75110c59c51SImre Deak } 75210c59c51SImre Deak 7536b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7546b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 755755e9019SImre Deak { 7566b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 757755e9019SImre Deak u32 enable_mask; 758755e9019SImre Deak 7596b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7606b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7616b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7626b12ca56SVille Syrjälä 7636b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7646b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7656b12ca56SVille Syrjälä 7666b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 7676b12ca56SVille Syrjälä return; 7686b12ca56SVille Syrjälä 7696b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 7706b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7716b12ca56SVille Syrjälä 7726b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7736b12ca56SVille Syrjälä POSTING_READ(reg); 774755e9019SImre Deak } 775755e9019SImre Deak 7766b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 7776b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 778755e9019SImre Deak { 7796b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 780755e9019SImre Deak u32 enable_mask; 781755e9019SImre Deak 7826b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7836b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7846b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7856b12ca56SVille Syrjälä 7866b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7876b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7886b12ca56SVille Syrjälä 7896b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7906b12ca56SVille Syrjälä return; 7916b12ca56SVille Syrjälä 7926b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7936b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7946b12ca56SVille Syrjälä 7956b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7966b12ca56SVille Syrjälä POSTING_READ(reg); 797755e9019SImre Deak } 798755e9019SImre Deak 799f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 800f3e30485SVille Syrjälä { 801f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 802f3e30485SVille Syrjälä return false; 803f3e30485SVille Syrjälä 804f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 805f3e30485SVille Syrjälä } 806f3e30485SVille Syrjälä 807c0e09200SDave Airlie /** 808f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 80914bb2c11STvrtko Ursulin * @dev_priv: i915 device private 81001c66889SZhao Yakui */ 81191d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 81201c66889SZhao Yakui { 813f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 814f49e38ddSJani Nikula return; 815f49e38ddSJani Nikula 81613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 81701c66889SZhao Yakui 818755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 81991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 8203b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 821755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 8221ec14ad3SChris Wilson 82313321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 82401c66889SZhao Yakui } 82501c66889SZhao Yakui 826f75f3746SVille Syrjälä /* 827f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 828f75f3746SVille Syrjälä * around the vertical blanking period. 829f75f3746SVille Syrjälä * 830f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 831f75f3746SVille Syrjälä * vblank_start >= 3 832f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 833f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 834f75f3746SVille Syrjälä * vtotal = vblank_start + 3 835f75f3746SVille Syrjälä * 836f75f3746SVille Syrjälä * start of vblank: 837f75f3746SVille Syrjälä * latch double buffered registers 838f75f3746SVille Syrjälä * increment frame counter (ctg+) 839f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 840f75f3746SVille Syrjälä * | 841f75f3746SVille Syrjälä * | frame start: 842f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 843f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 844f75f3746SVille Syrjälä * | | 845f75f3746SVille Syrjälä * | | start of vsync: 846f75f3746SVille Syrjälä * | | generate vsync interrupt 847f75f3746SVille Syrjälä * | | | 848f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 849f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 850f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 851f75f3746SVille Syrjälä * | | <----vs-----> | 852f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 853f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 854f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 855f75f3746SVille Syrjälä * | | | 856f75f3746SVille Syrjälä * last visible pixel first visible pixel 857f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 858f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 859f75f3746SVille Syrjälä * 860f75f3746SVille Syrjälä * x = horizontal active 861f75f3746SVille Syrjälä * _ = horizontal blanking 862f75f3746SVille Syrjälä * hs = horizontal sync 863f75f3746SVille Syrjälä * va = vertical active 864f75f3746SVille Syrjälä * vb = vertical blanking 865f75f3746SVille Syrjälä * vs = vertical sync 866f75f3746SVille Syrjälä * vbs = vblank_start (number) 867f75f3746SVille Syrjälä * 868f75f3746SVille Syrjälä * Summary: 869f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 870f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 871f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 872f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 873f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 874f75f3746SVille Syrjälä */ 875f75f3746SVille Syrjälä 87642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 87742f52ef8SKeith Packard * we use as a pipe index 87842f52ef8SKeith Packard */ 87988e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8800a3e67a4SJesse Barnes { 881fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 88232db0b65SVille Syrjälä struct drm_vblank_crtc *vblank = &dev->vblank[pipe]; 88332db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 884f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 8850b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 886694e409dSVille Syrjälä unsigned long irqflags; 887391f75e2SVille Syrjälä 88832db0b65SVille Syrjälä /* 88932db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 89032db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 89132db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 89232db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 89332db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 89432db0b65SVille Syrjälä * is still in a working state. However the core vblank code 89532db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 89632db0b65SVille Syrjälä * when we've told it that we don't have a working frame 89732db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 89832db0b65SVille Syrjälä */ 89932db0b65SVille Syrjälä if (!vblank->max_vblank_count) 90032db0b65SVille Syrjälä return 0; 90132db0b65SVille Syrjälä 9020b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 9030b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 9040b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 9050b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 9060b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 907391f75e2SVille Syrjälä 9080b2a8e09SVille Syrjälä /* Convert to pixel count */ 9090b2a8e09SVille Syrjälä vbl_start *= htotal; 9100b2a8e09SVille Syrjälä 9110b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 9120b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 9130b2a8e09SVille Syrjälä 9149db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 9159db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 9165eddb70bSChris Wilson 917694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 918694e409dSVille Syrjälä 9190a3e67a4SJesse Barnes /* 9200a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 9210a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 9220a3e67a4SJesse Barnes * register. 9230a3e67a4SJesse Barnes */ 9240a3e67a4SJesse Barnes do { 925694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 926694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 927694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 9280a3e67a4SJesse Barnes } while (high1 != high2); 9290a3e67a4SJesse Barnes 930694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 931694e409dSVille Syrjälä 9325eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 933391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 9345eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 935391f75e2SVille Syrjälä 936391f75e2SVille Syrjälä /* 937391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 938391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 939391f75e2SVille Syrjälä * counter against vblank start. 940391f75e2SVille Syrjälä */ 941edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 9420a3e67a4SJesse Barnes } 9430a3e67a4SJesse Barnes 944974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 9459880b7a5SJesse Barnes { 946fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9479880b7a5SJesse Barnes 948649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 9499880b7a5SJesse Barnes } 9509880b7a5SJesse Barnes 951aec0246fSUma Shankar /* 952aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 953aec0246fSUma Shankar * scanline register will not work to get the scanline, 954aec0246fSUma Shankar * since the timings are driven from the PORT or issues 955aec0246fSUma Shankar * with scanline register updates. 956aec0246fSUma Shankar * This function will use Framestamp and current 957aec0246fSUma Shankar * timestamp registers to calculate the scanline. 958aec0246fSUma Shankar */ 959aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 960aec0246fSUma Shankar { 961aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 962aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 963aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 964aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 965aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 966aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 967aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 968aec0246fSUma Shankar u32 clock = mode->crtc_clock; 969aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 970aec0246fSUma Shankar 971aec0246fSUma Shankar /* 972aec0246fSUma Shankar * To avoid the race condition where we might cross into the 973aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 974aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 975aec0246fSUma Shankar * during the same frame. 976aec0246fSUma Shankar */ 977aec0246fSUma Shankar do { 978aec0246fSUma Shankar /* 979aec0246fSUma Shankar * This field provides read back of the display 980aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 981aec0246fSUma Shankar * is sampled at every start of vertical blank. 982aec0246fSUma Shankar */ 983aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 984aec0246fSUma Shankar 985aec0246fSUma Shankar /* 986aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 987aec0246fSUma Shankar * time stamp value. 988aec0246fSUma Shankar */ 989aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 990aec0246fSUma Shankar 991aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 992aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 993aec0246fSUma Shankar 994aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 995aec0246fSUma Shankar clock), 1000 * htotal); 996aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 997aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 998aec0246fSUma Shankar 999aec0246fSUma Shankar return scanline; 1000aec0246fSUma Shankar } 1001aec0246fSUma Shankar 100275aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 1003a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 1004a225f079SVille Syrjälä { 1005a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 1006fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 10075caa0feaSDaniel Vetter const struct drm_display_mode *mode; 10085caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 1009a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 101080715b2fSVille Syrjälä int position, vtotal; 1011a225f079SVille Syrjälä 101272259536SVille Syrjälä if (!crtc->active) 101372259536SVille Syrjälä return -1; 101472259536SVille Syrjälä 10155caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 10165caa0feaSDaniel Vetter mode = &vblank->hwmode; 10175caa0feaSDaniel Vetter 1018aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 1019aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 1020aec0246fSUma Shankar 102180715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 1022a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 1023a225f079SVille Syrjälä vtotal /= 2; 1024a225f079SVille Syrjälä 1025cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 102675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 1027a225f079SVille Syrjälä else 102875aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 1029a225f079SVille Syrjälä 1030a225f079SVille Syrjälä /* 103141b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 103241b578fbSJesse Barnes * read it just before the start of vblank. So try it again 103341b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 103441b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 103541b578fbSJesse Barnes * 103641b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 103741b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 103841b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 103941b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 104041b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 104141b578fbSJesse Barnes */ 104291d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 104341b578fbSJesse Barnes int i, temp; 104441b578fbSJesse Barnes 104541b578fbSJesse Barnes for (i = 0; i < 100; i++) { 104641b578fbSJesse Barnes udelay(1); 1047707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 104841b578fbSJesse Barnes if (temp != position) { 104941b578fbSJesse Barnes position = temp; 105041b578fbSJesse Barnes break; 105141b578fbSJesse Barnes } 105241b578fbSJesse Barnes } 105341b578fbSJesse Barnes } 105441b578fbSJesse Barnes 105541b578fbSJesse Barnes /* 105680715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 105780715b2fSVille Syrjälä * scanline_offset adjustment. 1058a225f079SVille Syrjälä */ 105980715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1060a225f079SVille Syrjälä } 1061a225f079SVille Syrjälä 10621bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 10631bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 10643bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 10653bb403bfSVille Syrjälä const struct drm_display_mode *mode) 10660af7e4dfSMario Kleiner { 1067fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 106898187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 106998187836SVille Syrjälä pipe); 10703aa18df8SVille Syrjälä int position; 107178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1072ad3543edSMario Kleiner unsigned long irqflags; 10738a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 10748a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 10758a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 10760af7e4dfSMario Kleiner 1077fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 10780af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 10799db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 10801bf6ad62SDaniel Vetter return false; 10810af7e4dfSMario Kleiner } 10820af7e4dfSMario Kleiner 1083c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 108478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1085c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1086c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1087c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 10880af7e4dfSMario Kleiner 1089d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1090d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1091d31faf65SVille Syrjälä vbl_end /= 2; 1092d31faf65SVille Syrjälä vtotal /= 2; 1093d31faf65SVille Syrjälä } 1094d31faf65SVille Syrjälä 1095ad3543edSMario Kleiner /* 1096ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1097ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1098ad3543edSMario Kleiner * following code must not block on uncore.lock. 1099ad3543edSMario Kleiner */ 1100ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1101ad3543edSMario Kleiner 1102ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1103ad3543edSMario Kleiner 1104ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1105ad3543edSMario Kleiner if (stime) 1106ad3543edSMario Kleiner *stime = ktime_get(); 1107ad3543edSMario Kleiner 11088a920e24SVille Syrjälä if (use_scanline_counter) { 11090af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 11100af7e4dfSMario Kleiner * scanout position from Display scan line register. 11110af7e4dfSMario Kleiner */ 1112a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 11130af7e4dfSMario Kleiner } else { 11140af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 11150af7e4dfSMario Kleiner * We can split this into vertical and horizontal 11160af7e4dfSMario Kleiner * scanout position. 11170af7e4dfSMario Kleiner */ 111875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 11190af7e4dfSMario Kleiner 11203aa18df8SVille Syrjälä /* convert to pixel counts */ 11213aa18df8SVille Syrjälä vbl_start *= htotal; 11223aa18df8SVille Syrjälä vbl_end *= htotal; 11233aa18df8SVille Syrjälä vtotal *= htotal; 112478e8fc6bSVille Syrjälä 112578e8fc6bSVille Syrjälä /* 11267e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 11277e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 11287e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 11297e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 11307e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 11317e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 11327e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 11337e78f1cbSVille Syrjälä */ 11347e78f1cbSVille Syrjälä if (position >= vtotal) 11357e78f1cbSVille Syrjälä position = vtotal - 1; 11367e78f1cbSVille Syrjälä 11377e78f1cbSVille Syrjälä /* 113878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 113978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 114078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 114178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 114278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 114378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 114478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 114578e8fc6bSVille Syrjälä */ 114678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 11473aa18df8SVille Syrjälä } 11483aa18df8SVille Syrjälä 1149ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1150ad3543edSMario Kleiner if (etime) 1151ad3543edSMario Kleiner *etime = ktime_get(); 1152ad3543edSMario Kleiner 1153ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1154ad3543edSMario Kleiner 1155ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1156ad3543edSMario Kleiner 11573aa18df8SVille Syrjälä /* 11583aa18df8SVille Syrjälä * While in vblank, position will be negative 11593aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 11603aa18df8SVille Syrjälä * vblank, position will be positive counting 11613aa18df8SVille Syrjälä * up since vbl_end. 11623aa18df8SVille Syrjälä */ 11633aa18df8SVille Syrjälä if (position >= vbl_start) 11643aa18df8SVille Syrjälä position -= vbl_end; 11653aa18df8SVille Syrjälä else 11663aa18df8SVille Syrjälä position += vtotal - vbl_end; 11673aa18df8SVille Syrjälä 11688a920e24SVille Syrjälä if (use_scanline_counter) { 11693aa18df8SVille Syrjälä *vpos = position; 11703aa18df8SVille Syrjälä *hpos = 0; 11713aa18df8SVille Syrjälä } else { 11720af7e4dfSMario Kleiner *vpos = position / htotal; 11730af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 11740af7e4dfSMario Kleiner } 11750af7e4dfSMario Kleiner 11761bf6ad62SDaniel Vetter return true; 11770af7e4dfSMario Kleiner } 11780af7e4dfSMario Kleiner 1179a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1180a225f079SVille Syrjälä { 1181fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1182a225f079SVille Syrjälä unsigned long irqflags; 1183a225f079SVille Syrjälä int position; 1184a225f079SVille Syrjälä 1185a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1186a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1187a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1188a225f079SVille Syrjälä 1189a225f079SVille Syrjälä return position; 1190a225f079SVille Syrjälä } 1191a225f079SVille Syrjälä 119291d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1193f97108d1SJesse Barnes { 1194b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 11959270388eSDaniel Vetter u8 new_delay; 11969270388eSDaniel Vetter 1197d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1198f97108d1SJesse Barnes 119973edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 120073edd18fSDaniel Vetter 120120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12029270388eSDaniel Vetter 12037648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1204b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1205b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1206f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1207f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1208f97108d1SJesse Barnes 1209f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1210b5b72e89SMatthew Garrett if (busy_up > max_avg) { 121120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 121220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 121320e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 121420e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1215b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 121620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 121720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 121820e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 121920e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1220f97108d1SJesse Barnes } 1221f97108d1SJesse Barnes 122291d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 122320e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1224f97108d1SJesse Barnes 1225d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12269270388eSDaniel Vetter 1227f97108d1SJesse Barnes return; 1228f97108d1SJesse Barnes } 1229f97108d1SJesse Barnes 123043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 123143cf3bf0SChris Wilson struct intel_rps_ei *ei) 123231685c25SDeepak S { 1233679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 123443cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 123543cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 123631685c25SDeepak S } 123731685c25SDeepak S 123843cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 123943cf3bf0SChris Wilson { 1240562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 124143cf3bf0SChris Wilson } 124243cf3bf0SChris Wilson 124343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 124443cf3bf0SChris Wilson { 1245562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1246562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 124743cf3bf0SChris Wilson struct intel_rps_ei now; 124843cf3bf0SChris Wilson u32 events = 0; 124943cf3bf0SChris Wilson 1250e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 125143cf3bf0SChris Wilson return 0; 125243cf3bf0SChris Wilson 125343cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 125431685c25SDeepak S 1255679cb6c1SMika Kuoppala if (prev->ktime) { 1256e0e8c7cbSChris Wilson u64 time, c0; 1257569884e3SChris Wilson u32 render, media; 1258e0e8c7cbSChris Wilson 1259679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12608f68d591SChris Wilson 1261e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1262e0e8c7cbSChris Wilson 1263e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1264e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1265e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1266e0e8c7cbSChris Wilson * into our activity counter. 1267e0e8c7cbSChris Wilson */ 1268569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1269569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1270569884e3SChris Wilson c0 = max(render, media); 12716b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1272e0e8c7cbSChris Wilson 127360548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1274e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 127560548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1276e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 127731685c25SDeepak S } 127831685c25SDeepak S 1279562d9baeSSagar Arun Kamble rps->ei = now; 128043cf3bf0SChris Wilson return events; 128131685c25SDeepak S } 128231685c25SDeepak S 12834912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12843b8d8d91SJesse Barnes { 12852d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1286562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1287562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12887c0a16adSChris Wilson bool client_boost = false; 12898d3afd7dSChris Wilson int new_delay, adj, min, max; 12907c0a16adSChris Wilson u32 pm_iir = 0; 12913b8d8d91SJesse Barnes 129259cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1293562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1294562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1295562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1296d4d70aa5SImre Deak } 129759cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12984912d041SBen Widawsky 129960611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1300a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 13018d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 13027c0a16adSChris Wilson goto out; 13033b8d8d91SJesse Barnes 13049f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 13057b9e0ae6SChris Wilson 130643cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 130743cf3bf0SChris Wilson 1308562d9baeSSagar Arun Kamble adj = rps->last_adj; 1309562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1310562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1311562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 13127b92c1bdSChris Wilson if (client_boost) 1313562d9baeSSagar Arun Kamble max = rps->max_freq; 1314562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1315562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 13168d3afd7dSChris Wilson adj = 0; 13178d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1318dd75fdc8SChris Wilson if (adj > 0) 1319dd75fdc8SChris Wilson adj *= 2; 1320edcf284bSChris Wilson else /* CHV needs even encode values */ 1321edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 13227e79a683SSagar Arun Kamble 1323562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 13247e79a683SSagar Arun Kamble adj = 0; 13257b92c1bdSChris Wilson } else if (client_boost) { 1326f5a4c67dSChris Wilson adj = 0; 1327dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1328562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1329562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1330562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1331562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1332dd75fdc8SChris Wilson adj = 0; 1333dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1334dd75fdc8SChris Wilson if (adj < 0) 1335dd75fdc8SChris Wilson adj *= 2; 1336edcf284bSChris Wilson else /* CHV needs even encode values */ 1337edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 13387e79a683SSagar Arun Kamble 1339562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 13407e79a683SSagar Arun Kamble adj = 0; 1341dd75fdc8SChris Wilson } else { /* unknown event */ 1342edcf284bSChris Wilson adj = 0; 1343dd75fdc8SChris Wilson } 13443b8d8d91SJesse Barnes 1345562d9baeSSagar Arun Kamble rps->last_adj = adj; 1346edcf284bSChris Wilson 13472a8862d2SChris Wilson /* 13482a8862d2SChris Wilson * Limit deboosting and boosting to keep ourselves at the extremes 13492a8862d2SChris Wilson * when in the respective power modes (i.e. slowly decrease frequencies 13502a8862d2SChris Wilson * while in the HIGH_POWER zone and slowly increase frequencies while 13512a8862d2SChris Wilson * in the LOW_POWER zone). On idle, we will hit the timeout and drop 13522a8862d2SChris Wilson * to the next level quickly, and conversely if busy we expect to 13532a8862d2SChris Wilson * hit a waitboost and rapidly switch into max power. 13542a8862d2SChris Wilson */ 13552a8862d2SChris Wilson if ((adj < 0 && rps->power.mode == HIGH_POWER) || 13562a8862d2SChris Wilson (adj > 0 && rps->power.mode == LOW_POWER)) 13572a8862d2SChris Wilson rps->last_adj = 0; 13582a8862d2SChris Wilson 135979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 136079249636SBen Widawsky * interrupt 136179249636SBen Widawsky */ 1362edcf284bSChris Wilson new_delay += adj; 13638d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 136427544369SDeepak S 13659fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 13669fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1367562d9baeSSagar Arun Kamble rps->last_adj = 0; 13689fcee2f7SChris Wilson } 13693b8d8d91SJesse Barnes 13709f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13717c0a16adSChris Wilson 13727c0a16adSChris Wilson out: 13737c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13747c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1375562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13767c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13777c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13783b8d8d91SJesse Barnes } 13793b8d8d91SJesse Barnes 1380e3689190SBen Widawsky 1381e3689190SBen Widawsky /** 1382e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1383e3689190SBen Widawsky * occurred. 1384e3689190SBen Widawsky * @work: workqueue struct 1385e3689190SBen Widawsky * 1386e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1387e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1388e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1389e3689190SBen Widawsky */ 1390e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1391e3689190SBen Widawsky { 13922d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1393cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1394e3689190SBen Widawsky u32 error_status, row, bank, subbank; 139535a85ac6SBen Widawsky char *parity_event[6]; 1396a9c287c9SJani Nikula u32 misccpctl; 1397a9c287c9SJani Nikula u8 slice = 0; 1398e3689190SBen Widawsky 1399e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1400e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1401e3689190SBen Widawsky * any time we access those registers. 1402e3689190SBen Widawsky */ 140391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1404e3689190SBen Widawsky 140535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 140635a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 140735a85ac6SBen Widawsky goto out; 140835a85ac6SBen Widawsky 1409e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1410e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1411e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1412e3689190SBen Widawsky 141335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1414f0f59a00SVille Syrjälä i915_reg_t reg; 141535a85ac6SBen Widawsky 141635a85ac6SBen Widawsky slice--; 14172d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 141835a85ac6SBen Widawsky break; 141935a85ac6SBen Widawsky 142035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 142135a85ac6SBen Widawsky 14226fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 142335a85ac6SBen Widawsky 142435a85ac6SBen Widawsky error_status = I915_READ(reg); 1425e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1426e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1427e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1428e3689190SBen Widawsky 142935a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 143035a85ac6SBen Widawsky POSTING_READ(reg); 1431e3689190SBen Widawsky 1432cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1433e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1434e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1435e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 143635a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 143735a85ac6SBen Widawsky parity_event[5] = NULL; 1438e3689190SBen Widawsky 143991c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1440e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1441e3689190SBen Widawsky 144235a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 144335a85ac6SBen Widawsky slice, row, bank, subbank); 1444e3689190SBen Widawsky 144535a85ac6SBen Widawsky kfree(parity_event[4]); 1446e3689190SBen Widawsky kfree(parity_event[3]); 1447e3689190SBen Widawsky kfree(parity_event[2]); 1448e3689190SBen Widawsky kfree(parity_event[1]); 1449e3689190SBen Widawsky } 1450e3689190SBen Widawsky 145135a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 145235a85ac6SBen Widawsky 145335a85ac6SBen Widawsky out: 145435a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 14554cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 14562d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 14574cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 145835a85ac6SBen Widawsky 145991c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 146035a85ac6SBen Widawsky } 146135a85ac6SBen Widawsky 1462261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1463261e40b8SVille Syrjälä u32 iir) 1464e3689190SBen Widawsky { 1465261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1466e3689190SBen Widawsky return; 1467e3689190SBen Widawsky 1468d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1469261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1470d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1471e3689190SBen Widawsky 1472261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 147335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 147435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 147535a85ac6SBen Widawsky 147635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 147735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 147835a85ac6SBen Widawsky 1479a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1480e3689190SBen Widawsky } 1481e3689190SBen Widawsky 1482261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1483f1af8fc1SPaulo Zanoni u32 gt_iir) 1484f1af8fc1SPaulo Zanoni { 1485f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14868a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1487f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 14888a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1489f1af8fc1SPaulo Zanoni } 1490f1af8fc1SPaulo Zanoni 1491261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1492e7b4c6b1SDaniel Vetter u32 gt_iir) 1493e7b4c6b1SDaniel Vetter { 1494f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 14958a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 1496cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 14978a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 1498cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 14998a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]); 1500e7b4c6b1SDaniel Vetter 1501cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1502cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1503aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1504aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1505e3689190SBen Widawsky 1506261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1507261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1508e7b4c6b1SDaniel Vetter } 1509e7b4c6b1SDaniel Vetter 15105d3d69d5SChris Wilson static void 151151f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1512fbcc1a0cSNick Hoath { 151331de7350SChris Wilson bool tasklet = false; 1514f747026cSChris Wilson 1515fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 15168ea397faSChris Wilson tasklet = true; 151731de7350SChris Wilson 151851f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 151952c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 15204c6ce5c9SChris Wilson tasklet |= intel_engine_needs_breadcrumb_tasklet(engine); 152131de7350SChris Wilson } 152231de7350SChris Wilson 152331de7350SChris Wilson if (tasklet) 1524fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1525fbcc1a0cSNick Hoath } 1526fbcc1a0cSNick Hoath 15272e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 152855ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1529abd58f01SBen Widawsky { 153025286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 15312e4a5b25SChris Wilson 1532f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1533f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 15348a68d464SChris Wilson GEN8_GT_VCS0_IRQ | \ 1535f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1536f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1537f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1538f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1539f0fd96f5SChris Wilson 1540abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15412e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 15422e4a5b25SChris Wilson if (likely(gt_iir[0])) 15432e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1544abd58f01SBen Widawsky } 1545abd58f01SBen Widawsky 15468a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15472e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 15482e4a5b25SChris Wilson if (likely(gt_iir[1])) 15492e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 155074cdb337SChris Wilson } 155174cdb337SChris Wilson 155226705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15532e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1554f4de7794SChris Wilson if (likely(gt_iir[2])) 1555f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 15560961021aSBen Widawsky } 15572e4a5b25SChris Wilson 15582e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15592e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 15602e4a5b25SChris Wilson if (likely(gt_iir[3])) 15612e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 156255ef72f2SChris Wilson } 1563abd58f01SBen Widawsky } 1564abd58f01SBen Widawsky 15652e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1566f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1567e30e251aSVille Syrjälä { 1568f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 15698a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[RCS0], 157051f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15718a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[BCS0], 157251f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1573e30e251aSVille Syrjälä } 1574e30e251aSVille Syrjälä 15758a68d464SChris Wilson if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) { 15768a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS0], 15778a68d464SChris Wilson gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT); 15788a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VCS1], 157951f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 1580e30e251aSVille Syrjälä } 1581e30e251aSVille Syrjälä 1582f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15838a68d464SChris Wilson gen8_cs_irq_handler(i915->engine[VECS0], 158451f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1585f0fd96f5SChris Wilson } 1586e30e251aSVille Syrjälä 1587f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15882e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15892e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1590e30e251aSVille Syrjälä } 1591f0fd96f5SChris Wilson } 1592e30e251aSVille Syrjälä 1593af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1594121e758eSDhinakaran Pandiyan { 1595af92058fSVille Syrjälä switch (pin) { 1596af92058fSVille Syrjälä case HPD_PORT_C: 1597121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1598af92058fSVille Syrjälä case HPD_PORT_D: 1599121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1600af92058fSVille Syrjälä case HPD_PORT_E: 1601121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1602af92058fSVille Syrjälä case HPD_PORT_F: 1603121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1604121e758eSDhinakaran Pandiyan default: 1605121e758eSDhinakaran Pandiyan return false; 1606121e758eSDhinakaran Pandiyan } 1607121e758eSDhinakaran Pandiyan } 1608121e758eSDhinakaran Pandiyan 1609af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 161063c88d22SImre Deak { 1611af92058fSVille Syrjälä switch (pin) { 1612af92058fSVille Syrjälä case HPD_PORT_A: 1613195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1614af92058fSVille Syrjälä case HPD_PORT_B: 161563c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1616af92058fSVille Syrjälä case HPD_PORT_C: 161763c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 161863c88d22SImre Deak default: 161963c88d22SImre Deak return false; 162063c88d22SImre Deak } 162163c88d22SImre Deak } 162263c88d22SImre Deak 1623af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 162431604222SAnusha Srivatsa { 1625af92058fSVille Syrjälä switch (pin) { 1626af92058fSVille Syrjälä case HPD_PORT_A: 162731604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1628af92058fSVille Syrjälä case HPD_PORT_B: 162931604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 163031604222SAnusha Srivatsa default: 163131604222SAnusha Srivatsa return false; 163231604222SAnusha Srivatsa } 163331604222SAnusha Srivatsa } 163431604222SAnusha Srivatsa 1635af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 163631604222SAnusha Srivatsa { 1637af92058fSVille Syrjälä switch (pin) { 1638af92058fSVille Syrjälä case HPD_PORT_C: 163931604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1640af92058fSVille Syrjälä case HPD_PORT_D: 164131604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1642af92058fSVille Syrjälä case HPD_PORT_E: 164331604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1644af92058fSVille Syrjälä case HPD_PORT_F: 164531604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 164631604222SAnusha Srivatsa default: 164731604222SAnusha Srivatsa return false; 164831604222SAnusha Srivatsa } 164931604222SAnusha Srivatsa } 165031604222SAnusha Srivatsa 1651af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 16526dbf30ceSVille Syrjälä { 1653af92058fSVille Syrjälä switch (pin) { 1654af92058fSVille Syrjälä case HPD_PORT_E: 16556dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 16566dbf30ceSVille Syrjälä default: 16576dbf30ceSVille Syrjälä return false; 16586dbf30ceSVille Syrjälä } 16596dbf30ceSVille Syrjälä } 16606dbf30ceSVille Syrjälä 1661af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 166274c0b395SVille Syrjälä { 1663af92058fSVille Syrjälä switch (pin) { 1664af92058fSVille Syrjälä case HPD_PORT_A: 166574c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1666af92058fSVille Syrjälä case HPD_PORT_B: 166774c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1668af92058fSVille Syrjälä case HPD_PORT_C: 166974c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1670af92058fSVille Syrjälä case HPD_PORT_D: 167174c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 167274c0b395SVille Syrjälä default: 167374c0b395SVille Syrjälä return false; 167474c0b395SVille Syrjälä } 167574c0b395SVille Syrjälä } 167674c0b395SVille Syrjälä 1677af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1678e4ce95aaSVille Syrjälä { 1679af92058fSVille Syrjälä switch (pin) { 1680af92058fSVille Syrjälä case HPD_PORT_A: 1681e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1682e4ce95aaSVille Syrjälä default: 1683e4ce95aaSVille Syrjälä return false; 1684e4ce95aaSVille Syrjälä } 1685e4ce95aaSVille Syrjälä } 1686e4ce95aaSVille Syrjälä 1687af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 168813cf5504SDave Airlie { 1689af92058fSVille Syrjälä switch (pin) { 1690af92058fSVille Syrjälä case HPD_PORT_B: 1691676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1692af92058fSVille Syrjälä case HPD_PORT_C: 1693676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1694af92058fSVille Syrjälä case HPD_PORT_D: 1695676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1696676574dfSJani Nikula default: 1697676574dfSJani Nikula return false; 169813cf5504SDave Airlie } 169913cf5504SDave Airlie } 170013cf5504SDave Airlie 1701af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 170213cf5504SDave Airlie { 1703af92058fSVille Syrjälä switch (pin) { 1704af92058fSVille Syrjälä case HPD_PORT_B: 1705676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1706af92058fSVille Syrjälä case HPD_PORT_C: 1707676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1708af92058fSVille Syrjälä case HPD_PORT_D: 1709676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1710676574dfSJani Nikula default: 1711676574dfSJani Nikula return false; 171213cf5504SDave Airlie } 171313cf5504SDave Airlie } 171413cf5504SDave Airlie 171542db67d6SVille Syrjälä /* 171642db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 171742db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 171842db67d6SVille Syrjälä * hotplug detection results from several registers. 171942db67d6SVille Syrjälä * 172042db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 172142db67d6SVille Syrjälä */ 1722cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1723cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 17248c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1725fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1726af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1727676574dfSJani Nikula { 1728e9be2850SVille Syrjälä enum hpd_pin pin; 1729676574dfSJani Nikula 1730e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1731e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 17328c841e57SJani Nikula continue; 17338c841e57SJani Nikula 1734e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1735676574dfSJani Nikula 1736af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1737e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1738676574dfSJani Nikula } 1739676574dfSJani Nikula 1740f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1741f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1742676574dfSJani Nikula 1743676574dfSJani Nikula } 1744676574dfSJani Nikula 174591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1746515ac2bbSDaniel Vetter { 174728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1748515ac2bbSDaniel Vetter } 1749515ac2bbSDaniel Vetter 175091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1751ce99c256SDaniel Vetter { 17529ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1753ce99c256SDaniel Vetter } 1754ce99c256SDaniel Vetter 17558bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 175691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 175791d14251STvrtko Ursulin enum pipe pipe, 1758a9c287c9SJani Nikula u32 crc0, u32 crc1, 1759a9c287c9SJani Nikula u32 crc2, u32 crc3, 1760a9c287c9SJani Nikula u32 crc4) 17618bf1e9f1SShuang He { 17628bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 17638c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 17645cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 17655cee6c45SVille Syrjälä 17665cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1767b2c88f5bSDamien Lespiau 1768d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 17698c6b709dSTomeu Vizoso /* 17708c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 17718c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 17728c6b709dSTomeu Vizoso * out the buggy result. 17738c6b709dSTomeu Vizoso * 1774163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 17758c6b709dSTomeu Vizoso * don't trust that one either. 17768c6b709dSTomeu Vizoso */ 1777033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1778163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 17798c6b709dSTomeu Vizoso pipe_crc->skipped++; 17808c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17818c6b709dSTomeu Vizoso return; 17828c6b709dSTomeu Vizoso } 17838c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17846cc42152SMaarten Lankhorst 1785246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1786ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1787246ee524STomeu Vizoso crcs); 17888c6b709dSTomeu Vizoso } 1789277de95eSDaniel Vetter #else 1790277de95eSDaniel Vetter static inline void 179191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 179291d14251STvrtko Ursulin enum pipe pipe, 1793a9c287c9SJani Nikula u32 crc0, u32 crc1, 1794a9c287c9SJani Nikula u32 crc2, u32 crc3, 1795a9c287c9SJani Nikula u32 crc4) {} 1796277de95eSDaniel Vetter #endif 1797eba94eb9SDaniel Vetter 1798277de95eSDaniel Vetter 179991d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 180091d14251STvrtko Ursulin enum pipe pipe) 18015a69b89fSDaniel Vetter { 180291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18035a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 18045a69b89fSDaniel Vetter 0, 0, 0, 0); 18055a69b89fSDaniel Vetter } 18065a69b89fSDaniel Vetter 180791d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 180891d14251STvrtko Ursulin enum pipe pipe) 1809eba94eb9SDaniel Vetter { 181091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1811eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1812eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1813eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1814eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 18158bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1816eba94eb9SDaniel Vetter } 18175b3a856bSDaniel Vetter 181891d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 181991d14251STvrtko Ursulin enum pipe pipe) 18205b3a856bSDaniel Vetter { 1821a9c287c9SJani Nikula u32 res1, res2; 18220b5c5ed0SDaniel Vetter 182391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 18240b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 18250b5c5ed0SDaniel Vetter else 18260b5c5ed0SDaniel Vetter res1 = 0; 18270b5c5ed0SDaniel Vetter 182891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 18290b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 18300b5c5ed0SDaniel Vetter else 18310b5c5ed0SDaniel Vetter res2 = 0; 18325b3a856bSDaniel Vetter 183391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 18340b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 18350b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 18360b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 18370b5c5ed0SDaniel Vetter res1, res2); 18385b3a856bSDaniel Vetter } 18398bf1e9f1SShuang He 18401403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 18411403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 18421403c0d4SPaulo Zanoni * the work queue. */ 1843a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir) 1844a087bafeSMika Kuoppala { 1845a087bafeSMika Kuoppala struct intel_rps *rps = &i915->gt_pm.rps; 1846a087bafeSMika Kuoppala const u32 events = i915->pm_rps_events & pm_iir; 1847a087bafeSMika Kuoppala 1848a087bafeSMika Kuoppala lockdep_assert_held(&i915->irq_lock); 1849a087bafeSMika Kuoppala 1850a087bafeSMika Kuoppala if (unlikely(!events)) 1851a087bafeSMika Kuoppala return; 1852a087bafeSMika Kuoppala 1853a087bafeSMika Kuoppala gen6_mask_pm_irq(i915, events); 1854a087bafeSMika Kuoppala 1855a087bafeSMika Kuoppala if (!rps->interrupts_enabled) 1856a087bafeSMika Kuoppala return; 1857a087bafeSMika Kuoppala 1858a087bafeSMika Kuoppala rps->pm_iir |= events; 1859a087bafeSMika Kuoppala schedule_work(&rps->work); 1860a087bafeSMika Kuoppala } 1861a087bafeSMika Kuoppala 18621403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1863baf02a1fSBen Widawsky { 1864562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1865562d9baeSSagar Arun Kamble 1866a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 186759cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1868f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1869562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1870562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1871562d9baeSSagar Arun Kamble schedule_work(&rps->work); 187241a05a3aSDaniel Vetter } 1873d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1874d4d70aa5SImre Deak } 1875baf02a1fSBen Widawsky 1876bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1877c9a9a268SImre Deak return; 1878c9a9a268SImre Deak 187912638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 18808a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]); 188112638c57SBen Widawsky 1882aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1883aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 188412638c57SBen Widawsky } 1885baf02a1fSBen Widawsky 188626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 188726705e20SSagar Arun Kamble { 188893bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 188993bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 189026705e20SSagar Arun Kamble } 189126705e20SSagar Arun Kamble 189244d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 189344d9241eSVille Syrjälä { 189444d9241eSVille Syrjälä enum pipe pipe; 189544d9241eSVille Syrjälä 189644d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 189744d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 189844d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 189944d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 190044d9241eSVille Syrjälä 190144d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 190244d9241eSVille Syrjälä } 190344d9241eSVille Syrjälä } 190444d9241eSVille Syrjälä 1905eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 190691d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 19077e231dbeSJesse Barnes { 19087e231dbeSJesse Barnes int pipe; 19097e231dbeSJesse Barnes 191058ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 19111ca993d2SVille Syrjälä 19121ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 19131ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 19141ca993d2SVille Syrjälä return; 19151ca993d2SVille Syrjälä } 19161ca993d2SVille Syrjälä 1917055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1918f0f59a00SVille Syrjälä i915_reg_t reg; 19196b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 192091d181ddSImre Deak 1921bbb5eebfSDaniel Vetter /* 1922bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1923bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1924bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1925bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1926bbb5eebfSDaniel Vetter * handle. 1927bbb5eebfSDaniel Vetter */ 19280f239f4cSDaniel Vetter 19290f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 19306b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1931bbb5eebfSDaniel Vetter 1932bbb5eebfSDaniel Vetter switch (pipe) { 1933bbb5eebfSDaniel Vetter case PIPE_A: 1934bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1935bbb5eebfSDaniel Vetter break; 1936bbb5eebfSDaniel Vetter case PIPE_B: 1937bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1938bbb5eebfSDaniel Vetter break; 19393278f67fSVille Syrjälä case PIPE_C: 19403278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 19413278f67fSVille Syrjälä break; 1942bbb5eebfSDaniel Vetter } 1943bbb5eebfSDaniel Vetter if (iir & iir_bit) 19446b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1945bbb5eebfSDaniel Vetter 19466b12ca56SVille Syrjälä if (!status_mask) 194791d181ddSImre Deak continue; 194891d181ddSImre Deak 194991d181ddSImre Deak reg = PIPESTAT(pipe); 19506b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 19516b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 19527e231dbeSJesse Barnes 19537e231dbeSJesse Barnes /* 19547e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1955132c27c9SVille Syrjälä * 1956132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1957132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1958132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1959132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1960132c27c9SVille Syrjälä * an interrupt is still pending. 19617e231dbeSJesse Barnes */ 1962132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1963132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1964132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1965132c27c9SVille Syrjälä } 19667e231dbeSJesse Barnes } 196758ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 19682ecb8ca4SVille Syrjälä } 19692ecb8ca4SVille Syrjälä 1970eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1971eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1972eb64343cSVille Syrjälä { 1973eb64343cSVille Syrjälä enum pipe pipe; 1974eb64343cSVille Syrjälä 1975eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1976eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1977eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1978eb64343cSVille Syrjälä 1979eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1980eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1981eb64343cSVille Syrjälä 1982eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1983eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1984eb64343cSVille Syrjälä } 1985eb64343cSVille Syrjälä } 1986eb64343cSVille Syrjälä 1987eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1988eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1989eb64343cSVille Syrjälä { 1990eb64343cSVille Syrjälä bool blc_event = false; 1991eb64343cSVille Syrjälä enum pipe pipe; 1992eb64343cSVille Syrjälä 1993eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1994eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1995eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1996eb64343cSVille Syrjälä 1997eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1998eb64343cSVille Syrjälä blc_event = true; 1999eb64343cSVille Syrjälä 2000eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2001eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2002eb64343cSVille Syrjälä 2003eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2004eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2005eb64343cSVille Syrjälä } 2006eb64343cSVille Syrjälä 2007eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2008eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2009eb64343cSVille Syrjälä } 2010eb64343cSVille Syrjälä 2011eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 2012eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 2013eb64343cSVille Syrjälä { 2014eb64343cSVille Syrjälä bool blc_event = false; 2015eb64343cSVille Syrjälä enum pipe pipe; 2016eb64343cSVille Syrjälä 2017eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 2018eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2019eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 2020eb64343cSVille Syrjälä 2021eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2022eb64343cSVille Syrjälä blc_event = true; 2023eb64343cSVille Syrjälä 2024eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2025eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2026eb64343cSVille Syrjälä 2027eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2028eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2029eb64343cSVille Syrjälä } 2030eb64343cSVille Syrjälä 2031eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2032eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 2033eb64343cSVille Syrjälä 2034eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2035eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 2036eb64343cSVille Syrjälä } 2037eb64343cSVille Syrjälä 203891d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 20392ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 20402ecb8ca4SVille Syrjälä { 20412ecb8ca4SVille Syrjälä enum pipe pipe; 20427e231dbeSJesse Barnes 2043055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2044fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 2045fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20464356d586SDaniel Vetter 20474356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 204891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 20492d9d2b0bSVille Syrjälä 20501f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 20511f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 205231acc7f5SJesse Barnes } 205331acc7f5SJesse Barnes 2054c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 205591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2056c1874ed7SImre Deak } 2057c1874ed7SImre Deak 20581ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 205916c6c56bSVille Syrjälä { 20600ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 20610ba7c51aSVille Syrjälä int i; 206216c6c56bSVille Syrjälä 20630ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 20640ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 20650ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 20660ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 20670ba7c51aSVille Syrjälä else 20680ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 20690ba7c51aSVille Syrjälä 20700ba7c51aSVille Syrjälä /* 20710ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 20720ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 20730ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 20740ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 20750ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 20760ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 20770ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 20780ba7c51aSVille Syrjälä */ 20790ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 20800ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 20810ba7c51aSVille Syrjälä 20820ba7c51aSVille Syrjälä if (tmp == 0) 20830ba7c51aSVille Syrjälä return hotplug_status; 20840ba7c51aSVille Syrjälä 20850ba7c51aSVille Syrjälä hotplug_status |= tmp; 20863ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 20870ba7c51aSVille Syrjälä } 20880ba7c51aSVille Syrjälä 20890ba7c51aSVille Syrjälä WARN_ONCE(1, 20900ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 20910ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 20921ae3c34cSVille Syrjälä 20931ae3c34cSVille Syrjälä return hotplug_status; 20941ae3c34cSVille Syrjälä } 20951ae3c34cSVille Syrjälä 209691d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 20971ae3c34cSVille Syrjälä u32 hotplug_status) 20981ae3c34cSVille Syrjälä { 20991ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21003ff60f89SOscar Mateo 210191d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 210291d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 210316c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 210416c6c56bSVille Syrjälä 210558f2cf24SVille Syrjälä if (hotplug_trigger) { 2106cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2107cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2108cf53902fSRodrigo Vivi hpd_status_g4x, 2109fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 211058f2cf24SVille Syrjälä 211191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 211258f2cf24SVille Syrjälä } 2113369712e8SJani Nikula 2114369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 211591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 211616c6c56bSVille Syrjälä } else { 211716c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 211816c6c56bSVille Syrjälä 211958f2cf24SVille Syrjälä if (hotplug_trigger) { 2120cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2121cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2122cf53902fSRodrigo Vivi hpd_status_i915, 2123fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 212491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 212516c6c56bSVille Syrjälä } 21263ff60f89SOscar Mateo } 212758f2cf24SVille Syrjälä } 212816c6c56bSVille Syrjälä 2129c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2130c1874ed7SImre Deak { 213145a83f84SDaniel Vetter struct drm_device *dev = arg; 2132fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2133c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2134c1874ed7SImre Deak 21352dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21362dd2a883SImre Deak return IRQ_NONE; 21372dd2a883SImre Deak 21381f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21391f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21401f814dacSImre Deak 21411e1cace9SVille Syrjälä do { 21426e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 21432ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21441ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2145a5e485a9SVille Syrjälä u32 ier = 0; 21463ff60f89SOscar Mateo 2147c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2148c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21493ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2150c1874ed7SImre Deak 2151c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 21521e1cace9SVille Syrjälä break; 2153c1874ed7SImre Deak 2154c1874ed7SImre Deak ret = IRQ_HANDLED; 2155c1874ed7SImre Deak 2156a5e485a9SVille Syrjälä /* 2157a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2158a5e485a9SVille Syrjälä * 2159a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2160a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2161a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2162a5e485a9SVille Syrjälä * 2163a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2164a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2165a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2166a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2167a5e485a9SVille Syrjälä * bits this time around. 2168a5e485a9SVille Syrjälä */ 21694a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2170a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2171a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 21724a0a0202SVille Syrjälä 21734a0a0202SVille Syrjälä if (gt_iir) 21744a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 21754a0a0202SVille Syrjälä if (pm_iir) 21764a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 21774a0a0202SVille Syrjälä 21787ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 21791ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 21807ce4d1f2SVille Syrjälä 21813ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 21823ff60f89SOscar Mateo * signalled in iir */ 2183eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 21847ce4d1f2SVille Syrjälä 2185eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2186eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2187eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2188eef57324SJerome Anand 21897ce4d1f2SVille Syrjälä /* 21907ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21917ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21927ce4d1f2SVille Syrjälä */ 21937ce4d1f2SVille Syrjälä if (iir) 21947ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21954a0a0202SVille Syrjälä 2196a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 21974a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 21981ae3c34cSVille Syrjälä 219952894874SVille Syrjälä if (gt_iir) 2200261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 220152894874SVille Syrjälä if (pm_iir) 220252894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 220352894874SVille Syrjälä 22041ae3c34cSVille Syrjälä if (hotplug_status) 220591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22062ecb8ca4SVille Syrjälä 220791d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 22081e1cace9SVille Syrjälä } while (0); 22097e231dbeSJesse Barnes 22101f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22111f814dacSImre Deak 22127e231dbeSJesse Barnes return ret; 22137e231dbeSJesse Barnes } 22147e231dbeSJesse Barnes 221543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 221643f328d7SVille Syrjälä { 221745a83f84SDaniel Vetter struct drm_device *dev = arg; 2218fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 221943f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 222043f328d7SVille Syrjälä 22212dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22222dd2a883SImre Deak return IRQ_NONE; 22232dd2a883SImre Deak 22241f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22251f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22261f814dacSImre Deak 2227579de73bSChris Wilson do { 22286e814800SVille Syrjälä u32 master_ctl, iir; 22292ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 22301ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2231f0fd96f5SChris Wilson u32 gt_iir[4]; 2232a5e485a9SVille Syrjälä u32 ier = 0; 2233a5e485a9SVille Syrjälä 22348e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 22353278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 22363278f67fSVille Syrjälä 22373278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 22388e5fd599SVille Syrjälä break; 223943f328d7SVille Syrjälä 224027b6c122SOscar Mateo ret = IRQ_HANDLED; 224127b6c122SOscar Mateo 2242a5e485a9SVille Syrjälä /* 2243a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2244a5e485a9SVille Syrjälä * 2245a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2246a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2247a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2248a5e485a9SVille Syrjälä * 2249a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2250a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2251a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2252a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2253a5e485a9SVille Syrjälä * bits this time around. 2254a5e485a9SVille Syrjälä */ 225543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2256a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2257a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 225843f328d7SVille Syrjälä 2259e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 226027b6c122SOscar Mateo 226127b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 22621ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 226343f328d7SVille Syrjälä 226427b6c122SOscar Mateo /* Call regardless, as some status bits might not be 226527b6c122SOscar Mateo * signalled in iir */ 2266eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 226743f328d7SVille Syrjälä 2268eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2269eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2270eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2271eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2272eef57324SJerome Anand 22737ce4d1f2SVille Syrjälä /* 22747ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 22757ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 22767ce4d1f2SVille Syrjälä */ 22777ce4d1f2SVille Syrjälä if (iir) 22787ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 22797ce4d1f2SVille Syrjälä 2280a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2281e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 22821ae3c34cSVille Syrjälä 2283f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2284e30e251aSVille Syrjälä 22851ae3c34cSVille Syrjälä if (hotplug_status) 228691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22872ecb8ca4SVille Syrjälä 228891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2289579de73bSChris Wilson } while (0); 22903278f67fSVille Syrjälä 22911f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22921f814dacSImre Deak 229343f328d7SVille Syrjälä return ret; 229443f328d7SVille Syrjälä } 229543f328d7SVille Syrjälä 229691d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 229791d14251STvrtko Ursulin u32 hotplug_trigger, 229840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2299776ad806SJesse Barnes { 230042db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2301776ad806SJesse Barnes 23026a39d7c9SJani Nikula /* 23036a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 23046a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 23056a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 23066a39d7c9SJani Nikula * errors. 23076a39d7c9SJani Nikula */ 230813cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23096a39d7c9SJani Nikula if (!hotplug_trigger) { 23106a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 23116a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 23126a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 23136a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 23146a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 23156a39d7c9SJani Nikula } 23166a39d7c9SJani Nikula 231713cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23186a39d7c9SJani Nikula if (!hotplug_trigger) 23196a39d7c9SJani Nikula return; 232013cf5504SDave Airlie 2321cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 232240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2323fd63e2a9SImre Deak pch_port_hotplug_long_detect); 232440e56410SVille Syrjälä 232591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2326aaf5ec2eSSonika Jindal } 232791d131d2SDaniel Vetter 232891d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 232940e56410SVille Syrjälä { 233040e56410SVille Syrjälä int pipe; 233140e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 233240e56410SVille Syrjälä 233391d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 233440e56410SVille Syrjälä 2335cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2336cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2337776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2338cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2339cfc33bf7SVille Syrjälä port_name(port)); 2340cfc33bf7SVille Syrjälä } 2341776ad806SJesse Barnes 2342ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 234391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2344ce99c256SDaniel Vetter 2345776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 234691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2347776ad806SJesse Barnes 2348776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2349776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2350776ad806SJesse Barnes 2351776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2352776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2353776ad806SJesse Barnes 2354776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2355776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2356776ad806SJesse Barnes 23579db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2358055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 23599db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 23609db4a9c7SJesse Barnes pipe_name(pipe), 23619db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2362776ad806SJesse Barnes 2363776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2364776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2365776ad806SJesse Barnes 2366776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2367776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2368776ad806SJesse Barnes 2369776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2370a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 23718664281bSPaulo Zanoni 23728664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2373a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 23748664281bSPaulo Zanoni } 23758664281bSPaulo Zanoni 237691d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 23778664281bSPaulo Zanoni { 23788664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 23795a69b89fSDaniel Vetter enum pipe pipe; 23808664281bSPaulo Zanoni 2381de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2382de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2383de032bf4SPaulo Zanoni 2384055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23851f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 23861f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 23878664281bSPaulo Zanoni 23885a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 238991d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 239091d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 23915a69b89fSDaniel Vetter else 239291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23935a69b89fSDaniel Vetter } 23945a69b89fSDaniel Vetter } 23958bf1e9f1SShuang He 23968664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 23978664281bSPaulo Zanoni } 23988664281bSPaulo Zanoni 239991d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 24008664281bSPaulo Zanoni { 24018664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 240245c1cd87SMika Kahola enum pipe pipe; 24038664281bSPaulo Zanoni 2404de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2405de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2406de032bf4SPaulo Zanoni 240745c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 240845c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 240945c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 24108664281bSPaulo Zanoni 24118664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2412776ad806SJesse Barnes } 2413776ad806SJesse Barnes 241491d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 241523e81d69SAdam Jackson { 241623e81d69SAdam Jackson int pipe; 24176dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2418aaf5ec2eSSonika Jindal 241991d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 242091d131d2SDaniel Vetter 2421cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2422cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 242323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2424cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2425cfc33bf7SVille Syrjälä port_name(port)); 2426cfc33bf7SVille Syrjälä } 242723e81d69SAdam Jackson 242823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 242991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 243023e81d69SAdam Jackson 243123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 243291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 243323e81d69SAdam Jackson 243423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 243523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 243623e81d69SAdam Jackson 243723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 243823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 243923e81d69SAdam Jackson 244023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2441055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 244223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 244323e81d69SAdam Jackson pipe_name(pipe), 244423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 24458664281bSPaulo Zanoni 24468664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 244791d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 244823e81d69SAdam Jackson } 244923e81d69SAdam Jackson 245031604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 245131604222SAnusha Srivatsa { 245231604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 245331604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 245431604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 245531604222SAnusha Srivatsa 245631604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 245731604222SAnusha Srivatsa u32 dig_hotplug_reg; 245831604222SAnusha Srivatsa 245931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 246031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 246131604222SAnusha Srivatsa 246231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 246331604222SAnusha Srivatsa ddi_hotplug_trigger, 246431604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 246531604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 246631604222SAnusha Srivatsa } 246731604222SAnusha Srivatsa 246831604222SAnusha Srivatsa if (tc_hotplug_trigger) { 246931604222SAnusha Srivatsa u32 dig_hotplug_reg; 247031604222SAnusha Srivatsa 247131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 247231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 247331604222SAnusha Srivatsa 247431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 247531604222SAnusha Srivatsa tc_hotplug_trigger, 247631604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 247731604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 247831604222SAnusha Srivatsa } 247931604222SAnusha Srivatsa 248031604222SAnusha Srivatsa if (pin_mask) 248131604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 248231604222SAnusha Srivatsa 248331604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 248431604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 248531604222SAnusha Srivatsa } 248631604222SAnusha Srivatsa 248791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 24886dbf30ceSVille Syrjälä { 24896dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 24906dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 24916dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 24926dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 24936dbf30ceSVille Syrjälä 24946dbf30ceSVille Syrjälä if (hotplug_trigger) { 24956dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24966dbf30ceSVille Syrjälä 24976dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 24986dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 24996dbf30ceSVille Syrjälä 2500cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2501cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 250274c0b395SVille Syrjälä spt_port_hotplug_long_detect); 25036dbf30ceSVille Syrjälä } 25046dbf30ceSVille Syrjälä 25056dbf30ceSVille Syrjälä if (hotplug2_trigger) { 25066dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 25076dbf30ceSVille Syrjälä 25086dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 25096dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 25106dbf30ceSVille Syrjälä 2511cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2512cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 25136dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 25146dbf30ceSVille Syrjälä } 25156dbf30ceSVille Syrjälä 25166dbf30ceSVille Syrjälä if (pin_mask) 251791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 25186dbf30ceSVille Syrjälä 25196dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 252091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25216dbf30ceSVille Syrjälä } 25226dbf30ceSVille Syrjälä 252391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 252491d14251STvrtko Ursulin u32 hotplug_trigger, 252540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2526c008bc6eSPaulo Zanoni { 2527e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2528e4ce95aaSVille Syrjälä 2529e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2530e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2531e4ce95aaSVille Syrjälä 2532cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 253340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2534e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 253540e56410SVille Syrjälä 253691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2537e4ce95aaSVille Syrjälä } 2538c008bc6eSPaulo Zanoni 253991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 254091d14251STvrtko Ursulin u32 de_iir) 254140e56410SVille Syrjälä { 254240e56410SVille Syrjälä enum pipe pipe; 254340e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 254440e56410SVille Syrjälä 254540e56410SVille Syrjälä if (hotplug_trigger) 254691d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 254740e56410SVille Syrjälä 2548c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 254991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2550c008bc6eSPaulo Zanoni 2551c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 255291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2553c008bc6eSPaulo Zanoni 2554c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2555c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2556c008bc6eSPaulo Zanoni 2557055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2558fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2559fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2560c008bc6eSPaulo Zanoni 256140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 25621f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2563c008bc6eSPaulo Zanoni 256440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 256591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2566c008bc6eSPaulo Zanoni } 2567c008bc6eSPaulo Zanoni 2568c008bc6eSPaulo Zanoni /* check event from PCH */ 2569c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2570c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2571c008bc6eSPaulo Zanoni 257291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 257391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2574c008bc6eSPaulo Zanoni else 257591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2576c008bc6eSPaulo Zanoni 2577c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2578c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2579c008bc6eSPaulo Zanoni } 2580c008bc6eSPaulo Zanoni 2581cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 258291d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2583c008bc6eSPaulo Zanoni } 2584c008bc6eSPaulo Zanoni 258591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 258691d14251STvrtko Ursulin u32 de_iir) 25879719fb98SPaulo Zanoni { 258807d27e20SDamien Lespiau enum pipe pipe; 258923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 259023bb4cb5SVille Syrjälä 259140e56410SVille Syrjälä if (hotplug_trigger) 259291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 25939719fb98SPaulo Zanoni 25949719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 259591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 25969719fb98SPaulo Zanoni 259754fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 259854fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 259954fd3149SDhinakaran Pandiyan 260054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 260154fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 260254fd3149SDhinakaran Pandiyan } 2603fc340442SDaniel Vetter 26049719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 260591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 26069719fb98SPaulo Zanoni 26079719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 260891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 26099719fb98SPaulo Zanoni 2610055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2611fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2612fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 26139719fb98SPaulo Zanoni } 26149719fb98SPaulo Zanoni 26159719fb98SPaulo Zanoni /* check event from PCH */ 261691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 26179719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 26189719fb98SPaulo Zanoni 261991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 26209719fb98SPaulo Zanoni 26219719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 26229719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 26239719fb98SPaulo Zanoni } 26249719fb98SPaulo Zanoni } 26259719fb98SPaulo Zanoni 262672c90f62SOscar Mateo /* 262772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 262872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 262972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 263072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 263172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 263272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 263372c90f62SOscar Mateo */ 2634f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2635b1f14ad0SJesse Barnes { 263645a83f84SDaniel Vetter struct drm_device *dev = arg; 2637fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2638f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 26390e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2640b1f14ad0SJesse Barnes 26412dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 26422dd2a883SImre Deak return IRQ_NONE; 26432dd2a883SImre Deak 26441f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26451f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 26461f814dacSImre Deak 2647b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2648b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2649b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 26500e43406bSChris Wilson 265144498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 265244498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 265344498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 265444498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 265544498aeaSPaulo Zanoni * due to its back queue). */ 265691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 265744498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 265844498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2659ab5c608bSBen Widawsky } 266044498aeaSPaulo Zanoni 266172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 266272c90f62SOscar Mateo 26630e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 26640e43406bSChris Wilson if (gt_iir) { 266572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 266672c90f62SOscar Mateo ret = IRQ_HANDLED; 266791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2668261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2669d8fc8a47SPaulo Zanoni else 2670261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 26710e43406bSChris Wilson } 2672b1f14ad0SJesse Barnes 2673b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 26740e43406bSChris Wilson if (de_iir) { 267572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 267672c90f62SOscar Mateo ret = IRQ_HANDLED; 267791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 267891d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2679f1af8fc1SPaulo Zanoni else 268091d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 26810e43406bSChris Wilson } 26820e43406bSChris Wilson 268391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2684f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 26850e43406bSChris Wilson if (pm_iir) { 2686b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 26870e43406bSChris Wilson ret = IRQ_HANDLED; 268872c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 26890e43406bSChris Wilson } 2690f1af8fc1SPaulo Zanoni } 2691b1f14ad0SJesse Barnes 2692b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 269374093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 269444498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2695b1f14ad0SJesse Barnes 26961f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26971f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26981f814dacSImre Deak 2699b1f14ad0SJesse Barnes return ret; 2700b1f14ad0SJesse Barnes } 2701b1f14ad0SJesse Barnes 270291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 270391d14251STvrtko Ursulin u32 hotplug_trigger, 270440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2705d04a492dSShashank Sharma { 2706cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2707d04a492dSShashank Sharma 2708a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2709a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2710d04a492dSShashank Sharma 2711cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 271240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2713cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 271440e56410SVille Syrjälä 271591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2716d04a492dSShashank Sharma } 2717d04a492dSShashank Sharma 2718121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2719121e758eSDhinakaran Pandiyan { 2720121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2721b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2722b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2723121e758eSDhinakaran Pandiyan 2724121e758eSDhinakaran Pandiyan if (trigger_tc) { 2725b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2726b796b971SDhinakaran Pandiyan 2727121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2728121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2729121e758eSDhinakaran Pandiyan 2730121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2731b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2732121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2733121e758eSDhinakaran Pandiyan } 2734b796b971SDhinakaran Pandiyan 2735b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2736b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2737b796b971SDhinakaran Pandiyan 2738b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2739b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2740b796b971SDhinakaran Pandiyan 2741b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2742b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2743b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2744b796b971SDhinakaran Pandiyan } 2745b796b971SDhinakaran Pandiyan 2746b796b971SDhinakaran Pandiyan if (pin_mask) 2747b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2748b796b971SDhinakaran Pandiyan else 2749b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2750121e758eSDhinakaran Pandiyan } 2751121e758eSDhinakaran Pandiyan 27529d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 27539d17210fSLucas De Marchi { 27549d17210fSLucas De Marchi u32 mask = GEN8_AUX_CHANNEL_A; 27559d17210fSLucas De Marchi 27569d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 27579d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 27589d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 27599d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 27609d17210fSLucas De Marchi 27619d17210fSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv)) 27629d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 27639d17210fSLucas De Marchi 27649d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 11) 27659d17210fSLucas De Marchi mask |= ICL_AUX_CHANNEL_E | 27669d17210fSLucas De Marchi CNL_AUX_CHANNEL_F; 27679d17210fSLucas De Marchi 27689d17210fSLucas De Marchi return mask; 27699d17210fSLucas De Marchi } 27709d17210fSLucas De Marchi 2771f11a0f46STvrtko Ursulin static irqreturn_t 2772f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2773abd58f01SBen Widawsky { 2774abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2775f11a0f46STvrtko Ursulin u32 iir; 2776c42664ccSDaniel Vetter enum pipe pipe; 277788e04703SJesse Barnes 2778abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2779e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2780e32192e1STvrtko Ursulin if (iir) { 2781e04f7eceSVille Syrjälä bool found = false; 2782e04f7eceSVille Syrjälä 2783e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2784abd58f01SBen Widawsky ret = IRQ_HANDLED; 2785e04f7eceSVille Syrjälä 2786e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 278791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2788e04f7eceSVille Syrjälä found = true; 2789e04f7eceSVille Syrjälä } 2790e04f7eceSVille Syrjälä 2791e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 279254fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 279354fd3149SDhinakaran Pandiyan 279454fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 279554fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2796e04f7eceSVille Syrjälä found = true; 2797e04f7eceSVille Syrjälä } 2798e04f7eceSVille Syrjälä 2799e04f7eceSVille Syrjälä if (!found) 280038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2801abd58f01SBen Widawsky } 280238cc46d7SOscar Mateo else 280338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2804abd58f01SBen Widawsky } 2805abd58f01SBen Widawsky 2806121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2807121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2808121e758eSDhinakaran Pandiyan if (iir) { 2809121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2810121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2811121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2812121e758eSDhinakaran Pandiyan } else { 2813121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2814121e758eSDhinakaran Pandiyan } 2815121e758eSDhinakaran Pandiyan } 2816121e758eSDhinakaran Pandiyan 28176d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2818e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2819e32192e1STvrtko Ursulin if (iir) { 2820e32192e1STvrtko Ursulin u32 tmp_mask; 2821d04a492dSShashank Sharma bool found = false; 2822cebd87a0SVille Syrjälä 2823e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 28246d766f02SDaniel Vetter ret = IRQ_HANDLED; 282588e04703SJesse Barnes 28269d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 282791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2828d04a492dSShashank Sharma found = true; 2829d04a492dSShashank Sharma } 2830d04a492dSShashank Sharma 2831cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2832e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2833e32192e1STvrtko Ursulin if (tmp_mask) { 283491d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 283591d14251STvrtko Ursulin hpd_bxt); 2836d04a492dSShashank Sharma found = true; 2837d04a492dSShashank Sharma } 2838e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2839e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2840e32192e1STvrtko Ursulin if (tmp_mask) { 284191d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 284291d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2843e32192e1STvrtko Ursulin found = true; 2844e32192e1STvrtko Ursulin } 2845e32192e1STvrtko Ursulin } 2846d04a492dSShashank Sharma 2847cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 284891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 28499e63743eSShashank Sharma found = true; 28509e63743eSShashank Sharma } 28519e63743eSShashank Sharma 2852d04a492dSShashank Sharma if (!found) 285338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 28546d766f02SDaniel Vetter } 285538cc46d7SOscar Mateo else 285638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 28576d766f02SDaniel Vetter } 28586d766f02SDaniel Vetter 2859055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2860fd3a4024SDaniel Vetter u32 fault_errors; 2861abd58f01SBen Widawsky 2862c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2863c42664ccSDaniel Vetter continue; 2864c42664ccSDaniel Vetter 2865e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2866e32192e1STvrtko Ursulin if (!iir) { 2867e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2868e32192e1STvrtko Ursulin continue; 2869e32192e1STvrtko Ursulin } 2870770de83dSDamien Lespiau 2871e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2872e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2873e32192e1STvrtko Ursulin 2874fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2875fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2876abd58f01SBen Widawsky 2877e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 287891d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 28790fbe7870SDaniel Vetter 2880e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2881e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 288238d83c96SDaniel Vetter 2883e32192e1STvrtko Ursulin fault_errors = iir; 2884bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2885e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2886770de83dSDamien Lespiau else 2887e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2888770de83dSDamien Lespiau 2889770de83dSDamien Lespiau if (fault_errors) 28901353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 289130100f2bSDaniel Vetter pipe_name(pipe), 2892e32192e1STvrtko Ursulin fault_errors); 2893abd58f01SBen Widawsky } 2894abd58f01SBen Widawsky 289591d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2896266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 289792d03a80SDaniel Vetter /* 289892d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 289992d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 290092d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 290192d03a80SDaniel Vetter */ 2902e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2903e32192e1STvrtko Ursulin if (iir) { 2904e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 290592d03a80SDaniel Vetter ret = IRQ_HANDLED; 29066dbf30ceSVille Syrjälä 290729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 290831604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 2909c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 291091d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 29116dbf30ceSVille Syrjälä else 291291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 29132dfb0b81SJani Nikula } else { 29142dfb0b81SJani Nikula /* 29152dfb0b81SJani Nikula * Like on previous PCH there seems to be something 29162dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 29172dfb0b81SJani Nikula */ 29182dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 29192dfb0b81SJani Nikula } 292092d03a80SDaniel Vetter } 292192d03a80SDaniel Vetter 2922f11a0f46STvrtko Ursulin return ret; 2923f11a0f46STvrtko Ursulin } 2924f11a0f46STvrtko Ursulin 29254376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 29264376b9c9SMika Kuoppala { 29274376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 29284376b9c9SMika Kuoppala 29294376b9c9SMika Kuoppala /* 29304376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 29314376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 29324376b9c9SMika Kuoppala * New indications can and will light up during processing, 29334376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 29344376b9c9SMika Kuoppala */ 29354376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 29364376b9c9SMika Kuoppala } 29374376b9c9SMika Kuoppala 29384376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 29394376b9c9SMika Kuoppala { 29404376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 29414376b9c9SMika Kuoppala } 29424376b9c9SMika Kuoppala 2943f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2944f11a0f46STvrtko Ursulin { 2945f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 294625286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2947f11a0f46STvrtko Ursulin u32 master_ctl; 2948f0fd96f5SChris Wilson u32 gt_iir[4]; 2949f11a0f46STvrtko Ursulin 2950f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2951f11a0f46STvrtko Ursulin return IRQ_NONE; 2952f11a0f46STvrtko Ursulin 29534376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 29544376b9c9SMika Kuoppala if (!master_ctl) { 29554376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2956f11a0f46STvrtko Ursulin return IRQ_NONE; 29574376b9c9SMika Kuoppala } 2958f11a0f46STvrtko Ursulin 2959f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 296055ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2961f0fd96f5SChris Wilson 2962f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2963f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2964f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 296555ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2966f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2967f0fd96f5SChris Wilson } 2968f11a0f46STvrtko Ursulin 29694376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2970abd58f01SBen Widawsky 2971f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 29721f814dacSImre Deak 297355ef72f2SChris Wilson return IRQ_HANDLED; 2974abd58f01SBen Widawsky } 2975abd58f01SBen Widawsky 297651951ae7SMika Kuoppala static u32 2977f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 297851951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 297951951ae7SMika Kuoppala { 298025286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 298151951ae7SMika Kuoppala u32 timeout_ts; 298251951ae7SMika Kuoppala u32 ident; 298351951ae7SMika Kuoppala 298496606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 298596606f3bSOscar Mateo 298651951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 298751951ae7SMika Kuoppala 298851951ae7SMika Kuoppala /* 298951951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 299051951ae7SMika Kuoppala * so we do ~100us as an educated guess. 299151951ae7SMika Kuoppala */ 299251951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 299351951ae7SMika Kuoppala do { 299451951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 299551951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 299651951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 299751951ae7SMika Kuoppala 299851951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 299951951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 300051951ae7SMika Kuoppala bank, bit, ident); 300151951ae7SMika Kuoppala return 0; 300251951ae7SMika Kuoppala } 300351951ae7SMika Kuoppala 300451951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 300551951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 300651951ae7SMika Kuoppala 3007f744dbc2SMika Kuoppala return ident; 3008f744dbc2SMika Kuoppala } 3009f744dbc2SMika Kuoppala 3010f744dbc2SMika Kuoppala static void 3011f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 3012f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 3013f744dbc2SMika Kuoppala { 3014d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 3015a087bafeSMika Kuoppala return gen11_rps_irq_handler(i915, iir); 3016d02b98b8SOscar Mateo 3017f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 3018f744dbc2SMika Kuoppala instance, iir); 3019f744dbc2SMika Kuoppala } 3020f744dbc2SMika Kuoppala 3021f744dbc2SMika Kuoppala static void 3022f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 3023f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 3024f744dbc2SMika Kuoppala { 3025f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 3026f744dbc2SMika Kuoppala 3027f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 3028f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 3029f744dbc2SMika Kuoppala else 3030f744dbc2SMika Kuoppala engine = NULL; 3031f744dbc2SMika Kuoppala 3032f744dbc2SMika Kuoppala if (likely(engine)) 3033f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 3034f744dbc2SMika Kuoppala 3035f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 3036f744dbc2SMika Kuoppala class, instance); 3037f744dbc2SMika Kuoppala } 3038f744dbc2SMika Kuoppala 3039f744dbc2SMika Kuoppala static void 3040f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 3041f744dbc2SMika Kuoppala const u32 identity) 3042f744dbc2SMika Kuoppala { 3043f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 3044f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 3045f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 3046f744dbc2SMika Kuoppala 3047f744dbc2SMika Kuoppala if (unlikely(!intr)) 3048f744dbc2SMika Kuoppala return; 3049f744dbc2SMika Kuoppala 3050f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 3051f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 3052f744dbc2SMika Kuoppala 3053f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 3054f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 3055f744dbc2SMika Kuoppala 3056f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 3057f744dbc2SMika Kuoppala class, instance, intr); 305851951ae7SMika Kuoppala } 305951951ae7SMika Kuoppala 306051951ae7SMika Kuoppala static void 306196606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 306296606f3bSOscar Mateo const unsigned int bank) 306351951ae7SMika Kuoppala { 306425286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 306551951ae7SMika Kuoppala unsigned long intr_dw; 306651951ae7SMika Kuoppala unsigned int bit; 306751951ae7SMika Kuoppala 306896606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 306951951ae7SMika Kuoppala 307051951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 307151951ae7SMika Kuoppala 307251951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 30738455dad7SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, bank, bit); 307451951ae7SMika Kuoppala 3075f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 307651951ae7SMika Kuoppala } 307751951ae7SMika Kuoppala 307851951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 307951951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 308051951ae7SMika Kuoppala } 308196606f3bSOscar Mateo 308296606f3bSOscar Mateo static void 308396606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 308496606f3bSOscar Mateo const u32 master_ctl) 308596606f3bSOscar Mateo { 308696606f3bSOscar Mateo unsigned int bank; 308796606f3bSOscar Mateo 308896606f3bSOscar Mateo spin_lock(&i915->irq_lock); 308996606f3bSOscar Mateo 309096606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 309196606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 309296606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 309396606f3bSOscar Mateo } 309496606f3bSOscar Mateo 309596606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 309651951ae7SMika Kuoppala } 309751951ae7SMika Kuoppala 30987a909383SChris Wilson static u32 30997a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3100df0d28c1SDhinakaran Pandiyan { 310125286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 31027a909383SChris Wilson u32 iir; 3103df0d28c1SDhinakaran Pandiyan 3104df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 31057a909383SChris Wilson return 0; 3106df0d28c1SDhinakaran Pandiyan 31077a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 31087a909383SChris Wilson if (likely(iir)) 31097a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 31107a909383SChris Wilson 31117a909383SChris Wilson return iir; 3112df0d28c1SDhinakaran Pandiyan } 3113df0d28c1SDhinakaran Pandiyan 3114df0d28c1SDhinakaran Pandiyan static void 31157a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3116df0d28c1SDhinakaran Pandiyan { 3117df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3118df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3119df0d28c1SDhinakaran Pandiyan } 3120df0d28c1SDhinakaran Pandiyan 312181067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 312281067b71SMika Kuoppala { 312381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 312481067b71SMika Kuoppala 312581067b71SMika Kuoppala /* 312681067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 312781067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 312881067b71SMika Kuoppala * New indications can and will light up during processing, 312981067b71SMika Kuoppala * and will generate new interrupt after enabling master. 313081067b71SMika Kuoppala */ 313181067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 313281067b71SMika Kuoppala } 313381067b71SMika Kuoppala 313481067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 313581067b71SMika Kuoppala { 313681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 313781067b71SMika Kuoppala } 313881067b71SMika Kuoppala 313951951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 314051951ae7SMika Kuoppala { 314151951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 314225286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 314351951ae7SMika Kuoppala u32 master_ctl; 3144df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 314551951ae7SMika Kuoppala 314651951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 314751951ae7SMika Kuoppala return IRQ_NONE; 314851951ae7SMika Kuoppala 314981067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 315081067b71SMika Kuoppala if (!master_ctl) { 315181067b71SMika Kuoppala gen11_master_intr_enable(regs); 315251951ae7SMika Kuoppala return IRQ_NONE; 315381067b71SMika Kuoppala } 315451951ae7SMika Kuoppala 315551951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 315651951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 315751951ae7SMika Kuoppala 315851951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 315951951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 316051951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 316151951ae7SMika Kuoppala 316251951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 316351951ae7SMika Kuoppala /* 316451951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 316551951ae7SMika Kuoppala * for the display related bits. 316651951ae7SMika Kuoppala */ 316751951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 316851951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 316951951ae7SMika Kuoppala } 317051951ae7SMika Kuoppala 31717a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3172df0d28c1SDhinakaran Pandiyan 317381067b71SMika Kuoppala gen11_master_intr_enable(regs); 317451951ae7SMika Kuoppala 31757a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3176df0d28c1SDhinakaran Pandiyan 317751951ae7SMika Kuoppala return IRQ_HANDLED; 317851951ae7SMika Kuoppala } 317951951ae7SMika Kuoppala 318042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 318142f52ef8SKeith Packard * we use as a pipe index 318242f52ef8SKeith Packard */ 318386e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 31840a3e67a4SJesse Barnes { 3185fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3186e9d21d7fSKeith Packard unsigned long irqflags; 318771e0ffa5SJesse Barnes 31881ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 318986e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 319086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 319186e83e35SChris Wilson 319286e83e35SChris Wilson return 0; 319386e83e35SChris Wilson } 319486e83e35SChris Wilson 3195d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe) 3196d938da6bSVille Syrjälä { 3197d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3198d938da6bSVille Syrjälä 3199d938da6bSVille Syrjälä if (dev_priv->i945gm_vblank.enabled++ == 0) 3200d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3201d938da6bSVille Syrjälä 3202d938da6bSVille Syrjälä return i8xx_enable_vblank(dev, pipe); 3203d938da6bSVille Syrjälä } 3204d938da6bSVille Syrjälä 320586e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 320686e83e35SChris Wilson { 320786e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 320886e83e35SChris Wilson unsigned long irqflags; 320986e83e35SChris Wilson 321086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32117c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3212755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32131ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32148692d00eSChris Wilson 32150a3e67a4SJesse Barnes return 0; 32160a3e67a4SJesse Barnes } 32170a3e67a4SJesse Barnes 321888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3219f796cf8fSJesse Barnes { 3220fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3221f796cf8fSJesse Barnes unsigned long irqflags; 3222a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 322386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3224f796cf8fSJesse Barnes 3225f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3226fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3227b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3228b1f14ad0SJesse Barnes 32292e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 32302e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 32312e8bf223SDhinakaran Pandiyan */ 32322e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32332e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32342e8bf223SDhinakaran Pandiyan 3235b1f14ad0SJesse Barnes return 0; 3236b1f14ad0SJesse Barnes } 3237b1f14ad0SJesse Barnes 323888e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3239abd58f01SBen Widawsky { 3240fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3241abd58f01SBen Widawsky unsigned long irqflags; 3242abd58f01SBen Widawsky 3243abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3244013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3245abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3246013d3752SVille Syrjälä 32472e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 32482e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 32492e8bf223SDhinakaran Pandiyan */ 32502e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 32512e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 32522e8bf223SDhinakaran Pandiyan 3253abd58f01SBen Widawsky return 0; 3254abd58f01SBen Widawsky } 3255abd58f01SBen Widawsky 325642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 325742f52ef8SKeith Packard * we use as a pipe index 325842f52ef8SKeith Packard */ 325986e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 326086e83e35SChris Wilson { 326186e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 326286e83e35SChris Wilson unsigned long irqflags; 326386e83e35SChris Wilson 326486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 326586e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 326686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 326786e83e35SChris Wilson } 326886e83e35SChris Wilson 3269d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe) 3270d938da6bSVille Syrjälä { 3271d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 3272d938da6bSVille Syrjälä 3273d938da6bSVille Syrjälä i8xx_disable_vblank(dev, pipe); 3274d938da6bSVille Syrjälä 3275d938da6bSVille Syrjälä if (--dev_priv->i945gm_vblank.enabled == 0) 3276d938da6bSVille Syrjälä schedule_work(&dev_priv->i945gm_vblank.work); 3277d938da6bSVille Syrjälä } 3278d938da6bSVille Syrjälä 327986e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 32800a3e67a4SJesse Barnes { 3281fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3282e9d21d7fSKeith Packard unsigned long irqflags; 32830a3e67a4SJesse Barnes 32841ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 32857c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3286755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 32871ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 32880a3e67a4SJesse Barnes } 32890a3e67a4SJesse Barnes 329088e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3291f796cf8fSJesse Barnes { 3292fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3293f796cf8fSJesse Barnes unsigned long irqflags; 3294a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 329586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3296f796cf8fSJesse Barnes 3297f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3298fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3299b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3300b1f14ad0SJesse Barnes } 3301b1f14ad0SJesse Barnes 330288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3303abd58f01SBen Widawsky { 3304fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3305abd58f01SBen Widawsky unsigned long irqflags; 3306abd58f01SBen Widawsky 3307abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3308013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3309abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3310abd58f01SBen Widawsky } 3311abd58f01SBen Widawsky 3312d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work) 3313d938da6bSVille Syrjälä { 3314d938da6bSVille Syrjälä struct drm_i915_private *dev_priv = 3315d938da6bSVille Syrjälä container_of(work, struct drm_i915_private, i945gm_vblank.work); 3316d938da6bSVille Syrjälä 3317d938da6bSVille Syrjälä /* 3318d938da6bSVille Syrjälä * Vblank interrupts fail to wake up the device from C3, 3319d938da6bSVille Syrjälä * hence we want to prevent C3 usage while vblank interrupts 3320d938da6bSVille Syrjälä * are enabled. 3321d938da6bSVille Syrjälä */ 3322d938da6bSVille Syrjälä pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos, 3323d938da6bSVille Syrjälä READ_ONCE(dev_priv->i945gm_vblank.enabled) ? 3324d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency : 3325d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3326d938da6bSVille Syrjälä } 3327d938da6bSVille Syrjälä 3328d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name) 3329d938da6bSVille Syrjälä { 3330d938da6bSVille Syrjälä const struct cpuidle_driver *drv; 3331d938da6bSVille Syrjälä int i; 3332d938da6bSVille Syrjälä 3333d938da6bSVille Syrjälä drv = cpuidle_get_driver(); 3334d938da6bSVille Syrjälä if (!drv) 3335d938da6bSVille Syrjälä return 0; 3336d938da6bSVille Syrjälä 3337d938da6bSVille Syrjälä for (i = 0; i < drv->state_count; i++) { 3338d938da6bSVille Syrjälä const struct cpuidle_state *state = &drv->states[i]; 3339d938da6bSVille Syrjälä 3340d938da6bSVille Syrjälä if (!strcmp(state->name, name)) 3341d938da6bSVille Syrjälä return state->exit_latency ? 3342d938da6bSVille Syrjälä state->exit_latency - 1 : 0; 3343d938da6bSVille Syrjälä } 3344d938da6bSVille Syrjälä 3345d938da6bSVille Syrjälä return 0; 3346d938da6bSVille Syrjälä } 3347d938da6bSVille Syrjälä 3348d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv) 3349d938da6bSVille Syrjälä { 3350d938da6bSVille Syrjälä INIT_WORK(&dev_priv->i945gm_vblank.work, 3351d938da6bSVille Syrjälä i945gm_vblank_work_func); 3352d938da6bSVille Syrjälä 3353d938da6bSVille Syrjälä dev_priv->i945gm_vblank.c3_disable_latency = 3354d938da6bSVille Syrjälä cstate_disable_latency("C3"); 3355d938da6bSVille Syrjälä pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos, 3356d938da6bSVille Syrjälä PM_QOS_CPU_DMA_LATENCY, 3357d938da6bSVille Syrjälä PM_QOS_DEFAULT_VALUE); 3358d938da6bSVille Syrjälä } 3359d938da6bSVille Syrjälä 3360d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv) 3361d938da6bSVille Syrjälä { 3362d938da6bSVille Syrjälä cancel_work_sync(&dev_priv->i945gm_vblank.work); 3363d938da6bSVille Syrjälä pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos); 3364d938da6bSVille Syrjälä } 3365d938da6bSVille Syrjälä 3366b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 336791738a95SPaulo Zanoni { 33686e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 336991738a95SPaulo Zanoni return; 337091738a95SPaulo Zanoni 33713488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3372105b122eSPaulo Zanoni 33736e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3374105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3375622364b6SPaulo Zanoni } 3376105b122eSPaulo Zanoni 337791738a95SPaulo Zanoni /* 3378622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3379622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3380622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3381622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3382622364b6SPaulo Zanoni * 3383622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 338491738a95SPaulo Zanoni */ 3385622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3386622364b6SPaulo Zanoni { 3387fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3388622364b6SPaulo Zanoni 33896e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3390622364b6SPaulo Zanoni return; 3391622364b6SPaulo Zanoni 3392622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 339391738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 339491738a95SPaulo Zanoni POSTING_READ(SDEIER); 339591738a95SPaulo Zanoni } 339691738a95SPaulo Zanoni 3397b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3398d18ea1b5SDaniel Vetter { 33993488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3400b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 34013488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3402d18ea1b5SDaniel Vetter } 3403d18ea1b5SDaniel Vetter 340470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 340570591a41SVille Syrjälä { 340671b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 340771b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 340871b8b41dSVille Syrjälä else 340971b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 341071b8b41dSVille Syrjälä 3411ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 341270591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 341370591a41SVille Syrjälä 341444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 341570591a41SVille Syrjälä 34163488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 34178bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 341870591a41SVille Syrjälä } 341970591a41SVille Syrjälä 34208bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34218bb61306SVille Syrjälä { 34228bb61306SVille Syrjälä u32 pipestat_mask; 34239ab981f2SVille Syrjälä u32 enable_mask; 34248bb61306SVille Syrjälä enum pipe pipe; 34258bb61306SVille Syrjälä 3426842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 34278bb61306SVille Syrjälä 34288bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 34298bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 34308bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 34318bb61306SVille Syrjälä 34329ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 34338bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3434ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3435ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3436ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3437ebf5f921SVille Syrjälä 34388bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3439ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3440ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 34416b7eafc1SVille Syrjälä 34428bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 34436b7eafc1SVille Syrjälä 34449ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 34458bb61306SVille Syrjälä 34463488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 34478bb61306SVille Syrjälä } 34488bb61306SVille Syrjälä 34498bb61306SVille Syrjälä /* drm_dma.h hooks 34508bb61306SVille Syrjälä */ 34518bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 34528bb61306SVille Syrjälä { 3453fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34548bb61306SVille Syrjälä 34553488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 3456cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 34578bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 34588bb61306SVille Syrjälä 3459fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3460fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3461fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3462fc340442SDaniel Vetter } 3463fc340442SDaniel Vetter 3464b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 34658bb61306SVille Syrjälä 3466b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 34678bb61306SVille Syrjälä } 34688bb61306SVille Syrjälä 34696bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 34707e231dbeSJesse Barnes { 3471fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34727e231dbeSJesse Barnes 347334c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 347434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 347534c7b8a7SVille Syrjälä 3476b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 34777e231dbeSJesse Barnes 3478ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34799918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 348070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3481ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 34827e231dbeSJesse Barnes } 34837e231dbeSJesse Barnes 3484d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3485d6e3cca3SDaniel Vetter { 3486d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3487d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3488d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3489d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3490d6e3cca3SDaniel Vetter } 3491d6e3cca3SDaniel Vetter 3492823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3493abd58f01SBen Widawsky { 3494fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3495abd58f01SBen Widawsky int pipe; 3496abd58f01SBen Widawsky 349725286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3498abd58f01SBen Widawsky 3499d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3500abd58f01SBen Widawsky 3501e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3502e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3503e04f7eceSVille Syrjälä 3504055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3505f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3506813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3507f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3508abd58f01SBen Widawsky 35093488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 35103488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 35113488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3512abd58f01SBen Widawsky 35136e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3514b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3515abd58f01SBen Widawsky } 3516abd58f01SBen Widawsky 351751951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 351851951ae7SMika Kuoppala { 351951951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 352051951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 352151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 352251951ae7SMika Kuoppala 352351951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 352451951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 352551951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 352651951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 352751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 352851951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3529d02b98b8SOscar Mateo 3530d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3531d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 353251951ae7SMika Kuoppala } 353351951ae7SMika Kuoppala 353451951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 353551951ae7SMika Kuoppala { 353651951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 353751951ae7SMika Kuoppala int pipe; 353851951ae7SMika Kuoppala 353925286aacSDaniele Ceraolo Spurio gen11_master_intr_disable(dev_priv->uncore.regs); 354051951ae7SMika Kuoppala 354151951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 354251951ae7SMika Kuoppala 354351951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 354451951ae7SMika Kuoppala 354562819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 354662819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 354762819dfdSJosé Roberto de Souza 354851951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 354951951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 355051951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 355151951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 355251951ae7SMika Kuoppala 355351951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 355451951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3555121e758eSDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_DE_HPD_); 3556df0d28c1SDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_GU_MISC_); 355751951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 355831604222SAnusha Srivatsa 355929b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 356031604222SAnusha Srivatsa GEN3_IRQ_RESET(SDE); 356151951ae7SMika Kuoppala } 356251951ae7SMika Kuoppala 35634c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3564001bd2cbSImre Deak u8 pipe_mask) 3565d49bdb0eSPaulo Zanoni { 3566a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 35676831f3e3SVille Syrjälä enum pipe pipe; 3568d49bdb0eSPaulo Zanoni 356913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 35709dfe2e3aSImre Deak 35719dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 35729dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 35739dfe2e3aSImre Deak return; 35749dfe2e3aSImre Deak } 35759dfe2e3aSImre Deak 35766831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 35776831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 35786831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 35796831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 35809dfe2e3aSImre Deak 358113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3582d49bdb0eSPaulo Zanoni } 3583d49bdb0eSPaulo Zanoni 3584aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3585001bd2cbSImre Deak u8 pipe_mask) 3586aae8ba84SVille Syrjälä { 35876831f3e3SVille Syrjälä enum pipe pipe; 35886831f3e3SVille Syrjälä 3589aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35909dfe2e3aSImre Deak 35919dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 35929dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 35939dfe2e3aSImre Deak return; 35949dfe2e3aSImre Deak } 35959dfe2e3aSImre Deak 35966831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 35976831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 35989dfe2e3aSImre Deak 3599aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3600aae8ba84SVille Syrjälä 3601aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 360291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3603aae8ba84SVille Syrjälä } 3604aae8ba84SVille Syrjälä 36056bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 360643f328d7SVille Syrjälä { 3607fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 360843f328d7SVille Syrjälä 360943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 361043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 361143f328d7SVille Syrjälä 3612d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 361343f328d7SVille Syrjälä 36143488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 361543f328d7SVille Syrjälä 3616ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36179918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 361870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3619ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 362043f328d7SVille Syrjälä } 362143f328d7SVille Syrjälä 362291d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 362387a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 362487a02106SVille Syrjälä { 362587a02106SVille Syrjälä struct intel_encoder *encoder; 362687a02106SVille Syrjälä u32 enabled_irqs = 0; 362787a02106SVille Syrjälä 362891c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 362987a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 363087a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 363187a02106SVille Syrjälä 363287a02106SVille Syrjälä return enabled_irqs; 363387a02106SVille Syrjälä } 363487a02106SVille Syrjälä 36351a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 36361a56b1a2SImre Deak { 36371a56b1a2SImre Deak u32 hotplug; 36381a56b1a2SImre Deak 36391a56b1a2SImre Deak /* 36401a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 36411a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 36421a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 36431a56b1a2SImre Deak */ 36441a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 36451a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 36461a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 36471a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 36481a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 36491a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 36501a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 36511a56b1a2SImre Deak /* 36521a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 36531a56b1a2SImre Deak * HPD must be enabled in both north and south. 36541a56b1a2SImre Deak */ 36551a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 36561a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 36571a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 36581a56b1a2SImre Deak } 36591a56b1a2SImre Deak 366091d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 366182a28bcfSDaniel Vetter { 36621a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 366382a28bcfSDaniel Vetter 366491d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3665fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 366691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 366782a28bcfSDaniel Vetter } else { 3668fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 366991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 367082a28bcfSDaniel Vetter } 367182a28bcfSDaniel Vetter 3672fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 367382a28bcfSDaniel Vetter 36741a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 36756dbf30ceSVille Syrjälä } 367626951cafSXiong Zhang 367731604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 367831604222SAnusha Srivatsa { 367931604222SAnusha Srivatsa u32 hotplug; 368031604222SAnusha Srivatsa 368131604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 368231604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 368331604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 368431604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 368531604222SAnusha Srivatsa 368631604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 368731604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 368831604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 368931604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 369031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 369131604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 369231604222SAnusha Srivatsa } 369331604222SAnusha Srivatsa 369431604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 369531604222SAnusha Srivatsa { 369631604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 369731604222SAnusha Srivatsa 369831604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 369931604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 370031604222SAnusha Srivatsa 370131604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 370231604222SAnusha Srivatsa 370331604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 370431604222SAnusha Srivatsa } 370531604222SAnusha Srivatsa 3706121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3707121e758eSDhinakaran Pandiyan { 3708121e758eSDhinakaran Pandiyan u32 hotplug; 3709121e758eSDhinakaran Pandiyan 3710121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3711121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3712121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3713121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3714121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3715121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3716b796b971SDhinakaran Pandiyan 3717b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3718b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3719b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3720b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3721b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3722b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3723121e758eSDhinakaran Pandiyan } 3724121e758eSDhinakaran Pandiyan 3725121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3726121e758eSDhinakaran Pandiyan { 3727121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3728121e758eSDhinakaran Pandiyan u32 val; 3729121e758eSDhinakaran Pandiyan 3730b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3731b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3732121e758eSDhinakaran Pandiyan 3733121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3734121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3735121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3736121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3737121e758eSDhinakaran Pandiyan 3738121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 373931604222SAnusha Srivatsa 374029b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 374131604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3742121e758eSDhinakaran Pandiyan } 3743121e758eSDhinakaran Pandiyan 37442a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 37452a57d9ccSImre Deak { 37463b92e263SRodrigo Vivi u32 val, hotplug; 37473b92e263SRodrigo Vivi 37483b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 37493b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 37503b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 37513b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 37523b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 37533b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 37543b92e263SRodrigo Vivi } 37552a57d9ccSImre Deak 37562a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 37572a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 37582a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 37592a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 37602a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 37612a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 37622a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 37632a57d9ccSImre Deak 37642a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 37652a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 37662a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 37672a57d9ccSImre Deak } 37682a57d9ccSImre Deak 376991d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 37706dbf30ceSVille Syrjälä { 37712a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 37726dbf30ceSVille Syrjälä 37736dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 377491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 37756dbf30ceSVille Syrjälä 37766dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 37776dbf30ceSVille Syrjälä 37782a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 377926951cafSXiong Zhang } 37807fe0b973SKeith Packard 37811a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 37821a56b1a2SImre Deak { 37831a56b1a2SImre Deak u32 hotplug; 37841a56b1a2SImre Deak 37851a56b1a2SImre Deak /* 37861a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 37871a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 37881a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 37891a56b1a2SImre Deak */ 37901a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 37911a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 37921a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 37931a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 37941a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 37951a56b1a2SImre Deak } 37961a56b1a2SImre Deak 379791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3798e4ce95aaSVille Syrjälä { 37991a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3800e4ce95aaSVille Syrjälä 380191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 38023a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 380391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 38043a3b3c7dSVille Syrjälä 38053a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 380691d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 380723bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 380891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 38093a3b3c7dSVille Syrjälä 38103a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 381123bb4cb5SVille Syrjälä } else { 3812e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 381391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3814e4ce95aaSVille Syrjälä 3815e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 38163a3b3c7dSVille Syrjälä } 3817e4ce95aaSVille Syrjälä 38181a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3819e4ce95aaSVille Syrjälä 382091d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3821e4ce95aaSVille Syrjälä } 3822e4ce95aaSVille Syrjälä 38232a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 38242a57d9ccSImre Deak u32 enabled_irqs) 3825e0a20ad7SShashank Sharma { 38262a57d9ccSImre Deak u32 hotplug; 3827e0a20ad7SShashank Sharma 3828a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 38292a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 38302a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 38312a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3832d252bf68SShubhangi Shrivastava 3833d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3834d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3835d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3836d252bf68SShubhangi Shrivastava 3837d252bf68SShubhangi Shrivastava /* 3838d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3839d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3840d252bf68SShubhangi Shrivastava */ 3841d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3842d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3843d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3844d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3845d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3846d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3847d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3848d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3849d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3850d252bf68SShubhangi Shrivastava 3851a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3852e0a20ad7SShashank Sharma } 3853e0a20ad7SShashank Sharma 38542a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 38552a57d9ccSImre Deak { 38562a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 38572a57d9ccSImre Deak } 38582a57d9ccSImre Deak 38592a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 38602a57d9ccSImre Deak { 38612a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 38622a57d9ccSImre Deak 38632a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 38642a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 38652a57d9ccSImre Deak 38662a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 38672a57d9ccSImre Deak 38682a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 38692a57d9ccSImre Deak } 38702a57d9ccSImre Deak 3871d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3872d46da437SPaulo Zanoni { 3873fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 387482a28bcfSDaniel Vetter u32 mask; 3875d46da437SPaulo Zanoni 38766e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3877692a04cfSDaniel Vetter return; 3878692a04cfSDaniel Vetter 38796e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 38805c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 38814ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 38825c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 38834ebc6509SDhinakaran Pandiyan else 38844ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 38858664281bSPaulo Zanoni 3886*65f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3887d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 38882a57d9ccSImre Deak 38892a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 38902a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 38911a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 38922a57d9ccSImre Deak else 38932a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3894d46da437SPaulo Zanoni } 3895d46da437SPaulo Zanoni 38960a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 38970a9a8c91SDaniel Vetter { 3898fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38990a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 39000a9a8c91SDaniel Vetter 39010a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 39020a9a8c91SDaniel Vetter 39030a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 39043c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 39050a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3906772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3907772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 39080a9a8c91SDaniel Vetter } 39090a9a8c91SDaniel Vetter 39100a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3911cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3912f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 39130a9a8c91SDaniel Vetter } else { 39140a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 39150a9a8c91SDaniel Vetter } 39160a9a8c91SDaniel Vetter 39173488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 39180a9a8c91SDaniel Vetter 3919b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 392078e68d36SImre Deak /* 392178e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 392278e68d36SImre Deak * itself is enabled/disabled. 392378e68d36SImre Deak */ 39248a68d464SChris Wilson if (HAS_ENGINE(dev_priv, VECS0)) { 39250a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3926f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3927f4e9af4fSAkash Goel } 39280a9a8c91SDaniel Vetter 3929f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 39303488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 39310a9a8c91SDaniel Vetter } 39320a9a8c91SDaniel Vetter } 39330a9a8c91SDaniel Vetter 3934f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3935036a4a7dSZhenyu Wang { 3936fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 39378e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 39388e76f8dcSPaulo Zanoni 3939b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 39408e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3941842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 39428e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 394323bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 394423bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 39458e76f8dcSPaulo Zanoni } else { 39468e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3947842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3948842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3949e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3950e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3951e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 39528e76f8dcSPaulo Zanoni } 3953036a4a7dSZhenyu Wang 3954fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3955*65f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, EDP_PSR_IIR); 39561aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 3957fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3958fc340442SDaniel Vetter } 3959fc340442SDaniel Vetter 39601ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3961036a4a7dSZhenyu Wang 3962622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3963622364b6SPaulo Zanoni 39643488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3965036a4a7dSZhenyu Wang 39660a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3967036a4a7dSZhenyu Wang 39681a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 39691a56b1a2SImre Deak 3970d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 39717fe0b973SKeith Packard 397250a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 39736005ce42SDaniel Vetter /* Enable PCU event interrupts 39746005ce42SDaniel Vetter * 39756005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 39764bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 39774bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3978d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3979fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3980d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3981f97108d1SJesse Barnes } 3982f97108d1SJesse Barnes 3983036a4a7dSZhenyu Wang return 0; 3984036a4a7dSZhenyu Wang } 3985036a4a7dSZhenyu Wang 3986f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3987f8b79e58SImre Deak { 398867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3989f8b79e58SImre Deak 3990f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3991f8b79e58SImre Deak return; 3992f8b79e58SImre Deak 3993f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3994f8b79e58SImre Deak 3995d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3996d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3997ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3998f8b79e58SImre Deak } 3999d6c69803SVille Syrjälä } 4000f8b79e58SImre Deak 4001f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 4002f8b79e58SImre Deak { 400367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4004f8b79e58SImre Deak 4005f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 4006f8b79e58SImre Deak return; 4007f8b79e58SImre Deak 4008f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 4009f8b79e58SImre Deak 4010950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 4011ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 4012f8b79e58SImre Deak } 4013f8b79e58SImre Deak 40140e6c9a9eSVille Syrjälä 40150e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 40160e6c9a9eSVille Syrjälä { 4017fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 40180e6c9a9eSVille Syrjälä 40190a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 40207e231dbeSJesse Barnes 4021ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 40229918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4023ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4024ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4025ad22d106SVille Syrjälä 40267e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 402734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 402820afbda2SDaniel Vetter 402920afbda2SDaniel Vetter return 0; 403020afbda2SDaniel Vetter } 403120afbda2SDaniel Vetter 4032abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 4033abd58f01SBen Widawsky { 4034abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 4035a9c287c9SJani Nikula u32 gt_interrupts[] = { 40368a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 403773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 403873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 40398a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT), 40408a68d464SChris Wilson 40418a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 40428a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT | 4043abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 40448a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT), 40458a68d464SChris Wilson 4046abd58f01SBen Widawsky 0, 40478a68d464SChris Wilson 40488a68d464SChris Wilson (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 40498a68d464SChris Wilson GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT) 4050abd58f01SBen Widawsky }; 4051abd58f01SBen Widawsky 4052f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 4053f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 40549a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 40559a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 405678e68d36SImre Deak /* 405778e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 405826705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 405978e68d36SImre Deak */ 4060f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 40619a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 4062abd58f01SBen Widawsky } 4063abd58f01SBen Widawsky 4064abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 4065abd58f01SBen Widawsky { 4066a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 4067a9c287c9SJani Nikula u32 de_pipe_enables; 40683a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 40693a3b3c7dSVille Syrjälä u32 de_port_enables; 4070df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 40713a3b3c7dSVille Syrjälä enum pipe pipe; 4072770de83dSDamien Lespiau 4073df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 4074df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 4075df0d28c1SDhinakaran Pandiyan 4076bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 4077842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 40783a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 407988e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 4080cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 40813a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 40823a3b3c7dSVille Syrjälä } else { 4083842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 40843a3b3c7dSVille Syrjälä } 4085770de83dSDamien Lespiau 4086bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 4087bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 4088bb187e93SJames Ausmus 40899bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 4090a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 4091a324fcacSRodrigo Vivi 4092770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 4093770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 4094770de83dSDamien Lespiau 40953a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 4096cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4097a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 4098a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 40993a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 41003a3b3c7dSVille Syrjälä 4101*65f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, EDP_PSR_IIR); 410254fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 4103e04f7eceSVille Syrjälä 41040a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 41050a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 4106abd58f01SBen Widawsky 4107f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 4108813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 4109813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 4110813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 411135079899SPaulo Zanoni de_pipe_enables); 41120a195c02SMika Kahola } 4113abd58f01SBen Widawsky 41143488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 41153488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 41162a57d9ccSImre Deak 4117121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 4118121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 4119b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 4120b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 4121121e758eSDhinakaran Pandiyan 4122121e758eSDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables); 4123121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 4124121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 41252a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 4126121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 41271a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 4128abd58f01SBen Widawsky } 4129121e758eSDhinakaran Pandiyan } 4130abd58f01SBen Widawsky 4131abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 4132abd58f01SBen Widawsky { 4133fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4134abd58f01SBen Widawsky 41356e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4136622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 4137622364b6SPaulo Zanoni 4138abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 4139abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 4140abd58f01SBen Widawsky 41416e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 4142abd58f01SBen Widawsky ibx_irq_postinstall(dev); 4143abd58f01SBen Widawsky 414425286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 4145abd58f01SBen Widawsky 4146abd58f01SBen Widawsky return 0; 4147abd58f01SBen Widawsky } 4148abd58f01SBen Widawsky 414951951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 415051951ae7SMika Kuoppala { 415151951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 415251951ae7SMika Kuoppala 415351951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 415451951ae7SMika Kuoppala 415551951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 415651951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 415751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 415851951ae7SMika Kuoppala 415951951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 416051951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 416151951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 416251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 416351951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 416451951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 416551951ae7SMika Kuoppala 4166d02b98b8SOscar Mateo /* 4167d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4168d02b98b8SOscar Mateo * is enabled/disabled. 4169d02b98b8SOscar Mateo */ 4170d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4171d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4172d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4173d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 417451951ae7SMika Kuoppala } 417551951ae7SMika Kuoppala 417631604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 417731604222SAnusha Srivatsa { 417831604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 417931604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 418031604222SAnusha Srivatsa 418131604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 418231604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 418331604222SAnusha Srivatsa POSTING_READ(SDEIER); 418431604222SAnusha Srivatsa 4185*65f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 418631604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 418731604222SAnusha Srivatsa 418831604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 418931604222SAnusha Srivatsa } 419031604222SAnusha Srivatsa 419151951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 419251951ae7SMika Kuoppala { 419351951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4194df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 419551951ae7SMika Kuoppala 419629b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 419731604222SAnusha Srivatsa icp_irq_postinstall(dev); 419831604222SAnusha Srivatsa 419951951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 420051951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 420151951ae7SMika Kuoppala 4202df0d28c1SDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4203df0d28c1SDhinakaran Pandiyan 420451951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 420551951ae7SMika Kuoppala 420625286aacSDaniele Ceraolo Spurio gen11_master_intr_enable(dev_priv->uncore.regs); 4207c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 420851951ae7SMika Kuoppala 420951951ae7SMika Kuoppala return 0; 421051951ae7SMika Kuoppala } 421151951ae7SMika Kuoppala 421243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 421343f328d7SVille Syrjälä { 4214fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 421543f328d7SVille Syrjälä 421643f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 421743f328d7SVille Syrjälä 4218ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 42199918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4220ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4221ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4222ad22d106SVille Syrjälä 4223e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 422443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 422543f328d7SVille Syrjälä 422643f328d7SVille Syrjälä return 0; 422743f328d7SVille Syrjälä } 422843f328d7SVille Syrjälä 42296bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4230c2798b19SChris Wilson { 4231fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4232c2798b19SChris Wilson 423344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 423444d9241eSVille Syrjälä 4235e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 4236c2798b19SChris Wilson } 4237c2798b19SChris Wilson 4238c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4239c2798b19SChris Wilson { 4240fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4241e9e9848aSVille Syrjälä u16 enable_mask; 4242c2798b19SChris Wilson 4243045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4244045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4245c2798b19SChris Wilson 4246c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4247c2798b19SChris Wilson dev_priv->irq_mask = 4248c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 424916659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 425016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4251c2798b19SChris Wilson 4252e9e9848aSVille Syrjälä enable_mask = 4253c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4254c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 425516659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4256e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4257e9e9848aSVille Syrjälä 42582918c3caSPaulo Zanoni GEN2_IRQ_INIT(dev_priv->irq_mask, enable_mask); 4259c2798b19SChris Wilson 4260379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4261379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4262d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4263755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4264755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4265d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4266379ef82dSDaniel Vetter 4267c2798b19SChris Wilson return 0; 4268c2798b19SChris Wilson } 4269c2798b19SChris Wilson 427078c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv, 427178c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 427278c357ddSVille Syrjälä { 427378c357ddSVille Syrjälä u16 emr; 427478c357ddSVille Syrjälä 427578c357ddSVille Syrjälä *eir = I915_READ16(EIR); 427678c357ddSVille Syrjälä 427778c357ddSVille Syrjälä if (*eir) 427878c357ddSVille Syrjälä I915_WRITE16(EIR, *eir); 427978c357ddSVille Syrjälä 428078c357ddSVille Syrjälä *eir_stuck = I915_READ16(EIR); 428178c357ddSVille Syrjälä if (*eir_stuck == 0) 428278c357ddSVille Syrjälä return; 428378c357ddSVille Syrjälä 428478c357ddSVille Syrjälä /* 428578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 428678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 428778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 428878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 428978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 429078c357ddSVille Syrjälä * cleared except by handling the underlying error 429178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 429278c357ddSVille Syrjälä * remains set. 429378c357ddSVille Syrjälä */ 429478c357ddSVille Syrjälä emr = I915_READ16(EMR); 429578c357ddSVille Syrjälä I915_WRITE16(EMR, 0xffff); 429678c357ddSVille Syrjälä I915_WRITE16(EMR, emr | *eir_stuck); 429778c357ddSVille Syrjälä } 429878c357ddSVille Syrjälä 429978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 430078c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 430178c357ddSVille Syrjälä { 430278c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 430378c357ddSVille Syrjälä 430478c357ddSVille Syrjälä if (eir_stuck) 430578c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 430678c357ddSVille Syrjälä } 430778c357ddSVille Syrjälä 430878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 430978c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 431078c357ddSVille Syrjälä { 431178c357ddSVille Syrjälä u32 emr; 431278c357ddSVille Syrjälä 431378c357ddSVille Syrjälä *eir = I915_READ(EIR); 431478c357ddSVille Syrjälä 431578c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 431678c357ddSVille Syrjälä 431778c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 431878c357ddSVille Syrjälä if (*eir_stuck == 0) 431978c357ddSVille Syrjälä return; 432078c357ddSVille Syrjälä 432178c357ddSVille Syrjälä /* 432278c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 432378c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 432478c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 432578c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 432678c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 432778c357ddSVille Syrjälä * cleared except by handling the underlying error 432878c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 432978c357ddSVille Syrjälä * remains set. 433078c357ddSVille Syrjälä */ 433178c357ddSVille Syrjälä emr = I915_READ(EMR); 433278c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 433378c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 433478c357ddSVille Syrjälä } 433578c357ddSVille Syrjälä 433678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 433778c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 433878c357ddSVille Syrjälä { 433978c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 434078c357ddSVille Syrjälä 434178c357ddSVille Syrjälä if (eir_stuck) 434278c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 434378c357ddSVille Syrjälä } 434478c357ddSVille Syrjälä 4345ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4346c2798b19SChris Wilson { 434745a83f84SDaniel Vetter struct drm_device *dev = arg; 4348fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4349af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4350c2798b19SChris Wilson 43512dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43522dd2a883SImre Deak return IRQ_NONE; 43532dd2a883SImre Deak 43541f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43551f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43561f814dacSImre Deak 4357af722d28SVille Syrjälä do { 4358af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 435978c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4360af722d28SVille Syrjälä u16 iir; 4361af722d28SVille Syrjälä 43629d9523d8SPaulo Zanoni iir = I915_READ16(GEN2_IIR); 4363c2798b19SChris Wilson if (iir == 0) 4364af722d28SVille Syrjälä break; 4365c2798b19SChris Wilson 4366af722d28SVille Syrjälä ret = IRQ_HANDLED; 4367c2798b19SChris Wilson 4368eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4369eb64343cSVille Syrjälä * signalled in iir */ 4370eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4371c2798b19SChris Wilson 437278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 437378c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 437478c357ddSVille Syrjälä 43759d9523d8SPaulo Zanoni I915_WRITE16(GEN2_IIR, iir); 4376c2798b19SChris Wilson 4377c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 43788a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4379c2798b19SChris Wilson 438078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 438178c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4382af722d28SVille Syrjälä 4383eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4384af722d28SVille Syrjälä } while (0); 4385c2798b19SChris Wilson 43861f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 43871f814dacSImre Deak 43881f814dacSImre Deak return ret; 4389c2798b19SChris Wilson } 4390c2798b19SChris Wilson 43916bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4392a266c7d5SChris Wilson { 4393fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4394a266c7d5SChris Wilson 439556b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 43960706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4397a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4398a266c7d5SChris Wilson } 4399a266c7d5SChris Wilson 440044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 440144d9241eSVille Syrjälä 44029d9523d8SPaulo Zanoni GEN3_IRQ_RESET(GEN2_); 4403a266c7d5SChris Wilson } 4404a266c7d5SChris Wilson 4405a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4406a266c7d5SChris Wilson { 4407fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 440838bde180SChris Wilson u32 enable_mask; 4409a266c7d5SChris Wilson 4410045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4411045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 441238bde180SChris Wilson 441338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 441438bde180SChris Wilson dev_priv->irq_mask = 441538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 441638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 441716659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 441816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 441938bde180SChris Wilson 442038bde180SChris Wilson enable_mask = 442138bde180SChris Wilson I915_ASLE_INTERRUPT | 442238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 442338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 442416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 442538bde180SChris Wilson I915_USER_INTERRUPT; 442638bde180SChris Wilson 442756b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4428a266c7d5SChris Wilson /* Enable in IER... */ 4429a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4430a266c7d5SChris Wilson /* and unmask in IMR */ 4431a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4432a266c7d5SChris Wilson } 4433a266c7d5SChris Wilson 44349d9523d8SPaulo Zanoni GEN3_IRQ_INIT(GEN2_, dev_priv->irq_mask, enable_mask); 4435a266c7d5SChris Wilson 4436379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4437379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4438d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4439755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4440755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4441d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4442379ef82dSDaniel Vetter 4443c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4444c30bb1fdSVille Syrjälä 444520afbda2SDaniel Vetter return 0; 444620afbda2SDaniel Vetter } 444720afbda2SDaniel Vetter 4448ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4449a266c7d5SChris Wilson { 445045a83f84SDaniel Vetter struct drm_device *dev = arg; 4451fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4452af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4453a266c7d5SChris Wilson 44542dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44552dd2a883SImre Deak return IRQ_NONE; 44562dd2a883SImre Deak 44571f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44581f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44591f814dacSImre Deak 446038bde180SChris Wilson do { 4461eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 446278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4463af722d28SVille Syrjälä u32 hotplug_status = 0; 4464af722d28SVille Syrjälä u32 iir; 4465a266c7d5SChris Wilson 44669d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4467af722d28SVille Syrjälä if (iir == 0) 4468af722d28SVille Syrjälä break; 4469af722d28SVille Syrjälä 4470af722d28SVille Syrjälä ret = IRQ_HANDLED; 4471af722d28SVille Syrjälä 4472af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4473af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4474af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4475a266c7d5SChris Wilson 4476eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4477eb64343cSVille Syrjälä * signalled in iir */ 4478eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4479a266c7d5SChris Wilson 448078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 448178c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 448278c357ddSVille Syrjälä 44839d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4484a266c7d5SChris Wilson 4485a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 44868a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4487a266c7d5SChris Wilson 448878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 448978c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4490a266c7d5SChris Wilson 4491af722d28SVille Syrjälä if (hotplug_status) 4492af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4493af722d28SVille Syrjälä 4494af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4495af722d28SVille Syrjälä } while (0); 4496a266c7d5SChris Wilson 44971f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44981f814dacSImre Deak 4499a266c7d5SChris Wilson return ret; 4500a266c7d5SChris Wilson } 4501a266c7d5SChris Wilson 45026bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4503a266c7d5SChris Wilson { 4504fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4505a266c7d5SChris Wilson 45060706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4507a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4508a266c7d5SChris Wilson 450944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 451044d9241eSVille Syrjälä 45119d9523d8SPaulo Zanoni GEN3_IRQ_RESET(GEN2_); 4512a266c7d5SChris Wilson } 4513a266c7d5SChris Wilson 4514a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4515a266c7d5SChris Wilson { 4516fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4517bbba0a97SChris Wilson u32 enable_mask; 4518a266c7d5SChris Wilson u32 error_mask; 4519a266c7d5SChris Wilson 4520045cebd2SVille Syrjälä /* 4521045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4522045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4523045cebd2SVille Syrjälä */ 4524045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4525045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4526045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4527045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4528045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4529045cebd2SVille Syrjälä } else { 4530045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4531045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4532045cebd2SVille Syrjälä } 4533045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4534045cebd2SVille Syrjälä 4535a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4536c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4537c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4538adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4539bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4540bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 454178c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4542bbba0a97SChris Wilson 4543c30bb1fdSVille Syrjälä enable_mask = 4544c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4545c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4546c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4547c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 454878c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4549c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4550bbba0a97SChris Wilson 455191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4552bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4553a266c7d5SChris Wilson 45549d9523d8SPaulo Zanoni GEN3_IRQ_INIT(GEN2_, dev_priv->irq_mask, enable_mask); 4555c30bb1fdSVille Syrjälä 4556b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4557b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4558d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4559755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4560755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4561755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4562d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4563a266c7d5SChris Wilson 456491d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 456520afbda2SDaniel Vetter 456620afbda2SDaniel Vetter return 0; 456720afbda2SDaniel Vetter } 456820afbda2SDaniel Vetter 456991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 457020afbda2SDaniel Vetter { 457120afbda2SDaniel Vetter u32 hotplug_en; 457220afbda2SDaniel Vetter 457367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4574b5ea2d56SDaniel Vetter 4575adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4576e5868a31SEgbert Eich /* enable bits are the same for all generations */ 457791d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4578a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4579a266c7d5SChris Wilson to generate a spurious hotplug event about three 4580a266c7d5SChris Wilson seconds later. So just do it once. 4581a266c7d5SChris Wilson */ 458291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4583a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4584a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4585a266c7d5SChris Wilson 4586a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 45870706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4588f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4589f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4590f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 45910706f17cSEgbert Eich hotplug_en); 4592a266c7d5SChris Wilson } 4593a266c7d5SChris Wilson 4594ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4595a266c7d5SChris Wilson { 459645a83f84SDaniel Vetter struct drm_device *dev = arg; 4597fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4598af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4599a266c7d5SChris Wilson 46002dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 46012dd2a883SImre Deak return IRQ_NONE; 46022dd2a883SImre Deak 46031f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 46041f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 46051f814dacSImre Deak 4606af722d28SVille Syrjälä do { 4607eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 460878c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4609af722d28SVille Syrjälä u32 hotplug_status = 0; 4610af722d28SVille Syrjälä u32 iir; 46112c8ba29fSChris Wilson 46129d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4613af722d28SVille Syrjälä if (iir == 0) 4614af722d28SVille Syrjälä break; 4615af722d28SVille Syrjälä 4616af722d28SVille Syrjälä ret = IRQ_HANDLED; 4617af722d28SVille Syrjälä 4618af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4619af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4620a266c7d5SChris Wilson 4621eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4622eb64343cSVille Syrjälä * signalled in iir */ 4623eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4624a266c7d5SChris Wilson 462578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 462678c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 462778c357ddSVille Syrjälä 46289d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4629a266c7d5SChris Wilson 4630a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 46318a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]); 4632af722d28SVille Syrjälä 4633a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 46348a68d464SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]); 4635a266c7d5SChris Wilson 463678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 463778c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4638515ac2bbSDaniel Vetter 4639af722d28SVille Syrjälä if (hotplug_status) 4640af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4641af722d28SVille Syrjälä 4642af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4643af722d28SVille Syrjälä } while (0); 4644a266c7d5SChris Wilson 46451f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 46461f814dacSImre Deak 4647a266c7d5SChris Wilson return ret; 4648a266c7d5SChris Wilson } 4649a266c7d5SChris Wilson 4650fca52a55SDaniel Vetter /** 4651fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4652fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4653fca52a55SDaniel Vetter * 4654fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4655fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4656fca52a55SDaniel Vetter */ 4657b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4658f71d4af4SJesse Barnes { 465991c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4660562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4661cefcff8fSJoonas Lahtinen int i; 46628b2e326dSChris Wilson 4663d938da6bSVille Syrjälä if (IS_I945GM(dev_priv)) 4664d938da6bSVille Syrjälä i945gm_vblank_work_init(dev_priv); 4665d938da6bSVille Syrjälä 466677913b39SJani Nikula intel_hpd_init_work(dev_priv); 466777913b39SJani Nikula 4668562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4669cefcff8fSJoonas Lahtinen 4670a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4671cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4672cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 46738b2e326dSChris Wilson 46744805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 467526705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 467626705e20SSagar Arun Kamble 4677a6706b45SDeepak S /* Let's track the enabled rps events */ 4678666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 46796c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4680e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 468131685c25SDeepak S else 46824668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 46834668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 46844668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4685a6706b45SDeepak S 4686917dc6b5SMika Kuoppala /* We share the register with other engine */ 4687917dc6b5SMika Kuoppala if (INTEL_GEN(dev_priv) > 9) 4688917dc6b5SMika Kuoppala GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000); 4689917dc6b5SMika Kuoppala 4690562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 46911800ad25SSagar Arun Kamble 46921800ad25SSagar Arun Kamble /* 4693acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 46941800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 46951800ad25SSagar Arun Kamble * 46961800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 46971800ad25SSagar Arun Kamble */ 4698bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4699562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 47001800ad25SSagar Arun Kamble 4701bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4702562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 47031800ad25SSagar Arun Kamble 470432db0b65SVille Syrjälä if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 4705fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 470632db0b65SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 3) 4707391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4708f71d4af4SJesse Barnes 470921da2700SVille Syrjälä dev->vblank_disable_immediate = true; 471021da2700SVille Syrjälä 4711262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4712262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4713262fd485SChris Wilson * special care to avoid writing any of the display block registers 4714262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4715262fd485SChris Wilson * in this case to the runtime pm. 4716262fd485SChris Wilson */ 4717262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4718262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4719262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4720262fd485SChris Wilson 4721317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 47229a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 47239a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 47249a64c650SLyude Paul * sideband messaging with MST. 47259a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 47269a64c650SLyude Paul * short pulses, as seen on some G4x systems. 47279a64c650SLyude Paul */ 47289a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4729317eaa95SLyude 47301bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4731f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4732f71d4af4SJesse Barnes 4733b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 473443f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 47356bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 473643f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 47376bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 473886e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 473986e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 474043f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4741b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 47427e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 47436bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 47447e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 47456bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 474686e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 474786e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4748fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 474951951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 475051951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 475151951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 475251951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 475351951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 475451951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 475551951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4756121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4757bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4758abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4759723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4760abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 47616bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4762abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4763abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4764cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4765e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4766c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 47676dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 47686dbf30ceSVille Syrjälä else 47693a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 47706e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4771f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4772723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4773f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 47746bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4775f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4776f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4777e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4778f71d4af4SJesse Barnes } else { 4779cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 47806bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4781c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4782c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 47836bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 478486e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 478586e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4786d938da6bSVille Syrjälä } else if (IS_I945GM(dev_priv)) { 4787d938da6bSVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4788d938da6bSVille Syrjälä dev->driver->irq_postinstall = i915_irq_postinstall; 4789d938da6bSVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4790d938da6bSVille Syrjälä dev->driver->irq_handler = i915_irq_handler; 4791d938da6bSVille Syrjälä dev->driver->enable_vblank = i945gm_enable_vblank; 4792d938da6bSVille Syrjälä dev->driver->disable_vblank = i945gm_disable_vblank; 4793cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 47946bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4795a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 47966bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4797a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 479886e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 479986e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4800c2798b19SChris Wilson } else { 48016bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4802a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 48036bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4804a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 480586e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 480686e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4807c2798b19SChris Wilson } 4808778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4809778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4810f71d4af4SJesse Barnes } 4811f71d4af4SJesse Barnes } 481220afbda2SDaniel Vetter 4813fca52a55SDaniel Vetter /** 4814cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4815cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4816cefcff8fSJoonas Lahtinen * 4817cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4818cefcff8fSJoonas Lahtinen */ 4819cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4820cefcff8fSJoonas Lahtinen { 4821cefcff8fSJoonas Lahtinen int i; 4822cefcff8fSJoonas Lahtinen 4823d938da6bSVille Syrjälä if (IS_I945GM(i915)) 4824d938da6bSVille Syrjälä i945gm_vblank_work_fini(i915); 4825d938da6bSVille Syrjälä 4826cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4827cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4828cefcff8fSJoonas Lahtinen } 4829cefcff8fSJoonas Lahtinen 4830cefcff8fSJoonas Lahtinen /** 4831fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4832fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4833fca52a55SDaniel Vetter * 4834fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4835fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4836fca52a55SDaniel Vetter * 4837fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4838fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4839fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4840fca52a55SDaniel Vetter */ 48412aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 48422aeb7d3aSDaniel Vetter { 48432aeb7d3aSDaniel Vetter /* 48442aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 48452aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 48462aeb7d3aSDaniel Vetter * special cases in our ordering checks. 48472aeb7d3aSDaniel Vetter */ 4848ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 48492aeb7d3aSDaniel Vetter 485091c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 48512aeb7d3aSDaniel Vetter } 48522aeb7d3aSDaniel Vetter 4853fca52a55SDaniel Vetter /** 4854fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4855fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4856fca52a55SDaniel Vetter * 4857fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4858fca52a55SDaniel Vetter * resources acquired in the init functions. 4859fca52a55SDaniel Vetter */ 48602aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 48612aeb7d3aSDaniel Vetter { 486291c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 48632aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4864ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 48652aeb7d3aSDaniel Vetter } 48662aeb7d3aSDaniel Vetter 4867fca52a55SDaniel Vetter /** 4868fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4869fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4870fca52a55SDaniel Vetter * 4871fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4872fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4873fca52a55SDaniel Vetter */ 4874b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4875c67a470bSPaulo Zanoni { 487691c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4877ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 487891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4879c67a470bSPaulo Zanoni } 4880c67a470bSPaulo Zanoni 4881fca52a55SDaniel Vetter /** 4882fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4883fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4884fca52a55SDaniel Vetter * 4885fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4886fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4887fca52a55SDaniel Vetter */ 4888b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4889c67a470bSPaulo Zanoni { 4890ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 489191c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 489291c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4893c67a470bSPaulo Zanoni } 4894