1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29*63eeaf38SJesse Barnes #include <linux/sysrq.h> 30c0e09200SDave Airlie #include "drmP.h" 31c0e09200SDave Airlie #include "drm.h" 32c0e09200SDave Airlie #include "i915_drm.h" 33c0e09200SDave Airlie #include "i915_drv.h" 3479e53945SJesse Barnes #include "intel_drv.h" 35c0e09200SDave Airlie 36c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 37c0e09200SDave Airlie 387c463586SKeith Packard /** 397c463586SKeith Packard * Interrupts that are always left unmasked. 407c463586SKeith Packard * 417c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 427c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 437c463586SKeith Packard * PIPESTAT alone. 447c463586SKeith Packard */ 457c463586SKeith Packard #define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \ 460a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 47*63eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 48*63eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 49ed4cb414SEric Anholt 507c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 517c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT) 527c463586SKeith Packard 5379e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5479e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 5579e53945SJesse Barnes 5679e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 5779e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 5879e53945SJesse Barnes 5979e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6079e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6179e53945SJesse Barnes 628ee1c3dbSMatthew Garrett void 63036a4a7dSZhenyu Wang igdng_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 64036a4a7dSZhenyu Wang { 65036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 66036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 67036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 68036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 69036a4a7dSZhenyu Wang } 70036a4a7dSZhenyu Wang } 71036a4a7dSZhenyu Wang 72036a4a7dSZhenyu Wang static inline void 73036a4a7dSZhenyu Wang igdng_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 74036a4a7dSZhenyu Wang { 75036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 76036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 77036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 78036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 79036a4a7dSZhenyu Wang } 80036a4a7dSZhenyu Wang } 81036a4a7dSZhenyu Wang 82036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 83036a4a7dSZhenyu Wang void 84036a4a7dSZhenyu Wang igdng_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 85036a4a7dSZhenyu Wang { 86036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 87036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 88036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 89036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 90036a4a7dSZhenyu Wang } 91036a4a7dSZhenyu Wang } 92036a4a7dSZhenyu Wang 93036a4a7dSZhenyu Wang static inline void 94036a4a7dSZhenyu Wang igdng_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 95036a4a7dSZhenyu Wang { 96036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 97036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 98036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 99036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang } 102036a4a7dSZhenyu Wang 103036a4a7dSZhenyu Wang void 104ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 105ed4cb414SEric Anholt { 106ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 107ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 108ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 109ed4cb414SEric Anholt (void) I915_READ(IMR); 110ed4cb414SEric Anholt } 111ed4cb414SEric Anholt } 112ed4cb414SEric Anholt 113ed4cb414SEric Anholt static inline void 114ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 115ed4cb414SEric Anholt { 116ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 117ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 118ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 119ed4cb414SEric Anholt (void) I915_READ(IMR); 120ed4cb414SEric Anholt } 121ed4cb414SEric Anholt } 122ed4cb414SEric Anholt 1237c463586SKeith Packard static inline u32 1247c463586SKeith Packard i915_pipestat(int pipe) 1257c463586SKeith Packard { 1267c463586SKeith Packard if (pipe == 0) 1277c463586SKeith Packard return PIPEASTAT; 1287c463586SKeith Packard if (pipe == 1) 1297c463586SKeith Packard return PIPEBSTAT; 1309c84ba4eSAndrew Morton BUG(); 1317c463586SKeith Packard } 1327c463586SKeith Packard 1337c463586SKeith Packard void 1347c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1357c463586SKeith Packard { 1367c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1377c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1387c463586SKeith Packard 1397c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1407c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1417c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1427c463586SKeith Packard (void) I915_READ(reg); 1437c463586SKeith Packard } 1447c463586SKeith Packard } 1457c463586SKeith Packard 1467c463586SKeith Packard void 1477c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1487c463586SKeith Packard { 1497c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1507c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1517c463586SKeith Packard 1527c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1537c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1547c463586SKeith Packard (void) I915_READ(reg); 1557c463586SKeith Packard } 1567c463586SKeith Packard } 1577c463586SKeith Packard 158c0e09200SDave Airlie /** 1590a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1600a3e67a4SJesse Barnes * @dev: DRM device 1610a3e67a4SJesse Barnes * @pipe: pipe to check 1620a3e67a4SJesse Barnes * 1630a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1640a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1650a3e67a4SJesse Barnes * before reading such registers if unsure. 1660a3e67a4SJesse Barnes */ 1670a3e67a4SJesse Barnes static int 1680a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1690a3e67a4SJesse Barnes { 1700a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1710a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1720a3e67a4SJesse Barnes 1730a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1740a3e67a4SJesse Barnes return 1; 1750a3e67a4SJesse Barnes 1760a3e67a4SJesse Barnes return 0; 1770a3e67a4SJesse Barnes } 1780a3e67a4SJesse Barnes 17942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 18042f52ef8SKeith Packard * we use as a pipe index 18142f52ef8SKeith Packard */ 18242f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1830a3e67a4SJesse Barnes { 1840a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1850a3e67a4SJesse Barnes unsigned long high_frame; 1860a3e67a4SJesse Barnes unsigned long low_frame; 1870a3e67a4SJesse Barnes u32 high1, high2, low, count; 1880a3e67a4SJesse Barnes 1890a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 1900a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 1910a3e67a4SJesse Barnes 1920a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 1930a3e67a4SJesse Barnes DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe); 1940a3e67a4SJesse Barnes return 0; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 1970a3e67a4SJesse Barnes /* 1980a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1990a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2000a3e67a4SJesse Barnes * register. 2010a3e67a4SJesse Barnes */ 2020a3e67a4SJesse Barnes do { 2030a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2040a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2050a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 2060a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 2070a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2080a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2090a3e67a4SJesse Barnes } while (high1 != high2); 2100a3e67a4SJesse Barnes 2110a3e67a4SJesse Barnes count = (high1 << 8) | low; 2120a3e67a4SJesse Barnes 2130a3e67a4SJesse Barnes return count; 2140a3e67a4SJesse Barnes } 2150a3e67a4SJesse Barnes 2169880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2179880b7a5SJesse Barnes { 2189880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2199880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2209880b7a5SJesse Barnes 2219880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 2229880b7a5SJesse Barnes DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe); 2239880b7a5SJesse Barnes return 0; 2249880b7a5SJesse Barnes } 2259880b7a5SJesse Barnes 2269880b7a5SJesse Barnes return I915_READ(reg); 2279880b7a5SJesse Barnes } 2289880b7a5SJesse Barnes 2295ca58282SJesse Barnes /* 2305ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2315ca58282SJesse Barnes */ 2325ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2335ca58282SJesse Barnes { 2345ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2355ca58282SJesse Barnes hotplug_work); 2365ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 237c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 238c31c4ba3SKeith Packard struct drm_connector *connector; 2395ca58282SJesse Barnes 240c31c4ba3SKeith Packard if (mode_config->num_connector) { 241c31c4ba3SKeith Packard list_for_each_entry(connector, &mode_config->connector_list, head) { 242c31c4ba3SKeith Packard struct intel_output *intel_output = to_intel_output(connector); 243c31c4ba3SKeith Packard 244c31c4ba3SKeith Packard if (intel_output->hot_plug) 245c31c4ba3SKeith Packard (*intel_output->hot_plug) (intel_output); 246c31c4ba3SKeith Packard } 247c31c4ba3SKeith Packard } 2485ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 2495ca58282SJesse Barnes drm_sysfs_hotplug_event(dev); 2505ca58282SJesse Barnes } 2515ca58282SJesse Barnes 252036a4a7dSZhenyu Wang irqreturn_t igdng_irq_handler(struct drm_device *dev) 253036a4a7dSZhenyu Wang { 254036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 255036a4a7dSZhenyu Wang int ret = IRQ_NONE; 256036a4a7dSZhenyu Wang u32 de_iir, gt_iir; 257036a4a7dSZhenyu Wang u32 new_de_iir, new_gt_iir; 258036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 259036a4a7dSZhenyu Wang 260036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 261036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 262036a4a7dSZhenyu Wang 263036a4a7dSZhenyu Wang for (;;) { 264036a4a7dSZhenyu Wang if (de_iir == 0 && gt_iir == 0) 265036a4a7dSZhenyu Wang break; 266036a4a7dSZhenyu Wang 267036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 268036a4a7dSZhenyu Wang 269036a4a7dSZhenyu Wang I915_WRITE(DEIIR, de_iir); 270036a4a7dSZhenyu Wang new_de_iir = I915_READ(DEIIR); 271036a4a7dSZhenyu Wang I915_WRITE(GTIIR, gt_iir); 272036a4a7dSZhenyu Wang new_gt_iir = I915_READ(GTIIR); 273036a4a7dSZhenyu Wang 274036a4a7dSZhenyu Wang if (dev->primary->master) { 275036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 276036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 277036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 278036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 279036a4a7dSZhenyu Wang } 280036a4a7dSZhenyu Wang 281036a4a7dSZhenyu Wang if (gt_iir & GT_USER_INTERRUPT) { 282036a4a7dSZhenyu Wang dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev); 283036a4a7dSZhenyu Wang DRM_WAKEUP(&dev_priv->irq_queue); 284036a4a7dSZhenyu Wang } 285036a4a7dSZhenyu Wang 286036a4a7dSZhenyu Wang de_iir = new_de_iir; 287036a4a7dSZhenyu Wang gt_iir = new_gt_iir; 288036a4a7dSZhenyu Wang } 289036a4a7dSZhenyu Wang 290036a4a7dSZhenyu Wang return ret; 291036a4a7dSZhenyu Wang } 292036a4a7dSZhenyu Wang 293*63eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 294*63eeaf38SJesse Barnes { 295*63eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 296*63eeaf38SJesse Barnes struct drm_i915_error_state *error; 297*63eeaf38SJesse Barnes unsigned long flags; 298*63eeaf38SJesse Barnes 299*63eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 300*63eeaf38SJesse Barnes if (dev_priv->first_error) 301*63eeaf38SJesse Barnes goto out; 302*63eeaf38SJesse Barnes 303*63eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 304*63eeaf38SJesse Barnes if (!error) { 305*63eeaf38SJesse Barnes DRM_DEBUG("out ot memory, not capturing error state\n"); 306*63eeaf38SJesse Barnes goto out; 307*63eeaf38SJesse Barnes } 308*63eeaf38SJesse Barnes 309*63eeaf38SJesse Barnes error->eir = I915_READ(EIR); 310*63eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 311*63eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 312*63eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 313*63eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 314*63eeaf38SJesse Barnes if (!IS_I965G(dev)) { 315*63eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 316*63eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 317*63eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 318*63eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 319*63eeaf38SJesse Barnes } else { 320*63eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 321*63eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 322*63eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 323*63eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 324*63eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 325*63eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 326*63eeaf38SJesse Barnes } 327*63eeaf38SJesse Barnes 328*63eeaf38SJesse Barnes dev_priv->first_error = error; 329*63eeaf38SJesse Barnes 330*63eeaf38SJesse Barnes out: 331*63eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 332*63eeaf38SJesse Barnes } 333*63eeaf38SJesse Barnes 334c0e09200SDave Airlie irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 335c0e09200SDave Airlie { 336c0e09200SDave Airlie struct drm_device *dev = (struct drm_device *) arg; 337c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3387c1c2871SDave Airlie struct drm_i915_master_private *master_priv; 339cdfbc41fSEric Anholt u32 iir, new_iir; 340cdfbc41fSEric Anholt u32 pipea_stats, pipeb_stats; 34105eff845SKeith Packard u32 vblank_status; 34205eff845SKeith Packard u32 vblank_enable; 3430a3e67a4SJesse Barnes int vblank = 0; 3447c463586SKeith Packard unsigned long irqflags; 34505eff845SKeith Packard int irq_received; 34605eff845SKeith Packard int ret = IRQ_NONE; 347c0e09200SDave Airlie 348630681d9SEric Anholt atomic_inc(&dev_priv->irq_received); 349630681d9SEric Anholt 350036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 351036a4a7dSZhenyu Wang return igdng_irq_handler(dev); 352036a4a7dSZhenyu Wang 353ed4cb414SEric Anholt iir = I915_READ(IIR); 354c0e09200SDave Airlie 35505eff845SKeith Packard if (IS_I965G(dev)) { 35605eff845SKeith Packard vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 35705eff845SKeith Packard vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 35805eff845SKeith Packard } else { 35905eff845SKeith Packard vblank_status = I915_VBLANK_INTERRUPT_STATUS; 36005eff845SKeith Packard vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 36105eff845SKeith Packard } 362c0e09200SDave Airlie 36305eff845SKeith Packard for (;;) { 36405eff845SKeith Packard irq_received = iir != 0; 36505eff845SKeith Packard 36605eff845SKeith Packard /* Can't rely on pipestat interrupt bit in iir as it might 36705eff845SKeith Packard * have been cleared after the pipestat interrupt was received. 36805eff845SKeith Packard * It doesn't set the bit in iir again, but it still produces 36905eff845SKeith Packard * interrupts (for non-MSI). 37005eff845SKeith Packard */ 37105eff845SKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 37205eff845SKeith Packard pipea_stats = I915_READ(PIPEASTAT); 37305eff845SKeith Packard pipeb_stats = I915_READ(PIPEBSTAT); 37479e53945SJesse Barnes 3750a3e67a4SJesse Barnes /* 3767c463586SKeith Packard * Clear the PIPE(A|B)STAT regs before the IIR 3770a3e67a4SJesse Barnes */ 37805eff845SKeith Packard if (pipea_stats & 0x8000ffff) { 3798ee1c3dbSMatthew Garrett I915_WRITE(PIPEASTAT, pipea_stats); 38005eff845SKeith Packard irq_received = 1; 3810a3e67a4SJesse Barnes } 3827c463586SKeith Packard 38305eff845SKeith Packard if (pipeb_stats & 0x8000ffff) { 3840a3e67a4SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 38505eff845SKeith Packard irq_received = 1; 386c0e09200SDave Airlie } 38705eff845SKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 38805eff845SKeith Packard 38905eff845SKeith Packard if (!irq_received) 39005eff845SKeith Packard break; 39105eff845SKeith Packard 39205eff845SKeith Packard ret = IRQ_HANDLED; 393c0e09200SDave Airlie 3945ca58282SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 3955ca58282SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 3965ca58282SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3975ca58282SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3985ca58282SJesse Barnes 3995ca58282SJesse Barnes DRM_DEBUG("hotplug event received, stat 0x%08x\n", 4005ca58282SJesse Barnes hotplug_status); 4015ca58282SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 4025ca58282SJesse Barnes schedule_work(&dev_priv->hotplug_work); 4035ca58282SJesse Barnes 4045ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 4055ca58282SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 4065ca58282SJesse Barnes } 4075ca58282SJesse Barnes 408*63eeaf38SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) { 409*63eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 410*63eeaf38SJesse Barnes 411*63eeaf38SJesse Barnes i915_capture_error_state(dev); 412*63eeaf38SJesse Barnes 413*63eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 414*63eeaf38SJesse Barnes eir); 415*63eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 416*63eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 417*63eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 418*63eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 419*63eeaf38SJesse Barnes pgtbl_err); 420*63eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 421*63eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 422*63eeaf38SJesse Barnes } 423*63eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 424*63eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 425*63eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 426*63eeaf38SJesse Barnes pipea_stats); 427*63eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 428*63eeaf38SJesse Barnes pipeb_stats); 429*63eeaf38SJesse Barnes /* pipestat has already been acked */ 430*63eeaf38SJesse Barnes } 431*63eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 432*63eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 433*63eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 434*63eeaf38SJesse Barnes I915_READ(INSTPM)); 435*63eeaf38SJesse Barnes if (!IS_I965G(dev)) { 436*63eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 437*63eeaf38SJesse Barnes 438*63eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 439*63eeaf38SJesse Barnes I915_READ(IPEIR)); 440*63eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 441*63eeaf38SJesse Barnes I915_READ(IPEHR)); 442*63eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 443*63eeaf38SJesse Barnes I915_READ(INSTDONE)); 444*63eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 445*63eeaf38SJesse Barnes I915_READ(ACTHD)); 446*63eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 447*63eeaf38SJesse Barnes (void)I915_READ(IPEIR); 448*63eeaf38SJesse Barnes } else { 449*63eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 450*63eeaf38SJesse Barnes 451*63eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 452*63eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 453*63eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 454*63eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 455*63eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 456*63eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 457*63eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 458*63eeaf38SJesse Barnes I915_READ(INSTPS)); 459*63eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 460*63eeaf38SJesse Barnes I915_READ(INSTDONE1)); 461*63eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 462*63eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 463*63eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 464*63eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 465*63eeaf38SJesse Barnes } 466*63eeaf38SJesse Barnes } 467*63eeaf38SJesse Barnes 468*63eeaf38SJesse Barnes I915_WRITE(EIR, eir); 469*63eeaf38SJesse Barnes (void)I915_READ(EIR); 470*63eeaf38SJesse Barnes eir = I915_READ(EIR); 471*63eeaf38SJesse Barnes if (eir) { 472*63eeaf38SJesse Barnes /* 473*63eeaf38SJesse Barnes * some errors might have become stuck, 474*63eeaf38SJesse Barnes * mask them. 475*63eeaf38SJesse Barnes */ 476*63eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 477*63eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 478*63eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 479*63eeaf38SJesse Barnes } 480*63eeaf38SJesse Barnes } 481*63eeaf38SJesse Barnes 482673a394bSEric Anholt I915_WRITE(IIR, iir); 483cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 4847c463586SKeith Packard 4857c1c2871SDave Airlie if (dev->primary->master) { 4867c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 4877c1c2871SDave Airlie if (master_priv->sarea_priv) 4887c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 489c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 4907c1c2871SDave Airlie } 4910a3e67a4SJesse Barnes 492673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 493673a394bSEric Anholt dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev); 494673a394bSEric Anholt DRM_WAKEUP(&dev_priv->irq_queue); 495673a394bSEric Anholt } 496673a394bSEric Anholt 49705eff845SKeith Packard if (pipea_stats & vblank_status) { 4987c463586SKeith Packard vblank++; 4997c463586SKeith Packard drm_handle_vblank(dev, 0); 5007c463586SKeith Packard } 5017c463586SKeith Packard 50205eff845SKeith Packard if (pipeb_stats & vblank_status) { 5037c463586SKeith Packard vblank++; 5047c463586SKeith Packard drm_handle_vblank(dev, 1); 5057c463586SKeith Packard } 5067c463586SKeith Packard 5077c463586SKeith Packard if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 5087c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 509673a394bSEric Anholt opregion_asle_intr(dev); 5100a3e67a4SJesse Barnes 511cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 512cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 513cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 514cdfbc41fSEric Anholt * we would never get another interrupt. 515cdfbc41fSEric Anholt * 516cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 517cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 518cdfbc41fSEric Anholt * another one. 519cdfbc41fSEric Anholt * 520cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 521cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 522cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 523cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 524cdfbc41fSEric Anholt * stray interrupts. 525cdfbc41fSEric Anholt */ 526cdfbc41fSEric Anholt iir = new_iir; 52705eff845SKeith Packard } 528cdfbc41fSEric Anholt 52905eff845SKeith Packard return ret; 530c0e09200SDave Airlie } 531c0e09200SDave Airlie 532c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 533c0e09200SDave Airlie { 534c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 5357c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 536c0e09200SDave Airlie RING_LOCALS; 537c0e09200SDave Airlie 538c0e09200SDave Airlie i915_kernel_lost_context(dev); 539c0e09200SDave Airlie 540c0e09200SDave Airlie DRM_DEBUG("\n"); 541c0e09200SDave Airlie 542c99b058fSKristian Høgsberg dev_priv->counter++; 543c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 544c99b058fSKristian Høgsberg dev_priv->counter = 1; 5457c1c2871SDave Airlie if (master_priv->sarea_priv) 5467c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 547c0e09200SDave Airlie 5480baf823aSKeith Packard BEGIN_LP_RING(4); 549585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 5500baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 551c0e09200SDave Airlie OUT_RING(dev_priv->counter); 552585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 553c0e09200SDave Airlie ADVANCE_LP_RING(); 554c0e09200SDave Airlie 555c0e09200SDave Airlie return dev_priv->counter; 556c0e09200SDave Airlie } 557c0e09200SDave Airlie 558673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev) 559ed4cb414SEric Anholt { 560ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 561e9d21d7fSKeith Packard unsigned long irqflags; 562ed4cb414SEric Anholt 563e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 564036a4a7dSZhenyu Wang if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) { 565036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 566036a4a7dSZhenyu Wang igdng_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 567036a4a7dSZhenyu Wang else 568ed4cb414SEric Anholt i915_enable_irq(dev_priv, I915_USER_INTERRUPT); 569036a4a7dSZhenyu Wang } 570e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 571ed4cb414SEric Anholt } 572ed4cb414SEric Anholt 5730a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev) 574ed4cb414SEric Anholt { 575ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 576e9d21d7fSKeith Packard unsigned long irqflags; 577ed4cb414SEric Anholt 578e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 579ed4cb414SEric Anholt BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0); 580036a4a7dSZhenyu Wang if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) { 581036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 582036a4a7dSZhenyu Wang igdng_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 583036a4a7dSZhenyu Wang else 584ed4cb414SEric Anholt i915_disable_irq(dev_priv, I915_USER_INTERRUPT); 585036a4a7dSZhenyu Wang } 586e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 587ed4cb414SEric Anholt } 588ed4cb414SEric Anholt 589c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 590c0e09200SDave Airlie { 591c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5927c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 593c0e09200SDave Airlie int ret = 0; 594c0e09200SDave Airlie 595c0e09200SDave Airlie DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr, 596c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 597c0e09200SDave Airlie 598ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 5997c1c2871SDave Airlie if (master_priv->sarea_priv) 6007c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 601c0e09200SDave Airlie return 0; 602ed4cb414SEric Anholt } 603c0e09200SDave Airlie 6047c1c2871SDave Airlie if (master_priv->sarea_priv) 6057c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 606c0e09200SDave Airlie 607ed4cb414SEric Anholt i915_user_irq_get(dev); 608c0e09200SDave Airlie DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ, 609c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 610ed4cb414SEric Anholt i915_user_irq_put(dev); 611c0e09200SDave Airlie 612c0e09200SDave Airlie if (ret == -EBUSY) { 613c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 614c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 615c0e09200SDave Airlie } 616c0e09200SDave Airlie 617c0e09200SDave Airlie return ret; 618c0e09200SDave Airlie } 619c0e09200SDave Airlie 620c0e09200SDave Airlie /* Needs the lock as it touches the ring. 621c0e09200SDave Airlie */ 622c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 623c0e09200SDave Airlie struct drm_file *file_priv) 624c0e09200SDave Airlie { 625c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 626c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 627c0e09200SDave Airlie int result; 628c0e09200SDave Airlie 62907f4f8bfSEric Anholt if (!dev_priv || !dev_priv->ring.virtual_start) { 630c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 631c0e09200SDave Airlie return -EINVAL; 632c0e09200SDave Airlie } 633299eb93cSEric Anholt 634299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 635299eb93cSEric Anholt 636546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 637c0e09200SDave Airlie result = i915_emit_irq(dev); 638546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 639c0e09200SDave Airlie 640c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 641c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 642c0e09200SDave Airlie return -EFAULT; 643c0e09200SDave Airlie } 644c0e09200SDave Airlie 645c0e09200SDave Airlie return 0; 646c0e09200SDave Airlie } 647c0e09200SDave Airlie 648c0e09200SDave Airlie /* Doesn't need the hardware lock. 649c0e09200SDave Airlie */ 650c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 651c0e09200SDave Airlie struct drm_file *file_priv) 652c0e09200SDave Airlie { 653c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 654c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 655c0e09200SDave Airlie 656c0e09200SDave Airlie if (!dev_priv) { 657c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 658c0e09200SDave Airlie return -EINVAL; 659c0e09200SDave Airlie } 660c0e09200SDave Airlie 661c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 662c0e09200SDave Airlie } 663c0e09200SDave Airlie 66442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 66542f52ef8SKeith Packard * we use as a pipe index 66642f52ef8SKeith Packard */ 66742f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 6680a3e67a4SJesse Barnes { 6690a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 670e9d21d7fSKeith Packard unsigned long irqflags; 67171e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 67271e0ffa5SJesse Barnes u32 pipeconf; 67371e0ffa5SJesse Barnes 67471e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 67571e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 67671e0ffa5SJesse Barnes return -EINVAL; 6770a3e67a4SJesse Barnes 678036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 679036a4a7dSZhenyu Wang return 0; 680036a4a7dSZhenyu Wang 681e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 6820a3e67a4SJesse Barnes if (IS_I965G(dev)) 6837c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 6847c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 6850a3e67a4SJesse Barnes else 6867c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 6877c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 688e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 6890a3e67a4SJesse Barnes return 0; 6900a3e67a4SJesse Barnes } 6910a3e67a4SJesse Barnes 69242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 69342f52ef8SKeith Packard * we use as a pipe index 69442f52ef8SKeith Packard */ 69542f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 6960a3e67a4SJesse Barnes { 6970a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 698e9d21d7fSKeith Packard unsigned long irqflags; 6990a3e67a4SJesse Barnes 700036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 701036a4a7dSZhenyu Wang return; 702036a4a7dSZhenyu Wang 703e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 7047c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 7057c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 7067c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 707e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 7080a3e67a4SJesse Barnes } 7090a3e67a4SJesse Barnes 71079e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 71179e53945SJesse Barnes { 71279e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 713e170b030SZhenyu Wang 714e170b030SZhenyu Wang if (!IS_IGDNG(dev)) 71579e53945SJesse Barnes opregion_enable_asle(dev); 71679e53945SJesse Barnes dev_priv->irq_enabled = 1; 71779e53945SJesse Barnes } 71879e53945SJesse Barnes 71979e53945SJesse Barnes 720c0e09200SDave Airlie /* Set the vblank monitor pipe 721c0e09200SDave Airlie */ 722c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 723c0e09200SDave Airlie struct drm_file *file_priv) 724c0e09200SDave Airlie { 725c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 726c0e09200SDave Airlie 727c0e09200SDave Airlie if (!dev_priv) { 728c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 729c0e09200SDave Airlie return -EINVAL; 730c0e09200SDave Airlie } 731c0e09200SDave Airlie 732c0e09200SDave Airlie return 0; 733c0e09200SDave Airlie } 734c0e09200SDave Airlie 735c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 736c0e09200SDave Airlie struct drm_file *file_priv) 737c0e09200SDave Airlie { 738c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 739c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 740c0e09200SDave Airlie 741c0e09200SDave Airlie if (!dev_priv) { 742c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 743c0e09200SDave Airlie return -EINVAL; 744c0e09200SDave Airlie } 745c0e09200SDave Airlie 7460a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 747c0e09200SDave Airlie 748c0e09200SDave Airlie return 0; 749c0e09200SDave Airlie } 750c0e09200SDave Airlie 751c0e09200SDave Airlie /** 752c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 753c0e09200SDave Airlie */ 754c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 755c0e09200SDave Airlie struct drm_file *file_priv) 756c0e09200SDave Airlie { 757bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 758bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 759bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 760bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 761bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 762bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 763bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 764bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 765bd95e0a4SEric Anholt * 766bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 767bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 768bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 769bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 7700a3e67a4SJesse Barnes */ 771c0e09200SDave Airlie return -EINVAL; 772c0e09200SDave Airlie } 773c0e09200SDave Airlie 774c0e09200SDave Airlie /* drm_dma.h hooks 775c0e09200SDave Airlie */ 776036a4a7dSZhenyu Wang static void igdng_irq_preinstall(struct drm_device *dev) 777036a4a7dSZhenyu Wang { 778036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 779036a4a7dSZhenyu Wang 780036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 781036a4a7dSZhenyu Wang 782036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 783036a4a7dSZhenyu Wang 784036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 785036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 786036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 787036a4a7dSZhenyu Wang 788036a4a7dSZhenyu Wang /* and GT */ 789036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 790036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 791036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 792036a4a7dSZhenyu Wang } 793036a4a7dSZhenyu Wang 794036a4a7dSZhenyu Wang static int igdng_irq_postinstall(struct drm_device *dev) 795036a4a7dSZhenyu Wang { 796036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 797036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 798036a4a7dSZhenyu Wang u32 display_mask = DE_MASTER_IRQ_CONTROL /*| DE_PCH_EVENT */; 799036a4a7dSZhenyu Wang u32 render_mask = GT_USER_INTERRUPT; 800036a4a7dSZhenyu Wang 801036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 802036a4a7dSZhenyu Wang dev_priv->de_irq_enable_reg = display_mask; 803036a4a7dSZhenyu Wang 804036a4a7dSZhenyu Wang /* should always can generate irq */ 805036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 806036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 807036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 808036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 809036a4a7dSZhenyu Wang 810036a4a7dSZhenyu Wang /* user interrupt should be enabled, but masked initial */ 811036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg = 0xffffffff; 812036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 813036a4a7dSZhenyu Wang 814036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 815036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 816036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 817036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 818036a4a7dSZhenyu Wang 819036a4a7dSZhenyu Wang return 0; 820036a4a7dSZhenyu Wang } 821036a4a7dSZhenyu Wang 822c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 823c0e09200SDave Airlie { 824c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 825c0e09200SDave Airlie 82679e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 82779e53945SJesse Barnes 828036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 829036a4a7dSZhenyu Wang 830036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 831036a4a7dSZhenyu Wang igdng_irq_preinstall(dev); 832036a4a7dSZhenyu Wang return; 833036a4a7dSZhenyu Wang } 834036a4a7dSZhenyu Wang 8355ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 8365ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 8375ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 8385ca58282SJesse Barnes } 8395ca58282SJesse Barnes 8400a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 8417c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 8427c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 8430a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 844ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 8457c463586SKeith Packard (void) I915_READ(IER); 846c0e09200SDave Airlie } 847c0e09200SDave Airlie 8480a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 849c0e09200SDave Airlie { 850c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 8515ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 852*63eeaf38SJesse Barnes u32 error_mask; 8530a3e67a4SJesse Barnes 854036a4a7dSZhenyu Wang DRM_INIT_WAITQUEUE(&dev_priv->irq_queue); 855036a4a7dSZhenyu Wang 8560a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 857ed4cb414SEric Anholt 858036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) 859036a4a7dSZhenyu Wang return igdng_irq_postinstall(dev); 860036a4a7dSZhenyu Wang 8617c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 8627c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 8638ee1c3dbSMatthew Garrett 8647c463586SKeith Packard dev_priv->pipestat[0] = 0; 8657c463586SKeith Packard dev_priv->pipestat[1] = 0; 8667c463586SKeith Packard 8675ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 8685ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 8695ca58282SJesse Barnes 8705ca58282SJesse Barnes /* Leave other bits alone */ 8715ca58282SJesse Barnes hotplug_en |= HOTPLUG_EN_MASK; 8725ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 8735ca58282SJesse Barnes 8745ca58282SJesse Barnes dev_priv->hotplug_supported_mask = CRT_HOTPLUG_INT_STATUS | 8755ca58282SJesse Barnes TV_HOTPLUG_INT_STATUS | SDVOC_HOTPLUG_INT_STATUS | 8765ca58282SJesse Barnes SDVOB_HOTPLUG_INT_STATUS; 8775ca58282SJesse Barnes if (IS_G4X(dev)) { 8785ca58282SJesse Barnes dev_priv->hotplug_supported_mask |= 8795ca58282SJesse Barnes HDMIB_HOTPLUG_INT_STATUS | 8805ca58282SJesse Barnes HDMIC_HOTPLUG_INT_STATUS | 8815ca58282SJesse Barnes HDMID_HOTPLUG_INT_STATUS; 8825ca58282SJesse Barnes } 8835ca58282SJesse Barnes /* Enable in IER... */ 8845ca58282SJesse Barnes enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 8855ca58282SJesse Barnes /* and unmask in IMR */ 8865ca58282SJesse Barnes i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT); 8875ca58282SJesse Barnes } 8885ca58282SJesse Barnes 889*63eeaf38SJesse Barnes /* 890*63eeaf38SJesse Barnes * Enable some error detection, note the instruction error mask 891*63eeaf38SJesse Barnes * bit is reserved, so we leave it masked. 892*63eeaf38SJesse Barnes */ 893*63eeaf38SJesse Barnes if (IS_G4X(dev)) { 894*63eeaf38SJesse Barnes error_mask = ~(GM45_ERROR_PAGE_TABLE | 895*63eeaf38SJesse Barnes GM45_ERROR_MEM_PRIV | 896*63eeaf38SJesse Barnes GM45_ERROR_CP_PRIV | 897*63eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 898*63eeaf38SJesse Barnes } else { 899*63eeaf38SJesse Barnes error_mask = ~(I915_ERROR_PAGE_TABLE | 900*63eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 901*63eeaf38SJesse Barnes } 902*63eeaf38SJesse Barnes I915_WRITE(EMR, error_mask); 903*63eeaf38SJesse Barnes 9047c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 9057c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 9067c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 9077c463586SKeith Packard /* Clear pending interrupt status */ 9087c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 9097c463586SKeith Packard 9105ca58282SJesse Barnes I915_WRITE(IER, enable_mask); 9117c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 912ed4cb414SEric Anholt (void) I915_READ(IER); 913ed4cb414SEric Anholt 9148ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 9150a3e67a4SJesse Barnes 9160a3e67a4SJesse Barnes return 0; 917c0e09200SDave Airlie } 918c0e09200SDave Airlie 919036a4a7dSZhenyu Wang static void igdng_irq_uninstall(struct drm_device *dev) 920036a4a7dSZhenyu Wang { 921036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 922036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 923036a4a7dSZhenyu Wang 924036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 925036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 926036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 927036a4a7dSZhenyu Wang 928036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 929036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 930036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 931036a4a7dSZhenyu Wang } 932036a4a7dSZhenyu Wang 933c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 934c0e09200SDave Airlie { 935c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 936c0e09200SDave Airlie 937c0e09200SDave Airlie if (!dev_priv) 938c0e09200SDave Airlie return; 939c0e09200SDave Airlie 9400a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 9410a3e67a4SJesse Barnes 942036a4a7dSZhenyu Wang if (IS_IGDNG(dev)) { 943036a4a7dSZhenyu Wang igdng_irq_uninstall(dev); 944036a4a7dSZhenyu Wang return; 945036a4a7dSZhenyu Wang } 946036a4a7dSZhenyu Wang 9475ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 9485ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 9495ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 9505ca58282SJesse Barnes } 9515ca58282SJesse Barnes 9520a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 9537c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 9547c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 9550a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 956ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 957c0e09200SDave Airlie 9587c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 9597c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 9607c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 961c0e09200SDave Airlie } 962