1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 40995b6762SChris Wilson static void 41f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 42036a4a7dSZhenyu Wang { 431ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 441ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 451ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 463143a2bfSChris Wilson POSTING_READ(DEIMR); 47036a4a7dSZhenyu Wang } 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang 50036a4a7dSZhenyu Wang static inline void 51f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 52036a4a7dSZhenyu Wang { 531ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 541ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 551ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 563143a2bfSChris Wilson POSTING_READ(DEIMR); 57036a4a7dSZhenyu Wang } 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang 607c463586SKeith Packard void 617c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 627c463586SKeith Packard { 637c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 657c463586SKeith Packard 667c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 677c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 687c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 693143a2bfSChris Wilson POSTING_READ(reg); 707c463586SKeith Packard } 717c463586SKeith Packard } 727c463586SKeith Packard 737c463586SKeith Packard void 747c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 757c463586SKeith Packard { 767c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 779db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 787c463586SKeith Packard 797c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 807c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 813143a2bfSChris Wilson POSTING_READ(reg); 827c463586SKeith Packard } 837c463586SKeith Packard } 847c463586SKeith Packard 85c0e09200SDave Airlie /** 8601c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8701c66889SZhao Yakui */ 8801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 8901c66889SZhao Yakui { 901ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 911ec14ad3SChris Wilson unsigned long irqflags; 921ec14ad3SChris Wilson 937e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 947e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 957e231dbeSJesse Barnes return; 967e231dbeSJesse Barnes 971ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9801c66889SZhao Yakui 99c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 100f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 101edcb49caSZhao Yakui else { 10201c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 103d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 104a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 105edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 106d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 107edcb49caSZhao Yakui } 1081ec14ad3SChris Wilson 1091ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11001c66889SZhao Yakui } 11101c66889SZhao Yakui 11201c66889SZhao Yakui /** 1130a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1140a3e67a4SJesse Barnes * @dev: DRM device 1150a3e67a4SJesse Barnes * @pipe: pipe to check 1160a3e67a4SJesse Barnes * 1170a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1180a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1190a3e67a4SJesse Barnes * before reading such registers if unsure. 1200a3e67a4SJesse Barnes */ 1210a3e67a4SJesse Barnes static int 1220a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1230a3e67a4SJesse Barnes { 1240a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 125702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 126702e7a56SPaulo Zanoni pipe); 127702e7a56SPaulo Zanoni 128702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 1290a3e67a4SJesse Barnes } 1300a3e67a4SJesse Barnes 13142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13242f52ef8SKeith Packard * we use as a pipe index 13342f52ef8SKeith Packard */ 134f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1350a3e67a4SJesse Barnes { 1360a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1370a3e67a4SJesse Barnes unsigned long high_frame; 1380a3e67a4SJesse Barnes unsigned long low_frame; 1395eddb70bSChris Wilson u32 high1, high2, low; 1400a3e67a4SJesse Barnes 1410a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1439db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1440a3e67a4SJesse Barnes return 0; 1450a3e67a4SJesse Barnes } 1460a3e67a4SJesse Barnes 1479db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1489db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1495eddb70bSChris Wilson 1500a3e67a4SJesse Barnes /* 1510a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1520a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1530a3e67a4SJesse Barnes * register. 1540a3e67a4SJesse Barnes */ 1550a3e67a4SJesse Barnes do { 1565eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1575eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1585eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1590a3e67a4SJesse Barnes } while (high1 != high2); 1600a3e67a4SJesse Barnes 1615eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1625eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1635eddb70bSChris Wilson return (high1 << 8) | low; 1640a3e67a4SJesse Barnes } 1650a3e67a4SJesse Barnes 166f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1679880b7a5SJesse Barnes { 1689880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1699db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1709880b7a5SJesse Barnes 1719880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1739db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1749880b7a5SJesse Barnes return 0; 1759880b7a5SJesse Barnes } 1769880b7a5SJesse Barnes 1779880b7a5SJesse Barnes return I915_READ(reg); 1789880b7a5SJesse Barnes } 1799880b7a5SJesse Barnes 180f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1810af7e4dfSMario Kleiner int *vpos, int *hpos) 1820af7e4dfSMario Kleiner { 1830af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1840af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1850af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1860af7e4dfSMario Kleiner bool in_vbl = true; 1870af7e4dfSMario Kleiner int ret = 0; 188fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 189fe2b8f9dSPaulo Zanoni pipe); 1900af7e4dfSMario Kleiner 1910af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1920af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1939db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1940af7e4dfSMario Kleiner return 0; 1950af7e4dfSMario Kleiner } 1960af7e4dfSMario Kleiner 1970af7e4dfSMario Kleiner /* Get vtotal. */ 198fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 1990af7e4dfSMario Kleiner 2000af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2010af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2020af7e4dfSMario Kleiner * scanout position from Display scan line register. 2030af7e4dfSMario Kleiner */ 2040af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2050af7e4dfSMario Kleiner 2060af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2070af7e4dfSMario Kleiner * horizontal scanout position. 2080af7e4dfSMario Kleiner */ 2090af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2100af7e4dfSMario Kleiner *hpos = 0; 2110af7e4dfSMario Kleiner } else { 2120af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2130af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2140af7e4dfSMario Kleiner * scanout position. 2150af7e4dfSMario Kleiner */ 2160af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2170af7e4dfSMario Kleiner 218fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2190af7e4dfSMario Kleiner *vpos = position / htotal; 2200af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2210af7e4dfSMario Kleiner } 2220af7e4dfSMario Kleiner 2230af7e4dfSMario Kleiner /* Query vblank area. */ 224fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner /* Test position against vblank region. */ 2270af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2280af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2290af7e4dfSMario Kleiner 2300af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2310af7e4dfSMario Kleiner in_vbl = false; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2340af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2350af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* Readouts valid? */ 2380af7e4dfSMario Kleiner if (vbl > 0) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner /* In vblank? */ 2420af7e4dfSMario Kleiner if (in_vbl) 2430af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2440af7e4dfSMario Kleiner 2450af7e4dfSMario Kleiner return ret; 2460af7e4dfSMario Kleiner } 2470af7e4dfSMario Kleiner 248f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2490af7e4dfSMario Kleiner int *max_error, 2500af7e4dfSMario Kleiner struct timeval *vblank_time, 2510af7e4dfSMario Kleiner unsigned flags) 2520af7e4dfSMario Kleiner { 2534041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2544041b853SChris Wilson struct drm_crtc *crtc; 2550af7e4dfSMario Kleiner 2564041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2574041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2580af7e4dfSMario Kleiner return -EINVAL; 2590af7e4dfSMario Kleiner } 2600af7e4dfSMario Kleiner 2610af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2624041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2634041b853SChris Wilson if (crtc == NULL) { 2644041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2654041b853SChris Wilson return -EINVAL; 2664041b853SChris Wilson } 2674041b853SChris Wilson 2684041b853SChris Wilson if (!crtc->enabled) { 2694041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2704041b853SChris Wilson return -EBUSY; 2714041b853SChris Wilson } 2720af7e4dfSMario Kleiner 2730af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2744041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2754041b853SChris Wilson vblank_time, flags, 2764041b853SChris Wilson crtc); 2770af7e4dfSMario Kleiner } 2780af7e4dfSMario Kleiner 2795ca58282SJesse Barnes /* 2805ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2815ca58282SJesse Barnes */ 2825ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2835ca58282SJesse Barnes { 2845ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2855ca58282SJesse Barnes hotplug_work); 2865ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 287c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2884ef69c7aSChris Wilson struct intel_encoder *encoder; 2895ca58282SJesse Barnes 290a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 291e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 292e67189abSJesse Barnes 2934ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2944ef69c7aSChris Wilson if (encoder->hot_plug) 2954ef69c7aSChris Wilson encoder->hot_plug(encoder); 296c31c4ba3SKeith Packard 29740ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 29840ee3381SKeith Packard 2995ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 300eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3015ca58282SJesse Barnes } 3025ca58282SJesse Barnes 30373edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 304f97108d1SJesse Barnes { 305f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 306b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 3079270388eSDaniel Vetter u8 new_delay; 3089270388eSDaniel Vetter unsigned long flags; 3099270388eSDaniel Vetter 3109270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 311f97108d1SJesse Barnes 31273edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 31373edd18fSDaniel Vetter 31420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 3159270388eSDaniel Vetter 3167648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 317b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 318b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 319f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 320f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 321f97108d1SJesse Barnes 322f97108d1SJesse Barnes /* Handle RCS change request from hw */ 323b5b72e89SMatthew Garrett if (busy_up > max_avg) { 32420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 32520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 32620e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 32720e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 328b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 32920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 33020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 33120e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 33220e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 333f97108d1SJesse Barnes } 334f97108d1SJesse Barnes 3357648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 33620e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 337f97108d1SJesse Barnes 3389270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 3399270388eSDaniel Vetter 340f97108d1SJesse Barnes return; 341f97108d1SJesse Barnes } 342f97108d1SJesse Barnes 343549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 344549f7365SChris Wilson struct intel_ring_buffer *ring) 345549f7365SChris Wilson { 346549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3479862e600SChris Wilson 348475553deSChris Wilson if (ring->obj == NULL) 349475553deSChris Wilson return; 350475553deSChris Wilson 351b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 3529862e600SChris Wilson 353549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3543e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 355549f7365SChris Wilson dev_priv->hangcheck_count = 0; 356549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 357cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3583e0dc6b0SBen Widawsky } 359549f7365SChris Wilson } 360549f7365SChris Wilson 3614912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3623b8d8d91SJesse Barnes { 3634912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 364c6a828d3SDaniel Vetter rps.work); 3654912d041SBen Widawsky u32 pm_iir, pm_imr; 3667b9e0ae6SChris Wilson u8 new_delay; 3673b8d8d91SJesse Barnes 368c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 369c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 370c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 3714912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 372a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 373c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 3744912d041SBen Widawsky 3757b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 3763b8d8d91SJesse Barnes return; 3773b8d8d91SJesse Barnes 3784fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 3797b9e0ae6SChris Wilson 3807b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 381c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 3827b9e0ae6SChris Wilson else 383c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 3843b8d8d91SJesse Barnes 38579249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 38679249636SBen Widawsky * interrupt 38779249636SBen Widawsky */ 38879249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 38979249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 3904912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 39179249636SBen Widawsky } 3923b8d8d91SJesse Barnes 3934fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 3943b8d8d91SJesse Barnes } 3953b8d8d91SJesse Barnes 396e3689190SBen Widawsky 397e3689190SBen Widawsky /** 398e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 399e3689190SBen Widawsky * occurred. 400e3689190SBen Widawsky * @work: workqueue struct 401e3689190SBen Widawsky * 402e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 403e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 404e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 405e3689190SBen Widawsky */ 406e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 407e3689190SBen Widawsky { 408e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 409a4da4fa4SDaniel Vetter l3_parity.error_work); 410e3689190SBen Widawsky u32 error_status, row, bank, subbank; 411e3689190SBen Widawsky char *parity_event[5]; 412e3689190SBen Widawsky uint32_t misccpctl; 413e3689190SBen Widawsky unsigned long flags; 414e3689190SBen Widawsky 415e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 416e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 417e3689190SBen Widawsky * any time we access those registers. 418e3689190SBen Widawsky */ 419e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 420e3689190SBen Widawsky 421e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 422e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 423e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 424e3689190SBen Widawsky 425e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 426e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 427e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 428e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 429e3689190SBen Widawsky 430e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 431e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 432e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 433e3689190SBen Widawsky 434e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 435e3689190SBen Widawsky 436e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 437e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 438e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 439e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 440e3689190SBen Widawsky 441e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 442e3689190SBen Widawsky 443e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 444e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 445e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 446e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 447e3689190SBen Widawsky parity_event[4] = NULL; 448e3689190SBen Widawsky 449e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 450e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 451e3689190SBen Widawsky 452e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 453e3689190SBen Widawsky row, bank, subbank); 454e3689190SBen Widawsky 455e3689190SBen Widawsky kfree(parity_event[3]); 456e3689190SBen Widawsky kfree(parity_event[2]); 457e3689190SBen Widawsky kfree(parity_event[1]); 458e3689190SBen Widawsky } 459e3689190SBen Widawsky 460d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 461e3689190SBen Widawsky { 462e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 463e3689190SBen Widawsky unsigned long flags; 464e3689190SBen Widawsky 465e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 466e3689190SBen Widawsky return; 467e3689190SBen Widawsky 468e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 469e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 470e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 471e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 472e3689190SBen Widawsky 473a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 474e3689190SBen Widawsky } 475e3689190SBen Widawsky 476e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 477e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 478e7b4c6b1SDaniel Vetter u32 gt_iir) 479e7b4c6b1SDaniel Vetter { 480e7b4c6b1SDaniel Vetter 481e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 482e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 483e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 484e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 485e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 486e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 487e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 488e7b4c6b1SDaniel Vetter 489e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 490e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 491e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 492e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 493e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 494e7b4c6b1SDaniel Vetter } 495e3689190SBen Widawsky 496e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 497e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 498e7b4c6b1SDaniel Vetter } 499e7b4c6b1SDaniel Vetter 500fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 501fc6826d1SChris Wilson u32 pm_iir) 502fc6826d1SChris Wilson { 503fc6826d1SChris Wilson unsigned long flags; 504fc6826d1SChris Wilson 505fc6826d1SChris Wilson /* 506fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 507fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 508fc6826d1SChris Wilson * displays a case where we've unsafely cleared 509c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 510fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 511fc6826d1SChris Wilson * 512c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 513fc6826d1SChris Wilson */ 514fc6826d1SChris Wilson 515c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 516c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 517c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 518fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 519c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 520fc6826d1SChris Wilson 521c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 522fc6826d1SChris Wilson } 523fc6826d1SChris Wilson 524ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 5257e231dbeSJesse Barnes { 5267e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5277e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5287e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 5297e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 5307e231dbeSJesse Barnes unsigned long irqflags; 5317e231dbeSJesse Barnes int pipe; 5327e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 5337e231dbeSJesse Barnes 5347e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 5357e231dbeSJesse Barnes 5367e231dbeSJesse Barnes while (true) { 5377e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 5387e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 5397e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 5407e231dbeSJesse Barnes 5417e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 5427e231dbeSJesse Barnes goto out; 5437e231dbeSJesse Barnes 5447e231dbeSJesse Barnes ret = IRQ_HANDLED; 5457e231dbeSJesse Barnes 546e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 5477e231dbeSJesse Barnes 5487e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 5497e231dbeSJesse Barnes for_each_pipe(pipe) { 5507e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 5517e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 5527e231dbeSJesse Barnes 5537e231dbeSJesse Barnes /* 5547e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 5557e231dbeSJesse Barnes */ 5567e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 5577e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 5587e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 5597e231dbeSJesse Barnes pipe_name(pipe)); 5607e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 5617e231dbeSJesse Barnes } 5627e231dbeSJesse Barnes } 5637e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 5647e231dbeSJesse Barnes 56531acc7f5SJesse Barnes for_each_pipe(pipe) { 56631acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 56731acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 56831acc7f5SJesse Barnes 56931acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 57031acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 57131acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 57231acc7f5SJesse Barnes } 57331acc7f5SJesse Barnes } 57431acc7f5SJesse Barnes 5757e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 5767e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 5777e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 5787e231dbeSJesse Barnes 5797e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 5807e231dbeSJesse Barnes hotplug_status); 5817e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5827e231dbeSJesse Barnes queue_work(dev_priv->wq, 5837e231dbeSJesse Barnes &dev_priv->hotplug_work); 5847e231dbeSJesse Barnes 5857e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5867e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5877e231dbeSJesse Barnes } 5887e231dbeSJesse Barnes 589fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 590fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 5917e231dbeSJesse Barnes 5927e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 5937e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 5947e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 5957e231dbeSJesse Barnes } 5967e231dbeSJesse Barnes 5977e231dbeSJesse Barnes out: 5987e231dbeSJesse Barnes return ret; 5997e231dbeSJesse Barnes } 6007e231dbeSJesse Barnes 60123e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 602776ad806SJesse Barnes { 603776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6049db4a9c7SJesse Barnes int pipe; 605776ad806SJesse Barnes 60676e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK) 60776e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 60876e43830SDaniel Vetter 609776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 610776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 611776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 612776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 613776ad806SJesse Barnes 614776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 615776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 616776ad806SJesse Barnes 617776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 618776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 619776ad806SJesse Barnes 620776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 621776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 622776ad806SJesse Barnes 623776ad806SJesse Barnes if (pch_iir & SDE_POISON) 624776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 625776ad806SJesse Barnes 6269db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 6279db4a9c7SJesse Barnes for_each_pipe(pipe) 6289db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 6299db4a9c7SJesse Barnes pipe_name(pipe), 6309db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 631776ad806SJesse Barnes 632776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 633776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 634776ad806SJesse Barnes 635776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 636776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 637776ad806SJesse Barnes 638776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 639776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 640776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 641776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 642776ad806SJesse Barnes } 643776ad806SJesse Barnes 64423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 64523e81d69SAdam Jackson { 64623e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 64723e81d69SAdam Jackson int pipe; 64823e81d69SAdam Jackson 64976e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK_CPT) 65076e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 65176e43830SDaniel Vetter 65223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 65323e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 65423e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 65523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 65623e81d69SAdam Jackson 65723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 65823e81d69SAdam Jackson DRM_DEBUG_DRIVER("AUX channel interrupt\n"); 65923e81d69SAdam Jackson 66023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 66123e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 66223e81d69SAdam Jackson 66323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 66423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 66523e81d69SAdam Jackson 66623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 66723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 66823e81d69SAdam Jackson 66923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 67023e81d69SAdam Jackson for_each_pipe(pipe) 67123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 67223e81d69SAdam Jackson pipe_name(pipe), 67323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 67423e81d69SAdam Jackson } 67523e81d69SAdam Jackson 676ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 677b1f14ad0SJesse Barnes { 678b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 679b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6800e43406bSChris Wilson u32 de_iir, gt_iir, de_ier, pm_iir; 6810e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 6820e43406bSChris Wilson int i; 683b1f14ad0SJesse Barnes 684b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 685b1f14ad0SJesse Barnes 686b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 687b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 688b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 6890e43406bSChris Wilson 6900e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 6910e43406bSChris Wilson if (gt_iir) { 6920e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 6930e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 6940e43406bSChris Wilson ret = IRQ_HANDLED; 6950e43406bSChris Wilson } 696b1f14ad0SJesse Barnes 697b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 6980e43406bSChris Wilson if (de_iir) { 699b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 700b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 701b1f14ad0SJesse Barnes 7020e43406bSChris Wilson for (i = 0; i < 3; i++) { 70374d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 70474d44445SDaniel Vetter drm_handle_vblank(dev, i); 7050e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 7060e43406bSChris Wilson intel_prepare_page_flip(dev, i); 7070e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 708b1f14ad0SJesse Barnes } 709b1f14ad0SJesse Barnes } 710b1f14ad0SJesse Barnes 711b1f14ad0SJesse Barnes /* check event from PCH */ 712b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 7130e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 7140e43406bSChris Wilson 71523e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 7160e43406bSChris Wilson 7170e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 7180e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 719b1f14ad0SJesse Barnes } 720b1f14ad0SJesse Barnes 7210e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 7220e43406bSChris Wilson ret = IRQ_HANDLED; 7230e43406bSChris Wilson } 7240e43406bSChris Wilson 7250e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 7260e43406bSChris Wilson if (pm_iir) { 727fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 728fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 729b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 7300e43406bSChris Wilson ret = IRQ_HANDLED; 7310e43406bSChris Wilson } 732b1f14ad0SJesse Barnes 733b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 734b1f14ad0SJesse Barnes POSTING_READ(DEIER); 735b1f14ad0SJesse Barnes 736b1f14ad0SJesse Barnes return ret; 737b1f14ad0SJesse Barnes } 738b1f14ad0SJesse Barnes 739e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 740e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 741e7b4c6b1SDaniel Vetter u32 gt_iir) 742e7b4c6b1SDaniel Vetter { 743e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 744e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 745e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 746e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 747e7b4c6b1SDaniel Vetter } 748e7b4c6b1SDaniel Vetter 749ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 750036a4a7dSZhenyu Wang { 7514697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 752036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 753036a4a7dSZhenyu Wang int ret = IRQ_NONE; 754acd15b6cSDaniel Vetter u32 de_iir, gt_iir, de_ier, pm_iir; 755881f47b6SXiang, Haihao 7564697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 7574697995bSJesse Barnes 7582d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 7592d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 7602d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7613143a2bfSChris Wilson POSTING_READ(DEIER); 7622d109a84SZou, Nanhai 763036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 764036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 7653b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 766036a4a7dSZhenyu Wang 767acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 768c7c85101SZou Nan hai goto done; 769036a4a7dSZhenyu Wang 770036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 771036a4a7dSZhenyu Wang 772e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 773e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 774e7b4c6b1SDaniel Vetter else 775e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 776036a4a7dSZhenyu Wang 77701c66889SZhao Yakui if (de_iir & DE_GSE) 7783b617967SChris Wilson intel_opregion_gse_intr(dev); 77901c66889SZhao Yakui 78074d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 78174d44445SDaniel Vetter drm_handle_vblank(dev, 0); 78274d44445SDaniel Vetter 78374d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 78474d44445SDaniel Vetter drm_handle_vblank(dev, 1); 78574d44445SDaniel Vetter 786f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 787013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 7882bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 789013d5aa2SJesse Barnes } 790013d5aa2SJesse Barnes 791f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 792f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 7932bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 794013d5aa2SJesse Barnes } 795c062df61SLi Peng 796c650156aSZhenyu Wang /* check event from PCH */ 797776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 798acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 799acd15b6cSDaniel Vetter 80023e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 80123e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 80223e81d69SAdam Jackson else 80323e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 804acd15b6cSDaniel Vetter 805acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 806acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 807776ad806SJesse Barnes } 808c650156aSZhenyu Wang 80973edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 81073edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 811f97108d1SJesse Barnes 812fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 813fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 8143b8d8d91SJesse Barnes 815c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 816c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 8174912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 818036a4a7dSZhenyu Wang 819c7c85101SZou Nan hai done: 8202d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 8213143a2bfSChris Wilson POSTING_READ(DEIER); 8222d109a84SZou, Nanhai 823036a4a7dSZhenyu Wang return ret; 824036a4a7dSZhenyu Wang } 825036a4a7dSZhenyu Wang 8268a905236SJesse Barnes /** 8278a905236SJesse Barnes * i915_error_work_func - do process context error handling work 8288a905236SJesse Barnes * @work: work struct 8298a905236SJesse Barnes * 8308a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 8318a905236SJesse Barnes * was detected. 8328a905236SJesse Barnes */ 8338a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 8348a905236SJesse Barnes { 8358a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8368a905236SJesse Barnes error_work); 8378a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 838f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 839f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 840f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 8418a905236SJesse Barnes 842f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 8438a905236SJesse Barnes 844ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 84544d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 846f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 847d4b8bb2aSDaniel Vetter if (!i915_reset(dev)) { 848ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 849f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 850f316a42cSBen Gamari } 85130dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 852f316a42cSBen Gamari } 8538a905236SJesse Barnes } 8548a905236SJesse Barnes 85585f9e50dSDaniel Vetter /* NB: please notice the memset */ 85685f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 85785f9e50dSDaniel Vetter uint32_t *instdone) 85885f9e50dSDaniel Vetter { 85985f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 86085f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 86185f9e50dSDaniel Vetter 86285f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 86385f9e50dSDaniel Vetter case 2: 86485f9e50dSDaniel Vetter case 3: 86585f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 86685f9e50dSDaniel Vetter break; 86785f9e50dSDaniel Vetter case 4: 86885f9e50dSDaniel Vetter case 5: 86985f9e50dSDaniel Vetter case 6: 87085f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 87185f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 87285f9e50dSDaniel Vetter break; 87385f9e50dSDaniel Vetter default: 87485f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 87585f9e50dSDaniel Vetter case 7: 87685f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 87785f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 87885f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 87985f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 88085f9e50dSDaniel Vetter break; 88185f9e50dSDaniel Vetter } 88285f9e50dSDaniel Vetter } 88385f9e50dSDaniel Vetter 8843bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 8859df30794SChris Wilson static struct drm_i915_error_object * 886bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 88705394f39SChris Wilson struct drm_i915_gem_object *src) 8889df30794SChris Wilson { 8899df30794SChris Wilson struct drm_i915_error_object *dst; 8909da3da66SChris Wilson int i, count; 891e56660ddSChris Wilson u32 reloc_offset; 8929df30794SChris Wilson 89305394f39SChris Wilson if (src == NULL || src->pages == NULL) 8949df30794SChris Wilson return NULL; 8959df30794SChris Wilson 8969da3da66SChris Wilson count = src->base.size / PAGE_SIZE; 8979df30794SChris Wilson 8989da3da66SChris Wilson dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC); 8999df30794SChris Wilson if (dst == NULL) 9009df30794SChris Wilson return NULL; 9019df30794SChris Wilson 90205394f39SChris Wilson reloc_offset = src->gtt_offset; 9039da3da66SChris Wilson for (i = 0; i < count; i++) { 904788885aeSAndrew Morton unsigned long flags; 905e56660ddSChris Wilson void *d; 906788885aeSAndrew Morton 907e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 9089df30794SChris Wilson if (d == NULL) 9099df30794SChris Wilson goto unwind; 910e56660ddSChris Wilson 911788885aeSAndrew Morton local_irq_save(flags); 91274898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 91374898d7eSDaniel Vetter src->has_global_gtt_mapping) { 914172975aaSChris Wilson void __iomem *s; 915172975aaSChris Wilson 916172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 917172975aaSChris Wilson * It's part of the error state, and this hopefully 918172975aaSChris Wilson * captures what the GPU read. 919172975aaSChris Wilson */ 920172975aaSChris Wilson 921e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 9223e4d3af5SPeter Zijlstra reloc_offset); 923e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 9243e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 925960e3564SChris Wilson } else if (src->stolen) { 926960e3564SChris Wilson unsigned long offset; 927960e3564SChris Wilson 928960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 929960e3564SChris Wilson offset += src->stolen->start; 930960e3564SChris Wilson offset += i << PAGE_SHIFT; 931960e3564SChris Wilson 9321a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 933172975aaSChris Wilson } else { 9349da3da66SChris Wilson struct page *page; 935172975aaSChris Wilson void *s; 936172975aaSChris Wilson 9379da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 938172975aaSChris Wilson 9399da3da66SChris Wilson drm_clflush_pages(&page, 1); 9409da3da66SChris Wilson 9419da3da66SChris Wilson s = kmap_atomic(page); 942172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 943172975aaSChris Wilson kunmap_atomic(s); 944172975aaSChris Wilson 9459da3da66SChris Wilson drm_clflush_pages(&page, 1); 946172975aaSChris Wilson } 947788885aeSAndrew Morton local_irq_restore(flags); 948e56660ddSChris Wilson 9499da3da66SChris Wilson dst->pages[i] = d; 950e56660ddSChris Wilson 951e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 9529df30794SChris Wilson } 9539da3da66SChris Wilson dst->page_count = count; 95405394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 9559df30794SChris Wilson 9569df30794SChris Wilson return dst; 9579df30794SChris Wilson 9589df30794SChris Wilson unwind: 9599da3da66SChris Wilson while (i--) 9609da3da66SChris Wilson kfree(dst->pages[i]); 9619df30794SChris Wilson kfree(dst); 9629df30794SChris Wilson return NULL; 9639df30794SChris Wilson } 9649df30794SChris Wilson 9659df30794SChris Wilson static void 9669df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 9679df30794SChris Wilson { 9689df30794SChris Wilson int page; 9699df30794SChris Wilson 9709df30794SChris Wilson if (obj == NULL) 9719df30794SChris Wilson return; 9729df30794SChris Wilson 9739df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 9749df30794SChris Wilson kfree(obj->pages[page]); 9759df30794SChris Wilson 9769df30794SChris Wilson kfree(obj); 9779df30794SChris Wilson } 9789df30794SChris Wilson 979742cbee8SDaniel Vetter void 980742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 9819df30794SChris Wilson { 982742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 983742cbee8SDaniel Vetter typeof(*error), ref); 984e2f973d5SChris Wilson int i; 985e2f973d5SChris Wilson 98652d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 98752d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 98852d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 98952d39a21SChris Wilson kfree(error->ring[i].requests); 99052d39a21SChris Wilson } 991e2f973d5SChris Wilson 9929df30794SChris Wilson kfree(error->active_bo); 9936ef3d427SChris Wilson kfree(error->overlay); 9949df30794SChris Wilson kfree(error); 9959df30794SChris Wilson } 9961b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 9971b50247aSChris Wilson struct drm_i915_gem_object *obj) 998c724e8a9SChris Wilson { 999c724e8a9SChris Wilson err->size = obj->base.size; 1000c724e8a9SChris Wilson err->name = obj->base.name; 10010201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 10020201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1003c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1004c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1005c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1006c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1007c724e8a9SChris Wilson err->pinned = 0; 1008c724e8a9SChris Wilson if (obj->pin_count > 0) 1009c724e8a9SChris Wilson err->pinned = 1; 1010c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1011c724e8a9SChris Wilson err->pinned = -1; 1012c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1013c724e8a9SChris Wilson err->dirty = obj->dirty; 1014c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 101596154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 101693dfb40cSChris Wilson err->cache_level = obj->cache_level; 10171b50247aSChris Wilson } 1018c724e8a9SChris Wilson 10191b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 10201b50247aSChris Wilson int count, struct list_head *head) 10211b50247aSChris Wilson { 10221b50247aSChris Wilson struct drm_i915_gem_object *obj; 10231b50247aSChris Wilson int i = 0; 10241b50247aSChris Wilson 10251b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 10261b50247aSChris Wilson capture_bo(err++, obj); 1027c724e8a9SChris Wilson if (++i == count) 1028c724e8a9SChris Wilson break; 10291b50247aSChris Wilson } 1030c724e8a9SChris Wilson 10311b50247aSChris Wilson return i; 10321b50247aSChris Wilson } 10331b50247aSChris Wilson 10341b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 10351b50247aSChris Wilson int count, struct list_head *head) 10361b50247aSChris Wilson { 10371b50247aSChris Wilson struct drm_i915_gem_object *obj; 10381b50247aSChris Wilson int i = 0; 10391b50247aSChris Wilson 10401b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 10411b50247aSChris Wilson if (obj->pin_count == 0) 10421b50247aSChris Wilson continue; 10431b50247aSChris Wilson 10441b50247aSChris Wilson capture_bo(err++, obj); 10451b50247aSChris Wilson if (++i == count) 10461b50247aSChris Wilson break; 1047c724e8a9SChris Wilson } 1048c724e8a9SChris Wilson 1049c724e8a9SChris Wilson return i; 1050c724e8a9SChris Wilson } 1051c724e8a9SChris Wilson 1052748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1053748ebc60SChris Wilson struct drm_i915_error_state *error) 1054748ebc60SChris Wilson { 1055748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1056748ebc60SChris Wilson int i; 1057748ebc60SChris Wilson 1058748ebc60SChris Wilson /* Fences */ 1059748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1060775d17b6SDaniel Vetter case 7: 1061748ebc60SChris Wilson case 6: 1062748ebc60SChris Wilson for (i = 0; i < 16; i++) 1063748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1064748ebc60SChris Wilson break; 1065748ebc60SChris Wilson case 5: 1066748ebc60SChris Wilson case 4: 1067748ebc60SChris Wilson for (i = 0; i < 16; i++) 1068748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1069748ebc60SChris Wilson break; 1070748ebc60SChris Wilson case 3: 1071748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1072748ebc60SChris Wilson for (i = 0; i < 8; i++) 1073748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1074748ebc60SChris Wilson case 2: 1075748ebc60SChris Wilson for (i = 0; i < 8; i++) 1076748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1077748ebc60SChris Wilson break; 1078748ebc60SChris Wilson 1079748ebc60SChris Wilson } 1080748ebc60SChris Wilson } 1081748ebc60SChris Wilson 1082bcfb2e28SChris Wilson static struct drm_i915_error_object * 1083bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1084bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1085bcfb2e28SChris Wilson { 1086bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1087bcfb2e28SChris Wilson u32 seqno; 1088bcfb2e28SChris Wilson 1089bcfb2e28SChris Wilson if (!ring->get_seqno) 1090bcfb2e28SChris Wilson return NULL; 1091bcfb2e28SChris Wilson 1092b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1093bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1094bcfb2e28SChris Wilson if (obj->ring != ring) 1095bcfb2e28SChris Wilson continue; 1096bcfb2e28SChris Wilson 10970201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1098bcfb2e28SChris Wilson continue; 1099bcfb2e28SChris Wilson 1100bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1101bcfb2e28SChris Wilson continue; 1102bcfb2e28SChris Wilson 1103bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1104bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1105bcfb2e28SChris Wilson */ 1106bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1107bcfb2e28SChris Wilson } 1108bcfb2e28SChris Wilson 1109bcfb2e28SChris Wilson return NULL; 1110bcfb2e28SChris Wilson } 1111bcfb2e28SChris Wilson 1112d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1113d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1114d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1115d27b1e0eSDaniel Vetter { 1116d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1117d27b1e0eSDaniel Vetter 111833f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 111912f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 112033f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 11217e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 11227e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 11237e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 11247e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1125df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1126df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 112733f3f518SDaniel Vetter } 1128c1cd90edSDaniel Vetter 1129d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 11309d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1131d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1132d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1133d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1134c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1135050ee91fSBen Widawsky if (ring->id == RCS) 1136d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1137d27b1e0eSDaniel Vetter } else { 11389d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1139d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1140d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1141d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1142d27b1e0eSDaniel Vetter } 1143d27b1e0eSDaniel Vetter 11449574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1145c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1146b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1147d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1148c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1149c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 11507e3b8737SDaniel Vetter 11517e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 11527e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1153d27b1e0eSDaniel Vetter } 1154d27b1e0eSDaniel Vetter 115552d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 115652d39a21SChris Wilson struct drm_i915_error_state *error) 115752d39a21SChris Wilson { 115852d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1159b4519513SChris Wilson struct intel_ring_buffer *ring; 116052d39a21SChris Wilson struct drm_i915_gem_request *request; 116152d39a21SChris Wilson int i, count; 116252d39a21SChris Wilson 1163b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 116452d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 116552d39a21SChris Wilson 116652d39a21SChris Wilson error->ring[i].batchbuffer = 116752d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 116852d39a21SChris Wilson 116952d39a21SChris Wilson error->ring[i].ringbuffer = 117052d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 117152d39a21SChris Wilson 117252d39a21SChris Wilson count = 0; 117352d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 117452d39a21SChris Wilson count++; 117552d39a21SChris Wilson 117652d39a21SChris Wilson error->ring[i].num_requests = count; 117752d39a21SChris Wilson error->ring[i].requests = 117852d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 117952d39a21SChris Wilson GFP_ATOMIC); 118052d39a21SChris Wilson if (error->ring[i].requests == NULL) { 118152d39a21SChris Wilson error->ring[i].num_requests = 0; 118252d39a21SChris Wilson continue; 118352d39a21SChris Wilson } 118452d39a21SChris Wilson 118552d39a21SChris Wilson count = 0; 118652d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 118752d39a21SChris Wilson struct drm_i915_error_request *erq; 118852d39a21SChris Wilson 118952d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 119052d39a21SChris Wilson erq->seqno = request->seqno; 119152d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1192ee4f42b1SChris Wilson erq->tail = request->tail; 119352d39a21SChris Wilson } 119452d39a21SChris Wilson } 119552d39a21SChris Wilson } 119652d39a21SChris Wilson 11978a905236SJesse Barnes /** 11988a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 11998a905236SJesse Barnes * @dev: drm device 12008a905236SJesse Barnes * 12018a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 12028a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 12038a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 12048a905236SJesse Barnes * to pick up. 12058a905236SJesse Barnes */ 120663eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 120763eeaf38SJesse Barnes { 120863eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 120905394f39SChris Wilson struct drm_i915_gem_object *obj; 121063eeaf38SJesse Barnes struct drm_i915_error_state *error; 121163eeaf38SJesse Barnes unsigned long flags; 12129db4a9c7SJesse Barnes int i, pipe; 121363eeaf38SJesse Barnes 121463eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 12159df30794SChris Wilson error = dev_priv->first_error; 12169df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12179df30794SChris Wilson if (error) 12189df30794SChris Wilson return; 121963eeaf38SJesse Barnes 12209db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 122133f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 122263eeaf38SJesse Barnes if (!error) { 12239df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 12249df30794SChris Wilson return; 122563eeaf38SJesse Barnes } 122663eeaf38SJesse Barnes 1227b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1228b6f7833bSChris Wilson dev->primary->index); 12292fa772f3SChris Wilson 1230742cbee8SDaniel Vetter kref_init(&error->ref); 123163eeaf38SJesse Barnes error->eir = I915_READ(EIR); 123263eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1233b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1234be998e2eSBen Widawsky 1235be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1236be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1237be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1238be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1239be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1240be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1241be998e2eSBen Widawsky else 1242be998e2eSBen Widawsky error->ier = I915_READ(IER); 1243be998e2eSBen Widawsky 12449db4a9c7SJesse Barnes for_each_pipe(pipe) 12459db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1246d27b1e0eSDaniel Vetter 124733f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1248f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 124933f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 125033f3f518SDaniel Vetter } 1251add354ddSChris Wilson 125271e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 125371e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 125471e172e8SBen Widawsky 1255050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1256050ee91fSBen Widawsky 1257748ebc60SChris Wilson i915_gem_record_fences(dev, error); 125852d39a21SChris Wilson i915_gem_record_rings(dev, error); 12599df30794SChris Wilson 1260c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 12619df30794SChris Wilson error->active_bo = NULL; 1262c724e8a9SChris Wilson error->pinned_bo = NULL; 12639df30794SChris Wilson 1264bcfb2e28SChris Wilson i = 0; 1265bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1266bcfb2e28SChris Wilson i++; 1267bcfb2e28SChris Wilson error->active_bo_count = i; 12686c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 12691b50247aSChris Wilson if (obj->pin_count) 1270bcfb2e28SChris Wilson i++; 1271bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1272c724e8a9SChris Wilson 12738e934dbfSChris Wilson error->active_bo = NULL; 12748e934dbfSChris Wilson error->pinned_bo = NULL; 1275bcfb2e28SChris Wilson if (i) { 1276bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 12779df30794SChris Wilson GFP_ATOMIC); 1278c724e8a9SChris Wilson if (error->active_bo) 1279c724e8a9SChris Wilson error->pinned_bo = 1280c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 12819df30794SChris Wilson } 1282c724e8a9SChris Wilson 1283c724e8a9SChris Wilson if (error->active_bo) 1284c724e8a9SChris Wilson error->active_bo_count = 12851b50247aSChris Wilson capture_active_bo(error->active_bo, 1286c724e8a9SChris Wilson error->active_bo_count, 1287c724e8a9SChris Wilson &dev_priv->mm.active_list); 1288c724e8a9SChris Wilson 1289c724e8a9SChris Wilson if (error->pinned_bo) 1290c724e8a9SChris Wilson error->pinned_bo_count = 12911b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1292c724e8a9SChris Wilson error->pinned_bo_count, 12936c085a72SChris Wilson &dev_priv->mm.bound_list); 129463eeaf38SJesse Barnes 12958a905236SJesse Barnes do_gettimeofday(&error->time); 12968a905236SJesse Barnes 12976ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1298c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 12996ef3d427SChris Wilson 13009df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 13019df30794SChris Wilson if (dev_priv->first_error == NULL) { 130263eeaf38SJesse Barnes dev_priv->first_error = error; 13039df30794SChris Wilson error = NULL; 13049df30794SChris Wilson } 130563eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 13069df30794SChris Wilson 13079df30794SChris Wilson if (error) 1308742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 13099df30794SChris Wilson } 13109df30794SChris Wilson 13119df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 13129df30794SChris Wilson { 13139df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 13149df30794SChris Wilson struct drm_i915_error_state *error; 13156dc0e816SBen Widawsky unsigned long flags; 13169df30794SChris Wilson 13176dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 13189df30794SChris Wilson error = dev_priv->first_error; 13199df30794SChris Wilson dev_priv->first_error = NULL; 13206dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 13219df30794SChris Wilson 13229df30794SChris Wilson if (error) 1323742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 132463eeaf38SJesse Barnes } 13253bd3c932SChris Wilson #else 13263bd3c932SChris Wilson #define i915_capture_error_state(x) 13273bd3c932SChris Wilson #endif 132863eeaf38SJesse Barnes 132935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1330c0e09200SDave Airlie { 13318a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1332bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 133363eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1334050ee91fSBen Widawsky int pipe, i; 133563eeaf38SJesse Barnes 133635aed2e6SChris Wilson if (!eir) 133735aed2e6SChris Wilson return; 133863eeaf38SJesse Barnes 1339a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 13408a905236SJesse Barnes 1341bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1342bd9854f9SBen Widawsky 13438a905236SJesse Barnes if (IS_G4X(dev)) { 13448a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 13458a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 13468a905236SJesse Barnes 1347a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1348a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1349050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1350050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1351a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1352a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 13538a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 13543143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 13558a905236SJesse Barnes } 13568a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 13578a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1358a70491ccSJoe Perches pr_err("page table error\n"); 1359a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 13608a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13613143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 13628a905236SJesse Barnes } 13638a905236SJesse Barnes } 13648a905236SJesse Barnes 1365a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 136663eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 136763eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1368a70491ccSJoe Perches pr_err("page table error\n"); 1369a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 137063eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13713143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 137263eeaf38SJesse Barnes } 13738a905236SJesse Barnes } 13748a905236SJesse Barnes 137563eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1376a70491ccSJoe Perches pr_err("memory refresh error:\n"); 13779db4a9c7SJesse Barnes for_each_pipe(pipe) 1378a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 13799db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 138063eeaf38SJesse Barnes /* pipestat has already been acked */ 138163eeaf38SJesse Barnes } 138263eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1383a70491ccSJoe Perches pr_err("instruction error\n"); 1384a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1385050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1386050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1387a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 138863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 138963eeaf38SJesse Barnes 1390a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1391a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1392a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 139363eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 13943143a2bfSChris Wilson POSTING_READ(IPEIR); 139563eeaf38SJesse Barnes } else { 139663eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 139763eeaf38SJesse Barnes 1398a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1399a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1400a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1401a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 140263eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 14033143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 140463eeaf38SJesse Barnes } 140563eeaf38SJesse Barnes } 140663eeaf38SJesse Barnes 140763eeaf38SJesse Barnes I915_WRITE(EIR, eir); 14083143a2bfSChris Wilson POSTING_READ(EIR); 140963eeaf38SJesse Barnes eir = I915_READ(EIR); 141063eeaf38SJesse Barnes if (eir) { 141163eeaf38SJesse Barnes /* 141263eeaf38SJesse Barnes * some errors might have become stuck, 141363eeaf38SJesse Barnes * mask them. 141463eeaf38SJesse Barnes */ 141563eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 141663eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 141763eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 141863eeaf38SJesse Barnes } 141935aed2e6SChris Wilson } 142035aed2e6SChris Wilson 142135aed2e6SChris Wilson /** 142235aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 142335aed2e6SChris Wilson * @dev: drm device 142435aed2e6SChris Wilson * 142535aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 142635aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 142735aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 142835aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 142935aed2e6SChris Wilson * of a ring dump etc.). 143035aed2e6SChris Wilson */ 1431527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 143235aed2e6SChris Wilson { 143335aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1434b4519513SChris Wilson struct intel_ring_buffer *ring; 1435b4519513SChris Wilson int i; 143635aed2e6SChris Wilson 143735aed2e6SChris Wilson i915_capture_error_state(dev); 143835aed2e6SChris Wilson i915_report_and_clear_eir(dev); 14398a905236SJesse Barnes 1440ba1234d1SBen Gamari if (wedged) { 144130dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1442ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1443ba1234d1SBen Gamari 144411ed50ecSBen Gamari /* 144511ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 144611ed50ecSBen Gamari */ 1447b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1448b4519513SChris Wilson wake_up_all(&ring->irq_queue); 144911ed50ecSBen Gamari } 145011ed50ecSBen Gamari 14519c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 14528a905236SJesse Barnes } 14538a905236SJesse Barnes 14544e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 14554e5359cdSSimon Farnsworth { 14564e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 14574e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 14584e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 145905394f39SChris Wilson struct drm_i915_gem_object *obj; 14604e5359cdSSimon Farnsworth struct intel_unpin_work *work; 14614e5359cdSSimon Farnsworth unsigned long flags; 14624e5359cdSSimon Farnsworth bool stall_detected; 14634e5359cdSSimon Farnsworth 14644e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 14654e5359cdSSimon Farnsworth if (intel_crtc == NULL) 14664e5359cdSSimon Farnsworth return; 14674e5359cdSSimon Farnsworth 14684e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 14694e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 14704e5359cdSSimon Farnsworth 14714e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 14724e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 14734e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14744e5359cdSSimon Farnsworth return; 14754e5359cdSSimon Farnsworth } 14764e5359cdSSimon Farnsworth 14774e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 147805394f39SChris Wilson obj = work->pending_flip_obj; 1479a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 14809db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1481446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1482446f2545SArmin Reese obj->gtt_offset; 14834e5359cdSSimon Farnsworth } else { 14849db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 148505394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 148601f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 14874e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 14884e5359cdSSimon Farnsworth } 14894e5359cdSSimon Farnsworth 14904e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14914e5359cdSSimon Farnsworth 14924e5359cdSSimon Farnsworth if (stall_detected) { 14934e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 14944e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 14954e5359cdSSimon Farnsworth } 14964e5359cdSSimon Farnsworth } 14974e5359cdSSimon Farnsworth 149842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 149942f52ef8SKeith Packard * we use as a pipe index 150042f52ef8SKeith Packard */ 1501f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 15020a3e67a4SJesse Barnes { 15030a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1504e9d21d7fSKeith Packard unsigned long irqflags; 150571e0ffa5SJesse Barnes 15065eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 150771e0ffa5SJesse Barnes return -EINVAL; 15080a3e67a4SJesse Barnes 15091ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1510f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 15117c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15127c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15130a3e67a4SJesse Barnes else 15147c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15157c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 15168692d00eSChris Wilson 15178692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 15188692d00eSChris Wilson if (dev_priv->info->gen == 3) 15196b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 15201ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15218692d00eSChris Wilson 15220a3e67a4SJesse Barnes return 0; 15230a3e67a4SJesse Barnes } 15240a3e67a4SJesse Barnes 1525f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1526f796cf8fSJesse Barnes { 1527f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1528f796cf8fSJesse Barnes unsigned long irqflags; 1529f796cf8fSJesse Barnes 1530f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1531f796cf8fSJesse Barnes return -EINVAL; 1532f796cf8fSJesse Barnes 1533f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1534f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1535f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1536f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1537f796cf8fSJesse Barnes 1538f796cf8fSJesse Barnes return 0; 1539f796cf8fSJesse Barnes } 1540f796cf8fSJesse Barnes 1541f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1542b1f14ad0SJesse Barnes { 1543b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1544b1f14ad0SJesse Barnes unsigned long irqflags; 1545b1f14ad0SJesse Barnes 1546b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1547b1f14ad0SJesse Barnes return -EINVAL; 1548b1f14ad0SJesse Barnes 1549b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1550b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1551b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1552b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1553b1f14ad0SJesse Barnes 1554b1f14ad0SJesse Barnes return 0; 1555b1f14ad0SJesse Barnes } 1556b1f14ad0SJesse Barnes 15577e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 15587e231dbeSJesse Barnes { 15597e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15607e231dbeSJesse Barnes unsigned long irqflags; 156131acc7f5SJesse Barnes u32 imr; 15627e231dbeSJesse Barnes 15637e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 15647e231dbeSJesse Barnes return -EINVAL; 15657e231dbeSJesse Barnes 15667e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15677e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 156831acc7f5SJesse Barnes if (pipe == 0) 15697e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 157031acc7f5SJesse Barnes else 15717e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 15727e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 157331acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 157431acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 15757e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15767e231dbeSJesse Barnes 15777e231dbeSJesse Barnes return 0; 15787e231dbeSJesse Barnes } 15797e231dbeSJesse Barnes 158042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 158142f52ef8SKeith Packard * we use as a pipe index 158242f52ef8SKeith Packard */ 1583f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 15840a3e67a4SJesse Barnes { 15850a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1586e9d21d7fSKeith Packard unsigned long irqflags; 15870a3e67a4SJesse Barnes 15881ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15898692d00eSChris Wilson if (dev_priv->info->gen == 3) 15906b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 15918692d00eSChris Wilson 15927c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 15937c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 15947c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15951ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15960a3e67a4SJesse Barnes } 15970a3e67a4SJesse Barnes 1598f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1599f796cf8fSJesse Barnes { 1600f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1601f796cf8fSJesse Barnes unsigned long irqflags; 1602f796cf8fSJesse Barnes 1603f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1604f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1605f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1606f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1607f796cf8fSJesse Barnes } 1608f796cf8fSJesse Barnes 1609f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1610b1f14ad0SJesse Barnes { 1611b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1612b1f14ad0SJesse Barnes unsigned long irqflags; 1613b1f14ad0SJesse Barnes 1614b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1615b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1616b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1617b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1618b1f14ad0SJesse Barnes } 1619b1f14ad0SJesse Barnes 16207e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 16217e231dbeSJesse Barnes { 16227e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16237e231dbeSJesse Barnes unsigned long irqflags; 162431acc7f5SJesse Barnes u32 imr; 16257e231dbeSJesse Barnes 16267e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 162731acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 162831acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 16297e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 163031acc7f5SJesse Barnes if (pipe == 0) 16317e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 163231acc7f5SJesse Barnes else 16337e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 16347e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 16357e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16367e231dbeSJesse Barnes } 16377e231dbeSJesse Barnes 1638893eead0SChris Wilson static u32 1639893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1640852835f3SZou Nan hai { 1641893eead0SChris Wilson return list_entry(ring->request_list.prev, 1642893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1643893eead0SChris Wilson } 1644893eead0SChris Wilson 1645893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1646893eead0SChris Wilson { 1647893eead0SChris Wilson if (list_empty(&ring->request_list) || 1648b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 1649b2eadbc8SChris Wilson ring_last_seqno(ring))) { 1650893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 16519574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 16529574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 16539574b3feSBen Widawsky ring->name); 1654893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1655893eead0SChris Wilson *err = true; 1656893eead0SChris Wilson } 1657893eead0SChris Wilson return true; 1658893eead0SChris Wilson } 1659893eead0SChris Wilson return false; 1660f65d9421SBen Gamari } 1661f65d9421SBen Gamari 16621ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 16631ec14ad3SChris Wilson { 16641ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 16651ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 16661ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 16671ec14ad3SChris Wilson if (tmp & RING_WAIT) { 16681ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 16691ec14ad3SChris Wilson ring->name); 16701ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 16711ec14ad3SChris Wilson return true; 16721ec14ad3SChris Wilson } 16731ec14ad3SChris Wilson return false; 16741ec14ad3SChris Wilson } 16751ec14ad3SChris Wilson 1676d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1677d1e61e7fSChris Wilson { 1678d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1679d1e61e7fSChris Wilson 1680d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1681b4519513SChris Wilson bool hung = true; 1682b4519513SChris Wilson 1683d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1684d1e61e7fSChris Wilson i915_handle_error(dev, true); 1685d1e61e7fSChris Wilson 1686d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1687b4519513SChris Wilson struct intel_ring_buffer *ring; 1688b4519513SChris Wilson int i; 1689b4519513SChris Wilson 1690d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1691d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1692d1e61e7fSChris Wilson * and break the hang. This should work on 1693d1e61e7fSChris Wilson * all but the second generation chipsets. 1694d1e61e7fSChris Wilson */ 1695b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1696b4519513SChris Wilson hung &= !kick_ring(ring); 1697d1e61e7fSChris Wilson } 1698d1e61e7fSChris Wilson 1699b4519513SChris Wilson return hung; 1700d1e61e7fSChris Wilson } 1701d1e61e7fSChris Wilson 1702d1e61e7fSChris Wilson return false; 1703d1e61e7fSChris Wilson } 1704d1e61e7fSChris Wilson 1705f65d9421SBen Gamari /** 1706f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1707f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1708f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1709f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1710f65d9421SBen Gamari */ 1711f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1712f65d9421SBen Gamari { 1713f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1714f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1715bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 1716b4519513SChris Wilson struct intel_ring_buffer *ring; 1717b4519513SChris Wilson bool err = false, idle; 1718b4519513SChris Wilson int i; 1719893eead0SChris Wilson 17203e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 17213e0dc6b0SBen Widawsky return; 17223e0dc6b0SBen Widawsky 1723b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1724b4519513SChris Wilson idle = true; 1725b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1726b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1727b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1728b4519513SChris Wilson } 1729b4519513SChris Wilson 1730893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1731b4519513SChris Wilson if (idle) { 1732d1e61e7fSChris Wilson if (err) { 1733d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1734d1e61e7fSChris Wilson return; 1735d1e61e7fSChris Wilson 1736893eead0SChris Wilson goto repeat; 1737d1e61e7fSChris Wilson } 1738d1e61e7fSChris Wilson 1739d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1740893eead0SChris Wilson return; 1741893eead0SChris Wilson } 1742f65d9421SBen Gamari 1743bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1744b4519513SChris Wilson if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 && 1745050ee91fSBen Widawsky memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) { 1746d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1747f65d9421SBen Gamari return; 1748cbb465e7SChris Wilson } else { 1749cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1750cbb465e7SChris Wilson 1751b4519513SChris Wilson memcpy(dev_priv->last_acthd, acthd, sizeof(acthd)); 1752050ee91fSBen Widawsky memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone)); 1753cbb465e7SChris Wilson } 1754f65d9421SBen Gamari 1755893eead0SChris Wilson repeat: 1756f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1757b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1758cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 1759f65d9421SBen Gamari } 1760f65d9421SBen Gamari 1761c0e09200SDave Airlie /* drm_dma.h hooks 1762c0e09200SDave Airlie */ 1763f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1764036a4a7dSZhenyu Wang { 1765036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1766036a4a7dSZhenyu Wang 17674697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17684697995bSJesse Barnes 1769036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1770bdfcdb63SDaniel Vetter 1771036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1772036a4a7dSZhenyu Wang 1773036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1774036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 17753143a2bfSChris Wilson POSTING_READ(DEIER); 1776036a4a7dSZhenyu Wang 1777036a4a7dSZhenyu Wang /* and GT */ 1778036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1779036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 17803143a2bfSChris Wilson POSTING_READ(GTIER); 1781c650156aSZhenyu Wang 1782c650156aSZhenyu Wang /* south display irq */ 1783c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1784c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 17853143a2bfSChris Wilson POSTING_READ(SDEIER); 1786036a4a7dSZhenyu Wang } 1787036a4a7dSZhenyu Wang 17887e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 17897e231dbeSJesse Barnes { 17907e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17917e231dbeSJesse Barnes int pipe; 17927e231dbeSJesse Barnes 17937e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17947e231dbeSJesse Barnes 17957e231dbeSJesse Barnes /* VLV magic */ 17967e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 17977e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 17987e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 17997e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 18007e231dbeSJesse Barnes 18017e231dbeSJesse Barnes /* and GT */ 18027e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18037e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18047e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 18057e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 18067e231dbeSJesse Barnes POSTING_READ(GTIER); 18077e231dbeSJesse Barnes 18087e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 18097e231dbeSJesse Barnes 18107e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 18117e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 18127e231dbeSJesse Barnes for_each_pipe(pipe) 18137e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 18147e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18157e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 18167e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 18177e231dbeSJesse Barnes POSTING_READ(VLV_IER); 18187e231dbeSJesse Barnes } 18197e231dbeSJesse Barnes 18207fe0b973SKeith Packard /* 18217fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 18227fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 18237fe0b973SKeith Packard * 18247fe0b973SKeith Packard * This register is the same on all known PCH chips. 18257fe0b973SKeith Packard */ 18267fe0b973SKeith Packard 18277fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 18287fe0b973SKeith Packard { 18297fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18307fe0b973SKeith Packard u32 hotplug; 18317fe0b973SKeith Packard 18327fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 18337fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 18347fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 18357fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 18367fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 18377fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 18387fe0b973SKeith Packard } 18397fe0b973SKeith Packard 1840f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1841036a4a7dSZhenyu Wang { 1842036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1843036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1844013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1845013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 18461ec14ad3SChris Wilson u32 render_irqs; 18472d7b8366SYuanhan Liu u32 hotplug_mask; 1848036a4a7dSZhenyu Wang 18491ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1850036a4a7dSZhenyu Wang 1851036a4a7dSZhenyu Wang /* should always can generate irq */ 1852036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 18531ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 18541ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 18553143a2bfSChris Wilson POSTING_READ(DEIER); 1856036a4a7dSZhenyu Wang 18571ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1858036a4a7dSZhenyu Wang 1859036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 18601ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1861881f47b6SXiang, Haihao 18621ec14ad3SChris Wilson if (IS_GEN6(dev)) 18631ec14ad3SChris Wilson render_irqs = 18641ec14ad3SChris Wilson GT_USER_INTERRUPT | 1865e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1866e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 18671ec14ad3SChris Wilson else 18681ec14ad3SChris Wilson render_irqs = 186988f23b8fSChris Wilson GT_USER_INTERRUPT | 1870c6df541cSChris Wilson GT_PIPE_NOTIFY | 18711ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 18721ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 18733143a2bfSChris Wilson POSTING_READ(GTIER); 1874036a4a7dSZhenyu Wang 18752d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 18769035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 18779035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 18789035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 18799035a97aSChris Wilson SDE_PORTD_HOTPLUG_CPT); 18802d7b8366SYuanhan Liu } else { 18819035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 18829035a97aSChris Wilson SDE_PORTB_HOTPLUG | 18839035a97aSChris Wilson SDE_PORTC_HOTPLUG | 18849035a97aSChris Wilson SDE_PORTD_HOTPLUG | 18859035a97aSChris Wilson SDE_AUX_MASK); 18862d7b8366SYuanhan Liu } 18872d7b8366SYuanhan Liu 18881ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1889c650156aSZhenyu Wang 1890c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 18911ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 18921ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 18933143a2bfSChris Wilson POSTING_READ(SDEIER); 1894c650156aSZhenyu Wang 18957fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 18967fe0b973SKeith Packard 1897f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1898f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1899f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1900f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1901f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1902f97108d1SJesse Barnes } 1903f97108d1SJesse Barnes 1904036a4a7dSZhenyu Wang return 0; 1905036a4a7dSZhenyu Wang } 1906036a4a7dSZhenyu Wang 1907f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1908b1f14ad0SJesse Barnes { 1909b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1910b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1911b615b57aSChris Wilson u32 display_mask = 1912b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 1913b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 1914b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 1915b615b57aSChris Wilson DE_PLANEA_FLIP_DONE_IVB; 1916b1f14ad0SJesse Barnes u32 render_irqs; 1917b1f14ad0SJesse Barnes u32 hotplug_mask; 1918b1f14ad0SJesse Barnes 1919b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1920b1f14ad0SJesse Barnes 1921b1f14ad0SJesse Barnes /* should always can generate irq */ 1922b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1923b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1924b615b57aSChris Wilson I915_WRITE(DEIER, 1925b615b57aSChris Wilson display_mask | 1926b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 1927b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 1928b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 1929b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1930b1f14ad0SJesse Barnes 193115b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1932b1f14ad0SJesse Barnes 1933b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1934b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1935b1f14ad0SJesse Barnes 1936e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 193715b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1938b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1939b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1940b1f14ad0SJesse Barnes 1941b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1942b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1943b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1944b1f14ad0SJesse Barnes SDE_PORTD_HOTPLUG_CPT); 1945b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1946b1f14ad0SJesse Barnes 1947b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1948b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1949b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1950b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1951b1f14ad0SJesse Barnes 19527fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 19537fe0b973SKeith Packard 1954b1f14ad0SJesse Barnes return 0; 1955b1f14ad0SJesse Barnes } 1956b1f14ad0SJesse Barnes 19577e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 19587e231dbeSJesse Barnes { 19597e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19607e231dbeSJesse Barnes u32 enable_mask; 19617e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 196231acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 19633bcedbe5SJesse Barnes u32 render_irqs; 19647e231dbeSJesse Barnes u16 msid; 19657e231dbeSJesse Barnes 19667e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 196731acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 196831acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 196931acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 19707e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19717e231dbeSJesse Barnes 197231acc7f5SJesse Barnes /* 197331acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 197431acc7f5SJesse Barnes * toggle them based on usage. 197531acc7f5SJesse Barnes */ 197631acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 197731acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 197831acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19797e231dbeSJesse Barnes 19807e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 19817e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 19827e231dbeSJesse Barnes 19837e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 19847e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 19857e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 19867e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 19877e231dbeSJesse Barnes msid |= (1<<14); 19887e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 19897e231dbeSJesse Barnes 19907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 19917e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 19927e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19937e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 19947e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 19957e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19967e231dbeSJesse Barnes 199731acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 199831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 199931acc7f5SJesse Barnes 20007e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20017e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20027e231dbeSJesse Barnes 200331acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 200431acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 20053bcedbe5SJesse Barnes 20063bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 20073bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 20083bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 20097e231dbeSJesse Barnes POSTING_READ(GTIER); 20107e231dbeSJesse Barnes 20117e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 20127e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 20137e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 20147e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 20157e231dbeSJesse Barnes #endif 20167e231dbeSJesse Barnes 20177e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 20187e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 20197e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 20207e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 20217e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 20227e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 20237e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 20247e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 2025ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 20267e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2027ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 20287e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 20297e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 20307e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 20317e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 20327e231dbeSJesse Barnes } 20337e231dbeSJesse Barnes 20347e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 20357e231dbeSJesse Barnes 20367e231dbeSJesse Barnes return 0; 20377e231dbeSJesse Barnes } 20387e231dbeSJesse Barnes 20397e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 20407e231dbeSJesse Barnes { 20417e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20427e231dbeSJesse Barnes int pipe; 20437e231dbeSJesse Barnes 20447e231dbeSJesse Barnes if (!dev_priv) 20457e231dbeSJesse Barnes return; 20467e231dbeSJesse Barnes 20477e231dbeSJesse Barnes for_each_pipe(pipe) 20487e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20497e231dbeSJesse Barnes 20507e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 20517e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20527e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20537e231dbeSJesse Barnes for_each_pipe(pipe) 20547e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20557e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20567e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 20577e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 20587e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20597e231dbeSJesse Barnes } 20607e231dbeSJesse Barnes 2061f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2062036a4a7dSZhenyu Wang { 2063036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20644697995bSJesse Barnes 20654697995bSJesse Barnes if (!dev_priv) 20664697995bSJesse Barnes return; 20674697995bSJesse Barnes 2068036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2069036a4a7dSZhenyu Wang 2070036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2071036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2072036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2073036a4a7dSZhenyu Wang 2074036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2075036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2076036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2077192aac1fSKeith Packard 2078192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2079192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2080192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2081036a4a7dSZhenyu Wang } 2082036a4a7dSZhenyu Wang 2083c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2084c2798b19SChris Wilson { 2085c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2086c2798b19SChris Wilson int pipe; 2087c2798b19SChris Wilson 2088c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2089c2798b19SChris Wilson 2090c2798b19SChris Wilson for_each_pipe(pipe) 2091c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2092c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2093c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2094c2798b19SChris Wilson POSTING_READ16(IER); 2095c2798b19SChris Wilson } 2096c2798b19SChris Wilson 2097c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2098c2798b19SChris Wilson { 2099c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2100c2798b19SChris Wilson 2101c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2102c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2103c2798b19SChris Wilson 2104c2798b19SChris Wilson I915_WRITE16(EMR, 2105c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2106c2798b19SChris Wilson 2107c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2108c2798b19SChris Wilson dev_priv->irq_mask = 2109c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2110c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2111c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2112c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2113c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2114c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2115c2798b19SChris Wilson 2116c2798b19SChris Wilson I915_WRITE16(IER, 2117c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2118c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2119c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2120c2798b19SChris Wilson I915_USER_INTERRUPT); 2121c2798b19SChris Wilson POSTING_READ16(IER); 2122c2798b19SChris Wilson 2123c2798b19SChris Wilson return 0; 2124c2798b19SChris Wilson } 2125c2798b19SChris Wilson 2126ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2127c2798b19SChris Wilson { 2128c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2129c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2130c2798b19SChris Wilson u16 iir, new_iir; 2131c2798b19SChris Wilson u32 pipe_stats[2]; 2132c2798b19SChris Wilson unsigned long irqflags; 2133c2798b19SChris Wilson int irq_received; 2134c2798b19SChris Wilson int pipe; 2135c2798b19SChris Wilson u16 flip_mask = 2136c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2137c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2138c2798b19SChris Wilson 2139c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2140c2798b19SChris Wilson 2141c2798b19SChris Wilson iir = I915_READ16(IIR); 2142c2798b19SChris Wilson if (iir == 0) 2143c2798b19SChris Wilson return IRQ_NONE; 2144c2798b19SChris Wilson 2145c2798b19SChris Wilson while (iir & ~flip_mask) { 2146c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2147c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2148c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2149c2798b19SChris Wilson * interrupts (for non-MSI). 2150c2798b19SChris Wilson */ 2151c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2152c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2153c2798b19SChris Wilson i915_handle_error(dev, false); 2154c2798b19SChris Wilson 2155c2798b19SChris Wilson for_each_pipe(pipe) { 2156c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2157c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2158c2798b19SChris Wilson 2159c2798b19SChris Wilson /* 2160c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2161c2798b19SChris Wilson */ 2162c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2163c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2164c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2165c2798b19SChris Wilson pipe_name(pipe)); 2166c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2167c2798b19SChris Wilson irq_received = 1; 2168c2798b19SChris Wilson } 2169c2798b19SChris Wilson } 2170c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2171c2798b19SChris Wilson 2172c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2173c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2174c2798b19SChris Wilson 2175d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2176c2798b19SChris Wilson 2177c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2178c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2179c2798b19SChris Wilson 2180c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2181c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2182c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2183c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2184c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2185c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2186c2798b19SChris Wilson } 2187c2798b19SChris Wilson } 2188c2798b19SChris Wilson 2189c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2190c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2191c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2192c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2193c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2194c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2195c2798b19SChris Wilson } 2196c2798b19SChris Wilson } 2197c2798b19SChris Wilson 2198c2798b19SChris Wilson iir = new_iir; 2199c2798b19SChris Wilson } 2200c2798b19SChris Wilson 2201c2798b19SChris Wilson return IRQ_HANDLED; 2202c2798b19SChris Wilson } 2203c2798b19SChris Wilson 2204c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2205c2798b19SChris Wilson { 2206c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2207c2798b19SChris Wilson int pipe; 2208c2798b19SChris Wilson 2209c2798b19SChris Wilson for_each_pipe(pipe) { 2210c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2211c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2212c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2213c2798b19SChris Wilson } 2214c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2215c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2216c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2217c2798b19SChris Wilson } 2218c2798b19SChris Wilson 2219a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2220a266c7d5SChris Wilson { 2221a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2222a266c7d5SChris Wilson int pipe; 2223a266c7d5SChris Wilson 2224a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2225a266c7d5SChris Wilson 2226a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2227a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2228a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2229a266c7d5SChris Wilson } 2230a266c7d5SChris Wilson 223100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2232a266c7d5SChris Wilson for_each_pipe(pipe) 2233a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2234a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2235a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2236a266c7d5SChris Wilson POSTING_READ(IER); 2237a266c7d5SChris Wilson } 2238a266c7d5SChris Wilson 2239a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2240a266c7d5SChris Wilson { 2241a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 224238bde180SChris Wilson u32 enable_mask; 2243a266c7d5SChris Wilson 2244a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2245a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2246a266c7d5SChris Wilson 224738bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 224838bde180SChris Wilson 224938bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 225038bde180SChris Wilson dev_priv->irq_mask = 225138bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 225238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 225338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 225438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 225538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 225638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 225738bde180SChris Wilson 225838bde180SChris Wilson enable_mask = 225938bde180SChris Wilson I915_ASLE_INTERRUPT | 226038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 226138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 226238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 226338bde180SChris Wilson I915_USER_INTERRUPT; 226438bde180SChris Wilson 2265a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2266a266c7d5SChris Wilson /* Enable in IER... */ 2267a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2268a266c7d5SChris Wilson /* and unmask in IMR */ 2269a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2270a266c7d5SChris Wilson } 2271a266c7d5SChris Wilson 2272a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2273a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2274a266c7d5SChris Wilson POSTING_READ(IER); 2275a266c7d5SChris Wilson 2276a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2277a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2278a266c7d5SChris Wilson 2279a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2280a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2281a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2282a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2283a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2284a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2285084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 2286a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2287084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 2288a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2289a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2290a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2291a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2292a266c7d5SChris Wilson } 2293a266c7d5SChris Wilson 2294a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2295a266c7d5SChris Wilson 2296a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2297a266c7d5SChris Wilson } 2298a266c7d5SChris Wilson 2299a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2300a266c7d5SChris Wilson 2301a266c7d5SChris Wilson return 0; 2302a266c7d5SChris Wilson } 2303a266c7d5SChris Wilson 2304ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2305a266c7d5SChris Wilson { 2306a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2307a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23088291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2309a266c7d5SChris Wilson unsigned long irqflags; 231038bde180SChris Wilson u32 flip_mask = 231138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 231238bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 231338bde180SChris Wilson u32 flip[2] = { 231438bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 231538bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 231638bde180SChris Wilson }; 231738bde180SChris Wilson int pipe, ret = IRQ_NONE; 2318a266c7d5SChris Wilson 2319a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2320a266c7d5SChris Wilson 2321a266c7d5SChris Wilson iir = I915_READ(IIR); 232238bde180SChris Wilson do { 232338bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 23248291ee90SChris Wilson bool blc_event = false; 2325a266c7d5SChris Wilson 2326a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2327a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2328a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2329a266c7d5SChris Wilson * interrupts (for non-MSI). 2330a266c7d5SChris Wilson */ 2331a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2332a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2333a266c7d5SChris Wilson i915_handle_error(dev, false); 2334a266c7d5SChris Wilson 2335a266c7d5SChris Wilson for_each_pipe(pipe) { 2336a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2337a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2338a266c7d5SChris Wilson 233938bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2340a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2341a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2342a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2343a266c7d5SChris Wilson pipe_name(pipe)); 2344a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 234538bde180SChris Wilson irq_received = true; 2346a266c7d5SChris Wilson } 2347a266c7d5SChris Wilson } 2348a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2349a266c7d5SChris Wilson 2350a266c7d5SChris Wilson if (!irq_received) 2351a266c7d5SChris Wilson break; 2352a266c7d5SChris Wilson 2353a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2354a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2355a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2356a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2357a266c7d5SChris Wilson 2358a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2359a266c7d5SChris Wilson hotplug_status); 2360a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2361a266c7d5SChris Wilson queue_work(dev_priv->wq, 2362a266c7d5SChris Wilson &dev_priv->hotplug_work); 2363a266c7d5SChris Wilson 2364a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 236538bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2366a266c7d5SChris Wilson } 2367a266c7d5SChris Wilson 236838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2369a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2370a266c7d5SChris Wilson 2371a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2372a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2373a266c7d5SChris Wilson 2374a266c7d5SChris Wilson for_each_pipe(pipe) { 237538bde180SChris Wilson int plane = pipe; 237638bde180SChris Wilson if (IS_MOBILE(dev)) 237738bde180SChris Wilson plane = !plane; 23788291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2379a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 238038bde180SChris Wilson if (iir & flip[plane]) { 238138bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2382a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 238338bde180SChris Wilson flip_mask &= ~flip[plane]; 238438bde180SChris Wilson } 2385a266c7d5SChris Wilson } 2386a266c7d5SChris Wilson 2387a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2388a266c7d5SChris Wilson blc_event = true; 2389a266c7d5SChris Wilson } 2390a266c7d5SChris Wilson 2391a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2392a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2393a266c7d5SChris Wilson 2394a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2395a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2396a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2397a266c7d5SChris Wilson * we would never get another interrupt. 2398a266c7d5SChris Wilson * 2399a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2400a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2401a266c7d5SChris Wilson * another one. 2402a266c7d5SChris Wilson * 2403a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2404a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2405a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2406a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2407a266c7d5SChris Wilson * stray interrupts. 2408a266c7d5SChris Wilson */ 240938bde180SChris Wilson ret = IRQ_HANDLED; 2410a266c7d5SChris Wilson iir = new_iir; 241138bde180SChris Wilson } while (iir & ~flip_mask); 2412a266c7d5SChris Wilson 2413d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 24148291ee90SChris Wilson 2415a266c7d5SChris Wilson return ret; 2416a266c7d5SChris Wilson } 2417a266c7d5SChris Wilson 2418a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2419a266c7d5SChris Wilson { 2420a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2421a266c7d5SChris Wilson int pipe; 2422a266c7d5SChris Wilson 2423a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2424a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2425a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2426a266c7d5SChris Wilson } 2427a266c7d5SChris Wilson 242800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 242955b39755SChris Wilson for_each_pipe(pipe) { 243055b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2431a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 243255b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 243355b39755SChris Wilson } 2434a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2435a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2436a266c7d5SChris Wilson 2437a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2438a266c7d5SChris Wilson } 2439a266c7d5SChris Wilson 2440a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2441a266c7d5SChris Wilson { 2442a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2443a266c7d5SChris Wilson int pipe; 2444a266c7d5SChris Wilson 2445a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2446a266c7d5SChris Wilson 2447a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2448a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2449a266c7d5SChris Wilson 2450a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2451a266c7d5SChris Wilson for_each_pipe(pipe) 2452a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2453a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2454a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2455a266c7d5SChris Wilson POSTING_READ(IER); 2456a266c7d5SChris Wilson } 2457a266c7d5SChris Wilson 2458a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2459a266c7d5SChris Wilson { 2460a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2461adca4730SChris Wilson u32 hotplug_en; 2462bbba0a97SChris Wilson u32 enable_mask; 2463a266c7d5SChris Wilson u32 error_mask; 2464a266c7d5SChris Wilson 2465a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2466bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2467adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2468bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2469bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2470bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2471bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2472bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2473bbba0a97SChris Wilson 2474bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2475bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2476bbba0a97SChris Wilson 2477bbba0a97SChris Wilson if (IS_G4X(dev)) 2478bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2479a266c7d5SChris Wilson 2480a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2481a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2482a266c7d5SChris Wilson 2483a266c7d5SChris Wilson /* 2484a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2485a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2486a266c7d5SChris Wilson */ 2487a266c7d5SChris Wilson if (IS_G4X(dev)) { 2488a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2489a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2490a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2491a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2492a266c7d5SChris Wilson } else { 2493a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2494a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2495a266c7d5SChris Wilson } 2496a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2497a266c7d5SChris Wilson 2498a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2499a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2500a266c7d5SChris Wilson POSTING_READ(IER); 2501a266c7d5SChris Wilson 2502adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2503adca4730SChris Wilson hotplug_en = 0; 2504a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2505a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2506a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2507a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2508a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2509a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2510084b612eSChris Wilson if (IS_G4X(dev)) { 2511084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) 2512a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2513084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) 2514a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2515084b612eSChris Wilson } else { 2516084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) 2517084b612eSChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2518084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) 2519084b612eSChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2520084b612eSChris Wilson } 2521a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2522a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2523a266c7d5SChris Wilson 2524a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2525a266c7d5SChris Wilson to generate a spurious hotplug event about three 2526a266c7d5SChris Wilson seconds later. So just do it once. 2527a266c7d5SChris Wilson */ 2528a266c7d5SChris Wilson if (IS_G4X(dev)) 2529a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2530a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2531a266c7d5SChris Wilson } 2532a266c7d5SChris Wilson 2533a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2534a266c7d5SChris Wilson 2535a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2536a266c7d5SChris Wilson 2537a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2538a266c7d5SChris Wilson 2539a266c7d5SChris Wilson return 0; 2540a266c7d5SChris Wilson } 2541a266c7d5SChris Wilson 2542ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2543a266c7d5SChris Wilson { 2544a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2545a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2546a266c7d5SChris Wilson u32 iir, new_iir; 2547a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2548a266c7d5SChris Wilson unsigned long irqflags; 2549a266c7d5SChris Wilson int irq_received; 2550a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2551a266c7d5SChris Wilson 2552a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2553a266c7d5SChris Wilson 2554a266c7d5SChris Wilson iir = I915_READ(IIR); 2555a266c7d5SChris Wilson 2556a266c7d5SChris Wilson for (;;) { 25572c8ba29fSChris Wilson bool blc_event = false; 25582c8ba29fSChris Wilson 2559a266c7d5SChris Wilson irq_received = iir != 0; 2560a266c7d5SChris Wilson 2561a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2562a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2563a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2564a266c7d5SChris Wilson * interrupts (for non-MSI). 2565a266c7d5SChris Wilson */ 2566a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2567a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2568a266c7d5SChris Wilson i915_handle_error(dev, false); 2569a266c7d5SChris Wilson 2570a266c7d5SChris Wilson for_each_pipe(pipe) { 2571a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2572a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2573a266c7d5SChris Wilson 2574a266c7d5SChris Wilson /* 2575a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2576a266c7d5SChris Wilson */ 2577a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2578a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2579a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2580a266c7d5SChris Wilson pipe_name(pipe)); 2581a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2582a266c7d5SChris Wilson irq_received = 1; 2583a266c7d5SChris Wilson } 2584a266c7d5SChris Wilson } 2585a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2586a266c7d5SChris Wilson 2587a266c7d5SChris Wilson if (!irq_received) 2588a266c7d5SChris Wilson break; 2589a266c7d5SChris Wilson 2590a266c7d5SChris Wilson ret = IRQ_HANDLED; 2591a266c7d5SChris Wilson 2592a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2593adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2594a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2595a266c7d5SChris Wilson 2596a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2597a266c7d5SChris Wilson hotplug_status); 2598a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2599a266c7d5SChris Wilson queue_work(dev_priv->wq, 2600a266c7d5SChris Wilson &dev_priv->hotplug_work); 2601a266c7d5SChris Wilson 2602a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2603a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2604a266c7d5SChris Wilson } 2605a266c7d5SChris Wilson 2606a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2607a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2608a266c7d5SChris Wilson 2609a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2610a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2611a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2612a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2613a266c7d5SChris Wilson 26144f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2615a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2616a266c7d5SChris Wilson 26174f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2618a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2619a266c7d5SChris Wilson 2620a266c7d5SChris Wilson for_each_pipe(pipe) { 26212c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2622a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2623a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2624a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2625a266c7d5SChris Wilson } 2626a266c7d5SChris Wilson 2627a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2628a266c7d5SChris Wilson blc_event = true; 2629a266c7d5SChris Wilson } 2630a266c7d5SChris Wilson 2631a266c7d5SChris Wilson 2632a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2633a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2634a266c7d5SChris Wilson 2635a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2636a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2637a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2638a266c7d5SChris Wilson * we would never get another interrupt. 2639a266c7d5SChris Wilson * 2640a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2641a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2642a266c7d5SChris Wilson * another one. 2643a266c7d5SChris Wilson * 2644a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2645a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2646a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2647a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2648a266c7d5SChris Wilson * stray interrupts. 2649a266c7d5SChris Wilson */ 2650a266c7d5SChris Wilson iir = new_iir; 2651a266c7d5SChris Wilson } 2652a266c7d5SChris Wilson 2653d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 26542c8ba29fSChris Wilson 2655a266c7d5SChris Wilson return ret; 2656a266c7d5SChris Wilson } 2657a266c7d5SChris Wilson 2658a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2659a266c7d5SChris Wilson { 2660a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2661a266c7d5SChris Wilson int pipe; 2662a266c7d5SChris Wilson 2663a266c7d5SChris Wilson if (!dev_priv) 2664a266c7d5SChris Wilson return; 2665a266c7d5SChris Wilson 2666a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2667a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2668a266c7d5SChris Wilson 2669a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2670a266c7d5SChris Wilson for_each_pipe(pipe) 2671a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2672a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2673a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2674a266c7d5SChris Wilson 2675a266c7d5SChris Wilson for_each_pipe(pipe) 2676a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2677a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2678a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2679a266c7d5SChris Wilson } 2680a266c7d5SChris Wilson 2681f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2682f71d4af4SJesse Barnes { 26838b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 26848b2e326dSChris Wilson 26858b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 26868b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 2687c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 2688a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 26898b2e326dSChris Wilson 2690*61bac78eSDaniel Vetter setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed, 2691*61bac78eSDaniel Vetter (unsigned long) dev); 2692*61bac78eSDaniel Vetter 2693f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2694f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 26957d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2696f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2697f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2698f71d4af4SJesse Barnes } 2699f71d4af4SJesse Barnes 2700c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2701f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2702c3613de9SKeith Packard else 2703c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2704f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2705f71d4af4SJesse Barnes 27067e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 27077e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 27087e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 27097e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 27107e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 27117e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 27127e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 27134a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 2714f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2715f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2716f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2717f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2718f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2719f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2720f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2721f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2722f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2723f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2724f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2725f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2726f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2727f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2728f71d4af4SJesse Barnes } else { 2729c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2730c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2731c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2732c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2733c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2734a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 2735a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2736a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2737a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2738a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 2739c2798b19SChris Wilson } else { 2740a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2741a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2742a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2743a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 2744c2798b19SChris Wilson } 2745f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2746f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2747f71d4af4SJesse Barnes } 2748f71d4af4SJesse Barnes } 2749