xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 5fcece80ecdac932a0acb71e3a239c39dd4af20f)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
824bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
83e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89e5868a31SEgbert Eich };
90e5868a31SEgbert Eich 
91e0a20ad7SShashank Sharma /* BXT hpd list */
92e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
93e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
94e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
95e0a20ad7SShashank Sharma };
96e0a20ad7SShashank Sharma 
975c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
98f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
995c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1005c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1015c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1025c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1035c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1045c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1055c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1065c502442SPaulo Zanoni } while (0)
1075c502442SPaulo Zanoni 
108f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
109a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1105c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
111a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1125c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1135c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1145c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1155c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
116a9d356a6SPaulo Zanoni } while (0)
117a9d356a6SPaulo Zanoni 
118337ba017SPaulo Zanoni /*
119337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
120337ba017SPaulo Zanoni  */
121337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
122337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
123337ba017SPaulo Zanoni 	if (val) { \
124337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
125337ba017SPaulo Zanoni 		     (reg), val); \
126337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
127337ba017SPaulo Zanoni 		POSTING_READ(reg); \
128337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
129337ba017SPaulo Zanoni 		POSTING_READ(reg); \
130337ba017SPaulo Zanoni 	} \
131337ba017SPaulo Zanoni } while (0)
132337ba017SPaulo Zanoni 
13335079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
134337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
13535079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1367d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1377d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
13835079899SPaulo Zanoni } while (0)
13935079899SPaulo Zanoni 
14035079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
141337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
14235079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1437d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1447d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
14535079899SPaulo Zanoni } while (0)
14635079899SPaulo Zanoni 
147c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
148c9a9a268SImre Deak 
149036a4a7dSZhenyu Wang /* For display hotplug interrupt */
15047339cd9SDaniel Vetter void
1512d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
152036a4a7dSZhenyu Wang {
1534bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1544bc9d430SDaniel Vetter 
1559df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
156c67a470bSPaulo Zanoni 		return;
157c67a470bSPaulo Zanoni 
1581ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1591ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1601ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1613143a2bfSChris Wilson 		POSTING_READ(DEIMR);
162036a4a7dSZhenyu Wang 	}
163036a4a7dSZhenyu Wang }
164036a4a7dSZhenyu Wang 
16547339cd9SDaniel Vetter void
1662d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
167036a4a7dSZhenyu Wang {
1684bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1694bc9d430SDaniel Vetter 
17006ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
171c67a470bSPaulo Zanoni 		return;
172c67a470bSPaulo Zanoni 
1731ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1741ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1751ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1763143a2bfSChris Wilson 		POSTING_READ(DEIMR);
177036a4a7dSZhenyu Wang 	}
178036a4a7dSZhenyu Wang }
179036a4a7dSZhenyu Wang 
18043eaea13SPaulo Zanoni /**
18143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
18243eaea13SPaulo Zanoni  * @dev_priv: driver private
18343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
18443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
18543eaea13SPaulo Zanoni  */
18643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
18743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
18843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
18943eaea13SPaulo Zanoni {
19043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
19143eaea13SPaulo Zanoni 
19215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
19315a17aaeSDaniel Vetter 
1949df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
195c67a470bSPaulo Zanoni 		return;
196c67a470bSPaulo Zanoni 
19743eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
19843eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
19943eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
20043eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
20143eaea13SPaulo Zanoni }
20243eaea13SPaulo Zanoni 
203480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20443eaea13SPaulo Zanoni {
20543eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
20643eaea13SPaulo Zanoni }
20743eaea13SPaulo Zanoni 
208480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
20943eaea13SPaulo Zanoni {
21043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
21143eaea13SPaulo Zanoni }
21243eaea13SPaulo Zanoni 
213b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
214b900b949SImre Deak {
215b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
216b900b949SImre Deak }
217b900b949SImre Deak 
218a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
219a72fbc3aSImre Deak {
220a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
221a72fbc3aSImre Deak }
222a72fbc3aSImre Deak 
223b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
224b900b949SImre Deak {
225b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
226b900b949SImre Deak }
227b900b949SImre Deak 
228edbfdb45SPaulo Zanoni /**
229edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
230edbfdb45SPaulo Zanoni   * @dev_priv: driver private
231edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
232edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
233edbfdb45SPaulo Zanoni   */
234edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
235edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
236edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
237edbfdb45SPaulo Zanoni {
238605cd25bSPaulo Zanoni 	uint32_t new_val;
239edbfdb45SPaulo Zanoni 
24015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
24115a17aaeSDaniel Vetter 
242edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
243edbfdb45SPaulo Zanoni 
244605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
245f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
246f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
247f52ecbcfSPaulo Zanoni 
248605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
249605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
250a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
251a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
252edbfdb45SPaulo Zanoni 	}
253f52ecbcfSPaulo Zanoni }
254edbfdb45SPaulo Zanoni 
255480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
256edbfdb45SPaulo Zanoni {
2579939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2589939fba2SImre Deak 		return;
2599939fba2SImre Deak 
260edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
261edbfdb45SPaulo Zanoni }
262edbfdb45SPaulo Zanoni 
2639939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2649939fba2SImre Deak 				  uint32_t mask)
2659939fba2SImre Deak {
2669939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2679939fba2SImre Deak }
2689939fba2SImre Deak 
269480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
270edbfdb45SPaulo Zanoni {
2719939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2729939fba2SImre Deak 		return;
2739939fba2SImre Deak 
2749939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
275edbfdb45SPaulo Zanoni }
276edbfdb45SPaulo Zanoni 
2773cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2783cc134e3SImre Deak {
2793cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2803cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2813cc134e3SImre Deak 
2823cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2833cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2843cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2853cc134e3SImre Deak 	POSTING_READ(reg);
286096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
2873cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2883cc134e3SImre Deak }
2893cc134e3SImre Deak 
290b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
291b900b949SImre Deak {
292b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
293b900b949SImre Deak 
294b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
29578e68d36SImre Deak 
296b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
2973cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
298d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
29978e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
30078e68d36SImre Deak 				dev_priv->pm_rps_events);
301b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
30278e68d36SImre Deak 
303b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
304b900b949SImre Deak }
305b900b949SImre Deak 
30659d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
30759d02a1fSImre Deak {
30859d02a1fSImre Deak 	/*
309f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
31059d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
311f24eeb19SImre Deak 	 *
312f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
31359d02a1fSImre Deak 	 */
31459d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
31559d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
31659d02a1fSImre Deak 
31759d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
31859d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
31959d02a1fSImre Deak 
32059d02a1fSImre Deak 	return mask;
32159d02a1fSImre Deak }
32259d02a1fSImre Deak 
323b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
324b900b949SImre Deak {
325b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
326b900b949SImre Deak 
327d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
328d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
329d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
330d4d70aa5SImre Deak 
331d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
332d4d70aa5SImre Deak 
3339939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3349939fba2SImre Deak 
33559d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3369939fba2SImre Deak 
3379939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
338b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
339b900b949SImre Deak 				~dev_priv->pm_rps_events);
34058072ccbSImre Deak 
34158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
34258072ccbSImre Deak 
34358072ccbSImre Deak 	synchronize_irq(dev->irq);
344b900b949SImre Deak }
345b900b949SImre Deak 
3460961021aSBen Widawsky /**
347fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
348fee884edSDaniel Vetter  * @dev_priv: driver private
349fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
350fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
351fee884edSDaniel Vetter  */
35247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
353fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
354fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
355fee884edSDaniel Vetter {
356fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
357fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
358fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
359fee884edSDaniel Vetter 
36015a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
36115a17aaeSDaniel Vetter 
362fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
363fee884edSDaniel Vetter 
3649df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
365c67a470bSPaulo Zanoni 		return;
366c67a470bSPaulo Zanoni 
367fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
368fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
369fee884edSDaniel Vetter }
3708664281bSPaulo Zanoni 
371b5ea642aSDaniel Vetter static void
372755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
373755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3747c463586SKeith Packard {
3759db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
376755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3777c463586SKeith Packard 
378b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
379d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
380b79480baSDaniel Vetter 
38104feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
38204feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
38304feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
38404feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
385755e9019SImre Deak 		return;
386755e9019SImre Deak 
387755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
38846c06a30SVille Syrjälä 		return;
38946c06a30SVille Syrjälä 
39091d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
39191d181ddSImre Deak 
3927c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
393755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
39446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3953143a2bfSChris Wilson 	POSTING_READ(reg);
3967c463586SKeith Packard }
3977c463586SKeith Packard 
398b5ea642aSDaniel Vetter static void
399755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
400755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4017c463586SKeith Packard {
4029db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
403755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4047c463586SKeith Packard 
405b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
406d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
407b79480baSDaniel Vetter 
40804feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
40904feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
41004feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
41104feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
41246c06a30SVille Syrjälä 		return;
41346c06a30SVille Syrjälä 
414755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
415755e9019SImre Deak 		return;
416755e9019SImre Deak 
41791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
41891d181ddSImre Deak 
419755e9019SImre Deak 	pipestat &= ~enable_mask;
42046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4213143a2bfSChris Wilson 	POSTING_READ(reg);
4227c463586SKeith Packard }
4237c463586SKeith Packard 
42410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
42510c59c51SImre Deak {
42610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
42710c59c51SImre Deak 
42810c59c51SImre Deak 	/*
429724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
430724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
43110c59c51SImre Deak 	 */
43210c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
43310c59c51SImre Deak 		return 0;
434724a6905SVille Syrjälä 	/*
435724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
436724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
437724a6905SVille Syrjälä 	 */
438724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
439724a6905SVille Syrjälä 		return 0;
44010c59c51SImre Deak 
44110c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
44210c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
44310c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
44410c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
44510c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
44610c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
44710c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
44810c59c51SImre Deak 
44910c59c51SImre Deak 	return enable_mask;
45010c59c51SImre Deak }
45110c59c51SImre Deak 
452755e9019SImre Deak void
453755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
454755e9019SImre Deak 		     u32 status_mask)
455755e9019SImre Deak {
456755e9019SImre Deak 	u32 enable_mask;
457755e9019SImre Deak 
45810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
45910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46010c59c51SImre Deak 							   status_mask);
46110c59c51SImre Deak 	else
462755e9019SImre Deak 		enable_mask = status_mask << 16;
463755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
464755e9019SImre Deak }
465755e9019SImre Deak 
466755e9019SImre Deak void
467755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
468755e9019SImre Deak 		      u32 status_mask)
469755e9019SImre Deak {
470755e9019SImre Deak 	u32 enable_mask;
471755e9019SImre Deak 
47210c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
47310c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
47410c59c51SImre Deak 							   status_mask);
47510c59c51SImre Deak 	else
476755e9019SImre Deak 		enable_mask = status_mask << 16;
477755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
478755e9019SImre Deak }
479755e9019SImre Deak 
480c0e09200SDave Airlie /**
481f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
48201c66889SZhao Yakui  */
483f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48401c66889SZhao Yakui {
4852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4861ec14ad3SChris Wilson 
487f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
488f49e38ddSJani Nikula 		return;
489f49e38ddSJani Nikula 
49013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
49101c66889SZhao Yakui 
492755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
493a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4943b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
495755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
4961ec14ad3SChris Wilson 
49713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
49801c66889SZhao Yakui }
49901c66889SZhao Yakui 
500f75f3746SVille Syrjälä /*
501f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
502f75f3746SVille Syrjälä  * around the vertical blanking period.
503f75f3746SVille Syrjälä  *
504f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
505f75f3746SVille Syrjälä  *  vblank_start >= 3
506f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
507f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
508f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
509f75f3746SVille Syrjälä  *
510f75f3746SVille Syrjälä  *           start of vblank:
511f75f3746SVille Syrjälä  *           latch double buffered registers
512f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
513f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
514f75f3746SVille Syrjälä  *           |
515f75f3746SVille Syrjälä  *           |          frame start:
516f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
517f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
518f75f3746SVille Syrjälä  *           |          |
519f75f3746SVille Syrjälä  *           |          |  start of vsync:
520f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
521f75f3746SVille Syrjälä  *           |          |  |
522f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
523f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
524f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
525f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
526f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
527f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
528f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
529f75f3746SVille Syrjälä  *       |          |                                         |
530f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
531f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
532f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
533f75f3746SVille Syrjälä  *
534f75f3746SVille Syrjälä  * x  = horizontal active
535f75f3746SVille Syrjälä  * _  = horizontal blanking
536f75f3746SVille Syrjälä  * hs = horizontal sync
537f75f3746SVille Syrjälä  * va = vertical active
538f75f3746SVille Syrjälä  * vb = vertical blanking
539f75f3746SVille Syrjälä  * vs = vertical sync
540f75f3746SVille Syrjälä  * vbs = vblank_start (number)
541f75f3746SVille Syrjälä  *
542f75f3746SVille Syrjälä  * Summary:
543f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
544f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
545f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
546f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
547f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
548f75f3746SVille Syrjälä  */
549f75f3746SVille Syrjälä 
5504cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5514cdb83ecSVille Syrjälä {
5524cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5534cdb83ecSVille Syrjälä 	return 0;
5544cdb83ecSVille Syrjälä }
5554cdb83ecSVille Syrjälä 
55642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
55742f52ef8SKeith Packard  * we use as a pipe index
55842f52ef8SKeith Packard  */
559f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5600a3e67a4SJesse Barnes {
5612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5620a3e67a4SJesse Barnes 	unsigned long high_frame;
5630a3e67a4SJesse Barnes 	unsigned long low_frame;
5640b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
565391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
566391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
567391f75e2SVille Syrjälä 	const struct drm_display_mode *mode =
5686e3c9717SAnder Conselvan de Oliveira 		&intel_crtc->config->base.adjusted_mode;
569391f75e2SVille Syrjälä 
5700b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5710b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5720b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5730b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5740b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
575391f75e2SVille Syrjälä 
5760b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5770b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5780b2a8e09SVille Syrjälä 
5790b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5800b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5810b2a8e09SVille Syrjälä 
5829db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5839db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5845eddb70bSChris Wilson 
5850a3e67a4SJesse Barnes 	/*
5860a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5870a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5880a3e67a4SJesse Barnes 	 * register.
5890a3e67a4SJesse Barnes 	 */
5900a3e67a4SJesse Barnes 	do {
5915eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
592391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5935eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5940a3e67a4SJesse Barnes 	} while (high1 != high2);
5950a3e67a4SJesse Barnes 
5965eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
597391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5985eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
599391f75e2SVille Syrjälä 
600391f75e2SVille Syrjälä 	/*
601391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
602391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
603391f75e2SVille Syrjälä 	 * counter against vblank start.
604391f75e2SVille Syrjälä 	 */
605edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6060a3e67a4SJesse Barnes }
6070a3e67a4SJesse Barnes 
608f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6099880b7a5SJesse Barnes {
6102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6119db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6129880b7a5SJesse Barnes 
6139880b7a5SJesse Barnes 	return I915_READ(reg);
6149880b7a5SJesse Barnes }
6159880b7a5SJesse Barnes 
616ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
617ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
618ad3543edSMario Kleiner 
619a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
620a225f079SVille Syrjälä {
621a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
622a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
6236e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
624a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
62580715b2fSVille Syrjälä 	int position, vtotal;
626a225f079SVille Syrjälä 
62780715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
628a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
629a225f079SVille Syrjälä 		vtotal /= 2;
630a225f079SVille Syrjälä 
631a225f079SVille Syrjälä 	if (IS_GEN2(dev))
632a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
633a225f079SVille Syrjälä 	else
634a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
635a225f079SVille Syrjälä 
636a225f079SVille Syrjälä 	/*
63780715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
63880715b2fSVille Syrjälä 	 * scanline_offset adjustment.
639a225f079SVille Syrjälä 	 */
64080715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
641a225f079SVille Syrjälä }
642a225f079SVille Syrjälä 
643f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
644abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
645abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6460af7e4dfSMario Kleiner {
647c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
648c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
649c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6506e3c9717SAnder Conselvan de Oliveira 	const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
6513aa18df8SVille Syrjälä 	int position;
65278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6530af7e4dfSMario Kleiner 	bool in_vbl = true;
6540af7e4dfSMario Kleiner 	int ret = 0;
655ad3543edSMario Kleiner 	unsigned long irqflags;
6560af7e4dfSMario Kleiner 
657c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6580af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6599db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6600af7e4dfSMario Kleiner 		return 0;
6610af7e4dfSMario Kleiner 	}
6620af7e4dfSMario Kleiner 
663c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
66478e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
665c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
666c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
667c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6680af7e4dfSMario Kleiner 
669d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
670d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
671d31faf65SVille Syrjälä 		vbl_end /= 2;
672d31faf65SVille Syrjälä 		vtotal /= 2;
673d31faf65SVille Syrjälä 	}
674d31faf65SVille Syrjälä 
675c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
676c2baf4b7SVille Syrjälä 
677ad3543edSMario Kleiner 	/*
678ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
679ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
680ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
681ad3543edSMario Kleiner 	 */
682ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
683ad3543edSMario Kleiner 
684ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
685ad3543edSMario Kleiner 
686ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
687ad3543edSMario Kleiner 	if (stime)
688ad3543edSMario Kleiner 		*stime = ktime_get();
689ad3543edSMario Kleiner 
6907c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6910af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6920af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6930af7e4dfSMario Kleiner 		 */
694a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
6950af7e4dfSMario Kleiner 	} else {
6960af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6970af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6980af7e4dfSMario Kleiner 		 * scanout position.
6990af7e4dfSMario Kleiner 		 */
700ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7010af7e4dfSMario Kleiner 
7023aa18df8SVille Syrjälä 		/* convert to pixel counts */
7033aa18df8SVille Syrjälä 		vbl_start *= htotal;
7043aa18df8SVille Syrjälä 		vbl_end *= htotal;
7053aa18df8SVille Syrjälä 		vtotal *= htotal;
70678e8fc6bSVille Syrjälä 
70778e8fc6bSVille Syrjälä 		/*
7087e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7097e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7107e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7117e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7127e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7137e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7147e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7157e78f1cbSVille Syrjälä 		 */
7167e78f1cbSVille Syrjälä 		if (position >= vtotal)
7177e78f1cbSVille Syrjälä 			position = vtotal - 1;
7187e78f1cbSVille Syrjälä 
7197e78f1cbSVille Syrjälä 		/*
72078e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
72178e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
72278e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
72378e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
72478e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
72578e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
72678e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
72778e8fc6bSVille Syrjälä 		 */
72878e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7293aa18df8SVille Syrjälä 	}
7303aa18df8SVille Syrjälä 
731ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
732ad3543edSMario Kleiner 	if (etime)
733ad3543edSMario Kleiner 		*etime = ktime_get();
734ad3543edSMario Kleiner 
735ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
736ad3543edSMario Kleiner 
737ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
738ad3543edSMario Kleiner 
7393aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7403aa18df8SVille Syrjälä 
7413aa18df8SVille Syrjälä 	/*
7423aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7433aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7443aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7453aa18df8SVille Syrjälä 	 * up since vbl_end.
7463aa18df8SVille Syrjälä 	 */
7473aa18df8SVille Syrjälä 	if (position >= vbl_start)
7483aa18df8SVille Syrjälä 		position -= vbl_end;
7493aa18df8SVille Syrjälä 	else
7503aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7513aa18df8SVille Syrjälä 
7527c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7533aa18df8SVille Syrjälä 		*vpos = position;
7543aa18df8SVille Syrjälä 		*hpos = 0;
7553aa18df8SVille Syrjälä 	} else {
7560af7e4dfSMario Kleiner 		*vpos = position / htotal;
7570af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7580af7e4dfSMario Kleiner 	}
7590af7e4dfSMario Kleiner 
7600af7e4dfSMario Kleiner 	/* In vblank? */
7610af7e4dfSMario Kleiner 	if (in_vbl)
7623d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7630af7e4dfSMario Kleiner 
7640af7e4dfSMario Kleiner 	return ret;
7650af7e4dfSMario Kleiner }
7660af7e4dfSMario Kleiner 
767a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
768a225f079SVille Syrjälä {
769a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
770a225f079SVille Syrjälä 	unsigned long irqflags;
771a225f079SVille Syrjälä 	int position;
772a225f079SVille Syrjälä 
773a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
774a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
775a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776a225f079SVille Syrjälä 
777a225f079SVille Syrjälä 	return position;
778a225f079SVille Syrjälä }
779a225f079SVille Syrjälä 
780f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7810af7e4dfSMario Kleiner 			      int *max_error,
7820af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7830af7e4dfSMario Kleiner 			      unsigned flags)
7840af7e4dfSMario Kleiner {
7854041b853SChris Wilson 	struct drm_crtc *crtc;
7860af7e4dfSMario Kleiner 
7877eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7884041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7890af7e4dfSMario Kleiner 		return -EINVAL;
7900af7e4dfSMario Kleiner 	}
7910af7e4dfSMario Kleiner 
7920af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7934041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7944041b853SChris Wilson 	if (crtc == NULL) {
7954041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7964041b853SChris Wilson 		return -EINVAL;
7974041b853SChris Wilson 	}
7984041b853SChris Wilson 
79983d65738SMatt Roper 	if (!crtc->state->enable) {
8004041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8014041b853SChris Wilson 		return -EBUSY;
8024041b853SChris Wilson 	}
8030af7e4dfSMario Kleiner 
8040af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8054041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8064041b853SChris Wilson 						     vblank_time, flags,
8077da903efSVille Syrjälä 						     crtc,
8086e3c9717SAnder Conselvan de Oliveira 						     &to_intel_crtc(crtc)->config->base.adjusted_mode);
8090af7e4dfSMario Kleiner }
8100af7e4dfSMario Kleiner 
81167c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
81267c347ffSJani Nikula 				struct drm_connector *connector)
813321a1b30SEgbert Eich {
814321a1b30SEgbert Eich 	enum drm_connector_status old_status;
815321a1b30SEgbert Eich 
816321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
817321a1b30SEgbert Eich 	old_status = connector->status;
818321a1b30SEgbert Eich 
819321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
82067c347ffSJani Nikula 	if (old_status == connector->status)
82167c347ffSJani Nikula 		return false;
82267c347ffSJani Nikula 
82367c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
824321a1b30SEgbert Eich 		      connector->base.id,
825c23cc417SJani Nikula 		      connector->name,
82667c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
82767c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
82867c347ffSJani Nikula 
82967c347ffSJani Nikula 	return true;
830321a1b30SEgbert Eich }
831321a1b30SEgbert Eich 
83213cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work)
83313cf5504SDave Airlie {
83413cf5504SDave Airlie 	struct drm_i915_private *dev_priv =
835*5fcece80SJani Nikula 		container_of(work, struct drm_i915_private, hotplug.dig_port_work);
83613cf5504SDave Airlie 	u32 long_port_mask, short_port_mask;
83713cf5504SDave Airlie 	struct intel_digital_port *intel_dig_port;
838b2c5c181SDaniel Vetter 	int i;
83913cf5504SDave Airlie 	u32 old_bits = 0;
84013cf5504SDave Airlie 
8414cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
842*5fcece80SJani Nikula 	long_port_mask = dev_priv->hotplug.long_port_mask;
843*5fcece80SJani Nikula 	dev_priv->hotplug.long_port_mask = 0;
844*5fcece80SJani Nikula 	short_port_mask = dev_priv->hotplug.short_port_mask;
845*5fcece80SJani Nikula 	dev_priv->hotplug.short_port_mask = 0;
8464cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
84713cf5504SDave Airlie 
84813cf5504SDave Airlie 	for (i = 0; i < I915_MAX_PORTS; i++) {
84913cf5504SDave Airlie 		bool valid = false;
85013cf5504SDave Airlie 		bool long_hpd = false;
851*5fcece80SJani Nikula 		intel_dig_port = dev_priv->hotplug.irq_port[i];
85213cf5504SDave Airlie 		if (!intel_dig_port || !intel_dig_port->hpd_pulse)
85313cf5504SDave Airlie 			continue;
85413cf5504SDave Airlie 
85513cf5504SDave Airlie 		if (long_port_mask & (1 << i))  {
85613cf5504SDave Airlie 			valid = true;
85713cf5504SDave Airlie 			long_hpd = true;
85813cf5504SDave Airlie 		} else if (short_port_mask & (1 << i))
85913cf5504SDave Airlie 			valid = true;
86013cf5504SDave Airlie 
86113cf5504SDave Airlie 		if (valid) {
862b2c5c181SDaniel Vetter 			enum irqreturn ret;
863b2c5c181SDaniel Vetter 
86413cf5504SDave Airlie 			ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
865b2c5c181SDaniel Vetter 			if (ret == IRQ_NONE) {
866b2c5c181SDaniel Vetter 				/* fall back to old school hpd */
86713cf5504SDave Airlie 				old_bits |= (1 << intel_dig_port->base.hpd_pin);
86813cf5504SDave Airlie 			}
86913cf5504SDave Airlie 		}
87013cf5504SDave Airlie 	}
87113cf5504SDave Airlie 
87213cf5504SDave Airlie 	if (old_bits) {
8734cb21832SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
874*5fcece80SJani Nikula 		dev_priv->hotplug.event_bits |= old_bits;
8754cb21832SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
876*5fcece80SJani Nikula 		schedule_work(&dev_priv->hotplug.hotplug_work);
87713cf5504SDave Airlie 	}
87813cf5504SDave Airlie }
87913cf5504SDave Airlie 
8805ca58282SJesse Barnes /*
8815ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
8825ca58282SJesse Barnes  */
883ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
884ac4c16c5SEgbert Eich 
8855ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
8865ca58282SJesse Barnes {
8872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
888*5fcece80SJani Nikula 		container_of(work, struct drm_i915_private, hotplug.hotplug_work);
8895ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
890c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
891cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
892cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
893cd569aedSEgbert Eich 	struct drm_connector *connector;
894cd569aedSEgbert Eich 	bool hpd_disabled = false;
895321a1b30SEgbert Eich 	bool changed = false;
896142e2398SEgbert Eich 	u32 hpd_event_bits;
8975ca58282SJesse Barnes 
898a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
899e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
900e67189abSJesse Barnes 
9014cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
902142e2398SEgbert Eich 
903*5fcece80SJani Nikula 	hpd_event_bits = dev_priv->hotplug.event_bits;
904*5fcece80SJani Nikula 	dev_priv->hotplug.event_bits = 0;
905cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
906cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
90736cd7444SDave Airlie 		if (!intel_connector->encoder)
90836cd7444SDave Airlie 			continue;
909cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
910cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
911*5fcece80SJani Nikula 		    dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_MARK_DISABLED &&
912cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
913cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
914cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
915c23cc417SJani Nikula 				connector->name);
916*5fcece80SJani Nikula 			dev_priv->hotplug.stats[intel_encoder->hpd_pin].state = HPD_DISABLED;
917cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
918cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
919cd569aedSEgbert Eich 			hpd_disabled = true;
920cd569aedSEgbert Eich 		}
921142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
922142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
923c23cc417SJani Nikula 				      connector->name, intel_encoder->hpd_pin);
924142e2398SEgbert Eich 		}
925cd569aedSEgbert Eich 	}
926cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
927cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
928cd569aedSEgbert Eich 	  * some connectors */
929ac4c16c5SEgbert Eich 	if (hpd_disabled) {
930cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
931*5fcece80SJani Nikula 		mod_delayed_work(system_wq, &dev_priv->hotplug.reenable_work,
9326323751dSImre Deak 				 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
933ac4c16c5SEgbert Eich 	}
934cd569aedSEgbert Eich 
9354cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
936cd569aedSEgbert Eich 
937321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
938321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
93936cd7444SDave Airlie 		if (!intel_connector->encoder)
94036cd7444SDave Airlie 			continue;
941321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
942321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
943cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
944cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
945321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
946321a1b30SEgbert Eich 				changed = true;
947321a1b30SEgbert Eich 		}
948321a1b30SEgbert Eich 	}
94940ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
95040ee3381SKeith Packard 
951321a1b30SEgbert Eich 	if (changed)
952321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
9535ca58282SJesse Barnes }
9545ca58282SJesse Barnes 
955d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
956f97108d1SJesse Barnes {
9572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
958b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9599270388eSDaniel Vetter 	u8 new_delay;
9609270388eSDaniel Vetter 
961d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
962f97108d1SJesse Barnes 
96373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
96473edd18fSDaniel Vetter 
96520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9669270388eSDaniel Vetter 
9677648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
968b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
969b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
970f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
971f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
972f97108d1SJesse Barnes 
973f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
974b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
97520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
97620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
97720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
97820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
979b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
98020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
98120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
98220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
98320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
984f97108d1SJesse Barnes 	}
985f97108d1SJesse Barnes 
9867648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
98720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
988f97108d1SJesse Barnes 
989d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9909270388eSDaniel Vetter 
991f97108d1SJesse Barnes 	return;
992f97108d1SJesse Barnes }
993f97108d1SJesse Barnes 
99474cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
995549f7365SChris Wilson {
99693b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
997475553deSChris Wilson 		return;
998475553deSChris Wilson 
999bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
10009862e600SChris Wilson 
1001549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
1002549f7365SChris Wilson }
1003549f7365SChris Wilson 
100443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
100543cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
100631685c25SDeepak S {
100743cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
100843cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
100943cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
101031685c25SDeepak S }
101131685c25SDeepak S 
101243cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
101343cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
101443cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
101543cf3bf0SChris Wilson 			 int threshold)
101631685c25SDeepak S {
101743cf3bf0SChris Wilson 	u64 time, c0;
101831685c25SDeepak S 
101943cf3bf0SChris Wilson 	if (old->cz_clock == 0)
102043cf3bf0SChris Wilson 		return false;
102131685c25SDeepak S 
102243cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
102343cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
102431685c25SDeepak S 
102543cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
102643cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
102743cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
102843cf3bf0SChris Wilson 	 */
102943cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
103043cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
103143cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
103231685c25SDeepak S 
103343cf3bf0SChris Wilson 	return c0 >= time;
103431685c25SDeepak S }
103531685c25SDeepak S 
103643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
103743cf3bf0SChris Wilson {
103843cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
103943cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
104043cf3bf0SChris Wilson }
104143cf3bf0SChris Wilson 
104243cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
104343cf3bf0SChris Wilson {
104443cf3bf0SChris Wilson 	struct intel_rps_ei now;
104543cf3bf0SChris Wilson 	u32 events = 0;
104643cf3bf0SChris Wilson 
10476f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
104843cf3bf0SChris Wilson 		return 0;
104943cf3bf0SChris Wilson 
105043cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
105143cf3bf0SChris Wilson 	if (now.cz_clock == 0)
105243cf3bf0SChris Wilson 		return 0;
105331685c25SDeepak S 
105443cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
105543cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
105643cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10578fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
105843cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
105943cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
106031685c25SDeepak S 	}
106131685c25SDeepak S 
106243cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
106343cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
106443cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10658fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
106643cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
106743cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
106843cf3bf0SChris Wilson 	}
106943cf3bf0SChris Wilson 
107043cf3bf0SChris Wilson 	return events;
107131685c25SDeepak S }
107231685c25SDeepak S 
1073f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1074f5a4c67dSChris Wilson {
1075f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
1076f5a4c67dSChris Wilson 	int i;
1077f5a4c67dSChris Wilson 
1078f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
1079f5a4c67dSChris Wilson 		if (ring->irq_refcount)
1080f5a4c67dSChris Wilson 			return true;
1081f5a4c67dSChris Wilson 
1082f5a4c67dSChris Wilson 	return false;
1083f5a4c67dSChris Wilson }
1084f5a4c67dSChris Wilson 
10854912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10863b8d8d91SJesse Barnes {
10872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10882d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10898d3afd7dSChris Wilson 	bool client_boost;
10908d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1091edbfdb45SPaulo Zanoni 	u32 pm_iir;
10923b8d8d91SJesse Barnes 
109359cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1094d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1095d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1096d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1097d4d70aa5SImre Deak 		return;
1098d4d70aa5SImre Deak 	}
1099c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1100c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1101a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1102480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11038d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11048d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
110559cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11064912d041SBen Widawsky 
110760611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1108a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
110960611c13SPaulo Zanoni 
11108d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11113b8d8d91SJesse Barnes 		return;
11123b8d8d91SJesse Barnes 
11134fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11147b9e0ae6SChris Wilson 
111543cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
111643cf3bf0SChris Wilson 
1117dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1118edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11198d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11208d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11218d3afd7dSChris Wilson 
11228d3afd7dSChris Wilson 	if (client_boost) {
11238d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11248d3afd7dSChris Wilson 		adj = 0;
11258d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1126dd75fdc8SChris Wilson 		if (adj > 0)
1127dd75fdc8SChris Wilson 			adj *= 2;
1128edcf284bSChris Wilson 		else /* CHV needs even encode values */
1129edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11307425034aSVille Syrjälä 		/*
11317425034aSVille Syrjälä 		 * For better performance, jump directly
11327425034aSVille Syrjälä 		 * to RPe if we're below it.
11337425034aSVille Syrjälä 		 */
1134edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1135b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1136edcf284bSChris Wilson 			adj = 0;
1137edcf284bSChris Wilson 		}
1138f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1139f5a4c67dSChris Wilson 		adj = 0;
1140dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1141b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1142b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1143dd75fdc8SChris Wilson 		else
1144b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1145dd75fdc8SChris Wilson 		adj = 0;
1146dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1147dd75fdc8SChris Wilson 		if (adj < 0)
1148dd75fdc8SChris Wilson 			adj *= 2;
1149edcf284bSChris Wilson 		else /* CHV needs even encode values */
1150edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1151dd75fdc8SChris Wilson 	} else { /* unknown event */
1152edcf284bSChris Wilson 		adj = 0;
1153dd75fdc8SChris Wilson 	}
11543b8d8d91SJesse Barnes 
1155edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1156edcf284bSChris Wilson 
115779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
115879249636SBen Widawsky 	 * interrupt
115979249636SBen Widawsky 	 */
1160edcf284bSChris Wilson 	new_delay += adj;
11618d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
116227544369SDeepak S 
1163ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11643b8d8d91SJesse Barnes 
11654fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11663b8d8d91SJesse Barnes }
11673b8d8d91SJesse Barnes 
1168e3689190SBen Widawsky 
1169e3689190SBen Widawsky /**
1170e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1171e3689190SBen Widawsky  * occurred.
1172e3689190SBen Widawsky  * @work: workqueue struct
1173e3689190SBen Widawsky  *
1174e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1175e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1176e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1177e3689190SBen Widawsky  */
1178e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1179e3689190SBen Widawsky {
11802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11812d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1182e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
118335a85ac6SBen Widawsky 	char *parity_event[6];
1184e3689190SBen Widawsky 	uint32_t misccpctl;
118535a85ac6SBen Widawsky 	uint8_t slice = 0;
1186e3689190SBen Widawsky 
1187e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1188e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1189e3689190SBen Widawsky 	 * any time we access those registers.
1190e3689190SBen Widawsky 	 */
1191e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1192e3689190SBen Widawsky 
119335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
119435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
119535a85ac6SBen Widawsky 		goto out;
119635a85ac6SBen Widawsky 
1197e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1198e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1199e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1200e3689190SBen Widawsky 
120135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
120235a85ac6SBen Widawsky 		u32 reg;
120335a85ac6SBen Widawsky 
120435a85ac6SBen Widawsky 		slice--;
120535a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
120635a85ac6SBen Widawsky 			break;
120735a85ac6SBen Widawsky 
120835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
120935a85ac6SBen Widawsky 
121035a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
121135a85ac6SBen Widawsky 
121235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1213e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1214e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1215e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1216e3689190SBen Widawsky 
121735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
121835a85ac6SBen Widawsky 		POSTING_READ(reg);
1219e3689190SBen Widawsky 
1220cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1221e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1222e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1223e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
122435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
122535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1226e3689190SBen Widawsky 
12275bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1228e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1229e3689190SBen Widawsky 
123035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
123135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1232e3689190SBen Widawsky 
123335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1234e3689190SBen Widawsky 		kfree(parity_event[3]);
1235e3689190SBen Widawsky 		kfree(parity_event[2]);
1236e3689190SBen Widawsky 		kfree(parity_event[1]);
1237e3689190SBen Widawsky 	}
1238e3689190SBen Widawsky 
123935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
124035a85ac6SBen Widawsky 
124135a85ac6SBen Widawsky out:
124235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12434cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1244480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12454cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
124635a85ac6SBen Widawsky 
124735a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
124835a85ac6SBen Widawsky }
124935a85ac6SBen Widawsky 
125035a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1251e3689190SBen Widawsky {
12522d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1253e3689190SBen Widawsky 
1254040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1255e3689190SBen Widawsky 		return;
1256e3689190SBen Widawsky 
1257d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1258480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1259d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1260e3689190SBen Widawsky 
126135a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
126235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
126335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
126435a85ac6SBen Widawsky 
126535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
126635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
126735a85ac6SBen Widawsky 
1268a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1269e3689190SBen Widawsky }
1270e3689190SBen Widawsky 
1271f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1272f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1273f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1274f1af8fc1SPaulo Zanoni {
1275f1af8fc1SPaulo Zanoni 	if (gt_iir &
1276f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
127774cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1278f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
127974cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1280f1af8fc1SPaulo Zanoni }
1281f1af8fc1SPaulo Zanoni 
1282e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1283e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1284e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1285e7b4c6b1SDaniel Vetter {
1286e7b4c6b1SDaniel Vetter 
1287cc609d5dSBen Widawsky 	if (gt_iir &
1288cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
128974cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1290cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
129174cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1292cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
129374cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1294e7b4c6b1SDaniel Vetter 
1295cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1296cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1297aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1298aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1299e3689190SBen Widawsky 
130035a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
130135a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1302e7b4c6b1SDaniel Vetter }
1303e7b4c6b1SDaniel Vetter 
130474cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1305abd58f01SBen Widawsky 				       u32 master_ctl)
1306abd58f01SBen Widawsky {
1307abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1308abd58f01SBen Widawsky 
1309abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
131074cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1311abd58f01SBen Widawsky 		if (tmp) {
1312cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1313abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1314e981e7b1SThomas Daniel 
131574cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
131674cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
131774cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
131874cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1319e981e7b1SThomas Daniel 
132074cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
132174cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
132274cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
132374cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1324abd58f01SBen Widawsky 		} else
1325abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1326abd58f01SBen Widawsky 	}
1327abd58f01SBen Widawsky 
132885f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
132974cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1330abd58f01SBen Widawsky 		if (tmp) {
1331cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1332abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1333e981e7b1SThomas Daniel 
133474cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
133574cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
133674cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
133774cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1338e981e7b1SThomas Daniel 
133974cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
134074cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
134174cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
134274cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1343abd58f01SBen Widawsky 		} else
1344abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1345abd58f01SBen Widawsky 	}
1346abd58f01SBen Widawsky 
134774cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
134874cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
134974cdb337SChris Wilson 		if (tmp) {
135074cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
135174cdb337SChris Wilson 			ret = IRQ_HANDLED;
135274cdb337SChris Wilson 
135374cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
135474cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
135574cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
135674cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
135774cdb337SChris Wilson 		} else
135874cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
135974cdb337SChris Wilson 	}
136074cdb337SChris Wilson 
13610961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
136274cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
13630961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1364cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
13650961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
136638cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1367c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
13680961021aSBen Widawsky 		} else
13690961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13700961021aSBen Widawsky 	}
13710961021aSBen Widawsky 
1372abd58f01SBen Widawsky 	return ret;
1373abd58f01SBen Widawsky }
1374abd58f01SBen Widawsky 
1375b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1376b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1377b543fb04SEgbert Eich 
137807c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port)
137913cf5504SDave Airlie {
138013cf5504SDave Airlie 	switch (port) {
138113cf5504SDave Airlie 	case PORT_A:
138213cf5504SDave Airlie 	case PORT_E:
138313cf5504SDave Airlie 	default:
138413cf5504SDave Airlie 		return -1;
138513cf5504SDave Airlie 	case PORT_B:
138613cf5504SDave Airlie 		return 0;
138713cf5504SDave Airlie 	case PORT_C:
138813cf5504SDave Airlie 		return 8;
138913cf5504SDave Airlie 	case PORT_D:
139013cf5504SDave Airlie 		return 16;
139113cf5504SDave Airlie 	}
139213cf5504SDave Airlie }
139313cf5504SDave Airlie 
139407c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port)
139513cf5504SDave Airlie {
139613cf5504SDave Airlie 	switch (port) {
139713cf5504SDave Airlie 	case PORT_A:
139813cf5504SDave Airlie 	case PORT_E:
139913cf5504SDave Airlie 	default:
140013cf5504SDave Airlie 		return -1;
140113cf5504SDave Airlie 	case PORT_B:
140213cf5504SDave Airlie 		return 17;
140313cf5504SDave Airlie 	case PORT_C:
140413cf5504SDave Airlie 		return 19;
140513cf5504SDave Airlie 	case PORT_D:
140613cf5504SDave Airlie 		return 21;
140713cf5504SDave Airlie 	}
140813cf5504SDave Airlie }
140913cf5504SDave Airlie 
14108fc3b42eSVille Syrjälä static enum port get_port_from_pin(enum hpd_pin pin)
141113cf5504SDave Airlie {
141213cf5504SDave Airlie 	switch (pin) {
141313cf5504SDave Airlie 	case HPD_PORT_B:
141413cf5504SDave Airlie 		return PORT_B;
141513cf5504SDave Airlie 	case HPD_PORT_C:
141613cf5504SDave Airlie 		return PORT_C;
141713cf5504SDave Airlie 	case HPD_PORT_D:
141813cf5504SDave Airlie 		return PORT_D;
141913cf5504SDave Airlie 	default:
142013cf5504SDave Airlie 		return PORT_A; /* no hpd */
142113cf5504SDave Airlie 	}
142213cf5504SDave Airlie }
142313cf5504SDave Airlie 
14248fc3b42eSVille Syrjälä static void intel_hpd_irq_handler(struct drm_device *dev,
1425b543fb04SEgbert Eich 				  u32 hotplug_trigger,
142613cf5504SDave Airlie 				  u32 dig_hotplug_reg,
14277c7e10dbSVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
1428b543fb04SEgbert Eich {
14292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1430b543fb04SEgbert Eich 	int i;
143113cf5504SDave Airlie 	enum port port;
143210a504deSDaniel Vetter 	bool storm_detected = false;
143313cf5504SDave Airlie 	bool queue_dig = false, queue_hp = false;
143413cf5504SDave Airlie 	u32 dig_shift;
143513cf5504SDave Airlie 	u32 dig_port_mask = 0;
1436b543fb04SEgbert Eich 
143791d131d2SDaniel Vetter 	if (!hotplug_trigger)
143891d131d2SDaniel Vetter 		return;
143991d131d2SDaniel Vetter 
144013cf5504SDave Airlie 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
144113cf5504SDave Airlie 			 hotplug_trigger, dig_hotplug_reg);
1442cc9bd499SImre Deak 
1443b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1444b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1445b0c29a33SJani Nikula 		bool long_hpd;
1446b0c29a33SJani Nikula 
144713cf5504SDave Airlie 		if (!(hpd[i] & hotplug_trigger))
144813cf5504SDave Airlie 			continue;
1449821450c6SEgbert Eich 
145013cf5504SDave Airlie 		port = get_port_from_pin(i);
1451*5fcece80SJani Nikula 		if (!port || !dev_priv->hotplug.irq_port[port])
1452b0c29a33SJani Nikula 			continue;
145313cf5504SDave Airlie 
14546b5ad42fSImre Deak 		if (!HAS_GMCH_DISPLAY(dev_priv)) {
145507c338ceSJani Nikula 			dig_shift = pch_port_to_hotplug_shift(port);
145613cf5504SDave Airlie 			long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
145707c338ceSJani Nikula 		} else {
145807c338ceSJani Nikula 			dig_shift = i915_port_to_hotplug_shift(port);
145907c338ceSJani Nikula 			long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
146013cf5504SDave Airlie 		}
146113cf5504SDave Airlie 
1462b0c29a33SJani Nikula 		DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", port_name(port),
146326fbb774SVille Syrjälä 				 long_hpd ? "long" : "short");
1464b0c29a33SJani Nikula 		/*
1465b0c29a33SJani Nikula 		 * For long HPD pulses we want to have the digital queue happen,
1466b0c29a33SJani Nikula 		 * but we still want HPD storm detection to function.
1467b0c29a33SJani Nikula 		 */
146813cf5504SDave Airlie 		if (long_hpd) {
1469*5fcece80SJani Nikula 			dev_priv->hotplug.long_port_mask |= (1 << port);
147013cf5504SDave Airlie 			dig_port_mask |= hpd[i];
147113cf5504SDave Airlie 		} else {
147213cf5504SDave Airlie 			/* for short HPD just trigger the digital queue */
1473*5fcece80SJani Nikula 			dev_priv->hotplug.short_port_mask |= (1 << port);
147413cf5504SDave Airlie 			hotplug_trigger &= ~hpd[i];
147513cf5504SDave Airlie 		}
1476b0c29a33SJani Nikula 
147713cf5504SDave Airlie 		queue_dig = true;
147813cf5504SDave Airlie 	}
147913cf5504SDave Airlie 
148013cf5504SDave Airlie 	for (i = 1; i < HPD_NUM_PINS; i++) {
14813ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
1482*5fcece80SJani Nikula 		    dev_priv->hotplug.stats[i].state == HPD_DISABLED) {
14833ff04a16SDaniel Vetter 			/*
14843ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14853ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14863ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14873ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14883ff04a16SDaniel Vetter 			 */
14893ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1490cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1491cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1492b8f102e8SEgbert Eich 
14933ff04a16SDaniel Vetter 			continue;
14943ff04a16SDaniel Vetter 		}
14953ff04a16SDaniel Vetter 
1496b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1497*5fcece80SJani Nikula 		    dev_priv->hotplug.stats[i].state != HPD_ENABLED)
1498b543fb04SEgbert Eich 			continue;
1499b543fb04SEgbert Eich 
150013cf5504SDave Airlie 		if (!(dig_port_mask & hpd[i])) {
1501*5fcece80SJani Nikula 			dev_priv->hotplug.event_bits |= (1 << i);
150213cf5504SDave Airlie 			queue_hp = true;
150313cf5504SDave Airlie 		}
150413cf5504SDave Airlie 
1505*5fcece80SJani Nikula 		if (!time_in_range(jiffies, dev_priv->hotplug.stats[i].last_jiffies,
1506*5fcece80SJani Nikula 				   dev_priv->hotplug.stats[i].last_jiffies
1507b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1508*5fcece80SJani Nikula 			dev_priv->hotplug.stats[i].last_jiffies = jiffies;
1509*5fcece80SJani Nikula 			dev_priv->hotplug.stats[i].count = 0;
1510b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1511*5fcece80SJani Nikula 		} else if (dev_priv->hotplug.stats[i].count > HPD_STORM_THRESHOLD) {
1512*5fcece80SJani Nikula 			dev_priv->hotplug.stats[i].state = HPD_MARK_DISABLED;
1513*5fcece80SJani Nikula 			dev_priv->hotplug.event_bits &= ~(1 << i);
1514b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
151510a504deSDaniel Vetter 			storm_detected = true;
1516b543fb04SEgbert Eich 		} else {
1517*5fcece80SJani Nikula 			dev_priv->hotplug.stats[i].count++;
1518b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1519*5fcece80SJani Nikula 				      dev_priv->hotplug.stats[i].count);
1520b543fb04SEgbert Eich 		}
1521b543fb04SEgbert Eich 	}
1522b543fb04SEgbert Eich 
152310a504deSDaniel Vetter 	if (storm_detected)
152410a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1525b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15265876fa0dSDaniel Vetter 
1527645416f5SDaniel Vetter 	/*
1528645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1529645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1530645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1531645416f5SDaniel Vetter 	 * deadlock.
1532645416f5SDaniel Vetter 	 */
153313cf5504SDave Airlie 	if (queue_dig)
1534*5fcece80SJani Nikula 		queue_work(dev_priv->hotplug.dp_wq, &dev_priv->hotplug.dig_port_work);
153513cf5504SDave Airlie 	if (queue_hp)
1536*5fcece80SJani Nikula 		schedule_work(&dev_priv->hotplug.hotplug_work);
1537b543fb04SEgbert Eich }
1538b543fb04SEgbert Eich 
1539515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1540515ac2bbSDaniel Vetter {
15412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
154228c70f16SDaniel Vetter 
154328c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1544515ac2bbSDaniel Vetter }
1545515ac2bbSDaniel Vetter 
1546ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1547ce99c256SDaniel Vetter {
15482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15499ee32feaSDaniel Vetter 
15509ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1551ce99c256SDaniel Vetter }
1552ce99c256SDaniel Vetter 
15538bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1554277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1555eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1556eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15578bc5e955SDaniel Vetter 					 uint32_t crc4)
15588bf1e9f1SShuang He {
15598bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15608bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15618bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1562ac2300d4SDamien Lespiau 	int head, tail;
1563b2c88f5bSDamien Lespiau 
1564d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1565d538bbdfSDamien Lespiau 
15660c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1567d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
156834273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15690c912c79SDamien Lespiau 		return;
15700c912c79SDamien Lespiau 	}
15710c912c79SDamien Lespiau 
1572d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1573d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1574b2c88f5bSDamien Lespiau 
1575b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1576d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1577b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1578b2c88f5bSDamien Lespiau 		return;
1579b2c88f5bSDamien Lespiau 	}
1580b2c88f5bSDamien Lespiau 
1581b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15828bf1e9f1SShuang He 
15838bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1584eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1585eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1586eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1587eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1588eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1589b2c88f5bSDamien Lespiau 
1590b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1591d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1592d538bbdfSDamien Lespiau 
1593d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
159407144428SDamien Lespiau 
159507144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15968bf1e9f1SShuang He }
1597277de95eSDaniel Vetter #else
1598277de95eSDaniel Vetter static inline void
1599277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1600277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1601277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1602277de95eSDaniel Vetter 			     uint32_t crc4) {}
1603277de95eSDaniel Vetter #endif
1604eba94eb9SDaniel Vetter 
1605277de95eSDaniel Vetter 
1606277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16075a69b89fSDaniel Vetter {
16085a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16095a69b89fSDaniel Vetter 
1610277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16115a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16125a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16135a69b89fSDaniel Vetter }
16145a69b89fSDaniel Vetter 
1615277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1616eba94eb9SDaniel Vetter {
1617eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1618eba94eb9SDaniel Vetter 
1619277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1620eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1621eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1622eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1623eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16248bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1625eba94eb9SDaniel Vetter }
16265b3a856bSDaniel Vetter 
1627277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16285b3a856bSDaniel Vetter {
16295b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16300b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16310b5c5ed0SDaniel Vetter 
16320b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16330b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16340b5c5ed0SDaniel Vetter 	else
16350b5c5ed0SDaniel Vetter 		res1 = 0;
16360b5c5ed0SDaniel Vetter 
16370b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16380b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16390b5c5ed0SDaniel Vetter 	else
16400b5c5ed0SDaniel Vetter 		res2 = 0;
16415b3a856bSDaniel Vetter 
1642277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16430b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16440b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16450b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16460b5c5ed0SDaniel Vetter 				     res1, res2);
16475b3a856bSDaniel Vetter }
16488bf1e9f1SShuang He 
16491403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16501403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16511403c0d4SPaulo Zanoni  * the work queue. */
16521403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1653baf02a1fSBen Widawsky {
1654a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
165559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1656480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1657d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1658d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16592adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
166041a05a3aSDaniel Vetter 		}
1661d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1662d4d70aa5SImre Deak 	}
1663baf02a1fSBen Widawsky 
1664c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1665c9a9a268SImre Deak 		return;
1666c9a9a268SImre Deak 
16671403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
166812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
166974cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
167012638c57SBen Widawsky 
1671aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1672aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
167312638c57SBen Widawsky 	}
16741403c0d4SPaulo Zanoni }
1675baf02a1fSBen Widawsky 
16768d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16778d7849dbSVille Syrjälä {
16788d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16798d7849dbSVille Syrjälä 		return false;
16808d7849dbSVille Syrjälä 
16818d7849dbSVille Syrjälä 	return true;
16828d7849dbSVille Syrjälä }
16838d7849dbSVille Syrjälä 
1684c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16857e231dbeSJesse Barnes {
1686c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
168791d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16887e231dbeSJesse Barnes 	int pipe;
16897e231dbeSJesse Barnes 
169058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1691055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
169291d181ddSImre Deak 		int reg;
1693bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
169491d181ddSImre Deak 
1695bbb5eebfSDaniel Vetter 		/*
1696bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1697bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1698bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1699bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1700bbb5eebfSDaniel Vetter 		 * handle.
1701bbb5eebfSDaniel Vetter 		 */
17020f239f4cSDaniel Vetter 
17030f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17040f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1705bbb5eebfSDaniel Vetter 
1706bbb5eebfSDaniel Vetter 		switch (pipe) {
1707bbb5eebfSDaniel Vetter 		case PIPE_A:
1708bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1709bbb5eebfSDaniel Vetter 			break;
1710bbb5eebfSDaniel Vetter 		case PIPE_B:
1711bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1712bbb5eebfSDaniel Vetter 			break;
17133278f67fSVille Syrjälä 		case PIPE_C:
17143278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17153278f67fSVille Syrjälä 			break;
1716bbb5eebfSDaniel Vetter 		}
1717bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1718bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1719bbb5eebfSDaniel Vetter 
1720bbb5eebfSDaniel Vetter 		if (!mask)
172191d181ddSImre Deak 			continue;
172291d181ddSImre Deak 
172391d181ddSImre Deak 		reg = PIPESTAT(pipe);
1724bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1725bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17267e231dbeSJesse Barnes 
17277e231dbeSJesse Barnes 		/*
17287e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17297e231dbeSJesse Barnes 		 */
173091d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
173191d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17327e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17337e231dbeSJesse Barnes 	}
173458ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17357e231dbeSJesse Barnes 
1736055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1737d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1738d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1739d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
174031acc7f5SJesse Barnes 
1741579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
174231acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
174331acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
174431acc7f5SJesse Barnes 		}
17454356d586SDaniel Vetter 
17464356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1747277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17482d9d2b0bSVille Syrjälä 
17491f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17501f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
175131acc7f5SJesse Barnes 	}
175231acc7f5SJesse Barnes 
1753c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1754c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1755c1874ed7SImre Deak }
1756c1874ed7SImre Deak 
175716c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
175816c6c56bSVille Syrjälä {
175916c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
176016c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
176116c6c56bSVille Syrjälä 
17620d2e4297SJani Nikula 	if (!hotplug_status)
17630d2e4297SJani Nikula 		return;
17640d2e4297SJani Nikula 
17653ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17663ff60f89SOscar Mateo 	/*
17673ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
17683ff60f89SOscar Mateo 	 * may miss hotplug events.
17693ff60f89SOscar Mateo 	 */
17703ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
17713ff60f89SOscar Mateo 
17724bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
177316c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
177416c6c56bSVille Syrjälä 
177513cf5504SDave Airlie 		intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
1776369712e8SJani Nikula 
1777369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1778369712e8SJani Nikula 			dp_aux_irq_handler(dev);
177916c6c56bSVille Syrjälä 	} else {
178016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
178116c6c56bSVille Syrjälä 
178213cf5504SDave Airlie 		intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
178316c6c56bSVille Syrjälä 	}
17843ff60f89SOscar Mateo }
178516c6c56bSVille Syrjälä 
1786c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1787c1874ed7SImre Deak {
178845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1790c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1791c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1792c1874ed7SImre Deak 
17932dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17942dd2a883SImre Deak 		return IRQ_NONE;
17952dd2a883SImre Deak 
1796c1874ed7SImre Deak 	while (true) {
17973ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17983ff60f89SOscar Mateo 
1799c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
18003ff60f89SOscar Mateo 		if (gt_iir)
18013ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
18023ff60f89SOscar Mateo 
1803c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18043ff60f89SOscar Mateo 		if (pm_iir)
18053ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
18063ff60f89SOscar Mateo 
18073ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
18083ff60f89SOscar Mateo 		if (iir) {
18093ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
18103ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
18113ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
18123ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
18133ff60f89SOscar Mateo 		}
1814c1874ed7SImre Deak 
1815c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1816c1874ed7SImre Deak 			goto out;
1817c1874ed7SImre Deak 
1818c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1819c1874ed7SImre Deak 
18203ff60f89SOscar Mateo 		if (gt_iir)
1821c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
182260611c13SPaulo Zanoni 		if (pm_iir)
1823d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18243ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18253ff60f89SOscar Mateo 		 * signalled in iir */
18263ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
18277e231dbeSJesse Barnes 	}
18287e231dbeSJesse Barnes 
18297e231dbeSJesse Barnes out:
18307e231dbeSJesse Barnes 	return ret;
18317e231dbeSJesse Barnes }
18327e231dbeSJesse Barnes 
183343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
183443f328d7SVille Syrjälä {
183545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
183643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
183743f328d7SVille Syrjälä 	u32 master_ctl, iir;
183843f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
183943f328d7SVille Syrjälä 
18402dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18412dd2a883SImre Deak 		return IRQ_NONE;
18422dd2a883SImre Deak 
18438e5fd599SVille Syrjälä 	for (;;) {
18448e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18453278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18463278f67fSVille Syrjälä 
18473278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18488e5fd599SVille Syrjälä 			break;
184943f328d7SVille Syrjälä 
185027b6c122SOscar Mateo 		ret = IRQ_HANDLED;
185127b6c122SOscar Mateo 
185243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
185343f328d7SVille Syrjälä 
185427b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
185527b6c122SOscar Mateo 
185627b6c122SOscar Mateo 		if (iir) {
185727b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
185827b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
185927b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
186027b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
186127b6c122SOscar Mateo 		}
186227b6c122SOscar Mateo 
186374cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
186443f328d7SVille Syrjälä 
186527b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
186627b6c122SOscar Mateo 		 * signalled in iir */
18673278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
186843f328d7SVille Syrjälä 
186943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
187043f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
18718e5fd599SVille Syrjälä 	}
18723278f67fSVille Syrjälä 
187343f328d7SVille Syrjälä 	return ret;
187443f328d7SVille Syrjälä }
187543f328d7SVille Syrjälä 
187623e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1877776ad806SJesse Barnes {
18782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18799db4a9c7SJesse Barnes 	int pipe;
1880b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
188113cf5504SDave Airlie 	u32 dig_hotplug_reg;
1882776ad806SJesse Barnes 
188313cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
188413cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
188513cf5504SDave Airlie 
188613cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
188791d131d2SDaniel Vetter 
1888cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1889cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1890776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1891cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1892cfc33bf7SVille Syrjälä 				 port_name(port));
1893cfc33bf7SVille Syrjälä 	}
1894776ad806SJesse Barnes 
1895ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1896ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1897ce99c256SDaniel Vetter 
1898776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1899515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1900776ad806SJesse Barnes 
1901776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1902776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1903776ad806SJesse Barnes 
1904776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1905776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1906776ad806SJesse Barnes 
1907776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1908776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1909776ad806SJesse Barnes 
19109db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1911055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19129db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19139db4a9c7SJesse Barnes 					 pipe_name(pipe),
19149db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1915776ad806SJesse Barnes 
1916776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1917776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1918776ad806SJesse Barnes 
1919776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1920776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1921776ad806SJesse Barnes 
1922776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19231f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19248664281bSPaulo Zanoni 
19258664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19261f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19278664281bSPaulo Zanoni }
19288664281bSPaulo Zanoni 
19298664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19308664281bSPaulo Zanoni {
19318664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19328664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19335a69b89fSDaniel Vetter 	enum pipe pipe;
19348664281bSPaulo Zanoni 
1935de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1936de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1937de032bf4SPaulo Zanoni 
1938055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19391f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19401f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19418664281bSPaulo Zanoni 
19425a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19435a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1944277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19455a69b89fSDaniel Vetter 			else
1946277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19475a69b89fSDaniel Vetter 		}
19485a69b89fSDaniel Vetter 	}
19498bf1e9f1SShuang He 
19508664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19518664281bSPaulo Zanoni }
19528664281bSPaulo Zanoni 
19538664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19548664281bSPaulo Zanoni {
19558664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19568664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19578664281bSPaulo Zanoni 
1958de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1959de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1960de032bf4SPaulo Zanoni 
19618664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19621f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19638664281bSPaulo Zanoni 
19648664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19651f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19668664281bSPaulo Zanoni 
19678664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19681f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
19698664281bSPaulo Zanoni 
19708664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1971776ad806SJesse Barnes }
1972776ad806SJesse Barnes 
197323e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
197423e81d69SAdam Jackson {
19752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
197623e81d69SAdam Jackson 	int pipe;
1977b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
197813cf5504SDave Airlie 	u32 dig_hotplug_reg;
197923e81d69SAdam Jackson 
198013cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
198113cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
198213cf5504SDave Airlie 
198313cf5504SDave Airlie 	intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
198491d131d2SDaniel Vetter 
1985cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1986cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
198723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1988cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1989cfc33bf7SVille Syrjälä 				 port_name(port));
1990cfc33bf7SVille Syrjälä 	}
199123e81d69SAdam Jackson 
199223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1993ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
199423e81d69SAdam Jackson 
199523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1996515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
199723e81d69SAdam Jackson 
199823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
199923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
200023e81d69SAdam Jackson 
200123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
200223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
200323e81d69SAdam Jackson 
200423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2005055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
200623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
200723e81d69SAdam Jackson 					 pipe_name(pipe),
200823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20098664281bSPaulo Zanoni 
20108664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20118664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
201223e81d69SAdam Jackson }
201323e81d69SAdam Jackson 
2014c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2015c008bc6eSPaulo Zanoni {
2016c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
201740da17c2SDaniel Vetter 	enum pipe pipe;
2018c008bc6eSPaulo Zanoni 
2019c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2020c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2021c008bc6eSPaulo Zanoni 
2022c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2023c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2024c008bc6eSPaulo Zanoni 
2025c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2026c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2027c008bc6eSPaulo Zanoni 
2028055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2029d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2030d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2031d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2032c008bc6eSPaulo Zanoni 
203340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
20341f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2035c008bc6eSPaulo Zanoni 
203640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
203740da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20385b3a856bSDaniel Vetter 
203940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
204040da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
204140da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
204240da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2043c008bc6eSPaulo Zanoni 		}
2044c008bc6eSPaulo Zanoni 	}
2045c008bc6eSPaulo Zanoni 
2046c008bc6eSPaulo Zanoni 	/* check event from PCH */
2047c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2048c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2049c008bc6eSPaulo Zanoni 
2050c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2051c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2052c008bc6eSPaulo Zanoni 		else
2053c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2054c008bc6eSPaulo Zanoni 
2055c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2056c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2057c008bc6eSPaulo Zanoni 	}
2058c008bc6eSPaulo Zanoni 
2059c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2060c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2061c008bc6eSPaulo Zanoni }
2062c008bc6eSPaulo Zanoni 
20639719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20649719fb98SPaulo Zanoni {
20659719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
206607d27e20SDamien Lespiau 	enum pipe pipe;
20679719fb98SPaulo Zanoni 
20689719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20699719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20709719fb98SPaulo Zanoni 
20719719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20729719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20739719fb98SPaulo Zanoni 
20749719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20759719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20769719fb98SPaulo Zanoni 
2077055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2078d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2079d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2080d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
208140da17c2SDaniel Vetter 
208240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
208307d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
208407d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
208507d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20869719fb98SPaulo Zanoni 		}
20879719fb98SPaulo Zanoni 	}
20889719fb98SPaulo Zanoni 
20899719fb98SPaulo Zanoni 	/* check event from PCH */
20909719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20919719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20929719fb98SPaulo Zanoni 
20939719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20949719fb98SPaulo Zanoni 
20959719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20969719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20979719fb98SPaulo Zanoni 	}
20989719fb98SPaulo Zanoni }
20999719fb98SPaulo Zanoni 
210072c90f62SOscar Mateo /*
210172c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
210272c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
210372c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
210472c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
210572c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
210672c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
210772c90f62SOscar Mateo  */
2108f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2109b1f14ad0SJesse Barnes {
211045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2112f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21130e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2114b1f14ad0SJesse Barnes 
21152dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21162dd2a883SImre Deak 		return IRQ_NONE;
21172dd2a883SImre Deak 
21188664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
21198664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2120907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
21218664281bSPaulo Zanoni 
2122b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2123b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2124b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
212523a78516SPaulo Zanoni 	POSTING_READ(DEIER);
21260e43406bSChris Wilson 
212744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
212844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
212944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
213044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
213144498aeaSPaulo Zanoni 	 * due to its back queue). */
2132ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
213344498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
213444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
213544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2136ab5c608bSBen Widawsky 	}
213744498aeaSPaulo Zanoni 
213872c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
213972c90f62SOscar Mateo 
21400e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21410e43406bSChris Wilson 	if (gt_iir) {
214272c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
214372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2144d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21450e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2146d8fc8a47SPaulo Zanoni 		else
2147d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21480e43406bSChris Wilson 	}
2149b1f14ad0SJesse Barnes 
2150b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21510e43406bSChris Wilson 	if (de_iir) {
215272c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
215372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2154f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21559719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2156f1af8fc1SPaulo Zanoni 		else
2157f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21580e43406bSChris Wilson 	}
21590e43406bSChris Wilson 
2160f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2161f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21620e43406bSChris Wilson 		if (pm_iir) {
2163b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21640e43406bSChris Wilson 			ret = IRQ_HANDLED;
216572c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
21660e43406bSChris Wilson 		}
2167f1af8fc1SPaulo Zanoni 	}
2168b1f14ad0SJesse Barnes 
2169b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2170b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2171ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
217244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
217344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2174ab5c608bSBen Widawsky 	}
2175b1f14ad0SJesse Barnes 
2176b1f14ad0SJesse Barnes 	return ret;
2177b1f14ad0SJesse Barnes }
2178b1f14ad0SJesse Barnes 
2179d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
2180d04a492dSShashank Sharma {
2181d04a492dSShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
2182d04a492dSShashank Sharma 	uint32_t hp_control;
2183d04a492dSShashank Sharma 	uint32_t hp_trigger;
2184d04a492dSShashank Sharma 
2185d04a492dSShashank Sharma 	/* Get the status */
2186d04a492dSShashank Sharma 	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
2187d04a492dSShashank Sharma 	hp_control = I915_READ(BXT_HOTPLUG_CTL);
2188d04a492dSShashank Sharma 
2189d04a492dSShashank Sharma 	/* Hotplug not enabled ? */
2190d04a492dSShashank Sharma 	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2191d04a492dSShashank Sharma 		DRM_ERROR("Interrupt when HPD disabled\n");
2192d04a492dSShashank Sharma 		return;
2193d04a492dSShashank Sharma 	}
2194d04a492dSShashank Sharma 
2195d04a492dSShashank Sharma 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2196d04a492dSShashank Sharma 		hp_control & BXT_HOTPLUG_CTL_MASK);
2197d04a492dSShashank Sharma 
2198d04a492dSShashank Sharma 	/* Check for HPD storm and schedule bottom half */
2199d04a492dSShashank Sharma 	intel_hpd_irq_handler(dev, hp_trigger, hp_control, hpd_bxt);
2200d04a492dSShashank Sharma 
2201d04a492dSShashank Sharma 	/*
2202d04a492dSShashank Sharma 	 * FIXME: Save the hot plug status for bottom half before
2203d04a492dSShashank Sharma 	 * clearing the sticky status bits, else the status will be
2204d04a492dSShashank Sharma 	 * lost.
2205d04a492dSShashank Sharma 	 */
2206d04a492dSShashank Sharma 
2207d04a492dSShashank Sharma 	/* Clear sticky bits in hpd status */
2208d04a492dSShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2209d04a492dSShashank Sharma }
2210d04a492dSShashank Sharma 
2211abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2212abd58f01SBen Widawsky {
2213abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2214abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2215abd58f01SBen Widawsky 	u32 master_ctl;
2216abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2217abd58f01SBen Widawsky 	uint32_t tmp = 0;
2218c42664ccSDaniel Vetter 	enum pipe pipe;
221988e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
222088e04703SJesse Barnes 
22212dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22222dd2a883SImre Deak 		return IRQ_NONE;
22232dd2a883SImre Deak 
222488e04703SJesse Barnes 	if (IS_GEN9(dev))
222588e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
222688e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2227abd58f01SBen Widawsky 
2228cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2229abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2230abd58f01SBen Widawsky 	if (!master_ctl)
2231abd58f01SBen Widawsky 		return IRQ_NONE;
2232abd58f01SBen Widawsky 
2233cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2234abd58f01SBen Widawsky 
223538cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
223638cc46d7SOscar Mateo 
223774cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2238abd58f01SBen Widawsky 
2239abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2240abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2241abd58f01SBen Widawsky 		if (tmp) {
2242abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2243abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
224438cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
224538cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
224638cc46d7SOscar Mateo 			else
224738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2248abd58f01SBen Widawsky 		}
224938cc46d7SOscar Mateo 		else
225038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2251abd58f01SBen Widawsky 	}
2252abd58f01SBen Widawsky 
22536d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
22546d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
22556d766f02SDaniel Vetter 		if (tmp) {
2256d04a492dSShashank Sharma 			bool found = false;
2257d04a492dSShashank Sharma 
22586d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
22596d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
226088e04703SJesse Barnes 
2261d04a492dSShashank Sharma 			if (tmp & aux_mask) {
226238cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2263d04a492dSShashank Sharma 				found = true;
2264d04a492dSShashank Sharma 			}
2265d04a492dSShashank Sharma 
2266d04a492dSShashank Sharma 			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2267d04a492dSShashank Sharma 				bxt_hpd_handler(dev, tmp);
2268d04a492dSShashank Sharma 				found = true;
2269d04a492dSShashank Sharma 			}
2270d04a492dSShashank Sharma 
22719e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
22729e63743eSShashank Sharma 				gmbus_irq_handler(dev);
22739e63743eSShashank Sharma 				found = true;
22749e63743eSShashank Sharma 			}
22759e63743eSShashank Sharma 
2276d04a492dSShashank Sharma 			if (!found)
227738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
22786d766f02SDaniel Vetter 		}
227938cc46d7SOscar Mateo 		else
228038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
22816d766f02SDaniel Vetter 	}
22826d766f02SDaniel Vetter 
2283055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2284770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2285abd58f01SBen Widawsky 
2286c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2287c42664ccSDaniel Vetter 			continue;
2288c42664ccSDaniel Vetter 
2289abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
229038cc46d7SOscar Mateo 		if (pipe_iir) {
229138cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
229238cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2293770de83dSDamien Lespiau 
2294d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2295d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2296d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2297abd58f01SBen Widawsky 
2298770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2299770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2300770de83dSDamien Lespiau 			else
2301770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2302770de83dSDamien Lespiau 
2303770de83dSDamien Lespiau 			if (flip_done) {
2304abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2305abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2306abd58f01SBen Widawsky 			}
2307abd58f01SBen Widawsky 
23080fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
23090fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
23100fbe7870SDaniel Vetter 
23111f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
23121f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
23131f7247c0SDaniel Vetter 								    pipe);
231438d83c96SDaniel Vetter 
2315770de83dSDamien Lespiau 
2316770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2317770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2318770de83dSDamien Lespiau 			else
2319770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2320770de83dSDamien Lespiau 
2321770de83dSDamien Lespiau 			if (fault_errors)
232230100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
232330100f2bSDaniel Vetter 					  pipe_name(pipe),
232430100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2325c42664ccSDaniel Vetter 		} else
2326abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2327abd58f01SBen Widawsky 	}
2328abd58f01SBen Widawsky 
2329266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2330266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
233192d03a80SDaniel Vetter 		/*
233292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
233392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
233492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
233592d03a80SDaniel Vetter 		 */
233692d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
233792d03a80SDaniel Vetter 		if (pch_iir) {
233892d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
233992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
234038cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
234138cc46d7SOscar Mateo 		} else
234238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
234338cc46d7SOscar Mateo 
234492d03a80SDaniel Vetter 	}
234592d03a80SDaniel Vetter 
2346cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2347cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2348abd58f01SBen Widawsky 
2349abd58f01SBen Widawsky 	return ret;
2350abd58f01SBen Widawsky }
2351abd58f01SBen Widawsky 
235217e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
235317e1df07SDaniel Vetter 			       bool reset_completed)
235417e1df07SDaniel Vetter {
2355a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
235617e1df07SDaniel Vetter 	int i;
235717e1df07SDaniel Vetter 
235817e1df07SDaniel Vetter 	/*
235917e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
236017e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
236117e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
236217e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
236317e1df07SDaniel Vetter 	 */
236417e1df07SDaniel Vetter 
236517e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
236617e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
236717e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
236817e1df07SDaniel Vetter 
236917e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
237017e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
237117e1df07SDaniel Vetter 
237217e1df07SDaniel Vetter 	/*
237317e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
237417e1df07SDaniel Vetter 	 * reset state is cleared.
237517e1df07SDaniel Vetter 	 */
237617e1df07SDaniel Vetter 	if (reset_completed)
237717e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
237817e1df07SDaniel Vetter }
237917e1df07SDaniel Vetter 
23808a905236SJesse Barnes /**
2381b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
23828a905236SJesse Barnes  *
23838a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
23848a905236SJesse Barnes  * was detected.
23858a905236SJesse Barnes  */
2386b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
23878a905236SJesse Barnes {
2388b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2389b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2390cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2391cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2392cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
239317e1df07SDaniel Vetter 	int ret;
23948a905236SJesse Barnes 
23955bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23968a905236SJesse Barnes 
23977db0ba24SDaniel Vetter 	/*
23987db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23997db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24007db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24017db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24027db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24037db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
24047db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
24057db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
24067db0ba24SDaniel Vetter 	 */
24077db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
240844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
24095bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
24107db0ba24SDaniel Vetter 				   reset_event);
24111f83fee0SDaniel Vetter 
241217e1df07SDaniel Vetter 		/*
2413f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2414f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2415f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2416f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2417f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2418f454c694SImre Deak 		 */
2419f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
24207514747dSVille Syrjälä 
24217514747dSVille Syrjälä 		intel_prepare_reset(dev);
24227514747dSVille Syrjälä 
2423f454c694SImre Deak 		/*
242417e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
242517e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
242617e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
242717e1df07SDaniel Vetter 		 * deadlocks with the reset work.
242817e1df07SDaniel Vetter 		 */
2429f69061beSDaniel Vetter 		ret = i915_reset(dev);
2430f69061beSDaniel Vetter 
24317514747dSVille Syrjälä 		intel_finish_reset(dev);
243217e1df07SDaniel Vetter 
2433f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2434f454c694SImre Deak 
2435f69061beSDaniel Vetter 		if (ret == 0) {
2436f69061beSDaniel Vetter 			/*
2437f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2438f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2439f69061beSDaniel Vetter 			 * complete.
2440f69061beSDaniel Vetter 			 *
2441f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2442f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2443f69061beSDaniel Vetter 			 * updates before
2444f69061beSDaniel Vetter 			 * the counter increment.
2445f69061beSDaniel Vetter 			 */
24464e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2447f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2448f69061beSDaniel Vetter 
24495bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2450f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
24511f83fee0SDaniel Vetter 		} else {
24522ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2453f316a42cSBen Gamari 		}
24541f83fee0SDaniel Vetter 
245517e1df07SDaniel Vetter 		/*
245617e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
245717e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
245817e1df07SDaniel Vetter 		 */
245917e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2460f316a42cSBen Gamari 	}
24618a905236SJesse Barnes }
24628a905236SJesse Barnes 
246335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2464c0e09200SDave Airlie {
24658a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2466bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
246763eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2468050ee91fSBen Widawsky 	int pipe, i;
246963eeaf38SJesse Barnes 
247035aed2e6SChris Wilson 	if (!eir)
247135aed2e6SChris Wilson 		return;
247263eeaf38SJesse Barnes 
2473a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
24748a905236SJesse Barnes 
2475bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2476bd9854f9SBen Widawsky 
24778a905236SJesse Barnes 	if (IS_G4X(dev)) {
24788a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
24798a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
24808a905236SJesse Barnes 
2481a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2482a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2483050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2484050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2485a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2486a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
24878a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24883143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
24898a905236SJesse Barnes 		}
24908a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
24918a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2492a70491ccSJoe Perches 			pr_err("page table error\n");
2493a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
24948a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24953143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24968a905236SJesse Barnes 		}
24978a905236SJesse Barnes 	}
24988a905236SJesse Barnes 
2499a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
250063eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
250163eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2502a70491ccSJoe Perches 			pr_err("page table error\n");
2503a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
250463eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25053143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
250663eeaf38SJesse Barnes 		}
25078a905236SJesse Barnes 	}
25088a905236SJesse Barnes 
250963eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2510a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2511055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2512a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
25139db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
251463eeaf38SJesse Barnes 		/* pipestat has already been acked */
251563eeaf38SJesse Barnes 	}
251663eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2517a70491ccSJoe Perches 		pr_err("instruction error\n");
2518a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2519050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2520050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2521a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
252263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
252363eeaf38SJesse Barnes 
2524a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2525a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2526a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
252763eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
25283143a2bfSChris Wilson 			POSTING_READ(IPEIR);
252963eeaf38SJesse Barnes 		} else {
253063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
253163eeaf38SJesse Barnes 
2532a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2533a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2534a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2535a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
253663eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25373143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
253863eeaf38SJesse Barnes 		}
253963eeaf38SJesse Barnes 	}
254063eeaf38SJesse Barnes 
254163eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
25423143a2bfSChris Wilson 	POSTING_READ(EIR);
254363eeaf38SJesse Barnes 	eir = I915_READ(EIR);
254463eeaf38SJesse Barnes 	if (eir) {
254563eeaf38SJesse Barnes 		/*
254663eeaf38SJesse Barnes 		 * some errors might have become stuck,
254763eeaf38SJesse Barnes 		 * mask them.
254863eeaf38SJesse Barnes 		 */
254963eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
255063eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
255163eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
255263eeaf38SJesse Barnes 	}
255335aed2e6SChris Wilson }
255435aed2e6SChris Wilson 
255535aed2e6SChris Wilson /**
2556b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
255735aed2e6SChris Wilson  * @dev: drm device
255835aed2e6SChris Wilson  *
2559b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
256035aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
256135aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
256235aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
256335aed2e6SChris Wilson  * of a ring dump etc.).
256435aed2e6SChris Wilson  */
256558174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
256658174462SMika Kuoppala 		       const char *fmt, ...)
256735aed2e6SChris Wilson {
256835aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
256958174462SMika Kuoppala 	va_list args;
257058174462SMika Kuoppala 	char error_msg[80];
257135aed2e6SChris Wilson 
257258174462SMika Kuoppala 	va_start(args, fmt);
257358174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
257458174462SMika Kuoppala 	va_end(args);
257558174462SMika Kuoppala 
257658174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
257735aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
25788a905236SJesse Barnes 
2579ba1234d1SBen Gamari 	if (wedged) {
2580f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2581f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2582ba1234d1SBen Gamari 
258311ed50ecSBen Gamari 		/*
2584b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2585b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2586b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
258717e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
258817e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
258917e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
259017e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
259117e1df07SDaniel Vetter 		 *
259217e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
259317e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
259417e1df07SDaniel Vetter 		 * counter atomic_t.
259511ed50ecSBen Gamari 		 */
259617e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
259711ed50ecSBen Gamari 	}
259811ed50ecSBen Gamari 
2599b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
26008a905236SJesse Barnes }
26018a905236SJesse Barnes 
260242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
260342f52ef8SKeith Packard  * we use as a pipe index
260442f52ef8SKeith Packard  */
2605f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
26060a3e67a4SJesse Barnes {
26072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2608e9d21d7fSKeith Packard 	unsigned long irqflags;
260971e0ffa5SJesse Barnes 
26101ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2611f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
26127c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2613755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
26140a3e67a4SJesse Barnes 	else
26157c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2616755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
26171ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26188692d00eSChris Wilson 
26190a3e67a4SJesse Barnes 	return 0;
26200a3e67a4SJesse Barnes }
26210a3e67a4SJesse Barnes 
2622f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2623f796cf8fSJesse Barnes {
26242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2625f796cf8fSJesse Barnes 	unsigned long irqflags;
2626b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
262740da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2628f796cf8fSJesse Barnes 
2629f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2630b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2631b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2632b1f14ad0SJesse Barnes 
2633b1f14ad0SJesse Barnes 	return 0;
2634b1f14ad0SJesse Barnes }
2635b1f14ad0SJesse Barnes 
26367e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26377e231dbeSJesse Barnes {
26382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26397e231dbeSJesse Barnes 	unsigned long irqflags;
26407e231dbeSJesse Barnes 
26417e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
264231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2643755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26447e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26457e231dbeSJesse Barnes 
26467e231dbeSJesse Barnes 	return 0;
26477e231dbeSJesse Barnes }
26487e231dbeSJesse Barnes 
2649abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2650abd58f01SBen Widawsky {
2651abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2652abd58f01SBen Widawsky 	unsigned long irqflags;
2653abd58f01SBen Widawsky 
2654abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26557167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26567167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2657abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2658abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2659abd58f01SBen Widawsky 	return 0;
2660abd58f01SBen Widawsky }
2661abd58f01SBen Widawsky 
266242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
266342f52ef8SKeith Packard  * we use as a pipe index
266442f52ef8SKeith Packard  */
2665f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26660a3e67a4SJesse Barnes {
26672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2668e9d21d7fSKeith Packard 	unsigned long irqflags;
26690a3e67a4SJesse Barnes 
26701ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26717c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2672755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2673755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26741ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26750a3e67a4SJesse Barnes }
26760a3e67a4SJesse Barnes 
2677f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2678f796cf8fSJesse Barnes {
26792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2680f796cf8fSJesse Barnes 	unsigned long irqflags;
2681b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
268240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2683f796cf8fSJesse Barnes 
2684f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2685b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2686b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2687b1f14ad0SJesse Barnes }
2688b1f14ad0SJesse Barnes 
26897e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26907e231dbeSJesse Barnes {
26912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26927e231dbeSJesse Barnes 	unsigned long irqflags;
26937e231dbeSJesse Barnes 
26947e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
269531acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2696755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26977e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26987e231dbeSJesse Barnes }
26997e231dbeSJesse Barnes 
2700abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2701abd58f01SBen Widawsky {
2702abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2703abd58f01SBen Widawsky 	unsigned long irqflags;
2704abd58f01SBen Widawsky 
2705abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27067167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
27077167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2708abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2709abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2710abd58f01SBen Widawsky }
2711abd58f01SBen Widawsky 
271244cdd6d2SJohn Harrison static struct drm_i915_gem_request *
271344cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring)
2714852835f3SZou Nan hai {
2715893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
271644cdd6d2SJohn Harrison 			  struct drm_i915_gem_request, list);
2717893eead0SChris Wilson }
2718893eead0SChris Wilson 
27199107e9d2SChris Wilson static bool
272044cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring)
2721893eead0SChris Wilson {
27229107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
27231b5a433aSJohn Harrison 		i915_gem_request_completed(ring_last_request(ring), false));
2724f65d9421SBen Gamari }
2725f65d9421SBen Gamari 
2726a028c4b0SDaniel Vetter static bool
2727a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2728a028c4b0SDaniel Vetter {
2729a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2730a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2731a028c4b0SDaniel Vetter 	} else {
2732a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2733a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2734a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2735a028c4b0SDaniel Vetter 	}
2736a028c4b0SDaniel Vetter }
2737a028c4b0SDaniel Vetter 
2738a4872ba6SOscar Mateo static struct intel_engine_cs *
2739a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2740921d42eaSDaniel Vetter {
2741921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2742a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2743921d42eaSDaniel Vetter 	int i;
2744921d42eaSDaniel Vetter 
2745921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2746a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2747a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2748a6cdb93aSRodrigo Vivi 				continue;
2749a6cdb93aSRodrigo Vivi 
2750a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2751a6cdb93aSRodrigo Vivi 				return signaller;
2752a6cdb93aSRodrigo Vivi 		}
2753921d42eaSDaniel Vetter 	} else {
2754921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2755921d42eaSDaniel Vetter 
2756921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2757921d42eaSDaniel Vetter 			if(ring == signaller)
2758921d42eaSDaniel Vetter 				continue;
2759921d42eaSDaniel Vetter 
2760ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2761921d42eaSDaniel Vetter 				return signaller;
2762921d42eaSDaniel Vetter 		}
2763921d42eaSDaniel Vetter 	}
2764921d42eaSDaniel Vetter 
2765a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2766a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2767921d42eaSDaniel Vetter 
2768921d42eaSDaniel Vetter 	return NULL;
2769921d42eaSDaniel Vetter }
2770921d42eaSDaniel Vetter 
2771a4872ba6SOscar Mateo static struct intel_engine_cs *
2772a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2773a24a11e6SChris Wilson {
2774a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
277588fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2776a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2777a6cdb93aSRodrigo Vivi 	int i, backwards;
2778a24a11e6SChris Wilson 
2779a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2780a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27816274f212SChris Wilson 		return NULL;
2782a24a11e6SChris Wilson 
278388fe429dSDaniel Vetter 	/*
278488fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
278588fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2786a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2787a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
278888fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
278988fe429dSDaniel Vetter 	 * ringbuffer itself.
2790a24a11e6SChris Wilson 	 */
279188fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2792a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
279388fe429dSDaniel Vetter 
2794a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
279588fe429dSDaniel Vetter 		/*
279688fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
279788fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
279888fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
279988fe429dSDaniel Vetter 		 */
2800ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
280188fe429dSDaniel Vetter 
280288fe429dSDaniel Vetter 		/* This here seems to blow up */
2803ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2804a24a11e6SChris Wilson 		if (cmd == ipehr)
2805a24a11e6SChris Wilson 			break;
2806a24a11e6SChris Wilson 
280788fe429dSDaniel Vetter 		head -= 4;
280888fe429dSDaniel Vetter 	}
2809a24a11e6SChris Wilson 
281088fe429dSDaniel Vetter 	if (!i)
281188fe429dSDaniel Vetter 		return NULL;
281288fe429dSDaniel Vetter 
2813ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2814a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2815a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2816a6cdb93aSRodrigo Vivi 		offset <<= 32;
2817a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2818a6cdb93aSRodrigo Vivi 	}
2819a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2820a24a11e6SChris Wilson }
2821a24a11e6SChris Wilson 
2822a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
28236274f212SChris Wilson {
28246274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2825a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2826a0d036b0SChris Wilson 	u32 seqno;
28276274f212SChris Wilson 
28284be17381SChris Wilson 	ring->hangcheck.deadlock++;
28296274f212SChris Wilson 
28306274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28314be17381SChris Wilson 	if (signaller == NULL)
28324be17381SChris Wilson 		return -1;
28334be17381SChris Wilson 
28344be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
28354be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
28366274f212SChris Wilson 		return -1;
28376274f212SChris Wilson 
28384be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
28394be17381SChris Wilson 		return 1;
28404be17381SChris Wilson 
2841a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2842a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2843a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
28444be17381SChris Wilson 		return -1;
28454be17381SChris Wilson 
28464be17381SChris Wilson 	return 0;
28476274f212SChris Wilson }
28486274f212SChris Wilson 
28496274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28506274f212SChris Wilson {
2851a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
28526274f212SChris Wilson 	int i;
28536274f212SChris Wilson 
28546274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28554be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
28566274f212SChris Wilson }
28576274f212SChris Wilson 
2858ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2859a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
28601ec14ad3SChris Wilson {
28611ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28621ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28639107e9d2SChris Wilson 	u32 tmp;
28649107e9d2SChris Wilson 
2865f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2866f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2867f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2868f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2869f260fe7bSMika Kuoppala 		}
2870f260fe7bSMika Kuoppala 
2871f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2872f260fe7bSMika Kuoppala 	}
28736274f212SChris Wilson 
28749107e9d2SChris Wilson 	if (IS_GEN2(dev))
2875f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28769107e9d2SChris Wilson 
28779107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28789107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28799107e9d2SChris Wilson 	 * and break the hang. This should work on
28809107e9d2SChris Wilson 	 * all but the second generation chipsets.
28819107e9d2SChris Wilson 	 */
28829107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28831ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
288458174462SMika Kuoppala 		i915_handle_error(dev, false,
288558174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28861ec14ad3SChris Wilson 				  ring->name);
28871ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2888f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28891ec14ad3SChris Wilson 	}
2890a24a11e6SChris Wilson 
28916274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28926274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28936274f212SChris Wilson 		default:
2894f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28956274f212SChris Wilson 		case 1:
289658174462SMika Kuoppala 			i915_handle_error(dev, false,
289758174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2898a24a11e6SChris Wilson 					  ring->name);
2899a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2900f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
29016274f212SChris Wilson 		case 0:
2902f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
29036274f212SChris Wilson 		}
29049107e9d2SChris Wilson 	}
29059107e9d2SChris Wilson 
2906f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2907a24a11e6SChris Wilson }
2908d1e61e7fSChris Wilson 
2909737b1506SChris Wilson /*
2910f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
291105407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
291205407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
291305407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
291405407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
291505407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2916f65d9421SBen Gamari  */
2917737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2918f65d9421SBen Gamari {
2919737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2920737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2921737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2922737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2923a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2924b4519513SChris Wilson 	int i;
292505407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
29269107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
29279107e9d2SChris Wilson #define BUSY 1
29289107e9d2SChris Wilson #define KICK 5
29299107e9d2SChris Wilson #define HUNG 20
2930893eead0SChris Wilson 
2931d330a953SJani Nikula 	if (!i915.enable_hangcheck)
29323e0dc6b0SBen Widawsky 		return;
29333e0dc6b0SBen Widawsky 
2934b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
293550877445SChris Wilson 		u64 acthd;
293650877445SChris Wilson 		u32 seqno;
29379107e9d2SChris Wilson 		bool busy = true;
2938b4519513SChris Wilson 
29396274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29406274f212SChris Wilson 
294105407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
294205407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
294305407ff8SMika Kuoppala 
294405407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
294544cdd6d2SJohn Harrison 			if (ring_idle(ring)) {
2946da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2947da661464SMika Kuoppala 
29489107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29499107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2950094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2951f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29529107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29539107e9d2SChris Wilson 								  ring->name);
2954f4adcd24SDaniel Vetter 						else
2955f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2956f4adcd24SDaniel Vetter 								 ring->name);
29579107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2958094f9a54SChris Wilson 					}
2959094f9a54SChris Wilson 					/* Safeguard against driver failure */
2960094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29619107e9d2SChris Wilson 				} else
29629107e9d2SChris Wilson 					busy = false;
296305407ff8SMika Kuoppala 			} else {
29646274f212SChris Wilson 				/* We always increment the hangcheck score
29656274f212SChris Wilson 				 * if the ring is busy and still processing
29666274f212SChris Wilson 				 * the same request, so that no single request
29676274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29686274f212SChris Wilson 				 * batches). The only time we do not increment
29696274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29706274f212SChris Wilson 				 * ring is in a legitimate wait for another
29716274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29726274f212SChris Wilson 				 * victim and we want to be sure we catch the
29736274f212SChris Wilson 				 * right culprit. Then every time we do kick
29746274f212SChris Wilson 				 * the ring, add a small increment to the
29756274f212SChris Wilson 				 * score so that we can catch a batch that is
29766274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29776274f212SChris Wilson 				 * for stalling the machine.
29789107e9d2SChris Wilson 				 */
2979ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2980ad8beaeaSMika Kuoppala 								    acthd);
2981ad8beaeaSMika Kuoppala 
2982ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2983da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2984f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2985f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2986f260fe7bSMika Kuoppala 					break;
2987f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2988ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29896274f212SChris Wilson 					break;
2990f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2991ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29926274f212SChris Wilson 					break;
2993f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2994ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29956274f212SChris Wilson 					stuck[i] = true;
29966274f212SChris Wilson 					break;
29976274f212SChris Wilson 				}
299805407ff8SMika Kuoppala 			}
29999107e9d2SChris Wilson 		} else {
3000da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
3001da661464SMika Kuoppala 
30029107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
30039107e9d2SChris Wilson 			 * attempts across multiple batches.
30049107e9d2SChris Wilson 			 */
30059107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
30069107e9d2SChris Wilson 				ring->hangcheck.score--;
3007f260fe7bSMika Kuoppala 
3008f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
3009cbb465e7SChris Wilson 		}
3010f65d9421SBen Gamari 
301105407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
301205407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
30139107e9d2SChris Wilson 		busy_count += busy;
301405407ff8SMika Kuoppala 	}
301505407ff8SMika Kuoppala 
301605407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
3017b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3018b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
301905407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
3020a43adf07SChris Wilson 				 ring->name);
3021a43adf07SChris Wilson 			rings_hung++;
302205407ff8SMika Kuoppala 		}
302305407ff8SMika Kuoppala 	}
302405407ff8SMika Kuoppala 
302505407ff8SMika Kuoppala 	if (rings_hung)
302658174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
302705407ff8SMika Kuoppala 
302805407ff8SMika Kuoppala 	if (busy_count)
302905407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
303005407ff8SMika Kuoppala 		 * being added */
303110cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
303210cd45b6SMika Kuoppala }
303310cd45b6SMika Kuoppala 
303410cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
303510cd45b6SMika Kuoppala {
3036737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3037672e7b7cSChris Wilson 
3038d330a953SJani Nikula 	if (!i915.enable_hangcheck)
303910cd45b6SMika Kuoppala 		return;
304010cd45b6SMika Kuoppala 
3041737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3042737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3043737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3044737b1506SChris Wilson 	 */
3045737b1506SChris Wilson 
3046737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3047737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3048f65d9421SBen Gamari }
3049f65d9421SBen Gamari 
30501c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
305191738a95SPaulo Zanoni {
305291738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
305391738a95SPaulo Zanoni 
305491738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
305591738a95SPaulo Zanoni 		return;
305691738a95SPaulo Zanoni 
3057f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3058105b122eSPaulo Zanoni 
3059105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3060105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3061622364b6SPaulo Zanoni }
3062105b122eSPaulo Zanoni 
306391738a95SPaulo Zanoni /*
3064622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3065622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3066622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3067622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3068622364b6SPaulo Zanoni  *
3069622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
307091738a95SPaulo Zanoni  */
3071622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3072622364b6SPaulo Zanoni {
3073622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3074622364b6SPaulo Zanoni 
3075622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3076622364b6SPaulo Zanoni 		return;
3077622364b6SPaulo Zanoni 
3078622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
307991738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
308091738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
308191738a95SPaulo Zanoni }
308291738a95SPaulo Zanoni 
30837c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3084d18ea1b5SDaniel Vetter {
3085d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3086d18ea1b5SDaniel Vetter 
3087f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3088a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3089f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3090d18ea1b5SDaniel Vetter }
3091d18ea1b5SDaniel Vetter 
3092c0e09200SDave Airlie /* drm_dma.h hooks
3093c0e09200SDave Airlie */
3094be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3095036a4a7dSZhenyu Wang {
30962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3097036a4a7dSZhenyu Wang 
30980c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3099bdfcdb63SDaniel Vetter 
3100f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3101c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3102c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3103036a4a7dSZhenyu Wang 
31047c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3105c650156aSZhenyu Wang 
31061c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
31077d99163dSBen Widawsky }
31087d99163dSBen Widawsky 
310970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
311070591a41SVille Syrjälä {
311170591a41SVille Syrjälä 	enum pipe pipe;
311270591a41SVille Syrjälä 
311370591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
311470591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
311570591a41SVille Syrjälä 
311670591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
311770591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
311870591a41SVille Syrjälä 
311970591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
312070591a41SVille Syrjälä }
312170591a41SVille Syrjälä 
31227e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
31237e231dbeSJesse Barnes {
31242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31257e231dbeSJesse Barnes 
31267e231dbeSJesse Barnes 	/* VLV magic */
31277e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
31287e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
31297e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
31307e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
31317e231dbeSJesse Barnes 
31327c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
31337e231dbeSJesse Barnes 
31347c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31357e231dbeSJesse Barnes 
313670591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
31377e231dbeSJesse Barnes }
31387e231dbeSJesse Barnes 
3139d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3140d6e3cca3SDaniel Vetter {
3141d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3142d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3143d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3144d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3145d6e3cca3SDaniel Vetter }
3146d6e3cca3SDaniel Vetter 
3147823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3148abd58f01SBen Widawsky {
3149abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3150abd58f01SBen Widawsky 	int pipe;
3151abd58f01SBen Widawsky 
3152abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3153abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3154abd58f01SBen Widawsky 
3155d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3156abd58f01SBen Widawsky 
3157055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3158f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3159813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3160f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3161abd58f01SBen Widawsky 
3162f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3163f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3164f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3165abd58f01SBen Widawsky 
3166266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
31671c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3168abd58f01SBen Widawsky }
3169abd58f01SBen Widawsky 
31704c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
31714c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3172d49bdb0eSPaulo Zanoni {
31731180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3174d49bdb0eSPaulo Zanoni 
317513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3176d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
3177d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3178d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
3179d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
31804c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
31814c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
31824c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
31831180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
31844c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
31854c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
31864c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
31871180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
318813321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3189d49bdb0eSPaulo Zanoni }
3190d49bdb0eSPaulo Zanoni 
319143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
319243f328d7SVille Syrjälä {
319343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
319443f328d7SVille Syrjälä 
319543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
319643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
319743f328d7SVille Syrjälä 
3198d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
319943f328d7SVille Syrjälä 
320043f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
320143f328d7SVille Syrjälä 
320243f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
320343f328d7SVille Syrjälä 
320470591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
320543f328d7SVille Syrjälä }
320643f328d7SVille Syrjälä 
320782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
320882a28bcfSDaniel Vetter {
32092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
321082a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3211fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
321282a28bcfSDaniel Vetter 
321382a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3214fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3215b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3216*5fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3217fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
321882a28bcfSDaniel Vetter 	} else {
3219fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3220b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
3221*5fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3222fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
322382a28bcfSDaniel Vetter 	}
322482a28bcfSDaniel Vetter 
3225fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
322682a28bcfSDaniel Vetter 
32277fe0b973SKeith Packard 	/*
32287fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
32297fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
32307fe0b973SKeith Packard 	 *
32317fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
32327fe0b973SKeith Packard 	 */
32337fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32347fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
32357fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
32367fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
32377fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
32387fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
32397fe0b973SKeith Packard }
32407fe0b973SKeith Packard 
3241e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3242e0a20ad7SShashank Sharma {
3243e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3244e0a20ad7SShashank Sharma 	struct intel_encoder *intel_encoder;
3245e0a20ad7SShashank Sharma 	u32 hotplug_port = 0;
3246e0a20ad7SShashank Sharma 	u32 hotplug_ctrl;
3247e0a20ad7SShashank Sharma 
3248e0a20ad7SShashank Sharma 	/* Now, enable HPD */
3249e0a20ad7SShashank Sharma 	for_each_intel_encoder(dev, intel_encoder) {
3250*5fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3251e0a20ad7SShashank Sharma 				== HPD_ENABLED)
3252e0a20ad7SShashank Sharma 			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3253e0a20ad7SShashank Sharma 	}
3254e0a20ad7SShashank Sharma 
3255e0a20ad7SShashank Sharma 	/* Mask all HPD control bits */
3256e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3257e0a20ad7SShashank Sharma 
3258e0a20ad7SShashank Sharma 	/* Enable requested port in hotplug control */
3259e0a20ad7SShashank Sharma 	/* TODO: implement (short) HPD support on port A */
3260e0a20ad7SShashank Sharma 	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3261e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3262e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3263e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3264e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3265e0a20ad7SShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3266e0a20ad7SShashank Sharma 
3267e0a20ad7SShashank Sharma 	/* Unmask DDI hotplug in IMR */
3268e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3269e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3270e0a20ad7SShashank Sharma 
3271e0a20ad7SShashank Sharma 	/* Enable DDI hotplug in IER */
3272e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3273e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3274e0a20ad7SShashank Sharma 	POSTING_READ(GEN8_DE_PORT_IER);
3275e0a20ad7SShashank Sharma }
3276e0a20ad7SShashank Sharma 
3277d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3278d46da437SPaulo Zanoni {
32792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
328082a28bcfSDaniel Vetter 	u32 mask;
3281d46da437SPaulo Zanoni 
3282692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3283692a04cfSDaniel Vetter 		return;
3284692a04cfSDaniel Vetter 
3285105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
32865c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3287105b122eSPaulo Zanoni 	else
32885c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32898664281bSPaulo Zanoni 
3290337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3291d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3292d46da437SPaulo Zanoni }
3293d46da437SPaulo Zanoni 
32940a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32950a9a8c91SDaniel Vetter {
32960a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32970a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32980a9a8c91SDaniel Vetter 
32990a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33000a9a8c91SDaniel Vetter 
33010a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3302040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
33030a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
330435a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
330535a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
33060a9a8c91SDaniel Vetter 	}
33070a9a8c91SDaniel Vetter 
33080a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33090a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
33100a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
33110a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
33120a9a8c91SDaniel Vetter 	} else {
33130a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33140a9a8c91SDaniel Vetter 	}
33150a9a8c91SDaniel Vetter 
331635079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33170a9a8c91SDaniel Vetter 
33180a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
331978e68d36SImre Deak 		/*
332078e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
332178e68d36SImre Deak 		 * itself is enabled/disabled.
332278e68d36SImre Deak 		 */
33230a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
33240a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
33250a9a8c91SDaniel Vetter 
3326605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
332735079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
33280a9a8c91SDaniel Vetter 	}
33290a9a8c91SDaniel Vetter }
33300a9a8c91SDaniel Vetter 
3331f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3332036a4a7dSZhenyu Wang {
33332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33348e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33358e76f8dcSPaulo Zanoni 
33368e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
33378e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33388e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33398e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33405c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33418e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
33425c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
33438e76f8dcSPaulo Zanoni 	} else {
33448e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3345ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33465b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33475b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33485b3a856bSDaniel Vetter 				DE_POISON);
33495c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
33505c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
33518e76f8dcSPaulo Zanoni 	}
3352036a4a7dSZhenyu Wang 
33531ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3354036a4a7dSZhenyu Wang 
33550c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33560c841212SPaulo Zanoni 
3357622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3358622364b6SPaulo Zanoni 
335935079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3360036a4a7dSZhenyu Wang 
33610a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3362036a4a7dSZhenyu Wang 
3363d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33647fe0b973SKeith Packard 
3365f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
33666005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33676005ce42SDaniel Vetter 		 *
33686005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33694bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33704bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3371d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3372f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3373d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3374f97108d1SJesse Barnes 	}
3375f97108d1SJesse Barnes 
3376036a4a7dSZhenyu Wang 	return 0;
3377036a4a7dSZhenyu Wang }
3378036a4a7dSZhenyu Wang 
3379f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3380f8b79e58SImre Deak {
3381f8b79e58SImre Deak 	u32 pipestat_mask;
3382f8b79e58SImre Deak 	u32 iir_mask;
3383120dda4fSVille Syrjälä 	enum pipe pipe;
3384f8b79e58SImre Deak 
3385f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3386f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3387f8b79e58SImre Deak 
3388120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3389120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3390f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3391f8b79e58SImre Deak 
3392f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3393f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3394f8b79e58SImre Deak 
3395120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3396120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3397120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3398f8b79e58SImre Deak 
3399f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3400f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3401f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3402120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3403120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3404f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3405f8b79e58SImre Deak 
3406f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3407f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3408f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
340976e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
341076e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3411f8b79e58SImre Deak }
3412f8b79e58SImre Deak 
3413f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3414f8b79e58SImre Deak {
3415f8b79e58SImre Deak 	u32 pipestat_mask;
3416f8b79e58SImre Deak 	u32 iir_mask;
3417120dda4fSVille Syrjälä 	enum pipe pipe;
3418f8b79e58SImre Deak 
3419f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3420f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
34216c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3422120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3423120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3424f8b79e58SImre Deak 
3425f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3426f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
342776e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3428f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3429f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3430f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3431f8b79e58SImre Deak 
3432f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3433f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3434f8b79e58SImre Deak 
3435120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3436120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3437120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3438f8b79e58SImre Deak 
3439f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3440f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3441120dda4fSVille Syrjälä 
3442120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3443120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3444f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3445f8b79e58SImre Deak }
3446f8b79e58SImre Deak 
3447f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3448f8b79e58SImre Deak {
3449f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3450f8b79e58SImre Deak 
3451f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3452f8b79e58SImre Deak 		return;
3453f8b79e58SImre Deak 
3454f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3455f8b79e58SImre Deak 
3456950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3457f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3458f8b79e58SImre Deak }
3459f8b79e58SImre Deak 
3460f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3461f8b79e58SImre Deak {
3462f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3463f8b79e58SImre Deak 
3464f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3465f8b79e58SImre Deak 		return;
3466f8b79e58SImre Deak 
3467f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3468f8b79e58SImre Deak 
3469950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3470f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3471f8b79e58SImre Deak }
3472f8b79e58SImre Deak 
34730e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34747e231dbeSJesse Barnes {
3475f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
34767e231dbeSJesse Barnes 
347720afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
347820afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
347920afbda2SDaniel Vetter 
34807e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
348176e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
348276e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
348376e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
348476e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
34857e231dbeSJesse Barnes 
3486b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3487b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3488d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3489f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3490f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3491d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
34920e6c9a9eSVille Syrjälä }
34930e6c9a9eSVille Syrjälä 
34940e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34950e6c9a9eSVille Syrjälä {
34960e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34970e6c9a9eSVille Syrjälä 
34980e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
34997e231dbeSJesse Barnes 
35000a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
35017e231dbeSJesse Barnes 
35027e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
35037e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
35047e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
35057e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
35067e231dbeSJesse Barnes #endif
35077e231dbeSJesse Barnes 
35087e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
350920afbda2SDaniel Vetter 
351020afbda2SDaniel Vetter 	return 0;
351120afbda2SDaniel Vetter }
351220afbda2SDaniel Vetter 
3513abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3514abd58f01SBen Widawsky {
3515abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3516abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3517abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
351873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3519abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
352073d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
352173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3522abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
352373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
352473d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
352573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3526abd58f01SBen Widawsky 		0,
352773d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
352873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3529abd58f01SBen Widawsky 		};
3530abd58f01SBen Widawsky 
35310961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
35329a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
35339a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
353478e68d36SImre Deak 	/*
353578e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
353678e68d36SImre Deak 	 * is enabled/disabled.
353778e68d36SImre Deak 	 */
353878e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
35399a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3540abd58f01SBen Widawsky }
3541abd58f01SBen Widawsky 
3542abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3543abd58f01SBen Widawsky {
3544770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3545770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3546abd58f01SBen Widawsky 	int pipe;
35479e63743eSShashank Sharma 	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3548770de83dSDamien Lespiau 
354988e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3550770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3551770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
35529e63743eSShashank Sharma 		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
355388e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
35549e63743eSShashank Sharma 
35559e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
35569e63743eSShashank Sharma 			de_port_en |= BXT_DE_PORT_GMBUS;
355788e04703SJesse Barnes 	} else
3558770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3559770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3560770de83dSDamien Lespiau 
3561770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3562770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3563770de83dSDamien Lespiau 
356413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
356513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
356613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3567abd58f01SBen Widawsky 
3568055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3569f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3570813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3571813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3572813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
357335079899SPaulo Zanoni 					  de_pipe_enables);
3574abd58f01SBen Widawsky 
35759e63743eSShashank Sharma 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3576abd58f01SBen Widawsky }
3577abd58f01SBen Widawsky 
3578abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3579abd58f01SBen Widawsky {
3580abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3581abd58f01SBen Widawsky 
3582266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3583622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3584622364b6SPaulo Zanoni 
3585abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3586abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3587abd58f01SBen Widawsky 
3588266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3589abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3590abd58f01SBen Widawsky 
3591abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3592abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3593abd58f01SBen Widawsky 
3594abd58f01SBen Widawsky 	return 0;
3595abd58f01SBen Widawsky }
3596abd58f01SBen Widawsky 
359743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
359843f328d7SVille Syrjälä {
359943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
360043f328d7SVille Syrjälä 
3601c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
360243f328d7SVille Syrjälä 
360343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
360443f328d7SVille Syrjälä 
360543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
360643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
360743f328d7SVille Syrjälä 
360843f328d7SVille Syrjälä 	return 0;
360943f328d7SVille Syrjälä }
361043f328d7SVille Syrjälä 
3611abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3612abd58f01SBen Widawsky {
3613abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3614abd58f01SBen Widawsky 
3615abd58f01SBen Widawsky 	if (!dev_priv)
3616abd58f01SBen Widawsky 		return;
3617abd58f01SBen Widawsky 
3618823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3619abd58f01SBen Widawsky }
3620abd58f01SBen Widawsky 
36218ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
36228ea0be4fSVille Syrjälä {
36238ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
36248ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
36258ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36268ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
36278ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
36288ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36298ea0be4fSVille Syrjälä 
36308ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
36318ea0be4fSVille Syrjälä 
3632c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
36338ea0be4fSVille Syrjälä }
36348ea0be4fSVille Syrjälä 
36357e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
36367e231dbeSJesse Barnes {
36372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36387e231dbeSJesse Barnes 
36397e231dbeSJesse Barnes 	if (!dev_priv)
36407e231dbeSJesse Barnes 		return;
36417e231dbeSJesse Barnes 
3642843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3643843d0e7dSImre Deak 
3644893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3645893fce8eSVille Syrjälä 
36467e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3647f8b79e58SImre Deak 
36488ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
36497e231dbeSJesse Barnes }
36507e231dbeSJesse Barnes 
365143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
365243f328d7SVille Syrjälä {
365343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
365443f328d7SVille Syrjälä 
365543f328d7SVille Syrjälä 	if (!dev_priv)
365643f328d7SVille Syrjälä 		return;
365743f328d7SVille Syrjälä 
365843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
365943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
366043f328d7SVille Syrjälä 
3661a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
366243f328d7SVille Syrjälä 
3663a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
366443f328d7SVille Syrjälä 
3665c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
366643f328d7SVille Syrjälä }
366743f328d7SVille Syrjälä 
3668f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3669036a4a7dSZhenyu Wang {
36702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36714697995bSJesse Barnes 
36724697995bSJesse Barnes 	if (!dev_priv)
36734697995bSJesse Barnes 		return;
36744697995bSJesse Barnes 
3675be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3676036a4a7dSZhenyu Wang }
3677036a4a7dSZhenyu Wang 
3678c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3679c2798b19SChris Wilson {
36802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3681c2798b19SChris Wilson 	int pipe;
3682c2798b19SChris Wilson 
3683055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3684c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3685c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3686c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3687c2798b19SChris Wilson 	POSTING_READ16(IER);
3688c2798b19SChris Wilson }
3689c2798b19SChris Wilson 
3690c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3691c2798b19SChris Wilson {
36922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3693c2798b19SChris Wilson 
3694c2798b19SChris Wilson 	I915_WRITE16(EMR,
3695c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3696c2798b19SChris Wilson 
3697c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3698c2798b19SChris Wilson 	dev_priv->irq_mask =
3699c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3700c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3701c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
370237ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3703c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3704c2798b19SChris Wilson 
3705c2798b19SChris Wilson 	I915_WRITE16(IER,
3706c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3707c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3708c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3709c2798b19SChris Wilson 	POSTING_READ16(IER);
3710c2798b19SChris Wilson 
3711379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3712379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3713d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3714755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3715755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3716d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3717379ef82dSDaniel Vetter 
3718c2798b19SChris Wilson 	return 0;
3719c2798b19SChris Wilson }
3720c2798b19SChris Wilson 
372190a72f87SVille Syrjälä /*
372290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
372390a72f87SVille Syrjälä  */
372490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
37251f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
372690a72f87SVille Syrjälä {
37272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37281f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
372990a72f87SVille Syrjälä 
37308d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
373190a72f87SVille Syrjälä 		return false;
373290a72f87SVille Syrjälä 
373390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3734d6bbafa1SChris Wilson 		goto check_page_flip;
373590a72f87SVille Syrjälä 
373690a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
373790a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
373890a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
373990a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
374090a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
374190a72f87SVille Syrjälä 	 */
374290a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3743d6bbafa1SChris Wilson 		goto check_page_flip;
374490a72f87SVille Syrjälä 
37457d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
374690a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
374790a72f87SVille Syrjälä 	return true;
3748d6bbafa1SChris Wilson 
3749d6bbafa1SChris Wilson check_page_flip:
3750d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3751d6bbafa1SChris Wilson 	return false;
375290a72f87SVille Syrjälä }
375390a72f87SVille Syrjälä 
3754ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3755c2798b19SChris Wilson {
375645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3758c2798b19SChris Wilson 	u16 iir, new_iir;
3759c2798b19SChris Wilson 	u32 pipe_stats[2];
3760c2798b19SChris Wilson 	int pipe;
3761c2798b19SChris Wilson 	u16 flip_mask =
3762c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3763c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3764c2798b19SChris Wilson 
37652dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37662dd2a883SImre Deak 		return IRQ_NONE;
37672dd2a883SImre Deak 
3768c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3769c2798b19SChris Wilson 	if (iir == 0)
3770c2798b19SChris Wilson 		return IRQ_NONE;
3771c2798b19SChris Wilson 
3772c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3773c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3774c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3775c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3776c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3777c2798b19SChris Wilson 		 */
3778222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3779c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3780aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3781c2798b19SChris Wilson 
3782055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3783c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3784c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3785c2798b19SChris Wilson 
3786c2798b19SChris Wilson 			/*
3787c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3788c2798b19SChris Wilson 			 */
37892d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3790c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3791c2798b19SChris Wilson 		}
3792222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3793c2798b19SChris Wilson 
3794c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3795c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3796c2798b19SChris Wilson 
3797c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
379874cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3799c2798b19SChris Wilson 
3800055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
38011f1c2e24SVille Syrjälä 			int plane = pipe;
38023a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
38031f1c2e24SVille Syrjälä 				plane = !plane;
38041f1c2e24SVille Syrjälä 
38054356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
38061f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
38071f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3808c2798b19SChris Wilson 
38094356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3810277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38112d9d2b0bSVille Syrjälä 
38121f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38131f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38141f7247c0SDaniel Vetter 								    pipe);
38154356d586SDaniel Vetter 		}
3816c2798b19SChris Wilson 
3817c2798b19SChris Wilson 		iir = new_iir;
3818c2798b19SChris Wilson 	}
3819c2798b19SChris Wilson 
3820c2798b19SChris Wilson 	return IRQ_HANDLED;
3821c2798b19SChris Wilson }
3822c2798b19SChris Wilson 
3823c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3824c2798b19SChris Wilson {
38252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3826c2798b19SChris Wilson 	int pipe;
3827c2798b19SChris Wilson 
3828055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3829c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3830c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3831c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3832c2798b19SChris Wilson 	}
3833c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3834c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3835c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3836c2798b19SChris Wilson }
3837c2798b19SChris Wilson 
3838a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3839a266c7d5SChris Wilson {
38402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3841a266c7d5SChris Wilson 	int pipe;
3842a266c7d5SChris Wilson 
3843a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3844a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3845a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3846a266c7d5SChris Wilson 	}
3847a266c7d5SChris Wilson 
384800d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3849055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3850a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3851a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3852a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3853a266c7d5SChris Wilson 	POSTING_READ(IER);
3854a266c7d5SChris Wilson }
3855a266c7d5SChris Wilson 
3856a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3857a266c7d5SChris Wilson {
38582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
385938bde180SChris Wilson 	u32 enable_mask;
3860a266c7d5SChris Wilson 
386138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
386238bde180SChris Wilson 
386338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
386438bde180SChris Wilson 	dev_priv->irq_mask =
386538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
386638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
386738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
386838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
386937ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
387038bde180SChris Wilson 
387138bde180SChris Wilson 	enable_mask =
387238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
387338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
387438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
387538bde180SChris Wilson 		I915_USER_INTERRUPT;
387638bde180SChris Wilson 
3877a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
387820afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
387920afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
388020afbda2SDaniel Vetter 
3881a266c7d5SChris Wilson 		/* Enable in IER... */
3882a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3883a266c7d5SChris Wilson 		/* and unmask in IMR */
3884a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3885a266c7d5SChris Wilson 	}
3886a266c7d5SChris Wilson 
3887a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3888a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3889a266c7d5SChris Wilson 	POSTING_READ(IER);
3890a266c7d5SChris Wilson 
3891f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
389220afbda2SDaniel Vetter 
3893379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3894379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3895d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3896755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3897755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3898d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3899379ef82dSDaniel Vetter 
390020afbda2SDaniel Vetter 	return 0;
390120afbda2SDaniel Vetter }
390220afbda2SDaniel Vetter 
390390a72f87SVille Syrjälä /*
390490a72f87SVille Syrjälä  * Returns true when a page flip has completed.
390590a72f87SVille Syrjälä  */
390690a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
390790a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
390890a72f87SVille Syrjälä {
39092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
391090a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
391190a72f87SVille Syrjälä 
39128d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
391390a72f87SVille Syrjälä 		return false;
391490a72f87SVille Syrjälä 
391590a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3916d6bbafa1SChris Wilson 		goto check_page_flip;
391790a72f87SVille Syrjälä 
391890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
391990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
392090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
392190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
392290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
392390a72f87SVille Syrjälä 	 */
392490a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3925d6bbafa1SChris Wilson 		goto check_page_flip;
392690a72f87SVille Syrjälä 
39277d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
392890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
392990a72f87SVille Syrjälä 	return true;
3930d6bbafa1SChris Wilson 
3931d6bbafa1SChris Wilson check_page_flip:
3932d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3933d6bbafa1SChris Wilson 	return false;
393490a72f87SVille Syrjälä }
393590a72f87SVille Syrjälä 
3936ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3937a266c7d5SChris Wilson {
393845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39408291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
394138bde180SChris Wilson 	u32 flip_mask =
394238bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
394338bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
394438bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3945a266c7d5SChris Wilson 
39462dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39472dd2a883SImre Deak 		return IRQ_NONE;
39482dd2a883SImre Deak 
3949a266c7d5SChris Wilson 	iir = I915_READ(IIR);
395038bde180SChris Wilson 	do {
395138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39528291ee90SChris Wilson 		bool blc_event = false;
3953a266c7d5SChris Wilson 
3954a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3955a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3956a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3957a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3958a266c7d5SChris Wilson 		 */
3959222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3960a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3961aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3962a266c7d5SChris Wilson 
3963055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3964a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3965a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3966a266c7d5SChris Wilson 
396738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3968a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3969a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
397038bde180SChris Wilson 				irq_received = true;
3971a266c7d5SChris Wilson 			}
3972a266c7d5SChris Wilson 		}
3973222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3974a266c7d5SChris Wilson 
3975a266c7d5SChris Wilson 		if (!irq_received)
3976a266c7d5SChris Wilson 			break;
3977a266c7d5SChris Wilson 
3978a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
397916c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
398016c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
398116c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3982a266c7d5SChris Wilson 
398338bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3984a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3985a266c7d5SChris Wilson 
3986a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
398774cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3988a266c7d5SChris Wilson 
3989055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
399038bde180SChris Wilson 			int plane = pipe;
39913a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
399238bde180SChris Wilson 				plane = !plane;
39935e2032d4SVille Syrjälä 
399490a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
399590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
399690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3997a266c7d5SChris Wilson 
3998a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3999a266c7d5SChris Wilson 				blc_event = true;
40004356d586SDaniel Vetter 
40014356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4002277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
40032d9d2b0bSVille Syrjälä 
40041f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40051f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40061f7247c0SDaniel Vetter 								    pipe);
4007a266c7d5SChris Wilson 		}
4008a266c7d5SChris Wilson 
4009a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4010a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4011a266c7d5SChris Wilson 
4012a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4013a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4014a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4015a266c7d5SChris Wilson 		 * we would never get another interrupt.
4016a266c7d5SChris Wilson 		 *
4017a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4018a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4019a266c7d5SChris Wilson 		 * another one.
4020a266c7d5SChris Wilson 		 *
4021a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4022a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4023a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4024a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4025a266c7d5SChris Wilson 		 * stray interrupts.
4026a266c7d5SChris Wilson 		 */
402738bde180SChris Wilson 		ret = IRQ_HANDLED;
4028a266c7d5SChris Wilson 		iir = new_iir;
402938bde180SChris Wilson 	} while (iir & ~flip_mask);
4030a266c7d5SChris Wilson 
4031a266c7d5SChris Wilson 	return ret;
4032a266c7d5SChris Wilson }
4033a266c7d5SChris Wilson 
4034a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4035a266c7d5SChris Wilson {
40362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4037a266c7d5SChris Wilson 	int pipe;
4038a266c7d5SChris Wilson 
4039a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
4040a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
4041a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4042a266c7d5SChris Wilson 	}
4043a266c7d5SChris Wilson 
404400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4045055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
404655b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4047a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
404855b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
404955b39755SChris Wilson 	}
4050a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4051a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4052a266c7d5SChris Wilson 
4053a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4054a266c7d5SChris Wilson }
4055a266c7d5SChris Wilson 
4056a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4057a266c7d5SChris Wilson {
40582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4059a266c7d5SChris Wilson 	int pipe;
4060a266c7d5SChris Wilson 
4061a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4062a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4063a266c7d5SChris Wilson 
4064a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4065055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4066a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4067a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4068a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4069a266c7d5SChris Wilson 	POSTING_READ(IER);
4070a266c7d5SChris Wilson }
4071a266c7d5SChris Wilson 
4072a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4073a266c7d5SChris Wilson {
40742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4075bbba0a97SChris Wilson 	u32 enable_mask;
4076a266c7d5SChris Wilson 	u32 error_mask;
4077a266c7d5SChris Wilson 
4078a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4079bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4080adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4081bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4082bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4083bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4084bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4085bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4086bbba0a97SChris Wilson 
4087bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
408821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
408921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4090bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4091bbba0a97SChris Wilson 
4092bbba0a97SChris Wilson 	if (IS_G4X(dev))
4093bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4094a266c7d5SChris Wilson 
4095b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4096b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4097d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4098755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4099755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4100755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4101d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4102a266c7d5SChris Wilson 
4103a266c7d5SChris Wilson 	/*
4104a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4105a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4106a266c7d5SChris Wilson 	 */
4107a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4108a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4109a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4110a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4111a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4112a266c7d5SChris Wilson 	} else {
4113a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4114a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4115a266c7d5SChris Wilson 	}
4116a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4117a266c7d5SChris Wilson 
4118a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4119a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4120a266c7d5SChris Wilson 	POSTING_READ(IER);
4121a266c7d5SChris Wilson 
412220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
412320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
412420afbda2SDaniel Vetter 
4125f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
412620afbda2SDaniel Vetter 
412720afbda2SDaniel Vetter 	return 0;
412820afbda2SDaniel Vetter }
412920afbda2SDaniel Vetter 
4130bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
413120afbda2SDaniel Vetter {
41322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4133cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
413420afbda2SDaniel Vetter 	u32 hotplug_en;
413520afbda2SDaniel Vetter 
4136b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4137b5ea2d56SDaniel Vetter 
4138bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4139bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4140adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4141e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
4142b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
4143*5fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
4144cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4145a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4146a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4147a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4148a266c7d5SChris Wilson 	*/
4149a266c7d5SChris Wilson 	if (IS_G4X(dev))
4150a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
415185fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4152a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4153a266c7d5SChris Wilson 
4154a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
4155a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4156a266c7d5SChris Wilson }
4157a266c7d5SChris Wilson 
4158ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4159a266c7d5SChris Wilson {
416045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4162a266c7d5SChris Wilson 	u32 iir, new_iir;
4163a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4164a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
416521ad8330SVille Syrjälä 	u32 flip_mask =
416621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
416721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4168a266c7d5SChris Wilson 
41692dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41702dd2a883SImre Deak 		return IRQ_NONE;
41712dd2a883SImre Deak 
4172a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4173a266c7d5SChris Wilson 
4174a266c7d5SChris Wilson 	for (;;) {
4175501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41762c8ba29fSChris Wilson 		bool blc_event = false;
41772c8ba29fSChris Wilson 
4178a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4179a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4180a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4181a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4182a266c7d5SChris Wilson 		 */
4183222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4184a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4185aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4186a266c7d5SChris Wilson 
4187055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4188a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4189a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4190a266c7d5SChris Wilson 
4191a266c7d5SChris Wilson 			/*
4192a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4193a266c7d5SChris Wilson 			 */
4194a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4195a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4196501e01d7SVille Syrjälä 				irq_received = true;
4197a266c7d5SChris Wilson 			}
4198a266c7d5SChris Wilson 		}
4199222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4200a266c7d5SChris Wilson 
4201a266c7d5SChris Wilson 		if (!irq_received)
4202a266c7d5SChris Wilson 			break;
4203a266c7d5SChris Wilson 
4204a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4205a266c7d5SChris Wilson 
4206a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
420716c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
420816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4209a266c7d5SChris Wilson 
421021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4211a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4212a266c7d5SChris Wilson 
4213a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
421474cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4215a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
421674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4217a266c7d5SChris Wilson 
4218055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42192c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
422090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
422190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4222a266c7d5SChris Wilson 
4223a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4224a266c7d5SChris Wilson 				blc_event = true;
42254356d586SDaniel Vetter 
42264356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4227277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4228a266c7d5SChris Wilson 
42291f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42301f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42312d9d2b0bSVille Syrjälä 		}
4232a266c7d5SChris Wilson 
4233a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4234a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4235a266c7d5SChris Wilson 
4236515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4237515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4238515ac2bbSDaniel Vetter 
4239a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4240a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4241a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4242a266c7d5SChris Wilson 		 * we would never get another interrupt.
4243a266c7d5SChris Wilson 		 *
4244a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4245a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4246a266c7d5SChris Wilson 		 * another one.
4247a266c7d5SChris Wilson 		 *
4248a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4249a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4250a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4251a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4252a266c7d5SChris Wilson 		 * stray interrupts.
4253a266c7d5SChris Wilson 		 */
4254a266c7d5SChris Wilson 		iir = new_iir;
4255a266c7d5SChris Wilson 	}
4256a266c7d5SChris Wilson 
4257a266c7d5SChris Wilson 	return ret;
4258a266c7d5SChris Wilson }
4259a266c7d5SChris Wilson 
4260a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4261a266c7d5SChris Wilson {
42622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4263a266c7d5SChris Wilson 	int pipe;
4264a266c7d5SChris Wilson 
4265a266c7d5SChris Wilson 	if (!dev_priv)
4266a266c7d5SChris Wilson 		return;
4267a266c7d5SChris Wilson 
4268a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4269a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4270a266c7d5SChris Wilson 
4271a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4272055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4273a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4274a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4275a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4276a266c7d5SChris Wilson 
4277055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4278a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4279a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4280a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4281a266c7d5SChris Wilson }
4282a266c7d5SChris Wilson 
42834cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work)
4284ac4c16c5SEgbert Eich {
42856323751dSImre Deak 	struct drm_i915_private *dev_priv =
42866323751dSImre Deak 		container_of(work, typeof(*dev_priv),
4287*5fcece80SJani Nikula 			     hotplug.reenable_work.work);
4288ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4289ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4290ac4c16c5SEgbert Eich 	int i;
4291ac4c16c5SEgbert Eich 
42926323751dSImre Deak 	intel_runtime_pm_get(dev_priv);
42936323751dSImre Deak 
42944cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4295ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4296ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4297ac4c16c5SEgbert Eich 
4298*5fcece80SJani Nikula 		if (dev_priv->hotplug.stats[i].state != HPD_DISABLED)
4299ac4c16c5SEgbert Eich 			continue;
4300ac4c16c5SEgbert Eich 
4301*5fcece80SJani Nikula 		dev_priv->hotplug.stats[i].state = HPD_ENABLED;
4302ac4c16c5SEgbert Eich 
4303ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4304ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4305ac4c16c5SEgbert Eich 
4306ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4307ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4308ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4309c23cc417SJani Nikula 							 connector->name);
4310ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4311ac4c16c5SEgbert Eich 				if (!connector->polled)
4312ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4313ac4c16c5SEgbert Eich 			}
4314ac4c16c5SEgbert Eich 		}
4315ac4c16c5SEgbert Eich 	}
4316ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4317ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
43184cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
43196323751dSImre Deak 
43206323751dSImre Deak 	intel_runtime_pm_put(dev_priv);
4321ac4c16c5SEgbert Eich }
4322ac4c16c5SEgbert Eich 
4323fca52a55SDaniel Vetter /**
4324fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4325fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4326fca52a55SDaniel Vetter  *
4327fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4328fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4329fca52a55SDaniel Vetter  */
4330b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4331f71d4af4SJesse Barnes {
4332b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
43338b2e326dSChris Wilson 
4334*5fcece80SJani Nikula 	INIT_WORK(&dev_priv->hotplug.hotplug_work, i915_hotplug_work_func);
4335*5fcece80SJani Nikula 	INIT_WORK(&dev_priv->hotplug.dig_port_work, i915_digport_work_func);
4336c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4337a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
43388b2e326dSChris Wilson 
4339a6706b45SDeepak S 	/* Let's track the enabled rps events */
4340b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
43416c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
43426f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
434331685c25SDeepak S 	else
4344a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4345a6706b45SDeepak S 
4346737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4347737b1506SChris Wilson 			  i915_hangcheck_elapsed);
4348*5fcece80SJani Nikula 	INIT_DELAYED_WORK(&dev_priv->hotplug.reenable_work,
43494cb21832SDaniel Vetter 			  intel_hpd_irq_reenable_work);
435061bac78eSDaniel Vetter 
435197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
43529ee32feaSDaniel Vetter 
4353b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43544cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
43554cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4356b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4357f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4358f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4359391f75e2SVille Syrjälä 	} else {
4360391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4361391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4362f71d4af4SJesse Barnes 	}
4363f71d4af4SJesse Barnes 
436421da2700SVille Syrjälä 	/*
436521da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
436621da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
436721da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
436821da2700SVille Syrjälä 	 */
4369b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
437021da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
437121da2700SVille Syrjälä 
4372f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4373f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4374f71d4af4SJesse Barnes 
4375b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
437643f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
437743f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
437843f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
437943f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
438043f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
438143f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
438243f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4383b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43847e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43857e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43867e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43877e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43887e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43897e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4390fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4391b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4392abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4393723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4394abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4395abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4396abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4397abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4398e0a20ad7SShashank Sharma 		if (HAS_PCH_SPLIT(dev))
4399abd58f01SBen Widawsky 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4400e0a20ad7SShashank Sharma 		else
4401e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4402f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4403f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4404723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4405f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4406f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4407f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4408f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
440982a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4410f71d4af4SJesse Barnes 	} else {
4411b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4412c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4413c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4414c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4415c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4416b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4417a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4418a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4419a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4420a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4421c2798b19SChris Wilson 		} else {
4422a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4423a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4424a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4425a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4426c2798b19SChris Wilson 		}
4427778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4428778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4429f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4430f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4431f71d4af4SJesse Barnes 	}
4432f71d4af4SJesse Barnes }
443320afbda2SDaniel Vetter 
4434fca52a55SDaniel Vetter /**
4435fca52a55SDaniel Vetter  * intel_hpd_init - initializes and enables hpd support
4436fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4437fca52a55SDaniel Vetter  *
4438fca52a55SDaniel Vetter  * This function enables the hotplug support. It requires that interrupts have
4439fca52a55SDaniel Vetter  * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4440fca52a55SDaniel Vetter  * poll request can run concurrently to other code, so locking rules must be
4441fca52a55SDaniel Vetter  * obeyed.
4442fca52a55SDaniel Vetter  *
4443fca52a55SDaniel Vetter  * This is a separate step from interrupt enabling to simplify the locking rules
4444fca52a55SDaniel Vetter  * in the driver load and resume code.
4445fca52a55SDaniel Vetter  */
4446b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv)
444720afbda2SDaniel Vetter {
4448b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
4449821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4450821450c6SEgbert Eich 	struct drm_connector *connector;
4451821450c6SEgbert Eich 	int i;
445220afbda2SDaniel Vetter 
4453821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4454*5fcece80SJani Nikula 		dev_priv->hotplug.stats[i].count = 0;
4455*5fcece80SJani Nikula 		dev_priv->hotplug.stats[i].state = HPD_ENABLED;
4456821450c6SEgbert Eich 	}
4457821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4458821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4459821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
44600e32b39cSDave Airlie 		if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
44610e32b39cSDave Airlie 			connector->polled = DRM_CONNECTOR_POLL_HPD;
44620e32b39cSDave Airlie 		if (intel_connector->mst_port)
4463821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4464821450c6SEgbert Eich 	}
4465b5ea2d56SDaniel Vetter 
4466b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4467b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4468d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
446920afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
447020afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4471d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
447220afbda2SDaniel Vetter }
4473c67a470bSPaulo Zanoni 
4474fca52a55SDaniel Vetter /**
4475fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4476fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4477fca52a55SDaniel Vetter  *
4478fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4479fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4480fca52a55SDaniel Vetter  *
4481fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4482fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4483fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4484fca52a55SDaniel Vetter  */
44852aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44862aeb7d3aSDaniel Vetter {
44872aeb7d3aSDaniel Vetter 	/*
44882aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44892aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44902aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44912aeb7d3aSDaniel Vetter 	 */
44922aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44932aeb7d3aSDaniel Vetter 
44942aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
44952aeb7d3aSDaniel Vetter }
44962aeb7d3aSDaniel Vetter 
4497fca52a55SDaniel Vetter /**
4498fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4499fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4500fca52a55SDaniel Vetter  *
4501fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4502fca52a55SDaniel Vetter  * resources acquired in the init functions.
4503fca52a55SDaniel Vetter  */
45042aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
45052aeb7d3aSDaniel Vetter {
45062aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
45072aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
45082aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45092aeb7d3aSDaniel Vetter }
45102aeb7d3aSDaniel Vetter 
4511fca52a55SDaniel Vetter /**
4512fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4513fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4514fca52a55SDaniel Vetter  *
4515fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4516fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4517fca52a55SDaniel Vetter  */
4518b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4519c67a470bSPaulo Zanoni {
4520b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
45212aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
45222dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4523c67a470bSPaulo Zanoni }
4524c67a470bSPaulo Zanoni 
4525fca52a55SDaniel Vetter /**
4526fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4527fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4528fca52a55SDaniel Vetter  *
4529fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4530fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4531fca52a55SDaniel Vetter  */
4532b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4533c67a470bSPaulo Zanoni {
45342aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4535b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4536b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4537c67a470bSPaulo Zanoni }
4538