1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39fca52a55SDaniel Vetter /** 40fca52a55SDaniel Vetter * DOC: interrupt handling 41fca52a55SDaniel Vetter * 42fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 43fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 44fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 45fca52a55SDaniel Vetter */ 46fca52a55SDaniel Vetter 47e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 48e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 49e4ce95aaSVille Syrjälä }; 50e4ce95aaSVille Syrjälä 5123bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5223bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5323bb4cb5SVille Syrjälä }; 5423bb4cb5SVille Syrjälä 553a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 563a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 573a3b3c7dSVille Syrjälä }; 583a3b3c7dSVille Syrjälä 597c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 60e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 61e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 62e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 65e5868a31SEgbert Eich }; 66e5868a31SEgbert Eich 677c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 68e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 6973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 70e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 73e5868a31SEgbert Eich }; 74e5868a31SEgbert Eich 7526951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7674c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7726951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7826951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8126951cafSXiong Zhang }; 8226951cafSXiong Zhang 837c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 84e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 85e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 90e5868a31SEgbert Eich }; 91e5868a31SEgbert Eich 927c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 93e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 94e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 95e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 97e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 99e5868a31SEgbert Eich }; 100e5868a31SEgbert Eich 1014bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 110e0a20ad7SShashank Sharma /* BXT hpd list */ 111e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1127f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 113e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 114e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 115e0a20ad7SShashank Sharma }; 116e0a20ad7SShashank Sharma 117b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 118b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 119b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 120b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 121b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 122121e758eSDhinakaran Pandiyan }; 123121e758eSDhinakaran Pandiyan 12431604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 12531604222SAnusha Srivatsa [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP, 12631604222SAnusha Srivatsa [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP, 12731604222SAnusha Srivatsa [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP, 12831604222SAnusha Srivatsa [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP, 12931604222SAnusha Srivatsa [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP, 13031604222SAnusha Srivatsa [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP 13131604222SAnusha Srivatsa }; 13231604222SAnusha Srivatsa 1335c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 134f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1355c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1375c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1385c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1395c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1405c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1415c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1425c502442SPaulo Zanoni } while (0) 1435c502442SPaulo Zanoni 1443488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 145a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1465c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 147a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1485c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1495c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1505c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1515c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 152a9d356a6SPaulo Zanoni } while (0) 153a9d356a6SPaulo Zanoni 154e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 155e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 156e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 157e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 158e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 159e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 160e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 161e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 162e9e9848aSVille Syrjälä } while (0) 163e9e9848aSVille Syrjälä 164337ba017SPaulo Zanoni /* 165337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 166337ba017SPaulo Zanoni */ 1673488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 168f0f59a00SVille Syrjälä i915_reg_t reg) 169b51a2842SVille Syrjälä { 170b51a2842SVille Syrjälä u32 val = I915_READ(reg); 171b51a2842SVille Syrjälä 172b51a2842SVille Syrjälä if (val == 0) 173b51a2842SVille Syrjälä return; 174b51a2842SVille Syrjälä 175b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 176f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 177b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 178b51a2842SVille Syrjälä POSTING_READ(reg); 179b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 180b51a2842SVille Syrjälä POSTING_READ(reg); 181b51a2842SVille Syrjälä } 182337ba017SPaulo Zanoni 183e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 184e9e9848aSVille Syrjälä i915_reg_t reg) 185e9e9848aSVille Syrjälä { 186e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 187e9e9848aSVille Syrjälä 188e9e9848aSVille Syrjälä if (val == 0) 189e9e9848aSVille Syrjälä return; 190e9e9848aSVille Syrjälä 191e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 192e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 193e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 194e9e9848aSVille Syrjälä POSTING_READ16(reg); 195e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 196e9e9848aSVille Syrjälä POSTING_READ16(reg); 197e9e9848aSVille Syrjälä } 198e9e9848aSVille Syrjälä 19935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 2003488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 20135079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 2027d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 2037d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 20435079899SPaulo Zanoni } while (0) 20535079899SPaulo Zanoni 2063488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 2073488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 20835079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 2097d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 2107d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 21135079899SPaulo Zanoni } while (0) 21235079899SPaulo Zanoni 213e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 214e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 215e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 216e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 217e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 218e9e9848aSVille Syrjälä } while (0) 219e9e9848aSVille Syrjälä 220c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 22126705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 222c9a9a268SImre Deak 2230706f17cSEgbert Eich /* For display hotplug interrupt */ 2240706f17cSEgbert Eich static inline void 2250706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 226a9c287c9SJani Nikula u32 mask, 227a9c287c9SJani Nikula u32 bits) 2280706f17cSEgbert Eich { 229a9c287c9SJani Nikula u32 val; 2300706f17cSEgbert Eich 23167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2320706f17cSEgbert Eich WARN_ON(bits & ~mask); 2330706f17cSEgbert Eich 2340706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2350706f17cSEgbert Eich val &= ~mask; 2360706f17cSEgbert Eich val |= bits; 2370706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2380706f17cSEgbert Eich } 2390706f17cSEgbert Eich 2400706f17cSEgbert Eich /** 2410706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2420706f17cSEgbert Eich * @dev_priv: driver private 2430706f17cSEgbert Eich * @mask: bits to update 2440706f17cSEgbert Eich * @bits: bits to enable 2450706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2460706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2470706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2480706f17cSEgbert Eich * function is usually not called from a context where the lock is 2490706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2500706f17cSEgbert Eich * version is also available. 2510706f17cSEgbert Eich */ 2520706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 253a9c287c9SJani Nikula u32 mask, 254a9c287c9SJani Nikula u32 bits) 2550706f17cSEgbert Eich { 2560706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2570706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2580706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2590706f17cSEgbert Eich } 2600706f17cSEgbert Eich 26196606f3bSOscar Mateo static u32 26296606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915, 26396606f3bSOscar Mateo const unsigned int bank, const unsigned int bit); 26496606f3bSOscar Mateo 26560a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915, 26696606f3bSOscar Mateo const unsigned int bank, 26796606f3bSOscar Mateo const unsigned int bit) 26896606f3bSOscar Mateo { 26996606f3bSOscar Mateo void __iomem * const regs = i915->regs; 27096606f3bSOscar Mateo u32 dw; 27196606f3bSOscar Mateo 27296606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 27396606f3bSOscar Mateo 27496606f3bSOscar Mateo dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 27596606f3bSOscar Mateo if (dw & BIT(bit)) { 27696606f3bSOscar Mateo /* 27796606f3bSOscar Mateo * According to the BSpec, DW_IIR bits cannot be cleared without 27896606f3bSOscar Mateo * first servicing the Selector & Shared IIR registers. 27996606f3bSOscar Mateo */ 28096606f3bSOscar Mateo gen11_gt_engine_identity(i915, bank, bit); 28196606f3bSOscar Mateo 28296606f3bSOscar Mateo /* 28396606f3bSOscar Mateo * We locked GT INT DW by reading it. If we want to (try 28496606f3bSOscar Mateo * to) recover from this succesfully, we need to clear 28596606f3bSOscar Mateo * our bit, otherwise we are locking the register for 28696606f3bSOscar Mateo * everybody. 28796606f3bSOscar Mateo */ 28896606f3bSOscar Mateo raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit)); 28996606f3bSOscar Mateo 29096606f3bSOscar Mateo return true; 29196606f3bSOscar Mateo } 29296606f3bSOscar Mateo 29396606f3bSOscar Mateo return false; 29496606f3bSOscar Mateo } 29596606f3bSOscar Mateo 296d9dc34f1SVille Syrjälä /** 297d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 298d9dc34f1SVille Syrjälä * @dev_priv: driver private 299d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 300d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 301d9dc34f1SVille Syrjälä */ 302fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 303a9c287c9SJani Nikula u32 interrupt_mask, 304a9c287c9SJani Nikula u32 enabled_irq_mask) 305036a4a7dSZhenyu Wang { 306a9c287c9SJani Nikula u32 new_val; 307d9dc34f1SVille Syrjälä 30867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3094bc9d430SDaniel Vetter 310d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 311d9dc34f1SVille Syrjälä 3129df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 313c67a470bSPaulo Zanoni return; 314c67a470bSPaulo Zanoni 315d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 316d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 317d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 318d9dc34f1SVille Syrjälä 319d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 320d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3211ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3223143a2bfSChris Wilson POSTING_READ(DEIMR); 323036a4a7dSZhenyu Wang } 324036a4a7dSZhenyu Wang } 325036a4a7dSZhenyu Wang 32643eaea13SPaulo Zanoni /** 32743eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 32843eaea13SPaulo Zanoni * @dev_priv: driver private 32943eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 33043eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 33143eaea13SPaulo Zanoni */ 33243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 333a9c287c9SJani Nikula u32 interrupt_mask, 334a9c287c9SJani Nikula u32 enabled_irq_mask) 33543eaea13SPaulo Zanoni { 33667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 33743eaea13SPaulo Zanoni 33815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 33915a17aaeSDaniel Vetter 3409df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 341c67a470bSPaulo Zanoni return; 342c67a470bSPaulo Zanoni 34343eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 34443eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 34543eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 34643eaea13SPaulo Zanoni } 34743eaea13SPaulo Zanoni 348a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 34943eaea13SPaulo Zanoni { 35043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 35131bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 35243eaea13SPaulo Zanoni } 35343eaea13SPaulo Zanoni 354a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask) 35543eaea13SPaulo Zanoni { 35643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 35743eaea13SPaulo Zanoni } 35843eaea13SPaulo Zanoni 359f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 360b900b949SImre Deak { 361d02b98b8SOscar Mateo WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11); 362d02b98b8SOscar Mateo 363bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 364b900b949SImre Deak } 365b900b949SImre Deak 366f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 367a72fbc3aSImre Deak { 368d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 369d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_MASK; 370d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 371d02b98b8SOscar Mateo return GEN8_GT_IMR(2); 372d02b98b8SOscar Mateo else 373d02b98b8SOscar Mateo return GEN6_PMIMR; 374a72fbc3aSImre Deak } 375a72fbc3aSImre Deak 376f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 377b900b949SImre Deak { 378d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 379d02b98b8SOscar Mateo return GEN11_GPM_WGBOXPERF_INTR_ENABLE; 380d02b98b8SOscar Mateo else if (INTEL_GEN(dev_priv) >= 8) 381d02b98b8SOscar Mateo return GEN8_GT_IER(2); 382d02b98b8SOscar Mateo else 383d02b98b8SOscar Mateo return GEN6_PMIER; 384b900b949SImre Deak } 385b900b949SImre Deak 386edbfdb45SPaulo Zanoni /** 387edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 388edbfdb45SPaulo Zanoni * @dev_priv: driver private 389edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 390edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 391edbfdb45SPaulo Zanoni */ 392edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 393a9c287c9SJani Nikula u32 interrupt_mask, 394a9c287c9SJani Nikula u32 enabled_irq_mask) 395edbfdb45SPaulo Zanoni { 396a9c287c9SJani Nikula u32 new_val; 397edbfdb45SPaulo Zanoni 39815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 39915a17aaeSDaniel Vetter 40067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 401edbfdb45SPaulo Zanoni 402f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 403f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 404f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 405f52ecbcfSPaulo Zanoni 406f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 407f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 408f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 409a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 410edbfdb45SPaulo Zanoni } 411f52ecbcfSPaulo Zanoni } 412edbfdb45SPaulo Zanoni 413f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 414edbfdb45SPaulo Zanoni { 4159939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4169939fba2SImre Deak return; 4179939fba2SImre Deak 418edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 419edbfdb45SPaulo Zanoni } 420edbfdb45SPaulo Zanoni 421f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 4229939fba2SImre Deak { 4239939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 4249939fba2SImre Deak } 4259939fba2SImre Deak 426f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 427edbfdb45SPaulo Zanoni { 4289939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4299939fba2SImre Deak return; 4309939fba2SImre Deak 431f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 432f4e9af4fSAkash Goel } 433f4e9af4fSAkash Goel 4343814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 435f4e9af4fSAkash Goel { 436f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 437f4e9af4fSAkash Goel 43867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 439f4e9af4fSAkash Goel 440f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 441f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 442f4e9af4fSAkash Goel POSTING_READ(reg); 443f4e9af4fSAkash Goel } 444f4e9af4fSAkash Goel 4453814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 446f4e9af4fSAkash Goel { 44767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 448f4e9af4fSAkash Goel 449f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 450f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 451f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 452f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 453f4e9af4fSAkash Goel } 454f4e9af4fSAkash Goel 4553814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 456f4e9af4fSAkash Goel { 45767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 458f4e9af4fSAkash Goel 459f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 460f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 461f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 462f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 463edbfdb45SPaulo Zanoni } 464edbfdb45SPaulo Zanoni 465d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv) 466d02b98b8SOscar Mateo { 467d02b98b8SOscar Mateo spin_lock_irq(&dev_priv->irq_lock); 468d02b98b8SOscar Mateo 46996606f3bSOscar Mateo while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)) 47096606f3bSOscar Mateo ; 471d02b98b8SOscar Mateo 472d02b98b8SOscar Mateo dev_priv->gt_pm.rps.pm_iir = 0; 473d02b98b8SOscar Mateo 474d02b98b8SOscar Mateo spin_unlock_irq(&dev_priv->irq_lock); 475d02b98b8SOscar Mateo } 476d02b98b8SOscar Mateo 477dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4783cc134e3SImre Deak { 4793cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 4804668f695SChris Wilson gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS); 481562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 4823cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4833cc134e3SImre Deak } 4843cc134e3SImre Deak 48591d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 486b900b949SImre Deak { 487562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 488562d9baeSSagar Arun Kamble 489562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 490f2a91d1aSChris Wilson return; 491f2a91d1aSChris Wilson 492b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 493562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 49496606f3bSOscar Mateo 495d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 49696606f3bSOscar Mateo WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM)); 497d02b98b8SOscar Mateo else 498c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 49996606f3bSOscar Mateo 500562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 501b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 50278e68d36SImre Deak 503b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 504b900b949SImre Deak } 505b900b949SImre Deak 50691d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 507b900b949SImre Deak { 508562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 509562d9baeSSagar Arun Kamble 510562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 511f2a91d1aSChris Wilson return; 512f2a91d1aSChris Wilson 513d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 514562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 5159939fba2SImre Deak 516b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 5179939fba2SImre Deak 5184668f695SChris Wilson gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 51958072ccbSImre Deak 52058072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 52191c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 522c33d247dSChris Wilson 523c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 5243814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 525c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 526c33d247dSChris Wilson * state of the worker can be discarded. 527c33d247dSChris Wilson */ 528562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 529d02b98b8SOscar Mateo if (INTEL_GEN(dev_priv) >= 11) 530d02b98b8SOscar Mateo gen11_reset_rps_interrupts(dev_priv); 531d02b98b8SOscar Mateo else 532c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 533b900b949SImre Deak } 534b900b949SImre Deak 53526705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 53626705e20SSagar Arun Kamble { 5371be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5381be333d3SSagar Arun Kamble 53926705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 54026705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 54126705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 54226705e20SSagar Arun Kamble } 54326705e20SSagar Arun Kamble 54426705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 54526705e20SSagar Arun Kamble { 5461be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5471be333d3SSagar Arun Kamble 54826705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 54926705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 55026705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 55126705e20SSagar Arun Kamble dev_priv->pm_guc_events); 55226705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 55326705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 55426705e20SSagar Arun Kamble } 55526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 55626705e20SSagar Arun Kamble } 55726705e20SSagar Arun Kamble 55826705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 55926705e20SSagar Arun Kamble { 5601be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 5611be333d3SSagar Arun Kamble 56226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 56326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 56426705e20SSagar Arun Kamble 56526705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 56626705e20SSagar Arun Kamble 56726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 56826705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 56926705e20SSagar Arun Kamble 57026705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 57126705e20SSagar Arun Kamble } 57226705e20SSagar Arun Kamble 5730961021aSBen Widawsky /** 5743a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 5753a3b3c7dSVille Syrjälä * @dev_priv: driver private 5763a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5773a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 5783a3b3c7dSVille Syrjälä */ 5793a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 580a9c287c9SJani Nikula u32 interrupt_mask, 581a9c287c9SJani Nikula u32 enabled_irq_mask) 5823a3b3c7dSVille Syrjälä { 583a9c287c9SJani Nikula u32 new_val; 584a9c287c9SJani Nikula u32 old_val; 5853a3b3c7dSVille Syrjälä 58667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 5873a3b3c7dSVille Syrjälä 5883a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 5893a3b3c7dSVille Syrjälä 5903a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 5913a3b3c7dSVille Syrjälä return; 5923a3b3c7dSVille Syrjälä 5933a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5943a3b3c7dSVille Syrjälä 5953a3b3c7dSVille Syrjälä new_val = old_val; 5963a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5973a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5983a3b3c7dSVille Syrjälä 5993a3b3c7dSVille Syrjälä if (new_val != old_val) { 6003a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 6013a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 6023a3b3c7dSVille Syrjälä } 6033a3b3c7dSVille Syrjälä } 6043a3b3c7dSVille Syrjälä 6053a3b3c7dSVille Syrjälä /** 606013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 607013d3752SVille Syrjälä * @dev_priv: driver private 608013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 609013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 610013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 611013d3752SVille Syrjälä */ 612013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 613013d3752SVille Syrjälä enum pipe pipe, 614a9c287c9SJani Nikula u32 interrupt_mask, 615a9c287c9SJani Nikula u32 enabled_irq_mask) 616013d3752SVille Syrjälä { 617a9c287c9SJani Nikula u32 new_val; 618013d3752SVille Syrjälä 61967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 620013d3752SVille Syrjälä 621013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 622013d3752SVille Syrjälä 623013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 624013d3752SVille Syrjälä return; 625013d3752SVille Syrjälä 626013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 627013d3752SVille Syrjälä new_val &= ~interrupt_mask; 628013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 629013d3752SVille Syrjälä 630013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 631013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 632013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 633013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 634013d3752SVille Syrjälä } 635013d3752SVille Syrjälä } 636013d3752SVille Syrjälä 637013d3752SVille Syrjälä /** 638fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 639fee884edSDaniel Vetter * @dev_priv: driver private 640fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 641fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 642fee884edSDaniel Vetter */ 64347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 644a9c287c9SJani Nikula u32 interrupt_mask, 645a9c287c9SJani Nikula u32 enabled_irq_mask) 646fee884edSDaniel Vetter { 647a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 648fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 649fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 650fee884edSDaniel Vetter 65115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 65215a17aaeSDaniel Vetter 65367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 654fee884edSDaniel Vetter 6559df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 656c67a470bSPaulo Zanoni return; 657c67a470bSPaulo Zanoni 658fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 659fee884edSDaniel Vetter POSTING_READ(SDEIMR); 660fee884edSDaniel Vetter } 6618664281bSPaulo Zanoni 6626b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 6636b12ca56SVille Syrjälä enum pipe pipe) 6647c463586SKeith Packard { 6656b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 66610c59c51SImre Deak u32 enable_mask = status_mask << 16; 66710c59c51SImre Deak 6686b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6696b12ca56SVille Syrjälä 6706b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 6716b12ca56SVille Syrjälä goto out; 6726b12ca56SVille Syrjälä 67310c59c51SImre Deak /* 674724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 675724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 67610c59c51SImre Deak */ 67710c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 67810c59c51SImre Deak return 0; 679724a6905SVille Syrjälä /* 680724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 681724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 682724a6905SVille Syrjälä */ 683724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 684724a6905SVille Syrjälä return 0; 68510c59c51SImre Deak 68610c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 68710c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 68810c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 68910c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 69010c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 69110c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 69210c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 69310c59c51SImre Deak 6946b12ca56SVille Syrjälä out: 6956b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6966b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6976b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6986b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 6996b12ca56SVille Syrjälä 70010c59c51SImre Deak return enable_mask; 70110c59c51SImre Deak } 70210c59c51SImre Deak 7036b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 7046b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 705755e9019SImre Deak { 7066b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 707755e9019SImre Deak u32 enable_mask; 708755e9019SImre Deak 7096b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7106b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7116b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7126b12ca56SVille Syrjälä 7136b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7146b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7156b12ca56SVille Syrjälä 7166b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 7176b12ca56SVille Syrjälä return; 7186b12ca56SVille Syrjälä 7196b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 7206b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7216b12ca56SVille Syrjälä 7226b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7236b12ca56SVille Syrjälä POSTING_READ(reg); 724755e9019SImre Deak } 725755e9019SImre Deak 7266b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 7276b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 728755e9019SImre Deak { 7296b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 730755e9019SImre Deak u32 enable_mask; 731755e9019SImre Deak 7326b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 7336b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 7346b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 7356b12ca56SVille Syrjälä 7366b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 7376b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 7386b12ca56SVille Syrjälä 7396b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 7406b12ca56SVille Syrjälä return; 7416b12ca56SVille Syrjälä 7426b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 7436b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 7446b12ca56SVille Syrjälä 7456b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 7466b12ca56SVille Syrjälä POSTING_READ(reg); 747755e9019SImre Deak } 748755e9019SImre Deak 749c0e09200SDave Airlie /** 750f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 75114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 75201c66889SZhao Yakui */ 75391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 75401c66889SZhao Yakui { 75591d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 756f49e38ddSJani Nikula return; 757f49e38ddSJani Nikula 75813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 75901c66889SZhao Yakui 760755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 76191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 7623b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 763755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7641ec14ad3SChris Wilson 76513321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 76601c66889SZhao Yakui } 76701c66889SZhao Yakui 768f75f3746SVille Syrjälä /* 769f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 770f75f3746SVille Syrjälä * around the vertical blanking period. 771f75f3746SVille Syrjälä * 772f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 773f75f3746SVille Syrjälä * vblank_start >= 3 774f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 775f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 776f75f3746SVille Syrjälä * vtotal = vblank_start + 3 777f75f3746SVille Syrjälä * 778f75f3746SVille Syrjälä * start of vblank: 779f75f3746SVille Syrjälä * latch double buffered registers 780f75f3746SVille Syrjälä * increment frame counter (ctg+) 781f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 782f75f3746SVille Syrjälä * | 783f75f3746SVille Syrjälä * | frame start: 784f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 785f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 786f75f3746SVille Syrjälä * | | 787f75f3746SVille Syrjälä * | | start of vsync: 788f75f3746SVille Syrjälä * | | generate vsync interrupt 789f75f3746SVille Syrjälä * | | | 790f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 791f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 792f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 793f75f3746SVille Syrjälä * | | <----vs-----> | 794f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 795f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 796f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 797f75f3746SVille Syrjälä * | | | 798f75f3746SVille Syrjälä * last visible pixel first visible pixel 799f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 800f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 801f75f3746SVille Syrjälä * 802f75f3746SVille Syrjälä * x = horizontal active 803f75f3746SVille Syrjälä * _ = horizontal blanking 804f75f3746SVille Syrjälä * hs = horizontal sync 805f75f3746SVille Syrjälä * va = vertical active 806f75f3746SVille Syrjälä * vb = vertical blanking 807f75f3746SVille Syrjälä * vs = vertical sync 808f75f3746SVille Syrjälä * vbs = vblank_start (number) 809f75f3746SVille Syrjälä * 810f75f3746SVille Syrjälä * Summary: 811f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 812f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 813f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 814f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 815f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 816f75f3746SVille Syrjälä */ 817f75f3746SVille Syrjälä 81842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 81942f52ef8SKeith Packard * we use as a pipe index 82042f52ef8SKeith Packard */ 82188e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8220a3e67a4SJesse Barnes { 823fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 82432db0b65SVille Syrjälä struct drm_vblank_crtc *vblank = &dev->vblank[pipe]; 82532db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 826f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 8270b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 828694e409dSVille Syrjälä unsigned long irqflags; 829391f75e2SVille Syrjälä 83032db0b65SVille Syrjälä /* 83132db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 83232db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 83332db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 83432db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 83532db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 83632db0b65SVille Syrjälä * is still in a working state. However the core vblank code 83732db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 83832db0b65SVille Syrjälä * when we've told it that we don't have a working frame 83932db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 84032db0b65SVille Syrjälä */ 84132db0b65SVille Syrjälä if (!vblank->max_vblank_count) 84232db0b65SVille Syrjälä return 0; 84332db0b65SVille Syrjälä 8440b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 8450b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 8460b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 8470b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 8480b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 849391f75e2SVille Syrjälä 8500b2a8e09SVille Syrjälä /* Convert to pixel count */ 8510b2a8e09SVille Syrjälä vbl_start *= htotal; 8520b2a8e09SVille Syrjälä 8530b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 8540b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 8550b2a8e09SVille Syrjälä 8569db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 8579db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 8585eddb70bSChris Wilson 859694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 860694e409dSVille Syrjälä 8610a3e67a4SJesse Barnes /* 8620a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8630a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8640a3e67a4SJesse Barnes * register. 8650a3e67a4SJesse Barnes */ 8660a3e67a4SJesse Barnes do { 867694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 868694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 869694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 8700a3e67a4SJesse Barnes } while (high1 != high2); 8710a3e67a4SJesse Barnes 872694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 873694e409dSVille Syrjälä 8745eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 875391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 8765eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 877391f75e2SVille Syrjälä 878391f75e2SVille Syrjälä /* 879391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 880391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 881391f75e2SVille Syrjälä * counter against vblank start. 882391f75e2SVille Syrjälä */ 883edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 8840a3e67a4SJesse Barnes } 8850a3e67a4SJesse Barnes 886974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 8879880b7a5SJesse Barnes { 888fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8899880b7a5SJesse Barnes 890649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8919880b7a5SJesse Barnes } 8929880b7a5SJesse Barnes 893aec0246fSUma Shankar /* 894aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 895aec0246fSUma Shankar * scanline register will not work to get the scanline, 896aec0246fSUma Shankar * since the timings are driven from the PORT or issues 897aec0246fSUma Shankar * with scanline register updates. 898aec0246fSUma Shankar * This function will use Framestamp and current 899aec0246fSUma Shankar * timestamp registers to calculate the scanline. 900aec0246fSUma Shankar */ 901aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 902aec0246fSUma Shankar { 903aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 904aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 905aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 906aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 907aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 908aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 909aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 910aec0246fSUma Shankar u32 clock = mode->crtc_clock; 911aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 912aec0246fSUma Shankar 913aec0246fSUma Shankar /* 914aec0246fSUma Shankar * To avoid the race condition where we might cross into the 915aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 916aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 917aec0246fSUma Shankar * during the same frame. 918aec0246fSUma Shankar */ 919aec0246fSUma Shankar do { 920aec0246fSUma Shankar /* 921aec0246fSUma Shankar * This field provides read back of the display 922aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 923aec0246fSUma Shankar * is sampled at every start of vertical blank. 924aec0246fSUma Shankar */ 925aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 926aec0246fSUma Shankar 927aec0246fSUma Shankar /* 928aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 929aec0246fSUma Shankar * time stamp value. 930aec0246fSUma Shankar */ 931aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 932aec0246fSUma Shankar 933aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 934aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 935aec0246fSUma Shankar 936aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 937aec0246fSUma Shankar clock), 1000 * htotal); 938aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 939aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 940aec0246fSUma Shankar 941aec0246fSUma Shankar return scanline; 942aec0246fSUma Shankar } 943aec0246fSUma Shankar 94475aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 945a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 946a225f079SVille Syrjälä { 947a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 948fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 9495caa0feaSDaniel Vetter const struct drm_display_mode *mode; 9505caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 951a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 95280715b2fSVille Syrjälä int position, vtotal; 953a225f079SVille Syrjälä 95472259536SVille Syrjälä if (!crtc->active) 95572259536SVille Syrjälä return -1; 95672259536SVille Syrjälä 9575caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 9585caa0feaSDaniel Vetter mode = &vblank->hwmode; 9595caa0feaSDaniel Vetter 960aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 961aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 962aec0246fSUma Shankar 96380715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 964a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 965a225f079SVille Syrjälä vtotal /= 2; 966a225f079SVille Syrjälä 967cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 96875aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 969a225f079SVille Syrjälä else 97075aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 971a225f079SVille Syrjälä 972a225f079SVille Syrjälä /* 97341b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 97441b578fbSJesse Barnes * read it just before the start of vblank. So try it again 97541b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 97641b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 97741b578fbSJesse Barnes * 97841b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 97941b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 98041b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 98141b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 98241b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 98341b578fbSJesse Barnes */ 98491d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 98541b578fbSJesse Barnes int i, temp; 98641b578fbSJesse Barnes 98741b578fbSJesse Barnes for (i = 0; i < 100; i++) { 98841b578fbSJesse Barnes udelay(1); 989707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 99041b578fbSJesse Barnes if (temp != position) { 99141b578fbSJesse Barnes position = temp; 99241b578fbSJesse Barnes break; 99341b578fbSJesse Barnes } 99441b578fbSJesse Barnes } 99541b578fbSJesse Barnes } 99641b578fbSJesse Barnes 99741b578fbSJesse Barnes /* 99880715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 99980715b2fSVille Syrjälä * scanline_offset adjustment. 1000a225f079SVille Syrjälä */ 100180715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 1002a225f079SVille Syrjälä } 1003a225f079SVille Syrjälä 10041bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 10051bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 10063bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 10073bb403bfSVille Syrjälä const struct drm_display_mode *mode) 10080af7e4dfSMario Kleiner { 1009fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 101098187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 101198187836SVille Syrjälä pipe); 10123aa18df8SVille Syrjälä int position; 101378e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 1014ad3543edSMario Kleiner unsigned long irqflags; 10158a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 10168a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 10178a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 10180af7e4dfSMario Kleiner 1019fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 10200af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 10219db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 10221bf6ad62SDaniel Vetter return false; 10230af7e4dfSMario Kleiner } 10240af7e4dfSMario Kleiner 1025c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 102678e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 1027c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 1028c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 1029c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 10300af7e4dfSMario Kleiner 1031d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1032d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 1033d31faf65SVille Syrjälä vbl_end /= 2; 1034d31faf65SVille Syrjälä vtotal /= 2; 1035d31faf65SVille Syrjälä } 1036d31faf65SVille Syrjälä 1037ad3543edSMario Kleiner /* 1038ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 1039ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 1040ad3543edSMario Kleiner * following code must not block on uncore.lock. 1041ad3543edSMario Kleiner */ 1042ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1043ad3543edSMario Kleiner 1044ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 1045ad3543edSMario Kleiner 1046ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 1047ad3543edSMario Kleiner if (stime) 1048ad3543edSMario Kleiner *stime = ktime_get(); 1049ad3543edSMario Kleiner 10508a920e24SVille Syrjälä if (use_scanline_counter) { 10510af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 10520af7e4dfSMario Kleiner * scanout position from Display scan line register. 10530af7e4dfSMario Kleiner */ 1054a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 10550af7e4dfSMario Kleiner } else { 10560af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 10570af7e4dfSMario Kleiner * We can split this into vertical and horizontal 10580af7e4dfSMario Kleiner * scanout position. 10590af7e4dfSMario Kleiner */ 106075aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 10610af7e4dfSMario Kleiner 10623aa18df8SVille Syrjälä /* convert to pixel counts */ 10633aa18df8SVille Syrjälä vbl_start *= htotal; 10643aa18df8SVille Syrjälä vbl_end *= htotal; 10653aa18df8SVille Syrjälä vtotal *= htotal; 106678e8fc6bSVille Syrjälä 106778e8fc6bSVille Syrjälä /* 10687e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 10697e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 10707e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 10717e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 10727e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 10737e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 10747e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 10757e78f1cbSVille Syrjälä */ 10767e78f1cbSVille Syrjälä if (position >= vtotal) 10777e78f1cbSVille Syrjälä position = vtotal - 1; 10787e78f1cbSVille Syrjälä 10797e78f1cbSVille Syrjälä /* 108078e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 108178e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 108278e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 108378e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 108478e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 108578e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 108678e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 108778e8fc6bSVille Syrjälä */ 108878e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 10893aa18df8SVille Syrjälä } 10903aa18df8SVille Syrjälä 1091ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 1092ad3543edSMario Kleiner if (etime) 1093ad3543edSMario Kleiner *etime = ktime_get(); 1094ad3543edSMario Kleiner 1095ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1096ad3543edSMario Kleiner 1097ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1098ad3543edSMario Kleiner 10993aa18df8SVille Syrjälä /* 11003aa18df8SVille Syrjälä * While in vblank, position will be negative 11013aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 11023aa18df8SVille Syrjälä * vblank, position will be positive counting 11033aa18df8SVille Syrjälä * up since vbl_end. 11043aa18df8SVille Syrjälä */ 11053aa18df8SVille Syrjälä if (position >= vbl_start) 11063aa18df8SVille Syrjälä position -= vbl_end; 11073aa18df8SVille Syrjälä else 11083aa18df8SVille Syrjälä position += vtotal - vbl_end; 11093aa18df8SVille Syrjälä 11108a920e24SVille Syrjälä if (use_scanline_counter) { 11113aa18df8SVille Syrjälä *vpos = position; 11123aa18df8SVille Syrjälä *hpos = 0; 11133aa18df8SVille Syrjälä } else { 11140af7e4dfSMario Kleiner *vpos = position / htotal; 11150af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 11160af7e4dfSMario Kleiner } 11170af7e4dfSMario Kleiner 11181bf6ad62SDaniel Vetter return true; 11190af7e4dfSMario Kleiner } 11200af7e4dfSMario Kleiner 1121a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1122a225f079SVille Syrjälä { 1123fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1124a225f079SVille Syrjälä unsigned long irqflags; 1125a225f079SVille Syrjälä int position; 1126a225f079SVille Syrjälä 1127a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1128a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1129a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1130a225f079SVille Syrjälä 1131a225f079SVille Syrjälä return position; 1132a225f079SVille Syrjälä } 1133a225f079SVille Syrjälä 113491d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1135f97108d1SJesse Barnes { 1136b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 11379270388eSDaniel Vetter u8 new_delay; 11389270388eSDaniel Vetter 1139d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1140f97108d1SJesse Barnes 114173edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 114273edd18fSDaniel Vetter 114320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 11449270388eSDaniel Vetter 11457648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1146b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1147b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1148f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1149f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1150f97108d1SJesse Barnes 1151f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1152b5b72e89SMatthew Garrett if (busy_up > max_avg) { 115320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 115420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 115520e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 115620e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1157b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 115820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 115920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 116020e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 116120e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1162f97108d1SJesse Barnes } 1163f97108d1SJesse Barnes 116491d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 116520e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1166f97108d1SJesse Barnes 1167d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 11689270388eSDaniel Vetter 1169f97108d1SJesse Barnes return; 1170f97108d1SJesse Barnes } 1171f97108d1SJesse Barnes 117243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 117343cf3bf0SChris Wilson struct intel_rps_ei *ei) 117431685c25SDeepak S { 1175679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 117643cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 117743cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 117831685c25SDeepak S } 117931685c25SDeepak S 118043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 118143cf3bf0SChris Wilson { 1182562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 118343cf3bf0SChris Wilson } 118443cf3bf0SChris Wilson 118543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 118643cf3bf0SChris Wilson { 1187562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1188562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 118943cf3bf0SChris Wilson struct intel_rps_ei now; 119043cf3bf0SChris Wilson u32 events = 0; 119143cf3bf0SChris Wilson 1192e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 119343cf3bf0SChris Wilson return 0; 119443cf3bf0SChris Wilson 119543cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 119631685c25SDeepak S 1197679cb6c1SMika Kuoppala if (prev->ktime) { 1198e0e8c7cbSChris Wilson u64 time, c0; 1199569884e3SChris Wilson u32 render, media; 1200e0e8c7cbSChris Wilson 1201679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 12028f68d591SChris Wilson 1203e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1204e0e8c7cbSChris Wilson 1205e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1206e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1207e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1208e0e8c7cbSChris Wilson * into our activity counter. 1209e0e8c7cbSChris Wilson */ 1210569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1211569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1212569884e3SChris Wilson c0 = max(render, media); 12136b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1214e0e8c7cbSChris Wilson 121560548c55SChris Wilson if (c0 > time * rps->power.up_threshold) 1216e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 121760548c55SChris Wilson else if (c0 < time * rps->power.down_threshold) 1218e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 121931685c25SDeepak S } 122031685c25SDeepak S 1221562d9baeSSagar Arun Kamble rps->ei = now; 122243cf3bf0SChris Wilson return events; 122331685c25SDeepak S } 122431685c25SDeepak S 12254912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 12263b8d8d91SJesse Barnes { 12272d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1228562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1229562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 12307c0a16adSChris Wilson bool client_boost = false; 12318d3afd7dSChris Wilson int new_delay, adj, min, max; 12327c0a16adSChris Wilson u32 pm_iir = 0; 12333b8d8d91SJesse Barnes 123459cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1235562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1236562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1237562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1238d4d70aa5SImre Deak } 123959cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12404912d041SBen Widawsky 124160611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1242a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 12438d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 12447c0a16adSChris Wilson goto out; 12453b8d8d91SJesse Barnes 12469f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 12477b9e0ae6SChris Wilson 124843cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 124943cf3bf0SChris Wilson 1250562d9baeSSagar Arun Kamble adj = rps->last_adj; 1251562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1252562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1253562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 12547b92c1bdSChris Wilson if (client_boost) 1255562d9baeSSagar Arun Kamble max = rps->max_freq; 1256562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1257562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 12588d3afd7dSChris Wilson adj = 0; 12598d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1260dd75fdc8SChris Wilson if (adj > 0) 1261dd75fdc8SChris Wilson adj *= 2; 1262edcf284bSChris Wilson else /* CHV needs even encode values */ 1263edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 12647e79a683SSagar Arun Kamble 1265562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 12667e79a683SSagar Arun Kamble adj = 0; 12677b92c1bdSChris Wilson } else if (client_boost) { 1268f5a4c67dSChris Wilson adj = 0; 1269dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1270562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1271562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1272562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1273562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1274dd75fdc8SChris Wilson adj = 0; 1275dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1276dd75fdc8SChris Wilson if (adj < 0) 1277dd75fdc8SChris Wilson adj *= 2; 1278edcf284bSChris Wilson else /* CHV needs even encode values */ 1279edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 12807e79a683SSagar Arun Kamble 1281562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 12827e79a683SSagar Arun Kamble adj = 0; 1283dd75fdc8SChris Wilson } else { /* unknown event */ 1284edcf284bSChris Wilson adj = 0; 1285dd75fdc8SChris Wilson } 12863b8d8d91SJesse Barnes 1287562d9baeSSagar Arun Kamble rps->last_adj = adj; 1288edcf284bSChris Wilson 128979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 129079249636SBen Widawsky * interrupt 129179249636SBen Widawsky */ 1292edcf284bSChris Wilson new_delay += adj; 12938d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 129427544369SDeepak S 12959fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12969fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1297562d9baeSSagar Arun Kamble rps->last_adj = 0; 12989fcee2f7SChris Wilson } 12993b8d8d91SJesse Barnes 13009f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 13017c0a16adSChris Wilson 13027c0a16adSChris Wilson out: 13037c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 13047c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1305562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 13067c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 13077c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 13083b8d8d91SJesse Barnes } 13093b8d8d91SJesse Barnes 1310e3689190SBen Widawsky 1311e3689190SBen Widawsky /** 1312e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1313e3689190SBen Widawsky * occurred. 1314e3689190SBen Widawsky * @work: workqueue struct 1315e3689190SBen Widawsky * 1316e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1317e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1318e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1319e3689190SBen Widawsky */ 1320e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1321e3689190SBen Widawsky { 13222d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1323cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1324e3689190SBen Widawsky u32 error_status, row, bank, subbank; 132535a85ac6SBen Widawsky char *parity_event[6]; 1326a9c287c9SJani Nikula u32 misccpctl; 1327a9c287c9SJani Nikula u8 slice = 0; 1328e3689190SBen Widawsky 1329e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1330e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1331e3689190SBen Widawsky * any time we access those registers. 1332e3689190SBen Widawsky */ 133391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1334e3689190SBen Widawsky 133535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 133635a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 133735a85ac6SBen Widawsky goto out; 133835a85ac6SBen Widawsky 1339e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1340e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1341e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1342e3689190SBen Widawsky 134335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1344f0f59a00SVille Syrjälä i915_reg_t reg; 134535a85ac6SBen Widawsky 134635a85ac6SBen Widawsky slice--; 13472d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 134835a85ac6SBen Widawsky break; 134935a85ac6SBen Widawsky 135035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 135135a85ac6SBen Widawsky 13526fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 135335a85ac6SBen Widawsky 135435a85ac6SBen Widawsky error_status = I915_READ(reg); 1355e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1356e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1357e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1358e3689190SBen Widawsky 135935a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 136035a85ac6SBen Widawsky POSTING_READ(reg); 1361e3689190SBen Widawsky 1362cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1363e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1364e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1365e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 136635a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 136735a85ac6SBen Widawsky parity_event[5] = NULL; 1368e3689190SBen Widawsky 136991c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1370e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1371e3689190SBen Widawsky 137235a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 137335a85ac6SBen Widawsky slice, row, bank, subbank); 1374e3689190SBen Widawsky 137535a85ac6SBen Widawsky kfree(parity_event[4]); 1376e3689190SBen Widawsky kfree(parity_event[3]); 1377e3689190SBen Widawsky kfree(parity_event[2]); 1378e3689190SBen Widawsky kfree(parity_event[1]); 1379e3689190SBen Widawsky } 1380e3689190SBen Widawsky 138135a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 138235a85ac6SBen Widawsky 138335a85ac6SBen Widawsky out: 138435a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13854cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 13862d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 13874cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 138835a85ac6SBen Widawsky 138991c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 139035a85ac6SBen Widawsky } 139135a85ac6SBen Widawsky 1392261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1393261e40b8SVille Syrjälä u32 iir) 1394e3689190SBen Widawsky { 1395261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1396e3689190SBen Widawsky return; 1397e3689190SBen Widawsky 1398d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1399261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1400d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1401e3689190SBen Widawsky 1402261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 140335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 140435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 140535a85ac6SBen Widawsky 140635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 140735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 140835a85ac6SBen Widawsky 1409a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1410e3689190SBen Widawsky } 1411e3689190SBen Widawsky 1412261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1413f1af8fc1SPaulo Zanoni u32 gt_iir) 1414f1af8fc1SPaulo Zanoni { 1415f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 141652c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS]); 1417f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 141852c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS]); 1419f1af8fc1SPaulo Zanoni } 1420f1af8fc1SPaulo Zanoni 1421261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1422e7b4c6b1SDaniel Vetter u32 gt_iir) 1423e7b4c6b1SDaniel Vetter { 1424f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 142552c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS]); 1426cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 142752c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS]); 1428cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 142952c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[BCS]); 1430e7b4c6b1SDaniel Vetter 1431cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1432cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1433aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1434aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1435e3689190SBen Widawsky 1436261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1437261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1438e7b4c6b1SDaniel Vetter } 1439e7b4c6b1SDaniel Vetter 14405d3d69d5SChris Wilson static void 144151f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir) 1442fbcc1a0cSNick Hoath { 144331de7350SChris Wilson bool tasklet = false; 1444f747026cSChris Wilson 1445fd8526e5SChris Wilson if (iir & GT_CONTEXT_SWITCH_INTERRUPT) 14468ea397faSChris Wilson tasklet = true; 144731de7350SChris Wilson 144851f6b0f9SChris Wilson if (iir & GT_RENDER_USER_INTERRUPT) { 144952c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(engine); 145093ffbe8eSMichal Wajdeczko tasklet |= USES_GUC_SUBMISSION(engine->i915); 145131de7350SChris Wilson } 145231de7350SChris Wilson 145331de7350SChris Wilson if (tasklet) 1454fd8526e5SChris Wilson tasklet_hi_schedule(&engine->execlists.tasklet); 1455fbcc1a0cSNick Hoath } 1456fbcc1a0cSNick Hoath 14572e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 145855ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1459abd58f01SBen Widawsky { 14602e4a5b25SChris Wilson void __iomem * const regs = i915->regs; 14612e4a5b25SChris Wilson 1462f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1463f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 1464f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1465f0fd96f5SChris Wilson GEN8_GT_VCS2_IRQ | \ 1466f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1467f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1468f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1469f0fd96f5SChris Wilson 1470abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 14712e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 14722e4a5b25SChris Wilson if (likely(gt_iir[0])) 14732e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1474abd58f01SBen Widawsky } 1475abd58f01SBen Widawsky 147685f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 14772e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 14782e4a5b25SChris Wilson if (likely(gt_iir[1])) 14792e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 148074cdb337SChris Wilson } 148174cdb337SChris Wilson 148226705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 14832e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 1484f4de7794SChris Wilson if (likely(gt_iir[2])) 1485f4de7794SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]); 14860961021aSBen Widawsky } 14872e4a5b25SChris Wilson 14882e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 14892e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 14902e4a5b25SChris Wilson if (likely(gt_iir[3])) 14912e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 149255ef72f2SChris Wilson } 1493abd58f01SBen Widawsky } 1494abd58f01SBen Widawsky 14952e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1496f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1497e30e251aSVille Syrjälä { 1498f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 14992e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[RCS], 150051f6b0f9SChris Wilson gt_iir[0] >> GEN8_RCS_IRQ_SHIFT); 15012e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[BCS], 150251f6b0f9SChris Wilson gt_iir[0] >> GEN8_BCS_IRQ_SHIFT); 1503e30e251aSVille Syrjälä } 1504e30e251aSVille Syrjälä 1505f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 15062e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS], 150751f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT); 15082e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS2], 150951f6b0f9SChris Wilson gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT); 1510e30e251aSVille Syrjälä } 1511e30e251aSVille Syrjälä 1512f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 15132e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VECS], 151451f6b0f9SChris Wilson gt_iir[3] >> GEN8_VECS_IRQ_SHIFT); 1515f0fd96f5SChris Wilson } 1516e30e251aSVille Syrjälä 1517f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 15182e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 15192e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1520e30e251aSVille Syrjälä } 1521f0fd96f5SChris Wilson } 1522e30e251aSVille Syrjälä 1523af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1524121e758eSDhinakaran Pandiyan { 1525af92058fSVille Syrjälä switch (pin) { 1526af92058fSVille Syrjälä case HPD_PORT_C: 1527121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 1528af92058fSVille Syrjälä case HPD_PORT_D: 1529121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 1530af92058fSVille Syrjälä case HPD_PORT_E: 1531121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 1532af92058fSVille Syrjälä case HPD_PORT_F: 1533121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 1534121e758eSDhinakaran Pandiyan default: 1535121e758eSDhinakaran Pandiyan return false; 1536121e758eSDhinakaran Pandiyan } 1537121e758eSDhinakaran Pandiyan } 1538121e758eSDhinakaran Pandiyan 1539af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 154063c88d22SImre Deak { 1541af92058fSVille Syrjälä switch (pin) { 1542af92058fSVille Syrjälä case HPD_PORT_A: 1543195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1544af92058fSVille Syrjälä case HPD_PORT_B: 154563c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1546af92058fSVille Syrjälä case HPD_PORT_C: 154763c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 154863c88d22SImre Deak default: 154963c88d22SImre Deak return false; 155063c88d22SImre Deak } 155163c88d22SImre Deak } 155263c88d22SImre Deak 1553af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 155431604222SAnusha Srivatsa { 1555af92058fSVille Syrjälä switch (pin) { 1556af92058fSVille Syrjälä case HPD_PORT_A: 155731604222SAnusha Srivatsa return val & ICP_DDIA_HPD_LONG_DETECT; 1558af92058fSVille Syrjälä case HPD_PORT_B: 155931604222SAnusha Srivatsa return val & ICP_DDIB_HPD_LONG_DETECT; 156031604222SAnusha Srivatsa default: 156131604222SAnusha Srivatsa return false; 156231604222SAnusha Srivatsa } 156331604222SAnusha Srivatsa } 156431604222SAnusha Srivatsa 1565af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 156631604222SAnusha Srivatsa { 1567af92058fSVille Syrjälä switch (pin) { 1568af92058fSVille Syrjälä case HPD_PORT_C: 156931604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1570af92058fSVille Syrjälä case HPD_PORT_D: 157131604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1572af92058fSVille Syrjälä case HPD_PORT_E: 157331604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1574af92058fSVille Syrjälä case HPD_PORT_F: 157531604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 157631604222SAnusha Srivatsa default: 157731604222SAnusha Srivatsa return false; 157831604222SAnusha Srivatsa } 157931604222SAnusha Srivatsa } 158031604222SAnusha Srivatsa 1581af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 15826dbf30ceSVille Syrjälä { 1583af92058fSVille Syrjälä switch (pin) { 1584af92058fSVille Syrjälä case HPD_PORT_E: 15856dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 15866dbf30ceSVille Syrjälä default: 15876dbf30ceSVille Syrjälä return false; 15886dbf30ceSVille Syrjälä } 15896dbf30ceSVille Syrjälä } 15906dbf30ceSVille Syrjälä 1591af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 159274c0b395SVille Syrjälä { 1593af92058fSVille Syrjälä switch (pin) { 1594af92058fSVille Syrjälä case HPD_PORT_A: 159574c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1596af92058fSVille Syrjälä case HPD_PORT_B: 159774c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1598af92058fSVille Syrjälä case HPD_PORT_C: 159974c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1600af92058fSVille Syrjälä case HPD_PORT_D: 160174c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 160274c0b395SVille Syrjälä default: 160374c0b395SVille Syrjälä return false; 160474c0b395SVille Syrjälä } 160574c0b395SVille Syrjälä } 160674c0b395SVille Syrjälä 1607af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1608e4ce95aaSVille Syrjälä { 1609af92058fSVille Syrjälä switch (pin) { 1610af92058fSVille Syrjälä case HPD_PORT_A: 1611e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1612e4ce95aaSVille Syrjälä default: 1613e4ce95aaSVille Syrjälä return false; 1614e4ce95aaSVille Syrjälä } 1615e4ce95aaSVille Syrjälä } 1616e4ce95aaSVille Syrjälä 1617af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 161813cf5504SDave Airlie { 1619af92058fSVille Syrjälä switch (pin) { 1620af92058fSVille Syrjälä case HPD_PORT_B: 1621676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1622af92058fSVille Syrjälä case HPD_PORT_C: 1623676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1624af92058fSVille Syrjälä case HPD_PORT_D: 1625676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1626676574dfSJani Nikula default: 1627676574dfSJani Nikula return false; 162813cf5504SDave Airlie } 162913cf5504SDave Airlie } 163013cf5504SDave Airlie 1631af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 163213cf5504SDave Airlie { 1633af92058fSVille Syrjälä switch (pin) { 1634af92058fSVille Syrjälä case HPD_PORT_B: 1635676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1636af92058fSVille Syrjälä case HPD_PORT_C: 1637676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1638af92058fSVille Syrjälä case HPD_PORT_D: 1639676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1640676574dfSJani Nikula default: 1641676574dfSJani Nikula return false; 164213cf5504SDave Airlie } 164313cf5504SDave Airlie } 164413cf5504SDave Airlie 164542db67d6SVille Syrjälä /* 164642db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 164742db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 164842db67d6SVille Syrjälä * hotplug detection results from several registers. 164942db67d6SVille Syrjälä * 165042db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 165142db67d6SVille Syrjälä */ 1652cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1653cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 16548c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1655fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1656af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1657676574dfSJani Nikula { 1658e9be2850SVille Syrjälä enum hpd_pin pin; 1659676574dfSJani Nikula 1660e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1661e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 16628c841e57SJani Nikula continue; 16638c841e57SJani Nikula 1664e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1665676574dfSJani Nikula 1666af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1667e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1668676574dfSJani Nikula } 1669676574dfSJani Nikula 1670f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1671f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1672676574dfSJani Nikula 1673676574dfSJani Nikula } 1674676574dfSJani Nikula 167591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1676515ac2bbSDaniel Vetter { 167728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1678515ac2bbSDaniel Vetter } 1679515ac2bbSDaniel Vetter 168091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1681ce99c256SDaniel Vetter { 16829ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1683ce99c256SDaniel Vetter } 1684ce99c256SDaniel Vetter 16858bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 168691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 168791d14251STvrtko Ursulin enum pipe pipe, 1688a9c287c9SJani Nikula u32 crc0, u32 crc1, 1689a9c287c9SJani Nikula u32 crc2, u32 crc3, 1690a9c287c9SJani Nikula u32 crc4) 16918bf1e9f1SShuang He { 16928bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16938c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 1694*5cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 1695*5cee6c45SVille Syrjälä 1696*5cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1697b2c88f5bSDamien Lespiau 1698d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 16998c6b709dSTomeu Vizoso /* 17008c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 17018c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 17028c6b709dSTomeu Vizoso * out the buggy result. 17038c6b709dSTomeu Vizoso * 1704163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 17058c6b709dSTomeu Vizoso * don't trust that one either. 17068c6b709dSTomeu Vizoso */ 1707033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1708163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 17098c6b709dSTomeu Vizoso pipe_crc->skipped++; 17108c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17118c6b709dSTomeu Vizoso return; 17128c6b709dSTomeu Vizoso } 17138c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 17146cc42152SMaarten Lankhorst 1715246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1716ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1717246ee524STomeu Vizoso crcs); 17188c6b709dSTomeu Vizoso } 1719277de95eSDaniel Vetter #else 1720277de95eSDaniel Vetter static inline void 172191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 172291d14251STvrtko Ursulin enum pipe pipe, 1723a9c287c9SJani Nikula u32 crc0, u32 crc1, 1724a9c287c9SJani Nikula u32 crc2, u32 crc3, 1725a9c287c9SJani Nikula u32 crc4) {} 1726277de95eSDaniel Vetter #endif 1727eba94eb9SDaniel Vetter 1728277de95eSDaniel Vetter 172991d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 173091d14251STvrtko Ursulin enum pipe pipe) 17315a69b89fSDaniel Vetter { 173291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17335a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 17345a69b89fSDaniel Vetter 0, 0, 0, 0); 17355a69b89fSDaniel Vetter } 17365a69b89fSDaniel Vetter 173791d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 173891d14251STvrtko Ursulin enum pipe pipe) 1739eba94eb9SDaniel Vetter { 174091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1741eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1742eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1743eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1744eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 17458bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1746eba94eb9SDaniel Vetter } 17475b3a856bSDaniel Vetter 174891d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 174991d14251STvrtko Ursulin enum pipe pipe) 17505b3a856bSDaniel Vetter { 1751a9c287c9SJani Nikula u32 res1, res2; 17520b5c5ed0SDaniel Vetter 175391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 17540b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17550b5c5ed0SDaniel Vetter else 17560b5c5ed0SDaniel Vetter res1 = 0; 17570b5c5ed0SDaniel Vetter 175891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 17590b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17600b5c5ed0SDaniel Vetter else 17610b5c5ed0SDaniel Vetter res2 = 0; 17625b3a856bSDaniel Vetter 176391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17640b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17650b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17660b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17670b5c5ed0SDaniel Vetter res1, res2); 17685b3a856bSDaniel Vetter } 17698bf1e9f1SShuang He 17701403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17711403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17721403c0d4SPaulo Zanoni * the work queue. */ 17731403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1774baf02a1fSBen Widawsky { 1775562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1776562d9baeSSagar Arun Kamble 1777a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 177859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1779f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1780562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1781562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1782562d9baeSSagar Arun Kamble schedule_work(&rps->work); 178341a05a3aSDaniel Vetter } 1784d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1785d4d70aa5SImre Deak } 1786baf02a1fSBen Widawsky 1787bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1788c9a9a268SImre Deak return; 1789c9a9a268SImre Deak 17902d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 179112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 179252c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VECS]); 179312638c57SBen Widawsky 1794aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1795aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 179612638c57SBen Widawsky } 17971403c0d4SPaulo Zanoni } 1798baf02a1fSBen Widawsky 179926705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 180026705e20SSagar Arun Kamble { 180193bf8096SMichal Wajdeczko if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) 180293bf8096SMichal Wajdeczko intel_guc_to_host_event_handler(&dev_priv->guc); 180326705e20SSagar Arun Kamble } 180426705e20SSagar Arun Kamble 180544d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 180644d9241eSVille Syrjälä { 180744d9241eSVille Syrjälä enum pipe pipe; 180844d9241eSVille Syrjälä 180944d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 181044d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 181144d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 181244d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 181344d9241eSVille Syrjälä 181444d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 181544d9241eSVille Syrjälä } 181644d9241eSVille Syrjälä } 181744d9241eSVille Syrjälä 1818eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 181991d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 18207e231dbeSJesse Barnes { 18217e231dbeSJesse Barnes int pipe; 18227e231dbeSJesse Barnes 182358ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 18241ca993d2SVille Syrjälä 18251ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 18261ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 18271ca993d2SVille Syrjälä return; 18281ca993d2SVille Syrjälä } 18291ca993d2SVille Syrjälä 1830055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1831f0f59a00SVille Syrjälä i915_reg_t reg; 18326b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 183391d181ddSImre Deak 1834bbb5eebfSDaniel Vetter /* 1835bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1836bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1837bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1838bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1839bbb5eebfSDaniel Vetter * handle. 1840bbb5eebfSDaniel Vetter */ 18410f239f4cSDaniel Vetter 18420f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 18436b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1844bbb5eebfSDaniel Vetter 1845bbb5eebfSDaniel Vetter switch (pipe) { 1846bbb5eebfSDaniel Vetter case PIPE_A: 1847bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1848bbb5eebfSDaniel Vetter break; 1849bbb5eebfSDaniel Vetter case PIPE_B: 1850bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1851bbb5eebfSDaniel Vetter break; 18523278f67fSVille Syrjälä case PIPE_C: 18533278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 18543278f67fSVille Syrjälä break; 1855bbb5eebfSDaniel Vetter } 1856bbb5eebfSDaniel Vetter if (iir & iir_bit) 18576b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1858bbb5eebfSDaniel Vetter 18596b12ca56SVille Syrjälä if (!status_mask) 186091d181ddSImre Deak continue; 186191d181ddSImre Deak 186291d181ddSImre Deak reg = PIPESTAT(pipe); 18636b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 18646b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 18657e231dbeSJesse Barnes 18667e231dbeSJesse Barnes /* 18677e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1868132c27c9SVille Syrjälä * 1869132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1870132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1871132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1872132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1873132c27c9SVille Syrjälä * an interrupt is still pending. 18747e231dbeSJesse Barnes */ 1875132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1876132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1877132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1878132c27c9SVille Syrjälä } 18797e231dbeSJesse Barnes } 188058ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18812ecb8ca4SVille Syrjälä } 18822ecb8ca4SVille Syrjälä 1883eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1884eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1885eb64343cSVille Syrjälä { 1886eb64343cSVille Syrjälä enum pipe pipe; 1887eb64343cSVille Syrjälä 1888eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1889eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1890eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1891eb64343cSVille Syrjälä 1892eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1893eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1894eb64343cSVille Syrjälä 1895eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1896eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1897eb64343cSVille Syrjälä } 1898eb64343cSVille Syrjälä } 1899eb64343cSVille Syrjälä 1900eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1901eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1902eb64343cSVille Syrjälä { 1903eb64343cSVille Syrjälä bool blc_event = false; 1904eb64343cSVille Syrjälä enum pipe pipe; 1905eb64343cSVille Syrjälä 1906eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1907eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1908eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1909eb64343cSVille Syrjälä 1910eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1911eb64343cSVille Syrjälä blc_event = true; 1912eb64343cSVille Syrjälä 1913eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1914eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1915eb64343cSVille Syrjälä 1916eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1917eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1918eb64343cSVille Syrjälä } 1919eb64343cSVille Syrjälä 1920eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1921eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1922eb64343cSVille Syrjälä } 1923eb64343cSVille Syrjälä 1924eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1925eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1926eb64343cSVille Syrjälä { 1927eb64343cSVille Syrjälä bool blc_event = false; 1928eb64343cSVille Syrjälä enum pipe pipe; 1929eb64343cSVille Syrjälä 1930eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1931eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1932eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1933eb64343cSVille Syrjälä 1934eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1935eb64343cSVille Syrjälä blc_event = true; 1936eb64343cSVille Syrjälä 1937eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1938eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1939eb64343cSVille Syrjälä 1940eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1941eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1942eb64343cSVille Syrjälä } 1943eb64343cSVille Syrjälä 1944eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1945eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1946eb64343cSVille Syrjälä 1947eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1948eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1949eb64343cSVille Syrjälä } 1950eb64343cSVille Syrjälä 195191d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 19522ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 19532ecb8ca4SVille Syrjälä { 19542ecb8ca4SVille Syrjälä enum pipe pipe; 19557e231dbeSJesse Barnes 1956055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1957fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1958fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 19594356d586SDaniel Vetter 19604356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 196191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 19622d9d2b0bSVille Syrjälä 19631f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 19641f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 196531acc7f5SJesse Barnes } 196631acc7f5SJesse Barnes 1967c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 196891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1969c1874ed7SImre Deak } 1970c1874ed7SImre Deak 19711ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 197216c6c56bSVille Syrjälä { 19730ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 19740ba7c51aSVille Syrjälä int i; 197516c6c56bSVille Syrjälä 19760ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 19770ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 19780ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 19790ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 19800ba7c51aSVille Syrjälä else 19810ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 19820ba7c51aSVille Syrjälä 19830ba7c51aSVille Syrjälä /* 19840ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 19850ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 19860ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 19870ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 19880ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 19890ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 19900ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 19910ba7c51aSVille Syrjälä */ 19920ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 19930ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 19940ba7c51aSVille Syrjälä 19950ba7c51aSVille Syrjälä if (tmp == 0) 19960ba7c51aSVille Syrjälä return hotplug_status; 19970ba7c51aSVille Syrjälä 19980ba7c51aSVille Syrjälä hotplug_status |= tmp; 19993ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 20000ba7c51aSVille Syrjälä } 20010ba7c51aSVille Syrjälä 20020ba7c51aSVille Syrjälä WARN_ONCE(1, 20030ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 20040ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 20051ae3c34cSVille Syrjälä 20061ae3c34cSVille Syrjälä return hotplug_status; 20071ae3c34cSVille Syrjälä } 20081ae3c34cSVille Syrjälä 200991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 20101ae3c34cSVille Syrjälä u32 hotplug_status) 20111ae3c34cSVille Syrjälä { 20121ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20133ff60f89SOscar Mateo 201491d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 201591d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 201616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 201716c6c56bSVille Syrjälä 201858f2cf24SVille Syrjälä if (hotplug_trigger) { 2019cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2020cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2021cf53902fSRodrigo Vivi hpd_status_g4x, 2022fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 202358f2cf24SVille Syrjälä 202491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 202558f2cf24SVille Syrjälä } 2026369712e8SJani Nikula 2027369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 202891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 202916c6c56bSVille Syrjälä } else { 203016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 203116c6c56bSVille Syrjälä 203258f2cf24SVille Syrjälä if (hotplug_trigger) { 2033cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2034cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 2035cf53902fSRodrigo Vivi hpd_status_i915, 2036fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 203791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 203816c6c56bSVille Syrjälä } 20393ff60f89SOscar Mateo } 204058f2cf24SVille Syrjälä } 204116c6c56bSVille Syrjälä 2042c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2043c1874ed7SImre Deak { 204445a83f84SDaniel Vetter struct drm_device *dev = arg; 2045fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2046c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2047c1874ed7SImre Deak 20482dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20492dd2a883SImre Deak return IRQ_NONE; 20502dd2a883SImre Deak 20511f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20521f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 20531f814dacSImre Deak 20541e1cace9SVille Syrjälä do { 20556e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 20562ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 20571ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2058a5e485a9SVille Syrjälä u32 ier = 0; 20593ff60f89SOscar Mateo 2060c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2061c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 20623ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2063c1874ed7SImre Deak 2064c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 20651e1cace9SVille Syrjälä break; 2066c1874ed7SImre Deak 2067c1874ed7SImre Deak ret = IRQ_HANDLED; 2068c1874ed7SImre Deak 2069a5e485a9SVille Syrjälä /* 2070a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2071a5e485a9SVille Syrjälä * 2072a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2073a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2074a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2075a5e485a9SVille Syrjälä * 2076a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2077a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2078a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2079a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2080a5e485a9SVille Syrjälä * bits this time around. 2081a5e485a9SVille Syrjälä */ 20824a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2083a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2084a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 20854a0a0202SVille Syrjälä 20864a0a0202SVille Syrjälä if (gt_iir) 20874a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 20884a0a0202SVille Syrjälä if (pm_iir) 20894a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 20904a0a0202SVille Syrjälä 20917ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 20921ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 20937ce4d1f2SVille Syrjälä 20943ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 20953ff60f89SOscar Mateo * signalled in iir */ 2096eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 20977ce4d1f2SVille Syrjälä 2098eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2099eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2100eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2101eef57324SJerome Anand 21027ce4d1f2SVille Syrjälä /* 21037ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21047ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21057ce4d1f2SVille Syrjälä */ 21067ce4d1f2SVille Syrjälä if (iir) 21077ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21084a0a0202SVille Syrjälä 2109a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 21104a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 21111ae3c34cSVille Syrjälä 211252894874SVille Syrjälä if (gt_iir) 2113261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 211452894874SVille Syrjälä if (pm_iir) 211552894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 211652894874SVille Syrjälä 21171ae3c34cSVille Syrjälä if (hotplug_status) 211891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21192ecb8ca4SVille Syrjälä 212091d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 21211e1cace9SVille Syrjälä } while (0); 21227e231dbeSJesse Barnes 21231f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 21241f814dacSImre Deak 21257e231dbeSJesse Barnes return ret; 21267e231dbeSJesse Barnes } 21277e231dbeSJesse Barnes 212843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 212943f328d7SVille Syrjälä { 213045a83f84SDaniel Vetter struct drm_device *dev = arg; 2131fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 213243f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 213343f328d7SVille Syrjälä 21342dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21352dd2a883SImre Deak return IRQ_NONE; 21362dd2a883SImre Deak 21371f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21381f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21391f814dacSImre Deak 2140579de73bSChris Wilson do { 21416e814800SVille Syrjälä u32 master_ctl, iir; 21422ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21431ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2144f0fd96f5SChris Wilson u32 gt_iir[4]; 2145a5e485a9SVille Syrjälä u32 ier = 0; 2146a5e485a9SVille Syrjälä 21478e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 21483278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 21493278f67fSVille Syrjälä 21503278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 21518e5fd599SVille Syrjälä break; 215243f328d7SVille Syrjälä 215327b6c122SOscar Mateo ret = IRQ_HANDLED; 215427b6c122SOscar Mateo 2155a5e485a9SVille Syrjälä /* 2156a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2157a5e485a9SVille Syrjälä * 2158a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2159a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2160a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2161a5e485a9SVille Syrjälä * 2162a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2163a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2164a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2165a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2166a5e485a9SVille Syrjälä * bits this time around. 2167a5e485a9SVille Syrjälä */ 216843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2169a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2170a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 217143f328d7SVille Syrjälä 2172e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 217327b6c122SOscar Mateo 217427b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 21751ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 217643f328d7SVille Syrjälä 217727b6c122SOscar Mateo /* Call regardless, as some status bits might not be 217827b6c122SOscar Mateo * signalled in iir */ 2179eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 218043f328d7SVille Syrjälä 2181eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2182eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2183eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2184eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2185eef57324SJerome Anand 21867ce4d1f2SVille Syrjälä /* 21877ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21887ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21897ce4d1f2SVille Syrjälä */ 21907ce4d1f2SVille Syrjälä if (iir) 21917ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21927ce4d1f2SVille Syrjälä 2193a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2194e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 21951ae3c34cSVille Syrjälä 2196f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2197e30e251aSVille Syrjälä 21981ae3c34cSVille Syrjälä if (hotplug_status) 219991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 22002ecb8ca4SVille Syrjälä 220191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2202579de73bSChris Wilson } while (0); 22033278f67fSVille Syrjälä 22041f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22051f814dacSImre Deak 220643f328d7SVille Syrjälä return ret; 220743f328d7SVille Syrjälä } 220843f328d7SVille Syrjälä 220991d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 221091d14251STvrtko Ursulin u32 hotplug_trigger, 221140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2212776ad806SJesse Barnes { 221342db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2214776ad806SJesse Barnes 22156a39d7c9SJani Nikula /* 22166a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 22176a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 22186a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 22196a39d7c9SJani Nikula * errors. 22206a39d7c9SJani Nikula */ 222113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22226a39d7c9SJani Nikula if (!hotplug_trigger) { 22236a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 22246a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 22256a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 22266a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 22276a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 22286a39d7c9SJani Nikula } 22296a39d7c9SJani Nikula 223013cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 22316a39d7c9SJani Nikula if (!hotplug_trigger) 22326a39d7c9SJani Nikula return; 223313cf5504SDave Airlie 2234cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 223540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2236fd63e2a9SImre Deak pch_port_hotplug_long_detect); 223740e56410SVille Syrjälä 223891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2239aaf5ec2eSSonika Jindal } 224091d131d2SDaniel Vetter 224191d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 224240e56410SVille Syrjälä { 224340e56410SVille Syrjälä int pipe; 224440e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 224540e56410SVille Syrjälä 224691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 224740e56410SVille Syrjälä 2248cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2249cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2250776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2251cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2252cfc33bf7SVille Syrjälä port_name(port)); 2253cfc33bf7SVille Syrjälä } 2254776ad806SJesse Barnes 2255ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 225691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2257ce99c256SDaniel Vetter 2258776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 225991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2260776ad806SJesse Barnes 2261776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2262776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2263776ad806SJesse Barnes 2264776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2265776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2266776ad806SJesse Barnes 2267776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2268776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2269776ad806SJesse Barnes 22709db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2271055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 22729db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 22739db4a9c7SJesse Barnes pipe_name(pipe), 22749db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2275776ad806SJesse Barnes 2276776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2277776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2278776ad806SJesse Barnes 2279776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2280776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2281776ad806SJesse Barnes 2282776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2283a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 22848664281bSPaulo Zanoni 22858664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2286a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 22878664281bSPaulo Zanoni } 22888664281bSPaulo Zanoni 228991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 22908664281bSPaulo Zanoni { 22918664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 22925a69b89fSDaniel Vetter enum pipe pipe; 22938664281bSPaulo Zanoni 2294de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2295de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2296de032bf4SPaulo Zanoni 2297055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22981f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 22991f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 23008664281bSPaulo Zanoni 23015a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 230291d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 230391d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 23045a69b89fSDaniel Vetter else 230591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23065a69b89fSDaniel Vetter } 23075a69b89fSDaniel Vetter } 23088bf1e9f1SShuang He 23098664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 23108664281bSPaulo Zanoni } 23118664281bSPaulo Zanoni 231291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 23138664281bSPaulo Zanoni { 23148664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 231545c1cd87SMika Kahola enum pipe pipe; 23168664281bSPaulo Zanoni 2317de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2318de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2319de032bf4SPaulo Zanoni 232045c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 232145c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 232245c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 23238664281bSPaulo Zanoni 23248664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2325776ad806SJesse Barnes } 2326776ad806SJesse Barnes 232791d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 232823e81d69SAdam Jackson { 232923e81d69SAdam Jackson int pipe; 23306dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2331aaf5ec2eSSonika Jindal 233291d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 233391d131d2SDaniel Vetter 2334cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2335cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 233623e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2337cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2338cfc33bf7SVille Syrjälä port_name(port)); 2339cfc33bf7SVille Syrjälä } 234023e81d69SAdam Jackson 234123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 234291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 234323e81d69SAdam Jackson 234423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 234591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 234623e81d69SAdam Jackson 234723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 234823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 234923e81d69SAdam Jackson 235023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 235123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 235223e81d69SAdam Jackson 235323e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2354055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 235523e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 235623e81d69SAdam Jackson pipe_name(pipe), 235723e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 23588664281bSPaulo Zanoni 23598664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 236091d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 236123e81d69SAdam Jackson } 236223e81d69SAdam Jackson 236331604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 236431604222SAnusha Srivatsa { 236531604222SAnusha Srivatsa u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 236631604222SAnusha Srivatsa u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 236731604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 236831604222SAnusha Srivatsa 236931604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 237031604222SAnusha Srivatsa u32 dig_hotplug_reg; 237131604222SAnusha Srivatsa 237231604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 237331604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 237431604222SAnusha Srivatsa 237531604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 237631604222SAnusha Srivatsa ddi_hotplug_trigger, 237731604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 237831604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 237931604222SAnusha Srivatsa } 238031604222SAnusha Srivatsa 238131604222SAnusha Srivatsa if (tc_hotplug_trigger) { 238231604222SAnusha Srivatsa u32 dig_hotplug_reg; 238331604222SAnusha Srivatsa 238431604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 238531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 238631604222SAnusha Srivatsa 238731604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 238831604222SAnusha Srivatsa tc_hotplug_trigger, 238931604222SAnusha Srivatsa dig_hotplug_reg, hpd_icp, 239031604222SAnusha Srivatsa icp_tc_port_hotplug_long_detect); 239131604222SAnusha Srivatsa } 239231604222SAnusha Srivatsa 239331604222SAnusha Srivatsa if (pin_mask) 239431604222SAnusha Srivatsa intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 239531604222SAnusha Srivatsa 239631604222SAnusha Srivatsa if (pch_iir & SDE_GMBUS_ICP) 239731604222SAnusha Srivatsa gmbus_irq_handler(dev_priv); 239831604222SAnusha Srivatsa } 239931604222SAnusha Srivatsa 240091d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 24016dbf30ceSVille Syrjälä { 24026dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 24036dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 24046dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 24056dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 24066dbf30ceSVille Syrjälä 24076dbf30ceSVille Syrjälä if (hotplug_trigger) { 24086dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24096dbf30ceSVille Syrjälä 24106dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 24116dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 24126dbf30ceSVille Syrjälä 2413cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2414cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 241574c0b395SVille Syrjälä spt_port_hotplug_long_detect); 24166dbf30ceSVille Syrjälä } 24176dbf30ceSVille Syrjälä 24186dbf30ceSVille Syrjälä if (hotplug2_trigger) { 24196dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 24206dbf30ceSVille Syrjälä 24216dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 24226dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 24236dbf30ceSVille Syrjälä 2424cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2425cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 24266dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 24276dbf30ceSVille Syrjälä } 24286dbf30ceSVille Syrjälä 24296dbf30ceSVille Syrjälä if (pin_mask) 243091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 24316dbf30ceSVille Syrjälä 24326dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 243391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24346dbf30ceSVille Syrjälä } 24356dbf30ceSVille Syrjälä 243691d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 243791d14251STvrtko Ursulin u32 hotplug_trigger, 243840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2439c008bc6eSPaulo Zanoni { 2440e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2441e4ce95aaSVille Syrjälä 2442e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2443e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2444e4ce95aaSVille Syrjälä 2445cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 244640e56410SVille Syrjälä dig_hotplug_reg, hpd, 2447e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 244840e56410SVille Syrjälä 244991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2450e4ce95aaSVille Syrjälä } 2451c008bc6eSPaulo Zanoni 245291d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 245391d14251STvrtko Ursulin u32 de_iir) 245440e56410SVille Syrjälä { 245540e56410SVille Syrjälä enum pipe pipe; 245640e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 245740e56410SVille Syrjälä 245840e56410SVille Syrjälä if (hotplug_trigger) 245991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 246040e56410SVille Syrjälä 2461c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 246291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2463c008bc6eSPaulo Zanoni 2464c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 246591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2466c008bc6eSPaulo Zanoni 2467c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2468c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2469c008bc6eSPaulo Zanoni 2470055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2471fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2472fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2473c008bc6eSPaulo Zanoni 247440da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 24751f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2476c008bc6eSPaulo Zanoni 247740da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 247891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2479c008bc6eSPaulo Zanoni } 2480c008bc6eSPaulo Zanoni 2481c008bc6eSPaulo Zanoni /* check event from PCH */ 2482c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2483c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2484c008bc6eSPaulo Zanoni 248591d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 248691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2487c008bc6eSPaulo Zanoni else 248891d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2489c008bc6eSPaulo Zanoni 2490c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2491c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2492c008bc6eSPaulo Zanoni } 2493c008bc6eSPaulo Zanoni 2494cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 249591d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2496c008bc6eSPaulo Zanoni } 2497c008bc6eSPaulo Zanoni 249891d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 249991d14251STvrtko Ursulin u32 de_iir) 25009719fb98SPaulo Zanoni { 250107d27e20SDamien Lespiau enum pipe pipe; 250223bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 250323bb4cb5SVille Syrjälä 250440e56410SVille Syrjälä if (hotplug_trigger) 250591d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 25069719fb98SPaulo Zanoni 25079719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 250891d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 25099719fb98SPaulo Zanoni 251054fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 251154fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 251254fd3149SDhinakaran Pandiyan 251354fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 251454fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 251554fd3149SDhinakaran Pandiyan } 2516fc340442SDaniel Vetter 25179719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 251891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 25199719fb98SPaulo Zanoni 25209719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 252191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 25229719fb98SPaulo Zanoni 2523055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2524fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2525fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 25269719fb98SPaulo Zanoni } 25279719fb98SPaulo Zanoni 25289719fb98SPaulo Zanoni /* check event from PCH */ 252991d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 25309719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 25319719fb98SPaulo Zanoni 253291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 25339719fb98SPaulo Zanoni 25349719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 25359719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 25369719fb98SPaulo Zanoni } 25379719fb98SPaulo Zanoni } 25389719fb98SPaulo Zanoni 253972c90f62SOscar Mateo /* 254072c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 254172c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 254272c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 254372c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 254472c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 254572c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 254672c90f62SOscar Mateo */ 2547f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2548b1f14ad0SJesse Barnes { 254945a83f84SDaniel Vetter struct drm_device *dev = arg; 2550fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2551f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 25520e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2553b1f14ad0SJesse Barnes 25542dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 25552dd2a883SImre Deak return IRQ_NONE; 25562dd2a883SImre Deak 25571f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 25581f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 25591f814dacSImre Deak 2560b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2561b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2562b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 25630e43406bSChris Wilson 256444498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 256544498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 256644498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 256744498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 256844498aeaSPaulo Zanoni * due to its back queue). */ 256991d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 257044498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 257144498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2572ab5c608bSBen Widawsky } 257344498aeaSPaulo Zanoni 257472c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 257572c90f62SOscar Mateo 25760e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 25770e43406bSChris Wilson if (gt_iir) { 257872c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 257972c90f62SOscar Mateo ret = IRQ_HANDLED; 258091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2581261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2582d8fc8a47SPaulo Zanoni else 2583261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 25840e43406bSChris Wilson } 2585b1f14ad0SJesse Barnes 2586b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 25870e43406bSChris Wilson if (de_iir) { 258872c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 258972c90f62SOscar Mateo ret = IRQ_HANDLED; 259091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 259191d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2592f1af8fc1SPaulo Zanoni else 259391d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 25940e43406bSChris Wilson } 25950e43406bSChris Wilson 259691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2597f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 25980e43406bSChris Wilson if (pm_iir) { 2599b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 26000e43406bSChris Wilson ret = IRQ_HANDLED; 260172c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 26020e43406bSChris Wilson } 2603f1af8fc1SPaulo Zanoni } 2604b1f14ad0SJesse Barnes 2605b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 260674093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 260744498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2608b1f14ad0SJesse Barnes 26091f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 26101f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26111f814dacSImre Deak 2612b1f14ad0SJesse Barnes return ret; 2613b1f14ad0SJesse Barnes } 2614b1f14ad0SJesse Barnes 261591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 261691d14251STvrtko Ursulin u32 hotplug_trigger, 261740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2618d04a492dSShashank Sharma { 2619cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2620d04a492dSShashank Sharma 2621a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2622a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2623d04a492dSShashank Sharma 2624cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 262540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2626cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 262740e56410SVille Syrjälä 262891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2629d04a492dSShashank Sharma } 2630d04a492dSShashank Sharma 2631121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2632121e758eSDhinakaran Pandiyan { 2633121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2634b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2635b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2636121e758eSDhinakaran Pandiyan 2637121e758eSDhinakaran Pandiyan if (trigger_tc) { 2638b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2639b796b971SDhinakaran Pandiyan 2640121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2641121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2642121e758eSDhinakaran Pandiyan 2643121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 2644b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2645121e758eSDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2646121e758eSDhinakaran Pandiyan } 2647b796b971SDhinakaran Pandiyan 2648b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2649b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2650b796b971SDhinakaran Pandiyan 2651b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2652b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2653b796b971SDhinakaran Pandiyan 2654b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 2655b796b971SDhinakaran Pandiyan dig_hotplug_reg, hpd_gen11, 2656b796b971SDhinakaran Pandiyan gen11_port_hotplug_long_detect); 2657b796b971SDhinakaran Pandiyan } 2658b796b971SDhinakaran Pandiyan 2659b796b971SDhinakaran Pandiyan if (pin_mask) 2660b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2661b796b971SDhinakaran Pandiyan else 2662b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2663121e758eSDhinakaran Pandiyan } 2664121e758eSDhinakaran Pandiyan 2665f11a0f46STvrtko Ursulin static irqreturn_t 2666f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2667abd58f01SBen Widawsky { 2668abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2669f11a0f46STvrtko Ursulin u32 iir; 2670c42664ccSDaniel Vetter enum pipe pipe; 267188e04703SJesse Barnes 2672abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2673e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2674e32192e1STvrtko Ursulin if (iir) { 2675e04f7eceSVille Syrjälä bool found = false; 2676e04f7eceSVille Syrjälä 2677e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2678abd58f01SBen Widawsky ret = IRQ_HANDLED; 2679e04f7eceSVille Syrjälä 2680e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 268191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2682e04f7eceSVille Syrjälä found = true; 2683e04f7eceSVille Syrjälä } 2684e04f7eceSVille Syrjälä 2685e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 268654fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 268754fd3149SDhinakaran Pandiyan 268854fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 268954fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 2690e04f7eceSVille Syrjälä found = true; 2691e04f7eceSVille Syrjälä } 2692e04f7eceSVille Syrjälä 2693e04f7eceSVille Syrjälä if (!found) 269438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2695abd58f01SBen Widawsky } 269638cc46d7SOscar Mateo else 269738cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2698abd58f01SBen Widawsky } 2699abd58f01SBen Widawsky 2700121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2701121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2702121e758eSDhinakaran Pandiyan if (iir) { 2703121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2704121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2705121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2706121e758eSDhinakaran Pandiyan } else { 2707121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2708121e758eSDhinakaran Pandiyan } 2709121e758eSDhinakaran Pandiyan } 2710121e758eSDhinakaran Pandiyan 27116d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2712e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2713e32192e1STvrtko Ursulin if (iir) { 2714e32192e1STvrtko Ursulin u32 tmp_mask; 2715d04a492dSShashank Sharma bool found = false; 2716cebd87a0SVille Syrjälä 2717e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 27186d766f02SDaniel Vetter ret = IRQ_HANDLED; 271988e04703SJesse Barnes 2720e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2721bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2722e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2723e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2724e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2725e32192e1STvrtko Ursulin 2726bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 2727bb187e93SJames Ausmus tmp_mask |= ICL_AUX_CHANNEL_E; 2728bb187e93SJames Ausmus 27299bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || 27309bb635d9SDhinakaran Pandiyan INTEL_GEN(dev_priv) >= 11) 2731a324fcacSRodrigo Vivi tmp_mask |= CNL_AUX_CHANNEL_F; 2732a324fcacSRodrigo Vivi 2733e32192e1STvrtko Ursulin if (iir & tmp_mask) { 273491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2735d04a492dSShashank Sharma found = true; 2736d04a492dSShashank Sharma } 2737d04a492dSShashank Sharma 2738cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2739e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2740e32192e1STvrtko Ursulin if (tmp_mask) { 274191d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 274291d14251STvrtko Ursulin hpd_bxt); 2743d04a492dSShashank Sharma found = true; 2744d04a492dSShashank Sharma } 2745e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2746e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2747e32192e1STvrtko Ursulin if (tmp_mask) { 274891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 274991d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2750e32192e1STvrtko Ursulin found = true; 2751e32192e1STvrtko Ursulin } 2752e32192e1STvrtko Ursulin } 2753d04a492dSShashank Sharma 2754cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 275591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 27569e63743eSShashank Sharma found = true; 27579e63743eSShashank Sharma } 27589e63743eSShashank Sharma 2759d04a492dSShashank Sharma if (!found) 276038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 27616d766f02SDaniel Vetter } 276238cc46d7SOscar Mateo else 276338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 27646d766f02SDaniel Vetter } 27656d766f02SDaniel Vetter 2766055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2767fd3a4024SDaniel Vetter u32 fault_errors; 2768abd58f01SBen Widawsky 2769c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2770c42664ccSDaniel Vetter continue; 2771c42664ccSDaniel Vetter 2772e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2773e32192e1STvrtko Ursulin if (!iir) { 2774e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2775e32192e1STvrtko Ursulin continue; 2776e32192e1STvrtko Ursulin } 2777770de83dSDamien Lespiau 2778e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2779e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2780e32192e1STvrtko Ursulin 2781fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2782fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2783abd58f01SBen Widawsky 2784e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 278591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 27860fbe7870SDaniel Vetter 2787e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2788e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 278938d83c96SDaniel Vetter 2790e32192e1STvrtko Ursulin fault_errors = iir; 2791bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2792e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2793770de83dSDamien Lespiau else 2794e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2795770de83dSDamien Lespiau 2796770de83dSDamien Lespiau if (fault_errors) 27971353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 279830100f2bSDaniel Vetter pipe_name(pipe), 2799e32192e1STvrtko Ursulin fault_errors); 2800abd58f01SBen Widawsky } 2801abd58f01SBen Widawsky 280291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2803266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 280492d03a80SDaniel Vetter /* 280592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 280692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 280792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 280892d03a80SDaniel Vetter */ 2809e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2810e32192e1STvrtko Ursulin if (iir) { 2811e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 281292d03a80SDaniel Vetter ret = IRQ_HANDLED; 28136dbf30ceSVille Syrjälä 281431604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 281531604222SAnusha Srivatsa icp_irq_handler(dev_priv, iir); 281631604222SAnusha Srivatsa else if (HAS_PCH_SPT(dev_priv) || 281731604222SAnusha Srivatsa HAS_PCH_KBP(dev_priv) || 28187b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 281991d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 28206dbf30ceSVille Syrjälä else 282191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 28222dfb0b81SJani Nikula } else { 28232dfb0b81SJani Nikula /* 28242dfb0b81SJani Nikula * Like on previous PCH there seems to be something 28252dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 28262dfb0b81SJani Nikula */ 28272dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 28282dfb0b81SJani Nikula } 282992d03a80SDaniel Vetter } 283092d03a80SDaniel Vetter 2831f11a0f46STvrtko Ursulin return ret; 2832f11a0f46STvrtko Ursulin } 2833f11a0f46STvrtko Ursulin 28344376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 28354376b9c9SMika Kuoppala { 28364376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 28374376b9c9SMika Kuoppala 28384376b9c9SMika Kuoppala /* 28394376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 28404376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 28414376b9c9SMika Kuoppala * New indications can and will light up during processing, 28424376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 28434376b9c9SMika Kuoppala */ 28444376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 28454376b9c9SMika Kuoppala } 28464376b9c9SMika Kuoppala 28474376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 28484376b9c9SMika Kuoppala { 28494376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 28504376b9c9SMika Kuoppala } 28514376b9c9SMika Kuoppala 2852f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2853f11a0f46STvrtko Ursulin { 2854f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 28554376b9c9SMika Kuoppala void __iomem * const regs = dev_priv->regs; 2856f11a0f46STvrtko Ursulin u32 master_ctl; 2857f0fd96f5SChris Wilson u32 gt_iir[4]; 2858f11a0f46STvrtko Ursulin 2859f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2860f11a0f46STvrtko Ursulin return IRQ_NONE; 2861f11a0f46STvrtko Ursulin 28624376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 28634376b9c9SMika Kuoppala if (!master_ctl) { 28644376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2865f11a0f46STvrtko Ursulin return IRQ_NONE; 28664376b9c9SMika Kuoppala } 2867f11a0f46STvrtko Ursulin 2868f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 286955ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2870f0fd96f5SChris Wilson 2871f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2872f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2873f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 287455ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2875f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2876f0fd96f5SChris Wilson } 2877f11a0f46STvrtko Ursulin 28784376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2879abd58f01SBen Widawsky 2880f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 28811f814dacSImre Deak 288255ef72f2SChris Wilson return IRQ_HANDLED; 2883abd58f01SBen Widawsky } 2884abd58f01SBen Widawsky 288551951ae7SMika Kuoppala static u32 2886f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915, 288751951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 288851951ae7SMika Kuoppala { 288951951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 289051951ae7SMika Kuoppala u32 timeout_ts; 289151951ae7SMika Kuoppala u32 ident; 289251951ae7SMika Kuoppala 289396606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 289496606f3bSOscar Mateo 289551951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 289651951ae7SMika Kuoppala 289751951ae7SMika Kuoppala /* 289851951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 289951951ae7SMika Kuoppala * so we do ~100us as an educated guess. 290051951ae7SMika Kuoppala */ 290151951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 290251951ae7SMika Kuoppala do { 290351951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 290451951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 290551951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 290651951ae7SMika Kuoppala 290751951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 290851951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 290951951ae7SMika Kuoppala bank, bit, ident); 291051951ae7SMika Kuoppala return 0; 291151951ae7SMika Kuoppala } 291251951ae7SMika Kuoppala 291351951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 291451951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 291551951ae7SMika Kuoppala 2916f744dbc2SMika Kuoppala return ident; 2917f744dbc2SMika Kuoppala } 2918f744dbc2SMika Kuoppala 2919f744dbc2SMika Kuoppala static void 2920f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915, 2921f744dbc2SMika Kuoppala const u8 instance, const u16 iir) 2922f744dbc2SMika Kuoppala { 2923d02b98b8SOscar Mateo if (instance == OTHER_GTPM_INSTANCE) 2924d02b98b8SOscar Mateo return gen6_rps_irq_handler(i915, iir); 2925d02b98b8SOscar Mateo 2926f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n", 2927f744dbc2SMika Kuoppala instance, iir); 2928f744dbc2SMika Kuoppala } 2929f744dbc2SMika Kuoppala 2930f744dbc2SMika Kuoppala static void 2931f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915, 2932f744dbc2SMika Kuoppala const u8 class, const u8 instance, const u16 iir) 2933f744dbc2SMika Kuoppala { 2934f744dbc2SMika Kuoppala struct intel_engine_cs *engine; 2935f744dbc2SMika Kuoppala 2936f744dbc2SMika Kuoppala if (instance <= MAX_ENGINE_INSTANCE) 2937f744dbc2SMika Kuoppala engine = i915->engine_class[class][instance]; 2938f744dbc2SMika Kuoppala else 2939f744dbc2SMika Kuoppala engine = NULL; 2940f744dbc2SMika Kuoppala 2941f744dbc2SMika Kuoppala if (likely(engine)) 2942f744dbc2SMika Kuoppala return gen8_cs_irq_handler(engine, iir); 2943f744dbc2SMika Kuoppala 2944f744dbc2SMika Kuoppala WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n", 2945f744dbc2SMika Kuoppala class, instance); 2946f744dbc2SMika Kuoppala } 2947f744dbc2SMika Kuoppala 2948f744dbc2SMika Kuoppala static void 2949f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915, 2950f744dbc2SMika Kuoppala const u32 identity) 2951f744dbc2SMika Kuoppala { 2952f744dbc2SMika Kuoppala const u8 class = GEN11_INTR_ENGINE_CLASS(identity); 2953f744dbc2SMika Kuoppala const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity); 2954f744dbc2SMika Kuoppala const u16 intr = GEN11_INTR_ENGINE_INTR(identity); 2955f744dbc2SMika Kuoppala 2956f744dbc2SMika Kuoppala if (unlikely(!intr)) 2957f744dbc2SMika Kuoppala return; 2958f744dbc2SMika Kuoppala 2959f744dbc2SMika Kuoppala if (class <= COPY_ENGINE_CLASS) 2960f744dbc2SMika Kuoppala return gen11_engine_irq_handler(i915, class, instance, intr); 2961f744dbc2SMika Kuoppala 2962f744dbc2SMika Kuoppala if (class == OTHER_CLASS) 2963f744dbc2SMika Kuoppala return gen11_other_irq_handler(i915, instance, intr); 2964f744dbc2SMika Kuoppala 2965f744dbc2SMika Kuoppala WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n", 2966f744dbc2SMika Kuoppala class, instance, intr); 296751951ae7SMika Kuoppala } 296851951ae7SMika Kuoppala 296951951ae7SMika Kuoppala static void 297096606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915, 297196606f3bSOscar Mateo const unsigned int bank) 297251951ae7SMika Kuoppala { 297351951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 297451951ae7SMika Kuoppala unsigned long intr_dw; 297551951ae7SMika Kuoppala unsigned int bit; 297651951ae7SMika Kuoppala 297796606f3bSOscar Mateo lockdep_assert_held(&i915->irq_lock); 297851951ae7SMika Kuoppala 297951951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 298051951ae7SMika Kuoppala 298151951ae7SMika Kuoppala if (unlikely(!intr_dw)) { 298251951ae7SMika Kuoppala DRM_ERROR("GT_INTR_DW%u blank!\n", bank); 298396606f3bSOscar Mateo return; 298451951ae7SMika Kuoppala } 298551951ae7SMika Kuoppala 298651951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 2987f744dbc2SMika Kuoppala const u32 ident = gen11_gt_engine_identity(i915, 2988f744dbc2SMika Kuoppala bank, bit); 298951951ae7SMika Kuoppala 2990f744dbc2SMika Kuoppala gen11_gt_identity_handler(i915, ident); 299151951ae7SMika Kuoppala } 299251951ae7SMika Kuoppala 299351951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 299451951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 299551951ae7SMika Kuoppala } 299696606f3bSOscar Mateo 299796606f3bSOscar Mateo static void 299896606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915, 299996606f3bSOscar Mateo const u32 master_ctl) 300096606f3bSOscar Mateo { 300196606f3bSOscar Mateo unsigned int bank; 300296606f3bSOscar Mateo 300396606f3bSOscar Mateo spin_lock(&i915->irq_lock); 300496606f3bSOscar Mateo 300596606f3bSOscar Mateo for (bank = 0; bank < 2; bank++) { 300696606f3bSOscar Mateo if (master_ctl & GEN11_GT_DW_IRQ(bank)) 300796606f3bSOscar Mateo gen11_gt_bank_handler(i915, bank); 300896606f3bSOscar Mateo } 300996606f3bSOscar Mateo 301096606f3bSOscar Mateo spin_unlock(&i915->irq_lock); 301151951ae7SMika Kuoppala } 301251951ae7SMika Kuoppala 30137a909383SChris Wilson static u32 30147a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl) 3015df0d28c1SDhinakaran Pandiyan { 3016df0d28c1SDhinakaran Pandiyan void __iomem * const regs = dev_priv->regs; 30177a909383SChris Wilson u32 iir; 3018df0d28c1SDhinakaran Pandiyan 3019df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 30207a909383SChris Wilson return 0; 3021df0d28c1SDhinakaran Pandiyan 30227a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 30237a909383SChris Wilson if (likely(iir)) 30247a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 30257a909383SChris Wilson 30267a909383SChris Wilson return iir; 3027df0d28c1SDhinakaran Pandiyan } 3028df0d28c1SDhinakaran Pandiyan 3029df0d28c1SDhinakaran Pandiyan static void 30307a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir) 3031df0d28c1SDhinakaran Pandiyan { 3032df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 3033df0d28c1SDhinakaran Pandiyan intel_opregion_asle_intr(dev_priv); 3034df0d28c1SDhinakaran Pandiyan } 3035df0d28c1SDhinakaran Pandiyan 303681067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 303781067b71SMika Kuoppala { 303881067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 303981067b71SMika Kuoppala 304081067b71SMika Kuoppala /* 304181067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 304281067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 304381067b71SMika Kuoppala * New indications can and will light up during processing, 304481067b71SMika Kuoppala * and will generate new interrupt after enabling master. 304581067b71SMika Kuoppala */ 304681067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 304781067b71SMika Kuoppala } 304881067b71SMika Kuoppala 304981067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 305081067b71SMika Kuoppala { 305181067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 305281067b71SMika Kuoppala } 305381067b71SMika Kuoppala 305451951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 305551951ae7SMika Kuoppala { 305651951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 305751951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 305851951ae7SMika Kuoppala u32 master_ctl; 3059df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 306051951ae7SMika Kuoppala 306151951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 306251951ae7SMika Kuoppala return IRQ_NONE; 306351951ae7SMika Kuoppala 306481067b71SMika Kuoppala master_ctl = gen11_master_intr_disable(regs); 306581067b71SMika Kuoppala if (!master_ctl) { 306681067b71SMika Kuoppala gen11_master_intr_enable(regs); 306751951ae7SMika Kuoppala return IRQ_NONE; 306881067b71SMika Kuoppala } 306951951ae7SMika Kuoppala 307051951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 307151951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 307251951ae7SMika Kuoppala 307351951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 307451951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 307551951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 307651951ae7SMika Kuoppala 307751951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 307851951ae7SMika Kuoppala /* 307951951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 308051951ae7SMika Kuoppala * for the display related bits. 308151951ae7SMika Kuoppala */ 308251951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 308351951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 308451951ae7SMika Kuoppala } 308551951ae7SMika Kuoppala 30867a909383SChris Wilson gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 3087df0d28c1SDhinakaran Pandiyan 308881067b71SMika Kuoppala gen11_master_intr_enable(regs); 308951951ae7SMika Kuoppala 30907a909383SChris Wilson gen11_gu_misc_irq_handler(i915, gu_misc_iir); 3091df0d28c1SDhinakaran Pandiyan 309251951ae7SMika Kuoppala return IRQ_HANDLED; 309351951ae7SMika Kuoppala } 309451951ae7SMika Kuoppala 309542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 309642f52ef8SKeith Packard * we use as a pipe index 309742f52ef8SKeith Packard */ 309886e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 30990a3e67a4SJesse Barnes { 3100fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3101e9d21d7fSKeith Packard unsigned long irqflags; 310271e0ffa5SJesse Barnes 31031ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 310486e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 310586e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 310686e83e35SChris Wilson 310786e83e35SChris Wilson return 0; 310886e83e35SChris Wilson } 310986e83e35SChris Wilson 311086e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 311186e83e35SChris Wilson { 311286e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 311386e83e35SChris Wilson unsigned long irqflags; 311486e83e35SChris Wilson 311586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31167c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3117755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 31181ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 31198692d00eSChris Wilson 31200a3e67a4SJesse Barnes return 0; 31210a3e67a4SJesse Barnes } 31220a3e67a4SJesse Barnes 312388e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3124f796cf8fSJesse Barnes { 3125fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3126f796cf8fSJesse Barnes unsigned long irqflags; 3127a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 312886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3129f796cf8fSJesse Barnes 3130f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3131fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3132b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3133b1f14ad0SJesse Barnes 31342e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 31352e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 31362e8bf223SDhinakaran Pandiyan */ 31372e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 31382e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 31392e8bf223SDhinakaran Pandiyan 3140b1f14ad0SJesse Barnes return 0; 3141b1f14ad0SJesse Barnes } 3142b1f14ad0SJesse Barnes 314388e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3144abd58f01SBen Widawsky { 3145fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3146abd58f01SBen Widawsky unsigned long irqflags; 3147abd58f01SBen Widawsky 3148abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3149013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3150abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3151013d3752SVille Syrjälä 31522e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 31532e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 31542e8bf223SDhinakaran Pandiyan */ 31552e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 31562e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 31572e8bf223SDhinakaran Pandiyan 3158abd58f01SBen Widawsky return 0; 3159abd58f01SBen Widawsky } 3160abd58f01SBen Widawsky 316142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 316242f52ef8SKeith Packard * we use as a pipe index 316342f52ef8SKeith Packard */ 316486e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 316586e83e35SChris Wilson { 316686e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 316786e83e35SChris Wilson unsigned long irqflags; 316886e83e35SChris Wilson 316986e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 317086e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 317186e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 317286e83e35SChris Wilson } 317386e83e35SChris Wilson 317486e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 31750a3e67a4SJesse Barnes { 3176fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3177e9d21d7fSKeith Packard unsigned long irqflags; 31780a3e67a4SJesse Barnes 31791ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31807c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3181755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 31821ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 31830a3e67a4SJesse Barnes } 31840a3e67a4SJesse Barnes 318588e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3186f796cf8fSJesse Barnes { 3187fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3188f796cf8fSJesse Barnes unsigned long irqflags; 3189a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 319086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3191f796cf8fSJesse Barnes 3192f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3193fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3194b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3195b1f14ad0SJesse Barnes } 3196b1f14ad0SJesse Barnes 319788e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3198abd58f01SBen Widawsky { 3199fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3200abd58f01SBen Widawsky unsigned long irqflags; 3201abd58f01SBen Widawsky 3202abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3203013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3204abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3205abd58f01SBen Widawsky } 3206abd58f01SBen Widawsky 3207b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 320891738a95SPaulo Zanoni { 32096e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 321091738a95SPaulo Zanoni return; 321191738a95SPaulo Zanoni 32123488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3213105b122eSPaulo Zanoni 32146e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3215105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3216622364b6SPaulo Zanoni } 3217105b122eSPaulo Zanoni 321891738a95SPaulo Zanoni /* 3219622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3220622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3221622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3222622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3223622364b6SPaulo Zanoni * 3224622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 322591738a95SPaulo Zanoni */ 3226622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3227622364b6SPaulo Zanoni { 3228fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3229622364b6SPaulo Zanoni 32306e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3231622364b6SPaulo Zanoni return; 3232622364b6SPaulo Zanoni 3233622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 323491738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 323591738a95SPaulo Zanoni POSTING_READ(SDEIER); 323691738a95SPaulo Zanoni } 323791738a95SPaulo Zanoni 3238b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3239d18ea1b5SDaniel Vetter { 32403488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3241b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 32423488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3243d18ea1b5SDaniel Vetter } 3244d18ea1b5SDaniel Vetter 324570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 324670591a41SVille Syrjälä { 324771b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 324871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 324971b8b41dSVille Syrjälä else 325071b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 325171b8b41dSVille Syrjälä 3252ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 325370591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 325470591a41SVille Syrjälä 325544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 325670591a41SVille Syrjälä 32573488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 32588bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 325970591a41SVille Syrjälä } 326070591a41SVille Syrjälä 32618bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 32628bb61306SVille Syrjälä { 32638bb61306SVille Syrjälä u32 pipestat_mask; 32649ab981f2SVille Syrjälä u32 enable_mask; 32658bb61306SVille Syrjälä enum pipe pipe; 32668bb61306SVille Syrjälä 3267842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 32688bb61306SVille Syrjälä 32698bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 32708bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 32718bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 32728bb61306SVille Syrjälä 32739ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 32748bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3275ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3276ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3277ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3278ebf5f921SVille Syrjälä 32798bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3280ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3281ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 32826b7eafc1SVille Syrjälä 32838bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 32846b7eafc1SVille Syrjälä 32859ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 32868bb61306SVille Syrjälä 32873488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 32888bb61306SVille Syrjälä } 32898bb61306SVille Syrjälä 32908bb61306SVille Syrjälä /* drm_dma.h hooks 32918bb61306SVille Syrjälä */ 32928bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 32938bb61306SVille Syrjälä { 3294fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 32958bb61306SVille Syrjälä 32963488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 3297cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 32988bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 32998bb61306SVille Syrjälä 3300fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3301fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3302fc340442SDaniel Vetter I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3303fc340442SDaniel Vetter } 3304fc340442SDaniel Vetter 3305b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 33068bb61306SVille Syrjälä 3307b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 33088bb61306SVille Syrjälä } 33098bb61306SVille Syrjälä 33106bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 33117e231dbeSJesse Barnes { 3312fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33137e231dbeSJesse Barnes 331434c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 331534c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 331634c7b8a7SVille Syrjälä 3317b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 33187e231dbeSJesse Barnes 3319ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33209918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 332170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3322ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33237e231dbeSJesse Barnes } 33247e231dbeSJesse Barnes 3325d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3326d6e3cca3SDaniel Vetter { 3327d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3328d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3329d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3330d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3331d6e3cca3SDaniel Vetter } 3332d6e3cca3SDaniel Vetter 3333823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3334abd58f01SBen Widawsky { 3335fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3336abd58f01SBen Widawsky int pipe; 3337abd58f01SBen Widawsky 33384376b9c9SMika Kuoppala gen8_master_intr_disable(dev_priv->regs); 3339abd58f01SBen Widawsky 3340d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3341abd58f01SBen Widawsky 3342e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IMR, 0xffffffff); 3343e04f7eceSVille Syrjälä I915_WRITE(EDP_PSR_IIR, 0xffffffff); 3344e04f7eceSVille Syrjälä 3345055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3346f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3347813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3348f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3349abd58f01SBen Widawsky 33503488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 33513488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 33523488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3353abd58f01SBen Widawsky 33546e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3355b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3356abd58f01SBen Widawsky } 3357abd58f01SBen Widawsky 335851951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 335951951ae7SMika Kuoppala { 336051951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 336151951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 336251951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 336351951ae7SMika Kuoppala 336451951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 336551951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 336651951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 336751951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 336851951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 336951951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3370d02b98b8SOscar Mateo 3371d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 3372d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 337351951ae7SMika Kuoppala } 337451951ae7SMika Kuoppala 337551951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 337651951ae7SMika Kuoppala { 337751951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 337851951ae7SMika Kuoppala int pipe; 337951951ae7SMika Kuoppala 338081067b71SMika Kuoppala gen11_master_intr_disable(dev_priv->regs); 338151951ae7SMika Kuoppala 338251951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 338351951ae7SMika Kuoppala 338451951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 338551951ae7SMika Kuoppala 338662819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IMR, 0xffffffff); 338762819dfdSJosé Roberto de Souza I915_WRITE(EDP_PSR_IIR, 0xffffffff); 338862819dfdSJosé Roberto de Souza 338951951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 339051951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 339151951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 339251951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 339351951ae7SMika Kuoppala 339451951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 339551951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3396121e758eSDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_DE_HPD_); 3397df0d28c1SDhinakaran Pandiyan GEN3_IRQ_RESET(GEN11_GU_MISC_); 339851951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 339931604222SAnusha Srivatsa 340031604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 340131604222SAnusha Srivatsa GEN3_IRQ_RESET(SDE); 340251951ae7SMika Kuoppala } 340351951ae7SMika Kuoppala 34044c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3405001bd2cbSImre Deak u8 pipe_mask) 3406d49bdb0eSPaulo Zanoni { 3407a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 34086831f3e3SVille Syrjälä enum pipe pipe; 3409d49bdb0eSPaulo Zanoni 341013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 34119dfe2e3aSImre Deak 34129dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 34139dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34149dfe2e3aSImre Deak return; 34159dfe2e3aSImre Deak } 34169dfe2e3aSImre Deak 34176831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34186831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 34196831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 34206831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 34219dfe2e3aSImre Deak 342213321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3423d49bdb0eSPaulo Zanoni } 3424d49bdb0eSPaulo Zanoni 3425aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3426001bd2cbSImre Deak u8 pipe_mask) 3427aae8ba84SVille Syrjälä { 34286831f3e3SVille Syrjälä enum pipe pipe; 34296831f3e3SVille Syrjälä 3430aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34319dfe2e3aSImre Deak 34329dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 34339dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34349dfe2e3aSImre Deak return; 34359dfe2e3aSImre Deak } 34369dfe2e3aSImre Deak 34376831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34386831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 34399dfe2e3aSImre Deak 3440aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3441aae8ba84SVille Syrjälä 3442aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 344391c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3444aae8ba84SVille Syrjälä } 3445aae8ba84SVille Syrjälä 34466bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 344743f328d7SVille Syrjälä { 3448fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 344943f328d7SVille Syrjälä 345043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 345143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 345243f328d7SVille Syrjälä 3453d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 345443f328d7SVille Syrjälä 34553488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 345643f328d7SVille Syrjälä 3457ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34589918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 345970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3460ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 346143f328d7SVille Syrjälä } 346243f328d7SVille Syrjälä 346391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 346487a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 346587a02106SVille Syrjälä { 346687a02106SVille Syrjälä struct intel_encoder *encoder; 346787a02106SVille Syrjälä u32 enabled_irqs = 0; 346887a02106SVille Syrjälä 346991c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 347087a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 347187a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 347287a02106SVille Syrjälä 347387a02106SVille Syrjälä return enabled_irqs; 347487a02106SVille Syrjälä } 347587a02106SVille Syrjälä 34761a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 34771a56b1a2SImre Deak { 34781a56b1a2SImre Deak u32 hotplug; 34791a56b1a2SImre Deak 34801a56b1a2SImre Deak /* 34811a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 34821a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 34831a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 34841a56b1a2SImre Deak */ 34851a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 34861a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 34871a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 34881a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 34891a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 34901a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 34911a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 34921a56b1a2SImre Deak /* 34931a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 34941a56b1a2SImre Deak * HPD must be enabled in both north and south. 34951a56b1a2SImre Deak */ 34961a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 34971a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 34981a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34991a56b1a2SImre Deak } 35001a56b1a2SImre Deak 350191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 350282a28bcfSDaniel Vetter { 35031a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 350482a28bcfSDaniel Vetter 350591d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3506fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 350791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 350882a28bcfSDaniel Vetter } else { 3509fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 351091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 351182a28bcfSDaniel Vetter } 351282a28bcfSDaniel Vetter 3513fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 351482a28bcfSDaniel Vetter 35151a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 35166dbf30ceSVille Syrjälä } 351726951cafSXiong Zhang 351831604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv) 351931604222SAnusha Srivatsa { 352031604222SAnusha Srivatsa u32 hotplug; 352131604222SAnusha Srivatsa 352231604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 352331604222SAnusha Srivatsa hotplug |= ICP_DDIA_HPD_ENABLE | 352431604222SAnusha Srivatsa ICP_DDIB_HPD_ENABLE; 352531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 352631604222SAnusha Srivatsa 352731604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 352831604222SAnusha Srivatsa hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) | 352931604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC2) | 353031604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC3) | 353131604222SAnusha Srivatsa ICP_TC_HPD_ENABLE(PORT_TC4); 353231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 353331604222SAnusha Srivatsa } 353431604222SAnusha Srivatsa 353531604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 353631604222SAnusha Srivatsa { 353731604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 353831604222SAnusha Srivatsa 353931604222SAnusha Srivatsa hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP; 354031604222SAnusha Srivatsa enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp); 354131604222SAnusha Srivatsa 354231604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 354331604222SAnusha Srivatsa 354431604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 354531604222SAnusha Srivatsa } 354631604222SAnusha Srivatsa 3547121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3548121e758eSDhinakaran Pandiyan { 3549121e758eSDhinakaran Pandiyan u32 hotplug; 3550121e758eSDhinakaran Pandiyan 3551121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3552121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3553121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3554121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3555121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3556121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3557b796b971SDhinakaran Pandiyan 3558b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3559b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3560b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3561b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3562b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3563b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3564121e758eSDhinakaran Pandiyan } 3565121e758eSDhinakaran Pandiyan 3566121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3567121e758eSDhinakaran Pandiyan { 3568121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3569121e758eSDhinakaran Pandiyan u32 val; 3570121e758eSDhinakaran Pandiyan 3571b796b971SDhinakaran Pandiyan enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11); 3572b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3573121e758eSDhinakaran Pandiyan 3574121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3575121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3576121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3577121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3578121e758eSDhinakaran Pandiyan 3579121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 358031604222SAnusha Srivatsa 358131604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 358231604222SAnusha Srivatsa icp_hpd_irq_setup(dev_priv); 3583121e758eSDhinakaran Pandiyan } 3584121e758eSDhinakaran Pandiyan 35852a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 35862a57d9ccSImre Deak { 35873b92e263SRodrigo Vivi u32 val, hotplug; 35883b92e263SRodrigo Vivi 35893b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 35903b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 35913b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 35923b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 35933b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 35943b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 35953b92e263SRodrigo Vivi } 35962a57d9ccSImre Deak 35972a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 35982a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 35992a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 36002a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 36012a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 36022a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 36032a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 36042a57d9ccSImre Deak 36052a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 36062a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 36072a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 36082a57d9ccSImre Deak } 36092a57d9ccSImre Deak 361091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 36116dbf30ceSVille Syrjälä { 36122a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 36136dbf30ceSVille Syrjälä 36146dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 361591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 36166dbf30ceSVille Syrjälä 36176dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 36186dbf30ceSVille Syrjälä 36192a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 362026951cafSXiong Zhang } 36217fe0b973SKeith Packard 36221a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 36231a56b1a2SImre Deak { 36241a56b1a2SImre Deak u32 hotplug; 36251a56b1a2SImre Deak 36261a56b1a2SImre Deak /* 36271a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 36281a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 36291a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 36301a56b1a2SImre Deak */ 36311a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 36321a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 36331a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 36341a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 36351a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 36361a56b1a2SImre Deak } 36371a56b1a2SImre Deak 363891d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3639e4ce95aaSVille Syrjälä { 36401a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3641e4ce95aaSVille Syrjälä 364291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 36433a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 364491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 36453a3b3c7dSVille Syrjälä 36463a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 364791d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 364823bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 364991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 36503a3b3c7dSVille Syrjälä 36513a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 365223bb4cb5SVille Syrjälä } else { 3653e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 365491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3655e4ce95aaSVille Syrjälä 3656e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 36573a3b3c7dSVille Syrjälä } 3658e4ce95aaSVille Syrjälä 36591a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3660e4ce95aaSVille Syrjälä 366191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3662e4ce95aaSVille Syrjälä } 3663e4ce95aaSVille Syrjälä 36642a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 36652a57d9ccSImre Deak u32 enabled_irqs) 3666e0a20ad7SShashank Sharma { 36672a57d9ccSImre Deak u32 hotplug; 3668e0a20ad7SShashank Sharma 3669a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 36702a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 36712a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 36722a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3673d252bf68SShubhangi Shrivastava 3674d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3675d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3676d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3677d252bf68SShubhangi Shrivastava 3678d252bf68SShubhangi Shrivastava /* 3679d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3680d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3681d252bf68SShubhangi Shrivastava */ 3682d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3683d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3684d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3685d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3686d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3687d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3688d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3689d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3690d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3691d252bf68SShubhangi Shrivastava 3692a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3693e0a20ad7SShashank Sharma } 3694e0a20ad7SShashank Sharma 36952a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 36962a57d9ccSImre Deak { 36972a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 36982a57d9ccSImre Deak } 36992a57d9ccSImre Deak 37002a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 37012a57d9ccSImre Deak { 37022a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 37032a57d9ccSImre Deak 37042a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 37052a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 37062a57d9ccSImre Deak 37072a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 37082a57d9ccSImre Deak 37092a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 37102a57d9ccSImre Deak } 37112a57d9ccSImre Deak 3712d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3713d46da437SPaulo Zanoni { 3714fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 371582a28bcfSDaniel Vetter u32 mask; 3716d46da437SPaulo Zanoni 37176e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3718692a04cfSDaniel Vetter return; 3719692a04cfSDaniel Vetter 37206e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 37215c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 37224ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 37235c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 37244ebc6509SDhinakaran Pandiyan else 37254ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 37268664281bSPaulo Zanoni 37273488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 3728d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 37292a57d9ccSImre Deak 37302a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 37312a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 37321a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 37332a57d9ccSImre Deak else 37342a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3735d46da437SPaulo Zanoni } 3736d46da437SPaulo Zanoni 37370a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 37380a9a8c91SDaniel Vetter { 3739fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 37400a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 37410a9a8c91SDaniel Vetter 37420a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 37430a9a8c91SDaniel Vetter 37440a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 37453c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 37460a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3747772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3748772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 37490a9a8c91SDaniel Vetter } 37500a9a8c91SDaniel Vetter 37510a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 3752cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5)) { 3753f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 37540a9a8c91SDaniel Vetter } else { 37550a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 37560a9a8c91SDaniel Vetter } 37570a9a8c91SDaniel Vetter 37583488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 37590a9a8c91SDaniel Vetter 3760b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 376178e68d36SImre Deak /* 376278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 376378e68d36SImre Deak * itself is enabled/disabled. 376478e68d36SImre Deak */ 3765f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 37660a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3767f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3768f4e9af4fSAkash Goel } 37690a9a8c91SDaniel Vetter 3770f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 37713488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 37720a9a8c91SDaniel Vetter } 37730a9a8c91SDaniel Vetter } 37740a9a8c91SDaniel Vetter 3775f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3776036a4a7dSZhenyu Wang { 3777fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 37788e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 37798e76f8dcSPaulo Zanoni 3780b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 37818e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3782842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 37838e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 378423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 378523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 37868e76f8dcSPaulo Zanoni } else { 37878e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3788842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3789842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3790e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3791e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3792e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 37938e76f8dcSPaulo Zanoni } 3794036a4a7dSZhenyu Wang 3795fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3796fc340442SDaniel Vetter gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 37971aeb1b5fSDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 3798fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3799fc340442SDaniel Vetter } 3800fc340442SDaniel Vetter 38011ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3802036a4a7dSZhenyu Wang 3803622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3804622364b6SPaulo Zanoni 38053488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3806036a4a7dSZhenyu Wang 38070a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3808036a4a7dSZhenyu Wang 38091a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 38101a56b1a2SImre Deak 3811d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 38127fe0b973SKeith Packard 381350a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 38146005ce42SDaniel Vetter /* Enable PCU event interrupts 38156005ce42SDaniel Vetter * 38166005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 38174bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 38184bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3819d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3820fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3821d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3822f97108d1SJesse Barnes } 3823f97108d1SJesse Barnes 3824036a4a7dSZhenyu Wang return 0; 3825036a4a7dSZhenyu Wang } 3826036a4a7dSZhenyu Wang 3827f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3828f8b79e58SImre Deak { 382967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3830f8b79e58SImre Deak 3831f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3832f8b79e58SImre Deak return; 3833f8b79e58SImre Deak 3834f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3835f8b79e58SImre Deak 3836d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3837d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3838ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3839f8b79e58SImre Deak } 3840d6c69803SVille Syrjälä } 3841f8b79e58SImre Deak 3842f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3843f8b79e58SImre Deak { 384467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3845f8b79e58SImre Deak 3846f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3847f8b79e58SImre Deak return; 3848f8b79e58SImre Deak 3849f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3850f8b79e58SImre Deak 3851950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3852ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3853f8b79e58SImre Deak } 3854f8b79e58SImre Deak 38550e6c9a9eSVille Syrjälä 38560e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 38570e6c9a9eSVille Syrjälä { 3858fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38590e6c9a9eSVille Syrjälä 38600a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 38617e231dbeSJesse Barnes 3862ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38639918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3864ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3865ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3866ad22d106SVille Syrjälä 38677e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 386834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 386920afbda2SDaniel Vetter 387020afbda2SDaniel Vetter return 0; 387120afbda2SDaniel Vetter } 387220afbda2SDaniel Vetter 3873abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3874abd58f01SBen Widawsky { 3875abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3876a9c287c9SJani Nikula u32 gt_interrupts[] = { 3877abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 387873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 387973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 388073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3881abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 388273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 388373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 388473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3885abd58f01SBen Widawsky 0, 388673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 388773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3888abd58f01SBen Widawsky }; 3889abd58f01SBen Widawsky 3890f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3891f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 38929a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 38939a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 389478e68d36SImre Deak /* 389578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 389626705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 389778e68d36SImre Deak */ 3898f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 38999a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3900abd58f01SBen Widawsky } 3901abd58f01SBen Widawsky 3902abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3903abd58f01SBen Widawsky { 3904a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3905a9c287c9SJani Nikula u32 de_pipe_enables; 39063a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 39073a3b3c7dSVille Syrjälä u32 de_port_enables; 3908df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 39093a3b3c7dSVille Syrjälä enum pipe pipe; 3910770de83dSDamien Lespiau 3911df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3912df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3913df0d28c1SDhinakaran Pandiyan 3914bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3915842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 39163a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 391788e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3918cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 39193a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 39203a3b3c7dSVille Syrjälä } else { 3921842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 39223a3b3c7dSVille Syrjälä } 3923770de83dSDamien Lespiau 3924bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 3925bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 3926bb187e93SJames Ausmus 39279bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 3928a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3929a324fcacSRodrigo Vivi 3930770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3931770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3932770de83dSDamien Lespiau 39333a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3934cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3935a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3936a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 39373a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 39383a3b3c7dSVille Syrjälä 3939e04f7eceSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR); 394054fd3149SDhinakaran Pandiyan intel_psr_irq_control(dev_priv, dev_priv->psr.debug); 3941e04f7eceSVille Syrjälä 39420a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 39430a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3944abd58f01SBen Widawsky 3945f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3946813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3947813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3948813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 394935079899SPaulo Zanoni de_pipe_enables); 39500a195c02SMika Kahola } 3951abd58f01SBen Widawsky 39523488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 39533488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 39542a57d9ccSImre Deak 3955121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3956121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3957b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3958b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3959121e758eSDhinakaran Pandiyan 3960121e758eSDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables); 3961121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3962121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 39632a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3964121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 39651a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3966abd58f01SBen Widawsky } 3967121e758eSDhinakaran Pandiyan } 3968abd58f01SBen Widawsky 3969abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3970abd58f01SBen Widawsky { 3971fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3972abd58f01SBen Widawsky 39736e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3974622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3975622364b6SPaulo Zanoni 3976abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3977abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3978abd58f01SBen Widawsky 39796e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3980abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3981abd58f01SBen Widawsky 39824376b9c9SMika Kuoppala gen8_master_intr_enable(dev_priv->regs); 3983abd58f01SBen Widawsky 3984abd58f01SBen Widawsky return 0; 3985abd58f01SBen Widawsky } 3986abd58f01SBen Widawsky 398751951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 398851951ae7SMika Kuoppala { 398951951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 399051951ae7SMika Kuoppala 399151951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 399251951ae7SMika Kuoppala 399351951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 399451951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 399551951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 399651951ae7SMika Kuoppala 399751951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 399851951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 399951951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 400051951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 400151951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 400251951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 400351951ae7SMika Kuoppala 4004d02b98b8SOscar Mateo /* 4005d02b98b8SOscar Mateo * RPS interrupts will get enabled/disabled on demand when RPS itself 4006d02b98b8SOscar Mateo * is enabled/disabled. 4007d02b98b8SOscar Mateo */ 4008d02b98b8SOscar Mateo dev_priv->pm_ier = 0x0; 4009d02b98b8SOscar Mateo dev_priv->pm_imr = ~dev_priv->pm_ier; 4010d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0); 4011d02b98b8SOscar Mateo I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0); 401251951ae7SMika Kuoppala } 401351951ae7SMika Kuoppala 401431604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev) 401531604222SAnusha Srivatsa { 401631604222SAnusha Srivatsa struct drm_i915_private *dev_priv = to_i915(dev); 401731604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 401831604222SAnusha Srivatsa 401931604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 402031604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 402131604222SAnusha Srivatsa POSTING_READ(SDEIER); 402231604222SAnusha Srivatsa 402331604222SAnusha Srivatsa gen3_assert_iir_is_zero(dev_priv, SDEIIR); 402431604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 402531604222SAnusha Srivatsa 402631604222SAnusha Srivatsa icp_hpd_detection_setup(dev_priv); 402731604222SAnusha Srivatsa } 402831604222SAnusha Srivatsa 402951951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 403051951ae7SMika Kuoppala { 403151951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 4032df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 403351951ae7SMika Kuoppala 403431604222SAnusha Srivatsa if (HAS_PCH_ICP(dev_priv)) 403531604222SAnusha Srivatsa icp_irq_postinstall(dev); 403631604222SAnusha Srivatsa 403751951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 403851951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 403951951ae7SMika Kuoppala 4040df0d28c1SDhinakaran Pandiyan GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 4041df0d28c1SDhinakaran Pandiyan 404251951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 404351951ae7SMika Kuoppala 404481067b71SMika Kuoppala gen11_master_intr_enable(dev_priv->regs); 4045c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 404651951ae7SMika Kuoppala 404751951ae7SMika Kuoppala return 0; 404851951ae7SMika Kuoppala } 404951951ae7SMika Kuoppala 405043f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 405143f328d7SVille Syrjälä { 4052fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 405343f328d7SVille Syrjälä 405443f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 405543f328d7SVille Syrjälä 4056ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 40579918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 4058ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 4059ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 4060ad22d106SVille Syrjälä 4061e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 406243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 406343f328d7SVille Syrjälä 406443f328d7SVille Syrjälä return 0; 406543f328d7SVille Syrjälä } 406643f328d7SVille Syrjälä 40676bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 4068c2798b19SChris Wilson { 4069fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4070c2798b19SChris Wilson 407144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 407244d9241eSVille Syrjälä 4073e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 4074c2798b19SChris Wilson } 4075c2798b19SChris Wilson 4076c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 4077c2798b19SChris Wilson { 4078fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4079e9e9848aSVille Syrjälä u16 enable_mask; 4080c2798b19SChris Wilson 4081045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 4082045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 4083c2798b19SChris Wilson 4084c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4085c2798b19SChris Wilson dev_priv->irq_mask = 4086c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 408716659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 408816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4089c2798b19SChris Wilson 4090e9e9848aSVille Syrjälä enable_mask = 4091c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4092c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 409316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4094e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 4095e9e9848aSVille Syrjälä 4096e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4097c2798b19SChris Wilson 4098379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4099379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4100d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4101755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4102755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4103d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4104379ef82dSDaniel Vetter 4105c2798b19SChris Wilson return 0; 4106c2798b19SChris Wilson } 4107c2798b19SChris Wilson 410878c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv, 410978c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 411078c357ddSVille Syrjälä { 411178c357ddSVille Syrjälä u16 emr; 411278c357ddSVille Syrjälä 411378c357ddSVille Syrjälä *eir = I915_READ16(EIR); 411478c357ddSVille Syrjälä 411578c357ddSVille Syrjälä if (*eir) 411678c357ddSVille Syrjälä I915_WRITE16(EIR, *eir); 411778c357ddSVille Syrjälä 411878c357ddSVille Syrjälä *eir_stuck = I915_READ16(EIR); 411978c357ddSVille Syrjälä if (*eir_stuck == 0) 412078c357ddSVille Syrjälä return; 412178c357ddSVille Syrjälä 412278c357ddSVille Syrjälä /* 412378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 412478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 412578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 412678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 412778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 412878c357ddSVille Syrjälä * cleared except by handling the underlying error 412978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 413078c357ddSVille Syrjälä * remains set. 413178c357ddSVille Syrjälä */ 413278c357ddSVille Syrjälä emr = I915_READ16(EMR); 413378c357ddSVille Syrjälä I915_WRITE16(EMR, 0xffff); 413478c357ddSVille Syrjälä I915_WRITE16(EMR, emr | *eir_stuck); 413578c357ddSVille Syrjälä } 413678c357ddSVille Syrjälä 413778c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 413878c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 413978c357ddSVille Syrjälä { 414078c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 414178c357ddSVille Syrjälä 414278c357ddSVille Syrjälä if (eir_stuck) 414378c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 414478c357ddSVille Syrjälä } 414578c357ddSVille Syrjälä 414678c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 414778c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 414878c357ddSVille Syrjälä { 414978c357ddSVille Syrjälä u32 emr; 415078c357ddSVille Syrjälä 415178c357ddSVille Syrjälä *eir = I915_READ(EIR); 415278c357ddSVille Syrjälä 415378c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 415478c357ddSVille Syrjälä 415578c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 415678c357ddSVille Syrjälä if (*eir_stuck == 0) 415778c357ddSVille Syrjälä return; 415878c357ddSVille Syrjälä 415978c357ddSVille Syrjälä /* 416078c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 416178c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 416278c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 416378c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 416478c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 416578c357ddSVille Syrjälä * cleared except by handling the underlying error 416678c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 416778c357ddSVille Syrjälä * remains set. 416878c357ddSVille Syrjälä */ 416978c357ddSVille Syrjälä emr = I915_READ(EMR); 417078c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 417178c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 417278c357ddSVille Syrjälä } 417378c357ddSVille Syrjälä 417478c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 417578c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 417678c357ddSVille Syrjälä { 417778c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 417878c357ddSVille Syrjälä 417978c357ddSVille Syrjälä if (eir_stuck) 418078c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 418178c357ddSVille Syrjälä } 418278c357ddSVille Syrjälä 4183ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4184c2798b19SChris Wilson { 418545a83f84SDaniel Vetter struct drm_device *dev = arg; 4186fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4187af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4188c2798b19SChris Wilson 41892dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41902dd2a883SImre Deak return IRQ_NONE; 41912dd2a883SImre Deak 41921f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41931f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41941f814dacSImre Deak 4195af722d28SVille Syrjälä do { 4196af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 419778c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4198af722d28SVille Syrjälä u16 iir; 4199af722d28SVille Syrjälä 4200c2798b19SChris Wilson iir = I915_READ16(IIR); 4201c2798b19SChris Wilson if (iir == 0) 4202af722d28SVille Syrjälä break; 4203c2798b19SChris Wilson 4204af722d28SVille Syrjälä ret = IRQ_HANDLED; 4205c2798b19SChris Wilson 4206eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4207eb64343cSVille Syrjälä * signalled in iir */ 4208eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4209c2798b19SChris Wilson 421078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 421178c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 421278c357ddSVille Syrjälä 4213fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 4214c2798b19SChris Wilson 4215c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 421652c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS]); 4217c2798b19SChris Wilson 421878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 421978c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4220af722d28SVille Syrjälä 4221eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4222af722d28SVille Syrjälä } while (0); 4223c2798b19SChris Wilson 42241f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42251f814dacSImre Deak 42261f814dacSImre Deak return ret; 4227c2798b19SChris Wilson } 4228c2798b19SChris Wilson 42296bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4230a266c7d5SChris Wilson { 4231fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4232a266c7d5SChris Wilson 423356b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 42340706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4235a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4236a266c7d5SChris Wilson } 4237a266c7d5SChris Wilson 423844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 423944d9241eSVille Syrjälä 4240ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4241a266c7d5SChris Wilson } 4242a266c7d5SChris Wilson 4243a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4244a266c7d5SChris Wilson { 4245fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 424638bde180SChris Wilson u32 enable_mask; 4247a266c7d5SChris Wilson 4248045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4249045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 425038bde180SChris Wilson 425138bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 425238bde180SChris Wilson dev_priv->irq_mask = 425338bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 425438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 425516659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 425616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 425738bde180SChris Wilson 425838bde180SChris Wilson enable_mask = 425938bde180SChris Wilson I915_ASLE_INTERRUPT | 426038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 426138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 426216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 426338bde180SChris Wilson I915_USER_INTERRUPT; 426438bde180SChris Wilson 426556b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4266a266c7d5SChris Wilson /* Enable in IER... */ 4267a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4268a266c7d5SChris Wilson /* and unmask in IMR */ 4269a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4270a266c7d5SChris Wilson } 4271a266c7d5SChris Wilson 4272ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4273a266c7d5SChris Wilson 4274379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4275379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4276d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4277755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4278755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4279d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4280379ef82dSDaniel Vetter 4281c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4282c30bb1fdSVille Syrjälä 428320afbda2SDaniel Vetter return 0; 428420afbda2SDaniel Vetter } 428520afbda2SDaniel Vetter 4286ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4287a266c7d5SChris Wilson { 428845a83f84SDaniel Vetter struct drm_device *dev = arg; 4289fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4290af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4291a266c7d5SChris Wilson 42922dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 42932dd2a883SImre Deak return IRQ_NONE; 42942dd2a883SImre Deak 42951f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 42961f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 42971f814dacSImre Deak 429838bde180SChris Wilson do { 4299eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 430078c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4301af722d28SVille Syrjälä u32 hotplug_status = 0; 4302af722d28SVille Syrjälä u32 iir; 4303a266c7d5SChris Wilson 4304af722d28SVille Syrjälä iir = I915_READ(IIR); 4305af722d28SVille Syrjälä if (iir == 0) 4306af722d28SVille Syrjälä break; 4307af722d28SVille Syrjälä 4308af722d28SVille Syrjälä ret = IRQ_HANDLED; 4309af722d28SVille Syrjälä 4310af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4311af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4312af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4313a266c7d5SChris Wilson 4314eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4315eb64343cSVille Syrjälä * signalled in iir */ 4316eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4317a266c7d5SChris Wilson 431878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 431978c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 432078c357ddSVille Syrjälä 4321fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4322a266c7d5SChris Wilson 4323a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 432452c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS]); 4325a266c7d5SChris Wilson 432678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 432778c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4328a266c7d5SChris Wilson 4329af722d28SVille Syrjälä if (hotplug_status) 4330af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4331af722d28SVille Syrjälä 4332af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4333af722d28SVille Syrjälä } while (0); 4334a266c7d5SChris Wilson 43351f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 43361f814dacSImre Deak 4337a266c7d5SChris Wilson return ret; 4338a266c7d5SChris Wilson } 4339a266c7d5SChris Wilson 43406bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4341a266c7d5SChris Wilson { 4342fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4343a266c7d5SChris Wilson 43440706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4345a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4346a266c7d5SChris Wilson 434744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 434844d9241eSVille Syrjälä 4349ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4350a266c7d5SChris Wilson } 4351a266c7d5SChris Wilson 4352a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4353a266c7d5SChris Wilson { 4354fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4355bbba0a97SChris Wilson u32 enable_mask; 4356a266c7d5SChris Wilson u32 error_mask; 4357a266c7d5SChris Wilson 4358045cebd2SVille Syrjälä /* 4359045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4360045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4361045cebd2SVille Syrjälä */ 4362045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4363045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4364045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4365045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4366045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4367045cebd2SVille Syrjälä } else { 4368045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4369045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4370045cebd2SVille Syrjälä } 4371045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4372045cebd2SVille Syrjälä 4373a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4374c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4375c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4376adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4377bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4378bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 437978c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4380bbba0a97SChris Wilson 4381c30bb1fdSVille Syrjälä enable_mask = 4382c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4383c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4384c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4385c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 438678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4387c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4388bbba0a97SChris Wilson 438991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4390bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4391a266c7d5SChris Wilson 4392c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4393c30bb1fdSVille Syrjälä 4394b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4395b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4396d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4397755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4398755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4399755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4400d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4401a266c7d5SChris Wilson 440291d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 440320afbda2SDaniel Vetter 440420afbda2SDaniel Vetter return 0; 440520afbda2SDaniel Vetter } 440620afbda2SDaniel Vetter 440791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 440820afbda2SDaniel Vetter { 440920afbda2SDaniel Vetter u32 hotplug_en; 441020afbda2SDaniel Vetter 441167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4412b5ea2d56SDaniel Vetter 4413adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4414e5868a31SEgbert Eich /* enable bits are the same for all generations */ 441591d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4416a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4417a266c7d5SChris Wilson to generate a spurious hotplug event about three 4418a266c7d5SChris Wilson seconds later. So just do it once. 4419a266c7d5SChris Wilson */ 442091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4421a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4422a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4423a266c7d5SChris Wilson 4424a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 44250706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4426f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4427f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4428f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 44290706f17cSEgbert Eich hotplug_en); 4430a266c7d5SChris Wilson } 4431a266c7d5SChris Wilson 4432ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4433a266c7d5SChris Wilson { 443445a83f84SDaniel Vetter struct drm_device *dev = arg; 4435fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4436af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4437a266c7d5SChris Wilson 44382dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44392dd2a883SImre Deak return IRQ_NONE; 44402dd2a883SImre Deak 44411f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44421f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44431f814dacSImre Deak 4444af722d28SVille Syrjälä do { 4445eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 444678c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4447af722d28SVille Syrjälä u32 hotplug_status = 0; 4448af722d28SVille Syrjälä u32 iir; 44492c8ba29fSChris Wilson 4450af722d28SVille Syrjälä iir = I915_READ(IIR); 4451af722d28SVille Syrjälä if (iir == 0) 4452af722d28SVille Syrjälä break; 4453af722d28SVille Syrjälä 4454af722d28SVille Syrjälä ret = IRQ_HANDLED; 4455af722d28SVille Syrjälä 4456af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4457af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4458a266c7d5SChris Wilson 4459eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4460eb64343cSVille Syrjälä * signalled in iir */ 4461eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4462a266c7d5SChris Wilson 446378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 446478c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 446578c357ddSVille Syrjälä 4466fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4467a266c7d5SChris Wilson 4468a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 446952c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[RCS]); 4470af722d28SVille Syrjälä 4471a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 447252c0fdb2SChris Wilson intel_engine_breadcrumbs_irq(dev_priv->engine[VCS]); 4473a266c7d5SChris Wilson 447478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 447578c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4476515ac2bbSDaniel Vetter 4477af722d28SVille Syrjälä if (hotplug_status) 4478af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4479af722d28SVille Syrjälä 4480af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4481af722d28SVille Syrjälä } while (0); 4482a266c7d5SChris Wilson 44831f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44841f814dacSImre Deak 4485a266c7d5SChris Wilson return ret; 4486a266c7d5SChris Wilson } 4487a266c7d5SChris Wilson 4488fca52a55SDaniel Vetter /** 4489fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4490fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4491fca52a55SDaniel Vetter * 4492fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4493fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4494fca52a55SDaniel Vetter */ 4495b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4496f71d4af4SJesse Barnes { 449791c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4498562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4499cefcff8fSJoonas Lahtinen int i; 45008b2e326dSChris Wilson 450177913b39SJani Nikula intel_hpd_init_work(dev_priv); 450277913b39SJani Nikula 4503562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4504cefcff8fSJoonas Lahtinen 4505a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4506cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4507cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 45088b2e326dSChris Wilson 45094805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 451026705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 451126705e20SSagar Arun Kamble 4512a6706b45SDeepak S /* Let's track the enabled rps events */ 4513666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 45146c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4515e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 451631685c25SDeepak S else 45174668f695SChris Wilson dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD | 45184668f695SChris Wilson GEN6_PM_RP_DOWN_THRESHOLD | 45194668f695SChris Wilson GEN6_PM_RP_DOWN_TIMEOUT); 4520a6706b45SDeepak S 4521562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 45221800ad25SSagar Arun Kamble 45231800ad25SSagar Arun Kamble /* 4524acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 45251800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 45261800ad25SSagar Arun Kamble * 45271800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 45281800ad25SSagar Arun Kamble */ 4529bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4530562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 45311800ad25SSagar Arun Kamble 4532bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4533562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 45341800ad25SSagar Arun Kamble 453532db0b65SVille Syrjälä if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 4536fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 453732db0b65SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 3) 4538391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4539f71d4af4SJesse Barnes 454021da2700SVille Syrjälä /* 454121da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 454221da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 454321da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 454421da2700SVille Syrjälä */ 4545cf819effSLucas De Marchi if (!IS_GEN(dev_priv, 2)) 454621da2700SVille Syrjälä dev->vblank_disable_immediate = true; 454721da2700SVille Syrjälä 4548262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4549262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4550262fd485SChris Wilson * special care to avoid writing any of the display block registers 4551262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4552262fd485SChris Wilson * in this case to the runtime pm. 4553262fd485SChris Wilson */ 4554262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4555262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4556262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4557262fd485SChris Wilson 4558317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 45599a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 45609a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 45619a64c650SLyude Paul * sideband messaging with MST. 45629a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 45639a64c650SLyude Paul * short pulses, as seen on some G4x systems. 45649a64c650SLyude Paul */ 45659a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4566317eaa95SLyude 45671bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4568f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4569f71d4af4SJesse Barnes 4570b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 457143f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 45726bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 457343f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 45746bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 457586e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 457686e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 457743f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4578b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 45797e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 45806bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 45817e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 45826bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 458386e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 458486e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4585fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 458651951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 458751951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 458851951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 458951951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 459051951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 459151951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 459251951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4593121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4594bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4595abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4596723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4597abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 45986bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4599abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4600abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4601cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4602e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 46037b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 46047b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 46056dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 46066dbf30ceSVille Syrjälä else 46073a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 46086e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4609f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4610723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4611f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 46126bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4613f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4614f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4615e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4616f71d4af4SJesse Barnes } else { 4617cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) { 46186bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4619c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4620c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 46216bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 462286e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 462386e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4624cf819effSLucas De Marchi } else if (IS_GEN(dev_priv, 3)) { 46256bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4626a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 46276bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4628a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 462986e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 463086e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4631c2798b19SChris Wilson } else { 46326bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4633a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 46346bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4635a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 463686e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 463786e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4638c2798b19SChris Wilson } 4639778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4640778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4641f71d4af4SJesse Barnes } 4642f71d4af4SJesse Barnes } 464320afbda2SDaniel Vetter 4644fca52a55SDaniel Vetter /** 4645cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4646cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4647cefcff8fSJoonas Lahtinen * 4648cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4649cefcff8fSJoonas Lahtinen */ 4650cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4651cefcff8fSJoonas Lahtinen { 4652cefcff8fSJoonas Lahtinen int i; 4653cefcff8fSJoonas Lahtinen 4654cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4655cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4656cefcff8fSJoonas Lahtinen } 4657cefcff8fSJoonas Lahtinen 4658cefcff8fSJoonas Lahtinen /** 4659fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4660fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4661fca52a55SDaniel Vetter * 4662fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4663fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4664fca52a55SDaniel Vetter * 4665fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4666fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4667fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4668fca52a55SDaniel Vetter */ 46692aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 46702aeb7d3aSDaniel Vetter { 46712aeb7d3aSDaniel Vetter /* 46722aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 46732aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 46742aeb7d3aSDaniel Vetter * special cases in our ordering checks. 46752aeb7d3aSDaniel Vetter */ 4676ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 46772aeb7d3aSDaniel Vetter 467891c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 46792aeb7d3aSDaniel Vetter } 46802aeb7d3aSDaniel Vetter 4681fca52a55SDaniel Vetter /** 4682fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4683fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4684fca52a55SDaniel Vetter * 4685fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4686fca52a55SDaniel Vetter * resources acquired in the init functions. 4687fca52a55SDaniel Vetter */ 46882aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 46892aeb7d3aSDaniel Vetter { 469091c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 46912aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4692ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 46932aeb7d3aSDaniel Vetter } 46942aeb7d3aSDaniel Vetter 4695fca52a55SDaniel Vetter /** 4696fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4697fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4698fca52a55SDaniel Vetter * 4699fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4700fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4701fca52a55SDaniel Vetter */ 4702b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4703c67a470bSPaulo Zanoni { 470491c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4705ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 470691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4707c67a470bSPaulo Zanoni } 4708c67a470bSPaulo Zanoni 4709fca52a55SDaniel Vetter /** 4710fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4711fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4712fca52a55SDaniel Vetter * 4713fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4714fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4715fca52a55SDaniel Vetter */ 4716b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4717c67a470bSPaulo Zanoni { 4718ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 471991c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 472091c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4721c67a470bSPaulo Zanoni } 4722