1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 83036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 84995b6762SChris Wilson static void 85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 86036a4a7dSZhenyu Wang { 874bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 884bc9d430SDaniel Vetter 89c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 90c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 91c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr &= ~mask; 92c67a470bSPaulo Zanoni return; 93c67a470bSPaulo Zanoni } 94c67a470bSPaulo Zanoni 951ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 961ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 971ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 983143a2bfSChris Wilson POSTING_READ(DEIMR); 99036a4a7dSZhenyu Wang } 100036a4a7dSZhenyu Wang } 101036a4a7dSZhenyu Wang 1020ff9800aSPaulo Zanoni static void 103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 104036a4a7dSZhenyu Wang { 1054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1064bc9d430SDaniel Vetter 107c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 108c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 109c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr |= mask; 110c67a470bSPaulo Zanoni return; 111c67a470bSPaulo Zanoni } 112c67a470bSPaulo Zanoni 1131ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1141ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1151ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1163143a2bfSChris Wilson POSTING_READ(DEIMR); 117036a4a7dSZhenyu Wang } 118036a4a7dSZhenyu Wang } 119036a4a7dSZhenyu Wang 12043eaea13SPaulo Zanoni /** 12143eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 12243eaea13SPaulo Zanoni * @dev_priv: driver private 12343eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 12443eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 12543eaea13SPaulo Zanoni */ 12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 12743eaea13SPaulo Zanoni uint32_t interrupt_mask, 12843eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 12943eaea13SPaulo Zanoni { 13043eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 13143eaea13SPaulo Zanoni 132c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 133c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 134c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr &= ~interrupt_mask; 135c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask & 136c67a470bSPaulo Zanoni interrupt_mask); 137c67a470bSPaulo Zanoni return; 138c67a470bSPaulo Zanoni } 139c67a470bSPaulo Zanoni 14043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 14143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 14243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 14343eaea13SPaulo Zanoni POSTING_READ(GTIMR); 14443eaea13SPaulo Zanoni } 14543eaea13SPaulo Zanoni 14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 14743eaea13SPaulo Zanoni { 14843eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 14943eaea13SPaulo Zanoni } 15043eaea13SPaulo Zanoni 15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 15243eaea13SPaulo Zanoni { 15343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 15443eaea13SPaulo Zanoni } 15543eaea13SPaulo Zanoni 156edbfdb45SPaulo Zanoni /** 157edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 158edbfdb45SPaulo Zanoni * @dev_priv: driver private 159edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 160edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 161edbfdb45SPaulo Zanoni */ 162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 163edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 164edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 165edbfdb45SPaulo Zanoni { 166605cd25bSPaulo Zanoni uint32_t new_val; 167edbfdb45SPaulo Zanoni 168edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 169edbfdb45SPaulo Zanoni 170c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled) { 171c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 172c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask; 173c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask & 174c67a470bSPaulo Zanoni interrupt_mask); 175c67a470bSPaulo Zanoni return; 176c67a470bSPaulo Zanoni } 177c67a470bSPaulo Zanoni 178605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 179f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 180f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 181f52ecbcfSPaulo Zanoni 182605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 183605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 184605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 185edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 186edbfdb45SPaulo Zanoni } 187f52ecbcfSPaulo Zanoni } 188edbfdb45SPaulo Zanoni 189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 190edbfdb45SPaulo Zanoni { 191edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 192edbfdb45SPaulo Zanoni } 193edbfdb45SPaulo Zanoni 194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 195edbfdb45SPaulo Zanoni { 196edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 197edbfdb45SPaulo Zanoni } 198edbfdb45SPaulo Zanoni 1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2008664281bSPaulo Zanoni { 2018664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2028664281bSPaulo Zanoni struct intel_crtc *crtc; 2038664281bSPaulo Zanoni enum pipe pipe; 2048664281bSPaulo Zanoni 2054bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2064bc9d430SDaniel Vetter 2078664281bSPaulo Zanoni for_each_pipe(pipe) { 2088664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2098664281bSPaulo Zanoni 2108664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2118664281bSPaulo Zanoni return false; 2128664281bSPaulo Zanoni } 2138664281bSPaulo Zanoni 2148664281bSPaulo Zanoni return true; 2158664281bSPaulo Zanoni } 2168664281bSPaulo Zanoni 2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2188664281bSPaulo Zanoni { 2198664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2208664281bSPaulo Zanoni enum pipe pipe; 2218664281bSPaulo Zanoni struct intel_crtc *crtc; 2228664281bSPaulo Zanoni 223fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 224fee884edSDaniel Vetter 2258664281bSPaulo Zanoni for_each_pipe(pipe) { 2268664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2278664281bSPaulo Zanoni 2288664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2298664281bSPaulo Zanoni return false; 2308664281bSPaulo Zanoni } 2318664281bSPaulo Zanoni 2328664281bSPaulo Zanoni return true; 2338664281bSPaulo Zanoni } 2348664281bSPaulo Zanoni 2358664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2368664281bSPaulo Zanoni enum pipe pipe, bool enable) 2378664281bSPaulo Zanoni { 2388664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2398664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2408664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2418664281bSPaulo Zanoni 2428664281bSPaulo Zanoni if (enable) 2438664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2448664281bSPaulo Zanoni else 2458664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2497336df65SDaniel Vetter enum pipe pipe, bool enable) 2508664281bSPaulo Zanoni { 2518664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2528664281bSPaulo Zanoni if (enable) { 2537336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 2547336df65SDaniel Vetter 2558664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 2568664281bSPaulo Zanoni return; 2578664281bSPaulo Zanoni 2588664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 2598664281bSPaulo Zanoni } else { 2607336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 2617336df65SDaniel Vetter 2627336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 2638664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 2647336df65SDaniel Vetter 2657336df65SDaniel Vetter if (!was_enabled && 2667336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 2677336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 2687336df65SDaniel Vetter pipe_name(pipe)); 2697336df65SDaniel Vetter } 2708664281bSPaulo Zanoni } 2718664281bSPaulo Zanoni } 2728664281bSPaulo Zanoni 27338d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 27438d83c96SDaniel Vetter enum pipe pipe, bool enable) 27538d83c96SDaniel Vetter { 27638d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 27738d83c96SDaniel Vetter 27838d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 27938d83c96SDaniel Vetter 28038d83c96SDaniel Vetter if (enable) 28138d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 28238d83c96SDaniel Vetter else 28338d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 28438d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 28538d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 28638d83c96SDaniel Vetter } 28738d83c96SDaniel Vetter 288fee884edSDaniel Vetter /** 289fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 290fee884edSDaniel Vetter * @dev_priv: driver private 291fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 292fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 293fee884edSDaniel Vetter */ 294fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 295fee884edSDaniel Vetter uint32_t interrupt_mask, 296fee884edSDaniel Vetter uint32_t enabled_irq_mask) 297fee884edSDaniel Vetter { 298fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 299fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 300fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 301fee884edSDaniel Vetter 302fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 303fee884edSDaniel Vetter 304c67a470bSPaulo Zanoni if (dev_priv->pc8.irqs_disabled && 305c67a470bSPaulo Zanoni (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) { 306c67a470bSPaulo Zanoni WARN(1, "IRQs disabled\n"); 307c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask; 308c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask & 309c67a470bSPaulo Zanoni interrupt_mask); 310c67a470bSPaulo Zanoni return; 311c67a470bSPaulo Zanoni } 312c67a470bSPaulo Zanoni 313fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 314fee884edSDaniel Vetter POSTING_READ(SDEIMR); 315fee884edSDaniel Vetter } 316fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 317fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 318fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 319fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 320fee884edSDaniel Vetter 321de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 322de28075dSDaniel Vetter enum transcoder pch_transcoder, 3238664281bSPaulo Zanoni bool enable) 3248664281bSPaulo Zanoni { 3258664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 326de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 327de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3288664281bSPaulo Zanoni 3298664281bSPaulo Zanoni if (enable) 330fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3318664281bSPaulo Zanoni else 332fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3338664281bSPaulo Zanoni } 3348664281bSPaulo Zanoni 3358664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3368664281bSPaulo Zanoni enum transcoder pch_transcoder, 3378664281bSPaulo Zanoni bool enable) 3388664281bSPaulo Zanoni { 3398664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3408664281bSPaulo Zanoni 3418664281bSPaulo Zanoni if (enable) { 3421dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3431dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3441dd246fbSDaniel Vetter 3458664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3468664281bSPaulo Zanoni return; 3478664281bSPaulo Zanoni 348fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3498664281bSPaulo Zanoni } else { 3501dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3511dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3521dd246fbSDaniel Vetter 3531dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 354fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3551dd246fbSDaniel Vetter 3561dd246fbSDaniel Vetter if (!was_enabled && 3571dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3581dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3591dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 3601dd246fbSDaniel Vetter } 3618664281bSPaulo Zanoni } 3628664281bSPaulo Zanoni } 3638664281bSPaulo Zanoni 3648664281bSPaulo Zanoni /** 3658664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 3668664281bSPaulo Zanoni * @dev: drm device 3678664281bSPaulo Zanoni * @pipe: pipe 3688664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 3698664281bSPaulo Zanoni * 3708664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 3718664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 3728664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 3738664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 3748664281bSPaulo Zanoni * bit for all the pipes. 3758664281bSPaulo Zanoni * 3768664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 3778664281bSPaulo Zanoni */ 3788664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 3798664281bSPaulo Zanoni enum pipe pipe, bool enable) 3808664281bSPaulo Zanoni { 3818664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3828664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 3838664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 3848664281bSPaulo Zanoni unsigned long flags; 3858664281bSPaulo Zanoni bool ret; 3868664281bSPaulo Zanoni 3878664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 3888664281bSPaulo Zanoni 3898664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 3908664281bSPaulo Zanoni 3918664281bSPaulo Zanoni if (enable == ret) 3928664281bSPaulo Zanoni goto done; 3938664281bSPaulo Zanoni 3948664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 3958664281bSPaulo Zanoni 3968664281bSPaulo Zanoni if (IS_GEN5(dev) || IS_GEN6(dev)) 3978664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 3988664281bSPaulo Zanoni else if (IS_GEN7(dev)) 3997336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 40038d83c96SDaniel Vetter else if (IS_GEN8(dev)) 40138d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 4028664281bSPaulo Zanoni 4038664281bSPaulo Zanoni done: 4048664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4058664281bSPaulo Zanoni return ret; 4068664281bSPaulo Zanoni } 4078664281bSPaulo Zanoni 4088664281bSPaulo Zanoni /** 4098664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 4108664281bSPaulo Zanoni * @dev: drm device 4118664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 4128664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4138664281bSPaulo Zanoni * 4148664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 4158664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 4168664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4178664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4188664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4198664281bSPaulo Zanoni * 4208664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4218664281bSPaulo Zanoni */ 4228664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4238664281bSPaulo Zanoni enum transcoder pch_transcoder, 4248664281bSPaulo Zanoni bool enable) 4258664281bSPaulo Zanoni { 4268664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 427de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 428de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4298664281bSPaulo Zanoni unsigned long flags; 4308664281bSPaulo Zanoni bool ret; 4318664281bSPaulo Zanoni 432de28075dSDaniel Vetter /* 433de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 434de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 435de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 436de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 437de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 438de28075dSDaniel Vetter * crtc on LPT won't cause issues. 439de28075dSDaniel Vetter */ 4408664281bSPaulo Zanoni 4418664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 4428664281bSPaulo Zanoni 4438664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 4448664281bSPaulo Zanoni 4458664281bSPaulo Zanoni if (enable == ret) 4468664281bSPaulo Zanoni goto done; 4478664281bSPaulo Zanoni 4488664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 4498664281bSPaulo Zanoni 4508664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 451de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4528664281bSPaulo Zanoni else 4538664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 4548664281bSPaulo Zanoni 4558664281bSPaulo Zanoni done: 4568664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 4578664281bSPaulo Zanoni return ret; 4588664281bSPaulo Zanoni } 4598664281bSPaulo Zanoni 4608664281bSPaulo Zanoni 4617c463586SKeith Packard void 4623b6c42e8SDaniel Vetter i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask) 4637c463586SKeith Packard { 4649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 46546c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4667c463586SKeith Packard 467b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 468b79480baSDaniel Vetter 46946c06a30SVille Syrjälä if ((pipestat & mask) == mask) 47046c06a30SVille Syrjälä return; 47146c06a30SVille Syrjälä 4727c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 47346c06a30SVille Syrjälä pipestat |= mask | (mask >> 16); 47446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4753143a2bfSChris Wilson POSTING_READ(reg); 4767c463586SKeith Packard } 4777c463586SKeith Packard 4787c463586SKeith Packard void 4793b6c42e8SDaniel Vetter i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask) 4807c463586SKeith Packard { 4819db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 48246c06a30SVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 4837c463586SKeith Packard 484b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 485b79480baSDaniel Vetter 48646c06a30SVille Syrjälä if ((pipestat & mask) == 0) 48746c06a30SVille Syrjälä return; 48846c06a30SVille Syrjälä 48946c06a30SVille Syrjälä pipestat &= ~mask; 49046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4913143a2bfSChris Wilson POSTING_READ(reg); 4927c463586SKeith Packard } 4937c463586SKeith Packard 494c0e09200SDave Airlie /** 495f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 49601c66889SZhao Yakui */ 497f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 49801c66889SZhao Yakui { 4991ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 5001ec14ad3SChris Wilson unsigned long irqflags; 5011ec14ad3SChris Wilson 502f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 503f49e38ddSJani Nikula return; 504f49e38ddSJani Nikula 5051ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 50601c66889SZhao Yakui 5073b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE); 508a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 5093b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 5103b6c42e8SDaniel Vetter PIPE_LEGACY_BLC_EVENT_ENABLE); 5111ec14ad3SChris Wilson 5121ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 51301c66889SZhao Yakui } 51401c66889SZhao Yakui 51501c66889SZhao Yakui /** 5160a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 5170a3e67a4SJesse Barnes * @dev: DRM device 5180a3e67a4SJesse Barnes * @pipe: pipe to check 5190a3e67a4SJesse Barnes * 5200a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 5210a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 5220a3e67a4SJesse Barnes * before reading such registers if unsure. 5230a3e67a4SJesse Barnes */ 5240a3e67a4SJesse Barnes static int 5250a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 5260a3e67a4SJesse Barnes { 5270a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 528702e7a56SPaulo Zanoni 529a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 530a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 531a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 532a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 53371f8ba6bSPaulo Zanoni 534a01025afSDaniel Vetter return intel_crtc->active; 535a01025afSDaniel Vetter } else { 536a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 537a01025afSDaniel Vetter } 5380a3e67a4SJesse Barnes } 5390a3e67a4SJesse Barnes 5404cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5414cdb83ecSVille Syrjälä { 5424cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5434cdb83ecSVille Syrjälä return 0; 5444cdb83ecSVille Syrjälä } 5454cdb83ecSVille Syrjälä 54642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 54742f52ef8SKeith Packard * we use as a pipe index 54842f52ef8SKeith Packard */ 549f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5500a3e67a4SJesse Barnes { 5510a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5520a3e67a4SJesse Barnes unsigned long high_frame; 5530a3e67a4SJesse Barnes unsigned long low_frame; 554391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 5550a3e67a4SJesse Barnes 5560a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 55744d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5590a3e67a4SJesse Barnes return 0; 5600a3e67a4SJesse Barnes } 5610a3e67a4SJesse Barnes 562391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 563391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 564391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 565391f75e2SVille Syrjälä const struct drm_display_mode *mode = 566391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 567391f75e2SVille Syrjälä 568391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 569391f75e2SVille Syrjälä } else { 570a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 571391f75e2SVille Syrjälä u32 htotal; 572391f75e2SVille Syrjälä 573391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 574391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 575391f75e2SVille Syrjälä 576391f75e2SVille Syrjälä vbl_start *= htotal; 577391f75e2SVille Syrjälä } 578391f75e2SVille Syrjälä 5799db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5809db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5815eddb70bSChris Wilson 5820a3e67a4SJesse Barnes /* 5830a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5840a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5850a3e67a4SJesse Barnes * register. 5860a3e67a4SJesse Barnes */ 5870a3e67a4SJesse Barnes do { 5885eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 589391f75e2SVille Syrjälä low = I915_READ(low_frame); 5905eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5910a3e67a4SJesse Barnes } while (high1 != high2); 5920a3e67a4SJesse Barnes 5935eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 594391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 5955eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 596391f75e2SVille Syrjälä 597391f75e2SVille Syrjälä /* 598391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 599391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 600391f75e2SVille Syrjälä * counter against vblank start. 601391f75e2SVille Syrjälä */ 602edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6030a3e67a4SJesse Barnes } 6040a3e67a4SJesse Barnes 605f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6069880b7a5SJesse Barnes { 6079880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6089db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6099880b7a5SJesse Barnes 6109880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 61144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6129db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6139880b7a5SJesse Barnes return 0; 6149880b7a5SJesse Barnes } 6159880b7a5SJesse Barnes 6169880b7a5SJesse Barnes return I915_READ(reg); 6179880b7a5SJesse Barnes } 6189880b7a5SJesse Barnes 619ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 620ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 621ad3543edSMario Kleiner 622095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe) 62354ddcbd2SVille Syrjälä { 62454ddcbd2SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 62554ddcbd2SVille Syrjälä uint32_t status; 62624302624SVille Syrjälä int reg; 62754ddcbd2SVille Syrjälä 62824302624SVille Syrjälä if (INTEL_INFO(dev)->gen >= 8) { 62924302624SVille Syrjälä status = GEN8_PIPE_VBLANK; 63024302624SVille Syrjälä reg = GEN8_DE_PIPE_ISR(pipe); 63124302624SVille Syrjälä } else if (INTEL_INFO(dev)->gen >= 7) { 63224302624SVille Syrjälä status = DE_PIPE_VBLANK_IVB(pipe); 63324302624SVille Syrjälä reg = DEISR; 63454ddcbd2SVille Syrjälä } else { 63524302624SVille Syrjälä status = DE_PIPE_VBLANK(pipe); 63624302624SVille Syrjälä reg = DEISR; 63754ddcbd2SVille Syrjälä } 638ad3543edSMario Kleiner 63924302624SVille Syrjälä return __raw_i915_read32(dev_priv, reg) & status; 64054ddcbd2SVille Syrjälä } 64154ddcbd2SVille Syrjälä 642f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 643abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 644abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6450af7e4dfSMario Kleiner { 646c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 647c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 648c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 649c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6503aa18df8SVille Syrjälä int position; 6510af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 6520af7e4dfSMario Kleiner bool in_vbl = true; 6530af7e4dfSMario Kleiner int ret = 0; 654ad3543edSMario Kleiner unsigned long irqflags; 6550af7e4dfSMario Kleiner 656c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6570af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6589db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6590af7e4dfSMario Kleiner return 0; 6600af7e4dfSMario Kleiner } 6610af7e4dfSMario Kleiner 662c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 663c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 664c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 665c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6660af7e4dfSMario Kleiner 667d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 668d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 669d31faf65SVille Syrjälä vbl_end /= 2; 670d31faf65SVille Syrjälä vtotal /= 2; 671d31faf65SVille Syrjälä } 672d31faf65SVille Syrjälä 673c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 674c2baf4b7SVille Syrjälä 675ad3543edSMario Kleiner /* 676ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 677ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 678ad3543edSMario Kleiner * following code must not block on uncore.lock. 679ad3543edSMario Kleiner */ 680ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 681ad3543edSMario Kleiner 682ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 683ad3543edSMario Kleiner 684ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 685ad3543edSMario Kleiner if (stime) 686ad3543edSMario Kleiner *stime = ktime_get(); 687ad3543edSMario Kleiner 6887c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6890af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6900af7e4dfSMario Kleiner * scanout position from Display scan line register. 6910af7e4dfSMario Kleiner */ 6927c06b08aSVille Syrjälä if (IS_GEN2(dev)) 693ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 6947c06b08aSVille Syrjälä else 695ad3543edSMario Kleiner position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 69654ddcbd2SVille Syrjälä 697fcb81823SVille Syrjälä if (HAS_DDI(dev)) { 698fcb81823SVille Syrjälä /* 699fcb81823SVille Syrjälä * On HSW HDMI outputs there seems to be a 2 line 700fcb81823SVille Syrjälä * difference, whereas eDP has the normal 1 line 701fcb81823SVille Syrjälä * difference that earlier platforms have. External 702fcb81823SVille Syrjälä * DP is unknown. For now just check for the 2 line 703fcb81823SVille Syrjälä * difference case on all output types on HSW+. 704fcb81823SVille Syrjälä * 705fcb81823SVille Syrjälä * This might misinterpret the scanline counter being 706fcb81823SVille Syrjälä * one line too far along on eDP, but that's less 707fcb81823SVille Syrjälä * dangerous than the alternative since that would lead 708fcb81823SVille Syrjälä * the vblank timestamp code astray when it sees a 709fcb81823SVille Syrjälä * scanline count before vblank_start during a vblank 710fcb81823SVille Syrjälä * interrupt. 711fcb81823SVille Syrjälä */ 712fcb81823SVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 713fcb81823SVille Syrjälä if ((in_vbl && (position == vbl_start - 2 || 714fcb81823SVille Syrjälä position == vbl_start - 1)) || 715fcb81823SVille Syrjälä (!in_vbl && (position == vbl_end - 2 || 716fcb81823SVille Syrjälä position == vbl_end - 1))) 717fcb81823SVille Syrjälä position = (position + 2) % vtotal; 718fcb81823SVille Syrjälä } else if (HAS_PCH_SPLIT(dev)) { 71954ddcbd2SVille Syrjälä /* 72054ddcbd2SVille Syrjälä * The scanline counter increments at the leading edge 72154ddcbd2SVille Syrjälä * of hsync, ie. it completely misses the active portion 72254ddcbd2SVille Syrjälä * of the line. Fix up the counter at both edges of vblank 72354ddcbd2SVille Syrjälä * to get a more accurate picture whether we're in vblank 72454ddcbd2SVille Syrjälä * or not. 72554ddcbd2SVille Syrjälä */ 726095163baSVille Syrjälä in_vbl = ilk_pipe_in_vblank_locked(dev, pipe); 72754ddcbd2SVille Syrjälä if ((in_vbl && position == vbl_start - 1) || 72854ddcbd2SVille Syrjälä (!in_vbl && position == vbl_end - 1)) 72954ddcbd2SVille Syrjälä position = (position + 1) % vtotal; 7300af7e4dfSMario Kleiner } else { 731095163baSVille Syrjälä /* 732095163baSVille Syrjälä * ISR vblank status bits don't work the way we'd want 733095163baSVille Syrjälä * them to work on non-PCH platforms (for 734095163baSVille Syrjälä * ilk_pipe_in_vblank_locked()), and there doesn't 735095163baSVille Syrjälä * appear any other way to determine if we're currently 736095163baSVille Syrjälä * in vblank. 737095163baSVille Syrjälä * 738095163baSVille Syrjälä * Instead let's assume that we're already in vblank if 739095163baSVille Syrjälä * we got called from the vblank interrupt and the 740095163baSVille Syrjälä * scanline counter value indicates that we're on the 741095163baSVille Syrjälä * line just prior to vblank start. This should result 742095163baSVille Syrjälä * in the correct answer, unless the vblank interrupt 743095163baSVille Syrjälä * delivery really got delayed for almost exactly one 744095163baSVille Syrjälä * full frame/field. 745095163baSVille Syrjälä */ 746095163baSVille Syrjälä if (flags & DRM_CALLED_FROM_VBLIRQ && 747095163baSVille Syrjälä position == vbl_start - 1) { 748095163baSVille Syrjälä position = (position + 1) % vtotal; 749095163baSVille Syrjälä 750095163baSVille Syrjälä /* Signal this correction as "applied". */ 751095163baSVille Syrjälä ret |= 0x8; 752095163baSVille Syrjälä } 753095163baSVille Syrjälä } 754095163baSVille Syrjälä } else { 7550af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7560af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7570af7e4dfSMario Kleiner * scanout position. 7580af7e4dfSMario Kleiner */ 759ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7600af7e4dfSMario Kleiner 7613aa18df8SVille Syrjälä /* convert to pixel counts */ 7623aa18df8SVille Syrjälä vbl_start *= htotal; 7633aa18df8SVille Syrjälä vbl_end *= htotal; 7643aa18df8SVille Syrjälä vtotal *= htotal; 7653aa18df8SVille Syrjälä } 7663aa18df8SVille Syrjälä 767ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 768ad3543edSMario Kleiner if (etime) 769ad3543edSMario Kleiner *etime = ktime_get(); 770ad3543edSMario Kleiner 771ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 772ad3543edSMario Kleiner 773ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 774ad3543edSMario Kleiner 7753aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7763aa18df8SVille Syrjälä 7773aa18df8SVille Syrjälä /* 7783aa18df8SVille Syrjälä * While in vblank, position will be negative 7793aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7803aa18df8SVille Syrjälä * vblank, position will be positive counting 7813aa18df8SVille Syrjälä * up since vbl_end. 7823aa18df8SVille Syrjälä */ 7833aa18df8SVille Syrjälä if (position >= vbl_start) 7843aa18df8SVille Syrjälä position -= vbl_end; 7853aa18df8SVille Syrjälä else 7863aa18df8SVille Syrjälä position += vtotal - vbl_end; 7873aa18df8SVille Syrjälä 7887c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7893aa18df8SVille Syrjälä *vpos = position; 7903aa18df8SVille Syrjälä *hpos = 0; 7913aa18df8SVille Syrjälä } else { 7920af7e4dfSMario Kleiner *vpos = position / htotal; 7930af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7940af7e4dfSMario Kleiner } 7950af7e4dfSMario Kleiner 7960af7e4dfSMario Kleiner /* In vblank? */ 7970af7e4dfSMario Kleiner if (in_vbl) 7980af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 7990af7e4dfSMario Kleiner 8000af7e4dfSMario Kleiner return ret; 8010af7e4dfSMario Kleiner } 8020af7e4dfSMario Kleiner 803f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 8040af7e4dfSMario Kleiner int *max_error, 8050af7e4dfSMario Kleiner struct timeval *vblank_time, 8060af7e4dfSMario Kleiner unsigned flags) 8070af7e4dfSMario Kleiner { 8084041b853SChris Wilson struct drm_crtc *crtc; 8090af7e4dfSMario Kleiner 8107eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 8114041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8120af7e4dfSMario Kleiner return -EINVAL; 8130af7e4dfSMario Kleiner } 8140af7e4dfSMario Kleiner 8150af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8164041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8174041b853SChris Wilson if (crtc == NULL) { 8184041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8194041b853SChris Wilson return -EINVAL; 8204041b853SChris Wilson } 8214041b853SChris Wilson 8224041b853SChris Wilson if (!crtc->enabled) { 8234041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8244041b853SChris Wilson return -EBUSY; 8254041b853SChris Wilson } 8260af7e4dfSMario Kleiner 8270af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8284041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8294041b853SChris Wilson vblank_time, flags, 8307da903efSVille Syrjälä crtc, 8317da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8320af7e4dfSMario Kleiner } 8330af7e4dfSMario Kleiner 83467c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 83567c347ffSJani Nikula struct drm_connector *connector) 836321a1b30SEgbert Eich { 837321a1b30SEgbert Eich enum drm_connector_status old_status; 838321a1b30SEgbert Eich 839321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 840321a1b30SEgbert Eich old_status = connector->status; 841321a1b30SEgbert Eich 842321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 84367c347ffSJani Nikula if (old_status == connector->status) 84467c347ffSJani Nikula return false; 84567c347ffSJani Nikula 84667c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 847321a1b30SEgbert Eich connector->base.id, 848321a1b30SEgbert Eich drm_get_connector_name(connector), 84967c347ffSJani Nikula drm_get_connector_status_name(old_status), 85067c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 85167c347ffSJani Nikula 85267c347ffSJani Nikula return true; 853321a1b30SEgbert Eich } 854321a1b30SEgbert Eich 8555ca58282SJesse Barnes /* 8565ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 8575ca58282SJesse Barnes */ 858ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 859ac4c16c5SEgbert Eich 8605ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 8615ca58282SJesse Barnes { 8625ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8635ca58282SJesse Barnes hotplug_work); 8645ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 865c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 866cd569aedSEgbert Eich struct intel_connector *intel_connector; 867cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 868cd569aedSEgbert Eich struct drm_connector *connector; 869cd569aedSEgbert Eich unsigned long irqflags; 870cd569aedSEgbert Eich bool hpd_disabled = false; 871321a1b30SEgbert Eich bool changed = false; 872142e2398SEgbert Eich u32 hpd_event_bits; 8735ca58282SJesse Barnes 87452d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 87552d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 87652d7ecedSDaniel Vetter return; 87752d7ecedSDaniel Vetter 878a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 879e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 880e67189abSJesse Barnes 881cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 882142e2398SEgbert Eich 883142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 884142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 885cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 886cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 887cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 888cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 889cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 890cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 891cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 892cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 893cd569aedSEgbert Eich drm_get_connector_name(connector)); 894cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 895cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 896cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 897cd569aedSEgbert Eich hpd_disabled = true; 898cd569aedSEgbert Eich } 899142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 900142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 901142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 902142e2398SEgbert Eich } 903cd569aedSEgbert Eich } 904cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 905cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 906cd569aedSEgbert Eich * some connectors */ 907ac4c16c5SEgbert Eich if (hpd_disabled) { 908cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 909ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 910ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 911ac4c16c5SEgbert Eich } 912cd569aedSEgbert Eich 913cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 914cd569aedSEgbert Eich 915321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 916321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 917321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 918321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 919cd569aedSEgbert Eich if (intel_encoder->hot_plug) 920cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 921321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 922321a1b30SEgbert Eich changed = true; 923321a1b30SEgbert Eich } 924321a1b30SEgbert Eich } 92540ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 92640ee3381SKeith Packard 927321a1b30SEgbert Eich if (changed) 928321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9295ca58282SJesse Barnes } 9305ca58282SJesse Barnes 931d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 932f97108d1SJesse Barnes { 933f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 934b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9359270388eSDaniel Vetter u8 new_delay; 9369270388eSDaniel Vetter 937d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 938f97108d1SJesse Barnes 93973edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 94073edd18fSDaniel Vetter 94120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9429270388eSDaniel Vetter 9437648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 944b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 945b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 946f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 947f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 948f97108d1SJesse Barnes 949f97108d1SJesse Barnes /* Handle RCS change request from hw */ 950b5b72e89SMatthew Garrett if (busy_up > max_avg) { 95120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 95220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 95320e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 95420e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 955b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 95620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 95720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 95820e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 95920e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 960f97108d1SJesse Barnes } 961f97108d1SJesse Barnes 9627648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 96320e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 964f97108d1SJesse Barnes 965d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9669270388eSDaniel Vetter 967f97108d1SJesse Barnes return; 968f97108d1SJesse Barnes } 969f97108d1SJesse Barnes 970549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 971549f7365SChris Wilson struct intel_ring_buffer *ring) 972549f7365SChris Wilson { 973475553deSChris Wilson if (ring->obj == NULL) 974475553deSChris Wilson return; 975475553deSChris Wilson 976814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 9779862e600SChris Wilson 978549f7365SChris Wilson wake_up_all(&ring->irq_queue); 97910cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 980549f7365SChris Wilson } 981549f7365SChris Wilson 9824912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 9833b8d8d91SJesse Barnes { 9844912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 985c6a828d3SDaniel Vetter rps.work); 986edbfdb45SPaulo Zanoni u32 pm_iir; 987dd75fdc8SChris Wilson int new_delay, adj; 9883b8d8d91SJesse Barnes 98959cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 990c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 991c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 9924848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 993edbfdb45SPaulo Zanoni snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS); 99459cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 9954912d041SBen Widawsky 99660611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 99760611c13SPaulo Zanoni WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS); 99860611c13SPaulo Zanoni 9994848405cSBen Widawsky if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0) 10003b8d8d91SJesse Barnes return; 10013b8d8d91SJesse Barnes 10024fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 10037b9e0ae6SChris Wilson 1004dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 10057425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1006dd75fdc8SChris Wilson if (adj > 0) 1007dd75fdc8SChris Wilson adj *= 2; 1008dd75fdc8SChris Wilson else 1009dd75fdc8SChris Wilson adj = 1; 1010dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 10117425034aSVille Syrjälä 10127425034aSVille Syrjälä /* 10137425034aSVille Syrjälä * For better performance, jump directly 10147425034aSVille Syrjälä * to RPe if we're below it. 10157425034aSVille Syrjälä */ 1016dd75fdc8SChris Wilson if (new_delay < dev_priv->rps.rpe_delay) 10177425034aSVille Syrjälä new_delay = dev_priv->rps.rpe_delay; 1018dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1019dd75fdc8SChris Wilson if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay) 1020dd75fdc8SChris Wilson new_delay = dev_priv->rps.rpe_delay; 1021dd75fdc8SChris Wilson else 1022dd75fdc8SChris Wilson new_delay = dev_priv->rps.min_delay; 1023dd75fdc8SChris Wilson adj = 0; 1024dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1025dd75fdc8SChris Wilson if (adj < 0) 1026dd75fdc8SChris Wilson adj *= 2; 1027dd75fdc8SChris Wilson else 1028dd75fdc8SChris Wilson adj = -1; 1029dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay + adj; 1030dd75fdc8SChris Wilson } else { /* unknown event */ 1031dd75fdc8SChris Wilson new_delay = dev_priv->rps.cur_delay; 1032dd75fdc8SChris Wilson } 10333b8d8d91SJesse Barnes 103479249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 103579249636SBen Widawsky * interrupt 103679249636SBen Widawsky */ 10371272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 10381272e7b8SVille Syrjälä dev_priv->rps.min_delay, dev_priv->rps.max_delay); 1039dd75fdc8SChris Wilson dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay; 1040dd75fdc8SChris Wilson 10410a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 10420a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 10430a073b84SJesse Barnes else 10444912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 10453b8d8d91SJesse Barnes 10464fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 10473b8d8d91SJesse Barnes } 10483b8d8d91SJesse Barnes 1049e3689190SBen Widawsky 1050e3689190SBen Widawsky /** 1051e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1052e3689190SBen Widawsky * occurred. 1053e3689190SBen Widawsky * @work: workqueue struct 1054e3689190SBen Widawsky * 1055e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1056e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1057e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1058e3689190SBen Widawsky */ 1059e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1060e3689190SBen Widawsky { 1061e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 1062a4da4fa4SDaniel Vetter l3_parity.error_work); 1063e3689190SBen Widawsky u32 error_status, row, bank, subbank; 106435a85ac6SBen Widawsky char *parity_event[6]; 1065e3689190SBen Widawsky uint32_t misccpctl; 1066e3689190SBen Widawsky unsigned long flags; 106735a85ac6SBen Widawsky uint8_t slice = 0; 1068e3689190SBen Widawsky 1069e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1070e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1071e3689190SBen Widawsky * any time we access those registers. 1072e3689190SBen Widawsky */ 1073e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1074e3689190SBen Widawsky 107535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 107635a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 107735a85ac6SBen Widawsky goto out; 107835a85ac6SBen Widawsky 1079e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1080e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1081e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1082e3689190SBen Widawsky 108335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 108435a85ac6SBen Widawsky u32 reg; 108535a85ac6SBen Widawsky 108635a85ac6SBen Widawsky slice--; 108735a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 108835a85ac6SBen Widawsky break; 108935a85ac6SBen Widawsky 109035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 109135a85ac6SBen Widawsky 109235a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 109335a85ac6SBen Widawsky 109435a85ac6SBen Widawsky error_status = I915_READ(reg); 1095e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1096e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1097e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1098e3689190SBen Widawsky 109935a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 110035a85ac6SBen Widawsky POSTING_READ(reg); 1101e3689190SBen Widawsky 1102cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1103e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1104e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1105e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 110635a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 110735a85ac6SBen Widawsky parity_event[5] = NULL; 1108e3689190SBen Widawsky 11095bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1110e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1111e3689190SBen Widawsky 111235a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 111335a85ac6SBen Widawsky slice, row, bank, subbank); 1114e3689190SBen Widawsky 111535a85ac6SBen Widawsky kfree(parity_event[4]); 1116e3689190SBen Widawsky kfree(parity_event[3]); 1117e3689190SBen Widawsky kfree(parity_event[2]); 1118e3689190SBen Widawsky kfree(parity_event[1]); 1119e3689190SBen Widawsky } 1120e3689190SBen Widawsky 112135a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 112235a85ac6SBen Widawsky 112335a85ac6SBen Widawsky out: 112435a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 112535a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 112635a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 112735a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 112835a85ac6SBen Widawsky 112935a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 113035a85ac6SBen Widawsky } 113135a85ac6SBen Widawsky 113235a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1133e3689190SBen Widawsky { 1134e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1135e3689190SBen Widawsky 1136040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1137e3689190SBen Widawsky return; 1138e3689190SBen Widawsky 1139d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 114035a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1141d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1142e3689190SBen Widawsky 114335a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 114435a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 114535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 114635a85ac6SBen Widawsky 114735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 114835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 114935a85ac6SBen Widawsky 1150a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1151e3689190SBen Widawsky } 1152e3689190SBen Widawsky 1153f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1154f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1155f1af8fc1SPaulo Zanoni u32 gt_iir) 1156f1af8fc1SPaulo Zanoni { 1157f1af8fc1SPaulo Zanoni if (gt_iir & 1158f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1159f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1160f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1161f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1162f1af8fc1SPaulo Zanoni } 1163f1af8fc1SPaulo Zanoni 1164e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1165e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1166e7b4c6b1SDaniel Vetter u32 gt_iir) 1167e7b4c6b1SDaniel Vetter { 1168e7b4c6b1SDaniel Vetter 1169cc609d5dSBen Widawsky if (gt_iir & 1170cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1171e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1172cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1173e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1174cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1175e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1176e7b4c6b1SDaniel Vetter 1177cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1178cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1179cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 1180e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 1181e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 1182e7b4c6b1SDaniel Vetter } 1183e3689190SBen Widawsky 118435a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 118535a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1186e7b4c6b1SDaniel Vetter } 1187e7b4c6b1SDaniel Vetter 1188abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1189abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1190abd58f01SBen Widawsky u32 master_ctl) 1191abd58f01SBen Widawsky { 1192abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1193abd58f01SBen Widawsky uint32_t tmp = 0; 1194abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1195abd58f01SBen Widawsky 1196abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1197abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1198abd58f01SBen Widawsky if (tmp) { 1199abd58f01SBen Widawsky ret = IRQ_HANDLED; 1200abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1201abd58f01SBen Widawsky bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1202abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1203abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[RCS]); 1204abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1205abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[BCS]); 1206abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(0), tmp); 1207abd58f01SBen Widawsky } else 1208abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1209abd58f01SBen Widawsky } 1210abd58f01SBen Widawsky 1211abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VCS1_IRQ) { 1212abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1213abd58f01SBen Widawsky if (tmp) { 1214abd58f01SBen Widawsky ret = IRQ_HANDLED; 1215abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1216abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1217abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VCS]); 1218abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(1), tmp); 1219abd58f01SBen Widawsky } else 1220abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1221abd58f01SBen Widawsky } 1222abd58f01SBen Widawsky 1223abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1224abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1225abd58f01SBen Widawsky if (tmp) { 1226abd58f01SBen Widawsky ret = IRQ_HANDLED; 1227abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1228abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1229abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VECS]); 1230abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(3), tmp); 1231abd58f01SBen Widawsky } else 1232abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1233abd58f01SBen Widawsky } 1234abd58f01SBen Widawsky 1235abd58f01SBen Widawsky return ret; 1236abd58f01SBen Widawsky } 1237abd58f01SBen Widawsky 1238b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1239b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1240b543fb04SEgbert Eich 124110a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1242b543fb04SEgbert Eich u32 hotplug_trigger, 1243b543fb04SEgbert Eich const u32 *hpd) 1244b543fb04SEgbert Eich { 1245b543fb04SEgbert Eich drm_i915_private_t *dev_priv = dev->dev_private; 1246b543fb04SEgbert Eich int i; 124710a504deSDaniel Vetter bool storm_detected = false; 1248b543fb04SEgbert Eich 124991d131d2SDaniel Vetter if (!hotplug_trigger) 125091d131d2SDaniel Vetter return; 125191d131d2SDaniel Vetter 1252b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1253b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1254821450c6SEgbert Eich 12553432087eSChris Wilson WARN_ONCE(hpd[i] & hotplug_trigger && 12568b5565b8SChris Wilson dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED, 1257cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1258cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1259b8f102e8SEgbert Eich 1260b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1261b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1262b543fb04SEgbert Eich continue; 1263b543fb04SEgbert Eich 1264bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1265b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1266b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1267b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1268b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1269b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1270b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1271b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1272b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1273142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1274b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 127510a504deSDaniel Vetter storm_detected = true; 1276b543fb04SEgbert Eich } else { 1277b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1278b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1279b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1280b543fb04SEgbert Eich } 1281b543fb04SEgbert Eich } 1282b543fb04SEgbert Eich 128310a504deSDaniel Vetter if (storm_detected) 128410a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1285b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 12865876fa0dSDaniel Vetter 1287645416f5SDaniel Vetter /* 1288645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1289645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1290645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1291645416f5SDaniel Vetter * deadlock. 1292645416f5SDaniel Vetter */ 1293645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1294b543fb04SEgbert Eich } 1295b543fb04SEgbert Eich 1296515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1297515ac2bbSDaniel Vetter { 129828c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 129928c70f16SDaniel Vetter 130028c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1301515ac2bbSDaniel Vetter } 1302515ac2bbSDaniel Vetter 1303ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1304ce99c256SDaniel Vetter { 13059ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 13069ee32feaSDaniel Vetter 13079ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1308ce99c256SDaniel Vetter } 1309ce99c256SDaniel Vetter 13108bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1311277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1312eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1313eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 13148bc5e955SDaniel Vetter uint32_t crc4) 13158bf1e9f1SShuang He { 13168bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 13178bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 13188bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1319ac2300d4SDamien Lespiau int head, tail; 1320b2c88f5bSDamien Lespiau 1321d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1322d538bbdfSDamien Lespiau 13230c912c79SDamien Lespiau if (!pipe_crc->entries) { 1324d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 13250c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 13260c912c79SDamien Lespiau return; 13270c912c79SDamien Lespiau } 13280c912c79SDamien Lespiau 1329d538bbdfSDamien Lespiau head = pipe_crc->head; 1330d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1331b2c88f5bSDamien Lespiau 1332b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1333d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1334b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1335b2c88f5bSDamien Lespiau return; 1336b2c88f5bSDamien Lespiau } 1337b2c88f5bSDamien Lespiau 1338b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 13398bf1e9f1SShuang He 13408bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1341eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1342eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1343eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1344eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1345eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1346b2c88f5bSDamien Lespiau 1347b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1348d538bbdfSDamien Lespiau pipe_crc->head = head; 1349d538bbdfSDamien Lespiau 1350d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 135107144428SDamien Lespiau 135207144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 13538bf1e9f1SShuang He } 1354277de95eSDaniel Vetter #else 1355277de95eSDaniel Vetter static inline void 1356277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1357277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1358277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1359277de95eSDaniel Vetter uint32_t crc4) {} 1360277de95eSDaniel Vetter #endif 1361eba94eb9SDaniel Vetter 1362277de95eSDaniel Vetter 1363277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13645a69b89fSDaniel Vetter { 13655a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13665a69b89fSDaniel Vetter 1367277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 13685a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13695a69b89fSDaniel Vetter 0, 0, 0, 0); 13705a69b89fSDaniel Vetter } 13715a69b89fSDaniel Vetter 1372277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1373eba94eb9SDaniel Vetter { 1374eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1375eba94eb9SDaniel Vetter 1376277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1377eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1378eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1379eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1380eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13818bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1382eba94eb9SDaniel Vetter } 13835b3a856bSDaniel Vetter 1384277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 13855b3a856bSDaniel Vetter { 13865b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 13870b5c5ed0SDaniel Vetter uint32_t res1, res2; 13880b5c5ed0SDaniel Vetter 13890b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 13900b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 13910b5c5ed0SDaniel Vetter else 13920b5c5ed0SDaniel Vetter res1 = 0; 13930b5c5ed0SDaniel Vetter 13940b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 13950b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 13960b5c5ed0SDaniel Vetter else 13970b5c5ed0SDaniel Vetter res2 = 0; 13985b3a856bSDaniel Vetter 1399277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14000b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 14010b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 14020b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 14030b5c5ed0SDaniel Vetter res1, res2); 14045b3a856bSDaniel Vetter } 14058bf1e9f1SShuang He 14061403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 14071403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 14081403c0d4SPaulo Zanoni * the work queue. */ 14091403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1410baf02a1fSBen Widawsky { 141141a05a3aSDaniel Vetter if (pm_iir & GEN6_PM_RPS_EVENTS) { 141259cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 14134848405cSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS; 14144d3b3d5fSPaulo Zanoni snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS); 141559cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 14162adbee62SDaniel Vetter 14172adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 141841a05a3aSDaniel Vetter } 1419baf02a1fSBen Widawsky 14201403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 142112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 142212638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 142312638c57SBen Widawsky 142412638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 142512638c57SBen Widawsky DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir); 142612638c57SBen Widawsky i915_handle_error(dev_priv->dev, false); 142712638c57SBen Widawsky } 142812638c57SBen Widawsky } 14291403c0d4SPaulo Zanoni } 1430baf02a1fSBen Widawsky 1431ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 14327e231dbeSJesse Barnes { 14337e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 14347e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 14357e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 14367e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 14377e231dbeSJesse Barnes unsigned long irqflags; 14387e231dbeSJesse Barnes int pipe; 14397e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 14407e231dbeSJesse Barnes 14417e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 14427e231dbeSJesse Barnes 14437e231dbeSJesse Barnes while (true) { 14447e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 14457e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 14467e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 14477e231dbeSJesse Barnes 14487e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 14497e231dbeSJesse Barnes goto out; 14507e231dbeSJesse Barnes 14517e231dbeSJesse Barnes ret = IRQ_HANDLED; 14527e231dbeSJesse Barnes 1453e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 14547e231dbeSJesse Barnes 14557e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 14567e231dbeSJesse Barnes for_each_pipe(pipe) { 14577e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 14587e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 14597e231dbeSJesse Barnes 14607e231dbeSJesse Barnes /* 14617e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 14627e231dbeSJesse Barnes */ 14637e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 14647e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14657e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 14667e231dbeSJesse Barnes pipe_name(pipe)); 14677e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 14687e231dbeSJesse Barnes } 14697e231dbeSJesse Barnes } 14707e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14717e231dbeSJesse Barnes 147231acc7f5SJesse Barnes for_each_pipe(pipe) { 14737b5562d4SJesse Barnes if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 147431acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 147531acc7f5SJesse Barnes 147631acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 147731acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 147831acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 147931acc7f5SJesse Barnes } 14804356d586SDaniel Vetter 14814356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1482277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 148331acc7f5SJesse Barnes } 148431acc7f5SJesse Barnes 14857e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 14867e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 14877e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1488b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 14897e231dbeSJesse Barnes 14907e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 14917e231dbeSJesse Barnes hotplug_status); 149291d131d2SDaniel Vetter 149310a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 149491d131d2SDaniel Vetter 14954aeebd74SDaniel Vetter if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 14964aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 14974aeebd74SDaniel Vetter 14987e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14997e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 15007e231dbeSJesse Barnes } 15017e231dbeSJesse Barnes 1502515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1503515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 15047e231dbeSJesse Barnes 150560611c13SPaulo Zanoni if (pm_iir) 1506d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 15077e231dbeSJesse Barnes 15087e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 15097e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 15107e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 15117e231dbeSJesse Barnes } 15127e231dbeSJesse Barnes 15137e231dbeSJesse Barnes out: 15147e231dbeSJesse Barnes return ret; 15157e231dbeSJesse Barnes } 15167e231dbeSJesse Barnes 151723e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1518776ad806SJesse Barnes { 1519776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15209db4a9c7SJesse Barnes int pipe; 1521b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1522776ad806SJesse Barnes 152310a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 152491d131d2SDaniel Vetter 1525cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1526cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1527776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1528cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1529cfc33bf7SVille Syrjälä port_name(port)); 1530cfc33bf7SVille Syrjälä } 1531776ad806SJesse Barnes 1532ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1533ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1534ce99c256SDaniel Vetter 1535776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1536515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1537776ad806SJesse Barnes 1538776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1539776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1540776ad806SJesse Barnes 1541776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1542776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1543776ad806SJesse Barnes 1544776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1545776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1546776ad806SJesse Barnes 15479db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 15489db4a9c7SJesse Barnes for_each_pipe(pipe) 15499db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 15509db4a9c7SJesse Barnes pipe_name(pipe), 15519db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1552776ad806SJesse Barnes 1553776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1554776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1555776ad806SJesse Barnes 1556776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1557776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1558776ad806SJesse Barnes 1559776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 15608664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 15618664281bSPaulo Zanoni false)) 15628664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 15638664281bSPaulo Zanoni 15648664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 15658664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 15668664281bSPaulo Zanoni false)) 15678664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 15688664281bSPaulo Zanoni } 15698664281bSPaulo Zanoni 15708664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 15718664281bSPaulo Zanoni { 15728664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 15738664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 15745a69b89fSDaniel Vetter enum pipe pipe; 15758664281bSPaulo Zanoni 1576de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1577de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1578de032bf4SPaulo Zanoni 15795a69b89fSDaniel Vetter for_each_pipe(pipe) { 15805a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 15815a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 15825a69b89fSDaniel Vetter false)) 15835a69b89fSDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 15845a69b89fSDaniel Vetter pipe_name(pipe)); 15855a69b89fSDaniel Vetter } 15868664281bSPaulo Zanoni 15875a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 15885a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1589277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 15905a69b89fSDaniel Vetter else 1591277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 15925a69b89fSDaniel Vetter } 15935a69b89fSDaniel Vetter } 15948bf1e9f1SShuang He 15958664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 15968664281bSPaulo Zanoni } 15978664281bSPaulo Zanoni 15988664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 15998664281bSPaulo Zanoni { 16008664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 16018664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 16028664281bSPaulo Zanoni 1603de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1604de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1605de032bf4SPaulo Zanoni 16068664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 16078664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 16088664281bSPaulo Zanoni false)) 16098664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n"); 16108664281bSPaulo Zanoni 16118664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 16128664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 16138664281bSPaulo Zanoni false)) 16148664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n"); 16158664281bSPaulo Zanoni 16168664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 16178664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 16188664281bSPaulo Zanoni false)) 16198664281bSPaulo Zanoni DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n"); 16208664281bSPaulo Zanoni 16218664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1622776ad806SJesse Barnes } 1623776ad806SJesse Barnes 162423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 162523e81d69SAdam Jackson { 162623e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 162723e81d69SAdam Jackson int pipe; 1628b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 162923e81d69SAdam Jackson 163010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 163191d131d2SDaniel Vetter 1632cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1633cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 163423e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1635cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1636cfc33bf7SVille Syrjälä port_name(port)); 1637cfc33bf7SVille Syrjälä } 163823e81d69SAdam Jackson 163923e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1640ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 164123e81d69SAdam Jackson 164223e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1643515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 164423e81d69SAdam Jackson 164523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 164623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 164723e81d69SAdam Jackson 164823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 164923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 165023e81d69SAdam Jackson 165123e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 165223e81d69SAdam Jackson for_each_pipe(pipe) 165323e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 165423e81d69SAdam Jackson pipe_name(pipe), 165523e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 16568664281bSPaulo Zanoni 16578664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 16588664281bSPaulo Zanoni cpt_serr_int_handler(dev); 165923e81d69SAdam Jackson } 166023e81d69SAdam Jackson 1661c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1662c008bc6eSPaulo Zanoni { 1663c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 166440da17c2SDaniel Vetter enum pipe pipe; 1665c008bc6eSPaulo Zanoni 1666c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1667c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1668c008bc6eSPaulo Zanoni 1669c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1670c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1671c008bc6eSPaulo Zanoni 1672c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1673c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1674c008bc6eSPaulo Zanoni 167540da17c2SDaniel Vetter for_each_pipe(pipe) { 167640da17c2SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 167740da17c2SDaniel Vetter drm_handle_vblank(dev, pipe); 1678c008bc6eSPaulo Zanoni 167940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 168040da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 168140da17c2SDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 168240da17c2SDaniel Vetter pipe_name(pipe)); 1683c008bc6eSPaulo Zanoni 168440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 168540da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 16865b3a856bSDaniel Vetter 168740da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 168840da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 168940da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 169040da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1691c008bc6eSPaulo Zanoni } 1692c008bc6eSPaulo Zanoni } 1693c008bc6eSPaulo Zanoni 1694c008bc6eSPaulo Zanoni /* check event from PCH */ 1695c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1696c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1697c008bc6eSPaulo Zanoni 1698c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1699c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1700c008bc6eSPaulo Zanoni else 1701c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1702c008bc6eSPaulo Zanoni 1703c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1704c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1705c008bc6eSPaulo Zanoni } 1706c008bc6eSPaulo Zanoni 1707c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1708c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1709c008bc6eSPaulo Zanoni } 1710c008bc6eSPaulo Zanoni 17119719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 17129719fb98SPaulo Zanoni { 17139719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 17143b6c42e8SDaniel Vetter enum pipe i; 17159719fb98SPaulo Zanoni 17169719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 17179719fb98SPaulo Zanoni ivb_err_int_handler(dev); 17189719fb98SPaulo Zanoni 17199719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 17209719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 17219719fb98SPaulo Zanoni 17229719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 17239719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 17249719fb98SPaulo Zanoni 17253b6c42e8SDaniel Vetter for_each_pipe(i) { 172640da17c2SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(i))) 17279719fb98SPaulo Zanoni drm_handle_vblank(dev, i); 172840da17c2SDaniel Vetter 172940da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 173040da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) { 17319719fb98SPaulo Zanoni intel_prepare_page_flip(dev, i); 17329719fb98SPaulo Zanoni intel_finish_page_flip_plane(dev, i); 17339719fb98SPaulo Zanoni } 17349719fb98SPaulo Zanoni } 17359719fb98SPaulo Zanoni 17369719fb98SPaulo Zanoni /* check event from PCH */ 17379719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 17389719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 17399719fb98SPaulo Zanoni 17409719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 17419719fb98SPaulo Zanoni 17429719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 17439719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 17449719fb98SPaulo Zanoni } 17459719fb98SPaulo Zanoni } 17469719fb98SPaulo Zanoni 1747f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 1748b1f14ad0SJesse Barnes { 1749b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 1750b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1751f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 17520e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 1753b1f14ad0SJesse Barnes 1754b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 1755b1f14ad0SJesse Barnes 17568664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 17578664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 1758907b28c5SChris Wilson intel_uncore_check_errors(dev); 17598664281bSPaulo Zanoni 1760b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 1761b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 1762b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 176323a78516SPaulo Zanoni POSTING_READ(DEIER); 17640e43406bSChris Wilson 176544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 176644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 176744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 176844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 176944498aeaSPaulo Zanoni * due to its back queue). */ 1770ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 177144498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 177244498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 177344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1774ab5c608bSBen Widawsky } 177544498aeaSPaulo Zanoni 17760e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 17770e43406bSChris Wilson if (gt_iir) { 1778d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 17790e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 1780d8fc8a47SPaulo Zanoni else 1781d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 17820e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 17830e43406bSChris Wilson ret = IRQ_HANDLED; 17840e43406bSChris Wilson } 1785b1f14ad0SJesse Barnes 1786b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 17870e43406bSChris Wilson if (de_iir) { 1788f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 17899719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 1790f1af8fc1SPaulo Zanoni else 1791f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 17920e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 17930e43406bSChris Wilson ret = IRQ_HANDLED; 17940e43406bSChris Wilson } 17950e43406bSChris Wilson 1796f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 1797f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 17980e43406bSChris Wilson if (pm_iir) { 1799d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 1800b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 18010e43406bSChris Wilson ret = IRQ_HANDLED; 18020e43406bSChris Wilson } 1803f1af8fc1SPaulo Zanoni } 1804b1f14ad0SJesse Barnes 1805b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 1806b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1807ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 180844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 180944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 1810ab5c608bSBen Widawsky } 1811b1f14ad0SJesse Barnes 1812b1f14ad0SJesse Barnes return ret; 1813b1f14ad0SJesse Barnes } 1814b1f14ad0SJesse Barnes 1815abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 1816abd58f01SBen Widawsky { 1817abd58f01SBen Widawsky struct drm_device *dev = arg; 1818abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 1819abd58f01SBen Widawsky u32 master_ctl; 1820abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1821abd58f01SBen Widawsky uint32_t tmp = 0; 1822c42664ccSDaniel Vetter enum pipe pipe; 1823abd58f01SBen Widawsky 1824abd58f01SBen Widawsky atomic_inc(&dev_priv->irq_received); 1825abd58f01SBen Widawsky 1826abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 1827abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 1828abd58f01SBen Widawsky if (!master_ctl) 1829abd58f01SBen Widawsky return IRQ_NONE; 1830abd58f01SBen Widawsky 1831abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 1832abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1833abd58f01SBen Widawsky 1834abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 1835abd58f01SBen Widawsky 1836abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 1837abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 1838abd58f01SBen Widawsky if (tmp & GEN8_DE_MISC_GSE) 1839abd58f01SBen Widawsky intel_opregion_asle_intr(dev); 1840abd58f01SBen Widawsky else if (tmp) 1841abd58f01SBen Widawsky DRM_ERROR("Unexpected DE Misc interrupt\n"); 1842abd58f01SBen Widawsky else 1843abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 1844abd58f01SBen Widawsky 1845abd58f01SBen Widawsky if (tmp) { 1846abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 1847abd58f01SBen Widawsky ret = IRQ_HANDLED; 1848abd58f01SBen Widawsky } 1849abd58f01SBen Widawsky } 1850abd58f01SBen Widawsky 18516d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 18526d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 18536d766f02SDaniel Vetter if (tmp & GEN8_AUX_CHANNEL_A) 18546d766f02SDaniel Vetter dp_aux_irq_handler(dev); 18556d766f02SDaniel Vetter else if (tmp) 18566d766f02SDaniel Vetter DRM_ERROR("Unexpected DE Port interrupt\n"); 18576d766f02SDaniel Vetter else 18586d766f02SDaniel Vetter DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 18596d766f02SDaniel Vetter 18606d766f02SDaniel Vetter if (tmp) { 18616d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 18626d766f02SDaniel Vetter ret = IRQ_HANDLED; 18636d766f02SDaniel Vetter } 18646d766f02SDaniel Vetter } 18656d766f02SDaniel Vetter 1866abd58f01SBen Widawsky for_each_pipe(pipe) { 1867abd58f01SBen Widawsky uint32_t pipe_iir; 1868abd58f01SBen Widawsky 1869c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 1870c42664ccSDaniel Vetter continue; 1871c42664ccSDaniel Vetter 1872abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 1873abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_VBLANK) 1874abd58f01SBen Widawsky drm_handle_vblank(dev, pipe); 1875abd58f01SBen Widawsky 1876abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_FLIP_DONE) { 1877abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 1878abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 1879abd58f01SBen Widawsky } 1880abd58f01SBen Widawsky 18810fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 18820fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 18830fbe7870SDaniel Vetter 188438d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 188538d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 188638d83c96SDaniel Vetter false)) 188738d83c96SDaniel Vetter DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n", 188838d83c96SDaniel Vetter pipe_name(pipe)); 188938d83c96SDaniel Vetter } 189038d83c96SDaniel Vetter 189130100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 189230100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 189330100f2bSDaniel Vetter pipe_name(pipe), 189430100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 189530100f2bSDaniel Vetter } 1896abd58f01SBen Widawsky 1897abd58f01SBen Widawsky if (pipe_iir) { 1898abd58f01SBen Widawsky ret = IRQ_HANDLED; 1899abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 1900c42664ccSDaniel Vetter } else 1901abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 1902abd58f01SBen Widawsky } 1903abd58f01SBen Widawsky 190492d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 190592d03a80SDaniel Vetter /* 190692d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 190792d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 190892d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 190992d03a80SDaniel Vetter */ 191092d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 191192d03a80SDaniel Vetter 191292d03a80SDaniel Vetter cpt_irq_handler(dev, pch_iir); 191392d03a80SDaniel Vetter 191492d03a80SDaniel Vetter if (pch_iir) { 191592d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 191692d03a80SDaniel Vetter ret = IRQ_HANDLED; 191792d03a80SDaniel Vetter } 191892d03a80SDaniel Vetter } 191992d03a80SDaniel Vetter 1920abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 1921abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 1922abd58f01SBen Widawsky 1923abd58f01SBen Widawsky return ret; 1924abd58f01SBen Widawsky } 1925abd58f01SBen Widawsky 192617e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 192717e1df07SDaniel Vetter bool reset_completed) 192817e1df07SDaniel Vetter { 192917e1df07SDaniel Vetter struct intel_ring_buffer *ring; 193017e1df07SDaniel Vetter int i; 193117e1df07SDaniel Vetter 193217e1df07SDaniel Vetter /* 193317e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 193417e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 193517e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 193617e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 193717e1df07SDaniel Vetter */ 193817e1df07SDaniel Vetter 193917e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 194017e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 194117e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 194217e1df07SDaniel Vetter 194317e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 194417e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 194517e1df07SDaniel Vetter 194617e1df07SDaniel Vetter /* 194717e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 194817e1df07SDaniel Vetter * reset state is cleared. 194917e1df07SDaniel Vetter */ 195017e1df07SDaniel Vetter if (reset_completed) 195117e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 195217e1df07SDaniel Vetter } 195317e1df07SDaniel Vetter 19548a905236SJesse Barnes /** 19558a905236SJesse Barnes * i915_error_work_func - do process context error handling work 19568a905236SJesse Barnes * @work: work struct 19578a905236SJesse Barnes * 19588a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 19598a905236SJesse Barnes * was detected. 19608a905236SJesse Barnes */ 19618a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 19628a905236SJesse Barnes { 19631f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 19641f83fee0SDaniel Vetter work); 19651f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 19661f83fee0SDaniel Vetter gpu_error); 19678a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 1968cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 1969cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 1970cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 197117e1df07SDaniel Vetter int ret; 19728a905236SJesse Barnes 19735bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 19748a905236SJesse Barnes 19757db0ba24SDaniel Vetter /* 19767db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 19777db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 19787db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 19797db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 19807db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 19817db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 19827db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 19837db0ba24SDaniel Vetter * work we don't need to worry about any other races. 19847db0ba24SDaniel Vetter */ 19857db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 198644d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 19875bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 19887db0ba24SDaniel Vetter reset_event); 19891f83fee0SDaniel Vetter 199017e1df07SDaniel Vetter /* 199117e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 199217e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 199317e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 199417e1df07SDaniel Vetter * deadlocks with the reset work. 199517e1df07SDaniel Vetter */ 1996f69061beSDaniel Vetter ret = i915_reset(dev); 1997f69061beSDaniel Vetter 199817e1df07SDaniel Vetter intel_display_handle_reset(dev); 199917e1df07SDaniel Vetter 2000f69061beSDaniel Vetter if (ret == 0) { 2001f69061beSDaniel Vetter /* 2002f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2003f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2004f69061beSDaniel Vetter * complete. 2005f69061beSDaniel Vetter * 2006f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2007f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2008f69061beSDaniel Vetter * updates before 2009f69061beSDaniel Vetter * the counter increment. 2010f69061beSDaniel Vetter */ 2011f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 2012f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2013f69061beSDaniel Vetter 20145bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2015f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 20161f83fee0SDaniel Vetter } else { 20172ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2018f316a42cSBen Gamari } 20191f83fee0SDaniel Vetter 202017e1df07SDaniel Vetter /* 202117e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 202217e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 202317e1df07SDaniel Vetter */ 202417e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2025f316a42cSBen Gamari } 20268a905236SJesse Barnes } 20278a905236SJesse Barnes 202835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2029c0e09200SDave Airlie { 20308a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2031bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 203263eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2033050ee91fSBen Widawsky int pipe, i; 203463eeaf38SJesse Barnes 203535aed2e6SChris Wilson if (!eir) 203635aed2e6SChris Wilson return; 203763eeaf38SJesse Barnes 2038a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 20398a905236SJesse Barnes 2040bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2041bd9854f9SBen Widawsky 20428a905236SJesse Barnes if (IS_G4X(dev)) { 20438a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 20448a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 20458a905236SJesse Barnes 2046a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2047a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2048050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2049050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2050a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2051a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 20528a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 20533143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 20548a905236SJesse Barnes } 20558a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 20568a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2057a70491ccSJoe Perches pr_err("page table error\n"); 2058a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 20598a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20603143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 20618a905236SJesse Barnes } 20628a905236SJesse Barnes } 20638a905236SJesse Barnes 2064a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 206563eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 206663eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2067a70491ccSJoe Perches pr_err("page table error\n"); 2068a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 206963eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 20703143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 207163eeaf38SJesse Barnes } 20728a905236SJesse Barnes } 20738a905236SJesse Barnes 207463eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2075a70491ccSJoe Perches pr_err("memory refresh error:\n"); 20769db4a9c7SJesse Barnes for_each_pipe(pipe) 2077a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 20789db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 207963eeaf38SJesse Barnes /* pipestat has already been acked */ 208063eeaf38SJesse Barnes } 208163eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2082a70491ccSJoe Perches pr_err("instruction error\n"); 2083a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2084050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2085050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2086a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 208763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 208863eeaf38SJesse Barnes 2089a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2090a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2091a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 209263eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 20933143a2bfSChris Wilson POSTING_READ(IPEIR); 209463eeaf38SJesse Barnes } else { 209563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 209663eeaf38SJesse Barnes 2097a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2098a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2099a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2100a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 210163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 21023143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 210363eeaf38SJesse Barnes } 210463eeaf38SJesse Barnes } 210563eeaf38SJesse Barnes 210663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 21073143a2bfSChris Wilson POSTING_READ(EIR); 210863eeaf38SJesse Barnes eir = I915_READ(EIR); 210963eeaf38SJesse Barnes if (eir) { 211063eeaf38SJesse Barnes /* 211163eeaf38SJesse Barnes * some errors might have become stuck, 211263eeaf38SJesse Barnes * mask them. 211363eeaf38SJesse Barnes */ 211463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 211563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 211663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 211763eeaf38SJesse Barnes } 211835aed2e6SChris Wilson } 211935aed2e6SChris Wilson 212035aed2e6SChris Wilson /** 212135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 212235aed2e6SChris Wilson * @dev: drm device 212335aed2e6SChris Wilson * 212435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 212535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 212635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 212735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 212835aed2e6SChris Wilson * of a ring dump etc.). 212935aed2e6SChris Wilson */ 2130527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 213135aed2e6SChris Wilson { 213235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 213335aed2e6SChris Wilson 213435aed2e6SChris Wilson i915_capture_error_state(dev); 213535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 21368a905236SJesse Barnes 2137ba1234d1SBen Gamari if (wedged) { 2138f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2139f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2140ba1234d1SBen Gamari 214111ed50ecSBen Gamari /* 214217e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 214317e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 214417e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 214517e1df07SDaniel Vetter * processes will see a reset in progress and back off, 214617e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 214717e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 214817e1df07SDaniel Vetter * that the reset work needs to acquire. 214917e1df07SDaniel Vetter * 215017e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 215117e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 215217e1df07SDaniel Vetter * counter atomic_t. 215311ed50ecSBen Gamari */ 215417e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 215511ed50ecSBen Gamari } 215611ed50ecSBen Gamari 2157122f46baSDaniel Vetter /* 2158122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2159122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2160122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2161122f46baSDaniel Vetter * code will deadlock. 2162122f46baSDaniel Vetter */ 2163122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 21648a905236SJesse Barnes } 21658a905236SJesse Barnes 216621ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 21674e5359cdSSimon Farnsworth { 21684e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 21694e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 21704e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 217105394f39SChris Wilson struct drm_i915_gem_object *obj; 21724e5359cdSSimon Farnsworth struct intel_unpin_work *work; 21734e5359cdSSimon Farnsworth unsigned long flags; 21744e5359cdSSimon Farnsworth bool stall_detected; 21754e5359cdSSimon Farnsworth 21764e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 21774e5359cdSSimon Farnsworth if (intel_crtc == NULL) 21784e5359cdSSimon Farnsworth return; 21794e5359cdSSimon Farnsworth 21804e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 21814e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 21824e5359cdSSimon Farnsworth 2183e7d841caSChris Wilson if (work == NULL || 2184e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2185e7d841caSChris Wilson !work->enable_stall_check) { 21864e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 21874e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 21884e5359cdSSimon Farnsworth return; 21894e5359cdSSimon Farnsworth } 21904e5359cdSSimon Farnsworth 21914e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 219205394f39SChris Wilson obj = work->pending_flip_obj; 2193a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 21949db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2195446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2196f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 21974e5359cdSSimon Farnsworth } else { 21989db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2199f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 220001f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 22014e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 22024e5359cdSSimon Farnsworth } 22034e5359cdSSimon Farnsworth 22044e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 22054e5359cdSSimon Farnsworth 22064e5359cdSSimon Farnsworth if (stall_detected) { 22074e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 22084e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 22094e5359cdSSimon Farnsworth } 22104e5359cdSSimon Farnsworth } 22114e5359cdSSimon Farnsworth 221242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 221342f52ef8SKeith Packard * we use as a pipe index 221442f52ef8SKeith Packard */ 2215f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 22160a3e67a4SJesse Barnes { 22170a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2218e9d21d7fSKeith Packard unsigned long irqflags; 221971e0ffa5SJesse Barnes 22205eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 222171e0ffa5SJesse Barnes return -EINVAL; 22220a3e67a4SJesse Barnes 22231ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2224f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 22257c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22267c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 22270a3e67a4SJesse Barnes else 22287c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 22297c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 22308692d00eSChris Wilson 22318692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 22328692d00eSChris Wilson if (dev_priv->info->gen == 3) 22336b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 22341ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22358692d00eSChris Wilson 22360a3e67a4SJesse Barnes return 0; 22370a3e67a4SJesse Barnes } 22380a3e67a4SJesse Barnes 2239f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2240f796cf8fSJesse Barnes { 2241f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2242f796cf8fSJesse Barnes unsigned long irqflags; 2243b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 224440da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2245f796cf8fSJesse Barnes 2246f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2247f796cf8fSJesse Barnes return -EINVAL; 2248f796cf8fSJesse Barnes 2249f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2250b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2251b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2252b1f14ad0SJesse Barnes 2253b1f14ad0SJesse Barnes return 0; 2254b1f14ad0SJesse Barnes } 2255b1f14ad0SJesse Barnes 22567e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 22577e231dbeSJesse Barnes { 22587e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 22597e231dbeSJesse Barnes unsigned long irqflags; 226031acc7f5SJesse Barnes u32 imr; 22617e231dbeSJesse Barnes 22627e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 22637e231dbeSJesse Barnes return -EINVAL; 22647e231dbeSJesse Barnes 22657e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22667e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 22673b6c42e8SDaniel Vetter if (pipe == PIPE_A) 22687e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 226931acc7f5SJesse Barnes else 22707e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 22717e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 227231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 227331acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 22747e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 22757e231dbeSJesse Barnes 22767e231dbeSJesse Barnes return 0; 22777e231dbeSJesse Barnes } 22787e231dbeSJesse Barnes 2279abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2280abd58f01SBen Widawsky { 2281abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2282abd58f01SBen Widawsky unsigned long irqflags; 2283abd58f01SBen Widawsky 2284abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2285abd58f01SBen Widawsky return -EINVAL; 2286abd58f01SBen Widawsky 2287abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 22887167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 22897167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2290abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2291abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2292abd58f01SBen Widawsky return 0; 2293abd58f01SBen Widawsky } 2294abd58f01SBen Widawsky 229542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 229642f52ef8SKeith Packard * we use as a pipe index 229742f52ef8SKeith Packard */ 2298f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 22990a3e67a4SJesse Barnes { 23000a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2301e9d21d7fSKeith Packard unsigned long irqflags; 23020a3e67a4SJesse Barnes 23031ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 23048692d00eSChris Wilson if (dev_priv->info->gen == 3) 23056b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 23068692d00eSChris Wilson 23077c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 23087c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 23097c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 23101ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23110a3e67a4SJesse Barnes } 23120a3e67a4SJesse Barnes 2313f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2314f796cf8fSJesse Barnes { 2315f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2316f796cf8fSJesse Barnes unsigned long irqflags; 2317b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 231840da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2319f796cf8fSJesse Barnes 2320f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2321b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2322b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2323b1f14ad0SJesse Barnes } 2324b1f14ad0SJesse Barnes 23257e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 23267e231dbeSJesse Barnes { 23277e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23287e231dbeSJesse Barnes unsigned long irqflags; 232931acc7f5SJesse Barnes u32 imr; 23307e231dbeSJesse Barnes 23317e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 233231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 233331acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 23347e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 23353b6c42e8SDaniel Vetter if (pipe == PIPE_A) 23367e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 233731acc7f5SJesse Barnes else 23387e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 23397e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 23407e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 23417e231dbeSJesse Barnes } 23427e231dbeSJesse Barnes 2343abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2344abd58f01SBen Widawsky { 2345abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2346abd58f01SBen Widawsky unsigned long irqflags; 2347abd58f01SBen Widawsky 2348abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2349abd58f01SBen Widawsky return; 2350abd58f01SBen Widawsky 2351abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 23527167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 23537167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2354abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2355abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2356abd58f01SBen Widawsky } 2357abd58f01SBen Widawsky 2358893eead0SChris Wilson static u32 2359893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2360852835f3SZou Nan hai { 2361893eead0SChris Wilson return list_entry(ring->request_list.prev, 2362893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2363893eead0SChris Wilson } 2364893eead0SChris Wilson 23659107e9d2SChris Wilson static bool 23669107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2367893eead0SChris Wilson { 23689107e9d2SChris Wilson return (list_empty(&ring->request_list) || 23699107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2370f65d9421SBen Gamari } 2371f65d9421SBen Gamari 23726274f212SChris Wilson static struct intel_ring_buffer * 23736274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2374a24a11e6SChris Wilson { 2375a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 23766274f212SChris Wilson u32 cmd, ipehr, acthd, acthd_min; 2377a24a11e6SChris Wilson 2378a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2379a24a11e6SChris Wilson if ((ipehr & ~(0x3 << 16)) != 2380a24a11e6SChris Wilson (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER)) 23816274f212SChris Wilson return NULL; 2382a24a11e6SChris Wilson 2383a24a11e6SChris Wilson /* ACTHD is likely pointing to the dword after the actual command, 2384a24a11e6SChris Wilson * so scan backwards until we find the MBOX. 2385a24a11e6SChris Wilson */ 23866274f212SChris Wilson acthd = intel_ring_get_active_head(ring) & HEAD_ADDR; 2387a24a11e6SChris Wilson acthd_min = max((int)acthd - 3 * 4, 0); 2388a24a11e6SChris Wilson do { 2389a24a11e6SChris Wilson cmd = ioread32(ring->virtual_start + acthd); 2390a24a11e6SChris Wilson if (cmd == ipehr) 2391a24a11e6SChris Wilson break; 2392a24a11e6SChris Wilson 2393a24a11e6SChris Wilson acthd -= 4; 2394a24a11e6SChris Wilson if (acthd < acthd_min) 23956274f212SChris Wilson return NULL; 2396a24a11e6SChris Wilson } while (1); 2397a24a11e6SChris Wilson 23986274f212SChris Wilson *seqno = ioread32(ring->virtual_start+acthd+4)+1; 23996274f212SChris Wilson return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3]; 2400a24a11e6SChris Wilson } 2401a24a11e6SChris Wilson 24026274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 24036274f212SChris Wilson { 24046274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 24056274f212SChris Wilson struct intel_ring_buffer *signaller; 24066274f212SChris Wilson u32 seqno, ctl; 24076274f212SChris Wilson 24086274f212SChris Wilson ring->hangcheck.deadlock = true; 24096274f212SChris Wilson 24106274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 24116274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 24126274f212SChris Wilson return -1; 24136274f212SChris Wilson 24146274f212SChris Wilson /* cursory check for an unkickable deadlock */ 24156274f212SChris Wilson ctl = I915_READ_CTL(signaller); 24166274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 24176274f212SChris Wilson return -1; 24186274f212SChris Wilson 24196274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 24206274f212SChris Wilson } 24216274f212SChris Wilson 24226274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 24236274f212SChris Wilson { 24246274f212SChris Wilson struct intel_ring_buffer *ring; 24256274f212SChris Wilson int i; 24266274f212SChris Wilson 24276274f212SChris Wilson for_each_ring(ring, dev_priv, i) 24286274f212SChris Wilson ring->hangcheck.deadlock = false; 24296274f212SChris Wilson } 24306274f212SChris Wilson 2431ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2432ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd) 24331ec14ad3SChris Wilson { 24341ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 24351ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 24369107e9d2SChris Wilson u32 tmp; 24379107e9d2SChris Wilson 24386274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2439f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 24406274f212SChris Wilson 24419107e9d2SChris Wilson if (IS_GEN2(dev)) 2442f2f4d82fSJani Nikula return HANGCHECK_HUNG; 24439107e9d2SChris Wilson 24449107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 24459107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 24469107e9d2SChris Wilson * and break the hang. This should work on 24479107e9d2SChris Wilson * all but the second generation chipsets. 24489107e9d2SChris Wilson */ 24499107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 24501ec14ad3SChris Wilson if (tmp & RING_WAIT) { 24511ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 24521ec14ad3SChris Wilson ring->name); 245309e14bf3SChris Wilson i915_handle_error(dev, false); 24541ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2455f2f4d82fSJani Nikula return HANGCHECK_KICK; 24561ec14ad3SChris Wilson } 2457a24a11e6SChris Wilson 24586274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 24596274f212SChris Wilson switch (semaphore_passed(ring)) { 24606274f212SChris Wilson default: 2461f2f4d82fSJani Nikula return HANGCHECK_HUNG; 24626274f212SChris Wilson case 1: 2463a24a11e6SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 2464a24a11e6SChris Wilson ring->name); 246509e14bf3SChris Wilson i915_handle_error(dev, false); 2466a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2467f2f4d82fSJani Nikula return HANGCHECK_KICK; 24686274f212SChris Wilson case 0: 2469f2f4d82fSJani Nikula return HANGCHECK_WAIT; 24706274f212SChris Wilson } 24719107e9d2SChris Wilson } 24729107e9d2SChris Wilson 2473f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2474a24a11e6SChris Wilson } 2475d1e61e7fSChris Wilson 2476f65d9421SBen Gamari /** 2477f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 247805407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 247905407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 248005407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 248105407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 248205407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2483f65d9421SBen Gamari */ 2484a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2485f65d9421SBen Gamari { 2486f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 2487f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 2488b4519513SChris Wilson struct intel_ring_buffer *ring; 2489b4519513SChris Wilson int i; 249005407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 24919107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 24929107e9d2SChris Wilson #define BUSY 1 24939107e9d2SChris Wilson #define KICK 5 24949107e9d2SChris Wilson #define HUNG 20 24959107e9d2SChris Wilson #define FIRE 30 2496893eead0SChris Wilson 24973e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 24983e0dc6b0SBen Widawsky return; 24993e0dc6b0SBen Widawsky 2500b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 250105407ff8SMika Kuoppala u32 seqno, acthd; 25029107e9d2SChris Wilson bool busy = true; 2503b4519513SChris Wilson 25046274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 25056274f212SChris Wilson 250605407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 250705407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 250805407ff8SMika Kuoppala 250905407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 25109107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2511da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2512da661464SMika Kuoppala 25139107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 25149107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2515094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2516f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 25179107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 25189107e9d2SChris Wilson ring->name); 2519f4adcd24SDaniel Vetter else 2520f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2521f4adcd24SDaniel Vetter ring->name); 25229107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2523094f9a54SChris Wilson } 2524094f9a54SChris Wilson /* Safeguard against driver failure */ 2525094f9a54SChris Wilson ring->hangcheck.score += BUSY; 25269107e9d2SChris Wilson } else 25279107e9d2SChris Wilson busy = false; 252805407ff8SMika Kuoppala } else { 25296274f212SChris Wilson /* We always increment the hangcheck score 25306274f212SChris Wilson * if the ring is busy and still processing 25316274f212SChris Wilson * the same request, so that no single request 25326274f212SChris Wilson * can run indefinitely (such as a chain of 25336274f212SChris Wilson * batches). The only time we do not increment 25346274f212SChris Wilson * the hangcheck score on this ring, if this 25356274f212SChris Wilson * ring is in a legitimate wait for another 25366274f212SChris Wilson * ring. In that case the waiting ring is a 25376274f212SChris Wilson * victim and we want to be sure we catch the 25386274f212SChris Wilson * right culprit. Then every time we do kick 25396274f212SChris Wilson * the ring, add a small increment to the 25406274f212SChris Wilson * score so that we can catch a batch that is 25416274f212SChris Wilson * being repeatedly kicked and so responsible 25426274f212SChris Wilson * for stalling the machine. 25439107e9d2SChris Wilson */ 2544ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2545ad8beaeaSMika Kuoppala acthd); 2546ad8beaeaSMika Kuoppala 2547ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2548da661464SMika Kuoppala case HANGCHECK_IDLE: 2549f2f4d82fSJani Nikula case HANGCHECK_WAIT: 25506274f212SChris Wilson break; 2551f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2552ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 25536274f212SChris Wilson break; 2554f2f4d82fSJani Nikula case HANGCHECK_KICK: 2555ea04cb31SJani Nikula ring->hangcheck.score += KICK; 25566274f212SChris Wilson break; 2557f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2558ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 25596274f212SChris Wilson stuck[i] = true; 25606274f212SChris Wilson break; 25616274f212SChris Wilson } 256205407ff8SMika Kuoppala } 25639107e9d2SChris Wilson } else { 2564da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2565da661464SMika Kuoppala 25669107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 25679107e9d2SChris Wilson * attempts across multiple batches. 25689107e9d2SChris Wilson */ 25699107e9d2SChris Wilson if (ring->hangcheck.score > 0) 25709107e9d2SChris Wilson ring->hangcheck.score--; 2571cbb465e7SChris Wilson } 2572f65d9421SBen Gamari 257305407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 257405407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 25759107e9d2SChris Wilson busy_count += busy; 257605407ff8SMika Kuoppala } 257705407ff8SMika Kuoppala 257805407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 25799107e9d2SChris Wilson if (ring->hangcheck.score > FIRE) { 2580b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 258105407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2582a43adf07SChris Wilson ring->name); 2583a43adf07SChris Wilson rings_hung++; 258405407ff8SMika Kuoppala } 258505407ff8SMika Kuoppala } 258605407ff8SMika Kuoppala 258705407ff8SMika Kuoppala if (rings_hung) 258805407ff8SMika Kuoppala return i915_handle_error(dev, true); 258905407ff8SMika Kuoppala 259005407ff8SMika Kuoppala if (busy_count) 259105407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 259205407ff8SMika Kuoppala * being added */ 259310cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 259410cd45b6SMika Kuoppala } 259510cd45b6SMika Kuoppala 259610cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 259710cd45b6SMika Kuoppala { 259810cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 259910cd45b6SMika Kuoppala if (!i915_enable_hangcheck) 260010cd45b6SMika Kuoppala return; 260110cd45b6SMika Kuoppala 260299584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 260310cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2604f65d9421SBen Gamari } 2605f65d9421SBen Gamari 260691738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev) 260791738a95SPaulo Zanoni { 260891738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 260991738a95SPaulo Zanoni 261091738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 261191738a95SPaulo Zanoni return; 261291738a95SPaulo Zanoni 261391738a95SPaulo Zanoni /* south display irq */ 261491738a95SPaulo Zanoni I915_WRITE(SDEIMR, 0xffffffff); 261591738a95SPaulo Zanoni /* 261691738a95SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed 261791738a95SPaulo Zanoni * PCH interrupts. Hence we can't update it after the interrupt handler 261891738a95SPaulo Zanoni * is enabled - instead we unconditionally enable all PCH interrupt 261991738a95SPaulo Zanoni * sources here, but then only unmask them as needed with SDEIMR. 262091738a95SPaulo Zanoni */ 262191738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 262291738a95SPaulo Zanoni POSTING_READ(SDEIER); 262391738a95SPaulo Zanoni } 262491738a95SPaulo Zanoni 2625d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev) 2626d18ea1b5SDaniel Vetter { 2627d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2628d18ea1b5SDaniel Vetter 2629d18ea1b5SDaniel Vetter /* and GT */ 2630d18ea1b5SDaniel Vetter I915_WRITE(GTIMR, 0xffffffff); 2631d18ea1b5SDaniel Vetter I915_WRITE(GTIER, 0x0); 2632d18ea1b5SDaniel Vetter POSTING_READ(GTIER); 2633d18ea1b5SDaniel Vetter 2634d18ea1b5SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 2635d18ea1b5SDaniel Vetter /* and PM */ 2636d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIMR, 0xffffffff); 2637d18ea1b5SDaniel Vetter I915_WRITE(GEN6_PMIER, 0x0); 2638d18ea1b5SDaniel Vetter POSTING_READ(GEN6_PMIER); 2639d18ea1b5SDaniel Vetter } 2640d18ea1b5SDaniel Vetter } 2641d18ea1b5SDaniel Vetter 2642c0e09200SDave Airlie /* drm_dma.h hooks 2643c0e09200SDave Airlie */ 2644f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 2645036a4a7dSZhenyu Wang { 2646036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2647036a4a7dSZhenyu Wang 26484697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 26494697995bSJesse Barnes 2650036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 2651bdfcdb63SDaniel Vetter 2652036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2653036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 26543143a2bfSChris Wilson POSTING_READ(DEIER); 2655036a4a7dSZhenyu Wang 2656d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 2657c650156aSZhenyu Wang 265891738a95SPaulo Zanoni ibx_irq_preinstall(dev); 26597d99163dSBen Widawsky } 26607d99163dSBen Widawsky 26617e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 26627e231dbeSJesse Barnes { 26637e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 26647e231dbeSJesse Barnes int pipe; 26657e231dbeSJesse Barnes 26667e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 26677e231dbeSJesse Barnes 26687e231dbeSJesse Barnes /* VLV magic */ 26697e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 26707e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 26717e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 26727e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 26737e231dbeSJesse Barnes 26747e231dbeSJesse Barnes /* and GT */ 26757e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 26767e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2677d18ea1b5SDaniel Vetter 2678d18ea1b5SDaniel Vetter gen5_gt_irq_preinstall(dev); 26797e231dbeSJesse Barnes 26807e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 26817e231dbeSJesse Barnes 26827e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 26837e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 26847e231dbeSJesse Barnes for_each_pipe(pipe) 26857e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 26867e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 26877e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 26887e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 26897e231dbeSJesse Barnes POSTING_READ(VLV_IER); 26907e231dbeSJesse Barnes } 26917e231dbeSJesse Barnes 2692abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev) 2693abd58f01SBen Widawsky { 2694abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2695abd58f01SBen Widawsky int pipe; 2696abd58f01SBen Widawsky 2697abd58f01SBen Widawsky atomic_set(&dev_priv->irq_received, 0); 2698abd58f01SBen Widawsky 2699abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2700abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2701abd58f01SBen Widawsky 2702abd58f01SBen Widawsky /* IIR can theoretically queue up two events. Be paranoid */ 2703abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \ 2704abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 2705abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR(which)); \ 2706abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 2707abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2708abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR(which)); \ 2709abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 2710abd58f01SBen Widawsky } while (0) 2711abd58f01SBen Widawsky 2712abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \ 2713abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 2714abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IMR); \ 2715abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 2716abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2717abd58f01SBen Widawsky POSTING_READ(GEN8_##type##_IIR); \ 2718abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 2719abd58f01SBen Widawsky } while (0) 2720abd58f01SBen Widawsky 2721abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 0); 2722abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 1); 2723abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 2); 2724abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(GT, 3); 2725abd58f01SBen Widawsky 2726abd58f01SBen Widawsky for_each_pipe(pipe) { 2727abd58f01SBen Widawsky GEN8_IRQ_INIT_NDX(DE_PIPE, pipe); 2728abd58f01SBen Widawsky } 2729abd58f01SBen Widawsky 2730abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_PORT); 2731abd58f01SBen Widawsky GEN8_IRQ_INIT(DE_MISC); 2732abd58f01SBen Widawsky GEN8_IRQ_INIT(PCU); 2733abd58f01SBen Widawsky #undef GEN8_IRQ_INIT 2734abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX 2735abd58f01SBen Widawsky 2736abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 273709f2344dSJesse Barnes 273809f2344dSJesse Barnes ibx_irq_preinstall(dev); 2739abd58f01SBen Widawsky } 2740abd58f01SBen Widawsky 274182a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 274282a28bcfSDaniel Vetter { 274382a28bcfSDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 274482a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 274582a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 2746fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 274782a28bcfSDaniel Vetter 274882a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 2749fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 275082a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2751cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2752fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 275382a28bcfSDaniel Vetter } else { 2754fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 275582a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 2756cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 2757fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 275882a28bcfSDaniel Vetter } 275982a28bcfSDaniel Vetter 2760fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 276182a28bcfSDaniel Vetter 27627fe0b973SKeith Packard /* 27637fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 27647fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 27657fe0b973SKeith Packard * 27667fe0b973SKeith Packard * This register is the same on all known PCH chips. 27677fe0b973SKeith Packard */ 27687fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 27697fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 27707fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 27717fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 27727fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 27737fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 27747fe0b973SKeith Packard } 27757fe0b973SKeith Packard 2776d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 2777d46da437SPaulo Zanoni { 2778d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 277982a28bcfSDaniel Vetter u32 mask; 2780d46da437SPaulo Zanoni 2781692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 2782692a04cfSDaniel Vetter return; 2783692a04cfSDaniel Vetter 27848664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) { 2785*5c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 27868664281bSPaulo Zanoni } else { 2787*5c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 27888664281bSPaulo Zanoni 27898664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 27908664281bSPaulo Zanoni } 2791ab5c608bSBen Widawsky 2792d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2793d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 2794d46da437SPaulo Zanoni } 2795d46da437SPaulo Zanoni 27960a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 27970a9a8c91SDaniel Vetter { 27980a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 27990a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 28000a9a8c91SDaniel Vetter 28010a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 28020a9a8c91SDaniel Vetter 28030a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 2804040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 28050a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 280635a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 280735a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 28080a9a8c91SDaniel Vetter } 28090a9a8c91SDaniel Vetter 28100a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 28110a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 28120a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 28130a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 28140a9a8c91SDaniel Vetter } else { 28150a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 28160a9a8c91SDaniel Vetter } 28170a9a8c91SDaniel Vetter 28180a9a8c91SDaniel Vetter I915_WRITE(GTIIR, I915_READ(GTIIR)); 28190a9a8c91SDaniel Vetter I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 28200a9a8c91SDaniel Vetter I915_WRITE(GTIER, gt_irqs); 28210a9a8c91SDaniel Vetter POSTING_READ(GTIER); 28220a9a8c91SDaniel Vetter 28230a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 28240a9a8c91SDaniel Vetter pm_irqs |= GEN6_PM_RPS_EVENTS; 28250a9a8c91SDaniel Vetter 28260a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 28270a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 28280a9a8c91SDaniel Vetter 2829605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 28300a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR)); 2831605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 28320a9a8c91SDaniel Vetter I915_WRITE(GEN6_PMIER, pm_irqs); 28330a9a8c91SDaniel Vetter POSTING_READ(GEN6_PMIER); 28340a9a8c91SDaniel Vetter } 28350a9a8c91SDaniel Vetter } 28360a9a8c91SDaniel Vetter 2837f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 2838036a4a7dSZhenyu Wang { 28394bc9d430SDaniel Vetter unsigned long irqflags; 2840036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 28418e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 28428e76f8dcSPaulo Zanoni 28438e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 28448e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 28458e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 28468e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 2847*5c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 28488e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 2849*5c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 28508e76f8dcSPaulo Zanoni 28518e76f8dcSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 28528e76f8dcSPaulo Zanoni } else { 28538e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 2854ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 28555b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 28565b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 28575b3a856bSDaniel Vetter DE_POISON); 2858*5c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 2859*5c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 28608e76f8dcSPaulo Zanoni } 2861036a4a7dSZhenyu Wang 28621ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 2863036a4a7dSZhenyu Wang 2864036a4a7dSZhenyu Wang /* should always can generate irq */ 2865036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 28661ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 28678e76f8dcSPaulo Zanoni I915_WRITE(DEIER, display_mask | extra_mask); 28683143a2bfSChris Wilson POSTING_READ(DEIER); 2869036a4a7dSZhenyu Wang 28700a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 2871036a4a7dSZhenyu Wang 2872d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 28737fe0b973SKeith Packard 2874f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 28756005ce42SDaniel Vetter /* Enable PCU event interrupts 28766005ce42SDaniel Vetter * 28776005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 28784bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 28794bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 28804bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2881f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 28824bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2883f97108d1SJesse Barnes } 2884f97108d1SJesse Barnes 2885036a4a7dSZhenyu Wang return 0; 2886036a4a7dSZhenyu Wang } 2887036a4a7dSZhenyu Wang 28887e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 28897e231dbeSJesse Barnes { 28907e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 28917e231dbeSJesse Barnes u32 enable_mask; 2892379ef82dSDaniel Vetter u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV | 2893379ef82dSDaniel Vetter PIPE_CRC_DONE_ENABLE; 2894b79480baSDaniel Vetter unsigned long irqflags; 28957e231dbeSJesse Barnes 28967e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 289731acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 289831acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 289931acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 29007e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 29017e231dbeSJesse Barnes 290231acc7f5SJesse Barnes /* 290331acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 290431acc7f5SJesse Barnes * toggle them based on usage. 290531acc7f5SJesse Barnes */ 290631acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 290731acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 290831acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 29097e231dbeSJesse Barnes 291020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 291120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 291220afbda2SDaniel Vetter 29137e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 29147e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 29157e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29167e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 29177e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 29187e231dbeSJesse Barnes POSTING_READ(VLV_IER); 29197e231dbeSJesse Barnes 2920b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 2921b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 2922b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29233b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable); 29243b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE); 29253b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable); 2926b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 292731acc7f5SJesse Barnes 29287e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29297e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 29307e231dbeSJesse Barnes 29310a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 29327e231dbeSJesse Barnes 29337e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 29347e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 29357e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 29367e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 29377e231dbeSJesse Barnes #endif 29387e231dbeSJesse Barnes 29397e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 294020afbda2SDaniel Vetter 294120afbda2SDaniel Vetter return 0; 294220afbda2SDaniel Vetter } 294320afbda2SDaniel Vetter 2944abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 2945abd58f01SBen Widawsky { 2946abd58f01SBen Widawsky int i; 2947abd58f01SBen Widawsky 2948abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 2949abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 2950abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 2951abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 2952abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 2953abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 2954abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 2955abd58f01SBen Widawsky 0, 2956abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT 2957abd58f01SBen Widawsky }; 2958abd58f01SBen Widawsky 2959abd58f01SBen Widawsky for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) { 2960abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_GT_IIR(i)); 2961abd58f01SBen Widawsky if (tmp) 2962abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 2963abd58f01SBen Widawsky i, tmp); 2964abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]); 2965abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]); 2966abd58f01SBen Widawsky } 2967abd58f01SBen Widawsky POSTING_READ(GEN8_GT_IER(0)); 2968abd58f01SBen Widawsky } 2969abd58f01SBen Widawsky 2970abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 2971abd58f01SBen Widawsky { 2972abd58f01SBen Widawsky struct drm_device *dev = dev_priv->dev; 297313b3a0a7SDaniel Vetter uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE | 29740fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 297530100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2976*5c673b60SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 2977*5c673b60SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN; 2978abd58f01SBen Widawsky int pipe; 297913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 298013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 298113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 2982abd58f01SBen Widawsky 2983abd58f01SBen Widawsky for_each_pipe(pipe) { 2984abd58f01SBen Widawsky u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2985abd58f01SBen Widawsky if (tmp) 2986abd58f01SBen Widawsky DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n", 2987abd58f01SBen Widawsky pipe, tmp); 2988abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2989abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables); 2990abd58f01SBen Widawsky } 2991abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_ISR(0)); 2992abd58f01SBen Widawsky 29936d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A); 29946d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A); 2995abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PORT_IER); 2996abd58f01SBen Widawsky } 2997abd58f01SBen Widawsky 2998abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 2999abd58f01SBen Widawsky { 3000abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3001abd58f01SBen Widawsky 3002abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3003abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3004abd58f01SBen Widawsky 3005abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3006abd58f01SBen Widawsky 3007abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3008abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3009abd58f01SBen Widawsky 3010abd58f01SBen Widawsky return 0; 3011abd58f01SBen Widawsky } 3012abd58f01SBen Widawsky 3013abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3014abd58f01SBen Widawsky { 3015abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3016abd58f01SBen Widawsky int pipe; 3017abd58f01SBen Widawsky 3018abd58f01SBen Widawsky if (!dev_priv) 3019abd58f01SBen Widawsky return; 3020abd58f01SBen Widawsky 3021abd58f01SBen Widawsky atomic_set(&dev_priv->irq_received, 0); 3022abd58f01SBen Widawsky 3023abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3024abd58f01SBen Widawsky 3025abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \ 3026abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 3027abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER(which), 0); \ 3028abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 3029abd58f01SBen Widawsky } while (0) 3030abd58f01SBen Widawsky 3031abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \ 3032abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 3033abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IER, 0); \ 3034abd58f01SBen Widawsky I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 3035abd58f01SBen Widawsky } while (0) 3036abd58f01SBen Widawsky 3037abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 0); 3038abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 1); 3039abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 2); 3040abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(GT, 3); 3041abd58f01SBen Widawsky 3042abd58f01SBen Widawsky for_each_pipe(pipe) { 3043abd58f01SBen Widawsky GEN8_IRQ_FINI_NDX(DE_PIPE, pipe); 3044abd58f01SBen Widawsky } 3045abd58f01SBen Widawsky 3046abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_PORT); 3047abd58f01SBen Widawsky GEN8_IRQ_FINI(DE_MISC); 3048abd58f01SBen Widawsky GEN8_IRQ_FINI(PCU); 3049abd58f01SBen Widawsky #undef GEN8_IRQ_FINI 3050abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX 3051abd58f01SBen Widawsky 3052abd58f01SBen Widawsky POSTING_READ(GEN8_PCU_IIR); 3053abd58f01SBen Widawsky } 3054abd58f01SBen Widawsky 30557e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 30567e231dbeSJesse Barnes { 30577e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 30587e231dbeSJesse Barnes int pipe; 30597e231dbeSJesse Barnes 30607e231dbeSJesse Barnes if (!dev_priv) 30617e231dbeSJesse Barnes return; 30627e231dbeSJesse Barnes 3063ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3064ac4c16c5SEgbert Eich 30657e231dbeSJesse Barnes for_each_pipe(pipe) 30667e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 30677e231dbeSJesse Barnes 30687e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 30697e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 30707e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 30717e231dbeSJesse Barnes for_each_pipe(pipe) 30727e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 30737e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 30747e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 30757e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 30767e231dbeSJesse Barnes POSTING_READ(VLV_IER); 30777e231dbeSJesse Barnes } 30787e231dbeSJesse Barnes 3079f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3080036a4a7dSZhenyu Wang { 3081036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 30824697995bSJesse Barnes 30834697995bSJesse Barnes if (!dev_priv) 30844697995bSJesse Barnes return; 30854697995bSJesse Barnes 3086ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3087ac4c16c5SEgbert Eich 3088036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 3089036a4a7dSZhenyu Wang 3090036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 3091036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 3092036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 30938664281bSPaulo Zanoni if (IS_GEN7(dev)) 30948664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT)); 3095036a4a7dSZhenyu Wang 3096036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 3097036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 3098036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 3099192aac1fSKeith Packard 3100ab5c608bSBen Widawsky if (HAS_PCH_NOP(dev)) 3101ab5c608bSBen Widawsky return; 3102ab5c608bSBen Widawsky 3103192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 3104192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 3105192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 31068664281bSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 31078664281bSPaulo Zanoni I915_WRITE(SERR_INT, I915_READ(SERR_INT)); 3108036a4a7dSZhenyu Wang } 3109036a4a7dSZhenyu Wang 3110c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3111c2798b19SChris Wilson { 3112c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3113c2798b19SChris Wilson int pipe; 3114c2798b19SChris Wilson 3115c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3116c2798b19SChris Wilson 3117c2798b19SChris Wilson for_each_pipe(pipe) 3118c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3119c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3120c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3121c2798b19SChris Wilson POSTING_READ16(IER); 3122c2798b19SChris Wilson } 3123c2798b19SChris Wilson 3124c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3125c2798b19SChris Wilson { 3126c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3127379ef82dSDaniel Vetter unsigned long irqflags; 3128c2798b19SChris Wilson 3129c2798b19SChris Wilson I915_WRITE16(EMR, 3130c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3131c2798b19SChris Wilson 3132c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3133c2798b19SChris Wilson dev_priv->irq_mask = 3134c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3135c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3136c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3137c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3138c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3139c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3140c2798b19SChris Wilson 3141c2798b19SChris Wilson I915_WRITE16(IER, 3142c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3143c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3144c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3145c2798b19SChris Wilson I915_USER_INTERRUPT); 3146c2798b19SChris Wilson POSTING_READ16(IER); 3147c2798b19SChris Wilson 3148379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3149379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3150379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31513b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 31523b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3153379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3154379ef82dSDaniel Vetter 3155c2798b19SChris Wilson return 0; 3156c2798b19SChris Wilson } 3157c2798b19SChris Wilson 315890a72f87SVille Syrjälä /* 315990a72f87SVille Syrjälä * Returns true when a page flip has completed. 316090a72f87SVille Syrjälä */ 316190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 31621f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 316390a72f87SVille Syrjälä { 316490a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 31651f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 316690a72f87SVille Syrjälä 316790a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 316890a72f87SVille Syrjälä return false; 316990a72f87SVille Syrjälä 317090a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 317190a72f87SVille Syrjälä return false; 317290a72f87SVille Syrjälä 31731f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 317490a72f87SVille Syrjälä 317590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 317690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 317790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 317890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 317990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 318090a72f87SVille Syrjälä */ 318190a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 318290a72f87SVille Syrjälä return false; 318390a72f87SVille Syrjälä 318490a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 318590a72f87SVille Syrjälä 318690a72f87SVille Syrjälä return true; 318790a72f87SVille Syrjälä } 318890a72f87SVille Syrjälä 3189ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3190c2798b19SChris Wilson { 3191c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3192c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3193c2798b19SChris Wilson u16 iir, new_iir; 3194c2798b19SChris Wilson u32 pipe_stats[2]; 3195c2798b19SChris Wilson unsigned long irqflags; 3196c2798b19SChris Wilson int pipe; 3197c2798b19SChris Wilson u16 flip_mask = 3198c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3199c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3200c2798b19SChris Wilson 3201c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 3202c2798b19SChris Wilson 3203c2798b19SChris Wilson iir = I915_READ16(IIR); 3204c2798b19SChris Wilson if (iir == 0) 3205c2798b19SChris Wilson return IRQ_NONE; 3206c2798b19SChris Wilson 3207c2798b19SChris Wilson while (iir & ~flip_mask) { 3208c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3209c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3210c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3211c2798b19SChris Wilson * interrupts (for non-MSI). 3212c2798b19SChris Wilson */ 3213c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3214c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3215c2798b19SChris Wilson i915_handle_error(dev, false); 3216c2798b19SChris Wilson 3217c2798b19SChris Wilson for_each_pipe(pipe) { 3218c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3219c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3220c2798b19SChris Wilson 3221c2798b19SChris Wilson /* 3222c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3223c2798b19SChris Wilson */ 3224c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3225c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3226c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3227c2798b19SChris Wilson pipe_name(pipe)); 3228c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3229c2798b19SChris Wilson } 3230c2798b19SChris Wilson } 3231c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3232c2798b19SChris Wilson 3233c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3234c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3235c2798b19SChris Wilson 3236d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3237c2798b19SChris Wilson 3238c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3239c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3240c2798b19SChris Wilson 32414356d586SDaniel Vetter for_each_pipe(pipe) { 32421f1c2e24SVille Syrjälä int plane = pipe; 32433a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 32441f1c2e24SVille Syrjälä plane = !plane; 32451f1c2e24SVille Syrjälä 32464356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 32471f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 32481f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3249c2798b19SChris Wilson 32504356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3251277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 32524356d586SDaniel Vetter } 3253c2798b19SChris Wilson 3254c2798b19SChris Wilson iir = new_iir; 3255c2798b19SChris Wilson } 3256c2798b19SChris Wilson 3257c2798b19SChris Wilson return IRQ_HANDLED; 3258c2798b19SChris Wilson } 3259c2798b19SChris Wilson 3260c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3261c2798b19SChris Wilson { 3262c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3263c2798b19SChris Wilson int pipe; 3264c2798b19SChris Wilson 3265c2798b19SChris Wilson for_each_pipe(pipe) { 3266c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3267c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3268c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3269c2798b19SChris Wilson } 3270c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3271c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3272c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3273c2798b19SChris Wilson } 3274c2798b19SChris Wilson 3275a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3276a266c7d5SChris Wilson { 3277a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3278a266c7d5SChris Wilson int pipe; 3279a266c7d5SChris Wilson 3280a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3281a266c7d5SChris Wilson 3282a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3283a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3284a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3285a266c7d5SChris Wilson } 3286a266c7d5SChris Wilson 328700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3288a266c7d5SChris Wilson for_each_pipe(pipe) 3289a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3290a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3291a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3292a266c7d5SChris Wilson POSTING_READ(IER); 3293a266c7d5SChris Wilson } 3294a266c7d5SChris Wilson 3295a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3296a266c7d5SChris Wilson { 3297a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 329838bde180SChris Wilson u32 enable_mask; 3299379ef82dSDaniel Vetter unsigned long irqflags; 3300a266c7d5SChris Wilson 330138bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 330238bde180SChris Wilson 330338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 330438bde180SChris Wilson dev_priv->irq_mask = 330538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 330638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 330738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 330838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 330938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 331038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 331138bde180SChris Wilson 331238bde180SChris Wilson enable_mask = 331338bde180SChris Wilson I915_ASLE_INTERRUPT | 331438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 331538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 331638bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 331738bde180SChris Wilson I915_USER_INTERRUPT; 331838bde180SChris Wilson 3319a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 332020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 332120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 332220afbda2SDaniel Vetter 3323a266c7d5SChris Wilson /* Enable in IER... */ 3324a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3325a266c7d5SChris Wilson /* and unmask in IMR */ 3326a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3327a266c7d5SChris Wilson } 3328a266c7d5SChris Wilson 3329a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3330a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3331a266c7d5SChris Wilson POSTING_READ(IER); 3332a266c7d5SChris Wilson 3333f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 333420afbda2SDaniel Vetter 3335379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3336379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3337379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 33383b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 33393b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3340379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3341379ef82dSDaniel Vetter 334220afbda2SDaniel Vetter return 0; 334320afbda2SDaniel Vetter } 334420afbda2SDaniel Vetter 334590a72f87SVille Syrjälä /* 334690a72f87SVille Syrjälä * Returns true when a page flip has completed. 334790a72f87SVille Syrjälä */ 334890a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 334990a72f87SVille Syrjälä int plane, int pipe, u32 iir) 335090a72f87SVille Syrjälä { 335190a72f87SVille Syrjälä drm_i915_private_t *dev_priv = dev->dev_private; 335290a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 335390a72f87SVille Syrjälä 335490a72f87SVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 335590a72f87SVille Syrjälä return false; 335690a72f87SVille Syrjälä 335790a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 335890a72f87SVille Syrjälä return false; 335990a72f87SVille Syrjälä 336090a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 336190a72f87SVille Syrjälä 336290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 336390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 336490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 336590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 336690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 336790a72f87SVille Syrjälä */ 336890a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 336990a72f87SVille Syrjälä return false; 337090a72f87SVille Syrjälä 337190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 337290a72f87SVille Syrjälä 337390a72f87SVille Syrjälä return true; 337490a72f87SVille Syrjälä } 337590a72f87SVille Syrjälä 3376ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3377a266c7d5SChris Wilson { 3378a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3379a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 33808291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3381a266c7d5SChris Wilson unsigned long irqflags; 338238bde180SChris Wilson u32 flip_mask = 338338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 338438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 338538bde180SChris Wilson int pipe, ret = IRQ_NONE; 3386a266c7d5SChris Wilson 3387a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3388a266c7d5SChris Wilson 3389a266c7d5SChris Wilson iir = I915_READ(IIR); 339038bde180SChris Wilson do { 339138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 33928291ee90SChris Wilson bool blc_event = false; 3393a266c7d5SChris Wilson 3394a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3395a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3396a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3397a266c7d5SChris Wilson * interrupts (for non-MSI). 3398a266c7d5SChris Wilson */ 3399a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3400a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3401a266c7d5SChris Wilson i915_handle_error(dev, false); 3402a266c7d5SChris Wilson 3403a266c7d5SChris Wilson for_each_pipe(pipe) { 3404a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3405a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3406a266c7d5SChris Wilson 340738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3408a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3409a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3410a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3411a266c7d5SChris Wilson pipe_name(pipe)); 3412a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 341338bde180SChris Wilson irq_received = true; 3414a266c7d5SChris Wilson } 3415a266c7d5SChris Wilson } 3416a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3417a266c7d5SChris Wilson 3418a266c7d5SChris Wilson if (!irq_received) 3419a266c7d5SChris Wilson break; 3420a266c7d5SChris Wilson 3421a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3422a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 3423a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 3424a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3425b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 3426a266c7d5SChris Wilson 3427a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3428a266c7d5SChris Wilson hotplug_status); 342991d131d2SDaniel Vetter 343010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 343191d131d2SDaniel Vetter 3432a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 343338bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 3434a266c7d5SChris Wilson } 3435a266c7d5SChris Wilson 343638bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3437a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3438a266c7d5SChris Wilson 3439a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3440a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3441a266c7d5SChris Wilson 3442a266c7d5SChris Wilson for_each_pipe(pipe) { 344338bde180SChris Wilson int plane = pipe; 34443a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 344538bde180SChris Wilson plane = !plane; 34465e2032d4SVille Syrjälä 344790a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 344890a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 344990a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3450a266c7d5SChris Wilson 3451a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3452a266c7d5SChris Wilson blc_event = true; 34534356d586SDaniel Vetter 34544356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3455277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3456a266c7d5SChris Wilson } 3457a266c7d5SChris Wilson 3458a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3459a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3460a266c7d5SChris Wilson 3461a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3462a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3463a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3464a266c7d5SChris Wilson * we would never get another interrupt. 3465a266c7d5SChris Wilson * 3466a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3467a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3468a266c7d5SChris Wilson * another one. 3469a266c7d5SChris Wilson * 3470a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3471a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3472a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3473a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3474a266c7d5SChris Wilson * stray interrupts. 3475a266c7d5SChris Wilson */ 347638bde180SChris Wilson ret = IRQ_HANDLED; 3477a266c7d5SChris Wilson iir = new_iir; 347838bde180SChris Wilson } while (iir & ~flip_mask); 3479a266c7d5SChris Wilson 3480d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 34818291ee90SChris Wilson 3482a266c7d5SChris Wilson return ret; 3483a266c7d5SChris Wilson } 3484a266c7d5SChris Wilson 3485a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3486a266c7d5SChris Wilson { 3487a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3488a266c7d5SChris Wilson int pipe; 3489a266c7d5SChris Wilson 3490ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3491ac4c16c5SEgbert Eich 3492a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3493a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3494a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3495a266c7d5SChris Wilson } 3496a266c7d5SChris Wilson 349700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 349855b39755SChris Wilson for_each_pipe(pipe) { 349955b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3500a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 350155b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 350255b39755SChris Wilson } 3503a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3504a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3505a266c7d5SChris Wilson 3506a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3507a266c7d5SChris Wilson } 3508a266c7d5SChris Wilson 3509a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3510a266c7d5SChris Wilson { 3511a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3512a266c7d5SChris Wilson int pipe; 3513a266c7d5SChris Wilson 3514a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 3515a266c7d5SChris Wilson 3516a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3517a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3518a266c7d5SChris Wilson 3519a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3520a266c7d5SChris Wilson for_each_pipe(pipe) 3521a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3522a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3523a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3524a266c7d5SChris Wilson POSTING_READ(IER); 3525a266c7d5SChris Wilson } 3526a266c7d5SChris Wilson 3527a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3528a266c7d5SChris Wilson { 3529a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3530bbba0a97SChris Wilson u32 enable_mask; 3531a266c7d5SChris Wilson u32 error_mask; 3532b79480baSDaniel Vetter unsigned long irqflags; 3533a266c7d5SChris Wilson 3534a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3535bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3536adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3537bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3538bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3539bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3540bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3541bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3542bbba0a97SChris Wilson 3543bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 354421ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 354521ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3546bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3547bbba0a97SChris Wilson 3548bbba0a97SChris Wilson if (IS_G4X(dev)) 3549bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3550a266c7d5SChris Wilson 3551b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3552b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3553b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 35543b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE); 35553b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE); 35563b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE); 3557b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3558a266c7d5SChris Wilson 3559a266c7d5SChris Wilson /* 3560a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 3561a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 3562a266c7d5SChris Wilson */ 3563a266c7d5SChris Wilson if (IS_G4X(dev)) { 3564a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 3565a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 3566a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 3567a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3568a266c7d5SChris Wilson } else { 3569a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 3570a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 3571a266c7d5SChris Wilson } 3572a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 3573a266c7d5SChris Wilson 3574a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3575a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3576a266c7d5SChris Wilson POSTING_READ(IER); 3577a266c7d5SChris Wilson 357820afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 357920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 358020afbda2SDaniel Vetter 3581f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 358220afbda2SDaniel Vetter 358320afbda2SDaniel Vetter return 0; 358420afbda2SDaniel Vetter } 358520afbda2SDaniel Vetter 3586bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 358720afbda2SDaniel Vetter { 358820afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3589e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3590cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 359120afbda2SDaniel Vetter u32 hotplug_en; 359220afbda2SDaniel Vetter 3593b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 3594b5ea2d56SDaniel Vetter 3595bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 3596bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 3597bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 3598adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3599e5868a31SEgbert Eich /* enable bits are the same for all generations */ 3600cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3601cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3602cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 3603a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3604a266c7d5SChris Wilson to generate a spurious hotplug event about three 3605a266c7d5SChris Wilson seconds later. So just do it once. 3606a266c7d5SChris Wilson */ 3607a266c7d5SChris Wilson if (IS_G4X(dev)) 3608a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 360985fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 3610a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3611a266c7d5SChris Wilson 3612a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 3613a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 3614a266c7d5SChris Wilson } 3615bac56d5bSEgbert Eich } 3616a266c7d5SChris Wilson 3617ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3618a266c7d5SChris Wilson { 3619a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 3620a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3621a266c7d5SChris Wilson u32 iir, new_iir; 3622a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 3623a266c7d5SChris Wilson unsigned long irqflags; 3624a266c7d5SChris Wilson int irq_received; 3625a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 362621ad8330SVille Syrjälä u32 flip_mask = 362721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 362821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3629a266c7d5SChris Wilson 3630a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 3631a266c7d5SChris Wilson 3632a266c7d5SChris Wilson iir = I915_READ(IIR); 3633a266c7d5SChris Wilson 3634a266c7d5SChris Wilson for (;;) { 36352c8ba29fSChris Wilson bool blc_event = false; 36362c8ba29fSChris Wilson 363721ad8330SVille Syrjälä irq_received = (iir & ~flip_mask) != 0; 3638a266c7d5SChris Wilson 3639a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3640a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3641a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3642a266c7d5SChris Wilson * interrupts (for non-MSI). 3643a266c7d5SChris Wilson */ 3644a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3645a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3646a266c7d5SChris Wilson i915_handle_error(dev, false); 3647a266c7d5SChris Wilson 3648a266c7d5SChris Wilson for_each_pipe(pipe) { 3649a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3650a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3651a266c7d5SChris Wilson 3652a266c7d5SChris Wilson /* 3653a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 3654a266c7d5SChris Wilson */ 3655a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3656a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 3657a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 3658a266c7d5SChris Wilson pipe_name(pipe)); 3659a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3660a266c7d5SChris Wilson irq_received = 1; 3661a266c7d5SChris Wilson } 3662a266c7d5SChris Wilson } 3663a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3664a266c7d5SChris Wilson 3665a266c7d5SChris Wilson if (!irq_received) 3666a266c7d5SChris Wilson break; 3667a266c7d5SChris Wilson 3668a266c7d5SChris Wilson ret = IRQ_HANDLED; 3669a266c7d5SChris Wilson 3670a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 3671adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 3672a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 3673b543fb04SEgbert Eich u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ? 3674b543fb04SEgbert Eich HOTPLUG_INT_STATUS_G4X : 36754f7fd709SDaniel Vetter HOTPLUG_INT_STATUS_I915); 3676a266c7d5SChris Wilson 3677a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 3678a266c7d5SChris Wilson hotplug_status); 367991d131d2SDaniel Vetter 368010a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, 3681704cfb87SDaniel Vetter IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915); 368291d131d2SDaniel Vetter 36834aeebd74SDaniel Vetter if (IS_G4X(dev) && 36844aeebd74SDaniel Vetter (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)) 36854aeebd74SDaniel Vetter dp_aux_irq_handler(dev); 36864aeebd74SDaniel Vetter 3687a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 3688a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 3689a266c7d5SChris Wilson } 3690a266c7d5SChris Wilson 369121ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 3692a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3693a266c7d5SChris Wilson 3694a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3695a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3696a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 3697a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 3698a266c7d5SChris Wilson 3699a266c7d5SChris Wilson for_each_pipe(pipe) { 37002c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 370190a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 370290a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 3703a266c7d5SChris Wilson 3704a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3705a266c7d5SChris Wilson blc_event = true; 37064356d586SDaniel Vetter 37074356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3708277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 3709a266c7d5SChris Wilson } 3710a266c7d5SChris Wilson 3711a266c7d5SChris Wilson 3712a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3713a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3714a266c7d5SChris Wilson 3715515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 3716515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 3717515ac2bbSDaniel Vetter 3718a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3719a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3720a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3721a266c7d5SChris Wilson * we would never get another interrupt. 3722a266c7d5SChris Wilson * 3723a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3724a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3725a266c7d5SChris Wilson * another one. 3726a266c7d5SChris Wilson * 3727a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3728a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3729a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3730a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3731a266c7d5SChris Wilson * stray interrupts. 3732a266c7d5SChris Wilson */ 3733a266c7d5SChris Wilson iir = new_iir; 3734a266c7d5SChris Wilson } 3735a266c7d5SChris Wilson 3736d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 37372c8ba29fSChris Wilson 3738a266c7d5SChris Wilson return ret; 3739a266c7d5SChris Wilson } 3740a266c7d5SChris Wilson 3741a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 3742a266c7d5SChris Wilson { 3743a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3744a266c7d5SChris Wilson int pipe; 3745a266c7d5SChris Wilson 3746a266c7d5SChris Wilson if (!dev_priv) 3747a266c7d5SChris Wilson return; 3748a266c7d5SChris Wilson 3749ac4c16c5SEgbert Eich del_timer_sync(&dev_priv->hotplug_reenable_timer); 3750ac4c16c5SEgbert Eich 3751a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3752a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3753a266c7d5SChris Wilson 3754a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 3755a266c7d5SChris Wilson for_each_pipe(pipe) 3756a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3757a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3758a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3759a266c7d5SChris Wilson 3760a266c7d5SChris Wilson for_each_pipe(pipe) 3761a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 3762a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 3763a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3764a266c7d5SChris Wilson } 3765a266c7d5SChris Wilson 3766ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data) 3767ac4c16c5SEgbert Eich { 3768ac4c16c5SEgbert Eich drm_i915_private_t *dev_priv = (drm_i915_private_t *)data; 3769ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 3770ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3771ac4c16c5SEgbert Eich unsigned long irqflags; 3772ac4c16c5SEgbert Eich int i; 3773ac4c16c5SEgbert Eich 3774ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3775ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 3776ac4c16c5SEgbert Eich struct drm_connector *connector; 3777ac4c16c5SEgbert Eich 3778ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 3779ac4c16c5SEgbert Eich continue; 3780ac4c16c5SEgbert Eich 3781ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3782ac4c16c5SEgbert Eich 3783ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3784ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3785ac4c16c5SEgbert Eich 3786ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 3787ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 3788ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 3789ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 3790ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 3791ac4c16c5SEgbert Eich if (!connector->polled) 3792ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3793ac4c16c5SEgbert Eich } 3794ac4c16c5SEgbert Eich } 3795ac4c16c5SEgbert Eich } 3796ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 3797ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 3798ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3799ac4c16c5SEgbert Eich } 3800ac4c16c5SEgbert Eich 3801f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 3802f71d4af4SJesse Barnes { 38038b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 38048b2e326dSChris Wilson 38058b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 380699584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 3807c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 3808a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 38098b2e326dSChris Wilson 381099584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 381199584db3SDaniel Vetter i915_hangcheck_elapsed, 381261bac78eSDaniel Vetter (unsigned long) dev); 3813ac4c16c5SEgbert Eich setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func, 3814ac4c16c5SEgbert Eich (unsigned long) dev_priv); 381561bac78eSDaniel Vetter 381697a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 38179ee32feaSDaniel Vetter 38184cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 38194cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 38204cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 38214cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 3822f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 3823f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 3824391f75e2SVille Syrjälä } else { 3825391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 3826391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 3827f71d4af4SJesse Barnes } 3828f71d4af4SJesse Barnes 3829c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 3830f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 3831f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 3832c2baf4b7SVille Syrjälä } 3833f71d4af4SJesse Barnes 38347e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 38357e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 38367e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 38377e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 38387e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 38397e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 38407e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 3841fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3842abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 3843abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 3844abd58f01SBen Widawsky dev->driver->irq_preinstall = gen8_irq_preinstall; 3845abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 3846abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 3847abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 3848abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 3849abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3850f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 3851f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 3852f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 3853f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 3854f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 3855f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 3856f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 385782a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 3858f71d4af4SJesse Barnes } else { 3859c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 3860c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 3861c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 3862c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 3863c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 3864a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 3865a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 3866a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 3867a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 3868a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 386920afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3870c2798b19SChris Wilson } else { 3871a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 3872a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 3873a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 3874a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 3875bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3876c2798b19SChris Wilson } 3877f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 3878f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 3879f71d4af4SJesse Barnes } 3880f71d4af4SJesse Barnes } 388120afbda2SDaniel Vetter 388220afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 388320afbda2SDaniel Vetter { 388420afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3885821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 3886821450c6SEgbert Eich struct drm_connector *connector; 3887b5ea2d56SDaniel Vetter unsigned long irqflags; 3888821450c6SEgbert Eich int i; 388920afbda2SDaniel Vetter 3890821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 3891821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 3892821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 3893821450c6SEgbert Eich } 3894821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 3895821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 3896821450c6SEgbert Eich connector->polled = intel_connector->polled; 3897821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 3898821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 3899821450c6SEgbert Eich } 3900b5ea2d56SDaniel Vetter 3901b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3902b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 3903b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 390420afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 390520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 3906b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 390720afbda2SDaniel Vetter } 3908c67a470bSPaulo Zanoni 3909c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */ 3910c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev) 3911c67a470bSPaulo Zanoni { 3912c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3913c67a470bSPaulo Zanoni unsigned long irqflags; 3914c67a470bSPaulo Zanoni 3915c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3916c67a470bSPaulo Zanoni 3917c67a470bSPaulo Zanoni dev_priv->pc8.regsave.deimr = I915_READ(DEIMR); 3918c67a470bSPaulo Zanoni dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR); 3919c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR); 3920c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gtier = I915_READ(GTIER); 3921c67a470bSPaulo Zanoni dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR); 3922c67a470bSPaulo Zanoni 39231f2d4531SPaulo Zanoni ironlake_disable_display_irq(dev_priv, 0xffffffff); 39241f2d4531SPaulo Zanoni ibx_disable_display_interrupt(dev_priv, 0xffffffff); 3925c67a470bSPaulo Zanoni ilk_disable_gt_irq(dev_priv, 0xffffffff); 3926c67a470bSPaulo Zanoni snb_disable_pm_irq(dev_priv, 0xffffffff); 3927c67a470bSPaulo Zanoni 3928c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = true; 3929c67a470bSPaulo Zanoni 3930c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3931c67a470bSPaulo Zanoni } 3932c67a470bSPaulo Zanoni 3933c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */ 3934c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev) 3935c67a470bSPaulo Zanoni { 3936c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3937c67a470bSPaulo Zanoni unsigned long irqflags; 39381f2d4531SPaulo Zanoni uint32_t val; 3939c67a470bSPaulo Zanoni 3940c67a470bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3941c67a470bSPaulo Zanoni 3942c67a470bSPaulo Zanoni val = I915_READ(DEIMR); 39431f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val); 3944c67a470bSPaulo Zanoni 39451f2d4531SPaulo Zanoni val = I915_READ(SDEIMR); 39461f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val); 3947c67a470bSPaulo Zanoni 3948c67a470bSPaulo Zanoni val = I915_READ(GTIMR); 39491f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val); 3950c67a470bSPaulo Zanoni 3951c67a470bSPaulo Zanoni val = I915_READ(GEN6_PMIMR); 39521f2d4531SPaulo Zanoni WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val); 3953c67a470bSPaulo Zanoni 3954c67a470bSPaulo Zanoni dev_priv->pc8.irqs_disabled = false; 3955c67a470bSPaulo Zanoni 3956c67a470bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr); 39571f2d4531SPaulo Zanoni ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr); 3958c67a470bSPaulo Zanoni ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr); 3959c67a470bSPaulo Zanoni snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr); 3960c67a470bSPaulo Zanoni I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier); 3961c67a470bSPaulo Zanoni 3962c67a470bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3963c67a470bSPaulo Zanoni } 3964